## Microcontrollers Databook

## A Corporate Dedication to Quality and Reliability

National Semiconductor is an industry leader in the manufacture of high quality, high reliability integrated circuits. We have been the leading proponent of driving down IC defects and extending product lifetimes. From raw material through product design, manufacturing and shipping, our quality and reliability is second to none.
We are proud of our success . . . it sets a standard for others to achieve. Yet, our quest for perfection is ongoing so that you, our customer, can continue to rely on National Semiconductor Corporation to produce high quality products for your design systems.


Charles E. Sporck
President, Chief Executive Officer
National Semiconductor Corporation

## Wir fühlen uns zu Qualität und Zuverlässigkeit verpflichtet

National Semiconductor Corporation ist führend bei der Herstellung von integrierten Schaltungen hoher Qualität und hoher Zuverlässigkeit. National Semiconductor war schon immer Vorreiter, wenn es galt, die Zahl von IC Ausfällen zu verringern und die Lebensdauern von Produkten zu verbessern. Vom Rohmaterial über Entwurf und Herstellung bis zur Auslieferung, die Qualität und die Zuverlässigkeit der Produkte von National Semiconductor sind unübertroffen.

Wir sind stolz auf unseren Erfolg, der Standards setzt, die für andere erstrebenswert sind. Auch ihre Ansprüche steigen ständig. Sie als unser Kunde können sich auch weiterhin auf National Semiconductor verlassen.

## La Qualité et La Fiabilité: <br> Une Vocation Commune Chez National Semiconductor Corporation

National Semiconductor Corporation est un des leaders industriels qui fabrique des circuits intégrés d'une très grande qualité et d'une fiabilité exceptionelle. National a été le premier à vouloir faire chuter le nombre de circuits intégrés défectueux et a augmenter la durée de vie des produits. Depuis les matières premières, en passant par la conception du produit sa fabrication et son expédition, partout la qualité et la fiabilité chez National sont sans équivalents.
Nous sommes fiers de notre succès et le standard ainsi défini devrait devenir l'objectif à atteindre par les autres sociétés. Et nous continuons à vouloir faire progresser notre recherche de la perfection; il en résulte que vous, qui êtes notre client, pouvez toujours faire confiance à National Semiconductor Corporation, en produisànt des systèmes d'une très grande qualité standard.

## Un Impegno Societario di Qualità e Affidabilità

National Semiconductor Corporation è un'industria al vertice nella costruzione di circuiti integrati di altà qualità ed affidabilità. National è stata il principale promotore per l'abbattimento della difettosità dei circuiti integrati e per l'allungamento della vita dei prodotti. Dal materiale grezzo attraverso tutte le fasi di progettazione, costruzione e spedizione, la qualità e affidabilità National non è seconda a neşsuno.
Noi siamo orgogliosi del nostro successo che fissa per gli altri un traguardo da raggiungere. Il nostro desiderio di perfezione è d'altra parte illimitato e pertanto tu, nostro cliente, puoi continuare ad affidarti a National Semiconductor Corporation per la produzione dei tuoi sistemi con elevati livelli di qualità.


Charles E. Sporck
President, Chief Executive Officer
National Semiconductor Corporation

## MICROCONTROLLER DATABOOK

1988 Edition

COP400 Family
COP800 Family
COPS Applications

## HPCTM Family

HPC Applications
MICROWIRETM and MICROWIRE/PLUSTM Peripherals
Display/Terminal Management Processor (TMP)
Microcontroller Development Support
Appendices/Physical Dimensions

## TRADEMARKS

Following is the most current list of National Semiconductor Corporation's trademarks and registered trademarks.

| Abuseabletm | E-Z-LINKTM | MSTTM | Shelf $\sim$ Chek ${ }^{\text {TM }}$ |
| :---: | :---: | :---: | :---: |
| AnadigTM | FACTTM | Naked-8TM | SPIRETM |
| ANS-R-TRANTM | FASTTM | Nationa ${ }^{(8)}$ | STARTM |
| APPSTM | 5-Star ServiceTM | NAX 800\%m | Starlink ${ }^{\text {TM }}$ |
| Auto-Chem DeflasherTM | GAL* | Nitride Plus ${ }^{\text {TM }}$ | STARPLEXTM |
| BCPTM | GENIXTM | Nitride Plus Oxide ${ }^{\text {TM }}$ | STARPLEX IITM |
| BI-FETTM | GNXTM | NMLTM | SuperChiptm |
| BI-FET IITM | HEX 3000TM | NOBUSTM | SuperScripttM |
| BI-LINETM | HPCTM | NSC8007m | SYS32TM |
| BIPLANTM | ICMTM | NSX-16TM | TapePak ${ }^{\text {® }}$ |
| BLCTM | INFOCHEXTM | NS-XC-16TM | TDSTM |
| BLXTM | Integral ISETM | NURAMTM | TeleGaterM |
| Brite-Lite ${ }^{\text {TM }}$ | Intelisplay ${ }^{\text {TM }}$ | OXISSTM | The National Anthem ${ }^{(1)}$ |
| BTLTM | ISETM | P2CMOSTM | TimeصChekTM |
| CheckTrackTM | ISE/06TM | Perfect Watch ${ }^{\text {TM }}$ | TINATM |
| CIM ${ }^{\text {TM }}$ | ISE/08TM | Pharma $\sim^{\text {Chek }}{ }^{\text {TM }}$ | TLCTM |
| CIMBUSTM | ISE/16TM | PLANTM | TrapezoidalTM |
| Clock $\sim$ Chek ${ }^{\text {TM }}$ | ISE32TM | PMPTM | TRI-CODETM |
| СОМВОтм | KeyScantm | Polycraft ${ }^{\text {TM }}$ | TRI-POLYTM |
| COMBO ITM | LMCMOSTM | POSitalkerTM | TRI-SAFETM |
| COMBO IITM | M ${ }^{2}$ CMOSTM | Power \& Controlim | TRI-STATE ${ }^{\text {® }}$ |
| COPSTM microcontrollers | Macrobus ${ }^{\text {TM }}$ | QUAD3000 ${ }^{\text {TM }}$ | TURBOTRANSCEIVERTM |
| Datachecker ${ }^{(1)}$ | Macrocomponent ${ }^{\text {TM }}$ | QUIKLOOKTM | VIPTM |
| DENSPAKTM | Meat ${ }^{\text {Chek }}{ }^{\text {TM }}$ | RATTM | VR32TM |
| DIBTM | Microbus ${ }^{\text {TM }}$ data bus | RTX16TM | WATCHDOGTM |
| Digitalker® | MICRO-DACTM | SABRTM | XMOSTM |
| DISCERNTM | $\mu$ talker ${ }^{\text {TM }}$ | ScriptrChekTM | XPUTM |
| DISTILLTM | MicrotalkerTM | SCXTM | Z STARTM |
| DNR ${ }^{\text {® }}$ | MICROWIRETM | SERIES/800 ${ }^{\text {TM }}$ | 883B/RETSTM |
| DPVM ${ }^{\text {™ }}$ | MICROWIRE/PLUSTM | Series 3000тм | 883S/RETSTM |
| ELSTARTM | MOLETM | Series 32000* |  |

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

NationalSemiconductor Corporation 2900 Semiconductor Drive, P.O. Box 58090, Santa Clara, California 95052-8090 (408) 721-5000 TWX (910) 339-9240
National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied, and National reserves the right, at any time without notice, to change said circuitry or specifications.

National Semiconductor

## Microcontroller Introduction

## Practical Solutions to Real Problems

Microcontrollers have always been driven by customer need rather than technological capability.
They were designed to meet specific needs with specific performance in specific applications with specific cost.
That also meant, however, that your choices were limited to what was available on the market-which meant possibly having to compromise your design objectives because you couldn't get exactly the microcontroller you needed.
No more.
Now you can get a microcontroller from National that spans a wide range of system solutions-to go almost anywhere your design imagination takes you.
Whether you need a low-cost 4-bit workhorse or a 16-bit 30 MHz powerhouse, whether you want $1 / 2$ kbyte of ROM or over 64 kbytes, whether you're building a simple singing greeting card or a complex telecommunications network, we have a microcontroller for the job.
With on-board CPU, memory, internal logic, and I/Os, National microcontrollers are helping more and more designers lower system costs and shrink system size.
And as technology brings more peripheral functions onto the chip, including user-programmable memory, fast SRAM, timers, UARTs, comparators, A/D converters, and LAN interfaces, the microcontroller will become the cost-efficient choice for even such real-time "microprocessor" applications as laser printers, ISDN, and digital signal processing. That's why National continues to lead the industry in the development of microcontroller technology.

That's why we're including our 8 -bit and 16 -bit controller cores in our standard-cell library.
That's why we're scaling our common $\mathrm{M}^{2}$ CMOSTM process for submicron feature sizes, hypermegahertz frequencies, and unparalleled performance levels.
That's why we offer you "Hot-Line" applications support and a 24 -hour-a-day digital information service.
That's why we offer you IBM ${ }^{®}$.PC and DECTM. VAXTM. based development tools and high-level-language (C) compilers
And that's why we've committed the full resources of our company to provide you with the most complete, most reliable, most cost-effective systems solution for all your needs.
This databook is a reflection of that committment.
It will give you an overview of microcontrollers in general and of National's microcontrollers in particular.
It will help you evaluate your microcontroller options from both a business perspective and an engineering perspective.
It will help you make reasoned judgements about selecting the best microcontroller for your needs.
And it will show you what the microcontroller future holds in store for all of us.
If you'd like more information, or you'd like to find out how to put a microcontroller to work in your own application, just contact your local National Semiconductor Sales Office.

## How to Select a Microcontroller

Microcontrollers have evolved far beyond their origins as control chips in calculators.
Today, microcontrollers can be the perfect solution for simplifying a wide range of designs. And for giving those designs a clear competitive advantage in the marketplace.
Whether used for simple logic replacement or as an integral part of a high performance system, a microcontroller can reduce system costs, shrink system size, and shorten system design cycles. And yet deliver performance often superior to "traditional" digital solutions.
Still, all microcontrollers are not created equal. And it's important to consider a number of factors before committing to a particular device:

1. Is the microcontroller optimized for your specific application in terms of speed, performance, features, and cost?
2. Is it code-efficient, and based on a true microcontroller architecture for the highest performance and efficiency?
3. Is it fabricated in the most advanced CMOS process technology, and is it fully scalable to maintain its performance edge in the future?
4. Is it supported by a comprehensive family of development tools that run on standard platforms such as the IBM-PC and DEC VAX?
5. Is it backed by a dedicated team of professionals who are available not only to provide expert training for new users, to get them on-line quickly and efficiently, but also to provide technical guidance for even the most experienced user?
6. Is it designed for the future, with the capability of on-chip gate arrays and with the planned implementation of the controller core as a standard-cell functional block?
If you answered "yes" to all these questions, then you already know that there's only one company with the product depth and technology capability to provide you with a microcontroller optimized for your specific application.
National Semiconductor.
[^0]
## Why Select a National Microcontroller

National has created the most complete selection of 4-, 8-, and 16-bit microcontrollers of any company in the industry. Which means that no matter what the specific needs of your application are, you can find a National microcontroller to meet them.

Our COP400 family offers the lowest-cost, 4-bit solutions for timing, counting, and control functions.

Our COP800 family offers low-cost, feature-rich, 8-bit solutions.
And our High Performance microController (HPCTM) family offers the highest performance with the world's fastest 16bit CMOS solution.

Microcontroller Family of Products


COST


TL/XX/0071-1
With a full range of performance- and feature-options, National's microcontroller famlilies can be customized to meet the needs of your specific application.

### 1.0 COMMON FEATURES FOR A CUSTOM FIT

All our microcontrollers are designed to provide not just a one-time-only solution, but a continuum of solutions to meet the changing demands of your product and the marketplace.
Our COP400 family, for example, which consists of over 60 devices, is designed with a common instruction set, so you can migrate from one member of the family to others without having to recode, so you can take efficient advantage of the application-specific flexibility of the COP400 family's programmable I/O options.
Our COP800 and HPC families, on the other hand, are each designed around a common CPU core that then can be surrounded by a variety of standard functional building blocks such as RAM, ROM, user programmable memory, fast SRAM, DMA, UART, comparator, A/D, HDLC, and I/O.

This unique core approach allows us to offer you a microcontroller with the exact combination of CPU power and peripheral function you need for your specific application. So you don't have to compromise your design parameters by using an inappropriate device, and you don't have to compromise your cost parameters by paying for performance and features you don't need.
This core concept also allows us to bring new microcontroller products to market fast and at a lower cost to help you keep pace with the rapidly changing conditions in your own market.
And it allows us to implement both the COP800 and the HPC cores as standard cells, for the highest levels of integration and flexibility in your own proprietary design.


### 2.0 TRUE MICROCONTROLLER ARCHITECTURE

Our microcontrollers are designed as true controllers, not modified microprocessors.
The COP400 family is designed with a two-bus Harvard architecture; the COP800 family with a memory-mapped, modified Harvard architecture, and the HPC family with a memory-mapped, von Neumann architecture.
All three control-oriented families, however, are optimized for high code efficiency. Most instructions are only 1 byte long-yet each can typically execute several functions. This "function-dense" code provides a substantial increase in memory efficiency and processing speed.

### 3.0 ADVANCED PROCESS AND PACKAGING TECHNOLOGIES

National offers you not only the right microcontroller for your needs, but also the right process technology for your microcontroller.
COP400 devices are available in both high-speed NMOS and low-power CMOS fabrications, while the higher-performance COP800 and HPC families are both fabricated in National's advanced M2 ${ }^{2}$ CMOS process.
$M^{2}$ CMOS. This double-metal CMOS process offers significant design advantages. It combines the speed of NMOS, the ruggedness of bipolar, and the low power consumption of bulk CMOS to produce fast, dense, highly efficient, highly scalable devices for a wide variety of integrated-circuit designs.
It's for these reasons that $\mathrm{M}^{2} \mathrm{CMOS}$ has become the standard process technology for all of National's advanced-
technology LSI and VLSI products, including microprocessors, gate arrays, standard cells, telecommunications devices, linear devices and, of course, microcontrollers.
Post-Metal Programming (PMP). This is a new process technology available from no other semiconductor manufacturer in the world. It offers the fastest, guaranteed prototype programmed-ROM turn-time in the industry.
PMP is a high-energy implantation process that allows microcontroller ROM to be programmed after final metallization.
This is a true innovation, because ROM is usually implemented in the second die layer, with nine or ten other layers then added on top. And that means the ROM pattern must be specified early in the production process, and completed prototype devices won't be available typically for six weeks. With PMP, however, dice can be fully manufactured through metallization and electrical tests (only the passivation layers need to be added), and held in inventory. Which means ROM can be programmed late in the production cycle, making prototypes available in only two weeks!
And production parts can follow in as little as four weeks.
PMP allows you to adapt to fast-changing market conditions and to take maximum advantage of narrow windows of opportunity.
And shorter production lead times can simplify your inventory control and reduce safety stock by up to $20 \%$, giving you significant cost reductions.
Currently, Post-Metal Programming is available for selected members of the COP400 family, and will be expanded to the COP800 and HPC familes in the near future.

Military versions. All National microcontrollers have CMOS parts available in the full military temperature range $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ ).
In addition, parts are available that have been certified under MIL-STD-883, Rev. C, the most rigorous non-JAN screening flow in the electronics industry.
Packaging. One major reason that National microcontrollers demonstrate such consistently high levels of reliability is that we've developed special advanced packaging processes to protect the die.
For example, we've designed a unique leadframe with "locking holes" that helps block any penetrating moisture from reaching the die itself.
And the leadframes themselves are made of an unusual high-strength copper alloy that has a lower thermal resistance ( $\theta_{\mathrm{JA}}$ ) than typical Alloy 42-leadframes.
We've also employed a unique low-stress, high-purity epoxy molding compound for our packages, which gives them a coefficient of expansion that nearly matches that of the leadframes. As a result, many of our microcontrollers are also offered in plastic packages for military-temperaturerange operation.
Reliability is built-in at the die level as well. Our $\mathrm{M}^{2} \mathrm{CMOS}$ microcontrollers are fabricated on dedicated lines at our world-class, six-inch wafer-fab facility in Arlington, Texas. With its Class-10 clean rooms and automated-handling system, Arlington has set a standard of reliability equalled by few other companies in the industry.
And this reliability is available to you in a wide variety of microcontroller packages, ranging in size from 20 to 84 pins.
Package types include plastic and ceramic DIPs, small outline (S.O.) surface mounts, plastic and ceramic leaded chip carriers, and pin grid arrays.
Or, you can select the world's most advanced, high-density packaging option, TapePak™.
TapePak comines the advantages of an automated tape-and-reel-type delivery system with built-in testing pads for reliability and a unique plastic package carrier. The result is a surface-mounted package that can be as small as $1 / 10$ the size of conventional surface mounts, with lead spacings of 20 mils.

### 4.0 FULL DEVELOPMENT SUPPORT

Even the right microcontroller, of course, is useless without the right development tool to put that controller to work in your application.
That's why National offers you a full range of development support. Ready-to-run evaluation boards. Emulators. Software. Prototyping devices. Training and seminars for beginning and advanced users. Everything you need to take your design from concept to reality.
And you don't need an expensive development environment to do it. With our exclusive Microcontroller On-Line Emulator (MOLETM), a standard IBM PC or DEC VAX becomes a fullfeatured platform.
And with our comprehensive library of prewritten routines, from keyboard scanners to Fast Fourier Transforms, you can reduce software programming to a minimum. This "user-friendly" service can help you bring your design to market quickly and cost-effectively.

### 5.0 FULL APPLICATIONS SUPPORT

At National, we believe that applications support should be immediate and "hands-on".
That's why we established the unique Dial-A-Helper program.
With a computer, modem, and telephone, you can tie directly into our Microcontroller Applications Group for fast, direct assistance in developing your design.
You can leave messages on our electronic bulletin board for our Applications Engineers, who will respond to you directly. You can access applications files.
You can download those files for later reference.
Or, if you're having a real problem, you can actually turn the control of your Microcontroller On-Line Emulator development system over to our engineering staff, who can perform remote diagnostic routines to locate and eliminate any bugs. The point is, when you buy a microcontroller from National, you're buying more than silicon-you're buying the commitment of an entire company of dedicated professionals who share a single goal: to help you put that silicon to work.

### 6.0 THE ASIC FUTURE

National's microcontroliers were designed to meet two objectives: to adapt to your evolving needs, and to adapt to evolving technology.
Both "evolutions," however, are leading to the same goal: the complete "system-on-chip" solution. Already, the glue logic that ties a microcontroller to its peripheral functions can be replaced with a gate array. And soon, all three functions (microcontroller "core", logic, and peripherals) will be available as a single standard-cell functional block.
The key to achieving this goal, of course, is a common, advanced, scalable process technology.
That's why both the COP800 and HPC families are fabricated in our high-performance double-metal CMOS process. This is a highly scalable technology that can accommodate die shrinks to submicron feature sizes, increasing performance and cutting power consumption with each step.
Moreover, because $\mathrm{M}^{2} \mathrm{CMOS}$ is now the standard process technology for all new National LSI and VLSI devices, the

COP800 and HPC cores will not only be available as part of our standard-cell library, but will also be able to support one of the broadest range of functional blocks available from any semiconductor manufacturer-all aligned on the same set of design rules.

So you can standardize your designs on just one or two core processors, and, as we introduce new technologies and functions, you can maintain that design knowledge base while taking advantage of these new, higher levels of functional integration.
And because National (and only National) gives you the option of using standard parts or designing your own customized solutions-both supported by common design tools and a common process-you can create highly competitive, highly secure, highly optimized solutions in minimal space at minimal cost in minimal time.
And that's the name of the game.

## Table of Contents

Section 1 COP400 Family COP400 ..... 1-3
ROM'd Devices
COP210C/COP211C Single-Chip CMOS Microcontrollers ..... 1-8
COP224C/COP225C/COP226C/COP244C/COP245C Single-Chip 1k and 2k CMOS
Microcontrollers ..... 1-20
COP410C/COP411C/COP310C/COP311C Single-Chip CMOS Microcontrollers ..... 1-37
COP410L/COP411L/COP310L/COP311L Single-Chip N-Channel Microcontrollers ..... 1-52
COP413L/COP313L Single Chip Microcontrollers ..... 1-70
COP413C/COP413CH/COP313C/COP313CH Single-Chip CMOS Microcontrollers ..... 1-83
COP414L/COP314L Single-Chip N-Channel Microcontrollers ..... 1-97
COP420/COP421/COP422/COP320/COP321/COP322 Single-Chip N-Channel Microcontrollers ..... 1-112
COP420L/COP421L/COP422L/COP320L/COP321L/COP322L Single-Chip N- Channel Microcontrollers ..... 1-135
COP424C/COP425C/COP426C/COP324C/COP325C/COP326C/ and COP444C/ COP445C/COP344C/COP345C Single-Chip 1 k and 2 k CMOS Microcontrollers ..... 1-161
COP440/COP441/COP442/COP340/COP341/COP342 Single-Chip N-Channel Microcontrollers ..... 1-181
COP444L/COP445L/COP344L/COP345L Single-Chip N-Channel Microcontrollers ..... 1-204
ROMless Devices
COP401L ROMless N-Channel Microcontroller ..... 1-227
COP401L-X13/COP401L-R13 ROMless N-Channel Microcontrollers ..... 1-241
COP402/COP402M ROMless N-Channel Microcontrollers ..... 1-254
COP404 ROMless N -Channel Microcontroller ..... 1-272
COP404C ROMless CMOS Microcontroller ..... 1-279
COP404LSN-5 ROMless N-Channel Microcontroller ..... 1-296
COP420P/COP444CP/COP444LP Piggyback EEPROM Microcontrollers ..... 1-310
Section 2 COP800 Family
COP800C ..... 2-3
COP820C/COP821C/COP822C/COP840C/COP841C/COP842C/COP620C/ COP621C/COP622C/COP640C/COP641C/COP642C Single-Chip microCMOS Microcontrollers ..... 2-7
COP820CP-X/COP840CP-X Piggyback EPROM Microcontroller ..... 2-27
COP8720C/COP8721C/COP8722C Single-Chip microCMOS Microcontrollers ..... 2-36
COP888CL Single-Chip microCMOS Microcontroller ..... 2-56
COP888CF Single-Chip microCMOS Microcontroller ..... 2-85
COP888CG Single-Chip microCMOS Microcontroller ..... 2-116
Section 3 COPS Applications
COP Brief 2 Easy Logarithms for COP400 ..... 3-3
COP Brief 4 L-Bus Considerations ..... 3-14
COP Brief 5 Software and Opcode Differences in the COP444L Instruction Set ..... 3-15
COP Brief 6 RAM Keep-Alive ..... 3-16
COP Note 1 Analog to Digital Conversion Techniques with COPS Family Microcontrollers ..... 3-17
COP Note 4 The COP444L Evaluation Device 444L-EVAL ..... 3-49
COP Note 5 Oscillator Characteristics of COPS Microcontrollers ..... 3-54
COP Note 6 Triac Control Using the COP400 Microcontroller Family ..... 3-71
COP Note 7 Testing of COPS Chips ..... 3-79
AB-3 Current Consumption in NMOS COPS Microcontrollers ..... 3-88
AB-4 Further Information on Testing of COPS Microcontrollers ..... 3-90

## Table of Contents ${ }_{\text {(coninuese }}$

Section 3 COPS Applications (Continued)
AB-6 COPS Interrupts ..... 3-92
AB-15 Protecting Data in the NMC9306/COP494 and NMC9346/COP495 Serial EEPROMs ..... 3-93
AB-28 COPS Peripheral Chips ..... 3-95
AN-326 A Users Guide to COPS Oscillator Operation ..... 3-97
AN-329 Implementing an 8-bit Buffer in COPS ..... 3-101
AN-338 Designing with the NMC9306/COP494 a Versatile Simple to Use E2PROM ..... 3-105
AN-400 A Study of the Crystal Oscillator for CMOS-COPS ..... 3-111
AN-401 Selecting Input/Output Options on COPS Microcontrollers ..... 3-115
AN-440 New CMOS Vacuum Fluorescent Drivers Enable Three Chip System to Provide Intelligent Control of Dot Matrix V.F. Display ..... 3-125
AN-452 MICROWIRE Serial Interface ..... 3-135
AN-453 COPS Based Automobile Instrument Cluster ..... 3-146
AN-454 Automotive Multiplex Wiring ..... 3-151
AN-521 Dual Tone Multiple Frequency (DTMF) ..... 3-155
Section 4 HPC Family4-3
HPC16083/HPC26083/HPC36083/HPC46083/HPC16003/HPC26003/HPC36003/
HPC46003 High-Performance Microcontrollers ..... 4-5
HPC16164/HPC26164/HPC36164/HPC46164/HPC16104/HPC26104/HPC36104/ HPC46104 High-Performance Microcontrollers ..... 4-35
HPC16400/HPC36400/HPC46400 High-Performance Microcontrollers ..... 4-67
HPC16900/HPC26900/HPC36900/HPC46900 PEARL Port Expander and Re-creation Logic ..... 4-89
Section 5 HPC Applications
AN-474 HPC MICROWIRE/PLUS Master-Slave Handshaking Protocol ..... 5-3
AN-484 Interfacing Analog Audio Bandwidth Signals to the HPC ..... 5-11
AN-485 Digital Filtering Using the HPC ..... 5-21
AN-486 A Floating Point Package for the HPC ..... 5-36
AN-487 A Radix 2 FFT Program for the HPC ..... 5-89
AN-497 Expanding the HPC Address Space ..... 5-114
AN-510 Assembly Language Programming for the HPC ..... 5-125
Section 6 MICROWIRE and MICROWIRE/PLUS Peripherals MICROWIRE and MICROWIRE/PLUS Peripherals Selection Guide ..... 6-3
COP452L/COP352L Frequency Generator and Counter ..... 6-7
COP470/COP370 V.F. Display Driver ..... 6-37
COP472-3 Liquid Crystal Display Controller ..... 6-44
COP498/COP398 Low Power CMOS RAM and Timer (RATTM) COP499/COP399 Low Power CMOS Memory ..... 6-52
Section 7 Display/Terminal Management Processor (TMP) TMP ..... 7-3
NS405 Series Display Terminal Management Processor (TMP) ..... 7-4
AB-14 Throughput Considerations in NS405 System Planning ..... 7-43
AB-16 NS405-Series TMP External Interrupt Processing ..... 7-44
AN-354 TMP Row and Attribute Table Lookup Operation ..... 7-46
AN-355 TMP-Dynamic RAM Interfacing ..... 7-53
AN-367 TMP External Character Generation ..... 7-58
AN-369 NS405 TMP Logic Analyzer ..... 7-61
AN-374 Building an Inexpensive But Powerful Color Terminal ..... 7-68
AN-399 TMP Extended Program Memory ..... 7-73

## Table of Contents ${ }_{\text {(coninuou) }}$

Section 8 Microcontroller Development Tools
Mole ..... 8-3
AN-456 Microcontroller Development Support ..... 8-4
HPC Software Support Package ..... 8-17
Section 9 Appendices/Physical Dimensions
Industry Package Cross Reference ..... 9-3
Surface Mount ..... 9-5
PLCC Packaging ..... 9-7
TapePak Packaging ..... 9-11
Physical Dimensions ..... 9-12
Data Bookshelf
Authorized Distributors

## Alpha-Numeric Index

AB-3 Current Consumption in NMOS COPS Microcontrollers ..... 3-88
AB-4 Further Information on Testing of COPS Microcontrollers ..... 3-90
AB-6 COPS Interrupts ..... 3-92
AB-14 Throughput Considerations in NS405 System Planning ..... 7-43
AB-15 Protecting Data in the NMC9306/COP494 and NMC9346/COP495 Serial EEPROMs ..... 3-93
AB-16 NS405-Series TMP External Interrupt Processing ..... 7-44
AB-28 COPS Peripheral Chips ..... 3-95
AN-326 A Users Guide to COPS Oscillator Operation ..... 3-97
AN-329 Implementing an 8-bit Buffer in COPS ..... 3-101
AN-338 Designing with the NMC9306/COP494 a Versatile Simple to Use E2PROM ..... 3-105
AN-354 TMP Row and Attribute Table Lookup Operation ..... 7-46
AN-355 TMP-Dynamic RAM Interfacing ..... 7-53
AN-367 TMP External Character Generation ..... 7-58
AN-369 NS405 TMP Logic Analyzer ..... 7-61
AN-374 Building an Inexpensive But Powerful Color Terminal ..... 7-68
AN-399 TMP Extended Program Memory ..... 7-73
AN-400 A Study of the Crystal Oscillator for CMOS-COPS ..... 3-111
AN-401 Selecting Input/Output Options on COPS Microcontrollers ..... 3-115
AN-440 New CMOS Vacuum Fluorescent Drivers Enable Three Chip System to Provide Intelligent Control of Dot Matrix V.F. Display ..... 3-125
AN-452 MICROWIRE Serial Interface ..... 3-135
AN-453 COPS Based Automobile Instrument Cluster ..... 3-146
AN-454 Automotive Multiplex Wiring ..... 3-151
AN-456 Microcontroller Development Support ..... 8-4
AN-474 HPC MICROWIRE/PLUS Master-Slave Handshaking Protocol ..... 5-3
AN-484 Interfacing Analog Audio Bandwidth Signals to the HPC ..... 5-11
AN-485 Digital Filtering Using the HPC ..... 5-21
AN-486 A Floating Point Package for the HPC ..... 5-36
AN-487 A Radix 2 FFT Program for the HPC ..... 5-89
AN-497 Expanding the HPC Address Space ..... 5-114
AN-510 Assembly Language Programming for the HPC ..... 5-125
AN-521 Dual Tone Multiple Frequency (DTMF) ..... 3-155
COP Brief 2 Easy Logarithms for COP400 ..... 3-3
COP Brief 4 L-Bus Considerations ..... 3-14
COP Brief 5 Software and Opcode Differences in the COP444L Instruction Set ..... 3-15
COP Brief 6 RAM Keep-Alive ..... 3-16
COP Note 1 Analog to Digital Conversion Techniques with COPS Family Microcontrollers ..... 3-17
COP Note 4 The COP444L Evaluation Device 444L-EVAL ..... 3-49
COP Note 5 Oscillator Characteristics of COPS Microcontrollers ..... 3-54
COP Note 6 Triac Control Using the COP400 Microcontroller Family ..... 3-71
COP Note 7 Testing of COPS Chips ..... 3-79
COP210C Single-Chip CMOS Microcontroller ..... 1-8
COP211C Single-Chip CMOS Microcontroller ..... 1-8
COP224C Single-Chip CMOS Microcontroller ..... 1-20
COP225C Single-Chip CMOS Microcontroller ..... 1-20
COP226C Single-Chip CMOS Microcontroller ..... 1-20
COP244C Single-Chip CMOS Microcontroller ..... 1-20
COP245C Single-Chip CMOS Microcontroller ..... 1-20
COP310C Single-Chip CMOS Microcontroller ..... 1-37
COP310L Single-Chip N-Channel Microcontroller ..... 1-52
COP311C Single-Chip CMOS Microcontroller ..... 1-37

## Alpha-Numeric Index ${ }_{\text {(Conitivead }}$

COP311L Single-Chip N-Channel Microcontroller ..... 1-52
COP313C Single-Chip CMOS Microcontroller ..... 1-83
COP313CH Single-Chip CMOS Microcontroller ..... 1-83
COP313L Single Chip Microcontroller ..... 1-70
COP314L Single-Chip N-Channel Microcontroller ..... 1-97
COP320 Single-Chip N-Channel Microcontroller ..... 1-112
COP320L Single-Chip N-Channel Microcontroller ..... 1-135
COP321 Single-Chip N-Channel Microcontroller ..... 1-112
COP321L Single-Chip N-Channel Microcontroller ..... 1-135
COP322 Single-Chip N-Channel Microcontroller ..... 1-112
COP322L Single-Chip N-Channel Microcontroller ..... 1-135
COP324C Single-Chip CMOS Microcontroller ..... 1-161
COP325C Single-Chip CMOS Microcontroller ..... 1-161
COP326C Single-Chip CMOS Microcontroller ..... 1-161
COP340 Single-Chip N-Channel Microcontroller ..... 1-181
COP341 Single-Chip N-Channel Microcontroller ..... 1-181
COP342 Single-Chip N-Channel Microcontroller ..... 1-181
COP344C Single-Chip CMOS Microcontroller ..... 1-161
COP344L Single-Chip N-Channel Microcontroller ..... 1-204
COP345C Single-Chip CMOS Microcontroller ..... 1-161
COP345L Single-Chip N-Channel Microcontroller ..... 1-204
COP352L Frequency Generator and Counter ..... 6-7
COP370 V.F. Display Driver ..... 6-37
COP398 Low Power CMOS RAM and Timer (RATTM) ..... 6-52
COP399 Low Power CMOS Memory ..... 6-52
COP400 ..... 1-3
COP401L ROMless N-Channel Microcontroller ..... 1-227
COP401L-R13 ROMless N-Channel Microcontroller ..... 1-241
COP401L-X13 ROMless N -Channel Microcontroller ..... 1-241
COP402 ROMless N-Channel Microcontroller ..... 1-254
COP402M ROMless N -Channel Microcontroller ..... 1-254
COP404 ROMless N-Channel Microcontroller ..... 1-272
COP404C ROMless CMOS Microcontroller ..... 1-279
COP404LSN-5 ROMless N-Channel Microcontroller ..... 1-296
COP410C Single-Chip CMOS Microcontroller ..... 1-37
COP410L Single-Chip N-Channel Microcontroller ..... 1-52
COP411C Single-Chip CMOS Microcontroller ..... 1-37
COP411L Single-Chip N-Channel Microcontroller ..... 1-52
COP413C Single-Chip CMOS Microcontroller ..... 1-83
COP413CH Single-Chip CMOS Microcontroller ..... 1-83
COP413L Single Chip Microcontroller ..... 1-70
COP414L Single-Chip N-Channel Microcontroller ..... 1-97
COP420 Single-Chip N-Channel Microcontroller ..... 1-112
COP420L Single-Chip N-Channel Microcontroller ..... 1-135
COP420P Piggyback EEPROM Microcontroller ..... 1-310
COP421 Single-Chip N-Channel Microcontroller ..... 1-112
COP421L Single-Chip N-Channel Microcontroller ..... 1-135
COP422 Single-Chip N-Channel Microcontroller ..... 1-112
COP422L Single-Chip N-Channel Microcontroller ..... 1-135
COP424C Single-Chip CMOS Microcontroller ..... 1-161
COP425C Single-Chip CMOS Microcontroller ..... 1-161
Alpha-Numeric Index ${ }_{\text {(contiveod }}$
COP426C Single-Chip CMOS Microcontroller ..... 1-161
COP440 Single-Chip N-Channel Microcontroller ..... 1-181
COP441 Single-Chip N-Channel Microcontroller ..... 1-181
COP442 Single-Chip N-Channel Microcontroller ..... 1-181
COP444C Single-Chip CMOS Microcontroller ..... 1-161
COP444CP Piggyback EEPROM Microcontroller ..... 1-310
COP444L Single-Chip N-Channel Microcontroller ..... 1-204
COP444LP Piggyback EEPROM Microcontroller ..... 1-310
COP445C Single-Chip CMOS Microcontroller ..... 1-161
COP445L Single-Chip N-Channel Microcontroller ..... 1-204
COP452L Frequency Generator and Counter ..... 6-7
COP470 V.F. Display Driver ..... 6-37
COP472-3 Liquid Crystal Display Controller ..... 6-44
COP498 Low Power CMOS RAM and Timer (RATTM) ..... 6-52
COP499 Low Power CMOS Memory ..... 6-52
COP620C Single-Chip microCMOS Microcontroller ..... 2-7
COP621C Single-Chip microCMOS Microcontroller ..... 2-7
COP622C Single-Chip microCMOS Microcontroller ..... 2-7
COP640C Single-Chip microCMOS Microcontroller ..... 2-7
COP641C Single-Chip microCMOS Microcontroller ..... 2-7
COP642C Single-Chip microCMOS Microcontroller ..... 2-7
COP820C Single-Chip microCMOS Microcontroller ..... 2-7
COP820CP-X Piggyback EPROM Microcontroller ..... 2-27
COP821C Single-Chip microCMOS Microcontroller ..... 2-7
COP822C Single-Chip microCMOS Microcontroller ..... 2-7
COP840C Single-Chip microCMOS Microcontroller ..... 2-7
COP840CP-X Piggyback EPROM Microcontroller ..... 2-27
COP841C Single-Chip microCMOS Microcontroiler ..... 2-7
COP842C Single-Chip microCMOS Microcontroller ..... 2-7
COP888CF Single-Chip microCMOS Microcontroller ..... 2-85
COP888CG Single-Chip microCMOS Microcontroller ..... 2-116
COP888CL Single-Chip microCMOS Microcontroller ..... 2-56
COP8720C Single-Chip microCMOS Microcontroller ..... 2-36
COP8721C Single-Chip microCMOS Microcontroller ..... 2-36
COP8722C Single-Chip microCMOS Microcontroller ..... 2-36
HPC Software Support Package ..... 8-17
HPC16003 High-Performance Microcontroller ..... 4-5
HPC16083 High-Performance Microcontroller ..... 4-5
HPC16104 High-Performance Microcontroller ..... 4-35
HPC16164 High-Performance Microcontroller ..... 4-35
HPC16400 High-Performance Microcontroller ..... 4-67
HPC16900 PEARL Port Expander and Re-creation Logic ..... 4-89
HPC26003 High-Performance Microcontroller ..... 4-5
HPC26083 High-Performance Microcontroller ..... 4-5
HPC26104 High-Performance Microcontroller ..... 4-35
HPC26164 High-Performance Microcontroller ..... 4-35
HPC26900 PEARL Port Expander and Re-creation Logic ..... 4-89
HPC36003 High-Performance Microcontroller ..... 4-5
HPC36083 High-Performance Microcontroller ..... 4-5
HPC36104 High-Performance Microcontroller ..... 4-35
HPC36164 High-Performance Microcontroller ..... 4-35

## Alpha-Numeric Index ${ }_{\text {(continuod) }}$

HPC36400 High-Performance Microcontroller ..... 4-67
HPC36900 PEARL Port Expander and Re-creation Logic ..... 4-89
HPC46003 High-Performance Microcontroller ..... 4-5
HPC46083 High-Performance Microcontroller ..... 4-5
HPC46104 High-Performance Microcontroller ..... 4-35
HPC46164 High-Performance Microcontroller ..... 4-35
HPC46400 High-Performance Microcontroller ..... 4-67
HPC46900 PEARL Port Expander and Re-creation Logic ..... 4-89
Mole ..... 8-3
NS405 Series Display Terminal Management Processor (TMP) ..... 7-4
TMP ..... 7-3

Section 1
COP400 Family
Section 1 Contents
COP400 ..... 1-3
COP210C/COP211C Single-Chip CMOS Microcontrollers ..... 1-8
COP224C/COP225C/COP226C/COP244C/COP245C Single-Chip 1k and 2k CMOS Microcontrollers ..... $1-20$
COP410C/COP411C/COP310C/COP311C Single-Chip CMOS Microcontrollers ..... 1-37
COP410L/COP411L/COP310L/COP311L Single-Chip N-Channel Microcontrollers ..... 1-52
COP413L/COP313L Single Chip Microcontrollers ..... $1-70$
COP413C/COP413CH/COP313C/COP313CH Single-Chip CMOS Microcontrollers ..... 1-83
COP414L/COP314L Single-Chip N-Channel Microcontrollers ..... 1-97
COP420/COP421/COP422/COP320/COP321/COP322 Single-Chip N-Channel Microcontrollers ..... 1-112
COP420L/COP421L/COP422L/COP320L/COP321L/COP322L Single-Chip N-Channel Microcontrollers ..... 1-135
COP424C/COP425C/COP426C/COP324C/COP325C/COP326C/ and COP444C/ COP445C/COP344C/COP345C Single-Chip 1k and 2k CMOS Microcontrollers ..... 1-161
COP440/COP441/COP442/COP340/COP341/COP342 Single-Chip N-Channel Microcontrollers ..... 1-181
COP444L/COP445L/COP344L/COP345L Single-Chip N-Channel Microcontrollers ..... 1-204
COP401L ROMless N-Channel Microcontroller ..... 1-227
COP401L-X13/COP401L-R13 ROMless N-Channel Microcontrollers ..... 1-241
COP402/COP402M ROMless N -Channel Microcontrollers ..... 1-254
COP404 ROMless N-Channel Microcontroller ..... 1-272
COP404C ROMless CMOS Microcontroller ..... 1-279
COP404LSN-5 ROMless N-Channel Microcontroller ..... 1-296
COP420P/COP444CP/COP444LP Piggyback EEPROM Microcontrollers ..... 1-310

# The 4-Bit COP400 Family: Optimized for Low-Cost Control 

National's COP400 family offers the broadest range of lowpriced, 4-bit microcontrollers on the market.

## Key Features

- High-performance 4-bit microcontroller
- $4 \mu \mathrm{~s}-16 \mu \mathrm{~s}$ instruction-cycle time
- ROM-efficient instruction set
- On-chip ROM from 0.5 k to 2 k
- On-chip RAM from $32 \times 4$ to $160 \times 4$
- More than 60 compatible devices in family
- Common pin-outs
- NMOS and P2CMOSTm
- MICROWIRETM serial interface
- Wide operating voltage range: +2.4 V to +9 V
- Military temp range available: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- 20- to 28-pin packages
(incl. 20-, 24-pin SO and 28-pin PLCC)
And far from being "old technology," 4-bit microcontrollers are meeting significant market needs in more applications than ever before. In fact, National shipped more than 40 million 4-bit devices last year alone. The reason for the continuing strength of the COP400 family is its versatility. You can select from over 60 different, compatible devices. You can select devices with unit costs below 50 cents-the lowest-priced microcontrollers in the world. You can select devices with a wide variety of ROM and RAM combinations, from 0.5k ROM and $32 \times 4$ RAM to $2 k$ ROM and $160 \times 4$ RAM.
And every COP400 family member shares the same powerful, ROM-efficient instruction set and the same pin-out, so you can migrate between devices without re-engineering.
And like all of National's microcontrollers, the COP400 can be optimized to meet your specific application needs, with a variety of I/O options, pin-outs, and package types, from DIPs to SMDs.
COPSTM microcontrollers can be used to replace discrete logic in high-volume consumer products and low-volume industrial products allowing you to add features, miniaturize and reduce component count.


## Key Applications

- Consumer electronics
- Automotive
- Industrial control
- Toys/games
- Telephones


## Wide Acceptance

COPS wide acceptance comes from innovative products. National has built on this established family with continued and enhanced devices.

- The first under-a-dollar microcontroller led to a broader range of automotive and consumer applications.
- The first high-speed, low-power CMOS microcontrollers with 0.5 k ROM provides design flexibility at low cost.
- The first microcontroller implementing MICROWIRE/ PLUSTM allowing two-way communication across only three lines.
- The first under $\$ .50$ microcontroller providing excellent cost/performance benefits for applications impossible before.
- The first microcontroller implementing Post-Metal Programming (PMPTM) for quick turns prototyping and production.


## PMP

Post-Metal Programming (PMP), another NSC microcontroller first. Takes advantage of:

- Seasonal or volatile market demand
- Narrow windows of opportunity in highly competitive markets
- Simplified inventory control
- Reduced safety stock

Get all the advantages of custom-programmed microcontrollers with all the business advantages of low cost, quickturn prototyping and production.
The secret is an entirely new process technology called Post-Metal Programming.

PMP (Continued)

## INSIDE PMP

Post-Metal Programming is a high energy implantation process that allows the ROM layer of a microcontroller to be programmed after final metallization. That means every die layer can be fully fabricated, except for the passivation layers, and held in inventory. Then when you request a ROM pattern, a ROM implant mask is generated and the buried ROM layer is programmed with an ion beam.
The wafer is passivated and cut into dice which are then packaged on a quick-turn line.
So in only two weeks, you've got prototypes.

## 4-WEEK PRODUCTION QUANTITIES

Wafer fab accounts for the majority of prototyping and production time for integrated circuits.
With PMP, however, the dice are essentially complete and in inventory.
So we can take your approved prototypes right into full production in as little as four weeks.

## WINNING THE TIME-TO-MARKET RACE

The electronics market won't wait for anyone. If your competitors make a move, you've got to respond now.
You can't wait around for proof-of-design prototypes. Even a week can make a difference between success or failure. Between gaining market share or losing it. Between staying ahead of the other guys or falling behind. With PMP, you can stretch that lead by weeks. In fact, if you compare the quick-turn PMP process to conventional prototype-and-production timetables, you'll see that you can actually gain as much as $31 / 2$ months over your competitors!

## NO EXTRA COST

PMP is available at no extra cost.
That means, for example, that National's COP413L, the world's lowest-priced microcontroller at $\$ .49$ in quantity, is available in the PMP process for . . $\$ .49$ in quantity.
Compare that with the traditional "alternative" for quick-turn prototyping of user-programmable ROM. EPROM and EEPROM can easily drive your unit costs up to as much as \$6!

And when you consider the additional cost-savings of being able to reduce your safety stock in inventory, knowing you can get quick-turns in a few weeks, the PMP process and National Semiconductor microcontrollers not only make good engineering sense, they make good business sense.

## System Solutions

The COP400 family provides a flexible, cost-effective system solutions to all applications requiring timing, counting, or control functions.
And, bottom line, if a 4-bit controller can do the job, why pay more?

## Development Support

## MOLETM DEVELOPMENT SYSTEM

The MOLE (Microcomputer On-Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPs, and the HPCTM family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.
It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations. It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modem or to connect to other MOLEs in a multi-MOLE environment.
MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port.
See AN-456 for more information.

## HOW TO ORDER

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

| Microcontroller | Order <br> Part Number | Description | Includes | Manual <br> Number |
| :--- | :--- | :--- | :--- | :--- |
| COP400 | MOLE-BRAIN | Brain Board | Brain Board Users Manual | $420408188-001$ |
|  | MOLE-COPS-PB1 | Personality Board | COP400 Personality Board <br> Users Manual | $420408189-001$ |
|  | MOLE-COPS-IBM | Assembler Software <br> for IBM | COP400 Software Users <br> Manual and Software Disk <br> PC-DOS <br> Communications Software <br> Users Manual | $424409497-002$ |
|  |  |  |  | $420040416-001$ |

## COP400 Family of Microcontrollers

| Commercial Temp Version $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Industrial Temp Version $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\begin{gathered} \text { Military } \\ \text { Temp Version } \\ -55^{\circ} \mathrm{C} \text { to }+125^{\circ} \mathrm{C} \end{gathered}$ | Technology | Description |  | Features |  |  |  |  |  |  |  |  | Development Tools |  | $\begin{array}{\|l} \text { Data } \\ \text { Sheet } \\ \text { Page } \end{array}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Memory |  | 1/0 |  | Interrupt | Stack | Time <br> Base <br> Counter | Micro Bus | Typ. 5V Operat. Power | Max <br> Standby <br> at $3.3 V$ | $\begin{gathered} \text { Size } \\ \text { (Pins) } \end{gathered}$ | ROMless Device | Piggyback |  |
|  |  |  |  | $\begin{array}{\|c\|} \hline \text { ROM } \\ \text { (Bytes) } \end{array}$ | $\begin{gathered} \text { RAM } \\ \text { (Digits) } \end{gathered}$ | $\begin{array}{\|l\|} \hline \text { I/O } \\ \text { Pins } \\ \hline \end{array}$ | $\begin{gathered} \text { Serial } \\ \hline 1 / 0 \end{gathered}$ |  |  |  |  |  |  |  |  |  |  |
| COP413L* | COP313L |  | NMOS Low Power | 0.5k | 32 | 15 | Yes | No | 2 Level | No | No | 15 mW | 7.5 mW | 20 | $\begin{gathered} \text { COP401L- } \\ \text { X13/R13 } \end{gathered}$ |  | 1-70 |
| COP414L* | COP314 |  | NMOS Low Power | 0.5k | 32 | 15 | Yes | No | 2 Level | No | No | 15 mW | 7.5 mW | 20 | COP401LN |  | 1.97 |
| COP410L | COP310L |  | NMOS Low Power | 0.5k | 32 | 19 | Yes | No | 2 Level | No | No | 15 mW | 7.5 mW | 24 | COP401LN |  | $1-52$ |
| COP411L | COP311L |  | NMOS Low Power | 0.5k | 32 | 16 | Yes | No | 2 Level | No | No | 15 mW | 7.5 mW | 20 | COP401LN |  | 1.52 |
| COP413C | COP313C |  | CMOS Low Power | 0.5k | 32 | 15 | Yes | No | 2 Level | No | No | 1 mW | 0.1 mW | 20 | COP404CN | COP444CP | 1-83 |
| COP413CH | COP313CH |  | CMOS Hi Speed | 0.5k | 32 | 15 | Yes | No | 2 Level | No | No | 1 mW | 0.1 mW | 20 | COP404CN | COP444CP | 1-83 |
| COP410C | COP310C | COP210C (Note 1) | CMOS Hi Speed | 0.5k | 32 | 19 | Yes | No | 2 Level | No | No | 1 mW | 0.1 mW | 24 | COP404CN | COP444CP | $1-37$ |
| COP411C | COP311C | COP211C (Note 1) | CMOS Hi Speed | 0.5k | 32 | 16 | Yes | No | 2 Level | No | No | 1 mW | 0.1 mW | 20 | COP404CN | COP444CP | 1-37 |
| COP420 | COP320 |  | NMOS Hi Speed | 1.0k | 64 | 23 | Yes | 1 Source | 3 Level | Yes | Yes | 100 mW | N/A mW | 28 | COP402N | COP420P | 1-112 |
| COP421 | COP321 |  | NMOS Hi Speed | 1.0k | 64 | 19 | Yes | No | 3 Level | Yes | No | 100 mW | N/A mW | 24 | COP402N | COP420P | 1-112 |
| COP422 | COP322 |  | NMOS Hi Speed | 1.0k | 64 | 16 | Yes | No | 3 Level | Yes | No | 100 mW | N/A mW | 20 | COP402N | COP420P | 1-112 |
| COP424C* | COP324C | COP224C (Note 2) | СмOS Hi Speed | 1.0k | 64 | 23 | Yes | 1 Source | 3 Level | Yes | Yes | 1 mW | 0.1 mW | 28 | COP404CN | COP444CP | 1-161 |
| COP425C* | COP325C | COP225C (Note 2) | CMOS Hi Speed | 1.0k | 64 | 19 | Yes | No | 3 Level | Yes | No | 1 mW | 0.1 mW | 24 | COP404CN | COP444CP | 1-161 |
| COP426C* | COP326C | COP226C (Note 2) | CMOS Hi Speed | 1.0k | 64 | 16 | Yes | No | 3 Level | Yes | No | 1 mW | 0.1 mW | 20 | COP404CN | COP444CP | 1-161 |
| COP420L* | COP320L |  | NMOS Low Power | 1.0k | 64 | 23 | Yes | 1 Source | 3 Level | Yes | Yes | 45 mW | 9.9 mW | 28 | COP404LSN-5 | COP444LP | 1-135 |
| COP421L* | COP321L |  | NMOS Low Power | 1.0k | 64 | 19 | Yes | No | 3 Level | Yes | No | 45 mW | 9.9 mW | 24 | COP404LSN-5 | COP444LP | 1-135 |
| COP422L* | COP322L |  | NMOS Low Power | 1.0k | 64 | 16 | Yes | No | 3 Level | Yes | No | 45 mW | 9.9 mW | 20 | COP404LSN-5 | COP444LP | 1-135 |
| COP440 | COP340 |  | NMOS Hi Speed | 2.0k | 160 | 35 | Yes | 4 Sources | 4 Level | Yes | Yes | 205 mW | 9.9 mW | 40 | COP404N | COP440R | 1-181 |
| COP441 | COP341 |  | NMOS Hi Speed | 2.0k | 160 | 23 | Yes | 4 Sources | 4 Level | Yes | Yes | 205 mW | 9.9 mW | 28 | COP404N | COP440R | 1-181 |
| COP442 | COP342 |  | NMOS Hi Speed | 2.0k | 160 | 19 | Yes | 2 Sources | 2 Level | Yes | No | 205 mW | 9.9 mW | 24 | COP404N | COP440R | 1-181 |
| COP444C* | COP344C | COP244C (Note 2) | CMOS Hi Speed | 2.0k | 128 | 23 | Yes | 1 Source | 3 Level | Yes | Yes | 1 mW | 0.1 mW | 28 | COP404CN | COP444CP | 1-161 |
| COP445C* | COP345C | COP245C (Note 2) | CMOS Hi Speed | 2.0k | 128 | 19 | Yes | No | 3 Level | Yes | No | 1 mW | 0.1 mW | 24 | COP404CN | COP444CP | 1-161 |
| COP444L |  |  | NMOS Low Power | 2.0k | 128 | 23 |  |  |  | Yes | No |  | 9.9 mW | 28 | COP404LSN-6 | COP444LP | 1-204 |
| COP445L | COP345L |  | NMOS Low Power | 2.0k | 128 | 19 | Yes | No | 3 Level | Yes | No | 65 mW | 9.9 mW | 24 | COP404LSN-6 | COP444LP | 1-204 |

Note 1: Datasheet found on page 1-8.
Note 2: Datasheet found on page 1-20.
*Microcontrollers available with Quick-Turns Prototype Post-Metal Programming (PMP).

The 4-Bit COP400 Family

## COPS Family Development Tools

| Commercial Temp Version $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Technology | Description |  | Features |  |  |  |  |  |  |  |  | Supplementary Description | Data <br> Sheet <br> Page |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Memory |  | 1/0 |  | Interrupt | Stack | Time <br> Base Counter | Micro Bus | Typ. 5V Operat. Power | Max <br> Standby at 3.3 V | $\begin{gathered} \text { Size } \\ \text { (Pins) } \end{gathered}$ |  |  |
|  |  | ROM (Bytes) | RAM <br> (Digits) | $\begin{aligned} & \text { I/O } \\ & \text { Pins } \end{aligned}$ | Serial 1/0 |  |  |  |  |  |  |  |  |  |
| ROMless |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| COP401L-X13 | NMOS Low Power | 0.5k | 32 | 16 | Yes | No | 2 Level | No | No | 100 mW | 7.5 mW | 40 | Has XTAL Oscillator Option | 1-241 |
| COP401L-R13 | NMOS Low Power | 0.5k | 32 | 16 | Yes | No | 2 Leve! | No | No | 100 mW | 7.5 mW | 40 | Has RC Oscillator Option | 1-241 |
| COP401L | NMOS Low Power | 0.5k | 32 | 16 | Yes | No | 2 Leve! | No | No | 100 mW | 7.5 mW | 40 | ROMless Version of COP410L | 1-227 |
| COP402 | NMOS Hi Speed | 1.0k | 63 | 20 | Yes | 1 Source | 3 Level | Yes | No | 50 mW | N/A mW | 40 | Has Interrupt, No Microbus | 1-254 |
| COP402M | NMOS Hi Speed | 1.0k | 63 | 16 | Yes | Yes | 3 Level | Yes | Yes | 125 mW | N/A mW | 40 | No Interrupt, Has Microbus | 1-254 |
| COP404LSN-5 | NMOS Low Power | 1.0k | 128 | 20 | Yes | 1 Source | 3 Leve! | Yes | No | 125 mW | N/A mW | 40 | W/Push-Pull Mem Interface | 1-296 |
| COP404 | NMOS Hi Speed | 2.0k | 160 | 23 | Yes | 4 Sources | 4 Level | Yes | Yes | 35 mW | 15 mW | 48 | ROMless Version of COP440 | 1-272 |
| COP404C | CMOS Hi Speed | 2.0k | 128 | 23 | Yes | 1 Source | 3 Level | Yes | Yes | 1 mW | 0.1 mW | 48 | CMOS ROMless Device | 1-279 |
| PIGGYBACK |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| COP420P | NMOS Hi Speed | 1.0k | 64 | 23 | Yes | 3 Sources | 3 Level | Yes | No | 50 mW | N/A mW | 28 | Includes: CPU, RAM, I/O | 1-310 |
| COP444LP | NMOS Low Power | 2.0k | 128 | 23 | Yes | 3 Sources | 3 Level | Yes | No | 125 mW | N/A mW | 28 | and EPROM Socket | 1-310 |
| COP444CP | CMOS Hi Speed | 2.0k | 128 | 23 | Yes | 1 Source | 1 Level | Yes | Yes | 1 mW | 1 mW | 28 | Will Accept Standard EPROM | $1-310$ |

## Development Support (Continued)

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On-Line Emulator) applications group. It consists of both an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

## INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud Modem, and a telephone.
If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

## Order P/N: MOLE-DIAL-A-HLP <br> Information System Package Contains <br> DIAL-A-HELPER Users Manual P/N <br> Public Domain Communications Software

## FACTORY APPLICATIONS SUPPORT

Dial-A-Helper also provides immediate factory applications support. If a user is having difficulty in getting a MOLE to operate in a particular mode or something peculiar is occurring, he can contact us via his system and modem. He can leave messages on our electronic bulletin board, which we will respond to, or he can arrange for us to actually take control of his system via modem for debugging purposes.
The applications group can then cause his system to execute various commands and try to resolve the customers problem by actually getting customers system to respond. Both parties see exactly what is occurring, as it is happening.
This allows us to respond in minutes when applications help is needed.

## COP210C/COP211C Single-Chip CMOS Microcontrollers

## General Description

The COP210C and COP211C fully static, single-chip CMOS microcontrollers are members of the COPSTM family, fabricated using double-poly, silicon-gate CMOS technology. These controller-oriented processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture, and I/O scheme designed to facilitate keyboard input, display output, and BCD data manipulation. The COP211C is identical to the COP210C but with $16 \mathrm{I} / \mathrm{O}$ lines instead of 20 . They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized control-ler-oriented processor at a low end-product cost.
The COP404C should be used for exact emulation.

## Features

■ Lowest power dissipation ( $500 \mu \mathrm{~W}$ typical)

- Low cost
- Power-saving HALT mode with Continue function
- Powerful instruction set

■ $512 \times 8$ ROM, $32 \times 4$ RAM

- 20 I/O lines (COP210C)
- Two-level subroutine stack
- DC to $4.4 \mu \mathrm{~s}$ instruction time

■ Single supply operation ( 4.5 V to 5.5 V )

- General purpose and TRI-STATE® outputs
- Internal binary counter register with MICROWIRETM compatible serial I/O
- LSTTL/CMOS compatible in and out
- Software/hardware compatible with other members of the COP400 family
- Military temperature $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ devices

Block Diagram


FIGURE 1. COP210C

## Absolute Maximum Ratings

If Military/Aerospace specifled devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and speciflcations.
Maximum Allowable Voltage
$V_{C C}=6 \mathrm{~V}$
Voltage at Any Pin
Total Allowable Source Current
Total Allowable Sink Current
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
25 mA
25 mA
Maximum Allowable Power Consumption 150 mW

Operating Temperature Range
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec .)
$300^{\circ} \mathrm{C}$
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage |  | 4.5 | 5.5 | V |
| Supply Current (Note 1) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=\mathrm{Min} \\ & \left(\mathrm{t}_{\mathrm{c}}\right. \text { is instruction cycle time) } \end{aligned}$ |  | 4 | mA |
| Power Supply Ripple (Notes 3, 4) | Peak to Peak |  | 0.25 | V |
| HALT Mode Current (Note 2) | $V_{C C}=5.0 \mathrm{~V}, \mathrm{~F}_{\text {IN }}=0 \mathrm{kHz}$ |  | 120 | $\mu \mathrm{A}$ |
| Input Voltage Levels <br> RESET, CKI <br> Logic High <br> Logic Low <br> All Other Inputs <br> Logic High <br> Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Hi-Z Input Leakage |  | -10 | +10 | $\mu \mathrm{A}$ |
| Input Capacitance (Note 4) |  |  | 7 | pF |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High Logic Low | Standard Outputs (except CKO) $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% \\ & \mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OL}}=400 \mu \mathrm{~A} \end{aligned}$ $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}-0.2$ | $\begin{aligned} & 0.6 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Allowable Sink/Source Current per Pin (Note 5) |  |  | 5 | mA |
| CKO Current Levels (As Clock Out) | $\begin{aligned} & \mathrm{CKI}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{CKI}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.2 \\ 0.4 \\ 0.8 \\ -0.2 \\ -0.4 \\ -0.8 \end{gathered}$ |  | mA <br> mA <br> mA <br> mA <br> mA <br> mA |
| Allowable Loading on CKO (as HALT I/O pin) |  |  | 50 | pF |
| Current Needed to Override HALT (Note 6) <br> To Continue To Halt | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=0.2 \mathrm{~V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{IN}}=0.7 \mathrm{~V}_{\mathrm{CC}} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 2.0 \\ & 3.0 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| TRI-STATE or Open Drain Leakage Current |  | -10 | + 10 | $\mu \mathrm{A}$ |

Note 1: Supply Current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to $\mathrm{V}_{\mathrm{CC}}$ with 5 k resistors. See current drain equation.
Note 2: The HALT mode will stop CKI from oscillating in the RC and crystal configurations. Test conditions: all inputs tied to VCC. L lines in TRI-STATE mode and tied to ground, all other outputs low and tied to ground.
Note 3: Voltage change must be less than 0.25 V in a 1 ms period.
Note 4: This parameter is only sampled and not $100 \%$ tested. Variation due to the device included.
Note 5: SO Output sink current must be limited to keep $V_{O L}$ less than $0.2 V_{C C}$.
Note 6: When forcing HALT, current is only needed for a short time (approximatey 200 ns) to flip the HALT flip-flop.

AC Electrical Characteristics $-55^{\circ} \mathrm{C} \leq T_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time ( $\mathrm{t}_{\mathrm{c}}$ ) |  | 4.4 | DC | $\mu \mathrm{s}$ |
| Operating CKI $\div 4$ mode <br> Frequency $\div 8$ mode <br>  $\div 16$ mode |  | $\begin{aligned} & \hline \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\begin{aligned} & 0.9 \\ & 1.8 \\ & 3.6 \end{aligned}$ | MHz <br> MHz <br> MHz |
| Instruction Cycle Time RC Oscillator (Note 4) | $\begin{aligned} & \mathrm{R}=30 \mathrm{k} \pm 5 \% \\ & \mathrm{C}=82 \mathrm{pF} \pm 5 \% \quad(\div 4 \text { Mode }) \end{aligned}$ | 6 | 18 | $\mu \mathrm{S}$ |
| Inputs (See Figure 3) tsetup (Note 4) <br> $t_{\text {Hold }}$ | $\left.\begin{array}{l} \text { G Inputs } \\ \text { Sl Input } \\ \text { All Others } \end{array}\right\} \quad V_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$ | $\begin{gathered} \mathrm{tc} / 4+0.8 \\ 0.33 \\ 1.9 \\ 0.40 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |
| Output Propagation Delay tPD1, tpDO | $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k}$ |  | 1.4 | $\mu \mathrm{S}$ |

## Connection Diagrams



TL/DD/8444-2
Order Number COP211C-XXX/D,
See NS Hermetic Package Number D20A
Order Number COP211C-XXX/N,
See NS Molded Package Number N20A
Order Number COP211C-XXX/WM
See NS Surface Mount Package Number M20B

## Pin Descriptions

| Pin | Description | Pin | Description |
| :---: | :---: | :---: | :---: |
| $\mathrm{L}_{7}-\mathrm{L}_{0}$ | 8-bit bidirectional I/O port with TRI-STATE | SK | Logic-controlled clock |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 4-bit bidirectional I/O port |  | (or general purpose output) |
|  | ( $\mathrm{G}_{2}-\mathrm{G}_{0}$ for 20-pin package) | CKI | System oscillator input |
| $\mathrm{D}_{3}-\mathrm{D}_{0}$ | 4-bit general purpose output port ( $D_{1}-D_{0}$ for 20-pin package) | CKO | Crystal oscillator output, or HALT mode I/O port (24-pin package only) |
| SI | Serial input (or counter input) | RESET | System reset input |
| SO | Serial output (or general purpose output) | $v_{C C}$ | System power supply |

FIGURE 2


TL/DD/8444-4
FIGURE 3. Input/Output Timing Diagrams (Divide-by-8 Mode)

## Functional Description

A block diagram of the COP210C is given in Figure 1．Data paths are illustrated in simplified form to depict how the vari－ ous logic elements communicate with each other in imple－ menting the instruction set of the device．Positive logic is used．When a bit is set，it is a logic＂ 1 ＂；when a bit is reset，it is a logic＂ 0 ＂．

## PROGRAM MEMORY

Program memory consists of a 512－byte ROM．As can be seen by an examination of the COP210C／211C instruction set，these words may be program instructions，program data，or ROM addressing data．Because of the special char－ acteristics associated with the JP，JSRP，JID，and LQID in－ structions，ROM must often be thought of as being orga－ nized into 8 pages of 64 words（bytes）each．

## ROM ADDRESSING

ROM addressing is accomplished by a 9－bit PC register．Its binary value selects one of the 5128 －bit words contained in ROM．A new address is loaded into the PC register during each instruction cycle．Unless the instruction is a transfer of control instruction，the PC register is loaded with the next sequential 9 －bit binary count value．Two levels of subroutine nesting are implemented by two 9－bit subroutine save regis－ ters，SA and SB．
ROM instruction words are fetched，decoded，and executed by the instruction decode，control and skip logic circuitry．

## DATA MEMORY

Data Memory consists of a 128－bit RAM，organized as four data registers of $8 \times 4$－bit digits．RAM addressing is imple－ mented by a 6 －bit B register whose upper two bits（ Br ）se－ lects one of four data registers and lower three bits of the 4－ bit Bd select one of eight 4－bit digits in the selected data register．While the 4－bit contents of the selected RAM digit （M）are usually loaded into or from，or exchanged with，the A register（accumulator），they may also be loaded into the $Q$ latches or loaded from the L ports．RAM addressing may also be performed directly by the XAD 3， 15 instruction．The Bd register also serves as a source register for 4－bit data sent directly to the D outputs．
The most significant bit of Bd is not used to select a RAM digit．Hence，each physical digit of RAM may be selected by two different values of Bd as shown in Figure 4．The skip condition for XIS and XDS instructions will be true if Bd changes between 0 to 15，but not between 7 and 8 （see Table III）．

## INTERNAL LOGIC

The internal logic of the COP210C／211C is designed to en－ sure fully static operation of the device．
The 4－bit A register（accumulator）is the source and destina－ tion register for most I／O，arithmetic，logic and data memory access operations．It can also be used to load the Bd por－ tion of the B register，to load four bits of the 8 －bit Q latch data and to perform data exchanges with the SIO register．
The 4－bit adder performs the arithmetic and logic functions of the COP $210 \mathrm{C} / 211 \mathrm{C}$ ，storing its results in A．It also out－ puts the carry information to a 1 －bit carry register，most of－ ten employed to indicate arithmetic overflow．The C register， in conjunction with the XAS instruction and the EN register， also serves to control the SK output．C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time．（See XAS instruction and EN register description below．）


TL／DD／8444－5
FIGURE 4．RAM Digit Address to Physical RAM Digit Mapping
The $G$ register contents are outputs to four general purpose bidirectional I／O ports．
The $Q$ register is an internal，latched， 8 －bit register，used to hold data loaded from RAM and A，as well as 8－bit data from ROM．Its contents are output to the LI／O ports when the L drivers are enabled under program control．（See LEl instruc－ tion．）
The eight $L$ drivers，when enabled，output the contents of latched $Q$ data to the LI／O ports．Also，the contents of $L$ may be read directly into $A$ and RAM．
The SIO register functions as a 4－bit serial－in／serial－out shift register or as a binary counter，depending upon the con－ tents of the EN register．（See EN register description below．）Its contents can be exchanged with $A$ ，allowing it to input or output a continuous serial data stream．With SIO functioning as a serial－in／serial－out shift register and SK as a sync clock，the COP210C／211C is MICROWIRE compatible．
The D register provides four general purpose outputs and is used as the destination register for the 4－bit contents of Bd． The XAS instruction copies C into the SKL latch．In the counter mode，SK is the output of SKL；in the shift register mode，SK is a sync clock，inhibited when SKL is a logic＂ 0 ＂．
The EN register is an internal 4－bit register loaded under program control by the LEI instruction．The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register（EN3－ENO）．
1．The least significant bit of the enable register，ENO，se－ lects the SIO register as either a 4－bit shift register or as a 4－bit binary counter．With ENO set，SIO is an asynchro－ nous binary counter，decrementing its value by one upon each low－going pulse（＂ 1 ＂to＂ 0 ＂）occurring on the SI input．Each pulse must be at least two instruction cycles wide．SK outputs the value of SKL．The SO output is equal to the value of EN3．With ENO reset，SIO is a serial shift register，shifting left each instruction cycle time．The data present at SI is shifted into the least significant bit of SIO．SO can be enabled to output the most significant bit of SIO each instruction cycle time．（See 4，below．）The SK output becomes a logic－controlled clock．

Functional Description (Continued)
TABLE I. Enable Register Modes - Bits ENO and EN3

| ENO | EN3 | SIO | SI | SO | SK |
| :---: | :---: | :--- | :--- | :---: | :--- |
| 0 | 0 | Shift Register | Input to Shift | 0 | If SKL $=1$, SK $=$ clock |
| 0 | 1 | Shift Register | Register | Input to Shift | Serial | | If $S K L=0$, SK $=0$ |
| :--- |
| 0 |

2. EN1 is not used, it has no effect on the COP210C/211C.
3. With EN2 set, the L drivers are enabled to output the data in Q to the L I/O ports. Resetting EN2 disables the L drivers, placing the LI/O ports in a high impedance input state.
4. EN3, in conjunction with ENO, affects the SO output. With ENO set (binary counter option selected), SO will output the value loaded into EN3. With ENO reset (serial shift register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected, disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ".

## INITIALIZATION

The internal reset logic will initialize the device upon powerup if the power supply rise time is less than 1 ms and if the operating frequency at CKI is greater than 32 kHz , otherwise the external RC network shown in Figure 5 must be connected to the RESET pin. The RESET pin is configured as a Schmitt trigger input. If not used, it should be connected to $V_{\mathrm{CC}}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, providing it stays low for at least three instruction cycle times.
When $\mathrm{V}_{\mathrm{CC}}$ power is applied, the internal reset logic will keep the chip in initialization mode for up to 2500 instruction cycles. If the CKI clock is running at a low frequency, this could take a long time, therefore, the internal logic should be disabled by a mask option with initialization controlled solely by RESET pin.
Note: If CKI clock is less than 32 kHz , the internal reset logic (Option $25=1$ ) must be disabled and the external RC network must be present.
Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear $A$ register).


TL/DD/8444-6
RC $>5 \times$ Power Supply Rise Time and RC $>100 \times$ CKI Period FIGURE 5. Power-Up Clear CIrcuit

## COP211C

If the COP210C is bonded as a 20 -pin package, it becomes the COP211C, illustrated in Figure 2, COP210C/211C Connection Diagrams. Note that the COP211C does not contain D2, D3, G3, or CKO. Use of this option, of course, precludes use of D2, D3, G3, and CKO options. All other options are available for the COP211C.

## HALT MODE

The COP210C/211C is a fully static circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip also may be halted by the HALT instruction or by forcing CKO high when it is used as a HALT I/O port. Once in the HALT mode, the internal circuitry does not receive any clock signal, and is therefore frozen in the exact state it was in when halted. All information is retained until continuing. The HALT mode is the minimum power dissipation state.
The HALT mode has slight differences depending upon the type of oscillator used.
a. 1-pin oscillator-RC or external

The HALT mode may be entered into by either program control (HALT instruction) or by forcing CKO to a logic "1" state.
The circuit may be awakened by one of two different methods:

1) Continue function. By forcing CKO to a logic " 0 ", the system clock is re-enabled and the circuit continues to operate from the point where it was stopped.
2) Restart. Forcing the $\overline{\text { RESET }}$ pin to a logic " 0 " will restart the chip regardless of HALT or CKO (see initialization).
b. 2-pin oscillator-crystal

The HALT mode may be entered into by program control (HALT instruction) which forces CKO to a logic " 1 " state. The circuit can be awakened only by the RESET function.


## CKO PIN OPTIONS

In a crystal-controlled oscillator system, CKO is used as an output to the crystal network. CKO will be forced high during the execution of a HALT instruction, thus inhibiting the crystal network. If a 1 -pin oscillator system is chosen (RC or

## Functional Description (Continued)

external), CKO will be selected as HALT and is an I/O flipflop which is an indicator of the HALT status. An external signal can override this pin to start and stop the chip. By forcing a high level to CKO, the chip will stop as soon as CKI is high and the CKO output will go high to keep the chip stopped. By forcing a low level to CKO, the chip will continue and CKO output will go low.
All features associated with the CKO I/O pin are available with the 24-pin package only.

## OSCILLATOR OPTIONS

There are three options available that define the use of CKI and CKO.
a. Crystal-Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 16 (optionally by 8 or 4).
b. External Oscillator. CKI is configured as LSTTL-compatible input accepting an external clock signal. The external frequency is divided by 16 (optionally by 8 or 4 ) to give the instruction cycle time. CKO is the HALT I/O port.
c. RC-Controlled Oscillator. CKI is configured as a single pin RC-controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is the HALT I/O port.
The RC oscillator is not recommended in systems that require accurate timing or low current. The RC oscillator draws more current than an external oscillator (typically an additional $100 \mu \mathrm{~A}$ at 5 V ). However, when the part halts, it stops with CKI high and the halt current is at the minimum.

## COP210C/COP211C Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.
Table III provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP210C/211C instruction set.


TL/DD/8444-8
FIGURE 6. COP210C Osclllator

| Crystal or Resonator |  |  |  |  | RC-Controller Oscillator |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Crystal |  | Component Values |  |  |  |  | Cycle |
| Value | R1 | R2 | C1pF | C2pF | R | C | Time |
| 32 kHz | 220k | 20M | 30 | 5-36 | 47k | 100 pF | 17-25 $\mu \mathrm{s}$ |
| 455 kHz | 5k | 10M | 80 | 40 | 30k | 82 pF | 6-18 $\mu \mathrm{s}$ |
| 3.58 MHz | 1k | 1M | 30 | 6-36 | Note 50 p | $\begin{aligned} & k \leq R \leq 150 k, \\ & C \leq 150 \mathrm{pF}, \end{aligned}$ |  |

TABLE II. COP210C/211C Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B |
|  | Register |
| PC | 9-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 9-bit Subroutine Save Register A |
| SB | 9-bit Subroutine Save Register B |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |


| Symbol | Definitio |
| :---: | :---: |
| INSTRUCTION OPERAND SYMBOLS |  |
| d | 4-bit Operand Field, $0-15$ binary |
| r | 2-bit Operand Field, $0-3$ binary Select) |
| a | 9-bit Operand Field, 0-511 bin |
| y | 4-bit Operand Field, 0-15 binary |
| RAM(s) | Contents of RAM location ad |
| ROM(t) | Contents of ROM location ad |
| OPERATIONAL SYMBOLS |  |
| + | Plus |
| - | Minus |
| $\rightarrow$ | Replaces |
| $\longleftrightarrow$ | Is exchanged with |
| = | Is equal to |
| $\bar{A}$ | The one's complement of A |
| $\oplus$ | Exclusive-OR |
|  | Range of values |

Instruction Set (Continued)
TABLE III. COP210C/211C Instruction Set

| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Flow | Skip Condilions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 0011 0000 | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 001110001 | $A+R A M(B) \rightarrow A$ | None | Add RAM to A |
| AISC | $y$ | $5-$ | $\underline{0101 \mid ~ y ~}$ | $A+y \rightarrow A$ | Carry | Add immediate, Skip on Carry ( $y \neq 0$ ) |
| CLRA |  | 00 | 000010000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 010010000 | $\bar{A} \rightarrow A$ | None | One's complement of A to A |
| NOP |  | 44 | 10100\|0100| | None | None | No Operation |
| RC |  | 32 | 0011 0010 | " 0 " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | 10010\|0010 | "1" $\rightarrow$ C | None | Set C |
| XOR |  | 02 | 10000\|0010 | $A \oplus R A M(B) \rightarrow A$ | None | Exclusive-OR RAM with $A$ |

TRANSFER OF CONTROL INSTRUCTIONS

| JID |  | FF | \|1111|1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 2) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JMP | a | $6-$ | $\begin{array}{\|c\|c\|c\|c\|c\|} \hline 0110\|000\| \mathrm{a}_{8} \mid \\ \hline \mathrm{a}_{7: 0} \\ \hline \end{array}$ | $a \rightarrow P C$ | None | Jump |
| JP | a | - - | $\begin{gathered} \|1\| \quad a_{6: 0} \\ \begin{array}{c} \text { (pages } 2,3 \text { only) } \\ \text { or } \\ \|11\| \\ a_{5: 0} \\ \hline \end{array} \end{gathered}$ <br> (all other pages) | $a \rightarrow P C_{6: 0}$ $a \rightarrow P C_{5: 0}$ | None | Jump within Page (Note 1) |
| JSRP | a | - | 10] $\mathrm{a}_{5}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & 010 \rightarrow \mathrm{PC}_{8: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 2) |
| JSR | a | $6-$ | $\begin{array}{\|c\|c\|c\|c\|c\|} \hline 0110 \mid & 100 \mid a_{8} \\ \hline \begin{array}{c} a 7: 0 \\ \hline \end{array} \end{array}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | 10100\|1000 | $S B \rightarrow S A \rightarrow P C$ | None | Return from Subroutine |
| RETSK |  | 49 | \|0100|1001 | $\mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |
| HALT |  | $\begin{aligned} & 33 \\ & 38 \end{aligned}$ | $\begin{array}{\|l\|l\|l\|} \hline 0011 \mid 0011 \\ \hline 0011 & 1000 \\ \hline \end{array}$ |  | None | Halt processor |


| Instruction Set（Continued） |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mnemonic | Operand | Hex <br> Code | Machine Language Code （Binary） | Data Flow | Skip Conditions | Descriptlon |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | 33 | ｜0011｜0011｜ |  | None | Copy A，RAM to Q |
|  |  | 3 C | ｜0011｜1100 | $R A M(B) \xrightarrow{\rightarrow} Q_{3: 0}$ |  |  |
| CQMA |  | 33 | 0011 00011 | $\mathrm{Q}_{7: 4} \rightarrow \mathrm{RAM}(\mathrm{B})$ | None | Copy Q to RAM，A |
|  |  | 2 C | 0010｜1100 | $\mathrm{Q}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| LD | r | －5 | 100｜r｜0101 | $\begin{aligned} & \operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into $A$ Exclusive－OR Br with $r$ |
| LQID |  | BF | 1011｜1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{Q} \\ & \mathrm{SA} \rightarrow \mathrm{SB} \end{aligned}$ | None | Load Q Indirect |
| RMB | 0 | 4 C | ｜0100｜1100｜ | $0 \rightarrow$ RAM $(\mathrm{B})_{0}$ | None | Reset RAM Bit |
|  | 1 | 45 | 0100｜0101 | $0 \rightarrow$ RAM $(\mathrm{B})_{1}$ |  |  |
|  | 2 | 42 | 0100｜0010 | $0 \rightarrow R A M(B)_{2}$ |  |  |
|  | 3 | 43 | 0100｜0011 | $0 \rightarrow$ RAM $(\mathrm{B})_{3}$ |  |  |
| SMB | 0 | 4D | 10100｜1101｜ | $1 \rightarrow$ RAM $(B)_{0}$ | None | Set RAM Bit |
|  | 1 | 47 | ｜0100｜0111 | $1 \rightarrow \operatorname{RAM}(\mathrm{~B})_{1}$ |  |  |
|  | 2 | 46 | 0100｜0110 | $1 \rightarrow \operatorname{RAM}(\mathrm{~B})_{2}$ |  |  |
|  | 3 | 4B | $0100 \mid 1011$ | $1 \rightarrow \operatorname{RAM}(B)_{3}$ |  |  |
| STII | $y$ | 7－ | 0111 y y | $\begin{aligned} & y \rightarrow \text { RAM(B) } \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| $x$ | r | －6 | ｜00｜r｜0110 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with A， Exclusive－OR Br with r |
| XAD | 3，15 | 23 | $0010 \mid 0011$  <br> 1011 1111 <br> 1  | $\operatorname{RAM}(3,15) \longleftrightarrow A$ | None | Exchange A with RAM $(3,15)$ |
| XDS | $r$ | －7 | －00｜r10111 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \longrightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 | Exchange RAM with $A$ and Decrement Bd Exclusive－OR Br with r |
| XIS | r | －4 | $\underline{00\|r\| 0100 \mid}$ | RAM $(B) \longleftrightarrow A$ <br> $\mathrm{Bd}+1 \rightarrow \mathrm{Bd}$ <br> $\mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br}$ | Bd increments past 15 | Exchange RAM with A and Increment Bd Exclusive－OR Br with r |
| REGISTER REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAB |  | 50 | 0101］0000 | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| CBA |  | 4E | －0100｜1110 | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r，d | － | $\frac{\|00\| r\|(d-1)\|}{(d=0,9: 15)}$ | $r, d \rightarrow B$ | Skip until not a LBI | Load B Immediate with r，d |
| LE！ | $y$ | $33$ | 0011｜0011 | $y \rightarrow E N$ | None | Load EN Immediate |
|  |  | $6-$ | ｜0110 y ${ }^{\mathbf{y}}$ ］ |  |  |  |


| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TEST INSTRUCTIONS |  |  |  |  |  |  |
| SKC |  | 20 | 0010\|0000 |  | $C=$ "1" | Skip if C is True |
| SKE |  | 21 | 0010/0001 |  | $A=\operatorname{RAM}(B)$ | Skip if A Equals RAM |
| SKGZ |  | $\begin{aligned} & 33 \\ & 21 \end{aligned}$ | 0011 0011 <br> 0010 0001 |  | $\mathrm{G}_{3: 0}=0$ | Skip if G is Zero (all 4 bits) |
| SKGBZ | 0 | 33 01 | 0011 0011 <br> $0000\|0001\|$  <br> $000 \mid$  | 1st byte |  | Skip if G Bit is Zero |
|  | 1 | 11 |  | 2nd byte | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 13 13 | $0000 \mid 0011$  <br> 0010 0011 | 2ndibyto | $\begin{aligned} & \mathbf{G}_{2}=0 \\ & \mathbf{G}_{3}=0 \end{aligned}$ |  |
| SKMBZ | 0 | 01 | 10000\|00011 |  | $\operatorname{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | 00010001 |  | $\operatorname{RAM}(\mathrm{B})_{1}=0$ |  |
|  | 2 | 03 | 0000 00011 |  | $\operatorname{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | 0001 0011] |  | $\operatorname{RAM}(\mathrm{B})_{3}=0$ |  |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | 0011\|0011| | $G \rightarrow A$ | None | Input G Ports to A |
|  | , | 2 A | \|0010|1010 |  |  |  |
| INL |  | 33 | 0011\|0011 | $\mathrm{L}_{7: 4} \rightarrow$ RAM $(\mathrm{B})$ | None | Input L Ports to RAM, A |
|  |  | 2E | 0010\|1110 | $L_{3: 0} \rightarrow$ A |  |  |
| OBD |  | 33 | 0011\|0011| | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | 0011\|1110 |  |  |  |
| OMG |  | 33 | 0011 0011 | $\mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{G}$ | None | Output RAM to G Ports |
|  |  | 3A | \|0011|1010 |  |  |  |
| XAS |  | 4F | 0100\|1111] | $A \longleftrightarrow$ SIO, C $\rightarrow$ SKL | None | Exchange A with SIO |

Note 1: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 2: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.

## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP210C/211C programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO ) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register). If SIO is selected as a shift register, an XAS instruction must be performed once every four instruction cycle times to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by $A$ and $M$. It loads the lower eight bits of the

ROM address register PC with the contents of ROM addressed by the 9 -bit word, $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{8}$ is not affected by this instruction.
Note: JID uses two instruction cycles if executed, one if skipped.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8 -bit $Q$ register with the contents of ROM pointed to by the 9 -bit word $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}$. LQID can be used for table look-up or code conversion such as BCD to 7 -segment. The LQID instruction "pushes" the stack (PC +1 $\rightarrow$ SA $\rightarrow \mathrm{SB}$ ) and replaces the least significant eight bits of the PC as follows: $\mathrm{A} \rightarrow \mathrm{PC}_{7: 4}$, $R A M(B) \rightarrow P_{3: 0}$, leaving $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the Q latches. Next, the stack is "popped" (SB $\rightarrow$ SA $\rightarrow$ PC ), restoring the saved value of the PC to continue sequential program execution. Since LQID pushes SA $\rightarrow$ SB, the previous contents of SB are lost.
Note: LQID uses two instruction cycles if executed, one if skipped.

## Description of Selected <br> Instructions (Continued)

## INSTRUCTION SET NOTES

a. The first word of a COP210C/211C program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths take the same number of cycle times whether instructions are skipped or executed (except JID and LQID).
c. The ROM is organized into eight pages of 64 words each. The program counter is a 9 -bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: A JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word in page 3 or 7 will access data in the next group of four pages.

## POWER DISSIPATION

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, to minimize power consumption, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to ensure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. A crystal- or resonator-generated clock will draw additional current. An RC oscillator will draw even more current since the input is a slow rising signal.

If using an external squarewave oscillator, the following equation can be used to calculate the COP210C current drain.

$$
\begin{aligned}
& \mathrm{Ic}=\mathrm{Iq}+(\mathrm{V} \times 35 \times \mathrm{Fi})+(\mathrm{V} \times 2195 \times \mathrm{Fi} / \mathrm{Dv}) \\
& \text { where } \mathrm{Ic}=\text { chip current drain in microamps } \\
& \mathrm{Iq}=\text { quiescent leakage current (from curve) } \\
& \mathrm{Fi}=\mathrm{CKI} \text { frequency in megahertz } \\
& \mathrm{V}=\text { chip } \mathrm{V}_{\mathrm{CC}} \text { in volts } \\
& \mathrm{Dv}=\text { divide by option selected }
\end{aligned}
$$

For example, at $5 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ and 400 kHz (divide by 4),

$$
\begin{aligned}
& \text { Ic }=10+(5 \times 35 \times 0.4)+(5 \times 2195 \times 0.4 / 4) \\
& \text { Ic }=10+50+1097.5=1157.5 \mu \mathrm{~A}
\end{aligned}
$$

## I/O OPTIONS

COP210C/211C outputs have the following optional configurations, illustrated in Figure 7:
a. Standard. A CMOS push-pull buffer with an N-channel device to ground in conjunction with a P-channel device to $\mathrm{V}_{\mathrm{CC}}$, compatible with CMOS and LSTTL.
b. Open Drain. An N-channel device to ground only, allowing external pull-up as required by the user's application.
c. Standard TRI-STATE L Output. A CMOS output buffer similar to (a) which may be disabled by program control.
d. Open-Drain TRI-STATE L Output. This has the N -channe! device to ground only.
The SI and $\overline{\mathrm{RESET}}$ inputs are $\mathrm{Hi}-\mathrm{Z}$ inputs (Figure $7 e$ ).
When using either the G or L I/O ports as inputs, an external pull-up device is necessary.

a. Standard Push-Pull Output

b. Open Drain Output

c. Standard TRI-STATE "L" Output

d. Open Drain TRI-STATE "L" Output

e. Hi-Z Input

FIGURE 7. I/O Configurations

All output drivers uses one or two common devices numbered 1 to 2 . Minimum and maximum current (lout and $V_{\text {OUT }}$ ) curves are given in Figure 8 for each of these devices
to allow the designer to effectively use these I/O configurations.

## Typical Performance Characteristics





FIGURE 8

## Option List

The COP210C／211C mask－programmable options are as－ signed numbers which correspond with the COP210C pins．
The following is a list of COP210C options．When specifying a COP211 chip，options 20,21 ，and 22 must be set to 0 ．The options are programmed at the same time as the ROM pat－ tern to provide the user with the hardware flexibility to inter－ face to various I／O components using little or no external circuitry．
Option 1：$\quad 0=$ Ground Pin．No options available．
Option 2：CKO I／O Port Determined by Option 3．$=0$ no option（a．is crystal oscillator output for two pin oscillator $b$ ．is HALT I／O for one pin oscillator）
Option 3：CKI Input．
$=0$ ：Crystal－controlled oscillator input（ $\div 4$ ）．
＝1：Single－pin RC－controlled oscillator（ $\div 4$ ）．
$=2$ ：External oscillator input（ $\div 4$ ）．
$=3$ ：Crystal oscillator input（ $\div 8$ ）．
＝4：External oscillator input（ $\div 8$ ）．
$=5$ ：Crystal oscillator input（ $\div 16$ ）．
$=6$ ：External oscillator input（ $\div 16$ ）．
Option 4：$\overline{\text { RESET }}$ Input $=1$ ：Hi－Z input．No option available．
Option 5：$\quad L_{7}$ Driver
$=0$ ：Standard TRI－STATE push－pull output．
＝2：Open－drain TRI－STATE output．
Option 6：$L_{6}$ Driver．（Same as Option 5．）
Option 7：$\quad L_{5}$ Driver．（Same as Option 5．）
Option 8：$\quad L_{4}$ Driver．（Same as Option 5．）
Option 9：$\quad \mathrm{V}_{\mathrm{CC}}$ Pin $=0$ no option．

Option 10： $\mathrm{L}_{3}$ Driver．（Same as Option 5．）
Option 11：$L_{2}$ Driver．（Same as Option 5．）
Option 12： $\mathrm{L}_{1}$ Driver．（Same as Option 5．）
Option 13： $\mathrm{L}_{0}$ Driver．（Same as Option 5．）
Option 14：SI Input．
No option available．
$=1: \mathrm{Hi}-\mathrm{Z}$ input．
Option 15：SO Output．
$=0$ ：Standard push－pull output．
＝2：Open－drain output．
Option 16：SK Driver．（Same as Option 15．）
Option 17： $\mathrm{G}_{0}$ I／O Port．（Same as Option 15．）
Option 18： $\mathrm{G}_{1}$ I／O Port．（Same as Option 15．）
Option 19： $\mathrm{G}_{2}$ I／O Port．（Same as Option 15．）
Option 20： $\mathrm{G}_{3}$ I／O Port．（Same as Option 15．）
Option 21： $\mathrm{D}_{3}$ Output．（Same as Option 15．）
Option 22： $\mathrm{D}_{2}$ Output．（Same as Option 15．）
Option 23： $\mathrm{D}_{1}$ Output．（Same as Option 15．）
Option 24： $\mathrm{D}_{0}$ Output．（Same as Option 15．）
Option 25：Internal Initialization Logic．
$=0$ ：Normal operation．
$=1$ ：No internal initialization logic．
Option 26：No option available．
Option 27：COP Bonding
$=0:$ COP210C（24－pin device）．
＝1：COP211C（20－pin device）．See Note．
＝2：COP210C and COP211C．See Note．
Note：If option $27=1$ or 2 then option 20 must $=0$ ．

## Option Table

Please fill out a photocopy of the Option Table and send along with your EPROM．

Option Table

| Option 1 Value $=$ | 0 | is：Ground Pin |
| :---: | :---: | :---: |
| Option 2 Value＝ | 0 | is：CKO Pin |
| Option 3 Value $=$ |  | is：CKI Input |
| Option 4 Value $=$ | 1 | is：$\overline{\text { EESET }}$ Input |
| Option 5 Value $=$ |  | is：$L_{7}$ Driver |
| Option 6 Value $=$ |  | is：$L_{6}$ Driver |
| Option 7 Value $=$ |  | is：$L_{5}$ Driver |
| Option 8 Value $=$ |  | is：$L_{4}$ Driver |
| Option 9 Value $=$ | 0 | is： $\mathrm{V}_{\mathrm{CC}}$ Pin |
| Option 10 Value $=$ |  | is：$L_{3}$ Driver |
| Option 11 Value＝ |  | is：$L_{2}$ Driver |
| Option 12 Value＝ |  | is：$L_{1}$ Driver |
| Option 13 Value $=$ |  | is：$L_{0}$ Driver |
| Option 14 Value＝ | 1 | is：SI Input |



# COP224C/COP225C/COP226C/COP244C/COP245C Single-Chip 1k and 2k CMOS Microcontrollers 

## General Description

The COP224C, COP225C, COP226C, COP244C and COP245C fully static, Single-Chip CMOS Microcontrollers are members of the COPSTM family, fabricated using dou-ble-poly, silicon gate microCMOS technology. These Controller Oriented Processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and 1/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture and I/O scheme designed to facilitate keyboard input, display output and BCD data manipulation. The COP224C and COP244C are 28 pin chips. The COP225C and COP245C are 24-pin versions (4 inputs removed) and COP226C is 20-pin version with 15 I/O lines. Standard test procedures and reliable high-density techniques provide the medium to large volume customers with a customized microcontroller at a low end-product cost. These microcontrollers are appropriate choices in many demanding control environments especially those with human interface.

## Features

- Lowest power dissipation ( $600 \mu \mathrm{~W}$ typical)
- Fully static (can turn off the clock)
- Power saving IDLE state and HALT mode
- $4.4 \mu \mathrm{~s}$ instruction time
- $2 k \times 8$ ROM, $128 \times 4$ RAM (COP244C/COP245C)

■ 1k x 8 ROM, $64 \times 4$ RAM (COP224C/COP225C/ COP226C)

- 23 I/O lines (COP244C and COP224C)
- True vectored interrupt, plus restart
- Three-level subroutine stack
- Single supply operation ( 4.5 V to 5.5 V )
- Programmable read/write 8-bit timer/event counter
- Internal binary counter register with MICROWIRETM serial I/O capability
- General purpose and TRI-STATE ${ }^{\circledR}$ outputs
- LSTTL/CMOS output compatible
- Software/hardware compatible with COP400 family
- Military temperature $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ operation

Block Diagram


FIGURE 1

## Absolute Maximum Ratings

If Milltary/Aerospace specifled devices are required, contact the National Semiconductor Sales Office/ Distributors for avallabllity and specifications.

| Supply Voltage (VCC) | 6 V |
| :--- | ---: |
| Voltage at any Pin | -0.3 V to $V_{C C}+0.3 \mathrm{~V}$ |
| Total Allowable Source Current | 25 mA |
| Total Allowable Sink Current | 25 mA |
| Total Allowable Power Dissipation | 150 mW |

Operating Temperature Range
$-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature
(soldering, 10 seconds)
$300^{\circ} \mathrm{C}$
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+125^{\circ} \mathrm{C},+4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq+5.5 \mathrm{~V}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Unlts |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage <br> Power Supply Ripple (Note 5) | Peak to Peak | 4.5 | $\begin{gathered} 5.5 \\ 0.25 \mathrm{~V}_{\mathrm{CC}} \end{gathered}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| Supply Current (Note 1) | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{tc}=4.4 \mu \mathrm{~s}$ <br> ( tc is instruction cycle time) |  | 5 | mA |
| HALT Mode Current (Note 2) | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~F}_{\text {IN }}=0 \mathrm{kHz}$ |  | 200 | $\mu \mathrm{A}$ |
| Input Voltage Levels <br> RESET, CKI, $D_{0}$ (clock input) <br> Logic High <br> Logic Low <br> All Other Inputs <br> Logic High <br> Logic Low |  | $0.9 \mathrm{~V}_{\mathrm{CC}}$ $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Hi-Z Input Leakage |  | -10 | +10 | $\mu \mathrm{A}$ |
| Input Capacitance (Note 4) |  |  | 7 | pF |
| Output Voltage Levels (except CKO) <br> LSTTL Operation <br> Logic High <br> Logic Low <br> CMOS Operation <br> Logic High <br> Logic Low | Standard Outputs $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=400 \mu \mathrm{~A} \\ & \mathrm{IOH}^{2}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $v_{C C}-0.2$ | $0.6$ $0.2$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| CKO Current Levels (As Clock Out) | $\mathrm{CKI}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}}$ $\mathrm{CKI}=\mathrm{OV}, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V}$ | $\begin{gathered} 0.2 \\ 0.4 \\ 0.8 \\ -0.2 \\ -0.4 \\ -0.8 \\ \hline \end{gathered}$ |  | mA <br> mA <br> mA <br> mA <br> mA <br> mA |
| Allowable Sink/Source Current per Pin (Note 6) |  |  | 5 | mA |
| Allowable Loading on CKO (as HALT) |  |  | 50 | pF |
| Current Needed to Over-Ride HALT <br> (Note 3) <br> To Continue <br> To Halt | $\begin{aligned} & V_{I N}=0.2 V_{C C} \\ & V_{I N}=0.7 V_{C C} \end{aligned}$ |  | $\begin{aligned} & 2.0 \\ & 3.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| TRI-STATE or Open Drain Leakage Current |  | -10 | +10 | $\mu \mathrm{A}$ |

AC Electrical Characteristics $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C},+4.5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq+5.5 \mathrm{~V}$ unless otherwise specified.

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time (tc) |  | 4.4 | DC | $\mu \mathrm{s}$ |
| $\left.\begin{array}{ll}\text { Operating CKI } & \div 4 \text { mode } \\ \text { Frequency } & \div 8 \text { mode } \\ & \div 16 \text { mode }\end{array}\right\}$ |  | DC <br> DC <br> DC | $\begin{aligned} & 0.9 \\ & 1.8 \\ & 3.6 \end{aligned}$ | MHz <br> MHz <br> MHz |
| Duty Cycle (Note 4) | $\mathrm{f}_{1}=3.6 \mathrm{MHz}$ | 40 | 60 | \% |
| Rise Time (Note 4) | $\mathrm{f}_{1}=3.6 \mathrm{MHz}$ External Clock |  | 60 | ns |
| Fall Time (Note 4) | $\mathrm{f}_{1}=3.6 \mathrm{MHz}$ External Clock |  | 40 | ns |
| Instruction Cycle Time RC Oscillator (Note 4) | $\begin{aligned} & \mathrm{R}=30 \mathrm{k} \pm 5 \% \\ & \mathrm{C}=82 \mathrm{pF} \pm 5 \% \text { ( } \div 4 \text { Mode }) \end{aligned}$ | 6 | 18 | $\mu \mathrm{S}$ |
| Inputs: (See Figure 3) (Note 4) ${ }^{\text {tsetup }}$ <br> $\mathrm{t}_{\mathrm{HOLD}}$ | G Inputs SI Input <br> All Others | $\begin{gathered} \mathrm{tc} / 4+0.8 \\ 0.33 \\ 1.9 \\ 0.4 \\ \hline \end{gathered}$ |  | $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| Output Propagation Delay tpD1 t $_{\text {PDO }}$ | $V_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k}$ |  | 1.4 | $\mu \mathrm{S}$ |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to $V_{C C}$ with 5 k resistors. See current drain equation on page 13.
Note 2: The HALT mode will stop CKI from oscillating in the RC and crystal configurations. Test conditions: all inputs tied to $\mathrm{V}_{\mathrm{CC}}$, L lines in TRI-STATE mode and tied to ground, all outputs low and tied to ground.
Note 3: When forcing HALT, current is only needed for a short time (approx. 200 ns ) to flip the HALT flip-flop.
Note 4: This parameter is not tested but guaranteed by design. Variation due to the device included.
Note 5: Voltage change must be less than 0.25 volts in a 1 ms period.
Note 6: SO output sink current must be limited to keep $V_{\mathrm{OL}}$ less than $0.2 \mathrm{~V}_{\mathrm{CC}}$ when part is running in order to prevent entering test mode.

## Connection Diagrams



Order Number COP226C-XXX/N See NS Molded Package Number N20A

Order Number COP226C-XXX/D
See NS Hermetic Package Number D20A
Order Number COP226C-XXX/WM
See NS Surface Mount Package Number M20B

[^1]S.O. Wide and DIP


Top Vlew
Order Number COP225C-XXX/N or COP245C-XXX/N
See NS Molded Package Number N24A
Order Number COP225C-XXX/D or COP245C-XXX/D
See NS Hermetlc Package Number D24C


TL/DD/8422-13
Order Number COP224C-XXX/V or COP244C-XXX/V
See NS PLCC Package Number V28A

FIGURE 2

Pin Descriptions

Pin
L7-L0

G3-G0

D3-D0
IN3-INO

SI

SO

Description
8-bit bidirectional port with TRI-STATE

4-bit bidirectional
I/O port
4-bit output port
4-bit input port (28 pin package only)
Serial input or counter input
Serial or general purpose output

## Functional Description

The internal architecture is shown in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 ", when a bit is reset, it is a logic " 0 ".
Caution:
The output options available on the COP $224 \mathrm{C} / 225 \mathrm{C} / 226 \mathrm{C}$ and COP244C/245C are not the same as those available on the COP324C/325C/326C, COP344C/345C, COP424C/ $425 \mathrm{C} / 426 \mathrm{C}$ and COP444C/445C. Options not available on the COP224C/225C/226C and COP244C/245C are: Option 2 value 2; Option 4 value 0; Option 5 value 1; Option 9 value 0 ; Option 17 value 1; Option 30, Dual Clock, all values; Option 32, MicrobusTM, all values; Option 33 values 2, 4, and 6; Option 34 all values; and Option 35 all values.

## PROGRAM MEMORY

Program Memory consists of ROM, 1024 bytes for the COP224C/225C/226C and 2048 bytes for the COP244C/ 245C. These bytes of ROM may be program instructions, constants or ROM addressing data.
ROM addressing is accomplished by an 11-bit PC register which selects one of the 8 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 11-bit binary count value.
Three levels of subroutine nesting are implemented by a three level deep stack. Each subroutine call or interrupt pushes the next PC address into the stack. Each return pops the stack back into the PC register.

## DATA MEMORY

Data memory consists of a 512-bit RAM for the COP244C/ 245 C , organized as 8 data registers of $16 \times 4$-bit digits.

RAM addressing is implemented by a 7 -bit B register whose upper 3 bits ( Br ) select 1 of 8 data registers and lower 4 bits (Bd) select 1 of 16 4-bit digits in the selected data register. Data memory consists of a 256-bit RAM for the COP224C/ $225 \mathrm{C} / 226 \mathrm{C}$, organized as 4 data registers of $16 \times 4$-bits digits. The B register is 6 bits long. Upper 2 bits ( Br ) select 1 of 4 data registers and lower 4 bits (Bd) select 1 of 164 -bit digits in the selected data register. While the 4-bit contents of the selected RAM digit (M) are usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into or from the Q latches or T counter or loaded from the L ports. RAM addressing may also be performed directly by the LDD and XAD instructions based upon the immediate operand field of these instructions.
The Bd register also serves as a source register for 4-bit data sent directly to the $D$ outputs.

## INTERNAL LOGIC

The processor contains its own 4-bit A register (accumulator) which is the source and destination register for most I/O, arithmetic, logic, and data memory access operations. It can also be used to load the Br and Bd portions of the B register, to load and input 4 bits of the 8 -bit $Q$ latch or T counter, to input 4 bits of L I/O ports data, to input 4-bit G, or IN ports, and to perform data exchanges with the SIO register. A 4-bit adder performs the arithmetic and logic functions, storing the results in A. It also outputs a carry bit to the 1 -bit C register, most often employed to indicate arithmetic overflow. The C register in conjunction with the XAS instruction and the EN register, also serves to control the SK output.
The 8-bit T counter is a binary up counter which can be loaded to and from $M$ and $A$ using CAMT and CTMA instructions. This counter may be operated in two modes depending on a mask-programmable option: as a timer or as an external event counter. When the T counter overflows, an

## Functional Description (Continued)

overflow flag will be set (see SKT and IT instructions below). The T counter is cleared on reset. A functional block diagram of the timer/counter is illustrated in Figure 7.
Four general-purpose inputs, IN3-IN0, are provided.
The D register provides 4 general-purpose outputs and is used as the destination register for the 4-bit contents of Bd. The $G$ register contents are outputs to a 4-bit general-purpose bidirectional I/O port.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded to or from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are outputted to the L I/O ports when the $L$ drivers are enabled under program control.
The 8 L drivers, when enabled, output the contents of latched $Q$ data to the L I/O port. Also, the contents of L may be read directly into $A$ and $M$.
The SIO register functions as a 4-bit serial-in/serial-out shift register for MICROWIRE I/O and COPS peripherals, or as a binary counter (depending on the contents of the EN register). Its contents can be exchanged with A.
The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK outputs SKL ANDed with the clock.
EN is an internal 4-bit register loaded by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register:
0 . The least significant bit of the enable register, ENO, selects the SIO register as either a 4-bit shift register or a 4-bit binary counter. With ENO set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output equals the value of EN3. With ENO reset, SIO is a serial shift register left shifting 1 bit each instruction cycle time. The data present at SI goes into the least significant bit of

SIO. SO can be enabled to output the most significant bit of SIO each cycle time. The SK outputs SKL ANDed with the instruction cycle clock.

1. With EN1 set, interrupt is enabled. Immediately following an interrupt, EN1 is reset to disable further interrupts.
2. With EN2 set, the $L$ drivers are enabled to output the data in Q to the LI/O port. Resetting EN2 disables the L drivers, placing the LI/O port in a high-impedance input state.
3. EN3, in conjunction with ENO, affects the SO output. With ENO set (binary counter option selected) SO will output the value loaded into EN3. With ENO reset (serial shift register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains set to " 0 ".

## INTERRUPT

The following features are associated with interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once recognized as explained below, pushes the next sequential program counter address (PC+1) onto the stack. Any previous contents at the bottom of the stack are lost. The program counter is set to hex address OFF (the last word of page 3) and EN1 is reset.
b. An interrupt will be recognized only on the following conditions:

1. EN1 has been set.
2. A low-going pulse (" 1 " to " 0 ") at least two instruction cycles wide has occurred on the $\mathrm{N}_{1}$ input.
3. A currently executing instruction has been completed.

FIGURE 3. Input/Output Timing Diagrams (divide by 8 mode)

TABLE I. Enable Register Modes - Bits ENO and EN3

| ENO | EN3 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Shift Register | Input to Shift Register | Serial out | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 0 | Binary Counter | Input to Counter | 0 | SK = SKL |
| 1 | 1 | Binary Counter | Input to Counter | 1 | SK $=$ SKL |

## Functional Description (Continued)

4. All successive transfer of control instructions and successive LBls have been completed (e.g. if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed).
c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example, if an interrupt occurs during the execution of ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address OFF. At the end of the interrupt routine, a RET instruction is executed to pop the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines should not be nested within the interrupt service routine, since their popping of the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.
d. The instruction at hex address OFF must be a NOP.
e. An LEI instruction may be put immediately before the RET instruction to re-enable interrupts.

## INITIALIZATION

The internal reset logic will initialize the device upon powerup if the power supply rise time is less than 1 ms and if the operating frequency at CKI is greater than 32 kHz , otherwise the external RC network shown in Figure 4 must be connected to the RESET pin (the conditions in Figure 4 must be met). The RESET pin is configured as a Schmitt trigger input. If not used, it should be connected to $\mathrm{V}_{\mathrm{CC}}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, providing it stays low for at least three instruction cycle times.
Note: If CKI clock is less than 32 kHz , the internal reset logic (option \# 29 = 1) MUST be disabled and the external RC circuit must be used.


TL/DD/8422-6
FIGURE 4. Power-Up Circuit

Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, IL, T and G registers are cleared. The SKL latch is set, thus enabling SK as a clock output. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear A register).

## TIMER

There are two modes selected by mask option:
a. Time-base counter. In this mode, the instruction cycle frequency generated from CKI passes through a 2 -bit divide-by-4 prescaler. The output of this prescaler increments the 8 -bit T counter thus providing a 10 -bit timer. The prescaler is cleared during execution of a CAMT instruction and on reset.
For example, using a 3.58 MHz crystal with a divide-by- 16 option, the instruction cycle frequency of 223.70 kHz increments the 10 -bit timer every $4.47 \mu \mathrm{~s}$. By presetting the counter and detecting overflow, accurate timeouts between $17.88 \mu \mathrm{~s}$ ( 4 counts) and 4.577 ms ( 1024 counts) are possible. Longer timeouts can be achieved by accumulating, under software control, multiple overflows.
b. External event counter. In this mode, a low-going pulse (" 1 " to " 0 ") at least 2 instruction cycles wide on the IN2 input will increment the 8 -bit T counter.
Note: The IT instruction is not allowed in this mode.


Crystal or Resonator

| Crystal <br> Value | Component Values |  |  |  |
| :--- | ---: | :---: | :---: | :---: |
|  | R1 | R2 | C1(pF) | C2(pF) |
| 32 kHz | 220 k | 20 M | 30 | $6-36$ |
| 455 kHz | 5 k | 10 M | 80 | 40 |
| 2.096 MHz | 2 k | 1 M | 30 | $6-36$ |
| 3.6 MHz | 1 k | 1 M | 30 | $6-36$ |

RC Controlled Oscillator

| $\mathbf{R}$ | $\mathbf{C}$ | Cycle <br> Time | VCC |
| :---: | :---: | :---: | :---: |
| 30 k | 82 pF | $6-18 \mu \mathrm{~s}$ | 24.5 V |

Note: $15 k \leq R \leq 150 k$
$50 \mathrm{pF} \leq \mathrm{C} \leq 150 \mathrm{pF}$
FIGURE 5. Oscillator Component Values

Functional Description (Continued)
HALT MODE
The COP244C/245C/224C/225C/226C is a FULLY STATIC circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip may also be halted by the HALT instruction or by forcing CKO high when it is mask-programmed as a HALT I/O port. Once in the HALT mode, the internal circuitry does not receive any clock signal and is therefore frozen in the exact state it was in when halted. All information is retained until continuing. The chip may be awakened by one of two different methods:

- Continue function: by forcing CKO low, if it mask-programmed as a HALT I/O port, the system clock is re-enabled and the circuit continues to operate from the point where it was stopped.
- Restart: by forcing the RESET pin low (see Initialization).
The HALT mode is the minimum power dissipation state.


## CKO PIN OPTIONS

a. Two-pin oscillator-(Crystal). See Figure 6a.

In a crystal controlled oscillator system, CKO is used as an output to the crystal network. The HALT mode may be entered by program control (HALT instruction) which forces CKO high, thus inhibiting the crystal network. The circuit can be awakened only by forcing the RESET pin to a logic " 0 " (restart).
b. One-pin oscillator-(RC or external). See Figure $6 b$. If a one-pin oscillator system is chosen, two options are available for CKO:

- CKO can be selected as the HALT I/O port. In that case, it is an I/O flip-flop which is an indicator of the HALT status. An external signal can over-ride this pin to start and stop the chip. By forcing a high level to CKO, the chip will stop as soon as CKI is high and CKO output will stay high to keep the chip stopped if
the external driver returns to high impedance state. By forcing a low level to CKO, the chip will continue and CKO will stay low.
- As another option, CKO can be a general purpose input, read into bit 2 of A (accumulator) upon execution of an INIL instruction.


## OSCILLATOR OPTIONS

There are three basic clock oscillator configurations available as shown by Figure 5.
a. Crystal Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency optionally divided by 4,8 or 16.
b. External Oscillator. The external frequency is optionally divided by 4,8 or 16 to give the instruction cycle time. CKO is the HALT I/O port or a general purpose input.
c. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is the HALT I/O port or a general purpose input.
Figure 7 shows the clock and timer diagram.

## COP245C AND COP225C 24-PIN PACKAGE OPTION

If the COP244C/224C is bonded in a 24 -pin package, it becomes the COP245C/225C, illustrated in Figure 2, Connection diagrams. Note that the COP245C/225C does not contain the four general purpose IN inputs (IN3-INO). Use of this option precludes, of course, use of the $\mathbb{N}$ options, interrupt feature, external event counter feature.
Note: If user selects the 24 -pin package, options $9,10,19$ and 20 must be selected as a " 2 ". See option list.

## COP226C 20-PIN PACKAGE OPTION

If the COP225C is bonded as 20-pin device it becomes the COP226C. Note that the COP226C contains all the COP225C pins except $D_{0}, D_{1}, G_{0}$, and $G_{1}$.

## Block Diagram



FIGURE 6a. Halt Mode-Two-Pin Oscillator

## Block Diagrams (Continued)



TL/DD/8422-9
FIGURE 6b. Halt Mode-One-PIn Oscillator


FIGURE 7. Clock and Timer

## Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operation symbols used in the instruction set table.

TABLE II. Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| Internal Architecture Symbols |  |
| A | 4-bit accumulator |
| B | 7-bit RAM address register (6-bit for COP224C) |
| Br | Upper 3 bits of B (register address) |
| (2-bit for COP224C) |  |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit carry register |
| D | 4-bit data output port |
| EN | 4-bit enable register |
| G | 4-bit general purpose I/O port |
| IW | two 1-bit (INO and IN3) latches |
| IN | 4-bit input port |
| L | 8-bit TRI-STATE I/O port |
| M | 4-bit contents of RAM addressed by B |
| PC | 11-bit ROM address program counter |
| Q | 8-bit latch for L port |
| SA,SB,SC | 11-bit 3-level subroutine stack |
| SIO | 4-bit shift register and counter |
| SK | Logic-controlled clock output |
| SKL | 1-bit latch for SK output |
| T | 8-bit timer |


| Instruction Operand Symbols |  |
| :---: | :---: |
|  | 4-bit operand field, 0-15 binary (RAM digit select) |
|  | 3(2)-bit operand field, 0-7(3) binary |
|  | (RAM register select) |
|  | 11-bit operand field, 0-2047 (1023) |
|  | 4-bit operand field, 0-15 (immediate data) |
| RAM (x) | RAM addressed by variable $x$ |
| ROM $(x)$ | ROM addressed by variable $x$ |
| Operational Symbols |  |
| + | Plus |
| - | Minus |
| $\rightarrow$ | Replaces |
| $\longleftrightarrow$ | Is exchanged with |
|  | Is equal to |
| $\vec{A}$ | One's complement of A |
| $\oplus$ | Exclusive-or |
| : | Range of values |

Table III provides the mnemonic, operand, machine code data flow, skip conditions and description of each instruction.

TABLE III. COP244C/245C Instruction Set

| Mnemonic | Operand | $\begin{aligned} & \text { Hex } \\ & \text { Code } \end{aligned}$ | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 1001110000 | $\begin{aligned} & \mathrm{A}+\mathrm{C}+\mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \text { Carry } \rightarrow \mathrm{C} \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 001110001 | $A+\operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{A}$ | None | Add RAM to A |
| ADT |  | 4A | [0100\|1010 | $A+10_{10} \rightarrow A$ | None | Add Ten to A |
| AISC | y | 5- | 10101 ${ }^{\text {y }}$ | $A+y \rightarrow A$ | Carry | Add Immediate. Skip on Carry ( $\mathrm{y} \neq 0$ ) |
| CASC |  | 10 | 000110000 | $\begin{aligned} & \bar{A}+\operatorname{RAM}(\mathrm{B})+\mathrm{C} \rightarrow \mathrm{~A} \\ & \text { Cary } \rightarrow \mathrm{C} \end{aligned}$ | Carry | Complement and Add with Carry, Skip on Carry |
| CLRA |  | 00 | 1000010000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 1010010000 | $\overline{\mathrm{A}} \rightarrow \mathrm{A}$ | None | Ones complement of A to A |
| NOP |  | 44 | 0100/0100 | None | None | No Operation |
| RC |  | 32 | 1001110010 | " 0 " $\rightarrow$ C | None | Reset C |
| Sc |  | 22 | $\underline{001010010}$ | $" 1 " \rightarrow$ C | None | Set C |
| XOR |  | 02 | 0000/0010 | $A \oplus \operatorname{RAM}(\mathrm{~B}) \rightarrow \mathrm{A}$ | None | Exclusive-OR RAM with A |


| Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TABLE III. COP244C/245C Instruction Set (Continued) |  |  |  |  |  |  |
| Mnemonic | Operand | $\begin{gathered} \text { Hex } \\ \text { Code } \end{gathered}$ | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| TRANSFER CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | [1111\|1111 | ROM ( $\left.\mathrm{PC}_{10: 8} \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{PC}_{7: 0}$ | None | Jump Indirect (Notes 1, 3) |
| JMP | a | 6-- | $\frac{\|0110\| 0\left\|a_{10 ; 8}\right\|}{\left\lfloor a_{7} ; 0\right]}$ | $\mathrm{a} \rightarrow \mathrm{PC}$ | None | Jump |
| JP | a |  | $\begin{aligned} & \frac{\|1\| a_{6: 0} \mid}{\text { (pages } 2,3 \text { only) }} \\ & \text { or } \\ & \frac{11\left\|a_{5: 0}\right\|}{\text { (all other pages) }} \end{aligned}$ | $\mathrm{a} \rightarrow \mathrm{PC}_{6: 0}$ $\mathrm{a} \rightarrow \mathrm{PC}_{5: 0}$ | None | Jump within Page (Note 4) |
| JSRP | a | -- |  | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC} \\ & 00010 \rightarrow \mathrm{PC}_{10: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 5) |
| JSR |  | $6-$ | $\frac{\|0110\| 1 \mid a_{10: 0}}{\left.\qquad a_{7: 0}\right\rfloor}$ | $\underset{\mathrm{a} \rightarrow \mathrm{PC}}{\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC}}$ | None | Jump to Subroutine |
| RET |  | 48 | 10100\|1000 | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | None | Return from Subroutine |
| RETSK |  | 49 | 10100[1001] | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |
| HALT |  | 33 | 0011\|0011 |  | None | HALT Processor |
|  |  | 38 | 0011\|1000 |  |  |  |
| IT |  | 33 | 00110011 |  |  | IDLE till Timer |
|  |  | 39 | 0011 [1001 |  | None | Overilows then Continues |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMT |  | 33 | [0011/0011 | $\mathrm{A} \rightarrow \mathrm{T}_{7: 4}$ |  |  |
|  |  | 3F | 0011/1111 | RAM (B) $\rightarrow$ T ${ }_{3: 0}$ | None | Copy A, RAM to T |
| CTMA |  | 33 | 00011 10011 | $\mathrm{T}_{7: 4} \rightarrow$ RAM (B) |  |  |
|  |  | 2 F | 10010\|1111 | $\mathrm{T}_{3: 0} \rightarrow \mathrm{~A}$ | None | Copy T to RAM, A |
| CAMQ |  | $\begin{aligned} & 33 \\ & 3 \mathrm{C} \end{aligned}$ | $\frac{0011\|0011\|}{0011\|1100\|}$ | $\begin{aligned} & A \rightarrow Q_{7: 4} \\ & \operatorname{RAM}(B) \rightarrow Q_{3: 0} \end{aligned}$ | None | Copy A, RAM to Q |
| CQMA |  | 33 | 10011\|0011 | $\mathrm{Q}_{7: 4} \rightarrow$ RAM $(\mathrm{B})$ | None | Copy Q to RAM, A |
|  |  | 2 C | 0010\|1100 | $\mathrm{Q}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| LD | r | -5 | $\frac{100\|r\| 0101 \mid}{(r=0: 3)}$ | $\begin{aligned} & \operatorname{RAM(B)\rightarrow A} \\ & \operatorname{Br} \oplus \mathrm{B} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A, Exclusive-OR Br with $r$ |
| LDD | r,d | 23 | $\begin{array}{l\|l\|l\|} \hline 0010\|0011\| \\ \hline 0\|r\| r\|r\| \\ \hline 0 \end{array}$ | RAM $(\mathrm{r}, \mathrm{d}) \rightarrow \mathrm{A}$ | None | Load A with RAM pointed to directly by $\mathrm{r}, \mathrm{d}$ |
| LQID |  | BF | [1011/1111] | $\begin{aligned} & \operatorname{ROM(PC_{10:8,~},\mathrm {M})} \rightarrow \mathrm{Q} \\ & \mathrm{SB} \rightarrow \mathrm{SC} \end{aligned}$ | None | Load Q Indirect (Note 3) |
| RMB | 0 | 4 C | 0100/1100 | $0 \rightarrow$ RAM (B) ${ }_{0}$ | None | Reset RAM Bit |
|  | 1 | 45 | $0100 / 0101$ | $0 \rightarrow$ RAM ${ }^{(B)}{ }_{1}$ |  |  |
|  | 2 | 42 | 010010010 | $0 \rightarrow$ RAM (B) ${ }_{2}$ |  |  |
|  | 3 | 43 | 010010011 | $0 \rightarrow$ RAM $\left.{ }^{(1)}\right)_{3}$ |  |  |
| SMB | 0 | 4D | 0100\|1101 | $1 \rightarrow$ RAM (B) ${ }_{0}$ | None | Set RAM Bit |
|  | 1 | 47 | 010010111 | $1 \rightarrow$ RAM $\left(\mathrm{B}_{1}\right.$ |  |  |
|  | 2 | 46 | 0100\|0110 | $1 \rightarrow \mathrm{RAM}(\mathrm{B})_{2}$ |  |  |
|  | 3 | 4B | 0100/1011 | $1 \rightarrow \mathrm{RAM}(\mathrm{B})_{3}$ |  |  |


COP224C/COP225C/COP226C/COP244C/COP245C

Instruction Set (Continued)
TABLE III. COP244C/245C Instructlon Set (Continued)

| Mnemonic | Operand | $\begin{aligned} & \text { Hex } \\ & \text { Code } \end{aligned}$ | Machine <br> Language Code (Binary) | Data Flow | Skip Conditlons | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | -0011\|0011] | $G \rightarrow A$ | None | Input G Ports to A |
|  |  | 2A | \|0010|1010 |  |  |  |
| ININ |  | 33 | 00011\|0011| | $\mathrm{IN} \rightarrow \mathrm{A}$ | None | Input IN Inputs to A (Note 2) |
|  |  | 28 | 0010/1000 |  |  |  |
| INIL |  | 33 | -0011100111 | $\mathrm{IL}_{3}, \mathrm{CKO}, \mathrm{CO}$ ", $\mathrm{IL}_{0} \rightarrow \mathrm{~A}$ | None | Input IL Latches to A (Note 3) |
|  |  | 29 | 0010\|1001 |  |  |  |
| INL |  | 33 | 00011 0011 | $\mathrm{L}_{7: 4} \rightarrow \mathrm{RAM}(\mathrm{B})$ | None | Input L Ports to RAM, A |
|  |  | 2E | 0010 110 | $L^{3: 0}$ $\rightarrow$ A |  |  |
| OBD |  | 33 | 001110011 | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | 0011\|1110 |  |  |  |
| OGI | $y$ | 33 | 0011\|0011 | $\mathrm{y} \rightarrow \mathrm{G}$ | None | Output to G Ports Immediate |
|  |  | 5- | 0101 y |  |  |  |
| OMG |  | 33 | 10011 0011 | $\mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{G}$ | None | Output RAM to G Ports |
|  |  | 3A | 10011\|1010 |  |  |  |
| XAS |  | 4F | -0100\|1111 | $\mathrm{A} \longleftrightarrow \mathrm{SIO}, \mathrm{C} \rightarrow$ SKL | None | Exchange A with SIO (Note 3) |

Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4 -bit A register.
Note 2: The ININ instruction is not available on the 24-pin packages since these devices do not contain the IN inputs.
Note 3: For additional information on the operation of the XAS, JID, LQID, INIL, and SKT instructions, see below.
Note 4: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 5: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.
Note 6: LBI is a single-byte instruction if $d=0,9,10,11,12,13,14$, or 15 . The machine code for the lower 4 bits equals the binary value of the " $d$ " data minus 1 , e.g., to load the lower four bits of $\mathrm{B}(\mathrm{Bd})$ with the value $9\left(1001_{2}\right)$, the lower 4 bits of the LBI instruction equal $8\left(1000_{2}\right)$. To load 0 , the lower 4 bits of the LBI instruction should equal 15 (11112).
Note 7: Machine code for operand field y for LEl instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)
Note 8: For 2 K ROM devices, $A \longleftrightarrow \mathrm{Br}(0 \longrightarrow \mathrm{~A} 3)$. For 1 K ROM devices, $\mathrm{A} \longleftrightarrow \mathrm{Br}(0,0 \rightarrow \mathrm{~A} 3, \mathrm{~A} 2)$.

## Description of Selected Instructions

## XAS INSTRUCTION

XAS (Exchange A with SIO) copies $C$ to the SKL latch and exchanges the accumulator with the 4 -bit contents of the SIO register. The contents of SIO will contain serial-in/seri-al-out shift register or binary counter data, depending on the value of the EN register. If SIO is selected as a shift register, an XAS instruction can be performed once every 4 instruction cycles to effect a continuous data stream.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit $Q$ register with the contents of ROM pointed to by the 11-bit word PC10:PC8,A,M. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack (PC $+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC}$ ) and replaces the least significant 8 bits of the PC as follows: $A \rightarrow P C 7: 4, \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{PC} 3: 0$, leaving PC10, PC9 and PC8 unchanged. The ROM data pointed to by the new address is fetched and loaded into the $Q$ latches. Next, the stack is "popped" (SC $\rightarrow S B \rightarrow S A \rightarrow P C$ ), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SB $\rightarrow$ SC, the previous contents of SC are lost.
Note: LQID uses 2 instruction cycles if executed, one if skipped.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by $A$ and M . It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 11-bit word, PC10:8,A,M. PC10,PC9 and PC8 are not affected by JID.
Note: JID uses 2 instruction cycles if executed, one if skipped.

## SKT INSTRUCTION

The SKT (Skip On Timer) instruction tests the state of the T counter overflow latch (see internal logic, above), executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction allow the processor to generate its own time-base for real-time processing, rather than relying on an external input signal.
Note: If the most significant bit of the $T$ counter is a 1 when a CAMT instruction loads the counter, the overflow flag will be set. The following sample of codes should be used when loading the counter:

CAMT ; load T counter
SKT ; skip if overflow flag is set and reset it
NOP

## IT INSTRUCTION

The IT (idle till timer) instruction halts the processor and puts it in an idle state until the time-base counter overflows. This idle state reduces current drain since all logic (except the oscillator and time base counter) is stopped. IT instruction is not allowed if the $T$ counter is mask-programmed as an external event counter (option \#31 = 1).

## INIL INSTRUCTION

INIL (Input IL Latches to A) inputs 2 latches, IL3 and ILO, CKO and 0 into A. The IL3 and ILO latches are set if a lowgoing pulse (" 1 " to " 0 ") has occurred on the IN3 and INO inputs since the last INIL instruction, provided the input
pulse stays low for at least two instruction cycles. Execution of an INIL inputs IL3 and ILO into A3 and AO respectively, and resets these latches to allow them to respond to subsequent low-going pulses on the $\mathbb{N} 3$ and INO lines. If CKO is mask programmed as a general purpose input, an INIL will input the state of CKO into A2. If CKO has not been so programmed, a " 1 " will be placed in A2. AO is input into A1. IL latches are cleared on reset. IL latches are not available on the COP245C/225C, and COP226C.

## INSTRUCTION SET NOTES

a. The first word of a program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, they are still fetched from the program memory. Thus program paths take the same number of cycles whether instructions are skipped or executed except for JID, and LQID.
c. The ROM is organized into pages of 64 words each. The Program Counter is a 11 -bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID is the last word of a page, it operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a JID or LQID located in the last word of every fourth page (i.e. hex address $0 F F$, $1 F F, 2 F F, 3 F F, 4 F F$, etc.) will access data in the next group of four pages.
Note: The COP224C/225C/226C needs only 10 bits to address its ROM. Therefore, the eleventh bit (P10) is ignored.

## Power Dissipation

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to insure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. A crystal or resonator generated clock input will draw additional current. For example, a 500 kHz crystal input will typically draw $100 \mu \mathrm{~A}$ more than a squarewave input. An R/C oscillator will draw even more current since the input is a slow rising signal.
If using an external squarewave oscillator, the following equation can be used to calculate operating current drain.

$$
\begin{aligned}
& \mathrm{I}_{C O}=\mathrm{I}_{\mathrm{Q}}+\mathrm{V} \times 70 \times \mathrm{Fi}+\mathrm{V} \times 2400 \times \mathrm{Fi} / \mathrm{Dv} \text { where: } \\
& \mathrm{I}_{\mathrm{CO}}=\text { chip operating current drain in microamps } \\
& \mathrm{I}_{\mathrm{Q}}=\text { quiescent leakage current (from curve) } \\
& \mathrm{Fi}=\mathrm{CKI} \text { frequency in MegaHertz } \\
& \mathrm{V}=\text { chip } \mathrm{V}_{\mathrm{CC}} \text { in volts } \\
& \mathrm{Dv}=\text { divide by option selected }
\end{aligned}
$$

For example at 5 volts $\mathrm{V}_{\mathrm{CC}}$ and 400 kHz (divide by 4)
$\mathrm{I}_{\mathrm{CO}}=120+5 \times 70 \times 0.4+5 \times 2400 \times 0.4 / 4$
$I_{C O}=120+140+1200=1460 \mu \mathrm{~A}$

## Power Dissipation (Continued)

If an IT instruction is executed, the chip goes into the IDLE mode until the timer overflows. In IDLE mode, the current drain can be calculated from the following equation:

$$
\mathrm{Ici}=\mathrm{I}_{\mathrm{Q}}+\mathrm{V} \times 70 \times \mathrm{Fi}
$$

For example, at 5 volts $V_{\mathrm{CC}}$ and 400 kHz

$$
\mathrm{Ici}=120+5 \times 70 \times 0.4=260 \mu \mathrm{~A}
$$

The total average current will then be the weighted average of the operating current and the idle current:

$$
\mathrm{Ita}=\mathrm{I}_{\mathrm{Co}} \times \frac{\mathrm{To}}{\mathrm{To}+\mathrm{Ti}}+\mathrm{Ici} \times \frac{\mathrm{Ti}}{\mathrm{To}+\mathrm{Ti}}
$$

where: Ita = total average current
$I_{C O}=$ operating current
Ici=idle current
To $=$ operating time
Ti=idle time

## I/O OPTIONS

Outputs have the following optional configurations, illustrated in Figure 8:
a. Standard - A CMOS push-pull buffer with an N -channel device to ground in conjunction with a P-channel device to $V_{C C}$, compatible with CMOS and LSTTL.
b. Open Drain - An N-channel device to ground only, allowing external pull-up as required by the user's application.
c. Standard TRI-STATE L Output - A CMOS output buffer similar to $a$. which may be disabled by program control.
d. Open-Drain TRI-STATE L Output - This has the N-channel device to ground only.

All inputs have the following option:
e. Hi-Z input which must be driven by the users logic.

All output drivers use two common devices numbered 1 to 2. Minimum and maximum current (lout and VOUT) curves are given in Figure 9 for each of these devices to allow the designer to effectively use these 1/O configurations.

a. Standard Push-Pull Output

b. Open-Drain Output

c. Standard TRI-STATE "L" Output

d. Open Drain TRI-STATE "L"Output

e. Hi-Z Input

FIGURE 8. Input/Output Configurations

## Power Dissipation (Continued)



FIGURE 9. Input/Output Characteristics

## Option List

The COP244C/245C/224C/225C/COP226C mask-programmable options are assigned numbers which correspond with the COP244C/224C pins.
The following is a list of options. The options are programmed at the same time as the ROM pattern to provide the user with the hardware flexibility to interface to various I/O components using little or no external circuitry.
Caution:
The output options available on the COP224C/225C/226C and COP244C/245C are not the same as those available on the COP324C/325C/326C, COP344C/345C, COP424C/ 425C/426C and COP444C/445C. Options not available on the COP224C/225C/226C and COP244C/245C are: Option 2 value 2; Option 4 value 0; Option 5 value 1; Option 9 value 0 ; Option 17 value 1; Option 30, Dual Clock, all values; Option 32, Microbus, all values; Option 33 values 2 4, and 6; Option 34 all values; and Option 35 all values.
PLEASE FILL OUT THE OPTION TABLE on the next page. Photocopy the option data and send it in with your disk or EPROM.
Option 1=0: Ground Pin — no options available
Option 2: CKO Pin
$=0$ : clock generator output to crystal/resonator
=1: HALT I/O port
$=3$ : general purpose input, high-Z
Option 3: CKI input
$=0$ : Crystal controlled oscillator input divide by 4
=1: Crystal controlled oscillator input divide by 8
=2: Crystal controlled oscillator input divide by 16
=4: Single-pin RC controlled oscillator (divide by 4)
=5: External oscillator input divide by 4
$=6$ : External oscillator input divide by 8
=7: External oscillator input divide by 16

Option 4: $\overline{\mathrm{RESET}}$ input
= 1: Hi-Z input
Option 5: L7 Driver
$=0$ : Standard TRI-STATE push-pull output
=2: Open-drain TRI-STATE output
Option 6: L6 Driver - (same as option 5)
Option 7: L5 Driver - (same as option 5)
Option 8: L4 Driver - (same as option 5)
Option 9: IN1 input
$=1$ : Hi-Z input, mandatory for 28 Pin Package
=2: Mandatory for 20 and 24 Pin Packages
Option 10: IN2 input - (same as option 9)
Option $11=0: V_{C C}$ Pin - no option available
Option 12: L3 Driver - (same as option 5)
Option 13: L2 Driver - (same as option 5)
Option 14: L1 Driver - (same as option 5)
Option 15: LO Driver - (same as option 5)
Option 16: SI input - (same as option 4)
Option 17: SO Driver
$=0$ : Standard push-pull output
=2: Open-drain output
Option 18: SK Driver - (same as option 17)
Option 19: INO Input - (same as option 9)
Option 20: IN3 Input - (same as option 9)
Option 21: GO I/O Port - (same as option 17)
Option 22: G1 I/O Port - (same as option 17)
Option 23: G2 I/O Port - (same as option 17)
Option 24: G3 I/O Port - (same as option 17)
Option 25: D3 Output - (same as option 17)
Option 26: D2 Output - (same as option 17)
Option 27: D1 Output - (same as option 17)

## Option List (Continued)

Option 28: D0 Output - (same as option 17)
Option 29: Internal Initialization Logic
$=0$ : Normal operation
$=1$ : No internal initialization logic
Option $30=0$ : No Option Available
Option 31: Timer
$=0$ : Time-base counter
=1: External event counter
Option 32 $=0$ : No Option Available

Option 33: COP bonding. See note.
( 1 k and 2 k Microcontroller)
=0: 28-pin package
=1: 24-pin package
(1k Microcontroller only)
$=3$ : 20-pin package
=5: 24- and 20-pin package
Note:-If opt. \#33=0 then opt. \#9, 10, 19, and 20 must $=1$.
If opt. \#33 = 1 then opt. \#9, 10, 19 and 20 must $=2$, and option \#31 must $=0$.
If opt. \#33=3 or 5 then opt. \#9, 10, 19, 20 must $=2$ and opt. \#21, 22, 31 must $=0$.

Option $34=0$ : No Option Available
Option $35=0$ : No Option Available

## Option Table

The following option information is to be sent to National along with the EPROM.

OPTION DATA

| OPTION | 1 VALUE $=$ | 0 | IS: GROUND PIN |
| :---: | :---: | :---: | :---: |
| OPTION | 2 VALUE $=$ |  | IS: CKO PIN |
| OPTION | 3 VALUE $=$ |  | IS: CKI INPUT |
| OPTION | 4 VALUE $=$ | 1 | IS: $\overline{\text { RESET INPUT }}$ |
| OPTION | 5 VALUE $=$ |  | IS: L7 DRIVER |
| OPTION | 6 VALUE $=$ |  | IS: L6 DRIVER |
| OPTION | 7 VALUE $=$ |  | IS: L5 DRIVER |
| OPTION | 8 VALUE $=$ |  | IS: L4 DRIVER |
| OPTION | 9 VALUE $=$ |  | IS: IN1 INPUT |
| OPTION | 10 VALUE $=$ |  | IS: IN2 INPUT |
| OPTION | 11 VALUE $=$ | 0 | IS: VCC PIN |
| OPTION | 12 VALUE $=$ |  | IS: L3 DRIVER |
| OPTION | 13 VALUE $=$ |  | IS: L2 DRIVER |
| OPTION | 14 VALUE = |  | IS: L1 DRIVER |
| OPTION | 15 VALUE $=$ |  | IS: LO DRIVER |
| OPTION | 16 VALUE = | 1 | IS: SI INPUT |
| OPTION | 17 VALUE = |  | IS: SO DRIVER |
| OPTION | 18 VALUE $=$ |  | IS: SK DRIVER |

## OPTION DATA

| OPTION 19 VALUE $=$ |  | IS: INO INPUT IS: IN3 INPUT |
| :---: | :---: | :---: |
| OPTION 20 VALUE = |  |  |
| OPTION 21 VALUE = |  | IS: GO I/O PORT |
| OPTION 22 VALUE $=$ |  | IS: G1 I/O PORT |
| OPTION 23 VALUE = |  | IS: G2 I/O PORT |
| OPTION 24 VALUE $=$ |  | IS: G3 I/O PORT |
| OPTION 25 VALUE = |  | IS: D3 OUTPUT |
| OPTION 26 VALUE $=$ |  | IS: D2 OUTPUT |
| OPTION 27 VALUE = |  | IS: D1 OUTPUT |
| OPTION 28 VALUE $=$ |  | IS: DO OUTPUT |
| OPTION 29 VALUE = |  | IS: INT INIT LOGIC |
| OPTION 30 VALUE $=$ | 0 | IS: N/A |
| OPTION 31 VALUE = |  | IS: TIMER |
| OPTION $32 \mathrm{VALUE}=$ | 0 | IS: N/A |
| OPTION 33 VALUE $=$ |  | IS: COP BONDING |
| OPTION 34 VALUE = | 0 | IS: N/A |
| OPTION 35 VALUE $=$ | 0 | S: N/A |

## 2

National
Semiconductor

## COP410C/COP411C/COP310C/COP311C Single-Chip CMOS Microcontrollers

## General Description

The COP410C, COP411C, COP310C, and COP311C fully static, single-chip CMOS microcontrollers are members of the COPSTM family, fabricated using double-poly, silicongate CMOS technology. These controller-oriented processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture, and $1 / O$ scheme designed to facilitate keyboard input, display output, and BCD data manipulation. The COP411C is identical to the COP410C but with 16 I/O lines instead of 20. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized controller-oriented processor at a low endproduct cost.
The COP310C/COP311C is the extended temperature range version of the COP410C/COP411C.
The COP404C should be used for exact emulation.

## Features

- Lowest power dissipation ( $40 \mu \mathrm{~W}$ typical)
- Low cost
- Power-saving HALT Mode with Continue function
- Powerful instruction set
- $512 \times 8$ ROM, $32 \times 4$ RAM
- 20 I/O lines (COP410C)
- Two-level subroutine stack
m DC to $4 \mu$ s instruction time
- Single supply operation ( 2.4 V to 5.5 V )
- General purpose and TRI-STATE ${ }^{\oplus}$ outputs
- Internal binary counter register with MICROWIRETM compatible serial I/O
- LSTTL/CMOS compatible in and out
- Software/hardware compatible with other members of the COP400 family
- Extended temperature $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ devices available
- The military temperature range devices $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ ) are specified on COP210C/211C data sheet.

Block Diagram


TL/DD/5015-1
FIGURE 1. COP410C

## Absolute Maximum Ratings

If Military/Aerospace specifled devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
6 V
Voltage at Any Pin
Total Allowable Source Current
Total Allowable Sink Current

Operating Temperature Range Storage Temperature Range
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec .) $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage |  | 2.4 | 5.5 | V |
| Power Supply Ripple ${ }^{5}$ |  |  | 0.1 $\mathrm{V}_{C C}$ | V |
| Supply Current | $\begin{aligned} & V_{C C}=2.4 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=125 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=16 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=4 \mu \mathrm{~s} \\ & \left(\mathrm{t}_{\mathrm{C}}\right. \text { is instruction cycle time) } \end{aligned}$ |  | $\begin{gathered} 80 \\ 500 \\ 2000 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| HALT Mode Current ${ }^{2}$ | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V}, F_{I N}=0 \mathrm{kHz} \\ & V_{C C}=2.4 \mathrm{~V}, \mathrm{~F}_{I N}=0 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 10 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Input Voltage Levels <br> RESET, CKI <br> Logic High <br> Logic Low <br> All Other Inputs <br> Logic High <br> Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{C C} \\ & 0.2 \mathrm{~V}_{C C} \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \end{aligned}$ |
| Hi-Z Input Leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Input Capacitance |  |  | 7 | pF |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High Logic Low | Standard Outputs $V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ $\mathrm{I}_{\mathrm{OH}}=-25 \mu \mathrm{~A}$ $\mathrm{IOL}_{\mathrm{OL}}=400 \mu \mathrm{~A}$ $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $V_{c c}-0.2$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & v \\ & V \end{aligned}$ |
| Output Current Levels ${ }^{4}$ <br> (Except CKO) <br> Sink <br> .Source (Standard Option) <br> Source (Low Current Option) | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=V_{C C} \\ & V_{C C}=2.4 \mathrm{~V}, V_{\text {OUT }}=V_{C C} \\ & V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{C C}=2.4 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{C C}=2.4 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1.2 \\ 0.2 \\ -0.5 \\ -0.1 \\ -30 \\ -6 \end{gathered}$ | $\begin{array}{r} -330 \\ -80 \\ \hline \end{array}$ | mA <br> $m A$ <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| CKO Current Levels  <br> (As Clock Out)  <br> Sink $\div 4$ <br>  $\div 8$ <br>  $\div 16$ <br> Source $\div 4$ <br>  $\div 8$ <br>  $\div 16$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{CKI}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.3 \\ 0.6 \\ 1.2 \\ -0.3 \\ -0.6 \\ -1.2 \\ \hline \end{gathered}$ |  | mA <br> mA <br> mA <br> mA <br> mA <br> mA |
| Allowable Sink/Source Current Per Pin ${ }^{4}$ |  |  | 5 | mA |

## COP410C/COP411C

DC Electrical Characteristics (Continued)

| Parameter | Conditions | Min | Max | Units |
| :--- | :---: | :---: | :---: | :---: |
| Allowable Loading on CKO <br> (as HALT I/O pin) |  |  |  |  |
| Current Needed to |  |  |  |  |
| Override HALT3 |  |  |  |  |
| To Continue | $V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.2 \mathrm{~V}_{\mathrm{CC}}$ |  | 0.6 | mA |
| To Halt | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | 1.6 | mA |
| TRI-STATE or Open Drain |  | -2 | +2 | $\mu \mathrm{~A}$ |
| Leakage Current |  |  |  |  |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to $V_{C C}$ with 5 k resistors. See current drain equation on page 13.
Note 2: The Halt mode will stop CKI from oscillating in the RC and crystal configurations.
Note 3: When forcing HALT, current is only needed for a short time (approximately 200 ns ) to flip the HALT flip-flop.
Note 4: SO output sink current must be limited to keep $V_{O L}$ less than $0.2 \mathrm{~V}_{\mathrm{CC}}$ when part is running in order to prevent entering test mode.
Note 5: Voltage change must be less than 0.5 V in a 1 ms period.
Note 6: This parameter is only sampled and not $100 \%$ tested.
Note 7: Variation due to the device included.

## COP410C/COP411C

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time ( $\mathrm{t}_{\mathrm{c}}$ ) | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 4 \\ 16 \end{gathered}$ | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\mu \mathrm{s}$ $\mu \mathrm{s}$ |
| Operating CKI $\div 4$ mode <br> Frequency $\div 8$ mode <br>  $\div 16$ mode <br>  $\div 4$ mode <br>  $\div 8$ mode <br>  $\div 16$ mode | $\left\{\begin{array}{l} v_{C C} \geq 4.5 \mathrm{~V} \\ \\ 4.5 \mathrm{~V}>v_{C C} \geq 2.4 \mathrm{~V} \end{array}\right.$ | DC <br> DC <br> DC <br> DC <br> DC <br> DC | $\begin{array}{r} 1.0 \\ 2.0 \\ 4.0 \\ 250 \\ 500 \\ 1.0 \\ \hline \end{array}$ | MHz <br> MHz <br> MHz <br> kHz <br> kHz <br> MHz |
| Instruction Cycle Time RC Oscillator ${ }^{7}$ | $\begin{aligned} & R=30 k \pm 5 \%, V_{C C}=5 V \\ & C=82 \mathrm{pF} \pm 5 \%(\div 4 \text { Mode }) \end{aligned}$ | 8 | 16 | $\mu \mathrm{S}$ |
| Duty Cycle ${ }^{6}$ | $\mathrm{f}_{1}=4 \mathrm{MHz}$ | 40 | 60 | \% |
| Rise Time ${ }^{6}$ | $\mathrm{f}_{1}=4 \mathrm{MHz}$ External Clock |  | 60 | ns |
| Fall Time ${ }^{6}$ | $\mathrm{f}_{\mathrm{I}}=4 \mathrm{MHz}$ External Clock |  | 40 | ns |
| Inputs (See Figure 3) tsetup <br> $t_{\text {HOLD }}$ | $\begin{aligned} & \text { G Inputs } \\ & \text { SI Input } \\ & \text { All Others } \\ & \mathrm{V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V} \end{aligned} \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$ | $\begin{gathered} \mathrm{tc} / 4+0.7 \\ 0.3 \\ 1.7 \\ 0.25 \\ 1.0 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Output Propagation Delay <br> tPD1 $\mathrm{t}_{\text {PDO }}$ <br> tpD1 $\mathrm{t}_{\text {PDO }}$ | $\begin{aligned} & V_{O U T}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \\ & \mathrm{~V}_{\mathrm{CC}} \leq 4.5 \mathrm{~V} \\ & V_{\mathrm{CC}} \leq 2.4 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \end{aligned}$ |

## COP310C/COP311C

Operating Temperature Range $\quad-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ Lead Temperature (Soldering, 10 sec .) $300^{\circ} \mathrm{C}$

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ unless otherwise speciified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage |  | 3.0 | 5.5 V | V |
| Power Supply Ripple 5 |  |  | 0.1 VCC | V |
| Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=125 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=16 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=4 \mu \mathrm{~s} \\ & \text { ( } \mathrm{t}_{\mathrm{c}} \text { is instruction cycle time) } \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 600 \\ & 2500 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| HALT Mode Current ${ }^{2}$ | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V}, F_{\text {IN }}=0 \mathrm{kHz} \\ & V_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~F}_{\mathrm{IN}}=0 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 50 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Input Voltage Levels RESET, CKI Logic High Logic Low All Other Inputs Logic High Logic Low | : | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{C C} \\ & 0.2 \mathrm{~V}_{C C} \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & v \\ & V \end{aligned}$ |
| Hi-Z Input Leakage |  | -2 | +2 | $\mu \mathrm{A}$ |
| Input Capacitance |  |  | 7 | pF |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High Logic Low | Standard Outputs <br> $V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ <br> $\mathrm{l}_{\mathrm{OH}}=-25 \mu \mathrm{~A}$ <br> $\mathrm{IOL}_{\mathrm{OL}}=400 \mu \mathrm{~A}$ $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $V_{c c}-0.2$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \\ & v \end{aligned}$ |
| Output Current Levels ${ }^{4}$ (Except CKO) Sink <br> Source (Standard Option) Source (Low Current Option) | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=V_{C C} \\ & V_{C C}=3.0 \mathrm{~V}, V_{\text {OUT }}=V_{C C} \\ & V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{C C}=3.0 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \\ & V_{C C}=3.0 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1.2 \\ 0.2 \\ -0.5 \\ -0.1 \\ -30 \\ -8 \\ \hline \end{gathered}$ | $\begin{array}{r} -440 \\ -200 \\ \hline \end{array}$ | mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| CKO Current Levels  <br> (As Clock Out)  <br> $\quad$ Sink $\div 4$ <br>  $\div 8$ <br>  $\div 16$ <br> Source $\div 4$ <br>  $\div 8$ <br>  $\div 16$ | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, \mathrm{CKI}=V_{C C}, V_{O U T}=V_{C C} \\ & V_{C C}=4.5 \mathrm{~V}, C K I=0 V, V_{O U T}=0 V \end{aligned}$ | $\begin{gathered} 0.3 \\ 0.6 \\ 1.2 \\ -0.3 \\ -0.6 \\ -1.2 \end{gathered}$ |  | mA <br> mA <br> mA <br> mA <br> mA <br> mA |
| Allowable Sink/Source Current Per Pin ${ }^{4}$ |  |  | 5 | mA |

COP310C/COP311C
DC Electrical Characteristics
(Continued)

| Parameter | Conditions | Min | Max | Units |
| :--- | :---: | :---: | :---: | :---: |
| Allowable Loading on CKO <br> (as HALT I/O pin) |  |  |  |  |
| Current Needed to |  |  |  |  |
| Override HALT 3 |  |  |  |  |
| To Continue <br> To Halt | $V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{I N}=0.2 \mathrm{~V}_{\mathrm{CC}}$ |  | 0.8 | mA |
| TRI-STATE or Open Drain |  |  | 2.0 | mA |
| Leakage Current |  | -4 |  |  |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to $V_{C C}$ with 5 k resistors. See current drain equation on page 13.
Note 2: The Halt mode will stop CKI from oscillating in the RC and crystal configurations.
Note 3: When forcing HALT, current is only needed for a short time (approximately 200 ns ) to flip the HALT flip-flop.
Note 4: SO output sink current must be limited to keep $V_{O L}$ less than $0.2 \mathrm{~V}_{\mathrm{CC}}$ when part is running in order to prevent entering test mode.
Note 5: Voltage change must be less than 0.5 V in a 1 ms period.
Note 6: This parameter is only sampled and not $100 \%$ tested.
Note 7: Variation due to the device included.

COP310C/COP311C
AC Electrical Characteristics
$-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time ( $\mathrm{t}_{\mathrm{c}}$ ) | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>V_{C C} \geq 3.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 4 \\ 16 \end{gathered}$ | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Operating CKI $\div 4$ mode <br> Frequency $\div 8$ mode <br>  $\div 16$ mode <br>  $\div 4$ mode <br>  $\div 8$ mode <br>  $\div 16$ mode |  | $\begin{aligned} & D C \\ & D C \\ & D C \\ & D C \end{aligned}$ DC $D C$ | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 4.0 \\ & 250 \\ & 500 \\ & 1.0 \end{aligned}$ | MHz <br> MHz <br> MHz <br> kHz <br> kHz <br> MHz |
| Instruction Cycle Time RC Oscillator ${ }^{7}$ | $\begin{aligned} & \mathrm{R}=30 \mathrm{k} \pm 5 \%, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{C}=82 \mathrm{pF} \pm 5 \%(\div 4 \text { Mode }) \end{aligned}$ | 8 | 16 | $\mu \mathrm{s}$ |
| Duty Cycle ${ }^{6}$ | $\mathrm{f}_{\mathrm{l}}=4 \mathrm{MHz}$ | 40 | 60 | \% |
| Rise Time ${ }^{6}$ | $f_{1}=4 \mathrm{MHz}$ External Clock |  | 60 | ns |
| Fall Time ${ }^{6}$ | $\mathrm{f}_{\mathrm{l}}=4 \mathrm{MHz}$ External Clock |  | 40 | ns |
| Inputs (See Figure 3) ${ }^{\text {t SETUP }}$ <br> $t_{\text {HOLD }}$ | $\left.\begin{array}{l} \text { G inputs } \\ \text { SI Input } \\ \text { All Others } \\ V_{C C} \geq 4.5 \mathrm{~V} \\ V_{C C} \geq 3.0 \mathrm{~V} \end{array}\right\} \mathrm{V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$ | $\begin{gathered} \mathrm{tc} / 4+0.7 \\ 0.3 \\ 1.7 \\ 0.25 \\ 1.0 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |
| Output Propagation Delay <br> $t_{\text {PD1 }}, t_{\text {PD }}$ <br> tpD1 $^{\text {t }}$ PD0 | $\begin{aligned} & V_{\mathrm{OUT}}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \\ & \mathrm{~V}_{\mathrm{CC}} \leq 4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}} \leq 3.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |

## Connection Diagrams



TL/DD/5015-2

Top View
Order Number COP311C-XXX/D or COP411C-XXX/D See NS Hermetic Package Number D20A

Order Number COP311C-XXX/N or COP411C-XXX/N
See NS Molded Package Number N20A
Order Number COP311C-XXX/WM or COP411C-XXX/WM
See NS Surface Mount Package Number M20B


TL/DD/5015-3

## Top View

Order Number COP310C-XXX/D or COP410C-XXX/D See NS Hermetic Package Number D24C

Order Number COP310C-XXX/N or COP410C-XXX/N See NS Molded Package Number N24A

Order Number COP310C-XXX/WM or COP410C-XXX/WM
See NS Surface Mount Package Number M24B

FIGURE 2

## Pin Descriptions

| Pin | Description | Pin | Description |
| :---: | :---: | :---: | :---: |
| $\mathrm{L}_{7}-\mathrm{L}_{0}$ | 8-bit bidirectional I/O port with TRI-STATE | SK | Logic-controlled clock |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 4-bit bidirectional I/O port |  | (or general purpose output) |
|  | ( $\mathrm{G}_{2}-\mathrm{G}_{0}$ for 20-pin package) | CKI | System oscillator input |
| $D_{3}-D_{0}$ | 4-bit general purpose output port ( $D_{1}-D_{0}$ for 20-pin package) | CKO | Crystal oscillator output, or HALT mode I/O port (24-pin package only) |
| SI | Serial input (or counter input) | RESET | System reset input |
| SO | Serial output (or general purpose output) | $V_{\text {cc }}$ | System power supply |
|  |  | GND | System Ground |

## Timing Diagram



FIGURE 3. Input/Output (Divide-by-8 Mode)

## Functional Description

To ease reading of this description, only COP410C and/or COP411C are referenced; however, all such references apply equally to COP310C and/or COP311C, respectively.
A block diagram of the COP410C is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 "; when a bit is reset, it is a logic " 0 ".

## PROGRAM MEMORY

Program memory consists of a 512-byte ROM. As can be seen by an examination of the COP410C/411C instruction set, these words may be program instructions, program data, or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID, and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words (bytes) each.

## ROM ADDRESSING

ROM addressing is accomplished by a 9 -bit PC register. Its binary value selects one of the 5128 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 9 -bit binary count value. Two levels of subroutine nesting are implemented by two 9 -bit subroutine save registers, SA and SB.
ROM instruction words are fetched, decoded, and executed by the instruction decode, control and skip logic circuitry.

## DATA MEMORY

Data Memory consists of a 128-bit RAM, organized as four data registers of $8 \times 4$-bit digits. RAM addressing is implemented by a 6 -bit B register whose upper two bits ( Br ) selects one of four data registers and lower three bits of the 4bit Bd select one of eight 4 -bit digits in the selected data register. While the 4 -bit contents of the selected RAM digit $(M)$ are usually loaded into or from, or exchanged with, the A register (accumulator), they may also be loaded into the Q latches or loaded from the L ports. RAM addressing may also be performed directly by the XAD 3, 15 instruction. The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.
The most significant bit of Bd is not used to select a RAM digit. Hence, each physical digit of RAM may be selected by two different values of Bd as shown in Figure 4. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 to 15, but not between 7 and 8 (see Table III).

## INTERNAL LOGIC

The internal logic of the COP410C/411C is designed to ensure fully static operation of the device.
The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the $B$ register, to load four bits of the 8 -bit $Q$ latch data and to perform data exchanges with the SIO register.
The 4-bit adder performs the arithmetic and logic functions of the COP $410 \mathrm{C} / 411 \mathrm{C}$, storing its results in A. It also outputs the carry intormation to a 1 -bit carry register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description below.)
The G register contents are outputs to four general purpose bidirectional I/O ports.
The Q register is an internal, latched, 8 -bit register, used to hold data loaded from RAM and $A$, as well as 8 -bit data from ROM. Its contents are output to the LI/O ports when the L drivers are enabled under program control. (See LEl instruction.)
The eight $L$ drivers, when enabled, output the contents of latched Q data to the L I/O ports. Also, the contents of L may be read directly into $A$ and RAM.


TL/DD/5015-5
FIGURE 4. RAM Digit Address to Physical RAM Digit Mapping

## Functional Description (Continued)

The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter, depending upon the contents of the EN register. (See EN register description below.) Its contents can be exchanged with A , allowing it to input or output a continuous serial data stream. With SIO functioning as a serial-in/serial-out shift register and SK as a sync clock, the COP410C/411C is MICROWIRE compatible.
The D register provides four general purpose outputs and is used as the destination register for the 4-bit contents of Bd. The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK is a sync clock, inhibited when SKL is a logic " 0 ". The EN register is an internal 4-bit register loaded under program control by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register (EN3-ENO).

1. The least significant bit of the enable register, ENO, selects the SIO register as either a 4-bit shift register or as a 4-bit binary counter. With ENO set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of EN3. With ENO reset, SIO is a serial shift register, shifting left each instruction cycle time. The data present at SI is shifted into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each instruction cycle time. (See 4, below.) The SK output becomes a logic-controlled clock.
2. EN 1 is not used, it has no effect on the COP410C/411C.
3. With EN2 set, the L drivers are enabled to output the data in Q to the LI/O ports. Resetting EN2 disables the L drivers, placing the LI/O ports in a high impedance input state.
4. EN3, in conjunction with ENO, affects the SO output. With ENO set (binary counter option selected), SO will output the value loaded into EN3. With ENO reset (serial shift register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected, disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with $A$ via an XAS instruction but SO remains reset to "0".

## INITIALIZATION

The internal reset logic will initialize the device upon powerup if the power supply rise time is less than 1 ms and if the operating frequency at CKI is greater than 32 kHz , otherwise the external RC network shown in Figure 5 must be connected to the RESET pin. The RESET pin is configured as a Schmitt trigger input. If not used, it should be connected to $V_{C C}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, providing it stays low for at least three instruction cycle times.
When $\mathrm{V}_{\mathrm{CC}}$ power is applied, the internal reset logic will keep the chip in initialization mode for up to 2500 instruction cycles. If the CKI clock is running at a low frequency, this could take a long time, therefore, the internal logic should be disabled by a mask option with initialization controlled solely by RESET pin.
Note: If CKI clock is less than 32 kHz , the internal reset logic (Option $25=1$ ) must be disabled and the external RC network must be present.
Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear A register).


## COP411C

If the COP410C is bonded as a 20 -pin package, it becomes the COP411C, illustrated in Figure 2, COP410C/411C Connection Diagrams. Note that the COP411C does not contain D2, D3, G3, or CKO. Use of this option, of course, precludes use of D2, D3, G3, and CKO options. All other options are available for the COP411C.

TABLE I. Enable Register Modes - Bits ENO and EN3

| ENO | EN3 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :--- | :---: | :--- |
| 0 | 0 | Shift Register | Input to Shift <br> Register | 0 | If SKL $=1$, SK $=$ clock |
|  |  |  |  | If $S K L=0$, SK $=0$ |  |
| 0 | 1 | Shift Register | Input to Shift | Serial | If $S K L=1$, SK $=$ clock |
|  |  |  | Register | out | If $S K L=0$, SK $=0$ |
| 1 | 0 | Binary Counter | Input to Counter | 0 | $S K=S K L$ |
| 1 | 1 | Binary Counter | Input to Counter | 1 | SK $=$ SKL |

## Functional Description (Continued)

## halt mode

The COP410C/411C is a fully static circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip also may be halted by the HALT instruction or by forcing CKO high when it is used as a HALT I/O port. Once in the HALT mode, the internal circuitry does not receive any clock signal, and is therefore frozen in the exact state it was in when halted. All information is retained until continuing. The HALT mode is the minimum power dissipation state.
The HALT mode has slight differences depending upon the type of oscillator used.
a. 1-pin oscillator-RC or external

The HALT mode may be entered into by either program control (HALT instruction) or by forcing CKO to a logic "1" state.
The circuit may be awakened by one of two different methods:

1) Continue function. By forcing CKO to a logic " 0 ", the system clock is re-enabled and the circuit continues to operate from the point where it was stopped.
2) Restart. Forcing the $\overline{\text { RESET }}$ pin to a logic " 0 " will restart the chip regardless of HALT or CKO (see initialization).
b. 2-pin oscillator-crystal

The HALT mode may be entered into by program control (HALT instruction) which forces CKO to a logic " 1 " state. The circuit can be awakened only by the RESET function.


Halt I/O Port

## CKO PIn Options

In a crystal-controlled oscillator system, CKO is used as an output to the crystal network. CKO will be forced high during the execution of a HALT instruction, thus inhibiting the crystal network. If a 1-pin oscillator system is chosen (RC or external), CKO will be selected as HALT and is an I/O
flip-flop which is an indicator of the HALT status. An external signal can override this pin to start and stop the chip. By forcing a high level to CKO, the chip will stop as soon as CKI is high and the CKO output will go high to keep the chip stopped. By forcing a low level to CKO, the chip will continue and CKO output will go low.
All features associated with the CKO I/O pin are available with the 24-pin package only.

## OSCILLATOR OPTIONS

There are three options available that define the use of CKI and CKO.
a. Crystal-Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 16 (optionally by 8 or 4).
b. External Oscillator. CKI is configured as LSTTL-compatible input accepting an external clock signal. The external frequency is divided by 16 (optionally by 8 or 4) to give the instruction cycle time. CKO is the HALT I/O port.
c. RC-Controlled Oscillator. CKI is configured as a single pin RC-controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is the HALT I/O port.
The RC oscillator is not recommended in systems that require accurate timing or low current. The RC oscillator draws more current than an external oscillator (typically an additional $100 \mu \mathrm{~A}$ at 5 V ). However, when the part halts, it stops with CKI high and the halt current is at the minimum.


FIGURE 6. COP410C Oscillator

## COP410C/COP411C Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table III provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP410C/411C instruction set.

TABLE II. COP410C/411C Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B |
|  | Register |
| PC | 9-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 9-bit Subroutine Save Register A |
| SB | 9-bit Subroutine Save Register B |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |


| Symbol | Definition |
| :---: | :---: |
| INSTRUCTION OPERAND SYMBOLS |  |
| d | 4-bit Operand Field, 0-15 binary (RAM Digit Select) |
| r | 2-bit Operand Field, 0-3 binary (RAM Register Select) |
| a | 9 -bit Operand Field, 0-511 binary (ROM Address) |
| y | 4-bit Operand Field, 0-15 binary (Immediate Data) |
| RAM(s) | Contents of RAM location addressed by s |
| ROM(t) | Contents of ROM location addressed by t |

OPERATIONAL SYMBOLS
$+\quad$ Plus
$-\quad$ Minus
$\rightarrow \quad$ Replaces
$\longleftrightarrow \quad$ Is exchanged with
$=$ Is equal to
$\bar{A} \quad$ The one's complement of $A$
$\oplus \quad$ Exclusive-OR
: Range of values

TABLE III. COP4 10C/411C Instruction Set

| Mnemonic | Operand | Hex <br> Code | Machine <br> Language Code <br> (Binary) |  | Data Flow |
| :---: | :---: | :---: | :---: | :--- | :--- |$\quad$ Skip Conditions | Description |
| :---: |


| Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TABLE III. COP410C/411C Instruction Set (Continued) |  |  |  |  |  |  |
| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | [1111\|1111 | $\begin{aligned} & \mathrm{ROM}_{\mathrm{RO}}^{7: 0} \\ & \left.\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \\ & \hline \end{aligned}$ | None | Jump Indirect (Note 2) |
| JMP | a | 6- | $\frac{\|0110\| 000\left\|a_{8}\right\|}{a_{7: 0}}$ | $a \rightarrow P C$ | None | Jump |
| JP | a |  | $\begin{gathered} \left\lvert\, \begin{array}{l\|l\|} \|1\| & a_{6: 0} \\ \text { (pages } 2,3 \text { only) } \\ \text { or } \\ \text { (all other pages) } \end{array}\right. \\ \begin{array}{l} 11 \mid \quad a_{5: 0} \\ \text { (1) } \end{array} \end{gathered}$ | $\begin{aligned} & \mathrm{a} \rightarrow \mathrm{PC}_{6: 0} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump within Page (Note 1) |
| JSRP | a | - |  | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & 010 \rightarrow \mathrm{PC}_{8: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 2) |
| JSR | a | $6-$ | $\begin{array}{\|c\|c\|c\|c\|c\|c\|} \hline 0110\|100\| a_{8} \mid \\ \mathrm{a}_{7: 0} \end{array}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | 10100\|1000 | SB $\rightarrow$ SA $\rightarrow$ PC | None | Return from Subroutine |
| RETSK |  | 49 | 10100\|10011 | SB $\rightarrow$ SA $\rightarrow$ PC | Always Skip on Return | Return from Subroutine then Skip |
| HALT |  | $\begin{aligned} & 33 \\ & 38 \end{aligned}$ | 0011 0011 <br> 0011 1000 |  | None | Halt processor |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | 33 30 | 0011 0011 <br> 0011 1100 | $\begin{aligned} & \mathrm{A} \rightarrow \mathrm{Q}_{7: 4} \\ & \mathrm{RAM}(\mathrm{~B}) \\ & \end{aligned} Q_{3: 0}$ | None | Copy A, RAM to Q |
| CQMA |  | $\begin{aligned} & 33 \\ & 2 \mathrm{C} \end{aligned}$ | 0011 0011 <br> 0010 1100 | $\begin{aligned} & \mathrm{Q}_{7: 4} \rightarrow \mathrm{RAM}(\mathrm{~B}) \\ & \mathrm{Q}_{3: 0} \rightarrow \mathrm{~A} \end{aligned}$ | None | Copy Q to RAM, A |
| LD | r | -5 | [00\|r|0101] | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A Exclusive-OR Br with r |
| LQID |  | BF | \|1011|1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{Q} \\ & \mathrm{SA} \rightarrow \mathrm{SB} \end{aligned}$ | None | Load Q Indirect |
| RMB | 0 1 2 3 | $4 C$ 45 42 43 | 0100 1100 <br> 0100 0101 <br> 0100 0010 <br> 0100 0011 | $\begin{aligned} 0 & \rightarrow \text { RAM }(B)_{0} \\ 0 & \rightarrow \text { RAM }(B)_{1} \\ 0 & \rightarrow \text { RAM }(B)_{2} \\ 0 & \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Reset RAM Bit |
| SMB | 0 1 2 3 | $4 D$ 47 46 $4 B$ | 0100 1101 <br> 0100 0111 <br> 0100 0110 <br> 0100 1011 | $\begin{aligned} 1 & \rightarrow R A M(B)_{0} \\ 1 & \rightarrow R A M(B)_{1} \\ 1 & \rightarrow \text { RAM }(B)_{2} \\ 1 & \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Set RAM Bit |
| STII | y | 7- | 0111 ${ }^{\text {¢ }}$ | $\begin{aligned} & y \rightarrow R A M(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| $x$ | r | -6 | 100\|r|0110 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with A, Exclusive-OR Br with r |
| XAD | 3,15 | $\begin{aligned} & 23 \\ & \text { BF } \end{aligned}$ | $\begin{array}{\|l\|l\|} \hline 0010 & 0011 \\ \hline 1011 & 1111 \\ \hline \end{array}$ | $\operatorname{RAM}(3,15) \longleftrightarrow A$ | None | Exchange A with RAM $(3,15)$ |



Note 1: The JP instruction allows a jump, while in subroutine pages 2 or 3 , to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 2: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.

## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP410C/411C programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register). If SIO is selected as a shift register, an XAS instruction must be performed once every four instruction cycle times to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by $A$ and $M$. It loads the lower eight bits of the ROM address register PC with the contents of ROM addressed by the 9 -bit word, $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{8}$ is not affected by this instruction.
Note: JID uses two instruction cycles if executed, one if skipped.

## LQID INSTRUCTION

LQID (Load $Q$ Indirect) loads the 8 -bit $Q$ register with the contents of ROM pointed to by the 9 -bit word $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}$. LQID can be used for table look-up or code conversion such as BCD to 7 -segment. The LQID instruction "pushes" the stack (PC $+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB}$ ) and replaces the least significant eight bits of the PC as follows: $A \rightarrow \mathrm{PC}_{7: 4}$, $R A M(B) \rightarrow P_{3: 0}$, leaving $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the Q latches. Next, the stack is "popped" (SB $\rightarrow$ SA $\rightarrow$ PC ), restoring the saved value of the PC to continue sequential program execution. Since LQID pushes SA $\rightarrow$ SB, the previous contents of SB are lost.
Note: LQID uses two instruction cycles if executed, one if skipped.

## INSTRUCTION SET NOTES

a. The first word of a COP410C/411C program (ROM address 0) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths take the same number of cycle times whether instructions are skipped or executed (except JID and LQID).
c. The ROM is organized into eight pages of 64 words each. The program counter is a 9-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: A JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word in page 3 or 7 will access data in the next group of four pages.

## POWER DISSIPATION

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, to minimize power consumption, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to ensure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. A crystal- or resonator-generated clock will draw additional current. An RC oscillator will draw even more current since the input is a slow rising signal.
If using an external squarewave oscillator, the following equation can be used to calculate the COP410C current drain.

$$
\begin{aligned}
& \mathrm{Ic}=\mathrm{Iq}+(\mathrm{V} \times 20 \times \mathrm{Fi})+(\mathrm{V} \times 1280 \times \mathrm{FI} / \mathrm{Dv}) \\
& \text { where } \mathrm{Ic}=\text { chip current drain in microamps } \\
& \mathrm{Iq}=\text { quiescent leakage current (from curve) } \\
& \mathrm{FI}=\mathrm{CKI} \text { frequency in megahertz } \\
& \mathrm{V}=\text { chip } \mathrm{V}_{\mathrm{CC}} \text { in volts } \\
& \mathrm{Dv}=\text { divide by option selected }
\end{aligned}
$$

For example, at $5 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ and 400 kHz (divide by 4),

$$
\mathrm{Ic}=10+(5 \times 20 \times 0.4)+(5 \times 1280 \times 0.4 / 4)
$$

$$
\mathrm{lc}=10+40+640=690 \mu \mathrm{~A}
$$

## I/O OPTIONS

COP410C/411C outputs have the following optional configurations, illustrated in Figure 7:
a. Standard. A CMOS push-pull buffer with an N-channel device to ground in conjunction with a P-channel device to $V_{C C}$, compatible with CMOS and LSTTL.
b. Low Current. This is the same configuration as (a) above except that the sourcing current is much less.
c. Open Drain. An N -channel device to ground only, allowing external pull-up as required by the user's application.
d. Standard TRI-STATE L Output. A CMOS output buffer similar to (a) which may be disabled by program control.
e. Low-Current TRI-STATE L Output. This is the same as (d) above except that the sourcing current is much less.
f. Open-Drain TRI-STATE L Output. This has the N-channel device to ground only.
The SI and $\overline{\mathrm{RESET}}$ inputs are $\mathrm{Hi}-\mathrm{Z}$ inputs (Figure 7 g ).
When using either the G or L I/O ports as inputs, a pull-up device is necessary. This can be an external device or the following alternative is available: Select the low-current output option. Now, by setting the output registers to a logic "1" level, the P-channel devices will act as the pull-up load. Note that when using the L ports in this fashion, the $Q$ registers must be set to a logic " 1 " level and the $L$ drivers must be enabled by an LEI instruction.

Functional Description (Continued)


a. Standard Push-Pull Output

b. Low Current Push-Pull Output

d. Standard TRI-STATE
"L" Output

e. Low Current TRI-STATE

g. Hi-Z Input

FIGURE 7. I/O Configurations

## Typical Performance Characteristics

FIGURE 8

c. Open Drain Output

f. Open Drain TRI-STATE
"L" Output

TL/DD/5015-9


All output drivers uses one or more of three common devic－ es numbered 1 to 3 ．Minimum and maximum current（lout and $V_{\text {OUT }}$ ）curves are given in Figure 8 for each of these devices to allow the designer to effectively use these I／O configurations．

## Option List

The COP410C／411C mask－programmable options are as－ signed numbers which correspond with the COP410C pins． The following is a list of COP410C options．When specifying a COP411 chip，options 20，21，and 22 must be set to 0 ．The options are programmed at the same time as the ROM pat－ tern to provide the user with the hardware flexibility to inter－ face to various I／O components using little or no external circuitry．
Option 1：$\quad 0=$ Ground Pin．No options available．
Option 2：CKO I／O Port．（Determined by Option 3．）
＝0：No option．
（a．is crystal oscillator output for two pin oscillator．
b．is HALT I／O for one pin oscillator．）
Option 3：CKI Input．
$=0$ ：Crystal－controlled oscillator input（ $\div 4$ ）．
$=1$ ：Single－pin RC－controlled oscillator（ $\div 4$ ）．
$=2$ ：External oscillator input（ $\div 4$ ）．
$=3$ ：Crystal oscillator input $(\div 8)$ ．
$=4$ ：External oscillator input $(\div 8)$ ．
$=5$ ：Crystal oscillator input $(\div 16)$ ．
$=6$ ：External oscillator input（ $\div 16$ ）．
Option 4：$\overline{\operatorname{RESET}}$ Input $=1: \mathrm{Hi}-\mathrm{Z}$ input．No option avail－ able．
Option 5：L7 Driver
$=0$ ：Standard TRI－STATE push－pull output．
＝1：Low－current TRI－STATE push－pull output．
$=2$ ：Open－drain TRI－STATE output．

Option 6：$\quad L_{6}$ Driver．（Same as Option 5．）
Option 7：$\quad L_{5}$ Driver．（Same as Option 5．）
Option 8：$\quad \mathrm{L}_{4}$ Driver．（Same as Option 5．）
Option 9：$\quad V_{C C}$ Pin $=0$ no option．
Option 10： $\mathrm{L}_{3}$ Driver．（Same as Option 5．）
Option 11： $\mathrm{L}_{2}$ Driver．（Same as Option 5．）
Option 12： $\mathrm{L}_{1}$ Driver．（Same as Option 5．）
Option 13：Lo Driver．（Same as Option 5．）
Option 14：SI Input．
No option available．
$=1: \mathrm{Hi}-\mathrm{Z}$ input．
Option 15：SO Output．
$=0$ ：Standard push－pull output．
$=1$ ：Low－current push－pull output．
＝2：Open－drain output．
Option 16：SK Driver．（Same as Option 15．）
Option 17： $\mathrm{G}_{0}$ I／O Port．（Same as Option 15．）
Option 18： $\mathrm{G}_{1}$ I／O Port．（Same as Option 15．）
Option 19： $\mathrm{G}_{2}$ I／O Port．（Same as Option 15．）
Option 20： $\mathrm{G}_{3}$ I／O Port．（Same as Option 15．）
Option 21： $\mathrm{D}_{3}$ Output．（Same as Option 15．）
Option 22： $\mathrm{D}_{2}$ Output．（Same as Option 15．）
Option 23： $\mathrm{D}_{1}$ Output．（Same as Option 15．）
Option 24： $\mathrm{D}_{0}$ Output．（Same as Option 15．）
Option 25：Internal Initialization Logic．
$=0$ ：Normal operation．
$=1$ ：No internal initialization logic．
Option 26：No option available．
Option 27：COP Bonding
$=0$ ：COP410C（24－pin device）．
$=1:$ COP411C（20－pin device）．See note．
$=2:$ COP410C and COP411C．See note．
Note：If opt．\＃27 $=1$ or 2 then opt \＃ 20 must $=0$ ．

## Option Table

Please fill out a photocopy of the option table and send it along with your EPROM．

Option Table

| Option 1 Value $=$ | 0 | is：Ground Pin |
| :---: | :---: | :---: |
| Option 2 Value $=$ | 0 | is：CKO Pin |
| Option 3 Value＝ |  | is：CKI Input |
| Option 4 Value $=$ | 1 | is：$\overline{\text { RESET }}$ Input |
| Option 5 Value $=$ |  | is：$L_{7}$ Driver |
| Option 6 Value $=$ |  | is：$L_{6}$ Driver |
| Option 7 Value $=$ |  | is：$L_{5}$ Driver |
| Option 8 Value $=$ |  | is：$L_{4}$ Driver |
| Option 9 Value $=$ | 0 | is： $\mathrm{V}_{\mathrm{CC}}$ Pin |
| Option 10 Value $=$ |  | is：$L_{3}$ Driver |
| Option 11 Value $=$ |  | is：$L_{2}$ Driver |
| Option 12 Value＝ |  | is：$L_{1}$ Driver |
| Option 13 Value $=$ |  | is：$L_{0}$ Driver |
| Option 14 Value $=$ | 1 | is：SI Input |


| Option 15 Value $=$ |  | is：SO Output |
| :---: | :---: | :---: |
| Option 16 Value $=$ |  | is：SK Driver |
| Option 17 Value $=$ |  | is： $\mathrm{G}_{0}$ I／O Port |
| Option 18 Value $=$ |  | is： $\mathrm{G}_{1}$ l／O Port |
| Option 19 Value $=$ |  | is： $\mathrm{G}_{2}$ I／O Port |
| Option 20 Value $=$ |  | is： $\mathrm{G}_{3}$ I／O Port |
| Option 21 Value＝ |  | is： $\mathrm{D}_{3}$ Output |
| Option 22 Value＝ |  | is：$D_{2}$ Output |
| Option 23 Value $=$ |  | is：$D_{1}$ Output |
| Option 24 Value $=$ |  | is：$D_{0}$ Output |
| Option 25 Value $=$ |  | is：Internal |
|  |  | Initialization |
|  |  | Logic |
| Option 26 Value＝ | 0 | is：N／A |
| Option 27 Value＝ |  | is：COP Bonding | COP410L/COP411L/COP310L/COP311L Single-Chip N-Channel Microcontrollers

## General Description

The COP410L and COP411L Single-Chip N-Channel Microcontrollers are members of the COPSTM family, fabricated using N-channel, silicon gate MOS technology. These Controller Oriented Processors are complete microcomputers containing all system timing, internal logic, ROM, RAM and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture and l/O scheme designed to facilitate keyboard input, display output and BCD data manipulation. The COP411L is identical to the COP410L, but with 16 I/O lines instead of 19. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized Controller Oriented Processor at a low end-product cost.
The COP310L and COP311L are exact functional equivalents but extended temperature versions of COP410L and COP411L respectively.

Features

- Low cost
- Powerful instruction set
- $512 \times 8$ ROM, $32 \times 4$ RAM
- 19 I/O lines (COP410L)
- Two-level subroutine stack
- $16 \mu \mathrm{~s}$ instruction time

■ Single supply operation ( $4.5 \mathrm{~V}-6.3 \mathrm{~V}$ )

- Low current drain ( 6 mA max)
- Internal binary counter register with MICROWIRETM serial I/O capability
- General purpose and TRI-STATE ${ }^{(1)}$ outputs
m LSTTL/CMOS compatible in and out
- Direct drive of LED digit and segment lines
- Software/hardware compatible with other members of COP400 family
- Extended temperature range device
- COP310L/COP311L ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )

■ Wider supply range ( $4.5 \mathrm{~V}-9.5 \mathrm{~V}$ ) optionally available

The COP401L should be used for exact emulation.

## Block Diagram



FIGURE 1. COP410L

## COP410L/COP411L

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Voltage at Any Pin Relative to GND -0.5 V to +10 V
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Ambient Storage Temperature
Lead Temperature
(Soldering, 10 seconds) $300^{\circ} \mathrm{C}$

Power Dissipation COP410L
0.75 W at $25^{\circ} \mathrm{C}$ 0.4 W at $70^{\circ} \mathrm{C}$ 0.65 W at $25^{\circ} \mathrm{C}$ 0.3 W at $70^{\circ} \mathrm{C}$ 120 mA
Total Source Current 100 mA Total Sink Current

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 1) | 4.5 | 6.3 | $V$ |
| Optional Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) |  | 4.5 | 9.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.5 | $\checkmark$ |
| Operating Supply Current | All Inputs and Outputs Open |  | 6 | mA |
| Input Voltage Levels |  |  |  |  |
| CKI Input Levels |  |  |  |  |
| Ceramic Resonator Input ( $\div$ ) |  |  |  |  |
| Logic High ( $\mathrm{V}_{1 H}$ ) | $V_{C C}=5 V \pm 5 \%$ | 2.0 |  | V |
| Logic Low ( $V_{1 L}$ ) |  | -0.3 | 0.4 | V |
| Schmitt Trigger Input ( $\div 4$ ) |  |  |  |  |
| Logic High ( $\mathrm{V}_{1 \mathrm{H}}$ ) |  | 0.7 VCC |  | V |
| Logic Low (V/L) |  | -0.3 | 0.6 | V |
| RESET Input Levels | (Schmitt Trigger Input) |  |  |  |
| Logic High |  | $0.7 \mathrm{~V}_{C C}$ |  | V |
| Logic Low |  | -0.3 | 0.6 | V |
| SO Input Level (Test Mode) | (Note 2) | 2.0 | 2.5 | V |
| All Other Inputs |  |  |  |  |
| Logic High | $\mathrm{V}_{C C}=\mathrm{Max}$ | 3.0 |  | V |
| Logic High | With TTL Trip Level Options | 2.0 |  | V |
| Logic Low | Selected, $\mathrm{V}_{\text {CC }}=5 \mathrm{~V} \pm 5 \%$ | -0.3 | 0.8 | V |
| Logic High | With High Trip Level Options | 3.6 |  | V |
| Logic Low | Selected | -0.3 | 1.2 | V |
| Input Capacitance |  |  | 7 | pF |
| Hi-Z Input Leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Output Voltage Levels |  |  |  |  |
| LSTTL Operation |  |  |  |  |
| Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) <br> Logic Low (VOL) | $\begin{aligned} & \mathrm{l}_{\mathrm{OH}}=-25 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OL}}=0.36 \mathrm{~mA} \end{aligned}$ | 2.7 | 0.4 | $\begin{aligned} & V \\ & V \end{aligned}$ |
| CMOS Operation (Note 3) |  |  |  |  |
| Logic High Logic Low | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=+10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}-1$ | 0.2 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |

Note 1: $V_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 2: SO output " 0 " level must be less than 0.8 V for normal operation.
Note 3: TRI-STATE* and LED configurations are excluded.

## COP410L/COP411L

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted (Continued)


## COP310L/COP311L

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the Natlonal Semiconductor Sales Office/ Distributors for availability and specificatlons.

| Voltage at Any Pin Relative to GND | -0.5 V to +10 V |
| :--- | ---: |
| Ambient Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Ambient Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature |  |
| (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$ |  |


| Power Dissipation |  |
| :--- | ---: |
| COP310L | 0.75 W at $25^{\circ} \mathrm{C}$ |
|  | 0.25 W at $85^{\circ} \mathrm{C}$ |
| COP311L | 0.65 W at $25^{\circ} \mathrm{C}$ |
|  | 0.20 W at $85^{\circ} \mathrm{C}$ |
| Total Source Current | 120 mA |
| Total Sink Current | 100 mA |
| Note: Absolute maximum ratings indicate limits beyond |  |
| which damage to the device may occur. DC and AC electri- |  |
| cal specifications are not ensured when operating the de- |  |
| vice at absolute maximum ratings. |  |

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Condltions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 1) | 4.5 | 5.5 | V |
| Optional Operating Voltage (VCC) |  | 4.5 | 7.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.5 | $V$ |
| Operating Supply Current | All Inputs and Outputs Open |  | 8 | mA |
| Input Voltage Levels |  |  |  |  |
| Ceramic Resonator Input ( $\div 8$ ) Crystal Input |  |  |  |  |
| Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) | $V_{C C}=M a x$ | 3.0 |  | V |
| Logic High ( $\mathrm{V}_{1 H}$ ) | $V_{C C}=5 \mathrm{~V} \pm 5 \%$ | 2.2 |  | V |
| Logic Low (V) |  | -0.3 | 0.3 | V |
| Schmitt Trigger Input ( $\div 4$ ) |  |  |  |  |
| Logic High ( $\mathrm{V}_{1 H}$ ) |  | 0.7 VCC |  | v |
| Logic Low (VIL) |  | -0.3 | 0.4 |  |
| RESET Input Levels | (Schmitt Trigger Input) |  |  |  |
| Logic High |  | $0.7 \mathrm{~V}_{C C}$ |  | $v$ |
| Logic Low |  | -0.3 | 0.4 | V |
| SO Input Level (Test Mode) | (Note 2) | 2.2 | 2.5 | V |
| All Other Inputs |  |  |  |  |
| Logic High | $V_{C C}=$ Max | 3.0 |  | V |
| Logic High | With TTL Trip Level Options | 2.2 |  | V |
| Logic Low | Selected, $\mathrm{V}_{\text {CC }}=5 \mathrm{~V} \pm 5 \%$ | -0.3 | 0.6 | V |
| Logic High |  | 3.6 |  | V |
| Logic Low | Selected | -0.3 | 1.2 | V |
| Input Capacitance |  |  | 7 | pF |
| Hi-Z Input Leakage |  | -2 | +2 | $\mu \mathrm{A}$ |
| Output Voltage Levels |  |  |  |  |
| LSTTL Operation Logic High $\left(\mathrm{V}_{\mathrm{OH}}\right)$ Logic Low ( $\mathrm{V}_{\mathrm{OL}}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=0.36 \mathrm{~mA} \end{aligned}$ | 2.7 | 0.4 | $\begin{aligned} & V \\ & V \end{aligned}$ |
| CMOS Operation (Note 3) |  |  |  |  |
| Logic High Logic Low | $\begin{aligned} & \mathrm{l}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=+10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}-1$ | 0.2 | $\begin{aligned} & v \\ & v \end{aligned}$ |

Note 1: $V_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 2: SO output "0" level must be less than 0.6 V for normal operation.
Note 3: TRI-STATE and LED configurations are excluded.

## COP310L/COP311L

DC Electrical Characteristics (Continued)
$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless othewise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |
| Output Sink Current |  |  |  |  |
| SO and SK Outputs (lou) | $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 1.4 |  | mA |
|  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 1.0 |  | mA |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 0.8 |  | mA |
| $L_{0}-L_{7}$ Outputs, $G_{0}-G_{3}$ and | $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 0.4 |  | mA |
| LSTTL $\mathrm{D}_{0}-\mathrm{D}_{3}$ Outputs ( $\mathrm{l}_{\text {OL }}$ ) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 0.4 |  | mA |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 0.4 |  | mA |
| $\mathrm{D}_{0}-\mathrm{D}_{3}$ Outputs with High | $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V}$ | 12 |  | mA |
| Current Options (lol) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V}$ | 9 |  | mA |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V}$ | 7 |  | mA |
| $D_{0}-D_{3}$ Outputs with Very | $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V}$ | 24 |  | mA |
| High Current Options (loL) | $V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V}$ | 18 |  | mA |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V}$ | 14 |  | mA |
| CKI (Single-Pin RC Oscillator) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=3.5 \mathrm{~V}$ | 1.5 |  | mA |
| CKO | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 0.2 |  | mA |
| Output Source Current |  |  |  |  |
| Standard Configuration, | $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ | -100 | -900 | $\mu \mathrm{A}$ |
| All Outputs ( IOH ) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\text {OH }}=2.0 \mathrm{~V}$ | -55 | -600 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ | -28 | -350 | $\mu \mathrm{A}$ |
| Push-Pull Configuration | $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.75 \mathrm{~V}$ | -0.85 |  | mA |
| SO and SK Outputs ( $\mathrm{l}^{(\mathrm{OH} \text { ) }}$ | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ | -1.1 |  | mA |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.0 \mathrm{~V}$ | -1.2 |  | mA |
| LED Configuration, $\mathrm{L}_{0}-\mathrm{L}_{7}$ | $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ | -1.4 | -27 | mA |
| Outputs, Low Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ | -0.7 | -15 | $\mu \mathrm{A}$ |
| Driver Option ( OH ) |  |  |  |  |
| LED Configuration, $\mathrm{L}_{0}-\mathrm{L}_{7}$ | $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ | -2.7 | -54 | mA |
| Outputs, High Current Driver Option ( OH ) | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ | -1.4 | -30 | $\mu \mathrm{A}$ |
|  |  | $-0.7$ |  | mA |
| $\mathrm{L}_{0}-\mathrm{L}_{7}$ Outputs, Low | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.7 \mathrm{~V}$ | -0.6 |  | $\mathrm{mA}$ |
| Current Driver Option ( $\mathrm{IOH}^{\text {) }}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.5 \mathrm{~V}$ | -0.9 |  | mA |
| TRI-STATE Configuration, | $\mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=4.0 \mathrm{~V}$ | -1.4 |  | mA |
| $L_{0}-L_{7}$ Outputs, High | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.7 \mathrm{~V}$ | -1.2 |  | mA |
| Current Driver Option (IOH) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.5 \mathrm{~V}$ | -1.8 |  | mA |
| Input Load Source Current | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}$ | -10 | -200 | $\mu \mathrm{A}$ |
| CKO Output RAM Power Supply Option Power Requirement | $V_{R}=3.3 \mathrm{~V}$ |  | 2.0 | mA |
| TRI-STATE Output Leakage Current |  | -5 | +5 | $\mu \mathrm{A}$ |
| Total Sink Current Allowed |  |  |  |  |
| All Outputs Combined |  |  | 100 | mA |
| D Port |  |  | 100 | mA |
| $L_{7}-L_{4}, G$ Port |  |  | 4 | mA |
| $L_{3}-L_{0}$ |  |  | 4 | mA |
| Any Other Pins |  |  | 1.5 | mA |
| Total Source Current Allowed |  |  |  |  |
| All I/O Combined |  |  | 120 | mA |
| $\mathrm{L}_{7}-\mathrm{L}_{4}$ |  |  | 60 | mA |
| $\mathrm{L}_{3}-L_{0}$ |  |  | 60 | mA |
| Each L Pin |  |  | 25 | mA |
| Any Other Pins |  |  | 1.5 | mA |

## AC Electrical Characteristics

COP410L/411L: $0^{\circ} \mathrm{C} \leq T_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted
COP310L/311L: $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time - tc CKI |  | 16 | 40 | $\mu \mathrm{S}$ |
| Input Frequency - $f_{l}$ | $\begin{aligned} & \div 8 \text { Mode } \\ & \div 4 \text { Mode } \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.1 \end{aligned}$ | $\begin{gathered} 0.5 \\ 0.25 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| Duty Cycle |  | 30 | 60 | \% |
| Rise Time | $\mathrm{f}_{\mathrm{l}}=0.5 \mathrm{MHz}$ |  | 500 | ns |
| Fall Time |  |  | 200 | ns |
| $\begin{aligned} & \text { CKI Using RC }(\div 4) \\ & \text { (Note 1) } \end{aligned}$ | $\begin{aligned} & \mathrm{R}=56 \mathrm{k} \Omega \pm 5 \% \\ & \mathrm{C}=100 \mathrm{pF} \pm 10 \% \end{aligned}$ |  |  |  |
| Instruction Cycle Time |  | 16 | 28 | $\mu \mathrm{s}$ |
| CKO as SYNC Input tsync |  | 400 |  | ns |
| INPUTS |  |  |  |  |
| $\begin{gathered} \mathrm{G}_{3}-\mathrm{G}_{0}, \mathrm{~L}_{7}-\mathrm{L}_{0} \\ \mathrm{t}_{\text {SETUP }} \\ \mathrm{t}_{\text {HOLD }} \end{gathered}$ |  | $\begin{aligned} & 8.0 \\ & 1.3 \end{aligned}$ |  | $\begin{gathered} \mu \mathrm{s} \\ \mu \mathrm{~s} \end{gathered}$ |
| SI |  |  |  |  |
| ${ }_{\text {t SETUP }}$ |  | 2.0 |  | $\mu \mathrm{s}$ |
| thold |  | 1.0 |  | $\mu \mathrm{s}$ |
| OUTPUT PROPAGATION DELAY | Test Condition: $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}$ |  |  |  |
| SO, SK Outputs $\mathrm{t}_{\mathrm{pd} 1}, \mathrm{t}_{\text {pd0 }}$ |  |  | 4.0 | $\mu \mathrm{S}$ |
| All Other Outputs $\mathrm{t}_{\mathrm{pd} 1}, \mathrm{t}_{\mathrm{pd} 0}$ |  |  | 5.6 | $\mu \mathrm{s}$ |

Note 1: Variation due to the device included.

## Connection Diagrams



Order Number COP310L-XXX/D or COP4 10L-XXX/D See NS Hermetic Package Number D24C

Order Number COP310L-XXX/N or COP4 10L-XXX/N See NS Molded Package Number N24A Order Number COP311L-XXX/WM or COP411L-XXX/WM
Order Number COP310L-XXX/WM or COP410L-XXX/WM See NS Surface Mount Package Number M24B

FIGURE 2

## Pin Descriptions

| Pin | $\quad$Description |
| :--- | :--- |
| $L_{7}-L_{0}$ | 8 bidirectional I/O ports with TRI-STATE |
| $G_{3}-G_{0}$ | 4 bidirectional I/O ports $\left(G_{2}-G_{0}\right.$ for COP411L) |
| $D_{3}-D_{0}$ | 4 general purpose outputs $\left(D_{1}-D_{0}\right.$ for COP411L) |
| SI | Serial input (or counter input) |
| SO | Serial output (or general purpose output) |
| SK | Logic-controlled clock (or general purpose output) |



Order Number COP311L-XXX/D or COP411L-XXX/D See NS Hermetic Package Number D24C
Order Number COP311L-XXX/N or COP411L-XXX/N See NS Molded Package Number N20A See NS Surface Mount Package Number M24B 2

## Timing Diagrams



TL/DD/6919-4
FIGURE 3. Input/Output Timing Dlagrams (Ceramic Resonator Divide-by-8 Mode)


TL/DD/6919-5

## Functional Description

A block diagram of the COP410L is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 " (greater than 2 V ). When a bit is reset, it is a logic " 0 " (less than 0.8 V ).
All functional references to the COP410L/COP411L also apply to the COP310L/COP311L.

## PROGRAM MEMORY

Program Memory consists of a 512-byte ROM. As can be seen by an examination of the COP410L/411L instruction set, these words may be program instructions, program data or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words each.
ROM addressing is accomplished by a 9 -bit PC register. Its binary value selects one of the 5128 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 9 -bit binary count value. Two levels of subroutine nesting are implemented by the 9 -bit subroutine save registers, SA and SB, providing a last-in, first-out (LIFO) hardware subroutine stack.
ROM instruction words are fetched, decoded and executed by the Instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of a 128-bit RAM, organized as 4 data registers of 8 4-bit digits. RAM addressing is implemented by a 6 -bit $B$ register whose upper 2 bits ( Br ) select 1 of 4 data registers and lower 3 bits of the 4 -bit Bd select 1 of 84 -bit digits in the selected data register. While the 4 -bit contents of the selected RAM digit ( $M$ ) is usually loaded into or from, or exchanged with, the A register (accumulator), it
may also be loaded into the $Q$ latches or loaded from the $L$ ports. RAM addressing may also be performed directly by the XAD 3,15 instruction. The Bd register also serves as a source register for 4-bit data sent directly to the D outputs. The most significant bit of Bd is not used to select a RAM digit. Hence each physical digit of RAM may be selected by two different values of Bd as shown in Figure 4 below. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 and 15, but NOT between 7 and 8 (see Table III).


TL/DD/6919-6
FIGURE 4. RAM Digit Address to Physical RAM Digit Mapping

## Functional Description (Continued)

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the $B$ register, to load 4 bits of the 8 -bit $Q$ latch data, to input 4 bits of the 8 -bit $\mathrm{L} I / O$ port data and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions of the COP410L/411L, storing its results in A. It also outputs a carry bit to the 1 -bit C register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below.)
The $G$ register contents are outputs to 4 general-purpose bidirectional I/O ports.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are output to the LI/O ports when the L drivers are enabled under program control. (See LEl instruction.)
The 8 L drivers, when enabled, output the contents of latched $Q$ data to the LI/O ports. Also, the contents of $L$ may be read directly into $A$ and $M$. L I/O ports can be directly connected to the segments of a multiplexed LED display (using the LED Direct Drive output configuration option) with Q data being outputted to the $\mathrm{Sa-Sg}$ and decimal point segments of the display.
The SIO register functions as a 4-bit serial-in serial-out shift register or as a binary counter depending on the contents of the EN register. (See EN register description, below.) Its contents can be exchanged with $A$, allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift registers.
The XAS instruction copies C into the SKL Latch. In the counter mode, SK is the output of SKL in the shift register mode, SK outputs SKL ANDed with internal instruction cycle clock.
The EN register is an internal 4-bit register loaded under program control by the LEl instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register ( $E N_{3}-E N_{0}$ ).

1. The least significant bit of the enable register, $E N_{0}$, selects the SIO register as either a 4-bit shift register or a 4-bit binary counter. With $\mathrm{EN}_{0}$ set, SIO is an asynchronous binary counter, decrementing its value by one upon
each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of $E N_{3}$. With $E N_{0}$ reset, SIO is a serial shift register shifting left each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock.
2. $\mathrm{EN}_{1}$ is not used. It has no effect on COP410L/COP411L operation.
3. With $E N_{2}$ set, the $L$ drivers are enabled to output the data in $Q$ to the $L$ I/O ports. Resetting $\mathrm{EN}_{2}$ disables the L drivers, placing the LI/O ports in a high-impedance input state.
4. $E N_{3}$, in conjunction with $E N_{0}$, affects the SO output. With $E N_{0}$ set (binary counter option selected) SO will output the value loaded into $E N_{3}$. With $E N_{0}$ reset (serial shift register option selected), setting $\mathrm{EN}_{3}$ enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting $\mathrm{EN}_{3}$ with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ." Table I provides a summary of the modes associated with $E N_{3}$ and $E N_{0}$.

## INITIALIZATION

The Reset Logic will initialize (clear) the device upon powerup if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. If the power supply rise time is greater than 1 ms , the user must provide an external RC network and diode to the RESET pin as shown below (Figure 5). The RESET pin is configured as a Schmitt trigger input. If not used it should be connected to $V_{C C}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least three instruction cycle times.


RC $\geq 5 \times$ Power Supply Rise Time TL/DD/6919-7
FIGURE 5. Power-Up Clear Circuit

## Functional Description (Continued)

Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA.


TL/DD/6919-8
Ceramic Resonator Oscillator

| Resonator <br> Value | Components Values |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | R1 $(\Omega)$ | R2 $(\Omega)$ | $\mathbf{C 1}(\mathrm{pF})$ | $\mathbf{C 2}(\mathrm{pF})$ |
| 455 kHz | 4.7 k | 1 M | 220 | 220 |

RC Controlled Oscillator

| $\mathbf{R ( k} \Omega)$ | $\mathbf{C}(\mathrm{pF})$ | Instruction <br> Cycle Time <br> in $\mu \mathbf{s}$ |
| :---: | :---: | :---: |
| 51 | 100 | $19 \pm 15 \%$ |
| 82 | 56 | $19 \pm 13 \%$ |

Note: $200 \mathrm{k} \Omega \geq \mathrm{R} \geq 25 \mathrm{k} \Omega .360 \mathrm{pF} \geq \mathrm{C} \geq 50 \mathrm{pF}$. Does not include tolerances.
FIGURE 6. COP410L/411L Oscillator

## OSCILLATOR

There are three basic clock oscillator configurations available as shown by Figure 6.
a. Resonator Controlled Oscillator. CKI and CKO are connected to an external ceramic resonator. The instruction cycle frequency equals the resonator frequency divided by 8 . This is not available in the COP411L.
b. External Oscillator. CKI is an external clock input signal. The external frequency is divided by 4 to give the instruction frequency time. CKO is now available to be used as the RAM power supply ( $\mathrm{V}_{\mathrm{R}}$ ), or no connection.
Note: No CKO on COP411L.
c. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is available as the RAM power supply ( $V_{R}$ ) or no connection.

## CKO PIN OPTIONS

In a resonator controlled oscillator system, CKO is used as an output to the resonator network. As an option, CKO can be a RAM power supply pin $\left(V_{R}\right)$, allowing its connection to a standby/backup power supply to maintain the integrity of RAM data with minimum power drain when the main supply is inoperative or shut down to conserve power. Using no connection option is appropriate in applications where the COP410L system timing configuration does not require use of the CKO pin.

## RAM KEEP-ALIVE OPTION

Selecting CKO as the RAM power supply ( $\mathrm{V}_{\mathrm{R}}$ ) allows the user to shut off the chip power supply ( $\mathrm{V}_{\mathrm{CC}}$ ) and maintain data in the RAM. To insure that RAM data integrity is maintained, the following conditions must be met:

1. $\overline{\text { RESET }}$ must go low before $V_{C C}$ goes below spec during power-off; $\mathrm{V}_{\mathrm{CC}}$ must be within spec before $\overline{\text { RESET }}$ goes high on power-up.
2. During normal operation, $\mathrm{V}_{\mathrm{R}}$ must be within the operating range of the chip with $\left(\mathrm{V}_{\mathrm{CC}}-1\right) \leq \mathrm{V}_{\mathrm{R}} \leq \mathrm{V}_{\mathrm{CC}}$.
3. $V_{R}$ must be $\geq 3.3 \mathrm{~V}$ with $V_{C C}$ off.

## I/O OPTIONS

COP410L/411L inputs and outputs have the following optional configurations, illustrated in Figure 7:
a. Standard-an enhancement-mode device to ground in conjunction with a depletion-mode device to $\mathrm{V}_{\mathrm{CC}}$, compatible with LSTTL and CMOS input requirements. Available on SO, SK, and all D and G outputs.
b. Open-Draln-an enhancement-mode device to ground only, allowing external pull-up as required by the user's application. Available on SO, SK, and all D and G outputs.
c. Push-Pull-an enhancement-mode device to ground in conjunction with a depletion-mode device paralleled by an enhancement-mode device to $\mathrm{V}_{\mathrm{CC}}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads. Available on SO and SK outputs only.
d. Standard L-same as a., but may be disabled. Available on L outputs only.
e. Open Drain L-same as b., but may be disabled. Available on L outputs only.
f. LED Direct Drive-an enhancement mode device to ground and to $V_{C C}$, meeting the typical current sourcing requirements of the segments of an LED display. The sourcing device is clamped to limit current flow. These devices may be turned off under program control (see Functional Description, EN Register), placing the outputs in a high-impedance state to provide required LED segment blanking for a multiplexed display. Available on L outputs only.
Note: Series current limiting resistors must be used if LEDs are driven directly and higher operating voltage option is selected.
g. TRI-STATE Push-Pull-an enhancement-mode device to ground and $\mathrm{V}_{\mathrm{CC}}$. These outputs are TRI-STATE outputs, allowing for connection of these outputs to a data bus shared by other bus drivers. Available on L outputs only.

## Functional Description (Continued)

h. An on-chip depletion load device to $V_{C C}$.
I. A Hi-Z input which must be driven to a " 1 " or " 0 " by external components.
The above input and output configurations share common enhancement-mode and depletion-mode devices. Specifically, all configurations use one or more of six devices (numbered 1-6, respectively). Minimum and maximum current (lout and VOUT) curves are given in Figure 8 for each of these devices to allow the designer to effectively use these I/O configurations in designing a COP410L/411L system.
The SO, SK outputs can be configured as shown in a., b., or c. The $D$ and $G$ outputs can be configured as shown in a. or b. Note that when inputting data to the $G$ ports, the $G$ outputs should be set to " 1 ". The $L$ outputs can be configured as in d., e., f., or g.

An important point to remember if using configuration d. or $f$. with the $L$ drivers is that even when the $L$ drivers are disabled, the depletion load device will source a small amount of current. (See Figure 8, device 2.) However, when the L port is used as input, the disabled depletion device CANNOT be relied on to source sufficient current to pull an input to a logic " 1 ".

## COP411L

If the COP410L is bonded as a 20-pin device, it becomes the COP411L, illustrated in Figure 2, COP410L/411L Connection Diagrams. Note that the COP411L does not contain D2, D3, G3, or CKO. Use of this option of course precludes use of D2, D3, G3, and CKO options. All other options are available for the COP411L.

## a. Standard Output



TL/DD/6919-9
b. Open-Drain Output


TL/DD/6919-10



## e. Open-Drain L Output



TL/DD/6919-13

d. Standard L. Output

c. Push-Pull Output


TL/DD/6919-11


FIGURE 7. Input and Output Configurations

## Typical Performance Characteristics



TL/DD/6919-20
FIGURE 8a. COP410L/COP411L I/O DC Current Characteristics

## Typical Performance Characteristics (Continued)


COP410L/COP411L/COP310L/COP311L

Typical Performance Characteristics (Continued)


Input Current for L0-L7 when Output Programmed Off by Software


Source Current for LO-L7 in TRI-STATE Configuration (High Current Option)


LED Output Source Current (for High Current LED Option)

$\mathrm{V}_{\mathrm{OH}}$ (VOLTS)
Output Sink Current for L0-L7 and Standard Drive Option for D0-D3 and G0-G3



Source Current for LO-L7 in TRI-STATE Configuration (Low Current Option)


Output Sink Current for SO and SK


VOL(VOLTS)
Output Sink Current for D0-D3 (for High Current Option)


FIGURE 8b. COP310L/COP311L Input/Output Characteristics

## COP410L/411L Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table III provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP410L/411L instruction set.

TABLE II. COP410L/411L Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B |
|  | Register |
| PC | 9-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 9-bit Subroutine Save Register A |
| SB | 9-bit Subroutine Save Register B |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |


| Symbol | Definition |
| :--- | :--- |
| INSTRUCTION OPERAND SYMBOLS |  |
| d | 4-bit Operand Field, $0-15$ bina <br> 2-bit Operand Field, $0-3$ binary |
| a | Select) <br> 9-bit Operand Field, $0-511$ bin <br> y |
| RAM(s) |  |
| 4-bit Operand Field, $0-15$ bina |  |
| ROM(t) | Contents of RAM location add |

TABLE III. COP410L/411L Instruction Set

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 001110000] | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 0011 0001 | $A+\operatorname{RAM}(B) \rightarrow A$ | None | Add RAM to A |
| AISC | y | 5- | 0101 ${ }^{\text {y }}$ y | $A+y \rightarrow A$ | Carry | Add Immediate, Skip on Carry ( $y \neq 0$ ) |
| CLRA |  | 00 | 10000\|0000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 010010000 | $\bar{A} \rightarrow A$ | None | One's complement of A to A |
| NOP |  | 44 | 1010010100 | None | None | No Operation |
| RC |  | 32 | 001110010 | " 0 " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | -0010\|0010 | "1" $\rightarrow$ C | None | Set C |
| XOR |  | 02 | \|0000|0010| | $A \oplus \operatorname{RAM}(B) \rightarrow A$ | None | Exclusive-OR RAM with A |

Instruction Set (Continued)
TABLE III. COP410L/411L Instruction Set (Continued)

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | [1111 1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 2) |
| JMP | a | $6-$ | $\begin{array}{\|c\|c\|c\|c\|c\|c\|} \hline 0110 \mid 000 \\ \hline \\ \hline \end{array}$ | $a \rightarrow P C$ | None | Jump |
| JP | a | -- | $\left\lfloor 1 \mid a_{6: 0}\right.$ <br> (pages 2,3 only) <br> or <br> $\|11\| \quad a_{5: 0}$ <br> (all other pages) | $\begin{aligned} & a \rightarrow P C_{6: 0} \\ & a \rightarrow P C_{5: 0} \end{aligned}$ | None | Jump within Page (Note 3) |
| JSRP | a | - - | 10\| $\mathrm{a}_{5: 0}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & 010 \rightarrow \mathrm{PC}_{8: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 4) |
| JSR | a | $6-$ | $\begin{array}{\|c\|c\|c\|c\|} \hline 0110\|100\| a_{8} \\ \hline a_{7: 0} \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | 10100\|1000 | $\mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | None | Return from Subroutine |
| RETSK |  | 49 | 10100\|1001| | $\mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | $\begin{aligned} & \hline 33 \\ & 3 \mathrm{C} \end{aligned}$ | $\begin{array}{\|l\|l\|} \hline 0011 & 0011 \\ \hline 0011 & 1100 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{A} \rightarrow \mathrm{Q}_{7: 4} \\ & \mathrm{RAM}(\mathrm{~B}) \\ & \end{aligned} \mathrm{Q}_{3: 0}$ | None | Copy A, RAM to Q |
| LD | $r$ | -5 | 00\|r|0101| | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A, Exclusive-OR Br with r |
| LQID |  | BF | \|1011|1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{Q} \\ & \mathrm{SA} \rightarrow \mathrm{SB} \end{aligned}$ | None | Load Q Indirect (Note 2) |
| RMB | $\begin{aligned} & 0 \\ & 1 \\ & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & 4 C \\ & 45 \\ & 42 \\ & 43 \end{aligned}$ | 0100 1100 <br> 0100 0101 <br> 0100 0010 <br> 0100 0011 | $\begin{aligned} & 0 \rightarrow \text { RAM }(B)_{0} \\ & 0 \rightarrow R A M(B)_{1} \\ & 0 \rightarrow R A M(B)_{2} \\ & 0 \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Reset RAM Bit |
| SMB | $\begin{aligned} & 0 \\ & 1 \\ & 2 \\ & 3 \end{aligned}$ | $4 D$ 47 46 $4 B$ | 0100 1101 <br> 0100 0111 <br> 0100 0110 <br> 0100 1011 | $\begin{aligned} 1 & \rightarrow R A M(B)_{0} \\ 1 & \rightarrow R A M(B)_{1} \\ 1 & \rightarrow R A M(B)_{2} \\ 1 & \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Set RAM Bit |
| STII | $y$ | 7- | [0111 ${ }^{\text {y }}$ | $\begin{aligned} & y \rightarrow \operatorname{RAM}(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| X | r | -6 | [00\|r10110 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with $A$, Exclusive-OR Br with r |
| XAD | 3,15 | $\begin{aligned} & 23 \\ & \mathrm{BF} \end{aligned}$ | 0010 0011 <br> 1011 1111 | RAM $(3,15) \longleftrightarrow A$ | None | Exchange A with RAM $(3,15)$ |
| XDS | $r$ | -7 | 00\|r|0111 | RAM $(B) \longleftrightarrow A$ <br> $\mathrm{Bd}-1 \rightarrow \mathrm{Bd}$ <br> $\mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br}$ | Bd decrements past 0 | Exchange RAM with A and Decrement Bd, Exclusive-OR Br with r |
| XIS | r | -4 | L00\|r10100 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \leftrightarrows \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd increments past 15 | Exchange RAM with $A$ and Increment Bd Exclusive-OR Br with r |



## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP410L/411L programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4 -bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register, above.) If SIO is selected as a shift register, an XAS instruction must be performed once every 4 instruction cycles to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 9 -bit word, $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{8}$ is not affected by this instruction.
Note that JID requires 2 instruction cycles to execute.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 9 -bit word $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}$. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack ( $\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB}$ ) and replaces the least significant 8 bits of PC as follows: $A \rightarrow \mathrm{PC}_{7: 4}, \operatorname{RAM}(B)$ $\rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the $Q$ latches. Next, the stack is "popped" (SB $\rightarrow$ SA $\rightarrow P C$ ), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SA $\rightarrow$ SB, the previous contents of SB are lost. Also, when LQID pops the stack, the previously pushed contents of SA are left in SB. The net result is that the contents of SA are placed in SB (SA $\rightarrow$ SB). Note that LQID takes two instruction cycle times to execute.

## INSTRUCTION SET NOTES

a. The first word of a COP410L/411L program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths except JID and LQID take the same number of cycle times whether instructions are skipped or executed. JID and LQID instructions take 2 cycles if executed and 1 cycle if skipped.
c. The ROM is organized into 8 pages of 64 words each. The Program Counter is a 9 -bit binary counter, and will count through page boundaries. If a JP, JSRP, JID or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page 3 or 7 will access data in the next group of 4 pages.

## Option List

The COP410L/411L mask-programmable options are assigned numbers which correspond with the COP410L pins.
The following is a list of COP410L options. The LED Direct Drive option on the L Lines cannot be used if higher $\mathrm{V}_{\mathrm{CC}}$ option is selected. When specifying a COP411L chip, Option 2 must be set to 3, Options 20, 21, and 22 to 0 . The options are programmed at the same time as the ROM pattern to provide the user with the hardware flexibility to interface to various I/O components using little or no external circuitry.
Option $1=0$ : Ground Pin - no options available
Option 2: CKO Output (no option available for COP411L)
$=0$ : Clock output to ceramic resonator
= 1: Pin is RAM power supply $\left(V_{R}\right)$ input
= 3: No connection
Option 3: CKI Input
= 0: Oscillator input divided by 8 ( 500 kHz max)
= 1: Single-pin RC controlled oscillator divided by 4
= 2: External Schmitt trigger level clock divided by 4
Option 4: $\overline{R E S E T}$ Input
$=0$ : Load device to $V_{C C}$
= 1: Hi-Z input
Option 5: L7 Driver
= 0: Standard output
= 1: Open-drain output
= 2: High current LED direct segment drive output
$=3$ : High current TRI-STATE push-pull output
= 4: Low-current LED direct segment drive output
= 5: Low-current TRI-STATE push-pull output
Option 6: $L_{6}$ Driver same as Option 5
Option 7: $\mathrm{L}_{5}$ Driver same as Option 5
Option 8: L $\mathrm{L}_{4}$ Driver same as Option 5
Option 9: Operating voltage

COP41XL
$=0:+4.5 \mathrm{~V}$ to +6.3 V
$=1:+4.5 \mathrm{~V}$ to +9.5 V
Option 10: $L_{3}$ Driver same as Option 5
Option 11: L2 Driver same as Option 5
Option 12: $L_{1}$ Driver same as Option 5
Option 13: Lo Driver same as Option 5
Option 14: SI Input
$=0$ : load device to $V_{C C}$
= 1: Hi-Z input
Option 15: SO Driver
$=0$ : Standard Output
= 1: Open-drain output
= 2: Push-pull output
Option 16: SK Driver same as Option 15

## Option List (Continued)

Option 17: $\mathrm{G}_{0}$ I/O Port
$=0$ : Standard output
= 1: Open-drain output
Option 18: $\mathrm{G}_{1}$ I/O Port same as Option 17
Option 19: $\mathrm{G}_{2}$ I/O Port
same as Option 17
Option 20: $\mathrm{G}_{3}$ I/O Port (no option available for COP411L) same as Option 17
Option 21: $\mathrm{D}_{3}$ Output (no option available for COP411L)
$=0$ : Very-high sink current standard output
= 1: Very-high sink current open-drain output
= 2: High sink current standard output
$=3$ : High sink current open-drain output
= 4: Standard LSTTL output (fanout $=1$ )
$=5$ : Open-drain LSTTL output (fanout $=1$ )
Option 22: $\mathrm{D}_{2}$ Output (no option available for COP411L) same as Option 21
Option 23: $\mathrm{D}_{1}$ Output same as Option 21
Option 24: $\mathrm{D}_{0}$ Output
same as Option 21

Option 25: L Input Levels
$=0$ : Standard TTL input levels (" 0 " $=0.8 \mathrm{~V}, " 1 "=2.0 \mathrm{~V}$ )
$=1$ : Higher voltage input levels (" 0 " $=1.2 \mathrm{~V}, " 1 "=3.6 \mathrm{~V}$ )
Option 26: G Input Levels same as Option 25
Option 27: SI Input Levels
same as Option 25
Option 28: COP Bonding
= 0: COP410L (24-pin device)
= 1: COP411L (20-pin device)
$=2$ : Both 24- and 20-pin versions

## TEST MODE (NON-STANDARD OPERATION)

The SO output has been configured to provide for standard test procedures for the custom-programmed COP410L. With SO forced to logic " 1 ", two test modes are provided, depending upon the value of Sl :
a. RAM and Internal Logic Test Mode $(S \mid=1)$
b. ROM Test Mode ( $\mathrm{SI}=0$ )

These special test modes should not be employed by the user; they are intended for manufacturing test only.

## Option Table

The following option information is to be sent to National along with the EPROM.

| OPTION | $1 \text { VALUE }=\frac{\begin{array}{c} \text { Option Data } \\ 0 \end{array}}{\frac{1}{2}}$ | IS: GROUND PIN |
| :---: | :---: | :---: |
| OPTION | 2 VA | IS: CKO PIN |
| OPTION | 3 VALUE | IS: CKI INPUT |
| OPTION | 4 VALUE | IS: RESET INPUT |
| OPTION | 5 VALUE | IS: L(7) DRIVER |
| OPTION | 6 VALUE | IS: L(6) DRIVER |
| OPTION | 7 VALUE | IS: L(5) DRIVER |
| OPTION | 8 VALUE | IS: L(4) DRIVER |
| OPTION | 9 VALUE | IS: $\mathrm{V}_{\mathrm{CC}}$ PIN |
| OPTION | VALUE | IS: L(3) DRIVER |
| OPTION | VALUE | IS: L(2) DRIVER |
| OPTION | VALUE | IS: L(1) DRIVER |
| OPTION | VALUE | IS: L(0) DRIVER |
| PTI | VALU | IS: SI INPU |


|  | Option Data |
| :---: | :---: |
| OPTIION 15 VALUE | _ IS: SO DRIVER |
| OPTION 16 VALUE | ___ IS: SK DRIVER |
| OPTION 17 VALUE | $\ldots \ldots$ IS: G G I/O PORT |
| OPTION 18 VALUE | $\ldots \ldots$ IS: $\mathrm{G}_{1}$ I/O PORT |
| OPTİON 19 VALUE | $\ldots$ IS: $\mathrm{G}_{2}$ I/O PORT |
| OPTION 20 VALUE | $\ldots$ _ IS: $\mathrm{G}_{3}$ I/O PORT |
| OPTION 21 VALUE | $\longrightarrow$ IS: $\mathrm{D}_{3}$ OUTPUT |
| OPTION 22 VALUE | $\ldots$ IS: $\mathrm{D}_{2}$ OUTPUT |
| OPTION 23 VALUE | - IS: $\mathrm{D}_{1}$ OUTPUT |
| OPTION 24 VALUE | - IS: D ${ }_{0}$ OUTPUT |
| OPTION 25 VALUE | - IS: LINPUT LEV- |
| OPTION 26 VALUE | _ IS: G INPUT LEV. ELS |
| OPTION 27 VALUE | $\qquad$ IS: SI INPUT LEV. ELS |
| OPTION 28 VALUE = | —— IS: COPS BOND- |

## COP413L/COP313L Single Chip Microcontrollers

## General Description

The COP413L and COP313L Single-Chip N-Channel Microcontrollers are members of the COPSTM family, fabricated using N-channel, silicon gate MOS technology. These Control Oriented Processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, $15 \mathrm{I} / \mathrm{O}$ lines with an instruction set, internal architecture and I/O scheme designed to facilitate keyboard input, display output and BCD data manipulation. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable highdensity fabrication techniques provide the medium to large volume customers with a customized Control Oriented Processor at a very low end-product cost.
The COP313L is an exact functional equivalent but extended temperature version of the COP413L.
The COP401L-R13 and COP410L-X13 should be used for exact emulation.

Features

- Low cost
- Powerful instruction set
- $512 \times 8$ ROM, $32 \times 4$ RAM
- 15 I/O lines
- Two-Level subroutine stack
- $16 \mu \mathrm{~s}$ instruction time
- Single supply operation (4.5V-6.3V)
- Low current drain ( 6 mA max.)
- Internal binary counter register with MICROWIRETM serial I/O capability
- General purpose outputs
- High noise immunity inputs ( $\mathrm{V}_{1 \mathrm{~L}}=1.2 \mathrm{~V}, \mathrm{~V}_{1 H}=3.6 \mathrm{~V}$ )
- Software/hardware compatible with other members of COP400 family
- Extended temperature range device COP313L ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )

Block Diagram


FIGURE 1

## COP413L Absolute Maximum

## Ratings

If Military/Aerospace specifled devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and speclfications.

| Voltage at Any Pin Relative to GND | -0.3 to +7 V |
| :--- | ---: |
| Ambient Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Ambient Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |


| Power Dissipation COP413L | 0.3 Watt at $70^{\circ} \mathrm{C}$ |
| :--- | ---: |
| Total Source Current | 25 mA |
| Total Sink Current | 25 mA |

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}$ unless otherwise noted.

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | (Note 1) | 4.5 | 6.3 | V |
| Power Supply Ripple | Peak to Peak |  | 0.4 | V |
| Operating Supply Current | All Inputs and Outputs Open |  | 6 | mA |
| Input Voltage Levels <br> CKI Input Levels <br> Ceramic Resonator Input ( $\div 8$ ) <br> Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) <br> Logic Low ( $\mathrm{V}_{\mathrm{IL}}$ ) <br> CKI (RC), Reset Input Levels <br> Logic High <br> Logic Low <br> SO Input Level (Test Mode) <br> SI Input Level <br> Logic High <br> Logic Low <br> L, G Inputs <br> Logic High <br> Logic Low | (Schmitt Trigger Input) <br> (Note 2) <br> (TTL Level) <br> (High Trip Levels) | 3.0 $0.7 V_{C C}$ 2.5 2.0 3.6 | 0.4 <br> 0.6 <br> 0.8 <br> 1.2 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| Input Capacitance |  |  | 7 | pF |
| Reset Input Leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Output Current Levels Output Sink Current SO and SK Outputs (IOL) LO-L7 Outputs, G0-G3 CKO (lol) <br> Output Source Current L0-L7 and G0-G3 SO and SK Outputs ( $\left.\mathrm{IOH}^{( }\right)$ Push-Pull | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.9 \\ & 0.4 \\ & 0.2 \\ & -25 \\ & -1.2 \\ & -25 \end{aligned}$ |  | mA <br> mA <br> mA <br> $\mu A$ <br> mA <br> $\mu \mathrm{A}$ |
| SII Input Load Source Current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | -10 | -140 | $\mu \mathrm{A}$ |
| Total Sink Current Allowed L7-L4, G Port L3-LO Any Other Pin |  |  | $\begin{gathered} 4 \\ 4 \\ 2.0 \end{gathered}$ | mA <br> mA <br> mA |
| Total Source Current Allowed Each Pin |  |  | 1.5 | mA |

Note 1: $V_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 2: SO output " 0 " level must be less than 0.8 V for normal operation.

## Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributórs for availability and specifications.

Voltage at Any Pin Relative to GND
Ambient Operating Temperature
-0.3 to +7 V

Power Dissipation COP313L
0.20 Watt at $85^{\circ} \mathrm{C}$

Total Source Current 25 mA
Total Sink Current 25 mA
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ unless otherwise noted.

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage $\left(V_{C C}\right)$ | (Note 1) | $4.5$ | 5.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.4 | V |
| Operating Supply Current | All Inputs and Outputs Open | . | 8 | mA |
| Input Voltage Levels <br> Ceramic Resonator Input ( $\div 8$ ) <br> Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) <br> Logic Low ( $\mathrm{V}_{\mathrm{IL}}$ ) <br> CKI (RC), Reset Input Levels <br> Logic High <br> Logic Low <br> SO Input (Test Mode) <br> SI Input Level <br> Logic High <br> Logic Low <br> L, G Inputs <br> Logic High <br> Logic Low | (Schmitt Trigger Input) <br> (Note 2) <br> (TTL Level) <br> (High Trip Levels) | 3.0 <br> $0.7 V_{C C}$ <br> 2.5 <br> 2.2 <br> 3.6 | 0.3 <br> 0.4 <br> 0.6 <br> 1.2 | $\begin{aligned} & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & V \end{aligned}$ |
| Input Capacitance |  |  | 7 | pF |
| Reset Input Leakage |  | -2 | +2 | $\mu \mathrm{A}$ |
| Output Current Levels <br> Output Sink Current SO and SK Outputs (loL) L0-L7 Outputs, G0-G3 (IOL) CKO (lou) <br> Output Source Current L0-L7 and G0-G3 SO and SK Outputs (loH) (Push-Pull) | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.4 \\ & 0.2 \\ & \\ & -23 \\ & -1.0 \\ & -23 \end{aligned}$ |  | mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> mA <br> $\mu \mathrm{A}$ |
| SI Input Load Source Current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | -10 | -200 | $\mu \mathrm{A}$ |
| ```Total Sink Current Allowed L7-L4, G Port L3-L0 Any Other Pin``` |  |  | $\begin{gathered} 4 \\ 4 \\ 1.5 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ $\mathrm{mA}$ |
| Total Source Current Allowed Each Pin |  |  | 1.5 | mA |

Note 1: $V_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 2: SO output " 0 " level must be less than 0.6 V for normal operation.

AC Electrical Characteristics $\operatorname{COP413\mathrm {L}:0^{\circ }\mathrm {C}\leq \mathrm {T}_{\mathrm {A}}\leq 70^{\circ }\mathrm {C},4.5\mathrm {V}\leq \mathrm {V}_{\mathrm {CC}}\leq 6.3\mathrm {V},~}$
COP313L：$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time－ $\mathrm{t}_{\mathrm{c}}$ |  | 16 | 40 | $\mu \mathrm{s}$ |
| CKI <br> Input Frequency－fi <br> Duty Cycle <br> Rise Time <br> Fall Time | $\begin{aligned} & \div 8 \mathrm{Mod} \mathrm{\theta} \\ & \mathrm{fi}=0.5 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 30 \end{aligned}$ | $\begin{array}{r} 0.5 \\ 60 \\ 500 \\ 200 \\ \hline \end{array}$ | $\begin{gathered} \mathrm{MHz} \\ \% \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \hline \end{gathered}$ |
| CKI Using RC（ $\div 4$ ） Instruction Cycle Time（Note 1） | $\begin{aligned} & \mathrm{R}=56 \mathrm{k} \Omega \pm 5 \% \\ & \mathrm{C}=100 \mathrm{pF} \pm 10 \% \end{aligned}$ | 16 | 28 | $\mu \mathrm{s}$ |
| Inputs： <br> G3－G0，L7－L0 <br> tsetup <br> thold <br> SI <br> ${ }^{\text {t }}$ SETUP <br> thold |  | $\begin{aligned} & 8.0 \\ & 1.3 \\ & \\ & 2.0 \\ & 1.0 \end{aligned}$ | 1.3 | $\mu \mathrm{S}$ $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| Output Propagation Delay <br> SO，SK Outputs <br> tpd1，tpd0 <br> All Other Outputs <br> tpd1，tpd0 | Test Condition： $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}$ |  | $\begin{aligned} & 4.0 \\ & 5.6 \\ & \hline \end{aligned}$ | $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ |

Note 1：Variation due to the device included．

## Connection Diagram



FIGURE 2
Order Number COP313L－XXX／D or COP413L－XXX／D See NS Hermetic Package Number D20A

Order Number COP313L－XXX／WM or COP413L－XXX／WM
See NS Surface Mount Package Number M20B

## Pin Descriptions

| Pin | Description |
| :--- | :--- |
| L7－LO | 8－bit bidirectional I／O port |
| G3－G0 | 4－bit bidirectional I／O port |
| SI | Serial input（or counter <br> input） |
| SO | Serial output（or general <br> purpose output） <br> Logic－controlled clock（or <br> SK <br>  <br>  <br> general purpose output） <br> CKI <br> System oscillator input <br>  <br> SESET |
| System oscillator output or |  |
| NCC | System reset input |
| GND | Power Supply |
| Ground |  |

## Functional Description

A block diagram of the COP413L is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 " (greater than 2 V ).
When a bit is reset, it is a logic " 0 " (less than 0.8 V ).
All functional references to the COP413L also apply to the COP313L.

## PROGRAM MEMORY

Program Memory consists of a 512-byte ROM. As can be seen by an examination of the COP413L instruction set, these words may be program instructions, program data, or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words each.
ROM addressing is accomplished by a 9-bit PC register. Its binary value selects one of the 5128 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 9 -bit binary count value. Two levels of subroutine nesting are implemented by the 9 -bit subroutine save registers, SA and SB, providing a last-in, first out (LIFO) hardware subroutine stack.
ROM instruction words are fetched, decoded and executed by the Instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of a 128-bit RAM, organized as 4 data registers of 84 -bit digits. RAM addressing is implemented by a 6 -bit B register whose upper 2 bits ( Br ) select 1 of 4 data registers and lower 3 bits of the 4 -bit Bd select 1 of 84 -bit digits in the selected data register. While the 4 -bit contents of the selected RAM digit (M) is usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into the $Q$ latches or loaded from the $L$ ports. RAM addressing may also be performed directly by the XAD 3, 15 instruction.
The most significant bit of Bd is not used to select a RAM digit. Hence each physical digit of RAM may be selected by two different values of Bd as shown in Figure 4 below. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 and 15, but NOT between 7 and 8 (see Table III).

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the $B$ register, to load 4 bits of the 8 -bit $Q$ latch data, to input 4 bits of the 8 -bit LI/O port data and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions of the COP413L, storing its results in A. It also outputs a carry bit to the 1 -bit C register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below.)
The G register contents are outputs to 4 general purpose bidirectional I/O ports.


FIGURE 4. RAM Digit Address to Physical RAM Digit Mapping
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are output to the LI/O ports when the L drivers are enabled under program control. (See LEl instruction.)
The 8 L drivers, when enabled, output the contents of latched Q data to the L I/O ports. Also, the contents of $L$ may be read directly into $A$ and $M$.
The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter depending on the contents of the EN register. (See EN register description, below.) Its contents can be exchanged with A, allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift registers.
The XAS instruction copies C into the SKL Latch. In the counter mode, SK is the output of SKL in the shift register mode, SK outputs SKL ANDed with internal instruction cycle clock.
The EN register is an internal 4-bit register loaded under program control by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register ( $E N_{3}-E N_{0}$ ).

1. The least significant bit of the enable register, $E N_{0}$ selects the SIO register as either a 4-bit shift register or a 4bit binary counter. With $E N_{0}$ set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of $E N_{3}$. With $E N_{0}$ reset, SIO is a serial shift register shifting with each instruction cycle time. The data present at SO goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock.
2. $E N_{1}$ is not used. It has no effect on COP413L operation.

Functional Description (Continued)
TABLE I. Enable Reglster Modes - Bits $\mathrm{EN}_{3}$ and $\mathrm{EN}_{0}$

| $\mathrm{EN}_{3}$ | EN0 | SIO | SI | So | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift | 0 | If $\mathrm{SKL}=1, \mathrm{SK}=$ Clock |
|  |  |  | Register |  | If $S K L=0, S K=0$ |
| 1 | 0 | Shift Register | Input to Shift | Serial | If SKL $=1, S K=$ Clock |
|  |  |  | Register | Out | If $S K L=0, S K=0$ |
| 0 | 1 | Binary Counter | Input to Binary | 0 | If $\mathrm{SKL}=1, \mathrm{SK}=1$ |
|  |  |  | Counter |  | If $S K L=0, S K=0$ |
| 1 | 1 | Binary Counter | Input to Binary | 1 | If $S K L=1, S K=1$ |
|  |  |  | Counter |  | If $\mathrm{SKL}=0, \mathrm{SK}=0$ |

3. With $E N_{2}$ set, the $L$ drivers are enabled to output the data in $Q$ to the LI/O ports. Resetting $\mathrm{EN}_{2}$ disables the L drivers, placing the LI/O ports in a high impedance input state.
4. $E N_{3}$, in conjunction with $E N_{0}$, affects the SO output. With $E N_{0}$ set (binary counter option selected) SO will output the value loaded into $\mathrm{EN}_{3}$. With $\mathrm{EN}_{0}$ reset (serial shift register option selected), setting $E N_{3}$ enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting $\mathrm{EN}_{3}$ with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ". Table I provides a summary of the modes associated with $\mathrm{EN}_{3}$ and $\mathrm{EN}_{0}$.

## INITIALIZATION

The Reset Logic will initialize (clear) the device upon powerup if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. If the power supply rise time is greater than 1 ms , the user must provide an external RC network and diode to the RESET pin as shown below (Figure 5). The RESET pin is configured as a Schmitt trigger input. If not used it should be connected to $\mathrm{V}_{\mathrm{cc}}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least three instruction cycle times.


TL/DD/8371-5
FIGURE 5. Power-Up Clear Circuit
Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA.

## OSCILLATOR

There are two basic clock oscillator configurations available as shown by Figure 6.
a. Resonator Controlled Oscillator. CKI and CKO are connected to an external ceramic resonator. The instruction cycle frequency equals the resonator frequency divided by 8 .
b. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4 . CKO becomes no connection.


TL/DD/8371-6
FIGURE 6. COP413L Oscillator
Ceramic Resonator Oscillator

| Resonator <br> Value | Component Values |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | C2 (pF) |
| 455 kHz | 4.7 k | 1 M | 220 | 220 |

RC Controlled Oscillator

| $\mathbf{R ( k \Omega )}$ | $\mathbf{C}(\mathbf{p F})$ | Instruction <br> Cycle Time <br> (in $\mu \mathbf{s}$ ) |
| :---: | :---: | :---: |
| 51 | 100 | $19 \pm 15 \%$ |
| 82 | 56 | $19 \pm 13 \%$ |

Note: $200 \mathrm{k} \Omega \geq \mathrm{R} \geq 25 \mathrm{k} \Omega$
$220 \mathrm{pF} \geq \mathrm{C} \geq 50 \mathrm{pF}$

Functional Description (Continued)

a. Standard Output

b. Push-Pull Output

c. Standard L Output

d. Input with Load

e. Hi-Z Input

FIGURE 7. Input and Output Configurations

## I/O CONFIGURATIONS

COP413L inputs and outputs have the following configurations, illustrated in Figure 7:
a. GO-G3-an enhancement mode device to ground in conjunction with a depletion-mode device to $\mathrm{V}_{\mathrm{CC}}$.
b. SO, SK—an enhancement mode device to ground in conjunction with a depletion-mode device paralleled by an
enhancement-mode device to $\mathrm{V}_{\mathrm{CC}}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads.
c. LO-L7-same as a., but may be disabled.
d. SI has on-chip depletion load device to $V_{C C}$.
e. RESET has a $\mathrm{Hi}-\mathrm{Z}$ input which must be driven to a " 1 " or " 0 " by external components.

## Typical Performance Characteristics



FIGURE 8a. COP413L I/O DC Current Characteristics



Input Current for LO-L7 when Output Programmed Off by Software


Output Sink Current for SO and SK


VOL (VOLTS)


Output Sink Current for
L0-L7, G0-G3


FIGURE 8b. COP313L I/O DC Current Characteristics

## COP413L Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table. Table III provides the mnemonic, oper-
and, machine code data flow, skip conditions and description associated with each instruction in the COP413L instruction set.

TABLE II. COP413L Instruction Set Table Symbols

| Symbol | Definltion |
| :--- | :--- |
| Internal Architecture Symbols |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| L | 8-bit TRI-STATE® I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B Register |
| PC | 9-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 9-bit Subroutine Save Register A |
| SB | 9-bit Subroutine Save Register B |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic Controlled Clock Output |
| Instruction Operand Symbols |  |
| d | 4-bit Operand Field, 0-15 binary (RAM Digit Select) |
| r | 2-bit Operand Field, 0-3 binary (RAM Register Select) |
| a | 9-bit Operand Field, 0-511 binary (ROM Address) |
| y | 4-bit Operand Field, 0-15 binary (Immediate Data) |
| RAM(s) | Contents of RAM location addressed by s |
| ROM(t) | Contents of ROM location addressed by t |

Operational Symbols

| + | Plus |
| :---: | :---: |
| - | Minus |
| $\rightarrow$ | Replaces |
| $\longleftrightarrow$ | Is exchanged with |
| $=$ | Is equal to |
| $\bar{A}$ | The one's complement of A |
| $\oplus$ | Exclusive-OR |
|  | Range of values |


| COP413L Instruction Set (Continud) <br> TABLE III. COP413L Instruction Set |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 0011 0000 | $\begin{aligned} & A+C+\operatorname{RAM}(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 0011 0001 | $A+R A M(B) \rightarrow A$ | None | Add RAM to A |
| AISC | $y$ | 5- | 0101] y | $A+y \rightarrow A$ | Carry | Add Immediate, Skip on Carry ( $y \neq 0$ ) |
| CLRA |  | 00 | 000010000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 10100\|0000 | $\bar{A} \rightarrow A$ | None | One's complement of $A$ to A |
| NOP |  | 44 | 010010100 | None | None | No Operation |
| RC |  | 32 | [0011 0010 | " 0 " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | -0010\|0010 | $" 1$ " $\rightarrow$ C | None | Set C |
| XOR |  | 02 | 000010010 | $A \oplus R A M(B) \rightarrow A$ | None | Exclusive-OR RAM with A |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | \|1111|1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 2) |
| JMP | a | $\begin{gathered} 6- \\ - \end{gathered}$ | $\begin{aligned} & \|0110\| 000\left\|a_{8}\right\| \\ & a_{7} \mid 0 \\ & \hline \end{aligned}$ | $a \rightarrow P C$ | None | Jump |
| JP | a | - - | 1) $\mathrm{a}_{6: 0}$ <br> (pages 2, 3 only) <br> or <br> 111 \| ${ }^{\text {55:0 }}$ <br> (all other pages) | $a \rightarrow P C_{6: 0}$ $\mathrm{a} \rightarrow \mathrm{PC}_{5: 0}$ | None | Jump within-Page (Note 3) |
| JSRP | a | - | 10\| a5:0 | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & 010 \rightarrow \mathrm{PC}_{8: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 4) |
| JSR | a | $\begin{gathered} 6- \\ - \end{gathered}$ | $\begin{gathered} \|0110\| 100 \mid a_{8} \\ \hline \quad a_{7: 0} \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | \|0100|1000 | $\mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | None | Return from Subroutine |
| RETSK |  | 49 | -0100\|1001 | $S B \rightarrow S A \rightarrow P C$ | Always Skip on Return | Return from Subroutine then Skip |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | 33 | \|0011|0011| | $A \rightarrow Q_{7: 4}$ | None | Copy A, RAM to Q |
|  |  | 3 C | 10011 1100 | RAM $(B) \rightarrow Q_{3: 0}$ |  |  |
| LD | $r$ | -5 | 00\|r|0101 | $\begin{aligned} & \operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A, Exclusive-OR Br with r |
| LQID |  | BF | \|1011 1111 | $\begin{aligned} & R O M\left(P C_{8}, A, M\right) \rightarrow Q \\ & S A \rightarrow S B \end{aligned}$ | None | Load Q Indirect (Note 2) |
| RMB | 0 | 4 C | \|0100|1100 | $0 \rightarrow$ RAM $(B)_{0}$ | None | Reset RAM Bit |
|  | 1 | 45 | [0100\|0101] | $0 \rightarrow$ RAM $(B)_{1}$ |  |  |
|  | 2 | 42 | -0100\|0010 | $0 \rightarrow$ RAM $(B)_{2}$ |  |  |
|  | 3 | 43 | \|0100|0011| | $0 \rightarrow$ RAM $\left.{ }^{(B)}\right)_{3}$ |  |  |
| SMB | 0 | 4D | \|0100|1101| | $1 \rightarrow$ RAM $(B)_{0}$ | None | Set RAM Bit |
|  | 1 | 47 | 0100\|0111 | $1 \rightarrow$ RAM $(B)_{1}$ |  |  |
|  | 2 | 46 | 0100\|0110 | $1 \rightarrow$ RAM $(B)_{2}$ |  |  |
|  | 3 | 4B | 0100\|1011 | $1 \rightarrow \mathrm{RAM}(\mathrm{B})_{3}$ |  |  |

COP413L Instruction Set (Continued)
TABLE III. COP413L Instruction Set (Continued)

| Mnemonic | Operand | $\begin{aligned} & \text { Hex } \\ & \text { Code } \end{aligned}$ | Machine <br> Language Code <br> (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MEMORY REFERENCE INSTRUCTIONS (Continued) |  |  |  |  |  |  |
| STII | y | 7- | \|0111 ${ }^{\text {\| }}$ | $\begin{aligned} & y \rightarrow R A M(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| X | $r$ | -6 |  | $\begin{aligned} & \operatorname{RAM}(B) \longleftrightarrow A \\ & \operatorname{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with $A$, Exclusive-OR Br with r |
| XAD | 3,15 | 23 | \|0010|0011 | RAM $(3,15) \longleftrightarrow A$ | None | Exchange A with RAM$(3,15)$ |
|  |  | BF |  |  |  |  |
| XDS | r | -7 | 00\|r|0111 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \\ & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 | Exchange RAM with $A$ and Decrement Bd. <br> Exclusive-OR Br with $r$ <br> Exchange RAM with A and Increment Bd, Exclusive-OR Br with r |
|  |  |  |  |  |  |  |
| XIS | r | -4 | $\underline{00\|r\| 0100 \mid}$ |  | Bd increments past 15 |  |
| REGISTER REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAB |  | 50 | 1010110000 | $\begin{aligned} & \mathrm{A} \rightarrow \mathrm{Bd} \\ & \mathrm{Bd} \rightarrow \mathrm{~A} \\ & \mathrm{r}, \mathrm{~d} \rightarrow \mathrm{~B} \end{aligned}$ | None | Copy A to Bd |
| CBA |  | 4E | \|0100|1110 |  | None | Copy Bd to A |
| LBI | r,d | - | O00\|r|(d-1) |  | Skip until not a LBI | Load B immediate with r,d (Note 5) |
|  |  |  | ( $\mathrm{d}=0,9: 15$ ) |  |  |  |
| LEI | $y$ | 33 | 0011\|0011 | $y \rightarrow E N$ | None | Load EN Immediate (Note 6) |
|  |  | $6-$ | .0110 ${ }^{(0)}$ |  |  |  |
| TEST INSTRUCTIONS |  |  |  |  |  |  |
| SKC |  | 20 | 001010000 |  | $\begin{aligned} & C=" 1 " \\ & A=\operatorname{RAM}(B) \\ & G_{3: 0}=0 \end{aligned}$ | Skip if C is True <br> Skip if A Equals RAM <br> Skip if G is Zero <br> (all 4 bits) |
| SKE |  | 21 | 0010\|0001| |  |  |  |
| SKGZ |  | 33 | 0011 0011 |  | $\mathrm{G}_{3: 0}=0$ |  |
|  |  | 21 | 0010\|0001] |  |  |  |
| SKGBZ |  | 33 | 001110011 | 1st byte |  |  |
|  | 0 | 01 | 0000\|0001 | 2nd byte | $\mathrm{G}_{0}=0$ |  |
|  | 1 | 11 | 0001 0001 |  | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03 | 000010011 |  | $\mathrm{G}_{2}=0$ |  |
|  | 3 | 13 | 0001 0011 |  | $\mathrm{G}_{3}=0$ |  |
| SKMBZ | 0 | 01 | 10000\|0001 | 2nd byte | $\operatorname{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | 00001 0001 |  | $\operatorname{RAM}(B)_{1}=0$ |  |
|  | 2 | 03 | 0000\|0011 |  | $\operatorname{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | 0001 0011 |  | $\operatorname{RAM}(\mathrm{B})_{3}=0$ |  |


| Mnemonic | Operand | Hex <br> Code | Machine <br> Language Code <br> (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | 0011 0011 \| | $\mathrm{G} \rightarrow \mathrm{A}$ | None | Input G Ports to A |
|  |  | 2 A | 0010\|1010 |  |  |  |
| INL |  | 33 | [0011 00011 | $\mathrm{L}_{7: 4} \rightarrow$ RAM $(\mathrm{B})$ | None | Input L Ports to RAM, A |
|  |  | 2 E | 001011110 | $\mathrm{L}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| OMG |  | 33 | 0011 0011 | RAM (B) $\rightarrow$ G | None | Output RAM to G Ports |
|  |  | 3A | \|0011|1010 |  |  |  |
| XAS |  | 4F | \|0100|1111 | A $\longleftrightarrow \mathrm{SIO}, \mathrm{C} \longrightarrow \mathrm{SKL}$ | None | Exchange A with SIO (Note 2) |

Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicity defined (e.g., Br and Bd are explicitly defined) Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4 -bit $A$ register.
Note 2: For additional information on the operation of the XAS, JID, and LQID instructions, see below.
Note 3: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 4: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3. JSRP may not jump to the last word in page 2.
Note 5: The machine code for the lower 4 bits of the LBI instruction equals the binary value of the "d" data minus 1 e.g., to load the lower four bits of $B$ (Bd) with the value $9\left(1001_{2}\right)$, the lower 4 bits of the LBI instruction equal $8\left(1000_{2}\right)$. To load 0 , the lower 4 bits of the LBI instruction should equal $15\left(1111_{2}\right)$.
Note 6: Machine code for operand field $y$ for LEI instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description EN Register.)

## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP413L programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register, above.) If SIO is selected as a shift register, an XAS instruction must be performed once every 4 instruction cycles to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 9 -bit word, $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{8}$ is not affected by this instruction.
Note that JID requires 2 instruction cycles to execute.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit $Q$ register with the contents of ROM pointed to by the 9 -bit word $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}$. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack ( $\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB}$ ) and replaces the least significant 8 bits of PC as follows: $\mathrm{A} \rightarrow \mathrm{PC}_{7: 4}, \mathrm{RAM}$ (B)
$\rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the Q latches. Next, the stack is "popped" (SB $\rightarrow S A \rightarrow P C$ ), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SA $\rightarrow$ SB, the previous contents of SB are lost. Also, when LQID pops the stack, the previously pushed contents of SA are left in SB. The net result is that the contents of SA are placed in SB $(S A \rightarrow S B)$. Note that LQID takes two instruction cycle times to execute.

## INSTRUCTION SET NOTES

a. The first word of a COP413L program (ROM address 0) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths except JID and LQID take the same number of cycle times whether instructions are skipped or executed. JID and LQID instructions take 2 cycles if executed and 1 cycle if skipped.
c. The ROM is organized into 8 pages of 64 words each. The Program Counter is a 9-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page 3 or will access data in the next group of 4 pages.

Description of Selected Instructions (Continued)
TEST MODE (NON-STANDARD OPERATION)
The SO output has been configured to provide for standard test procedures for the custom-programmable COP413L. With SO forced to logic "1", two test modes are provided, depending upon the value of SI :
a. RAM and internal Logic Test Mode $(\mathrm{SI}=1)$
b. ROM Test Mode ( $\mathrm{SI}=0$ )

These special test modes should not be employed by the user; they are intended for manufacturing test only.

## Option List

The option selected must be sent in with the EPROM of ROM Code for a Mask order of 413L. Make xerox copy of the table, select the appropriate option, and send it in with the EPROM.

## COP 413L/COP 313L

Option 1: Oscillator Selection
$=0$ Ceramic Resonator or external input frequency divided by 8 . CKO is oscillator output.
$=1$ Single pin RC controlled oscillator divided by 4. CKO is no connection.

## NOTE:

The following option information is to be sent to National along with the EPROM
Option 1: Value = $\qquad$ is: Oscillator Selection

National Semiconductor

## COP413C/COP413CH/COP313C/COP313CH Single-Chip CMOS Microcontrollers

## General Description

The COP413C, COP413CH, COP313C, and COP313CH fully static, single-chip CMOS microcontrollers are members of the COPSTM family, fabricated using double-poly, silicongate CMOS technology. These controller-oriented processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, with an instruction set, internal architecture, and I/O scheme designed to facilitate keyboard input, display output, and BCD data manipulation. The COP413CH is identical to the COP413C except for operating voltage and frequency. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide a customized controller-oriented processor at a low end-product cost.
The COP313C/COP313CH is the extended temperature range version of the COP413C/COP413CH.
For emulation use the ROMless COP404C.

## Features

■ Lowest power dissipation ( $40 \mu \mathrm{~W}$ typical)

- Low cost
- Power-saving HALT Mode
- Powerful instruction set
- $512 \times 8$ ROM, $32 \times 4$ RAM
- $15 \mathrm{I} / \mathrm{O}$ lines
- Two-level subroutine stack

■ DC to $4 \mu$ s instruction time
■ Single supply operation ( 3 V to 5.5 V )

- General purpose and TRI-STATE® outputs
- Internal binary counter register with MICROWIRETM compatible serial I/O
■ Software/hardware compatible with other members of the COP400 family
- Extended temperature $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ devices available


## Block Diagram



FIGURE 1. COP413C/413CH

## COP413C/COP413CH

## Absolute Maximum Ratings

If Military/Aerospace specifled devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage
6 V
Voltage at Any Pin
Total Allowable Source Current
Total Allowable Sink Current
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
25 mA 25 mA

$$
\begin{array}{lr}
\text { Operating Temperature Range } & 0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
\text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
\text { Note: Absolute maximum ratings indicate limits beyond } \\
\text { which damage to the device may occur. DC and AC electri- } \\
\text { cal specifications are not ensured when operating the de- } \\
\text { vice at absolute maximum ratings. }
\end{array}
$$

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | COP413C |  | COP413CH |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |
| Operating Voltage |  | 3.0 | 5.5 | 4.5 | 5.5 | V |
| Power Supply Ripple (Note 4) |  |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ | V |
| Supply Current (Note 1) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=\mathrm{Min} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=\mathrm{Min} \\ & \text { ( } \mathrm{t}_{\mathrm{c}} \text { is inst. cycle) } \end{aligned}$ |  | $\begin{aligned} & 500 \\ & 300 \end{aligned}$ |  | 2000 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| HALT Mode Current (Note 2) | $\begin{aligned} & V_{\mathrm{CC}}=5.0 \mathrm{~V}, F_{1}=0 \mathrm{kHz} \\ & V_{\mathrm{CC}}=3.0 \mathrm{~V}, F_{1}=0 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 10 \\ & \hline \end{aligned}$ |  | 30 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| Input Voltage Levels <br> RESET, CKI <br> Logic High <br> Logic Low <br> All Other Inputs <br> Logic High <br> Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $0.9 \mathrm{~V}_{\mathrm{CC}}$ $0.7 \mathrm{~V}_{\mathrm{CC}}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\overline{\text { RESET, SI Input Leakage }}$ |  | -1 | +1 | -1 | +1 | $\mu \mathrm{A}$ |
| Input Capacitance |  |  | 7 |  | 7 | pF |
| Output Voltage Levels (SO, SK, L Port) <br> Logic High Logic Low | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}-0.2$ | 0.2 | $\mathrm{V}_{\mathrm{CC}}-0.2$ | 0.2 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Current Levels <br> Sink (Note 3) <br> Source (SO, SK, L Port) <br> Source (G Port) | $\begin{aligned} & V_{\mathrm{CC}}=\mathrm{Min}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{OV} \\ & \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{OV} \end{aligned}$ | $\begin{gathered} 0.2 \\ -0.1 \\ -8 \\ \hline \end{gathered}$ | -150 | $\begin{gathered} 1.2 \\ -0.5 \\ -30 \\ \hline \end{gathered}$ | -330 | mA <br> mA <br> $\mu \mathrm{A}$ |
| Allowable Sink/Source Current Per Pin (Note 3) |  |  | 5 |  | 5 | mA |
| TRI-STATE Leakage Current |  | -2 | +2 | -2 | +2 | $\mu \mathrm{A}$ |

COP413C/COP413CH
AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | COP413C |  | COP413CH |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |
| Instruction Cycle Time |  | 16 | DC | 4 | DC | $\mu \mathrm{s}$ |
| Operating CKI Frequency | $\div 8$ Mode | DC | 500 | DC | 2000 | kHz |
| Instruction Cycle Time RC Oscillator $\div 4$ | $\begin{aligned} & \mathrm{R}=30 \mathrm{k} \pm 5 \%, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{C}=82 \mathrm{pF} \pm 5 \% \end{aligned}$ |  |  | 8 | 16 | $\mu \mathrm{S}$ |
| Instruction Cycle Time RC Oscillator $\div 4$ (Note 6) | $\begin{aligned} & \mathrm{R}=56 \mathrm{k} \pm 5 \%, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{C}=100 \mathrm{pF} \pm 5 \% \end{aligned}$ | 16 | 32 | 16 | 32 | $\mu s$ |
| Duty Cycle (Note 5) | $\mathrm{Fi}=$ Max freq ext clk | 40 | 60 | 40 | 60 | \% |
| Rise Time ( Note 5) | Fi = Max freq ext clk |  | 60 |  | 60 | ns |
| Fall Time (Note 5) | $\mathrm{Fi}=$ Max freq ext clk |  | 40 |  | 40 | ns |
| Inputs (See Figure 3) tsetup <br> thold |  | $\begin{gathered} \mathrm{tc} / 4+2.8 \\ 1.2 \\ 6.8 \\ 1.0 \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{tc} / 4+0.7 \\ 0.3 \\ 1.7 \\ 0.25 \end{gathered}$ |  | $\mu \mathrm{s}$ $\mu \mathrm{S}$ $\mu \mathrm{s}$ $\mu \mathrm{S}$ |
| Output Propagation Delay $t_{\text {PD1 }}, \mathrm{t}_{\text {PDO }}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=1.5, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \end{aligned}$ |  | 4.0 |  | 1.0 | $\mu \mathrm{S}$ |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled to $\mathrm{V}_{\mathrm{CC}}$ with 5 k resistors. See current drain equation on page 13.
Note 2: The Halt mode will stop CKI from oscillating.
Note 3: SO output sink current must be limited to keep $V_{\mathrm{OL}}$ less tha $0.2 \mathrm{~V}_{\mathrm{CC}}$ when part is running in order to prevent entering test mode.
Note 4: Voltage change must be less than 0.5 V in a 1 ms period.
Note 5: This parameter is only sampled and not $100 \%$ tested.
Note 6: Variation due to the device included.

## COP313C/COP313CH

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for avallability and specifications.
Supply Voltage
6 V
Voltage at Any Pin
Total Allowable Source Current

Total Allowable Sink Current
Operating Temperature Range
Storage Temperature Range
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise specilied

| Parameter | Conditions | COP313C |  | COP313CH |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |
| Operating Voltage |  | 3.0 | 5.5 | 4.5 | 5.5 | V |
| Power Supply Ripple (Note 4) |  |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ | V |
| Supply Current (Note 1) | $\begin{aligned} & V_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=\mathrm{Min} \\ & V_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=\mathrm{Min} \\ & \left(\mathrm{t}_{\mathrm{c}} \text { is inst. cycle }\right) \end{aligned}$ |  | $\begin{aligned} & 600 \\ & 360 \end{aligned}$ |  | 2500 | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Halt Mode Current (Note 2) | $\begin{aligned} & V_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{Fi}=0 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{Fi}=0 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 50 \\ & 20 \end{aligned}$ |  | 50 | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Input Voltage Levels <br> RESET, CKI <br> Logic High <br> Logic Low <br> All Other Inputs <br> Logic High <br> Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \\ & \mathrm{~V} \end{aligned}$ |
| RESET, SI Input Leakage |  | -2 | +2 | -2 | +2 | $\mu \mathrm{A}$ |
| Input Capacitance |  |  | 7 |  | 7 | pF |
| Output Voltage Levels (SO, SK, L Port) Logic High Logic Low | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}-0.2$ | 0.2 | $V_{C C}-0.2$ | 0.2 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Current Levels <br> Sink (Note 3) <br> Source (SO, SK, L Port) <br> Source (G Port) | $\begin{aligned} & V_{C C}=M i n, V_{O U T}=V_{C C} \\ & V_{C C}=M i n, V_{O U T}=O V \\ & V_{C C}=M i n, V_{O U T}=O V \end{aligned}$ | $\begin{gathered} 0.2 \\ -0.1 \\ -8 \\ \hline \end{gathered}$ | -200 | $\begin{gathered} 1.2 \\ -0.5 \\ -30 \\ \hline \end{gathered}$ | -440 | mA <br> mA <br> $\mu \mathrm{A}$ |
| Allowable Sink/Source Current Per Pin (Note 3) |  |  | 5 |  | 5 | mA |
| TRI-STATE Leakage Current ${ }^{3}$ |  | -4 | +4 | -4 | +4 | $\mu \mathrm{A}$ |

## COP313C/COP313CH

AC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | COP313C |  | COP313CH |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Min | Max | Min | Max |  |
| Instruction Cycle Time |  | 16 | DC | 4 | DC | $\mu \mathrm{S}$ |
| Operating CKI Frequency | $\div 8$ Mode | DC | 500 | DC | 2000 | kHz |
| Instruction Cycle Time RC Oscillator $\div 4$ | $\begin{aligned} & \mathrm{R}=30 \mathrm{k} \pm 5 \%, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{C}=82 \mathrm{pF} \pm 5 \% \end{aligned}$ |  |  | 8 | 16 | $\mu \mathrm{S}$ |
| Instruction Cycle Time RC Oscillator $\div 4$ (Note 6) | $\begin{aligned} & R=56 \mathrm{k} \pm 5 \%, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{C}=100 \mathrm{pF} \pm 5 \% \end{aligned}$ | 16 | 32 | 16 | 32 | $\mu \mathrm{S}$ |
| Duty Cycle (Note 5) | Fi = Max Freq Ext Clk | 40 | 60 | 40 | 60 | \% |
| Rise Time (Note 5) | Fi = Max Freq Ext Clk |  | 60 |  | 60 | ns |
| Fall Time (Note 5) | Fi = Max Freq Ext Clk |  | 40 |  | 40 | ns |
| Inputs (See Figure 3) tsetup <br> $t_{\text {HOLD }}$ | G Inputs <br> SI Input <br> L Inputs | $\begin{gathered} \mathrm{tc} / 4+2.8 \\ 1.2 \\ 6.8 \\ 1.0 \\ \hline \end{gathered}$ |  | $\begin{gathered} \mathrm{tc} / 4+0.7 \\ 0.3 \\ 1.7 \\ 0.25 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Output Propagation Delay tPD1, $\mathrm{t}_{\mathrm{PD}}$ | $\begin{aligned} & V_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \end{aligned}$ |  | 4.0 |  | 1.0 | $\mu \mathrm{S}$ |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to $V_{C C}$ with 5 k resistors. See current drain equation on page 13.
Note 2: The Halt mode will stop CKI from oscillating.
Note 3: SO output sink current must be limited to keep $V_{\mathrm{OL}}$ less than $0.2 \mathrm{~V}_{\mathrm{CC}}$ when part is running in order to prevent entering test mode.
Note 4: Voltage change must be less than 0.5 V in a 1 ms period.
Note 5: This parameter is only sampled and not $100 \%$ tested.
Note 6: Variation due to the device included.

Pin Descriptions

| PIn | $\quad$Description <br> $L_{7}-L_{0}$ |
| :--- | :--- |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 8-bit bidirectional I/O port with TRI-STATE |
| 4-bit bidirectional I/O port |  |
| SI | Serial input (or counter input) |
| SO | Serial output (or general purpose output) |
| SK | Logic-controlled clock |
|  | (or general purpose output) |
| CKI | System oscillator input |
| CKO | Crystal oscillator output, or NC |
| RESET | System reset input |
| VCC | System power supply |
| GND | System Ground |

## Connection Diagram

|  | DIP |  |  |
| :---: | :---: | :---: | :---: |
| $14-1$ |  | 20 | -L5 |
| VCC- 2 |  | 19 | ${ }^{\text {L6 }}$ |
| 13-3 |  | 18 | L7 |
| $12-4$ | COP413C 1 | 17 | RESET |
| L1-5 | COP413CH 1 | 16 | CKI |
| 10 - 6 | COP313C 1 | 15 | CKO |
| SI | COP313CH 1 | 14 | G3 |
| SO- 8 |  | 13 | G2 |
| SK-9 |  | 12 | G1 |
| GND - 10 |  | 11 | -G0 |

Top View


TL/DD/8537-2

FIGURE 2
Order Number COP313C-XXX/D, COP313CH-XXX/D, COP413C-XXX/D or COP413CH-XXX/D See NS Hermetic Package Number D20A

Order Number COP313C-XXX/N, COP313CH-XXX/N, COP413C-XXX/N or COP413CH-XXX/N See NS Molded Package Number N20A

Timing Waveform


TL/DD/8537-3
FIGURE 3. Input/Output Timing Diagrams (Divide-by-8 Mode)

## Development Support

The MOLE (Microcontroller On Line Emulator) is a low cost development system and real time emulator for COPS' products. They also include TMP, 8050 and the new 16 bit HPC microcontroller family. The MOLE provides effective support for the development of both software and hardware in the user's application.
The purpose of the MOLE is to provide a tool to write and assemble code, emulate code for the target microcontroller and assist in debugging of the system.
The MOLE can be connected to various hosts, IBM PC, STARPLEXTM, Kaypro, Apple and Intel systems, via RS-232 port. This link facilitates the up loading/down loading of code, supports host assembly and mass storage.
The MOLE consists of three parts; brain, personality and optional host software.
The brain board is the computing engine of the system. It is a self-contained computer with its own firmware which provides for all system operation, emulation control, communication, from programming and diagnostic operation. It has three serial ports which can be connected to a terminal, host system, printer, modem or to other MOLE's in a multiMOLE environment.

The personality board contains the necessary hardware and firmware needed to emulate the target microcontroller. The emulation cable which replaces the target controller attaches to this board. The software contains a cross assembler and a communications program for up loading and down loading code from the MOLE.

| MOLE Ordering Information |  |
| :---: | :---: |
| P/N | Description |
| MOLE-BRAIN | MOLE Computer Board |
| MOLE-COPS-PB1 | COPS Personality Board |
| MOLE-XXX-YYY | Optional Software |
| Where XXX $=$ COPS |  |
| YYY $=$ Host System, IBM, Apple, |  |
| KAY (Kaypro), CP/M |  |

## Functional Description

To ease reading of this description, only COP413C is referenced; however, all such references apply equally to $\mathrm{COP} 413 \mathrm{CH}, \mathrm{COP} 313 \mathrm{C}$, and COP 313 CH .
A block diagram of the COP413C is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 "; when a bit is reset, it is a logic " 0 ".

## PROGRAM MEMORY

Program memory consists of a 512-byte ROM. As can be seen by an examination of the COP413C instruction set, these words may be program instructions, program data, or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID, and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words (bytes) each.

## ROM ADDRESSING

ROM addressing is accomplished by a 9-bit PC register. Its binary value selects one of the 5128 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 9-bit binary count value. Two levels of subroutine nesting are implemented by two 9 -bit subroutine save registers, SA and SB.
ROM instruction words are fetched, decoded, and executed by the instruction decode, control and skip logic circuitry.

## DATA MEMORY

Data Memory consists of a 128 -bit RAM, organized as four data registers of $8 \times 4$-bit digits. RAM addressing is implemented by a 6 -bit $B$ register whose upper two bits ( Br ) selects one of four data registers and lower three bits of the 4bit Bd select one of eight 4 -bit digits in the selected data register. While the 4 -bit contents of the selected RAM digit $(M)$ are usually loaded into or from, or exchanged with, the A register (accumulator), they may also be loaded into the $Q$ latches or loaded from the L ports. RAM addressing may also be performed directly by the XAD 3, 15 instruction.
The most significant bit of Bd is not used to select a RAM digit. Hence, each physical digit of RAM may be selected by two different values of Bd as shown in Figure 4. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 to 15, but not between 7 and 8 (see Table III).

## INTERNAL LOGIC

The internal logic of the COP413C is designed to ensure fully static operation of the device.
The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the $B$ register, to load four bits of the 8 -bit $Q$ latch data and to perform data exchanges with the SIO register.
The 4-bit adder performs the arithmetic and logic functions of the COP413C, storing its results in A. It also outputs the carry information to a 1-bit carry register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description below.)
The $G$ register contents are outputs to four general purpose bidirectional I/O ports.
The Q register is an internal, latched, 8 -bit register, used to hold data loaded from RAM and A, as well as 8-bit data from ROM. Its contents are output to the LI/O ports when the L drivers are enabled under program control. (See LEl instruction.)
The eight $L$ drivers, when enabled, output the contents of latched $Q$ data to the L I/O ports. Also, the contents of $L$ may be read directly into $A$ and RAM.


TL/DD/8537-4
FIGURE 4. RAM Digit Address to Physical RAM Digit Mapping

## Functional Description (Continued)

The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter, depending upon the contents of the EN register. (See EN register description below.) Its contents can be exchanged with A , allowing it to input or output a continuous serial data stream. With SIO functioning as a serial-in/serial-out shift register and SK as a sync clock, the COP413C is MICROWIRE compatible. The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK is a sync clock, inhibited when SKL is a logic " 0 ". The EN register is an internal 4-bit register loaded under program control by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register (EN3-ENO).

1. The least significant bit of the enable register, ENO, selects the SIO register as either a 4-bit shift register or as a 4-bit binary counter. With ENO set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of EN3. With ENO reset, SIO is a serial shift register, shifting left each instruction cycle time. The data present at SI is shifted into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each instruction cycle time. (See 4, below.) The SK output becomes a logic-controlled clock.
2. EN 1 is not used, it has no effect on the COP413C.
3. With EN2 set, the $L$ drivers are enabled to output the data in Q to the L I/O ports. Resetting EN2 disables the L drivers, placing the LI/O ports in a high impedance input state.
4. EN3, in conjunction with ENO, affects the SO output. With ENO set (binary counter option selected), SO will output the value loaded into EN3. With ENO reset (serial shift
register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected, disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ".

## INITIALIZATION

The external RC network shown in Figure 5 must be connected to the RESET pin. The RESET pin is configured as a Schmitt trigger input. If not used, it should be connected to $V_{C C}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, providing it stays low for at least three instruction cycle times.
Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the $A, B, C, E N$, and $G$ registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear A register).


RC $>5 \times$ Power Supply Rise Time and RC $>100 \times$ CKI Period
FIGURE 5. Power-Up Clear Circuit

TABLE I. Enable Register Modes-Bits ENO and EN3

| ENO | EN3 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :--- | :---: | :--- |
| 0 | 0 | Shift Register | Input to Shift | 0 | If $S K L=1$, SK $=$ clock |
|  |  |  | Register |  | If $S K L=0$, SK $=0$ |
| 0 | 1 | Shift Register | Input to Shift | Serial | If $S K L=1$, SK $=$ clock |
|  |  |  | Register | out | If $S K L=0, S K=0$ |
| 1 | 0 | Binary Counter | Input to Counter | 0 | $S K=S K L$ |
| 1 | 1 | Binary Counter | Input to Counter | 1 | SK $=$ SKL |

## Functional Description (Continued)

## HALT MODE

The COP413C is a fully static circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip may be halted by the HALT instruction. Once in the HALT mode, the internal circuitry does not receive any clock signal, and is therefore frozen in the exact state it was in when halted. All information is retained until continuing. The HALT mode is the minimum power dissipation state.
The HALT mode may be entered into by program control (HALT instruction) which forces CKO to a logic " 1 " state. The circuit can be awakened only by the RESET function.

## POWER DISSIPATION

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, to minimize power consumption, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to ensure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. A crystal- or resonator-generated clock will draw more than a square-wave input. An RC oscillator will draw even more current since the input is a slow rising signal.
If using an external squarewave oscillator, the following equation can be used to calculate the COP413C current drain.
$\mathrm{lc}=\mathrm{Iq}+(\mathrm{V} \times 20 \times \mathrm{Fi})+(\mathrm{V} \times 1280 \times \mathrm{Fl} / \mathrm{Dv})$
where lc $=$ chip current drain in microamps
$\mathrm{lq}=$ quiescent leakage current (from curve)
$\mathrm{FI}=$ CKI frequency in megahertz
$\mathrm{V}=$ chip $\mathrm{V}_{\mathrm{CC}}$ in volts
Dv = divide by option selected
For example, at $5 \mathrm{~V} \mathrm{~V}_{\mathrm{CC}}$ and 400 kHz (divide by 8 ),

$$
\begin{aligned}
& \text { Ic }=30+(5 \times 20 \times 0.4)+(5 \times 1280 \times 0.4 / 8) \\
& \text { Ic }=30+40+320=390 \mu \mathrm{~A}
\end{aligned}
$$

## OSCILLATOR OPTIONS

There are two options available that define the use of CKI and CKO.
a. Cyrstal-Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 8.
b. RC-Controlled Oscillator. CKI is configured as a single pin RC-controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is NC.
The RC oscillator is not recommended in systems that require accurate timing or low current. The RC oscillator draws more current than an external oscillator (typically an additional $100 \mu \mathrm{~A}$ at 5 V ). However, when the part halts, it stops with CKI high and the halt current is at the minimum.


TL/DD/8537-6
FIGURE 6. COP413C Oscillator

Crystal or Resonator

## Functional Description (Continued)

## i/o CONFIGURATIONS

COP413C outputs have the following configurations, illustrated in Figure 7 :
a. Standard SO, SK Output. A CMOS push-pull buffer with an N -channel device to ground in conjunction with a P-channel device to $\mathrm{V}_{\mathrm{CC}}$, compatible with CMOS and LSTTL.
b. Low Current G Output. This is the same configuration as (a) above except that the sourcing current is much less.
c. Standard TRI-STATE L Output. L output is a CMOS output buffer similar to (a) which may be disabled by program control.

a. Standard Push-Pull Output
c. Standard TRI-STATE
"L"Output



The SI and RESET inputs are Hi Z inputs (Figure 7 C ).
When using the G I/O port as an input, set the output register to a logic " 1 " level. The P-channel device will act as a pull-up load. When using the L I/O port as an input, disable the L drivers with the LEl instruction. The drivers are then in TRI-STATE mode and can be driven externally.
All output drivers use one or more of three common devices numbered 1 to 3 . Minimum and maximum current (lout and $V_{\text {OUT }}$ ) curves are given in Figure 8 for each of these devices to allow the designer to effectively use these I/O configurations.

FIGURE 7. I/O Configurations


b. Low Current Push-Pull Output

rooosshr

## COP413C Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table III provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP413C instruction set.

TABLE II. COP413C Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B |
|  | Register |
| PC | 9-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L 1/O Port |
| SA | 9-bit Subroutine Save Register A |
| SB | 9-bit Subroutine Save Register B |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |


| Symbol | Definition |
| :---: | :---: |
| INSTRUCTION OPERAND SYMBOL |  |
| d | 4-bit Operand Field, $0-15$ bin |
| r | 2-bit Operand Field, 0-3 binary Select) |
| a | 9-bit Operand Field, 0-511 bi |
| y | 4-bit Operand Field, 0-15 bin |
| RAM(s) | Contents of RAM location ad |
| ROM(t) | Contents of ROM location ad |
| OPERATIONAL SYMBOLS |  |
| + | Plus |
| - | Minus |
| $\rightarrow$ | Replaces |
| $\longleftrightarrow$ | Is exchanged with |
| = | Is equal to |
| $\bar{A}$ | The one's complement of A |
| ${ }^{\oplus}$ | Exclusive-OR |
| : | Range of values |

TABLE III. COP413C Instruction Set

| Mnemonic | Operand | Hex <br> Code | Machine <br> Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | $\underline{0011\|0000\|}$ | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 0011 0001 | $A+\operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{A}$ | None | Add RAM to A |
| AISC | y | 5- | 10101 y | $A+y \rightarrow A$ | Carry | Add immediate, Skip on Carry $(y \neq 0)$ |
| CLRA |  | 00 | 10000\|0000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 10100\|0000 | $\bar{A} \rightarrow A$ | None | One's complement of A to A |
| NOP |  | 44 | \|0100|0100 | None | None | No Operation |
| RC |  | 32 | 0011 0010 | $" 0$ " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | 0010/0010 | $" 1 " \rightarrow C$ | None | Set C |
| XOR |  | 02 | 1000010010 | $A \oplus R A M(B) \rightarrow A$ | None | Exclusive-OR RAM with A |

Instruction Set (Continued)
TABLE III. COP413C Instruction Set (Continued)

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | 1111\|1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 2) |
| JMP | a | 6- | $\frac{\|0110\| 000\left\|a_{8}\right\|}{L_{7: 0}}$ | $a \rightarrow P C$ | None | Jump |
| JP | a | - | $\begin{gathered} \frac{\|1\|}{} a_{6: 0} \\ \text { (pages } 2,3 \text { only) } \\ \text { or } \\ \frac{\|11\| \quad a_{5: 0}}{\text { (all other pages) }} \end{gathered}$ | $\begin{aligned} & \mathrm{a} \rightarrow \mathrm{PC}_{6: 0} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump within Page (Note 1) |
| JSRP | a | - | $\underline{10 \mid \quad} \mathrm{a}_{5: 0}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & 010 \rightarrow \mathrm{PC}_{8: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 2) |
| JSR | a | $\begin{gathered} 6- \\ - \end{gathered}$ | $\begin{gathered} 0110\|100\| a_{8} \\ \hline a_{7} ; 0 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | 10100\|1000 | SB $\rightarrow$ SA $\rightarrow$ PC | None | Return from Subroutine |
| RETSK |  | 49 | \|0100|10011 | $S B \rightarrow S A \rightarrow P C$ | Always Skip on Return | Return from Subroutine then Skip |
| HALT |  | $\begin{aligned} & 33 \\ & 38 \end{aligned}$ | $\begin{array}{\|l\|l\|l\|} \hline 0011 & 0011 \\ \hline 0011 & 1000 \\ \hline \end{array}$ |  | None | Halt processor |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | $\begin{aligned} & \text { 33 } \\ & 3 \mathrm{C} \end{aligned}$ | 0011 0011 <br> 0011 1100 | $\begin{aligned} & A \rightarrow Q_{7: 4} \\ & R A M(B) \xrightarrow{\rightarrow} Q_{3: 0} \end{aligned}$ | None | Copy A, RAM to Q |
| CQMA |  | $\begin{aligned} & 33 \\ & 2 C \end{aligned}$ | 0011 0011 <br> 0010 1100 | $\begin{aligned} & Q_{7: 4} \rightarrow R A M(B) \\ & Q_{3: 0} \rightarrow A \end{aligned}$ | None | Copy Q to RAM, A |
| LD | r | -5 | \|00|r|0101 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into $A$ Exclusive-OR Br with $r$ |
| LQID |  | BF | \|1011|1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{Q} \\ & \mathrm{SA} \rightarrow \mathrm{SB} \end{aligned}$ | None | Load Q Indirect |
| RMB | $\begin{aligned} & 0 \\ & 1 \\ & 2 \\ & 3 \end{aligned}$ | $4 C$ 45 42 43 | 0100 1100 <br> 0100 0101 <br> 0100 0010 <br> 0100 0011 | $\begin{aligned} & 0 \rightarrow \text { RAM }(B)_{0} \\ & 0 \rightarrow R A M(B)_{1} \\ & 0 \rightarrow R A M(B)_{2} \\ & 0 \rightarrow R A M(B)_{3} \end{aligned}$ | None | Reset RAM Bit |
| SMB | 0 1 2 3 | $4 D$ 47 46 $4 B$ | 0100 1101 <br> 0100 0111 <br> 0100 0110 <br> 0100 1011 | $\begin{aligned} 1 & \rightarrow R A M(B)_{0} \\ 1 & \rightarrow R A M(B)_{1} \\ 1 & \rightarrow R A M(B)_{2} \\ 1 & \rightarrow \operatorname{RAM}(B)_{3} \end{aligned}$ | None | Set RAM Bit |
| STII | y | 7- | 0111] y | $\begin{aligned} & y \rightarrow \operatorname{RAM}(\mathrm{~B}) \\ & \mathrm{Bd}+1 \rightarrow \mathrm{Bd} \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| $x$ | r | -6 | 00\|r|0110 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with A, Exclusive-OR Br with $r$ |
| XAD | 3,15 | $\begin{aligned} & 23 \\ & \text { BF } \end{aligned}$ | $\begin{array}{\|l\|l\|l\|} \hline 0010 & 0011 \\ \hline 1011 & 1111 \\ \hline \end{array}$ | $\operatorname{RAM}(3,15) \longleftrightarrow A$ | None | Exchange A with RAM $(3,15)$ |


| Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | TABLE III. ${ }^{\text {C }}$ | OP413C Instruction Set (C) | ontinued) |  |
| Mnemonic | Operand | $\begin{aligned} & \text { Hex } \\ & \text { Code } \end{aligned}$ | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| MEMORY REFERENCE INSTRUCTIONS (Continued) |  |  |  |  |  |  |
| XDS | $r$ | -7 | OO\|r 0111 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 | Exchange RAM with A and Decrement Bd Exclusive-OR Br with r |
| XIS | $r$ | -4 | L00\|r10100 | $\begin{aligned} & \operatorname{RAM}(\mathrm{B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bdincrements past 15 | Exchange RAM with A and Increment Bd Exclusive-OR Br with $r$ |
| REGISTER REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAB |  | 50 | 0101/0000 | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| CBA |  | 4E | 0100/1110 | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r,d |  | $\frac{\|00\| r\|(d-1)\|}{(d=0,9: 15)}$ | $r, d \rightarrow B$ | Skip until not a LBI | Load B Immediate with $r, d$ |
| LEI | y | 33 $6-$ |  | $y \rightarrow E N$ | None | Load EN Immediate |
| TEST INSTRUCTIONS |  |  |  |  |  |  |
| SKC |  | 20 | 001010000 |  | $\mathrm{C}=$ " 1 " | Skip if C is True |
| SKE |  | 21 | $\underline{001010001}$ |  | $\mathrm{A}=\mathrm{RAM}(\mathrm{B})$ | Skip if A Equals RAM |
| SKGZ |  |  | 0001110011 |  | $\mathrm{G}_{3: 0}=0$ | Skip if G is Zero (all 4 bits) |
| SKGBZ |  | 33 | 0011\|0011 | 1st byte |  | Skip if G Bit is Zero |
|  | 0 | 01 | 000010001 |  | $\mathrm{G}_{0}=0$ |  |
|  | 1 | 11 | 0001/0001 | 2nd byte | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03 | 000010011 |  | $\mathrm{G}_{2}=0$ |  |
|  | 3 | 13 | 001010011 |  | $\mathrm{G}_{3}=0$ |  |
| SKMBZ | 0 | 01 | 000010001 |  | $\operatorname{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | 0001 0001 |  | $\operatorname{RAM}(\mathrm{B})_{1}=0$ |  |
|  | 2 | 03 | 000010011 |  | $\operatorname{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | 0001/0011] |  | $\operatorname{RAM}(\mathrm{B})_{3}=0$ |  |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | 0011\|0011 | $G \rightarrow A$ | None | Input G Ports to A |
|  |  | 2A | 10010/1010 |  |  |  |
| INL |  | 33 | 000110011 | $\mathrm{L}_{7: 4} \rightarrow \mathrm{RAM}(\mathrm{B})$ | None | Input L Ports to RAM, A |
|  |  | 2 E | 0010/1110 | $\mathrm{L}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| OMG |  | 33 | 001110011 | $\mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{G}$ | None | Output RAM to G Ports |
|  |  | 3A | 0011\|1010 |  |  |  |
| XAS |  | 4F | $0100 \mid 1111$ | A ${ }_{\text {SIO, }} \rightarrow$ SKL | None | Excnange A with SIO |

Note 1: The JP instruction allows a jump, while in subroutine pages 2 or 3 , to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 2: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.

## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP413C programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register.) If SIO is selected as a shift register, an XAS instruction must be performed once every four instruction cycle times to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower eight bits of the ROM address register PC with the contents of ROM addressed by the 9 -bit word, $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{8}$ is not affected by this instruction.
Note: JID uses two instruction cycles if executed, one if skipped.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 9 -bit word $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}$. LQID can be used for table look-up or code conversion such as BCD to 7 -segment. The LQID instruction "pushes" the stack (PC +1 $\rightarrow$ SA $\rightarrow \mathrm{SB}$ ) and replaces the least significant eight bits of the PC as follows: $A \rightarrow \mathrm{PC}_{7: 4}$, $R A M(B) \rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the Q latches. Next, the stack is "popped" (SB $\rightarrow$ SA $\rightarrow$ PC ), restoring the saved value of the PC to continue sequential program execution. Since LQID pushes SA $\rightarrow$ SB , the previous contents of SB are lost.
Note: LQID uses two instruction cycles if executed, one if skipped.

## INSTRUCTION SET NOTES

a. The first word of a COP413C program (ROM address 0) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths take the same number of cycle times whether instructions are skipped or executed (except JID and LQID).
c. The ROM is organized into eight pages of 64 words each. The program counter is a 9 -bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: A JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word in page 3 or 7 will access data in the next group of four pages.

## COPS Programming Manual

For detailed information on writing. COPS programs, the COPS Programming Manual 424410284-001 provides an indepth discussion of the COPS architecture, instruction set and general techniques of COPS programming. This manual is written with the programmer in mind.

## OPTION LIST-OSCILLATOR SELECTION

The oscillator option selected must be sent in with the EPROM of ROM Code for masking into the COP413C. Select the appropriate option, make a photocopy of the table and send it with the EPROM.

## COP413C/COP313C

Option 1: Oscillator selection
$=0$ Ceramic Resonator input frequency divided by 8. CKO is oscillator output.
$=1$ Single pin RC controlled oscillator divided by 4. CKO is no connection.
Note: The following option information is to be sent to Na tional along with the EPROM.
Option 1: Value = $\qquad$ is Oscillator Selected.

## COP414L/COP314L Single-Chip N-Channel Microcontrollers

## General Description

The COP414L Single-Chip N-Channel Microcontrollers are members of the COPSTM family, fabricated using N-channel, silicon gate MOS technology. This Controller Oriented Processor is a complete microcomputer containing all system timing, internal logic, ROM, RAM and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture and I/O scheme designed to facilitate keyboard input, display output and BCD data manipulation. The COP414L is an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized Controller Oriented Processor at a low end-product cost.
The COP314L is an exact functional equivalent but extended temperature version of COP414L.
The COP414L can be emulated by the COP404C. The COP401L should be used for exact emulation.

Features
Late waferfab programming of ROM and I/O for fast delivery of units

- Low cost
- Powerful instruction set
- $512 \times 8$ ROM, $32 \times 4$ RAM
- 15 I/O lines
- Two-level subroutine stack
- $16 \mu \mathrm{~s}$ instruction time

■ Single supply operation (4.5V-6.3V)

- Low current drain ( 6 mA max)
- Internal binary counter register with MICROWIRETM serial I/O capability
- General purpose and TRI-STATE® outputs
m LSTTL/CMOS compatible in and out
- Software/hardware compatible with other members of COP400 family
- Extended temperature range device
- COP314L ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )

■ Wider supply range ( $4.5 \mathrm{~V}-9.5 \mathrm{~V}$ ) optionally available

## Block Diagram



COP414L

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for avallability and specifications.

Voltage at Any Pin Relative to GND
Ambient Operating Temperature
Ambient Storage Temperature

## -0.5 V to +10 V

$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ $300^{\circ} \mathrm{C}$

Power Dissipation COP414L
0.65 W at $25^{\circ} \mathrm{C}$ 0.3 W at $70^{\circ} \mathrm{C}$

Total Source Current Total Sink Current 120 mA Total Sink Current 100 mA Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 1) | 4.5 | 6.3 | V |
| Optional Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) |  | 4.5 | 9.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.5 | V |
| Operating Supply Current | All Inputs and Outputs Open |  | 6 | mA |
| ```Input Voltage Levels CKI Input Levels Ceramic Resonator Input ( \(\div 8\) ) Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low (VIL) Schmitt Trigger Input ( \(\div 4\) ) Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low (VIL) RESET Input Levels Logic High Logic Low SO Input Level (Test Mode) All Other Inputs Logic High Logic High Logic Low Logic High Logic Low``` | $\begin{aligned} & V_{C C}=M a x \\ & V_{C C}=5 V \pm 5 \% \end{aligned}$ <br> (Schmitt Trigger Input) <br> (Note 2) $V_{C C}=\operatorname{Max}$ <br> With TTL Trip Level Options <br> Selected, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ <br> With High Trip Level Options <br> Selected | $\begin{gathered} 3.0 \\ 2.0 \\ -0.3 \\ \\ 0.7 \mathrm{~V}_{\mathrm{cc}} \\ -0.3 \\ 0.7 \mathrm{~V}_{\mathrm{cc}} \\ -0.3 \\ 2.0 \\ \\ 3.0 \\ 2.0 \\ -0.3 \\ 3.6 \\ -0.3 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 0.6 \\ & 0.6 \\ & 2.5 \\ & \\ & 0.8 \\ & 1.2 \end{aligned}$ | V V $V$ $\mathrm{V}$ V $v$ V $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| Input Capacitance |  |  | 7 | pF |
| Hi-Z Input Leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Output Voltage Levels LSTTL Operation Logic High $\left(\mathrm{V}_{\mathrm{OH}}\right)$ Logic Low (VOL) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{l}_{\mathrm{OH}}=-25 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OL}}=0.36 \mathrm{~mA} \\ & \hline \end{aligned}$ | 2.7 | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| CMOS Operation Logic High Logic Low | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=+10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}-1$ | 0.2 | $\begin{aligned} & V \\ & V \end{aligned}$ |

Note 1: $V_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 2: SO output " 0 " level must be less than 0.8 V for normal operation.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted（Continued）

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Output Current Levels <br> Output Sink Current <br> SO and SK Ouputs（IOL） <br> $L_{0}-L_{7}$ Outputs，$G_{0}-G_{3}$ and <br> LSTTL $\mathrm{D}_{0}-\mathrm{D}_{3}$ Outputs（IOL） <br> CKI（Single－pin RC Oscillator） CKO <br> Output Source Current Standard Configuration， All Outputs（IOH） <br> Push－Pull Configuration SO and SK Outputs（lOH） | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=6.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=6.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5, \mathrm{~V}_{\mathrm{IH}}=3.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \\ & \\ & \mathrm{~V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=6.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=4.75 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=6.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1.8 \\ 1.2 \\ 0.9 \\ 0.4 \\ 0.4 \\ 0.4 \\ 2 \\ 0.2 \\ \\ -140 \\ -75 \\ -30 \\ -1.4 \\ -1.4 \\ -1.2 \\ \hline \end{gathered}$ | $\begin{aligned} & -800 \\ & -480 \\ & -250 \end{aligned}$ | mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> mA |
| Input Load Source Current | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {IL }}=0 \mathrm{~V}$ | －10 | －140 | $\mu \mathrm{A}$ |
| Open Drain Output Leakage |  | －2．5 | ＋2．5 | $\mu \mathrm{A}$ |
| Total Sink Current Allowed All Outputs Combined D Port $\mathrm{L}_{7}-\mathrm{L}_{4}$ ，G Port $L_{3}-L_{0}$ Any Other Pin |  |  | $\begin{gathered} 100 \\ 100 \\ 4 \\ 4 \\ 2.0 \\ \hline \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA |
| Total Source Current Allowed All I／O Combined $\mathrm{L}_{7}-\mathrm{L}_{4}$ $\mathrm{~L}_{3}-\mathrm{L}_{0}$ Each L Pin Any Other Pin |  |  | $\begin{gathered} 120 \\ 60 \\ 60 \\ 25 \\ 1.5 \\ \hline \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA |

## COP314L

## Absolute Maximum Ratings

| Voltage at Any Pin Relative to GND | -0.5 V to +10 V |
| :--- | ---: |
| Ambient Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Ambient Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature |  |
| (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

Power Dissipation COP314L
0.65 W at $25^{\circ} \mathrm{C}$ 0.20 W at $85^{\circ} \mathrm{C}$

Total Source Current 120 mA

Total Sink Current 100 mA
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics

COP314L: $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 1) | 4.5 | 5.5 | V |
| Optional Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) |  | 4.5 | 7.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.5 | V |
| Operating Supply Current | All Inputs and Outputs Open |  | 8 | mA |
| Input Voltage Levels <br> Ceramic Resonator Input ( $\div 8$ ) <br> Crystal Input <br> Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) <br> Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) <br> Logic Low (VIL) <br> Schmitt Trigger Input ( $\div 4$ ) <br> Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) <br> Logic Low (VIL) <br> RESET Input Levels <br> Logic High <br> Logic Low <br> SO Input Level (Test Mode) <br> All Other Inputs <br> Logic High <br> Logic High <br> Logic Low <br> Logic High <br> Logic Low <br> Input Capacitance | $\begin{aligned} & V_{C C}=M a x \\ & V_{C C}=5 V \pm 5 \% \end{aligned}$ <br> (Schmitt Trigger Input) <br> (Note 2) $V_{C C}=\operatorname{Max}$ <br> With TTL Trip Level Options Selected, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ With High Trip Level Options Selected | $\begin{gathered} 3.0 \\ 2.2 \\ -0.3 \\ \\ 0.7 V_{C C} \\ -0.3 \\ \\ 0.7 V_{C C} \\ -0.3 \\ 2.2 \\ \\ 3.0 \\ 2.2 \\ -0.3 \\ 3.6 \\ -0.3 \end{gathered}$ | $\begin{gathered} 0.3 \\ 0.4 \\ 0.4 \\ 2.5 \\ \\ 0.6 \\ 1.2 \\ 7 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{pF} \end{aligned}$ |
| Hi-Z Input Leakage |  | -2 | +2 | $\mu \mathrm{A}$ |
| Output Voltage Levels LSTTL Operation Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) Logic Low ( $\mathrm{V}_{\mathrm{OL}}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=0.36 \mathrm{~mA} \end{aligned}$ | 2.7 | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| CMOS Operation Logic High Logic Low | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=+10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}-1$ | 0.2 | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |

Note 1: $\mathrm{V}_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 2: SO output " 0 " level must be less than 0.6 V for normal operation.

DC Electrical Characteristics (Continued)
COP314L: $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Output Current Levels <br> Output Sink Current <br> SO and SK Outputs(lou) <br> $L_{0}-L_{7}$ Outputs, $G_{0}-G_{3}$ and <br> LSTTL, $D_{0}-D_{3}$ Outputs (loL) <br> CKI (Single-pin RC Oscillator) CKO <br> Output Source Current Standard Configuration, All Outputs ( ${ }^{(\mathrm{OH} \text { ) }}$ <br> Push-Pull Configuration SO and SK Outputs ( $\mathrm{IOH}_{\mathrm{OH}}$ ) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=3.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \\ & \\ & \mathrm{~V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.75 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1.4 \\ 1.0 \\ 0.8 \\ 0.4 \\ 0.4 \\ 0.4 \\ 1.5 \\ 0.2 \\ \\ -100 \\ -55 \\ -28 \\ -0.85 \\ -1.1 \\ -1.2 \end{gathered}$ | $\begin{aligned} & -900 \\ & -600 \\ & -350 \end{aligned}$ | mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> mA |
| Input Load Source Current | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {IL }}=0 \mathrm{~V}$ | -10 | -200 | $\mu \mathrm{A}$ |
| Open Drain Output Leakage |  | -5 | +5 | $\mu \mathrm{A}$ |
| Total Sink Current Allowed <br> All Outputs Combined <br> D Port <br> $L_{7}-L_{4}$, G Port <br> $L_{3}-L_{0}$ <br> Any Other Pins |  |  | $\begin{gathered} 100 \\ 100 \\ 4 \\ 4 \\ 1.5 \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA |
| Total Source Current Allowed All I/O Combined $\mathrm{L}_{7}-\mathrm{L}_{4}$ $L_{3}-L_{0}$ Each LPin Any Other Pins |  |  | $\begin{gathered} 120 \\ 60 \\ 60 \\ 25 \\ 1.5 \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA |

## AC Electrical Characteristics

COP414L: $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 9.5 \mathrm{~V}$ unless otherwise noted
COP314L: $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted
COP214L: $-40^{\circ} \mathrm{C} \leq T_{\mathrm{A}} \leq+110^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time - $\mathrm{t}_{\mathrm{C}}$ CKI |  | 16 | 40 | $\mu \mathrm{s}$ |
| Input Frequency - $f_{l}$ | $\begin{aligned} & \div 8 \text { Mode } \\ & \div 4 \text { Mode } \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.1 \end{aligned}$ | $\begin{gathered} 0.5 \\ 0.25 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| Duty Cycle |  | 30 | 60 | \% |
| Rise Time | $\mathrm{f}_{1}=0.5 \mathrm{MHz}$ |  | 500 | ns |
| Fall Time |  |  | 200 | ns |
| CKI Using RC ( $\div 4)$ | $\begin{aligned} & R=56 \mathrm{k} \Omega \pm 5 \% \\ & C=100 \mathrm{pF} \pm 10 \% \end{aligned}$ |  |  |  |
| Instruction Cycle Time (Note 1) |  | 16 | 28 | $\mu \mathrm{s}$ |
| CKO as SYNC Input tsYnc |  | $400$ |  | ns |
| Inputs |  |  |  |  |
| $G_{3}-G_{0, ~} L_{7}-L_{0}$ |  |  |  |  |
| $\mathrm{t}_{\text {SETUP }}$ |  | 8.0 |  | $\mu \mathrm{s}$ |
| thold |  | 1.3 |  | $\mu \mathrm{S}$ |
| SI |  |  |  |  |
| ${ }^{\text {t }}$ SETUP |  | 2.0 |  | $\mu \mathrm{s}$ |
| $t_{\text {HOLD }}$ |  | 1.0 |  | $\mu \mathrm{S}$ |
| Output Propagation Delay | Test Condition: $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}$ |  |  |  |
| SO, SK Outputs $t_{\text {pd1 }}, t_{\text {pd0 }}$ |  |  | 4.0 | $\mu \mathrm{S}$ |
| All Other Outputs $t_{\text {pd1 }}, t_{p d 0}$ |  |  | 5.6 | $\mu \mathrm{S}$ |

Note 1: Variation due to the device included.

## Connection Diagram

## Dual-In-Line Package



FIGURE 2

## Pin Descriptions

| PIn |  |  |  |
| :--- | :--- | :--- | :--- |
| $L_{7}-L_{0}$ | 8 bidirectional I/O ports with TRI-STATE | Pin | Description |
| $G_{3}-G_{0}$ | 4 bidirectional I/O ports | CKI | System oscillator input |
| SI | Serial input (or counter input) | CKO | System oscillator output |
| SO | Serial output (or general purpose output) | $\overline{\text { RESET }}$ | System reset input |
| SK | Logic-controlled clock (or general purpose output) | VCC | Power supply |
|  |  | GND | Ground |

## Timing Diagrams



FIGURE 3. Input/Output Timing Diagrams (Ceramic Resonator Divide-by-8 Mode)


TL/DD/8814-4
FIGURE 3a. Synchronization Timing

## Functional Description

A block diagram of the COP414L is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic "1" (greater than 2 V ). When a bit is reset, it is a logic " 0 " (less than 0.8 V ).
All functional references to the COP414L also apply to the COP314L, and COP214L.

## PROGRAM MEMORY

Program Memory consists of a 512-byte ROM. As can be seen by an examination of the COP414L instruction set, these words may be program instructions, program data or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words each.
ROM addressing is accomplished by a 9-bit PC register. Its binary value selects one of the 5128 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 9 -bit binary count value. Two levels of subroutine nesting are implemented by the 9-bit subroutine save registers, SA and SB, providing a last-in, first-out (LIFO) hardware subroutine stack.
ROM instruction words are fetched, decoded and executed by the Instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of a 128 -bit RAM, organized as 4 data registers of 84 -bit digits. RAM addressing is implemented by a 6 -bit B register whose upper 2 bits ( Br ) select 1 of 4 data registers and lower 3 bits of the 4-bit Bd select 1 of 84 -bit digits in the selected data register. While the 4 -bit contents of the selected RAM digit (M) is usually loaded into or from, or exchanged with, the A register (accumulator), it
may also be loaded into the $Q$ latches or loaded from the $L$ ports. RAM addressing may also be performed directly by the XAD 3,15 instruction.
The most significant bit of Bd is not used to select a RAM digit. Hence each physical digit of RAM may be selected by two different values of Bd as shown in Figure 4 below. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 and 15, but NOT between 7 and 8 (see Table III).


TL/DD/8814-5
FIGURE 4. RAM Digit Address to Physical RAM Digit Mapping

## Functional Description (Continued)

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the $B$ register, to load 4 bits of the 8 -bit $Q$ latch data, to input 4 bits of the 8 -bit L I/O port data and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions of the COP414L, storing its results in A. It also outputs a carry bit to the 1-bit C register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below.)
The $G$ register contents are outputs to 4 general-purpose bidirectional I/O ports.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are output to the L !/O ports when the L drivers are enabled under program control. (See LEl instruction.)
The 8 L drivers, when enabled, output the contents of latched $Q$ data to the $L$ I/O ports. Also, the contents of $L$ may be read directly into $A$ and $M$.
The SIO register functions as a 4-bit serial-in serial-out shift register or as a binary counter depending on the contents of the EN register. (See EN register description, below.) Its contents can be exchanged with $A$, allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift registers.
The XAS instruction copies C into the SKL Latch. In the counter mode, SK is the output of SKL in the shift register mode, SK outputs SKL ANDed with internal instruction cycle clock.
The EN register is an internal 4-bit register loaded under program control by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register ( $E N_{3}-E N_{0}$ ).

1. The least significant bit of the enable register, $\mathrm{EN}_{0}$, selects the SIO register as either a 4-bit shift register or a 4-bit binary counter. With $\mathrm{EN}_{0}$ set, SIO is an asynchronous binary counter, decrementing its value by one upon
each low-going pulse ("1" to "0") occuring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of $E N_{3}$. With $E N_{0}$ reset, SIO is a serial shift register shifting left each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock.
2. $\mathrm{EN}_{1}$ is not used. It has no effect on COP414L operation.
3. With $\mathrm{EN}_{2}$ set, the L drivers are enabled to output the data in $Q$ to the L I/O ports. Resetting $\mathrm{EN}_{2}$ disables the L drivers, placing the LI/O ports in a high-impedance input state.
4. $\mathrm{EN}_{3}$, in conjunction with $\mathrm{EN}_{0}$, affects the SO output. With $E N_{0}$ set (binary counter option selected) SO will output the value loaded into $E N_{3}$. With $\mathrm{EN}_{0}$ reset (serial shift register option selected), setting $E N_{3}$ enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting $\mathrm{EN}_{3}$ with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ". Table I provides a summary of the modes associated with $E N_{3}$ and $E N_{0}$.

## INITIALIZATION

The Reset Logic will initialize (clear) the device upon powerup if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. If the power supply rise time is greater than 1 ms , the user must provide an external RC network and diode to the RESET pin as shown below (Figure 5). The RESET pin is configured as a Schmitt trigger input. If not used it should be connected to $V_{C C}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least three instruction cycle times.


RC $\geq 5 \times$ Power Supply Rise Time TL/DD/8814-6
FIGURE 5. Power-Up Clear Circult

TABLE I. Enable Register Modes-Blts EN ${ }_{3}$ and $\mathrm{EN}_{0}$

| $\mathrm{EN}_{3}$ | $E N_{0}$ | SIO | SI | So | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If } S K L=1, S K=\text { Clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 0 | Shift Register | Input to Shift Register | Serial Out | $\begin{aligned} & \text { If } S K L=1, S K=\text { Clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Binary Counter | Input to Binary Counter | 0 | If $\mathrm{SKL}=1, \mathrm{SK}=1$ |
| 1 | 1 | Binary Counter | Input to Binary Counter | 1 | $\begin{aligned} & \text { If } \mathrm{SKL}=0, S K=0 \\ & \text { If } \mathrm{SKL}=1, S K=1 \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |

## Functional Description (Continued)

Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA.


Ceramic Resonator Oscillator

| Resonator <br> Value | Components Values |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | R1 ( $\Omega$ ) | R2 $(\Omega)$ | $\mathbf{C 1}(\mathbf{p F})$ | $\mathbf{C 2}(\mathbf{p F})$ |
| 455 kHz | 4.7 k | 1 M | 220 | 220 |

RC Controlled Oscillator

| $\mathbf{R ( k} \Omega)$ | $\mathbf{C}(\mathbf{p F})$ | Instruction <br> Cycle Time <br> in $\mu \mathbf{s}$ |
| :---: | :---: | :---: |
| 51 | 100 | $19 \pm 15 \%$ |
| 82 | 56 | $19 \pm 13 \%$ |

Note: $200 \mathrm{k} \Omega \geq R \geq 25 \mathrm{k} \Omega .360 \mathrm{pF} \geq \mathrm{C} \geq 50 \mathrm{pF}$. Does not include tolerances.

# FIGURE 6. COP414L Oscillator 

## OSCILLATOR

There are four basic clock oscillator configurations available as shown by Figure 6.
a. Resonator Controlled Oscillator. CKI and CKO are connected to an external ceramic resonator. The instruction cycle frequency equals the resonator frequency divided by 8 .
b. External Oscillator. CKI is an external clock input signal. The external frequency is divided by 4 to give the instruction frequency time. CKO is no connection.
c. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is no connection.

## CKO PIN OPTIONS

In a resonator controlled oscillator system, CKO is used as an output to the resonator network. CKO is no connection for External or RC controlled oscillator.

## I/O OPTIONS

COP414L inputs and outputs have the following optional configurations, illustrated in Figure 7:
a. Standard-an enhancement-mode device to ground in conjunction with a depletion-mode device to $\mathrm{V}_{\mathrm{CC}}$, compatible with LSTTL and CMOS input requirements. Available on SO, SK and all D and G outputs.
b. Open-Drain-an enhancement-mode device to ground only, allowing external pull-up as required by the user's application. Available on SO, SK and all D and G outputs.
c. Push-Pull-an enhancement-mode device to ground in conjunction with a depletion-mode device paralleled by an enhancement-mode device to $\mathrm{V}_{\mathrm{CC}}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads. Available on SO and SK outputs only.
d. Standard L-same as a., but may be disabled. Available on L outputs only.
e. Open Drain L-same as b., but may be disabled. Available on $L$ outputs only.
f. An on-chip depletion load device to $V_{C C}$.
g. A Hi-Z input which must be driven to a " 1 " or " 0 " by external components.

The above input and output configurations share common enhancement-mode and depletion-mode devices. Specifically, all configurations use one or more of six devices (numbered 1-6, respectively). Minimum and maximum current (lout and $\mathrm{V}_{\text {OUT }}$ ) curves are given in Figure 8 for each of these devices to allow the designer to effectively use these I/O configurations in designing a COP414L system. The SO, SK outputs can be configured as shown in a., b., or c. The G outputs can be configured as shown in a. or b. Note that when inputting data to the G ports, the G outputs should be set to " 1 ". The $L$ outputs can be configured as in d., or e .

An important point to remember if using configuration d. with the $L$ drivers is that even when the $L$ drivers are disabled, the depletion load device will source a small amount of current. (See Figure 8, device 2.) However, when the L port is used as input, the disabled depletion device CAN NOT be relied on to source sufficient current to pull an input to a logic " 1 ".

Functional Description (Continued)
a. Standard Output
b. Open-Drain Output
c. Push-Pull Output




TL/DD/8814-8
d. Standard L Output

TL/DD/8814-9

TL/DD/8814-10
e. Open-Drain L Output disable


TL/DD/8814-12
g. HI-Z Input


TL/DD/8814-14

## Typical Performance Curves



FIGURE 8a. COP414 I/O DC Current Characteristics

## Typical Performance Curves (Continued)





FIGURE 8b. COP314L Input/Output Characteristics

## COP414L Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table III provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP414L instruction set.

TABLE II. COP414L Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B |
|  | Register |
| PC | 9-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 9-bit Subroutine Save Register A |
| SB | 9-bit Subroutine Save Register B |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |


| Symbol | Definition |
| :--- | :--- |
| INSTRUCTION OPERAND SYMBOLS |  |

TABLE III. COP414L Instruction Set

| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 0011 0000 | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 0011 00011 | $A+R A M(B) \rightarrow A$ | None | Add RAM to A |
| AISC | y | $5-$ | 0101\| y | $A+y \rightarrow A$ | Carry | Add Immediate, Skip on Carry ( $y \neq 0$ ) |
| CLRA |  | 00 | 1000010000 | $0 \rightarrow \mathrm{~A}$ | None | Clear A |
| COMP |  | 40 | 010010000 | $\overline{\mathrm{A}} \rightarrow \mathrm{A}$ | None | One's complement of $A$ to $A$ |
| NOP |  | 44 | 0100\|0100 | None | None | No Operation |
| RC |  | 32 | 0011 0010 | " 0 " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | -0010\|0010 | "1" $\rightarrow$ C | None | Set C |
| XOR |  | 02 | 1000010010 | $A \oplus R A M(B) \rightarrow A$ | None | Exclusive-OR RAM with A |


| COP414L Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TABLE III. COP414L Instruction Set (Continued) |  |  |  |  |  |  |
| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | \|1111|1111 | $\begin{aligned} & \mathrm{ROM}_{\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right)} \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 2) |
| JMP | a | $6-$ $-$ | $\begin{gathered} 0110\|000\| a_{8} \\ \mathrm{a}_{7}: 0 \\ \hline \end{gathered}$ | $a \rightarrow P C$ | None | Jump |
| JP | a |  |  | $\begin{aligned} & a \rightarrow P C_{6: 0} \\ & a \rightarrow P C_{5: 0} \end{aligned}$ | None | Jump within Page (Note 3) |
| JSRP | a | -- | \|10| $\mathrm{a}_{5: 0}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & 010 \rightarrow \mathrm{PC}_{8: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 4) |
| JSR | a | $6-$ | $\begin{array}{\|c\|c\|c\|c\|c\|c\|} \hline 0110\|100\| a_{8} \mid \\ \hline a_{7} \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | 10100\|1000 | SB $\rightarrow$ SA $\rightarrow$ PC | None | Return from Subroutine |
| RETSK |  | 49 | 10100\|1001| | $\mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | 33 30 | 0011 0011 <br> 0011 1100 | $\begin{aligned} & A \rightarrow Q_{7: 4} \\ & R A M(B) \end{aligned}$ | None | Copy A, RAM to Q |
| LD | r | -5 | 00\|r|0101 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A, Exclusive-OR Br with r |
| LQID |  | BF | [1011 1111 \| | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow Q \\ & \mathrm{SA} \rightarrow \mathrm{SB} \end{aligned}$ | None | Load Q Indirect (Note 2) |
| RMB | 0 1 2 3 | $\begin{aligned} & 4 C \\ & 45 \\ & 42 \\ & 43 \end{aligned}$ | 0100 1100 <br> 0100 0101 <br> 0100 0010 <br> 0100 0011 | $\begin{aligned} & 0 \rightarrow R A M(B)_{0} \\ & 0 \rightarrow R A M(B)_{1} \\ & 0 \rightarrow R A M(B)_{2} \\ & 0 \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Reset RAM Bit |
| SMB | 0 1 2 3 | $\begin{aligned} & 4 D \\ & 47 \\ & 46 \\ & 4 B \end{aligned}$ | 0100 1101 <br> 0100 0111 <br> 0100 0110 <br> 0100 1011 | $\begin{aligned} 1 & \rightarrow \operatorname{RAM}(B)_{0} \\ 1 & \rightarrow R A M(B)_{1} \\ 1 & \rightarrow R A M(B)_{2} \\ 1 & \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Set RAM Bit |
| STII | $y$ | 7- | 0111 ${ }^{\text {d }}$ | $\begin{aligned} & y \rightarrow \operatorname{RAM}(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| X | $r$ | -6 | (00\|r|0110| | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with A, Exclusive-OR Br with $r$ |
| XAD | 3,15 | $23$ | $\begin{array}{\|l\|l\|l\|} \hline 0010 & 0011 \\ \hline 1011 & 1111 \\ \hline \end{array}$ | $\operatorname{RAM}(3,15) \longleftrightarrow A$ | None | Exchange A with RAM $(3,15)$ |
| XDS | r | -7 | 100\|r|0111 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \longrightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 | Exchange RAM with A and Decrement Bd, Exclusive-OR Br with r |
| XIS | r | -4 | 100\|r10100 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \longrightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | Bd increments past 15 | Exchange RAM with $A$ and increment Bd Exclusive-OR Br with r |

## COP414L Instruction Set (Continued)

TABLE III. COP414L Instruction Set (Continued)

| Mnemonic | Operand | Hex <br> Code | Machine <br> Language Code <br> (Binary) | Data Flow | Skip Conditions |
| :--- | :--- | :--- | :--- | :--- | :--- | Description

## REGISTER REFERENCE INSTRUCTIONS

| CAB |  | 50 | 0101]0000] | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CBA |  | 4E | 0100\|1110 | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r,d | - - | $\frac{\|00\| r\|(d-1)\|}{(d=0,9: 15)}$ | $r, d \rightarrow B$ | Skip until not a LBI | Load B Immediate with r,d (Note 5) |
| LEI | y | $\begin{aligned} & 33 \\ & 6- \end{aligned}$ | $\begin{array}{\|l\|l\|} \hline 0011 \mid 0011 \\ \hline 0010 & y \\ \hline \end{array}$ | $y \rightarrow E N$ | None | Load EN Immediate (Note 6) |
| TEST INSTRUCTIONS |  |  |  |  |  |  |
| SKC |  | 20 | \|0010|0000 |  | $\mathrm{C}=$ "1" | Skip if C is True |
| SKE |  | 21 | 0010 0001 |  | $A=R A M(B)$ | Skip if A Equals RAM |
| SKGZ |  | 33 21 | $0011\|0011\|$ <br> $0010\|0001\|$ |  | $\mathrm{G}_{3: 0}=0$ | Skip if $G$ is Zero (all 4 bits) |
| SKGBZ |  | 33 | 0011\|0011 | 1st byte |  | Skip if G Bit is Zero |
|  | 0 | 01 | 0000\|0001 | 2nd byte | $\mathrm{G}_{0}=0$ |  |
|  | 1 | 11 | 0001\|0001| |  | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03 | 0000\|0011 |  | $\mathrm{G}_{2}=0$ |  |
|  | 3 | 13 | 0001\|0011 |  | $G_{3}=0$ |  |
| SKMBZ | 0 | 01 | 0000\|0001| |  | $\operatorname{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | 0001\|0001 |  | $\operatorname{RAM}(\mathrm{B})_{1}=0$ |  |
|  | 2 | 03 | 0000\|0011 |  | $\operatorname{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | 0001\|0011 |  | $\operatorname{RAM}(\mathrm{B})_{3}=0$ |  |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | 0011\|0011 | $\mathrm{G} \rightarrow \mathrm{A}$ | None | Input G Ports to A |
|  |  | 2A | 0010 |  |  |  |
| INL |  | $\begin{aligned} & 33 \\ & 2 \mathrm{E} \end{aligned}$ | 1001110011 | $\begin{aligned} & \mathrm{L}_{7: 4} \rightarrow \mathrm{RAM}(\mathrm{~B}) \\ & \mathrm{L}_{3: 0} \rightarrow \mathrm{~A} \end{aligned}$ | None | Input L Ports to RAM, A |
|  |  |  | \|0010|1110 |  |  |  |
| OBD |  | 33 | 0011\|0011| | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | 0011\|1110 |  |  |  |
| OMG |  | 33 | 20011 0011 | $\mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{G}$ | None | Output RAM to G Ports |
|  |  | 3A | \|0011|1010 |  |  |  |
| XAS |  | 4F | 0100\|1111 | A | None | Exchange A with SIO (Note 2) |

[^2]
## Option List

The COP414L mask－programmable options are assigned numbers which correspond with the COP414L pins．
The following is a list of COP414L options．The options are programmed at the same time as the ROM pattern to pro－ vide the user with the hardware flexibility to interface to vari－ ous I／O components using little or no external circuitry．
Option 1： $\mathrm{L}_{4}$ Driver
$=0$ ：Standard output
＝1：Open－drain output
Option 2：VCC Pin
＝0：Standard VCC
＝1：Optional higher voltage $\mathrm{V}_{\mathrm{CC}}$
Option 3： $\mathrm{L}_{3}$ Driver same as Option 1
Option 4：L L Driver same as Option 1
Option 5： $\mathrm{L}_{1}$ Driver same as Option 1
Option 6： $\mathrm{L}_{6}$ Driver same as Option 1
Option 7：SI Input
$=0$ ：load device to $V_{C C}$
$=1$ ：Hi－Z Output
Option 8：SO Driver
$=0$ ：Standard output
＝1：Open－drain output
＝2．Push－pull output
Option 9：SK Driver same as Option 8
Option 10：
$=0$ ：Ground Pin－no options available
Option 11： $\mathrm{G}_{0}$ I／O Port
＝0：Standard output
＝1：Open－drain output
Option 12： $\mathrm{G}_{1}$ I／O Port same as Option 11
Option 13： $\mathrm{G}_{2}$ I／O Port same as Option 11
Option 14： $\mathrm{G}_{3}$ I／O Port same as Option 11
Option 15：CKO Output
$=0$ ：Clock output to ceramic resonator／crystal
＝1：No connection
Option 16：CKI Input
$=0$ ：Ocillator input divided by $8(500 \mathrm{kHz}$ max）
$=1$ ：Single pin RC controlled oscillator divided by 4
＝2：External Schmitt trigger level clock divided by 4
Option 17：$\overline{\text { RESET Input }}$
$=0$ ：Load device to $\mathrm{V}_{\mathrm{CC}}$
＝1：Hi－Z Input
Option 18：L7 Driver
same as Option 1

Option 19：$L_{6}$ Driver same as Option 1
Option 20：L6 Driver same as Option 1
Option 21：L Input Levels
$=0$ ：Standard TTL input levels（＂ 0 ＂＝0．8V，＂ 1 ＂＝ 2.0 V ）
＝1：Higher voltage input levels（＂ 0 ＂＝1．2V，＂ 1 ＂＝ 3.6 V ）

Option 22：G Input Levels same as Option 21
Option 23：SI Input Levels same as Option 21

## TEST MODE（NON－STANDARD OPERATION）

The SO output has been configured to provide for standard test procedures for the custom－programmed COP414L． With SO forced to logic＂ 1 ＂，two test modes are provided， depending upon the value of St ：
a．RAM and Internal Logic Test Mode $(\mathrm{SI}=1)$
b．ROM Test Mode（ $\mathrm{SI}=0$ ）
These special test modes should not be employed by the user；they are intended for manufacturing tests only．

## COP414L Option List

Please fill out the Option List and send it with the EPROM． Option Data


## COP420/COP421/COP422 and COP320/COP321/COP322 Single-Chip N-Channel Microcontrollers

## General Description

The COP420, COP421, COP422, COP320, COP321 and COP322 Single-Chip N-Channel Microcontrollers are members of the COPSTM family, fabricated using N-channel, silicon gate MOS technology. They are complete microcomputers containing all system timing, internal logic, ROM, RAM and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture and I/O scheme designed to facilitate keyboard input, display output and BCD data manipulation. The COP421 is identical to the COP420, except with 19 I/O lines instead of 23; the COP422 has 15 I/O lines. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized Controller Oriented Processor at a low end-product cost.
The COP320 is the extended temperature range version of the COP420 (likewise the COP321 and COP322 are the extended temperature range versions of the COP421/ COP422). The COP320/321/322 are exact functional equivalents of the COP420/421/422.

## Features

- Low cost
- Powerful instruction set
- $1 \mathrm{k} \times 8$ ROM, $64 \times 4$ RAM
- 23 I/O lines (COP420, COP320)
- True vectored interrupt, plus restart
- Three-level subroutine stack
- $4.0 \mu \mathrm{~s}$ instruction time
- Single supply operation
- Internal time-base counter for real-time processing
- Internal binary counter register with MICROWIRETM compatible serial I/O capacity
- General purpose and TRI-STATE ${ }^{\circledR}$ outputs
- TTL/CMOS compatible in and out
- LED direct drive outputs
- MICROBUSTM compatible
- Software/hardware compatible with other members of COP400 family
■ Extended temperature range device COP320/COP321/ COP322 $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$


## Block Diagram



TL/DD/6921-1

Absolute Maximum Ratings
If Military/Aerospace speclfied devices are required, contact the National Semiconductor Sales Office/ Distributors for avaliability and specifications.

Voltage at Any Pin
Operating Temperature Range
COP420/COP421/COP422 COP320/COP321/COP322
Storage Temperature Range Total Sink Current
Total Source Current
-0.3 V to +7 V
$0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 75 mA 95 mA

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operation Voltage |  | 4.5 | 6.3 | V |
| Power Supply Ripple | Peak to Peak (Note 3) |  | 0.4 | V |
| Supply Current | Outputs Open |  | 38 | mA |
| Supply Current | Outputs Open, $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{A}=25^{\circ} \mathrm{C}$ |  | 30 | mA |
| Input Voltage Levels <br> CKI Input Levels <br> Crystal Input <br> Logic High <br> Logic High <br> Logic Low <br> TTL Input <br> Logic High <br> Logic Low <br> Schmitt Trigger Inputs <br> RESET, CKI ( $\div 4)$ <br> Logic High <br> Logic Low <br> SO Input Level (Test Mode) <br> All Other Inputs <br> Logic High <br> Logic High <br> Logic Low <br> Input Levels High Trip Option Logic High Logic Low | $\begin{aligned} & V_{C C}=\operatorname{Max} . \\ & V_{C C}=5 V \pm 5 \% \\ & V_{C C}=5 V \pm 5 \% \end{aligned}$ <br> (Note 2) $\begin{aligned} & V_{C C}=\text { Max. } \\ & V_{C C}=5 V \pm 5 \% \end{aligned}$ | $\begin{gathered} 3.0 \\ 2.0 \\ -0.3 \\ \\ 2.0 \\ -0.3 \\ \\ \\ 0.7 \mathrm{~V}_{\mathrm{cc}} \\ -0.3 \\ 2.0 \\ \\ 3.0 \\ 2.0 \\ -0.3 \\ \\ 3.6 \\ -0.3 \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 0.8 \\ & 0.6 \\ & 3.0 \\ & 0.8 \\ & 1.2 \end{aligned}$ |  |
| Input Load Source Current CKO <br> All Others | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | $\begin{gathered} -4 \\ -100 \\ \hline \end{gathered}$ | $\begin{array}{r} -800 \\ -800 \\ \hline \end{array}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Input Capacitance |  |  | 7 | pF |
| Hi-Z Input Leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Output Voltage Levels Standard Outputs TTL Operation Logic High Logic Low | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA} \end{aligned}$ | $\begin{gathered} 2.4 \\ -0.3 \\ \hline \end{gathered}$ | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| CMOS Operation (Note 1) Logic High Logic Low | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=+10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}-1$ | 0.2 | $\begin{aligned} & V \\ & v \end{aligned}$ |

Note 1: TRI-STATE and LED configurations are excluded.
Note 2: SO output " 0 " level must be less than 0.8 V for normal operation.

## COP420/COP421/COP422

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}$ unless otherwise noted (Continued)

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Output Current Levels <br> LED Direct Drive Output Logic High CKI Sink Current (R/C Option) CKO (RAM Supply Current) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IN}}=3.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{R}}=3.3 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 2.5 \\ 2 \end{gathered}$ | 14 $3$ | mA <br> mA <br> mA |
| TRI-STATE or Open Drain Leakage Current | $V_{C C}=5 \mathrm{~V}$ | -2.5 | +2.5 | $\mu \mathrm{A}$ |
| Output Current Levels Output Sink Current (lou) Output Source Current ( $\mathrm{IOH}_{\text {) }}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | +1.6 |  | mA |
| Standard Configuration All Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=6.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} -200 \\ -100 \\ \hline \end{array}$ | $\begin{array}{r} -900 \\ -500 \\ \hline \end{array}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| Push-Pull Configuration SO, SK Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=6.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -1.0 \\ & -0.4 \\ & \hline \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| TRI-STATE Configuration $\mathrm{L}_{0}-\mathrm{L}_{7}$ Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=6.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} -0.8 \\ -0.9 \\ \hline \end{array}$ |  | $\begin{aligned} & m A \\ & m A \end{aligned}$ |
| LED Configuration $\mathrm{L}_{0}-\mathrm{L}_{7}$ Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=6.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -1.0 \\ & -0.5 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Allowable Sink Current <br> Per Pin (L, D, G) <br> Per Pin (All Others) <br> Per Port (L) <br> Per Port (D, G) |  |  | $\begin{gathered} 10 \\ 2 \\ 16 \\ 10 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Allowable Source Current <br> Per Pin (L) <br> Per Pin (All Others) |  |  | $\begin{aligned} & -15 \\ & -1.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

## COP320/COP321/COP322

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operation Voltage |  | 4.5 | 5.5 | V |
| Power Supply Ripple | Peak to Peak (Note 3) |  | 0.4 | V |
| Supply Current | $\mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}$, Outputs Open |  | 40 | mA |
| Input Voltage Levels <br> CKI Input Levels Crystal Input Logic High Logic Low <br> TTL Input Logic High Logic Low <br> Schmitt Trigger Inputs RESET, CKI ( $\div 4$ ) Logic High Logic Low <br> SO Input Level (Test Mode) <br> All Other Inputs <br> Logic High <br> Logic High <br> Logic Low <br> Input Levels High Trip Option Logic High <br> Logic Low | $V_{C C}=5 V \pm 5 \%$ <br> (Note 2) $\begin{aligned} & V_{C C}=M a x . \\ & V_{C C}=5 \mathrm{~V} \pm 5 \% \end{aligned}$ | $\begin{gathered} 2.2 \\ -0.3 \\ \\ 2.2 \\ -0.3 \\ \\ \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \\ 2.0 \\ \\ 3.0 \\ 2.2 \\ -0.3 \\ \\ 3.6 \\ -0.3 \\ \hline \end{gathered}$ | 0.3 <br> 0.6 <br> 0.4 <br> 3.0 <br> 0.6 <br> 1.2 | $\begin{aligned} & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & \\ & v \\ & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Input Load Source Current CKO <br> All Others | $V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | $\begin{gathered} -4 \\ -100 \end{gathered}$ | $\begin{aligned} & -800 \\ & -800 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Input Capacitance |  |  | 7 | pF |
| Hi-Z Input Leakage |  | -2 | +2 | $\mu \mathrm{A}$ |
| Output Voltage Levels Standard Outputs TTL Operation Logic High Logic Low CMOS Operation (Note 1) Logic High Logic Low | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-75 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=+10 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 2.4 \\ -0.3 \\ \mathrm{~V}_{\mathrm{cc}-}-1 \\ -0.3 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \\ & V \end{aligned}$ |
| Output Current Levels <br> LED Direct Drive Output Logic High CKI Sink Current (R/C Option) CKO (RAM Supply Current) | $\begin{aligned} & V_{C C}=5 \mathrm{~V}(\text { Note } 4) \\ & V_{O H}=2.0 \mathrm{~V} \\ & V_{I N}=3.5 \mathrm{~V} \\ & V_{\mathrm{R}}=3.3 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1.0 \\ 2 \end{gathered}$ | 12 <br> 4 | mA <br> mA <br> mA |
| TRI-STATE or Open Drain Leakage Current |  | -5 | +5 | $\mu \mathrm{A}$ |
| Allowable Sink Current <br> Per Pin (L, D, G) <br> Per Pin (All Others) <br> Per Port (L) <br> Per Port (D, G) |  |  | $\begin{gathered} 10 \\ 2 \\ 16 \\ 10 \\ \hline \end{gathered}$ | mA <br> mA <br> mA <br> mA |
| Allowable Source Current Per Pin (L) <br> Per Pin (All Others) |  |  | $\begin{array}{r} -15 \\ -1.5 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

Note 1: TRI-STATE and LED configurations are excluded.
Note 2: SO output " 0 " level must be less than 0.6 V for normal operation.

## AC Electrical Characteristics

COP420/COP421/COP422 $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}$ unless otherwise noted
COP320/COP321/COP322 $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time |  | 4 | 10 | $\mu \mathrm{S}$ |
| Operating CKI Frequency | $\begin{aligned} & \div 16 \text { mode } \\ & \div 8 \text { mode } \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 0.8 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| CKI Duty Cycle (Note 1) Rise Time Fall Time | $\begin{aligned} & \text { Freq. }=4 \mathrm{MHz} \\ & \text { Freq. }=4 \mathrm{MHz} \end{aligned}$ | 40 | $\begin{aligned} & 60 \\ & 60 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & \% \\ & \text { ns } \end{aligned}$ ns |
| CKI Using RC (Figure 8c) <br> Frequency Instruction Cycle Time (Note 5) | $\begin{aligned} & \div 4 \text { mode } \\ & \mathrm{R}=15 \mathrm{k} \Omega \pm 5 \%, \mathrm{C}=100 \mathrm{pF} \end{aligned}$ | $\begin{gathered} 0.5 \\ 4 \end{gathered}$ | $\begin{gathered} 1.0 \\ 8 \end{gathered}$ | $\begin{gathered} \mathrm{MHz} \\ \mu \mathrm{~s} \\ \hline \end{gathered}$ |
| CKO as SYNC Input (Figure 8d) tsync | Figure 3a | 50 |  | ns |
| Inputs: <br> SI <br> ${ }^{\text {tseTUP }}$ <br> thold <br> All Other Inputs tsetup thold |  | $\begin{gathered} 0.3 \\ 250 \\ \\ 1.7 \\ 300 \end{gathered}$ |  | $\mu \mathrm{s}$ ns $\mu \mathrm{S}$ ns |
| Output Propagation Delay <br> SO and SK <br> $t_{\text {pd1 }}$ <br> $t_{\text {pdo }}$ <br> CKO <br> $t_{\text {pd1 }}$ <br> tpdo <br> All Other Outputs <br> $t_{\text {pd1 }}$ <br> $t_{\text {pdo }}$ | Test Conditions: $R_{L}=5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}$ | 300 | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \\ & 0.25 \\ & 0.25 \\ & \\ & 1.4 \\ & 1.4 \\ & \hline \end{aligned}$ | ns <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ |
| MICROBUSTM Timing <br> Read Operation (Figure 4) <br> Chip Select Stable before $\overline{\mathrm{RD}}-\mathrm{t}_{\mathrm{CSR}}$ <br> Chip Select Hold Time for $\overline{\mathrm{RD}}-\mathrm{t}_{\mathrm{RCS}}$ <br> $\overline{\text { RD }}$ Pulse Width- $t_{R R}$ <br> Data Delay from $\overline{\mathrm{RD}}-\mathrm{t}_{\mathrm{RD}}$ <br> $\overline{\mathrm{RD}}$ to Data Floating-tDF | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$, | $\begin{gathered} 65 \\ 20 \\ 400 \end{gathered}$ | $\begin{aligned} & 375 \\ & 250 \end{aligned}$ |  |
| Write Operation (Figure 5) <br> Chip Select Stable before $\overline{W R}-{ }^{t}$ CSW <br> Chip Select Hold Time for WR-twCS <br> $\overline{\text { WR Pulse Width-tww }}$ <br> Data Set-Up Time for WR-tDW <br> Data Hold Time for WR-twD <br> INTR Transition Time from $\overline{W R}$ - $t_{\text {WI }}$ |  | $\begin{gathered} 65 \\ 20 \\ 400 \\ 320 \\ 100 \end{gathered}$ | 700 |  |

Note 1: Duty cycle $=t_{W_{1}} /\left(t_{W_{1}}+t_{W_{0}}\right)$.
Note 2: See Figure 9 for additional I/O characteristics.
Note 3: Voltage change must be less than 0.5 V in a 1 ms period.
Note 4: LED direct drive must not be used. Exercise great care not to exceed maximum device power dissipation limits when sourcing similar loads at high temperature.

Note 5: Variation due to the device included.

## Connection Diagrams



Top Vlew
Order Number COP322-XXX/N or COP422-XXX/N
See NS Molded Package N20A
Order Number COP322-XXX/D or COP422-XXX/D
See NS Hermetic Package D20A

COP420, COP320 Dual-In-LIne Package


TL/DD/6921-2
Top View
Order Number COP320-XXX/N or COP420-XXX/N
See NS Molded Package N28B
Order Number COP320-XXX/D or COP320-XXX/D
See NS Hermetic Package D28C


TL/DD/6921-3
Top View
Order Number COP321-XXX/N or COP421-XXX/N
See NS Molded Package N24A
Order Number COP321-XXX/D or COP421-XXX/D
See NS Hermetic Package D24C
Order Number COP321-XXX/WM or COP421-XXX/WM
See NS Surface Mount Package M24B


TL/DD/6921-31
Order Number COP320-XXX/V or COP420-XXX/V See NS PLCC Package V28A

FIGURE 2

## Pin Descriptions

| Pin | Description | Pin | Description |
| :---: | :---: | :---: | :---: |
| $\mathrm{L}_{7}-\mathrm{L}_{0}$ | 8 bidirectional I/O ports with TRI-STATE | SK | Logic-controlled clock (or general purpose out- |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 4 bidirectional I/O ports |  | put) |
| $\mathrm{D}_{3}-\mathrm{D}_{0}$ | 4 general purpose outputs | CKI | System oscillator input |
| $\mathrm{IN}_{3}-\mathrm{IN}_{0}$ | 4 general purpose inputs (COP420/320 only) | CKO | System oscillator output (or general purpose input |
| SI | Serial input (or counter input) |  | or RAM power supply) |
| SO | Serial output (or general purpose output | RESET | System reset input |
|  |  | $v_{C C}$ | Power supply |

## Timing Diagrams




FIGURE 3A. Synchronization Timing


TL/DD/6921-7
FIGURE 3B. CKO Output Timing


TL/DD/6921-8
FIGURE 4. MICROBUS Read Operation Timing

## Timing Diagrams (Continued)



## Functional Description COP420/COP421/COP422, COP320/COP321/COP322

For ease of reading this description, only COP420 and/or COP421 are referenced; however, all such references apply equally to the COP422, COP322, COP320 and/or COP321, respectively.

A block diagram of the COP420 is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 " (greater than 2 V ). When a bit is reset, it is a logic " 0 " (less than 0.8 V ).

## PROGRAM MEMORY

Program Memory consists of a 1,024 byte ROM. As can be seen by an examination of the COP420/421 instruction set, these words may be program instructions, program data or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID and LQID instructions, ROM must often be thought of as being organized into 16 pages of 64 words each.
ROM addressing is accomplished by a 10 -bit PC register. Its binary value selects one of the 1,0248 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 10-bit binary count value. Three levels of subroutine nesting are implemented by the 10-bit subroutine save registers, SA, SB and SC, providing a last-in, first-out (LIFO) hardware subroutine stack.

ROM instruction words are fetched, decoded and executed by the Instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of 256 -bit RAM, organized as 4 data registers of 164 -bit digits. RAM addressing is implemented by a 6 -bit B register whose upper 2 bits ( Br ) select 1 of 4 data registers and lower 4 bits (Bd) select 1 of 164 -bit digits in the selected data register. While the 4-bit contents of the selected RAM digit ( $M$ ) is usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into or from the $Q$ latches or loaded from the L ports. RAM addressing may also be performed directly by the LDD and XAD instructions based upon the 6-bit contents of the operand field of these instructions. The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Br and Bd portions of the $B$ register, to load the input 4 bits of the 8 -bit Q latch data, to input 4 bits of the 8 -bit L. I/O port data and to perform data exchanges with the SIO register.

## Functional Description COP420/COP421/COP422, COP320/COP321/COP322 (Continued)

A 4-bit adder performs the arithmetic and logic functions of the COP420/421, storing its results in A. It also outputs a carry bit to the 1 -bit $\mathbf{C}$ register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below.)
Four general-purpose inputs, $\mathbb{I N}_{3}-\mathbb{I} \mathbb{N}_{0}$, are provided; $\mathbb{N}_{1}$, $\mathrm{N}_{2}$ and $\mathrm{N}_{3}$ may be selected, by a mask-programmable option, as Read Strobe, Chip Select and Write Strobe inputs, respectively, for use in MICROBUS applications.
The $\mathbf{D}$ register provides 4 general-purpose outputs and is used as the destination register for the 4-bit contents of Bd. The $\mathbf{G}$ register contents are outputs to 4 general-purpose bidirectional I/O ports. $\mathrm{G}_{0}$ may be mask-programmed as an output for MICROBUS applications.
The $\mathbf{Q}$ register is an internal, latched, 8 -bit register, used to hold data loaded to or from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are output to the L I/O ports when the $L$ drivers are enabled under program control. (See LEI instruction.) With the MICROBUS option selected, Q can also be loaded with the 8 -bit contents of the L I/O ports upon the occurrence of a write strobe from the host CPU.
The 8 L drivers, when enabled, output the contents of latched $Q$ data to the L I/O ports. Also, the contents of $L$ may be read directly into $A$ and $M$. As explained above, the MICROBUS option allows L I/O port data to be latched into the Q register. L I/O ports can be directly connected to the segments of a multiplexed LED display (using the LED Direct Drive output configuration option) with $Q$ data being outputted to the $\mathrm{Sa}-\mathrm{Sg}$ and decimal point segments of the display.
The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter depending on the contents of the EN register. (See EN register description, below.) Its contents can be exchanged with A , allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift registers. For example of additional parallel output capacity see Application \#2.
The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK outputs SKL ANDed with the clock.
The EN register is an internal 4-bit register loaded under program control by the LEl instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register ( $\mathrm{EN}_{3}-\mathrm{EN}_{0}$ ).

1. The least significant bit of the enable register, $\mathrm{EN}_{0} \mathrm{se}-$ lects the SIO register as either a 4-bit shift register or a 4 bit binary counter. With $\mathrm{EN}_{0}$ set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 " occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of $E N_{3}$. With $E N_{0}$ reset, $S I O$ is a serial shift register shifting let each instruction cycle time. The data present at DI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock.
2. With the $E N_{1}$ set the $\mathbb{N}_{1}$ input is enabled as an interrupt input. Immediately following an interrupt, $\mathrm{EN}_{1}$ is reset to disable further interrupts.
3. With $E N_{2}$ set, the $L$ drivers are enabled to output the data in $Q$ to the L I/O ports. Resetting $\mathrm{EN}_{2}$ disables the L drivers, placing the LI/O ports in a high impedance input state.
4. $\mathrm{EN}_{3}$, in conjunction with $\mathrm{EN}_{0}$, affects the SO output. With $\mathrm{EN}_{0}$ set (binary counter option selected) SO will output the value loaded into $E N_{3}$. With $E N_{0}$ reset (serial shift register option selected), setting EN enables SO as the output of the SIO shift register outputting serial shifted data each instruction time. Resetting $\mathrm{EN}_{3}$ with the serial shift register option selected disables SO as the shift register output data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ". The table below provides summary of the modes associated with $\mathrm{EN}_{3}$ and $\mathrm{EN}_{1}$.

## OSCILLATOR

There are three basic clock oscillator configurations available as shown by Figure 8.
a. Crystal Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 16 (optional by 8).
b. External Oscillator. CKI is an external clock input signal. The external frequency is divided by 16 (optional by 8) to give the instruction cycle time. CKO is now available to be used as the RAM power supply $\left(V_{R}\right)$ of as a general purpose input.
c. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is available for non-timing functions.

Enable Register Modes-Bits EN ${ }_{3}$ and $\mathrm{EN}_{0}$

| $\mathrm{EN}_{3}$ | EN0 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If } S K L=1, S K=C L O C K \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 0 | Shift Register | Input to Shift Register | Serial Out | $\begin{aligned} & \text { If } S K L=1, S K=\text { CLOCK } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Binary Counter | Input to Binary Counter | 0 | $\begin{aligned} & \text { If } S K L=1, S K=1 \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 1 | Binary Counter | Input to Binary Counter | 1 | $\begin{aligned} & \text { If } S K L=1, S K=1 \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |

## Functional Description COP420/COP421/COP422, COP320/COP321/COP322 (Continued)




TL/DD/6921-10
RC Controlled Oscillator

| Crystal <br> Value | Component Values |  |  |  |
| :--- | :---: | :---: | :---: | :---: |
|  | R1( $\Omega)$ | R2( $\Omega$ ) | C1(pF) | C2(pF) |
|  | 4.7 k | 1 M | 22 | 22 |
|  | 3.3 k | 1 M | 22 | 27 |
| 2.09 MHz | 8.2 k | 1 M | 47 | 33 |

## CKO PIN OPTIONS

In a crystal controlled oscillator system, CKO is used as an output to the crystal network. As an option CKO can be a general purpose input, read into bit 2 of $A$ (accumulator) upon execution of an INIL instruction. As another option, CKO can be a RAM power supply pin ( $V_{R}$ ), allowing its connection to a standby/backup power supply to maintain the integrity of RAM data with minimum power drain when the main supply is inoperative or shut down to conserve power. Using either option is appropriate in applications where the COP420/421 system timing configuration does not require use of the CKO pin.

## RAM KEEP-ALIVE OPTION (NOT AVAILABLE ON COP422)

Selecting CKO as the RAM power supply ( $\mathrm{V}_{\mathrm{R}}$ ) allows the user to shut off the chip power supply ( $\mathrm{V}_{\mathrm{CC}}$ ) and maintain data in the RAM. To insure that RAM data integrity is maintained, the following conditions must be met:

1. RESET must go low before $V_{C C}$ goes below spec during power off; $V_{C C}$ must be within spec before RESET goes high on power up.
2. $V_{R}$ must be within the operating range of the chip, and equal to $V_{C C} \pm 1 \mathrm{~V}$ during normal operation.
3. $\mathrm{V}_{\mathrm{R}}$ must be $\geq 3.3 \mathrm{~V}$ with $\mathrm{V}_{\mathrm{CC}}$ off.

## INTERRUPT

The following features are associated with the $\mathrm{IN}_{1}$ interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once acknowledged as explained below, pushes the next sequential program counter address (PC
+1 ) onto the stack, pushing in turn the contents of the other subroutine-save registers to the next lower level $(P C+1 \rightarrow S A \rightarrow S B \rightarrow S C)$. Any previous contents of SC are lost. The program counter is set to hex address 0 FF (the last word of page 3 ) and $\mathrm{EN}_{1}$ is reset.
b. An interrupt will be acknowledged only after the following conditions are met:

1. $E N_{1}$ has been set.
2. A low-going pulse (" 1 " to " 0 ") at least two instruction cycles wide occurs on the $\mathrm{N}_{1}$ input.
3. A currently executing instruction has been completed.
4. All successive transfer of control instructions and successive LBIs have been completed (e.g., if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed.
c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example, if an interrupt occurs during the execution of ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address OFF. At the end of the interrupt routine, a RET instruction is executed to "pop" the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines and LQID instructions should not be nested within the interrupt service routine, since their

## Functional Description COP420/COP421/COP422, COP320/COP321/COP322 (Continued)



TL/DD/6921-12

## FIGURE 6. MICROBUS Option Interconnect

popping the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.
d. The first instruction of the interrupt routine at hex address OFF must be a NOP.
e. A LEI instruction can be put immediately before the RET to re-enable interrupts.

## MICROBUSTM INTERFACE

The COP420 has an option which allows it to be used as a peripheral microprocessor device, inputting and outputting data from and to a host microprocessor ( $\mu \mathrm{P}$ ). $\mathbb{I N}_{1}, \mathrm{IN}_{2}$ and $\mathrm{IN}_{3}$ general purpose inputs become MICROBUS compatible read-strobe, chip-select, and write-strobe lines, respectively. $\mathrm{IN}_{1}$ becomes $\overline{\mathrm{RD}}$-a logic " 0 " on this input will cause $Q$ latch data to be enabled to the $L$ ports for input to the $\mu \mathrm{P}$. $\mathrm{N}_{2}$ becomes CS-a logic " 0 " on this line selects the COP420 as the $\mu \mathrm{P}$ peripheral device by enabling the operation of the $\overline{\mathrm{RD}}$ and WR lines and allows for the selection of one of several peripheral components. $\mathrm{IN}_{3}$ becomes $\overline{\mathrm{WR}}$-a logic " 0 " on this line will write bus data from the L ports to the $Q$ latches for input to the COP420. $G_{0}$ becomes INTR a "ready" output, reset by a write pulse from the $\mu \mathrm{P}$ on the $\overline{W R}$ line, providing the "handshaking" capability necessary for asynchronous data transfer between the host CPU and the COP420.

This option has been designed for compatibility with National's MICROBUS-a standard interconnect system for 8 -bit parallel data transfer between MOS/LSI CPUs and interfacing devices. (See MICROBUS National Publication.) The functioning and timing relationships between the COP420 signal lines affected by this option are as specified for the MICROBUS interface, and are given in the AC electrical characteristics and shown in the timing diagrams (Figures 4 and 5). Connection of the COP420 to the MICROBUS is shown in Figure 6.
Note: TRI-STATE outputs must be used on L-port.

## INITIALIZATION

The Reset Logic, internal to the COP420/421, will initialize (clear) the device upon power-up if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. If the power supply rise time is greater than 1 ms , the user must provide an external RC network and diode to the RESET pin as
shown below. The RESET pin is configured as a Schmitt trigger input. If not used it should be connected to $\mathrm{V}_{\mathrm{Cc}}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least three instruction cycle times.
Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the $A, B, C, D, E N$, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA.


TL/DD/6921-13 FIGURE 7. Power-Up Clear Circuit

## I/O OPTIONS

COP420/421 outputs have the following optional configurations, illustrated in Figure 9a:
a. Standard-an enhancement mode device to ground in conjunction with a depletion-mode device to $\mathrm{V}_{\mathrm{CC}}$, compatible with TTL and CMOS input requirements. Available on SO, SK, and all D and G outputs.
b. Open-Drain-an enhancement-mode device to ground only, allowing external pull-up as required by the user's application. Available on SO, SK, and all D and G outputs.
c. Push-Pull-An enhancement-mode device to ground in conjunction with a depletion-mode device paralleled by an enhancement-mode device to $\mathrm{V}_{\mathrm{cc}}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads. Available on SO and SK outputs only.
d. Standard L-same as a., but may be disabled. Available on L outputs only.
e. Open Drain L-same as b., but may be disabled. Available on L outputs only.

## Functional Description COP420/COP421/COP422, COP320/COP321/COP322 (Continued)

f. LED Direct Drive-an enhancement-mode device to ground and to $\mathrm{V}_{\mathrm{CC}}$, meeting the typical current sourcing requirements of the segments of an LED display. The sourcing device is clamped to limit current flow. These devices may be turned off under program control (See Functional Description, EN Register), placing the outputs in a high-impedance state to provide required LED segment blanking for a multiplexed display.
g. TRI-STATE Push-Pull-an enhancement-mode device to ground and $\mathrm{V}_{\mathrm{CC}}$. These outputs are TRI-STATE outputs, allowing for connection of these outputs to a data bus shared by other bus drivers.
COP420/COP421 inputs have the following optional configurations:
h. An on-chip depletion load device to $V_{\text {CC. }}$
I. A Hi-Z input which must be driven to a " 1 " or " 0 " by external components.
The above input and output configurations share common enhancement-mode and depletion-mode devices. Specifically, all configurations use one or more of six devices (numbered 1-6, respectively). Minimum and maximum current (lout and $V_{\text {OUT }}$ ) curves are given in Figure $9 b$ for each
of these devices to allow the designer to effectively use these I/O configurations in designing a COP420/421 system.
The SO, SK outputs can be configured as shown in a., b., or c. The $D$ and $G$ outputs can be configured as shown in $a$. or b. Note that when inputting data to the $G$ ports, the $G$ outputs should be set to " 1 ." The L outputs can be configured as in d., e., f. or g.
An important point to remember if using configuration d. or $f$. with the $L$ drivers is that even when the $L$ drivers are disabled, the depletion load device will source a small amount of current (see Figure 9b, device 2); however, when the L lines are used as input, the disabled depletion device can not be relied on to source sufficient current to pull an input to logic " 1 ".

## COP421

If the COP420 is bonded as a 24-pin device, it becomes the COP421, illustrated in Figure 2, COP420/421 Connection Diagrams. Note that the COP421 does not contain the four general purpose $\mathbb{I N}$ inputs $\left(\mathrm{IN}_{3}-\mathbb{I} \mathrm{N}_{0}\right)$. Use of this option precludes, of course, use of the IN options, interrupt feature, and the MICROBUS option which uses $\mathrm{N}_{1}-I N_{3}$. All other options are available for the COP421.


TL/DD/6921-14
a. Standard Output
b. Open-Drain Output


TL/DD/6921-16
c. Push-Pull Output

e. Open-Drain L Output
( $\Delta$ is Depletion Device)


TL/DD/6921-19
f. LED (L Output)

d. Standard L Output


TL/DD/6921-20
g. TRI-STATE Push-Pull (L Output)

h. Input with Load


Typical Performance Characteristics



TRI-STATE Output Source Current


L Output Depletion Load OFF Source Current


Push-Pull Source Current


LED Output Direct LED Drive



FIGURE 9c. COP320/COP321 Input/Output Characteristics

## Instruction Set

Table I is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table II provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP420/COP421/COP422 instruction set.

TABLE I. COP420/421/422/320/321/322 Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| IL | Two 1-bit latches associated with the IN ${ }_{3}$ or |
|  | IN inputs |
| IN | 4-bit Input Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by |
|  | B Register |
| PC | 9-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 10-bit Subroutine Save Register A |
| SB | 10-bit Subroutine Save Register B |
| SC | 10 Subroutine Save Register A |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |


| Symbol | Definition |
| :--- | :--- |
| INSTRUCTION OPERAND SYMBOLS |  |
| d | 4-bit Operand Field, 0 0-15 binary (RAM Digit Select) |
| r | 2-bit Operand Field, 0 0-3 binary (RAM Register |
| a | Select) |
| 10-bit Operand Field, 0 0-1023 binary (ROM Address) |  |
| y | 4-bit Operand Field, $0-15$ binary (Immediate Data) |
| RAM(s) | Contents of RAM location addressed by s |
| ROM(t) | Contents of ROM location addressed by t |

## OPERATIONAL SYMBOLS

$+\quad$ Plus
$-\quad$ Minus
$\rightarrow \quad$ Replaces
$\longleftrightarrow$ Is exchanged with
$=\quad$ Is equal to
$\bar{A} \quad$ The one's complement of $A$
$\oplus \quad$ Exclusive-OR
: Range of values

TABLE II. COP420/421/422/320/321/322 Instruction Set

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 0011\|0000 | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 0011 0001 - | $A+\operatorname{RAM}(B) \rightarrow A$ | None | Add RAM to $A$ |
| ADT |  | 4A | -0100\|1010 | $A+10_{10} \rightarrow A$ | None | Add Ten to A |
| AISC | $y$ | 5- | 01011 y | $A+y \rightarrow A$ | Carry | Add immediate, Skip on Carry ( $y \neq 0$ ) |
| CASC |  | 10 | 1000110000 | $\begin{aligned} & \bar{A}+R A M(B)+C \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Complement and Add with Carry, Skip on Carry |
| CLRA |  | 00 | 1000010000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 1010010000 | $\overline{\mathrm{A}} \rightarrow \mathrm{A}$ | None | One's complement of $A$ to $A$ |
| NOP |  | 44 | \|0100|0100 | None | None | No Operation |
| RC |  | 32 | 10011\|0010 | " 0 " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | 0010/0010 | $" 1$ " $\rightarrow$ C | None | Set C |
| XOR |  | 02 | 000010010 | $A \oplus R A M(B) \rightarrow A$ | None | Exclusive-OR RAM with A |


| Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TABLE II. COP420/421/422/320/321/322 Instruction Set (Continued) |  |  |  |  |  |  |
| Mnemonic | Operand | Hex Code | Machlne Language Code (Binary) | Data Flow | Skip Conditlons | Description |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | \|1111|1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 3) |
| JMP | a | 6-- |  | $a \rightarrow P C$ | None | Jump |
| JP | a |  | $\begin{aligned} & \frac{\|1\| a_{6: 0}}{\text { (pages } 2,3 \text { only) }} \\ & \frac{11 \mid \quad a_{5: 0}}{\|11\|} \\ & \text { (all other pages) } \end{aligned}$ | $\begin{aligned} & \mathrm{a} \rightarrow \mathrm{PC}_{6: 0} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump within Page (Note 4) |
| JSRP | a | -- | 10\| $\mathbf{1 0}_{5}$ | $\begin{aligned} & P C+1 \rightarrow S A \rightarrow S B \rightarrow S C \\ & 010 \rightarrow \mathrm{PC}_{8: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 5) |
| JSR | a | $6-$ | $\begin{gathered} 0110\|10\| a_{9: 8} \mid \\ \hline a 7: 0 \\ \hline \end{gathered}$ | $\underset{\substack{\mathrm{PC}+1 \\ \mathrm{a} \rightarrow \mathrm{PC}}}{ } \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC}$ | None | Jump to Subroutine |
| RET |  | 48 | 10100\|1000 | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | None | Return from Subroutine |
| RETSK |  | 49 | 10100\|1001 | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | $\begin{aligned} & 33 \\ & 3 \mathrm{C} \end{aligned}$ | 0011 0011 <br> 0011 1100 | $\begin{aligned} & A \rightarrow Q_{7: 4} \\ & \operatorname{RAM}(B) \xrightarrow{\rightarrow} Q_{3: 0} \end{aligned}$ | None | Copy A, RAM to Q |
| CQMA |  | $\begin{aligned} & 33 \\ & 2 \mathrm{C} \end{aligned}$ | 0011 0011 <br> 0010 1100 | $\begin{aligned} & Q_{7: 4} \rightarrow R A M(B) \\ & Q_{3: 0} \rightarrow A \end{aligned}$ | None | Copy Q to RAM, A |
| LD | r | -5 | 100\|r 10101 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into $A$ Exclusive-OR Br with r |
| LDD | r,d | 23 | 0010 $0011 \mid$  <br> 0010 0011  <br> 00 r d | RAM $(\mathrm{r}, \mathrm{d}) \rightarrow \mathrm{A}$ | None | Load A with RAM pointed to directly by $r$, $d$ |
| LQID |  | BF | -1011\|1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{9: 8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{Q} \\ & \mathrm{SB} \rightarrow \mathrm{SC} \end{aligned}$ | None | Load Q Indirect (Note 3) |
| RMB | $\begin{aligned} & 0 \\ & 1 \\ & 2 \\ & 3 \end{aligned}$ | $4 C$ 45 42 43 | 0100 1100 <br> 0100 0101 <br> 0100 0010 <br> 0100 0011 | $\begin{aligned} & 0 \rightarrow \text { RAM }(B)_{0} \\ & 0 \rightarrow R A M(B)_{1} \\ & 0 \rightarrow R A M(B)_{2} \\ & 0 \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Reset RAM Bit |
| SMB | 0 1 2 3 | $4 D$ 47 46 $4 B$ | 0100 1101 <br> 0100 1101 <br> 0100 0110 <br> 0100 1011 | $\begin{aligned} 1 & \rightarrow \operatorname{RAM}(B)_{0} \\ 1 & \rightarrow \operatorname{RAM}(B)_{1} \\ 1 & \rightarrow \text { RAM }(B)_{2} \\ 1 & \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Set RAM Bit |
| STII | y | 7 - | \|0111 ${ }^{\text {y }}$ y | $\begin{aligned} & y \rightarrow R A M(B) \\ & B d+1 \longrightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| X | r | -6 | $\underline{00\|r\| 0110 \mid}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with A, Exclusive-OR Br with r |
| XAD | r, d | 23 | 0010 0011  <br> 10 r d | $R A M(r, d) \longleftrightarrow A$ | None | Exchange $A$ with RAM pointed to directly by $r, d$ |



Instruction Set (Continued)
TABLE II. COP420/421/422/320/321/322 Instruction Set (Continued)

| Mnemonic | Operand | $\begin{aligned} & \text { Hex } \\ & \text { Code } \end{aligned}$ | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | 001110011 | $G \rightarrow A$ | None | Input G Ports to A |
|  |  | 2A | 0010\|1010 |  |  |  |
| ININ |  | 33 | 0011/0011 | $\mathrm{IN} \rightarrow \mathrm{A}$ | None | Input IN Inputs to A (Note 2) |
|  |  | 28 | 0010/1000 |  |  |  |
| INIL |  | 33 | 0011 00011 | $\mathrm{IL}_{3}, \mathrm{CKO}, \mathrm{CO}{ }^{\prime}, \mathrm{IL}_{0} \rightarrow \mathrm{~A}$ | None | Input IL Latches to A (Note 3) |
|  |  | 29 | 00101001 |  |  |  |
| INL |  | 33 | 0011\|0011 | $\mathrm{L}_{7: 4} \rightarrow$ RAM ${ }^{\text {(B) }}$ | None | Input L Ports to RAM, A |
|  |  | 2E | 0010/1110 | $\mathrm{L}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| OBD |  | 33 | 001110011 | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | 0011\|1110 |  |  |  |
| OGI | y | 33 | 0011 00011 | $\mathrm{y} \rightarrow \mathrm{G}$ | None | Output to G Ports Immediate |
|  |  | 5- | 0101 y y |  |  |  |
| OMG |  | 33 | 0011/0011 | RAM (B) $\rightarrow$ G | None | Output RAM to G Ports |
|  |  | 3A | 0011/1010 |  |  |  |
| XAS |  | 4F | 0100/1111 | A ${ }_{\text {SIO, C }} \rightarrow$ SKL | None | Exchange A with SIO (Note 3) |
|  |  |  |  |  |  |  |

Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4-bit register.
Note 2: The ININ instruction is not available on the COP421/COP321 and COP422/COP322 since these devices do not contain the IN inputs.
Note 3: For additional information on the operation of the XAS, JID, LQID, INIL, and SKT instructions, see below.
Note 4: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 5: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.
Note 6: LBI is a single-byte instruction if $d=0,9,10,11,12,13,14$, or 15 . The machine code for the lower 4 bits equals the binary value of the " $d$ " data minus 1 , e.g., to load the lower four bits of B (Bd) with the value $9\left(1001_{2}\right)$, the lower 4 bits of the LBI instruction equal $\left.8(1000)_{2}\right)$. To load 0 , the lower 4 bits of the LBI instruction should equal $15\left(1111_{2}\right)$.
Note 7: Machine code for operand field y for LEl instruction should equal the binary value to be latched into EN, where a "1" or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)

## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP420/421 programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register, above.) If

SIO is selected as a shift register, an XAS instruction must be performed once every 4 instruction cycles to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 10 -bit word, $\mathrm{PC}_{9 ; 8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ are not affected by this instruction.
Note that JID requires 2 instruction cycles to execute.

## Description of Selected Instructions (Continued)

## INIL INSTRUCTION

INIL (Input IL Latches to $A$ ) inputs 2 latches, $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ (see Figure 10 ) and CKO into A . The $\mathrm{IL}_{3}$ and ILo latches are set if a low-going pulse (" 1 " to " 0 ") has occurred on the $\mathrm{IN}_{3}$ and $\mathrm{IN}_{0}$ inputs since the last INIL instruction, provided the input pulse stays low for at least two instruction times. Execution of an INIL inputs $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ into A3 and AO respectively, and resets these latches to allow them to respond to subsequent low-going pulses on the $\mathrm{I}_{3}$ and $\mathrm{IN}_{0}$ lines. If CKO is mask programmed as a general purpose input, an INIL will input the state of CKO into A2. If CKO has not been so programmed, a " 1 " will be placed in A2. A " 0 " is always placed in A1 upon the execution of an INIL. The general purpose inputs $I N_{3}-I N_{0}$ are input to $A$ upon execution of an ININ instruction. (See Table II, ININ instruction.) INIL is useful in recognizing pulses of short duration or pulses which occur too often to be read conveniently by an ININ instruction.
Note: IL latches are not cleared on reset.


## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit $Q$ register with the contents of ROM pointed to by the 10 -bit word $\mathrm{PC}_{9}, \mathrm{PC}_{8}, \mathrm{~A}$, M. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack (PC +1 $\rightarrow$ SA $\rightarrow$ SB $\rightarrow \mathrm{SC}$ ) and replaces the least significant 8 bits of PC as follows: $\mathrm{A} \rightarrow$ $\mathrm{PC}_{7: 4}, \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the $Q$ latches. Next, the stack is "popped" (SC $\rightarrow$ SB $\rightarrow$ SA $\rightarrow$ PC), restoring the saved value of PC to continue sequential program execu-
tion. Since LQID pushes SB $\rightarrow$ SC, the previous contents of SC are lost. Aiso, when LQID pops the stack, the previously pushed contents of SB are left in SC. The net result is that the content of SB are placed in SC (SB $\rightarrow$ SC). Note that LQID takes two instruction cycle times to execute.

## SKT INSTRUCTION

The SKT (Skip On Timer) instruction tests the state of an internal 10-bit time-base counter. This counter divides the instruction cycle clock frequency by 1024 and provides a latched indication of counter overflow. The SKT instruction tests this latch, executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction, therefore, allow the COP420/421 to generate its own time-base for real-time processing rather than relying on an external input signal.
For example, using a 2.097 MHz crystal as the time-base to the clock generator, the instruction cycle clock frequency will be 131 kHz (crystal frequency $\div 16$ ) and the binary counter output pulse frequency will be 128 Hz . For time-ofday or similar real-time processing, the SKT instruction can call a routine which increments a "seconds" counter every 128 ticks.

## INSTRUCTION SET NOTES

a. The first word of a COP420/421 program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instruction are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths take the same number of cycle times whether instructions are skipped or executed except JID and LQID. LQID and JID take two cycle times if executed and one if skipped.
c. The ROM is organized into 16 pages of 64 words each. The Program Counter is a 10 -bit binary counter, and will count through page boundaries. If a JP, JSRP, JID or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page $3,7,11$ or 15 will access data in the next group of four pages.

## Option List

The COP420/421/422 mask-programmable options are assigned numbers which correspond with the COP420 pins.
The following is a list of COP420 options. When specifying a COP421 or COP422 chip, Options 9, 10, 19, 20 and 29 must all be set to zero. When specifying a COP422 chip, Options 21, 22, 27 and 28 must also be zero, and Option 2 must not be a 1. The options are programmed at the same time as the ROM pattern to provide the user with the hardware flexibility to interface to various I/O components using little or no external circuitry.
Option 1 = 0 : Ground-no options available
Option 2: CKO Pin
$=0$ : clock generator output to crystal
0 not available if option $3=4$ or 5)
$=1$ : Pin is RAM power supply $\left(V_{R}\right)$ input (Not available on COP422/COP322)
= 2: general purpose input with load device
= 4: general purpose Hi Z input
Option 3: CKI Input
$=0$ : crystal input devided by 16
$=1$ : crystal input divided by 8
= 2: TTL external clock input divided by 16
= 3: TTL external clock input divided by 8
$=4$ : single-pin RC controlled oscillator ( $\div 4$ )
$=5$ : Schmitt trigger clock input ( $\div 4$ )
Option 4: RESET Pin
$=0$ : load devices to $\mathrm{V}_{\mathrm{CC}}$
= 1: Hi-Z input
Option 5: L7 Driver
$=0$ : Standard output (Figure 9D)
= 1: Open-Drain output ( E )
$=2$ : LED direct drive output (F)
= 3: TRI-STATE push-pull output (G)
Option 6: $L_{6}$ Driver same as Option 5
Option 7: L5 Driver same as Option 5
Option 8: L L Driver same as Option 5
Option 9: $\mathbf{I N}_{1}$ Input $=0$ : load devices to $\mathrm{V}_{\mathrm{CC}}(\mathrm{H})$
$=1: \mathrm{Hi}-\mathrm{Z}$ input (I)
Option 10: $\mathbb{I N}_{2}$ Input same as Option 9
Option $11=0$ : VCC Pin-no options available
Option 12: $L_{3}$ Driver same as Option 5
Option 13: L2 Driver same as Option 5
Option 14: $\mathrm{L}_{1}$ Driver same as Option 5
Option 15: Lo Driver same as Option 5

Option 16: SI Input same as Option 9
Option 17: SO Driver = 0: standard output (A)
$=1$ : open-drain output $(B)$
$=2$ : push-pull output (C)
Option 18: SK Driver same as Option 17
Option 19: $\mathbb{N}_{0}$ Input same as Option 9
Option 20: $\mathrm{IN}_{3}$ Input same as Option 9
Option 21: $\mathrm{G}_{0}$ I/O Port
$=0$ : Standard output (A)
= 1: Open-Drain output (B)
Option 22: $\mathrm{G}_{1}$ I/O Port same as Option 21
Option 23: $\mathrm{G}_{2}$ I/O Port same as Option 21
Option 24: $\mathrm{G}_{3}$ I/O Port same as Option 21
Option 25: $\mathrm{D}_{3}$ Output
$=0$ : Standard output (A)
$=1$ : Open-Drain output (B)
Option 26: $\mathrm{D}_{2}$ Output same as Option 25
Option 27: $\mathrm{D}_{1}$ Output same as Option 25
Option 28: $\mathrm{D}_{0}$ Output same as Option 25
Option 29: COP Function
= 0: normal operation
= 1: MICROBUS option
Option 30: COP Bonding
$=0$ : COP420 (28-pin device)
$=1$ : COP421 (24-pin device)
$=2: 28$ - and 24 -pin device
$=3$ : COP422 (20-pin device)
$=4: 28$ - and 20 -pin device
$=5: 24$ - and 20-pin device
$=6: 28-$, 24 - and $20-$ pin device
Option 31: In Input Levels
= 0: normal input levels
$=1$ : Higher voltage input levels (" 0 " = 1.2V, " 1 " = 3.6V)
Option 32: G Input Levels same as Option 31
Option 33: L Input Levels same as Option 31
Option 34: CKO Input Levels same as Option 31
Option 35: SI Input Levels same as Option 31

Option List (Continued)

## COP OPTION LIST

The following option information is to be sent to National along with the EPROM.

OPTION DATA


## TEST MODE (Non-Standard Operation)

The SO output has been configured to provide for standard test procedures for the custom-programmed COP420. With SO forced to logic " 1 ", two test modes are provided, depending upon the value of SI:
a. RAM and Internal Logic Test Mode $(S I=1)$
b. ROM Test Mode $(\mathrm{SI}=0)$

These special test modes should not be employed by the user; they are intended for manufacturing test only.

## APPLICATION \# 1: COP420 General Controller

Figure 8 shows an interconnect diagram for a COP420 used as a general controller. Operation of the system is as follows:

1. The $L_{7}-L_{0}$ outputs are configured as LED Direct Drive outputs, allowing direct connection to the segments of the display.
2. The $D_{3}-D_{0}$ outputs drive the digits of the mulitplexed display directly and scan the columns of the $4 \times 4$ keyboard matrix.
3. The $1 N_{3}-1 N_{0}$ inputs are used to input the 4 rows of the keyboard matrix. Reading the $\mathbb{I N}$ lines in conjunction with the current value of the D outputs allows detection, debouncing, and decoding of any one of the 16 keyswitches.
4. CKI is configured as a single-pin oscillator input allowing system timing to be controlled by a single-pin RC network. CKO is therefore available for use as a $\mathrm{V}_{\mathrm{R}}$ RAM power supply pin. RAM data integrity is thereby assured when the main power supply is shut down (see RAM Keep-Alive option description).
5. SI is selected as the input to a binary counter input. With SIO used as a binary counter, SO and SK can be used as general purpose outputs.
6. The 4 bidirectional $\mathrm{G}_{\mathrm{I}} / \mathrm{O}$ ports $\left(\mathrm{G}_{3}-\mathrm{G}_{0}\right)$ are available for use as required by the user's application.

## APPLICATION \# 2: MUSICAL ORGAN AND MUSIC BOX

Play Mode: Twenty-five musical keys and 25 LEDs are provided to denote $F$ to $F$ with half notes in between. All the keys and LEDs are directly detected and driven by the microprocessor. Depression of the key will give the corresponding musical note and light up the corresponding LED.
Clear: Memory is provided to store a played tune. Depression of the CLEAR key erases the memory and the microprocessor is ready to store new musical notes. A maximum of 28 notes can be stored where each note can be of one to eight musical beats. (Two bytes of memory are required to store one musical note. Any note longer than eight musical beats will require additional memory space for storage.)
Playback: Depression of this button will playback the tune stored in the memory since last "clear."
Preprogrammed Tunes: There are ten preprogrammed tunes (each has an average of 55 notes) masked in the chip. Any tune can be recalled by depressing the "Tune Button" followed by the corresponding "Sharp Key."
Learn Mode: This mode is for the player to learn the ten preprogrammed tunes. By pressing the "Learn Button" followed by the corresponding "Sharp Key," the LEDs will be lighted up one by one to indicate the notes of the selected tune. The LED will remain "on" until the player presses the correct musical key; the LED for the next note will then be lighted up.
Pause: In addition to the 25 musical keys, there is a special pause key. The depression of this key generates a blank note to the memory.
Note: In the Learn Mode when playing "Oh Susanna," the pause key must be used.
Tempo: This is a control input to the musical beat time oscillator for varying the speed of the musical tunes.
Vibrato: This is a switch control to vary the frequency vibration of the note.
Tunes Listing: The following is a listing of the ten preprogrammed tunes: 1) Jingle Bells, 2) Twinkle, Twinkle Little Star, 3) Happy Birthday, 4) Yankee Doodle, 5) Silent Night, 6) This Old Man, 7) London Bridge Is Falling Down, 8) Auld Lang Syne, 9) Oh Susanna, 10) Clementine.

Typical Applications


TL/DD/6921-26
FIGURE 11. COP420 Keyboard Display Interface

Circult Diagram of COP420 Musical Organ


TL/DD/6921-27

## Typical Applications (Continued)



TL/DD/6921-29

## Auto Power Shut-Off Clircuit



## COP420L/COP421L/COP422L/COP320L/COP321L/ COP322L Single-Chip N-Channel Microcontrollers

## General Description

The COP420L, COP421L, COP422L, COP320L, COP321L, and COP322L Single-Chip N-Channel Microcontrollers are members of the COPSTM family, fabricated using N -channel, silicon gate MOS technology. These controller oriented processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture, and I/O scheme designed to facilitate keyboard input, display output, and BCD data manipulation. The COP421L and COP422L are identical to the COP420L, but with 19 and 15 I/O lines, respectively, instead of 23. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized controller oriented processor at a low end-product cost.
The COP320L, COP321L, and COP322L are exact functional equivalents, but extended temperature range versions, of the COP420L, COP421L, and COP422L respectively.

## Features

- Low cost
- Powerful instruction set
- $1 \mathrm{k} \times 8$ ROM, $64 \times 4$ RAM
- 23 I/O lines (COP420L)
- True vectored interrupt, plus restart
- Three-level subroutine stack
- $16 \mu \mathrm{~s}$ instruction time
- Single supply operation ( $4.5 \mathrm{~V}-6.3 \mathrm{~V}$ )
- Low current drain ( 9 mA max)
- Internal time-base counter for real-time processing
- Internal binary counter register with MICROWIRETM compatible serial I/O
- General purpose and TRI-STATE® outputs
- LSTTL/CMOS compatible in and out
- Direct drive of LED digit and segment lines
- Software/hardware compatible with other members of COP400 family
■ Extended temperature range device-
COP320L/COP321L/COP322L ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )
■ Wider supply range ( $4.5 \mathrm{~V}-9.5 \mathrm{~V}$ ) optionally available

Block Diagram


FIGURE 1

## COP420L/COP421L/COP422L

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for avallability and specifications.
Voltage at Any Pin Relative to GND
Ambient Operating Temperature
Ambient Storage Temperature
Lead Temperature (Soldering, 10 sec. )

$$
\begin{array}{r}
-0.5 \mathrm{~V} \text { to }+10 \mathrm{~V} \\
0^{\circ} \mathrm{C} \text { to }+70^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\
300^{\circ} \mathrm{C}
\end{array}
$$

Power Dissipation
COP420L/COP421L
0.75 W at $25^{\circ} \mathrm{C}$ 0.4 W at $70^{\circ} \mathrm{C}$
0.65 W at $25^{\circ} \mathrm{C}$ 0.3 W at $70^{\circ} \mathrm{C}$

120 mA
120 mA
Total Sink Current
Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 1) | 4.5 | 6.3 | V |
| Optional Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | , | 4.5 | 9.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.5 | V |
| Operating Supply Current | All Inputs and Outputs Open |  | 9 | mA |
| Input Voltage Levels <br> CKI Input Levels <br> Crystal Input $(\div 32, \div 16, \div 8)$ <br> Logic High $\left(V_{I H}\right) V_{C C}=\operatorname{Max}$ <br> Logic High ( $V_{\mathrm{IH}}$ ) $V_{C C}=5 V \pm 5 \%$ <br> Logic Low (VIL) <br> Schmitt Trigger Input ( $\div 4$ ) <br> Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) <br> Logic Low (VIL) <br> RESET Input Levels <br> Logic High <br> Logic Low <br> SO Input Level (Test Mode) <br> All Other Inputs <br> Logic High <br> Logic High <br> Logic Low <br> Logic High <br> Logic Low | Schmitt Trigger Input <br> (Note 3) $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ <br> with TTL Trip Level Options <br> Selected, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ <br> with High Trip Level Options <br> Selected | $\begin{gathered} 3.0 \\ 2.0 \\ -0.3 \\ \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \\ \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \\ 2.0 \\ \\ 3.0 \\ 2.0 \\ -0.3 \\ 3.6 \\ -0.3 \\ \hline \end{gathered}$ | 0.4 <br> 0.6 <br> 0.6 <br> 2.5 <br> 0.8 <br> 1.2 | V V V V $\mathrm{V}$ $\mathrm{v}$ $V$ V $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| Input Capacitance |  |  | 7 | pF |
| Hi-Z Input Leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Output Voltage Levels LSTTL Operation Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) Logic Low (VOL) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{l}_{\mathrm{OH}}=-25 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OL}}=0.36 \mathrm{ma} \end{aligned}$ | 2.7 | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| CMOS Operation (Note 2) Logic High Logic Low | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mathrm{l}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{l}_{\mathrm{OL}}=+10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}-1$ | 0.2 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |

Note 1: VCC voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 2: TRI-STATE and LED configurations are excluded.
Note 3: SO output " 0 " level must be less than 0.8 V for normal operation.

## COP420L/COP421L/COP422L

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted (Continued)


## Absolute Maximum Ratings

| Voltage at Any Pin Relative to GND | -0.5 V to +10 V | Total Source Current | 120 mA |
| :--- | ---: | :--- | ---: |
| Ambient Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Total Sink Current | 120 mA |
| Ambient Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Absolute maximum ratings indicate limits beyond which <br> damage to the device may occur. DC and AC electrical <br> specifications are not ensured when operating the device at |  |
| Lead Temperature (Soldering, 10 sec .) | $300^{\circ} \mathrm{C}$ |  | absolute maximum ratings. |
| Power Dissipation | 0.75 W at $25^{\circ} \mathrm{C}$ |  |  |
| COP320L/COP321L | 0.4 W at $70^{\circ} \mathrm{C}$ |  |  |
|  | 0.25 W at $85^{\circ} \mathrm{C}$ |  |  |
| COP322L | 0.65 W at $25^{\circ} \mathrm{C}$ |  |  |
|  | 0.20 W at $70^{\circ} \mathrm{C}$ |  |  |

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 1) | 4.5 | 5.5 | V |
| Optional Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) |  | 4.5 | 7.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.5 | V |
| Operating Supply Current | All Inputs and Outputs Open |  | 11 | mA |
| ```Input Voltage Levels CKI Input Levels Crystal Input Logic High \(\left(V_{I H}\right) V_{C C}=\) Max Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) \(V_{C C}=5 \mathrm{~V} \pm 5 \%\) Logic Low ( \(\mathrm{V}_{\mathrm{IL}}\) ) Schmitt Trigger Input Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low ( \(\mathrm{V}_{\mathrm{IL}}\) ) RESET Input Levels Logic High Logic Low SO Input Level (Test Mode) All Other Inputs Logic High Logic High Logic Low Logic High Logic Low``` | Schmitt Trigger Input <br> (Note 3) <br> $V_{C C}=M a x$ <br> with TTL Trip Level Options <br> Selected, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ <br> with High Trip Level Options <br> Selected | $\begin{gathered} 3.0 \\ 2.2 \\ -0.3 \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \\ \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \\ 2.2 \\ \\ 3.0 \\ 2.2 \\ -0.3 \\ 3.6 \\ -0.3 \\ \hline \end{gathered}$ | 0.3 <br> 0.4 <br> 0.4 <br> 2.5 <br> 0.6 <br> 1.2 | V <br> V <br> V <br> V <br> V <br> V <br> V <br> V <br> V <br> V <br> V <br> V <br> V |
| Input Capacitance |  |  | 7 | pF |
| Hi-Z Input Leakage |  | -2 | +2 | $\mu \mathrm{A}$ |
| Output Voltage Levels LSTTL Operation Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) Logic Low (VOL) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=0.36 \mathrm{~mA} \\ & \hline \end{aligned}$ | 2.7 | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| CMOS Operation (Note 2) Logic High Logic Low | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=+10 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | $V_{C c}-1$ | 0.2 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |

[^3]
## COP320L/COP321L/COP322L

## DC Electrical Characteristics

$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted (Continued)


## AC Electrical Characteristics

COP420L/COP421L/COP422L: $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted COP320L/COP321L/COP322L: $-40^{\circ} \mathrm{C} \leq T_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time-tc |  | 16 | 40 | $\mu \mathrm{s}$ |
| CKI <br> Input Frequency-f <br> Duty Cycle <br> Rise Time <br> Fall Time | $\div 32$ Mode <br> $\div 16$ Mode <br> $\div 8$ Mode <br> $\div 4$ Mode $\mathrm{f}_{\mathrm{l}}=2 \mathrm{MHz}$ | $\begin{aligned} & 0.8 \\ & 0.4 \\ & 0.2 \\ & 0.1 \\ & 30 \end{aligned}$ | $\begin{gathered} 2.0 \\ 1.0 \\ 0.5 \\ 0.25 \\ 60 \\ 120 \\ 80 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz <br> MHz <br> \% <br> ns <br> ns |
| CKI Using RC $(\div 4)$ <br> Instruction Cycle Time (Note 1) | $\begin{aligned} & R=56 \mathrm{k} \Omega \pm 5 \% \\ & C=100 \mathrm{pF} \pm 10 \% \end{aligned}$ | 16 | 28 | $\mu \mathrm{S}$ |
| CKO as SYNC Input tSYNC |  | 400 |  | ns |
| INPUTS: ```IN tsetup thold SI tseTUP thold``` |  | $\begin{aligned} & 8.0 \\ & 1.3 \\ & \\ & 2.0 \\ & 1.0 \end{aligned}$ |  | $\mu \mathrm{s}$ $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| OUTPUT PROPAGATION DELAY <br> SO, SK Outputs <br> $t_{\mathrm{pd} 1}, \mathrm{t}_{\mathrm{pd} 0}$ <br> All Other Outputs <br> $t_{p d 1}, t_{p d 0}$ | Test Condition: $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}$ |  | $\begin{aligned} & 4.0 \\ & 5.6 \end{aligned}$ | $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ |

Note 1: Variation due to the device included.

## Timing Diagrams



TL/DD/8825-5
FIGURE 3. Input/Output Timing Dlagrams (Crystal Divide-by-16 Mode)


FIGURE 3a. Synchronization Timing


Top Vlew
Order Number COP422L-XXX/N or COP322L-XXX/N
See NS Molded Package Number N24A
Order Number COP322L-XXX/D or COP422L-XXX/D
See NS Hermetic Package Number D20A
Order Number COP322L-XXX/WM or COP422L-XXX/WM
See NS Surface Mount Package Number M20B


Top Vlew
Order Number COP420L-XXX/N or COP320L-XXX/N
See NS Molded Package Number N28B
Order Number COP320L-XXX/D or COP420L-XXX/D
See NS Hermetic Package Number D28C


TL/DD/8825-3
Top View
Order Number COP421L-XXX/N or COP321L-XXX/N
See NS Molded Package Number N20A
Order Number COP321L-XXX/D or COP421L-XXX/D
See NS Hermetic Package Number D24C
Order Number COP321L-XXX/WM or COP421L-XXX/WM
See NS Surface Mount Package Number M24B
PLCC


TL/DD/8825-27
Order Number COP320L-XXX/V or COP420L-XXX/V
See NS PLCC Package Number V28A

FIGURE 2

## Pin Descriptions

| Pin | Description | Pin | Description |
| :---: | :---: | :---: | :---: |
| $\mathrm{L}_{7}-\mathrm{L}_{0}$ | 8 bidirectional I/O ports with TRI-STATE | SK | Logic-controlled clock (or general purpose output) |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 4 bidirectional I/O ports |  | put) |
| $\mathrm{D}_{3}-\mathrm{D}_{0}$ | 4 general purpose outputs | CKI | System oscillator input |
| $\mathrm{IN}_{3}-\mathrm{IN}_{0}$ | 4 general purpose inputs (COP420L only) | CKO | System oscillator output (or general purpose input, RAM power supply or SYNC input) |
| SI | Serial input (or counter input) | RESET |  |
| SO | Serial output (or general purpose output) | RESET | System reset input |
|  |  | VCC | Power supply |
|  |  | GND | Ground |

## Functional Description

For ease of reading this description, only COP420L and/or COP421L are referenced; however, all such references apply also to COP320L, COP321L, COP322L, or COP422L.
A block diagram of the COP420L is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 " (greater than 2 V ). When a bit is reset, it is a logic " 0 " (less than 0.8 V ).

## PROGRAM MEMORY

Program Memory consists of a 1,024 byte ROM. As can be seen by an examination of the COP420L/421L instruction set, these words may be program instructions, program data or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID and LQID instructions, ROM must often be thought of as being organized into 16 pages of 64 words each.
ROM addressing is accomplished by a 10 -bit PC register. Its binary value selects one of the 1,024 8-bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 10-bit binary count value. Three levels of subroutine nesting are implemented by the 10-bit subroutine save registers, SA, SB and SC, providing a last-in, first-out (LIFO) hardware subroutine stack.
ROM instruction words are fetched, decoded and executed by the Instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of a 256 -bit RAM, organized as 4 data registers of 16 4-bit digits. RAM addressing is implemented by a 6 -bit B register whose upper 2 bits ( Br ) select 1 of 4 data registers and lower 4 bits (Bd) select 1 of 164 -bit digits in the selected data register. While the 4-bit contents of the selected RAM digit ( $M$ ) is usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into or from the $Q$ latches or loaded from the $L$ ports. RAM addressing may also be performed directly by the LDD and XAD instructions is based upon the 6 -bit contents of the operand field of these instructions. The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Br and Bd portions of the B register, to load and input 4 bits of the 8 -bit $Q$ latch data, to input 4 bits of the 8 -bit L I/O port data and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions of the COP420/421L, storing its results in A. It also outputs a carry bit to the 1-bit C register, most often employed to indicate arithmetic overflow. The C register, in conjunctions with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or
can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below.)
Four general-purpose inputs, $\mathbb{N}_{3}-I N_{0}$, are provided.
The $D$ register provides 4 general-purpose outputs and is used as the destination register for the 4-bit contents of Bd. The D outputs can be directly connected to the digits of a multiplexed LED display.
The G register contents are outputs to 4 general-purpose bidirectional I/O ports. G I/O ports can be directly connected to the digits of a multiplexed LED display.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded to or from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are outputted to the L I/O ports when the $L$ drivers are enabled under program control. (See LEI instruction.)
The 8 L drivers, when enabled, output the contents of latched Q data to the L I/O ports. Also, the contents of L may be read directly into $A$ and $M$. LI/O ports can be directly connected to the segments of a multiplexed LED display (using the LED Direct Drive output configuration option) with $Q$ data being outputted to the $\mathrm{Sa}-\mathrm{Sg}$ and decimal point segments of the display.
The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter depending on the contents of the EN register. (See EN register description, below.) Its contents can be exchanged with $A$, allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift registers. For example of additional parallel output capacity see Application \#2.
The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK outputs SKL ANDed with the clock.
The EN register is an internal 4-bit register loaded under program control by the LEl instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register ( $E N_{3}-E N_{0}$ ).

1. The least significant bit of the enable register, $E N_{0}$, selects the SIO register as either a 4 -bit shift register or a 4bit binary counter. With $\mathrm{EN}_{0}$ set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of $\mathrm{EN}_{3}$. With $\mathrm{EN}_{0}$ reset, SIO is a serial shift register shifting left each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock.
2. With $E N_{1}$ set the $I N_{1}$ input is enabled as an interrupt input. Immediately following an interrupt, $\mathrm{EN}_{1}$ is reset to disable further interrupts.
3. With $E N_{2}$ set, the $L$ drivers are enabled to output the data in Q to the $\mathrm{L} \mathrm{I} / \mathrm{O}$ ports. Resetting $\mathrm{EN}_{2}$ disables

## Functional Description (Continued)

the $L$ drivers, placing the LI/O ports in a high-impedance input state.
4. $E N_{3}$, in conjunction with $E N_{0}$, affects the SO output. With $E N_{0}$ set (binary counter option selected) SO will output the value loaded into $E N_{3}$. With $E N_{0}$ reset (serial shift register option selected), setting $\mathrm{EN}_{3}$ enables SO as the output of the SIO shift register, outputting serial shifted
data each instruction time. Resetting $\mathrm{EN}_{3}$ with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with $A$ via an XAS instruction but SO remains reset to " 0 ". The table below provides a summary of the modes associated with $\mathrm{EN}_{3}$ and $\mathrm{EN}_{0}$.

Enable Register Modes-Bits $\mathrm{EN}_{3}$ and $\mathrm{EN}_{0}$

| $\mathrm{EN}_{3}$ | EN0 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If } S K L=1, S K=\text { Clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 0 | Shift Register | Input to Shift Register | Serial Out | $\begin{aligned} & \text { If } S K L=1, S K=\text { Clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Binary Counter | Input to Binary Counter | 0 | $\begin{aligned} & \text { If } S K L=1, S K=1 \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 1 | Binary Counter | Input to Binary Counter | 1 | $\begin{aligned} & \text { If } S K L=1, S K=1 \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |

## INTERRUPT

The following features are associated with the $\mathrm{IN}_{1}$ interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once aknowledged as explained below, pushes the next sequential program counter address (PC +1 ) onto the stack, pushing in turn the contents of the other subroutine-save registers to the next lower level $(\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC})$. Any previous contents of SC are lost. The program counter is set to hex address OFF (the last word of page 3) and $\mathrm{EN}_{1}$ is reset.
b. An interrupt will be acknowledged only after the following conditions are met:

1. $\mathrm{EN}_{1}$ has been set.
2. A low-going pulse (" 1 " to " 0 ") at least two instruction cycles wide occurs on the $\mathrm{IN}_{1}$ input.
3. A currently executing instruction has been completed.
4. All successive transfer of control instructions and successive LBls have been completed (e.g., if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed).
c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example if an interrupt occurs during the execution of ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at address OFF. At the end of the interrupt routine, a RET instruction is executed to "pop" the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines and LQID instructions should not be
nested within the interrupt servicing routine since their popping the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.
d. The first instruction of the interrupt routine at hex address OFF must be a NOP.
e. A LEI instruction can be put immediately before the RET to re-enable interrupts.

## INITIALIZATION

The Reset Logic will initialize (clear) the device upon powerup if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. If the power supply rise time is greater than 1 ms , the user must provide an external RC network and diode to the RESET pin as shown below. The RESET pin is configured as a Schmitt trigger input. If not used it should be connected to $V_{c c}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least three instruction cycle times.
Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA.


TL/DD/8825-7
$R C \geq 5 \times$ Power Supply Rise Time

## Functional Description (Continued)

## OSCILLATOR

There are three basic clock oscillator configurations available as shown by Figure 4.
a. Crystal Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 32 (optional by 16 or 8 ).
b. External Oscillator. CKI is an external clock input signal. The external frequency is divided by 32 (optional by 16 or 8) to give the instruction cycle time. CKO is now available to be used as the RAM power supply $\left(V_{R}\right)$ or as a general purpose input.
c. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is available as the RAM power supply ( $V_{R}$ ) or as a general purpose input.

## CKO PIN OPTIONS

In a crystal controlled oscillator system, CKO is used as an output to the crystal network. As an option CKO can be a general purpose input, read into bit 2 of $A$ (accumulator) upon execution of an INIL instruction. As another option, CKO can be a RAM power supply pin ( $\mathrm{V}_{\mathrm{R}}$ ), allowing its connection to a standby/backup power supply to maintain the integrity of RAM data with minimum power drain when the main supply is inoperative or shut down to conserve power. Using either option is appropriate in applications where the COP420L/421L system timing configuration does not require use of the CKO pin.

## RAM KEEP-ALIVE OPTION (Not available on COP422L)

Selecting CKO as the RAM power supply ( $\mathrm{V}_{\mathrm{R}}$ ) allows the user to shut off the chip power supply ( $\mathrm{V}_{\mathrm{CC}}$ ) and maintain data in the RAM. To insure that RAM data integrity is maintained, the following conditions must be met:

1. $\overline{\text { RESET }}$ must go low before $V_{C C}$ goes below spec during power-off; $V_{C C}$ must be within spec before $\overline{\text { RESET }}$ goes high on power-up.
2. During normal operation $\mathrm{V}_{\mathrm{R}}$ must be within the operating range of the chip, with $\left(V_{C C}-1\right) \leq V_{R} \leq V_{C C}$.
3. $V_{R}$ must be $\geq 3.3 V$ with $V_{C C}$ off.


| Crystal <br> Value | Component Values |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{R 1}(\Omega)$ | $\mathbf{R 2}(\Omega)$ | $\mathbf{C 1}(\mathbf{p F})$ | $\mathbf{C 2}(\mathrm{pF})$ |
| 455 kHz | 4.7 k | 1 M | 220 | 220 |
| 2.097 MHz | 1 k | 1 M | 30 | $6-36$ |

TL/DD/8825-8


RC Controlled Oscillator

| $R(k \Omega)$ | $C(p F)$ | Instruction <br> Cycle Time <br> $(\mu \mathbf{s})$ |
| :---: | :---: | :---: |
| 51 | 100 | $19 \pm 15 \%$ |
| 82 | 56 | $19 \pm 13 \%$ |

Note: $200 \mathrm{k} \geq \mathrm{R} \geq 25 \mathrm{k}$
$360 \mathrm{pF} \geq \mathrm{C} \leq 50 \mathrm{pF}$

FIGURE 4. COP420L/421L Oscillator

## Functional Description (Continued)

## I/O OPTIONS

COP420L/421L outputs have the following optional configurations, illustrated in Figure 5:
a. Standard-an enhancement mode device to ground in conjunction with a depletion-mode device to $\mathrm{V}_{\mathrm{CC}}$, compatible with LSTTL and CMOS input requirements. Available on SO, SK, and all D and G outputs.
b. Open-Drain-an enhancement-mode device to ground only, allowing external pull-up as required by the user's application. Available on SO, SK, and all D and G outputs.
c. Push-Pull-An enhancement-mode device to ground in conjunction with a depletion-mode device paralleled by an enhancement-mode device to $\mathrm{V}_{\mathrm{Cc}}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads. Available on SO and SK outputs only.
d. Standard L-same as a., but may be disabled. Available on $L$ outputs only.
e. Open Drain L—same as b., but may be disabled. Available on L outputs only.
f. LED Direct Drive-an enhancement-mode device to ground and to $\mathrm{V}_{\mathrm{CC}}$, meeting the typical current sourcing requirements of the segments of an LED display. The sourcing device is clamped to limit current flow. These devices may be turned off under program control (see Functional Description, EN Register), placing the outputs in a high-impedance state to provide required LED segment blanking for a multiplexed display. Available on L outputs only.
g. TRI-STATE Push-Pull-an enhancement-mode device to ground and $\mathrm{V}_{\mathrm{CC}}$. These outputs are TRI-STATE outputs, allowing for connection of these outputs to a data bus shared by other bus drivers. Available on L outputs only.
COP420L/COP421L inputs have the following optional configurations:
h. An on-chip depletion load device to $V_{C C}$.
i. A Hi-Z input which must be driven to a " 1 " or " 0 " by external components.

The above input and output configurations share common enhancement-mode and depletion-mode devices. Specifically, all configurations use one or more of six devices (numbered 1-6, respectively). Minimum and maximum current (lout and $V_{\text {OUT }}$ ) curves are given in Figure 6 for each of these devices to allow the designer to effectively use these I/O configurations in designing a COP420L/421L system.
The SO, SK outputs can be configured as shown in a., b., or c. The D and G outputs can be configured as shown in a. or b. Note that when inputting data to the G ports, the G outputs should be set to " 1 ". The L outputs can be configured as in d., e., f. or g.
An important point to remember if using configuration d . or f. with the $L$ drivers is that even when the $L$ drivers are disabled, the depletion load device will source a small amount of current (see Figure 6, device 2); however, when the $L$ lines are used as inputs, the disabled depletion device cannot be relied on to source sufficient current to pull an input to a logic 1.

## COP421L

If the COP420L is bonded as a 24 -pin device, it becomes the COP421L, illustrated in Figure 2, COP420L/421L Connection Diagrams. Note that the COP421L does not contain the four general purpose $\mathbb{I N}$ inputs $\left(\mathrm{IN}_{3}-\mathrm{N}_{0}\right)$. Use of this option precludes, of course, use of the $\mathbb{I N}$ options and the interrupt feature. All other options are available for the COP421L.

## COP422L

If the COP421L is bonded as a 20 -pin device, it becomes the COP422L, as illustrated in Figure 2. Note that the COP422L contains all the COP421L pins except $D_{0}, D_{1}, G_{0}$, and $\mathrm{G}_{1}$. COP422L also does not allow RAM power supply input as a valid CKO pin option.


Functional Description (Continued)

d. Standard L Output

g. TRI-STATE Push-Pull (L Output)

e. Open-Drain L Output

h. Input with Load

FIGURE 5. Output Configurations

I. HI-Z Input

## Typical Performance Characteristics



Source Current for Standard Output Configuration


Source Current for $L_{0}-L_{7}$ in TRI-STATE Configuration (Low Current Option)


TL/DD/8825-18


FIGURE 6. COP420L/COP421L/COP422L Input/Output Characteristics

Typical Performance Characteristics (Continuod)


FIGURE 7. COP320L/DOP321L/COP322L Input/Output Characteristics

## COP420L/COP421L Instruction Set

Table I is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table II provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP410L/411L instruction set.

TABLE I. COP420L/421L Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| IL | Two 1-bit Latches associated with the IN ${ }_{3}$ or |
|  | IN ${ }_{0}$ inputs |
| IN | 4-bit Input Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B |
|  | Register |
| PC | 10-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 10-bit Subroutine Save Register A |
| SB | 10-bit Subroutine Save Register B |
| SC | 10-bit Subroutine Save Register C |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |


| Symbol | Definition |
| :---: | :---: |
| INSTRUCTION OPERAND SYMBOLS |  |
| d | 4-bit Operand Field, 0-15 binary (RAM Digit Select) |
| r | 2-bit Operand Field, 0-3 binary (RAM Register Select) |
| a | 10-bit Operand Field, 0-1023 binary (ROM Address) |
| $y$ | 4-bit Operand Field, 0-15 binary (Immediate Data) |
| RAM(s) | Contents of RAM location addressed by s |
| ROM(t) | Contents of ROM location addressed by $t$ |
| OPERATIONAL SYMBOLS |  |
| + | Plus |
| - | Minus |
| $\rightarrow$ | Replaces |
| $\longleftrightarrow$ | Is exchanged with |
| = | Is equal to |
| $\bar{A}$ | The ones complement of $A$ |
| $\oplus$ | Exclusive-OR |
| : | Range of values |

Instruction Set (Continued)
TABLE II. COP420L/421L Instruction Set

| Mnemonic Operand | Hex <br> CodeLanguage Code <br> (Blnary) | Data Flow | Skip Conditions | Description |
| :--- | :--- | :--- | :--- | :--- |

## ARITHMETIC INSTRUCTIONS

| ASC |  | 30 | [0011\|0000] |
| :---: | :---: | :---: | :---: |
| ADD |  | 31 | 001110001 |
| ADT |  | 4 A | \|0100|1010 |
| AISC | $y$ | 5- | [0101] y |
| CASC |  | 10 | 10001/0000 |
| CLRA |  | 00 | 1000010000 |
| COMP |  | 40 | 10100\|0000 |
| NOP |  | 44 | 10100\|0100 |
| RC |  | 32 | 10011\|0010 |
| SC |  | 22 | 10010\|0010 |
| XOR |  | 02 | 1000010010 |


| JID |  | FF | \|1111|1111 | $\begin{aligned} & \text { ROM }\left(\text { PC }_{9: 8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \\ & \text { PC }_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 3) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JMP | a | $6-$ | $\begin{aligned} & \underline{0110\|00\| a 9: 8 \mid} \\ & \mathrm{a}_{7: 0} \\ & \hline \end{aligned}$ | $a \rightarrow P C$ | None | Jump |
| JP | a |  | $\|1\| \quad a_{6: 0} \mid$ <br> (pages 2,3 only) <br> or$\|11\| \quad a_{5: 0}$ <br> (all other pages) | $a \rightarrow P C_{6: 0}$ $a \rightarrow P C_{5: 0}$ | None | Jump within Page (Note 4) |
| JSRP | a | -- | 10\| $\mathrm{a}_{5: 0}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \\ & \mathrm{SB} \rightarrow \mathrm{SC} \\ & 0010 \rightarrow \mathrm{PC}_{9: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 5) |
| JSR | a | $6-$ | $\begin{array}{c\|} \hline 0110\|10\| a_{9: 8} \mid \\ \hline \mathrm{a}_{7: 0} \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \\ & \mathrm{SB} \rightarrow \mathrm{SC} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | 10100:1000 | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | None | Return from Subroutine |
| RETSK |  | 49 | 10100\|1001 | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |


| Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TABLE II. COP420L/421L Instruction Set (Continued) |  |  |  |  |  |  |
| Mnemonic | Operand | $\begin{aligned} & \text { Hex } \\ & \text { Code } \end{aligned}$ | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | 33 | 001110011 | $A \rightarrow Q_{7: 4}$ | None | Copy A, RAM to Q |
|  |  | 3 C | 0011\|1100 | RAM(B) $\rightarrow \mathrm{Q}_{3: 0}$ |  |  |
| CQMA |  | 33 | 10011\|0011 | $\mathrm{Q}_{7: 4} \rightarrow$ RAM ${ }^{\text {(B) }}$ | None | Copy Q to RAM, A |
|  |  | 2 C | $0010 / 1100$ | $\mathrm{Q}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| LD | $r$ | -5 | O01r 0101 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A, Exclusive-OR Br with r |
| LDD | r,d | 23 | $\begin{array}{\|l\|l\|} \hline 0010\|0011\| \\ \hline 00\|r\| d \\ \hline \end{array}$ | RAM (r,d) $\rightarrow$ A | None | Load A with RAM pointed to directly by $\mathrm{r}, \mathrm{d}$ |
| LQID |  | BF | 1011\|1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{9: 8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{Q} \\ & \mathrm{SB} \rightarrow \mathrm{SC} \end{aligned}$ | None | Load Q Indirect (Note 3) |
| RMB | 0 | 4 C | $0100 / 1100$ | $0 \rightarrow$ RAM (B) ${ }_{0}$ | None | Reset RAM Bit |
|  | 1 | 45 | $0100 \mid 0101$ | $0 \rightarrow$ RAM (B) ${ }_{1}$ |  |  |
|  | 2 | 42 | 0100 O010 | $0 \rightarrow$ RAM (B) ${ }_{2}$ |  |  |
|  | 3 | 43 | $0100 \mid 0011$ | $0 \rightarrow$ RAM $(\mathrm{B})_{3}$ |  |  |
| SMB | 0 | 4 D | $0100 \mid 1101$ | $1 \rightarrow \mathrm{RAM}(\mathrm{B})_{0}$ | None | Set Ram Bit |
|  | 1 | 47 | $0100 \mid 1101$ | $1 \rightarrow \mathrm{RAM}(\mathrm{B})_{1}$ |  |  |
|  | 2 | 46 | 010010110 | $1 \rightarrow \mathrm{RAM}(\mathrm{B})_{2}$ |  |  |
|  | 3 | 4 B | 01001011 | $1 \rightarrow$ RAM $(\mathrm{B})_{3}$ |  |  |
| STII | y | 7- | 0111/ y ل | $\begin{aligned} & y \rightarrow \operatorname{RAM}(\mathrm{~B}) \\ & \mathrm{Bd}+1 \rightarrow \mathrm{Bd} \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| $x$ | $r$ | -6 | L00\|r 0110 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with A, Exclusive-OR Br with r |
| XAD | r,d | 23 | $\begin{aligned} & \|0010\| 0011 \mid \\ & \hline 10\|r\| \mathrm{d} \mid \\ & \hline \end{aligned}$ | RAM $(\mathrm{r}, \mathrm{d}) \longleftrightarrow \mathrm{A}$ | None | Exchange A with RAM pointed to directly by (r,d) |
| XDS | r | -7 | O0\|r|0111 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 | Exchange RAM with A and Decrement Bd, Exclusive-OR Br with r |
| XIS | $r$ | -4 | L00\|r 0100 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd increments past 15 | Exchange RAM with A and Increment Bd, Exclusive-OR Br with r |

Instruction Set (Continued)
TABLE II. COP420L/421L Instruction Set (Continued)

| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |

REGISTER REFERENCE INSTRUCTIONS

| CAB |  | 50 | 0101 0000 | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CBA |  | 4E | 0100\|1110 | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r,d | -- | $\begin{gathered} \|00\| r\|(d-1)\| \\ (d=0,9: 15) \end{gathered}$ <br> or | $\mathrm{r}, \mathrm{d} \rightarrow \mathrm{B}$ | Skip until not an LBI | Load B Immediate with r,d (Note 6) |
|  |  | 33 |  |  |  |  |
| LEI | y | 33 | \|0011|0011 | $y \rightarrow E N$ | None | Load EN Immediate (Note 7) |
|  |  | 6- | \|0110 ${ }^{\text {- y }}$ |  |  |  |
| XABR |  | 12 | \|0001|0010 | $A \longleftrightarrow \operatorname{Br}\left(0,0 \rightarrow A_{3}, A_{2}\right)$ | None | Exchange A with Br |

## TEST INSTRUCTIONS



| Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TABLE II. COP420L/421L Instruction Set (Continued) |  |  |  |  |  |  |
| Mnemonic | Operand | Hex Code | Machine <br> Language Code (Binary) | Data Flow | Skip Conditions | Description |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | 0011\|0011 | $G \rightarrow A$ | None | Input G Ports to A |
|  |  | 2 A | \|0010|1010 |  |  |  |
| ININ |  | 33 | 0011\|0011 | $\mathrm{IN} \rightarrow \mathrm{A}$ | None | Input IN Inputs to A (Note 2) |
|  |  | 28 | -0010\|1000 |  |  |  |
| INIL |  | 33 | 0011 0011 | $\mathrm{IL}_{3}, \mathrm{CKO}, ~ " 0$ ", $\mathrm{IL}_{0} \rightarrow \mathrm{~A}$ | None | Input IL Latches to A |
|  |  | 29 | 0010\|1001 |  |  | (Note 3) |
| INL |  | 33 | 0011 00011 | $\mathrm{L}_{7: 4} \rightarrow$ RAM $(\mathrm{B})$ | None | Input L Ports to RAM, A |
|  |  | 2E | 0010 110 | $\mathrm{L}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| OBD |  | 33 | 001110011 | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | -0011\|1110 |  |  |  |
| OGI | y | 33 | 0011 0011 | $y \rightarrow G$ | None | Output to G Ports Immediate |
|  |  | $5-$ | \|0101| y |  |  |  |
| OMG |  | 33 | 0011\|0011 | RAM(B) $\rightarrow$ G | None | Output RAM to G Ports |
|  |  | 3A | -0011 1010 - |  |  |  |
| XAS |  | 4F | [0100\|1111 | $A \longleftrightarrow S$ SIO, C $\rightarrow$ SKL | None | Exchange A with SIO (Note 3) |

Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4 -bit $A$ register.
Note 2: The ININ instruction is only available on the 28-pin COP420L as the other devices do not contain the IN inputs.
Note 3: For additional information on the operation of the XAS, JID, LQID, INIL, and SKT instructions, see below.
Note 4: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 5: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.
Note 6: LBI is a single-byte instruction if $d=0,9,10,11,12,13,14$, or 15 . The machine code for the lower 4 bits equals the binary value of the " $d$ " data minus 1 , e.g., to load the lower four bits of $B(\mathrm{Bd})$ with the value $9\left(1001_{2}\right)$, the lower 4 bits of the LBI instruction equal $8\left(100 \mathrm{O}_{2}\right)$. To load 0 , the lower 4 bits of the LBI instruction should equal 15 (11112).
Note 7: Machine code for operand field y for LEl instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)

## Description of Selected

## Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP420L/421L programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register, above.) If

SIO is selected as a shift register, an XAS instruction must be performed once every 4 instruction cycles to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by $A$ and $M$. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 10 -bit word, $\mathrm{PC}_{9: 8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ are not affected by this instruction.
Note that JID requires 2 instruction cycles to execute.

## Description of Selected Instructions (Continued)

## INIL INSTRUCTION

INIL (Input IL Latches to A) inputs 2 latches, $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ (see Figure 8) and CKO into $A$. The $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ latches are set if a low-going pulse (" 1 " to " 0 ") has occurred on the $\mathrm{IN}_{3}$ and $\mathbb{N}_{0}$ inputs since the last $\mathbb{N} I L$ instruction, provided the input pulse stays low for at least two instruction times. Execution of an INIL inputs $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ into A3 and AO respectively, and resets these latches to allow them to respond to subsequent low-going pulses on the $I N_{3}$ and $I N_{0}$ lines. If CKO is mask programmed as a general purpose input, an INIL will input the state of CKO into A2. If CKO has not been so programmed, a " 1 " will be placed in A2. A " 0 " is always placed in A1 upon the execution of an INIL. The general purpose inputs $\mathrm{N}_{3}-\mathrm{N}_{0}$ are input to $A$ upon execution of an ININ instruction. (See Table II, ININ instruction.) INIL is useful in recognizing pulses of short duration or pulses which occur too often to be read conveniently by an ININ instruction. IL latches are not cleared on reset.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 10 -bit word $\mathrm{PC}_{9}, \mathrm{PC}_{8}, \mathrm{~A}$, M. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack (PC + $1 \rightarrow S A \rightarrow S B \rightarrow S C$ ) and replaces the least significant 8 bits of PC as follows: $\mathrm{A} \rightarrow$ $\mathrm{PC}_{7: 4}, \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the $Q$ latches. Next, the stack is "popped" (SC $\rightarrow$ SB $\rightarrow$ SA $\rightarrow$ PC), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SB $\rightarrow$ SC, the previous contents of SC are lost. Also, when LQID pops the stack, the previously pushed contents of SB are left in SC. The net result is that the contents of SB are placed in SC (SB $\rightarrow$ SC). Note the LQID takes two instruction cycle times to execute.


TL/DD/8825-21
FIGURE 8. INIL Hardware Implementation

## SKT INSTRUCTION

The SKT (Skip On Timer) instruction tests the state of an internal 10 -bit time-base counter. This counter divides the instruction cycle clock frequency by 1024 and provides a latched indication of counter overflow. The SKT instruction tests this latch, executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction, therefore, allow the COP420L/421L to generate its own timebase for real-time processing rather than relying on an external input signal.
For example, using a 2.097 MHz crystal as the time-base to the clock generator, the instruction cycle clock frequency will be 65 kHz (crystal frequency $\div 32$ ) and the binary counter output pulse frequency will be 64 Hz . For time-of-day or similar real-time processing, the SKT instruction can call a routine which increments a "seconds" counter every 64 ticks.

## INSTRUCTION SET NOTES

a. The first word of a COP420L/421L program (ROM address 0 ) must be a CLRA (Clear $A$ ) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths except JID and LQID take the same number of cycle times whether instructions are skipped or executed. JID and LQID instructions take 2 cycles if executed and 1 cycle if skipped.
c. The ROM is organized into 16 pages of 64 words each. The Program Counter is a 10-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page $3,7,11$, or 15 will access data in the next group of four pages.

## Option List

The COP420L/421L mask-programmable options are assigned numbers which correspond with the COP420L pins.
The following is a list of COP420L options. When specifying a COP421L chip, Options 9, 10, 19, and 20 must all be set to zero. When specifying a COP422L chip, options 9, 10, 19, and 20 must all be set to zero; options 21 and 22 may not be set to one, three or five; and option 2 may not be set to one. The options are programmed at the same time as the ROM pattern to provide the user with the hardware flexibility to interface to various I/O components using little or no external circuitry.
The Option Table should be copied and sent in with your EPROM or disc.

Option $1=0$ : Ground Pin-no options available
Option 2: CKO Output
$=0$ : clock generator output to crystal/resonator ( 0 not allowable value if Option $3=3$ )
$=1$ : pin is RAM power supply $\left(V_{R}\right)$ input (not available on the COP422L)
$=2$ : general purpose input with load device to $\mathrm{V}_{\mathrm{CC}}$
= 3: general purpose input, Hi-Z
Option 3: CKI Input
= 0: oscillator input divided by 32 ( 2 MHz max.)
= 1: oscillator input divided by 16 ( 1 MHz max.)
$=2$ : oscillator input divided by 8 ( 500 kHz max.)
$=3$ : single-pin RC controlled oscillator ( $\div 4$ )
$=4$ : Schmitt trigger clock input ( $\div 4$ )
Option 4: RESET Input
$=0$ : load device to $\mathrm{V}_{\mathrm{CC}}$
= 1: Hi-Z Input
Option 5: L $\mathrm{L}_{7}$ Driver
= 0: Standard output
= 1: Open-drain output
= 2: High current LED direct segment drive output
$=3$ : High current TRI-STATE push-pull output
$=4$ : Low-current LED direct segment drive output
= 5: Low-current TRI-STATE push-pull output
Option 6: $L_{6}$ Driver same as Option 5
Option 7: L5 Driver same as Option 5
Option 8: L4 Driver same as Option 5
Option 9: $\mathbb{N}_{1}$ Input $=0$ : load device to $V_{C C}$ $=1$ : Hi-Z input
Option 10: $\mathrm{IN}_{2}$ Input same as Option 9
Option 11: VCC pin $=0$ : Standard $V_{C C}$ = 1: Optional higher voltage $V_{C C}$
Option 12: L3 Driver same as Option 5
Option 13: L2 Driver same as Option 5
Option 14: L $L_{1}$ Driver same as Option 5
Option 15: Lo Driver same as Option 5
Option 16: SI Input same as Option 9
Option 17: SO Driver $=0$ : standard output
$=1$ : open-drain output
= 2: push-pull output
Option 18: SK Driver same as Option 17

Option 19: $\mathbb{N}_{0}$ Input
same as Option 9
Option 20: $\mathrm{IN}_{3}$ Input
same as Option 9
Option 21: $\mathrm{G}_{0}$ I/O Port
$=0:$ very-high current standard output
$=1$ : very-high current open-drain output
$=2$ : high current standard output
$=3$ : high current open-drain output
$=4$ : standard LSTTL output (fanout $=1$ )
$=5$ : open-drain LSTTL output (fanout $=1$ )
Option 22: $\mathrm{G}_{1}$ I/O Port
same as Option 21
Option 23: $\mathrm{G}_{2}$ I/O Port
same as Option 21
Option 24: $\mathrm{G}_{3}$ I/O Port
same as Option 21
Option 25: $\mathrm{D}_{3}$ Output same as Option 21
Option 26: $\mathrm{D}_{2}$ Output same as Option 21
Option 27: $\mathrm{D}_{1}$ Output same as Option 21
Option 28: $\mathrm{D}_{0}$ Output same as Option 21
Option 29: L Input Levels
$=0$ : standard TTL input levels (" 0 " $=0.8 \mathrm{~V}, " 1 "=2.0 \mathrm{~V}$ )
$=1$ : higher voltage input levels

$$
(" 0 "=1.2 \mathrm{~V}, " 1 "=3.6 \mathrm{~V})
$$

Option 30: IN Input Levels same as Option 29
Option 31: G Input Levels same as Option 29
Option 32: SI Input Levels same as Option 29
Option 33: $\overline{\text { RESET Input }}$
= 0: Schmitt trigger input
$=1$ : standard TTL input levels
$=2$ : higher voltage input levels
Option 34: CKO Input Levels
(CKO = input; Option $2=2,3$ )
same as Option 29
Option 35: COP Bonding
$=0$ : COP420L (28-pin device)
= 1: COP421L (24-pin device)
$=2: 28$ - and 24 -pin versions
$=3$ : COP422L (20-pin device)
$=4: 28$ - and 20 -pin versions
$=5: 24$ - and 20 -pin versions
$=5: 28-24-$, and 20 -pin versions
Option 36: Internal Initialization Logic
$=0$ : normal operation
$=1$ : no internal initialization logic

## Option Table

The following EPROM option information is to be sent to National along with the EPROM.

OPTION DATA
OPTION 1 VALUE $=$ $\qquad$ IS: GROUND PIN
OPTION 2 VALUE $=$ $\qquad$ IS: CKO OUTPUT

OPTION 3VALUE = $\qquad$ IS: CKI INPUT
OPTION 4 VALUE = $\qquad$ IS: RESET INPUT

OPTION 5VALUE = $\qquad$ IS: $L_{7}$ DRIVER
OPTION 6 VALUE $=$ $\qquad$ IS: $L_{6}$ DRIVER
OPTION 7 VALUE $=$ $\qquad$ IS: $L_{5}$ DRIVER
OPTION 8 VALUE $=$ $\qquad$ IS: $L_{4}$ DRIVER

OPTION 9 VALUE = $\qquad$ IS: IN1 INPUT
OPTION 10 VALUE $=$ $\qquad$ IS: IN2 INPUT

OPTION 11 VALUE = $\qquad$ IS: VCC PIN
OPTION 12 VALUE = $\qquad$ IS: $L_{3}$ DRIVER

OPTION 13 VALUE = $\qquad$ IS: L- DRIVER
OPTION 14 VALUE = $\qquad$ IS: $L_{1}$ DRIVER
OPTION 15 VALUE $=$ $\qquad$ IS: Lo DRIVER OPTION 16 VALUE = $\qquad$ IS: SI INPUT
OPTION 17 VALUE = $\qquad$ IS: SO DRIVER

OPTION 18 VALUE = $\qquad$ IS: SK DRIVER

## TEST MODE (Non-Standard Operation)

The SO output has been configured to provide for standard test procedures for the customer-programmed COP420L. With SO forced to logic "1", two test modes are provided, depending upon the value of S :
a. RAM and Internal Logic Test Mode $(\mathrm{SI}=1)$
b. ROM Test Mode ( $\mathrm{SI}=0$ )

These special test modes should not be employed by the user; they are intended for manufacturing test only.

## APPLICATIONS \# 1: COP420L General Controller

Figure 9 shows an interconnect diagram for a COP420L used as a general controller. Operation of the system is as follows:

1. The $L_{7}-L_{0}$ outputs are configured as LED Direct Drive outputs, allowing direct connection to the segments of the display.

## OPTION DATA

| OPTION 19 VALUE = | IS: $\mathrm{IN}_{0}$ INPUT |
| :---: | :---: |
| OPTION 20 VALUE $=$ | IS: $\mathrm{IN}_{3}$ INPUT |
| OPTION 21 VALUE = | IS: $\mathrm{G}_{0} \mathrm{I} / \mathrm{OPORT}$ |
| OPTION 22 VALUE | IS: $\mathrm{G}_{1}$ I/O PORT |
| OPTION 23 VALUE | IS: $\mathrm{G}_{2}$ I/O PORT |
| OPTION 24 VALUE | IS: $\mathrm{G}_{3}$ I/OPORT |
| OPTION 25 VALUE | IS: $\mathrm{D}_{3}$ OUTPUT |
| OPTION 26 VALUE = | IS: $\mathrm{D}_{2}$ OUTPUT |
| OPTION 27 VALUE | IS: $\mathrm{D}_{1}$ OUTPUT |
| OPTION 28 VALUE | IS: $\mathrm{D}_{0}$ OUTPUT |
| OPTION 29 VALUE = | IS: L INPUT LEVELS |
| OPTION 30 VALUE $=$ | IS: IN INPUT LEVELS |
| OPTION 31 VALUE = | IS: G INPUT LEVELS |
| OPTION 32 VALUE | IS: SI INPUT LEVELS |
| OPTION 33 VALUE | IS: $\overline{\text { RESET INPUT }}$ |
| OPTION 34 VALUE = | IS: CKO INPUT LEVELS |
| OPTION 35 VALUE = | IS: COP BONDING |
| OPTION 36 VALUE $=$ | IS: INTERNAL INITIALIZATION LOGIC |

2. The $D_{3}-D_{0}$ outputs drive the digits of the multiplexed display directly and scan the columns of the $4 \times 4$ keyboard matrix.
3. The $\mathbb{I N}_{3}-\mathbb{N}_{0}$ inputs are used to input the 4 rows of the keyboard matrix. Reading the IN lines in conjunction with the current value of the D outputs allows detection, debouncing, and decoding of any one of the 16 keyswitches.
4. CKI is configured as a single-pin oscillator input allowing system timing to be controlled by a single-pin RC network. CKO is therefore available for use as a $V_{\mathrm{R}}$ RAM power supply pin. RAM data integrity is thereby assured when the main power supply is shut down (see RAM Keep-Alive option description).
5. SI is selected as the input to a binary counter input. With SIO used as a binary counter, SO and SK can be used as general purpose outputs.
6. The 4 bidirectional G I/O ports $\left(\mathrm{G}_{3}-\mathrm{G}_{0}\right)$ are available for use as required by the user's application.

Typical Applications


TL/DD/8825-22
*SO, SI, SK may also be used for Serial I/O FIGURE 9. COP420L Keyboard/Display Interface

## APPLICATION \# 2:

Digitally Tuned Radio Controller and Clock


Typical Applications (Continued)


TL/DD/8825-24
FIGURE 10. Digltal Tuning System Block

## Functional Description

## LOGIC I/Os

CKI Input: This input accepts an external 500 kHz signal, divides it by eight and outputs the quotient at the CLK output as the system clock.
$\overline{\mathbf{R S T}}$ Input: Schmitt trigger input to clear device upon initialization.
SDT Input: Interrupt input for station detection. The SDT signal is generated by the radio's station detector and used by the COP420L to determine if there is a valid station on the active frequency. The status of the SDT input is only relevant during station searching mode. A high on SDT will temporarily terminate the search mode for eight seconds.
ALM Input: A high on ALM will activate alarm output via slave device at alarm time. A low on the input will disable alarm function.
DATA Output: Push-pull output providing serial data to external devices.
CLK Output: Push-pull output providing system clock at data transmitting time.
50 Hz Input: A normally high input to accept a 50 Hz external time base for real-time calculation.

## MOMENTARY KEYS DESCRIPTION

MEM 1-MEM 10: Each memory represents data of a favorite station in a certain band. Depression of one of these
keys will recall the previous stored data and transmit it to the PLL. The PLL will in turn change the radio's receiving frequency as well as the band if necessary. Memory recall keys can also turn on the radio.
UP: This key will manually increment receiving frequency. The first four steps of increment will be for fine tuning a station, after which will be fast slewing meant for manual receive frequency changing.
DOWN: Has the same function as UP key except that frequency is decremented.
MEMORY SCAN: This will start the radio scanning through all ten memories automatically at eight seconds per memory starting from Memory 1 . This will also turn on the radio if it was off.
MEMORY STORE: Enables the memory store mode which lasts for three seconds. Depression of any memory key will store the active frequency and band in that memory and disable the store mode. Any function key will also disable the mode to prevent memory data being accidentally destroyed.
HALT: Depression of the HALT key will stop the search and scan functions at current frequency or memory. HALT also turns on the radio during off time and recall frequency display in signal display mode.
SEARCH: Activates station searching in the current band. Search speed is 50 ms per frequency step with wrapping

## Functional Description (Continued)

around at end of band. An 8-second stop will take place on reaching a valid station. The HALT key or any function key will terminate the search. Search direction will normally be upwards unless the DOWN key has been depressed prior to the SEARCH key or during the search function in which case search direction will be downwards.
OFF: Turns off the radio or alarm when active.
AM/FM: Radio band switch.
SLEEP: Activates sleep mode, turns on radio on depression and off radio at the end of sleep period. Setting of sleep period is done by depressing the SLEEP and MINUTE key simultaneously.
ALARM: Enables alarm time setting. Depressing the HOUR or MINUTE key and ALARM key simultaneously will set the alarm hour and minute respectively.
HOUR: Sets the hour digits of time-related functions.
MINUTE: Sets the minute digits of time-related functions.

## DIODE STRAPS CONNECTIONS

STRAP 0: Controls the on and off of radio. In applications where a toggle type ON/OFF switch is used, momentary OFF key can be omitted; connecting the strap will turn on the radio and vice versa. Must be connected to use momentary OFF key.
STRAP 1, 2: Selects the AM IF options.
STRAP 3: 12/24-hour clock select.
STRAP 4: $3 / 5 \mathrm{kHz}$ AM step size select.
STRAP 5, 6: FM IF offsets select.

|  | STRAP 0 | STRAP 3 | STRAP 4 |
| :---: | :---: | :---: | :---: |
| Connected | Radio ON | 12 hour | 5 kHz step |
| Open | Radio OFF | 24 hour | 3 kHz step |
| AM/FM IF OPTIONS |  |  |  |
|  | AM | STRAP 1 | STRAP 2 |
|  | 455 kHz | $X$ | X |
|  | 460 kHz | X | $\nu$ |
|  | 450 kHz | $\nu$ | X |
|  | 260 kHz | $\nu$ | $\checkmark$ |
|  | FM | STRAP 5 | STRAP 6 |
|  | 10.7 MHz | X | X |
|  | 10.75 MHz | X | $\checkmark$ |
|  | 10.65 MHz | $\nu$ | X |
|  | 10.8 MHz | $\checkmark$ | $\checkmark$ |

$X=$ No connection.
$\nu=$ Diode inserted.

## INDIRECT FEATURES AND OPTIONS

As indicated in Figure 10, there are a few options and indirect features provided via the help of a slave device, namely the Phase Lock Loop, DS8906N.

## DISPLAY OPTIONS

As mentioned above, the COP420L-HSB is MICROWIRE compatible. Internal circuitry enables it to directly interface with all of National's serial input MICROWIRE compatible display drivers whether they are of a direct drive or multiplex drive format. On Figure 10 is a list of drivers available for the system. EN1 and EN2 are optional enable outputs meant for a dual display system in which EN3 will not be used. By dual display, it means that one display will be constantly showing time information and the other showing frequency information. Whereas in conventional single display systems, the display shows both time and frequency information in a time-sharing method. The National system provides a timeprioritized display-sharing method. That is, whenever a tuning function is completed, the frequency information will stay on the display for eight seconds then time display will take over. This is achieved by using EN3 for the driver's enable logic.

## CONTROL OUTPUTS

Six open collector outputs controlled by the COP420L are provided from DS8906N, the phase lock loop for controlling radio switching circuits.
Radio ON/OFF: A high from this output indicates that the radio should be switched on and vice versa.
AM/FM: Output for controlling the AM/FM bandswitch. A high level output indicates FM and a low indicates the AM band.
MUTE: For muting the audio output when performing any frequency related function. The output will go high prior to the frequency change except when doing fine tuning.
ALARM ENABLE: Active high output for turning on the alarm circuit at alarm time.
50 kHz IND: For driving the 50 kHz indicator in FM band or the LSB in a 5 -digit display. Output is active high.
MEM STORE IND: For driving the memory store mode indicator. Output is active high.

## TYPICAL IMPLEMENTATION ALTERNATIVES

A full keyboard or any portion of it can be implemented with various applications for features/functions vs. cost/size.
Figure 11 shows two keyboard configurations with 22-key and 11-key keyboards for a desk-top/tuner system or autoradio system, respectively.

Functional Description (Continued)



FIGURE 11

## 多 <br> National Semiconductor

## COP424C, COP425C, COP426C, COP324C, COP325C, COP326C and COP444C, COP445C, COP344C, COP345C Single-Chip 1k and $2 k$ CMOS Microcontrollers

## General Description

The COP424C, COP425C, COP426C, COP444C and COP445C fully static, Single-Chip CMOS Microcontrollers are members of the COPSTM family, fabricated using dou-ble-poly, silicon gate microCMOS technology. These Controller Oriented Processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture and I/O scheme designed to facilitate keyboard input, display output and BCD data manipulation. The COP424C and COP444C are 28 pin chips. The COP425C and COP445C are 24 -pin versions (4 inputs removed) and COP426C is 20-pin version with $15 \mathrm{I} / \mathrm{O}$ lines. Standard test procedures and reliable high-density techniques provide the medium to large volume customers with a customized microcontroller at a low end-product cost. These microcontrollers are appropriate choices in many demanding control environments especially those with human interface.

The COP424C is an improved product which replaces the COP420C.

## Features

- Lowest power dissipation ( $50 \mu \mathrm{~W}$ typical)
- Fully static (can turn off the clock)
- Power saving IDLE state and HALT mode

■ $4 \mu$ s instruction time, plus software selectable clocks

- $2 k \times 8$ ROM, $128 \times 4$ RAM (COP $444 \mathrm{C} / \mathrm{COP} 445 \mathrm{C}$ )

■ $1 \mathrm{k} \times 8$ ROM, $64 \times 4$ RAM (COP424C/COP425C/ COP426C)
■ 23 I/O lines (COP444C and COP424C)

- True vectored interrupt, plus restart
- Three-level subroutine stack
- Single supply operation ( 2.4 V to 5.5 V )
- Programmable read/write 8 -bit timer/event counter
- Internal binary counter register with MICROWIRETM serial I/O capability
■ General purpose and TRI-STATE® outputs
- LSTTL/CMOS output compatible
- Microbus ${ }^{\text {TM }}$ compatible

■ Software/hardware compatible with COP400 family

- Extended temperature range devices COP324C/ COP325C/COP326C and COP344C/COP345C ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )
- Military devices $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ ) to be available

Block Diagram


FIGURE 1

## COP424C/COP425C/COP426C and COP444C/COP445C

## Absolute Maximum Ratings

| Supply Voltage (VCC) | 6 V |
| :--- | ---: |
| Voltage at any Pin | -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ |
| Total Allowable Source Current | 25 mA |
| Total Allowable Sink Current | 25 mA |
| Operating Temperature Range  <br> Storage Temperature Range $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ <br> Lead Temperature <br> (soldering, 10 seconds) $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ <br>  $\quad 300^{\circ} \mathrm{C}$ |  |

5
25 mA
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$300^{\circ} \mathrm{C}$

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq 70^{\circ} \mathrm{C}$ unloss otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage <br> Power Supply Ripple (Note 5) | Peak to Peak | 2.4 | $\begin{gathered} 5.5 \\ 0.1 V_{C C} \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Supply Current (Note 1) | $\mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{tc}=64 \mu \mathrm{~s}$ <br> $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{tc}=16 \mu \mathrm{~s}$ <br> $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{tc}=4 \mu \mathrm{~s}$ <br> ( tc is instruction cycle time) |  | $\begin{gathered} 120 \\ 700 \\ 3000 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| HALT Mode Current (Note 2) | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V}, \mathrm{~F}_{\mathrm{IN}}=0 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{~F}_{\mathrm{IN}}=0 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 40 \\ & 12 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Input Voltage Levels <br> RESET, CKI, $D_{0}$ (clock input) <br> Logic High <br> Logic Low <br> All Other Inputs <br> Logic High <br> Logic Low |  | $\begin{aligned} & 0.9 V_{C C} \\ & 0.7 V_{C C} \end{aligned}$ | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & v \\ & v \end{aligned}$ |
| Input Pull-Up Current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0$ | 30 | 330 | $\mu \mathrm{A}$ |
| Hi-Z Input Leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Input Capacitance (Note 4) |  |  | 7 | pF |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High Logic Low | $\begin{aligned} & \text { Standard Outputs } \\ & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=400 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $v_{c c}-0.2$ | 0.4 0.2 | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| Output Current Levels (except CKO) Sink (Note 6) <br> Source (Standard Option) <br> Source (Low Current Option) <br> CKO Current Levels (As Clock Out) | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{CKI}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \\ & V_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1.2 \\ 0.2 \\ -0.5 \\ -0.1 \\ -30 \\ -6 \\ \\ 0.3 \\ 0.6 \\ 1.2 \\ -0.3 \\ -0.6 \\ -1.2 \end{gathered}$ | $\begin{gathered} -330 \\ -80 \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> mA <br> mA <br> mA <br> mA |
| Allowable Sink/Source Current per Pin (Note 6) |  |  | 5 | mA |
| Allowable Loading on CKO (as HALT) |  |  | 100 | pF |
| Current Needed to Over-Ride HALT <br> (Note 3) <br> To Continue <br> To Halt | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{I N}=0.2 \mathrm{~V}_{C C} \\ & V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{I N}=0.7 \mathrm{~V}_{C C} \end{aligned}$ |  | $\begin{aligned} & 0.7 \\ & 1.6 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| TRI-STATE or Open Drain Leakage Current |  | -2.5 | +2.5 | $\mu \mathrm{A}$ |

## COP324C/COP325C/COP326C and COP344C/COP345C

Absolute Maximum Ratings

| Supply Voltage | 6 V |
| :--- | ---: |
| Voltage at any Pin | -0.3 V to $\mathrm{VCC}+0.3 \mathrm{~V}$ |
| Total Allowable Source Current | 25 mA |
| Total Allowable Sink Current | 25 mA |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature |  |
| (soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage Power Supply Ripple (Note 5) | Peak to Peak | 3.0 | $\begin{gathered} 5.5 \\ 0.1 V_{C C} \end{gathered}$ | $\begin{aligned} & \bar{v} \\ & \mathrm{~V} \end{aligned}$ |
| Supply Current (Note 1) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{tc}=64 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{tc}=16 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{tc}=4 \mu \mathrm{~s} \\ & \text { (tc is instruction cycle time) } \end{aligned}$ |  | $\begin{gathered} 180 \\ 800 \\ 3600 \end{gathered}$ | $\begin{aligned} & \mu A \\ & \mu A \\ & \mu A \end{aligned}$ |
| HALT Mode Current (Note 2) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~F}_{I N}=0 \mathrm{kHz} \\ & \mathrm{~V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~F}_{I N}=0 \mathrm{kHz} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 30 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Input Voltage Levels <br> RESET, CKI, $\mathrm{D}_{\mathrm{O}}$ (clock input) <br> Logic High <br> Logic Low <br> All Other Inputs <br> Logic High <br> Logic Low |  | $\begin{aligned} & 0.9 V_{C C} \\ & 0.7 V_{C C} \end{aligned}$ | $\begin{aligned} & 0.1 V_{C C} \\ & 0.2 V_{C C} \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \end{aligned}$ |
| Input Pull-Up Current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=0$ | 30 | 440 | $\mu \mathrm{A}$ |
| Hi-Z Input Leakage |  | -2 | +2 | $\mu \mathrm{A}$ |
| Input Capacitance (Note 4) |  |  | 7 | pF |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High Logic Low | Standard Outputs $V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ $\mathrm{l}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ $I_{\mathrm{OL}}=400 \mu \mathrm{~A}$ $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 2.7 \\ v_{c c}-0.2 \end{gathered}$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & v \\ & V \end{aligned}$ |
| Output Current Levels (except CKO) Sink (Note 6) <br> Source (Standard Option) <br> Source (Low Current Option) <br> CKO Current Levels (As Clock Out) | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}}$ <br> $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ <br> $V_{C C}=4.5 \mathrm{~V}, V_{\text {OUT }}=0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V}$ <br> $V_{C C}=4.5 \mathrm{~V}, \mathrm{CKI}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}}$ <br> $V_{C C}=4.5 \mathrm{~V}, C K I=O V, V_{O U T}=0 \mathrm{~V}$ | $\begin{gathered} 1.2 \\ 0.2 \\ -0.5 \\ -0.1 \\ -30 \\ -8 \\ \\ 0.3 \\ 0.6 \\ 1.2 \\ -0.3 \\ -0.6 \\ -1.2 \end{gathered}$ | $\begin{aligned} & -440 \\ & -200 \end{aligned}$ | mA mA mA mA $\mu \mathrm{A}$ $\mu \mathrm{A}$ <br> mA mA mA mA mA mA |
| Allowable Sink/Source Current per Pin (Note 6) |  |  | 5 | mA |
| Allowable Loading on CKO (as HALT) |  |  | 100 | pF |
| Current Needed to Over-Ride HALT <br> (Note 3) <br> To Continue <br> To Halt | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{I N}=0.2 \mathrm{~V} C \mathrm{C} \\ & V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{I N}=0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ |  | $\begin{aligned} & 0.9 \\ & 2.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| TRI-STATE or Open Drain Leakage Current |  | -5 | +5 | $\mu \mathrm{A}$ |

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time (tc) | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>V_{C C} \geq 2.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 4 \\ 16 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| $\left.\begin{array}{lr}\text { Operating CKI } & \div 4 \text { mode } \\ \text { Frequency } & \div 8 \text { mode } \\ & \div 16 \text { mode } \\ & \div 4 \text { mode } \\ & \div 8 \text { mode } \\ & \div 16 \text { mode }\end{array}\right\}$ | $\mathrm{V}_{\mathrm{cc}} \geq 4.5 \mathrm{~V}$ $4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V}$ | DC <br> DC <br> DC <br> DC <br> DC <br> DC | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 4.0 \\ & 250 \\ & 500 \\ & 1.0 \end{aligned}$ | MHz <br> MHz <br> MHz <br> kHz <br> kHz <br> MHz |
| Duty Cycle (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ | 40 | 60 | \% |
| Rise Time (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ External Clock |  | 60 | ns |
| Fall Time (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ External Clock |  | 40 | ns |
| Instruction Cycle Time RC Oscillator (Note 4) | $\begin{aligned} & \mathrm{R}=30 \mathrm{k}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{C}=82 \mathrm{pF}(\div 4 \text { Mode }) \end{aligned}$ | 8 | 16 | $\mu \mathrm{S}$ |
| Inputs: (See Figure 3) tsetup <br> $t_{\text {hold }}$ | $\left.\begin{array}{l} \text { G Inputs } \\ \text { SI Input } \\ \text { All Others } \end{array}\right\} \quad \mathrm{V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$ | $\begin{gathered} \mathrm{tc} / 4+.7 \\ 0.3 \\ 1.7 \\ 0.25 \\ 1.0 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \end{aligned}$ |
| $\qquad$ | $\begin{aligned} & V_{O U T}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |
| Microbus Timing <br> Read Operation (Figure 4) <br> Chip Select Stable before $\overline{\mathrm{RD}}-\mathrm{t}_{\mathrm{CSR}}$ <br> Chip Select Hold Time for $\overline{R D}-t_{\text {RCS }}$ <br> $\overline{R D}$ Pulse Width - $t_{\text {RR }}$ <br> Data Delay from $\overline{R D}-t_{R D}$ <br> $\overline{R D}$ to Data Floating - $t_{D F}$ (Note 4) <br> Write Operation (Figure 5) <br> Chip Select Stable before $\overline{W R}$ - t CSW <br> Chip Select Hold Time for WR - twCs <br> WR Pulse Width - tww <br> Data Set-Up Time for $\overline{W R}$ - tow <br> Data Hold Time for $\overline{W R}-t_{\text {WD }}$ <br> INTR Transition Time from $\overline{W R}-t_{W}$ | $\mathrm{CL}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ | 65 <br> 20 <br> 400 <br> 65 <br> 20 <br> 400 <br> 320 <br> 100 | 375 <br> 250 <br> 700 |  |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to VCc with 5 K resistors. See current drain equation on page 17.
Note 2: The HALT mode will stop CKI from oscillating in the RC and crystal configurations. Test conditions: all inputs tied to VCC, L lines in TRI-STATE mode and tied to ground, all outputs low and tied to ground.
Note 3: When forcing HALT, current is only needed for a short time (approx. 200 ns ) to flip the HALT flip-flop.
Note 4: This parameter is only sampled and not $100 \%$ tested. Variation due to the device included.
Note 5: Voltage change must be less than 0.5 volts in a 1 ms period.
Note 6: SO output sink current must be limited to keep $V_{O L}$ less than $0.2 \mathrm{~V}_{\mathrm{CC}}$ when part is running in order to prevent entering test mode.

COP324C/COP325C/COP326C and COP344C/COP345C
AC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{A} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified.

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time (tc) | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>\mathrm{V}_{C C} \geq 3.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 4 \\ 16 \end{gathered}$ | $\begin{aligned} & D C \\ & D C \end{aligned}$ | $\mu \mathrm{s}$ $\mu \mathrm{s}$ |
| $\left.\begin{array}{lr} \text { Operating CKI } & \div 4 \text { mode } \\ \text { Frequency } & \div 8 \text { mode } \\ & \div 16 \text { mode } \\ & \div 4 \text { mode } \\ & \div 8 \text { mode } \\ & \div 16 \text { mode } \end{array}\right\}$ | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>\mathrm{V}_{C C} \geq 3.0 \mathrm{~V} \end{aligned}$ | DC <br> DC <br> DC <br> DC <br> DC <br> DC | $\begin{aligned} & 1.0 \\ & 2.0 \\ & 4.0 \\ & 250 \\ & 500 \\ & 1.0 \end{aligned}$ | MHz <br> MHz <br> MHz <br> kHz <br> kHz <br> MHz |
| Duty Cycle (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ | 40 | 60 | \% |
| Rise Time (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ external clock |  | 60 | ns |
| Fall Time (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ external clock |  | 40 | ns |
| Instruction Cycle Time RC Oscillator (Note 4) | $\begin{aligned} & R=30 \mathrm{k}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \\ & \mathrm{C}=82 \mathrm{pF}(\div 4 \text { Mode }) \end{aligned}$ | 8 | 16 | $\mu \mathrm{S}$ |
| Inputs: (See Figure 3) $\mathrm{t}_{\text {SETUP }}$ <br> thold | $\begin{aligned} & \text { G Inputs } \\ & \text { SI Inputs } \\ & \text { All Others } \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 3.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} \text { tc } / 4+.7 \\ 0.3 \\ 1.7 \\ 0.25 \\ 1.0 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| $\begin{aligned} & \text { Output Propagation Delay } \\ & \text { tPD1 }^{2} \text { t tPDO } \\ & \text { tPD1 }^{\text {t }} \text { tPDO } \\ & \hline \end{aligned}$ | $\begin{aligned} & V_{O U T}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 3.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |
| Microbus Timing <br> Read Operation (Figure 4) <br> Chip Select Stable before $\overline{R D}-t_{C S R}$ <br> Chip Select Hold Time for $\overline{R D}-t_{\text {RCS }}$ <br> $\overline{R D}$ Pulse Width $-t_{\text {RR }}$ <br> Data Delay from $\overline{R D}-t_{R D}$ <br> $\overline{R D}$ to Data Floating - $t_{D F}$ (Note 4) <br> Write Operation (Figure 5) <br> Chip Select Stable before $\overline{W R}$-tcsw <br> Chip Select Hold Time for $\overline{W R}$ - ${ }^{\text {WWCS }}$ <br> WR Pulse Width - tww <br> Data Set-Up Time for $\overline{W R}-t_{\text {DW }}$ <br> Data Hold Time for $\overline{W R}$ - $t_{\text {WD }}$ <br> INTR Transition Time from $\overline{W R}-t_{W I}$ | $C_{L}=50 \mathrm{pF}, \mathrm{V}_{C C}=5 \mathrm{~V} \pm 5 \%$ |  | 375 <br> 250 $700$ |  |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI, CKO open, and all other pins pulled up to $\mathrm{V}_{\mathrm{CC}}$ with 5 K resistors. See current drain equation on page 17.
Note 2: The HALT mode will stop CKI from oscillating in the RC and crystal configurations. Test conditions: all inputs tied to VCC, L lines in TRI-STATE mode and tied to ground, all outputs low and tied to ground.
Note 3: When forcing HALT, current is only needed for a short time (approx. 200 ns) to flip the HALT flip-flop.
Note 4: This parameter is only sampled and not $100 \%$ tested. Variation due to the device included.
Note 5: Voltage change must be less than 0.5 volts in a 1 ms period.
Note 6: SO output sink current must be limited to keep $V_{O L}$ less than $0.2 V_{C C}$ when part is running in order to prevent entering test mode.

DIP and S.O. Wide


Top Vlew
Order Number COP326C-XXX/D or COP426C-XXX/D
See NS Hermetic Package D20A
Order Number COP326C-XXX/N or COP426C-XXX/N
See NS Molded Package N20A
Order Number COP326C-XXX/WM or COP426C-XXX/WM
See NS Surface Mount Package M20B

Dual-In-LIne Package


Top View
Order Number COP324C-XXX/D
or COP424C-XXX/D
See NS Hermetlc Package D28C
Order Number COP324C-XXX/N
or COP424C-XXX/N
See NS Molded Package N28B

PLCC


TL/DD/5259-18
Order Number COP324C-XXX/V or COP424C-XXX/V
See NS PLCC Package V28A

FIGURE 2

| Pin | Description |
| :--- | :--- |
| L7-LO | 8-bit bidirectional port with TRI-STATE |
| G3-GO | 4-bit bidirectional I/O port |
| D3-DO | 4-bit output port |
| IN3-INO | 4-bit input port (28-pin package only) |
| SI | Serial input or counter input |
| SO | Serial or general purpose output |


| Pin | Descriptlon |
| :--- | :--- |
| SK | Logic controlled clock output |
| CKI | Chip oscillator input |
| CKO | Oscillator output, HALT I/O port or general |
|  | purpose input |
| RESET | Reset input |
| $V_{C C}$ | Most positive power supply |
| GND | Ground |

## Functional Description

The internal architecture is shown in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 ", when a bit is reset, it is a logic " 0 ".
For ease of reading only the COP424C/425C/COP426C/ 444C/445C are referenced; however, all such references apply equally to COP324C/325C/COP326C/344C/345C.

## PROGRAM MEMORY

Program Memory consists of ROM, 1024 bytes for the COP424C/425C/426C and 2048 bytes for the COP444C/ 445C. These bytes of ROM may be program instructions, constants or ROM addressing data.
ROM addressing is accomplished by a 11-bit PC register which selects one of the 8 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 11-bit binary count value.
Three levels of subroutine nesting are implemented by a three level deep stack. Each subroutine call or interrupt pushes the next PC address into the stack. Each return pops the stack back into the PC register.

## DATA MEMORY

Data memory consists of a 512-bit RAM for the COP444C/ 445C, organized as 8 data registers of $16 \times 4$-bit digits. RAM addressing is implemented by a 7 -bit B register whose upper 3 bits ( Br ) select 1 of 8 data registers and lower 4 bits (Bd) select 1 of 16 4-bit digits in the selected data register. Data memory consists of a 256-bit RAM for the COP424C/ 425C/426C, organized as 4 data registers of $16 \times 4$-bits digits. The $B$ register is 6 bits long. Upper 2 bits ( Br ) select 1 of 4 data registers and lower 4 bits (Bd) select 1 of 16 4-bit digits in the selected data register. While the 4-bit contents of the selected RAM digit ( $M$ ) are usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into or from the Q latches or T counter or loaded from the L ports. RAM addressing may also be performed directly by the LDD and XAD instructions based upon the immediate operand field of these instructions.
The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.

## INTERNAL LOGIC

The processor contains its own 4-bit A register (accumulator) which is the source and destination register for most I/O, arithmetic, logic, and data memory access operations. It can also be used to load the Br and Bd portions of the B register, to load and input 4 bits of the 8 -bit Q latch or T counter, to input 4 bits of L I/O ports data, to input 4-bit G, or IN ports, and to perform data exchanges with the SIO register. A 4-bit adder performs the arithmetic and logic functions, storing the results in A. It also outputs a carry bit to the 1-bit C register, most often employed to indicate arithmetic overflow. The C register in conjunction with the XAS instruction and the EN register, also serves to control the SK output.
The 8 -bit $T$ counter is a binary up counter which can be loaded to and from $M$ and $A$ using CAMT and CTMA instructions. This counter may be operated in two modes depending on a mask-programmable option: as a timer or as an external event counter. When the $T$ counter overflows, an overflow flag will be set (see SKT and IT instructions below). The T counter is cleared on reset. A functional block diagram of the timer/counter is illustrated in Figure 10a.
Four general-purpose inputs, IN3-INO, are provided. IN1, IN2 and IN3 may be selected, by a mask-programmable option as Read Strobe, Chip Select, and Write Strobe inputs, respectively, for use in Microbus application.
The D register provides 4 general-purpose outputs and is used as the destination register for the 4-bit contents of Bd. In the dual clock mode, DO latch controls the clock selection (see dual oscillator below).
The $G$ register contents are outputs to a 4-bit general-purpose bidirectional I/O port. GO may be mask-programmed as an output for Microbus applications.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded to or from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are outputted to the L I/O ports when the $L$ drivers are enabled under program control. With the Microbus option selected, Q can also be loaded with the 8 -bit contents of the LI/O ports upon the occurrence of a write strobe from the host CPU.
The 8 L drivers, when enabled, output the contents of latched Q data to the LI/O port. Also, the contents of L may be read directly into $A$ and $M$. As explained above, the Microbus option allows L I/O port data to be latched into the Q register.

## Functional Description (Continued)

The SIO register functions as a 4-bit serial-in/serial-out shift register for MICROWIRE I/O and COPS peripherals, or as a binary counter (depending on the contents of the EN register). Its contents can be exchanged with A.
The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK outputs SKL ANDed with the clock.
EN is an internal 4-bit register loaded by the LEl instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register:
0 . The least significant bit of the enable register, ENO, selects the SIO register as either a 4-bit shift register or a 4-bit binary counter. With ENO set, SIO is an asynchronous binary counter, decrementing its value by one upon
each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the vaiue of SKL. The SO output equals the value of EN3. With ENO reset, SIO is a serial shift register left shifting 1 bit each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. The SK outputs SKL ANDed with the instruction cycle clock.

1. With EN1 set, interrupt is enabled. Immediately following an interrupt, EN1 is reset to disable further interrupts.
2. With EN2 set, the L drivers are enabled to output the data in Q to the L I/O port. Resetting EN2 disables the L drivers, placing the LI/O port in a high-impedance input state.


TL/DD/5259-4
FIGURE 3. Input/Output Timing Diagrams (divide by 8 mode)


TL/DD/5259-5
FIGURE 4. Microbus Read Operation Timing


FIGURE 5. Microbus Write Operation Timing

## Functional Description (Continued)

3. EN3, in conjunction with ENO, affects the SO output. With ENO set (binary counter option selected) SO will output the value loaded into EN3. With ENO reset (serial shift register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains set to " 0 ".

## INTERRUPT

The following features are associated with interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once recognized as explained below, pushes the next sequential program counter address (PC+1) onto the stack. Any previous contents at the bottom of the stack are lost. The program counter is set to hex address OFF (the last word of page 3) and EN1 is reset.
b. An interrupt will be recognized only on the following conditions:

1. EN1 has been set.
2. A low-going pulse (" 1 " to " 0 ") at least two instruction cycles wide has occurred on the $\mathrm{IN}_{1}$ input.
3. A currently executing instruction has been completed.
4. All successive transfer of control instructions and successive LBIs have been completed (e.g. if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed).
c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example, if an interrupt occurs during the execution of ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address OFF. At the end of the interrupt routine, a RET instruction is executed to pop the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines should not be nested within the interrupt service routine, since their popping of the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.
d. The instruction at hex address OFF must be a NOP.
e. An LEI instruction may be put immediately before the RET instruction to re-enable interrupts.

## MICROBUS INTERFACE

The COP444C/424C has an option which allows it to be used as a peripheral microprocessor device, inputting and outputting data from and to a host microprocessor ( $\mu \mathrm{P}$ ). IN1, IN2 and IN3 general purpose inputs become Microbus compatible read-strobe, chip-select, and write-strobe lines, respectively. IN1 becomes $\overline{R D}$ - a logic " 0 " on this input will cause $Q$ latch data to be enabled to the $L$ ports for input to the UP . IN2 becomes $\overline{\mathrm{CS}}$ - a logic " 0 " on this line selects the COP444C/424C as the uP peripheral device by enabling the operation of the $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ lines and allows for the selection of one of several peripheral components. IN3 becomes $\overline{W R}$ - a logic " 0 " on this line will write bus data from the $L$ ports to the $Q$ latches for input to the COP444C/424C. G0 becomes INTR a "ready" output, reset by a write pulse from the uP on the $\overline{\mathrm{WR}}$ line, providing the "handshaking" capability necessary for asynchronous data transfer between the host CPU and the COP444C/424C.
This option has been designed for compatibility with National's Microbus - a standard interconnect system for 8-bit parallel data transfer between MOS/LSI CPUs and interfacing devices. (See Microbus National Publication.) The functioning and timing relationships between the signal lines affected by this option are as specified for the Microbus interface, and are given in the AC electrical characteristics and shown in the timing diagrams (Figures 4 and 5). Connection of the COP444C/424C to the Microbus is shown in Figure 6.


TL/DD/5259-7

FIGURE 6. Microbus Option Interconnect

TABLE I. Enable Register Modes - Bits ENO and EN3

| ENO | EN3 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Shift Register | Input to Shift Register | Serial out | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 0 | Binary Counter | Input to Counter | 0 | SK $=$ SKL |
| 1 | 1 | Binary Counter | Input to Counter | 1 | SK $=$ SKL |

## Functional Description (Continued)

## initialization

The internal reset logic will initialize the device upon powerup if the power supply rise time is less than 1 ms and if the operating frequency at CKI is greater than 32 kHz , otherwise the external RC network shown in Figure 7 must be connected to the RESET pin (the conditions in Figure 7 must be met). The RESET pin is configured as a Schmitt trigger input. If not used, it should be connected to $\mathrm{V}_{\mathrm{Cc}}$. Initialization will occur whenever a logic " 0 " is applied to the $\overline{\text { RESET input, providing it stays low for at least three instruc- }}$ tion cycle times.
Note: If CKI clock is less than 32 kHz , the internal reset logic (option

* $29=1$ ) MUST be disabled and the external RC circuit must be used.


RC $\geqslant 5$ X POWER SUPPLY RISE TIME AND RC $\geqslant 100 X$ CKI PERIOD.

TL/DD/5259-8

## FIGURE 7. Power-Up Circuit

Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the $A, B, C, D, E N, I L, T$ and $G$ registers are cleared. The SKL latch is set, thus enabling SK as a clock output. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear A register).


Crystal or Resonator

| Crystal <br> Value | Component Values |  |  |  |
| :---: | ---: | :---: | :---: | :---: |
|  | R1 | R2 | C1(pF) | C2(pF) |
| 32 kHz | 220 k | 20 M | 30 | $6-36$ |
| 455 kHz | 5 k | 10 M | 80 | 40 |
| 2.096 MHz | 2 k | 1 M | 30 | $6-36$ |
| 4.0 MHz | 1 k | 1 M | 30 | $6-36$ |

## TIMER

There are two modes selected by mask option:
a. Time-base counter. In this mode, the instruction cycle frequency generated from CKI passes through a 2-bit divide-by-4 prescaler. The output of this prescaler increments the 8 -bit T counter thus providing a 10 -bit timer. The prescaler is cleared during execution of a CAMT instruction and on reset.
For example, using a 4 MHz crystal with a divide-by-16 option, the instruction cycle frequency of 250 kHz increments the 10 -bit timer every $4 \mu \mathrm{~s}$. By presetting the counter and detecting overflow, accurate timeouts between $16 \mu \mathrm{~s}$ ( 4 counts) and 4.096 ms ( 1024 counts) are possible. Longer timeouts can be achieved by accumulating, under software control, multiple overflows.
b. External event counter. In this mode, a low-going pulse (" 1 " to " 0 ") at least 2 instruction cycles wide on the IN2 input will increment the 8 -bit $T$ counter.
Note: The IT instruction is not allowed in this mode.

## HALT MODE

The COP $444 \mathrm{C} / 445 \mathrm{C} / 424 \mathrm{C} / 425 \mathrm{C} / 426 \mathrm{C}$ is a FULLY STATIC circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip may also be halted by the HALT instruction or by forcing CKO high when it is mask-programmed as an HALT I/O port. Once in the HALT mode, the internal circuitry does not receive any clock signal and is therefore frozen in the exact state it was in when halted. All information is retained until continuing. The chip may be awakened by one of two different methods:

- Continue function: by forcing CKO low, if it mask-programmed as an HALT I/O port, the system clock is reenabled and the circuit continues to operate from the point where it was stopped.
- Restart: by forcing the RESET pin low (see Initialization).


RC Controlled Oscillator

| R | C | Cycle <br> Time | Vcc |
| :---: | :---: | :---: | :---: |
| 15 k | 82 pF | $4-9 \mu \mathrm{~s}$ | 24.5 V |
| 30 k | 82 pF | $8-16 \mu \mathrm{~s}$ | 24.5 V |
| 60 k | 100 pF | $16-32 \mu \mathrm{~s}$ | $2.4-4.5 \mathrm{~V}$ |

Note: $15 k \leq R \leq 150 k$
$50 \mathrm{pF} \leq \mathrm{C} \leq 150 \mathrm{pF}$

## Functional Description (Continued)

The HALT mode is the minimum power dissipation state.
Note: If the user has selected dual-clock with D0 as external oscillator (option $30=2$ ) AND the COP444C/424C is running with the DO clock, the HALT mode - either hardware or software - will NOT be entered. Thus, the user should switch to the CKI clock to HALT. AIternatively, the user may stop the DO clock to minimize power.

## CKO PIN OPTIONS

a. Two-pin oscillator - (Crystal). See Figure 9A.

In a crystal controlled oscillator system, CKO is used as an output to the crystal network. The HALT mode may be entered by program control (HALT instruction) which forces CKO high, thus inhibiting the crystal network. The circuit can be awakened only by forcing the RESET pin to a logic " 0 " (restart).
b. One-pin oscillator - (RC or external). See Figure 9B.

If a one-pin oscillator system is chosen, two options are available for CKO:

- CKO can be selected as the HALT I/O port. In that case, it is an I/O flip-flop which is an indicator of the HALT status. An external signal can over-ride this pin to start and stop the chip. By forcing a high level to CKO, the chip will stop as soon as CKI is high and CKO output will stay high to keep the chip stopped if the external driver returns to high impedance state. By forcing a low level to CKO, the chip will continue and CKO will stay low.
- As another option, CKO can be a general purpose input, read into bit 2 of $A$ (accumulator) upon execution of an INIL instruction.


## OSCILLATOR OPTIONS

There are four basic clock oscillator configurations available as shown by Figure 8.
a. Crystal Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency optionally divided by 4,8 or 16.
b. Externa! Oscillator. The external frequency is optionally divided by 4,8 or 16 to give the instruction cycle time. CKO is the HALT I/O port or a general purpose input.
c. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is the HALT I/O port or a general purpose input.
d. Dual oscillator. By selecting the dual clock option, pin DO is now a single pin oscillator input. Two configurations are available: RC controlled Schmitt trigger oscillator or external oscillator.
The user may software select between the DO oscillator (in that case, the instruction cycle time equals the D0 oscillation frequency divided by 4) by setting the D0 latch high or the CKI (CKO) oscillator by resetting DO latch low. Note that even in dual clock mode, the counter, if maskprogrammed as a time-base counter, is always connected to the CKI oscillator.
For example, the user may connect up to a 1 MHz RC circuit to DO for faster processing and a 32 kHz watch crystal to CKI and CKO for minimum current drain and time keeping.
Note: CTMA instruction is not allowed when chip is running from DO clock.
Figures 10A and 108 show the clock and timer diagrams with and without Dual clock.

## COP445C AND COP425C 24-PIN PACKAGE OPTION

If the COP444C/424C is bonded in a 24-pin package, it becomes the COP445C/425C, illustrated in Figure 2, Connection diagrams. Note that the COP445C/425C does not contain the four general purpose $\mathbb{I N}$ inputs (IN3-INO). Use of this option precludes, of course, use of the IN options, interrupt feature, external event counter feature, and the Microbus option which uses $\operatorname{IN} 1-\operatorname{IN} 3$. All other options are available for the COP445C/425C.
Note: If user selects the 24 -pin package, options $9,10,19$ and 20 must be selected as a " 0 " (load to $\mathrm{V}_{\mathrm{CC}}$ on the IN inputs). See option list.

## COP426C 20-PIN PACKAGE OPTION

If the COP425C is bonded as 20 -pin device it becomes the COP426C. Note that the COP426C contains all the COP425C pins except $D_{0}, D_{1}, G_{0}$, and $G_{1}$.

FIGURE 9A. Halt Mode - Two-Pin Oscillator

Block Diagram (Continued)


TL/DD/5259-11
FIGURE 9B. Halt Mode - One-Pin Oscillator


TL/DD/5259-12
FIGURE 10A. Clock and Timer without Dual-Clock


TL/DD/5259-13
FIGURE 10B. Clock and Timer with Dual-Clock


| Table III. COP444C/445C Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| TRANSFER CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | \|1111|1111 | $\mathrm{ROM}\left(\mathrm{PG}_{10: 8} \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{PC}_{7: 0}$ | None | Jump Indirect (Notes 1, 3) |
| JMP | a | $6-$ | $\frac{0110\|0\| a_{10 ; 8} \mid}{\left[a_{7: 0}\right]}$ | $\mathrm{a} \rightarrow \mathrm{PC}$ | None | Jump |
| JP | a |  | $\begin{gathered} \|1\| a_{6: 0} \mid \\ \text { (pages } 2,3 \text { only) } \\ \text { or } \\ \begin{array}{\|l\|l\|} 11 & a_{5: 0} \\ \hline \end{array} \\ \text { (all other pages) } \end{gathered}$ | $\mathrm{a} \rightarrow \mathrm{PC}_{6: 0}$ $\mathrm{a} \rightarrow \mathrm{PC}_{5: 0}$ | None | Jump within Page (Note 4) |
| JSRP | a | -- |  | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC} \\ & 00010 \rightarrow \mathrm{PC}_{10: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 5) |
| JSR | a | $\begin{aligned} & 6- \\ & -- \end{aligned}$ | $\begin{array}{\|c\|} \hline 0110\|1\| \\ \hline a_{7: 0} \quad a_{10: 8} \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | \|0100|1000 | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | None | Return from Subroutine |
| RETSK |  | 49 | 0100\|1001 | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |
| HALT |  | 33 | 001110011 |  | None | HALT Processor |
|  |  | 38 | \|00111000 |  |  |  |
| IT |  | 33 | 0011100111 |  |  | IDLE till Timer |
|  |  | 39 | 0011/1001 |  | None | Overflows then Continues |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
|  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |
| CAMT |  | $\begin{aligned} & 33 \\ & 3 F \end{aligned}$ | $\begin{array}{\|l\|} \hline 0011 \mid \\ \hline 00011 \\ \hline 0011 \\ \hline \end{array}$ | $\begin{aligned} & A \rightarrow T_{7: 4} \\ & \operatorname{RAM}(B) \rightarrow T_{3: 0} \end{aligned}$ | None | Copy A, RAM to T |
| CTMA |  | 33 | 0011\|0011 | $\mathrm{T}_{7: 4} \rightarrow$ RAM $(B)$ |  |  |
|  |  | 2F | 0010\|1111 | $\mathrm{T}_{3: 0} \rightarrow \mathrm{~A}$ | None | Copy T to RAM, A ( Note 9 ) |
| CAMQ |  | $33$ |  | $A \rightarrow Q_{7: 4}$ | None | Copy A, RAM to Q |
|  |  | $3 C$ |  | $\operatorname{RAM}(B) \rightarrow Q_{3: 0}$ |  |  |
| CQMA |  | 33 | -0011\|00111 | $\mathrm{Q}_{7: 4} \rightarrow \mathrm{RAM}(\mathrm{B})$ | None | Copy Q to RAM, A |
|  |  | 2 C | 0010\|1100 | $\mathrm{Q}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| LD | $r$ | -5 | $\frac{100\|r\| 0101 \mid}{(r=0: 3)}$ | $\begin{aligned} & \operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into $A$, Exclusive-OR Br with $r$ |
| LDD | r,d | $23$ | $\begin{array}{\|l\|l\|} \hline 0010 & 0011 \\ \hline 0 & \mathbf{r} \\ \hline \end{array}$ | $R A M(r, d) \rightarrow A$ | None | Load A with RAM pointed to directly by $\mathrm{r}, \mathrm{d}$ |
| LQID |  | BF | \|1011 1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{10: 8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{Q} \\ & \mathrm{SB} \rightarrow \mathrm{SC} \end{aligned}$ | None | Load Q Indirect (Note 3) |
| RMB | 0 | 4 C | 10100\|1100 | $0 \rightarrow \mathrm{RAM}(\mathrm{B})_{0}$ | None | Reset RAM Bit |
|  | 1 | 45 | -010010101 | $0 \rightarrow \mathrm{RAM}(\mathrm{B})_{1}$ |  |  |
|  | 2 | 42 | 0100\|0010 | $0 \rightarrow \mathrm{RAM}(\mathrm{B})_{2}$ |  |  |
|  | 3 | 43 | 0100\|0011 | $0 \rightarrow \mathrm{RAM}(\mathrm{B})_{3}$ |  |  |
| SMB | 0 | 4D | \|0100|1101 | $1 \rightarrow \mathrm{RAM}(\mathrm{B})_{0}$ | None | Set RAM Bit |
|  | 1 | 47 | 0100\|0111 | $1 \rightarrow \mathrm{RAM}(\mathrm{B})_{1}$ |  |  |
|  | 2 | 46 | 10100\|0110 | $1 \rightarrow \operatorname{RAM}(\mathrm{~B})_{2}$ |  |  |
|  | 3 | 4B | \|0100|1011 | $1 \rightarrow \operatorname{RAM}(B)_{3}$ |  |  |


| Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Table III. COP444C/445C Instruction Set (Continued) |  |  |  |  |  |  |
| Mnemonic | Operand | Hex Code | Machine Language Code (Blnary) | Data Flow | Skip Conditions | Description |
| MEMORY REFERENCE INSTRUCTIONS (Continued) |  |  |  |  |  |  |
| STII | $y$ | 7- | \|0111 ${ }^{\text {¢ }}$ y | $\begin{aligned} & y \rightarrow R A M(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate 1 and Increment Bd |
| $x$ | $r$ | $-6$ | $\frac{\|00\| r\|0110\|}{(r=0: 3)}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with $A$, Exclusive-OR Br with r |
| XAD | r,d | $23$ | $\begin{array}{\|l\|l\|} \hline 0010 & 0011 \\ \hline 1 & r \end{array}\|d\| \begin{aligned} & \\ & \hline \end{aligned}$ | $R A M(r, d) \longleftrightarrow A$ | None | Exchange A with RAM <br> Pointed to Directly by r,d |
| XDS | r | $-7$ | $\frac{100\|r\| 0111 \mid}{(r=0: 3)}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \longrightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 | Exchange RAM with A and Decrement Bd. Exclusive-OR Br with r |
| XIS | r | $-4$ | $\begin{array}{c\|c\|c\|c\|} \hline 00 \mid r=0: 3) \end{array}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \longrightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd <br> increments past 15 | Exchange RAM with $A$ and Increment Bd, Exclusive-OR Br with r |
| REGISTER REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAB |  | 50 | 10101/0000 | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| CBA |  | 4E | \|0100|1110 | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r,d | $33$ |  | $r, d \rightarrow B$ | Skip until not a LBI | Load B Immediate with r,d (Note 6) |
| LEI | $y$ | $\begin{aligned} & 33 \\ & 6- \end{aligned}$ | $\begin{array}{\|c\|c\|} \hline 0011 & 0011 \\ \hline 0110 & y \\ \hline \end{array}$ | $y \rightarrow E N$ | None | Load EN Immediate (Note 7) |
| XABR |  | 12 | 10001 0010 | $A \longleftrightarrow \mathrm{Br}$ | None | Exchange A with Br (Note 8) |
| TEST INSTRUCTIONS |  |  |  |  |  |  |
| SKC |  | 20 | \|001010000 |  | $C=" 1 "$ | Skip if C is True |
| SKE |  | 21 | 001010001 |  | $A=\operatorname{RAM}(\mathrm{B})$ | Skip if A Equals RAM |
| SKGZ |  | $\begin{aligned} & 33 \\ & 21 \end{aligned}$ | 0011 <br> 0010 <br> 0 |  | $\mathrm{G}_{3: 0}=0$ | Skip if G is Zero (all 4 bits) |
| SKGBZ |  | 33 | 10011\|00111 | 1st byte |  | Skip if G Bit is Zero |
|  | 0 | 01 | 0000\|0001 |  | $\mathrm{G}_{0}=0$ |  |
|  | 1 | 11 | \|000100011 |  | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03 | 000010011 | $\int 2 n d$ byte | $\mathrm{G}_{2}=0$ |  |
|  | 3 | 13 | 0001 0011 | $J$ | $\mathrm{G}_{3}=0$ |  |
| SKMBZ | 0 | 01 | 10000\|00011 |  | $\mathrm{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | 0001\|0001 |  | $\operatorname{RAM}(B)_{1}=0$ |  |
|  | 2 | 03 | 0000\|0011 |  | $\mathrm{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | 0001 00011 |  | $\operatorname{RAM}(\mathrm{B})_{3}=0$ |  |
| SKT |  | 41 | -0100\|0001 |  | A time-base counter carry has occurred since last test | Skip on Timer (Note 3) |

## Instruction Set (Continued)

Table III. COP444C/445C Instruction Set (Continued)

| Mnemonic | Operand | Hex <br> Code | Machine <br> Language <br> Code <br> (Binary) | Data Flow | Skip <br> Conditions | Description |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## INPUT/OUTPUT INSTRUCTIONS

| ING |  | 33 | [0011\|0011] | $\mathrm{G} \rightarrow \mathrm{A}$ | None | Input G Ports to A |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | 2A | 0010\|1010 |  |  |  |
| ININ |  | 33 | \|0011|0011] | $\mathrm{IN} \rightarrow \mathrm{A}$ | None | Input IN Inputs to $A$ (Note 2) |
|  |  | 28 | [0010\|1000 |  |  |  |
| INIL |  | 33 | \|0011|0011 | $\mathrm{IL}_{3}, \mathrm{CKO}, \mathrm{CO}{ }^{\prime}, \mathrm{IL}_{0} \rightarrow \mathrm{~A}$ | None | Input IL. Latches to $A$ (Note 3) |
|  |  | 29 | \|0010|1001 |  |  |  |
| INL |  | 33 | 0011\|0011 | $\mathrm{L}_{7: 4} \rightarrow$ RAM(B) | None | Input L Ports to RAM,A |
|  |  | 2E | 0010\|1110 | $\mathrm{L}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| OBD |  | 33 | 0011\|0011| | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | \|0011|1110 |  |  |  |
| OGI | $y$ | 33 | 001110011 | $\mathrm{y} \rightarrow \mathrm{G}$ | None | Output to G Ports Immediate |
|  |  | 5- | 0101 y |  |  |  |
| OMG |  | 33 | \|0011|0011] | $\operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{G}$ | None | Output RAM to G Ports |
|  |  | 3A | 0011\|1010 |  |  |  |
| XAS |  | 4F | -0100\|1111 | $\mathrm{A} \longleftrightarrow \mathrm{SIO}, \mathrm{C} \rightarrow$ SKL | None | Exchange A with SIO (Note 3) |

Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4-bit $A$ register.
Note 2: The ININ instruction is not available on the 24-pin packages since these devices do not contain the IN inputs.
Note 3: For additional information on the operation of the XAS, JID, LQID, INIL, and SKT instructions, see below.
Note 4: The JP instruction allows a jump, while in subroutine pages 2 or 3 , to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.

Note 5: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.
Note 6: LBI is a single-byte instruction if $d=0,9,10,11,12,13,14$, or 15 . The machine code for the lower 4 bits equals the binary value of the " $d$ " data minus 1 , e.g., to load the lower four bits of $B(B d)$ with the value $9(10012)$, the lower 4 bits of the LBI instruction equal $\left.8(1000)_{2}\right)$. To load 0 , the lower 4 bits of the LBI instruction should equal 15 (11112).
Note 7: Machine code for operand field $y$ for LEl instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)
Note 8: For 2 K ROM devices, $\mathrm{A} \longleftrightarrow \mathrm{Br}(0 \rightarrow \mathrm{~A} 3)$. For 1 K ROM devices, $\mathrm{A} \longleftrightarrow \mathrm{Br}(0,0 \longrightarrow \mathrm{~A} 3, \mathrm{~A} 2)$.
Note 9: Do not use CTMA instruction when dual-clock option is selected and part is running from $D_{0}$ clocks.

## Description of Selected Instructions

## XAS INSTRUCTION

XAS (Exchange A with SIO) copies $C$ to the SKL latch and exchanges the accumulator with the 4 -bit contents of the SIO register. The contents of SIO will contain serial-in/seri-al-out shift register or binary counter data, depending on the value of the EN register. If SIO is selected as a shift register, an XAS instruction can be performed once every 4 instruction cycles to effect a continuous data stream.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 11-bit word PC10:PC8,A,M. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack ( $\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC}$ ) and replaces the least significant 8 bits of the PC as follows: $A \rightarrow P C(7: 4), R A M(B) \rightarrow P C(3: 0)$, leaving $\mathrm{PC}(10), \mathrm{PC}(9)$ and $P C(8)$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the $Q$ latches. Next, the stack is "popped" (SC $\rightarrow S B \rightarrow S A \rightarrow P C$ ), restoring the saved value of PC to continue sequential program execution. Since LQID pushes $\mathrm{SB} \rightarrow \mathrm{SC}$, the previous contents of SC are lost.
Note: LQID uses 2 instruction cycles if executed, one if skipped.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M . It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 11-bit word, PC10:8,A,M. PC10,PC9 and PC8 are not affected by JID.
Note: JID uses 2 instruction cycles if executed, one if skipped.

## SKT INSTRUCTION

The SKT (Skip On Timer) instruction tests the state of the T counter overflow latch (see internal logic, above), executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction allow the processor to generate its own time-base for real-time processing, rather than relying on an external input signal.
Note: If the most significant bit of the $T$ counter is a 1 when a CAMT instruction loads the counter, the overilow flag will be set. The following sample of codes should be used when loading the counter:
CAMT ; load T counter
SKT ; skip if overtlow flag is set and reset it
NOP

## IT INSTRUCTION

The IT (idle till timer) instruction halts the processor and puts it in an idle state until the time-base counter overflows. This idle state reduces current drain since all logic (except the oscillator and time base counter) is stopped. IT instruction is not allowed if the T counter is mask-programmed as an external event counter (option \#31 = 1).

## INIL INSTRUCTION

INIL (Input IL Latches to A) inputs 2 latches, IL3 and ILO, CKO and 0 into A. The IL3 and ILO latches are set if a lowgoing pulse ("1" to " 0 ") has occurred on the IN3 and INO inputs since the last INIL instruction, provided the input pulse stays low for at least two instruction cycles. Execution of an INIL inputs IL3 and ILO into A3 and AO respectively,
and resets these latches to allow them to respond to subsequent low-going pulses on the IN3 and INO lines. If CKO is mask programmed as a general purpose input, an INIL will input the state of CKO into A2. If CKO has not been so programmed, a " 1 " will be placed in A2. AO is input into A1. IL latches are cleared on reset. IL latches are not available on the COP445C/425C, and COP426C.

## INSTRUCTION SET NOTES

a. The first word of a program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, they are still fetched from the program memory. Thus program paths take the same number of cycles whether instructions are skipped or executed except for JID, and LQID.
c. The ROM is organized into pages of 64 words each. The Program Counter is a 11-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID is the last word of a page, it operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a JID or LQID located in the last word of every fourth page (i.e. hex address OFF, 1FF, 2FF, 3FF, 4FF, etc.) will access data in the next group of four pages.
Note: The COP424C/425C/426C needs only 10 bits to address its ROM. Therefore, the eleventh bit (P10) is ignored.

## Power Dissipation

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to insure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. A crystal or resonator generated clock input will draw additional current. An R/C oscillator will draw even more current since the input is a slow rising signal.
If using an external squarewave oscillator, the following equation can be used to calculate operating current drain.
$I_{C O}=I_{Q}+V \times 40 \times F i+V \times 1400 \times F i / D v$
where $I_{C O}=$ chip operating current drain in microamps quiescent leakage current (from curve)
CKI frequency in MegaHertz
chip $V_{C C}$ in volts
divide by option selected
For example at 5 volts $\mathrm{V}_{\mathrm{CC}}$ and 400 kHz (divide by 4)
$\mathrm{I}_{\mathrm{CO}}=20+5 \times 40 \times 0.4+5 \times 1400 \times 0.4 / 4$
$\mathrm{I}_{\mathrm{CO}}=20+80+700=800 \mu \mathrm{~A}$
At 2.4 volts $\mathrm{V}_{\mathrm{CC}}$ and 30 kHz (divide by 4)
$\mathrm{I}_{\mathrm{CO}}=6+2.4 \times 40 \times 0.03+2.4 \times 1400 \times 0.03 / 4$
$\mathrm{I}_{\mathrm{CO}}=6+2.88+25.2=34.08 \mu \mathrm{~A}$

Power Dissipation (Continued)
If an IT instruction is executed, the chip goes into the IDLE mode until the timer overflows. In IDLE mode, the current drain can be calculated from the following equation:

$$
\mathrm{Ici}=\mathrm{I}_{\mathrm{Q}}+\mathrm{V} \times 40 \times \mathrm{Fi}
$$

For example, at 5 volts $\mathrm{V}_{\mathrm{CC}}$ and 400 kHz

$$
\mathrm{lci}=20+5 \times 40 \times 0.4=100 \mu \mathrm{~A}
$$

The total average current will then be the weighted average of the operating current and the idle current:

$$
\mathrm{Ita}=\mathrm{I}_{\mathrm{Co}} \times \frac{\mathrm{To}}{\mathrm{To}+\mathrm{Ti}}+\mathrm{Ici} \times \frac{\mathrm{Ti}}{\mathrm{To}+\mathrm{Ti}}
$$

where: Ita=total average current
$\mathrm{I}_{\mathrm{CO}}=$ operating current
Ici=idle current
To = operating time
$\mathrm{Ti}=$ idle time

## I/O OPTIONS

Outputs have the following optional configurations, illustrated in Figure 11:
a. Standard - A CMOS push-pull buffer with an N-channel device to ground in conjunction with a P-channel device to $\mathrm{V}_{\mathrm{CC}}$, compatible with CMOS and LSTTL.
c. Open Drain - An N-channel device to ground only, allowing external pull-up as required by the user's application.
d. Standard TRI-STATE L Output - A CMOS output buffer similar to a. which may be disabled by program control.
e. Low-Current TRI-STATE L Output - This is the same as d. above except that the sourcing current is much less.
f. Open-Drain TRI-STATE L Output - This has the N-channel device to ground only.

All inputs have the following options:
g. Input with on chip load device to $V_{C C}$.
h. Hi-Z input which must be driven by the users logic.

When using either the G or L I/O ports as inputs, a pull-up device is necessary. This can be an external device or the following alternative is available: Select the low-current output option. Now, by setting the output registers to a logic "1" level, the P-channel devices will act as the pull-up load. Note that when using the L ports in this fashion the $Q$ registers must be set to a logic " 1 " level and the L drivers MUST BE ENABLED by an LEI instruction (see description above). All output drivers use one or more of three common devices numbered 1 to 3 . Minimum and maximum current (lout and $V_{\text {OUT }}$ ) curves are given in Figure 12 for each of these devices to allow the designer to effectively use these I/O configurations.
b. Low Current - This is the same configuration as a. above except that the sourcing current is much less.

a. Standard Push-Pull Output

d. Standard TRI-STATE "L" Output

b. Low Current Push-Pull Output

e. Low Current TRI-STATE
"L" Output

c. Open-Drain Output

f. Open Drain TRI-STATE
"L" Output

g. Input with Load

h. HI-Z Input

TL/DD/5259-14

FIGURE 11. Input/Output Conflgurations

Power Dissipation (Continued)


FIGURE 12. Input/Output Characteristics

## Option List

The COP $444 \mathrm{C} / 445 \mathrm{C} / 424 \mathrm{C} / 425 \mathrm{C} / \mathrm{COP} 426 \mathrm{C}$ mask-programmable options are assigned numbers which correspond with the COP444C/424C pins.
The following is a list of options. The options are programmed at the same time as the ROM pattern to provide the user with the hardware flexibility to interface to various I/O components using little or no external circuitry.
PLEASE FILL OUT THE OPTION TABLE on the next page. Xerox the option data and send it in with your disk or EPROM.
Option 1=0: Ground Pin — no options available
Option 2: CKO Pin
$=0$ : clock generator output to crystal/resonator
=1: HALT I/O port
2: general purpose input with load device to $\mathrm{V}_{\mathrm{CC}}$
=3: general purpose input, high-Z
Option 3: CKI input
$=0$ : Crystal controlled oscillator input divide by 4
$=1$ : Crystal controlled oscillator input divide by 8
=2: Crystal controlled oscillator input divide by 16
=4: Single-pin RC controlled oscillator (divide by 4)
$=5$ : External oscillator input divide by 4
$=6$ : External oscillator input divide by 8
=7: External oscillator input divide by 16

Option 4: $\overline{\text { RESET }}$ input
$=0$ : load device to $V_{C C}$
=1: $\mathrm{Hi}-\mathrm{Z}$ input
Option 5: L7 Driver
$=0$ : Standard TRI-STATE push-pull output
=1: Low-current TRI-STATE push-pull output
=2: Open-drain TRI-STATE output
Option 6: L6 Driver - (same as option 5)
Option 7: L5 Driver - (same as option 5)
Option 8: L4 Driver - (same as option 5)
Option 9: IN1 input
$=0$ : load device to $V_{C C}$
=1: Hi-Z input
Option 10: IN2 input - (same as option 9)
Option 11=0: $\mathrm{V}_{\mathrm{CC}}$ Pin - no option available
Option 12: L3 Driver - (same as option 5)
Option 13: L2 Driver - (same as option 5)
Option 14: L1 Driver - (same as option 5)
Option 15: LO Driver - (same as option 5)
Option 16: SI input - (same as option 9)
Option 17: SO Driver
$=0$ : Standard push-pull output
=1: Low-current push-pull output
=2: Open-drain output

## Option List (Continued)

Option 18: SK Driver - (same as option 17)
Option 19: INO Input - (same as option 9)
Option 20: IN3 Input - (same as option 9)
Option 21: G0 I/O Port - (same as option 17)
Option 22: G1 I/O Port - (same as option 17)
Option 23: G2 I/O Port - (same as option 17)
Option 24: G3 I/O Port - (same as option 17)
Option 25: D3 Output - (same as option 17)
Option 26: D2 Output - (same as option 17)
Option 27: D1 Output - (same as option 17)
Option 28: D0 Output - (same as option 17)
Option 29: Internal Initialization Logic
$=0$ : Normal operation
=1: No internal initialization logic
Option 30: Dual Clock
$=0$ : Normal operation
$\left.\begin{array}{l}=1: \text { Dual Clock. DO RC oscillator } \\ =2: \text { Dual Clock. D0 ext. clock input }\end{array}\right\}$ (opt. \#28 must=2)
=2: Dual Clock
Option 31: Timer
$=0$ : Time-base counter
$=1$ : External event counter

Option 32: Microbus
=0: Normal
=1: Microbus (opt. \#31 must=0)
Option 33: COP bonding
(1k and 2 K Microcontroller)
=0: 28-pin package
=1: 24-pin package
=2: Same die purchased in both
24 and 28 pin version.
(1K Microcontroller only)
=3: 20-pin package
=4: 28- and 20-pin package
=5: 24- and 20-pin package
=6: 28-, 24- and 20-pin package

Note:-if opt. \#33 = 1 or 2 then opt. \#9, 10, 19, 20 and 32 must $=0$-if opt. \#33 $=3,4,5$ or 6 then opt. \# $9,10,19$, $20,21,22,30$ and 32 must $=0$.

## Option Table

The following option information is to be sent to National along with the EPROM.

## OPTION DATA

| OPTION | 1 VALUE = | IS: GROUND PIN |
| :---: | :---: | :---: |
| OPTION | 2 VALUE $=$ | IS: CKO PIN |
| OPTION | 3 VALUE $=$ | IS: CKI INPUT |
| OPTION | 4 VALUE $=$ | IS: RESET INPUT |
| OPTION | 5 VALUE $=$ | IS: L(7) DRIVER |
| OPTION | 6 VALUE $=$ | IS: L(6) DRIVER |
| OPTION | 7 VALUE $=$ | IS: L(5) DRIVER |
| OPTION | 8 VALUE $=$ | IS: L(4) DRIVER |
| OPTION | 9 VALUE $=$ | IS: IN1 INPUT |
| OPTION | $10 \mathrm{VALUE}=$ | IS: IN2 INPUT |
| OPTION | 11 VALUE = | IS: VCC PIN |
| OPTION | 12 VALUE = | IS: L(3) DRIVER |
| OPTION | 13 VALUE = | IS: L(2) DRIVER |
| OPTION | 14 VALUE $=$ | IS: L(1) DRIVER |
| OPTION | 15 VALUE = | IS: L(0) DRIVER |
| OPTION | 16 VALUE $=$ | IS: SI INPUT |

## OPTION DATA

| OPTION 17 VALUE = | IS: SO DRIVER |
| :---: | :---: |
| OPTION 18 VALUE $=$ | IS: SK DRIVER |
| OPTION 19 VALUE $=$ | IS: INO INPUT |
| OPTION 20 VALUE $=$ | IS: IN3 INPUT |
| OPTION 21 VALUE = | IS: GO I/O PORT |
| OPTION 22 VALUE = | IS: G1 I/O PORT |
| OPTION 23 VALUE = | IS: G2 I/O PORT |
| OPTION 24 VALUE = | IS: G3 I/O PORT |
| OPTION 25 VALUE = | IS: D3 OUTPUT |
| OPTION 26 VALUE = | IS: D2 OUTPUT |
| OPTION 27 VALUE = | IS: D1 OUTPUT |
| OPTION 28 VALUE $=$ | IS: DO OUTPUT |
| OPTION 29 VALUE = | IS: INT INIT LOGIC |
| OPTION 30 VALUE = | IS: DUAL CLOCK |
| OPTION 31 VALUE = | IS: TIMER |
| OPTION $32 \mathrm{VALUE}=$ | IS: MICROBUS |
| OPTION 33 VALUE = | IS: COP BONDING |

## COP440/COP441/COP442 and COP340/COP341/COP342 Single-Chip N-Channel Microcontrollers

## General Description

The COP440, COP441, COP442, COP340, COP341, and COP342 Single-Chip N-Channel Microcontrollers are members of the COPSTM microcontrollers family, fabricated using N-channel, silicon gate MOS technology. These are complete microcontrollers with all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, various output configuration options, and an instruction set, internal architecture, and I/O scheme designed to facilitate keyboard input, display output, and data manipulation. The COP440 is a 40-pin chip and the COP441 is a 28 -pin version of the same circuit (12 I/O lines removed). The COP442 is a 24 -pin version ( 4 more input lines removed). The COP340, COP341, COP342 are functional equivalents of the above devices respectively, but operate with an extended temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ). Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized controller oriented processor at a low end-product cost.

## Features

- Enhanced, more powerful instruction set
m $2 \mathrm{k} \times 8$ ROM, $160 \times 4$ RAM
- $35 \mathrm{I} / \mathrm{O}$ lines (COP440)
- Zero-crossing detect circuitry with hysteresis
- True multi-vectored interrupt from 4 selectable sources (plus restart)
- Four-level subroutine stack (in RAM)
- $4 \mu$ s cycle time

■ Single supply operation (4.5V-6.3V)

- Programmable time-base counter

■ Internal binary counter/register with MICROWIRETM compatible serial I/O

- General purpose and TRI-STATE ${ }^{\circledR}$ outputs
- TTL/CMOS compatible in and out
- LED drive capability
- MICROBUSTM compatible
- Software/hardware compatible with other members of the COP400 family
E Extended temperature range devices COP340, COP341, COP342 $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$
- Compatible dual CPU device available (COP2440 series)

Block Diagram

microwire

FIGURE 1

COP440/COP441/COP442
Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Voltage at Zero-Crossing Detect Pin
Relative to GND
Voltage at Any Other Pin
Relative to GND
Ambient Operating Temperature
Ambient Storage Temperature
-1.2 V to +15 V
-0.5 V to +7 V
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Lead Temperature (Soldering, 10 sec .)
$300^{\circ} \mathrm{C}$
Power Dissipation

Total Source Current Total Sink Current 50 mA

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage ( $\mathrm{V}_{\mathrm{Cc}}$ ) | (Note 3) | 4.5 | 6.3 | V |
| Power Supply Ripple | (Peak to Peak) |  | 0.4 | V |
| Operating Supply Current | (All Inputs and Outputs Open) $\begin{aligned} & T_{A}=0^{\circ} \mathrm{C} \\ & T_{A}=25^{\circ} \mathrm{C} \\ & T_{A}=70^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{aligned} & 44 \\ & 35 \\ & 27 \\ & \hline \end{aligned}$ | mA <br> mA <br> mA |
| ```Input Voltage Levels CKI Input Levels Crystal Input ( \(\div 16, \div 8\) ) Logic High ( \(\mathrm{V}_{\mathrm{VH}}\) ) Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low (VIL) Schmitt Trigger Input ( \(\div 4\) ) Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low ( \(\mathrm{V}_{1 \mathrm{~L}}\) ) RESET Input Levels Logic High Logic Low``` | $\begin{aligned} & V_{C C}=M a x \\ & V_{C C}=5 V \pm 5 \% \end{aligned}$ <br> (Schmitt Trigger Input) | $\begin{gathered} 3.0 \\ 2.0 \\ -0.3 \\ \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \\ \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \\ \hline \end{gathered}$ | 0.4 <br> 0.6 <br> 0.6 | $\begin{aligned} & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Zero-Crossing Detect Input <br> Trip Point <br> Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) Limit <br> Logic Low (VIL) Limit <br> SO Input Level (Test Mode) <br> All Other Inputs <br> Logic High <br> Logic High <br> Logic Low <br> Input Levels High Trip Option <br> Logic High <br> Logic Low | See Figure 7 <br> (Note 5) $\begin{aligned} & V_{C C}=M a x \\ & V_{C C}=5 V \pm 5 \% \end{aligned}$ | $\begin{gathered} -0.15 \\ -0.8 \\ 2.0 \\ \\ 3.0 \\ 2.0 \\ -0.3 \\ \\ 3.6 \\ -0.3 \\ \hline \end{gathered}$ | $\begin{gathered} 0.15 \\ 12 \\ 2.5 \\ \\ 0.8 \\ \\ 1.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \\ & V \end{aligned}$ v V $v$ $V$ $\mathrm{V}$ |
| Input Capacitance |  |  | 7.0 | pF |
| Hi-Z Input Leakage |  | -1.0 | +1.0 | $\mu \mathrm{A}$ |

Note 1: Duty Cycle $=t_{W_{l}} /\left(t_{W_{1}}+t_{w o}\right)$.
Note 2: See Figure for additional I/O Characteristics.
Note 3: $\mathrm{V}_{\mathrm{CC}}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 4: Exercise great care not to exceed maximum device power dissipation limits when direct-driving LEDs (or sourcing similar loads) at high temperature.
Note 5: SO output " 0 " level must be less than 0.8 V for normal operation.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq T_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}$ unloss otherwise noted (Continued)

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Output Voltage Levels Standard Output TTL Operation Logic High (VOH) Logic Low (VOL) CMOS Operation (Note 1) Logic High (VOH) Logic Low (VOL) | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{IOL}^{2}=10 \mu \mathrm{~A} \end{aligned}$ | $V_{c c}-0.4$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Output Current Levels Standard Output Source Current LED Direct Drive Output Logic High (IOH) <br> TRI-STATE Output Leakage Current CKO Output <br> Oscillator Output Option Logic High Logic Low <br> $V_{\text {R }}$ RAM Power Supply Option Supply Current <br> CKI Sink Current (RC Option) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2 \mathrm{~V} \end{aligned}$ $\begin{aligned} & \mathrm{V}_{\mathrm{OH}}=2 \mathrm{~V} \\ & \mathrm{VOL}=0.4 \mathrm{~V} \end{aligned}$ $\begin{aligned} & \mathrm{V}_{\mathrm{R}}=3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=3.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} -100 \\ \\ -2.5 \\ -2.5 \\ -0.2 \\ 0.4 \\ 2.0 \end{gathered}$ | $\begin{array}{r} -650 \\ -17 \\ +2.5 \\ \\ 3.0 \end{array}$ | $\mu \mathrm{A}$ <br> mA <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> mA <br> mA |
| Input Current Levels Zero-Crossing Detect Input Resistance Input Load Source Current | $\begin{aligned} & \mathrm{V}_{1 H}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{1 H}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.9 \\ & 14 \end{aligned}$ | $\begin{aligned} & 4.6 \\ & 230 \end{aligned}$ | $\begin{aligned} & \mathrm{k} \Omega \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| Total Sink Current Allowed All I/O Combined Each L, R Port Each D, G, H Port SO, SK |  |  | $\begin{aligned} & 75 \\ & 20 \\ & 10 \\ & 2.5 \\ & \hline \end{aligned}$ | mA <br> mA <br> mA <br> mA |
| Total Source Current Allowed All I/O Combined LPort $\mathrm{L}_{7}-\mathrm{L}_{4}$ $\mathrm{L}_{3}$ - $\mathrm{L}_{0}$ Each LPin All Other Output Pins |  |  | $\begin{array}{r} 150 \\ 120 \\ 70 \\ 70 \\ 23 \\ 1.6 \\ \hline \end{array}$ | mA <br> mA <br> mA <br> mA <br> mA <br> mA |

Note 1: TRI-STATE and LED configurations are excluded.

## COP340/COP341/COP342

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Voltage at Zero-Crossing Detect Pin Relative to GND
Voltage at Any Other Pin

Relative to GND
Ambient Operating Temperature
Ambient Storage Temperature

$$
\begin{array}{r}
-1.2 \mathrm{~V} \text { to }+15 \mathrm{~V} \\
-0.5 \mathrm{~V} \text { to }+7 \mathrm{~V} \\
-40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \\
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
\end{array}
$$

Lead Temperature (Soldering, 10 sec .) $300^{\circ} \mathrm{C}$
Power Dissipation $\quad 0.75 \mathrm{~W}$ at $25^{\circ} \mathrm{C}$ 0.25 W at $85^{\circ} \mathrm{C}$ 150 mA 75 mA
Total Sink Current
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 3) | 4.5 | 5.5 | V |
| Power Supply Ripple | (Peak to Peak) |  | 0.4 | V |
| Operating Supply Current | (All Inputs and Outputs Open) $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=-40^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=85^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 54 \\ & 35 \\ & 25 \\ & \hline \end{aligned}$ | mA <br> mA <br> mA |
| Input Voltage Levels <br> CKI Input Levels <br> Crystal Input ( $\div 16, \div 8$ ) <br> Logic High ( $\mathrm{V}_{\mid \mathrm{H}}$ ) <br> Logic Low (VIV) <br> Schmitt Trigger Input ( $\div 4$ ) <br> Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) <br> Logic Low (VIL) <br> RESET Input Levels <br> Logic High <br> Logic Low <br> Zero-Crossing Detect Input <br> Trip Point <br> Logic High ( $\mathrm{V}_{\mid \mathrm{H}}$ ) Limit <br> Logic Low ( $\mathrm{V}_{\mathrm{IL}}$ ) Limit <br> SO Input Level (Test Mode) <br> All Other Inputs <br> Logic High <br> Logic Low <br> Input Levels High Trip Option Logic High Logic Low | $\mathrm{V}_{\mathrm{CC}}=\operatorname{Max}$ <br> (Schmitt Trigger Input) <br> See Figure 7 <br> (Note 5) $\mathrm{V}_{\mathrm{CC}}=\mathrm{Max}$ | 3.0 2.2 -0.3 $0.7 \mathrm{~V}_{\mathrm{CC}}$ -0.3 $0.7 \mathrm{~V}_{\mathrm{CC}}$ -0.3 -0.15 -0.8 2.2 3.0 2.2 -0.3 3.6 -0.3 | $\begin{gathered} 0.3 \\ 0.4 \\ 0.4 \\ 0.15 \\ 12 \\ 2.4 \\ 0.6 \\ 1.2 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{~V} \end{aligned}$ V V V V $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ V V |
| Input Capacitance |  |  | 7.0 | pF |
| Hi-Z Input Leakage |  | -2.0 | +2.0 | $\mu \mathrm{A}$ |

Note 1: Duty Cycle $=t_{W_{1}} /\left(t_{w I}+t_{w o}\right)$.
Note 2: See Figure for additional I/O Characteristics.
Note 3: $\mathrm{V}_{\mathrm{CC}}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 4: Exercise great care not to exceed maximum device power dissipation limits when direct-driving LEDs (or sourcing similar loads) at high temperature.
Note 5: SO output " 0 " level must be less than 0.6 V for normal operation.

## COP340/COP341/COP342

DC Electrical Characteristics
$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ unless otherwise noted (Continued)

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Output Voltage Levels Standard Output TTL Operation Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) Logic Low (VOL) CMOS Operation (Note 1) Logic High $\left(\mathrm{VOH}_{\mathrm{OH}}\right)$ Logic Low (VOL) | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}-0.5$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \\ & v \end{aligned}$ |
| Output Current Levels <br> Standard Output Source Current <br> LED Direct Drive Output <br> Logic High (IOH) <br> TRI-STATE Output Leakage Current <br> CKO Output <br> Oscillator Output Option <br> Logic High <br> Logic Low <br> $V_{R}$ RAM Power Supply Option <br> Supply Current <br> CKI Sink Current (RC Option) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}(\text { Note } 4) \\ & \mathrm{V}_{\mathrm{OH}}=2 \mathrm{~V} \end{aligned}$ $\begin{aligned} & \mathrm{V}_{\mathrm{OH}}=2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ $\begin{aligned} & V_{R}=3.3 \mathrm{~V} \\ & V_{C C}=4.5 \mathrm{~V}, V_{I H}=3.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -100 \\ -1.5 \\ -5.0 \\ -0.2 \\ 0.4 \\ \\ 2.0 \end{gathered}$ | $\begin{aligned} & -800 \\ & -15 \\ & +5.0 \end{aligned}$ | $\mu A$ <br> mA <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> mA <br> mA |
| Input Current Levels <br> Zero-Crossing Detect Input <br> Resistance Input Load Source Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{IH}}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.9 \\ 14 \\ \hline \end{gathered}$ | $\begin{aligned} & 4.6 \\ & 280 \\ & \hline \end{aligned}$ | $\begin{aligned} & k \Omega \\ & \mu A \end{aligned}$ |
| Total Sink Current Allowed All I/O Combined Each L, R Port Each D, G, H Port SO, SK |  |  | $\begin{aligned} & 75 \\ & 20 \\ & 10 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Total Source Current Allowed All I/O Combined L Port $L_{7}-L_{4}$ $\mathrm{L}_{3}-\mathrm{L}_{0}$ Each L Pin All Other Output Pins |  |  | $\begin{gathered} 150 \\ 120 \\ 70 \\ 70 \\ 23 \\ 1.6 \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA <br> mA |

Note 1: TRI-STATE and LED configurations are excluded.

## AC Electrical Characteristics

COP440/COP441/COP442: $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}$ unless otherwise noted
COP340/COP341/COP342: $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time-t ${ }_{E}$ CKI Frequency <br> Duty Cycle (Note 1) <br> Rise Time <br> Fall Time <br> CKI Using RC (Figure 9c) <br> Frequency Instruction Execution Time-t ${ }_{\text {E }}$ <br> (Note 1) | $\begin{aligned} & \div 16 \mathrm{Mode} \\ & \div 8 \mathrm{Mode} \\ & \div 4 \mathrm{Mode} \\ & f_{I}=4 \mathrm{MHz} \\ & f_{I}=4 \mathrm{MHz} \text { External Clock } \\ & f_{I}=4 \mathrm{MHz} \text { External Clock } \\ & \div 4 \mathrm{Mode} \\ & \mathrm{R}=15 \mathrm{k} \Omega \pm 5 \%, \mathrm{C}=100 \mathrm{pF} \pm 10 \% \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 1.6 \\ & 0.8 \\ & 0.4 \\ & 30 \\ & \\ & \\ & 0.5 \\ & 4.0 \end{aligned}$ | $\begin{aligned} & 10 \\ & 4.0 \\ & 2.0 \\ & 1.0 \\ & 60 \\ & 60 \\ & 40 \\ & \\ & 1.0 \\ & 8.0 \end{aligned}$ | $\begin{gathered} \mu \mathrm{s} \\ \mathrm{MHz} \\ \mathrm{MHz} \\ \mathrm{MHz} \\ \% \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \\ \mathrm{MHz} \\ \mu \mathrm{~s} \end{gathered}$ |
| INPUTS: (Figure 4) SI <br> tsetup <br> thold <br> All Other Inputs <br> tsetup <br> thold |  | $\begin{gathered} 0.3 \\ 300 \\ \\ 1.7 \\ 300 \\ \hline \end{gathered}$ |  | $\mu \mathrm{S}$ ns <br> $\mu \mathrm{S}$ <br> ns |
| OUTPUT PROPAGATION DELAY <br> CKO <br> $t_{\text {pd1 }}, t_{\text {pd }}$ <br> $t_{\text {pd1 }}, t_{\text {pd }}$ <br> SO, SK <br> $t_{\text {pd1 }}, t_{\text {pd }} 0$ <br> All Other Outputs | Test Condition: $C_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}$ <br> Crystal Input <br> Schmitt Trigger Input $\begin{aligned} & \mathbf{R}_{\mathrm{L}}=2.4 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=5.0 \mathrm{k} \Omega \\ & \hline \end{aligned}$ |  | $\begin{gathered} 0.17 \\ 0.3 \\ \\ 1.0 \\ 1.4 \end{gathered}$ | $\mu \mathrm{S}$ $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ $\mu \mathrm{s}$ |
| MICROBUS TIMING <br> Read Operation (Figure 2a) <br> Chip Select Stable Before $\overline{\mathrm{RD}}-\mathrm{t}_{\mathrm{CSR}}$ <br> Chip Select Hold Time for $\overline{\mathrm{RD}}-\mathrm{t}_{\text {RCS }}$ <br> RD Pulse Width- $\mathrm{t}_{\text {RR }}$ <br> Data Delay from $\overline{\mathrm{RD}}-\mathrm{t}_{\mathrm{RD}}$ <br> $\overline{\mathrm{RD}}$ to Data Floating-tDF <br> Write Operation (Figure 2b) <br> Chip Select Stable Before $\overline{W R}-t_{c s w}$ <br> Chip Select Hold Time for WR-twcs <br> WR Pulse Width-tww <br> Data Set-Up Time for $\overline{W R}-t_{D W}$ <br> Data Hold Time for WR-two <br> INTR Transition Time from WR- $\mathbf{t}_{\text {wI }}$ | $C_{L}=100 p F, V_{C C}=5 V \pm 5 \%$ <br> TRI-STATE Outputs | $\begin{gathered} 65 \\ 20 \\ 400 \\ \\ \\ 65 \\ 20 \\ 400 \\ 320 \\ 100 \end{gathered}$ | 375 $250$ $700$ |  |

Note 1: Variation due to the device included.


TL/DD/6926-2
FIGURE 2a. MICROBUS Read Operation Timing


FIGURE 2b. MICROBUS Write Operation Timing

## Connection Diagrams

Dual-in-LIne Package


TL/DD/6926-4
Top View
Order Number COP440-XXX/D or COP340-XXX/D
See NS Hermetic Package Number D40C
Order Number COP440-XXX/N or COP340-XXX/N
See NS Molded Package Number N40A

Dual-In-LIne Package


TL/DD/6926-5
Top Vlew
Order Number COP441-XXX/D or COP341-XXX/D
See NS Hermetic Package Number D28C
Order Number COP441-XXX/N or COP341-XXX/N
See NS Molded Package Number N28B

## Pin Descriptions

| Pin | Description | Pin | Description |
| :---: | :---: | :---: | :---: |
| $\mathrm{L}_{7}-\mathrm{L}_{0}$ | 8-bit Bidirectional I/O Port with TRI-STATE | CKI | System Oscillator Input |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 4-bit Bidirectional I/O Port | CKO | System Oscillator Output (or General Purpose Input or RAM Power Supply) |
| $\mathrm{D}_{3}-\mathrm{D}_{0}$ | 4-bit General Purpose Output Port |  |  |
| $\mathrm{IN}_{3}-\mathrm{IN}_{0}$ | 4-bit General Purpose Input Port (Not Available on | RESET | System Reset Input |
|  | COP442/COP342) | $V_{C C}$ | Power Supply |
| SI | Serial Input | GND | Ground |
| SO | Serial Output (or General Purpose Output) | $\mathrm{H}_{3}-\mathrm{H}_{0}$ | 4-bit Bidirectional I/O Port (COP440/COP340 Only) |
| SK | Logic-Controlled Clock (or General Purpose Output) |  |  |
|  |  | $\mathrm{R}_{7}$ | (COP440/COP340 Only) |

## Timing Diagram



FIGURE 4. Input/Output Timing Dlagrams (Divide by 16 Mode)

## Functional Description

The block diagram of the COP440 is shown in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic "1" (greater than 2.0 V ). When a bit is reset, it is a logic " 0 " (less than 0.8 V ).

## PROGRAM MEMORY

Program Memory consists of a 2,048 byte ROM. As can be seen by an examination of the COP440 instruction set, these words may be program instructions, constants, or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID, LQID, and LID instructions, ROM must often be thought of as being organized into 32 pages of 64 words each.
ROM addressing is accomplished by an 11-bit PC register. Its binary value selects one of the 2,048 8-bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 11-bit binary count value.
ROM instruction words are fetched, decoded and executed by the Instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of a 640-bit RAM, organized as 10 data registers of 164 -bit digits. RAM addressing is implemented by an 8 -bit B register whose upper 4 bits ( Br ) select 1 of $10(0-9)$ data registers and lower 4 bits (Bd) select 1 of 164 -bit digits in the selected data register. While the 4 -bit contents of the selected RAM digit (M) is usually loaded into, or from, or exchanged with the A register (accumulator), it may also be loaded into or from the $Q$ latches, $L$ port, R port, EN register, and T counter (internal time base counter). RAM may also be loaded from 4 bits of a ROM word. RAM addressing may also be performed directly to the lower 8 registers by the LDD and XAD instructions based upon the 7-bit contents of the operand field of these instructions. The Bd register also serves as a source register for 4 -bit data sent directly to the D outputs. RAM register $8(\mathrm{Br}=8)$ also serves as a subroutine stack. Note that it is possible, but not recommended, to alter the contents of the stack by normal data memory access commands.

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most I/O arithmetic, logic, and data memory access operations. It can also be used to load the Br and Bd portions of the $B$ register, $N$ register, to load and input 4 bits of the 8 -bit $Q$ latch, EN register, or T counter, to input 4 bits of a ROM word, L or R I/O port data, to input 4-bit G, H, or IN ports, and to perform data exchanges with the SIO register. The accumulator is cleared upon reset.
A 4-bit adder performs the arithmetic and logic functions of the COP440, storing its results in A. It also outputs a carry bit to the 1-bit C register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below).

The 8-bit T counter is a binary up counter which can be loaded to and from M and A . The input to this counter is software selectable from two sources: the first coming from a divide-by-four prescaler (from instruction cycle frequency) thus providing a 10-bit time base counter; the second coming from $\mathrm{N}_{2}$ input, changing the T counter into an 8 -bit external event counter (see EN register below). In this mode, a low-going pulse (" 1 " to " 0 ") of at least 2 instruction cycles wide will increment the counter. When the counter overflows, an overflow flag will be set (see SKT instruction below) and an interrupt signal will be sent to processor X . The T counter is cleared on reset.
Four general-purpose inputs, $\mathbb{I N}_{3}-\mathbb{N}_{0}$, are provided; $\mathbb{N}_{1}$, $\mathrm{IN}_{2}$ and $\mathrm{IN}_{3}$ may be selected, by a mask-programmable option, as Read Strobe, Chip Select, and Write Strobe inputs, respectively, for use in MICROBUS applications; $\mathrm{IN}_{1}$, by another mask-programmable option, can be selected as a true zero-crossing detector with the output triggering an interrupt or being interrogated by an instruction. These two maskprogrammable options are mutually exclusive.
The D register provides 4 general-purpose outputs and is used as the destination register for the 4-bit contents of Bd.
The G register contents are outputs to a 4-bit general-purpose bidirectional I/O port. $\mathrm{G}_{0}$ may be mask-programmed as an output for MICROBUS applications.
The H register contents are outputs to a 4-bit general-purpose bidirectional I/O port.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded to or from M and A , as well as 8 -bit data from ROM. Its contents are outputted to the L I/O ports when the $L$ drivers are enabled under program control. With the MICROBUS option selected, Q can also be loaded with the 8 -bit contents of the L I/O ports upon the occurrence of a write strobe from the host CPU. Note that unlike most other COPS controllers, $Q$ is cleared on reset.
The 8 L drivers, when enabled, output the contents of latched $Q$ data to the L I/O ports. Also, the contents of $L$ may be read directly into $A$ and $M$. As explained above, the MICROBUS option allows L I/O port data to be latched into the $Q$ register. The LI/O port can be directly connected to the segments of a multiplexed LED display (using the LED Direct Drive output configuration option) with $Q$ data being outputted to the $\mathrm{Sa}-\mathrm{Sg}$ and decimal point segments of the display.
The R register, when enabled, outputs to an 8 -bit generalpurpose, bidirectional, I/O port.
The SIO register functions as a 4-bit serial-in/serial-out shift register for MICROWIRE I/O and COPS peripherals, or as a binary counter (depending on the contents of the EN register; see EN register description, below). Its contents can be exchanged with $A$, allowing it to input or output a continuous serial data stream.
The XAS instruction copies the C flag into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK outputs SKL ANDed with the instruction cycle clock.
The 2-bit N register is a stack pointer to the data memory register 8 where the subroutine return address is located. It points to the next location where the address may be stored

## Functional Description (Continued)

and increments by 1 after each push of the stack, and decrements by 1 before each pop. The N register can be accessed by exchanging its value with $A$ and is cleared on reset. The stack is 4 addresses deep, 12 bits wide, and does not check for overflow or empty conditions. The RAM digit locations where the addresses are stored are shown in Figure 5. The LSBs of the addresses are at digits $0,4,8$, and 12. The MSBs of digits $2,6,10$, and 14 contain an interrupt status bit (see Interrupt description, below). The four unused digits ( $3,7,11$, and 15) can be used as general data storage. When a subroutine call or interrupt occurs, an 11-bit return address and an interrupt status bit are stored in the stack. The N register is then incremented. When a RET or RETSK instruction is executed, the N register is decremented and then the return address is fetched and loaded into the program counter. The address and interrupt status bits remain in the stack, but will be overwritten when the next subroutine call or interrupt occurs.


## FIGURE 5. Subroutine Return Address Stack Organization

The EN register in an internal 8-bit register loaded under program control by the LEI instruction (lower 4 bits) or by the CAME instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register.
0 . The least significant bit of the enable register, $\mathrm{EN}_{0}$, selects the SIO register as either a 4-bit shift register or a 4bit binary counter. With EN $\mathrm{N}_{0}$ set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of $E N_{3}$. With $E N_{0}$ reset, SIO is a serial shift register left shifting 1 bit each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. The SK output becomes a logiccontrolled clock.

1. With $E N_{1}$ set, interrupt is enabled with $E N_{4}$ and $E N_{5}$ selecting the interrupt source. Immediately following an interrupt, $\mathrm{EN}_{1}$ is reset to disable further interrupts.
2. With $E N_{2}$ set, the $L$ drivers are enabled to output the data in $Q$ to the LI/O port. Resetting $E N_{2}$ disables the $L$ drivers, placing the L. I/O port in a high-impedance input state. A special feature of the COP440 and COP441 is that the MICROBUS option will change the function of this bit to disable any writing into $\mathrm{G}_{0}$ when $\mathrm{EN}_{2}$ is set.
3. $\mathrm{EN}_{3}$, in conjunction with $\mathrm{EN}_{0}$, affects the SO output. With $E N_{0}$ set (binary counter option selected) SO will output the value loaded into $E N_{3}$. With $E N_{0}$ reset (serial shift register option selected), setting $\mathrm{EN}_{3}$ enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting $\mathrm{EN}_{3}$ with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains set to " 0 ". Table I below provides a summary of the modes associated with $E N_{3}$ and $E N_{0}$.
4. $E N_{5}$ and $E N_{4}$ select the source of the interrupt signal.
5. The possible sources are as follows:

| $\mathrm{EN}_{5}$ | $\mathrm{EN}_{4}$ | Interrupt Source |
| :---: | :---: | :--- |
| 0 | 0 | $\mathrm{IN}_{1}$ (low-going pulse) |
| 0 | 1 | CKO input (if mask-programmed as an input) |
| 1 | 0 | Zero-crossing (or $\mathrm{N}_{1}$ level transition) |
| 1 | 1 | T counter overflows |

$E N_{4}$ determines the interrupt routine location.
6. With $E N_{6}$ set, the internal 8-bit $T$ counter will use $\mathbb{N}_{2}$ as its input. With $\mathrm{EN}_{6}$ reset, the input to the T counter is the output of a divide by four prescaler (from instruction cycle frequency), thus providing a 10 -bit time-base counter.
7. With $\mathrm{EN}_{7}$ set, the R outputs are enabled; if $\mathrm{EN}_{7}=0$, the $R$ outputs are disabled.

## INTERRUPT

The following features are associated with the interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once acknowledged as explained below, pushes the next sequential program counter address $(P C+1)$ together with an interrupt status bit, onto the program counter stack residing in data memory. Any previous contents at the bottom of the stack are lost. The program counter is set to hex address OFF (the last word of page 3) and $E N_{1}$ is reset. If $E N_{4}$ is reset, the next program address is hex 100 ; if $E N_{4}$ is set, the next program address is hex 300 ; thus providing a different interrupt location for different interrupt sources.

TABLE I. Enable Register Modes - Bits $\mathrm{EN}_{3}$ and $\mathrm{EN}_{0}$

| $\mathrm{EN}_{3}$ | $\mathrm{EN}_{0}$ | SIO | SI | SO | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | If $\mathrm{SKL}=1, \mathrm{SK}=\mathrm{Clock}$ <br> If $\mathrm{SKL}=0, \mathrm{SK}=0$ |
| 1 | 0 | Shift Register | Input to Shift Register | Serial Out | If $\mathrm{SKL}=1, \mathrm{SK}=\mathrm{Clock}$ <br> If SKL $=0, \mathrm{SK}=0$ |
| 0 | 1 | Binary Counter | Input to Binary Counter | 0 | If $\mathrm{SKL}=1, \mathrm{SK}=1$ <br> If $\mathrm{SKL}=0, \mathrm{SK}=0$ |
| 1 | 1 | Binary Counter | Input to Binary Counter | 1 | If $\mathrm{SKL}=1, \mathrm{SK}=1$ <br> If $\mathrm{SKL}=0, \mathrm{SK}=0$ |

## Functional Description (Continued)

b. An interrupt will be acknowledged only after the following conditions are met:

1. $E N_{1}$ has been set.
2. For an external interrupt input, the signal pulse must be at least two instruction cycles wide.
3. A currently executing instruction has been completed.
4. All successive transfer of control instructions and successive LBIs have been completed (e.g., if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed.
c. The instruction at hex address 0FF must be a NOP.
d. A CAME or LEl instruction may be put immediately before the RET instruction to re-enable interrupts.
e. If the interrupt signal source is being changed, the interrupt must be disabled prior to, or at, the same time with the change to avoid false interrupts. An interrupt may be enabled only if the interrupt source is not changing. A sample code for changing the interrupt source and enabling the interrupt is as follows:

| CAME | ; disable interrupt \& alter interrupt source |
| :--- | :--- |
| SMB 1 | ; set interrupt enable bit |
| CAME | ; enable interrupt |

f. An interrupt status bit is stored together with the return address in the stack. The status bit is set if an interrupt occurs at a point in the program where the next instruction is to be skipped; upon returning from the interrupt routine, this set status bit will cause the next instruction to be skipped. Subroutine and interrupt nesting inside interrupt routines are allowed. Note that this differs from the COP420/420C/420L/444L series.

## micROBUS INTERFACE

## (not avallable in COP442, COP342)

The COP440 series has an option which allows them to be used as peripheral microprocessor devices, inputting and outputting data from and to a host microprocessor ( $\mu \mathrm{P}$ ). $\mathrm{IN}_{1}$, $\mathrm{IN}_{2}$ and $\mathrm{IN}_{3}$ general purpose inputs become MICROBUScompatible read-strobe, chip-select, and write-strobe lines, respectively. $\mathbb{N}_{1}$ becomes $\overline{R D}$-a logic " 0 " on this input
will cause Q latch data to be enabled to the L ports for input to the $\mu \mathrm{P}$. $\mathrm{IN}_{2}$ becomes $\overline{\mathrm{CS}}$-a logic " 0 " on this line selects the COPS processor as the $\mu \mathrm{P}$ peripheral device by enabling the operation of the $\overline{R D}$ and $\overline{W R}$ lines and allows for the selection of one of several peripheral components. $\mathrm{IN}_{3}$ becomes WR-a logic " 0 " on this line will write bus data from the $L$ ports to the $Q$ latches for input to the COPS processor. $G_{0}$ becomes INTR, a "ready" output, reset by a write pulse from the $\mu \mathrm{P}$ on the WR line, providing the "handshaking" capability necessary for asynchronous data transfer between the host CPU and the COPS processor. $G_{0}$ output can be separated from other $G$ outputs by the $E N_{2}$ bit (see EN description above).
This option has been designed for compatibility with National's MICROBUS-a standard interconnect system for 8 -bit parallel data transfer between MOS/LSI CPUs and interfacing devices. (See MICROBUS National Publication.) The functional and timing relationships between the COPS processor signal lines affected by this option are as specified for the MICROBUS interface, and are given in the AC electrical characteristics and shown in the timing diagrams (Figure 2). Connection of the COP440 to the MICROBUS is shown in Figure 6.
Note: TRI-STATE outputs must be used on L port.

## ZERO-CROSSING DETECTION

## (not avallable on the COP442, COP342)

The following features are associated with the $\mathbb{N}_{1}$ pin: ININ and $\operatorname{INIL}$ instructions input the state of $\mathbb{N}_{1}$ to $A_{1} ; \mathbb{N}_{1}$ interrupt generates an interrupt pulse when a low-going transition (" 1 " to " 0 ") occurs on $\mathbb{N}_{1}$; zero-crossing interrupt generates an interrupt pulse when an $\mathbb{N}_{1}$ transition occurs (both " 1 " to " 0 " and " 0 " to " 1 ").
If the zero-crossing detector is mask-programmed in (see Figure 7a), the INIL instruction and zero-crossing interrupt will input the state of $\mathbb{N}_{1}$ through the true zero-crossing detector (" 1 " if input > OV, " 0 " if input < OV). The ININ instruction and $\mathrm{N}_{1}$ interrupt will then have unique logic HIGH and LOW levels depending on the IN port input level chosen. If normal (TTL) level is chosen, logic HIGH level is 3.0V (3.3V for COP340/341) and logic LOW level is 0.8 V


TL/DD/6926-9
FIGURE 6. MICROBUS Option Interconnect

## Functional Description (Continued)



TL/DD/6926-10
"Note: This input has a different set of logic HIGH and LOW levels; see above description.
a. Zero-Crossing Detect Logic Option

b. IN, wlthout Zero-Crossing Detect Logic

FIGURE 7. IN, Mask-Programmable Options
( 0.6 V for COP340/341); if high trip level is chosen, logic HIGH level is 5.4 V and logic LOW level is 1.2 V . If the zerocrossing detector is not mask-programmed in (see Figure $7 b$ ), $\mathrm{IN}_{1}$ will have logic HIGH and LOW levels that are defined for the IN port (see option list).
The zero-crossing detector input contains a small hysteresis ( 50 mV typical) to eliminate signal noise, and is not a high impedance input but contains a resistive load to ground. Since this input can withstand a voltage range of -0.8 V to +12 V , an external clamping diode is needed for most input signals, as shown in Figure $7 a$, to limit the voltage below ground. An external resistor, $R_{S}$ may be needed for the following two cases:
a. Input signal exceeds $12 \mathrm{~V} ; \mathrm{R}_{\mathrm{S}}$ and the internal resistor act as a voltage divider to reduce the voltage at the input pin to below 12 V .
b. Signal comes from a low impedance source; when the voltage at the pin is clamped to -0.7 V by the forward bias voltage of an external diode, $\mathrm{R}_{\mathrm{S}}$ limits the current going through the diode.

## INITIALIZATION

The $\overline{\text { RESET }}$ pin is configured as a Schmitt trigger input. If not used, it should be connected to $\mathrm{V}_{\mathrm{CC}}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least three instruction cycle times. The user must provide an external RC network and diode to the $\overline{\text { RESET }}$ pin as in Figure 8. The external POR (Power-on-Reset) delay must be greater than the internal POR. The internal POR delay is 2600 internal clock cycles. Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the $A, B, C, D, E N, G, H, I L, L, N, Q, R$, and T registers are cleared. The SK output is enabled as a SYNC output by setting the SKL latch, thus providing a clock. RAM (data memory and stack) is not cleared. The first instruction at address 0 must be a CLRA.


FIGURE 8. Power-Up Clear Circuit

## OSCILLATOR

There are three basic clock oscillator configurations available, as shown by Figure 9 .
a. Crystal Controlled Oscillator. CKI and CKO are connected to an external crystal. The cycle frequency equals the crystal frequency divided by 16 (optional by 8). Thus a 4 MHz crystal with the divide-by-16 option selected will give a 250 kHz cycle frequency ( $4 \mu \mathrm{~s}$ instruction cycle time).
b. External Oscillator. CKI is an external clock input signal. The external frequency is divided by 16 (optional by 8 or 4) to give the cycle frequency. If the divide-by-4 option is selected, the CKI input level is the Schmitt-trigger level. CKO is now available to be used as the RAM power supply $\left(V_{R}\right)$ or as a general purpose input.
c. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The cycle frequency equals the oscillation frequency divided by 4. CKO is available for non-timing functions.

## CKO PIN OPTIONS

As an option, CKO can be an oscillator output. In a crystal controlled oscillator system, this signal is used as an output to the crystal network. As another option, CKO can be an interrupt input or a general purpose input, reading into bit 2 of A (accumulator) through the INIL instruction. As another option, CKO can be a RAM power supply pin ( $\mathrm{V}_{\mathrm{R}}$ ), allowing

Functional Description (Continued)


TL/DD/6926-13
a. Crystal Oscillator
b. External Oscillator



TL/DD/6926-15
c. RC Controlled Oscillator

Crystal Oscillator

| Crystal Value | $\mathbf{R}_{\mathbf{1}}$ |
| :--- | :--- |
| 4 MHz | $\mathbf{1 k}$ |
| 3.58 MHz | 1 k |
| 2.10 MHz | 2 k |

RC Controlled Oscillator

| $\mathbf{R ( k \Omega )}$ | $\mathbf{C}(\mathbf{p F})$ | Instruction <br> Execution <br> Time ( $\mu \mathbf{s})$ |
| :---: | :---: | :---: |
| 13 | 100 | $5.0 \pm 20 \%$ |
| 6.8 | 220 | $5.3 \pm 23 \%$ |
| 8.2 | 300 | $8.0 \pm 22 \%$ |
| 22 | 100 | $8.2 \pm 17 \%$ |

Note: $5 \mathrm{k} \Omega \leq \mathrm{R} \leq 50 \mathrm{k} \Omega$
$50 \mathrm{pF} \leq \mathrm{C} \leq 360 \mathrm{pF}$

## FIGURE 9. COP440/441/442 Oscillators

its connection to a standby/backup power supply to maintain the data integrity of RAM registers $0-3$ with minimum power drain when the main supply is inoperative or shut down to conserve power. Using either of the two latter options is appropriate in applications where the system configuration does not require use of the CKO pin for timing functions.

## RAM KEEP-ALIVE OPTION

Selecting CKO as the RAM power supply ( $V_{R}$ ) allows the user to shut off the chip power supply ( $V_{C C}$ ) and maintain data in the lower 4 registers of the RAM. To insure that RAM data integrity is maintained, the following conditions must be met:

1. $\overline{\text { RESET }}$ must go low before $\mathrm{V}_{\mathrm{CC}}$ goes below spec during power-off; $V_{C c}$ must be within spec before RESET goes high on power-up.
2. When $V_{C C}$ is on, $V_{R}$ must be within the operating voltage range of the chip, and within 1 V of $\mathrm{V}_{\mathrm{CC}}$.
3. $\mathrm{V}_{\mathrm{R}}$ must be $\geq 3.3 \mathrm{~V}$ with $\mathrm{V}_{\mathrm{CC}}$ off.

## I/O OPTIONS

COP440 inputs have the following optional configurations, illustrated in Figure 10.
a. An on-chip depletion load device to $V_{\mathrm{CC}}$.
b. A Hi-Z input which must be driven to a " 1 " or " 0 " by external components.
c. A resistive load to GND for the zero-crossing input option ( $\mathrm{IN}_{1}$ only).
COP440 outputs have the following optional configurations:
d. Standard-an enhancement mode device to ground in conjunction with a depletion-mode device to $\mathrm{V}_{\mathrm{CC}}$, compatible with TTL and CMOS input requirements. Available on SO, SK, D, G, and H outputs.
e. Open-Drain-an enhancement-mode device to ground only, allowing external pull-up as required by the user's application. Available on SO, SK, D, G, L, H, and R outputs.
f. Push-Pull-an enhancement-mode device to ground in conjunction with a depletion-mode device paralleled by an enhancement-mode device to $V_{C C}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads. Available on SO and SK outputs only.
g. Standard L,R-same as d., but may be disabled. Available on $L$ and $R$ outputs only (disabled on reset).
h. LED Direct Drive-an enhancement-mode device to ground and $V_{C C}$ together with a depletion device to $V_{C C}$ meeting the typical current sourcing requirements of the segments of an LED display. The sourcing devices are clamped to limit current flow. These devices may be turned off under program control (see Functional Description, EN Register), placing the output in a high-impedance state to provide required LED segment blanking for a multiplexed display. Available on L outputs only.
Note 1: When the driver is disabled, the depletion device may cause the output to settle down to an intermediate level between $V_{C C}$ and GND. This voltage cannot be relied upon as a " 1 " level when reading the $L$ inputs. The external signal must drive it to a " 1 " level.
Note 2: Much power is dissipated by this driver in driving an LED. Care must be taken to limit the power dissipation of the chip to within the absolute maximum ratings specified.
I. TRI-STATE Push-Pull-an enhancement-mode device to ground and $V_{c c}$. These outputs are TRI-STATE outputs, allowing for connection of these outputs to a data bus shared by other bus drivers. Available on $L$ and $R$ outputs only (in TRI-STATE mode on reset).
J. Push-Pull R—same as f., but may be disabled. Available on R outputs only.
k. Additional depletion pull-up-a depletion load to $\mathrm{V}_{\mathrm{CC}}$ with the same current sourcing capability as the input load a., in addition to the output drive chosen. Available on $L$ and $R$ outputs only. This device cannot be disabled, therefore, open-drain outputs with " 1 " output and TRISTATE outputs do not show high-impedance characteristics. This device is useful in applications where a pull-up with low source current is desired, e.g., reading keyboards and switches.
The above input and output configurations share common enhancement-mode and depletion-mode devices. Specifically, all configurations use one or more of six devices (numbered 1-6 respectively). Minimum and maximum current (lout and VOUT) curves are given in Figures 11 and 12 for each of these devices to allow the designer to effectively use these I/O configurations in designing a COP440 system.

## Functional Description (Continued)


a. Input with Load



TL/DD/6926-18
c. Zero-Crossing Input


TL/DD/6926-19 d. Standard Output


TL/DD/6926-20
e. Open-Drain Output


TL/DD/6926-21
f. Push-Pull Output


TL/DD/6926-22
g. Standard L, R Outputs

( 4 is depletion device)
h. LED (L) Outputs

FIGURE 10. Input/Output Configurations

## Typical Performance Characteristics





e. Standard Output Minimum

h. TRI-STATE Output Source Current

k. LED Output Minimum Source

Current

c. Zero-Crossing Detect Input Current




TL/DD/6926-27

FIGURE 11. COP440/441/442 I/O Characteristics


FIGURE 12. CCOP340/341/342 I/O Characteristics

## Power Dissipation

In order not to damage the device by exceeding the absolute maximum power dissipation rating, the amount of power dissipated inside the chip must be carefully controlled. As an example, an application uses a COP440 in room temperature $\left(25^{\circ} \mathrm{C}\right)$ environment with a $\mathrm{V}_{\mathrm{CC}}$ power supply of 6 V ; IN and SI inputs have internal loads; G and D ports drive loads that may sink up to 2 mA into the chip; H port with standard output option reads switches; L port with the LED option drives a multiplexed seven-segment display; R, SO and SK drive MOS inputs that do not source or sink any current.
a. At $25^{\circ} \mathrm{C}$, maximum power dissipation allowed $=750 \mathrm{~mW}$
b. Power dissipation by chip except

$$
\mathrm{I} / \mathrm{O}=\mathrm{I}_{\mathrm{CC}} \times \mathrm{V}_{\mathrm{CC}}=35 \mathrm{~mA} \times 6 \mathrm{~V}=210 \mathrm{~mW}
$$

c. Maximum power dissipation by $\mathbb{N}$,

$$
\mathrm{SI}=5 \times 0.3 \mathrm{~mA} \times 6 \mathrm{~V}=9 \mathrm{~mW}
$$

d. G and D ports are sinking current from external loads; maximum output voltage with 2 mA sink current is less than 0.4 V . Power dissipation by G and D ports $=$

$$
2 \mathrm{~mA} \times 0.4 \mathrm{~V} \times 8=6.4 \mathrm{~mW}
$$

e. Maximum power dissipation by H port $=$

$$
4 \times 1.5 \mathrm{~mA} \times 6 \mathrm{~V}=36 \mathrm{~mW}
$$

f. When the seven segments of the LED are turned on, the output voltage is about 2 V , so that the segment current is 17 mA . Power dissipation by L port $=$

$$
7 \times 17 \mathrm{~mA} \times(6 \mathrm{~V}-2 \mathrm{~V})=476 \mathrm{~mW}
$$

This power dissipation caused by driving LEDs is usually the highest among the various sources.
g. R, SO, and SK do not dissipate any significant amount of power because they do not need to source or sink any current.

Total power dissipation (TPD) inside the device is the sum of items $b$ through $g$ above.

$$
T P D=210+9+6+36+476 \mathrm{~mW}=737 \mathrm{~mW}
$$

This is within the 750 mW limit at room temperature. If this application has to operate at $70^{\circ} \mathrm{C}$, then the power dissipation must be reduced to meet the limit at that temperature. Some ways to achieve this would be to limit the LED current or to use an external LED driver.
At $70^{\circ} \mathrm{C}$ the absolute maximum power dissipation rating drops to 400 mW . The user must be careful not to exceed this value.

## COP440 SERIES DEVICES

If the COP440 is bonded as a 28 - or 24-pin device, it becomes the COP441 or COP442, respectively, as illustrated in Figure 3. Note that the COP441 and COP442 do not include H and R ports. In addition, the COP442 does not include IN inputs; use of this option precludes the use of the IN options, the interrupt feature with $\operatorname{IN}$ as input, the zerocrossing detect option, $\mathrm{IN}_{2}$ external event counter input, and the MICROBUS option. All other options are available. COP340, COP341, and COP342 are extended temperature versions of the COP440, COP441, and COP442, respectively.

## COP440 Series Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operation symbols used in the instruction set table.
Table III provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP440 series instruction set.

TABLE II. COP440 Series Instruction Set Symbols

| Symbol | I Definition |
| :---: | :---: |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 8-bit RAM Address Register |
| Br | Upper 4 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 8-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| H | 4-bit Register to latch data for H I/O Port |
| IL | Two 1-bit Latches associated with the $\mathrm{I}_{3}$ or $\mathrm{IN}_{0}$ Inputs |
| IN | 4-bit Input Port |
| $\mathrm{IN}_{1} \mathrm{Z}$ | Zero-Crossing Input |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B Register |
| N | 2-bit subroutine return address stack pointer |
| PC | 11-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| R | 8-bit Register to latch data for R TRI-STATE I/O Port |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |
| T | 8-bit Binary Counter Register |

## Definition

## INSTRUCTION OPERAND SYMBOLS

d 4-bit Operand Field, 0-15 binary (RAM Digit Select)
r 4-bit Operand Field, 0-9 binary (RAM Register Select)
a 11-bit Operand Field, 0-2047 binary (ROM Address)
y 4-bit Operand Field, 0-15 binary (Immediate Data)
RAM(s) Content of RAM location addressed by s
RAM ${ }_{N}$ Content of RAM location addressed by stack pointer $N$
ROM( t ) Content of ROM location addressed by t

## OPERATIONAL SYMBOLS

$+\quad$ Plus
$-\quad$ Minus
$\rightarrow \quad$ Replaces
$\longleftrightarrow$ Is exchanged with
$=\quad$ Is equal to
$\bar{A} \quad$ The one's complement of $A$
$\oplus \quad$ Exclusive-OR
: Range of values
V OR

## Instruction Set

TABLE III. COP440 Series Instruction Set

| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC/LOGIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 10011\|0000 | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 1001110001 | $A+\operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{A}$ | None | Add RAM to A |
| ADT |  | 4 A | \|0100|1010 | $A+10_{10} \rightarrow A$ | None | Add Ten to A |
| AISC | $y$ | 5- | 0101] y | $A+y \rightarrow A$ | Carry | Add immediate, Skip on Carry ( $y \neq 0$ ) |
| CASC |  | 10 | $\underline{0001 \mid 0000]}$ | $\begin{aligned} & \bar{A}+R A M(B)+C \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Complement and Add with Carry, Skip on Carry |
| CLRA |  | 00 | 0000\|0000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | $10100\|0000\|$ | $\bar{A} \rightarrow A$ | None | One's complement of $A$ to $A$ |
| NOP |  | 44 | 0100\|0100 | None | None | No Operation |
| OR |  | $\begin{aligned} & 33 \\ & 1 A \end{aligned}$ | $\begin{array}{\|l\|l\|} \hline 0011 & 0011 \\ \hline 0001 \mid 1010 \\ \hline \end{array}$ | $A \vee M \rightarrow A$ | None | OR RAM with A |
| RC |  | 32 | 0011 0010 | "0" $\rightarrow$ C | None | Reset C |
| SC |  | 22 | 001010010 | "1" $\rightarrow$ C | None | Set C |
| XOR |  | 02 | 0000\|0010 | $A \oplus \operatorname{RAM}(\mathrm{~B}) \rightarrow \mathrm{A}$ | None | Exclusive-OR RAM with A |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | [1111\|1111] | $\begin{aligned} & \operatorname{ROM}^{\left(\mathrm{PC}_{10: 8}, \mathrm{~A}, \mathrm{M}\right)} \rightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 3) |
| JMP | a | 6- | $\begin{gathered} 0110\|0\| a_{10: 8} \mid \\ L a_{7: 0} \\ \hline \end{gathered}$ | $a \rightarrow P C$ | None | Jump |
| JP | a | -- -- | $\begin{gathered} \begin{array}{\|l\|l\|} \hline 1 \mid & a_{6: 0} \\ \text { (pages } 2,3 \text { only) } \\ \text { or } \end{array} \\ \begin{array}{l} \|11\| \quad a_{5: 0} \\ \text { (all other pages) } \end{array} \end{gathered}$ | $\begin{aligned} & a \rightarrow P C_{6: 0} \\ & a \rightarrow P C_{5: 0} \end{aligned}$ | None | Jump within Page (Note 4) |
| JSRP | a | -- | \|10| $\mathbf{a}_{5} \mathbf{0}$ | $\begin{aligned} & P C+1 \rightarrow R^{2} M_{N} \\ & N+1 \rightarrow N \\ & 00010 \rightarrow P_{10: 6} \\ & a \rightarrow \text { PC }_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 5) |
| JSR | a | 6- | $\begin{aligned} & 0110\|1\| a_{10: 8} \mid \\ & L \quad a_{7: 0} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{RAM}_{N} \\ & \mathrm{~N}+1 \rightarrow \mathrm{~N} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | 1010011000 | $\begin{aligned} & \mathrm{N}-1 \rightarrow \mathrm{~N} \\ & \mathrm{RAM}_{\mathrm{N}} \rightarrow \mathrm{PC} \end{aligned}$ | None | Return from Subroutine |
| RETSK |  | 49 | [0100\|1001 | $\begin{aligned} & N-1 \rightarrow N \\ & R_{A M} \rightarrow P C \end{aligned}$ | Always Skip on Return | Return from Subroutine then Skip |

Instruction Set (Continued)
TABLE III. COP440 Series Instruction Set (Continued)

| Mnemonic | Operand | Hex Code | Machine Language Code (BInary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAME |  | $\begin{aligned} & 33 \\ & 1 F \end{aligned}$ | 0011 0011 <br> 0001 1111 | $\begin{aligned} & \mathrm{A} \rightarrow \mathrm{EN}_{7: 4} \\ & \mathrm{RAM}(\mathrm{~B}) \xrightarrow{\rightarrow} \mathrm{EN}_{3: 0} \end{aligned}$ | None | Copy A, RAM to EN |
| CAMQ |  | $\begin{aligned} & 33 \\ & 3 \mathrm{C} \end{aligned}$ | 0011 0011 <br> 0011 1100 | $\begin{aligned} & A \rightarrow Q_{7: 4} \\ & R A M(B) \end{aligned} Q_{3: 0}$ | None | Copy A, RAM to Q |
| CAMT |  | $\begin{aligned} & 33 \\ & 3 F \end{aligned}$ | 0011 0011 <br> 0011 1111 | $\begin{aligned} & A \rightarrow T_{7: 4} \\ & \operatorname{RAM}(B) \xrightarrow{\rightarrow} T_{3: 0} \end{aligned}$ | None | Copy A, RAM to T |
| CEMA |  | $\begin{aligned} & 33 \\ & 0 F \end{aligned}$ | 0011 0011 <br> 0000 1111 | $\begin{aligned} & \mathrm{EN}_{7: 4} \rightarrow \mathrm{RAM}(\mathrm{~B}) \\ & \mathrm{EN}_{3: 0} \rightarrow \mathrm{~A} \end{aligned}$ | None | Copy EN to RAM, A |
| CQMA |  | $\begin{aligned} & 33 \\ & 2 C \end{aligned}$ | 0011 0011 <br> 0010 1100 | $\begin{aligned} & Q_{7: 4} \rightarrow \text { RAM(B) } \\ & Q_{3: 0} \rightarrow A \end{aligned}$ | None | Copy Q to RAM, A |
| CTMA |  | $\begin{aligned} & 33 \\ & 2 F \end{aligned}$ | 0011 0011 <br> 0010 1111 | $\begin{aligned} & \mathrm{T}_{7: 4} \rightarrow \mathrm{RAM}(\mathrm{~B}) \\ & \mathrm{T}_{3: 0} \rightarrow \mathrm{~A} \end{aligned}$ | None | Copy T to RAM, A |
| LD | $r$ | -5 | $\begin{gathered} 00\|r\| 0101 \mid \\ r=0: 3 \end{gathered}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A, Exclusive-OR Br with $r$ |
| LDD | r,d | 23 | $$ | $R A M(r, d) \rightarrow A$ | None | Load A with RAM pointed to directly by r,d |
| LID |  | $\begin{aligned} & 33 \\ & 19 \end{aligned}$ | $\begin{array}{\|l\|l\|} \hline 0011 & 0011 \\ \hline 0001 & 1001 \\ \hline \end{array}$ | $\mathrm{ROM}\left(\mathrm{PC}_{10: 8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{M}, \mathrm{A}$ | None | Load RAM, A Indirect |
| LQID |  | BF | \|1011|1111 | $\mathrm{ROM}\left(\mathrm{PC}_{10: 8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{Q}$ | None | Load Q Indirect (Note 3) |
| RMB | 0 1 2 3 | $\begin{aligned} & 4 C \\ & 45 \\ & 42 \\ & 43 \end{aligned}$ | 0100 1100 <br> 0100 $0101 \mid$ <br> 0100 0010 <br> 0100 0011 | $\begin{aligned} 0 & \rightarrow \\ 0 & \operatorname{RAM}(B)_{0} \\ 0 & \operatorname{RAM}(B)_{1} \\ 0 & \rightarrow \\ 0 & \operatorname{RAM}(B)_{2} \\ 0 & \operatorname{RAM}(B)_{3} \end{aligned}$ | None | Reset RAM Bit |
| SMB | $\begin{aligned} & 0 \\ & 1 \\ & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & 4 D \\ & 47 \\ & 46 \\ & 4 B \end{aligned}$ | 0100 1101 <br> 0100 0111 <br> 0100 0110 <br> 0100 1011 | $\begin{aligned} 1 & \rightarrow \text { RAM }(B)_{0} \\ 1 & \rightarrow \text { RAM }(B)_{1} \\ 1 & \rightarrow \text { RAM }(B)_{2} \\ 1 & \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Set RAM Bit |
| STII | y | 7- | 0111 ${ }^{\text {y }}$ | $\begin{aligned} & y \rightarrow \operatorname{RAM}(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| X | r | -6 | $\begin{gathered} 00\|r\| 0110 \mid \\ r=0: 3 \end{gathered}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with A, Exclusive-OR Br with r |
| XAD | r,d | 23 | $$ | $R A M(r, d) \longleftrightarrow A$ | None | Exchange A with RAM pointed to directly by $\mathbf{r}, \mathrm{d}$ |
| XDS | r | -7 | $\frac{00\|\mathbf{r}\| 0111 \mid}{r=0: 3}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 | Exchange RAM with A and Decrement Bd, Exclusive-OR Br with r |
| XIS | r | -4 | $\begin{gathered} 00\|r\| 0100 \mid \\ r=0: 3 \end{gathered}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \longleftrightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | Bd increments past 15 | Exchange RAM with $A$ and Increment Bd, Exclusive-OR Br with r |


| Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TABLE III. COP440 Serles Instruction Set (Continued) |  |  |  |  |  |  |
| Mnemonic | Operand | Hex Code | Machlne Language Code (Binary) | Data Flow | Skip Conditions | Description |
| REGISTER REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAB |  | 50 | 10101 0000 | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| CBA |  | 4E | \|0100|1110 | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r,d | $33$ |  | $r, d \rightarrow B$ | Skip until not a LBI | Load B Immediate with r, d (Note 6) |
| LEEI | $y$ | 33 $6-$ | $0011 \mid 0011$ <br> 0110 <br> $0 y$ | $y \rightarrow E N_{3: 0}$ | None | Load lower half of EN Immediate |
| XABR |  | 12 | 0001 0010 | $\mathrm{A} \longleftrightarrow \mathrm{Br}$ | None | Exchange A with Br |
| XAN |  | 33 | 0011\|0011] | $A \longleftrightarrow N\left(0,0 \rightarrow A_{3}, A_{2}\right)$ | None | Exchange A with N |
|  |  | OB | \|0000|1011 |  |  |  |
| TEST INSTRUCTIONS |  |  |  |  |  |  |
| SKC |  | 20 | 0010\|0000 |  | $C=" 1 "$ | Skip if C is True |
| SKE |  | 21 | 0010/0001] |  | $A=R A M(B)$ | Skip if A Equals RAM |
| SKGZ |  | 33 | 0011\|0011] |  | $\mathrm{G}_{3: 0}=0$ |  |
|  |  | 21 | 0010/0001 |  |  | (all 4 bits) |
| SKGBZ |  | 33 | 0011\|0011 | 1 st byte |  | Skip if G Bit is Zero |
|  | 0 | 01 | 0000\|0001] |  | $\mathrm{G}_{0}=0$ |  |
|  | 1 | 11 | 0001\|0001| | 2nd byte | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03 | 0000\|0011 | $\int 2 n d$ byte | $\mathrm{G}_{2}=0$ |  |
|  | 3 | 13 | 0001\|0011 | J | $\mathrm{G}_{3}=0$ |  |
| SKMBZ | 0 | 01 | 0000\|0001 |  | $\operatorname{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | 0001\|0001 |  | $\operatorname{RAM}(\mathrm{B})_{1}=0$ |  |
|  | 2 | 03 | 0000\|0011 |  | $\operatorname{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | 0001 0011 |  | $\operatorname{RAM}(\mathrm{B})_{3}=0$ |  |
| SKSZ |  | $33$ | 0011 0011 1 |  | $\mathrm{SIO}=0$ | Skip if SIO is Zero |
|  |  | 1 C | \|0001|1100 |  |  |  |
| SKT |  | 41 | -0100\|0001 |  | T counter carry has occurred since last test | Skip on Timer (Note 3) |



## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP440 programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN register, above). If SIO is selected as a shift register, an XAS instruction must be performed once every 4 instruction cycles to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M . It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 11-bit word, $\mathrm{PC}_{10: 8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{10}, \mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ are not affected by this instruction.
Note that JID requires 2 instruction cycles if executed, 1 instruction cycle time if skipped.

## INIL INSTRUCTION

INIL (Input IL Latches to $A$ ) inputs 2 latches, $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$. CKO and $I N_{1}$ into $A$ (see Figure 13). The $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ latches are set if a low-going pulse (" 1 " to " 0 ") has occurred on the $I N_{3}$ and $I N_{0}$ inputs since the last INIL instruction, provided the input pulse stays low for at least two instruction cycles. Execution of an INIL inputs $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ into A3 and AO respectively, and resets these latches to allow them to respond to subsequent low-going pulses on the $\mathbb{N}_{3}$ and $\mathbb{I N}_{0}$ lines. If CKO is mask-programmed as a general purpose input, an INIL will input the state of CKO into A2. If CKO has not been so programmed, a " 1 " will be placed in A2. Unlike the COP420/420C/420L/444L series, INIL will input $\mathrm{IN}_{1}$ into A1.


FIGURE 13. INIL Hardware Implementation

If zero-crossing detect is selected, the $I N_{1}$ input will go through the detection logic, thus allowing the user to interrogate the input, sending a " 1 " if the input is above 0 V and a " 0 " if it is below 0 V . INIL is useful in recognizing pulses of short duration or pulses which occur too often to be read conveniently by an ININ instruction. It is also useful in checking the status of the zero-crossing detect input. The general purpose inputs $I N_{3}-\mathbb{N}_{0}$ are input to $A$ upon execution of an ININ instruction, and the $\mathbb{N}_{1}$ input does not go through zero-crossing logic so that it has the same logic level as the other $\operatorname{IN}$ inputs for the ININ instruction (see Figure 9).
Note: IL latches are cleared on reset. This is different from the COP420/ 420C/420L/444L series.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit $Q$ register with the contents of ROM pointed to by the 11 -bit word $\mathrm{PC}_{10}: \mathrm{PC}_{8}, \mathrm{~A}$, M. LQID can be used for table lookup or code conversion such as BCD to seven-segment. Note that LQID takes two instruction cycles if executed and one instruction cycle if skipped. Unlike most other COPS processors, this instruction does not push the stack.

## LID INSTRUCTION

LID (Load Indirect) loads $M$ and $A$ with the contents of ROM pointed to by the 11-bit word $\mathrm{PC}_{10}: \mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}$. Note that LID takes three instruction cycles if executed and two if skipped.

## SKT INSTRUCTION

The SKT (Skip On Timer) instruction tests the state of the T counter (see internal logic, above) overflow latch, executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction allow the processor to generate its own time-base for real-time processing, rather than relying on an external input signal.

## INSTRUCTION SET NOTES

a. The first word of a COP440 program (ROM address 0) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, they are still fetched from program memory. Thus program paths take the same number of cycle times whether instructions are skipped or executed, except for LID, LQID, and JID.
c. The ROM is organized into 32 pages of 64 words each. The Program Counter is an 11-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, LQID, or LID instruction is the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page $3,7,11,15,19,23,27$, or 31 will access data in the next group of four pages.

## Option List

The COP440 mask-programmable options are assigned numbers which correspond with the COP440 pins.

Option 1: $\mathrm{L}_{1}$ I/O Port (see note below)
= 0: Standard output
$=1$ : Open-drain output
= 2: LED direct drive output
= 3: TRI-STATE output
$=4$ : same as 0 with extra load device to $V_{C C}$
$=5$ : same as 1 with extra load device to $V_{C C}$
= 6: same as 2 with extra load device to $V_{C C}$
$=7$ : same as 3 with extra load device to $V_{C C}$
Option 2: Lo I/O Port
(same as Option 1)
Option 3: SI Input
$=0$ : Input with load device to $V_{C C}$
$=1: \mathrm{Hi}-\mathrm{Z}$ Input
Option 4: SO Output
$=0$ : Standard output
= 1: Open-drain output
= 2: Push-pull output
Option 5: SK Output (same as Option 4)
Option 6: $\mathbb{I N}_{0}$ Input (same as Option 3)
Option 7: $\operatorname{IN} 3$ Input (same as Option 3)
Option 8: $\mathrm{G}_{0}$ I/O Port $=0$ : Standard output
= 1: Open-drain output
Option 9, $\mathrm{G}_{1}$ I/O Port (same as Option 8)
Option 10: $\mathrm{G}_{2}$ I/O Port (same as Option 8)
Option 11: $\mathrm{G}_{3}$ I/O Port (same as Option 8)
Option 12: $\mathrm{H}_{0} \mathrm{I} / \mathrm{O}$ Port (same as Option 8)
Option 13: $\mathrm{H}_{1} \mathrm{I} / \mathrm{O}$ Port (same as Option 8)
Option 14: $\mathrm{H}_{2} \mathrm{I} / \mathrm{O}$ Port (same as Option 8)
Option 15: $\mathrm{H}_{3}$ I/O Port (same as Option 8)
Option 16: $D_{3}$ Output (same as Option 8)
Option 17: $D_{2}$ Output (same as Option 8)
Option 18: $D_{1}$ Output (same as Option 8)
Option 19: $\mathrm{D}_{0}$ Output (same as Option 8)
Option 20: GND-No options available

Option 21: CKO Pin
= 0: Oscillator output
$=1$ : RAM power supply $\left(V_{R}\right)$ input
$=2$ : General purpose input with load device to $V_{C C}$
= 3: General purpose Hi-Z input
Option 22: CKI Input
= 0 : Crystal input divided by 16
$=1$ : Crystal input divided by 8
$=2$ : Single-pin RC controlled oscillator ( $\div 4$ )
= 3: Schmitt trigger clock input ( $\div 4$ )
Option 23: $\overline{R E S E T}$ Input
(same as Option 3)
Option 24: $\mathrm{R}_{7}$ I/O Port (see note below)
= 0: Standard output
= 1: Open-drain output
= 2: Push-pull output
= 3: TRI-STATE output
= 4: same as 0 with extra load device to $V_{C C}$
$=5$ : same as 1 with extra load device to $V_{C C}$
$=6$ : same as 2 with extra load device to $V_{C C}$
$=7$ : same as 3 with extra load device to $V_{C C}$
Option 25: $\mathrm{R}_{6}$ I/O Port
(same as Option 24)
Option 26: R $\mathrm{R}_{5}$ I/O Port (same as Option 24)
Option 27: R4 I/O Port (same as Option 24)
Option 28: R $\mathrm{R}_{3}$ I/O Port (same as Option 24)
Option 29: $\mathrm{R}_{2}$ I/O Port (same as Option 24)
Option 30: $\mathrm{R}_{1}$ I/O Port (same as Option 24)
Option 31: $\mathrm{R}_{0}$ I/O Port (same as Option 24)
Option 32: $\mathrm{L}_{7}$ I/O Port (same as Option 1)
Option 33: L6 I/O Port (same as Option 1)
Option 34: L-5 I/O Port (same as Option 1)
Option 35: L4 I/O Port (same as Option 1)
Option 36: $\mathbb{N}_{1}$ Input $=0$ : Input with load device to $\mathrm{V}_{\mathrm{CC}}$ $=1: \mathrm{Hi}-\mathrm{Z}$ Input $=2$ : Zero-crossing detect input (Option $41=0$ )
Option 37: $\mathrm{IN}_{2}$ Input (same as Option 3)
Option 38: L3 I/O Port (same as Option 1)
Option 39: L2 I/O Port (same as Option 1)
Option 40: $\mathrm{V}_{\mathrm{C}}$ —no options available

Option 41: COP Function
$=0$ : Normal
$=1$ : MICROBUS option
Option 42: IN Input Levels
$=0$ : Standard TTL input levels (" 0 " $=0.8 \mathrm{~V}, " 1$ " $=2.0 \mathrm{~V}$ )
$=1$ : Higher voltage input levels (" 0 " = 1.2 V , " 1 " = 3.6 V )

Option 43: G Input Levels (same as Option 42)
Option 44: L Input Levels
(same as Option 42)
Option 45: CKO Input Levels
(same as Option 42)

Option 46: SI Input Levels (same as Option 42)
Option 47: R Input Levels (same as Option 42)
Option 48: H Input Levels (same as Option 42)
Option 49: No option available
Option 50: COP Bonding
$=0:$ COP440 (40-pin device)
= 1: COP441 (28-pin device)
= 2: COP442 (24-pin device)
= 3: COP440 and COP441
$=4:$ COP440 and COP442
= 5: COP440, COP441, and COP442
= 6: COP441 and COP442

## COP440 Option Table

The following options information is to be sent to National along with the EPROM.


## Note on L and R I/O Port Options

If $L$ and $R$ I/O Ports are used as inputs, the following must be observed:
a. Open-Drain output (selection 1) is allowed only if external pull-up is provided.
b. If $L$ and $R$ output ports are disabled when reading, an external pull-up is required unless selections $4,5,6$, or 7 are chosen.
c. If $L$ output port is enabled, selections 3 and 7 are not allowed.
d. If R output port is enabled, selections 2, 3, 6, and 7 are not allowed.


## Test Mode (Non-Standard Operation)

The SO output has been configured to provide for standard test procedures for the custom-programmed COP440. With SO forced to logic "1", two test modes are provided, depending upon the value of SI:
a. RAM and Internal Logic Test Mode $(\mathrm{SI}=1)$
b. ROM Test Mode ( $\mathrm{SI}=0$ )

These special test modes should not be employed by the user; they are intended for manufacturing test only.


2National Semiconductor

## COP444L/COP445L/COP344L/COP345L Single-Chip N-Channel Microcontrollers

## General Description

The COP444L, COP445L, COP344L, and COP345L SingleChip N-Channel Microcontrollers are members of the COPSTM family, fabricated using N -channel, silicon gate MOS technology. These controller oriented processors are complete microcomputers containing all system timing, internal logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include single supply operation, a variety of output configuration options, with an instruction set, internal architecture and I/O scheme designed to facilitate keyboard input, display output and BCD data manipulation. The COP445L is identical to the COP444L, but with 19 I/O lines instead of 23. They are an appropriate choice for use in numerous human interface control environments. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a customized controller oriented processor at a low endproduct cost.
The COP344L and COP345L are exact functional equivalents, but extended temperature range versions of the COP444L and COP445L respectively.

## Features

■ Low cost

- Powerful instruction set
n 2k x 8 ROM, $128 \times 4$ RAM
- 23 I/O lines (COP444L)
- True vectored interrupt, plus restart
- Three-level subroutine stack
- $15 \mu \mathrm{~s}$ instruction time

■ Single supply operation (4.5-6.3V)

- Low current drain ( 11 mA max.)
- Internal time-base counter for real-time processing
- Internal binary counter register with MICROWIRETM serial I/O capability
- General purpose and TRI-STATE® outputs
- LSTTL/CMOS compatible in and out
- Direct drive of LED digit and segment lines
- Software/hardware compatible with other members of COP400 family
- Extended temperature range devices COP344L/COP345L $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$
■ Wider supply range (4.5-9.5V) optionally available


## Block Diagram



## COP444L/COP445L

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specificatlons.
Voltage at Any Pin Relative to GND
-0.5 V to +10 V
Ambient Operating Temperature
Ambient Storage Temperature
Lead Temperature (Soldering, 10 seconds) $300^{\circ} \mathrm{C}$
Power Dissipation
0.75 Watt at $25^{\circ} \mathrm{C}$
0.4 Watt at $70^{\circ} \mathrm{C}$

Total Source Current
120 mA
Total Sink current 120 mA
Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolulte maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted.

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 1) | 4.5 | 6.3 | V |
| Optional Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) |  | 4.5 | 9.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.5 | V |
| Operating Supply Current | All Inputs and Outputs Open |  | 13 | mA |
| ```Input Voltage Levels CKI Input Levels Crystal Input ( \(\div 32, \div 16, \div 8\) ) Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low (VIL)``` | $\begin{aligned} & V_{C C}=M a x . \\ & V_{C C}=5 V \pm 5 \% \end{aligned}$ | $\begin{gathered} 3.0 \\ 2.0 \\ -0.3 \\ \hline \end{gathered}$ | 0.4 | $\begin{aligned} & v \\ & v \end{aligned}$ |
| ```Schmitt Trigger Input ( \(\div 4\) ) Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low (VIV)``` |  | $\begin{gathered} 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \\ \hline \end{gathered}$ | 0.6 | $\begin{aligned} & v \\ & v \end{aligned}$ |
| RESET Input Levels <br> Logic High <br> Logic Low | Schmitt Trigger Input | $\begin{gathered} 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \end{gathered}$ | 0.6 | $\begin{aligned} & V \\ & v \end{aligned}$ |
| SO Input Level (Test Mode) | (Note 3) | 2.0 | 2.5 | V |
| All Other Inputs Logic High Logic High Logic Low Logic High Logic Low | $V_{C C}=M a x$ <br> With TTL Trip Level Options <br> Selected, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ <br> With High Trip Level Options <br> Selected | $\begin{gathered} 3.0 \\ 2.0 \\ -0.3 \\ 3.6 \\ -0.3 \end{gathered}$ | $\begin{aligned} & 0.8 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Input Capacitance |  |  | 7 | pF |
| Hi-Z Input Leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Output Voltage Levels LSTTL Operation Logic High ( $\mathrm{VOH}_{\mathrm{OH}}$ ) Logic Low (VOL) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \% \\ & \mathrm{I}_{\mathrm{OH}}=-25 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=0.36 \mathrm{~mA} \end{aligned}$ | 2.7 | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| CMOS Operation (Note 2) Logic High Logic Low | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=+10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C O}{ }^{-1}$ | 0.2 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |

Note 1: $V_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 2: TRI-STATE and LED configurations are excluded.
Note 3: SO output " 0 " level must be less than 0.8 V for normal operation.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq T_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted. (Continued)


## COP344L/COP345L

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the Natlonal Semiconductor Sales Office/ Distributors for availability and specifications.

| Voltage at Any Pin Relative to GND | -0.5 V to +10 V |
| :--- | ---: |
| Ambient Operating Temperature | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Ambient Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |
| Power Dissipation | 0.75 Watt at $25^{\circ} \mathrm{C}$ |
|  | 0.25 Watt at $85^{\circ} \mathrm{C}$ |


| Total Source Current | 120 mA |
| :--- | ---: |
| Total Sink Current | 120 mA |
| Absolute maximum ratings indicate limits beyond which |  |
| damage to the device may occur. DC and AC electrical |  |
| specifications are not ensured when operating the device at |  |
| absolute maximum ratings. |  | absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted.

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 1) | 4.5 | 5.5 | V |
| Optional Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) |  | 4.5 | 7.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.5 | $\checkmark$ |
| Operating Supply Current | All Inputs and Outputs Open |  | 15 | mA |
| ```Input Voltage Levels CKI Input Levels Crystal Input Logic High (V (  Logic High (V (VH) Logic Low (VIL) Schmitt Trigger Input Logic High (V (  Logic Low (V/L) RESET Input Levels Logic High Logic Low SO Input Level (Test Mode) All Other Inputs Logic High Logic High Logic Low Logic High Logic Low``` | $\begin{aligned} & V_{C C}=M a x . \\ & V_{C C}=5 V \pm 5 \% \end{aligned}$ <br> Schmitt Trigger Input $V_{C C}=\operatorname{Max}$ <br> With TTL Trip Level Options Selected, $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ <br> With High Trip Level Options <br> Selected | 3.0 2.2 -0.3 $0.7 V_{C C}$ -0.3 $0.7 V_{C C}$ -0.3 2.2 3.0 2.2 -0.3 3.6 -0.3 | 0.3 <br> 0.4 <br> 0.4 <br> 2.5 <br> 0.6 <br> 1.2 | V V <br> V <br> V <br> V <br> V <br> V <br> V <br> V <br> V <br> V <br> V |
| Input Capacitance |  |  | 7 | pF |
| Hi-Z Input Leakage |  | -2 | +2 | $\mu \mathrm{A}$ |
| Output Voltage Levels LSTTL Operation Logic High (VOH) Logic Low (VOL) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-20 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=0.36 \mathrm{~mA} \\ & \hline \end{aligned}$ | 2.7 | 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| CMOS Operation (Note 2) <br> Logic High <br> Logic Low | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=+10 \mu \mathrm{~A} \end{aligned}$ | $V_{C C}{ }^{-1}$ | 0.2 | $\begin{aligned} & V \\ & V \end{aligned}$ |

Note 1: VCC voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 2: TRI-STATE and LED configurations are excluded.
Note 3: SO output " 0 " level must be less than 0.6 V for normal operation.

## DC Electrical Characteristics

$-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted. (Continued)

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Output Current Levels Output Sink Current SO and SK Outputs (lou) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.4 \\ & 1.0 \\ & 0.8 \end{aligned}$ |  | mA <br> mA <br> mA |
| $L_{0}-L_{7}$ Outputs, and Standard $\mathrm{G}_{0}-\mathrm{G}_{3}, \mathrm{D}_{0}-\mathrm{D}_{3}$ Outputs (IOL) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & 0.4 \end{aligned}$ |  | mA <br> mA <br> mA |
| $G_{0}-G_{3}$ and $D_{0}-D_{3}$ Outputs with High Current Options (IOU) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 12 \\ 9 \\ 7 \end{gathered}$ |  | mA <br> mA <br> mA |
| $G_{0}-G_{3}$ and $D_{0}-D_{3}$ Outputs with Very High Current Options (IOL) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 24 \\ & 18 \\ & 14 \end{aligned}$ |  | mA <br> mA <br> mA |
| CKI (Single-Pin RC Oscillator) CKO | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=3.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 2 \\ 0.2 \end{gathered}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Output Source Current Standard Configuration, All Outputs (IOH) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -100 \\ & -55 \\ & -28 \end{aligned}$ | $\begin{aligned} & -900 \\ & -600 \\ & -350 \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Push-Pull Configuration SO and SK Outputs (lOH) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.75 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -0.85 \\ -1.1 \\ -1.2 \end{gathered}$ |  | mA <br> mA <br> mA |
| LED Configuration, $\mathrm{L}_{0-\mathrm{L} 7}$ Outputs, Low Current Driver Option(loH) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -1.4 \\ & -1.4 \\ & -0.7 \end{aligned}$ | $\begin{aligned} & -27 \\ & -17 \\ & -15 \end{aligned}$ | mA <br> mA <br> mA |
| LED Configuration, $\mathrm{L}_{0}-\mathrm{L}_{7}$ Outputs, High Current Driver Option (loh) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -2.7 \\ & -2.7 \\ & -1.4 \end{aligned}$ | $\begin{aligned} & -54 \\ & -34 \\ & -30 \end{aligned}$ | mA <br> mA <br> mA |
| TRI-STATE Configuration, $L_{0-L_{7}}$ Outputs, Low Current Driver Option (IOH) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=4.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -0.7 \\ & -0.6 \\ & -0.9 \end{aligned}$ |  | mA <br> mA <br> mA |
| TRI-STATE Configuration, $L_{0}-L_{7}$ Outputs, High Current Driver Option (IOH) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=7.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=4.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} -1.4 \\ -1.2 \\ -1.8 \\ \hline \end{array}$ |  | mA mA mA |
| Input Load Source Current | $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IL}}=0 \mathrm{~V}$ | -10 | -200 | $\mu \mathrm{A}$ |
| CKO Output RAM Power Supply Option Power Requirement | $V_{R}=3.3 V$ |  | 4.0 | mA |
| TRI-STATE Output Leakage Current |  | -5 | $+5$ | $\mu \mathrm{A}$ |
| Total Sink Current Allowed All Outputs Combined D, G Ports $L_{7}-L_{4}$ $\mathrm{L}_{3}-\mathrm{L}_{0}$ All Other Pins |  | . | $\begin{gathered} 120 \\ 120 \\ 4 \\ 4 \\ 1.5 \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA |
| Total Source Current Allowed All I/O Combined $\mathrm{L}_{7}-\mathrm{L}_{4}$ $L_{3}-L_{0}$ Each L Pin All Other Pins |  |  | $\begin{gathered} 120 \\ 60 \\ 60 \\ 30 \\ 1.5 \\ \hline \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA |

## AC Electrical Characteristics

COP444L/445L: $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted.
COP344L/345L: $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 7.5 \mathrm{~V}$ unless otherwise noted.

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time-tc |  | 16 | 40 | $\mu \mathrm{s}$ |
| CKI <br> Input Frequency- $i_{1}$ <br> Duty Cycle <br> Rise Time <br> Fall Time | $\div 32$ Mode <br> $\div 16$ Mode <br> $\div 8$ Mode <br> $\div 4$ Mode <br> $\mathrm{f}_{\mathrm{I}}=2 \mathrm{MHz}$ | $\begin{aligned} & 0.8 \\ & 0.4 \\ & 0.2 \\ & 0.1 \\ & 30 \end{aligned}$ | $\begin{gathered} 2.0 \\ 1.0 \\ 0.5 \\ 0.25 \\ 60 \\ 120 \\ 80 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz <br> MHz <br> \% <br> ns <br> ns |
| CKI Using RC $(\div 4)$ <br> Instruction Cycle Time (Note 1) | $\begin{aligned} & R=56 \mathrm{k} \Omega \pm 5 \% \\ & C=100 \mathrm{pF} \pm 10 \% \end{aligned}$ | 16 | 28 | $\mu \mathrm{s}$ |
| CKO as SYNC Input tSYNC |  | 400 |  | ns |
| INPUTS: ```IN tseTUP thold SI tsetup tHOLD``` |  | $\begin{aligned} & 8.0 \\ & 1.3 \\ & 2.0 \\ & 1.0 \end{aligned}$ |  | $\mu \mathrm{s}$ $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ |
| OUTPUT PROPAGATION DELAY <br> SO, SK Outputs <br> $t_{\text {pd1 }}, t_{\text {pd0 }}$ <br> All Other Outputs <br> $t_{\text {pd1 }}, t_{\text {pd }}$ | Test Condition: $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}$ |  | $\begin{array}{r} 4.0 \\ 5.6 \end{array}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ |

Note 1: Variation due to the device included.


Connection Diagrams


Top View

TL/DD/6928-2

Order Number COP444L-XXX/N or COP344L-XXX/N See NS Package Number N28B

FIGURE 2

## Pin Descriptions

| Pin | Description | Pin | Description |
| :---: | :---: | :---: | :---: |
| $\mathrm{L}_{7}-\mathrm{L}_{0}$ | 8 bidriectional I/O ports with TRI-STATE | CKI | System oscillator input |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 4 bidirectional I/O ports | CKO | System oscillator output (or general purpose in- |
| $\mathrm{D}_{3}-\mathrm{D}_{0}$ | 4 general purpose outputs |  | put, RAM power supply, or SYNC input) |
| $\mathrm{IN}_{3}-\mathrm{IN}_{0}$ | 4 general purpose inputs (COP444L only) | RESET | System reset input |
| SI | Serial input (or counter input) | $V_{C C}$ | Power supply |
| SO | Serial output (or general purpose output) | GND | Ground |
| SK | Logic-controlled clock (or general purpose output) |  |  |

## Timing Diagrams



FIGURE 3a. Input/Output Timing Diagrams (Crystal Divide-by-16 Mode)


FIGURE 3b. Synchronization Timing

## Functional Description

A block diagram of the COP444L is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 " (greater than 2 volts). When a bit is reset, it is a logic " 0 " (less than 0.8 volts).
All functional references to the COP444L/COP445L also apply to the COP344L/COP345L.

## PROGRAM MEMORY

Program Memory consists of a 2048 byte ROM. As can be seen by an examination of the COP444L/445L instruction set, these words may be program instructions, program data or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID, and L.QID instructions, ROM must often be thought of as being organized into 32 pages of 64 words each.
ROM addressing is accomplished by a 11-bit PC register. Its binary value selects one of the 20488 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 11-bit binary count value. Three levels of subroutine nesting are implemented by the 11-bit subroutine save registers, SA, SB, and SC, providing a last-in, first-out (LIFO) hardware subroutine stack.
ROM instruction words are fetched, decoded and executed by the Instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of a 512-bit RAM, organized as 8 data registers of 16 4-bit digits. RAM addressing is implemented by a 7 -bit B register whose upper 3 bits ( Br ) select 1 of 8 data registers and lower 4 bits (Bd) select 1 of 164 -bit digits in the selected data register. While the 4-bit contents of the selected RAM digit $(M)$ is usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into or from the $\mathbf{Q}$ latches or loaded from the L ports. RAM addressing may also be performed directly by the LDD and XAD instructions based upon the 7-bit contents of the operand field of these instructions. The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Br and Bd portions of the $B$ register, to load and input 4 bits of the 8 -bit Q latch data, to input 4 bits of the 8 -bit L I/O port data and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions, storing its results in A. It also outputs a carry bit to the 1-bit C register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register descriptor, below.)
Four general-purpose inputs, $\mathbb{I N}_{3}-I N_{0}$, are provided.
The $D$ register provides 4 general-purpose outputs and is used as the destination register for the 4-bit contents of Bd. The D outputs can be directly connected to the digits of a multiplexed LED display.

The G register contents are outputs to 4 general-purpose bidirectional I/O ports. G I/O ports can be directly connected to the digits of a multiplexed LED display.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded to or from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are output to the LI/O ports when the $L$ drivers are enabled under program control. (See LEI instruction.)
The 8 L drivers, when enabled, output the contents of latched Q data to the L I/O ports. Also, the contents of L may be read directly into $A$ and M. L I/O ports can be directly connected to the segments of a multiplexed LED display (using the LED Direct Drive output configuration option) with $Q$ data being outputted to the $\mathrm{Sa}-\mathrm{Sg}$ and decimal point segments of the display.
The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter depending on the contents of the EN register. (See EN register description, below.) Its contents can be exchanged with $A$, allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift registers.
The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK outputs SKL ANDed with the clock.
The EN register is an internal 4-bit register loaded under program control by the LEl instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register ( $E N_{3}-E N_{0}$ ).

1. The least significant bit of the enable register, $E N_{0}$, selects the SIO register as either a 4-bit shift register or a 4bit binary counter. With $\mathrm{EN}_{0}$ set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of $E N_{3}$. With $E N_{0}$ reset, SIO is a serial shift register shifting left each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock.
2. With $E N_{1}$ set the $I N_{1}$ input is enabled as an interrupt input. Immediately following an interrupt, $\mathrm{EN}_{1}$ is reset to disable further interrupts.
3. With $E N_{2}$ set, the $L$ drivers are enabled to output the data in $Q$ to the LI/O ports. Resetting $\mathrm{EN}_{2}$ disables the L drivers, placing the LI/O ports in a high-impedance input state.
4. $E N_{3}$, in conjunction with $E N_{0}$, affects the SO output. With $E N_{0}$ set (binary counter option selected) SO will output the value loaded into $\mathrm{EN}_{3}$. With $\mathrm{EN}_{0}$ reset (serial shift register option selected), setting $\mathrm{EN}_{3}$ enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting $\mathrm{EN}_{3}$ with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ". The table below provides a summary of the modes associated with $E N_{3}$ and $E N_{0}$.

## Functional Description (Continued)

Enable Register Modes-Bits $\mathrm{EN}_{3}$ and $\mathrm{EN}_{0}$

| $\mathrm{EN}_{3}$ | EN0 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If } S K L=1, S K=C L O C K \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 0 | Shift Register | Input to Shift Register | Serial Out | $\begin{aligned} & \text { If } S K L=1, S K=C L O C K \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Binary Counter | Input to Binary Counter | 0 | If $\mathrm{SKL}=1, \mathrm{SK}=1$ |
|  |  |  |  |  | If $\mathrm{SKL}=0, \mathrm{SK}=0$ |
| 1 | 1 | Binary Counter | Input to Binary Counter | 1 | $\begin{aligned} & \text { If } \mathrm{SKL}=1, \mathrm{SK}=1 \\ & \text { If } \mathrm{SKL}=0, \mathrm{SK}=0 \end{aligned}$ |

## INTERRUPT

The following features are associated with the $\mathbb{I N}_{1}$ interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once acknowledged as explained below, pushes the next sequential program counter address (PC+1) onto the stack, pushing in turn the contents of the other subroutine-save registers to the next lower level $(P C+1 \rightarrow S A \rightarrow S B \rightarrow S C)$. Any previous contents of SC are lost. The program counter is set to hex address OFF (the last word of page 3) and $\mathrm{EN}_{1}$ is reset.
b. An interrupt will be acknowledged only after the following conditions are met:

1. $E N_{1}$ has been set.
2. A low-going pulse (" 1 " to " 0 ") at least two instruction cycles wide occurs on the $\mathrm{IN}_{1}$ input.
3. A currently executing instruction has been completed
4. All successive transfer of control instructions and successive LBIs have been completed (e.g., if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed.
c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example, if an interrupt occurs during the execution of ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address OFF. At the end of the interrupt routine, a RET instruction is executed to "pop" the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines and LQID instructions should not be nested within the interrupt service routine, since their popping the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.
d. The first instruction of the interrupt routine at hex address OFF must be a NOP.
e. A LEI instruction can be put immediately before the RET to re-enable interrupts.

## INITIALIZATION

The Reset Logic will initialize (clear) the device upon powerup if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. If the power supply rise time is greater than 1 ms , the user use provide an external RC network and diode to the RESET pin as shown below. If the RC network is not used, the RESET pin must be pulled up to $\mathrm{V}_{\mathrm{CC}}$ either by the internal load or by an external resistor ( $240 \mathrm{k} \Omega$ ) to $\mathrm{V}_{\mathrm{CC}}$. The RESET pin is configured as a Schmitt trigger input. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least three instruction cycle times.


TL/DD/6928-6
RC $\geq 5 \times$ Power Supply Rise Time ( $R \geq 40 k$ )

## Power-Up Clear Circuit

Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instuction at address 0 must be a CLRA.

## OSCILLATOR

There are four basic clock oscillator configurations available as shown by Figure 4.
a. Crystal Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 32 (optional by 16 or 8).
b. External Oscillator. CKI is an external clock input signal. The external frequency is divided by 32 (optional by 16 or 8) to give the instruction cycle time. CKO is now available to be used as the RAM power supply ( $\mathrm{V}_{\mathrm{R}}$ ), as a general purpose input.
c. RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO is available as the RAM power supply ( $V_{R}$ ) or as a general purpose input.

Functional Description (Continued)


TL/DD/6928-7

| Crystal <br> Value | Component Values |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
|  | R1 ( $\Omega$ ) | R2 ( $\Omega$ ) | C1 (pF) | C2 (pF) |
| 455 kHz | 4.7 k | 1 M | 220 | 220 |
| 2.097 MHz | 1 k | 1 M | 30 | $6-36$ |

RC Controlled Oscillator

| $R(k \Omega)$ | $C(p F)$ | Instruction <br> Cycle Time <br> $(\mu \mathbf{s})$ |
| :---: | :---: | :---: |
| 51 | 100 | $19 \pm 15 \%$ |
| 82 | 56 | $19 \pm 13 \%$ |

NOTE: $200 \mathrm{k} \Omega \geq \mathrm{R} \geq 25 \mathrm{k} \Omega$
$360 \mathrm{pF} \geq \mathrm{C} \geq 50 \mathrm{pF}$
FIGURE 4. COP444L/445L Oscillator

## CKO PIN OPTIONS

In a crystal controlled oscillator system, CKO is used as an output to the crystal network. As an option CKO can be a general purpose input, read into bit 2 of $A$ (accumulator) upon execution of an INIL instruction. As another option, CKO can be a RAM power supply pin ( $V_{R}$ ), allowing its connection to a standby/backup power supply to maintain the integrity of RAM data with minimum power drain when the main supply is inoperative or shut down to conserve power. Using either option is appropriate in applications where the COP444L/445L system timing configuration does not require use of the CKO pin.

## I/O OPTIONS

COP444L/445L outputs have the following optional configurations, illustrated in Figure 5.
a. Standard-an enhancement mode device to ground in conjunction with a depletion-mode device to $\mathrm{V}_{\mathrm{CC}}$, compatible with LSTTL and CMOS input requirements. Available on SO, SK, and all D and G outputs.
b. Open-Drain-an enhancement-mode device to ground only, allowing external pull-up as required by the user's application. Available on SO, SK, and all D and G outputs.
c. Push-Pull-An enhancement-mode device to ground in conjunction with a depletion-mode device paralleled by an enhancement-mode device to $\mathrm{V}_{\mathrm{C}}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads. Available on SO and SK outputs only.
d. Standard L—same as a., but may be disabled. Available on L outputs only.
e. Open Drain L-same as b., but may be disabled. Available on $L$ outputs only.
f. LED Direct Drive-an enhancement-mode device to ground and to $V_{C C}$, meeting the typical current sourcing requirements of the segments of an LED display. The sourcing device is clamped to limit current flow. These devices may be turned off under program control (See Functional Description, EN Register), placing the outputs in a high impedance state to provide required LED segment blanking for a multiplexed display. Available on L outputs only.
Note: Series current limiting resistors have to be used if the higher operating voltage option is selected and LEDs are driven directly.
g. TRI-STATE Push-Pull-an enhancement-mode device to ground and $V_{C C}$. These outputs are TRI-STATE outputs, allowing for connection of these outputs to a data bus shared by other bus drivers. Available on $L$ outputs only.
COP444L/COP445L inputs have the following optional configurations:
h. An on-chip depletion load device to $V_{C C}$.

1. A Hi-Z input which must be driven to a " 1 " or " 0 " by external components.
The above input and output configurations share common enhancement-mode and depletion-mode devices. Specifically, all configurations use one or more of six devices (numbered 1-6, respectively). Minimum and maximum current (lout and Vout curves are given in Figure 6 for each of these devices to allow the designer to effectively use these I/O configurations in designing a system.
The SO, SK outputs can be configured as shown in a., b., or c. The D and G outputs can be configured as shown in a. or b. Note that when inputting data to the G ports, the G outputs should be set to " 1 ". The L outputs can be configured in d., e., f. or g.
An important point to remember if using configuration d. or f. with the $L$ drivers is that even when the $L$ drivers are disabled, the depletion load device will source a small amount of current (see Figure 6, device 2); however, when the L-lines are used as inputs, the disabled depletion device can not be relied on to source sufficient current to pull an input to logic " 1 ".

## RAM KEEP-ALIVE OPTION

Selecting CKO as the RAM power supply $\left(V_{R}\right)$ allows the user to shut off the chip power supply ( $\mathrm{V}_{\mathrm{CC}}$ ) and maintain data in the lower four ( $\mathrm{Br}=0,1,2,3$ ) registers of RAM. To insure that RAM data integrity is maintained, the following conditions must be met:

1. $\overline{\text { RESET }}$ must go low before $V_{C C}$ goes low during power off; $V_{C C}$ must go high before $\overline{\text { RESET }}$ goes high on powerup.
2. $V_{R}$ must be within the operating range of the chip, and equal to $V_{C C} \pm 1 \mathrm{~V}$ during normal operation.
3. $V_{R}$ must be $\geq 3.3 V$ with $V_{C C}$ off.

## Functional Description (Continued)

COP445L
If the COP444L is bonded as a 24 -pin device, it becomes the COP455L, illustrated in Figure 2, COP444L/445L Connection Diagrams. Note that the COP445L does not contain
the four general purpose $\mathbb{I N}$ inputs $\left(\mathrm{IN}_{3}-\mathbb{N} \mathrm{N}_{0}\right)$. Use of this option precludes, of course, use of the $\mathbb{I N}$ options and the interrupt feature, which uses $\mathbb{N}_{1}$. All other options are available for the COP445L.


TL/DD/6928-9
a. Standard Output


TL/DD/6928-12
d. Standard L Output

g. TRI-STATE Push-Pull (L Output)


TL/DD/6928-10
b. Open-Drain Output

e. Open-Drain L Output


TL/DD/6928-11
c. Push-Pull Output


TL/DD/6928-14
( ${ }^{\Delta}$ is Depletion Device)
f. LED (L Output)

h. Input with Load

FIGURE 5. Output Configuration

Typical Performance Characteristics


Typical Performance Characteristics (Continued)


LED Output Direct Segment Drive


LED Output Source Current (for Low Current LED Option)

$v_{\text {OH }}$ (volts)

Output Sink Current for SO and SK


LED Output Direct Segment Drive High Current Options on $\mathrm{L}_{0}-\mathrm{L}_{7}$ Very High Current Options on $D_{0}-D_{3}$ or $G_{0}-G_{3}$


Output Sink Current for $\mathrm{L}_{\mathbf{0}}-\mathrm{L}_{7}$ and Standard Drive Option for



TL/DD/6928-19

FIGURE 6a. COP444L/COP445L Input/Output Characteristics

Typical Performance Characteristics
(Continued)


Input Current for LO-L7 when Output Programmed Off by Software


Source Current for LO-L7 in TRI-STATE Configuration (High Current Option)


## LED Output Source



VOH IVOLTS)


## COP444L/COP445L/COP344L/COP345L Instruction Set

Table I is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table II provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP444L/445L instruction set.

TABLE I. COP444L/445L/344L/345L Instruction Table Symbols

| Symbol | Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 3 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| IL | Two 1-bit latches associated with the IN 3 or |
|  | IN inputs |
| IN | 4-bit Input Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B |
|  | Register |
| PC | 11-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 11-bit Subroutine Save Register A |
| SB | 11-bit Subroutine Save Register B |
| SC | 11-bit Subroutine Save Register C |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |


| Symbol | Definition |
| :--- | :--- |
| INSTRUCTION OPERAND SYMBOLS |  |
| d | 4-bit Operand Field, 0 0-15 binary (RAM Digit Select) |
| r | 3-bit Operand Field, $0-7$ binary (RAM Register |
| Select) |  |
| y | 11-bit Operand Field, 0-2047 binary (ROM Address) |
| 4-bit Operand Field, 0-15 binary (Immediate Data) |  |

RAM(s) Contents of RAM location addressed by s
ROM(t) Contents of ROM location addressed by $t$

## OPERATIONAL SYMBOLS

$+\quad$ Plus
$-\quad$ Minus
$\rightarrow \quad$ Replaces
$\longleftrightarrow$ Is exchanged with
$=\quad$ Is equal to
$\bar{A} \quad$ The one's complement of $A$
$\oplus \quad$ Exclusive-OR
: Range of values

TABLE II. COP444L/445L Instruction Set

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 001110000 | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 0011 0001 - | $A+R A M(B) \rightarrow A$ | None | Add RAM to A |
| ADT |  | 4A | -0100\|1010 | $A+10_{10} \rightarrow A$ | None | Add Ten to A |
| AISC | $y$ | $5-$ | 0101 y | $A+y \rightarrow A$ | Carry | Add Immediate, Skip on Carry $(y \neq 0)$ |
| CASC |  | 10 | 000110000 | $\begin{aligned} & \bar{A}+R A M(B)+C \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Complement and Add with Carry, Skip on Carry |
| CLRA |  | 00 | 10000\|0000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 1010010000 | $\bar{A} \rightarrow A$ | None | Ones complement of A to A |
| NOP |  | 44 | 0100\|0100 | None | None | No Operation |
| RC |  | 32 | 0011\|0010 | " 0 " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | 0010/0010 | $" 1 " \rightarrow C$ | None | Set C |



| TABLE II. COP444L/445L Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | .. Description |
| MEMORY REFERENCE INSTRUCTIONS (Continued) |  |  |  |  |  |  |
| XDS XIS | r r | -7 -4 | $\begin{gathered} \|00\| r\|0111\| \\ \hline(r=0: 3) \\ \begin{array}{c} 00\|r\| 0100 \mid \\ (r=0: 3) \end{array} \end{gathered}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \longrightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \\ & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \longrightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 Bd increments past 15 | Exchange RAM with A and Decrement Bd, Exclusive-OR Br with r <br> Exchange RAM with A and Increment Bd, Exclusive-OR Br with r |
| REGISTER REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAB |  | 50 | 10101\|0000 | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| CBA |  | 4E | \|0100|1110 | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r,d | 33 | $\begin{gathered} \|00\| r\|(d-1)\| \\ \hline(r=0: 3 ; \\ d=0,9: 15) \\ o r \\ \hline 0011\|0011\| \\ \hline 1\|r\| d \\ \hline \text { any } r, \text { any } d) \end{gathered}$ | $r, d \rightarrow B$ | Skip until not a LBI | Load B Immediate with r,d (Note 6) |
| LEI | $y$ | $\begin{aligned} & 33 \\ & 6- \end{aligned}$ | $\begin{array}{\|l\|l\|} \hline 0001 & 0011 \\ \hline 0110 & y \\ \hline \end{array}$ | $y \rightarrow E N$ | None | Load EN Immediate (Note 7) |
| XABR |  | 12 | [0001\|0010] | $A \longleftrightarrow \mathrm{Br}\left(\mathrm{O} \rightarrow \mathrm{A}_{3}\right)$ | None | Exchange A with Br |
| TEST INSTRUCTIONS |  |  |  |  |  |  |
| SKC |  | 20 | 0010\|0000 |  | $C=" 1 "$ | Skip if C is True |
| SKE |  | 21 | 0010\|0001] |  | $A=R A M(B)$ | Skip if A Equals RAM |
| SKGZ |  | 33 | $0011 / 0011$ <br> 001010001 |  | $\mathrm{G}_{3: 0}=0$ | Skip if G is Zero (all 4 bits) |
| SKGBZ |  | 33 | 0011\|0011 | 1st byte |  | Skip if G Bit is Zero |
|  | 0 | 01 | 0000\|0001| |  | $\mathrm{G}_{0}=0$ |  |
|  | 1 | 11 | 0001 0001 |  | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03 | 0000\|0011 | 2nd byte | $\mathrm{G}_{2}=0$ |  |
|  | 3 | 13 | 000110011 | J | $\mathrm{G}_{3}=0$ |  |
| SKMBZ | 0 | 01 | 000010001 |  | $\operatorname{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | 00010001 |  | $\operatorname{RAM}(\mathrm{B})_{1}=0$ |  |
|  | 2 | 03 | \|0000|0011 |  | $\operatorname{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | 0001 0011 |  | $\operatorname{RAM}(\mathrm{B})_{3}=0$ |  |
| SKT |  | 41 | -010010001 |  | A time-base counter carry has occurred since last test | Skip on Timer (Note 3) |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | \|0011|0011| | $\mathrm{G} \rightarrow \mathrm{A}$ | None | Input G Ports to A |
|  |  | 2 A | \|0010|1010 |  |  |  |
| ININ |  | 33 | 10011 00011 | $\mathrm{IN} \rightarrow \mathrm{A}$ | None | Input IN Inputs to A |
|  |  | 28 | 001011000 |  |  | (Note 2) |
| INIL |  | 33 | 0011-0011 | $\mathrm{IL}_{3}, \mathrm{CKO}, ~ " 0$ ', $\mathrm{IL} \mathrm{L}_{0} \rightarrow \mathrm{~A}$ | None | Input IL Latches to A |
|  |  | 29A | \|0010|1001| |  |  | (Note 3) . |

Instruction Set (Continued)
TABLE II. COP444L/445L Instruction Set (Continued)

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT/OUTPUT INSTRUCTIONS (Continued) |  |  |  |  |  |  |
| INL |  | 33 | [0011 [0011] | $\mathrm{L}_{7: 4} \rightarrow$ RAM $(B)$ | None | Input L Ports to RAM, A |
|  |  | 2 E | \|0010/1110 | $\mathrm{L}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| OBD |  | 33 | 0011\|0011 | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | \|0011|1110 |  |  |  |
| OGI | $y$ | 33 | 10011 0011 | $y \rightarrow G$ | None | Output to G Ports |
|  |  | 5- | 0101 ${ }^{\text {\| }}$ |  |  | Immediate |
| OMG |  | 33 | \|0011|0011 | $\mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{G}$ | None | Output RAM to G Ports |
|  |  | 3A | \|0011 1010 |  |  |  |
| XAS |  | 4F | -010011111 | $A \longleftrightarrow S I O, C \rightarrow S K L$ | None | Exchange A with SIO (Note 3) |

Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4 -bit $A$ register.
Note 2: The ININ instruction is not available on the 24-pin COP445L or COP345L since these devices do not contain the IN inputs.
Note 3: For additional information on the operation of the XAS, JID, LQID, INIL, and SKT instructions, see below.
Note 4: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 5: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.
Note 6: LBI is a single-byte instruction if $d=0,9,10,11,12,13,14$ or 15 . The machine code for the lower 4 bits equals the binary value of the " $d$ " data minus 1 , e.g., to load the lower four bits of $B(B d)$ with the value $9\left(1001_{2}\right)$, the lower 4 bits of the LBI instruction equal $8\left(1000_{2}\right)$. To load 0 , the lower 4 bits of the LB1 instruction should equal $15\left(1111_{2}\right)$.
Note 7: Machine code for operand field y for LEl instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)

## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP444L/445L programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register, above.) If SIO is selected as a shift register, an XAS instruction must be performed once every 4 instruction cycles to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 11-bit word, $\mathrm{PC}_{10: 8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{10}, \mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ are not affected by this instruction.
Note that JID requires 2 instruction cycles to execute.

## INIL INSTRUCTION

INIL (Input IL Latches to A) inputs 2 latches, $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ (see Figure 7 ) and CKO into A . The $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ latches are set if a low-going pulse (" 1 " to " 0 ") has occurred or the $\mathrm{IN}_{3}$ and
$\mathrm{IN}_{0}$ inputs since the last INIL instruction, provided the input pulse stays low for at least two instruction times. Execution of an INIL inputs $\mathrm{IL}_{3}$ and $\mathrm{I} L_{0}$ into A 3 and AO respectively, and resets these latches to allow them to respond to subsequent low-going pulses on the $I N_{3}$ and $I N_{0}$ lines. If CKO is mask programmed as a general purpose input, an INIL will input the state of CKO into A2. If CKO has not been so programmed, a " 1 " will be placed in A2. A " 0 " is always placed in A1 upon the execution of an INIL. The general purpose inputs $\mathrm{N}_{3}-\mathbb{N _ { 0 }}$ are input to $A$ upon execution of an ININ instruction. (See Table II, ININ instruction.) INIL is useful in recognizing pulses of short duration or pulses which occur too often to be read conveniently by an ININ instruction.
Note: IL latches are not cleared on reset; $\mathrm{IL}_{3}$ - IL 0 not input on 445L

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 11-bit word $\mathrm{PC}_{10}, \mathrm{PC}_{9}$, $\mathrm{PC}_{8} \mathrm{~A}, \mathrm{M}$. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack ( $\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC}$ ) and replaces the least significant 8 bits of PC as follows: A $\rightarrow \mathrm{PC}_{7: 4}, \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{10}, \mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the $Q$ latches. Next, the stack is "popped" (SC $\rightarrow$ SB $\rightarrow$ SA $\rightarrow P C$ ), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SB $\rightarrow$ SC, the previous contents

## Description of Selected Instructions (Continued)



TL/DD/6928-21
FIGURE 7. INIL Hardware Implementation
of SC are lost. Also, when LQID pops the stack, the previously pushed contents of SB are left in SC. The net result is that the contents of SB are placed in SC (SB $\rightarrow$ SC). Note that LQID takes two instruction cycle times to execute.

## SKT INSTRUCTION

The SKT (Skip On Timer) instruction tests the state of an internal 10 -bit time-base counter. This counter divides the instruction cycle clock frequency by 1024 and provides a latched indication of counter overflow. The SKT instruction tests this latch, executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction, therefore, allow the COP444L/445L to generate its own timebase for real-time processing rather than relying on an external input signal.
For example, using a 2.097 MHz crystal as the time-base to the clock generator, the instruction cycle clock frequency will be 65 kHz (crystal frequency $\div 32$ ) and the binary counter output pulse frequency will be 64 Hz . For time-of-day or similar real-time processing, the SKT instruction can call a routine which increments a "seconds" counter every 64 ticks.

## INSTRUCTION SET NOTES

a. The first word of a COP444L/445L program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths except JID and LQID take the same number of cycle times whether instructions are skipped or executed. JID and LQID instructions take 2 cycles if executed and 1 cycle if skipped.
c. The ROM is organized into 32 pages of 64 words each. The Program Counter is an 11-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last work of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page $3,7,11,15,19,23$ or 27 will access data in the next group of four pages.

## Option List

The COP444L/445L mask-programmable options are assigned numbers which correspond with the COP444L pins.

The following is a list of COP444L options. When specifying a COP445L chip, Options 9, 10, 19, and 20 must all be set to zero. The options are programmed at the same time as the ROM pattern to provide the user with the hardware flexibility to interface to various 1/O components using little or no external circuitry.

Option $1=0$ : Ground Pin-no options available Option 2: CKO Output
$=0$ : clock generator ouput to crystal/resonator
( 0 not allowable value if option $3=3$ )
$=1$ : pin is RAM power supply $\left(V_{R}\right)$ input
= 2: general purpose input, load device to $V_{C C}$
= 3: general purpose input, $\mathrm{Hi}-\mathrm{Z}$
Option 3: CKI Input
$=0$ : oscillator input divided by 32 ( 2 MHz max.)
= 1: oscillator input divided by 16 ( 1 MHz max.)
$=2$ : oscillator input divided by 8 ( 500 kHz max.)
= 3: single-pin RC controlled oscillator divided by 4
= 4: oscillator input divided by 4 (Schmitt)
Option 4: $\overline{\text { RESET }}$ Input
$=0$ : load device to $\mathrm{V}_{\mathrm{CC}}$
$=1: \mathrm{Hi}-\mathrm{Z}$ input
Option 5: L7 Driver
= 0 : Standard output
= 1: Open-drain output
= 2: High current LED direct segment drive output
$=3$ : High current TRI-STATE push-pull output
$=4$ : Low-current LED direct segment drive output
$=5$ : Low-current TRI-STATE push-pull output
Option 6: $L_{6}$ Driver same as Option 5
Option 7: L5 Driver same as Option 5
Option 8: L4 Driver same as Option 5
Option 9: $\mathbb{N}_{1}$ Input
$=0$ : load device to $V_{C C}$
$=1: \mathrm{Hi}-\mathrm{Z}$ input
Option 10: $\mathbb{N}_{2}$ Input same as Option 9
Option 11: $V_{C C}$ pin Operating Voltage

> COP44XL

COP34XL
$=0:+4.5 \mathrm{~V}$ to +6.3 V
+4.5 V to +5.5 V
$=1:+4.5 \mathrm{~V}$ to +9.5 V
+4.5 V to +7.5 V
Option 12: $\mathrm{L}_{3}$ Driver same as Option 5
Option 13: L2 Driver same as Option 5
Option 14: $\mathrm{L}_{1}$ Driver same as Option 5 Option 15: Lo Driver same as Option 5 Option 16: SI Input same as Option 9

## Option List (Continued)

Option 17: SO Driver
= 0 : standard output
= 1: open-drain output
$=2$ : push-pull output
Option 18: SK Driver
same as Option 17
Option 19: $\mathbb{N}_{0}$ Input
same as Option 9
Option 20: $\mathrm{IN}_{3}$ Input
same as Option 9
Option 21: $\mathrm{G}_{0}$ I/O Port
$=0$ : very-high current standard output
$=1$ : very-high current open-drain output
$=2$ : high current standard output
= 3: high current open-drain output
$=4$ : standard LSTTL output (fanout $=1$ )
$=5$ : open-drain LSTTL output (fanout $=1$ )
Option 22: G1 I/O Port same as Option 21
Option 23: $\mathrm{G}_{2}$ I/O Port same as Option 21
Option 24: $\mathrm{G}_{3}$ I/O Port same as Option 21
Option 25: $\mathrm{D}_{3}$ Output same as Option 21
Option 26: $\mathrm{D}_{2}$ Output same as Option 21

Option 27: $\mathrm{D}_{1}$ Output same as Option 21
Option 28: Do Output same as Option 21
Option 29: L Input Levels $=0$ : standard TTL input levels

$$
\text { ("0" = 0.8V, "1" = } 2.0 \mathrm{~V})
$$

$=1$ : higher voltage input levels
("0" = 1.2V, "1" = 3.6V)
Option 30: IN Input Levels same as Option 29
Option 31: G Input Levels same as Option 29
Option 32: SI Input Levels same as Option 29
Option 33: RESET Input
$=0$ : Schmitt trigger input levels
$=1$ : standard TTL input levels
$=2$ : higher voltage input levels
Option 34: CKO Input Levels (CKO=input; Option 2=2, 3) same as Option 29
Option 35: COP Bonding
$=0:$ COP444L (28-pin device)
$=1$ : COP445L (24-pin device)
$=2$ : both 28 - and 24 -pin versions
Option 36: Internal Initialization Logic
= 0: normal operation
$=1$ : no internal initialization logic

## COP444L Option Table

The following option information is to be seNt to National along with the EPROM.

## OPTION DATA

| OPTION 1 VALUE= | GROUND PIN |
| :---: | :---: |
| OPTION 2 VALUE= | IS: CKO PIN |
| OPTION 3 VALUE= | IS: CKI PIN |
| OPTION 4 VALUE= | IS: RESET INPUT |
| OPTION 5 VALUE= | IS: L(7) DRIVER |
| OPTION 6 VALUE $=$ | IS: L(6) DRIVER |
| OPTION 7 VALUE= | IS: L(5) DRIVER |
| OPTION 8 VALUE $=$ | IS: L(4) DRIVER |
| OPTION 9 VALUE= | IS: IN1 INPUT |
| OPTION 10 VALUE | IS: IN2 INPUT |
| OPTION 11 VALUE | IS: VCC PIN |
| OPTION 12 VALUE | IS: L(3) DRIVER |
| OPTION 13 VALUE= | IS: L(2) DRIVER |
| OPTION 14 VALUE | IS: L(1) DRIVER |
| OPTION 15 VALUE= | IS: L(0) DRIVER |
| OPTION 16 VALUE= | IS: SI INPUT |
| OPTION 17 VALUE= | IS: SO DRIVER |
| OPTION 18 VALUE | IS: SK DRIVER |
| OPTION 19 VALUE= | IS: INO INPUT |
| OPTION 20 VALUE= | IS: IN3 INPUT |

## OPTION DATA

 IS: GO I/O PORT OPTION 22 VALUE= $\qquad$ IS: G1 I/O PORT OPTION 23 VALUE= $\qquad$ IS: G2 I/O PORT OPTION 24 VALUE= $\qquad$ IS: G3 I/O PORT OPTION 25 VALUE= $\qquad$ IS: D3 OUTPUT OPTION 26 VALUE= $\qquad$ IS: D2 OUTPUT OPTION 27 VALUE= $\qquad$ IS: D1 OUTPUT OPTION 28 VALUE= $\qquad$ IS: DO OUTPUT OPTION 29 VALUE= $\qquad$ IS: L INPUT LEVELS OPTION 30 VALUE = $\qquad$ IS: IN INPUT LEVELS OPTION 31 VALUE= $\qquad$ IS: G INPUT LEVELS
OPTION 32 VALUE= $\qquad$ IS: SI INPUT LEVELS OPTION 33 VALUE= $\qquad$ IS: RESET INPUT OPTION 34 VALUE $=$ $\qquad$ IS: CKO INPUT LEVELS OPTION 35 VALUE= $\qquad$ IS: COP BONDING OPTION 36 VALUE= $\qquad$ IS: INTERNAL INITIALIZATION LOGIC

## Typical Applications

## TEST MODE (NON-STANDARD OPERATION)

The SO output has been configured to provide for standard test procedures for the custom-programmed COP444L. With SO forced to logic " 1 ", two test modes are provided, depending upon the value of SI :
a. RAM and Internal Logic Test Mode $(S I=1)$
b. ROM Test Mode $(\mathrm{SI}=0)$

These special test modes should not be employed by the user; they are intended for manufacturing test only.

## APPLICATION \# 1: COP444L GENERAL CONTROLLER

Figure 8 shows an interconnect diagram for a COP444L used as a general controller. Operation of the system is as follows:

1. The $L_{7}-L_{0}$ outputs are configured as LED Direct Drive outputs, allowing direct connection to the segments of the display
2. The $D_{3}-D_{0}$ outputs drive the digits of the multiplexed display directly and scan the columns of the $4 \times 4$ keyboard matrix.
3. The $\mathbb{N}_{3}-\mathbb{N}_{0}$ inputs are used to input the 4 rows of the keyboard matrix. Reading the IN lines in conjunction with the current value of the $D$ outputs allows detection, debouncing, and decoding of any one of the 16 keyswitches.
4. CKI is configured as a single-pin oscillator input allowing system timing to be controlled by a single-pin RC network. CKO is therefore available for use as a general-purpose input.
5. SI is selected as the input to a binary counter input. With SIO used as a binary counter, SO and SK can be used as general purpose outputs.
6. The 4 bidirectional G I/O ports $\left(G_{3}-G_{0}\right)$ are available for use as required by the user's application.
7. Normal reset operation is selected.

## COP444L EVALUATION (See COP Note 4)

The 444L-EVAL is a pre-programmed COP444L, containing several routines which facilitate user familiarization and evaluation of the COP444L operating characteristics. It may be used as an up/down counter or timer, interfacing to any combination of (1) an LED digit or lamps, (2) 4 -digit LED Display Controller, (3) a 4-digit VF Display Controller, and/or (4) a 4-digit LCD Display Controller. Alternatively, it may be used as a simple music synthesizer.

## SAMPLE CIRCUITS

1. By making only the oscillator, power supply and "L7" connections, (Figure 9) an approximate 1 Hz square wave will be produced at output "D1." This output may be observed with an oscilloscope, or connected to additional TTL or CMOS circuitry.
2. By making the indicated connections to a small LED digit (NSA1541A, NSA1166, or equiv.-larger digits will be proportionately dimmer), the counter actions may be observed. Place the "up/down" switch in the "up" (open) position and apply a TTL-compatible signal at the "coun-ter-input." Placing the "up/down" switch in the "down" (closed) position causes the count to decrement on each high-to-low input transition.
3. All 4 digits of the counter may be displayed by connecting a standard display controller (COP470 for VF, COP472 for LCD, MM5450 for LED) as shown in Figure 9.


TL/DD/6928-22
FIGURE 8. COP444L Keyboard/Display Interface

## Typical Applications (Continued)

Any combination of the single LED digit and display controllers may be used simultaneously, and will display the same data.
4. The simple counter described above becomes a timer when the 1 Hz output is connected to the "counter input." Up or down counting may be used with input frequencies up to 1 kHz . Improved timing accuracies may be obtained by subsituting the 2.097 MHz crystal oscillator circuit of Figure $4 a$ for the RC network shown in Figure 9, or by connecting a more stable external frequency to the "counter input" in place of the 1 Hz signal.
5. An "entertaining" use of the 444L-EVAL is as a simple music synthesizer (or electronic organ). By attaching a simple switch matrix (or keyboard), a speaker or piezo-ceramic transducer, and grounding "L7", the user can play "music" (Figure 10). Three modes of operation are available: Play a note, play one of four stored tunes, or record a tune for subsequent replay.

## a. Play A Note

Twelve keys, representing the 12 notes in one octave, are labeled " $C$ " through " $B$ "; depressing a key causes
a square wave of the corresponding frequency to be outputted to the speaker. Depressing "LShift" or "UShift" causes the next note to be shifted to the next lower octave (one-half frequency) or the next upper octave (double frequency), respectively.
b. Play Stored Tune

Depressing "Play" followed by " $1 / 8$ ", " $1 / 4$ ", " $1 / 2$ ", or " 1 " will cause one of 4 stored tunes to be played.
c. Record Tune

Any combination of notes and rests up to a total of 48 may be stored in RAM for later replay. To store a note, press the appropriate note key, followed by the duration of the note ( $1 / 8$-note, $1 / 4$-note, $1 / 2$-note, whole (1)note, followed by "Store"; a rest is stored by selecting the duration and pressing "Store." When the tune is complete, press "Play" followed by "Store"; the tune will be played for immediate audition. Subsequent depression of "Play" and "Store" will replay the last stored tune.
Note: The accuracy of the tones produced is a function of the oscillator accuracy and stability; the crystal oscillator is recommended.


FIGURE 9. Counter/Timer

fif LED Direct Drive option is selected with power supply operating voltage of 4.5 V to 9.5 V (higher voltage option), series resistors must be used to limit current.
** See "Initialization"

## COP401L ROMless N-Channel Microcontroller

## General Description

The COP401L ROMless Microcontroller is a member of the COPSTM family of microcontrollers, fabricated using N -channel, silicon gate MOS technology. The COP401L contains CPU, RAM, I/O and is identical to a COP410L device except the ROM has been removed and pins have been added to output the ROM address and to input the ROM data. In a system the COP401L will perform exactly as the COP410L. This important benefit facilitates development and debug of a COP program prior to masking the final part.
The COP401L is intended for emulation only, not intended for volume production. Use COP402 or COP404L for volume production.

## Features

- Circuit equivalent of COP410L
- Low cost
- Powerful instruction set
- $512 \times 8$ ROM, $32 \times 4$ RAM
- Separate RAM power supply pin for RAM keep-alive applications
- Two-level subroutine stack
- $15 \mu \mathrm{~s}$ instruction time

■ Single supply operation (4.5-9.5V)

- Low current drain (8 mA max.)
- Internal binary counter register with serial I/O
- MICROWIRETM compatible serial I/O
- General purpose outputs
- LSTTL/CMOS compatible in and out
- Direct drive of LED digit and segment lines
- Software/hardware compatible with other members of COP400 family
- Pin-for-pin compatible with COP402 and COP404L


## Block Diagram



FIGURE 1

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Voltage at any Pin Relative to GND
-0.5 V to +10 V
Ambient Operating Temperature
Ambient Storage Temperature
Lead Temp. (Soldering, 10 sec.$)$

Power Dissipation
0.75 W at $25^{\circ} \mathrm{C}$
0.4 W at $70^{\circ} \mathrm{C}$

Total Source Current 120 mA
Total Sink Current 120 mA
Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 2) | 4.5 | 9.5 | V |
| Power Supply Ripple | Peal to Peak |  | 0.5 | V |
| Operating Supply Current | All Inputs and Outputs Open |  | 8 | mA |
| ```Input Voltage Levels CKI Input Levels Crystal Input Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low (VIL) RESET Input Levels Logic High Logic Low IPO-IP7 Input Levels Logic High Logic High Logic Low All Other Inputs Logic High Logic High Logic Low Input Capacitance``` | Schmitt Trigger Input $\begin{aligned} & V_{C C}=9.5 \mathrm{~V} \\ & V_{C C}=5 \mathrm{~V} \pm 5 \% \end{aligned}$ $\begin{aligned} & V_{C C}=9.5 \mathrm{~V} \\ & V_{C C}=5 \mathrm{~V} \pm 5 \% \end{aligned}$ | $\begin{gathered} 2.0 \\ -0.3 \\ \\ 0.7 \mathrm{~V}_{\mathrm{cc}} \\ -0.3 \\ \\ 2.4 \\ 2.0 \\ -0.3 \\ \\ 3.0 \\ 2.0 \\ -0.3 \end{gathered}$ | 0.4 <br> 0.6 <br> 0.8 <br> 0.8 <br> 7 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \\ & \mathrm{~V} \\ & \mathrm{v} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \\ & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| Output Voltage Levels LSTTL Operation Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) Logic Low (V) IP0-IP7, P8, SKIP Logic Low | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-25 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=0.36 \mathrm{~mA} \\ & \text { (Note } 1 \text { ) } \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA} \\ & \hline \end{aligned}$ | 2.7 | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Current Levels Output Sink Current SO and SK Outputs (loL) <br> $L_{0}-L_{7}$ and $G_{0}-G_{3}$ Outputs <br> $D_{0}-D_{3}$ Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 0.9 \\ & 0.8 \\ & 0.4 \\ & 30 \\ & 15 \\ & \hline \end{aligned}$ |  | mA <br> mA <br> mA <br> mA <br> mA <br> mA |
| CKO RAM Power Supply Input | $\mathrm{V}_{\mathrm{R}}=3.3 \mathrm{~V}$ |  | 1.5 | mA |

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise noted (Continued)

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Output Source Current $D_{0}-D_{3}, G_{0}-G_{3}$ Outputs (loH) <br> SO and SK Outputs ( $\mathrm{l}_{\mathrm{OH}}$ ) <br> $\mathrm{L}_{0}-\mathrm{L}_{7}$ Outputs <br> Input Load Source Current (l\|L) | $\mathrm{V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=4.75 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}$ <br> $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{L}}=0 \mathrm{~V}$ | $\begin{gathered} -140 \\ -30 \\ -1.4 \\ -1.2 \\ -3.0 \\ -0.3 \\ -10 \\ \hline \end{gathered}$ | $\begin{aligned} & -800 \\ & -250 \\ & \\ & -35 \\ & -25 \\ & -140 \\ & \hline \end{aligned}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ mA mA mA mA $\mu \mathrm{A}$ |
| Total Sink Current Allowed All Outputs Combined D Port $\mathrm{L}_{7}-\mathrm{L}_{4}$, G Port $L_{3}-L_{0}$ All Other Pins |  |  | $\begin{gathered} 120 \\ 100 \\ 4 \\ 4 \\ 1.8 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Total Source Current Allowed All I/O Combined $\mathrm{L}_{7}-\mathrm{L}_{4}$ $\mathrm{~L}_{3}-\mathrm{L}_{0}$ Each LPin All Other Pins |  |  | $\begin{aligned} & 120 \\ & 60 \\ & 60 \\ & 25 \\ & 1.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}$ unless otherwise specified.

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time |  | 15 | 40 | $\mu \mathrm{s}$ |
| CKI <br> Input Frequency $f_{1}$ Duty Cycle Rise Time Fall Time | ( $\div 32$ Mode) $f_{1}=2.097 \mathrm{MHz}$ | $\begin{aligned} & 0.8 \\ & 30 \end{aligned}$ | $\begin{gathered} 2.1 \\ 60 \\ 120 \\ 80 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{MHz} \\ \% \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \hline \end{gathered}$ |
| INPUTS: <br> SI, IP7-IPO <br> tsetup <br> thold |  | $\begin{aligned} & 2.0 \\ & 1.0 \end{aligned}$ |  | $\begin{array}{r} \mu \mathrm{s} \\ \mu \mathrm{~s} \end{array}$ |
| $\begin{gathered} \mathrm{G}_{3}-\mathrm{G}_{0}, \mathrm{~L}_{7}-\mathrm{L}_{0} \\ \text { tsETUP }^{\mathrm{t}_{\mathrm{HOLD}}} \\ \hline \end{gathered}$ |  | $\begin{aligned} & 8.0 \\ & 1.3 \end{aligned}$ |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| OUTPUT PROPAGATION DELAY | $\begin{aligned} & \text { Test Condition: } \\ & C_{L}=\mathrm{pF}, \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \end{aligned}$ |  | 4.0 <br> 5.6 $7.2$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |

Note 1: Pull-up resistors required.
Note 2: $V_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.


TL/DD/6913-2

## Order Number COP401L/N NS Package Number N40A

FIGURE 2
Pin Descriptions

| Pin | Description |
| :--- | :--- |
| $L_{7}-L_{0}$ | 8 bidirectional I/O ports with LED <br> segment drive |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 4 bidirectional I/O ports |
| $\mathrm{D}_{3}-\mathrm{D}_{0}$ | 4 general purpose outputs |
| SI | Serial input (or counter input) |
| SO | Serial output (or general purpose output) |
| SK | Logic-controlled clock (or general <br> purpose output) |
| AD/DATA | Address Out/data in flag |


| Pin | Description |
| :--- | :--- |
| CKI | System oscillator input |
| CKO | RAM power supply input |
| $\overline{\text { RESET }}$ | System reset input |
| VCC | Power supply |
| GND | Ground |
| IP7-IPO | 8 bidirectional ROM address and data ports |
| P8 | Most significant ROM address bit output |
| SKIP | Instruction skip output |

## Timing Diagram



FIGURE 3. Input/Output

## Functional Description

A block diagram of the COP401L is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 " greater than 2 volts). When a bit is reset, it is a logic " 0 " (less than 0.8 volts).

## PROGRAM MEMORY

Program Memory consists of a 512-byte external memory. As can be seen by an examination of the COP401L instruction set, these words may be program instructions, program data or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words each.
ROM addressing is accomplished by a 9-bit PC register. Its binary value selects one of the 5128 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transer of control instruction, the PC register is loaded with the next sequential 9 -bit binary count value. Two levels of subroutine nesting are implemented by the 9-bit subroutine save registers, SA and SB, providing a last-in, first-out (LIFO) hardware subroutine stack.
ROM instruction words are fetched, decoded and executed by the instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of a 128 -bit RAM, organized as 4 data registers of 84 -bit digits. RAM addressing is implemented by a 6-bit B register whose upper 2 bits ( Br ) select 1 of 4 data registers and lower 3 bits of the 4-bit Bd select 1 of 84 -bit digits in the selected data register. While the 4-bit contents of the selected RAM digit ( M ) is usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into the $Q$ latches or loaded from the $L$ ports. RAM addressing may also be performed directly by the XAD 3, 15 instruction. The Bd register also serves as a source register for 4-bit data sent directly to the D outputs. The most significant bit of Bd is not used to select a RAM digit. Hence each physical digit of RAM may be selected by two different values of Bd as shown in Figure 4 below. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 and 15, but NOT between 7 and 8 (see Table 3).


TL/DD/6913-4

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most $1 / \mathrm{O}$, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the B register, to load 4 bits of the 8 -bit Q latch data, to input 4 bits of the 8 -bit LI/O port data and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions of the COP401L, storing its results in A. It also outputs a carry bit to the 1 -bit C register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below.)
The $G$ register contents are outputs to 4 general-purpose bidirectional I/O ports.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are output to the L I/O ports when the L drivers are enabled under program control. (See LEI instruction.)
The 8 L drivers, when enabled, output the contents of latched Q data to the LI/O ports. Also, the contents of $L$ may be read directly into $A$ and M. L I/O ports can be directly connected to the segments of a multiplexed LED display (using the LED Direct Drive output configuration option) with Q data being outputted to the $\mathrm{Sa}-\mathrm{Sg}$ and decimal point segments of the display.
The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter depending on the contents of the EN register. (See EN register description, below.) Its contents can be exchanged with $A$, allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift register.
The XAS instruction copies C into the SKL Latch. In the counter mode, SK is the output of SKL in the shift register mode, SK outputs SKL ANDed with internal instruction cycle clock.
The EN register is an internal 4-bit register loaded under program control by the LEl instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register ( $E N_{3}-E N_{0}$ ).

1. The least significant bit of the enable register, $E N_{0}$, selects the SIO register as either a 4-bit shift register or a 4-bit binary counter. With $\mathrm{EN}_{0}$ set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of $\mathrm{EN}_{3}$. With $\mathrm{EN}_{0}$ reset, SIO is a serial shift register shifting left each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock.
2. $E N_{1}$ is not used. It has no effect on COP401L operation.

Functional Description (Continued)
TABLE I. Enable Register Modes-Bits $\mathrm{EN}_{3}$ and $\mathrm{EN}_{0}$

| $\mathrm{EN}_{3}$ | EN0 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | If $\mathrm{SKL}=1, \mathrm{SK}=$ Clock |
|  |  |  |  |  | If SKL $=0, \mathrm{SK}=0$ |
| 1 | 0 | Shift Register | Input to Shift Register | Serial Out | If SKL $=1, S K=$ Clock |
|  |  |  |  |  | If SKL $=0, \mathrm{SK}=0$ |
| 0 | 1 | Binary Counter | Input to Binary Counter | 0 | If $\mathrm{SKL}=1, \mathrm{SK}=1$ |
|  |  |  |  |  | If SKL $=0, S K=0$ |
| 1 | 1 | Binary Counter | Input to Binary Counter | 1 | If $\mathrm{SKL}=1, \mathrm{SK}=1$ |
|  |  |  |  |  | If $\mathrm{SKL}=0, \mathrm{SK}=0$ |

3. With $E N_{2}$ set, the $L$ drivers are enabled to output the data in $Q$ to the $\mathrm{L} / / \mathrm{O}$ ports. Resetting $\mathrm{EN}_{2}$ disables the L drivers, placing the LI/O ports in a high-impedance input state.
4. $E N_{3}$, in conjunction with $E N_{0}$, affects the SO output. With $\mathrm{EN}_{0}$ set (binary counter option selected) SO will output the value loaded into $E N_{3}$. With $E N_{0}$ reset (serial shift register option selected), setting $\mathrm{EN}_{3}$ enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN 3 with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ". Table I provides a summary of the modes associated with $\mathrm{EN}_{3}$ and $\mathrm{EN}_{0}$.

## INITIALIZATION

The Reset Logic will initialize (clear) the device upon powerup if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. If the power supply rise time is greater than 1 ms, the user must provide an external RC network and diode to the RESET pin as shown below (Figure 5). The RESET pin is configured as a Schmitt trigger input. If not used it should be connected to $\mathrm{V}_{\mathrm{CC}}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least three instruction cycle times.


TL/DD/6913-5
RC $\geq$ Power Supply Rise Time
FIGURE 5. Power-Up Clear Circuit

Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA.

## EXTERNAL MEMORY INTERFACE

The COP401L is designed for use with an external Program Memory. This memory may be implemented using any devices having the following characteristics:

1. random addressing
2. TTL-compatible TRI-STATE ${ }^{\circledR}$ outputs
3. TTL-compatible inputs
4. access time $=5 \mu \mathrm{~s}$ max.

Typically these requirements are met using bipolar or MOS PROMs.
During operation, the address of the next instruction is sent out on P8 and IP7 through IPO during the time that AD/ $\overline{\text { DATA }}$ is high (logic " 1 " = address mode). Address data on the IP lines is stored into an external latch on the high-to-low transition of the AD/ $\overline{\text { DATA }}$ line; P8 is a dedicated address output, and does not need to be latched. When AD/DATA is low (logic " 0 " = data mode), the output of the memory is gated onto IP7 through IPO, forming the input bus. Note that the AD/ $\overline{D A T A}$ output has a period of one instruction time, a duty cycle of approximately $50 \%$, and specifies whether the IP lines are used for address output or instruction input:

## OSCILLATOR

CKI is an external clock input signal. The external frequency is divided by 32 to give the instruction cycle time. The di-vide-by-32 configuration was chosen to make the COP 401L compatible with the COP404L and the COPSTM Development System. However, the $\div 32$ configuration is not available on the COP410L/COP411L. It is therefore possible to exactly emulate the system speed (cycle time), but not possible to drive the 401L with the system clock during emulation.

## Functional Description (Continued)

## CKO (RAM POWER)

CKO is configured as a RAM power supply pin $\left(V_{R}\right)$, allowing its connection to a standby/backup power supply to maintain the integrity of RAM data with minimum power drain when the main supply is inoperative or shut down to conserve power. This pin must be connected to $\mathrm{V}_{\mathrm{CC}}$ if the power backup feature is not used. To insure that RAM integrity is maintained, the following conditions must be met:

1. $\overline{\text { RESET }}$ must go low before $V_{C C}$ goes below spec during power-off; $V_{C C}$ must be within spec before RESET goes high on power-up.
2. During normal operation, $V_{R}$ must be within the operating range of the chip with $\left(\mathrm{V}_{\mathrm{CC}}-1\right) \leq \mathrm{V}_{\mathrm{A}} \leq \mathrm{V}_{\mathrm{CC}}$.
3. $V_{R}$ must be $\geq 3.3 \mathrm{~V}$ with $V_{C C}$ off.

## INPUT/OUTPUT CONFIGURATIONS

COP401L outputs have the following configurations, illustrated in Figure 6.
a. Standard-an enhancement mode device to ground in conjunction with a depletion-mode device to $\mathrm{V}_{\mathrm{CC}}$, compatible with LSTTL and CMOS input requirements. (Used on D and G outputs.)
b. Open-Drain-an enhancement-mode device to ground only, allowing external pull-up as required by the user's application. (Used on IP, P and SKIP outputs.)
c. Push-Pull-An enhancement-mode device to ground in conjunction with a depletion-mode device paralleled en-
hancement-mode device to $V_{C C}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads. (Used on SO and SK outputs.)
d. LED Direct Drive-an enhancement-mode device to ground and to $\mathrm{V}_{\mathrm{CC}}$, meeting the typical current sourcing requirements of the segments of an LED display. The sourcing device is clamped to limit current flow. These devices may be turned off under program control (See Functional Description, EN Register), placing the outputs in a high-impedance state to provide required LED segment blanking for a multiplexed display. (Used on L outputs.)
COP401L inputs have an on-chip depletion load device to VCC.
The above input and output configurations share common enhancement-mode and depletion-mode devices. Specifically, all configurations use one or more of five devices (numbered 1-5, respectively). Minimum and maximum current (lout and VOUT) curves are given in Figure 7 for each of these devices to allow the designer to effectively use these I/O configurations in designing a system.
An important point to remember is that even when the $L$ drivers are disabled, the depletion load device will source a small amount of current (see Figure 7, Device 2); however, when the L-lines are used as inputs, the disabled depletion device can not be relied on to source sufficient current to pull an input to a logic " 1 ".


TL/DD/6913-9

[^4]

TL/DD/6913-10
( 4 is Depletion Device)
e. Input with Load

FIGURE 6. Output Configurations

## Typical Performance Characteristics

Current for Inputs with Load Device



Input Current for $L_{0}$ through $L_{7}$ when Output Programmed Off by Software


L Output Source Current



Source Current for Standard Output Configuration




FIGURE 7. I/O Characteristics

COP401L Instruction Set
Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table III provides the mnemonic, operand, machine code, data flow, skip conditions, and description associated with each instruction in the COP401L instruction set.

TABLE II. COP401L Instruction Set Table Symbols

| Symbol | $\quad$ Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B |
|  | Register |
| PC | 9-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 9-bit Subroutine Save Register A |
| SB | 9-bit Subroutine Save Register B |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |


| Symbol | Definition |
| :---: | :---: |
| INSTRUCTION OPERAND SYMBOLS |  |
| d | 4-bit Operand Field, $0-15$ binary (RAM Digit Select) |
| r | 2-bit Operand Field, 0-3 binary (RAM Register Select) |
| a | 9 -bit Operand Field, $0-511$ binary (ROM Address) |
| $y$ | 4-bit Operand Field, 0-15 binary (Immediate Data) |
| RAM(s) | Contents of RAM location addressed by s |
| ROM ${ }^{\text {(t) }}$ | Contents of ROM location addressed by t |
| OPERATIONAL SYMBOLS |  |
| + | Plus |
| - | Minus |
| $\rightarrow$ | Replaces |
| $\longleftrightarrow$ | Is exchanged with |
| $=$ | Is equal to |
| $\bar{A}$ | The one's complement of A |
| $\oplus$ | Exclusive-OR |
| : | Range of values |

TABLE III. COP401L Instruction Set

| Mnemonic | Operand | Hex <br> Code | Machine <br> Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 0011 0000 | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 0011 0001 ] | $A+R A M(B) \rightarrow A$ | None | Add RAM to A |
| AISC | $y$ | 5- | [0101\| y | $A+y \rightarrow A$ | Carry | Add immediate, Skip on Carry $(y \neq 0)$ |
| CLRA |  | 00 | 1000010000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 0100\|0000] | $\bar{A} \rightarrow A$ | None | One's complement of A to A |
| NOP |  | 44 | [010010100] | None | None | No Operation |
| RC |  | 32 | 10011 0010 | "0" $\rightarrow$ C | None | Reset C |
| SC |  | 22 | 10010\|0010 | "1" $\rightarrow$ C | None | Set C |
| XOR |  | 02 | 1000010010 | $A \oplus R A M(B) \rightarrow A$ | None | Exclusive-OR RAM with A |

## COP410L Instruction Set (Continued)

TABLE III. COP401L Instruction Set (Continued)

| Mnemonic | Operand | Hex Code | Machine Language Code (BInary) | Data Flow | Skip Condltions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | 1111\|1111 | $\begin{aligned} & \operatorname{ROM}\left(\mathrm{PC}_{8}, A, M\right) \rightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 2) |
| JMP | a | $6-$ | $\frac{\|0110\| 000 \mid a_{8}}{\underline{a_{7}: 0}}$ | $a \rightarrow P C$ | None | Jump |
| JP | a |  | $\begin{aligned} & \frac{\|1\| \quad a_{6: 0}}{\text { (pages } 2,3 \text { only) }} \\ & \text { or } \\ & \frac{11 \mid \quad a_{5: 0}}{\text { (all other pages) }} \end{aligned}$ | $\begin{aligned} & a \rightarrow P C_{6: 0} \\ & a \rightarrow P C_{5: 0} \end{aligned}$ | None | Jump within Page (Note 3) |
| JSRP | a | -- |  | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & 010 \rightarrow \mathrm{PC}_{8: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 4) |
| JSR | a | $6-$ | $\begin{array}{\|c\|c\|c\|c\|c\|} \hline a_{7}: 0 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | 10100\|1000 | SB $\rightarrow$ SA $\rightarrow$ PC | None | Return from Subroutine |
| RETSK |  | 49 | 10100\|1001 | $S B \rightarrow S A \rightarrow P C$ | Always Skip on Return | Return from Subroutine then Skip |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | 33 36 | $\begin{array}{\|l\|l\|} \hline 0011 & 0011 \\ \hline 0011 & 1100 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{A} \rightarrow \mathrm{Q}_{7: 4} \\ & \mathrm{RAM}(\mathrm{~B}) \\ & \\ & Q_{3: 0} \end{aligned}$ | None | Copy A, RAM to Q |
| LD | r | -5 | [00\|r10101 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A, Exclusive-OR Br with r |
| LQID |  | BF | [1011 ${ }^{\text {1111 }}$ | $\underset{\mathrm{SA} \rightarrow \mathrm{SB}}{\mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right)} \rightarrow \mathrm{Q}$ | None | Load Q Indirect (Note 2) |
| RMB | $\begin{aligned} & 0 \\ & 1 \\ & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & 4 C \\ & 45 \\ & 42 \\ & 43 \end{aligned}$ | 0100 1100 <br> 0100 0101 <br> 0100 0010 <br> 0100 0011 | $\begin{aligned} & 0 \rightarrow \text { RAM }(B)_{0} \\ & 0 \rightarrow R A M(B)_{1} \\ & 0 \rightarrow R A M(B)_{2} \\ & 0 \rightarrow \text { RAM }(B)_{3} . \end{aligned}$ | None | Reset RaM Bit |
| SMB | 0 1 2 3 | $4 D$ 47 46 $4 B$ | 0100 1101 <br> 0100 0111 <br> 0100 0110 <br> 0100 1011 | $\begin{aligned} & 1 \rightarrow \text { RAM }(B)_{0} \\ & 1 \rightarrow R A M(B)_{1} \\ & 1 \rightarrow R A M(B)_{2} \\ & 1 \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Set RAM Bit |
| STII | $y$ | 7- | 10111 y | $\begin{aligned} & y \rightarrow R A M(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| $x$ | r | -6 | 00\|r 0110 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with $A$, Exclusive-OR Br with r |
| XAD | 3,15 | $\begin{aligned} & 23 \\ & \mathrm{BF} \end{aligned}$ | 0010 0011 <br> 1011 1111 | RAM $(3,15) \longleftrightarrow A$ | None | Exchange A with RAM $(3,15)$ |
| XDS | r | -7 | (00\|r|0111 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 | Exchange RAM with A and Decrement Bd, Exclusive-OR Br with r |
| XIS | r | $-4$ | $\underline{00\|r 10100\|}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \longrightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | Bd increments past 15 | Exchange RAM with A and Increment Bd, Exclusive-OR Br with r |


| COP410L Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TABLE III. COP401L Instruction Set (Continued) |  |  |  |  |  |  |
| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Flow | Sklp Conditions | Descriptlon |
| REGISTER REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAB |  | 50 | -0101 0000 | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| CBA |  | 4E | -0100\|1110| | $\mathrm{Bd} \rightarrow \mathrm{A}$ | None | Copy Bd to A |
| LBI | r, d | - | $\begin{aligned} & \lfloor 00\|r\|(d-1) \mid \\ & (d=0,9: 15) \end{aligned}$ | $\mathrm{r}, \mathrm{d} \rightarrow \mathrm{B}$ | Skip until not a LBI | Load B Immediate with r, d (Note 5) |
| LEI | y | $\begin{aligned} & 33 \\ & 6- \end{aligned}$ | $\begin{array}{\|l\|l\|} \hline 0011 & 0011 \\ \hline 0110 & \mathrm{y} \\ \hline \end{array}$ | $y \rightarrow E N$ | None | Load EN Immediate (Note 6) |
| TEST INSTRUCTIONS |  |  |  |  |  |  |
| SKC |  | 20 | 1001010000 |  | $C=" 1 "$ | Skip if C is True |
| SKE |  | 21 | 001010001] |  | $A=R A M(B)$ | Skip if A Equals RAM |
| SKGZ |  | 33 | 0011 00011 |  | $\mathrm{G}_{3: 0}=0$ | Skip if $G$ is Zero |
|  |  | 21 | 001010001 |  |  | (all 4 bits) |
| SKGBZ |  | 33 | 0011\|0011 | 1st byte |  | Skip if G Bit is Zero |
|  | 0 | 01 | 0000\|0001 |  | $\mathrm{G}_{0}=0$ |  |
|  | 1 | 11 | 000110001 | 2nd byte | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03 | 0000\|0011 | 2nd byte | $\mathrm{G}_{2}=0$ |  |
|  | 3 | 13 | 000110011 |  | $\mathrm{G}_{3}=0$ |  |
| SKMBZ | 0 | 01 | 000010001 |  | $\operatorname{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | 0001 0001 1 |  | $\operatorname{RAM}(B)_{1}=0$ |  |
|  | 2 | 03 | 0000\|0011 |  | $\operatorname{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | 0001\|0011] |  | $\operatorname{RAM}(\mathrm{B})_{3}=0$ |  |
| INPUT/OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | 0011 0011 | $G \rightarrow A$ | None | Input G Ports to A |
|  |  | 2 A | 0010\|1010 |  |  |  |
| INL |  | 33 | 0011 0011 | $\mathrm{L}_{7: 4} \rightarrow$ RAM $(\mathrm{B})$ | None | Input L Ports to RAM, A |
|  |  | 2 E | \|0010|1110 | $L_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| OBD |  | 33 | 0011\|0011 | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | 0011 1110 |  |  |  |
| OMG |  |  | 0011 00011 | RAM (B) $\rightarrow$ G | None | Output RAM to G Ports |
|  |  |  | \|0011|1010 |  |  |  |
| XAS |  | 4F | 0100\|1111 | A | None | Exchange A with SIO (Note 2) |
| Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4 -bit A register. |  |  |  |  |  |  |
| Note 2: For additional information on the operation of the XAS, JID, and LQID instructions, see below. |  |  |  |  |  |  |
| Note 3: The JP instruction allows a jump, while in subroutine pages 2 or 3 , to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page. |  |  |  |  |  |  |
| Note 4: A JSRP transfers program control to subroutine page 2 ( 010 is loaded into the upper 3 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2. |  |  |  |  |  |  |
| Note 5: The machine code for the lower 4 bits of the LBI instruction equals the binary value of the "d"data minus 1 , e.g., to load the lower four bits of B (Bd) with the value $9\left(1001_{2}\right)$, the lower 4 bits of the LBI instruction equal $8\left(1000_{2}\right)$. To load 0 , the lower 4 bits of the LBI instruction should equal $15\left(1111_{2}\right)$. |  |  |  |  |  |  |
| Note 6: Machine code for operand field y for LEI instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.) |  |  |  |  |  |  |

## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP401L programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register, above.) If SIO is selected as a shift register, an XAS instruction must be performed once every 4 instruction cycles to effect a continous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 9-bit word, $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{8}$ is not affected by this instruction.
Note that JID requires 2 instruction cycles to execute.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 9 -bit word $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}$. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack ( $\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB}$ ) and replaces the least significant 8 bits of PC as follows: $A \rightarrow \mathrm{PC}_{7: 4}, \mathrm{RAM}(\mathrm{B})$ $\rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the $Q$ latches. Next, the stack is "popped" (SB $\rightarrow$ SA $\rightarrow$ PC), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SA $\rightarrow$ SB, the previous contents of SB are lost. Also, when LQID pops the stack, the previously pushed contents of SA are left in SB. The net result is that the contents of SA are placed in SB $(S A \rightarrow S B)$. Note that LQID takes two instruction cycle times to execute.

## INSTRUCTION SET NOTES

a. The first word of a COP401L program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths except JID and LQID take the same number of cycle times whether instructions are skipped or executed. JID and LQID instructions take 2 cycles if executed and 1 cycle if skipped.
c. The ROM is organized into 8 pages of 64 words each. The Program Counter is a 9 -bit binary counter, and will count through page boundaries. If a JP, JSRP, JID or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page 3 or 7 will access data in the next group of 4 pages.

## Typical Applications

## PROM-BASED SYSTEM

The COP401L may be used to emulate the COP410L. Figure 8 shows the interconnect to implement a COP401L hardware emulation. This connection uses one MM5204 EPROM as external memory. Other memory can be used such as bipolar PROM or RAM.
Pins $I P_{7}-I P_{0}$ are bidirectional inputs and outputs. When the AD/ $\overline{\text { DATA }}$ clocking output turns on, the EPROM drivers are disabled and $\mathrm{IP}_{7}-\mathrm{IP}_{0}$ output addresses. The 8 -bit latch (MM74C373) latches the address to drive the memory.
When AD/ $\overline{\mathrm{DATA}}$ turns off, the EPROM is enabled and the $\mathrm{IP}_{7}-\mathrm{IP}_{0}$ pins will input the memory data. P8 outputs the most significant address bit to the memory. (SKIP output may be used for program debug if needed.)
24 of the COP401L pins may be configured exactly the same as a COP410L.

Typical Applications (Continued)


FIGURE 8. COP401L Used to Emulate a COP410L

## Option Table

## COP401L MASK OPTIONS

The following COP410L options have been implemented in this basic version of the COP401L.

| Option Value | Comment |
| :---: | :---: |
| Option $1=0$ | Ground-mo option |
| Option $2=1$ | CKO is RAM power supply input |
| Option $3=$ N/A | CKI is external clock divide-by32 (not available on COP410L) |
| Option $4=0$ | Reset has load to $\mathrm{V}_{\mathrm{CC}}$ |
| Option $5=2$ |  |
| $\text { Option } 6=2$ $\text { Option } 7=2$ | L outputs are LED direct-drive |
| Option $8=2$ |  |
| Option $9=1$ | $\mathrm{V}_{\text {CC }}$ pin 4.5 V to 9.5 V operation |
| Option $10=2$ |  |
| Option $11=2$ | L outputs are LED direct-drive |
| Option $12=2$ | Loutputs are LED direct-drive |
| Option 13 = 2 |  |

## COP401L-X13/COP401L-R13 ROMless N-Channel Microcontroller

## General Description

The COP401L-X13/COP401L-R13 ROMless Microcontrollers are members of the COPSTM family of microcontrollers, fabricated using N -channel, silicon gate MOS technology. The COP401L-X13/COP401L-R13 contain CPU, RAM, I/O and are identical to a COP413L device except the ROM has been removed and pins have been added to output the ROM address and to input the ROM data. In a system the COP401L-X13/COP401L-R13 will perform exactly as the COP413L. This important benefit facilitates development and debug of a COP program prior to masking the final part. There are two clock oscillator configurations available. The crystal oscillator configuration is called COP401L-X13 and the RC oscillator configuration is called COP401L-R13.

## Features

- Circuit equivalent of COP413L
- Low cost
- Powerful instruction set
- $512 \times 8$ ROM, $32 \times 4$ RAM
- Two-level subroutine stack
- $16 \mu \mathrm{~s}$ instruction time
- Single supply operation (4.5-5.5V)
- Low current drain (8 mA max)

■ Internal binary counter register with serial I/O

- MICROWIRETM compatible serial I/O
- General purpose outputs
- Software/hardware compatible with other members of COP400 family
■ Pin-for-pin compatible with COP402 and COP404L
$\square$ High noise immunity inputs ( $\mathrm{V}_{\mathrm{IL}}=1.2 \mathrm{~V}, \mathrm{~V}_{\mathrm{IH}}=3.6 \mathrm{~V}$ )


## Block Diagram



COP401L-X13/COP401L-R13 Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Voltage at Any Pin Relative to GND | -0.3 to +7 V |
| :--- | ---: |
| Ambient Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Ambient Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temp. (Soldering, 10 seconds) | $300^{\circ} \mathrm{C}$ |

Power Dissipation COP413L
0.3 Watt at $70^{\circ} \mathrm{C}$ Total Source Current 25 mA Total Sink Current 40 mA
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ}, 4.5 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 5.5 \mathrm{~V}$ unless otherwise noted.

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Standard Operating Voltage $\left(V_{C C}\right)$ | (Note 1) | 4.5 | 5.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.4 | V |
| Operating Supply Current | All Inputs and Outputs Open |  | 8 | mA |
| Input Voltage Levels <br> CKI Input Levels <br> Ceramic Resonator Input ( $\div 8$ ) <br> Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) <br> Logic Low ( $\mathrm{V}_{\mathrm{IL}}$ ) <br> CKI (RC), Reset Input Levels <br> Logic High <br> Logic Low <br> SO Input Level (Test Mode) <br> IP0-IP7, SI Input Level <br> Logic High <br> Logic Low <br> $\mathrm{L}, \mathrm{G}$ Inputs <br> Logic High <br> Logic Low | (Schmitt Trigger Input) <br> (Note 2) <br> (TTL Level) <br> (High Trip Levels) | $\begin{gathered} 3.0 \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \\ 2.5 \\ 2.0 \\ 3.6 \end{gathered}$ | 0.4 <br> 0.6 <br> 0.8 <br> 1.2 | $\begin{aligned} & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & v \\ & \hline \end{aligned}$ |
| Input Capacitance |  |  | 7 | pF |
| Reset Input Leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| ```Output Current Levels Output Sink Current (loL) SO and SK Outputs L0-L7 Outputs, G0-G3 CKO IPO-IP7, P8, SKIP, AD/\overline{DATA} Output Source Current (IOH) L0-L7 G0-G3, SO, SK IP0-IP7, P8, SKIP, AD/\overline{DATA} SO,SK IPO-IP7, P8, SKIP, AD/\overline{DATA}``` | $\begin{aligned} & \mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \\ & \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=1.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.9 \\ 0.4 \\ 0.2 \\ 1.6 \\ \\ -25 \\ -25 \\ -1.2 \\ -1.2 \end{gathered}$ |  | mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA |
| SI Input Load Source Current | $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ | -10 | $-140$ | $\mu \mathrm{A}$ |
| Total Sink Current Allowed L7-L4, G Port L3-LO Any Other Pin |  |  | $\begin{gathered} 4 \\ 4 \\ 2.0 \\ \hline \end{gathered}$ | mA <br> mA <br> mA |
| Total Source Current Allowed Each Pin | - |  | 1.5 | mA |

Note 1: $V_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 2: SO output " 0 " level must be less than 0.8 V for normal operation.

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time - $\mathrm{t}_{\mathrm{c}}$ |  | 16 | 40 | $\mu \mathrm{s}$ |
| CKI <br> Input Frequency - fi <br> Duty Cycle <br> Rise Time <br> Fall Time | $\begin{aligned} & \div 8 \text { Mode } \\ & \mathrm{fi}=0.5 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 30 \end{aligned}$ | $\begin{gathered} 0.5 \\ 60 \\ 500 \\ 200 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{MHz} \\ \% \\ \mathrm{~ns} \\ \mathrm{~ns} \end{gathered}$ |
| CKI Using RC ( $\div 4$ ) <br> Instruction Cycle Time (Note 1) | $\begin{aligned} & R=56 \mathrm{k} \Omega \pm 5 \% \\ & C=100 \mathrm{pF} \pm 10 \% \end{aligned}$ | 16 | 28 | $\mu \mathrm{s}$ |
| Inputs: |  | $\begin{aligned} & 8.0 \\ & 1.3 \\ & 2.0 \\ & 1.0 \end{aligned}$ |  | $\mu \mathrm{s}$ $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ $\mu \mathrm{s}$ |
| Output Propagation Delay <br> SO, SK Outputs <br> tpd1, tpd0 <br> L, G Outputs <br> tpd1, tpd0 <br> IPO-IP7, P8, SKIP <br> tpd1, tpd0 | Test Condition: $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \end{aligned}$ |  | $\begin{aligned} & 4.0 \\ & 5.6 \\ & 7.2 \end{aligned}$ | $\mu \mathrm{S}$ <br> S |

Note 1: Variation due to the device included.

## Connection Diagram



## Pin Descriptions

| Pin | Description |
| :--- | :--- |
| L $_{7}-\mathrm{L}_{0}$ | 8 bidirectional I/O ports |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 4 bidirectional I/O ports |
| SI | Serial input (or counter input) |
| SO | Serial output (or general purpose output) |
| SK | Logic-controlled clock (or general |
|  | purpose output) |
| AD/DATA | Address out/data in flag |
| CKI | System oscillator input |
| CKO | System oscillator output or NC |
| $\overline{\text { RESET }}$ | System reset input |
| VCC | Power supply |
| GND | Ground |
| IP7-IPO | 8 bidirectional ROM address and data ports |
| P8 | Most significant ROM address bit output |
| SKIP | Instruction skip output |

TL/DD/8528-2
FIGURE 2

## Timing Waveform



TL/DD/8528-3
FIGURE 3. Input/Output Timing Diagram

## Development Support

The MOLE (Microcontroller On Line Emulator) is a low cost development system and real time emulator for COP's products. They also include TMP, 8050, and the new 16-bit HPC Microcontroller Family. The MOLE provides effective support for the development of both software and hardware in the user's application.
The purpose of the MOLE is to provide a tool to write and assemble code, emulate code for the target microcontroller and assist in debugging of the system.
The MOLE can be connected to various hosts, IBM PC STARPLEXTM, Kaypro, Apple, and Intel Systems, via RS232 port. This link facilitate the up loading/down loading of code, supports host assembly and mass storage.
The MOLE consists of three parts; brain, personality and optional host software.
The brain board is the computing engine of the system. It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, from programming and diagnostic operation. It has three serial ports which can be connected to a terminal, host system, printer, modem or to other MOLE's in a multiMOLE environment.

The personality board contains the necessary hardware and firmware needed to emulate the target microcontroller. The emulation cable which replaces the target controller attaches to this board. The software contains a cross assembler and communications program for up loading and down loading code from the MOLE.

MOLE Ordering Information

P/N
MOLE-BRAIN
MOLE-COPS-PB1
MOLE-XXX-YYY

## Description

MOLE Computer Board
COPS' Personality Board Optional Software

Where XXX $=$ COPS, TMP, 8050, or HPC
YYY $=$ Host System, IBM, APPLE, KAY (Kaypro), CP/M

## Functional Description

A block diagram of the COP401L-X13/COP401L-R13 is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 " (greater than 2 volts). When a bit is reset, it is a logic " 0 " (less than 0.8 volts).

## PROGRAM MEMORY

Program Memory consists of a 512-byte external memory. As can be seen by an examination of the COP401L-X13/ COP401L-R13 instruction set, these words may be program instructions, program data or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID and LQID instructions, ROM must often be thought of as being organized into 8 pages of 64 words each.
ROM addressing is accomplished by a 9-bit PC register. Its binary value selects one of the 5128 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 9 -bit binary count value. Two levels of subroutine nesting are implemented by the 9-bit subroutine save registers, SA and SB, providing a last-in, first-out (LIFO) hardware subroutine stack.
ROM instruction words are fetched, decoded and executed by the instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of a 128-bit RAM, organized as 4 data registers of 84 -bit digits. RAM addressing is implemented by a 6-bit B register whose upper 2 bits ( Br ) select 1 of 4 data registers and lower 3 bits of the 4-bit Bd select 1 of 84 -bit digits in the selected data register. While the 4-bit contents of the selected RAM digit (M) is usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into the $Q$ latches or loaded from the $L$ ports. RAM addressing may also be performed directly by the XAD 3,15 instruction.
The most significant bit of Bd is not used to select a RAM digit. Hence each physical digit of RAM may be selected by two different values of Bd as shown in Figure 4 below. The skip condition for XIS and XDS instructions will be true if Bd changes between 0 and 15, but NOT between 7 and 8 (see Table 3).


TL/DD/8528-4

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Bd portion of the B register, to load 4 bits of the 8 -bit Q latch data, to input 4 bits of the 8 -bit L I/O port data and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions of the COP401L-X13/COP401L-R13, storing its results in A. It also outputs a carry bit to the 1-bit C register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below).
The G register contents are outputs to 4 general-purpose bidirectional I/O ports.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are output to the LI/O ports when the L drivers are enabled under program control. (See LEl instruction.)
The 8 L drivers, when enabled, output the contents of latched Q data to the LI/O ports. Also, the contents of $L$ may be read directly into $A$ and $M$.
The SIO register functions as a 4-bit serial-in-/serial-out shift register or as a binary counter depending on the contents of the EN Register. (See EN register description, below.) Its contents can be exchanged with $A$, allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift registers.

The XAS instruction copies C into the SKL Latch. In the counter mode, SK is the output of SKL in the shift register mode, SK outputs SKL ANDed with internal instruction cycle clock.
The EN register is an internal 4-bit register loaded under program control by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN registers ( $\mathrm{EN}_{3}-\mathrm{EN}_{0}$ ).

1. The least significant bit of the enable register, $\mathrm{EN}_{0}$, selects the SIO Register as either a 4-bit shift register or a 4-bit binary counter. With $\mathrm{EN}_{0}$ set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the S Input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO Output is equal to the value of $E N_{3}$. With $E N_{0}$ reset, SIO is a serial shift register shifting left each instruction cycle time. The data pesent at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock.
2. $E N_{1}$ is not used. It has no effect on COP401L-X13/ COP401L-R13 operation.
3. With $\mathrm{EN}_{2}$ set, the L drivers are enabled to output the data in $Q$ to the $L$ I/O ports. Resetting $\mathrm{EN}_{2}$ disables the L drivers, placing the LI/O ports in a high impedance input state.

Functional Description (Continued)
TABLE I. Enable Register Modes - Bits EN ${ }_{3}$ and $\mathrm{EN}_{0}$

| $\mathrm{EN}_{3}$ | EN0 | SIO | SI | So | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift | 0 | If $S K L=1, S K=$ Clock |
|  |  |  | Register |  | If $S K L=0, S K=0$ |
| 1 | 0 | Shift Register | Input to Shift | Serial | If $S K L=1, S K=$ Clock |
|  |  |  | Register | Out | If $S K L=0, S K=0$ |
| 0 | 1 | Binary Counter | Input to Binary | 0 | If $S K L=1, S K=1$ |
|  |  |  | Counter |  | If $\mathrm{SKL}=0, \mathrm{SK}=0$ |
| 1 | 1 | Binary Counter | Input to Binary | 1 | If $\mathrm{SKL}=1, \mathrm{SK}=1$ |
|  |  |  | Counter |  | If $\mathrm{SKL}=0, \mathrm{SK}=0$ |

4. $\mathrm{EN}_{3}$, in conjunction with $\mathrm{EN}_{0}$, affects the SO output. With $E N_{0}$ set (binary counter option selected) SO will output the value loaded into $E N_{3}$. With $E N_{0}$ reset (serial shift register option selected), setting $\mathrm{EN}_{3}$ enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting $\mathrm{EN}_{3}$ with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ". Table 1 provides a summary of the modes associated with $E N_{3}$ and $E N_{0}$.

## INITIALIZATION

The Reset Logic will initialize (clear) the device upon powerup if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. If the power supply rise time is greater than 1 ms , the user must provide an external RC network and diode to the RESET pin as shown below (Figure 5). The RESET pin is configured as a Schmitt trigger input. If not used it should be connected to $\mathrm{V}_{\mathrm{cc}}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least three instruction cycle times.


TL/DD/8528-5
Figure 5. Power-Up Clear Circult
Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the $\mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{EN}$, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA.

## EXTERNAL MEMORY INTERFACE

The COP401L-X13/COP401L-R13 is designed for use with an external Program Memory. This memory may be implemented using any devices having the following characteristics:

1. random addressing
2. TTL-compatible TRI-STATE ${ }^{\circledR}$ outputs

## 3. TTL-compatible inputs

4. access time $=5 \mu \mathrm{~s}$ max.

Typically these requirements are met using bipolar or MOS PROMs.
During operation, the address of the next instruction is sent out on P8 and IP7 through IPO during the time that AD/DATA is high (logic " 1 " = address mode). Address data on the IP lines is stored into an external latch on the high-to-low transition of the AD/DATA line; P8 is a dedicated address output, and does not need to be latched. When AD/DATA is low (logic " 0 " = data mode), the output of the memory is gated onto IP7 through IPO, forming the input bus. Note that the AD/ $\overline{D A T A}$ output has a period of one instruction time, a duty cycle of approximately $50 \%$, and specifies whether the IP lines are used for address output or instruction input.

## OSCILLATOR

There are two basic clock oscillator configurations available as shown by Figure 6.
a. The COP401L-X13 is a Resonator Controlled Oscillator. CKI and CKO are connected to an external ceramic resonator. The instruction cycle frequency equals the resonator frequency divided by 8.
b. The COP401L-R13 is a RC Controlled Oscillator. CKI is configured as a single pin RC controlled Schmitt trigger oscillator. The instruction cycle equals the oscillation frequency divided by 4. CKO becomes no connection.


TL/DD/8528-6
FIGURE 6. COP401L-X13/COP401L-R13 Oscillator

## Functional Description (Continued)



TL/DD/8528-7
a. Standard Output


TL/DD/8528-8
b. Push-Pull Output


TL/DD/8528-9
c. Standard L Ouput


TL/DD/8528-11
e. HI-Z Input

FIGURE 7. Input and Output Configurations

Ceramic Resonator Oscillator

| Resonator | Component Values |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Value | $\mathbf{R 1}(\Omega)$ | $\mathbf{R 2}(\Omega)$ | $\mathbf{C 1}(\mathrm{pF})$ | $\mathbf{C 2}(\mathrm{pF})$ |
| 455 kHz | 4.7 k | 1 M | 220 | 220 |

RC Controlled Osclllator

| $R(k \Omega)$ | $C(p F)$ | Instruction <br> Cycle Time <br> (in $\mu \mathbf{s})$ |
| :---: | :---: | :---: |
| 51 | 100 | $19 \pm 15 \%$ |
| 82 | 56 | $19 \pm 13 \%$ |

Note: $200 \mathrm{k} \Omega \geq \mathrm{R} \geq 25 \mathrm{k} \Omega$
$220 \mathrm{pF} \geq \mathrm{C} \geq 50 \mathrm{pF}$

## I/O CONFIGURATIONS

COP401L-X13/COP401L-R13 inputs and outputs have the following configurations, illustrated in Figure 7.
a. G0-G3-an enhancement mode device to ground in conjunction with depletion-mode device to $V_{C C}$.
b. SO, SK, IPO-IP7, P8, SKIP, AD/DATA-an enhancement mode device to ground in conjunction with a depletionmode device paralleled by an enhancement-mode device to $\mathrm{V}_{\mathrm{CC}}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads.
c. L0-L7-same as a, but may be disabled.
d. SI has on-chip depletion load device to $V_{C C}$.
e. $\overline{R E S E T}$ has a $\mathrm{Hi}-\mathrm{Z}$ input which must be driven to a " 1 " or " 0 "' by external components.
Curves are given in Figure 8 to allow the designer to effectively use the I/O configurations in designing a system.
An important point to remember is that even when the $L$ drivers are disabled, the depletion load device will source a small amount of current, however, when the L lines are used as inputs, the disabled depletion device can not be relied on to source sufficient current to pull an input to a logic " 1 ".

## Typical Performance Characteristics



Source Current for SO, SK, IP0, IP7, P8, SKIP, AD/DATA Configuration






FIGURE 8. I/O Characteristics

## COP401L-X13/COP401L-R13 Instruction Set

Table II is a symbol table providing internal architecture, Instruction operand and operational symbols used in the instruction set table.

Table III provides the mnemonic, operand, machine code, data flow, skip conditions, and description associated with each instruction in the COP401L-X13/COP401L-R13 instruction set

TABLE II. COP401L-X13/COP401L-R13 Instruction Set Table Symbols

| Symbol | Definition |
| :---: | :---: |
| Internal Architecture Symbols |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B Register |
| PC | 9 -bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 9 -bit Subroutine Save Register A |
| SB | 9-bit Subroutine Save Register B |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic Controlled Clock Output |
| Instruction Operand Symbols |  |
| d | 4-bit Operand Field, 0-15 binary (RAM Digit Select) |
| r | 2-bit Operand Field, 0-3 binary (RAM Register Select) |
| a | 9-bit Operand Field, 0-511 binary (ROM Address) |
| y | 4-bit Operand Field, 0-15 binary (Immediate Data) |
| RAM(s) | Contents of RAM location addressed by s |
| ROM (t) | Contents of ROM location addressed by t |
| Operational Symbols |  |
| + | Plus |
| - | Minus |
| $\rightarrow$ | Replaces |
| $\longleftrightarrow$ | Is exchanged with |
| = | Is equal to |
| $\bar{A}$ | The one's complement of $A$ |
| $\oplus$ | Exclusive-OR |
| : | Range of values |


|  |  |  | TABLE III. COP | 01L-X13/COP401L-R13 | Instruction Set |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Flow | Skip Condilions | Description |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 0011 10000 | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | \|0011 0001 | $A+R A M(B) \rightarrow A$ | None | Add RAM to A |
| AISC | $y$ | 5- | \|0101| y | $A+y \rightarrow A$ | Carry | Add Immediate, Skip on Carry ( $y \neq 0$ ) |
| CLRA |  | 00 | 10000\|0000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 10100\|0000 | $\bar{A} \rightarrow A$ | None | One's complement of A to A |
| NOP |  | 44 | 10100\|0100 | None | None | No Operation |
| RC |  | 32 | 001110010 | "0" $\rightarrow$ C | None | Reset C |
| SC |  | 22 | 001010010 | $" 1 " \rightarrow C$ | None | Set C |
| XOR |  | 02 | \|0000|0010| | $A \oplus R A M(B) \rightarrow A$ | None | Exclusive-OR RAM with A |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | \|1111|1111 | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}\right) \longrightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 2) |
| JMP | a | 6- | \|0110|000|a8| | $a \rightarrow P C$ | None | Jump |
| JP | a | - | $$ | $a \rightarrow P C_{6: 0}$ | None | Jump within-Page (Note 3) |
|  |  |  | $\underset{\text { (all other pages) }}{\lfloor 11\rfloor \text { a5:0 }}$ | $a \rightarrow P C_{5: 0}$ |  |  |
| JSRP | a | - | \|10| ${ }^{5} 5$ | $\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB}$ | None | Jump to Subroutine Page (Note 4) |
|  |  |  |  | $\begin{aligned} & 010 \rightarrow \mathrm{PC}_{8: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ |  |  |
| JSR | a | 6- | \|0110|100|a8 | $\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB}$ | None | Jump to Subroutine |
|  |  | - | - a7:0 | $\mathrm{a} \rightarrow \mathrm{PC}$ |  |  |
| RET |  | 48 | -0100\|1000 | $\mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | None | Return from Subroutine |
| RETSK |  | 49 | -0100\|1001 | $\mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | 33 | \|0011|0011 | $A \rightarrow Q_{7: 4}$ | None | Copy A, RAM to Q |
|  |  | 3 C | \|0011|1100 | $\operatorname{RAM}(\mathrm{B}) \rightarrow \mathrm{Q}_{3: 0}$ |  |  |
| LD | $r$ | -5 | 00\|r|0101 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A, Exclusive-OR Br with r |
| LQID |  | BF | \|1011|1111 | $\begin{aligned} & R O M\left(P_{8}, A, M\right) \rightarrow Q \\ & S A \rightarrow S B \end{aligned}$ | None | Load Q Indirect (Note 2) |
| RMB | 0 | 4 C | \|0100|1100| | $0 \rightarrow$ RAM $(B)_{0}$ | None | Reset RAM Bit |
|  | 1 | 45 | 0100\|0101] | $0 \rightarrow$ RAM $(B)_{1}$ |  |  |
|  | 2 | 42 | 010010010 | $0 \rightarrow$ RAM $(\mathrm{B})_{2}$ |  |  |
|  | 3 | 43 | 0100\|0011| | $0 \rightarrow \mathrm{RAM}(\mathrm{B})_{3}$ |  |  |
| SMB | 0 | 4D |  | $1 \rightarrow$ RAM $(B)_{0}$ | None | Set RAM Bit |
|  | 1 | 47 | 010010111 | $1 \rightarrow$ RAM $(B)_{1}$ |  |  |
|  | 2 | 46 | 0100\|0110 | $1 \rightarrow \operatorname{RAM}(B)_{2}$ |  |  |
|  | 3 | 4B | 0100 1011 | $1 \rightarrow$ RAM $(B)_{3}$ |  |  |
| STII | y | 7 - | 10111 ${ }^{\text {¢ }}$ | $\begin{aligned} & y \rightarrow R A M(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| X | r | -6 | 100\|r|0110 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with $A$, Exclusive-OR Br with r |



## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP401L-X13/C0P401L-R13 programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register, above.) If SIO is selected as a shift register, an XAS instruction must be performed once every 4 instruction cycles to effect a continuous data stream.

## JIDINSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 9-bit word, $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{8}$ is not affected by this instruction.
Note that JID requires 2 instruction cycles to execute.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 9 -bit word $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}$. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack ( $\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB}$ ) and replaces the least significant 8 bits of PC as follows: $A \rightarrow \mathrm{PC}_{7: 4}$, RAM (B) $\rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the $\mathbf{Q}$ latches. Next, the stack is "popped" (SB $\rightarrow$ SA $\rightarrow$ PC), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SA $\rightarrow$ SB, the previous contents of SB are lost. Also, when LQID pops the stack, the previously pushed contents of SA are left in SB. The net result is that the contents of SA are placed in SB $(S A \rightarrow S B)$. Note that LQID takes two instruction cycle times to execute.

## INSTRUCTION SET NOTES

a. The first word of a COP401L-X13/COP401L-R13 program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths except JID and LQID take the same number of cycle times whether instructions are skipped or executed. JID and LQID instructions take 2 cycles if executed and 1 cycle if skipped.
c. The ROM is organized into 8 pages of 64 words each. The Program Counter is a 9-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page 3 or will access data in the next group of 4 pages.

## COPS Programming Manual

For detailed information on writing COPS programs, the COPS Programming Manual 424410284-001 provides an indepth discussion of the COPS architecture, instruction set and general techniques of COPS programming. This manual is written with the programmer in mind.

## Typical Applications

## PROM-Based System

The COP401L-X13/COP401L-R13 may be used to emulate the COP413L. Figure 9 shows the interconnect to implement a COP401L-X13/COP401L-R13 hardware emulation. This connection uses one MM2716 EPROM as external memory. Other memory can be used such as bipolar PROM or RAM.
Pins $I P_{7}-I P_{0}$ are bidirectional inputs and outputs. When the AD/DATA clocking output turns on, the EPROM drivers are disabled and $\mathrm{IP}_{7}-\mathrm{IP}_{0}$ output addresses. The 8 -bit latch (MM74C373) latches the addresses to drive the memory.
When AD/ $\overline{D A T A}$ turns off, the EPROM is enabled and the $\mathrm{IP}_{7}-\mathrm{IP}_{0}$ pins will input the memory data. P8 outputs the most significant address bit to the memory. (SKIP output may be used for program debug if needed.)
Twenty of the COP401L-X13/COP401L-R13 pins may be configured exactly the same as the COP413L. Selection of the COP401L-X13 or COP401L-R13 depends upon which oscillator is selected for the COP413L.
$\left.\begin{array}{ll}\text { Oscillator Requirement } & \begin{array}{c}\text { Order } \\ \text { ROMless }\end{array} \\ \text { COP413L Option } 1=0 & \text { Ceramic Resonator } \\ \text { or external input } \\ \text { frequency divided by }\end{array}\right)$

## COP402/COP402M ROMless N-Channel Microcontrollers

## General Description

The COP402/COP402M ROMless Microcontrollers are members of the COPSTM family, fabricated using N -channel silicon gate MOS technology. Each part contains CPU, RAM, and I/O, and is identical to a COP420 device, except the ROM has been removed; pins have been added to output the ROM address and to input ROM data. In a system, the COP402 or 402M will perform exactly as the COP420; this important benefit facilitates development and debug of a COP420; this important benefit facilitates development and debug of a COP420 program prior to masking the final part. These devices are also appropriate in low volume applications, or when the program may require changing. The COP402M is identical to the COP402, except the MICROBUSTM interface option has been implemented.
The COP402 may also be used to emulate the COP410L, 411 L , or 420 L by appropriately reducing the clock frequency.

## Features

- Extended temperature ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ ) COP302/ COP302M, available as special order
Low cost
- Exact circuit equivalent of COP420
- Standard 40-pin dual-in-line package
- Interfaces with standard PROM or ROM
- $64 \times 4$ RAM, addresses up to $1 \mathrm{k} \times 8$ ROM
- MICROBUS compatible (COP402M)
- Powerful instruction set
- True vectored interrupt, plus restart
- Three-level subroutine stack
- $4.0 \mu \mathrm{~s}$ instruction time

■ Single supply operation ( 4.5 V to 6.3 V )

- Internal time-base counter for real-time processing
- Internal binary counter register with MICROWIRETM serial I/O capability
- Software/hardware compatible with other members of COP400 family


## Block Diagram



FIGURE 1

## COP402/COP402M and COP302/COP302M

| Absolute Maximum Ratings |  |  |
| :--- | :--- | :--- |
| If Milltary/Aerospace specified devices are required, | Package Power Dissipation |  |
| contact the National Semiconductor Sales Office/ |  |  |
| Distributors for avallabllity and specifications. |  |  |

## COP402/COP402M

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}$ unless otherwise noted

| Parameter | Condlitions | Min | Max | UnIts |
| :---: | :---: | :---: | :---: | :---: |
| Operation Voltage |  | 4.5 | 6.3 | V |
| Power Supply Ripple | Peak to Peak (Note 3) |  | 0.4 | V |
| Supply Current | All Outputs Open $\mathrm{V}_{\text {CC }}=5 \mathrm{~V}$ |  | 40 | mA |
| Input Voltage Levels CKI Input Levels Crystal Input Logic High Logic Low <br> Schmitt Trigger Input RESET Logic High Logic Low All Other Inputs Logic High Logic High Logic Low | $\begin{aligned} & V_{C C}=M a x \\ & V_{C C}=5 V \pm 5 \% \end{aligned}$ | $\begin{gathered} 2.4 \\ -0.3 \\ \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \\ \\ 3.0 \\ 2.0 \\ -0.3 \end{gathered}$ | 0.4 <br> 0.6 $0.8$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Load Source Current | $V_{C C}=5 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | -100 | -800 | $\mu \mathrm{A}$ |
| Input Capacitance |  |  | 7 | pF |
| Hi-Z Input Leakage | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | -1 | +1 | $\mu \mathrm{A}$ |
| Output Voltage Levels D, G, L, SK, SO Outputs <br> TTL Operation Logic High Logic Low IPO-IP7, P8, P9, SKIP, CKO, AD/ $\overline{\text { DATA }}$ Logic High Logic Low CMOS Operation (Note 1) Logic High Logic Low | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-75 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=400 \mu \mathrm{~A} \\ & \mathrm{IOH}^{2}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 2.4 \\ -0.3 \\ \\ 2.4 \\ -0.3 \\ \mathrm{v}_{\mathrm{CC}}-1 \\ -0.3 \end{gathered}$ | 0.4 <br> 0.4 <br> 0.2 | $\begin{aligned} & V \\ & V \end{aligned}$ $\begin{aligned} & v \\ & v \end{aligned}$ $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Current Levels <br> LED Direct Drive (COP402) Logic High | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | 2.5 | 14 | mA |
| TRI-STATE® (COP402M) Leakage Current | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ | -50 | +50 | $\mu \mathrm{A}$ |
| Allowable Sink Current <br> Per Pin (L, D, G) <br> Per Pin (All Others) <br> Per Port (L) <br> Per Port (D, G) |  |  | $\begin{gathered} 10 \\ 2 \\ 16 \\ 10 \\ \hline \end{gathered}$ | mA <br> mA <br> mA <br> mA |
| Allowable Source Current Per Pin (L) Per Pin (All Others) |  |  | $\begin{array}{r} -15 \\ -1.5 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |

Note 1: TRI-STATE and LED configurations are excluded.

## COP402/COP402M

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3^{\mathrm{V}}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time |  | 4 | 10 | $\mu \mathrm{s}$ |
| Operating CKI Frequency | $\div 16$ Mode | 1.6 | 4.0 | MHz |
| CKI Duty Cycle (Note 1) Rise Time Fall Time | Frequency $=4 \mathrm{MHz}$ <br> Frequency $=4 \mathrm{MHz}$ | 40 | $\begin{aligned} & 60 \\ & 60 \\ & 40 \\ & \hline \end{aligned}$ |  |
| $\qquad$ |  | $\begin{gathered} 0.3 \\ 250 \\ \\ 1.7 \\ 300 \end{gathered}$ |  | $\mu \mathrm{s}$ ns <br> $\mu \mathrm{s}$ ns |
| Output Propagation Delay <br> SO and SK $t_{p d 1}$ $t_{\text {pdo }}$ CKO $t_{\text {pd1 }}$ $t_{\text {pdo }}$ AD/DATA, SKIP $t_{\text {pd1 }}$ $t_{\text {pdo }}$ All Other Outputs $t_{\text {pd1 }}$ $t_{\text {pdo }}$ | Test Conditions: $R_{L}=5 k, C_{L}=50 \mathrm{pF}, V_{\text {OUT }}=1.5 \mathrm{~V}$ |  | $\begin{aligned} & 1.0 \\ & 1.0 \\ & \\ & 0.25 \\ & 0.25 \\ & \\ & 0.6 \\ & 0.6 \\ & \\ & \\ & 1.4 \\ & 1.4 \\ & \hline \end{aligned}$ | $\mu \mathrm{s}$ $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ $\mu \mathrm{s}$ |
| MICROBUS Timing <br> Read Operation (Figure 4) <br> Chip Select Stable before $\overline{\mathrm{RD}}$ - $\mathrm{t}_{\mathrm{CSR}}$ <br> Chip Select Hold Time for $\overline{R D}-t_{R C S}$ <br> $\overline{R D}$ Pulse Width- $t_{\text {RR }}$ <br> Data Delay from RD- $t_{R D}$ <br> $\overline{R D}$ to Data Floating- $t_{D F}$ | $C_{L}=100 \mathrm{pF}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ | $\begin{gathered} 65 \\ 20 \\ 400 \end{gathered}$ | $\begin{aligned} & 375 \\ & 250 \end{aligned}$ |  |
| Write Operation (Figure 5) <br> Chip Select Stable before $\overline{W R}$ - ${ }^{t}$ CSW <br> Chip Select Hold Time for WR-twCS <br> $\overline{\text { WR }}$ Pulse Width-tww <br> Data Set-Up Time for $\overline{W R}-t_{D W}$ <br> Data Hold Time for WR-twD <br> INTR Transition Time from WR-twI |  | $\begin{gathered} 65 \\ 20 \\ 400 \\ 320 \\ 100 \end{gathered}$ | 700 |  |

Note 1: Duty Cycle $=\mathrm{t}_{\mathrm{w}} /\left(\mathrm{t}_{W_{1}}+\mathrm{t}_{\mathrm{w}}\right)$.
Note 2: See Figure 9 for additional I/O characteristics.
Note 3: Voltage change must be less than 0.5 V in a 1 ms period.
Note 4: Exercise great care not to exceed maximum device power dissipation limits when direct driving LEDs (or sourcing similar loads) at high temperature.

## Connection Diagram



Top Vlew
Order Number COP402N or COP402MN
See NS Package Number N40A
FIGURE 2.

## Pin Descriptions

| Pin | $\quad$Description <br> $L_{7}-L_{0}$ |
| :--- | :--- |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | $\mathbf{8}$ bidirectional I/O ports with TRI-STATE |
| $\mathrm{D}_{3}-\mathrm{D}_{0}$ | 4 general purpose outputs |
| $\mathrm{IN}_{3}-\mathrm{IN}_{0}$ | 4 general purpose inputs |
| SI | Serial input (or counter input) |
| SO | Serial output (or general purpose output) |
| SK | Logic-controlled clock (or general purpose |
|  | put) |
| AD/DATA | Address out/data in flag |
| SKIP | Instruction skip output |
| CKI | System oscillator input |
| CKO | System oscillator output |
| $\overline{\text { RESET }}$ | System reset input |
| VCC | Power supply |
| GND | Ground |
| IP7-IPO | 8 bidirectional ROM address and data ports |
| P8, P9 | 2 most significant ROM address outputs |

## Timing Diagrams



FIGURE 3a. Input/Output TIming Dlagrams (Crystal $\div 16$ Mode)


FIGURE 3b. CKO Output Timing
TL/DD/6915-4

## Timing Diagrams (Continued)



TL/DD/6915-5
FIGURE 4. MICROBUS Read Operation Timing


TL/DD/6915-6
FIGURE 5. MICROBUS Write Operation Timing

## Functional Description

A block diagram of the COP402 is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 " (greater than 2V). When a bit is reset, it is a logic " 0 " (less than 0.8 V ).

## PROGRAM MEMORY

Program Memory consists of a 1,024-byte external memory (typically PROM). Words of this memory may be program instructions, program data or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID and LQID instructions, ROM must often be thought of as being organized into 16 pages of 64 words each.
ROM addressing is accomplished by a 10 -bit PC register. Its binay value selects one of the 1,0248 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 10-blt binary count value. Three levels of subroutine nesting are implemented by the 10 -bit subroutine save registers, SA, SB and SC, providing a last-in, first-out (LIFO) hardware subroutine stack.
ROM instruction words are fetched, decoded and executed by the Instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of a 256 -bit RAM, organized as 4 data registers of 164 -bit digits. RAM addressing is implemented by a 6 -bit $B$ register whose upper 2 bits $(\mathrm{Br})$ select 1 of 4 data registers and lower 4 bits (Bd) select 1 of 164 -bit digits in the selected data register. While the 4 -bit contents of the selected RAM digit ( $M$ ) is usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into or from the $Q$ latches or loaded from the $L$ ports. RAM addressing may also be performed directly by the LDD and XAD instruction based upon the 6 -bit
contents of the operand field of these instructions. The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Br and Bd portions of the B register, to load and input 4 bits of the 8 -bit Q latch data, to input 4 bits of the 8 -bit L I/O port data and to perform data exchanges with the SIO register.
A 4-blt adder performs the arithmetic and logic functions of the COP402/402M, storing its results in A. It also outputs a carry bit to the 1 -bit $\mathbf{C}$ register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below.)
Four general-purpose inputs, $\mathbb{I N}_{\mathbf{3}}-\mathbb{I N}_{\mathbf{0}}$, are provided; $\mathrm{IN}_{1}$, $\mathrm{IN}_{2}$, and $\mathrm{IN}_{3}$ may be selected, by a mask-programmable option, as Read Strobe, Chip Select and Write Strobe inputs, respectively, for use in MICROBUS applications.
The $\mathbf{D}$ register provides 4 general-purpose outputs and is used as the destination register for the 4-bit contents of Bd.
The $\mathbf{G}$ register contents are outputs to 4 general-purpose bidirectional I/O ports. $G_{0}$ may be mask-programmed as a "ready" output for MICROBUS applications.
The $\mathbf{Q}$ register is an internal, latched, 8 -bit register, used to hold data loaded to or from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are output to the LI/O ports when the $L$ drivers are enabled under program control. (See LEI instruction.) With the MICROBUS option selected, Q can also be loaded with the 8 -bit contents of the L I/O ports upon the occurrence of a write strobe from the host CPU.

## Functional Description (Continued)

The 8 L drivers, when enabled, output the contents of latched $Q$ data to the LI/O ports. Also, the contents of $L$ may be read directly into $A$ and $M$. As explained above, the MICROBUS option allows L I/O port data to be latched into the Q register. L I/O ports can be directly connected to the segments of a multiplexed LED display (using the LED Direct Drive output configuration option) with $Q$ data being outputted to the $\mathrm{Sa}-\mathrm{Sg}$ and decimal point segments of the display.
The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter depending on the contents of the EN register. (See EN register description below.) Its contents can be exchanged with A , allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift registers.
The XAS Instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL. In the shift register mode, SK outputs SKL ANDed with internal instruction cycle clock.
The EN register is an internal 4-bit register loaded under program control by the LEl instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register ( $\mathrm{EN}_{3}-E N_{0}$ ).

1. The least significant bit of the enable register, $E N_{0}$, selects the SIO register as either a 4-bit shift register or a 4-bit binary counter. With $\mathrm{EN}_{0}$ set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of $\mathrm{EN}_{3}$. With $\mathrm{EN}_{0}$ reset, SIO is a serial shift register shifting left each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock.
2. With $E N_{1}$ set the $I N_{1}$ input is enabled as an interrupt input. Immediately following an interrupt, $\mathrm{EN}_{1}$ is reset to disable further interrupts.
3. With $\mathrm{EN}_{2}$ set, the L drivers are enabled to output the data in $Q$ to the $L$ I/O ports. Resetting $E N_{2}$ disables the $L$ drivers, placing the LI/O ports in a high-impedance input state. If the MICROBUS option is being used, $\mathrm{EN}_{2}$ does not affect the $L$ drivers.
4. $E N_{3}$, in conjunction with $E N_{0}$, affects the $S O$ output. With $E N_{0}$ set (binary counter option selected) SO will output the value loaded into $\mathrm{EN}_{3}$. With $\mathrm{EN}_{0}$ reset (serial shift register option selected), setting $\mathrm{EN}_{3}$ enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting $\mathrm{EN}_{3}$ with the serial
shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ." The table below provides a summary of the modes associated with $E N_{3}$ and $E N_{0}$.

## INTERRUPT

The following features are associated with the $\mathbb{N}_{1}$ interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once acknowledged as explained below, pushes the next sequential program counter address (PC +1 ) onto the stack, pushing in turn the contents of the other subroutine-save registers to the next lower level $(\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC})$. Any previous contents of SC are lost. The program counter is set to hex address OFF (the last word of page 3) and $\mathrm{EN}_{1}$ is reset.
b. An interrupt will be acknowledged only after the following conditions are met:

1. $E N_{1}$ has been set.
2. A low-going pulse (" 1 " to " 0 ") at least two instruction cycles wide occurs on the $\mathrm{IN}_{1}$ input.
3. A currently executing instruction has been completed.
4. All successive transfer of control instructions and successive LBls have been completed (e.g., if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed.
c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon the popping of the stack. For example, if an interrupt occurs during the execution of ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address OFF. At the end of the interrupt routine, a RET instruction is executed to "pop" the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines and the LQID instruction should not be nested within the interrupt servicing routine since their popping of the stack enables any previously saved main program skips, interfering with the orderly execution of the interrupt routine.
d. The first instruction of the interrupt routine at hex address OFF must be a NOP.
$e$. An LEl instruction can be put immediately before the RET to re-enable interrupts.

Functional Description (Continued)

## MICROBUS INTERFACE

The COP402M can be used as a peripheral microprocessor device, inputting and outputting data from and to a host microprocessor ( $\mu \mathrm{P}$ ). $\mathrm{IN}_{1}, \mathrm{IN}_{2}$, and $\mathrm{IN}_{3}$ general purpose inputs become MICROBUS compatible read-strobe, chip-select, and write-strobe lines, respectively. $\mathrm{IN}_{1}$ becomes $\overline{\mathrm{RD}}$-a logic " 0 " on this input will cause $Q$ latch data to be enabled to the $L$ ports for input to the $\mu \mathrm{P}$. $\mathrm{IN}_{2}$ becomes $\overline{\mathrm{CS}}-\mathrm{a}$ logic " 0 " on this line selects the COP402M as the $\mu \mathrm{P}$ peripheral device by enabling the operation of the $\overline{R D}$ and $\overline{W R}$ lines and allows for the selection of one of several peripheral components. $\mathbb{N}_{3}$ becomes $\overline{W R}-a ~ l o g i c ~ " ~ 0 " ~ o n ~ t h i s ~ l i n e ~ w i l l ~$ write bus data from the $L$ ports to the $Q$ latches for input to the COP402M. $\mathrm{G}_{0}$ becomes INTR, a "ready" output reset by a write pulse from the $\mu \mathrm{P}$ on the $\overline{\mathrm{WR}}$ line, providing the "handshaking" capability necessary for asynchronous data transfer between the host CPU and the COP402M.
This option has been designed for compatibility with National's MICROBUS-a standard interconnect system for 8 -bit parallel data transfer between MOS/LSI CPUs and interfacing devices. (See MICROBUS, National Publication.) The functioning and timing relationships between the COP402M signal lines affected by this option are as specified for the MICROBUS interface, and are given in the AC electrical characteristics and shown in the timing diagrams (Figures 4 and 5). Connection to the MICROBUS is shown in Figure 6.


TL/DD/6915-7
FIGURE 6. MICROBUS Option Interconnect

## INITIALIZATION

The Reset Logic will initialize (clear) the device upon powerup if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. If the power supply rise time is greater than 1 ms , the user must provide an external RC network and diode to the RESET pin as shown below. The RESET pin is configured as a Schmitt trigger input. If not used it should be connected to $\mathrm{V}_{\mathrm{CC}}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least two instruction cycle times.

Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, G, and SO are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA.


FIGURE 7. Power-Up Clear Circult

## OSCILLATOR

There are two basic clock oscillator configurations available as shown by Figure 8.
a. Crystal Controlled Oscillator. CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 16.
b. External Oscillator. CKI is driven by an external clock signal. The instruction cycle time is the clock frequency divided by 16.

TL/DD/6915-9

| Crystal <br> Value | Component Values |  |  |
| :---: | :---: | :---: | :---: |
|  | R1 | R2 | C |
| 4 MHz | 1 k | 1 M | 27 pF |
| 3.58 MHz | 1 k | 1 M | 27 pF |
| 2.09 MHz | 1 k | 1 M | 56 pF |

## FIGURE 8. COP402/402M Oscillator

## EXTERNAL MEMORY INTERFACE

The COP402 and COP402M are designed for use with an external Program Memory. This memory may be implemented using any devices having the following characteristics:

1. random addressing
2. TTL-compatible TRI-STATE outputs
3. $\mathrm{TTL}=$ compatible inputs
4. access time $=1.0 \mu \mathrm{~s}$, max.

Typically these requirements are met using bipolar or MOS PROMs.

## Functional Description (Continued)

During operation, the address of the next instruction is sent out on P9, P8, and IP7 through IP0 during the time that AD/DATA is high (logic " 1 " = address mode). Address data on the IP lines is stored into an external latch on the high-to-low transition of the AD/DATA line; P9 and P8 are dedicated address outputs, and do not need to be latched. When AD/DATA is low (logic " 0 " = data mode), the output of the memory is gated onto IP7 through IPO, forming the input bus. Note that the AD/ $\overline{\text { DATA }}$ output has a period of one instruction time, a duty cycle of approximately $50 \%$, and specifies whether the IP lines are used for address output or instruction input. A simplified block diagram of the external memory interface is shown in Figure 9.


TL/DD/6915-10
FIGURE 9. External Memory Interface to COP402

## INPUT/OUTPUT

COP402 outputs have the following configurations, illustrated in Figure 10.
a. Standard-an enhancement-mode device to ground in conjunction with a depletion-mode device to $\mathrm{V}_{\mathrm{CC}}$, compatible with TTL and CMOS input requirements.
b. High Drive-same as a. except greater current sourcing capability.
c. Push-Pull-an enhancement-mode device to ground in conjunction with a depletion-mode device paralleled by an enhancement-mode device to $\mathrm{V}_{\mathrm{CC}}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads.
d. LED Direct Drive-an enhancement-mode device to ground and to $V_{\mathrm{CC}}$, meeting the typical current sourcing requirements of the segments of an LED display. The sourcing device is clamped to limit current flow. These devices may be turned off under program control (see Functional Description, EN Register), placing the outputs in a high-impedance state to provide required LED segment blanking for a multiplexed display.
e. TRI-STATE Push-Pull-an enhancement-mode device to ground and $V_{C C}$ intended to meet the requirements associated with the MICROBUS option. These outputs are TRI-STATE outputs, allowing for connection of these outputs to a data bus shared by other bus drivers.
$f$. Inputs have an on-chip depletion load device to $V_{C C}$, as shown in Figure $10 f$.
The above input and output configurations share common enhancement-mode and depletion-mode devices. Specifically, all configurations use one or more of six devices (numbered 1-6, respectively). Minimum and maximum current (lout and $V_{\text {OUT }}$ ) curves are given in Figure 10 for each of these devices.
The SO, SK outputs are configured as shown in Figure 10c. The D and G outputs are configured as shown in Figure 10a.

## Functional Description (Continued)

Note that when inputting data to the G ports, the G outputs should be set to " 1 ". The L outputs are configured as in Figure 10d on the COP402. On the COP402M the L outputs are as in Figure $10 e$.
An important point to remember if using configuration $d$ with the L drivers is that even when the L drivers are disabled,


TL/DD/6915-11
a. Standard

( $\Delta$ is Depletion Device)


TL/DD/6915-12
b. High Drlve

e. TRI-STATE Push-Puil

FIGURE 10. Input/Output Configurations

## Typical Performance Characteristics








TRI-STATE
Output Source Current



TL/DD/6915-17

Typical Performance Characteristics (Continued)


TRI-STATE Output Source Current


L Output Depletion Load Off Source Current



LED Output Device LED Drive



FIGURE 11a. COP302/COP302M Input/Output Characteristics

## Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table III provides the mnemonic, operand, machine code, data flow, skip conditions and description associated with each instruction in the COP402/402M instruction set.

TABLE II. COP402/COP402M Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 6-bit RAM Address Register |
| Br | Upper 2 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| IL | Two 1-bit Latches Associated with the IN ${ }_{3}$ or |
|  | INo inputs |
| IN | 4-bit Input port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B |
|  | Register |
| P | 2-bit ROM Address Port |
| PC | 10-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 10-bit Subroutine Save Register A |
| SB | 10-bit Subroutine Save Register B |
| SC | 10-bit Subroutine Save Register C |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |

Symbol Definition
INSTRUCTION OPERAND SYMBOLS
d 4-bit Operand Field, 0-15 binary (RAM Digit Select)
r 2-bit Operand Field, 0-3 binary (RAM Register
Select)
a 9-bit Operand Field, 0-511 binary (ROM Address)
y 4-bit Operand Field, 0-15 binary (Immediate Data)
RAM(s) Contents of RAM location addressed by s
ROM(t) Contents of ROM location addressed by t
OPERATIONAL SYMBOLS
$+\quad$ Plus

- Minus
$\rightarrow \quad$ Replaces
$\longleftrightarrow \quad$ Is exchanged with
$=$ Is equal to
$\bar{A} \quad$ The one's complement of $A$
$\oplus \quad$ Exclusive-OR
: Range of values

TABLE III. COP402/COP402M Instruction Set

| Mnemonic | Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 0011 0000 | $\begin{aligned} & A+C+\text { RAM }(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 0011 [0001 | $A+R A M(B) \rightarrow A$ | None | Add RAM to A |
| ADT |  | 4 A | 10100\|1010 | $A+10_{10} \rightarrow A$ | None | Add Ten to A |
| AISC | $y$ | 5- | 0101 ${ }^{\text {y }}$ | $A+y \rightarrow A$ | Carry | Add Immediate, Skip on Carry ( $y \neq 0$ ) |
| CASC |  | 10 | 0001\|0000 | $\begin{aligned} & \bar{A}+R A M(B)+C \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Complement and Add with Carry, Skip on Carry |
| CLRA |  | 00 | 10000,0000 | $0 \rightarrow \mathrm{~A}$ | None | Clear A |
| COMP |  | 40 | 0100,0000 | $\bar{A} \rightarrow A$ | None | One's complement of A to A |
| NOP |  | 44 | [010010100] | None | None | No Operation |
| RC |  | 32 | 0011 ${ }^{\text {10010 }}$ | $" 0$ " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | 001010010] | "1" $\rightarrow$ C | None | Set C |
| XOR |  | 02 | 000010010 | $A \oplus \operatorname{RAM}(\mathrm{~B}) \rightarrow \mathrm{A}$ | None | Exclusive-OR RAM with A |


| TABLE III. COP402/COP402M Instruction Set (Continued) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Mnemonic Operand | Hex Code | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |
| JID | FF | [1111\|1111 | $\begin{aligned} & \mathrm{ROM}_{\left(\mathrm{PC}_{9: 8}, \mathrm{~A}, \mathrm{M}\right)} \rightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 3) |
| JMP <br> a | 6- <br> -- | $\frac{0110\|00\| a g: 81}{\text { a }}$ | $a \rightarrow P C$ | None | Jump |
| $\begin{array}{ll} J P & a \end{array}$ |  | $\|1\|$ <br> (pages 2,3 only) <br> or <br> or <br> $\|11\|$ <br> $a_{5: 0}$ <br> (all other pages) | $\begin{aligned} & a \rightarrow P C_{6: 0} \\ & a \rightarrow P C_{5: 0} \end{aligned}$ | None | Jump within Page (Note 4) |
| JSRP a | -- | 10\| a5:0 | $\begin{aligned} & P C+1 \rightarrow S A \rightarrow \\ & S B \rightarrow \text { SC } \\ & 0010 \rightarrow \text { PC }_{9: 6} \\ & a \rightarrow \text { PC }_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 5) |
| JSR a | $6-$ | $\frac{\|0110\| 10\left\|a_{9 ; 8}\right\|}{a_{7: 0}}$ | $\underset{\mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC}}{\mathrm{a} \rightarrow \mathrm{PC}}$ | None | Jump to Subroutine |
| RET | 48 | 10100\|1000 | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | None | Return from Subroutine |
| RETSK | 49 | 10100\|1001 | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |
| CAMQ | 33 3 C | 0011 0011 <br> 0011 1100 | $\begin{aligned} & A \rightarrow Q_{7: 4} \\ & R A M(B) \end{aligned}$ | None | Copy A, RAM to Q |
| CQMA | 33 20 | 0011 0011 <br> 0010 1100 | $\begin{aligned} & Q_{7: 4} \rightarrow \text { RAM(B) } \\ & Q_{3: 0} \rightarrow A \end{aligned}$ | None | Copy Q to RAM, A |
| LD r | -5 | 100\|r10101 | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A, Exclusive-OR Br with r |
| LDD r,d | 23 | $0010\|c\| c \mid$ <br> 0010 <br> $00 \mid$ | $R A M(r, d) \rightarrow A$ | None | Load A with RAM pointed to directly by r,d |
| LQID | BF | \|1011|1111 | $\begin{aligned} & \text { ROM }\left(\mathrm{PC}_{9: 8}, \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{Q} \\ & \mathrm{SB} \rightarrow \mathrm{SC} \end{aligned}$ | None | Load Q Indirect (Note 3) |
| RMB $\begin{array}{ll}0 \\ & 1 \\ & 2 \\ & 3\end{array}$ | $4 C$ 45 42 43 | 0100 1100 <br> 0100 0101 <br> 0100 0010 <br> 0100 0011 | $\begin{array}{lll} 0 & \rightarrow & \operatorname{RAM}(B)_{0} \\ 0 & \rightarrow & \operatorname{RAM}(B)_{1} \\ 0 & \rightarrow & \operatorname{RAM}(B)_{2} \\ 0 & \rightarrow & \operatorname{RAM}(B)_{3} \end{array}$ | None | Reset RAM Bit |
| SMB 0 <br>  1 <br>  2 <br>  3 | $\begin{aligned} & 4 D \\ & 47 \\ & 46 \\ & 4 B \end{aligned}$ | 0100 1101 <br> 0100 0111 <br> 0100 0110 <br> 0100 1011 | $\begin{aligned} 1 & \rightarrow \text { RAM }(B)_{0} \\ 1 & \rightarrow \text { RAM }(B)_{1} \\ 1 & \rightarrow \text { RAM }(B)_{2} \\ 1 & \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Set RAM Bit |
| STII y | 7- | 10111 y | $\begin{aligned} & y \rightarrow \operatorname{RAM}(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| X r | -6 | 100\|r|0110 | $\underset{\mathrm{RAM}(\mathrm{~B})}{\mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br}} \mathrm{~A}$ | None | Exchange RAM with A, Exclusive-OR Br with r |
| XAD r,d | 23 | 0010 0011 <br> 10 $r\|l\|$ | RAM(r,d) $\longleftrightarrow \mathrm{A}$ | None | Exchange A with RAM pointed to directly by r,d |



Instruction Set (Continued)
TABLE III. COP402/COP402M Instruction Set (Continued)


Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4-bit register.
Note 2: The ININ instruction is not available on the 24 -pin COP421 since this device does not contain the $\mathbb{I N}$ inputs.
Note 3: For additional information on the operation of the XAS, JID, LQID, INIL, and SKT instructions, see below.
Note 4: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 5: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.
Note 6: LBI is a single-byte instruction if $d=0,9,10,11,12,13,14$, or 15 . The machine code for the lower 4 bits equals the binary value of the " $d$ " data minus 1 , e.g., to load the lower four bits of $\mathrm{B}(\mathrm{Bd})$ with the value $9\left(1001_{2}\right)$, the lower 4 bits of the LBI instruction equal $8\left(1000_{2}\right)$. To load 0 , the lower 4 bits of the LB instruction should equal $15\left(1111_{2}\right)$.
Note 7: Machine code for operand field y for LEI instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)
Note 8: The COP402M will always read a " 1 " into A1 with the ININ instruction.

## Description of Selected Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing programs.

## XAS INSTRUCTION

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register, above.) If SIO is selected as a shift register, an XAS instruction must be performed once evey 4 instruction cycles to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by A and M . It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 10 -bit word, $\mathrm{PC}_{9: 8}, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ are not affected by this instruction.
Note that JID requires 2 instruction cycles.

## INIL INSTRUCTION

INIL (Input IL Latches to A) inputs 2 latches, $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ (see Figure 12) and CKO into A . The $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ latches are set if a low-going pulse (" 1 " to " 0 ") has occurred on the $\mathrm{IN}_{3}$ and $\mathrm{IN}_{0}$ inputs since the last $\operatorname{INIL}$ instruction, provided the input pulse stays low for at least two instruction times. Execution of an INIL inputs $\mathrm{IL}_{3}$ and $\mathrm{IN}_{0}$ into A3 and AO respectively, and resets these latches to allow them to respond to subsequent low-going pulses on the $\mathbb{N}_{3}$ and $\mathbb{I} N_{0}$ lines. If CKO is mask programmed as a general purpose input, an INIL will input the state of CKO into A2. If CKO has not been so programmed, a " 1 " will be placed in A2. A " 0 " is always placed in A1 upon the execution of an INIL. The general purpose inputs $\mathrm{IN}_{3}-\mathbb{N}_{0}$ are input to $A$ upon the execution of an ININ instruction. (See Table III, ININ instruction.) INIL is useful in recognizing pulses of short duration or pulses which occur too often to be read conveniently by an ININ instruction.


FIGURE 12. $\mathbb{N}_{0} / \mathbb{N}_{3}$ Latches

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 10 -bit word $\mathrm{PC}_{9}, \mathrm{PC}_{8}, \mathrm{~A}$, M. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack (PC + $1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC}$ ) and replaces the least significant 8 bits of PC as follows: $\mathrm{A} \rightarrow$ $\mathrm{PC}_{7: 4}, \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the $Q$ latches. Next, the stack is "popped" (SC $\rightarrow$ SB $\rightarrow$ SA $\rightarrow$ PC), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SB $\rightarrow$ SC, the previous contents of SC are lost. Also, when LQID pops the stack, the previously pushed contents of SB are left in SC. The net result is that the contents of SB are placed in SC (SB $\rightarrow$ SC). Note that LQID takes two instruction cycle times to execute.

## SKT INSTRUCTION

The SKT (Skip on Timer) instruction tests the state of an internal 10 -bit time-base counter. This counter divides the instruction cycle clock frequency by 1024 and provides a latched indication of counter overflow. The SKT instruction tests this latch, executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction, therefore, allow the controller to generate its own time-base for real-time processing rather than relying on an external input signal.
For example, using a 2.097 MHz crystal as the time-base to the clock generator, the instruction cycle clock frequency will be 131 kHz (crystal frequency $\div 16$ ) and the binary counter output pulse frequency will be 128 Hz . For time-ofday or similar real-time processing, the SKT instruction can call a routine which increments a "seconds" counter every 128 ticks.

## INSTRUCTION SET NOTES

a. The first word of a program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths take the same number of cycle times whether instructions are skipped or executed, except JID and LQID. LQID and JID take two cycle times if executed and one if skipped.
c. The ROM is organized into 16 pages of 64 words each. The Program Counter is a 10-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page 3, 7, 11, or 15 will access data in the next group of 4 pages.

## Typical Application: PROM-Based System

The COP402 may be used to exactly emulate the COP420, Figure 13 shows the interconnect to implement a COP420 hardware emulation. This connection uses two MM5204 EPROMs as external memory. Other memory can be used such as bipolar PROM or RAM.

Pins IP7-IP0 are bidirectional inputs and outputs. When the AD/ $\overline{\text { DATA }}$ clocking output turns on, the EPROM drivers are disabled and IP7-IPO output addresses. The 8-bit latch (MM74C373) latches the addresses to drive the memory.

When AD/ $\overline{D A T A}$ turns off, the EPROMs are enabled and the IP7-IP0 pins will input the memory data. P8 and P9 output the most significant address bits to the memory. (SKIP output may be used for program debug if needed.)
The other 28 pins of the COP402 may be configured exactly the same as a COP420. The COP402M chip can be used if the MICROBUS feature of the COP420 is needed.


FIGURE 13. COP402 Used to Emulate a COP420

## Option List

## COP402 MASK OPTIONS

The following COP420 options have been implemented in this basic version of the COP402. Subsequent versions of the COP402 will implement different combinations of available options; such versions will be identified as COP402-A, COP402-B, etc.

Option Value

## Comment

Option $1=0$
Option $2=0 \quad$ CKO is clock generator output to crystal
Option $3=0 \quad$ CKI is crystal input $\div 16$ (may be overridden externally)
Option $4=0 \quad$ RESET pin has load device to $V_{C C}$
Option $5=2(402) \quad$ L7 has LED direct-drive output $=3(402 \mathrm{M}) \mathrm{L} 7$ has TRI-STATE push-pull output
Option $6=2,3 \quad$ L6 same as L7
Option $7=2,3 \quad$ L5 same as L7
Option $8=2,3 \quad$ L4 same as L7
Option $9=0(402) \quad$ IN1 has load device to $V_{C C}$ $=1$ (402M) Hi Z
Option $10=0(402) \quad$ IN2 has load device to $V_{C C}$ $=1$ (402M) Hi Z
Option $11=0 \quad V_{\text {CC }}$ pin-no option available
Option $12=2,3 \quad$ L3 same as L7
Option $13=2,3 \quad$ L2 same as L7
Option $14=2,3 \quad$ L1 same as L7

## Option Value

## Comment

Option $15=2,3$
Option $16=0 \quad$ SI has load device to $V_{C C}$
Option $17=2 \quad$ SO has push-pull output
Option $18=2 \quad$ SK has push-pull output
Option $19=0 \quad$ INO has load device to $V_{C C}$
Option $20=0(402) \quad$ IN3 has load device to $V_{C C}$ $=1$ (402M) Hi Z
Option $21=0 \quad$ G0 has standard output
Option $22=0 \quad$ G1 same as G0
Option $23=0 \quad$ G2 same as G0
Option $24=0 \quad$ G3 same as G0
Option $25=0 \quad$ D3 has standard output
Option $26=0 \quad$ D2 same as D3
Option $27=0 \quad$ D1 same as D3
Option $28=0 \quad$ D0 same as D3
Option $29=0(402) \quad$ normal operation
$=1$ (402M) MICROBUS operation
Option $30=$ N/A 40 -pin package

## COP404 ROMless N -Channel Microcontroller

## General Description

The COP404 ROMless N-Channel Microcontrollers are members of the COPSTM family, fabricated using N -channel, silicon gate MOS technology. Each microcontroller contains all system timing, internal logic, RAM and I/O necessary to implement dedicated control functions in a variety of applications, and is identical to the COP440/COP340 devices, except that the ROM has been removed; pins have been added to output the ROM address and to input ROM data. In a system, the COP404 will perform exactly as the COP440; this important benefit facilitates development and debug of a COP440 program prior to masking the final part Features include single supply operation, various output configurations, and an instruction set, internal architecture, and I/O scheme designed to facilitate keyboard input, display output and data manipulation. Standard test procedures and reliable high-density fabrication techniques provide the medium to large volume customers with a control-ler-oriented processor at a low end-product cost.
For extended temperature range $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$ COP304 available on special order.

## Features

- Exact circuit equivalent of COP440
- Standard 48 -pin dual-in-line package
- Interfaces with standard PROM or ROM
- Enhanced, more powerful instruction set

■ $160 \times 4$ RAM, addresses up to $2 \mathrm{k} \times 8$ ROM

- MICROBUSTM compatible
- Zero-crossing detect circuitry with hysteresis
- True multi-vectored interrupt from four selectable sources (plus restart)
- Four-level subroutine stack (in RAM)
- $4 \mu$ s cycle time
- Single supply operation (4.5V-6.3V)
- Programmable time-base counter for real-time processing
- Internal binary counter/register with MICROWIRETM compatible serial I/O
- General purpose and TRI-STATE ${ }^{\circledR}$ outputs
- TTL/CMOS compatible in and out

■ Software/hardware compatible with other members of COP400 family

- Compatible dual CPU device available


## Block Diagram



TL/DD/6916-1
FIGURE 1

## Absolute Maximum Ratings

If Military/Aerospace specifled devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specificatlons.
Voltage at Zero-Crossing Detect Pin
Relative to GND

$$
-1.2 \mathrm{~V} \text { to }+15 \mathrm{~V}
$$

Voltage at Any Other Pin Relative to GND
-0.5 V to +7 V
Ambient Operating Temperature
Ambient Storage Temperature
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

Lead Temperature (Soldering, 10 sec .) $300^{\circ} \mathrm{C}$

Power Dissipation
0.75 W at $25^{\circ} \mathrm{C}$ 0.4 W at $70^{\circ} \mathrm{C}$ Total Source Current 150 mA Total Sink Current 90 mA
Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | (Note 4) | 4.5 | 6.3 | V |
| Power Supply Ripple | (Peak to Peak) |  | 0.4 | V |
| Operating Supply Current | (All Inputs and Outputs Open) $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=70^{\circ} \mathrm{C} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 44 \\ & 37 \\ & 30 \\ & \hline \end{aligned}$ | mA <br> mA <br> mA |
| $V_{\text {R }}$ RAM Power Supply Current | $\mathrm{V}_{\mathrm{R}}=3.3 \mathrm{~V}$ |  | 3 | mA |
| ```Input Voltage Levels CKI Input Levels ( \(\div 16\) ) Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic High ( \(\mathrm{V}_{1 \mathrm{H}}\) ) Logic Low ( \(V_{1 L}\) ) RESET Input Levels Logic High Logic Low Zero-Crossing Detect Input ( \(\mathrm{IN}_{1}\) ) Trip Point Logic High \(\left(\mathrm{V}_{\mathrm{IH}}\right)\) Limit Logic Low (VIL) Limit \(\mathrm{IN}_{1}\) Logic High Logic Low All Other Inputs Logic High Logic High Logic Low``` | $\begin{aligned} & V_{C C}=\text { Max., } \\ & V_{C C}=5 \mathrm{~V} \pm 5 \% \end{aligned}$ <br> (Schmitt Trigger Input) <br> Zero-Crossing Interrupt Input; INIL Instruction <br> Interrupt Input; ININ Instruction; MICROBUS Input $\begin{aligned} & V_{C C}=M a x . \\ & V_{C C}=5 \mathrm{~V} \pm 5 \% \end{aligned}$ | 2.5 2.0 -0.3 $0.7 V_{C C}$ -0.3 -0.15 -0.8 3.0 -0.3 2.5 2.0 -0.3 | $\begin{gathered} 0.4 \\ 0.6 \\ 0.15 \\ 12 \\ \\ 0.8 \\ 0.8 \end{gathered}$ |  |
| $\mathrm{IN}_{1}$ Input Resistance to Ground | $\mathrm{V}_{\mathrm{IH}}=1.0 \mathrm{~V}$ | 1.5 | 4.6 | k $\Omega$ |
| Input Load Source Current | $\mathrm{V}_{I H}=2.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 14 | 230 | $\mu \mathrm{A}$ |
| Input Capacitance |  |  | 7.0 | pF |
| Hi-Z Input Leakage |  | -1.0 | +1.0 | $\mu \mathrm{A}$ |
| Output Voltage Levels Standard Output <br> TTL Operation Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) Logic Low (VOL) CMOS Operation (Note 1) Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) Logic Low (VOL) <br> TRI-STATE Output <br> TTL Operation Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) Logic Low (VOL) <br> CMOS Operation (Note 1) Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) Logic Low (VOL) | $\begin{aligned} & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA} \\ & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \\ & \\ & \mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA} \\ & 33 \mathrm{k} \Omega \geq \mathrm{RL}_{\mathrm{L}} \geq 4.7 \mathrm{k} \Omega \\ & \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA} \\ & \hline \end{aligned}$ | $V_{C C}-0.4$ $2.4$ $V_{C C}-0.5$ | 0.4 0.2 0.4 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Current Levels Standard Output Source Current TRI-STATE Output Leakage Current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.4 \mathrm{~V}$ | $\begin{array}{r} -100 \\ -2.5 \\ \hline \end{array}$ | $\begin{aligned} & -650 \\ & +2.5 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |


| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Total Sink Current Allowed All I/O Combined Each L, R Port Each D, G, H Port SO, SK IP |  |  | $\begin{aligned} & 90 \\ & 20 \\ & 10 \\ & 2.5 \\ & 1.8 \\ & \hline \end{aligned}$ | mA <br> mA <br> mA <br> mA <br> mA |
| Total Source Current Allowed All I/O Combined L Port $\mathrm{L}_{7}-\mathrm{L}_{4}$ $\mathrm{L}_{3}-\mathrm{L}_{0}$ Each L Pin All Other Output Pins | (Note 5) |  | $\begin{aligned} & 150 \\ & 120 \\ & 70 \\ & 70 \\ & 23 \\ & 1.6 \end{aligned}$ | mA <br> mA <br> mA <br> mA <br> mA <br> mA |

Note 1: TRI-STATE configuration is excluded.
AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time- $\mathrm{t}_{\mathrm{E}}$ |  | 4.0 | 10 | $\mu \mathrm{s}$ |
| CKI Frequency Duty Cycle (Note 2) Rise Time Fall Time | $\begin{aligned} & \div 16 \mathrm{Mode} \\ & f_{1}=4 \mathrm{MHz} \\ & f_{1}=4 \mathrm{MHz} \\ & f_{1}=4 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 30 \end{aligned}$ | $\begin{aligned} & 4.0 \\ & 60 \\ & 60 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{gathered} \mathrm{MHz} \\ \% \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \hline \end{gathered}$ |
| INPUTS: (Figure 3) SI tsetup $^{t_{\text {HOLD }}}$ IP tsETUP t $_{\text {HOLD }}$ $t_{\text {HOLD }}$ All Other Inputs $t_{\text {SETUP }}$ $t_{\text {HOLD }}$ | From AD/DATA Rising Edge | $\begin{gathered} 0.3 \\ 300 \\ \\ 0.25 \\ 250 \\ 0 \\ \\ 1.7 \\ 300 \\ \hline \end{gathered}$ |  | $\mu \mathrm{S}$ <br> ns <br> $\mu \mathrm{s}$ <br> ns ns <br> $\mu \mathrm{S}$ ns |
| OUTPUT PROPAGATION DELAY IP <br> $t_{p d 1 A}, t_{p d 0 A}$ <br> DCK <br> $\mathrm{t}_{\mathrm{pd} 1 \mathrm{~B}}, \mathrm{t}_{\mathrm{pdOB}}$ <br> $\mathrm{t}_{\mathrm{pd} 1}, \mathrm{t}_{\mathrm{pd}}$ <br> AD/DATA <br> $t_{\text {pd1 }}, t_{\text {pdo }}$ <br> SO, SK <br> $t_{\text {pd } 1}, t_{\text {pdo }}$ <br> All Other Outputs | Test Condition: $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V}$ $\begin{aligned} & R_{\mathrm{L}}=2.4 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=5.0 \mathrm{k} \Omega \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 1.94 \\ & 0.94 \\ & \\ & 375 \\ & 300 \\ & \\ & 1.0 \\ & 1.4 \\ & \hline \end{aligned}$ | $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ <br> ns <br> ns <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ |
| MICROBUS TIMING <br> Read Operation <br> Chip Select Stable Before $\overline{\mathrm{RD}}$-tCSR <br> Chip Select Hold Time for $\overline{\mathrm{RD}}$ - $\mathrm{t}_{\mathrm{RCS}}$ <br> RD Pulse Width-t ${ }_{\text {RR }}$ <br> Data Delay from $\overline{R D}-t_{R D}$ <br> $\overline{\mathrm{RD}}$ to Data Floating-tDF <br> Write Operation <br> Chip Select Stable Before $\overline{W R}-$-tCSW <br> Chip Select Hold Time for WR-twCS <br> WR Pulse Width- ${ }^{\prime}$ wW <br> Data Set-Up Time for WR-tow <br> Data Hold Time for WR-twD <br> INTR Transition Time from WR-TwI | $C_{L}=100 \mathrm{pF}, \mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ <br> TRI-STATE outputs | $\begin{gathered} 65 \\ 20 \\ 400 \\ \\ \\ 65 \\ 20 \\ 400 \\ 320 \\ 100 \end{gathered}$ | 375 <br> 250 <br> 700 | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |

Note 2: Duty Cycle $=t_{W_{1}} /\left(t_{W I}+t_{w o}\right)$.
Note 3: See Figure for additional I/O Characteristics.
Note 4: $V_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
Note 5: Exercise great care not to exceed maximum device power dissipation limits when direct-driving LEDs (or sourcing similar loads) at high temperature.

## Connection Diagram



TL/DD/6916-2

## Top View

FIGURE 2
Order Number COP404N See NS Package Number N48A

## Timing Diagram



FIGURE 3. Input/Output Timing Diagrams ( $\div 16$ Mode)

## Functional Description

The COP404 is a ROMless microcontroller for emulating the COP440 or for stand-alone applications. Please refer to the COP440 description for detail functional description. The following describes functions that are unique to the COP404 or are different from those in COP440. Figures 1 and 2 show the COP404 block diagram and pin-out.

## PROGRAM MEMORY

Program memory consists of 2048 bytes of external memory (on-chip in the COP440) that can be accessed through the IP port. See External Memory Interface below.

## D PORT

The D3-D0 outputs are missing from this 48 -pin package, but may be recovered through the IP port (see External Memory Interface below). Note that the recovered signals have the same timing but different output drive capability as those from the COP440 (see D Port Characteristics below).

## MICROBUS AND ZERO-CROSSING DETECT INPUT OPTION

The MICROBUS compatible I/O, selected by a mask option on the COP440, is selected by tying the $\overline{\mathrm{MB}}$ pin directly to ground. When the MICROBUS compatible I/O is not desired, the $\overline{M B}$ pin should be tied to $V_{C C}$. Note that none of the IN inputs are $\mathrm{Hi}-\mathrm{Z}$. Since zero-crossing detect input (used by INIL instruction and zero-crossing interrupt feature) is chosen for IN1, the IN1 input " 1 " level for ININ instruction, IN1 interrupt, and MICROBUS input is 3V. Even though the MICROBUS option and zero-crossing detector option appear on the COP404, they are mutually exclusive on the COP440.

## OSCILLATOR

CKI is an external clock input signal. The clock frequency is divided by 16 to give the execution frequency.

## CKO PIN OPTIONS

Two different CKO functions of the COP440 are available on the COP404. $\mathrm{V}_{\text {RAM }}$ supplies power to the lower four registers of RAM, and CKOI is an interrupt input or a general purpose input, reading into bit 2 of A (accumulator) through the INIL instruction.

## EXTERNAL MEMORY INTERFACE

The COP404 is designed for use with an external program memory. This memory may be implemented using any devices having the following characteristics:

1. Random addressing
2. TTL-compatible TRI-STATE outputs
3. TTL-compatible inputs
4. Access time $=450 \mathrm{~ns}$ maximum

Typically these requirements are met using bipolar or MOS
PROMs.

Figure 3 shows the timings for IP port and the external memory interface clocks-DCK and AD/DATA. While DCK is low, the upper three address bits, P10-P8, of the next instruction to be executed appear at IP2-IPO respectively; D3-D0 appear at IP7-IP4 and IP3 contains the SKIP output used by the COPS Program Development System (PDS). The rising edge of DCK clocks these data into $D$ flip-flops, e.g., 74LS374. The timing of D port data is then the same for COP404 and COP440. After DCK has risen to a "1" level, the remaining address bits (P7-PO) appear at IP7-IPO. The falling edge of AD/ $\overline{D A T A}$ latches these data into flowthrough latches, e.g., 74LS373. The latched addresses provide the inputs to the external memory. When AD/DATA goes low, the IP outputs are disabled and the IP lines become program memory inputs from the external memory. Note that DCK has a duty cycle of about $50 \%$ and AD/ $\overline{\text { DATA }}$ has a duty cycle of about $75 \%$. Figure 4 shows how to emulate the COP440 using a COP404 and an EPROM as the external memory.

## I/O OPTIONS

All inputs except IN1 and CKI have on-chip depletion load devices to $\mathrm{V}_{\mathrm{CC}}$. IN1 has a resistive load to GND due to the zero-crossing input. CKI is a $\mathrm{Hi}-\mathrm{Z}$ input.
G and H ports have standard outputs. $L$ and R ports have TRI-STATE outputs. IP port, DCK, AD/ $\overline{D A T A}$, SO and SK have push-pull outputs.

## LED DRIVE

The TRI-STATE outputs of $L$ port may be used to drive the segments of an LED display. External current limiting resistors of $100 \Omega$ must be connected between the $L$ outputs and the LED segments.

## D PORT CHARACTERISTICS

Since the D port is recovered through an external latch, the output drive is that of the latch and not that of COP440. Using the set-up as shown in Figure 4, at an output " 0 " level of 0.4 V , the 74 LS 374 may sink 10 times as much current as the COP440. At an output " 1 " level of 2.4V, the 74LS374 may source 10 times as much current as the COP440. On the other hand, the output " 1 " level of 74LS374 latch does not go to $\mathrm{V}_{\mathrm{CC}}$ without an external pull-up resistor. In order to better approximate the COP440 output characteristics, add a 74C906 buffer to the output of the 74LS374, thus emulating an open drain D output. A pull-up resistor of 10k should be added to the input of the buffer. To emulate the standard output, add a pull-up resistor between 2.7 k and 15 k to the output of the 74C906.

Functional Description (Continued)


FIGURE 4. COP404 Used to Emulate a COP440

## Option Table

## COP404 MASK OPTIONS

The following COP440 options have been implemented in the COP404.

| Option Value | Comment | Option Value | Comment |
| :---: | :---: | :---: | :---: |
| Option 1-2 $=3$ | L outputs are TRI-STATE | Option $22=0$ | CKI is input clock divided by 16 |
| Option $3=0$ | SI has load to $V_{C C}$ | Option $23=0$ | RESET has load to VCC |
| Option $4=2$ | SO is push-pull output | Option 24-31 $=3$ | R outputs are TRI-STATE |
| Option $5=2$ | SK is push-pull output | Option 32-35 $=3$ | L outputs are TRI-STATE |
| Option $6=0$ | INO has load to $V_{C C}$ | Option $36=2$ | IN1 is zero-crossing detect input |
| Option $7=0$ | IN3 has load to V $\mathrm{C}_{\text {C }}$ | Option $37=0$ | IN2 has load to $\mathrm{V}_{\mathrm{CC}}$ |
| Option 8-11 $=0$ | G outputs are standard | Option 38-39 $=3$ | L outputs are TRI-STATE |
| Option 12-15 $=0$ | H outputs are standard | Option $40=\mathrm{N} / \mathrm{A}$ | $V_{C C}$-No option available |
| Option 16-19 $=$ N/A | D outputs are derived from external latch, see Figure 4 | $\begin{array}{ll} \text { Option } 41 & =0,1 \\ \text { Option 42-48 } & =0 \end{array}$ | MICROBUS option is pin selectable Inputs have standard TTL levels |
| Option $20=$ N/A | GND-No option | Option $49=$ N/A | No option available |
| Option $21 \quad=1,2$ | CKO is replaced by V $\mathrm{VAM}^{\text {and }}$ and | Option $50=\mathrm{N} / \mathrm{A}$ | 48-pin package |

## 行

National Semiconductor

## COP404C ROMless CMOS Microcontrollers

## General Description

The COP404C ROMless Microcontroller is a member of the COPSTM family, fabricated using double-poly, silicon gate CMOS (microCMOS) technology. The COP404C contains CPU, RAM, I/O and is identical to a COP444C device except the ROM has been removed and pins have been added to output the ROM address and to input the ROM data. The COP404C can be configured, by means of external pins, to function as a COP444C, a COP424C, or a COP410C. Pins have been added to allow the user to select the various functional options that are available on the family of mask-programmed CMOS parts. The COP404C is primarily intended for use in the development and debug of a COP program for the COP444C/445C, COP424C/425C, and COP410C/411C devices prior to masking the final part. The COP404C is also appropriate in low volume applications or when the program might be changing.

## Features

- Accurate emulation of the COP444C, COP424C and COP410C
- Lowest Power Dissipation ( $50 \mu \mathrm{~W}$ typical)
- Fully static (can turn off the clock)
- Power saving IDLE state and HALT mode

■ $4 \mu \mathrm{~s}$ instruction time, plus software selectable clocks

- $128 \times 4$ RAM, addresses $2 k \times 8$ ROM
- True vectored interrupt, plus restart
- Three-level subroutine stack
- Single supply operation ( 2.4 V to 5.5 V )
- Programmable read/write 8-bit timer/event counter
- Internal binary counter register with MICROWIRETM serial I/O capability
- General purpose and TRI-STATE® outputs
- LSTTL/CMOS compatible
- MICROBUSTM compatible
- Software/hardware compatible with other members of the COP400 family

Block Diagram


TL/DD/5530-1
FIGURE 1. Block Diagram

## Absolute Maximum Ratings

Supply Voltage<br>Voltage at any pin<br>Total Allowable Source Current<br>Total Allowable Sink Current

6 V

| 6 V | Operating temperature range | $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ |
| ---: | :--- | ---: |
| -0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ | Storage temperature range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| 25 mA | Lead temperature (soldering, 10 sec. ) | $300^{\circ} \mathrm{C}$ |
| 25 mA |  |  |

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{a}} \leq 70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage Power Supply Ripple (Note 5) | peak to peak | 2.4 | $\begin{gathered} 5.5 \\ 0.1 V_{C C} \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Supply Current (Note 1) | $\begin{aligned} & V_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=64 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=16 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=4 \mu \mathrm{~s} \\ & \left(\mathrm{~T}_{\mathrm{C}}\right. \text { is instruction cycle time) } \end{aligned}$ |  | $\begin{gathered} 120 \\ 700 \\ 3000 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| HALT Mode Current (Note 2) | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V}, \mathrm{~F}_{I N}=0 \mathrm{kHz}, T_{A}=25^{\circ} \mathrm{C} \\ & V_{C C}=2.4 \mathrm{~V}, \mathrm{~F}_{I N}=0 \mathrm{kHz}, T_{A}=25^{\circ} \mathrm{C} \end{aligned}$ |  | $\begin{gathered} 20 \\ 6 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Input Voltage Levels <br> RESET, D0 (clock input) <br> CKI <br> Logic High <br> Logic Low <br> All other inputs (Note 7) <br> Logic High <br> Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 0.1 V_{C C} \\ & 0.2 V_{C C} \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| Input Pull-up current | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{1 \mathrm{~N}}=0$ | 30 | 330 | $\mu \mathrm{A}$ |
| $\mathrm{Hi}-\mathrm{Z}$ input leakage |  | -1 | +1 | $\mu \mathrm{A}$ |
| Input capacitance (Note 4) |  |  | 7 | pF |
| Output Voltage Levels LSTTL Operation Logic High Logic Low CMOS Operation Logic High Logic Low | Standard outputs $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ <br> $\mathrm{I}_{\mathrm{OH}}=-100 \mu \mathrm{~A}$ $\mathrm{l}_{\mathrm{OL}}=400 \mu \mathrm{~A}$ $\begin{aligned} & \mathrm{l}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A} \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}-0.2$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Output current levels Sink (Note 6) <br> Source (Standard option) <br> Source (Low current option) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1.2 \\ 0.2 \\ 0.5 \\ 0.1 \\ 30 \\ 6 \\ \hline \end{gathered}$ | $\begin{gathered} 330 \\ 80 \\ \hline \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| Allowable Sink/Source current per pin (Note 6) |  |  | 5 | mA |
| Allowable Loading on CKOH |  |  | 100 | pF |
| Current needed to over-ride HALT <br> (Note 3) <br> To continue <br> To halt | $\begin{aligned} & V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=2 \mathrm{~V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ |  | $\begin{array}{r} .7 \\ 1.6 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| TRI-STATE leakage current |  | -2.5 | +2.5 | $\mu \mathrm{A}$ |

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## COP404C

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq T_{A} \leq 70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle | $\mathrm{V}_{C C} \geq 4.5 \mathrm{~V}$ | 4 | DC | $\mu \mathrm{s}$ |
| Time ( $\mathrm{t}_{\mathrm{c}}$ ) | $4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V}$ | 16 | DC | $\mu \mathrm{s}$ |
| Operating CKI | $\mathrm{V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V}$ | DC | 1.0 | MHz |
| Frequency | $4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V}$ | DC | 250 | kHz |
| Duty Cycle (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ | 40 | 60 | \% |
| Rise Time (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ external clock |  | 60 | ns |
| Fall Time (Note 4) | $\mathrm{f}_{1}=4 \mathrm{MHz}$ external clock |  | 40 | ns |
| Instruction Cycle | $\mathrm{R}=30 \mathrm{k}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  |  |  |
| Time using D0 as a | $\mathrm{C}=82 \mathrm{pF}$ | 8 | 16 | $\mu \mathrm{S}$ |
| RC Oscillator Dual- |  |  |  |  |
| Clock Input (Note 4) |  |  |  |  |
| INPUTS: (See Fig. 3) tsetup <br> $t_{\text {HOLD }}$ | G Inputs <br> SI Input <br> IP Input <br> All Others <br> $V_{C C} \geq 4.5 \mathrm{~V}$ <br> $4.5 \mathrm{~V}>\mathrm{V}_{\mathrm{CC}} \geq 2.4 \mathrm{~V}$$\quad \quad V_{C C} \geq 4.5 \mathrm{~V}$ | $\begin{gathered} \mathrm{T}_{\mathrm{c}} / 4+.7 \\ 0.3 \\ 1.0 \\ 1.7 \\ 0.25 \\ 1.0 \end{gathered}$ |  | $\mu \mathrm{s}$ $\mu \mathrm{S}$ $\mu \mathrm{s}$ $\mu \mathrm{s}$ $\mu \mathrm{s}$ $\mu \mathrm{S}$ |
| OUTPUT PROPAGATION DELAY | $\mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=5 \mathrm{~K}$ |  |  |  |
| $\begin{aligned} & \text { IP7-IP0, A10-A8, SKIP } \\ & \text { tpD1 }^{2} \text { tPD0 } \end{aligned}$ | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>V_{C C} \geq 2.4 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 1.94 \\ 7.75 \\ \hline \end{array}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| $\begin{aligned} & \mathrm{AD} / \overline{\mathrm{DATA}} \\ & \mathrm{t}_{\mathrm{PD1}}, \mathrm{t}_{\mathrm{PDO}} \end{aligned}$ | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V}>V_{C C} \geq 2.4 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 375 \\ 1.5 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mu \mathrm{~s} \end{aligned}$ |
| ALL OTHER OUTPUTS tpD1 $^{\text {t }}$ tPDO | $\begin{aligned} & V_{C C}>4.5 V \\ & 4.5 \mathrm{~V}>V_{C C} \geq 2.4 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.0 \\ & 4.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \end{aligned}$ |
| MICROBUS TIMING <br> Read Operation (Fig. 4) | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%$ |  |  |  |
| Chip select stable before $\overline{\mathrm{RD}}-\mathrm{t}$ CSR |  | 65 |  | ns |
| Chip select hold time for $\overline{\mathrm{RD}}-\mathrm{t}_{\text {RCS }}$ |  | 20 |  | ns |
| $\overline{R D}$ pulse width - $\mathrm{t}_{\text {RR }}$ |  | 400 |  | ns |
| Data delay from $\overline{\mathrm{RD}}$ - $\mathrm{t}_{\mathrm{RD}}$ |  |  | 375 | ns |
| $\overline{\mathrm{RD}}$ to data floating - $\mathrm{t}_{\text {DF }}$ (Note 4) |  |  | 250 | ns |
| Write Operation (Fig. 5) |  |  |  |  |
| Chip select stable before $\overline{W R}-\mathrm{t}_{\text {csw }}$ |  | 65 |  | ns |
| Chip select hold time for $\overline{W R}$ - twCS |  | 20 |  | ns |
| WR pulse width - ${ }_{\text {WW }}$ |  | 400 |  | ns |
| Data set-up time for $\overline{W R}$ - tow |  | 320 |  | ns |
| Data hold time for $\bar{W} \bar{R}-t_{\text {WD }}$ |  | 100 |  | ns |
| INTR transition time from $\overline{W R}-\mathrm{t}^{\text {W }}$ I |  |  | 700 | ns |

Note 1: Supply current is measured after running for 2000 cycle times with a square-wave clock on CKI and all other pins pulled up to $V_{C C}$ with 20 k resistors. See current drain equation on page 16.
Note 2: Test conditions: All inputs tied to $V_{C C}$; L lines in TRI-STATE mode and tied to Ground; all outputs tied to Ground.
Note 3: When forcing HALT, current is only needed for a short time (approx. 200 ns ) to flip the HALT flip-flop.
Note 4: This parameter is only sampled and not $100 \%$ tested. Variation due to the device included.
Note 5: Voltage change must be less than 0.5 volts in a 1 ms period.
Note 6: SO output sink current must be limited to keep $V_{O L}$ less than $0.2 \mathrm{~V}_{\mathrm{CC}}$ to prevent entering test mode.
Note 7: $\overline{M B}, \overline{T I N}, \overline{D U A L}, \overline{S E L 10}, \overline{S E L 20}$, input levels at $V_{C C}$ or $V_{S S}$.

## Connection Diagram



TOP VIEW
Order Number COP404CN See NS Package Number N48A

## Pin Descriptions

| Pin | Description |
| :---: | :---: |
| $V_{C C}$ | Most positive voltage |
| $\mathrm{V}_{\text {SS }}$ | Ground |
| CKI | Clock input |
| $\overline{\text { RS }}$ | Reset input |
| CKOI | General purpose input |
| L0-L7 | 8 TRI-STATE I/O |
| G0-G3 | 4 general purpose I/O |
| D1-D3 | 3 general purpose outputs |
| DO | Either general purpose output or Dual-Clock RC input |
| INO-IN3 | 4 general purpose inputs |
| SO | Serial data output |
| SI | Serial data input |
| SK | Serial data clock output |
| IPO-IP7 | I/O for ROM address and data |
| A8, A9, A10 | 3 address outputs |
| SKIP | Skip status output |
| AD/ $\overline{\text { DATA }}$ | Clock output |
| $\overline{M B}$ | MICROBUS select input |
| CKOH | Halt I/O pin |
| DUAL | Dual-Clock select input |
| TIN | Timer input select pin |
| SEL10 | COP410C emulation select input |
| SEL20 | COP424C emulation select input |
| UNUSED | Ground |

FIGURE 2

The internal architecture is shown in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 ", when a bit is reset, it is a logic " 0 ".

## PROGRAM MEMORY

Program Memory consists of a 2048-byte external memory (typically PROM). Words of this memory may be program instructions, constants or ROM addressing data.
ROM addressing is accomplished by a 11 -bit PC register which selects one of the 8 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 11-bit binary count value.
Three levels of subroutine nesting are implemented by a three level deep stack. Each subroutine call or interrupt
pushes the next PC address into the stack. Each return pops the stack back into the PC register.

## DATA MEMORY

Data memory consists of a 512-bit RAM, organized as 8 data registers of $16 \times 4$-bit digits. RAM addressing is implemented by a 7 -bit $B$ register whose upper 3 bits ( $B_{r}$ ) select 1 of 8 data registers and lower 4 bits $\left(B_{d}\right)$ select 1 of 164 -bit digits in the selected data register. While the 4-bit contents of the selected RAM digit (M) are usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into or from the $Q$ latches or $T$ counter or loaded from the L ports. RAM addressing may also be performed directly by the LDD and XAD instructions based upon the immediate operand field of these instructions. The $B_{d}$ register also serves as a source register for 4-bit data sent directly to the D outputs.

## Timing Diagrams



FIGURE 3. Input/Output Timing


FIGURE 4. MICROBUS Read Operation Timing


FIGURE 5. MICROBUS Write Operation Timing

## Functional Description

INTERNAL LOGIC
The processor contains its own 4-bit A register (accumulator) which is the source and destination register for most I/O, arithmetic, logic, and data memory access operations. It can also be used to load the $B_{r}$ and $B_{d}$ portions of the $B$ register, to load and input 4 bits of the 8 -bit $Q$ latch or $T$ counter, L I/O ports data, to input 4-bit G, or IN ports, and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions, storing the results in A. It also outputs a carry bit to the 1-bit $C$ register, most often employed to indicate arithmetic overflow. The C register in conjunction with the XAS instruction and the EN register, also serves to control the SK output.
The 8 -bit $T$ counter is a binary up counter which can be loaded to and from M and A using CAMT and CTMA instructions. This counter may be operated in two modes: as a timer if TIN pin is tied to Ground or as an external event counter if TIN pin is tied to $\mathrm{V}_{\mathrm{Cc}}$. When the T counter overflows, an overflow flag will be set (see SKT and IT instructions below). The $T$ counter is cleared on reset. A functional block diagram of the timer/counter is illustrated in Figure 10a.
Four general-purpose inputs, $\operatorname{IN} 3-I N O$, are provided. IN1, IN2 and IN3 may be selected (by pulling $\overline{M B}$ pin low) as Read Strobe, Chip Select, and Write Strobe inputs, respectively, for use in MICROBUS application.
The D register provides 4 general-purpose outputs and is used as the destination register for the 4 -bit contents of $\mathrm{B}_{\mathrm{d}}$. In the dual clock mode, DO latch controls the clock selection (see dual oscillator below).
The G register contents are outputs to a 4-bit general-purpose bidirectional I/O port. GO may be selected as an output for MICROBUS applications.
The Q register is an internal, latched, 8 -bit register, used to hold data loaded to or from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are outputted to the L I/O ports when the $L$ drivers are enabled under program control. With the MICROBUS option selected, Q can also be loaded with the 8-bit contents of the LI/O ports upon the occurrence of a write strobe from the host CPU.
The 8 L drivers, when enabled, output the contents of latched Q data to the LI/O port. Also, the contents of L may be read directly into $A$ and M . As explained above, the M1CROBUS option allows L I/O port data to be latched into the Q register.
The SIO register functions as a 4-bit serial-in/serial-out shift register for MICROWIRETM I/O and COPS peripherals, or as a binary counter (depending on the contents of the EN register). Its contents can be exchanged with $A$.
The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output SKL; in the shift register mode, SK outputs SKL ANDed with the clock.

EN is an internal 4-bit register loaded by the LEI instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register:
0 . The least significant bit of the enable register, ENO, selects the SIO register as either a 4-bit shift register or a 4bit binary counter. With EN0 set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output equals the value of EN3. With ENO reset, SIO is a serial shift register left shifting 1 bit each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. The SK outputs SKL ANDed with the instruction cycle clock.

1. With EN1 set, interrupt is enabled. Immediately following an interrupt, EN1 is reset to disable further interrupts.
2. With EN2 set, the L drivers are enabled to output the data in Q to the L I/O port. Resetting EN2 disables the L drivers, placing the LI/O port in a high-impedance input state.
3. EN3, in conjunction with ENO, affects the SO output. With ENO set (binary counter option selected) SO will output the value loaded into EN3. With ENO reset (serial shift register option selected), setting EN3 enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting EN3 with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains set to " 0 ".

## INTERRUPT

The following features are associated with interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once recognized as explained below, pushes the next sequential program counter address (PC+1) onto the stack. Any previous contents at the bottom of the stack are lost. The program counter is set to hex address OFF (the last word of page 3) and EN1 is reset.
b. An interrupt will be recognized only on the following conditions:

1. EN1 has been set.
2. A low-going pulse (" 1 " to " 0 ") at least two instruction cycles wide has occurred on the IN1 input.
3. A currently executing instruction has been completed.

TABLE I. ENABLE REGISTER MODES - BITS ENO AND EN3

| ENO | EN3 | SIO | SI | SO | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Shift Register | Input to Shift Register | Serial out | $\begin{aligned} & \text { If } S K L=1, S K=\text { clock } \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 0 | Binary Counter | Input to Counter | 0 | SK = SKL |
| 1 | 1 | Binary Counter | Input to Counter | 1 | SK = SKL |

## Functional Description (Continued)

4. All successive transfer of control instructions and successive LBls have been completed (e.g. if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed).
c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example, if an interrupt occurs during the execution of an ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address OFF. At the end of the interrupt routine, a RET instruction is executed to pop the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines should not be nested within the interrupt service routine, since their popping of the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.
d. The instruction at hex address OFF must be a NOP.
e. An LEI instruction may be put immediately before the RET instruction to re-enable interrupts.

## MICROBUS INTERFACE

With $\overline{M B}$ pin tied to Ground, the COP404C can be used as a peripheral microprocessor device, inputting and outputting data from and to a host microprocessor ( $\mu \mathrm{P}$ ). IN1, IN2 and IN3 general purpose inputs become MICROBUS compatible read-strobe, chip-select, and write-strobe lines, respectively. IN1 becomes $\overline{R D}$ - a logic " 0 " on this input will cause $Q$ latch data to be enabled to the $L$ ports for input to the $\mu \mathrm{P}$. IN2 becomes $\overline{C S}$ - a logic " 0 " on this line selects the COP404C and the $\mu \mathrm{P}$ peripheral device by enabling the operation of the $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ lines and allows for the selection of one of several peripheral components. IN3 becomes WR - a logic " 0 " on this line will write bus data from the $L$ ports to the Q latches for input to the COP404C. G0 becomes INTR a "ready" output, reset by a write pulse from the $\mu \mathrm{P}$ on the $\overline{W R}$ line, providing the "handshaking" capability necessary for asynchronous data transfer between the host CPU and the COP404C.
This option has been designed for compatibility with National's MICROBUS - a standard interconnect system for 8-bit parallel data transfer between MOS/LSI CPUs and interfacing devices. (See MICROBUS National Publication). The


TL/DD/5530-7
FIGURE 6. MICROBUS Option Interconnect
functioning and timing relationships between the signal lines affected by this option are as specified for the MICROBUS interface, and are given in the AC electrical characteristics and shown in the timing diagrams (Figures 4 and 5). Connection of the COP404C to the MICROBUS is shown in Figure 6.

## INITIALIZATION

The external RC network shown in Figure 7 must be connected to the RESET pin for the internal reset logic to initialize the device upon power-up. The $\overline{\text { RESET }}$ pin is configured as a Schmitt trigger input. If not used, it should be connected to $V_{C C}$. Initialization will occur whenever a logic " 0 " is applied to the RESET input, providing it stays low for at least three instruction cycle times.
Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, IL, T and G registers are cleared. The SKL latch is set, thus enabling SK as a clock output. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA (clear A register).


## TIMER

There are two modes selected by $\overline{T I N}$ pin:
a) Time-base counter (TIN pin low). In this mode, the instruction cycle frequency generated from CKI passes through a 2-bit divide-by-4 prescaler. The output of this prescaler increments the 8 -bit T counter thus providing a 10 -bit timer. The prescaler is cleared during execution of a CAMT instruction and on reset. For example, using a 1 MHz crystal, the instruction cycle frequency of 250 kHz (divide by 4) increments the 10 -bit timer every $4 \mu \mathrm{~S}$. By presetting the counter and detecting overflow, accurate timeouts between $16 \mu \mathrm{~S}$ ( 4 counts) and 4.096 mS (1024 counts) are possible. Longer timeouts can be achieved by accumulating, under software control, multiple overflows.
b) External event counter ( $\overline{\mathrm{TIN}}$ pin high). In this mode, a lowgoing pulse (" 1 " to " 0 ") at least 2 instruction cycles wide on the IN2 input will increment the 8 -bit $T$ counter.
Note: the IT instruction is not allowed in this mode.

## HALT MODE

The COP404C is a FULLY STATIC circuit; therefore, the user may stop the system oscillator at any time to halt the chip. The chip may also be halted by two other ways (see Figure 8):

- Software HALT: by using the HALT instruction.
- Hardware HALT: by using the HALT I/O port CKOH. It is an I/O flip-flop which is an indicator of the HALT status. An external signal can over-ride this pin to start and stop the chip. By forcing CKOH high the


## Functional Description (Continued)

chip will stop as soon as CKI is high and CKOH output will stay high to keep the chip stopped if the external driver returns to high impedance state.
Once in the HALT mode, the internal circuitry does not receive any clock signal and is therefore frozen in the exact state it was in when halted. All information is retained until continuing.
The chip may be awakened by one of two different methods:

- Continue function: by forcing CKOH low, the system clock will be re-enabled and the circuit will continue to operate from the point where it was stopped. CKOH will stay low.
- Restart: by forcing the RESET pin low (see Initialization)
The HALT mode is the minimum power dissipation state.
Note: if the user has selected dual-clock ( $\overline{\mathrm{DUAL}}$ pin tied to Ground) AND is forcing an external clock on DO pin AND the COP404C is running from the D0 clock, the HALT mode - either hardware or software - will NOT be entered. Thus, the user should switch to the CKI clock to HALT. Alternatively, the user may stop the D0 clock to minimize power.


## Oscillator Options

There are two basic clock oscillator configurations available as shown by Figure 9.

- CKI oscillator: CKI is configured as a LSTTL compatible input external clock signal. The external frequency is divided by 4 to give the instruction cycle time.
- Dual oscillator. By tying DUAL pin to Ground, pin DO is now a single pin RC controlled Schmitt trigger oscillator input. The user may software select between the

DO oscillator (the instruction cycle time equals the DO oscillation frequency divided by 4) by setting the DO latch high or the CKI oscillator by resetting DO latch low.
Note that even in dual clock mode, the counter, if used as a time-base counter, is always connected to the CKI oscillator.
For example, the user may connect up to a 1 MHz RC circuit to DO for faster processing and a 32 kHz external clock to CKI for minimum current drain and time keeping.
Note: CTMA instruction is not allowed when the chip is running from DO clock.
Figures $10 a$ and $10 b$ show the timer and clock diagrams with and without Dual-Clock.


Note: 15k $\leq$ R $\leq 150 k$
$50 \mathrm{pF} \leq \mathrm{C} \leq 150 \mathrm{pF}$
FIGURE 9. Dual-Oscillator Component Values


TL/DD/5530-10
FIGURE 8. HALT Mode

Functional Description (Continued)


FIGURE 10a. Clock and TImer Block Dlagram without Dual-Clock


Figure 10b. Clock and Timer Block Diagram with Dual-Clock

## External Memory Interface

The COP404C is designed for use with an external Program Memory.
This memory may be implemented using any devices having the following characteristics:

1. random addressing
2. LSTTL or CMOS-compatible TRI-STATE outputs
3. LSTTL or CMOS-compatible inputs
4. access time $=1.0 \mu \mathrm{~s}$ max.

Typically, these requirements are met using bipolar PROMs or MOS/CMOS PROMs, EPROMs or E2PROMs.
During operation, the address of the next instruction is sent out on A10, A9, A8 and IP7 through IP0 during the time that $A D / \overline{D A T A}$ is high (logic " 1 " = address mode). Address data on the IP lines is stored into an external latch on the high-tolow transition of the AD/DATA line; A10, A9 and A8 are dedicated address outputs, and do not need to be latched. When AD/DATA is low (logic " 0 " = data mode), the output of the memory is gated onto IP7 through IPO, forming the input bus. Note that AD/DATA output has a period of one instruction time, a duty cycle of approximately $50 \%$, and specifies whether the IP lines are used for address output or data input. A simplified block diagram of the external memory interface is shown in Figure 11.


TL/DD/5530-13
FIGURE 11. External Memory Interface to COP404C

## COP404C Instruction Set

Table II is a symbol table providing internal architecture, instruction operand and operation symbols used in the instruction set table.
Table III provides the mnemonic, operand, machine code data flow, skip conditions and description of each instruction.

Table II. Instruction Set Table Symbols
Symbol

## Definition

Internal Architecture Symbols
A 4-bit Accumulator
B 7-bit RAM address register
$\mathrm{Br} \quad$ Upper 3 bits of B (register address)
Bd Lower 4 bits of $B$ (digit address)
C 1-bit Carry register
D 4-bit Data output port
EN 4-bit Enable register
G 4-bit General purpose I/O port
IL two 1-bit (INO and IN3) latches
IN 4-bit input port
L 8-bit TRI-STATE I/O port
M 4-bit contents of RAM addressed by B
PC 11-bit ROM address program counter
Q $\quad 8$-bit latch for $L$ port
SA 11-bit Subroutine Save Register A
SB 11-bit Subroutine Save Register B
SC 11-bit Subroutine Save Register C
SIO 4-bit Shift register and counter
SK Logic-controlled clock output
SKL 1-bit latch for SK output
T 8-bit timer
Instruction operand symbols
d 4-bit operand field, 0-15 binary (RAM digit select)
r 3-bit operand field, 0-7 binary (RAM register select)
a 11-bit operand field, 0-2047
y 4-bit operand field, 0-15 (immediate data)
RAM( $x$ ) RAM addressed by variable $x$
ROM(x) ROM addressed by variable $x$
Operational Symbols
$+\quad$ Plus

- Minus
-> Replaces
$<->$ is exchanged with
$=$ is equal to
- 

A one's complement of A
$\oplus \quad$ exclusive-or
: range of values

| Instruction Set (Continued) TABLE III. COP404C Instruction Set |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |
| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Flow | Skip <br> Conditions | Description |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | \|0011|0000| | $\begin{aligned} & A+C+R A M(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | \|0011|0001| | $A+\mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{A}$ | None | Add RAM to A |
| ADT |  | 4A | \|0011|0001| | $A+10_{10} \rightarrow A$ | None | Add Ten to A |
| AISC | $y$ | 5- | \|0101| y | | $A+y \rightarrow A$ | Carry | Add Immediate. Skip on Carry $(y \neq 0)$ |
| CASC |  | 10 | \|0001|0000| | $\begin{aligned} & \bar{A}+R A M(B)+C \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Compliment and Add with Carry, Skip on Carry |
| CLRA |  | 00 | \|0000|0000| | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | \|0100|0000| | $\bar{A} \rightarrow A$ | None | Ones complement of A to A |
| NOP |  | 44 | \|0100|0100] | None | None | No Operation |
| RC |  | 32 | \|0011|0010| | " 0 " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | \|0010|0010| | "1" $\rightarrow$ C | None | Set C |
| XOR |  | 02 | \|0000|0010| | $A \oplus R A M(B) \rightarrow A$ | None | Exclusive-OR RAM with A |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | \|1111|1111| | $\mathrm{ROM}\left(\mathrm{PC}_{10: 8} \mathrm{~A}, \mathrm{M}\right) \rightarrow \mathrm{PC}_{7: 0}$ | None | Jump Indirect (note 2) |
| JMP | a | 6- | $\text { 0110\|0\|a } a_{10: 8} \mid$ | $a \rightarrow P C$ | None | Jump |
| JP | a |  | $\begin{gathered} \|1\| a_{6: 0} \mid \\ \text { (pages } 2,3 \text { only) } \\ \text { or } \end{gathered}$ | $\mathrm{a} \rightarrow \mathrm{PC}_{6: 0}$ | None | Jump within Page (Note 3) |
|  |  |  | \|11| $a_{5: 0}$ \| <br> (all other pages) | $\mathrm{a} \rightarrow \mathrm{PC}_{5: 0}$ |  |  |
| JSRP | a | - | $\|10\| a_{5: 0} \mid$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC} \\ & 00010 \rightarrow \mathrm{PC}_{10: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 4) |
| JSR | a | 6- | $\left\lvert\, \begin{gathered} 0110\|1\| a_{10} 8 \mid \\ a_{7: 0} \mid \end{gathered}\right.$ | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC} \\ & \mathrm{a} \rightarrow \mathrm{PC} \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | \|0100|1000| | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | None | Return from Subroutine |
| RETSK |  | 49 | \|0100|1001| | $\mathrm{SC} \rightarrow \mathrm{SB} \rightarrow \mathrm{SA} \rightarrow \mathrm{PC}$ | Always Skip on Return | Return from Subroutine then Skip |
| HALT |  | 33 | \|0011|0011| |  | None | HALT processor |
|  |  | 38 | \|0011|1000| |  |  |  |
| IT |  | 33 | \|0011|0011| |  |  | IDLE till timer |
|  |  | 39 | \|0011|1001| |  | None | overflows then continues |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMT |  | 33 | \|0011|0011| | $A \rightarrow \mathrm{~T}_{7: 4}$ |  |  |
|  |  | 3 F | \|0011|1111| | $\mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{T}_{3} 0$ | None | Copy A, RAM to T |
| CTMA |  | 33 | \|0011|0011| | $\mathrm{T}_{7: 44} \rightarrow \mathrm{RAM}(\mathrm{B})$ |  |  |
|  |  | 2 F | \|0010|1111| | $\mathrm{T}_{3}: 0 \rightarrow \mathrm{~A}$ | None | Copy $T$ to RAM, A |
| CAMQ |  | 33 | \|0011|0011| | $A \rightarrow Q_{7: 4}$ | None | Copy A, RAM to Q |
|  |  | 3 C | \|0011|1100| | RAM(B) $\rightarrow \mathrm{Q}_{3: 0}$ |  |  |
| CQMA |  | 33 | \|0011|0011| | $\mathrm{Q}_{7: 4} \rightarrow \mathrm{RAM}(\mathrm{B})$ | None | Copy Q to RAM, A |
|  |  | 2 C | \|0010|1100| | $\mathrm{Q}_{3: 0} \rightarrow \mathrm{~A}$ |  |  |
| LD | r | -5 | \|00| r |0101| | $\mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{A}$ | None | Load RAM into A, |
|  |  |  | (r=0:3) | $\mathrm{Br} \oplus \mathbf{r} \longrightarrow \mathrm{Br}$ |  | Exclusive-OR Br with r |
| LDD | r,d | 23 | $\begin{aligned} & \|0010\| 0011 \mid \\ & \|0\| r\|d\| \end{aligned}$ | RAM (r,d) $\rightarrow$ A | None | Load A with RAM pointed to direct by r,d |
| LQID |  | BF | \|1011|1111| | $\begin{aligned} & \operatorname{ROM}\left(\mathrm{PC}_{10: B, \mathrm{~A}, \mathrm{M})} \rightarrow \mathrm{Q}\right. \\ & \mathrm{SB} \rightarrow \mathrm{SC} \end{aligned}$ | None | Load Q Indirect (Note 2) |
| RMB | 0 | 4C | \|0100|1100| | $0 \rightarrow$ RAM $(B)_{0}$ | None | Reset RAM Bit |
|  | 1 | 45 | \|0100|0101| | $0 \rightarrow$ RAM $(B)_{1}$ |  |  |
|  | 2 | 42 | \|0100|0010| | $0 \rightarrow \operatorname{RAM}(\mathrm{~B})_{2}$ |  |  |
|  | 3 | 43 | \|0100|0011| | $0 \rightarrow$ RAM $(B)_{3}$ |  |  |

Instruction Set (Continued)
TABLE III. COP404C Instruction Set (Continued)

| Mnemonic | Operand | Hex <br> Code | Machine Language Code (Binary) | Data Fiow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SMB | 0 | 4D | \|0100|1101| | $1 \rightarrow \mathrm{RAM}(\mathrm{B})_{0}$ | None | Set RAM Bit |
|  | 1 | 47 | \|0100|0111| | $1 \rightarrow \operatorname{RAM}(\mathrm{~B})_{1}$ |  |  |
|  | 2 | 46 | \|0100|0110| | $1 \rightarrow \operatorname{RAM}(\mathrm{~B})_{2}$ |  |  |
|  | 3 | 4B | \|0100|1011| | $1 \rightarrow \operatorname{RAM}(\mathrm{~B})_{3}$ |  |  |
| STII | y | 7- | \|0111| y | $\begin{aligned} & y \rightarrow R A M(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| X | r | -6 | $\begin{gathered} \|00\| r\|0110\| \\ (r=0: 3) \end{gathered}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with A, Exclusive-OR Br with r |
| XAD | r,d | 23 | $\begin{aligned} & \|0010\| 0011 \mid \\ & \|1\| r\|d\| \end{aligned}$ | $R A M(r, d) \longleftrightarrow A$ | None | Exchange A with RAM pointed to directly by r,d |
| XDS | $r$ | -7 | $\underset{(r=0: 3)}{\|00\| r\|0111\|}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 | Exchange RAM with $A$ and Decrement Bd. <br> Exclusive-OR Br with $r$ |
| XIS | $r$ | -4 | $\begin{gathered} \|00\| r\|0100\| \\ (r=0: 3) \end{gathered}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}+1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \\ & \hline \end{aligned}$ | Bd increments past 15 | Exchange RAM with A and Increment Bd , Exclusive-OR Br with r |

## REGISTER REFERENCE INSTRUCTIONS

| CAB |  | 50 | \|0101|0000| | $\mathrm{A} \rightarrow \mathrm{Bd}$ | None | Copy A to Bd |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CBA |  | 4E | \|0100|1110| | $B d \rightarrow A$ | None | Copy Bd to A |
| LBI | r,d | - | $\begin{gathered} \|00\| r\|(d-1)\| \\ (r=0: 3: \\ d=0,9: 15) \end{gathered}$ or | $r, d \rightarrow B$ | Skip until not a LBI | Load B Immediate with r,d (Note 5) |
|  |  | 33 | $\begin{aligned} & \|0011\| 0011 \mid \\ & \|1\| r\|d\| \end{aligned}$ <br> (any r , any d) |  |  |  |
| LEI | $y$ | 33 $6-$ | $\begin{aligned} & \|0011\| 0011 \mid \\ & \|0110\| \mathrm{y} \mid \end{aligned}$ | $y \rightarrow E N$ | None | Load EN Immediate (Note 6) |
| XABR |  | 12 | \|0001|0010| | $\mathrm{A} \longleftrightarrow \mathrm{Br}$ | None | Exchange A with Br (Note 7) |

## TEST INSTRUCTIONS

| SKC |  | 20 | \|0010|0000| | 1st byte | $C=" 1 "$ | Skip if C is True |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SKE |  | 21 | \|0010|0001| |  | $A=\operatorname{RAM}(B)$ | Skip if A Equals RAM |
| SKGZ |  | 33 | \|0011|0011| |  | $\mathrm{G}_{3: 0}=0$ | Skip if G is Zero |
|  |  | 21 | \|0010|0001| |  |  | (all 4 bits) |
| SKGBZ |  | 33 | \|0011|0011| |  |  | Skip if G Bit is Zero |
|  | 0 | 01 | \|0000|0001| |  | $\mathrm{G}_{0}=0$ |  |
|  | 1 | 11 | \|0001|0001| | 2nd byte | $\mathrm{G}_{1}=0$ |  |
|  | 2 | 03 | \|0000|0011| |  | $\mathrm{G}_{2}=0$ |  |
|  | 3 | 13 | \|0001|0011| |  | $\mathrm{G}_{3}=0$ |  |
| SKMBZ | 0 | 01 | \|0000|0001| |  | $\mathrm{RAM}(\mathrm{B})_{0}=0$ | Skip if RAM Bit is Zero |
|  | 1 | 11 | \|0001|0001| |  | RAM $(B)_{1}=0$ |  |
|  | 2 | 03 | \|0000|0011| |  | $\mathrm{RAM}(\mathrm{B})_{2}=0$ |  |
|  | 3 | 13 | \|0001|0011| |  | $\mathrm{RAM}(\mathrm{B})_{3}=0$ |  |
| SKT |  | 41 | \|0100|0001| |  | A time-base counter carry has occured since last test | Skip on Timer (Note 2) |

TABLE III．COP404C Instruction Set（Continued）

| Mnemonic | Operand | Hex <br> Code | Machine <br> Language Code （Binary） | Data Flow | Skip <br> Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT／OUTPUT INSTRUCTIONS |  |  |  |  |  |  |
| ING |  | 33 | ｜0011｜0011｜ | $\mathrm{G} \rightarrow \mathrm{A}$ | None | Input G Ports to A |
|  |  | 2A | ｜0010｜1010｜ |  |  |  |
| ININ |  | 33 | ｜0011｜0011｜ | $\mathbb{N} \rightarrow \mathrm{A}$ | None | Input IN Inputs to A |
|  |  | 28 | ｜0010｜1000｜ |  |  |  |
| INIL |  | 33 | ｜0011｜0011｜ | $\mathrm{IL}_{3}, \mathrm{CKO}, ~ " 0$＇， $\mathrm{IL}_{0} \rightarrow \mathrm{~A}$ | None | Input IL Latches to A （Note 2） |
|  |  | 29 | ｜0010｜1001｜ |  |  |  |
| INL |  | 33 | ｜0011｜0011｜ | $\begin{aligned} & L_{7: 4} \rightarrow \text { RAM(B) } \\ & L_{3: 0} \rightarrow A \end{aligned}$ | None | Input L Ports to RAM，A |
|  |  | 2 E | ｜0010｜1110｜ |  |  |  |
| OBD |  | 33 | ｜0011｜0011｜ | $\mathrm{Bd} \rightarrow \mathrm{D}$ | None | Output Bd to D Outputs |
|  |  | 3E | ｜0011｜1110｜ |  |  |  |
| OGI | $y$ | 33 | ｜0011｜0011｜ | $y \rightarrow G$ | None | Output to G Ports Immediate Output RAM to G Ports |
|  |  | 5－ | ｜0101｜y｜ |  |  |  |
| OMG |  | 33 | ｜0011｜0011｜ | $R A M(B) \rightarrow G$ | None |  |
|  |  | 3A | ｜0011｜1010｜ |  |  |  |
| XAS |  | 4F | ｜0100｜1111｜ | $A \longleftrightarrow \mathrm{SIO}, \mathrm{C} \rightarrow$ SKL | None | Exchange A with SIO （Note 2） |

Note 1：All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined（e．g．， Br and Bd are explicitly defined）．Bits are numbered O to N where $O$ signifies the least significant bit（low－order，right－most bit）．For example，$A_{3}$ indicates the most significant（left－most）bit of the 4 －bit A register．
Note 2：For additional information on the operation of the XAS，JID，LQID，INIL，and SKT instructions，see below．
Note 3：The JP instruction allows a jump，while in subroutine pages 2 or 3 ，to any ROM location within the two－page boundary of pages 2 or 3 ．The JP instruction， otherwise，permits a jump to a ROM location within the current 64 －word page．JP may not jump to the last word of a page．
Note 4：A JSRP transfers program control to subroutine page 2 （ 0010 is loaded into the upper 4 bits of P）．A JSRP may not be used when in pages 2 or 3 ．JSRP may not jump to the last word in page 2.
Note 5：LBI is a single－byte instruction if $d=0,9,10,11,12,13,14$ ，or 15 ．The machine code for the lower 4 bits equals the binary value of the＂$d$＂data minus 1 ， e．g．，to load the lower four bits of $\mathrm{B}(\mathrm{Bd})$ with the value $9\left(1001_{2}\right)$ ，the lower 4 bits of the LBI instruction equal $8\left(100 \mathrm{O}_{2}\right)$ ．To load 0 ，the lower 4 bits of the LBI instruction should equal 15 （11112）．
Note 6：Machine code for operand field y for LEI instruction should equal the binary value to be latched into EN，where a＂ 1 ＂or＂ 0 ＂in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit．（See Functional Description，EN Register．）
Note 7：If SEL2O $=1, A \longleftrightarrow \mathrm{Br}(0 \rightarrow \mathrm{~A} 3)$
If $\overline{\text { SEL2O }}=0, A \longleftrightarrow \operatorname{Br}(0,0 \longrightarrow A 3, A 2)$ ．

## Description of Selected Instructions

XAS INSTRUCTION
XAS（Exchange A with SIO）copies C to the SKL latch and exchanges the accumulator with the 4－bit contents of the SIO register．The contents of SIO will contain serial－in／seri－ al－out shift register or binary counter data，depending on the value of the EN register．If SIO is selected as a shift register， an XAS instruction can be performed once every 4 instruc－ tion cycles to effect a continuous data stream．

## LQID INSTRUCTION

LQID（Load Q Indirect）loads the 8－bit Q register with the contents of ROM pointed to by the 11－bit word PC10：PC8， A，M．LQID can be used for table lookup or code conversion such as BCD to seven－segment．The LQID instruction ＂pushes＂the stack（PC＋ $1 \rightarrow$ SA $\rightarrow$ SB $\rightarrow$ SC）and replaces the least significant 8 bits of the PC as follows：A $\rightarrow \mathrm{PC}(7: 4), \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{PC}(3: 0)$ ，leaving $\mathrm{PC}(10), \mathrm{PC}(9)$ and $\mathrm{PC}(8)$ unchanged．The ROM data pointed to by the
new address is fetched and loaded into the $Q$ latches．Next， the stack is＂popped＂（SC $\rightarrow$ SB $\rightarrow$ SA $\rightarrow$ PC），re－ storing the saved value of PC to continue sequential pro－ gram execution．Since LQID pushes SB $\rightarrow$ SC，the previ－ ous contents of SC are lost．
Note：LQID uses 2 instruction cycles if executed，one if skipped．

## JID INSTRUCTION

JID（Jump Indirect）is an indirect addressing instruction， transferring program control to a new ROM location pointed to indirectly by $A$ and $M$ ．It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 11－bit word，PC10：8，A，M．PC10，PC9 and PC8 are not affected by JID．
Note：JID uses 2 instruction cycles if executed，one if skipped．

## Description of Selected Instructions (Continued)

## SKT INSTRUCTION

The SKT (Skip On Timer) instruction tests the state of the T counter overflow latch (see internal logic, above), executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction allow the processor to generate its own time-base for real-time processing, rather than relying on an external input signal
Note: If the most significant bit of the $T$ counter is a 1 when a CAMT instruction loads the counter, the overflow flag will be set. The following sample of codes should be used when loading the counter:

| CAMT | ; load T counter |
| :--- | :--- |
| SKT | ; skip if overflow flag is set and reset it |
| NOP |  |

## IT INSTRUCTION

The IT (idle till timer) instruction halts the processor and puts it in an idle state until the time-base counter overflows. This idle state reduces current drain since all logic (except the oscillator and time base counter) is stopped. IT instruction is not allowed if the T counter is used as an external event counter (TIN pin tied to $\mathrm{V}_{\mathrm{CC}}$ ).

## INIL INSTRUCTION

INIL (Input IL Latches to A) inputs 2 latches, IL3 and ILO, CKOI and 0 into A. The IL3 and ILO latches are set if a lowgoing pulse (" 1 " to " 0 ") has occurred on the IN3 and INO inputs since the last INIL instruction, provided the input pulse stays low for at least two instruction cycles. Execution of an INIL inputs IL3 and ILO into A3 and AO respectively, and resets these latches to allow them to respond to subsequent low-going pulses on the IN3 and INO lines. The state of CKOI is input into A2. A 0 is input into A1. IL latches are cleared on reset.

## Instruction Set Notes

a. The first word of a program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, they are still fetched from the program memory. Thus program paths take the same number of cycles whether instructions are skipped or executed except for JID, and LQID.
c. The ROM is organized into pages of 64 words each. The Program Counter is a 11-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID, or LQID is the last word of a page, it operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a JID or LQID located in the last word of every fourth page (i.e. hex address 0FF, 1FF, 2FF, 3FF, 4FF, etc.) will access data in the next group of four pages.

## Power Dissipation

The lowest power drain is when the clock is stopped. As the frequency increases so does current. Current is also lower at lower operating voltages. Therefore, for minimum power dissipation, the user should run at the lowest speed and voltage that his application will allow. The user should take care that all pins swing to full supply levels to insure that outputs are not loaded down and that inputs are not at some intermediate level which may draw current. Any input with a slow rise or fall time will draw additional current. For
example, an RC oscillator on D0 will draw more current than a square wave clock input since it is a slow rising signal.
If using an external square wave oscillator, the following equation can be used to calculate the COP404C operating current drain:

$$
I_{c o}=I_{q}+V \times 40 \times F_{i}+V \times 1400 \times F_{i} / 4
$$

where:
$I_{c o}=$ chip operating current drain in microamps
$I_{q}=$ quiescent leakage current (from curve)
$F_{i}=$ CKI frequency in MegaHertz
$\mathrm{V}=$ chip $\mathrm{V}_{\mathrm{CC}}$ in volts
For example at 5 volts $\mathrm{V}_{\mathrm{CC}}$ and 400 kHz :

$$
\begin{aligned}
& I_{\mathrm{CO}}=20+5 \times 40 \times .4+5 \times 1400 \times .4 / 4 \\
& I_{\mathrm{CO}}=20+80+700=800 \mu \mathrm{~A}
\end{aligned}
$$

at 2.4 volts $\mathrm{V}_{\mathrm{CC}}$ and 30 kHz :

$$
\begin{aligned}
& I_{C O}=6+2.4 \times 40 \times .03+2.4 \times 1400 \times .03 / 4 \\
& I_{C O}=6+2.88+25.2=34.08 \mu \mathrm{~A}
\end{aligned}
$$

If an IT instruction is executed, the chip goes into the IDLE mode until the timer overflows. In IDLE mode, the current drain can be calculated from the following equation:

$$
I_{\mathrm{ci}}=I_{q}+V \times 40 \times F_{i}
$$

For example, at 5 volts $\mathrm{V}_{\mathrm{CC}}$ and 400 kHz

$$
\mathrm{I}_{\mathrm{ci}}=20+5 \times 40 \times .4=100 \mu \mathrm{~A}
$$

The total average current will then be the weighted average of the operating current and the idle current:

$$
I t a=I c o \times \frac{T o}{T o+T i}+I c i \times \frac{T i}{T o+T i}
$$

where:
$\mathrm{I}_{\mathrm{ta}}=$ total average current
$\mathrm{I}_{\mathrm{co}}=$ operating current
$\mathrm{I}_{\mathrm{ci}}=$ idle current
$\mathrm{T}_{\mathrm{o}}=$ operating time
$\mathrm{T}_{\mathrm{i}}=$ idle time

## I/O OPTIONS

COP404C outputs have the following configurations, illustrated in Figure 12.
a. Standard - A CMOS push-pull buffer with an N -channel device to ground in conjunction with a P-channel device to $\mathrm{V}_{\mathrm{CC}}$, compatible with CMOS and LSTTL. (Used on SO, SK, AD/DATA, SKIP, A10:8 and D outputs.)
b. Low Current - This is the same configuration as a. above except that the sourcing current is much less. (Used on G outputs.)
c. Standard TRI-STATE L Output - A CMOS output buffer similar to a. which may be disabled by program control. (Used on L outputs.)
All inputs have the following configuration:
d. Input with on chip load device to $\mathrm{V}_{\mathrm{CC}}$. (Used on CKOI.)
e. HI-Z input which must be driven by the users logic. (Used on CKI, $\overline{R E S E T}, \mathrm{IN}, \mathrm{SI}, \overline{D U A L}, \overline{\mathrm{TIN}}, \overline{M B}, \overline{\text { SEL10 }}$ and SEL20 inputs.)
All output drivers use one or more of three common devices numbered 1 to 3 . Minimum and maximum current (lOUT and $V_{\text {OUT }}$ ) curves are given in Figure 13 for each of these devices to allow the designer to effectively use these I/O configurations.

a. Standard Push-Pull Output

b. Low Current Push-Pull Output


Standard TRI-STATE "L" Output

d. Input with Load

e. Hi-Z Input

TL/DD/5530-15

FIGURE 12. Input/Output Configurations

## Typical Performance Characteristics



FIGURE 13. Input/Output Characteristics

## Emulation

The COP404C may be used to exactly emulate the COP444C/445C, COP424C/425C, and COP410C/411C. However, the Program Counter always addresses 2k of external ROM whatever chip is being emulated. Figure 14 shows the interconnect to implement a hardware emulation. This connection uses a NMC27C16 EPROM as external
memory. Other memory can be used such as bipolar PROM or RAM.
Pins IP7-IP0 are bidirectional inputs and outputs. When the AD/ $\overline{\mathrm{DATA}}$ clocking output turns on, the EPROM drivers are disabled and IP7-IPO output addresses. The 8-bit latch (MM74C373) latches the addresses to drive the memory.


FIGURE 14. COP404C Used To Emulate A COP444C

## Emulation (Continued)

When AD/ $\overline{D A T A}$ turns off, the EPROM is enabled and the IP7-IP0 pins will input the memory data. A10, A9 and A8 output the most significant address bits to the memory.
(SKIP output may be used for program debug if needed.)

- CKI is divided by 4. Other divide-by are emulated by external divider.
- CKO can be emulated as a general purpose input by using CKOI or as a Halt I/O port by using CKOH.
- $\overline{M B}$ pin can be pulled low if the MICROBUS feature of the COP444C and COP424C is needed. Othewise it should be high.
- DUAL pin can be pulled low if the Dual-Clock feature of the COP444C and COP424C is needed. Otherwise it should be high.
- TIN pin controls the input of the 8 -bit timer of the COP444C and COP424C (internal timer if TIN is low, external event counter if TIN is high).
- The SEL10 and SEL20 inputs are used to emulate the COP444C/445C, COP424C/425C, or COP410C/411C
- When emulating the COP444C/445C, the user must configure $\overline{\mathrm{SEL20}}=1$ and $\overline{\mathrm{SEL10}}=1$.
- When emulating the COP424C/425C, the user must configure $\overline{\mathrm{SEL20}}=0$ and $\overline{\mathrm{SEL} 10}=1$. In this mode, the user RAM is physically halved. As in the COP424C/ 425 C , the user has 64 digits ( 256 bits) of RAM available. Pin A10 should not be connected to the program memory (most significant address bit of the program memory should be grounded if using a $2 \mathrm{k} \times 8$ memory).
- When emulating the COP410C/411C, the user must configure $\overline{\mathrm{SEL20}}=0$ and $\overline{\mathrm{SEL} 10}=0$. In this mode, the user has 32 digits ( 128 bits) of RAM available organized
in the same way as the COP410C/411C - 4 registers of 8 digits each. Pins A10 and A9 should not be connected to the program memory (the 2 most significant address bits of the program memory should be grounded).
Furthermore, the subroutine stack is decreased from 3 levels to 2 levels.
The pins SEL10 and SEL20 change the internal logic of the device to accurately emulate the devices as indicated above. However, the user must remember that the COP424C/425C is a subset of the COP444C/COP445C with respect to memory size. The COP $410 \mathrm{C} / 411 \mathrm{C}$ is a subset both in memory size and in function. The user must take care not to use features and instructions which are not available on the COP410C/411C (see table IV. below) when using the COP404C to emulate the COP410C/411C.

TABLE IV. FEATURES AND INSTRUCTIONS NOT AVAILABLE ON COP410C/411C.

| Timer | ADT |  |  |
| :--- | :--- | :--- | :--- |
| Dual-ciock | CASC |  |  |
| Interrupt | CAMT |  |  |
| Microbus | CTMA |  |  |
|  | IT |  |  |
|  | LDD | r, d |  |
|  | XAD | r, d | (except 3, 15) |
|  | XABR |  |  |
|  | SKT |  |  |
|  | ININ |  |  |
|  | INIL |  |  |
|  | OGI | $y$ |  |

## Option Table

## COP404C MASK OPTIONS

The following COP444C options have been implemented in the COP404C:

## Option value

Option $1=0$
Option 2 $=1$, 2
Option 3=5
Option $4=1$
Option 5-8 = 0
Option $9=1$
Option $10=1$
Option 11 = 0
Option 12-15 = 0
Option 16=0
Option $17=0$
Option 18=0
Option 19=1
Option 20=1
Option 21-24 = 1
Option 25-28 = 0
Option $29=1$
Option 30=0, 1
Option $31=0,1$
Option 32 $=0,1$
Option $33=$ N/A

## Comment

Ground Pin - no option available
CKO is replaced by CKO and CKOH
CKI is external clock input divided by 4
RESET is $\mathrm{Hi}-\mathrm{Z}$ input
L outputs are standard TRI-STATE
IN1 is a $\mathrm{Hi}-\mathrm{Z}$ input
IN2 is a $\mathrm{Hi}-\mathrm{Z}$ input
$V_{C C}$ pin — no option available
L outputs are standard TRI-STATE
SI is a $\mathrm{Hi}-\mathrm{Z}$ input
SO is a standard output
SK is a standard output
INO is a $\mathrm{Hi}-\mathrm{Z}$ input
IN3 is a Hi - Z input
G outputs are low-current
D outputs are standard
No internal initialization logic
DUAL-CLOCK is pin selectable
TIMER is pin selectable
MICROBUS is pin selectable
48-pin package

## 7 National Semiconductor

## COP404LSN-5 ROMIess N-Channel Microcontrollers

## General Description

The COP404LSN-5 ROMless Microcontroller is a member of the COPSTM family, fabricated using N -channel, silicon gate MOS technology. The COP404LSN-5 contains CPU, RAM, I/O and is identical to a COP444L device except the ROM has been removed and pins have been added to output the ROM address and to input the ROM data. In a system the COP404LSNN-5 will perform exactly as the COP444L. This important benefit facilitates development and debug of a COP program prior to masking the final part. The COP404LSN-5 is also appropriate in low volume applications, or when the program might be changing. The COP404LSN-5 may be used to emulate the COP444L, COP445L, COP420L, and the COP421L.
Use COP404LSN-5 in volume applications. For extended temperature range. $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+85^{\circ} \mathrm{C}\right)$, COP304L is available on a special order basis.

## Features

- Exact circuit equivalent of COP444L
- Low cost
- Powerful instruction set
- $128 \times 4$ RAM, addresses $2048 \times 8$ ROM
- True vectored interrupt, plus restart
- Three-level subroutine stack
- $16 \mu \mathrm{~s}$ instruction time

■ Single supply operation ( $4.5 \mathrm{~V}-5.5 \mathrm{~V}$ )

- Low current drain ( 16 mA max)
- Internal time-base counter for real-time processing
- Internal binary counter register with MICROWIRETM compatible serial I/O
- General purpose outputs
- LSTTL/CMOS compatible in and out
- Direct drive of LED digit and segment lines
- Software/hardware compatible with other members of COP400 family

Block Diagram


TL/DD/8817-1
FIGURE 1

## Absolute Maximum Ratings

If Military/Aerospace specifled devices are required, contact the Natlonal Semiconductor Sales Office/ Distributors for avallability and specifications.

| Voltage at Any Pin Relative to GND | -0.5 V to +10 V |
| :--- | ---: |
| Ambient Operating Temperature | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ |
| Ambient Storage Temperature | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.$)$ | $300^{\circ} \mathrm{C}$ |
| Power Dissipation | 0.75 W at $25^{\circ} \mathrm{C}$ |
|  | 0.4 W at $70^{\circ} \mathrm{C}$ |

-0.5 V to +10 V
$0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
0.75 W at $25^{\circ} \mathrm{C}$
0.4 W at $70^{\circ} \mathrm{C}$

Total Source Current
120 mA
Total Sink Current 140 mA
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

## DC Electrical Characteristics

$4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V} ; 0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Operating Voltage ( $\mathrm{V}_{\mathrm{C}}$ ) | (Note 2) | 4.5 | 5.5 | V |
| Power Supply Ripple | Peak to Peak |  | 0.5 | $\checkmark$ |
| Operating Supply Current | All Inputs and Outputs Open |  | 16 | mA |
| Input Voltage Levels CKI Input Levels Crystal Input Logic High ( $\mathrm{V}_{\mathrm{IH}}$ ) Logic Low (VIL) RESET Input Levels Logic High Logic Low IP0-IP7, SI Input Levels Logic High Logic High Logic Low <br> All Other Inputs Logic High Logic Low | Schmitt Trigger Input $\begin{aligned} & V_{C C}=5.5 \mathrm{~V} \\ & V_{C C}=5 \mathrm{~V} \pm 5 \% \end{aligned}$ <br> High Trip Level Options Selected | $\begin{gathered} 2.0 \\ -0.3 \\ 0.7 \mathrm{~V}_{\mathrm{CC}} \\ -0.3 \\ \\ 2.4 \\ 2.0 \\ -0.3 \\ \\ 3.6 \\ -0.3 \end{gathered}$ | 0.4 <br> 0.6 <br> 0.8 <br> 1.2 | $\begin{aligned} & v \\ & v \end{aligned}$ $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| Input Capacitance |  |  | 7 | pF |
| Output Voltage Levels LSTTL Operation <br> Logic High ( $\mathrm{V}_{\mathrm{OH}}$ ) <br> Logic Low (VOL) <br> IPO-IP7, P8, P9, SKIP/P10 <br> Logic High <br> Logic Low | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{I}_{\mathrm{OH}}=-25 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=0.36 \mathrm{~mA} \\ & \text { (Note 1) } \\ & \mathrm{I}_{\mathrm{OH}}=-80 \mu \mathrm{~A} \\ & \mathrm{I}_{\mathrm{OL}}=720 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | $2.7$ $2.4$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Output Current Levels Output Sink Current SO and SK Outputs (IOL) $L_{0}-L_{7}$ Outputs $G_{0}-G_{3}$ and $D_{0}-D_{3}$ Outputs CKO | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{VOL}_{\mathrm{OL}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.9 \\ & 0.4 \\ & 7.5 \\ & 0.2 \end{aligned}$ |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Output Source Current $\mathrm{D}_{0}-\mathrm{D}_{3}, \mathrm{G}_{0}-\mathrm{G}_{3}$ Outputs (IOH) SO and SK Outputs (IOH) $\mathrm{L}_{0}-\mathrm{L}_{7}$ Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{VOH}_{\mathrm{OH}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{VOH}_{\mathrm{OH}}=2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -30 \\ & -1.2 \\ & -1.4 \end{aligned}$ | $\begin{aligned} & -250 \\ & -25 \end{aligned}$ | $\mu \mathrm{A}$ <br> mA <br> mA |

DC Electrical Characteristics (Continued)
$0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ unless otherwise noted

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Input Load Source Current (l\|L) | $V_{C C}=5.0 \mathrm{~V}, \mathrm{~V}_{\text {IL }}=0 \mathrm{~V}$ | -10 | -140 | $\mu \mathrm{A}$ |
| Total Sink Current Allowed All Outputs Combined D, G Ports $\mathrm{L}_{7}-\mathrm{L}_{4}$ $\mathrm{L}_{3}-\mathrm{L}_{0}$ All Other Pins |  |  | $\begin{gathered} 140 \\ 120 \\ 4 \\ 4 \\ 1.8 \\ \hline \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA |
| Total Source Current Allowed All I/O Combined $\begin{aligned} & L_{7}-L_{4} \\ & L_{3}-L_{0} \end{aligned}$ <br> Each L Pin All Other Pins |  |  | $\begin{gathered} 120 \\ 60 \\ 60 \\ 30 \\ 1.5 \end{gathered}$ | mA <br> mA <br> mA <br> mA <br> mA |

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq T_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}$ unless otherwise specified

| Parameter | Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time |  | 16 | 40 | $\mu \mathrm{s}$ |
| CKI <br> Input Frequency, f <br> Duty Cycle <br> Rise Time <br> Fall Time | $\begin{aligned} & (\div 32 \text { Mode) } \\ & f_{\mathrm{I}}=2.0 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 30 \end{aligned}$ | $\begin{gathered} 2 \\ 60 \\ 120 \\ 80 \end{gathered}$ | $\begin{gathered} \mathrm{MHz} \\ \% \\ \mathrm{~ns} \\ \mathrm{~ns} \end{gathered}$ |
| INPUTS: <br> SI, IP7-IP0 <br> tsetup <br> thold $\mathrm{IN}_{3}-\mathrm{N}_{0}, \mathrm{G}_{3}-\mathrm{G}_{0}, \mathrm{~L}_{7}-\mathrm{L}_{0}$ <br> ${ }^{\text {tsetup }}$ <br> $t_{\text {HOLD }}$ |  | $\begin{aligned} & 2.0 \\ & 1.0 \\ & 8.0 \\ & 1.3 \end{aligned}$ |  | $\mu \mathrm{s}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| OUTPUT PROPAGATION DELAY ```SO, SK Outputs tpd1, tpd0 D S - Do, G tpd1, tpd0 IP7-IP0, P8, P9, SKIP tpd1, tpdo P10 tpd1, tpd0``` | $\begin{aligned} & \text { Test Condition: } \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{~V}_{\mathrm{OUT}}=1.5 \mathrm{~V} \\ & \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=20 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=5 \mathrm{k} \Omega \end{aligned}$ |  | $\begin{aligned} & 4.0 \\ & 5.6 \\ & 7.2 \\ & 6.0 \\ & \hline \end{aligned}$ | $\mu \mathrm{S}$ <br> $\mu \mathrm{S}$ |

Note 1: COP404LSN-5 has Push-Pull drivers on these outputs.
Note 2: $V_{C C}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.

## Connection Diagram



TL/DD/8817-2
Top View
FIGURE 2
Order Number COP404LSN-5 See NS Package Number N40A

## Pin Descriptions

| Pin | $\quad$Description <br> $L_{7}-L_{0}$ |
| :--- | :--- |
| $\mathrm{G}_{3}-\mathrm{G}_{0}$ | 4 bidirecitonal I/O ports with TRI-STATE® |
| $\mathrm{D}_{3}-\mathrm{D}_{0}$ | 4 general purpose outputs |
| $\mathrm{IN}_{3}-\mathrm{IN}_{0}$ | 4 general purpose outputs |
| SI | Serial input (or counter input |
| SO | Serial output (or general purpose output) |
| SK | Logic-controlled clock (or general purpose out- |
|  | put) |

AD/ $\overline{\text { DATA }}$ Address out/data in flag
CKI System oscillator input
CKO System oscillator output (COP404LSN-5)
RESET System reset input
VCC Power supply
GND Ground
IP7-IP0 8 bidirectional ROM address and data ports P8, P9 2 ROM address outputs

SKIP/P10 Instruction skip output and most significant ROM address bit output

## Timing Diagram



FIGURE 3. Input/Output

## Functional Description

A block diagram of the COP404LSN-5 is given in Figure 1. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device. Positive logic is used. When a bit is set, it is a logic " 1 " (greater than 2V). When a bit is reset, it is a logic " 0 " (less than 0.8 V ).

## PROGRAM MEMORY

Program Memory consists of a 2048 byte external memory. As can be seen by an examination of the COP404LSN-5 instruction set, these words may be program instructions, program data or ROM addressing data. Because of the special characteristics associated with the JP, JSRP, JID and LQID instructions, ROM must often be thought of as being organized into 32 pages of 64 words each.
ROM addressing is accomplished by an 11-bit PC register. Its binary value selects one of the 20488 -bit words contained in ROM. A new address is loaded into the PC register during each instruction cycle. Unless the instruction is a transfer of control instruction, the PC register is loaded with the next sequential 11-bit binary count value. Three levels of subroutine nesting are implemented by the 11-bit subroutine saves registers, SA, SB, and SC, providing a last-in, first-out (LIFO) hardware subroutine stack.
ROM instruction words are fetched, decoded and executed by the Instruction Decode, Control and Skip Logic circuitry.

## DATA MEMORY

Data memory consists of a 512-bit RAM, organized as 8 data registers of 16 4-bit digits. RAM addressing is implemented by a 7 -bit B register whose upper 3 bits ( Br ) select 1 of 8 data registers and lower 4 bits (Bd) select 1 of 164 -bit digits in the selected data register. While the 4-bit contents of the selected RAM digit $(M)$ is usually loaded into or from, or exchanged with, the A register (accumulator), it may also be loaded into or from the $Q$ latches or loaded from the $L$ ports. RAM addressing may also be performed directly by the LDD and XAD instructions based upon the 7-bit contents of the operand field of these instructions. The Bd register also serves as a source register for 4-bit data sent directly to the D outputs.

## INTERNAL LOGIC

The 4-bit A register (accumulator) is the source and destination register for most I/O, arithmetic, logic and data memory access operations. It can also be used to load the Br and Bd portions of the $B$ register, to load and input 4 bits of the 8 -bit $Q$ latch data, to input 4 bits of the 8 -bit L I/O port data and to perform data exchanges with the SIO register.
A 4-bit adder performs the arithmetic and logic functions, storing its results in A. It also outputs a carry bit to the 1-bit $C$ register, most often employed to indicate arithmetic overflow. The C register, in conjunction with the XAS instruction and the EN register, also serves to control the SK output. C can be outputted directly to SK or can enable SK to be a sync clock each instruction cycle time. (See XAS instruction and EN register description, below).

Four general-purpose inputs, $\mathbb{N}_{3}-\mathbb{N}_{0}$, are provided.
The D register provides 4 general-purpose outputs and is used as the destination register for the 4-bit contents of Bd. The D outputs can be directly connected to the digits of a multiplexed LED display.
The $G$ register contents are outputs to 4 general-purpose bidirectional I/O ports. G I/O ports can be directly connected to the digits of a multiplexed LED display.
The $Q$ register is an internal, latched, 8 -bit register, used to hold data loaded to or from $M$ and $A$, as well as 8 -bit data from ROM. Its contents are output to the LI/O ports when the $L$ drivers are enabled under program control. (See LEI instruction.)
The 8 L drivers, when enabled, output the contents of latched Q data to the L I/O ports. Also, the contents of L may be read directly into $A$ and $M$. LI/O ports can be directly connected to the segments of a multiplexed LED display (using the LED Direct Drive output configuration option) with $Q$ data being outputted to the $\mathrm{Sa}-\mathrm{Sg}$ and decimal point segments of the display.
The SIO register functions as a 4-bit serial-in/serial-out shift register or as a binary counter depending on the contents of the EN register. (See EN register description, below.) Its contents can be exchanged with $A$, allowing it to input or output a continuous serial data stream. SIO may also be used to provide additional parallel I/O by connecting SO to external serial-in/parallel-out shift registers.
The XAS instruction copies C into the SKL latch. In the counter mode, SK is the output of SKL; in the shift register mode, SK outputs SKL ANDed with the clock.
The EN register is an internal 4-bit register loaded under program control by the LEl instruction. The state of each bit of this register selects or deselects the particular feature associated with each bit of the EN register ( $\mathrm{EN}_{3}-\mathrm{EN}_{0}$ ).

1. The least significant bit of the enable register, $\mathrm{EN}_{0}$, selects the SIO register as either a 4-bit shift register or a 4bit binary counter. With ENO set, SIO is an asynchronous binary counter, decrementing its value by one upon each low-going pulse (" 1 " to " 0 ") occurring on the SI input. Each pulse must be at least two instruction cycles wide. SK outputs the value of SKL. The SO output is equal to the value of $E N_{3}$. With $E N_{0}$ reset, SIO is a serial shift register shifting left each instruction cycle time. The data present at SI goes into the least significant bit of SIO. SO can be enabled to output the most significant bit of SIO each cycle time. (See 4 below.) The SK output becomes a logic-controlled clock.
2. With $E N_{1}$ set the $\mathbb{N}_{1}$ input is enabled as an interrupt input. Immediately following an interrupt, $\mathrm{EN}_{1}$ is reset to disable further interrupts.
3. With $E N_{2}$ set, the $L$ drivers are enabled to output the data in Q to the $\mathrm{L} \mathrm{I} / \mathrm{O}$ ports. Resetting $\mathrm{EN}_{2}$ disables the L drivers, placing the LI/O ports in a high-impedance input state.

## Functional Description (Continued)

4. $\mathrm{EN}_{3}$, in conjunction with $\mathrm{EN}_{0}$, affects the SO output. With $\mathrm{EN}_{0}$ set (binary counter option selected) SO will output the value loaded into $E N_{3}$. With $E N_{0}$ reset (serial shift register option selected), setting EN $\mathrm{E}_{3}$ enables SO as the output of the SIO shift register, outputting serial shifted data each instruction time. Resetting $\mathrm{EN}_{3}$ with the serial shift register option selected disables SO as the shift register output; data continues to be shifted through SIO and can be exchanged with A via an XAS instruction but SO remains reset to " 0 ." The table below provides a summary of the modes associated with $\mathrm{EN}_{3}$ and $\mathrm{EN}_{0}$.

## INTERRUPT

The following features are associated with the $\mathrm{IN}_{1}$ interrupt procedure and protocol and must be considered by the programmer when utilizing interrupts.
a. The interrupt, once acknowledged as explained below, pushes the next sequential program counter address (PC+1) onto the stack, pushing in turn the contents of the other subroutine-save registers to the next lower level $(P C+1 \rightarrow S A \rightarrow S B \rightarrow S C)$. Any previous contents of SC are lost. The program counter is set to hex address OFF (the last word of page 3) and $\mathrm{EN}_{1}$ is reset.
b. An interrupt will be acknowledged only after the following conditions are met:

1. $E N_{1}$ has been set.
2. A low-going pulse (" 1 " to " 0 ") at least two instruction cycles wide occurs on the $\mathbb{N}_{1}$ input.
3. A currently executing instruction has been completed.
4. All successive transfer of control instructions and successive LBIs have been completed (e.g., if the main program is executing a JP instruction which transfers program control to another JP instruction, the interrupt will not be acknowledged until the second JP instruction has been executed.
c. Upon acknowledgement of an interrupt, the skip logic status is saved and later restored upon popping of the stack. For example, if an interrupt occurs during the execution of ASC (Add with Carry, Skip on Carry) instruction which results in carry, the skip logic status is saved and program control is transferred to the interrupt servicing routine at hex address OFF. At the end of the interrupt routine, a RET instruction is executed to "pop" the stack and return program control to the instruction following the original ASC. At this time, the skip logic is enabled and skips this instruction because of the previous ASC carry. Subroutines and LQID instructions should not be nested within the interrupt service routine, since their popping the stack will enable any previously saved main program skips, interfering with the orderly execution of the interrupt routine.

| $\mathrm{EN}_{3}$ | EN0 | SIO | SI | so | SK |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | Shift Register | Input to Shift Register | 0 | $\begin{aligned} & \text { If SKL }=1, \mathrm{SK}=\mathrm{CLOCK} \\ & \text { If SKL }=0, \mathrm{SK}=0 \end{aligned}$ |
| 1 | 0 | Shift Register | Input to Shift Register | Serial Out | $\begin{aligned} & \text { If } S K L=1, S K=C L O C K \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 0 | 1 | Binary Counter | Input to Binary Counter | 0 | $\begin{aligned} & \text { If SKL }=1, S K=1 \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |
| 1 | 1 | Binary Counter | Input to Binary Counter | 1 | $\begin{aligned} & \text { If } S K L=1, S K=1 \\ & \text { If } S K L=0, S K=0 \end{aligned}$ |

d. The first instruction of the interrupt routine at hex address OFF must be a NOP.
e. A LEI instruction can be put immediately before the RET to re-enable interrupts.

## INITIALIZATION

The Reset Logic will initialize (clear) the device upon powerup if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. If the power supply rise time is greater than 1 ms , the user must provide an external RC network and diode to the $\overline{\text { RESET }}$ pin as shown below. The RESET pin is configured as a Schmitt trigger input. If the RC network is not used, the RESET pin should be left open. Initialization will occur whenever a logic " 0 " is applied to the RESET input, provided it stays low for at least three instruction cycle times.


TL/DD/8817-4
$R C \geq 5 \times$ Power Supply Rise Time ( $R>40 \mathrm{k}$ )
Upon initialization, the PC register is cleared to 0 (ROM address 0 ) and the A, B, C, D, EN, and G registers are cleared. The SK output is enabled as a SYNC output, providing a pulse each instruction cycle time. Data Memory (RAM) is not cleared upon initialization. The first instruction at address 0 must be a CLRA.

## EXTERNAL MEMORY INTERFACE

The COP404LSN-5 is designed for use with an external Program Memory. This memory may be implemented using any devices having the following characteristics:

1. random addressing
2. TTL-compatible TRI-STATE outputs
3. TTL-compatible inputs
4. access time $=5 \mu \mathrm{~s}$ max.

Typically these requirements are met using bipolar or MOS PROMs.
During operation, the address of the next instruction is sent out on P10, P9, P8, and IP7 through IP0 during the time that AD/ $\overline{D A T A}$ is high (logic " 1 " = address mode). Address data on the IP lines is stored into an external latch on the high-to-low transition of the AD/ $\overline{\text { DATA }}$ line; P9 and P8 are

## Functional Description (Continued)

dedicated address outputs, and do not need to be latched. SKIP/P10 outputs address data when AD/ $\overline{\text { DATA }}$ is low. When AD/DATA is low (logic " 0 " = data mode), the output of the memory is gated onto IP7 through IPO, forming the input bus. Note that the AD/ $\overline{\mathrm{DATA}}$ output has a period of one instruction time, a duty cycle of approximately $50 \%$, and specifies whether the IP lines are used for address output or instruction input.

## OSCILLATOR

The basic clock oscillator configurations is shown in Figure 4.

Crystal Controlled Oscillator-CKI and CKO are connected to an external crystal. The instruction cycle time equals the crystal frequency divided by 32.


TL/DD/8817-5
FIGURE 4. Oscillator

## INPUT/OUTPUT CONFIGURATIONS

COP404LSN-5 outputs have the following configurations, illustrated in Figure 5:
a. Standard-an enhancement mode device to ground in conjunction with a depletion-mode device to $\mathrm{V}_{\mathrm{Cc}}$, compatible with LSTTL and CMOS input requirements. (Used on D and G outputs.)
b. Open-Drain-an enhancement-mode device to ground only, allowing external pull-up as required by the user's application.
c. Push-Pull-an enhancement-mode device to ground in conjunction with a depletion-mode device paralleled by an enhancement-mode device to $\mathrm{V}_{\mathrm{Cc}}$. This configuration has been provided to allow for fast rise and fall times when driving capacitive loads.
d. LED Direct Drive-an enhancement-mode device to ground and to $V_{C c}$, meeting the typical current sourcing requirements of the segments of an LED display. The sourcing device is clamped to limit current flow. These devices may be turned off under program control (see Functional Description, EN Register), placing the outputs in a high-impedance state to provide required LED segment blanking for a multiplexed display. (Used on L outputs.)
COP404LSN-5 inputs have an on-chip depletion load device to VCc .
The above input and output configurations share common enhancement-mode and depletion-mode devices. Specifically, all configurations use one or more of six devices (numbered 1-6, respectively). Minimum and maximum current (lout and VOUT) curves are given in figure 6 for each of these devices to allow the designer to effectively use these I/O configurations in designing a system.
An important point to remember is that even when the $L$ drivers are disabled, the depletion load device will source a small amount of current (see Figure 6, device 2); however, when the L-lines are used as inputs, the disabled depletion device can not be relied on to source sufficient current to pull an input to a logic " 1 ".



TL/DD/8817-8
c. Push-Pull Output

d. L Output (LED)

e. Input with Load

## Typical Performance Characteristics



Output Sink Current IPO-IP7, P8, P9, SKIP/P10, AD/DATA


## COP404LSN-5 Instruction Set

Table I is a symbol table providing internal architecture, instruction operand and operational symbols used in the instruction set table.

Table II provides the mnemonic, operand, machine code, data flow, skip conditions, and description associated with each instruction in the COP404LSN-5 instruction set.

## TABLE I. COP404LSN-5 Instruction Set Table Symbols

| Symbol | Definition |
| :--- | :--- |
| INTERNAL ARCHITECTURE SYMBOLS |  |
| A | 4-bit Accumulator |
| B | 10-bit RAM Address Register |
| Br | Upper 3 bits of B (register address) |
| Bd | Lower 4 bits of B (digit address) |
| C | 1-bit Carry Register |
| D | 4-bit Data Output Port |
| EN | 4-bit Enable Register |
| G | 4-bit Register to latch data for G I/O Port |
| IL | Two 1-bit latches associated with the IN ${ }_{3}$ or IN ${ }_{0}$ |
|  | inputs |
| IN | 4-bit Input Port |
| IP | 8-bit bidirectional ROM address and Data Port |
| L | 8-bit TRI-STATE I/O Port |
| M | 4-bit contents of RAM Memory pointed to by B |
|  | Register |
| P | 3-bit ROM Address Register Port |
| PC | 11-bit ROM Address Register (program counter) |
| Q | 8-bit Register to latch data for L I/O Port |
| SA | 11-bit Subroutine Save Register A |
| SB | 11-bit Subroutine Save Register B |
| SC | 11-bit Subroutine Save Register C |
| SIO | 4-bit Shift Register and Counter |
| SK | Logic-Controlled Clock Output |


| Symbol | Definition |
| :---: | :---: |
| INSTRUCTION OPERAND SYMBOLS |  |
| d | 4-bit Operand Field, 0-15 binary (RAM Digit Select) |
| $r$ d | 3 -bit Operand Field, 0-7 binary (RAM Register Select) |
| a | 11-bit Operand Field, 0-2047 binary (ROM Address) |
| $y \quad$ | 4-bit Operand Field, 0-15 binary (Immediate Data) |
| RAM(s) | Contents of RAM location addressed by s |
| ROM(t) | Contents of ROM location addressed by $t$ |
| OPERATIONAL SYMBOLS |  |
| + | Plus |
| - | Minus |
| $\rightarrow$ | Replaces |
| $\longleftrightarrow$ | Is exchanged with |
| $=$ | Is equal to |
| $\bar{A}$ | The one's complement of A |
| $\oplus$ | Exclusive-OR |
|  | Range of values |

TABLE II. COP404LSN-5 Instruction Set

| Mnemonic | Operand | Hex Code | Machine <br> Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |  |  |  |  |
| ASC |  | 30 | 10011 0000 | $\begin{aligned} & A+C+\operatorname{RAM}(B) \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Add with Carry, Skip on Carry |
| ADD |  | 31 | 10011 0001 | $A+R A M(B) \rightarrow A$ | None | Add RAM to A |
| ADT |  | 4A | \|0100|1010 | $A+10_{10} \rightarrow A$ | None | Add Ten to A |
| AISC | $y$ | 5- | 01011 y | $A+y \rightarrow A$ | Carry | Add Immediate, Skip on Carry $(y \neq 0)$ |
| CASC |  | 10 | 10001 0000 | $\begin{aligned} & \bar{A}+\operatorname{RAM}(B)+C \rightarrow A \\ & \text { Carry } \rightarrow C \end{aligned}$ | Carry | Complement and Add with Carry, Skip on Carry |
| CLRA |  | 00 | 10000\|0000 | $0 \rightarrow A$ | None | Clear A |
| COMP |  | 40 | 10100\|0000 | $\overline{\mathrm{A}} \rightarrow \mathrm{A}$ | None | One's complement of $A$ to $A$ |
| NOP |  | 44 | 010010100 | None | None | No Operation |
| RC |  | 32 | 0011 0010 | " 0 " $\rightarrow$ C | None | Reset C |
| SC |  | 22 | 10010]0010 | "1" $\rightarrow$ C | None | Set C |
| XOR |  | 02 | 10000\|0010 | $A \oplus \operatorname{RAM}(\mathrm{~B}) \rightarrow \mathrm{A}$ | None | Exclusive-OR RAM with A |

TABLE II. COP404LSN-5 Instruction Set (Continued)

| TABLE II. COP404LSN-5 Instruction Set (Continued) |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Mnemonic | Operand | Hex Code | Machine Language Code (BInary) | Data Flow | Skip Conditions | Description |
| TRANSFER OF CONTROL INSTRUCTIONS |  |  |  |  |  |  |
| JID |  | FF | [1111 1111 | $\begin{aligned} & \mathrm{ROM}_{\left(\mathrm{PC}_{10: 8}, A, M\right)} \rightarrow \\ & \mathrm{PC}_{7: 0} \end{aligned}$ | None | Jump Indirect (Note 2) |
| JMP | a | $6-$ | $\begin{aligned} & {\left[0110\|0\| a_{10: 8} \mid\right.} \\ & \mathbf{a}_{7: 0} \end{aligned}$ | $a \rightarrow P C$ | None | Jump |
| JP | a |  | $\begin{gathered} \frac{11}{(\text { pages } 2,3 \text { only) }} \\ \text { or } \\ \frac{11 \mid \quad a_{5 ; 0}}{\text { (all other pages) }} \end{gathered}$ | $\begin{aligned} & a \rightarrow P C_{6: 0} \\ & a \rightarrow P C_{5: 0} \end{aligned}$ | None | Jump within Page (Note 4) |
| JSRP | a | -- |  | $\begin{aligned} & \mathrm{PC}+1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \\ & \rightarrow \mathrm{SC} \\ & 00010 \rightarrow \mathrm{PC}_{10: 6} \\ & \mathrm{a} \rightarrow \mathrm{PC}_{5: 0} \end{aligned}$ | None | Jump to Subroutine Page (Note 5) |
| JSR | a | $6-$ | $\begin{aligned} & \|0110\| 1 \mid a_{10: 8} \\ & \hline \mathrm{a}_{7}: 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & P C+1 \rightarrow S A \rightarrow S B \\ & \rightarrow S C \\ & a \rightarrow P C \end{aligned}$ | None | Jump to Subroutine |
| RET |  | 48 | 10100\|1000 | $S C \rightarrow S B \rightarrow S A \rightarrow P C$ | None | Return from Subroutine |
| RETSK |  | 49 | 10100\|1001 | $S C \rightarrow S B \rightarrow S A \rightarrow P C$ | Always Skip on Return | Return from Subroutine then Skip |
| MEMORY REFERENCE INSTRUCTIONS |  |  |  |  |  |  |
| CAMQ |  | $\begin{aligned} & \hline 33 \\ & 3 C \end{aligned}$ | 0011 0011 <br> 0011 1100 | $\begin{aligned} & \mathrm{A} \rightarrow \mathrm{Q}_{7: 4} \\ & \operatorname{RAM}(\mathrm{~B}) \end{aligned} \mathrm{Q}_{3: 0}$ | None | Copy A, RAM to Q |
| CQMA |  | $\begin{aligned} & 33 \\ & 2 \mathrm{C} \end{aligned}$ | $0011\|0011\|$  <br> 0010 1100 | $\begin{aligned} & Q_{7: 4} \rightarrow R A M(B) \\ & Q_{3: 0} \rightarrow A \end{aligned}$ | None | Copy Q to RAM, A |
| LD | $r$ | -5 | $\frac{\|00\| r\|0101\|}{(r=0: 3)}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \rightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | None | Load RAM into A, Exclusive-OR Br with r |
| LDD | r,d | 23 |  | $\mathrm{RAM}(\mathrm{r}, \mathrm{d}) \rightarrow \mathrm{A}$ | None | Load A with RAM pointed to directly by $r$, $d$ |
| LQID |  | BF | [1011 ${ }^{\text {11111 }}$ | $\begin{aligned} & \mathrm{ROM}\left(\mathrm{PC}_{10: 8}, A, M\right) \rightarrow Q \\ & \mathrm{SB} \rightarrow \mathrm{SC} \end{aligned}$ | None | Load Q Indirect (Note 3) |
| RMB | 0 1 2 3 | $4 C$ 45 42 43 | 0100 1100 <br> 0100 $0101 \mid$ <br> 0100 0010 <br> 0100 0011 | $\begin{aligned} 0 & \rightarrow \text { RAM }(B)_{0} \\ 0 & \rightarrow \text { RAM }(B)_{1} \\ 0 & \rightarrow \text { RAM }(B)_{2} \\ 0 & \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Reset RAM Bit |
| SMB | $\begin{aligned} & 0 \\ & 1 \\ & 2 \\ & 3 \end{aligned}$ | $\begin{aligned} & 4 D \\ & 47 \\ & 46 \\ & 4 B \end{aligned}$ | 0100 1101 <br> 0100 0111 <br> 0100 0110 <br> 0100 1011 | $\begin{aligned} 1 & \rightarrow R A M(B)_{0} \\ 1 & \rightarrow R A M(B)_{1} \\ 1 & \rightarrow R A M(B)_{2} \\ 1 & \rightarrow \text { RAM }(B)_{3} \end{aligned}$ | None | Set RAM Bit |
| STII | y | 7- | 01111 y | $\begin{aligned} & y \rightarrow R A M(B) \\ & B d+1 \rightarrow B d \end{aligned}$ | None | Store Memory Immediate and Increment Bd |
| X | r | -6 | $\frac{\|00\| r\|0110\|}{(r=0: 3)}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Br} \oplus \mathrm{r} \longrightarrow \mathrm{Br} \end{aligned}$ | None | Exchange RAM with A, Exclusive-OR Br with $r$ |
| XAD | $r, d$ | 23 | 0010 $0011 \mid$ <br> $1\|r\| r\|c\|$  | RAM $(r, d) \longleftrightarrow A$ | None | Exchange A with RAM pointed to directly by ( $r, d$ ) |
| XDS | r | -7 | $\frac{00\|r\| 0111 \mid}{(r=0: 3)}$ | $\begin{aligned} & \mathrm{RAM}(\mathrm{~B}) \longleftrightarrow \mathrm{A} \\ & \mathrm{Bd}-1 \rightarrow \mathrm{Bd} \\ & \mathrm{Br} \oplus \mathrm{r} \rightarrow \mathrm{Br} \end{aligned}$ | Bd decrements past 0 | Exchange RAM with A and Decrement Bd, Exclusive-OR Br with r |

TABLE II. COP404LSN-5 Instruction Set (Continued)



| Mnemonic | Operand | $\begin{aligned} & \text { Hex } \\ & \text { Code } \end{aligned}$ | Machine Language Code (Binary) | Data Flow | Skip Conditions | Description |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INPUT/OUTPUT INSTRUCTIONS (Continued) |  |  |  |  |  |  |
| OGI | y | $\begin{aligned} & 33 \\ & 5- \end{aligned}$ | $\begin{array}{\|l\|} \hline 0011\|0011\| \\ \hline 0101 / \mathrm{y} \\ \hline \end{array}$ | $\mathrm{y} \rightarrow \mathrm{G}$ | None | Output to G Ports Immediate |
| OMG |  | $\begin{aligned} & 33 \\ & 3 A \end{aligned}$ | $\begin{array}{\|l\|l\|} \hline 0011\|0011\| \\ \hline 0011 \mid 1010 \\ \hline \end{array}$ | RAM(B) $\rightarrow$ G | None | Output RAM to G Ports |
| XAS |  | 4 F | 0100/1111 | A SIO, $^{\text {C SKL }}$ | None | Exchange A with SIO (Note 2) |

Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4-bit $A$ register. Note 2: For additional information on the operation of the XAS, JID, LQID, INIL, and SKT instructions, see below.
Note 3: The JP instruction allows a jump, while in subroutine pages 2 or 3, to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
Note 4: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.
Note 5: LBI is a single-byte instruction if $\mathrm{d}=0,9,10,11,12,13,14$, or 15 . The machine code for the lower 4 bits equals the binary value of the " d " data minus 1 , e.g., to load the lower four bits of $B(B d)$ with the value $9(10012)$, the lower 4 bits of the LBI instruction equal $8(10002)$. To load 0 , the lower 4 bits of the LBI instruction should equal 15 (11112).
Note 6: Machine code for operand field y for LEI instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds to the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)

## Description of Selection Instructions

The following information is provided to assist the user in understanding the operation of several unique instructions and to provide notes useful to programmers in writing COP404LSN-5 programs.

## XAS INSTRUCTIONS

XAS (Exchange A with SIO) exchanges the 4-bit contents of the accumulator with the 4-bit contents of the SIO register. The contents of SIO will contain serial-in/serial-out shift register or binary counter data, depending on the value of the EN register. An XAS instruction will also affect the SK output. (See Functional Description, EN Register.) If SIO is selected as a shift register, an XAS instruction must be performed once every 4 instruction cycles to effect a continuous data stream.

## JID INSTRUCTION

JID (Jump Indirect) is an indirect addressing instruction, transferring program control to a new ROM location pointed to indirectly by $A$ and $M$. It loads the lower 8 bits of the ROM address register PC with the contents of ROM addressed by the 11-bit word, $\mathrm{PC}_{10}: 8, \mathrm{~A}, \mathrm{M} . \mathrm{PC}_{10}, \mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ are not affected by this instruction.
Note: JID requires 2 instruction cycles to execute.

## INIL INSTRUCTION

INIL (Input IL Latches to A) inputs 2 latches, $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ (see Figure 7 ) and CKO into A . The $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ latches are set if a low-going pulse (" 1 " to " 0 ") has occurred on the $\mathrm{N}_{3}$ and $\mathrm{IN}_{0}$ inputs since the last INIL instruction, provided the input pulse stays low for at least two instruction times. Execution of an $\mathbb{N} I L$ inputs $\mathrm{IL}_{3}$ and $\mathrm{IL}_{0}$ into A3 and AO respectively, and resets these latches to allow them to respond to subsequent low-going pulses on the $I N_{3}$ and $\mathbb{N}_{0}$ lines. INIL will input "1" into A2 on the COP404LSN-5. A " 0 " is always placed in A1 upon the execution of an INIL. The general purpose inputs $\mathrm{IN}_{3}-\mathrm{N}_{0}$ are input to A upon execution of an ININ instruction. (See Table II, ININ instruction.) INIL is use-
ful in recognizing pulses of short duration or pulses which occur too often to be read conveniently by an ININ instruction.
Note: IL latches are not cleared on reset.

## LQID INSTRUCTION

LQID (Load Q Indirect) loads the 8-bit Q register with the contents of ROM pointed to by the 11-bit word $\mathrm{PC}_{10}, \mathrm{PC}_{9}$, $\mathrm{PC}_{8}, \mathrm{~A}, \mathrm{M}$. LQID can be used for table lookup or code conversion such as BCD to seven-segment. The LQID instruction "pushes" the stack (PC + $1 \rightarrow \mathrm{SA} \rightarrow \mathrm{SB} \rightarrow \mathrm{SC}$ ) and replaces the least significant 8 bits of PC as follows: $\mathrm{A} \rightarrow \mathrm{PC}_{7: 4}, \mathrm{RAM}(\mathrm{B}) \rightarrow \mathrm{PC}_{3: 0}$, leaving $\mathrm{PC}_{10}, \mathrm{PC}_{9}$ and $\mathrm{PC}_{8}$ unchanged. The ROM data pointed to by the new address is fetched and loaded into the Q latches. Next, the stack is "popped" (SC $\rightarrow$ SB $\rightarrow$ SA $\rightarrow$ PC), restoring the saved value of PC to continue sequential program execution. Since LQID pushes SB $\rightarrow$ SC, the previous contents of SC are lost. Also, when LQID pops the stack, the previously pushed contents of SB are left in SC. The net result is that the contents of SB are placed in SC (SB $\rightarrow$ SC).
Note: LQID takes two instruction cycle times to execute.


TL/DD/8817-12
FIGURE 7. INIL Hardware Implementation

## Description of Selected Instructions (Continued)

## SKT INSTRUCTION

The SKT (Skip On Timer) instruction tests the state of an internal 10-bit time-base counter. This counter divides the instruction cycle clock frequency by 1024 and provides a latched indication of counter overflow. The SKT instruction tests this latch, executing the next program instruction if the latch is not set. If the latch has been set since the previous test, the next program instruction is skipped and the latch is reset. The features associated with this instruction, therefore, allow the COP404LSN-5 to generate its own time-base for real-time processing rather than relying on an external input signal.
For example, using a 2.097 MHz oscillator as the time-base to the clock generator, the instruction cycle clock frequency will be 65 kHz (crystal frequency $\div 32$ ) and the binary counter output pulse frequency will be 64 Hz . For time-of-day or similar real-time processing, the SKT instruction can call a routine which increments a "seconds" counter every 64 ticks.

## INSTRUCTION SET NOTES

a. The first word of a COP404LSN-5 program (ROM address 0 ) must be a CLRA (Clear A) instruction.
b. Although skipped instructions are not executed, one instruction cycle time is devoted to skipping each byte of the skipped instruction. Thus all program paths except JID and LQID take the same number of cycle times whether instructions are skipped or executed. JID and LQID instructions take 2 cycles if executed and 1 cycle if skipped.
c. The ROM is organized into 32 pages of 64 words each. The Program Counter is an 11-bit binary counter, and will count through page boundaries. If a JP, JSRP, JID or LQID instruction is located in the last word of a page, the instruction operates as if it were in the next page. For example: a JP located in the last word of a page will jump to a location in the next page. Also, a LQID or JID located in the last word of page $3,7,11,15,19,23$ or 27 will access data in the next group of four pages.

## Typical Applications

## PROM-BASED SYSTEM

The COP404LSN-5 may be used to exactly emulate the COP444L. Figure 8 shows the interconnect to implement a COP444L hardware emulation. This connection uses a MM2716 EPROM as external memory. Other memory can be used such as bipolar PROM or RAM.
Pins IP7-IP0 are bidirectional inputs and outputs. When the AD/DATA clocking output turns on, the EPROM drivers are disabled and IP7-IPO output addresses. The 8 -bit latch (MM74LS373) latches the addresses to drive the memory.
When AD/DATA turns off, the EPROM is enabled and the IP7-IP0 pins will input the memory data. P8, P9 and SKIP/ P10 output the most significant address bits to the memory. (SKIP output may be used for program debug if needed.)
The other 28 pins of the COP404LSN-5 may be configured exactly the same as a COP444L. The COP404LSN-5 VCC can vary from 4.5 V to 5.5 V . However, 5 V is used for the memory.
For In-Circuit emulation, see also COP444LP.

## COP404LSN-5 Mask Options

The following COP444L options have been implemented on the COP404LSN-5.

| Option Value | Comment |
| :---: | :---: |
| Option $1=0$ | Ground, no option available |
| Option $2=0$ | CKO is clock generator output to crystal/resonator |
| Option $3=0$ | CKI is oscillator input (divide by 32) |
| Option $4=0$ | RESET pin has load device to $\mathrm{V}_{\mathrm{CC}}$ |
| Option $5=2$ | $L_{7}$ |
| Option $6=2$ | $L_{6}$ have LED direct-drive |
| Option $7=2$ | $L_{5}$ output |
| Option $8=2$ | $\mathrm{L}_{4}$ |
| Option $9=0$ | IN1 has load device to $\mathrm{V}_{\mathrm{CC}}$ |
| Option $10=0$ | IN2 has load device to $\mathrm{V}_{\mathrm{CC}}$ |
| Option $11=1$ | $\mathrm{V}_{\mathrm{CC}} 4.5 \mathrm{~V}$ to 5.5 V operation |
| Option $12=2$ | $L_{3}$ |
| Option $13=2$ | $\mathrm{L}_{2}$ have LED direct-drive |
| Option $14=2$ | $L_{1}$ output |
| Option $15=2$ | $L_{0}$ |
| Option $16=0$ | SI has load to $\mathrm{V}_{\mathrm{CC}}$ |
| Option $17=2$ | SO has push-pull output |

Option Value
Option $18=2$
Option $19=0$ Option $20=0$ Option $21=0$ Option $22=0$ Option $23=0$ Option $24=0$ Option $25=0$ Option $26=0$ Option $27=0$ Option $28=0$ Option $29=1$ Option $30=1$ Option $31=1$ Option $32=0$ Option $33=0$ Option $34=0$ Option $35=\mathrm{N} / \mathrm{A}$

## Comment

SK has push-pull output INO has load device to $V_{C C}$ IN3 has load device to $V_{C C}$
$\mathrm{G}_{1}$ have high current standard output $\mathrm{G}_{3}$
$\left.\begin{array}{l}D_{3} \\ D_{2}\end{array}\right\}$ have high current
$D_{1}$ standard output $\mathrm{D}_{0}$
L $\mathbb{L}\}$ nave higher voltage input levels
SI has standard input level RESET has Schmitt trigger input CKO has standard input levels 40-pin package


FIGURE 8. COP404LSN-5 System Dlagram

# 行 National Semiconductor COP420P/COP444CP/COP444LP Piggyback EPROM Microcontrollers 

## General Description

The COP420P, COP444CP, and COP444LP are piggyback versions of the COPSTM microcontroller families. These devices are identical to their respective device except the program ROM has been removed. The device package incorporates the circuitry and socket on top of package to accommodate the piggyback EPROM-MM2716, NMC27C16 or other appropriate EPROMs. With the addition of an EPROM the device performs exactly as its masked equivalent.
The device is a complete microcontroller system with CPU, RAM, I/O and EPROM socket in a 28 -lead package. The completed package allows field test of the system in the final electrical and mechanical configuration. This important benefit facilitates development and debug of the COP400 program prior to masking of a production part.
These devices are also economical in low and medium volume applications or when the program may require changing.

| Device <br> Selection | Device <br> Emulated | Plggyback <br> Device |
| :--- | :--- | :--- |
| Low Power NMOS | COP420L, COP444L | COP444LP |
| High Speed NMOS | COP420 | COP420P |
| Low Power CMOS | COP424C, COP444C | COP444CP |

## Features <br> Features

COP444LP

- $16 \mu \mathrm{~s}$ instruction time

■ Same Specification as COP404LSN-5
COP420P

- $4 \mu \mathrm{~s}$ instruction time
- Same Specification as COP402N

COP444CP
■ $4 \mu$ s instruction time

- Fully static (can turn off clock)
- Power-saving IDLE state and Halt mode
- Same Specification as COP404CN


## ADVANCE INFORMATION

Low Power NMOS
High Speed NMOS
Low Power CMOS

$$
0
$$



TL/DD/8705-10

Section 2 COP800 Family
Section 2 Contents
COP820C/COP821C/COP822C/COP840C/COP841C/COP842C/COP620C/COP621C/COP622C/COP640C/COP641C/COP642C Single-Chip microCMOS Microcontrollers2-7
COP820CP-X/COP840CP-X Piggyback EPROM Microcontroller ..... 2-27
COP8720C/COP8721C/COP8722C Single-Chip microCMOS Microcontrollers ..... 2-36
COP888CL Single-Chip microCMOS Microcontroller ..... 2-56
COP888CF Single-Chip microCMOS Microcontroller ..... 2-85
COP888CG Single-Chip microCMOS Microcontroller ..... 2-116

# The 8-Bit COP800 Family: Optimized for Value 

National's COP800 family provides cost-effective solutions for feature-rich, 8 -bit microcontroller applications.

## Key Features

- High-performance 8-bit microcontroller
- Full 8 -bit architecture and implementation
- $1 \mu \mathrm{~s}$ instruction-cycle time
- High code efficiency with single-byte, multiple-function instructions
- UART
- A/D converter
- Watchdog logic monitor
- On-chip ROM to 4 kbytes
- On-chip RAM to 192 bytes
- EEPROM
- M²CMOSTM fabrication
- MICROWIRE/PLUSTM serial interface
- ROMless versions available
- Wide operating voltage range: +2.5 V to +6 V
- Military temp range available: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- MIL-STD-883C versions available
- 20- to 44-pin packages

The COP800 combines a powerful single-byte, multiplefunction instruction set with a memory-mapped core architecture similar to the HPCTM.
And like the HPC, the COP800 family supports a wide variety of ROM, RAM, I/O and peripheral functions.
The COP800 has an instruction-cycle time of only $1 \mu \mathrm{~s}$, and because over $70 \%$ of its instruction set is composed of sin-gle-cycle, single-byte instructions, the COP800 can deliver exceptional performance for an 8 -bit engine.
And since it's fabricated in National's advanced M ${ }^{2}$ CMOS process, the COP800 has low current drain, low heat dissipation, and a wide operating voltage range.

## Key Applications

- Automotive systems
- Process control
- Robotics
- Telecommunications
- AC-motor control
- DC-motor control
- Keyboard controllers
- Modems
- RS232C controllers

The COP800 family offers high performance in a low-cost, easy-to-design-in package.

| Commercial Temp Version $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Industrial Temp Version $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Military Temp Version $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Memory |  | Features |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | 1/0 | 0 |  |  | Timer |  |  |
|  |  |  | (Bytes) | (Bytes) | $\begin{aligned} & \text { I/O } \\ & \text { Pins } \end{aligned}$ | Serlal I/O | Interrupt | Stack | Base Counters | (Pins) | Other |
|  | COP820C COP821C COP822C | COP620C COP621C COP622C | $\begin{aligned} & 1.0 \mathrm{k} \\ & 1.0 \mathrm{k} \\ & 1.0 \mathrm{k} \end{aligned}$ | $\begin{aligned} & 64 \\ & 64 \\ & 64 \end{aligned}$ | $\begin{aligned} & 24 \\ & 20 \\ & 16 \end{aligned}$ | Yes <br> Yes <br> Yes | $\begin{array}{\|l\|} \hline 3 \text { Sources } \\ \text { 3 Sources } \\ 3 \text { Sources } \end{array}$ | $\begin{array}{\|l\|} \hline \ln \mathrm{RAM} \\ \ln \mathrm{RAM} \\ \ln \mathrm{RAM} \end{array}$ | $\begin{aligned} & 1 \\ & 1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 28 \\ & 24 \\ & 20 \end{aligned}$ |  |
|  | COP8720C |  | 1.0k EE | 64 | 24 | Yes | $3 \text { Sources }$ | In RAM | 1 | 28 | $64 \times 8$ <br> EEPROM <br> in RAM |
|  | COP8721C |  | 1.0 kEE | 64 | 20 | Yes | 3 Sources | In RAM | 1 | 24 | $64 \times 8$ EEPROM in RAM |
|  | COP8722C |  | 1.0k EE | 64 | 16 | Yes | 3 Sources | In RAM | 1 | 20 | $64 \times 8$ <br> EEPROM <br> in RAM |
|  | COP840C COP841C COP842C | COP640C COP641C COP642C | $\begin{aligned} & 2.0 \mathrm{k} \\ & 2.0 \mathrm{k} \\ & 2.0 \mathrm{k} \end{aligned}$ | $\begin{aligned} & 128 \\ & 128 \\ & 128 \end{aligned}$ | $\begin{aligned} & 24 \\ & 20 \\ & 16 \end{aligned}$ | Yes Yes Yes | $\begin{array}{\|l\|} \hline 3 \text { Sources } \\ 3 \text { Sources } \\ 3 \text { Sources } \end{array}$ | $\begin{aligned} & \ln \mathrm{RAM} \\ & \ln \mathrm{RAM} \\ & \ln \mathrm{RAM} \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 28 \\ & 24 \\ & 20 \end{aligned}$ |  |
|  | COP884CF | COP684CF | 4.0k | 128 | 21 | Yes | 10 Sources | In RAM | 2 | 28 |  |
|  | COP884CG <br> COP884CL | COP684CG <br> COP684CL | $\begin{aligned} & 4.0 \mathrm{k} \\ & 4.0 \mathrm{k} \\ & \hline \end{aligned}$ | $\begin{aligned} & 192 \\ & 128 \end{aligned}$ | 23 <br> 23 | $\begin{aligned} & \text { Yes } \\ & \text { Yes } \end{aligned}$ | 12 Sources 10 Sources | $\begin{aligned} & \text { In RAM } \\ & \text { In RAM } \end{aligned}$ | $3$ $2$ | $\begin{array}{r} 28 \\ 28 \\ \hline \end{array}$ | $\begin{array}{\|l} \text { A PWM \& } \\ 3 \\ \text { UART } \\ 2 ~ P W M ~ \\ \hline \end{array}$ |
|  | COP888CF | COP688CF |  |  |  |  | 10 Sources |  | 2 | 40/44 | 2 PWM \& A/D |
|  | COP888CG | COP688CG | 4.0k | 192 | 35/39 | Yes | 12 Sources | In RAM | 3 | 40/44 | 3 PWM \& UART |
|  | COP888CL | COP688CL | 4.0k | 128 | 33/39 | Yes | 10 Sources | In RAM | 2 | 40/44 | 2 PWM |

## Development Support

MOLETM DEVELOPMENT SYSTEM
The MOLE (Microcomputer On Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPSTM microcontrollers and the HPC family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.

It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations. It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modem, or to connect to other MOLEs in a multi-MOLE environment.

MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port.

## Development Support (Continued)

HOW TO ORDER
To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.
Development Tools Selectlon Table

| Microcontroller | Order Part Number | Description | Includes | Manual Number |
| :---: | :---: | :---: | :---: | :---: |
| COP820/COP840 | MOLE-BRAIN | Brain Board | Brain Board Users Manual | 420408188-001 |
|  | MOLE-COP8-PB1 | Personality Board | COP820/840 Personality Board Users Manual | 420410806-001 |
|  | MOLE-COP8-IBM | Assembler Software for IBM | COP800 Software Users Manual and Software Disk PC-DOS Communications Software Users Manual | 424410527-001 <br> 420040416-001 |
|  | 420410703-001 | Programmer's Manual |  | 420410703-001 |
| COP888 | MOLE-BRAIN | Brain Board | Brain Board Users Manual | 420408188-001 |
|  | MOLE-COP8-PB2 | Personality Board | COP888 Personality Board Users Manual | 420420084-001 |
|  | MOLE-COP8-IBM | Assembler Software for IBM | COP800 Software Users Manual and Software Disk PC-DOS Communications Software Users Manual | $\begin{aligned} & 424410527-001 \\ & 420040416-001 \end{aligned}$ |
|  | TBD | Programmer's Manual |  | TBD |

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On Line Emulator) applications group. It consists of both an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

## INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud Modem, and a telephone.
If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

## Order P/N: MOLE-DIAL-A-HLP

Information System Package Contains
DIAL-A-HELPER Users Manual
Public Domain Communications Software

## FACTORY APPLICATIONS SUPPORT

Dial-A-Helper also provides immediate factory applications support. If a user is having difficulty in getting a MOLE to operate in a particular mode or something peculiar is occurring, he can contact us via his system and modem. He can leave messages on our electronic bulletin board, which we will respond to, or he can arrange for us to actually take control of his system via modem for debugging purposes.
The applications group can then cause his system to execute various commands and try to resolve the customer's problem by actually getting customer's system to respond. Both parties see exactly what is occurring, as it is happening.
This allows us to respond in minutes when applications help is needed.

Development Support (Continued)

| Voice: | (408) 721-5582 |
| :--- | :--- |
| Modem: | (408) 739-1162 |
| Baud: | 300 or 1200 baud |
| Set-Up: | Length: 8-bit |
|  | Parity: none |
|  | Stop Bit: 1 |
| Operation: 24 hrs 7 days |  |

DIAL-A-HELPER


USER STIE
NATIONAL SEMICONDUCTOR SITE
TL/XX/0073-2

## General Description

The COP820C and COP840C are members of the COPSTM microcontroller family. They are fully static parts, fabricated using double-metal silicon gate microCMOS technology. This low cost microcontroller is a complete microcomputer containing all system timing, interrupt logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include an 8 -bit memory mapped architecture, MICROWIRE/PLUSTM serial I/O, a 16-bit timer/counter with capture register and a multisourced interrupt. Each I/O pin has software selectable options to adapt the COP820C and COP840C to the specific application. The part operates over a voltage range of 2.5 to 6.0V. High throughput is achieved with an efficient, regular instruction set operating at a 1 microsecond per instruction rate. The part may be operated in the ROMless mode to provide for accurate emulation and for applications requiring external program memory.

## Features

- Low Cost 8 -bit microcontroller
- Fully static CMOS
- $1 \mu \mathrm{~s}$ instruction time ( 20 MHz clock)

■ Low current drain ( 2.2 mA at $3 \mu \mathrm{~s}$ instruction rate)
Low current static HALT mode (Typically $<1 \mu \mathrm{~A}$ )
■ Single supply operation: 2.5 to 6.0 V

- 1024 bytes ROM/64 Bytes RAM-COP820C
- 2048 bytes ROM/128 Bytes RAM-COP840C
- 16-bit read/write timer operates in a variety of modes - Timer with 16-bit auto reload register
- 16-bit external event counter
- Timer with 16-bit capture register (selectable edge)
- Multi-source interrupt
- Reset master clear
- External interrupt with selectable edge
- Timer interrupt or capture interrupt
- Software interrupt
- 8-bit stack pointer (stack in RAM)
- Powerful instruction set, most instruction single byte
- BCD arithmetic instructions
- MICROWIRE PLUSTM serial I/O
- 28 pin package (optionally 24 or 20 pin package)
- 24 input/output pins (28-pin package)
- Software selectable I/O options (TRI-STATE®, pushpull, weak pull-up)
- Schmitt trigger inputs on Port G
- Extended temperature ranges: $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ $\left(-55^{\circ} \mathrm{C}\right.$ to $+125^{\circ} \mathrm{C}$ to be available)
- ROMless mode for accurate emulation and external program capability-expandable to 32 k bytes in ROMless mode
- Form, fit and function EEPROM emulation device (COP8720C)
■ Piggyback emulation devices (COP820CP/COP840CP)
- Fully supported by National's MOLETM development system


## Block Diagram



FIGURE 1

## COP820C/COP821C/COP822C/COP840C/COP841C/COP842C

Absolute Maximum Ratings
If Milltary/Aerospace specifled devices are required, contact the Natlonal Semiconductor Sales Office/ Distributors for avallability and specifications.
Supply Voltage (VCC)
Voltage at any Pin
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
ESD Susceptibility (Note 4) 2000V
Total Current into VCC Pin (Source) 50 mA

Total Current out of GND Pin (Sink) Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage <br> Power Supply Ripple (Note 1) | Peak to Peak | 2.5 |  | $\begin{gathered} 6.0 \\ 0.1 V_{C C} \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Supply Current (see page 17) <br> High Speed Mode, CKI $=20 \mathrm{MHz}$ <br> Normal Mode, CKI $=5 \mathrm{MHz}$ <br> Normal Mode, CKI $=2 \mathrm{MHz}$ <br> (Note 2) <br> HALT Current <br> (Note 3) | $\begin{aligned} & V_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{tc}=1 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{tc}=2 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{tc}=5 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{MHz} \end{aligned}$ |  | $<1$ | $\begin{gathered} 9 \\ 4 \\ 0.7 \\ 10 \end{gathered}$ | mA mA mA $\mu \mathrm{A}$ |
| Input Levels RESET, CKI Logic High Logic Low All Other Inputs Logic High Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ |  | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & v \\ & V \end{aligned}$ |
| Hi-Z Input Leakage Input Pullup Current | $\begin{aligned} & V_{C C}=6.0 \mathrm{~V}, \mathrm{~V}_{\mathbb{I N}}=0 \mathrm{~V} \\ & V_{C C}=6.0 \mathrm{~V}, V_{I N}=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -2 \\ & 40 \end{aligned}$ |  | $\begin{aligned} & +2 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| G Port Input Hysteresis |  |  | $0.05 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| Output Current Levels <br> D Outputs <br> Source <br> Sink <br> All Others <br> Source (Weak Pull-Up) <br> Source (Push-Pull Mode) <br> Sink (Push-Pull Mode) <br> TRI-STATE Leakage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{VOH}_{\mathrm{OH}}=1.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{VOH}_{\mathrm{OH}}=3.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | 0.4 <br> 0.2 <br> 10 <br> 2 <br>  <br> 10 <br> 2.5 <br> 0.4 <br> 0.2 <br> 1.6 <br> 0.7 <br> -2.0 |  | $\begin{gathered} 110 \\ 33 \end{gathered}$ $+2.0$ | mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> $\mu \mathrm{A}$ |
| Allowable Sink/Source Current Per Pin D Outputs (Sink) All Others |  |  |  | $\begin{gathered} 15 \\ 3 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Maximum Input Current (Note 5) Without Latchup (Room Temp) |  |  |  | $\pm 100$ | mA |
| RAM Retention Voltage, Vr | 500 ns Rise and Fall Time (Min) |  | 2.0 |  | V |
| Input Capacitance |  |  |  | 7 | pF |
| Load Capacitance on D2 |  |  |  | 1000 | pF |

Note 1: Rate of voltage change must be less than $0.5 \mathrm{~V} / \mathrm{ms}$.
Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.
Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to VCC, L and G ports TRI-STATED and tied to ground, all outputs low and tied to ground.
Note 4: Human body mode, 100 pF through $1500 \Omega$.
Note 5: Except pins 3, 4, 24

| pins 3, 24 | $+60 \mathrm{~mA},-100 \mathrm{~mA}$ |
| :--- | :--- |
| pin 4 | $+100 \mathrm{~mA},-25 \mathrm{~mA}$ |

## COP820C/COP821C/COP822C/COP840C/COP841C/COP842C

AC Electrical Characteristics $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time (tc) High Speed Mode (Div-by 20) Normal Mode (Div-by 10) R/C Oscillator Mode (Div-by 10) | $\begin{aligned} & V_{c c} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{c \mathrm{C}}<4.5 \mathrm{~V} \\ & V_{c c} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}}<4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{cc}} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}}<4.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1 \\ 2.5 \\ 2 \\ 5 \\ 3 \\ 7.5 \\ \hline \end{gathered}$ |  | $\begin{aligned} & D C \\ & D C \\ & D C \\ & D C \\ & D C \\ & D C \\ & \hline \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |
| CKI Clock Duty Cycle (Note 6) Rise Time (Note 6) Fall Time (Note 6) | $\mathrm{fr}=\mathrm{Max}(\div 20 \mathrm{Mode})$ $\mathrm{f}=20 \mathrm{MHzExtclock}$ $\mathrm{f}=20 \mathrm{MHzExt}$ <br> $\mathrm{fr}=20 \mathrm{MHz}$ Ext Clock | 33 |  | $\begin{aligned} & 66 \\ & 12 \\ & 8 \\ & \hline \end{aligned}$ | $\begin{aligned} & \% \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Inputs tsetup thold | $\begin{aligned} & V_{c c} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{cc}} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{cc}}<4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 200 \\ 500 \\ 60 \\ 150 \\ \hline \end{gathered}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\begin{aligned} & \text { Output Propagation Delay } \\ & \text { tPDI, PDDo } \\ & \text { SO, SK } \\ & \text { All Others } \end{aligned}$ | $\begin{aligned} & C_{L}=100 \mathrm{pF} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4.5 \mathrm{~V} \\ & \hline \end{aligned}$ |  |  | $\begin{gathered} 0.7 \\ 1.75 \\ 1 \\ 2.5 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |
| MICROWIRETM Setup Time (tuws) MICROWIRE Hold Time (tuwh) MICROWIRE Output Valid Time (tuv) |  | $\begin{aligned} & 20 \\ & 56 \end{aligned}$ |  | 220 | ns ns <br> ns |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time |  | $\begin{aligned} & \mathrm{toc}_{\mathrm{c}} \\ & \mathrm{tc}_{\mathrm{c}} \\ & \mathrm{tc}_{\mathrm{c}} \end{aligned}$ |  |  |  |
| Reset Pulse Width |  | 1.0 |  |  | $\mu \mathrm{s}$ |

Note 6: Parameter sampled but not $100 \%$ tested.
AC Electrical Characteristics in ROMless Mode $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time (tc) High Speed Mode (Div-by 20) Normal Mode (Div-by 10) R/C Oscillator Mode (See Page 8) | $\begin{aligned} & V_{C C} \geq 4.5 V \\ & 2.5 \mathrm{~V} \leq V_{C C}<4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq V_{C C}<4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq V_{C C}<4.5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 2 \\ 5 \\ 4 \\ 10 \\ 6 \\ 15 \end{gathered}$ | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\mu \mathrm{S}$ $\mu \mathrm{s}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| CKI Clock Duty Clock Rise Time Fall Time | $\begin{aligned} & \mathrm{fr}=\mathrm{Max}(\div 20 \text { Mode }) \\ & \mathrm{fr}=10 \mathrm{MHz} \text { Ext Clock } \\ & \mathrm{fr}=10 \mathrm{MHz} \text { Ext Clock } \end{aligned}$ | 40 | $\begin{aligned} & 24 \\ & 16 \end{aligned}$ | 60 | $\begin{aligned} & \text { \% } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Inputs tsetup $t_{\text {HoLD }}$ | $\begin{aligned} & V_{C C} \geq 4.5 V \\ & 2.5 \mathrm{~V} \leq V_{C C}<4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq V_{C C}<4.5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 400 \\ & 800 \\ & 120 \\ & 300 \end{aligned}$ |  |  |
| Output Propagation Delay tpD1, tpD0 SO, SK <br> All Others | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & V_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4.5 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.4 \\ 3.5 \\ 2 \\ 5 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~S} \\ & \mu \mathrm{~S} \end{aligned}$ |
| Minimum Pulse Width Interrupt Input Timer Input |  | $\begin{aligned} & \mathrm{t}_{\mathrm{C}} \\ & \mathrm{t}_{\mathrm{C}} \\ & \hline \end{aligned}$ |  |  |  |
| Reset Pulse Width |  | 1.0 |  |  | $\mu \mathrm{s}$ |

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage (VCC)
6 V
Voltage at any Pin
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$ 2000V
Total Current into VCC Pin (Source) 40 mA

Total Current out of GND Pin (Sink)
48 mA Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-55^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+125^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage <br> Power Supply Ripple (Note 1) | Peak to Peak | 4.5 |  | $\begin{gathered} 5.5 \\ 0.1 \mathrm{~V}_{\mathrm{CC}} \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Supply Current <br> High Speed Mode, CKI $=18 \mathrm{MHz}$ <br> Normal Mode, CKI $=4.5 \mathrm{MHz}$ <br> (Note 2) <br> HALT Current <br> (Note 3) | $\begin{aligned} & V_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{tc}=1.1 \mu \mathrm{~s} \\ & V_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{tc}=2.2 \mu \mathrm{~s} \\ & V_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{MHz} \end{aligned}$ |  | <10 | $\begin{gathered} 15 \\ 5 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Input Levels RESET, CKI Logic High Logic Low All Other Inputs Logic High Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ |  | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| Hi-Z Input Leakage Input Pullup Current | $\begin{aligned} & V_{C C}=5.5 \mathrm{~V}, \mathrm{~V}_{I N}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -5 \\ & 35 \end{aligned}$ |  | $\begin{aligned} & +5 \\ & 300 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| G Port Input Hysteresis |  |  | $0.05 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| Output Current Levels <br> D Outputs <br> Source <br> Sink <br> All Others <br> Source (Weak Pull-Up) <br> Source (Push-Pull Mode) <br> Sink (Push-Pull Mode) <br> TRI-STATE Leakage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.35 \\ 9 \\ 9 \\ 0.35 \\ 1.4 \\ -5.0 \end{gathered}$ |  | $\begin{array}{r} 120 \\ +5.0 \\ \hline \end{array}$ | mA <br> mA <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> $\mu \mathrm{A}$ |
| Allowable Sink/Source Current Per Pin D Outputs (Sink) All Others |  |  |  | $\begin{aligned} & 12 \\ & 2.5 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Maximum Input Current (Room Temp) Without Latchup (Note 5) |  |  |  | $\pm 100$ | mA |
| RAM Retention Voltage, Vr | 500 ns Rise and Fall Time (Min) |  | 2.5 |  | V |
| Input Capacitance |  |  |  | 7 | pF |
| Load Capacitance on D2 |  |  |  | 1000 | pF |

Note 1: Rate of voltage change must be less than $0.5 \mathrm{~V} / \mathrm{ms}$.
Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.
Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to VCC, L and G ports TRI-STATE and tied to ground, all outputs low and tied to ground.
Note 4: Human body mode, 100 pF through $1500 \Omega$.
Note 5: Except pins 3, 4, 24
pins 3, 24: $\quad+60 \mathrm{~mA}$
pin 4: $\quad-25 \mathrm{~mA}$

## COP620C/COP621C/COP622C/COP640C/COP641C/COP642C

AC Electrical Characteristics $-55^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time (tc) High Speed Mode (Div-by 20) Normal Mode (Div-by 10) | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.1 \\ & 2.2 \end{aligned}$ |  | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ |
| CKI Clock Duty Cycle (Note 6) Rise Time (Note 6) Fall Time (Note 6) | $\begin{aligned} & \mathrm{fr}=\text { Max }(\div 20 \text { Mode }) \\ & \mathrm{fr}=18 \mathrm{MHz} \text { Ext Clock } \\ & \mathrm{fr}=18 \mathrm{MHz} \text { Ext Clock } \end{aligned}$ | 33 |  | $\begin{gathered} 66 \\ 12 \\ 8 \end{gathered}$ | \% <br> ns ns |
| Inputs tsetup thold | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & V_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 220 \\ 66 \\ \hline \end{array}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Output Propagation Delay tpD1, $^{\text {tpDO }}$ SO, SK All Others | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2.2 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 0.8 \\ & 1.1 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \end{aligned}$ |
| MICROWIRE Setup Time tuws |  | 20 |  |  | ns |
| MICROWIRE Hold Time tuwh |  | 56 |  |  | ns |
| MICROWIRE Output Valid Time tuv |  |  |  | 220 | ns |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time |  | $\begin{aligned} & \mathrm{t}_{\mathrm{C}} \\ & \mathrm{t}_{\mathrm{C}} \\ & \mathrm{t}_{\mathrm{C}} \\ & \mathrm{t}_{\mathrm{C}} \end{aligned}$ |  |  |  |
| Reset Pulse Width |  | 1 |  |  | $\mu \mathrm{s}$ |

Note 6: Parameter sampled but not 100\% tested.
AC Electrical Characteristics in ROMless Mode $-55^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+125^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time (tc) High Speed Mode (Div-by 20) Normal Mode (Div-by 10) | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & v_{C C} \geq 4.5 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 2.2 \\ & 4.4 \end{aligned}$ | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| CKI Clock Duty Clock Rise Time Fall Time | $\begin{aligned} & \mathrm{fr}=\mathrm{Max}(\div 20 \text { Mode }) \\ & \mathrm{fr}=9 \mathrm{MHz} \text { Ext Clock } \\ & \mathrm{fr}=9 \mathrm{MHz} \text { Ext Clock } \end{aligned}$ | 40 | $\begin{aligned} & 24 \\ & 16 \end{aligned}$ | 60 | $\begin{aligned} & \hline \% \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Inputs tsetup thold | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 440 \\ 132 \\ \hline \end{array}$ |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Output Propagation Delay tpD1, tpD0 SO, SK All Others | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2.2 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.55 \\ 2.2 \end{gathered}$ |  | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \end{aligned}$ |
| Minimum Pulse Width Interrupt Input Timer Input |  | $\begin{aligned} & \mathrm{t}_{\mathrm{C}} \\ & \mathrm{t}_{\mathrm{C}} \\ & \hline \end{aligned}$ |  |  |  |
| Reset Pulse Width |  | 1 |  |  | $\mu \mathrm{S}$ |

## Connection Diagrams

DUAL-IN-LINE PACKAGE


Order Number COP822C-XXX/D, COP822C-XXX/N, COP842C-XXX/D or COP842C-XXX/N See NS Package Number D20A or N20A

## SURFACE MOUNT




TL/DD/9103-4
Order Number COP821C-XXX/D, COP821C-XXX/N, COP841C-XXX/D or COP841C-XXX/N See NS Package Number D24C or N24A
辟

24 SO Wide


TL/DD/9103-4
Order Number COP821C-XXX/WM or COP841C-XXX/WM See NS Package Number M24B


TL/DD/9103-7

28 DIP


TL/DD/9103-5 Order Number COP820C-XXX/D, COP820C-XXX/N, COP840C-XXX/D or COP840C-XXX/N See NS Package Number D28C or N28B
 Order Number COP820C-XXX/V or COP840C-XXX/V See NS Package Number V28A


FIGURE 3

## Pin Descriptions

$V_{C C}$ and GND are the power supply pins.
CKI is the clock input. This can come from an external source, a R/C generated oscillator or a crystal (in conjunction with CKO). See Oscillator description.
RESET is the master reset input. See Reset description.
PORT $I$ is a four bit Hi-Z input port.
PORT L is an 8-bit I/O port.
There are two registers associated with each LI/O port: a data register and a configuration register. Therefore, each $L$ I/O bit can be individually configured under software control as shown below:

| Port L <br> Config. | Port L <br> Data | Port L <br> Setup |
| :---: | :---: | :--- |
| 0 | 0 | Hi-Z Input (TRI-STATE) |
| 0 | 1 | Input With Weak Pull-Up |
| 1 | 0 | Push-Pull "0" Output |
| 1 | 1 | Push-Pull "1" Output |

Three data memory address locations are allocated for these ports, one for data register, one for configuration register and one for the input pins.
PORT G is an 8-bit port with 6 I/O pins (G0-G5) and 2 input pins (G6, G7). All eight G-pins have Schmitt Triggers on the inputs. The G7 pin functions as an input pin under normal operation and as the continue pin to exit the HALT mode. There are two registers with each I/O port: a data register and a configuration register. Therefore, each I/O bit can be individually configured under software control as shown below.

| Port G <br> Config. | Port G <br> Data | Port G <br> Setup |
| :---: | :---: | :--- |
| 0 | 0 | Hi-Z Input (TRI-STATE) |
| 0 | 1 | Input With Weak Pull-Up |
| 1 | 0 | Push-Pull "0" Output |
| 1 | 1 | Push-Pull "1" Output |

Three data memory address locations are allocated for these ports, one for data register, one for configuration register and one for the input pins. Since G6 and G7 are input only pins, any attempt by the user to set them up as outputs by writing a one to the configuration register will be disregarded. Reading the G6 and G7 configuration bits will return zeros. Note that the chip will be placed in the HALT mode by setting the G7 data bit.
Six bits of Port G have alternate features:
G0 INTR (an external interrupt)
G3 TIO (timer/counter input/output)
G4 SO (MICROWIRE serial data output)
G5 SK (MICROWIRE clock I/O)
G6 SI (MICROWIRE serial data input)
G7 CKO crystal oscillator output (selected by mask option) or HALT restart input (general purpose input)
Pins G1 and G2 currently do not have any alternate functions.
PORT $D$ is a four bit output port that is set high when $\overline{R E}$ $\overline{\text { SET }}$ goes low.
The D2 pin is sampled at reset. If it is held low at reset the COP820C enters the ROMless mode of operation.

## Functional Description

Figure 1 shows the block diagram of the internal architecture. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device.

## ALU AND CPU REGISTERS

The ALU can do an 8-bit addition, subtraction, logical or shift operation in one cycle time.
There are five CPU registers:
A is the 15 -bit Program Counter register
PU is the upper 7 bits of the program counter (PC)
PL is the lower 8 bits of the program counter (PC)
$B$ is the 8 -bit address register, can be auto incremented or decremented.
X is the 8 -bit alternate address register, can be incremented or decremented.
$S P$ is the 8 -bit stack pointer, points to subroutine stack (in RAM).
$B, X$ and $S P$ registers are mapped into the on chip RAM. The $B$ and $X$ registers are used to address the on chip RAM. The SP register is used to address the program counter stack in RAM during subroutine calls and returns.

## PROGRAM MEMORY

Program memory for the COP820C consists of 1024 bytes of ROM ( 2048 bytes of ROM for the COP840C). These bytes may hold program instructions or constant data. The program memory is addressed by the 15 -bit program counter (PC). ROM can be indirectly read by the LAID instruction for table lookup.

## DATA MEMORY

The data memory address space includes on chip RAM, I/O and registers. Data memory is addressed directly by the instruction or indirectly by the $\mathrm{B}, \mathrm{X}$ and SP registers.
The COP820C has 64 bytes of RAM and the COP840C has 128 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" that can be loaded immediately, decremented or tested. Three specific registers: B, X and SP are mapped into this space, the other bytes are available for general usage.
The instruction set of the COP800C permits any bit in memory to be set, reset or tested. All I/O and registers on the COP800C (except the A \& PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested.

## RESET

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the ports $L$ and $G$ are placed in the TRI-STATE mode and the Port D is set high. The PC, PSW and CNTRL registers are cleared. The data and configuration registers for Ports L \& G are cleared.
The external RC network shown in Figure 4 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes. It is recommended that the components of the RC network be selected to provide a RESET delay of at least five times the power supply rise time or the minimum RESET pulse width, whichever is greater.

Functional Description (Continued)


TL/DD/9103-9
FIGURE 4. Recommended Reset Circuit

## OSCILLATOR CIRCUITS

Figure 5 shows the three clock oscillator configurations available for the COP820C and COP840C.

## A. CRYSTAL OSCILLATOR

The COP800C can be driven by a crystal clock. The crystal network is connected between the pins CKI and CKO.
Table I shows the component values required for various standard crystal values.

## B. EXTERNAL OSCILLATOR

CKI can be driven by an external clock signal. CKO is available as a general purpose input and/or HALT restart control.

## C. R/C OSCILLATOR

CKI is configured as a single pin RC controlled Schmitt trigger oscillator. CKO is available as a general purpose input and/or HALT restart control.
Table II shows the variation in the oscillator frequencies as functions of the component ( R and C ) values.


TL/DD/9103-10
FIGURE 5. Crystal and R-C Connection Diagrams

## MASK OPTIONS

The COP820C and COP840C can be driven by clock inputs between DC and 20 MHz . For low input clock frequencies ( $\leq 5 \mathrm{MHz}$ ) the instruction cycle frequency can be selected to be the input clock frequency divided by 10. This mode is known as the Normal Mode.
For oscillator frequencies that are greater than 5 MHz the chip must run with a divide by 20 . This is known as the High Speed mode.

TABLE I. Crystal Oscillator Configuration, $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

| R1 <br> $(\mathbf{k} \Omega)$ | $\mathbf{R 2}$ <br> $(\mathbf{M} \Omega)$ | $\mathbf{C 1}$ <br> $(\mathbf{p F})$ | $\mathbf{C 2}$ <br> $(\mathbf{p F})$ | CKI Freq <br> $(\mathbf{M H z})$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 30 | $30-36$ | 20 |  |
| 0 | 1 | 30 | $30-36$ | 10 | $\mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |
| 0 | 1 | 30 | $30-36$ | 4 | $\mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |
| 0 | 1 | 200 | $100-150$ | 0.455 | $\mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ |

TABLE II. RC Oscillator Configuration, $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| $\mathbf{R}$ <br> $\mathbf{( k \Omega )}$ | $\mathbf{C}$ <br> $\mathbf{( p F})$ | CKI Freq. <br> $(\mathbf{M H z})$ | Instr. Cycle <br> $(\mu \mathbf{s})$ | Conditions |
| :---: | :---: | :---: | :---: | :---: |
| 3.3 | 82 | 2.8 to 2.2 | 3 to 6 | 6 to 11 |
| 5.6 | 100 | 1.5 to 1.1 | $V_{\mathrm{CC}}=5 \mathrm{~V}$ |  |
| 6.8 | 100 | 1.1 to 0.8 | $\mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |  |

## Functional Description (Continued)

The COP820C and COP840C microcontrollers have five mask options for configuring the clock input. The CKI and CKO pins are automatically configured upon selecting a particular option.

- High Speed Crystal (CKI/20) CKO for crystal configuration
- Normal Mode Crystal (CKI/10) CKO for crystal configuration
- High Speed External (CKI/20) CKO available as G7 input
- Normal Mode External (CKI/10) CKO available as G7 input
- R/C (CKI/10) CKO available as G7 input

G7 can be used either as a general purpose input or as a control input to continue from the HALT mode.

## CURRENT DRAIN

The total current drain of the chip depends on:

1) Oscillator operating mode- 11
2) Internal switching current-12
3) Internal leakage current-13
4) Output source current-14
5) DC current caused by external input not at $\mathrm{V}_{\mathrm{CC}}$ or GND 15
Thus the total current drain, It is given as

$$
\mathrm{It}=\mathrm{I} 1+\mathrm{I} 2+\mathrm{I} 3+14+15
$$

To reduce the total current drain, each of the above components must be minimum.
The chip will draw the least current when in the normal mode. The high speed mode will draw additional current. The R/C mode will draw the most. Operating with a crystal network will draw more current than an external squarewave. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system.
$12=C \times V \times f$

## Where

$C=$ equivalent capacitance of the chip.
$V=$ operating voltage
$\mathrm{f}=\mathrm{CKI}$ frequency
Some sample current drain values at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ are:

| $\mathbf{C K I}(\mathbf{M H z})$ | Inst. Cycle $(\mu \mathbf{s})$ | It (mA) |
| :---: | :---: | :---: |
| 20 | 1 | 9 |
| 3.58 | 3 | 2.2 |
| 2 | 5 | 1.2 |
| 0.3 | 33 | 0.2 |
| 0 (HALT) | - | $<0.0001$ |

## HALT MODE

The COP820C and COP840C support a power saving mode of operation: HALT. The controller is placed in the HALT mode by setting the G7 data bit, alternatively the user can stop the clock input. In the HALT mode all internal processor activities including the clock oscillator are stopped. The fully static architecture freezes the state of the control-
ler and retains all information until continuing. In the HALT mode, power requirements are minimal as it draws only leakage currents and output current. The applied voltage ( $V_{C C}$ ) may be decreased down to Vr (minimum RAM retention voltage) without altering the state of the machine.
There are two ways to exit the HALT mode: via the RESET or by the CKO pin. A low on the $\overline{\operatorname{RESET}}$ line reinitializes the microcontroller and start executing from the address 0000 H . A low to high transition on the CKO pin causes the microcontroller to continue with no reinitialization from the address following the HALT instruction.

## INTERRUPTS

The COP820C and COP840C have a sophisticated interrupt structure to allow easy interface to the real word. There are three possible interrupt sources, as shown below.
A maskable interrupt on external G0 input (positive or negative edge sensitive under software control)
A maskable interrupt on timer carry or timer capture
A non-maskable software/error interrupt on opcode zero

## INTERRUPT CONTROL

The GIE (global interrupt enable) bit enables the interrupt function. This is used in conjunction with ENI and ENTI to select one or both of the interrupt sources. This bit is reset when interrupt is acknowledged.
ENI and ENTI bits select external and timer interrupt respectively. Thus the user can select either or both sources to interrupt the microcontroller when GIE is enabled.
IEDG selects the external interrupt edge ( $0=$ rising edge, 1 $=$ falling edge). The user can get an interrupt on both rising and falling edges by toggling the state of IEDG bit after each interrupt.
IPND and TPND bits signal which interrupt is pending. After interrupt is acknowledged, the user can check these two bits to determine which interrupt is pending. This permits the interrupts to be prioritized under software. The pending flags have to be cleared by the user. Setting the GIE bit high inside the interrupt subroutine allows nested interrupts.
The software interrupt does not reset the GIE bit. This means that the controller can be interrupted by other interrupt sources while servicing the software interrupt.

## INTERRUPT PROCESSING

The interrupt, once acknowledged, pushes the program counter (PC) onto the stack and the stack pointer (SP) is decremented twice. The Global Interrupt Enable (GIE) bit is reset to disable further interrupts. The microcontroller then vectors to the address 00FFH and continues from that address. This process takes 7 cycles to complete. At the end of the interrupt subroutine, any of the following three instructions return the processor back to the main program: RET, RETSK or RETI. Either one of the three instructions will pop the stack into the program counter (PC). The stack pointer is then incremented twice. The RETI instruction additionally sets the GIE bit to re-enable further interrupts.
Either of the three instructions can be used to return from a hardware interrupt subroutine. The RETSK instruction should be used when returning from a software interrupt subroutine to avoid entering an infinite loop.

## Functional Description (Continued)



TL/DD/9103-11
FIGURE 6. Interrupt Block Diagram

## DETECTION OF ILLEGAL CONDITIONS

The COP820C and COP840C incorporate a hardware mechanism that allows it to detect illegal conditions which may occur from coding errors, noise and 'brown out' voltage drop situations. Specifically it detects cases of executing out of undefined ROM area and unbalanced stack situations.

Reading an undefined ROM location returns 00 (hexadecimal) as its contents. The opcode for a software interrupt is also '00'. Thus a program accessing undefined ROM will cause a software interrupt.

Reading an undefined RAM location returns an FF (hexadecimal). The subroutine stack on the COP820C and COP840C grows down for each subroutine call. By initializing the stack pointer to the top of RAM, the first unbalanced return instruction will cause the stack pointer to address undefined RAM. As a result the program will attempt to execute from FFFF (hexadecimal), which is an undefined ROM location and will trigger a software interrupt.

## MICROWIRE/PLUSTM

MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the COP820C and COP840C to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, EEPROMS, etc.) and with other microcontrollers which support the MICROWIRE interface. It consists of an 8-bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 7 shows the block diagram of the MICROWIRE/ PLUS interface.
The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE arrangement with an external shift clock is called the Slave mode of operation.

The CNTRL register is used to configure and control the MICROWIRE mode. To use the MICROWIRE, the MSEL bit in the CNTRL register is set to one. The SK clock rate is selected by the two bits, S 0 and S 1 , in the CNTRL register. Table III details the different clock rates that may be select ed.

TABLE III

| S1 | s0 | SK Cycle Time |
| :---: | :---: | :---: |
| 0 | 0 | $2 \mathrm{t}_{\mathrm{C}}$ |
| 0 | 1 | $4 \mathrm{c}_{\mathrm{C}}$ |
| 1 | x | $8 \mathrm{c}_{\mathrm{C}}$ |

where,
$\mathrm{t}_{\mathrm{C}}$ is the instruction cycle clock.

## MICROWIRE PLUS OPERATION

Setting the BUSY bit in the PSW register causes the Microwire arrangement to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. The COP820C and COP840C may enter the MICROWIRE/ PLUS mode either as a Master or as a Slave. Figure 8 shows how two COP820C microcontrollers and several peripherals may be interconnected using the MICROWIRE/ PLUS arrangement.

## Master MICROWIRE/PLUS Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the COP820C. The MICROWIRE Master always initiates all data exchanges. (See Figure 8). The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port $G$ configuration register. Table IV summaries the bit settings required for Master mode of operation.

## SLAVE MICROWIRE/PLUS OPERATION

In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port G configuration register. Table IV summarizes the settings required to enter the Slave mode of operation.
The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated. (See Figure 8.)

Functional Description (Continued)
TABLE IV

| G4 <br> Config. <br> Bit | G5 <br> Config. <br> Bit | G4 <br> Fun. | G5 <br> Fun. | G6 <br> Fun. | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | SO | Int. SK | SI | MICROWIRE Master |
| 0 | 1 | TRI-STATE | Int. SK | SI | MICROWIRE Master |
| 1 | 0 | SO | Ext. SK | SI | MICROWIRE Slave |
| 0 | 0 | TRI-STATE | Ext. SK | SI | MICROWIRE Slave |

## TIMER/COUNTER

The COP820C and COP840C have a powerful 16-bit timer with an associated 16 -bit register enabling them to perform extensive timer functions. The timer T1 and its register R1 are each organized as two 8 -bit read/write registers. Control bits in the register CNTRL allow the timer to be started and stopped under software control. The timer-register pair can be operated in one of three possible modes.


TL/DD/9103-12
FIGURE 7. MICROWIRE Block Diagram

## MODE 1. TIMER WITH AUTO-LOAD REGISTER

In this mode of operation the timer T1 counts down at the instruction cycle rate. Upon underflow the value in the register R1 gets automatically reloaded into the timer which continues to count down. The timer underflow can be programmed to interrupt the microcontroller. A bit in the control register CNTRL enables the TIO (G3) pin to toggle upon timer underflows. This allow the generation of square-wave outputs or pulse width modulated outputs under software control. (See Figure 9)

## MODE 2. EXTERNAL COUNTER

In this mode, the timer T1 becomes a 16-bit external event counter. The counter counts down upon an edge on the TIO pin. Control bits in the register CNTRL program the counter to decrement either on a positive edge or on a negative edge. Upon underflow the contents of the register R1 are automatically copied into the counter. The underflow can also be programmed to generate an interrupt. (See Figure 9)

## MODE 3. TIMER WITH CAPTURE REGISTER

Timer T1 can be used to precisely measure external frequencies or events in this mode of operation. The timer T1 counts down at the instruction cycle rate. Upon the occurrence of a specified edge on the TIO pin the contents of the timer T1 are copied into the register R1. Bits in the control register CNTRL allow the trigger edge to be specified either as a positive edge or as a negative edge. In this mode the user can elect to be interrupted on the specified trigger edge. (See Figure 10.)


TL/DD/9103-13
FIGURE 8. Microwire Application

Functional Description (Continued)
TABLE V. Timer Operating Modes

| CNTRL Bits 765 | Operation Mode | T Interrupt | Timer Counts On |
| :---: | :---: | :---: | :---: |
| 000 | External Counter W/Auto-Load Reg. | Timer Carry | TIO Pos. Edge |
| 001 | External Counter W/Auto-Load Reg. | Timer Carry | TIO Neg. Edge |
| 010 | Not Allowed | Not Allowed | Not Allowed |
| 011 | Not Allowed | Not Allowed | Not Allowed |
| 100 | Timer W/Auto-Load Reg. | Timer Carry | $\mathrm{t}_{\mathrm{C}}$ |
| 101 | Timer W/Auto-Load Reg./Toggle TIO Out | Timer Carry | ${ }^{\text {t }}$ C |
| 110 | Timer W/Capture Register | TIO Pos. Edge | $\mathrm{t}_{\mathrm{C}}$ |
| 111 | Timer W/Capture Register | TIO Neg. Edge | $\mathrm{t}_{\mathrm{C}}$ |



TL/DD/9103-15
FIGURE 9. Timer/Counter Auto Reload Mode Block Diagram


TL/DD/9103-14
FIGURE 10. Timer Capture Mode Block Diagram

## TIMER PWM APPLICATION

Figure 11 shows how a minimal component D/A converter can be built out of the Timer-Register pair in the Auto-Reload mode. The timer is placed in the "Timer with auto reload" mode and the TIO pin is selected as the timer output. At the outset the TIO pin is set high, the timer T1 holds the on time and the register R1 holds the signal off time. Setting TRUN bit starts the timer which counts down at the instruction cycle rate. The underflow toggles the TIO output and copies the off time into the timer, which continues to run. By alternately loading in the on time and the off time at each successive interrupt a PWM frequency can be easily generated.


TL/DD/9103-16
FIGURE 11. Timer Application

## Control Registers

## CNTRL REGISTER (ADDRESS X'00EE)

The Timer and MICROWIRE control register contains the following bits:

| S1 \& SO | Select the MICROWIRE clock divide-by <br> IEDG |
| :--- | :--- |
|  | External interrupt edge polarity select <br> $(0=$ rising edge, $1=$ falling edge $)$ |
| MSEL | Enable MICROWIRE functions SO and SK |
| TRUN | Start/Stop the Timer/Counter $(1=$ run, $0=$ <br> stop) |
| TC3 | Timer input edge polarity select $(0=$ rising edge, <br> $1=$ falling edge $)$ |
| TC2 | Selects the capture mode <br> TC1 |
| Selects the timer mode |  |
| TC1 | TC2 |

BIT 7

## PSW REGISTER (ADDRESS X'00EF)

The PSW register contains the following select bits:
GIE Global interrupt enable
ENI External interrupt enable
BUSY MICROWIRE busy shifting
IPND External interrupt pending
ENTI Timer interrupt enable
TPND Timer interrupt pending
C Carry Flag
HC Half carry Flag

| HC | C | TPND | ENTI | IPND | BUSY | ENI | GIE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit 7 | Bit 0 |  |  |  |  |  |  |

## Operating Modes

These controllers have two operating modes: Single Chip mode and the ROMless mode. The operating mode is determined by the state of the D2 pin at power on reset.

## SINGLE CHIP MODE

In the Single Chip mode, the controller functions as a self contained microcontroller. It can address internal RAM and ROM. All ports configured as memory mapped I/O ports.

## ROMLESS MODE

The COP820C and COP840C enter the ROMless mode of operation if the D2 pin is held at logical " 0 " at reset. In this case the internal ROM is disabled and the controller can now address up to 32 kbytes of external program memory. It continues to use the on board 64 bytes of RAM. The ports D and $I$ are used to access the external program memory. By providing a serial interface to external program memory a large address space can be managed without the penalty of losing a large number of I/O pins in the process. Figure 12 shows in schematic form the logic required for the ROMless mode operation and all support logic required to recreate the I/O.

## Memory Map

All RAM, ports and registers (except A and PC) are mapped into data memory address space.

| Address | Contents |
| :--- | :--- |
| COP820C |  |
| 00 to 2F | On Chip RAM Bytes |
| 30 to 7F | Unused RAM Address Space (Reads as all Ones) |
| COP840C |  |
| 00 to 6F | On Chip RAM Bytes |
| 70 to 7F | Unused RAM Address Space (Reads as all Ones) |
| COP820C and COP840C |  |
| 80 to BF | Expansion Space for on Chip EERAM |
| C0 to CF | Expansion Space for I/O and Registers |
| D0 to DF | On Chip I/O and Registers |
| D0 | Port L Data Register |
| D1 | Port L Configuration Register |
| D2 | Port L Input Pins (Read Only) |
| D3 | Reserved for Port L |
| D4 | Port G Data Register |
| D5 | Port G Configuration Register |
| D6 | Port G Input Pins (Read Only) |
| D7 | Port I Input Pins (Read Only) |
| D8-DB | Reserved for Port C |
| DC | Port D Data Register |
| DD-DF | Reserved for Port D |
| E0 to EF | On Chip Functions and Registers |
| E0-E7 | Reserved for Future Parts |
| E8 | Reserved |
| E9 | MICROWIRE Shift Register |
| EA | Timer Lower Byte |
| EB | Timer Upper Byte |
| EC | Timer Autoload Register Lower Byte |
| ED | Timer Autoload Register Upper Byte |
| EE | CNTRL Control Register |
| EF | PSW Register |
| F0 to FF | On Chip RAM Mapped as Registers |
| FC | X Register |
| FD | SP Register |
| FE | B Register |

Reading unused memory locations below 7FH will return all ones. Reading other unused memory locations will return undefined data.

## Addressing Modes

## REGISTER INDIRECT

This is the "normal" mode of addressing for COP820C and COP840C. The operand is the memory addressed by the B register or X register.

## DIRECT

The instruction contains an 8-bit address field that directly points to the data memory for the operand.

## IMMEDIATE

The instruction contains an 8 -bit immediate field as the operand.

## REGISTER INDIRECT

(AUTO INCREMENT AND DECREMENT)
This is a register indirect mode that automatically increments or decrements the $B$ or $X$ register after executing the instruction.


FIGURE 12. COP820C and COP840C ROMless Mode Schematic


| Bits 7-4 |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $F$ | E | D | c | B | A | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| JP -15 | JP-31 | LD OFO,\#i | DRSZ OFO | RRCA | RC | $\underset{\#}{\text { ADC A, }}$ | ADC A, $[\mathrm{B}]$ | $\begin{array}{\|c\|} \hline \mathrm{IFBIT} \\ 0,[\mathrm{~B}] \end{array}$ | * | LD B, OF | IFBNE 0 | JSR 0000-00FF | $\begin{gathered} \text { JMP } \\ 0000-00 \mathrm{FF} \end{gathered}$ | $\mathrm{JP}+17$ | INTR | 0 |
| JP -14 | JP -30 | LD 0F1,\#i | DRSZ OF1 | * | SC | $\begin{array}{\|c\|} \hline \text { SUBC A, } \\ \# \mathrm{i} \end{array}$ | $\begin{aligned} & \text { SUBC } \\ & \mathrm{A},[\mathrm{~B}] \\ & \hline \end{aligned}$ | $\begin{gathered} \mathrm{IFBIT} \\ 1,[\mathrm{~B}] \\ \hline \end{gathered}$ | * | LDB, OE | IFBNE 1 | $\begin{array}{\|c\|} \hline \text { JSR } \\ 0100-01 F F \\ \hline \end{array}$ | $\begin{gathered} \hline \text { JMP } \\ 0100-01 \mathrm{FF} \\ \hline \end{gathered}$ | $\mathrm{JP}+18$ | JP + 2 | 1 |
| JP -13 | JP -29 | LD 0F2,\#i | DRSZ OF2 | $\begin{gathered} \mathrm{XA}, \\ {[\mathrm{X}+]} \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{XA}, \\ {[B+]} \end{gathered}$ | $\underset{\# i}{\mathrm{IFEQA}}$ | $\begin{aligned} & \mathrm{IFEQ} \\ & \mathrm{~A},[\mathrm{~B}] \end{aligned}$ | $\begin{array}{\|c\|} \hline \text { IFBIT } \\ 2,[B] \\ \hline \end{array}$ | * | LD B, OD | IFBNE 2 | $\begin{gathered} \text { JSR } \\ 0200-02 F F \end{gathered}$ | $\begin{gathered} \text { JMP } \\ 0200-02 F F \end{gathered}$ | $\mathrm{JP}+19$ | JP + 3 | 2 |
| JP -12 | JP-28 | LD 0F3,\#i | DRSZ OF3 | $\begin{gathered} x A, \\ {[x-]} \\ \hline \end{gathered}$ | $\begin{array}{\|l\|} \hline \mathrm{XA}, \\ \mathrm{LB}-] \\ \hline \end{array}$ | IFGTA, <br> \#i | $\begin{aligned} & \mathrm{IFGT} \\ & \mathrm{~A},[\mathrm{~B}] \\ & \hline \end{aligned}$ | $\begin{aligned} & 1 \mathrm{FBIT} \\ & 3,[\mathrm{~B}] \\ & \hline \end{aligned}$ | * | LDB, OC | IFBNE 3 | $\begin{gathered} \text { JSR } \\ 0300-03 F F \end{gathered}$ | $\begin{gathered} \text { JMP } \\ 0300-03 F F \\ \hline \end{gathered}$ | JP + 20 | $J P+4$ | 3 |
| JP -11 | JP-27 | LD 0F4,\#i | DRSZ OF4 | * | LAID | $\underset{\# \text { \# }}{\text { ADD }, ~}$ | $\begin{array}{r} \text { ADD } \\ \text { A, }[\mathrm{B}] \\ \hline \end{array}$ | $\begin{gathered} \mathrm{IFBIT} \\ 4,[\mathrm{~B}] \\ \hline \end{gathered}$ | CLRA | LDB, OB | IFBNE 4 | JSR 0400-04FF | $\begin{gathered} \text { JMP } \\ 0400-04 \mathrm{FF} \end{gathered}$ | $\mathrm{JP}+21$ | $\mathrm{JP}+5$ | 4 |
| JP -10 | JP -26 | LD 0F5,\#i | DRSZ 0 F5 | * | JID | $\underset{\underset{~ A N D A, ~}{\text { \# }}}{ }$ | $\begin{aligned} & \hline \text { AND } \\ & \mathrm{A},[\mathrm{~B}] \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline \mathrm{IFBIT} \\ 5,[\mathrm{~B}] \\ \hline \end{array}$ | SWAPA | LDB, OA | IFBNE 5 | JSR 0500-05FF | $\begin{gathered} \text { JMP } \\ 0500-05 \mathrm{FF} \end{gathered}$ | JP + 22 | $\mathrm{JP}+6$ | 5 |
| JP-9 | JP -25 | LD 0F6,\#i | DRSZ 0F6 | $\begin{aligned} & \mathrm{XA}, \\ & {[\mathrm{X}]} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{XA}, \\ & \text { [B] } \end{aligned}$ | $\begin{gathered} \text { XOR } A, \\ \# i \end{gathered}$ | $\begin{aligned} & \hline \mathrm{XOR} \\ & \mathrm{~A},[\mathrm{~B}] \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 1 \mathrm{FBIT} \\ & 6,[\mathrm{~B}] \\ & \hline \end{aligned}$ | DCORA | LD B, 9 | IFBNE 6 | JSR 0600-06FF | JMP 0600-06FF | $\mathrm{JP}+23$ | $J P+7$ | 6 |
| JP-8 | JP-24 | LD 0F7,\#i | DRSZ OF7 | * | * | $\overline{\text { ORA, }}$ | $\begin{gathered} \hline \mathrm{OR} \\ \mathrm{~A},[\mathrm{~B}] \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{IFBIT} \\ & 7,[\mathrm{~B}] \\ & \hline \end{aligned}$ | * | LD B, 8 | IFBNE 7 | $\begin{array}{c\|} \hline \text { JSR } \\ 0700-07 \mathrm{FF} \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { JMP } \\ \text { 0700-07FF } \\ \hline \end{array}$ | JP + 24 | $\mathrm{JP}+8$ | 7 |
| JP-7 | JP -23 | LD 0F8,\#i | DRSZ 0F8 | NOP | * | $\begin{gathered} \hline \text { LD A, } \\ \# \mathrm{i} \end{gathered}$ | IFC | $\begin{array}{\|l\|} \hline \text { SBIT } \\ 0,[B] \\ \hline \end{array}$ | $\begin{aligned} & \text { RBIT } \\ & 0,[B] \end{aligned}$ | LDB, 7 | IFBNE 8 | JSR 0800-08FF | $\begin{array}{\|c\|} \hline \text { JMP } \\ 0800-08 \mathrm{FF} \\ \hline \end{array}$ | JP + 25 | JP + 9 | 8 |
| JP -6 | JP-22 | LD 0F9,\#i | DRSZ OF9 | * | * | * | IFNC | $\begin{aligned} & \mathrm{SBIT} \\ & 1,[\mathrm{~B}] \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \text { RBIT } \\ & 1,[\mathrm{~B}] \\ & \hline \end{aligned}$ | LD B, 6 | IFBNE 9 | JSR 0900-09FF | $\begin{array}{\|c\|} \hline \text { JMP } \\ \text { 0900-09FF } \\ \hline \end{array}$ | JP + 26 | JP + 10 | 9 |
| JP -5 | JP-21 | LD OFA,\#i | DRSZ OFA | $\begin{aligned} & \mathrm{LDA}, \\ & \mathrm{x}+\mathrm{]} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline \mathrm{LDA}, \\ \mathrm{LB}+] \\ \hline \end{array}$ | $\begin{gathered} \text { LD } \\ {[B+1, \# i} \\ \hline \end{gathered}$ | INCA | $\begin{aligned} & \mathrm{SBIT} \\ & 2,[\mathrm{~B}] \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & \text { 2.[B] } \end{aligned}$ | LDB, 5 | IFBNE OA | JSR OAOO-OAFF | $\begin{gathered} \text { JMP } \\ \text { OAOO-OAFF } \end{gathered}$ | JP + 27 | JP + 11 | A |
| JP -4 | JP-20 | LD OFB,\#i | DRSZ OFB | $\begin{aligned} & \text { LDA, } \\ & {[\mathrm{X}-\mathrm{]}} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline \mathrm{LDA}, \\ {[\mathrm{~B}-\mathrm{]}} \\ \hline \end{array}$ | $\begin{gathered} \mathrm{LD} \\ {[\mathrm{~B}-\mathrm{l}, \# \mathrm{i}} \\ \hline \end{gathered}$ | DECA | $\begin{array}{\|l\|} \hline \text { SBIT } \\ 3,[B] \\ \hline \end{array}$ | $\begin{aligned} & \text { RBIT } \\ & 3,[B] \end{aligned}$ | LD B, 4 | IFBNE OB | $\begin{gathered} \text { JSR } \\ \text { OBOO-OBFF } \\ \hline \end{gathered}$ | $\begin{gathered} \text { JMP } \\ \text { OBOO-OBFF } \end{gathered}$ | $\mathrm{JP}+28$ | JP + 12 | B |
| JP-3 | JP -19 | LD OFC,\#i | DRSZ OFC | $\underset{\# j}{\text { LD Md, }}$ | JMPL | X A,Md | * | $\begin{aligned} & \hline \mathrm{SBIT} \\ & 4,[\mathrm{~B}] \\ & \hline \end{aligned}$ | $\begin{array}{r} \text { RBIT } \\ 4,[B] \\ \hline \end{array}$ | LD B, 3 | IFBNE OC | $\begin{gathered} \text { JSR } \\ \text { OCOO-OCFF } \\ \hline \end{gathered}$ | JMP <br> 0C00-0CFF | JP + 29 | $\mathrm{JP}+13$ | c |
| JP -2 | JP-18 | LD OFD,\#i | DRSZ OFD | DIR | JSRL | $\begin{gathered} \hline \text { LDA, } \\ M d \end{gathered}$ | RETSK | $\begin{array}{\|c\|} \hline \text { SBIT } \\ 5,[B] \end{array}$ | $\begin{aligned} & \text { RBIT } \\ & 5,[B] \end{aligned}$ | LD B, 2 | IFBNE 0D | JSR ODOO-0DFF | JMP ODOO-ODFF | JP + 30 | JP +14 | D |
| JP -1 | JP-17 | LD OFE,\#i | DRSZ OFE | $\begin{gathered} \mathrm{LDA}, \\ {[\mathrm{x}]} \\ \hline \end{gathered}$ | LD A, $[\mathrm{B}]$ | $\begin{gathered} \text { LD } \\ {[\mathrm{B}], \# \mathrm{i}} \end{gathered}$ | RET | $\begin{array}{\|c\|} \hline \text { SBIT } \\ 6,[B] \\ \hline \end{array}$ | $\begin{gathered} \hline \text { RBIT } \\ 6,[B] \\ \hline \end{gathered}$ | LDB, 1 | IFBNE OE | $\begin{array}{c\|} \hline \text { JSR } \\ \text { OEOO-OEFF } \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline \text { JMP } \\ 0 \mathrm{EO}-0 \mathrm{EFF} \\ \hline \end{array}$ | $\mathrm{JP}+31$ | JP + 15 | E |
| JP -0 | JP-16 | LD OFF, \#1 | DRSZ OFF | * | * | * | RETI | $\begin{array}{\|c\|} \hline \text { SBIT } \\ 7,[B] \\ \hline \end{array}$ | $\begin{aligned} & \text { RBIT } \\ & 7,[B] \\ & \hline \end{aligned}$ | LD B, 0 | IFBNE OF | JSR OFOO-OFFF | $\begin{array}{\|c\|} \hline \text { JMP } \\ \text { OFOO-OFFF } \\ \hline \end{array}$ | JP + 32 | $\mathrm{JP}+16$ | F |

where, $\quad i$ is the immediate data $\quad$ Md is a directly addressed memory location $\quad$ is an unused opcode (see following table)

## Instruction Execution Time

Most instructions are single byte (with immediate addressing mode instruction taking two bytes).
Most single instructions take one cycle time (1 $\mu \mathrm{s}$ at 20 MHz ) to execute.
See the BYTES and CYCLES per INSTRUCTION table for details.

## BYTES and CYCLES per INSTRUCTION

The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle (a cycle is $1 \mu \mathrm{~s}$ at 20 MHz ).

|  | [B] | Direct | Immed. |
| :--- | :---: | :---: | :---: |
| ADD | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| ADC | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| SUBC | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| AND | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| OR | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| XOR | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFEQ | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFGT | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFBNE | $1 / 1$ |  |  |
| DRSZ |  | $1 / 3$ |  |
| SBIT | $1 / 1$ | $3 / 4$ |  |
| RBIT | $1 / 1$ | $3 / 4$ |  |
| IFBIT | $1 / 1$ | $3 / 4$ |  |


|  | Memory Transfer Instructions |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | Reglster Indirect <br> [B] [X] | Direct | Immed. | $\begin{array}{r} \text { Regis } \\ \text { Auto I } \\ {[B+, B} \end{array}$ | Indirect $r$ \& Decr $[x+, x-]$ |
| X A,* | 1/1 1/3 | 2/3 |  | 1/2 | 1/3 |
| LD A,* | 1/1 $1 / 3$ | $2 / 3$ | $2 / 2$ | 1/2 | 1/3 |
| LD B,Imm |  |  | 1/1 |  |  |
| LD B, Imm |  |  | 2/3 |  |  |
| LD Mem, lmm | 2/2 | 3/3 |  | $2 / 2$ |  |
| LD Reg, Imm |  |  | $2 / 3$ |  |  |

- => Memory location addressed by B or X or directiy.

| Instructions Using A \& C |  | Transfer of Control Instructions |  |
| :--- | :---: | :---: | :---: |
| CLRA $1 / 1$ JMPL $3 / 4$ <br> INCA $1 / 1$ JMP $2 / 3$ <br> DECA $1 / 1$ JP $1 / 3$ <br> LAID $1 / 3$ JSRL $3 / 5$ <br> DCORA $1 / 1$ JSR $2 / 5$ <br> RRCA $1 / 1$ JID $1 / 3$ <br> SWAPA $1 / 1$ RET $1 / 5$ <br> SC $1 / 1$ RETSK $1 / 5$ <br> RC $1 / 1$ RETI $1 / 5$ <br> IFC $1 / 1$ INTR $1 / 7$ <br> IFNC $1 / 1$ NOP $1 / 1$ |  |  |  |

The following table shows the instructions assigned to unused opcodes. This table is for information only. The operations performed are subject to change without notice. Do not use these opcodes.

| Unused <br> Opcode | Instruction | Unused <br> Opcode | Instruction |
| :---: | :---: | :---: | :---: |
| 60 | NOP | A9 | NOP |
| 61 | NOP | AF | LD A, [B] |
| 62 | NOP | B1 | C HC |
| 63 | NOP | B4 | NOP |
| 67 | NOP | B5 | NOP |
| $8 C$ | RET | B7 | XA, [X] |
| 99 | NOP | B9 | NOP |
| $9 F$ | LD [B], \#i | BF | LD A, [X] |
| A7 | XA, [B] |  |  |
| A8 | NOP |  |  |

## Development Support

## MOLE DEVELOPMENT SYSTEM

The MOLE (Microcomputer On Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPs and the HPCTM family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.
It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations. It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modem, or to connect to other MOLEs in a multi-MOLE environment.
MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port.

## Single Chip Emulator Device

The COP820C is fully supported by a form, fit and function emulator device, the COP8720C.

## Option List

The COP820C/COP840C mask programmable options are listed out below. The options are programmed at the same time as the ROM pattern to provide the user with hardware flexibility to use a variety of oscillator configuration.

## OPTION 1: CKI INPUT

$$
\begin{aligned}
& =1 \text { Normal Mode Crystal } \begin{array}{l}
\text { (CKI/10) CKO for crystal con- } \\
\text { figuration }
\end{array} \\
& =2 \text { Normal Mode External (CKI/10) CKO available as G7 } \\
& =3 \mathrm{R} / \mathrm{C} \\
& =4 \text { High Speed Crystal } \\
& =5 \text { High Speed External } \\
& \begin{array}{l}
\text { (CKI/10) CKO available as G7 } \\
\text { input }
\end{array} \\
& \begin{array}{l}
\text { (CKI/20) CKO for crystal con- } \\
\text { figuration } \\
\text { (CKI/20) CKO available as G7 } \\
\text { input }
\end{array}
\end{aligned}
$$

## OPTION 2: COP820C/COP840C BONDING

$=128$ pin package
$=224$ pin package
= 320 pin package
The following option information is to be sent to National along with the EPROM.

## Optlon Data

Option 1 Value__is: CKI Input
Option 2 Value_is: COP Bonding

## How to Order

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

Development Tools Selection Table

| Microcontroller | Order <br> Part Number | Description | Includes | Manual <br> Number |
| :--- | :--- | :--- | :--- | :--- |
| COP820/ <br> COP840 | MOLE-BRAIN | Brain Board | Brain Board Users Manual | $420408188-001$ |
|  | MOLE-COP8-PB1 | Personality Board | COP820/840 Personality Board <br> Users Manual | $420410806-001$ |
|  | MOLE-COP8-IBM | Assembler Software for IBM | COP800 Software Users Manual <br> and Software Disk <br> PC-DOS Communications <br> Software Users Manual | $424410527-001$ |
|  |  |  |  | $420040416-001$ |

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On Line Emulator) applications group. It consists of both an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

## INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud Modem, and a telephone.
If the user has a PC with a communications package then files from the FILE SECTION can be down-loaded to disk for later use.

## ORDER P/N: MOLE-DIAL-A-HLP

Information System Package contains:
Dial-A-Helper Users Manual
Public Domain Communications Software

## FACTORY APPLICATIONS SUPPORT

Dial-A-Helper also provides immediate factory applications support. If a user is having difficulty in getting a MOLE to operate in a particular mode or something peculiar is occurring, he can contact us via his system and modem. He can leave messages on our electronic bulletin board, which we will respond to, or he can arrange for us to actually take control of his system via modem for debugging purposes.
The applications group can then cause his system to execute various commands and try to resolve the customer's problem by actually getting customer's system to respond. Both parties see exactly what is occurring, as it is happening.
This allows us to respond in minutes when applications help is needed.

Voice: (408) 721-5582
Modem: (408) 739-1162
Baud: 300 or 1200 baud
Setup: Length: 8-Bit
Parity: None
Stop Bit: 1
Operation: 24 Hrs. 7 Days


TL/DD/9103-20

National Semiconductor

## COP820CP-X/COP840CP-X <br> Piggyback EPROM Microcontrollers

## General Description

The COP820CP/COP840CP are piggyback versions of the COP820C/COP840C microcontroller families. They are fully static parts, fabricated using double-metal silicon gate microCMOS technology. This microcontroller is a complete microcomputer containing all system timing, interrupt logic, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include an 8bit memory mapped architecture, MICROWIRE/PLUSTM serial I/O, a 16-bit timer/counter with capture register and a multi-sourced interrupt. Each I/O pin has software selectable options to adapt the emulator to the specific application. The part operates over a voltage range of 4.5 V to 5.5 V . High throughput is achieved with an efficient, regular instruction set operating at a $1 \mu s$ per instruction rate. The COP820CP-X/COP840CP-X are totally compatible with the ROM based COP820C/COP840 microcontroller. It serves as an economical low and medium volume emulator devices for the COP820/COP840 microcontroller family.

## Features

- Low cost 8-bit CORE microcontroller
- Fully static CMOS
- $1 \mu \mathrm{~s}$ instruction time ( 20 MHz clock)
- Low current drain
- Single supply operation: 4.5 V to 5.5 V
- Up to 32 kbytes of addressable memory
- 64 bytes of RAM ( 128 bytes for COP840CP)
- 16-bit read/write timer operates in a variety of modes
- Timer with 16-bit auto reload register
- 16-bit external event counter
- Timer with 16 -bit capture register (selectable edge)

■ Multi-source interrupt

- Reset master clear
- External interrupt with selectable edge
- Timer interrupt or capture interrupt
- Software interrupt
- 8-bit stack pointer (stack in RAM)
- Powerful instruction set, most instructions single byte
- BCD arithmetic instruction
- MICROWIRE/PLUS serial I/O
- 28 pin package
- 24 input/output pins (28-pin package)
- Software selectable I/O options (TRI-STATE®, pushpull, weak pull-up)
- Schmitt trigger inputs on Port G
- Fully supported by National's MOLETM development system


## Block Diagram



FIGURE 1

## Absolute Maximum Ratings

If Milltary/Aerospace specifled devices are required, contact the National Semiconductor Sales Office/ Distributors for avallability and specifications.
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )

Voltage at Any Pin
-0.3 V to $\mathrm{VCC}+0.3 \mathrm{~V}$
Total Current into $\mathrm{V}_{\mathrm{CC}} \mathrm{Pin}$ (Source)

Total Current into GND Pin (Sink)
160 mA Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. $D C$ and $A C$ electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ unloss otherwise specified

| Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage |  | 4.5 |  | 5.5 | V |
| Power Supply Ripple (Note 1) | Peak to Peak |  |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ | V |
| Supply Current (Note 2) <br> High Speed Mode, CKI $=20 \mathrm{MHz}$ Normal Mode, CKI $=5 \mathrm{MHz}$ | $\begin{aligned} & V_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=1 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=2 \mu \mathrm{~s} \end{aligned}$ |  |  | $\begin{aligned} & 95 \\ & 90 \end{aligned}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| HALT Current (Note 3) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{MHz} \\ & \text { (Note 4) } \end{aligned}$ |  |  | 80 | mA |
| INPUT LEVELS <br> Reset and CKI (Crystal Osc.) <br> Logic High <br> Logic Low <br> All Other Inputs <br> Logic High <br> Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ |  | $\begin{aligned} & 0.1 \mathrm{~V}_{\mathrm{CC}} \\ & 0.2 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \\ & v \end{aligned}$ |
| Hi-Z Input Leakage | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -10 |  | +10 | $\mu \mathrm{A}$ |
| G and L Port Input Hysteresis | $\mathrm{V}_{C C}=5.5 \mathrm{~V}$ |  | $0.05 \mathrm{~V}_{\text {c }}$ |  | V |
| Output Current Levels <br> D Outputs <br> Source <br> Sink <br> All Others <br> Source (Weak Pull-Up Mode) <br> Source (Push-Pull Mode) <br> Sink (Push-Pull Mode) <br> TRI-STATE Leakage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.4 \\ 10 \\ \\ 10 \\ 0.4 \\ 1.6 \\ -2.0 \end{gathered}$ |  | $\begin{array}{r} 100 \\ +2.0 \\ \hline \end{array}$ | mA <br> mA <br> $\mu A$ <br> mA <br> mA <br> $\mu \mathrm{A}$ |
| Allowable Sink/Source Current per Pin D Outputs (Sink) All Others |  |  |  | $\begin{gathered} 15 \\ 3 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| RAM Retention Voltage, Vr | $\begin{aligned} & 500 \mathrm{~ns} \\ & \text { Rise and Fall Time (Min) } \end{aligned}$ |  | 2.0 |  | V |
| Input Capacitance |  |  |  | 7 | pF |
| Load Capacitance on D2 |  |  |  | 1000 | pF |

Note 1: The rate of voltage change must be less than $0.5 \mathrm{~V} / \mathrm{ms}$.
Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.
Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to VCC, L and G ports in the TRI-STATE mode and tied to ground, all outputs low and tied to ground.
Note 4: This includes the EPROM, and the pull-up resistors on the $D$ and $I$ ports.
Note 5: Parameter sampled but not $100 \%$ tested.
Note 6: There is one cycle delay on ports I and D.

AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Condition | M 1 n | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time（tc） High Speed Mode （Div－by 20） Normal Mode （Div－by 10） R／C Oscillator Mode （Div－by 10） | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \end{aligned}$ | $2$ |  | DC <br> DC <br> DC | $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ |
| CKI Clock Duty Cycle （Note 5） Rise Time（Note 5） Fall Time（Note 5） | $\begin{aligned} & \mathrm{fr}=\mathrm{Max} \\ & \mathrm{fr}=20 \mathrm{MHz} \text { Ext Clock } \\ & \mathrm{fr}=20 \mathrm{MHz} \text { Ext Clock } \end{aligned}$ | 33 |  | $\begin{gathered} \hline 66 \\ 12 \\ 8 \end{gathered}$ | \％ <br> ns <br> ns |
| Inputs ${ }^{\text {tsetup }}$ thold | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 200 \\ 60 \end{gathered}$ |  |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| Output Propagation Delay tpD1，tpDo（Note 6） SO，SK All Others | $\begin{aligned} & R_{L}=2.2 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 0.7 \\ 1 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| MICROWIRETM Setup Time（tUWS） MICROWIRE Hold Time（tUWH） MICROWIRE Output Valid Time（tUV） |  | $\begin{aligned} & 20 \\ & 56 \end{aligned}$ |  | 220 | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time |  | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{l}} \end{aligned}$ |
| Reset Pulse Width |  | 1 |  |  | $\mu \mathrm{s}$ |

Note 1：The rate of voltage change must be less than $0.5 \mathrm{~V} / \mathrm{ms}$ ．
Note 2：Supply current is measured after running 2000 cycles with a square wave CKI input，CKO open，inputs at rails and outputs open．
Note 3：The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations．Test conditions：All inputs tied to $V_{C C}$ ，$L$ and $G$ ports in the TRI－STATE mode and tied to ground，all outputs low and tied to ground．
Note 4：This includes the EPROM，and the pull－up resistors on the D and I ports．
Note 5：Parameter sampled but not $100 \%$ tested．
Note 6：There is one cycle delay on ports I and D．

## EPROM Selection

The COP820CP－X／COP840CP－X，（where $X=1,2,3,4$ or 5， see Table II），are the piggyback versions of the COP820C／ COP840C microcontrollers．They are identical to their re－ spective devices except that the program memory has been removed．The device package incorporates the circuitry and the socket on top of the package to allow plugging－in the EPROM 57C64，an 8 kbyte device，or any other comparable EPROM，for high speed operation．With the addition of an EPROM，these devices will perform exactly as their factory masked equivalent．
Table I lists the minimum EPROM access time for a given instruction cycle time of the microcontroller．

TABLE I

| EPROM Minimum <br> Access Time | COP Instruction <br> Cycle Time |
| :---: | :---: |
| 120 ns | $1.00 \mu \mathrm{~s}$ |
| 150 ns | $1.10 \mu \mathrm{~s}$ |
| 200 ns | $1.27 \mu \mathrm{~s}$ |
| 250 ns | $1.44 \mu \mathrm{~s}$ |
| 300 ns | $1.60 \mu \mathrm{~s}$ |
| 400 ns | $1.94 \mu \mathrm{~s}$ |



All resistors are $330 \Omega \pm 20 \%$
FIGURE 2

## AC Timing Diagram



FIGURE 3


FIGURE 3b

## COP820CP-X/COP840CP-X Pinout Diagrams



TL/DD/9683-5

FIGURE 4

## Oscillator Circuits

Figure 5 shows the clock oscillator configurations available for the COP820CP-X/COP840CP-X.

## A. CRYSTAL OSCILLATOR

The COP820CP-X/COP840CP-X can be driven by a crystal clock. The crystal network is connected between the pins CKI and CKO.
Table IA shows the component values required for various standard crystal values.

## B. RC OSCILLATOR

CKI is configured as a single pin RC controlled Schmitt trigger oscillator. CKO is available as a general purpose input and/or HALT control.
Table IB shows the variation in the oscillator frequencies as functions of the R and C component values.

| $\begin{gathered} \mathbf{R 1} \\ (k \Omega) \end{gathered}$ | $\begin{gathered} \text { R2 } \\ (\mathrm{M} \Omega) \end{gathered}$ | $\begin{gathered} \mathrm{C} 1 \\ (\mathrm{pF}) \end{gathered}$ | $\begin{gathered} \mathrm{C} \\ (\mathrm{pF}) \end{gathered}$ | CKI Freq (MHz) | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 30 | 30-36 | 20 | $V_{C C}=5 \mathrm{~V}$ |
| 0 | 1 | 30 | 30-36 | 10 | $V_{C C}=5 \mathrm{~V}$ |
| 0 | 1 | 30 | 30 | 4 | $V_{C C}=5 \mathrm{~V}$ |

TABLE IB. RC Oscillator Configuration, $\mathrm{T}_{\mathbf{A}}=25^{\circ} \mathrm{C}$

| $\mathbf{R}$ <br> $(\mathbf{k} \Omega)$ | $\mathbf{C}$ <br> $(\mathbf{p F})$ | CKI Freq. <br> $(\mathrm{MHz})$ | Instr. Cycle <br> $(\mu \mathrm{s})$ | Conditions |
| :---: | :---: | :---: | :---: | :---: |
| 3.3 | 82 | $2.8-2.2$ | 3 to 6 | $\mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |
| 5.6 | 100 | $1.5-1.1$ | 6 to 11 | $\mathrm{~V}_{\mathrm{CC}}=5 \mathrm{~V}$ |

Crystal Oscillator


RC Oscillator


TL/DD/9683-7
TL/DD/9683-6

FIGURE 5. Crystal and RC Osciliator Connection Diagrams

TABLE II. Clock Options Per Package

| $\mathbf{X}$ | Order Part Number | Clock Option |
| :---: | :---: | :--- |
| 1 | COP820CP-1/COP840CP-1 | Crystal Oscillator Divide by 10 Option |
| 2 | COP820CP-2/COP840CP-2 | External Oscillator Divide by 10 Option |
| 3 | COP820CP-3/COP840CP-3 | RC Oscillator Divide by 10 Option |
| 4 | COP820CP-4/COP840CP-4 | Crystal Oscillator Divide by 20 Option (High Speed) |
| 5 | COP820CP-5/COP840CP-5 | External Oscillator Divide by 20 Option |

## COP820CP/840CP Dimensions Diagram




FIGURE 6

## Development Support

## MOLE DEVELOPMENT SYSTEM

The MOLE (Microcomputer On Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPs and the HPC family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.
It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations.

It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modem, or to connect to other MOLEs in a multi-MOLE environment.
MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port.

## How to Order

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

Development Tools Selection Table

| Microcontroller | Order Part Number | Description | Includes | Manual Number |
| :---: | :---: | :---: | :---: | :---: |
| COP820/COP840 | MOLE-BRAIN | Brain Board | Brain Board Users Manual | 420408188-001 |
|  | MOLE-COP8-PB1 | Personality Board | COP820/COP840 Personality Board Users Manual | 420410806-001 |
|  | MOLE-COP8-IBM | Assembler Software for IBM | COP800 Software Users Manual and Software Disk PC-DOS Communications Software Users Manual | 424410527-001 <br> 420040416-001 |
|  | 420410703-001 | Programmer's Manual |  | 420410703-001 |

## Development Support (Continued)

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On Line Emulator) applications group. It consists of both an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

## INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. the system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud Modem, and a telephone.
If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

| Voice: | (408) |  |
| :--- | :--- | :---: |
| 721-5582 |  |  |
| Modem: | (408) |  |
|  | $739-1162$ |  |
|  | Baud: 300 |  |
|  | or 1200 baud |  |
|  | Set-Up: |  |
|  |  |  |
|  | Length: $\quad$ Parity: $\quad$ Stop bit: $\quad$ None |  |
|  |  |  |
|  | Operation: |  |
|  | 24 hrs., 7 days |  |

DIAL-A-HELPER


# COP8720C/COP8721C/COP8722C Single-Chip microCMOS Microcontrollers 

## General Description

The COP8720C/COP8721C/COP8722C are members of the COPSTM microcontroller family featuring on-chip EEPROM modules. They are fully static parts, fabricated using double-metal silicon gate microCMOS technology. This low cost microcontroller is a complete microcomputer containing all system timing, interrupt logic, ROM, RAM, and I/O necessary to implement dedicated control functions in a variety of applications. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUSTM serial I/O, a 16 -bit timer/counter with capture register and a multisourced interrupt. Each I/O pin has software selectable options to adapt the COP8720C to the specific application. The part operates over a voltage range of 2.5 V to 6.0 V . High throughput is achieved with an efficient, regular instruction set operating at a 1 microsecond per instruction rate. The COP8720 is totally compatible with the ROM based COP820C microcontroller. It serves as a form, fit and function emulator device for the COP820 microcontroller family.

## Features

- Low Cost 8-bit CORE microcontroller
- Fully static CMOS
- $1 \mu \mathrm{~s}$ instruction time ( 20 MHz clock)
- Low current drain ( 2.2 mA at $3 \mu \mathrm{~s}$ instruction rate) Extra-low current static HALT mode (Typically $<10 \mu \mathrm{~A}$ )
■ Single supply operation: 2.5 V to 6.0 V
- 1024 bytes EEPROM program memory
- 64 bytes of RAM
- 64 bytes EEPROM data memory
- 16-bit read/write timer operates in a variety of modes
- Timer with 16 -bit auto reload register
- 16-bit external event counter
- Timer with 16-bit capture register (selectable edge)
- Multi-source interrupt
- Reset master clear
- External interrupt with selectable edge
- Timer interrupt or capture interrupt
- Software interrupt
- 8-bit stack pointer (stack in RAM)
- Powerful instruction set, most instructions single byte
- BCD arithmetic instruction
- MICROWIRE/PLUSTM serial I/O
- 28 pin package (optionally 24 or 20 pin package)
- 24 input/output pins
- Software selectable I/O options (TRI-STATE ${ }^{\text {© }}$, pushpull, weak pull-up)
■ Schmitt trigger inputs on Port G
- Form, fit and function EEPROM emulation device for COP820C/COP821C/COP822C
■ Fully supported by National's MOLETM development system


## Block Diagram



FIGURE 1

Absolute Maximum Ratings
If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (VCC) | 7 V |
| :--- | ---: |
| Voltage at any Pin | -0.3 V to $V_{C C}+0.3 \mathrm{~V}$ |
| ESD Susceptibility (Note 4) | 2000 V |
| Total Current into VCC Pin (Source) | 50 mA |

## Total Current out of GND Pin (Sink) <br> 60 mA <br> Storage Temperature Range <br> $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage Power Supply Ripple (Note 1) | Peak to Peak | 2.5 |  | $\begin{gathered} 6.0 \\ 0.1 \mathrm{~V}_{\mathrm{CC}} \end{gathered}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| Operating Voltage during EEPROM Write |  | 4.5 |  | 6.0 | V |
| Supply Current (see page 17) <br> High Speed Mode, CKI $=20 \mathrm{MHz}$ <br> Normal Mode, CKI $=5 \mathrm{MHz}$ <br> Normal Mode, CKI $=2 \mathrm{MHz}$ <br> (Note 2) <br> HALT Current <br> (Note 3) | $\begin{aligned} & V_{C C}=6 \mathrm{~V}, \mathrm{tc}=1 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{tc}=2 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{tc}=5 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{MHz} \end{aligned}$ |  | <10 | $\begin{gathered} 13 \\ 7 \\ 2 \\ 30 \end{gathered}$ | mA <br> mA <br> mA <br> $\mu \mathrm{A}$ |
| Input Levels RESET, CKI Logic High Logic Low <br> All Other Inputs Logic High Logic Low |  | $\begin{aligned} & 0.9 \mathrm{~V}_{\mathrm{CC}} \\ & 0.7 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ |  | $\begin{aligned} & 0.1 V_{C C} \\ & 0.2 V_{C C} \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \\ & \hline \end{aligned}$ |
| Hi-Z Input Leakage Input Pullup Current | $\begin{aligned} & V_{C C}=6.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}}=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -2 \\ & 40 \end{aligned}$ |  | $\begin{array}{r} +2 \\ 250 \\ \hline \end{array}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| G Port Input Hysteresis |  |  | $0.05 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| Output Current Levels <br> D Outputs <br> Source <br> Sink <br> All Others <br> Source (Weak Pull-Up) <br> Source (Push-Pull Mode) <br> Sink (Push-Pull Mode) <br> TRI-STATE Leakage | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.2 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0.4 \\ 0.2 \\ 10 \\ 2.0 \\ 10 \\ 2.5 \\ 0.4 \\ 0.2 \\ 1.6 \\ 0.7 \\ -2.0 \\ \hline \end{gathered}$ |  | $\begin{gathered} 100 \\ 33 \end{gathered}$ $+2.0$ | mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ <br> mA <br> mA <br> mA <br> mA <br> $\mu \mathrm{A}$ |
| Allowable Sink/Source Current Per Pin D Outputs (Sink) All Others |  |  |  | $\begin{gathered} 15 \\ 3 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Maximum Input Current (Room Temp) without Latchup (Note 5) |  |  |  | $\pm 100$ | mA |
| RAM Retention Voltage, Vr | 500 ns Rise and Fall Time (Min) |  | - 2.0 |  | V |
| Input Capacitance |  |  |  | 7 | pF |
| Load Capacitance on D2 |  |  |  | 1000 | pF |

Note 1: Rate of voltage change must be less than $0.5 \mathrm{~V} / \mathrm{ms}$.
Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.
Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to $V_{C C}, L$ and $G$ ports are at TRI-STATE and tied to ground, all outputs low and tied to ground.
Note 4: Human body mode, 100 pF through $1500 \Omega$.
Note 5: Except pins 3, 4, 24
pins 3, 24: +60 mA
pin 4: $\quad-25 \mathrm{~mA}$
AC Electrical Characteristics $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Condition | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time (tc) <br> High Speed Mode <br> (Div-by 20) <br> Normal Mode <br> (Div-by 10) <br> R/C Oscillator Mode <br> (Div-by 10) <br> (See Page 16) | $\begin{aligned} & V_{C C} \geq 4.5 V \\ & 2.5 V \leq V_{C C}<4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 V \\ & 2.5 \mathrm{~V} \leq V_{C C}<4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & \\ & 2.5 \mathrm{~V} \leq V_{C C}<4.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1 \\ 2.5 \\ 2 \\ 5 \\ 3 \\ \\ 7.5 \end{gathered}$ |  | DC <br> DC <br> DC <br> DC <br> DC <br> DC | $\mu \mathrm{S}$ $\mu \mathrm{s}$ $\mu \mathrm{S}$ $\mu \mathrm{s}$ $\mu \mathrm{S}$ $\mu \mathrm{s}$ |
| CKI Clock Duty Cycle (Note 6) Rise Time (Note 6) Fall Time (Note 6) | $\begin{aligned} & \mathrm{fr}=\text { Max }(\div 20 \text { Mode }) \\ & \mathrm{fr}=20 \mathrm{MHz} \text { Ext Clock } \\ & \mathrm{fr}=20 \mathrm{MHz} \text { Ext Clock } \end{aligned}$ | 33 |  | $\begin{gathered} 66 \\ 12 \\ 8 \end{gathered}$ | \% <br> ns <br> ns |
| Inputs tsetup <br> $t^{\text {thold }}$ | $\begin{aligned} & V_{C C} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq V_{C C}<4.5 \mathrm{~V} \\ & V_{C C} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq V_{C C}<4.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 200 \\ 500 \\ 60 \\ 150 \\ \hline \end{gathered}$ |  |  |  |
| Output Propagation Delay tpD1, tpD0 SO, SK <br> All Others | $\begin{aligned} & R_{\mathrm{L}}=2.2 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4.5 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}} \geq 4.5 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4.5 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 0.7 \\ 1.75 \\ 1 \\ 2.5 \\ \hline \end{gathered}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| MICROWIRETM Setup Time tuws MICROWIRE Hold Time tuWH MICROWIRE Output Valid Time tuv |  | $\begin{aligned} & 20 \\ & 56 \end{aligned}$ |  | 220 | ns ns ns |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time |  | $\begin{aligned} & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \end{aligned}$ |  |  |  |
| Reset Pulse Width |  | 1.0 |  |  | $\mu \mathrm{s}$ |

Note 6: Parameter sampled but not 100\% tested.

## EEPROM Characteristics

| Parameter | CondItion | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| EEPROM Write Cycle Time | $4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.0 \mathrm{~V}$ | 15 | 20 | 25 | ms |
| EEPROM Number of Writes |  |  |  | 10000 | Cycles |

EEPROM DC Electrical Characteristics $0^{\circ} \mathrm{C} \leq T_{A} \leq+70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Symbol | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Vcc Level for Write Lock Out | $V_{\text {LKO }}$ | 3.9 |  | 4.4 | V |
| Supply Current | ICC |  |  | 35 | mA |
| Programming Voltage to RESET Pin | $\begin{aligned} & V_{\mathrm{prg}} \\ & 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.0 \mathrm{~V} \end{aligned}$ | 11.5 | 12 | 12.5 | V |
| RESET Input Current | IIH |  |  | 2 | mA |
| All Other Inputs, Input Current |  | -2 |  | 2 | $\mu \mathrm{A}$ |
| TRI-STATE Leakage Current |  | -5 |  | 5 | $\mu \mathrm{A}$ |
| Input Low Level | $\mathrm{V}_{\mathrm{IL}}$ |  |  | $0.2 \mathrm{~V}_{\text {CC }}$ | V |
| Input High Level | $\mathrm{V}_{\text {IH }}$ | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | $1.0 \mathrm{~V}_{\mathrm{CC}}$ | V |
| Output Low Level, $\mathrm{l}_{\mathrm{OL}}=0.8 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OL}}$ |  |  | 0.4 | V |
| Output High Level, ${ }^{1} \mathrm{OH}=-0.4 \mathrm{~mA}$ | $\mathrm{V}_{\mathrm{OH}}$ | 3.2 |  |  | V |

EEPROM AC Electrical Characteristics $0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Symbol | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CKI Input Frequency | f | 10 |  | 20 | MHz |
| CKI Duty Cycle |  | 33 |  | 66 | \% |
| RESET Rise Time | T0 |  |  | 1 | $\mu \mathrm{s}$ |
| Address Setup Time | T1 |  |  | 17 | tc |
| Data Input Valid Time | T2 |  |  | 4 | $\mathrm{t}_{\mathrm{C}}$ |
| Program Time | T3 | 15 |  | 25 | ms |
| WR Pulse Width | T4 |  |  | 50 | $\mu \mathrm{S}$ |
| RD Pulse Width | T5 |  |  | 50 | $t^{\text {c }}$ |
| Time to TRI-STATE | T6 |  |  | 17 | tc |
| Read Access Time | T7 |  |  | 69 | tc |

## Timing Diagrams



FIGURE 2a. COP8720C EEPROM Write Timing Diagrams by Programming Mode


FIGURE 2b. COP8720C EEPROM Read Timing Dlagrams in Programming Mode


TL/DD/9108-22
FIGURE 2c. MICROWIRE/PLUS Timing Dlagram

## Connection Diagrams



TL/DD/9108-3
Order Number COP8722CN See NS Molded Package Number N20A

24-Pin Dual-In-LIne Package

TL/DD/9108-4
Order Number COP8721CN See NS Molded Package Number N24A

28-PIn Dual-In-Line Package; PLCC


TL/DD/9108-5
Order Number COP8720CN See NS Molded Package Number N28B

Order Number COP8720CV
See NS PLCC Package Number V28A

FIGURE 3


## Pin Descriptions

$V_{C C}$ and GND are the power supply pins.
CKI is the clock input. This can come from an external source, a R/C generated oscillator or a crystal (in conjunction with CKO). See Oscillator description.
RESET is the master reset input. See Reset description.
PORT I is a four bit $\mathrm{Hi}-\mathrm{Z}$ input port.
PORT $L$ is an 8 -bit I/O port.
There are two registers associated with each L I/O port: a data register and a configuration register. Therefore, each $L$ I/O bit can be individually configured under software control as shown below:

| Port L <br> Config. | Port L <br> Data | Port L <br> Setup |
| :---: | :---: | :--- |
| 0 | 0 | Hi-Z Input (TRI-STATE) |
| 0 | 1 | Input With Weak Pull-Up |
| 1 | 0 | Push-Pull "0" Output |
| 1 | 1 | Push-Pull "1" Output |

Three data memory address locations are allocated for these ports, one for data register, one for configuration register and one for the input pins.
PORT G is an 8-bit port with $6 / / O$ pins (GO-G5) and 2 input pins (G6, G7). All eight G-pins have Schmitt Triggers on the inputs. The G7 pin functions as an input pin under normal operation and as the continue pin to exit the HALT mode. There are two registers with each I/O port: a data register and a configuration register. Therefore, each I/O bit can be individually configured under software control as shown below.

| Port G <br> Config. | Port G <br> Data | Port G <br> Setup |
| :---: | :---: | :--- |
| 0 | 0 | Hi-Z Input (TRI-STATE) |
| 0 | 1 | Input With Weak Pull-Up |
| 1 | 0 | Push-Pull "0' Output |
| 1 | 1 | Push-Pull "1" Output |

Three data memory address locations are allocated for these ports, one for data register, one for configuration register and one for the input pins. Since G6 and G7 are input only pins, any attempt by the user to set them up as outputs by writing a one to the configuration register will be disregarded. Reading the G6 and G7 configuration bits will
return zeros. Note that the chip will be placed in the HALT mode by setting the G7 data bit.
Six bits of Port G have alternate features:
GO INTR (an external interrupt)
G3 TIO (timer/counter input/output)
G4 SO (MICROWIRE serial data output)
G5 SK (MICROWIRE clock I/O)
G6 SI (MICROWIRE serial data input)
G7 CKO crystal oscillator output (selected by mask option) or HALT restart input (general purpose input)
Pins G1 and G2 currently do not have any alternate functions.
PORT $D$ is a four bit output port that is set high when $\overline{\mathrm{RE}}$ SET goes low.
The D2 pin is sampled at reset. If it is held low at reset the COP8720C enters the ROMless mode of operation.

## Functional Description

Figure 1 shows the block diagram of the internal architecture. Data paths are illustrated in simplified form to depict how the various logic elements communicate with each other in implementing the instruction set of the device.

## ALU AND CPU REGISTERS

The ALU can do an 8-bit addition, subtraction, logical or shift operation in one cycle time.
There are five CPU registers:
A is the 15 -bit Program Counter register
PU is the upper 7 bits of the program counter (PC)
PL is the lower 8 bits of the program counter (PC)
$B$ is the 8-bit address register, can be auto incremented or decremented.
X is the 8 -bit alternate address register, can be incremented or decremented.
SP is the 8 -bit stack pointer, points to subroutine stack (in RAM).
$B, X$ and SP registers are mapped into the on chip RAM. The $B$ and $X$ registers are used to address the on chip RAM. The SP register is used to address the program counter stack in RAM during subroutine calls and returns.

## Functional Description (Continued)

## MEMORY

The COP8720C contains 1 Kbyte of Program EEPROM, 64 bytes of on-chip RAM and Registers, I/O, 64 bytes of Data EEPROM and 256 bytes of firmware ROM.

## PROGRAM MEMORY

Program memory for the COP8720C consists of two mod-ules-the 1 Kbyte program EEPROM and the 256 byte ROM which contains the firmware routines for reading and programming the EEPROM.
Memory locations in the 1 Kbyte program EEPROM module are accessed by the address register, EEAR, and the data register, EROMDR. The EEAR is mapped into the address locations E2 and E3. The EROMDR register is located at the address E1.
Under normal conditions, the program EEPROM and the ROM are addressed by the PC and their contents go to the instruction bus. During the EEPROM program and verify cycle, the EEPROM is treated as data memory while the COP8720C is executing out of the firmware ROM. The EEPROM is addressed through the EEAR register. The EROMDR register holds the data read back from the EEPROM location during a verify cycle and holds the data to be written into the EEPROM location during a program cycle. The verify cycle takes 1 instruction cycle and the write cycle takes 20 ms .
Accesses to the program EEPROM is controlled by two flags, AEN and PEN, in the control register, EECR.

| AEN | PEN | Access Type |
| :---: | :---: | :--- |
| 0 | 0 | Normal |
| 0 | 1 | Normal |
| 1 | 0 | EEPROM Read Cycle |
| 1 | 1 | EEPROM Write Cycle |

To prevent accidental erasures and over-write situations the application program should not set the AEN and PEN flags in the EECR register. The COP8720C supports application accesses to the EEPROM module via two subroutines in the firmware ROM-an EEPROM read and an EEPROM write subroutine. To program an EEPROM memory location, the user loads the EECR and EROMDR registers and invokes the write subroutine at the address 40 CO Hex. To read an EEPROM location the user loads the EEAR register with the address of the EEPROM memory location and invokes the read subroutine at the address 40D4 Hex. The read subroutine returns the contents of the addressed EEPROM location in the EROMDR register.

## DATA MEMORY

The data memory for the COP8720C consists of on-chip RAM, EEPROM, I/O and registers. Data memory is accessed directly by the instruction or indirectly by the $\mathrm{B}, \mathrm{X}$ and SP registers.

## RAM

The COP8720C has 64 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" that can be loaded efficiently, decremented and tested. Three specific registers: $\mathrm{B}, \mathrm{X}$ and SP are mapped into this space, the other bytes are available for general use.
The instruction set of the COP8720C permits any bit in the data memory to be set, reset or tested. All I/O and the
registers (except the A and PC) are memory mapped; therefore, I/O bits and register bits in addition to the normal data RAM can be directly and individually set, reset and tested.

## DATA EEPROM

The COP8720C provides 64 bytes of EEPROM for nonvolatile data memory. The data EEPROM can be read and programmed in exactly the same way as the RAM. All instructions that perform read and write operations on the RAM work similarly upon the data EEPROM.
A data EEPROM programming cycle is initiated by an instruction such as X, LD, SBIT or RBIT. The EE memory support circuitry sets the BsyERAM flag in the EECR register immediately upon beginning a data EEPROM write cycle. It will be automatically reset by the hardware at the end of the data EEPROM write cycle. The application program should test the BsyERAM flag before attempting a write operation to the data EEPROM. A second EEPROM write operation while a write operation is in progress will be ignored. The Werr flag in the EECR register is set to indicate the error status.

## SIGNATURE AND OPTION REGISTERS

The COP8720C provides a set of six additional registers implemented with EEPROM cells-the Signature and Option registers.
The Signature register is a four-byte register provided for storing ROM code rev. numbers or other application specific information. The Signature register is shadowed behind the data EEPROM cells at addresses 8C to 8F Hex. Two test modes are provided to allow the Signature register to be read or programmed.
The Option register consists of two bytes shadowed behind the addresses 89 and 8B Hex. The Option register allows the COP8720C to be programmed to accurately emulate the different mask options available on the COP820C and the COP8620C.

| - | - | - | - | ROMemu | $x$ | 0 | ERAemu |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 89 Hex |  |  |  |  |  |  |  |
| - | - | - | - | HS | RC | XTAL | $x$ |
| $8 B$ | Hex |  |  |  |  |  |  |

ROMemu: When set, the Data EEPROM and all the EE related registers become inaccessible. Thus, the EE registers look like nonexistent memory locations when addressed by the application program and the Program EEPROM behaves just like ordinary ROM. Thus, setting the ROMemu bit allows the COP8720C to emulate the ROM based COP820C with $100 \%$ accuracy.
ERAemu: When set, the EEAR and the EROMDR become inaccessible. Thus, by setting the ERAemu bit allows the CPO8720C to accurately emulate the COP8620C. Note that the ERAemu is a subset of the ROMemu flag. ROMemu is in effect when both the flags are set.
HS, RC, XTAL: These three bits allow the COP8720C to emulate the clock options of the COP820C. Note that only five out of the possible eight combinations are legal-the combinations $0 \mathrm{E}, \mathrm{OC}$ and 06 are illegal combinations.

## EECR and EE SUPPORT CIRCUITS

The EEPROM program and data modules share a common set of EE support circuits to generate all necessary high


TL/DD/9108-18


TL/DD/9108-19


## FIGURE 4. Pinouts for the COP8720C in Programming Mode

voltage programming pulses. Each programming cycle consists of a 10 ms erase cycle followed by a 10 ms write cycle for each byte. An EEPROM cell in the erase state is read out as a 0 and the written state is read out as a 1 . Since the two EE modules share the support circuitry, programming the two modules at the same time is not allowed.
The EECR register provides control, status and test mode functions for the EE modules.
The EECR register bit assignments are shown below.
EECR Register Bit Assignment

|  | Test Mode Codes |  |  |  |  | AEN |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Wr | PEN |  |  |  |  |  |
|  | Test | Mode Codes | BsyEROM | BsyERAM | AEN | VLKO |
| Wit | Werr |  |  |  |  |  |
|  | 7 | 6 | 5 | 4 | 3 | 2 |
| 1 | 0 |  |  |  |  |  |

Werr Write Error. Writing to data EEPROM while a previous write cycle is still busy, that is BsyERAM is not 0 , causes Werr to be set to 1 indicate error status. Werr is cleared by writing a 0 into it.
PEN A program EEPROM programming cycle is started by setting PEN and AEN to 1 at the same time. PEN is "written thru". It is not latched.
$V_{\text {LKO }} \quad$ EECR bit 1 is read as the lock out indicator. A low $V_{C C}$ detector is enabled at the start of the EE programming cycle. If it finds $V_{C C}$ less than $\mathrm{V}_{\text {LKO }}$, the $\mathrm{V}_{\text {LKO }}$ status bit is set and the write cycle is aborted. The VLKO status bit stays latched until the start of another EE programming cycle.
AEN AEN controls the program EEPROM address/ data interface. when AEN is 0 , the EEPROM is the program memory. It is adressed by PC, and its output data goes onto the instruction bus. When AEN is set to 1 , the EEPROM becomes data memory. It is addressed by the EEAR, and it is accessed from the EROMDR.

BsyERAM Set to 1 when data EEPROM is being written, is automatically reset by the hardware upon completion of the write operation.
BsyEROM Set to 1 when program EEPROM is being written, is automatically reset by the hardware upon completion of the write operation.
Bits 3 to 7 of the EECR are used for encoding various EEPROM module test modes, most of which are for factory manufacturing tests. Two of the test modes used for accessing the signature and option registers are described in a previous section. The EE test modes are activated by applying high voltage to the RESET pin. Some of the test modes, if activated improperly, can make the part inoperable. These test modes are reserved for use by the manufacturer only.
The EECR register is cleared by RESET. EECR is mapped into address location EO.
When either BsyERAM or BsyEROM is set to 1, that is an EEPROM programming cycle is in progress, the AEN bit is locked up and cannot be changed by the processor.

## EXTERNALLY PROGRAMMING THE PROGRAM EEPROM

As shown in the previous section, the COP8720C permits the program EEPROM memory module to be altered under program control via the EECR register. To facilitate ease of development the COP8720C also provides an external mode of loading executable code into the program EEPROM module.
This section describes the programming method for the COP8720C EEPROM.
Programming the COP8720C EEPROM or the special registers is initiated by applying VPRG to the $\overline{\text { RESET pin. Control }}$ gets transferred to the firmware ROM when VPRG is applied to the RESET pin. The program contained in the firmware ROM sets up the I/O of the COP8720C to simulate the I/O requirements of a 2 -kbyte memory device. This is done by setting up the COP8720 $\mathrm{C} / \mathrm{O}$ as eight bits of address/data lines, three address lines, read/write control and a ready signal.

## Functional Description (Continued)

Figure 4 shows the three packages and the associated I/O. The pin descriptions are as follows:

| $V_{C C}$ | Positive 5V Power Supply |
| :--- | :--- |
| GND | Ground |
| $\overline{\text { RESET }}$ | Active Low Reset Input |
| CKI | Clock Input |
| ADO-AD7 | Multiplexed Address/Data Lines |
| A8-A11 | Address Lines |
| $\overline{R D}$ | Active Low Read Strobe |
| WR | Active High Write Strobe |
| RDY | Active High Ready Output |

The firmware ROM program allows the user to reference the special registers as EEPROM memory locations in the address range 2048-2070 decimal. The following mapping is used:

Signature Register \#1 at EEPROM address 800 Hex
Signature Register \#2 at EEPROM address 801 Hex
Signature Register \#3 at EEPROM address 802 Hex
Signature Register \#4 at EEPROM address 803 Hex
Option Register \#1 at EEPROM address 804 Hex
Option Register \#2 at EEPROM address 805 Hex
Note that in order to reference these registers the user must come in with addresses in the range 800 Hex to 805 Hex.

## PROGRAMMING STEPS

The programmig host has to go through the following steps for the write and verify cycles. (See Figure 2)

## WRITE:

1. Power is applied with the RESET and WR pins low and the $\overline{R D}$ high.
2. $\overline{\text { RESET }}$ is then brought $u p$ to $V_{\text {prg }}$ within $1 \mu \mathrm{~s}$.
3. The lower byte of the address to be written into is applied to the pins AD0-AD7 and the upper 3 bits of the address applied to the pins A8-A11.
4. Observing the setup times, WR is brought high.
5. The data to be programmed is applied to the pins ADOAD7.
6. The RDY signal from the COP8720C goes low. This indicates that the WR and data on ADO-AD7 have been accepted and these inputs can be removed.
7. The programming host must now either wait for the RDY signal to go high or wait at least 20 ms before initiating a new programming cycle.

## VERIFY:

1. Power is applied with RESET and WR pins held low and the $\overline{R D}$ high.
2. The $\overline{\text { RESET }}$ pin is brought up to $V_{\text {prg }}$ within $1 \mu \mathrm{~s}$.
3. The lower byte of the address to be read is applied to the pins ADO-AD7 and the upper three bits to the pins AD8AD11.
4. Observing setup times the $\overline{\mathrm{RD}}$ pin is brought low.
5. After a time T7, the RDY signal from the COP8720C goes low and data is ready for the host on the pins AD0-AD7. The data stays until the $\overline{\mathrm{RD}}$ signal goes back high after which the RDY signal will go back high.
6. The host must wait for the RDY signal to go back high before the next read cycle is initiated.

## RESET

The $\overline{R E S E T}$ input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the ports L and $G$ are placed
in the TRI-STATE mode and the Port $D$ is set high. The PC, PSW and CNTRL registers are cleared. The data and configuration registers for Ports L \& G are cleared.
The external RC network shown in Figure 5 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes. It is recommended that the components of the RC network be selected to provide a RESET delay of at least five times the power supply rise time or the minimum RESET pulse width, whichever is greater.


TL/DD/9108-9
FIGURE 5. Recommended Reset Circult

## OSCILLATOR CIRCUITS

Figure 6 shows the three clock oscillator configurations available for the COP8720C.

## A. CRYSTAL OSCILLATOR

The COP8720C can be driven by a crystal clock. The crystal network is connected between the pins CKI and CKO.
Table I shows the component values required for various standard crystal values.

## B. EXTERNAL OSCILLATOR

CKI can be driven by an external clock signal. CKO is available as a general purpose input and/or HALT restart control.

## C. R/C OSCILLATOR

CKI is configured as a single pin RC controlled Schmitt trigger oscillator. CKO is available as a general purpose input and/or HALT restart control.
Table II shows the variation in the oscillator frequencies as functions of the component ( $R$ and $C$ ) values.



TL/DD/9108-10
FIGURE 6. Crystal and R-C Connection Dlagrams

## OSCILLATOR OPTIONS

The COP8720C can be driven by clock inputs between DC and 20 MHz . For low input clock frequencies ( 55 MHz ) the instruction cycle frequency can be selected to be the input clock frequency divided by 10 . This mode is known as the Normal Mode.

Functional Description（Continued）
TABLE I．Crystal Oscillator Configuration， $\mathbf{T}_{\mathbf{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

| R1 <br> $(\mathbf{k} \Omega)$ | R2 <br> $(\mathbf{M} \Omega)$ | $\mathbf{C 1}$ <br> $(\mathbf{p F})$ | $\mathbf{C 2}$ <br> $(\mathbf{p F})$ | CKI Freq <br> $(\mathbf{M H z})$ | Conditions |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 30 | $30-36$ | 20 |  |
| 0 | 1 | 30 | $30-36$ | 10 | $V_{\mathrm{CC}}=5 \mathrm{~V}$ |
| 0 | 1 | 30 | $30-36$ | 4 | $V_{\mathrm{CC}}=5 \mathrm{~V}$ |
| 0 | 1 | 200 | $100-150$ | 0.455 | $\mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}$ |

TABLE II．RC Oscillator Configuration， $\mathrm{T}_{\mathbf{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$

| $\mathbf{R}$ <br> $\mathbf{( k \Omega )}$ | $\mathbf{C}$ <br> $(\mathbf{p F})$ | CKI Freq． <br> $(\mathbf{M H z})$ | Instr．Cycle <br> $(\mu \mathbf{s})$ | Conditions |
| :---: | :---: | :---: | :---: | :---: |
| 3.3 | 82 | $2.8-2.2$ | 3 to 6 | 6 to 11 |
| 5.6 | 100 | $1.5-1.1$ | $V_{\mathrm{CC}}=5 \mathrm{~V}$ |  |
| 6.8 | 100 | $1.1-0.8$ | $V_{\mathrm{CC}}=5 \mathrm{~V}$ |  |

For oscillator frequencies that are greater than 5 MHz the chip must run with a divide by 20 ．This is known as the High Speed mode．
The COP820C microcontroller has five mask options for configuring the clock input．To emulate these mask options 3 bits must be set in the Option register．

| HS | RC | XTAL | Mask Option |
| :---: | :---: | :---: | :--- |
| 1 | 0 | 1 | High Speed Crystal |
| 0 | 0 | 1 | Normal Mode Crystal |
| 1 | 0 | 0 | High Speed External |
| 0 | 0 | 0 | Normal Mode External |
| 0 | 1 | 0 | R／C Oscillator |

The CKI and CKO pins are automatically configured upon selecting a particular option．
－High Speed Crystal（CKI／20）CKO for crystal configura－ tion
－Normal Mode Crystal（CKI／10）CKO for crystal configu－ ration
－High Speed External（CKI／20）CKO available as G7 in－ put
－Normal Mode External（CKI／10）CKO available as G7 input
－R／C（CKI／10）CKO available as G7 input
Where，G7 can be used either as a general purpose input or as a control input to continue from the HALT mode．

## CURRENT DRAIN

The total current drain of the chip depends on：
1）Oscillator operating mode－11
2）Internal switching current－12
3）Internal leakage current－13
4）Output source current－14
5）DC current caused by external input not at $\mathrm{V}_{\mathrm{CC}}$ or GND－ 15
Thus the total current drain，It is given as

$$
I t=11+12+13+14+15
$$

To reduce the total current drain，each of the above compo－ nents must be minimum．
The chip will draw the least current when in the normal mode．The high speed mode will draw additional current． The R／C mode will draw the most．Operating with a crystal network will draw more current than an external square－ wave．Switching current，governed by the equation below， can be reduced by lowering voltage and frequency．Leak－ age current can be reduced by lowering voltage and tem－ perature．The other two items can be reduced by carefully designing the end－user＇s system．
$\mathrm{I} 2=\mathrm{C} \times \mathrm{V} \times \mathrm{f}$
Where
$C=$ equivalent capacitance of the chip．（TBD）
$\mathrm{V}=$ operating voltage
$f=$ CKI frequency
The typical capacitance for the COP820C is TBD pF．
Some sample current drain values at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ are：

| CKI（MHz） | Inst．Cycle $(\mu \mathbf{s})$ | It（mA） |
| :---: | :---: | :---: |
| 20 | 1 | 13 |
| 3.58 | 3 | 2.2 |
| 2 | 5 | 1.2 |
| 0.3 | 33 | 0.2 |
| 0 （HALT） | - | $<0.01$ |

## halt mode

The COP8720C supports a power saving mode of opera－ tion：HALT．The controller is placed in the HALT mode by setting the G7 data bit，alternatively the user can stop the clock input．In the HALT mode all internal processor activi－ ties including the clock oscillator are stopped．The fully stat－ ic architecture freezes the state of the controller and retains all information until continuing．In the HALT mode，power requirements are minimal as it draws only leakage currents and output current．The applied voltage（ $\mathrm{V}_{\mathrm{CC}}$ ）may be de－ creased down to Vr （minimum RAM retention voltage）with－ out altering the state of the machine．
There are two ways to exit the HALT mode：via the $\overline{\text { RESET }}$ or by the CKO pin．A low on the RESET line reinitializes the

## Functional Description (Continued)

microcontroller and start executing from the address 0000 H . A low to high transition on the CKO pin causes the microcontroller to continue with no reinitialization from the address following the HALT instruction.

## INTERRUPTS

The COP8720C has a sophisticated interrupt structure to allow easy interface to the real world. There are three possible interrupt sources, as shown below.
A maskable interrupt on external GO input (positive or negative edge sensitive under software control).
A maskable interrupt on timer carry or timer capture.
A non-maskable software/error interrupt on opcode zero.

## INTERRUPT CONTROL

The GIE (global interrupt enable) bit enables the interrupt function. This is used in conjunction with ENI and ENTI to select one or both of the interrupt sources. This bit is reset when interrupt is acknowledged.
ENI and ENTI bits select external and timer interrupt respectively. Thus the user can select either or both sources to interrupt the microcontroller when GIE is enabled.
IEDG selects the external interrupt edge ( $0=$ rising edge, 1 $=$ falling edge). The user can get an interrupt on both rising and falling edges by toggling the state of IEDG bit after each interrupt.
IPND and TPND bits signal which interrupt is pending. After interrupt is acknowledged, the user can check these two bits to determine which interrupt is pending. This permits the interrupts to be prioritized under software. The pending flags have to be cleared by the user. Setting the GIE bit high inside the interrupt subroutine allows nested interrupts.
The software interrupt does not reset the GIE bit. This means that the controller can be interrupted by other interrupt sources while servicing the software interrupt.

## INTERRUPT PROCESSING

The interrupt, once acknowledged, pushes the program counter (PC) onto the stack and the stack pointer (SP) is decremented twice. The Global Interrupt Enable (GIE) bit is reset to disable further interrupts. The microcontroller then vectors to the address 00 FFH and continues from that address. This process takes 7 cycles to complete. At the end of the interrupt subroutine, any of the following three instructions return the processor back to the main program: RET, RETSK or RETI. Either one of the three instructions will pop the stack into the program counter (PC). The stack pointer is then incremented twice. The RETI instruction additionally sets the GIE bit to re-enable further interrupts.
Either of the three instructions can be used to return from a hardware interrupt subroutine. The RETSK instruction should be used when returning from a software interrupt subroutine to avoid entering an infinite loop.

## DETECTION OF ILLEGAL CONDITIONS

The COP8720C incorporates a hardware mechanism that allows it to detect illegal conditions which may occur from coding errors, noise and 'brown out' voltage drop situations. Specifically it detects cases of executing out of undefined ROM area and unbalanced stack situations.
Reading an undefined ROM location returns 00 (hexadecimal ) as its contents. The opcode for a software interrupt is also ' 00 '. Thus a program accessing undefined ROM will cause a software interrupt.
Reading an undefined RAM location returns an FF (hexadecimal). The subroutine stack on the COP8720C grows down for each subroutine call. By initializing the stack pointer to the top of RAM, the first unbalanced return instruction will cause the stack pointer to address undefined RAM. As a result the program will attempt to execute from FFFF (hexadecimal), which is an undefined ROM location and will trigger a software interrupt.

## MICROWIRE/PLUSTM

MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the COP8720C to interface with any of National Semiconductor's Microwire peripherals (i.e. A/D converters, display drivers, etc.) and with other microcontrollers which support the MICROWIRE interface. It consists of an 8-bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 8 shows the block diagram of the MICROWIRE/PLUS interface.
The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE arrangement with an external shift clock is called the Slave mode of operation.
The CNTRL register is used to configure and control the MICROWIRE mode. To use the MICROWIRE, the MSEL bit in the CNTRL register is set to one. The SK clock rate is selected by the two bits, S 0 and S 1 , in the CNTRL register. Table III details the different clock rates that may be selected.

TABLE III

| S1 | S0 | SK Cycle Time |
| :---: | :---: | :---: |
| 0 | 0 | $2 \mathrm{t}_{\mathrm{C}}$ |
| 0 | 1 | $4 \mathrm{t}_{\mathrm{C}}$ |
| 1 | $x$ | $8 \mathrm{t}_{\mathrm{c}}$ |

where,
$t_{C}$ is the instruction cycle clock.


FIGURE 7. Interrupt Block Diagram

## Functional Description (Continued)

## MICROWIRE PLUS OPERATION

Setting the BUSY bit in the PSW register causes the Microwire arrangement to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. The COP8720C may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 9 shows how two COP8720C microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangement.

## Master MICROWIRE/PLUS Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the COP8720C. The MICROWIRE Master always initiates all data exchanges. (See Figure 9.) The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table IV summaries the bit settings required for Master mode of operation.

## SLAVE MICROWIRE/PLUS OPERATION

In the MICROWIRE/PLUS Slave mode of operation the SK clock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port G configuration register. Table IV summarizes the settings required to enter the Slave mode of operation.
The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated. (See Figure 9.)


TL/DD/9108-12
FIGURE 8. MICROWIRE Block Diagram

TABLE IV

| G4 <br> Config. <br> Blt | G5 <br> Config. <br> Bit | G4 <br> Fun. | G5 <br> Fun. | G6 <br> Fun. | Operation |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 1 | SO | Int. SK | SI | MICROWIRE Master |
| 0 | 1 | TRI-STATE | Int. SK | SI | MICROWIRE Master |
| 1 | 0 | SO | Ext. SK | SI | MICROWIRE Slave |
| 0 | 0 | TRI-STATE | Ext. SK | SI | MICROWIRE Slave |

## TIMER/COUNTER

The COP8720C has a powerful 16 -bit timer with an associated 16 -bit register enabling them to perform extensive timer functions. The timer T1 and its register R1 are each organized as two 8 -bit read/write registers. Control bits in the register CNTRL allow the timer to be started and stopped under software control. The timer-register pair can be operated in one of three possible modes.

## MODE 1. TIMER WITH AUUTO-LOAD REGISTER

In this mode of operation the timer T1 counts down at the instruction cycle rate. Upon underflow the value in the register R1 gets automatically reloaded into the timer which continues to count down. The timer underflow can be programmed to interrupt the microcontroller. A bit in the control register CNTRL enables the TIO (G3) pin to toggle upon timer underflows. This allow the generation of square-wave outputs or pulse width modulated outputs under software control. (See Figure 10.)

## MODE 2. EXTERNAL COUNTER

In this mode, the timer T1 becomes a 16-bit external event counter. The counter counts down upon an edge on the TIO pin. Control bits in the register CNTRL program the counter to decrement either on a positive edge or on a negative edge. Upon underflow the contents of the register R1 are automatically copied into the counter. The underflow can also be programmed to generate an interrupt. (See Figure 10.)

## MODE 3. TIMER WITH CAPTURE REGISTER

Timer T1 can be used to precisely measure external frequencies or events in this mode of operation. The timer T1 counts down at the instruction cycle rate. Upon the occurrence of a specified edge on the TIO pin the contents of the timer T1 are copied into the register R1. Bits in the control register CNTRL allow the trigger edge to be specified either as a positive edge or as a negative edge. In this mode the user can elect to be interrupted on the specified trigger edge. (See Figure 11.)

Functional Description (Continued)


TL/DD/9108-13
FIGURE 9. MICROWIRE Application

TABLE V. Timer Operating Modes

| CNTRL Bits <br> 765 | Operation Mode | T Interrupt | Timer Counts On |
| :---: | :---: | :---: | :---: |
| 000 | External Counter W/Auto-Load Reg. | Timer Carry | TIO Pos. Edge |
| 001 | External Counter W/Auto-Load Reg. | Timer Carry | TIO Neg. Edge |
| 010 | Not Allowed | Not Allowed | Not Allowed |
| 011 | Not Allowed | Not Allowed | Not Allowed |
| 100 | Timer W/Auto-Load Reg. | Timer Carry | ${ }_{t}$ |
| 101 | Timer W/Auto-Load Reg./Toggle TIO Out | Timer Carry | $t_{c}$ |
| 110 | Timer W/Capture Register | TIO Pos. Edge | ${ }^{\text {t }}$ c |
| 111 | Timer W/Capture Register | TIO Neg. Edge | tc |



FIGURE 10. Timer/Counter Auto Reload Mode Block Diagram


TL/DD/9108-14
FIGURE 11. Timer Capture Mode Block Dlagram

## Functional Description (Continued) <br> TIMER PWM APPLICATION

Figure 12 shows how a minimal component D/A converter can be built out of the Timer-Register pair in the Auto-Reload mode. The timer is placed in the "Timer with auto reload" mode and the TIO pin is selected as the timer output. At the outset the TIO pin is set high, the timer T1 holds the on time and the register R1 holds the signal off time. Setting TRUN bit starts the timer which counts down at the instruction cycle rate. The underflow toggles the TIO output and copies the off time into the timer, which continues to run. By alternately loading in the on time and the off time at each successive interrupt a PWM frequency can be easily generated.


TL/DD/9108-16
FIGURE 12. TImer Application

## Control Registers

## CNTRL REGISTER (ADDRESS X'OOEE)

The Timer and MICROWIRE control register contains the following bits:
S1 \& S0 Select the MICROWIRE clock divide-by
IEDG External interrupt edge polarity select
( $0=$ rising edge, $1=$ falling edge)
MSEL Enable MICROWIRE functions S0 and SK
TRUN Start/Stop the Timer/Counter ( $1=$ run, $0=$ stop)
TC3 Timer input edge polarity select ( $0=$ rising edge, 1 = falling edge)
TC2 Selects the capture mode
TC1 Selects the timer mode

| TC1 | TC2 | TC3 | TRUN | MSEL | IEDG | S1 | S0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

BIT 7
BIT 0

## PSW REGISTER (ADDRESS x'00EF)

The PSW register contains the following select bits:
GIE Global interrupt enable
ENI External interrupt enable
BUSY MICROWIRE busy shifting
IPND External interrupt pending
ENTI Timer interrupt enable
TPND Timer interrupt pending
C Carry Flag
HC Half carry Flag

| HC | C | TPND | ENTI | IPND | BUSY | ENI | GIE |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit 7 | Bit 0 |  |  |  |  |  |  |

## Operating Modes

These controllers have two operating modes: Single Chip mode and the ROMless mode. The operating mode is determined by the state of the D2 pin at power on reset.

## SINGLE CHIP MODE

In the Single Chip mode, the controller functions as a self contained microcontroller. It can address internal RAM and ROM. All ports configured as memory mapped I/O ports.

## ROMLESS MODE

The COP8720C will enter the ROMless mode of operation if the D2 pin is held at logical " 0 " at reset. In this case the internal PROGRAM EEPROM is disabled and the controller can now address up to 32 kbytes of external program memory. It continues to use the on board RAM, and DATA EEPROM.

## Memory Map

All RAM, ports and registers (except A and PC) are mapped into data memory address space.

| Address | Contents |
| :---: | :--- |
| 00 to 2F | On Chip RAM Bytes |
| 30 to 7F | Unused RAM Address Space (Reads as all Ones) |
| 80 to BF | 64 Bytes DATA EEPROM |
| C0 to CF | Expansion Space for I/O and Registers |
| D0 to DF | On Chip I/O and Registers |
| D0 | Port L Data Register |
| D1 | Port L Configuration Register |
| D2 | Port L Input Pins (Read Only) |
| D3 | Reserved for Port L |
| D4 | Port G Data Register |
| D5 | Port G Configuration Register |
| D6 | Port G Input Pins (Read Only) |
| D7 | Port I Input Pins (Read Only) |
| D8-DB | Reserved for Port C |
| DC-DF | Port D |
| E0 to EF | On Chip Functions and Registers |
| E0 | EECR |
| E1 | EROMDR |
| E2 | EEAR Low Byte |
| E3 | EEAR High Byte |
| E4-E8 | Reserved |
| E9 | MICROWIRE Shift Register |
| EA | Timer Lower Byte |
| EB | Timer Upper Byte |
| EC | Timer Autoload Register Lower Byte |
| ED | Timer Autoload Register Upper Byte |
| EE | CNTRL Control Register |
| EF | PSW Register |
| F0 to FF | On Chip RAM Mapped as Registers |
| FC | X Register |
| FD | SP Register |
| FE | B Register |

## Memory Map (Continued)

Reading unused memory locations below 7FH will return all ones. Reading other unused memory locations will return undefined data.

## Addressing Modes

## register indirect

This is the "normal" mode of addressing for the COP8720C. The operand is the memory addressed by the $B$ register or X register.

## DIRECT

The instruction contains an 8-bit address field that directly points to the data memory for the operand.

## IMMEDIATE

The instruction contains an 8-bit immediate field as the operand.

## REGISTER INDIRECT

## (AUTO INCREMENT AND DECREMENT)

This is a register indirect mode that automatically increments or decrements the $B$ or $X$ register after executing the instruction.

## RELATIVE

This mode is used for the JP instruction, the instruction field is added to the program counter to get the new program location. JP has a range of from -31 to +32 to allow a one byte relative jump (JP +1 is implemented by a NOP instruc-
tion). There are no 'pages' when using JP, all 15 bits of PC are used.

## Instruction Set

REGISTER AND SYMBOL DEFINITIONS

## Registers

A $\quad 8$-bit Accumulator register
B 8-bit Address register
X 8-bit Address register
SP 8-bit Stack pointer register
PC 15-bit Program counter register
PU upper 7 bits of PC
PL lower 8 bits of PC
C 1-bit of PSW register for carry
HC Half Carry
GIE 1-bit of PSW register for global interrupt enable
Symbols
[B] Memory indirectly addressed by B register
[ X ] Memory indirectly addressed by X register
Mem Direct address memory or [B]
Meml Direct address memory or [B] or Immediate data
Imm 8-bit Immediate data
Reg Register memory: addresses F0 to FF (Includes B, X and SP)
Bit Bit number (0 to 7)
$\leftarrow \quad$ Loaded with
$\longleftrightarrow$ Exchanged with

Instruction Set (Continued)
Instruction Set

| ADD <br> ADC <br> SUBC <br> AND <br> OR <br> XOR <br> IFEQ <br> IFGT <br> IFBNE <br> DRSZ <br> SBIT <br> RBIT <br> IFBIT | add <br> add with carry <br> subtract with carry <br> Logical AND <br> Logical OR <br> Logical Exclusive-OR <br> IF equal <br> IF greater than <br> IFB not equal <br> Decrement Reg. ,skip if zero <br> Set bit <br> Reset bit <br> If bit | $A \leftarrow A+M e m l$ <br> $A \leftarrow A+$ Meml + C, $C \leftarrow$ Carry <br> $\mathrm{HC} \leftarrow$ Half Carry <br> $\mathrm{A} \leftarrow \mathrm{A}+\mathrm{Meml}+\mathrm{C}, \mathrm{C} \leftarrow$ Carry <br> $H C \leftarrow$ Half Carry <br> $A \leftarrow A$ and Meml <br> $A \leftarrow A$ or Meml <br> $A \leftarrow A$ xor Moml <br> Compare $A$ and Meml, Do next if $A-$ Mems <br> Compare A and Meml, Do next if $A$ - Meml <br> Do next if lower 4 bits of $B \neq 1 \mathrm{~mm}$ <br> Reg $\leftarrow$ Reg -1 , skip if Reg goes to 0 <br> 1 to bit, <br> Mem (bit - 0 to 7 immediate) <br> 0 to bit, <br> Mem <br> If bit, <br> Mem is true, do next instr. |
| :---: | :---: | :---: |
| X <br> LD A <br> LD mem <br> LD Reg | Exchange A with memory Load A with memory Load Direct memory Immed. Load Register memory Immed. | $A \longleftrightarrow$ Mem <br> $A \leftarrow$ Meml <br> Mem $\leftarrow \mathrm{Imm}$ <br> Reg $\leftarrow 1 \mathrm{~mm}$ |
| $\begin{aligned} & X \\ & X \\ & \text { LDA } \\ & \text { LDA } \\ & \text { LDM } \\ & \hline \end{aligned}$ | Exchange A with memory [ $B$ ] Exchange A with memory [X] Load A with memory [B] Load A with memory [ X ] Load Memory Immediate | $A \longleftrightarrow[B] \quad(B \leftarrow B \pm 1)$ $A \leftrightarrows[X] \quad(X \leftarrow X \pm 1)$ $A \leftarrow[B] \quad(B \leftarrow B \pm 1)$ $A \leftarrow[X] \quad(X \leftarrow X \pm 1)$ $[B] \leftarrow \operatorname{lmm}(B \leftarrow B \pm 1)$ |
| CLRA <br> INCA <br> DECA <br> LAID <br> DCORA <br> RRCA <br> SWAPA <br> SC <br> RC <br> IFC <br> IFNC | Clear A <br> Increment $A$ <br> Decrement A <br> Load A indirect from ROM <br> DECIMAL CORRECTA <br> ROTATE A RIGHT THRU C <br> Swap nibbles of $A$ <br> Set C <br> Reset C <br> If C <br> If not $C$ | $A \leftarrow 0$ <br> $A \leftarrow A+1$ <br> $A \leftarrow A-1$ <br> $A \leftarrow \operatorname{ROM}(P U, A)$ <br> $A \leftarrow B C D$ correction (follows ADC, SUBC) <br> $\mathrm{C} \rightarrow \mathrm{A} 7 \rightarrow \ldots \rightarrow \mathrm{AO} \rightarrow \mathrm{C}$ <br> $A 7 \ldots A 4 \longleftrightarrow A 3 \ldots A 0$ <br> $\mathrm{C} \leftarrow 1, \mathrm{HC} \leftarrow 1$ <br> $C \leftarrow 0, H C \leftarrow 0$ <br> If $C$ is true, do next instruction <br> If $C$ is not true, do next instruction |
| JMPL <br> JMP <br> JP <br> JSRL <br> JSR <br> JID <br> RET <br> RETSK <br> RETI <br> INTR <br> NOP | Jump absolute long <br> Jump absolute <br> Jump relative short <br> Jump subroutine long <br> Jump subroutine <br> Jump indirect <br> Return from subroutine <br> Return and Skip <br> Return from Interrupt <br> Generate an interrupt <br> No operation |  |



## Instruction Execution Time

Most instructions are single byte (with immediate addressing mode instruction taking two bytes).
Most single instructions take one cycle time ( $1 \mu \mathrm{~s}$ at 20 MHz ) to execute.
See the BYTES and CYCLES per INSTRUCTION table for details.

## Bytes and Cycles per

## Instruction

The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle (a cycle is $1 \mu \mathrm{~s}$ at 20 MHz ).

|  | [B] | Direct | Immed. |
| :--- | :---: | :---: | :---: |
| ADD | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| ADC | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| SUBC | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| AND | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| OR | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| XOR | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFEQ | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFGT | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFBNE | $1 / 1$ |  |  |
| DRSZ |  | $1 / 3$ |  |
| SBIT | $1 / 1$ | $3 / 4$ |  |
| RBIT | $1 / 1$ | $3 / 4$ |  |
| IFBIT | $1 / 1$ | $3 / 4$ |  |

Memory Transfer Instructions

|  | Register Indirect [B] [X] | Direct | Immed. |  | direct Decr $\mathrm{X}+, \mathrm{X}-$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X A,* | 1/1 $1 / 3$ | 2/3 |  | 1/2 | 1/3 |
| LD A,* | $1 / 11 / 3$ | $2 / 3$ | 2/2 | 1/2 | 1/3 |
| LD B,Imm |  |  | 1/1 |  |  |
| LD B,Imm |  |  | 2/3 |  |  |
| LD Mem, Imm | $2 / 2$ | 3/3 |  | $2 / 2$ |  |
| LD Reg, Imm |  |  | 2/3 |  |  |

* = > Memory location addressed by B or X or directly.
Instructions Using A \& C

| CLRA | $1 / 1$ |
| :--- | :--- |
| INCA | $1 / 1$ |
| DECA | $1 / 1$ |
| LAID | $1 / 3$ |
| DCORA | $1 / 1$ |
| RRCA | $1 / 1$ |
| SWAPA | $1 / 1$ |
| SC | $1 / 1$ |
| RC | $1 / 1$ |
| IFC | $1 / 1$ |
| IFNC | $1 / 1$ |

Transfer of Control Instructions

| JMPL | $3 / 4$ |
| :--- | :--- |
| JMP | $2 / 3$ |
| JP | $1 / 3$ |
| JSRL | $3 / 5$ |
| JSR | $2 / 5$ |
| JID | $1 / 3$ |
| RET | $1 / 5$ |
| RETSK | $1 / 5$ |
| RETI | $1 / 5$ |
| INTR | $1 / 7$ |
| NOP | $1 / 1$ |

## Bytes and Cyles per Instruction (Continued)

The following table shows the instructions assigned to unused opcodes. This table is for information only. The operations performed are subject to change without notice. Do not use these opcodes.

| Unused <br> Opcode | Instruction | Unused <br> Opcode | Instruction |
| :---: | :---: | :---: | :---: |
| 60 | NOP | A9 | NOP |
| 61 | NOP | AF | LD A, [B] |
| 62 | NOP | B1 | C HC |
| 63 | NOP | B4 | NOP |
| 67 | NOP | B5 | NOP |
| 8 C | RET | B7 | XA, [X] |
| 99 | NOP | B9 | NOP |
| $9 F$ | LD [B], \#i | BF | LD A, [X] |
| A7 | XA, [B] |  |  |
| A8 | NOP |  |  |

## Development Support

## MOLE DEVELOPMENT SYSTEM

The MOLE (Microcomputer On Line Emulator) is a low cost development system and emulator for all microcontroller
products. These include COPs, and the HPC family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.
It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations.
To program the COP8720C, a special adapter board is provided. This adapter board contains a socket for the COP8720C and plugs directly into the MOLE prom programmer.
It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modem, or to connect to other MOLEs in a multi-MOLE environment.
MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port.

## How to Order

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

Development Tools Selection Table

| Microcontroller | Order <br> Part Number | Description | Includes | Manual <br> Number |
| :---: | :--- | :--- | :--- | :--- |
| COP820/ <br> COP840 | MOLE-BRAIN | Brain Board | Brain Board Users Manual | $420408188-001$ |
|  | MOLE-COP8-PB1 | Personality Board | COP820/840 Personality Board <br> Users Manual | $420410806-001$ |
|  | MOLE-COP8-IBM | Assembler Software for IBM | COP800 Software Users Manual <br> and Software Disk <br> PC-DOS Communications <br> Software Users Manual | $424410527-001$ |
|  |  |  |  | $420040416-001$ |

## Development Support (Continued)

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On Line Emulator) applications group. It consists of both an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

## INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud Modem, and a telephone.
If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

## ORDER P/N: MOLE-DIAL-A-HLP

Information System Package Contains:
Dial-A-Helper User's Manual Pin
Public Domain Communications Software

## FACTORY APPLICATIONS SUPPORT

Dial-A-Helper also provides immediate factory applications support. If a user is having difficulty in getting a MOLE to operate in a particular mode or something peculiar is occurring, he can contact us via his system and modem. He can leave messages on our electronic bulletin board, which we will respond to, or he can arrange for us to actually take control of his system via modem for debugging purposes.
The applications group can then cause his system to execute various commands and try to resolve the customer's problem by actually getting the customer's system to respond. Both parties see exactly what is occurring, as it is happening.
This allows us to respond in minutes when applications help is needed.

| Voice: | (408) 721-5582 |  |
| :--- | :--- | :--- |
| Modem: | (408) 739-1162  <br>  Baud: <br>  Setup: <br>   <br>   <br>   <br>  Length: 1200 Barity: 8 -Bit <br>  Stop Bit: 1 |  |
|  | Operation: | 24 Hours, 7 Days |

Dial-A-Helper


## COP888CL

## Single-Chip microCMOS Microcontroller

## General Description

The COP888 family of microcontrollers uses an 8-bit single chip core architecture fabricated with National Semiconductor's M ${ }^{2}$ CMOSTM process technology. The COP888CL is a

## Features

- Low cost 8-bit microcontroller
- Fully static CMOS, with low current drain
- Two power saving modes: HALT and IDLE
- $1 \mu \mathrm{~s}$ instruction cycle time
- 4096 bytes on-board ROM
- 128 bytes on-board RAM
- Single supply operation: $2.5 \mathrm{~V}-6 \mathrm{~V}$
- MICROWIRE/PLUSTM serial I/O
- Watch Dog and Clock Monitor logic
- Idle Timer
- Two 16 -bit timers, each with two 16 -bit registers supporting:
- Processor Independent PWM mode
- External Event counter mode
- Input Capture mode
- Multi-Input Wakeup (MiWU) with optional interrupts (8)
- Ten multi-source vectored interrupts servicing
- External Interrupt
- Idle Timer TO
- Timers TA, TB (Each with 2 Interrupts)
- MICROWIRE/PLUS
- Multi-Input Wake Up
- Software Trap
member of this expandable 8-bit core processor family of microcontrollers.
(Continued)

■ 8-bit Stack Pointer SP (stack in RAM)

- Two 8-bit Register Indirect Data Memory Pointers ( B and X )
- Versatile instruction set
- True bit manipulation
- Memory mapped I/O
- BCD arithmetic instructions
- Package: 44 PCC or 40 N or 28 N or 28 PCC
- 44 PCC with 39 I/O pins
- 40 N with $36 \mathrm{I} / \mathrm{O}$ pins
- 28 PCC or 28 N , each with 23 I/O pins
- Software selectable I/O options
- TRI-STATE ${ }^{*}$ Output
- Push-Pull Output
- Weak Pull Up Input
- High Impedance Input
- Schmitt trigger inputs on ports $G$ and $L$
- Extended temperature range: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- ROMless mode for accurate emulation and external program capability
E Single chip COP8XX piggy back emulation device
- Real time emulation and full program debug offered by National's MOLETM Development System


## Block Diagram



FIGURE 1. COP888CL Block Dlagram

## General Description (Continued)

It is a fully static part, fabricated using double-metal-silicon gate microCMOS technology. Features include an 8-bit memory mapped architecture, MICROWIRE/PLUS serial I/O, two 16 -bit timer/counters supporting three modes (Processor Independent PWM generation, External Event counter, and Input Capture mode capabilities), and two power savings modes (HALT and IDLE), both with a multisourced wakeup/interrupt capability. This multi-sourced in-

## Connection Diagrams


terrupt capability may also be used independent of the HALT or IDLE modes. Each I/O pin has software selectable configurations. The COP888CL operates over a voltage range of 2.5 V to 6 V . High throughput is achieved with an efficient, regular instruction set operating at a maximum of 1 $\mu \mathrm{s}$ per instruction rate. The COP888CL may be operated in the ROMless mode to provide for accurate emulation and for applications requiring external program memory.

Connection Diagrams (Continued)
COP888CL Pinouts for 28-, 40- and 44-Pin Packages

| Port | Type | Alt. Fun | Alt. Fun | 28-Pin Pack. | 40-Pin Pack. | 44-Pin Pack. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LO | 1/0 | MIWU |  | 11 | 17 | 17 |
| L1 | 1/0 | MIWU |  | 12 | 18 | 18 |
| L2 | 1/0 | MIWU |  | 13 | 19 | 19 |
| L3 | 1/0 | MIWU |  | 14 | 20 | 20 |
| L4 | 1/0 | MIWU | T2A | 15 | 21 | 25 |
| L5 | 1/0 | MIWU | T2B | 16 | 22 | 26 |
| L6 | 1/0 | MIWU |  | 17 | 23 | 27 |
| L7 | 1/0 | MIWU |  | 18 | 24 | 28 |
| G0 | 1/0 | INT |  | 25 | 35 | 39 |
| G1 | WDOUT |  |  | 26 | 36 | 40 |
| G2 | 1/0 | T1B |  | 27 | 37 | 41 |
| G3 | 1/0 | T1A |  | 28 | 38 | 42 |
| G4 | 1/0 | SO |  | 1 | 3 | 3 |
| G5 | $1 / 0$ | SK |  | 2 | 4 | 4 |
| G6 | 1 | SI |  | 3 | 5 | 5 |
| G7 | CKO |  |  | 4 | 6 | 6 |
| D0 | 0 | ROM DATA ${ }^{+}$ |  | 19 | 25 | 29 |
| D1 | 0 | PCL+ |  | 20 | 26 | 30 |
| D2 | 0 | EMUL+ |  | 21 | 27 | 31 |
| D3 | 0 | PCU ${ }^{+}$ |  | 22 | 28 | 32 |
| 10 | 1 | ACH0 |  | 7 | 9 | 9 |
| 11 | I | ACH1 |  | 8 | 10 | 10 |
| 12 | I | ACH2 |  |  | 11 | 11 |
| 13 | 1 | ACH3 |  |  | 12 | 12 |
| 14 | 1 | ACH4 |  | 9 | 13 | 13 |
| 15 | I | ACH5 |  | 10 | 14 | 14 |
| 16 | I | ACH6 |  |  |  | 15 |
| 17 | 1 | ACH7 |  |  |  | 16 |
| D4 | 0 | S CLOCK ${ }^{+}$ |  |  | 29 | 33 |
| D5 | 0 | HALTSEL+ |  |  | 30 | 34 |
| D6 | 0 | LOAD+ |  |  | 31 | 35 |
| D7 | 0 | D DATA ${ }^{+}$ |  |  | 32 | 36 |
| C0 | 1/0 |  |  |  | 39 | 43 |
| C1 | 1/0 |  |  |  | 40 | 44 |
| C2 | 1/0 |  |  |  | 1 | 1 |
| C3 | 1/0 |  |  |  | 2 | 2 |
| C4 | $1 / 0$ |  |  |  |  | 21 |
| C5 | 1/0 |  |  |  |  | 22 |
| C6 | 1/0 |  |  |  |  | 23 |
| C7 | 1/0 |  |  |  |  | 24 |
| Unused |  |  |  |  | 16 |  |
| Unused |  |  |  |  | 15 |  |
| $V_{\text {cc }}$ |  |  |  | 6 | 8 | 8 |
| GND |  |  |  | 23 | 33 | 37 |
| CKI |  |  |  | 5 | 7 | 7 |
| RESET |  |  |  | 24 | 34 | 38 |

[^5]
## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage (VCC)
Voltage at Any Pin
-0.3 V to $\mathrm{V}_{\mathrm{cc}}+0.3 \mathrm{~V}$
$\begin{array}{lr}\text { ESD Susceptibility (Note 4) } & 2000 \mathrm{~V} \\ \text { Total Current into VCC Pin (Source) } & 100 \mathrm{~mA}\end{array}$

Total Current out of GND Pin (Sink)
110 mA Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage |  |  |  | 6 | V |
| Power Supply Ripple (Note 1) | Peak-to-Peak | 2.5 |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ | V |
| Supply Current (Note 2) $\begin{aligned} \mathrm{CKI} & =10 \mathrm{MHz} \\ \mathrm{CKI} & =4 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & V_{C C}=6 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=1 \mu \mathrm{~s} \\ & V_{C C}=2.5 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=2.5 \mu \mathrm{~s} \end{aligned}$ |  |  | $\begin{gathered} 15 \\ 2 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| HALT Current (Note 3) | $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{MHz}$ |  | <1 |  | $\mu \mathrm{A}$ |
| IDLE Current $\begin{aligned} & \mathrm{CKI}=10 \mathrm{MHz} \\ & \mathrm{CKI}=4 \mathrm{MHz} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=1 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=2.5 \mu \mathrm{~s} \end{aligned}$ |  |  | $\begin{gathered} 5 \\ 0.6 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Input Levels Reset Logic High Logic Low |  | 0.8 VCC |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\qquad$ |  | 0.7 VCC |  | 0.2 VCC | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| All Other Inputs Logic High Logic Low |  | 0.7 VCC |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Hi-Z Input Leakage | $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | -2 |  | +2 | $\mu \mathrm{A}$ |
| Input Pullup Current | $\mathrm{V}_{C C}=6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | 40 |  | 250 | $\mu \mathrm{A}$ |
| G and L Port Input Hysteresis |  |  | $0.05 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| Output Current Levels <br> D Outputs <br> Source | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Sink | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 0.2 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| All Others <br> Source (Weak Pull-Up Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 2.5 \end{aligned}$ |  | $\begin{gathered} 100 \\ 33 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| Source (Push-Pull Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Sink (Push-Pull Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 0.7 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| TRI-STATE Leakage |  | -2 |  | +2 | $\mu \mathrm{A}$ |

Note 1: Rate of voltage change must be less then $0.5 \mathrm{~V} / \mathrm{ms}$.
Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.
Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to VCC, L and G ports in the TRISTATE mode and tied to ground, all outputs low and tied to ground. The clock monitor is disabled.
Note 4: Human body model, 100 pF through $1500 \Omega$.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Allowable Sink/Source <br> Current per Pin <br> D Outputs (Sink) |  |  |  |  |  |
| All others |  |  |  | 15 | mA |
| Maximum Input Current <br> without Latchup |  | 200 |  | mA |  |
| RAM Retention Voltage, Vr | 500 ns Rise <br> and Fall Time (Min) |  | 2 | mA |  |
| Input Capacitance |  |  |  | V |  |
| Load Capacitance on D2 |  |  | 1000 | pF |  |

AC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ uniess otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time ( $\mathrm{t}_{\mathrm{c}}$ ) Crystal, Resonator, or External Oscillator R/C Oscillator | $\begin{aligned} & 4 V \leq V_{C C} \leq 6 V \\ & 2.5 V \leq V_{C C}<4 V \\ & 4 V \leq V_{C C} \leq 6 V \\ & 2.5 V \leq V_{C C}<4 V \end{aligned}$ | $\begin{gathered} 1 \\ 2.5 \\ 3 \\ 7.5 \\ \hline \end{gathered}$ |  | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \hline \end{aligned}$ |
| CKI Clock Duty Cycle (Note 5) Rise Time (Note 5) Fall Time (Note 5) | $\begin{aligned} & f_{r}=\text { Max } \\ & f_{r}=10 \mathrm{MHz} \text { Ext Clock } \\ & f_{r}=10 \mathrm{MHzExt} \text { Clock } \end{aligned}$ | 40 |  | $\begin{gathered} 60 \\ 5 \\ 5 \end{gathered}$ | $\begin{aligned} & \% \\ & \text { \% } \\ & \text { ns } \end{aligned}$ |
| Inputs tsetup thold $^{\text {the }}$ | $\begin{aligned} & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \\ & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 200 \\ 500 \\ 60 \\ 150 \\ \hline \end{gathered}$ |  |  | ns ns ns ns |
| ```Output Propagation Delay tPD1, tpDO So, SK All Others``` | $\begin{aligned} & R_{L}=2.2 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \\ & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{C C}<4 \mathrm{~V} \end{aligned}$ |  |  | $\begin{gathered} 0.7 \\ 1 \\ 2.5 \\ \hline \end{gathered}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ $\mu \mathrm{S}$ |
| MICROWIRETM Setup Time (tuws) MICROWIRE Hold Time (tuwh) MICROWIRE Output Valid Time (tuv) |  | $\begin{aligned} & 20 \\ & 56 \end{aligned}$ |  | 220 | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time |  | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & t_{c} \\ & t_{c} \\ & t_{c} \\ & t_{c} \\ & \hline \end{aligned}$ |
| Reset Pulse Width | . . | 1 |  |  | $\mu \mathrm{s}$ |

Note 5: Parameter sample but not $100 \%$ tested.

## AC Electrical Characteristics (Continued)



Pin Descriptions (Continued)


PORT L is an 8-bit I/O port. All L-pins have Schmitt triggers on the inputs.
Port L supports Multi-Input Wakeup (MIWU) on all eight pins. L4 and L5 are used for the timer input functions T2A and T2B.
Port $L$ has the following alternate features:
LO MIWU
L1 MIWU
L2 MIWU
L3 MIWU
L4 MIWU or T2A
L5 MIWU or T2B
L6 MIWU
L7 MIWU
Port G is an 8-bit port with 5 I/O pins (G0, G2-G5), an input pin (G6), and two dedicated output pins (G1 and G7). Pins G0 and G2-G6 all have Schmitt Triggers on their inputs. Pin G1 serves as the dedicated WDOUT WatchDog output, while pin G7 serves as the dedicated CKO clock output. There are two registers associated with the G Port, a data register and a configuration register. Therefore, each of the 5 I/O bits (G0, G2-G5) can be individually configured under software control.

Since G6 is an input only pin and G7 is the dedicated CKO clock output pin or general purpose input (R/C clock configuration), the associated bits in the data and configuration registers for G6 and G7 are used for special purpose functions as outlined below. Reading the G6 and G7 data bits will return zeros.
Note that the chip will be placed in the HALT mode by writing a " 1 " to bit 7 of the Port G Data Register. Similarly the chip will be placed in the IDLE mode by writing a " 1 " to bit 6 of the Port G Data Register.
Writing a " 1 " to bit 6 of the Port G Configuration Register enables the MICROWIRE/PLUS to operate with the alternate phase of the SK clock. The G7 configuration bit, if set high, enables the clock start up delay when the R/C clock configuration is used.

|  | Config Reg. | Data Reg. |
| :--- | :--- | :--- |
| G7 | CLK Delay | HALT |
| G6 | Alternate SK | IDLE |

Port G has the following alternate features:
G0 INTR (External Interrupt Input)
G2 T1B (Timer T1 Capture Input)
G3 T1A (Timer T1 I/O)
G4 SO (MICROWIRETM Serial Data Output)
G5 SK (MICROWIRE Serial Clock)
G6 SI (MICROWIRE Serial Data Input)
Port G has the following dedicated functions:
G1 WDOUT WatchDog and/or Clock Monitor dedicated output
G7 CKO Oscillator dedicated output or general purpose input
Port I is an 8-bit Hi-Z input port. The 40-pin device does not have a full complement of Port I pins. The unused pins are not terminated and must be tied to GND.
The 28-pin device has four I pins ( $10,11,14,15$ ). The user should pay attention when reading port I to the fact that 14 and 15 are in bit positions 4 and 5 rather than 2 and 3.
Port $D$ is an 8 -bit output port that is preset high when RESET goes low. The user can tie two or more D port outputs together in order to get a higher drive.

## Functional Description

The architecture of the COP888CL is modified Harvard architecture. With the Harvard architecture, the control store program memory (ROM) is separated from the data store memory (RAM). Both ROM and RAM have their own separate addressing space with separate address buses. The COP888CL architecture, though based on Harvard architecture, permits transfer of data from ROM to RAM.

## CPU REGISTERS

The CPU can do an 8 -bit addition, subtraction, logical or shift operation in one instruction ( $t_{\mathrm{c}}$ ) cycle time.
There are five CPU registers:
A is the 8-bit Accumulator Register
PC is the 15-bit Program Counter Register
PU is the upper 7 bits of the program counter (PC)
PL is the lower 8 bits of the program counter (PC)
B is an 8 -bit RAM address pointer, which can be optionally post auto incremented or decremented.
$X$ is an 8-bit alternate RAM address pointer, which can be optionally post auto incremented or decremented.
SP is the 8 -bit stack pointer, which points to the subroutine/ interrupt stack (in RAM). The SP is initialized to RAM address 06F with RESET.
All the CPU registers are memory mapped with the exception of the Accumulator (A) and the Program Counter (PC).

## PROGRAM MEMORY

Program memory for the COP888CL consists of 4096 bytes of ROM. These bytes may hold program instructions or constant data (data tables for the LAID instruction, jump vectors for the JID instruction, and interrupt vectors for the VIS instruction). The program memory is addressed by the 15-bit program counter (PC). All interrupts in the COP888CL vector to program memory location OFF Hex.

## DATA MEMORY

The data memory address space includes the on-chip RAM and data registers, the I/O registers (Configuration, Data and Pin), the control registers, the MICROWIRE/PLUS SIO shift register, and the various registers, and counters associated with the timers (with the exception of the IDLE counter). Data memory is addressed directly by the instruction or indirectly by the $B, X$ and SP pointers.
The COP888CL has 128 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" at addresses 0FO to OFF Hex. These registers can be loaded immediately, and also decremented and tested with the DRSZ (decrement register and skip if zero) instruction. The memory pointer registers $X$, $S P$, and $B$ are memory mapped into this space at address locations OFC to OFE Hex respectively, with the other registers (other than reserved register OFF) being available for general usage.

The instruction set of the COP888CL permits any bit in memory to be set, reset or tested. All I/O and registers on the COP888CL (except A and PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. The accumulator (A) bits can also be directly and individually tested.

## Reset

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the data and configuration registers for Ports $L, G$, and $C$ are cleared, resulting in these Ports being initialized to the TRI-STATE mode. Pin G1 of the G Port is an exception (as noted below) since pin G1 is dedicated as the WatchDog and/or Clock Monitor error output pin. Port D is initialized high with RESET. The PC, PSW, CNTRL, ICNTRL, and T2CNTRL control registers are cleared. The Multi-Input Wakeup registers WKEN, WKEDG, and WKPND are cleared. The Stack Pointer, SP, is initialized to 06F Hex.
The COP888CL comes out of RESET with both the WatchDog logic and the Clock Monitor detector armed, and with both the WatchDog service window bits set and the Clock Monitor bit set. The WatchDog and Clock Monitor detector circuits are inhibited during RESET. The WatchDog service window bits are initialized to the maximum WatchDog service window of $64 \mathrm{k} \mathrm{t}_{\mathrm{c}}$ clock cycles. The Clock Monitor bit is initialized high, and will cause a Clock Monitor error following RESET if the clock has not reached the minimum specified frequency at the termination of RESET. A Clock Monitor error will cause an active low error output on pin G1. This error output will continue until $16-32 \mathrm{t}_{\mathrm{c}}$ clock cycles following the clock frequency reaching the minimum specified value, at which time the G1 output will enter the TRI-STATE mode.
The external RC network shown in Figure 4 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes. It is recommended that the components of the RC network be selected to provide a RESET delay of at least five times the power supply rise time or the minimum RESET pulse width, whichever is greater.


TL/DD/9766-7
RC $>5 \times$ Power Supply Rise Time
FIGURE 4. Recommended RESET Circuit

## Oscillator Circuits

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz . The CKO output clock is on pin G7 (crystal configuration). The CKI input frequency is divided down by 10 to produce the instruction cycle clock ( $1 / \mathrm{t}_{\mathrm{c}}$ ).
Figure 5 shows the Crystal and R/C diagrams.

## EXTERNAL OSCILLATOR

CKI can be driven by an external clock signal provided it meets the specified duty cycle, rise and fall times, and input levels.

## CRYSTAL OSCILLATOR

CKI and CKO can be connected to make a closed loop crystal (or resonator) controlled oscillator.

## R/C OSCILLATOR

By selecting CKI as a single pin oscillator input, a single pin R/C oscillator circuit can be connected to it. CKO is available as a general purpose input, and/or HALT restart pin.


TL/DD/9766-8
FIGURE 5. Crystal and R/C Oscillator Diagrams

## Current Drain

The total current drain of the chip depends on:

1. Oscillator operation mode-11
2. Internal switching current-12
3. Internal leakage current-13
4. Output source current-14
5. DC current caused by external input
not at $V_{C C}$ or GND-15
Thus the total current drain, It, is given as

$$
\mathrm{It}=11+12+13+14+15
$$

To reduce the total current drain, each of the above components must be minimum.
The chip will draw more current as the CKI input frequency increases up to the maximum 10 MHz value. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system.

$$
\mathrm{I}=\mathrm{C} \times \mathrm{V} \times f
$$

where $C=$ equivalent capacitance of the chip

$$
\begin{aligned}
& V=\text { operating voltage } \\
& f=\text { CKI frequency }
\end{aligned}
$$

Some sample current drain values at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ are:

| CKI (MHz) | Inst. Cycle $(\mu \mathbf{s})$ | It $(\mathrm{mA})$ |
| :--- | :--- | :--- |
| 10 | 1 | 15 |
| 3.58 | 2.8 | 5.4 |
| 2 | 5 | 3 |
| 0.3 | 33 | 0.45 |
| $0(\mathrm{HALT})$ |  | 0.005 |

## Control Registers

## CNTRL Register (Address X'00EE)

The Timer1 (T1) and MICROWIRE control register contains the following bits:
SL1 \& SLO Select the MICROWIRE clock divide by ( $00=2,01=4,1 \times=8$ )
IEDG External interrupt edge polarity select ( $0=$ Rising edge, $1=$ Falling edge)
MSEL Selects G5 and G4 as MICROWIRE signals SK and SO respectively
T1C0 Timer T1 Start/Stop control in timer modes 1 and 2
Timer T1 Underflow Interrupt Pending Flag in timer mode 3
T1C1
T1C2
T1C3
Timer T1 mode control bit
Timer T1 mode control bit

| T1C3 | T1C2 | T1C1 | T1C0 | MSEL | IEDG | SL1 | SL0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

## Bit 7

## PSW Register (Address X'00EF)

The PSW register contains the following select bits:

| GIE | Global interrupt enable (enables interrupts) |
| :--- | :--- |
| EXEN | Enable external interrupt |
| BUSY | MICROWIRE busy shifting flag |
| EXPND | External interrupt pending |
| T1ENA | Timer T1 Interrupt Enable for Timer Underflow <br> or T1A Input capture edge |
| T1PNDA Timer T1 Interrupt Pending Flag (Autoreload RA |  |
| in mode 1, T1 Underflow in Mode 2, T1A cap- |  |
|  | ture edge in mode 3) |
| C | Carry Flag |
| HC | Half Carry Flag |


| HC | C | T1PNDA | T1ENA | EXPND | BUSY | EXEN | GIE |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7
Bit 0
The Half-Carry bit is also affected by all the instructions that affect the Carry flag. The SC (Set Carry) and RC (Reset Carry) instructions will respectively set or clear both the carry flags. In addition to the SC and RC instructions, ADC, SUBC, RRC and RLC instructions affect the carry and Half Carry flags.

## Control Registers (Continued)

## ICNTRL Register (Address X'00E8)

The ICNTRL register contains the following bits:
T1ENB Timer T1 Interrupt Enable for T1B Input capture edge
T1PNDB Timer T1 Interrupt Pending Flag for T1B capture edge
$\mu$ WEN Enable MICROWIRE/PLUS interrupt
$\mu$ WPND MICROWIRE/PLUS interrupt pending
TOEN Timer TO Interrupt Enable (Bit 12 toggle)
TOPND Timer TO Interrupt pending
LPEN L Port Interrupt Enable (Multi-Input Wakeup/Interrupt)
Bit 7 could be used as a flag

| Unused | LPEN | TOPND | TOEN | $\mu$ WPND | $\mu$ WEN | T1PNDB | T1ENB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit 7 |  |  |  |  |  |  | Bit 0 |

## T2CNTRL Register (Address $\mathrm{X}^{\prime} 0006$ )

The T2CNTRL register contains the following bits:
T2ENB Timer T2 Interrupt Enable for T2B Input capture edge
T2PNDB Timer T2 Interrupt Pending Flag for T2B capture edge
T2ENA Timer T2 Interrupt Enable for Timer Underflow or T2A Input capture edge
T2PNDA Timer T2 Interrupt Pending Flag (Autoreload RA in mode 1, T2 Underflow in mode 2, T2A capture edge in mode 3)
T2C0 Timer T2 Start/Stop control in timer modes 1 and 2 Timer T2 Underflow Interrupt Pending Flag in timer mode 3
T2C1 Timer T2 mode control bit
T2C2 Timer T2 mode control bit
T2C3 Timer T2 mode control bit

| T2C3 | T2C2 | T2C1 | T2C0 | T2PNDA | T2ENA | T2PNDB | T2ENB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7
Bit 0

## Emulation and ROMless Modes

The COP888CL can address up to 32 kbytes of address space. If at power up, D2 is held at ground, the COP888CL executes from external memory. Port $D$ is used to interface to external program memory. The address comes out in a serial fashion and the data from the external program mem. ory is read back in a serial fashion. The Port D pins perform the following functions.
DO Shifts in ROM data
D1 Shifts out lower eight bits of PC
D2 Places the $\mu \mathrm{C}$ in the ROMless mode if grounded at reset
D3 Shifts out upper eight bits of PC
D4 Data Shift Clock
D5 HALT Mask Option select pin ( $\mathrm{D} 5=0$ ) for HALT enable, D5 $=1$ for HALT disable)
D6 Load Clock
D7 Shifts out recreated Port D data
The most significant bit of the data to come out on the D3 pin is a status signal.. It is used by the MOLE development system. This "lost" output port (D0-D7) can be accurately reconstructed with external components as shown in Figure 6 , providing an accurate emulation.
The 44-pin and 40 -pin versions of the COP888CL have a full complement of the D Port pins and can be used in the ROMless mode.
The 28-pin part cannot be used for emulation since it does not have the full complement of 8 D Port pins necessary for entering the ROMless mode.
Note that in the ROMless mode the $D$ Port is recreated one full clock cycle behind the normal port timings.
Note: Standard parts used in the ROMless mode will operate only at a reduced frequency (to be defined).
The COP888CL device has a spare D pin (D5) in the emulation mode since only seven pins are required for emulation and recreation. This pin D5 is used in the emulation mode to enable or disable the HALT mask option feature.
Figure 6 shows the COP888CL Emulation Mode Schematic.


## Power Save Modes

The COP888CL offers the user two power save modes of operation: HALT and IDLE. In the HALT mode, all microcontroller activities are stopped. In the IDLE mode, the onboard oscillator circuitry and timer T0 are active but all other microcontroller activities are stopped. In either mode, all onboard RAM, registers, I/O states, and timers (with the exception of TO) are unaltered.

## HALT MODE

The COP888CL is placed in the HALT mode by writing a " 1 " to the HALT flag (G7 data bit). All microcontroller activities, including the clock, timers, are stopped. The WatchDog logic on the COP888CL is disabled during the HALT mode. However, the clock monitor circuitry remains active. In the HALT mode, the power requirements of the COP888CL are minimal and the applied voltage (VCC) may be decreased to $\mathrm{V}_{\mathrm{r}}\left(\mathrm{V}_{\mathrm{r}}=2.0 \mathrm{~V}\right)$ without altering the state of the machine.
The COP888CL supports three different ways of exiting the HALT mode. The first method of exiting the HALT mode is with the Multi-Input Wakeup feature on the $L$ port. The second method is with a low to high transition on the CKO (G7) pin. This method preludes the use of the crystal clock configuration (since CKO becomes a dedicated output), and so may be used with an RC clock configuration. The third method of exiting the HALT mode is by pulling the RESET input low.
Since a crystal or ceramic resonator may be selected as the oscillator, the Wakeup signal is not allowed to start the chip running immediately since crystal oscillators and ceramic resonators have a delayed start up time to reach full amplitude and frequency stability. The IDLE timer is used to generate a fixed delay to ensure that the oscillator has indeed stabilized before allowing instruction execution. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry is enabled. The IDLE timer is loaded with a value of 256 and is clocked with the $t_{c}$ instruction cycle clock. The $t_{c}$ clock is derived by dividing the oscillator clock down by a factor of 10. The Schmitt trigger following the CKI inverter on the chip ensures that the IDLE time is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.
If an RC clock option is being used, the fixed delay is introduced optionally. A control bit, CLKDLY, mapped as configuration bit G7, controls whether the delay is to be introduced or not. The delay is included if CLKDLY is set, and excluded if CLKDLY is reset. The CLKDLY bit is cleared at reset.
The COP88CL has two mask options associated with the HALT mode. The first mask option enables the HALT mode feature, while the second mask option disables the HALT mode. With the HALT mode enable mask option, the COP888CL will enter and exit the HALT mode as described above. With the HALT disable mask option, the COP888CL cannot be placed in the HALT mode (writing a " 1 " to the HALT flag will have no effect).
The WatchDog detector circuit is inhibited during the HALT mode. However, the clock monitor circuit remains active
during HALT mode in order to ensure a clock monitor error if the COP888CL inadvertently enters the HALT mode as a result of a runaway program or power glitch.

## IDLE MODE

The COP888CL is placed in the IDLE mode by writing a "1" to the IDLE flag (G6 data bit). In this mode, all activity, except the associated on-board oscillator circuitry, the WatchDog logic, the clock monitor and the IDLE Timer T0, is stopped. The power supply requirements of the microcontroller in this mode of operation are typically around $30 \%$ of normal power requirement of the microcontroller.
As with the HALT mode, the COP888CL can be returned to normal operation with a RESET, or with a Multi-Input Wakeup from the L Port. Alternately, the microcontroller resumes normal operation from the IDLE mode when the twelfth bit (representing 4.096 ms at internal clock frequency of 1 MHz ( $t_{c}=1 \mu \mathrm{~s}$ )) of the IDLE Timer toggles.
This toggle condition of the twelfth bit of the IDLE Timer TO is latched into the TOPND pending flag.
The user has the option of being interrupted with a transition on the twelfth bit of the IDLE Timer TO. The interrupt can be enabled or disabled via the TOEN control bit. Setting the TOEN flag enables the interrupt and vice versa.
The user can enter the IDLE mode with the Timer TO interrupt enabled. In this case, when the TOPND bit gets set, the COP888CL will first execute the Timer T0 interrupt service routine and then return to the instruction following the "Enter Idle Mode" instruction.

Alternatively, the user can enter the IDLE mode with the IDLE Timer TO interrupt disabled. In this case, the COP888CL will resume normal operation with the instruction immediately following the "Enter IDLE Mode" instruction.


TL/DD/9766-11
FIGURE 7. Timers for the COP888CL

## Timers

The COP888CL contains a very versatile set of timers (TO, T1, T2). All timers and associated autoreload/capture registers power up containing random data.
Figure 7 shows a block diagram for the timers on the COP888CL.

## TIMER TO (IDLE TIMER)

The COP888CL supports applications that require maintaining real time and low power with the IDLE mode. This IDLE mode support is furnished by the IDLE timer T0, which is a 16 -bit timer. The Timer TO runs continuously at the fixed rate of the instruction cycle clock, $t_{c}$. The user cannot read or write to the IDLE Timer TO, which is a count down timer.
The Timer TO supports the following functions:
Exit out of the Idle Mode (See Idle Mode description)
WatchDog logic (See WatchDog description)
Start up delay out of the HALT mode
The IDLE Timer TO can generate an interrupt when the twelfth bit toggles. This toggle is latched into the TOPND pending flag, and will occur every 4 ms at the maximum clock frequency ( $\mathrm{t}_{\mathrm{c}}=1 \mu \mathrm{~s}$ ). A control flag TOEN allows the interrupt from the twelfth bit of Timer TO to be enabled or disabled. Setting TOEN will enable the interrupt, while resetting it will disable the interrupt.

## TIMER T1 AND TIMER T2

The COP888CL has a set of two powerful timer/counter blocks, T1 and T2. The associated features and functioning of a timer block are described by referring to the timer block Tx. Since the two timer blocks, T1 and T2, are identical, all comments are equally applicable to either timer block.
Each timer block consists of a 16 -bit timer, Tx, and two supporting 16-bit autoreload/capture registers, RxA and RxB. Each timer block has two pins associated with it, TxA and TxB. The pin TxA supports I/O required by the timer block, while the pin TxB is an input to the timer block. The powerful and flexible timer block allows the COP888CL to easily perform all timer functions with minimal software overhead. The timer block has three operating modes: Processor Independent PWM mode, External Event Counter mode, and Input Capture mode.
The control bits TxC3, TxC2, and TxC1 allow selection of the different modes of operation.

## Mode 1. Processor Independent PWM Mode

As the name suggests, this mode allows the COP888CL to generate a PWM signal with very minimal user intervention.

The user only has to define the parameters of the PWM signal (ON time and OFF time). Once begun, the timer block will continuously generate the PWM signal completely independent of the microcontroller. The user software services the timer block only when the PWM parameters require updating.
In this mode the timer $T x$ counts down at a fixed rate of $\mathrm{t}_{\mathrm{c}}$. Upon every underflow the timer is alternately reloaded with the contents of supporting registers, RxA and RxB. The very first underflow of the timer causes the timer to reload from the register RxA. Subsequent underflows cause the timer to be reloaded from the registers alternately beginning with the register RxB.
The Tx Timer control bits, TxC3, TxC2 and TxC1 set up the timer for PWM mode operation.
Figure 8 shows a block diagram of the timer in PWM mode. The underflows can be programmed to toggle the TXA output pin. The underflows can also be programmed to generate interrupts.

Underflows from the timer are alternately latched into two pending flags, TxPNDA and TxPNDB. The user must reset these pending flags under software control. Two control enable flags, TxENA and TxENB, allow the interrupts from the timer underflow to be enabled or disabled. Setting the timer enable flag TxENA will cause an interrupt when a timer underflow causes the RxA register to be reloaded into the timer. Setting the timer enable flag TXENB will cause an interrupt when a timer underflow causes the RxB register to be reloaded into the timer. Resetting the timer enable flags will disable the associated interrupts.
Either or both of the timer underflow interrupts may be enabled. This gives the user the flexibility of interrupting once per PWM period on either the rising or falling edge of the PWM output. Alternatively, the user may choose to interrupt on both edges of the PWM output.

## Mode 2. External Event Counter Mode

This mode is quite similar to the processor independent PWM mode described above. The main difference is that the timer, Tx, is clocked by the input signal from the TxA pin. The Tx timer control bits, TxC3, TxC2 and TxC1 allow the timer to be clocked either on a positive or negative edge from the TxA pin. Underflows from the timer are latched into the TxPNDA pending flag. Setting the TxENA control flag will cause an interrupt when the timer underflows.


FIGURE 8. Timer in PWM Mode

## Timers (Continued)

In this mode the input pin TxB can be used as an independent positive edge sensitive interrupt input if the TXENB control flag is set. The occurrence of a positive edge on the TxB input pin is latched into the TxPNDB flag.

Figure 9 shows a block diagram of the timer in External Event Counter mode.
Note: The PWM output is not available in this mode since the TxA pin is being used as the counter input clock.

## Mode 3. Input Capture Mode

The COP888CL can precisely measure external frequencies or time external events by placing the timer block, Tx , in the input capture mode.
In this mode, the timer $T x$ is constantly running at the fixed $\mathrm{t}_{\mathrm{c}}$ rate. The two registers, R×A and $\mathrm{R} \times \mathrm{B}$, act as capture registers. Each register acts in conjunction with a pin. The register RXA acts in conjunction with the TXA pin and the register RxB acts in conjunction with the $\mathrm{T} \times \mathrm{B}$ pin.
The timer value gets copied over into the register when a trigger event occurs on its corresponding pin. Control bits, TxC3, TxC2 and TxC1, allow the trigger events to be specified either as a positive or a negative edge. The trigger condition for each input pin can be specified independently.
The trigger conditions can also be programmed to generate interrupts. The occurrence of the specified trigger condition on the TXA and TXB pins will be respectively latched into the pending flags, TxPNDA and TxPNDB. The control flag TxENA allows the interrupt on TXA to be either enabled or disabled. Setting the TxENA flag enables interrupts to be generated when the selected trigger condition occurs on the TxA pin. Similarly, the flag TxENB controls the interrupts from the TxB pin.

Underflows from the timer can also be programmed to generate interrupts. Underflows are latched into the timer TXCO pending flag (the TxCO control bit serves as the timer underflow interrupt pending flag in the Input Capture mode). Consequently, the TxC0 control bit should be reset when entering the Input Capture mode. The timer underflow interrupt is enabled with the TxENA control flag. When a TxA interrupt occurs in the Input Capture mode, the user must check both the TxPNDA and TxCO pending flags in order to determine whether a TxA input capture or a timer underflow (or both) caused the interrupt.
Figure 10 shows a block diagram of the timer in Input Capture mode.

## TIMER CONTROL FLAGS

The timers T1 and T2 have indentical control structures. The control bits and their functions are summarized below.
$\left.\begin{array}{ll}\text { TxC0 } & \begin{array}{l}\text { Timer Start/Stop control in Modes } 1 \text { and } 2 \\ \text { (Processor Independent PWM and External }\end{array} \\ & \text { Event Counter), where } 1=\text { Start, } 0=\text { Stop }\end{array}\right\}$


TL/DD/9766-14
FIGURE 9. Timer in External Event Counter Mode


TL/DD/9766-15

FIGURE 10. Timer in Input Capture Mode

## Timers (Continued)

The timer mode control bits ( $\mathrm{T} \times \mathrm{C} 3, \mathrm{TxC2}$ and $\mathrm{TxC1}$ ) are detailed below:

| TxC3 | TxC2 | TxC1 | Timer Mode | Interrupt A Source | Interrupt B Source | Timer Counts On |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | MODE 2 (External Event Counter) | Timer Underflow | Pos. TxB Edge | TxA Pos. Edge |
| 0 | 0 | 1 | MODE 2 (External Event Counter) | Timer Underflow | Pos. TxB Edge | TXA <br> Neg. Edge |
| 1 | 0 | 1 | MODE 1 (PWM) <br> TxA Toggle | Autoreload RA | Autoreload RB | $t_{c}$ |
| 1 | 0 | 0 | MODE 1 (PWM) No TxA Toggle | Autoreload RA | Autoreload RB | $\mathrm{t}_{\mathrm{c}}$ |
| 0 | 1 | 0 | MODE 3 (Capture) <br> Captures: <br> TxA Pos. Edge <br> TxB Pos. Edge | Pos. TxA <br> Edge or <br> Timer <br> Underflow | Pos. TxB Edge | $t_{c}$ |
| 1 | 1 | 0 | MODE 3 (Capture) <br> Captures: <br> TxA Pos. Edge <br> TxB Neg. Edge | Pos. TxA <br> Edge or <br> Timer <br> Underflow | Neg. TxB Edge | $\mathrm{t}_{\mathrm{c}}$ |
| 0 | 1 | 1 | MODE 3 (Capture) <br> Captures: <br> TxA Neg. Edge <br> TxB Pos. Edge | Neg. TxB <br> Edge or <br> Timer <br> Underflow | Pos. TxB Edge | $\mathrm{t}_{\mathrm{c}}$ |
| 1 | 1 | 1 | MODE 3 (Capture) <br> Captures: <br> TxA Neg. Edge <br> TxB Neg. Edge | Neg. TxA <br> Edge or <br> Timer <br> Underflow | Neg. TxB Edge | $\mathrm{t}_{\mathrm{c}}$ |

## Detection of IIlegal Conditions

The COP888CL will detect various illegal conditions resulting from coding errors, transient noise, power supply voltage drops, runaway programs, etc.
Reading of undefined ROM gets zeros. The opcode for software interrupt is zero. If the program fetches instructions from undefined ROM, this will force a software interrupt, thus signaling that an illegal condition has occurred.
The subroutine stack grows down for each call (jump to subroutine), interrupt, or PUSH, and grows up for each return or POP. The stack pointer is initialized to RAM location 06F Hex during RESET. Consequently, if there are more returns than calls, the stack pointer will point to addresses 070 and 071 Hex (which are undefined RAM). Undefined RAM from addresses 070 to 07F Hex is read as all 1's, which in turn will cause the program to return to address FFFF Hex. This is an undefined ROM location and the instruction fetched (all 0's) from this location will generate a software interrupt signaling an illegal condition.

Thus, the chip can detect the following illegal conditions:
a. Executing from undefined ROM
b. Over "POP"ing the stack by having more returns than calls.
When the software interrupt occurs, the user can re-initialize the stack pointer and do a recovery procedure before restarting (this recovery program is probably similar to that following RESET, but might not contain the same program initialization procedures).

## Multi-Input Wakeup

The Multi-Input Wakeup feature is used to return (wakeup) the COP888CL from either the HALT or IDLE modes. Alternately Multi-Input Wakeup/Interrupt feature may also be used to generate up to 8 edge selectable external interrupts.


FIGURE 11. Multi-Input Wake Up Logic

Figure 11 shows the Multi-Input Wakeup logic for the COP888CL microcontroller.
The Multi-Input Wakeup feature utilizes the L Port. The user selects which particular L port bit (or combination of L Port bits) will cause the COP888CL to exit the HALT or IDLE modes. The selection is done through the Reg: WKEN. The Reg: WKEN is an 8-bit read/write register, which contains a control bit for every L port bit. Setting a particular WKEN bit enables a Wakeup from the associated $L$ port pin.
The user can select whether the trigger condition on the selected L Port pin is going to be either a positive edge (low to high transition) or a negative edge (high to low transition). This selection is made via the Reg: WKEDG, which is an 8bit control register with a bit assigned to each L Port pin. Setting the control bit will select the trigger condition to be a negative edge on that particular L Port pin. Resetting the bit selects the trigger condition to be a positive edge. Changing an edge select entails several steps in order to avoid a pseudo Wakeup condition as a result of the edge change. First, the associated WKEN bit should be reset, followed by the edge select change in WKEDG. Next, the associated WKPND bit should be cleared, followed by the associated WKEN bit being re-enabled.
An example may serve to clarify this procedure. Suppose we wish to change the edge select from positive (low going high) to negative (high going low) for L Port bit 5, where bit 5 has previously been enabled for an input interrupt. The program would be as follows:

| RBIT | 5, WKEN |
| :--- | :--- |
| SBIT | 5, WKEDG |
| RBIT | 5, WKPND |
| SBIT | 5, WKEN |

If the $L$ port bits have been used as outputs and then changed to inputs with Multi-Input Wakeup/Interrupt, a safety procedure should also be followed to avoid inherited pseudo wakeup conditions. After the selected L port bits have been changed from output to input but before the associated WKEN bits are enabled, the associated edge select bits in WKEDG should be set or reset for the desired edge selects, followed by the associated WKPND bits being cleared.
This same procedure should be used following RESET, since the $L$ port inputs are left floating as a result of RESET. The occurrence of the selected trigger condition for Multi-lnput Wakeup is latched into a pending register called Reg: WKPND. The respective bits of the WKPND register will be set on the occurrence of the selected trigger edge on the corresponding Port L pin. The user has the responsibility of clearing these pending flags. Since the Reg: WKPND is a pending register for the occurrence of selected wakeup conditions, the COP888CL will not enter the HALT mode if any Wakeup bit is both enabled and pending. Consequently, the user has the responsibility of clearing the pending flags before attempting to enter the HALT mode.
All three registers Reg:WKEN, Reg:WKPND and Reg:WKEDG are read/write registers, and are cleared at reset.

## PORT L INTERRUPTS

Port $L$ provides the user with an additional eight fully selectable, edge sensitive interrupts which are all vectored into the same service subroutine.

The interrupt from Port $L$ shares logic with the wake up circuitry. The register WKEN allows interrupts from Port L to be individually enabled or disabled. The register WKEDG

## Multi-Input Wakeup (Continued)

specifies the trigger condition to be either a positive or a negative edge. Finally, the register WKPND latches in the pending trigger conditions.
A control flag, LPEN, functions as a global interrupt enable for Port L interrupts. Setting the LPEN flag will enable interrupts and vice versa. A separate global pending flag is not needed since the register WKPND is adequate.
Since Port $L$ is also used for waking the COP888CL out of the HALT or IDLE modes, the user can elect to exit the HALT or IDLE modes either with or without the interrupt enabled. If he elects to disable the interrupt, then the COP888CL will restart execution from the instruction immediately following the instruction that placed the microcontroller in the HALT or IDLE modes. In the other case, the COP888CL will first execute the interrupt service routine and then revert to normal operation.
The Wakeup signal will not start the chip running immediately since crystal oscillators or ceramic resonators have a finite start up time. The IDLE Timer (TO) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the COP888CL to execute instructions. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry and the IDLE Timer TO are enabled. The IDLE Timer is loaded with a value of 256 and is clocked from the $t_{c}$ instruction cycle clock. The $t_{c}$ clock is derived by dividing down the oscillator clock by a factor of 10. A Schmitt trigger following the CKI on-chip inverter ensures that the IDLE tim-
er is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.
If the RC clock option is used, the fixed delay is under software control. A control flag, CLKDLY, in the G7 configuration bit allows the clock start up delay to be optionally inserted. Setting CLKDLY flag high will cause clock start up delay to be inserted and resetting it will exclude the clock start up delay. The CLKDLY flag is cleared during RESET, so the clock start up delay is not present following RESET with the RC clock options.

## Interrupts

The COP888CL supports a vectored interrupt scheme. It supports a total of ten interrupt sources. The following table lists all the possible COP888CL interrupt sources, their arbitration ranking and the memory locations reserved for the interrupt vector for each source.

Two bytes of program memory space are reserved for each interrupt source. All interrupt sources except the software interrupt are maskable. Each of the maskable interrupts have an Enable bit and a Pending bit. A maskable interrupt is active if its associated enable and pending bits are set. If GIE $=1$ and an interrupt is active, then the processor will be interrupted as soon as it is ready to'start executing an

| Arbitration Ranking | Source | Description | Vector <br> Address Hi-Low Byte |
| :---: | :---: | :---: | :---: |
| (1) Highest | Software | INTR Instruction | OyFE-0yFF |
|  | Reserved | for Future Use | OyFC-0yFD |
| (2) | External | Pin G0 Edge | OyFA-OyFB |
| (3) | Timer 70 | TO Bit 12 Toggle | OyF8-0yF9 |
| (4) | Timer T1 | T1 Underflow/ T1A Capture Edge | OyF6-0yF7 |
| (5) | Timer T1 | T1B Capture Edge | OyF4-0yF5 |
| (6) | MICROWIRE/PLUS | BUSY Goes Low | OyF2-0yF3 |
|  | Reserved | for Future Use | 0yF0-0yF1 |
|  | Reserved | for UART | OyEE-OyEF |
|  | Reserved | for UART | OyEC-OyED |
| (7) | Timer T2 | T2 Underflow/ T2A Capture Edge | OyEA-OyEB |
| (8) | Timer T 2 | T2B Capture Edge | OyE8-0yE9 |
|  | Reserved | for Future Use | OyE6-0yE7 |
|  | Reserved | for Future Use | OyE4-OyE5 |
| (9) | Port L/Wakeup | Port L Edge | OyE2-OyE3 |
| (10) Lowest | Default | VIS Instr. Execution without Any Interrupts | OyE0-OyE1 |

y is VIS page.

## Interrupts (Continued)

instruction except if the above conditions happen during the Software Trap service routine. This exception is described in the Software Trap sub-section.
The interruption process is accomplished with the INTR instruction (opcode 00), which is jammed inside the Instruction Register and replaces the opcode about to be executed. The following steps are performed for every interrupt:

1. The GIE (Global Interrupt Enable) bit is reset.
2. The address of the instruction about to be executed is pushed into the stack.
3. The PC (Program Counter) branches to address 00FF. This procedure takes $7 \mathrm{t}_{\mathrm{c}}$ cycles to execute.
At this time, since GIE $=0$, other maskable interrupts are disabled. The user is now free to do whatever context switching is required by saving the context of the machine in the stack with PUSH instructions. The user would then program a VIS (Vector Interrupt Select) instruction in order to branch to the interrupt service routine of the highest priority interrupt enabled and pending at the time of the VIS. Note that this is not necessarily the interrupt that caused the branch to address location 00FF Hex prior to the context switching.
Thus, if an interrupt with a higher rank than the one which caused the interruption becomes active before the decision of which interrupt to service is made by the VIS, then the interrupt with the higher rank will override any lower ones and will be acknowledged. The lower priority interrupt(s) are still pending, however, and will cause another interrupt immediately following the completion of the interrupt service routine associated with the higher priority interrupt just serviced. This lower priority interrupt will occur immediately following the RETI (Return from Interrupt) instruction at the end of the interrupt service routine just completed.
Inside the interrupt service routine, the associated pending bit has to be cleared by software. The RETI (Return from Interrupt) instruction at the end of the interrupt service routine will set the GIE (Global Interrupt Enable) bit, allowing the processor to be interrupted again if another interrupt is active and pending.
The VIS instruction looks at all the active interrupts at the time it is executed and performs an indirect jump to the beginning of the service routine of the one with the highest rank.
The addresses of the different interrupt service routines, called vectors, are chosen by the user and stored in ROM in a table starting at 01EO (assuming that VIS is located between 00FF and 01DF). The vectors are 15 -bit wide and therefore occupy 2 ROM locations.
VIS and the vector table must be located in the same 256byte block ( $0 y 00$ to $0 y F F$ ) except if VIS is located at the last address of a block. In this case, the table must be in the next block.
The vector of the maskable interrupt with the lowest rank is located at OyEO (Hi-Order byte) and OyE1 (Lo-Order byte) and so forth in increasing rank number. The vector of the maskable interrupt with the highest rank is located at OyFA (Hi-Order byte) and OyFB (Lo-Order byte).
The Software Trap has the highest rank and its vector is located at 0yFE and OyFF.
If, by accident, a VIS gets executed and no interrupt is active, then the PC (Program Counter) will branch to a vector
located at OyE0-OyE1. This vector can point to the Software Trap (ST) interrupt service routine, or to another special service routine as desired.
Figure 12 shows the COP888CL Interrupt block diagram.

## SOFTWARE TRAP

The Software Trap (ST) is a special kind of non-maskable interrupt which occurs when the INTR instruction (used to acknowledge interrupts) is fetched from ROM and placed inside the instruction register. This may happen when the PC is pointing beyond the available ROM address space or when the stack is over-popped.
When an ST occurs, the user can re-initialize the stack pointer and do a recovery procedure (similar to RESET, but not necessarily containing all of the same initialization procedures) before restarting.
The occurrence of an ST is latched into the ST pending bit. The GIE bit is not affected and the ST pending bit (not accessible by the user) is used to inhibit other interrupts and to direct the program to the ST service routine with the VIS instruction.
It is cleared by RESET and by the RPND instruction.
The ST has the highest rank among all interrupts.
Nothing (except another ST) can Interrupt an ST being serviced.

The COP888CL contains a WatchDog and clock monitor. The WatchDog is designed to detect the user program getting stuck in infinite loops resulting in loss of program control or "runaway" programs. The Clock Monitor is used to detect the absence of a clock or a very slow clock below a specified rate on the CKI pin.

## WatchDog

The COP888CL WatchDog consists of two independent logic blocks: WD UPPER and WD LOWER. WD UPPER establishes the upper limit on the service window and WD LOWER defines the lower limit of the service window.
Servicing the WatchDog consists of writing a specific value to a WatchDog Service Register named WDCNT which is memory mapped in the RAM. This value is composed of three fields, consisting of a 2-bit Window Select, a 5-bit Key Data field, and the 1-bit Clock Monitor Select field. Table I shows the WDCNT register.
The lower limit of the service window is fixed at 2048 instruction cycles. Bits 7 ad 6 of the WDCNT register allow the user to pick an upper limit of the service window.
Table Il shows the four possible combinations of lower and upper limits for the WatchDog service window. This flexibility in choosing the WatchDog service window prevents any undue burden on the user software.

Bits 5, 4, 3, 2 and 1 of the WDCNT register represent the 5bit Key Data field. The key data is fixed at 01100. Bit 0 of the WDCNT Register is the Clock Monitor Select bit.

TABLE I

| Window <br> Select |  | Key Data |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock <br> Monitor |  |  |  |  |  |  |  |
| X | X | 0 | 1 | 1 | 0 | 0 | Y |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

WatchDog (Continued)
TABLE II

| WDCNT <br> Bit 7 | WDCNT <br> Bit 6 | Service Window <br> (Lower-Upper Limits) |
| :---: | :---: | :--- |
| 0 | 0 | $2 k-8 \mathrm{k} \mathrm{t}_{\mathrm{c}}$ Cycles |
| 0 | 1 | $2 \mathrm{k}-16 \mathrm{k} \mathrm{t}_{\mathrm{c}}$ Cycles |
| 1 | 0 | $2 \mathrm{k}-32 \mathrm{k} \mathrm{t}_{\mathrm{c}}$ Cycles |
| 1 | 1 | $2 \mathrm{k}-64 \mathrm{k} \mathrm{t}_{\mathrm{c}}$ Cycles |

## Clock Monitor

The Clock Monitor aboard the COP888CL can be selected or deselected under program control. The Clock Monitor is guaranteed not to reject the clock if the instruction cycle clock $\left(1 / t_{c}\right)$ is greater or equal to 10 kHz . This equates to a clock input rate on CKI of greater or equal to 100 kHz .

## WatchDog Operation

The WatchDog and Clock Monitor are disabled during RESET. The COP888CL comes out of RESET with the WatchDog armed, the WatchDog Window Select bits (bits 6, 7 of the WDCNT Register) set, and the Clock Monitor bit (bit 0 of the WDCNT Register) enabled. Thus, a Clock Monitor error will occur after coming out of RESET, if the instruction cycle clock frequency has not reached a minimum specified value, including the case where the oscillator fails to start.
The WDCNT register can be written to only once after RESET and the key data (bits 5 through 1 of the WDCNT Register) must match to be a valid write. This write to the WDCNT register involves two irrevocable choices: (i) the selection of the WatchDog service window (ii) enabling or disabling of the Clock Monitor. Hence, the first write to WDCNT Register involves selecting or deselecting the Clock Monitor, select the WatchDog service window and
match the WatchDog key data. Subsequent writes to the WDCNT register will compare the value being written by the user to the WatchDog service window value and the key data (bits 7 through 1) in the WDCNT Register. Table III shows the sequence of events that can occur.
The user must service the WatchDog at least once before the upper limit of the serivce window expires. The WatchDog may not be serviced more than once in every lower limit of the service window. The user may service the WatchDog as many times as wished in the time period between the lower and upper limits of the service window. The first write to the WDCNT Register is also counted as a WatchDog service.
The WatchDog has an output pin associated with it. This is the WDOUT pin, on pin 1 of the port G. WDOUT is active low. The WDOUT pin is in the high impedance state in the inactive state. Upon triggering the WatchDog, the logic will pull the WDOUT (G1) pin low for an additional $16 t_{c}-32 t_{c}$ cycles after the signal level on WDOUT pin goes below the lower Schmitt trigger threshold. After this delay, the COP888CL will stop forcing the WDOUT output low.
The WatchDog service window will restart when the WDOUT pin goes inactive. It is recommended that the user tie the WDOUT pin back to $\mathrm{V}_{\mathrm{CC}}$ through a resistor in order to pull WDOUT high.
A WatchDog service while the WDOUT signal is active will be ignored. The state of the WDOUT pin is not guaranteed at RESET, but if it powers up low then the WatchDog will time out and disable.
The Clock Monitor forces the G1 pin low upon detecting a clock frequency error. The Clock Monitor error will continue until the clock frequency has reached the minimum specified value, after which the G1 output will enter the high impedance TRI-STATE mode following $16 t_{c}-32 t_{c}$ clock cycles. The Clock Monitor generates a continual Clock Moni-


FIGURE 12. COP888CL Interrupt Block Diagram

## WatchDog Operation (Continued)

tor error if the oscillator fails to start, or fails to reach the minimum specified frequency. The specification for the Clock Monitor is as follows:
$1 / \mathrm{t}_{\mathrm{c}}>10 \mathrm{kHz}$-No clock rejection.
$1 / \mathrm{t}_{\mathrm{c}}<10 \mathrm{~Hz}$-Guaranteed clock rejection.

## MICROWIRE/PLUS

MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the COP888CL to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, E2PROMs etc.) and with other microcontrollers which support the MICROWIRE interface. It consists of an 8 -bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 13 shows a block diagram of the MICROWIRE logic.
The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE arrangement with an external shift clock is called the Slave mode of operation.


FIGURE 13. MICROWIRE Block Dlagram
The CNTRL register is used to configure and control the MICROWIRE mode. To use the MICROWIRE, the MSEL bit in the CNTRL register is set to one. The SK clock rate is selected by the two bits, SL0 and SL1, in the CNTRL register. Table IV details the different clock rates that may be selected.

TABLE III

| Key <br> Data | Window <br> Data | Clock <br> Monitor | Action |
| :---: | :---: | :---: | :--- |
| Match | Match | Match | Valid Service: Restart Service Window |
| Don't Care | Mismatch | Don't Care | Error: Generate WatchDog Output |
| Mismatch | Don't Care | Don't Care | Error: Generate WatchDog Output |
| Don't Care | Don't Care | Mismatch | Error: Generate WatchDog Output |

TABLE IV

| SL1 | SLO | SK |
| :---: | :---: | :---: |
| 0 | 0 | $2 \times \mathrm{t}_{\mathrm{c}}$ |
| 0 | 1 | $4 \times \mathrm{t}_{\mathrm{c}}$ |
| 1 | x | $8 \times \mathrm{t}_{\mathrm{c}}$ |

Where $t_{c}$ is the instruction cycle clock

## MICROWIRE/PLUS (Continued)

## MICROWIRE/PLUS OPERATION

Setting the BUSY bit in the PSW register causes the MICROWIRE/PLUS to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. The COP888CL may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 14 shows how two COP888CL microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangements.

## Warning:

The SIO register should only be loaded when the SK clock is low. Loading the SIO register while the SK clock is high will result in undefined data in the SIO register.
Setting the BUSY flag when the input SK clock is high in the MICROWIRE/PLUS slave mode may cause the current SK clock forthe SIO shift register to be narrow. For safety, the BUSY flag should only be set when the input SK clock is low.

## MICROWIRE/PLUS Master Mode Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the COP888CL. The MICROWIRE Master always initiates all data exchanges. The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table III summarizes the bit settings required for Master mode of operation.

## MICROWIRE/PLUS Slave Mode Operation

In the MICROWIRE/PLUS Slave mode of operation the SKclock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port $G$ configuration register. Table $\vee$ summarizes the settings required to enter the Slave mode of operation.

The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated.

## Alternate SK Phase Operation

The COP888CL allows either the normal SK clock or an alternate phase SK clock to shift data in and out of the SIO register. In both the modes the SK is normally low. In the normal mode data is shifted in on the rising edge of the SK clock and the data is shifted out on the falling edge of the SK clock. The SIO register is shifted on each falling edge of the SK clock in the normal mode. In the alternate SK phase operation, data is shifted in on the falling edge of the SK clock ahd shifted out on the rising edge of the SK clock. In the alternate SK phase mode the SIO register is shifted on the rising edge of the SK clock.
A control flag, SKSEL, allows either the normal SK clock or the alternate SK clock to be selected. Resetting SKSEL causes the MICROWIRE/PLUS logic to be clocked from the normal SK signal. Setting the SKSEL flag selects the alternate SK clock. The SKSEL is mapped into the G6 configuration bit. The SKSEL flag will power up in the reset condition, selecting the normal SK signal.

TABLE V
This table assumes that the control flag MSEL is set.

| G4 (SO) <br> Config. Bit | G5 (SK) <br> Config. Bit | G4 <br> Fun. | G5 <br> Fun. | Operation |
| :---: | :---: | :---: | :---: | :--- |
| 1 | 1 | SO | Int. <br> SK | MICROWIRE <br> Master |
| 0 | 1 | TRI- <br> STATE | Int. <br> SK | MICROWIRE <br> Master |
| 1 | 0 | SO | Ext. <br> SK | MICROWIRE <br> Slave |
| 0 | 0 | TRI- <br> STATE | Ext. <br> SK | MICROWIRE <br> Slave |



FIGURE 14. MICROWIRE Application

## Memory Map

All RAM, ports and registers (except A and PC) are mapped into data memory address space

| Address | Contents |
| :---: | :---: |
| 00 to 6F | On-Chip RAM bytes |
| 70 to BF | Unused RAM Address Space |
| CO | Timer T2 Lower Byte |
| C1 | Timer T2 Upper Byte |
| C2 | Timer T2 Autoload Register T2RA Lower Byte |
| C3 | Timer T2 Autoload Register T2RA Upper Byte |
| C4 | Timer T2 Autoload Register T2RB Lower Byte |
| C5 | Timer T2 Autoload Register T2RB Upper Byte |
| C6 | Timer T2 Control Register |
| C7 | WatchDog Service Register (Reg:WDCNT) |
| C8 | MIWU Edge Select Register (Reg:WKEDG) |
| C9 | MIWU Enable Register (Reg:WKEN) |
| CA | MIWU Pending Register (Reg:WKPND) |
| CB | A/D Converter Control Register (Reg:ENAD) |
| CC | A/D Converter Result Register (Reg: ADRSLT) |
| CD to CF | Reserved |
| DO | Port L Data Register |
| D1 | Port L Configuration Register |
| D2 | Port L Input Pins (Read Only) |
| D3 | Reserved for Port L |
| D4 | Port G Data Register |
| D5 | Port G Configuration Register |
| D6 | Port G Input Pins (Read Only) |
| D7 | Port I Input Pins (Read Only) |
| D8 | Port C Data Register |
| D9 | Port C Configuration Register |
| DA | Port C Input Pins (Read Only) |
| DB | Reserved for Port C |
| DC | Port D Data Register |
| DD to DF | Reserved for Port D |
| E0 to E5 | Reserved |
| E6 | Timer T1 Autoload Register T1RB Lower Byte |
| E7 | Timer T1 Autoload Register T1RB Upper Byte |
| E8 | ICNTRL Register |
| E9 | MICROWIRE Shift Register |
| EA | Timer T1 Lower Byte |
| EB | Timer T1 Upper Byte |
| EC | Timer T1 Autoload Register T1RA Lower Byte |
| ED | Timer T1 Autoload Register T1RA Upper Byte |
| EE | CNTRL Control Register |
| EF | PSW Register |
| F0 to FB | On-Chip RAM Mapped as Registers |
| FC | X Register |
| FD | SP Register |
| FE | B Register |
| FF | Reserved |

Reading memory locations 70-7F Hex will return all ones. Reading other unused memory locations will return undefined data.

## Addressing Modes

The COP888CL has ten addressing modes, six for operand addressing and four for transfer of control.

## OPERAND ADDRESSING MODES

## Register Indirect

This is the "normal" addressing mode for the COP888CL. The operand is the data memory addressed by the B pointer or $X$ pointer.

## Register Indirect (with auto post increment or decrement of pointer)

This addressing mode is used with the LD and X instructions. The operand is the data memory addressed by the B pointer or X pointer. This is a register indirect mode that automatically post increments or decrements the B or X register after executing the instruction.

## Direct

The instruction contains an 8 -bit address field that directly points to the data memory for the operand.

## Immediate

The instruction contains an 8-bit immediate field as the operand.

## Short Immediate

This addressing mode is used with the LBI instruction. The instruction contains a 4-bit immediate field as the operand. Indirect

This addressing mode is used with the LAID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a data operand from the program memory.

## TRANSFER OF CONTROL ADDRESSING MODES

## Relative

This mode is used for the JP instruction, with the instruction field being added to the program counter to get the new program location. JP has a range from -31 to +32 to allow a 1 -byte relative jump (JP +1 is implemented by a NOP instruction). There are no "pages" when using JP, since all 15 bits of PC are used.

## Absolute

This mode is used with the JMP and JSR instructions, with the instruction field of 12 bits replacing the lower 12 bits of the program counter (PC). This allows jumping to any location in the current 4 k program memory segment.

## Absolute Long

This mode is used with the JMPL and JSRL instructions, with the instruction field of 15 bits replacing the entire 15 bits of the program counter (PC). This allows jumping to any location in the current 4 k program memory space.

## Indirect

This mode is used with the JID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC ) for accessing a location in the program memory. The contents of this program memory location serve as a partial address (lower 8 bits of PC) for the jump to the next instruction.
Note: The VIS is a special case of the Indirect Transfer of Control addressing mode, where the double byte vector associated with the interrupt is transferred from adjacent addresses in the program memory into the program counter ( PC ) in order to jump to the associated interrupt service routine.

## Instruction Set

Register and Symbol Definition

| Registers |  |
| :--- | :--- |
| A | 8-Bit Accumulator Register |
| B | 8-Bit Address Register |
| X | 8-Bit Address Register |
| SP | 8-Bit Stack Pointer Register |
| PC | 15-Bit Program Counter Register |
| PU | Upper 7 Bits of PC |
| PL | Lower 8 Bits of PC |
| C | 1 Bit of PSW Register for Carry |
| HC | 1 Bit of PSW Register for Half Carry |
| GIE | 1 Bit of PSW Register for Global |
|  | Interrupt Enable |
| VU | Interrupt Vector Upper Byte |
| VL | Interrupt Vector Lower Byte |


| Symbols |  |
| :---: | :---: |
| [B] | Memory Indirectly Addressed by B Register |
| [ X ] | Memory Indirectly Addressed by X Register |
| MD | Direct Addressed Memory |
| Mem | Direct Addressed Memory or [B] |
| Meml | Direct Addressed Memory or [B] or Immediate Data |
| 1 mm | 8-Bit Immediate Data |
| Reg | Register Memory: Addresses F0 to FF (Includes B, X and SP) |
| Bit | Bit Number (0 to 7) |
| <- | Loaded with |
| <-> | Exchanged with |

Instruction Set (Continued)
INSTRUCTION SET

| ADD | A, Meml | ADD | $A<-A+M e m l$ |
| :---: | :---: | :---: | :---: |
| ADC | A,MemI | ADD with Carry | $\begin{aligned} & A<-A+\text { Meml }+C, C<- \text { Carry } \\ & H C<- \text { Half Carry } \end{aligned}$ |
| SUBC | A, Meml | Subtract with Carry | $\begin{aligned} & A<-A-\text { Meml }+C, C<- \text { Carry } \\ & H C<- \text { Half Carry } \end{aligned}$ |
| AND | A, Meml | Logical AND | A <-A and Meml |
| ANDSZ | A, 1 mm | Logical AND Immed., Skip if Zero | Skip next if $(A$ and $1 m m)=0$ |
| OR | A, Meml | Logical OR | A <- A or Meml |
| XOR | A,Meml | Logical EXclusive OR | A <- A xor Meml |
| IFEQ | MD, Imm | IF EQual | Compare MD and 1 mm , Do next if MD $=1 \mathrm{~mm}$ |
| IFEQ | A, Meml | IF EQual | Compare A and Meml, Do next if $\mathrm{A}=\mathrm{Meml}$ |
| IFNE | A, Meml | IF Not Equal | Compare A and Meml, Do next if A not = Meml |
| IFGT | A, Meml | IF Greater Than | Compare A and Meml, Do next if A > Meml |
| IFBNE | \# | If $B$ Not Equal | Do next if lower 4 bits of B not $=1 \mathrm{~mm}$ |
| DRSZ | Reg | Decrement Reg., Skip if Zero | Reg <-Reg- 1, Skip if Reg $=0$ |
| SBIT | \#,Mem | Set BIT | 1 to bit, Mem (bit $=0$ to 7 immediate) |
| RBIT | \#,Mem | Reset BIT | 0 to bit, Mem |
| IFBIT | \#, Mem | IF BIT | If bit in A or Mem is true do next instruction |
| RPND |  | Reset PeNDing Flag | Reset Software Interrupt Pending Flag |
| X | A,Mem | EXchange A with Memory | A <-> Mem |
| LD | A, Meml | LoaD A with Memory | A <- Meml |
| LD | B, 1 mm | LoaD B with Immed. | B <- Imm |
| LD | Mem, Imm | LoaD Memory Immed | Mem <- Imm |
| LD | Reg, Imm | LoaD Register Memory Immed. | Reg <-Imm |
| X | A, [ $\mathrm{B} \pm$ ] | EXchange A with Memory [B] | $A<->[B],(B<-B \pm 1)$ |
| X | A, [ $\mathrm{X} \pm$ ] | EXchange A with Memory [ X ] | $A<->[X],(X< - \pm 1)$ |
| LD | A, $[B \pm]$ | LoaD A with Memory [B] | $A<-[B],(B<-B \pm 1)$ |
| LD | A, $[\mathrm{X} \pm$ ] | LoaD A with Memory [ X ] | $A<-[X],(X<-X \pm 1)$ |
| LD | [ $\mathrm{B} \pm$ ], Imm | LoaD Memory [B] Immed. | [B] <-Imm, $(B<-B \pm 1)$ |
| CLR | A | CLeaR A | A <-0 |
| INC | A | INCrement A | $A<-A+1$ |
| DEC | A | DECrementA | $A<-A-1$ |
| LAID |  | Load A InDirect from ROM | A <-ROM (PU,A) |
| DCOR | A | Decimal CORrect A | A <-BCD correction (follows ADC, SUBC) |
| RRC | A | Rotate A Right thru C | $C \rightarrow>A 7->\ldots->A 0->C$ |
| RLC | A | Rotate A Left thru C | $C<-A 7<-\ldots<-A 0<-C$ |
| SWAP | A | SWAP nibbles of A | A7 . . A4 <-> A3... A0 |
| SC |  | Set C | $C<-1, H C<-1$ |
| RC |  | Reset C | $\mathrm{C}<-0, \mathrm{HC}<-0$ |
| IFC |  | IFC | IF C is true, do next instruction |
| IFNC |  | IF Not C | If $C$ is not true, do next instruction |
| POP | A | POP the stack into $A$ | SP $<-\mathrm{SP}+1, \mathrm{~A}<-$ [SP] |
| PUSH | A | PUSH A onto the stack | $[S P]<-A, S P<-S P-1$ |
| VIS |  | Vector to Interrupt Service Routine | $\mathrm{PU}<-[\mathrm{VU}], \mathrm{PL}<-[\mathrm{VL}]$ |
| JMPL | Addr. | Jump absolute Long | $\mathrm{PC}<-\mathrm{ii}$ (ii = 15 bits, 0 to 32k) |
| JMP | Addr. | Jump absolute | PC9...0<-i( $\mathbf{i}=12$ bits) |
| JP | Disp. | Jump relative short | $P C<-P C+r(r$ is -31 to +32, not 1$)$ |
| JSRL | Addr. | Jump SubRoutine Long | [SP] <-PL, [SP-1] <-PU,SP-2, PC <-ii |
| JSR | Addr | Jump SubRoutine | [SP] <-PL, [SP-1] <-PU,SP-2, PC9 ... $0<-\mathrm{i}$ |
| JID |  | Jump InDirect | PL <-ROM (PU,A) |
| RET |  | RETurn from subroutine | SP + 2, PL <-[SP], PU <-[SP-1] |
| RETSK |  | RETurn and SKip | SP + 2, PL <-[SP], PU <-[SP-1], Skip <-1 |
| RETI |  | RETurn from Interrupt | $\mathrm{SP}+2, \mathrm{PL}<-[\mathrm{SP}], \mathrm{PU}<-[\mathrm{SP}-1], \mathrm{GIE}<-1$ |
| INTR |  | Generate an Interrupt | [SP] <-PL, [SP-1] <-PU, SP-2, PC <- OFF |
| NOP |  | No OPeration | $\mathrm{PC}<-\mathrm{PC}+1$ |

## Instruction Execution Time

Most instructions are single byte (with immediate addressing mode instructions taking two bytes).
Most single byte instructions take one cycle time ( $1 \mu \mathrm{~s}$ at 10 MHz ) to execute.
See the BYTES and CYCLES per INSTRUCTION table for details.
Bytes and Cycles per Instruction
The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle (a cycle is 1 $\mu \mathrm{s}$ at 10 MHz ).

|  | [B] | Direct | Immed. |
| :--- | :---: | :---: | :---: |
| ADD | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| ADC | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| SUBC | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| AND | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| OR | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| XOR | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFEQ | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFNE | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFGT | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFBNE | $1 / 1$ |  |  |
| DRSZ |  | $1 / 3$ |  |
| SBIT | $1 / 1$ | $3 / 4$ |  |
| RBIT | $1 / 1$ | $3 / 4$ |  |
| IFBIT | $1 / 1$ | $3 / 4$ |  |


| Instructions Using A \& C |  | Transfer of Control Instructions |  |
| :---: | :---: | :---: | :---: |
| CLRA | 1/1 |  |  |
| INCA | 1/1 | JMPL | 3/4 |
| DECA | 1/1 | JMP | 2/3 |
| LAID | 1/3 | JP | 1/3 |
| DCOR | 1/1 | JSRL | 3/5 |
| RRCA | 1/1 | JSR | 2/5 |
| RLCA | 1/1 | JID | 1/3 |
| SWAPA | 1/1 | VIS | 1/5 |
| SC | 1/1 | RET | 1/5 |
| RC | 1/1 | RETSK | 1/5 |
| IFC | 1/1 | RETI | 1/5 |
| IFNC | 1/1 | INTR | 1/7 |
| PUSHA | 1/3 | NOP | 1/1 |


| RPND | $1 / 1$ |
| :--- | :--- |


|  | Memory Transfer Instructions |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Reglster Indirect |  | Direct | Immed. | Register Indirect Auto Incr. \& Decr. |  |
|  |  | [ X ] |  |  | [ $\mathrm{B}+, \mathrm{B}-$ ] | $[\mathbf{X}+, \mathbf{x}-]$ |
| X A,* | 1/1 | 1/3 | 2/3 |  | 1/2 | 1/3 |
| LD A,* |  | 1/3 | 2/3 | $2 / 2$ | 1/2 | 1/3 |
| LD B, Imm |  |  |  | 1/1 |  |  |
| LD B, Imm |  |  |  | $2 / 2$ |  |  |
| LD Mem, Imm | 2/2 |  | 3/3 |  | $2 / 2$ |  |
| LD Reg, Imm |  |  | 2/3 |  |  |  |
| IFEQ MD, Imm |  |  | 3/3 |  |  |  |

( $\mathrm{IF} \mathrm{B}<16$ )
(IF $B>15$ )

[^6]Upper Nibble Along X-Axis
Lower Nibble Along Y-Axis

| F | E | D | C | B | A | 9 | 8 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JP - 15 | JP -31 | LD OFO, \# i | DRSZ OFO | RRCA | RC | ADC A, \#i | ADC A, [B] | 0 |
| JP -14 | JP -30 | LD OF1, \# i | DRSZ OF1 | * | SC | SUBC A, \#i | SUB A, [B] | 1 |
| JP - 13 | JP -29 | LD OF2, \# i | DRSZ OF2 | X $A_{1}[\mathrm{X}+]$ | X $A,[B+]$ | IFEQ A, \#i | IFEQ A, [B] | 2 |
| JP - 12 | JP -28 | LDOF3, \# i | DRSZ 0F3 | X $A,[X-]$ | X $A,[B-]$ | IFGT A, \#i | IFGT A, [B] | 3 |
| JP - 11 | JP -27 | LD OF4, \# i | DRSZ OF4 | VIS | LAID | ADD A, \#i | ADD A, [B] | 4 |
| JP - 10 | JP -26 | LD OF5, \# i | DRSZ OF5 | RPND | JID | AND A, \#i | AND A, [B] | 5 |
| JP -9 | JP -25 | LD OF6, \# i | DRSZ OF6 | X $\mathrm{A}_{1}[\mathrm{X}]$ | X A, [B] | XOR A, \#i | XOR A, [B] | 6 |
| JP -8 | JP -24 | LD OF7, \# i | DRSZ 0F7 | * | * | OR A, \# ${ }^{\text {I }}$ | OR A, [B] | 7 |
| JP -7 | JP - 23 | LD 0F8, \# i | DRSZ 0F8 | NOP | RLCA | LD A, \# i | IFC | 8 |
| JP -6 | JP -22 | LD OF9, \# i | DRSZ OF9 | $\begin{aligned} & \text { IFNE } \\ & \mathrm{A},[\mathrm{~B}] \end{aligned}$ | IFEQ <br> Md, \#i | $\begin{aligned} & \text { IFNE } \\ & \mathrm{A}, \# \mathrm{i} \end{aligned}$ | IFNC | 9 |
| JP -5 | JP -21 | LD OFA, \# i | DRSZ OFA | LD A, $[\mathrm{X}+\mathrm{]}$ | LD A, [B+] | LD [B+],\#i | INCA | A |
| JP -4 | JP -20 | LD OFB, \# i | DRSZ OFB | LD A, [X-] | LD A, [B-] | LD [B-],\#i | DECA | B |
| JP - 3 | JP - 19 | LD OFC, \# i | DRSZ OFC | LD Md, \#i | JMPL | X A, Md | POPA | C |
| JP -2 | JP - 18 | LD OFD, \# i | DRSZ OFD | DIR | JSRL | LD A,Md | RETSK | D |
| JP - 1 | $J P-17$ | LD OFE, \# i | DRSZ OFE | LD A, [X] | LD A, [B] | LD [B],\#i | RET | E |
| JP -0 | JP-16 | LD OFF, \# i | DRSZ OFF | * | * | LDB, \#i | RETI | F |

## COP888CL Opcode Table (Continued)

Upper Nibble Along X-Axis
Lower Nibble Along Y-Axis

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { IFBIT } \\ & 0,[\mathrm{~B}] \end{aligned}$ | ANDSZ <br> A, \#i | LD B, \# OF | IFBNE 0 | $\begin{aligned} & \text { JSR } \\ & \text { x000-x0FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { x000-x0FF } \end{aligned}$ | JP + 17 | INTR | 0 |
| $\begin{gathered} \text { IFBIT } \\ \text { 1,[B] } \end{gathered}$ | * | LD B, \#0E | IFBNE 1 | $\begin{aligned} & \text { JSR } \\ & \times 100-\times 1 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 100-x 1 F F \end{aligned}$ | $J P+18$ | $J P+2$ | 1 |
| $\begin{aligned} & \text { IFBIT } \\ & 2,[\mathrm{~B}] \end{aligned}$ | * | LDB, \# OD | IFBNE 2 | $\begin{aligned} & \text { JSR } \\ & \times 200-\times 2 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 200-\times 2 F F \end{aligned}$ | JP + 19 | $\mathrm{JP}+3$ | 2 |
| $\begin{aligned} & \text { IFBIT } \\ & 3,[\mathrm{~B}] \end{aligned}$ | * | LD B, \# OC | IFBNE 3 | $\begin{aligned} & \text { JSR } \\ & \times 300-\times 3 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 300-x 3 F F \end{aligned}$ | JP + 20 | $J P+4$ | 3 |
| $\begin{aligned} & \text { IFBIT } \\ & 4,[\mathrm{~B}] \end{aligned}$ | CLRA | LD B, \#0B | IFBNE 4 | $\begin{aligned} & \text { JSR } \\ & \times 400-\times 4 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 400-\times 4 F F \end{aligned}$ | $\mathrm{JP}+21$ | $J P+5$ | 4 |
| $\begin{aligned} & \text { IFBIT } \\ & 5,[B] \end{aligned}$ | SWAPA | LD B, \#0A | IFBNE 5 | $\begin{aligned} & \text { JSR } \\ & \times 500-\times 5 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 500-\times 5 F F \end{aligned}$ | JP + 22 | $J P+6$ | 5 |
| $\begin{aligned} & \text { IFBIT } \\ & \text { 6,[B] } \end{aligned}$ | DCORA | LD B, \#09 | IFBNE 6 | $\begin{aligned} & \text { JSR } \\ & \times 600-\times 6 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { x } 600-\times 6 F F \end{aligned}$ | $J P+23$ | $J P+7$ | 6 |
| $\begin{aligned} & \text { IFBIT } \\ & 7,[\mathrm{~B}] \end{aligned}$ | PUSHA | LD B, \#08 | IFBNE 7 | $\begin{aligned} & \text { JSR } \\ & \text { x700-x7FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { x700-x7FF } \end{aligned}$ | JP + 24 | $J P+8$ | 7 |
| $\begin{aligned} & \text { SBIT } \\ & 0,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 0,[\mathrm{~B}] \end{aligned}$ | LD B, \#07 | IFBNE 8 | $\begin{aligned} & \text { JSR } \\ & \times 800-\times 8 F F \end{aligned}$ | $\begin{aligned} & \text { JMP. } \\ & \text { x800-x8FF } \end{aligned}$ | $\mathrm{JP}+25$ | $J P+9$ | 8 |
| $\begin{aligned} & \text { SBIT } \\ & 1,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 1,[\mathrm{~B}] \end{aligned}$ | LD B, \# 06 | IFBNE 9 | $\begin{aligned} & \text { JSR } \\ & \text { x } 900-\text { x9FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { x } 900-\text { x } 9 \text { FF } \end{aligned}$ | $\mathrm{JP}+26$ | $\mathrm{JP}+10$ | 9 |
| $\begin{aligned} & \text { SBIT } \\ & \text { 2,[B] } \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 2,[\mathrm{~B}] \end{aligned}$ | LD B, \#05 | IFBNE OA | $\begin{aligned} & \text { JSR } \\ & \text { xAOO-xAFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xA00-xAFF } \end{aligned}$ | JP + 27 | $\mathrm{JP}+11$ | A |
| $\begin{aligned} & \text { SBIT } \\ & 3,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 3,[\mathrm{~B}] \end{aligned}$ | LD B, \#04 | IFBNE OB | $\begin{aligned} & \text { JSR } \\ & \text { xB00-xBFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xB00-xBFF } \end{aligned}$ | $\mathrm{JP}+28$ | $J P+12$ | B |
| $\begin{aligned} & \text { SBIT } \\ & 4,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 4,[\mathrm{~B}] \end{aligned}$ | LD B, \#03 | IFBNE 0C | $\begin{aligned} & \text { JSR } \\ & \text { xC00-xCFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xC00-xCFF } \end{aligned}$ | JP + 29 | $J P+13$ | C |
| $\begin{aligned} & \text { SBIT } \\ & 5,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 5,[\mathrm{~B}] \end{aligned}$ | LDB, \#02 | IFBNE OD | $\begin{aligned} & \text { JSR } \\ & \text { xD00-xDFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xD00-xDFF } \end{aligned}$ | $\mathrm{JP}+30$ | $\mathrm{JP}+14$ | D |
| $\begin{aligned} & \text { SBIT } \\ & 6,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 6,[B] \end{aligned}$ | LD B, \#01 | IFBNE OE | $\begin{aligned} & \text { JSR } \\ & \text { xE00-xEFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xE00-xEFF } \end{aligned}$ | $\mathrm{JP}+31$ | $J P+15$ | E |
| $\begin{aligned} & \text { SBIT } \\ & 7,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 7,[\mathrm{~B}] \end{aligned}$ | LDB, \#00 | IFBNE OF | $\begin{aligned} & \text { JSR } \\ & \text { xF00-xFFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xF00-xFFF } \end{aligned}$ | JP + 32 | $J P+16$ | F |

Where,
$i$ is the immediate data
Md is a directly addressed memory location

- is an unused opcode

Note: The opcode 60 Hex is also the opcode for IFBIT \#i,A

## Mask Options

The COP888CL mask programmable options are shown below. The options are programmed at the same time as the ROM pattern submission.

```
OPTION 1: CLOCK CONFIGURATION
    = 1 Crystal uscillator (CKI/l0)
        G7 (CKO) is clock generator
        output to crystal/resonator
        CKI is the clock input
    = 2 Single-pin RC controlled
        oscillator (CKI/lO)
        G7 is available as a HALT
        restart and/or general purpose
        input
```

OPTION 2: HALT
$=1$ Enable HALT mode
$=2$ Disable HALT mode
OPTION 3: COP888CL BONDING
$=1 \quad 44-\mathrm{Pin}$ PCC
$=240$-Pin DIP
$=3$ 28-Pin PCC
= $4 \quad 28-$ Pin DIP

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz . The CKO output clock is on pin G7 (if clock option-1 has been selected). The CKI input frequency is divided down by 10 to produce the instruction cycle clock $\left(1 / t_{c}\right)$.

## Development Support

## MOLE DEVELOPMENT SYSTEM

The MOLE (Microcomputer On Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPs ${ }^{T M}$ microcontrollers and the HPC family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.
It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations. It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modem, or to connect to other MOLEs in a multi-MOLE environment.
MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port.

## How to Order

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

Development Tools Selection Table

| Microcontroller | Order Part Number | Description | Includes | Manual Number |
| :---: | :---: | :---: | :---: | :---: |
| COP888 | MOLE BRAIN | Brain Board | Brain Board Users Manual | 420408188-001 |
|  | MOLE-COP8-PB2 | Personality Board | COP888 Personality Board Users Manual | 420420084-001 |
|  | MOLE-COP8-IBM | Assembler Software for IBM | COP800 Software Users Manual and Software Disk PC-DOS Communications Software Users Manual | 424410527-001 <br> 420040416-001 |
|  | TBD | Programmer's Manual |  | TBD |

## Development Support (Continued)

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On Line Emulator) applications group. It consists of an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

## Information System

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud modem, and a telephone.
Voice: (408) 721-5582
Modem: (408) 739-1162
$\begin{array}{lll}\text { Baud: } & 300 \text { or } 1200 \text { Baud } \\ \text { Set-up: } & \text { Length: } & 8 \text {-Bit } \\ & \text { Parity: } & \text { None } \\ & \text { Stop Bit } & \\ & \text { Operation: } 24 \text { Hours, } 7 \text { Days }\end{array}$

If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

```
Order P/N: MOLE-DIAL-A-HLP
Information System Package Contents
    Dial-A-Helper User Manual P/N
    Public Domain Communications Software
```


## Factory Applications Support

Dial-A-Helper also provides immediate factor applications support. If a user is having difficulty in getting a MOLE to operate in a particular mode or something peculiar is occuring, he can contact us via his system and modem. He can leave messages on our electronic bulletin board, which we will responed to, or he can arrange for us to actually take control of his system via modem for debugging purposes.
The applications group can then cause his system to execute various commands and try to resolve the customer's problem by actually getting customer's system to respond. Both parties see exactly what is occurring, as it is happening.
This allows us to respond in minutes when applications help is needed.

DIAL-A-HELPER


TL/DD/9766-24

## COP888CF Single-Chip microCMOS Microcontroller

## General Description

The COP888 family of microcontrollers uses an 8-bit single chip core architecture fabricated with National Semiconductor's $\mathrm{M}^{2}$ CMOSTM process technology. The COP888CF is a member of this expandable 8 -bit core processor family of microcontrollers.
(Continued)

## Features

- Low cost 8 -bit microcontroller
- Fully static CMOS, with low current drain
- Two power saving modes: HALT and IDLE
- $1 \mu \mathrm{~s}$ instruction cycle time
- 4096 bytes on-board ROM
- 128 bytes on-board RAM
- Single supply operation: $2.5 \mathrm{~V}-6 \mathrm{~V}$
- 8-channel A/D converter with prescaler and both differential and single ended modes
■ MICROWIRE/PLUSTM serial I/O
- Watch Dog and Clock Monitor logic
- Idle Timer

■ Multi-Input Wakeup (MIWU) with optional interrupts (8)

- Ten multi-source vectored interrupts servicing
- External Interrupt
- Idle Timer TO
- Timers TA, TB (Each with 2 Interrupts)
— MICROWIRE/PLUS
- Multi-Input Wake Up
- Software Trap

■ Two 16 -bit timers, each with two 16 -bit registers supporting:

- Processor Independent PWM mode
- External Event counter mode
- Input Capture mode

■ 8-bit Stack Pointer SP (stack in RAM)

- Two 8-bit Register Indirect Data Memory Pointers (B and X)
- Versatile instruction set
- True bit manipulation
- Memory mapped I/O
- BCD arithmetic instructions
- Package: 44 PCC or 40 N or 28 N or 28 PCC
- 44 PCC with 37 I/O pins
-40 N with $33 \mathrm{I} / \mathrm{O}$ pins
-28 PCC or 28 N , each with 21 I/O pins
- Software selectable I/O options
- TRI-STATE® Output
- Push-Pull Output
- Weak Pull Up Input
- High Impedance Input
- Schmitt trigger inputs on ports $G$ and $L$
m Extended temperature range: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- ROMless mode for accurate emulation and external program capability
- Single chip COP8XX piggy back emulation device
- Real time emulation and full program debug offered by National's MOLETM Development System


## Block Diagram



General Description (Continued)
It is a fully static part, fabricated using double-metal-silicon gate microCMOS technology. Features include an 8 -bit memory mapped architecture, MICROWIRE/PLUS serial 1/O, two 16-bit timer/counters supporting three modes (Processor Independent PWM generation, External Event counter, and Input Capture mode capabilities), an 8-channel, 8 -bit A/D converter with both differential and single ended modes, and two power savings modes (HALT and IDLE), both with a multi-sourced wakeup/interrupt capa-

## Connection Diagrams


bility. This multi-sourced interrupt capability may also be used independent of the HALT or IDLE modes. Each I/O pin has software selectable configurations. The COP888CF operates over a voltage range of 2.5 V to 6 V . High throughput is achieved with an efficient, regular instruction set operating at a maximum of $1 \mu \mathrm{~s}$ per instruction rate. The COP888CF may be operated in the ROMless mode to provide for accurate emulation and for applications requiring external program memory.
Dual-In-LIne Package


TL/DD/9425-4
Top View
Order Number COP888F-XXX/N See NS Molded Package Number N40A


Top View
Order Number COP884CF-XXX/N
See NS Molded Package Number N28A

FIGURE 2. COP888CF Connection Diagrams

| Port | Type | Alt. Fun | Alt. Fun | 28-PIn Pack. | 40-Pin Pack. | 44-Pin Pack. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LO | 1/0 | MIWU |  | 11 | 17 | - |
| L1 | 1/0 | MIWU |  | 12 | 18 | - |
| L2 | 1/0 | MIWU |  | 13 | 19 | 19 |
| L3 | 1/0 | MIWU |  | 14 | 20 | 20 |
| L4 | 1/0 | MIWU | T2A | 15 | 21 | 25 |
| L5 | 1/0 | MIWU | T2B | 16 | 22 | 26 |
| L6 | 1/0 | MIWU |  | 17 | 23 | 27 |
| L7 | 1/0 | MIWU |  | 18 | 24 | 28 |
| G0 | 1/O | INT |  | 25 | 35 | 39 |
| G1 | WDOUT |  |  | 26 | 36 | 40 |
| G2 | 1/0 | T1B |  | 27 | 37 | 41 |
| G3 | 1/0 | T1A |  | 28 | 38 | 42 |
| G4 | 1/0 | SO |  | 1 | 3 | 3 |
| G5 | 1/0 | SK |  | 2 | 4 | 4 |
| G6 | 1 | St |  | 3 | 5 | 5 |
| G7 | CKO |  |  | 4 | 6 | 6 |
| D0 | 0 | ROM DATA ${ }^{+}$ |  | 19 | 25 | 29 |
| D1 | 0 | PCL ${ }^{+}$ |  | 20 | 26 | 30 |
| D2 | 0 | EMUL+ |  | 21 | 27 | 31 |
| D3 | 0 | PCU ${ }^{+}$ |  | 22 | 28 | 32 |
| 10 | I | ACH0 |  | 7 | 9 | 9 |
| 11 | 1 | ACH1 |  | 8 | 10 | 10 |
| 12 | I | ACH2 |  | - | 11 | 11 |
| 13 | 1 | ACH3 |  | - | 12 | 12 |
| 14 | 1 | ACH4 |  | - | 13 | 13 |
| 15 | 1 | ACH5 |  | - | 14 | 14 |
| 16 | I | ACH6 |  | - | - | 15 |
| 17 | 1 | ACH7 |  | - | - | 16 |
| D4 | 0 | S CLOCK ${ }^{+}$ |  |  | 29 | 33 |
| D5 | 0 | HALTSEL+ |  |  | 30 | 34 |
| D6 | 0 | LOAD ${ }^{+}$ |  |  | 31 | 35 |
| D7 | 0 | D DATA ${ }^{+}$ |  |  | 32 | 36 |
| C0 | 1/0 |  |  |  | 39 | 43 |
| C1 | 1/0 |  |  |  | 40 | 44 |
| C2 | 1/0 |  |  |  | 1 | 1 |
| C3 | 1/0 |  |  |  | 2 | 2 |
| C4 | 1/0 |  |  |  |  | 21 |
| C5 | 1/0 |  |  |  |  | 22 |
| C6 | 1/O |  |  |  |  | 23 |
| C7 | 1/0 |  |  |  |  | 24 |
| $V_{\text {REF }}$ | $+\mathrm{V}_{\text {REF }}$ |  |  | 10 | 16 | 18 |
| AGND | AGND |  |  | 9 | 15 | 17 |
| $V_{C C}$ |  |  |  | 6 | 8 | 8 |
| GND |  |  |  | 23 | 33 | 37 |
| CKI |  |  |  | 5 | 7 | 7 |
| RESET |  |  |  | 24 | 34 | 38 |

$-=$ Unbonded Pins
$+=$ Only in the ROMless Mode

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Supply Voltage (VCC)
Voltage at Any Pin
ESD Susceptibility (Note 4)
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
2000 V
Total Current into $\mathrm{V}_{\mathrm{CC}}$ Pin (Source)
100 mA

Total Current out of GND Pin (Sink)
110 mA
Storage Temperature Range
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage |  |  |  | 6 | V |
| Power Supply Ripple (Note 1) | Peak-to-Peak | 2.5 |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\begin{aligned} & \text { Supply Current (Note 2) } \\ & \text { CKI }=10 \mathrm{MHz} \\ & \mathrm{CKI}=4 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & V_{C C}=6 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=1 \mu \mathrm{~s} \\ & V_{C C}=2.5 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=2.5 \mu \mathrm{~s} \end{aligned}$ |  |  | $\begin{gathered} 15 \\ 2 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| HALT Current (Note 3) | $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{MHz}$ |  | <26 |  | $\mu \mathrm{A}$ |
| IDLE Current $\begin{aligned} & \mathrm{CKI}=10 \mathrm{MHz} \\ & \mathrm{CKI}=4 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & V_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=1 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=2.5 \mu \mathrm{~s} \end{aligned}$ |  |  | $\begin{gathered} 5 \\ 0.6 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| Input Levels <br> Reset <br> Logic High <br> Logic Low |  | 0.8 VCC |  | 0.2 VCC | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\qquad$ |  | 0.7 VCC |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| All Other Inputs Logic High Logic Low |  | 0.7 VCC |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| Hi-Z Input Leakage | $V_{C C}=6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | -2 |  | +2 | $\mu \mathrm{A}$ |
| Input Pullup Current | $V_{C C}=6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | 40 |  | 250 | $\mu \mathrm{A}$ |
| G and L. Port Input Hysteresis |  |  | $0.05 \mathrm{~V}_{\text {CC }}$ |  | V |
| Output Current Levels <br> D Outputs <br> Source | $\begin{aligned} & V_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Sink | $\begin{aligned} & V_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 0.2 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \\ & \hline \end{aligned}$ |
| All Others <br> Source (Weak Pull-Up Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 2.5 \end{aligned}$ |  | $\begin{gathered} 100 \\ 33 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| Source (Push-Pull Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Sink (Push-Pull Mode) | $\begin{aligned} & V_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & V_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 0.7 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| TRI-STATE Leakage |  | -2 |  | +2 | $\mu \mathrm{A}$ |

Note 1: Rate of voltage change must be less then $0.5 \mathrm{~V} / \mathrm{ms}$.
Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.
Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to $V_{C C}$, $L$ and $G$ ports in the TRISTATE mode and tied to ground, all outputs low and tied to ground. If the A/D is not being used and minimum standby current is desired, $\mathrm{V}_{\mathrm{REF}}$ should be tied to AGND (effectively shorting the Reference resistor). The clock monitor is disabled.
Note 4: Human body model, 100 pF through $1500 \Omega$.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Allowable Sink/Source <br> Current per Pin <br> D Outputs (Sink) |  |  |  |  |  |
| All others |  |  |  | 15 | mA |
| Maximum Input Current <br> without Latchup |  | 200 |  | mA |  |
| RAM Retention Voltage, V r | 500 ns Rise <br> and Fall Time (Min) |  | 2 | mA |  |
| Input Capacitance |  |  |  | P |  |
| Load Capacitance on D2 |  |  | 1000 | pF |  |

## A/D Converter Specifications $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%\left(\mathrm{~V}_{\mathrm{SS}}-0.050 \mathrm{~V}\right) \leq$ Any Input $\leq\left(\mathrm{V}_{\mathrm{CC}}+0.050 \mathrm{~V}\right)$

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Resolution |  |  |  | 8 | Bits |
| Reference Voltage Input | AGND $=0 \mathrm{~V}$ | 3 |  | $V_{C C}$ | V |
| Total Unadjusted Error (Note 5) | $\mathrm{V}_{\text {REF }}=5 \mathrm{~V}$ |  |  | $\pm 1 / 2$ | LSB |
| Input Reference Resistance |  | 1.6 |  | 4.8 | $\mathrm{k} \Omega$ |
| Common Mode Input Range |  |  |  | TBD | V |
| DC Common Mode Error |  |  |  | $\pm 1 / 4$ | LSB |
| Off Channel Leakage Current |  |  | 1 |  | $\mu \mathrm{l}$ |
| On Channel Leakage Current |  |  |  |  | $\mu \mathrm{l}$ |
| Power Supply Sensitivity |  |  |  | 12 | 1.67 |
| A/D Clock Frequency (Note 7) |  |  |  | LSB |  |
| Conversion Time (Note 6) |  |  |  | MHz |  |

Note 5: Total Unadjusted Error includes offset, full-scale, and multiplexer errors.
Note 6: Conversion Time includes sample and hold time.
Note 7: See Prescaler description.

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time ( $\mathrm{t}_{\mathrm{c}}$ ) Crystal, Resonator, or External Oscillator R/COscillator | $\begin{aligned} & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \\ & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 1 \\ 2.5 \\ 3 \\ 7.5 \end{gathered}$ |  | $\begin{aligned} & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \\ & \mathrm{DC} \end{aligned}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| ```CKI Clock Duty Cycle (Note 8) Rise Time (Note 8) Fall Time (Note 8)``` | $\begin{aligned} & \mathrm{f}_{\mathrm{r}}=\mathrm{Max} \\ & \mathrm{f}_{\mathrm{r}}=10 \mathrm{MHz} \text { Ext Clock } \\ & \mathrm{f}_{\mathrm{r}}=10 \mathrm{MHz} \text { Ext Clock } \end{aligned}$ | 40 |  | $\begin{gathered} 60 \\ 5 \\ 5 \end{gathered}$ | \% <br> ns ns |
| Inputs tsetup $t_{\text {HOLD }}$ | $\begin{aligned} & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \\ & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 200 \\ 500 \\ 60 \\ 150 \end{gathered}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Output Propagation Delay tPD1, tpDO SO, SK <br> All Others | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2.2 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & \\ & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \\ & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{C}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \\ & \hline \end{aligned}$ | . |  | $\begin{gathered} 0.7 \\ 1 \\ 2.5 \end{gathered}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ <br> $\mu \mathrm{s}$ |
| MICROWIRETM Setup Time (tuws) MICROWIRE Hold Time (tuwh) MICROWIRE Output Valid Time (tuv) |  | $\begin{aligned} & 20 \\ & 56 \end{aligned}$ |  | 220 | ns <br> ns ns |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time |  | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ |  | , | $\begin{aligned} & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \end{aligned}$ |
| Reset Pulse Width |  | 1 |  |  | $\mu \mathrm{s}$ |

Note 8: Parameter sample but not $100 \%$ tested.

AC Electrical Characteristics (Continued)


FIGURE 2a. AC Timing Diagrams in ROMless Mode


FIGURE 2b. MICROWIRE/PLUS Timing

## Pin Descriptions

$V_{C C}$ and GND are the power supply pins.
$V_{\text {REF }}$ and AGND are the reference voltage pins for the onboard A/D converter.
CKI is the clock input. This can come from an external source, a R/C generated oscillator, or a crystal oscillator (in conjunction with CKO). See Oscillator Description section.
RESET is the master reset input. See Reset Description section.
The COP888CF contains three bidirectional 8-bit I/O ports ( $\mathrm{C}, \mathrm{G}$ and L ), where each individual bit may be independently configured as an input, output or TRI-STATE under program control. Three data memory address locations are allocated for each of these I/O ports. Each I/O port has two associated 8-bit memory mapped registers, the CONFIGURATION register and the output DATA register. A memory mapped address is also reserved for the input pins of each I/O port. (See the COP888CF memory map for the various addresses associated with the I/O ports.) Figure 3 shows the I/O port configurations for the COP888CF. The DATA and CONFIGURATION registers allow for each port bit to be individually configured under software control as shown below:

| CONFIGURATION <br> Register | DATA <br> Register | Port Set-Up |
| :---: | :---: | :--- |
| 0 | 0 | Hi-Z Input <br> (TRI-STATE Output) <br> 0 |
| 1 | 1 | Input with Weak Pull-Up |
| 1 | 0 | Push-Pull Zero Output |
| 1 | Push-Pull One Output |  |



TL/DD/9425-6
FIGURE 3. I/O Port Configurations
PORT L is an 8-bit I/O port. All L-pins have Schmitt triggers on the inputs.
Port L supports Multi-Input Wakeup (MIWU) on all eight pins. L4 and L5 are used for the timer input functions T2A and T2B. LO and L1 are not available on the 44-pin version of the COP888CF, since they are replaced by $V_{\text {REF }}$ and AGND. LO and L1 are not terminated on the 44-pin version. Consequently, reading L0 or L1 as inputs will return unreliable data with the 44-pin package, so this data should be masked out with user software when the L port is read for input data.

Port $L$ has the following alternate features:

| L0 | MIWU |
| :--- | :--- |
| L1 | MIWU |
| L2 | MIWU |
| L3 | MIWU |
| L4 | MIWU or T2A |
| L5 | MIWU or T2B |
| L6 | MIWU |
| L7 | MIWU |

Port $G$ is an 8 -bit port with $5 \mathrm{I} / \mathrm{O}$ pins (G0, G2-G5), an input pin (G6), and two dedicated output pins (G1 and G7). Pins G0 and G2-G6 all have Schmitt Triggers on their inputs. Pin G1 serves as the dedicated WDOUT WatchDog output, while pin G7 serves as the dedicated CKO clock output. There are two registers associated with the G Port, a data register and a configuration register. Therefore, each of the 5 I/O bits (G0, G2-G5) can be individually configured under software control.
Since G6 is an input only pin and G7 is the dedicated CKO clock output pin or general purpose input ( $R /$ C clock configuration), the associated bits in the data and configuration registers for G6 and G7 are used for special purpose functions as outlined below. Reading the G6 and G7 data bits will return zeros.
Note that the chip will be placed in the HALT mode by writing a " 1 " to bit 7 of the Port G Data Register. Similarly the chip will be placed in the IDLE mode by writing a " 1 " to bit 6 of the Port G Data Register.
Writing a " 1 " to bit 6 of the Port G Configuration Register enables the MICROWIRE/PLUS to operate with the alternate phase of the SK clock. The G7 configuration bit, if set high, enables the clock start up delay when the R/C clock configuration is used.

|  | Config Reg. | Data Reg. |
| :--- | :--- | :--- |
| G7 | CLK Delay | HALT |
| G6 | Alternate SK | IDLE |

Port $G$ has the following alternate features:

| G0 | INTR (External Interrupt Input) |
| :--- | :--- |
| G2 | T1B (Timer T1 Capture Input) |
| G3 | T1A (Timer T1 I/O) |
| G4 | SO (MICROWIRETM Serial Data Output) |
| G5 | SK (MICROWIRE Serial Clock) |
| G6 | SI (MICROWIRE Serial Data Input) |

Port G has the following dedicated functions:
G1 WDOUT WatchDog and/or Clock Monitor dedicated output
G7 CKO Oscillator dedicated output or general purpose input
Port I is an 8 -bit $\mathrm{Hi}-\mathrm{Z}$ input port, and also provides the analog inputs to the A/D converter. The 28- and 40-pin devices do not have a full complement of Port I pins. The unavailable pins are not terminated (i.e. they are floating). A read operation from these unterminated pins will return unpredictable values. The user should ensure that the software takes this into account by either masking out these inputs,

## Pin Descriptions (Continued)

or else restricting the accesses to bit operations only. If unterminated, Port I pins will draw power only when addressed (i.e. it will be in short spikes).

Port $D$ is an 8 -bit output port that is preset high when RESET goes low. The user can tie two or more D port outputs together in order to get a higher drive.

## Functional Description

The architecture of the COP888CF is modified Harvard architecture. With the Harvard architecture, the control store program memory (ROM) is separated from the data store memory (RAM). Both ROM and RAM have their own separate addressing space with separate address buses. The COP888CF architecture, though based on Harvard architecture, permits transfer of data from ROM to RAM.

## CPU REGISTERS

The CPU can do an 8 -bit addition, subtraction, logical or shift operation in one instruction ( $\mathrm{t}_{\mathrm{c}}$ ) cycle time.
There are five CPU registers:
A is the 8-bit Accumulator Register
PC is the 15 -bit Program Counter Register
PU is the upper 7 bits of the program counter (PC)
PL is the lower 8 bits of the program counter (PC)
B is an 8-bit RAM address pointer, which can be optionally post auto incremented or decremented.
$X$ is an 8 -bit alternate RAM address pointer, which can be optionally post auto incremented or decremented.
SP is the 8-bit stack pointer, which points to the subroutine/ interrupt stack (in RAM). The SP is initialized to RAM address 06F with RESET.
All the CPU registers are memory mapped with the exception of the Accumulator (A) and the Program Counter (PC).

## PROGRAM MEMORY

Program memory for the COP888CF consists of 4096 bytes of ROM. These bytes may hold program instructions or constant data (data tables for the LAID instruction, jump vectors for the JID instruction, and interrupt vectors for the VIS instruction). The program memory is addressed by the 15-bit program counter (PC). All interrupts in the COP888CF vector to program memory location OFF Hex.

## DATA MEMORY

The data memory address space includes the on-chip RAM and data registers, the 1/O registers (Configuration, Data and Pin), the control registers, the MICROWIRE/PLUS SIO shift register, and the various registers, and counters associated with the timers (with the exception of the IDLE counter). Data memory is addressed directly by the instruction or indirectly by the $\mathrm{B}, \mathrm{X}$ and SP pointers.
The COP888CF has 128 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" at addresses OFO to OFF Hex. These registers can be loaded immediately, and also decremented and tested with the DRSZ (decrement register
and skip if zero) instruction. The memory pointer registers $X$, SP, and B are memory mapped into this space at address locations OFC to OFE Hex respectively, with the other registers (other than reserved register OFF) being available for general usage.
The instruction set of the COP888CF permits any bit in memory to be set, reset or tested. All I/O and registers on the COP888CF (except A and PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. The accumulator (A) bits can also be directly and individually tested.

## Reset

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the data and configuration registers for Ports L, G, and C are cleared, resulting in these Ports being initialized to the TRI-STATE mode. Pin G1 of the G Port is an exception (as noted below) since pin G1 is dedicated as the WatchDog and/or Clock Monitor error output pin. Port D is initialized high with RESET. The PC, PSW, CNTRL, ICNTRL, and T2CNTRL control registers are cleared. The Multi-Input Wakeup registers WKEN, WKEDG, and WKPND are cleared. The A/D control register ENAD is cleared, resulting in the ADC being powered down initially. The Stack Pointer, SP, is initialized to 06F Hex.
The COP888CF comes out of RESET with both the WatchDog logic and the Clock Monitor detector armed, and with both the WatchDog service window bits set and the Clock Monitor bit set. The WatchDog and Clock Monitor detector circuits are inhibited during RESET. The WatchDog service window bits are initialized to the maximum WatchDog service window of $64 \mathrm{k} \mathrm{t}_{\mathrm{c}}$ clock cycles. The Clock Monitor bit is initialized high, and will cause a Clock Monitor error following RESET if the clock has not reached the minimum specified frequency at the termination of RESET. A Clock Monitor error will cause an active low error output on pin G1. This error output will continue until 16-32 $\mathrm{t}_{\mathrm{c}}$ clock cycles following the clock frequency reaching the minimum specified value, at which time the G1 output will enter the TRI-STATE mode.
The external RC network shown in Figure 4 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes. It is recommended that the components of the RC network be selected to provide a RESET delay of at least five times the power supply rise time or the minimum RESET pulse width, whichever is greater.


TL/DD/9425-7
RC $>5 \times$ Power Supply Rise Time
FIGURE 4. Recommended RESET Circuit

## Oscillator Circuits

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz . The CKO output clock is on pin G7 (crystal configuration). The CKI input frequency is divided down by 10 to produce the instruction cycle clock ( $1 / \mathrm{t}_{\mathrm{c}}$ ).
Figure 5 shows the Crystal and R/C diagrams.

## EXTERNAL OSCILLATOR

CKI can be driven by an external clock signal provided it meets the specified duty cycle, rise and fall times, and input levels.

## CRYSTAL OSCILLATOR

CKI and CKO can be connected to make a closed loop crystal (or resonator) controlled oscillator.

## R/C OSCILLATOR

By selecting CKI as a single pin oscillator input, a single pin R/C oscillator circuit can be connected to it. CKO is available as a general purpose input, and/or HALT restart pin.


FIGURE 5. Crystal and R/C Oscillator Diagrams

## Current Drain

The total current drain of the chip depends on:

1. Oscillator operation mode-I1
2. Internal switching current-12
3. Internal leakage current-13
4. Output source current-14
5. DC current caused by external input
not at $\mathrm{V}_{\mathrm{CC}}$ or GND-15
6. DC reference current contribution
from the A/D converter-I6
Thus the total current drain, It , is given as

$$
\mathrm{It}=11+12+13+14+15+16
$$

To reduce the total current drain, each of the above components must be minimum.
The chip will draw more current as the CKI input frequency increases up to the maximum 10 MHz value. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and
temperature. The other two items can be reduced by carefully designing the end-user's system.

$$
\mathrm{I} 2=\mathrm{C} \times \mathrm{V} \times \mathrm{f}
$$

where $C=$ equivalent capacitance of the chip
$V=$ operating voltage
$f=$ CKI frequency
Some sample current drain values at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ are:

| $\mathbf{C K I}(\mathrm{MHz})$ | Inst. Cycle $(\mu \mathbf{s})$ | It (mA) |
| :--- | :--- | :--- |
| 10 | 1 | 15 |
| 3.58 | 2.8 | 5.4 |
| 2 | 5 | 3 |
| 0.3 | 33 | 0.45 |
| 0 (HALT) | - | 0.005 |

## Control Registers

## CNTRL Register (Address X'00EE)

The Timer 1 (T1) and MICROWIRE control register contains the following bits:

SL1 \& SLO Select the MICROWIRE clock divide by ( $00=2,01=4,1 \times=8$ )
IEDG External interrupt edge polarity select ( $0=$ Rising edge, $1=$ Falling edge)
MSEL Selects G5 and G4 as MICROWIRE signals SK and SO respectively
T1C0 Timer T1 Start/Stop control in timer modes 1 and 2
Timer T1 Underflow Interrupt Pending Flag in timer mode 3
T1C1 Timer T1 mode control bit
T1C2 Timer T1 mode control bit
T1C3 Timer T1 mode control bit

| T1C3 | T1C2 | T1C1 | T1C0 | MSEL | IEDG | SL1 | SL0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Bit 7 |  |  |  |  |  |  |  |

## PSW Register (Address X'00EF)

The PSW register contains the following select bits:

| GIE |  | Global interrupt enable (enables interrupts) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| EX |  | Enable external interrupt |  |  |  |  |  |
| BU |  | MICROWIRE busy shifting flag |  |  |  |  |  |
|  | ID | External interrupt pending |  |  |  |  |  |
|  |  | Timer T1 Interrupt Enable for Timer Underflow or T1A Input capture edge |  |  |  |  |  |
|  | D | Timer T1 Interrupt Pending Flag (Autoreload RA in mode 1, T1 Underflow in Mode 2, T1A capture edge in mode 3 ) |  |  |  |  |  |
| C |  | Carry Flag |  |  |  |  |  |
| HC |  | Half Carry Flag |  |  |  |  |  |
| HC | C | T1PNDA | T1ENA | EXPND | BUSY | EXEN | GIE |
| Bit 7 |  |  |  |  |  |  | Bit 0 |

The Half-Carry bit is also affected by all the instructions that affect the Carry flag. The SC (Set Carry) and RC (Reset Carry) instructions will respectively set or clear both the carry flags. In addition to the SC and RC instructions, ADC, SUBC, RRC and RLC instructions affect the carry and Half Carry flags.

## Control Registers (Continued)

ICNTRL Reglster (Address X'00E8)
The ICNTRL register contains the following bits:
T1ENB Timer T1 Interrupt Enable for T1B Input capture edge
T1PNDB Timer T1 Interrupt Pending Flag for T1B capture edge
$\mu$ WEN Enable MICROWIRE/PLUS interrupt
$\mu$ WPND MICROWIRE/PLUS interrupt pending
TOEN Timer TO Interrupt Enable (Bit 12 toggle)
TOPND Timer TO Interrupt pending
LPEN L Port Interrupt Enable (Multi-Input Wakeup/Interrupt)
Bit 7 could be used as a flag

| Unused | LPEN | TOPND | TOEN | $\mu$ WPND | $\mu$ WEN | T1PNDB | T1ENB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | Bit 7

Bit 0

## T2CNTRL Reglster (Address X'00C6)

The T2CNTRL register contains the following bits:
T2ENB Timer T2 Interrupt Enable for T2B Input capture edge
T2PNDB Timer T2 Interrupt Pending Flag for T2B capture edge
T2ENA Timer T2 Interrupt Enable for Timer Underflow or T2A Input capture edge
T2PNDA Timer T2 Interrupt Pending Flag (Autoreload RA in mode 1, T2 Underflow in mode 2, T2A capture edge in mode 3)
T2C0 Timer T2 Start/Stop control in timer modes 1 and 2 Timer T2 Underflow Interrupt Pending Flag in timer mode 3
T2C1 Timer T2 mode control bit
T2C2 Timer T2 mode control bit
T2C3 Timer T2 mode control bit

| T2C3 | T2C2 | T2C1 | T2C0 | T2PNDA | T2ENA | T2PNDB | T2ENB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 0

## Emulation and ROMless Modes

The COP888CF can address up to 32 kbytes of address space. If at power up, D2 is held at ground, the COP888CF executes from external memory. Port $D$ is used to interface to external program memory. The address comes out in a serial fashion and the data from the external program memory is read back in a serial fashion. The Port D pins perform the following functions.
DO Shifts in ROM data
D1 Shifts out lower eight bits of PC
D2 Places the $\mu \mathrm{C}$ in the ROMless mode if grounded at reset
D3 Shifts out upper eight bits of PC
D4 Data Shift Clock
D5 HALT Mask Option select pin ( $\mathrm{D} 5=0$ ) for HALT enable, $\mathrm{D} 5=1$ for HALT disable)

## D6 Load Clock

D7 Shifts out recreated Port D data
The most significant bit of the data to come out on the D3 pin is a status signal.. It is used by the MOLE development system. This "lost" output port (D0-D7) can be accurately reconstructed with external components as shown in Figure 6 , providing an accurate emulation.
The 44-pin and 40 -pin versions of the COP888CF have a full complement of the D Port pins and can be used in the ROMless mode. However, it should be noted that the 44-pin device can only emulate itself and not the 40 -pin or 28 -pin devices as it has only 6 Port $L$ pins while the other two devices have a full complement of Port $L$ pins.
The 28-pin part cannot be used for emulation since it does not have the full complement of 8 D Port pins necessary for entering the ROMless mode.
Note that in the ROMless mode the D Port is recreated one full clock cycle behind the normal port timings.
Note: Standard parts used in the ROMless mode will operate only at a reduced frequency (to be defined).
The COP888CF device has a spare D pin (D5) in the emulation mode since only seven pins are required for emulation and recreation. This pin D5 is used in the emulation mode to enable or disable the HALT mask option feature.
Figure 6 shows the COP888CF Emulation Mode Schematic.


## Power Save Modes

The COP888CF offers the user two power save modes of operation: HALT and IDLE. In the HALT mode, all microcontroller activities are stopped. In the IDLE mode, the onboard oscillator circuitry and timer T0 are active but all other microcontroller activities are stopped. In either mode, all onboard RAM, registers, I/O states, and timers (with the exception of T0) are unaltered.

## HALT MODE

The COP888CF is placed in the HALT mode by writing a " 1 " to the HALT flag (G7 data bit). All microcontroller activities, including the clock, timers, and A/D converter, are stopped. The WatchDog logic on the COP888CF is disabled during the HALT mode. However, the clock monitor circuitry remains active. In the HALT mode, the power requirements of the COP888CF are minimal and the applied voltage ( $V_{C C}$ ) may be decreased to $\mathrm{V}_{\mathrm{r}}\left(\mathrm{V}_{\mathrm{r}}=2.0 \mathrm{~V}\right)$ without altering the state of the machine.

The COP888CF supports three different ways of exiting the HALT mode. The first method of exiting the HALT mode is with the Multi-Input Wakeup feature on the L port. The second method is with a low to high transition on the CKO (G7) pin. This method preludes the use of the crystal clock configuration (since CKO becomes a dedicated output), and so may be used with an RC clock configuration. The third method of exiting the HALT mode is by pulling the RESET input low.
Since a crystal or ceramic resonator may be selected as the oscillator, the Wakeup signal is not allowed to start the chip running immediately since crystal oscillators and ceramic resonators have a delayed start up time to reach full amplitude and frequency stability. The IDLE timer is used to generate a fixed delay to ensure that the oscillator has indeed stabilized before allowing instruction execution. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry is enabled. The IDLE timer is loaded with a value of 256 and is clocked with the $\mathrm{t}_{\mathrm{c}}$ instruction cycle clock. The $\mathrm{t}_{\mathrm{c}}$ clock is derived by dividing the oscillator clock down by a factor of 10. The Schmitt trigger following the CKI inverter on the chip ensures that the IDLE time is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.
If an RC clock option is being used, the fixed delay is introduced optionally. A control bit, CLKDLY, mapped as configuration bit G7, controls whether the delay is to be introduced or not. The delay is included if CLKDLY is set, and excluded if CLKDLY is reset. The CLKDLY bit is cleared at reset.

The COP88CF has two mask options associated with the HALT mode. The first mask option enables the HALT mode feature, while the second mask option disables the HALT mode. With the HALT mode enable mask option, the COP888CF will enter and exit the HALT mode as described above. With the HALT disable mask option, the COP888CF cannot be placed in the HALT mode (writing a "1" to the HALT flag will have no effect).
The WatchDog detector circuit is inhibited during the HALT mode. However, the clock monitor circuit remains active during HALT mode in order to ensure a clock monitor error if the COP888CF inadvertently enters the HALT mode as a result of a runaway program or power glitch.

IDLE MODE
The COP888CF is placed in the IDLE mode by writing a " 1 " to the IDLE flag (G6 data bit). In this mode, all activity, except the associated on-board oscillator circuitry, the WatchDog logic, the clock monitor and the IDLE Timer TO, is stopped. The power supply requirements of the microcontroller in this mode of operation are typically around $30 \%$ of normal power requirement of the microcontroller.
As with the HALT mode, the COP888CF can be returned to normal operation with a RESET, or with a Multi-Input Wakeup from the L Port. Alternately, the microcontroller resumes normal operation from the IDLE mode when the twelfth bit (representing 4.096 ms at internal clock frequency of 1 MHz ( $\left.t_{c}=1 \mu \mathrm{~s}\right)$ ) of the IDLE Timer toggles.
This toggle condition of the twelfth bit of the IDLE Timer TO is latched into the TOPND pending flag.
The user has the option of being interrupted with a transition on the twelfth bit of the IDLE Timer TO. The interrupt can be enabled or disabled via the TOEN control bit. Setting the TOEN flag enables the interrupt and vice versa.
The user can enter the IDLE mode with the Timer TO interrupt enabled. In this case, when the TOPND bit gets set, the COP888CF will first execute the Timer T0 interrupt service routine and then return to the instruction following the "Enter Idle Mode" instruction.
Alternatively, the user can enter the IDLE mode with the IDLE Timer TO interrupt disabled. In this case, the COP888CF will resume normal operation with the instruction immediately following the "Enter IDLE Mode" instruction.


FIGURE 7. Timers for the COP888CF

## Timers

The COP888CF contains a very versatile set of timers (T0, T1, T2). All timers and associated autoreload/capture registers power up containing random data.
Figure 7 shows a block diagram for the timers on the COP888CF.

## TIMER TO (IDLE TIMER)

The COP888CF supports applications that require maintaining real time and low power with the IDLE mode. This IDLE mode support is furnished by the IDLE timer T0, which is a 16 -bit timer. The Timer TO runs continuously at the fixed rate of the instruction cycle clock, $\mathrm{t}_{\mathrm{c}}$. The user cannot read or write to the IDLE Timer T0, which is a count down timer.
The Timer T0 supports the following functions:
Exit out of the Idle Mode (See Idle Mode description)
WatchDog logic (See WatchDog description)
Start up delay out of the HALT mode
The IDLE Timer TO can generate an interrupt when the twelfth bit toggles. This toggle is latched into the TOPND pending flag, and will occur every 4 ms at the maximum clock frequency $\left(\mathrm{t}_{\mathrm{c}}=1 \mu \mathrm{~s}\right)$. A control flag TOEN allows the interrupt from the twelfth bit of Timer TO to be enabled or disabled. Setting TOEN will enable the interrupt, while resetting it will disable the interrupt.

## TIMER T1 AND TIMER T2

The COP888CF has a set of two powerful timer/counter blocks, T1 and T2. The associated features and functioning of a timer block are described by referring to the timer block Tx. Since the two timer blocks, T1 and T2, are identical, all comments are equally applicable to either timer block.
Each timer block consists of a 16 -bit timer, Tx, and two supporting 16-bit autoreload/capture registers, RxA and RxB. Each timer block has two pins associated with it, TxA and TxB. The pin TxA supports I/O required by the timer block, while the pin TxB is an input to the timer block. The powerful and flexible timer block allows the COP888CF to easily perform all timer functions with minimal software overhead. The timer block has three operating modes: Processor Independent PWM mode, External Event Counter mode, and Input Capture mode.
The control bits TxC3, TxC2, and TxC1 allow selection of the different modes of operation.

## Mode 1. Processor Independent PWM Mode

As the name suggests, this mode allows the COP888CF to generate a PWM signal with very minimal user intervention.

The user only has to define the parameters of the PWM signal (ON time and OFF time). Once begun, the timer block will continuously generate the PWM signal completely independent of the microcontroller. The user software services the timer block only when the PWM parameters require updating.
In this mode the timer Tx counts down at a fixed rate of $\mathrm{t}_{\mathrm{c}}$. Upon every underflow the timer is alternately reloaded with the contents of supporting registers, RxA and RxB. The very first underflow of the timer causes the timer to reload from the register RxA. Subsequent underflows cause the timer to be reloaded from the registers alternately beginning with the register RxB.
The Tx Timer control bits, TxC3, TxC2 and TxC1 set up the timer for PWM mode operation.
Figure 8 shows a block diagram of the timer in PWM mode. The underflows can be programmed to toggle the TxA output pin. The underflows can also be programmed to generate interrupts.
Underflows from the timer are alternately latched into two pending flags, TxPNDA and TxPNDB. The user must reset these pending flags under software control. Two control enable flags, TXENA and TxENB, allow the interrupts from the timer underflow to be enabled or disabled. Setting the timer enable flag TxENA will cause an interrupt when a timer underflow causes the RxA register to be reloaded into the timer. Setting the timer enable flag TxENB will cause an interrupt when a timer underflow causes the RxB register to be reloaded into the timer. Resetting the timer enable flags will disable the associated interrupts.
Either or both of the timer underflow interrupts may be enabled. This gives the user the flexibility of interrupting once per PWM period on either the rising or falling edge of the PWM output. Alternatively, the user may choose to interrupt on both edges of the PWM output.

## Mode 2. External Event Counter Mode

This mode is quite similar to the processor independent PWM mode described above. The main difference is that the timer, $T x$, is clocked by the input signal from the TxA pin. The Tx timer control bits, TxC3, TxC2 and TxC1 allow the timer to be clocked either on a positive or negative edge from the TxA pin. Underflows from the timer are latched into the TxPNDA pending flag. Setting the TxENA control flag will cause an interrupt when the timer underflows.


TL/DD/9425-13
FIGURE 8. Timer in PWM Mode

## Timers (Continued)

In this mode the input pin TxB can be used as an independent positive edge sensitive interrupt input if the TxENB control flag is set. The occurrence of a positive edge on the TxB input pin is latched into the TxPNDB flag.
Figure 9 shows a block diagram of the timer in External Event Counter mode.
Note: The PWM output is not available in this mode since the TxA pin is being used as the counter input clock.

## Mode 3. Input Capture Mode

The COP888CF can precisely measure external frequencies or time external events by placing the timer block, Tx, in the input capture mode.
In this mode, the timer Tx is constantly running at the fixed $t_{c}$ rate. The two registers, RxA and RxB, act as capture registers. Each register acts in conjunction with a pin. The register RxA acts in conjunction with the TXA pin and the register RxB acts in conjunction with the TxB pin.
The timer value gets copied over into the register when a trigger event occurs on its corresponding pin. Control bits, TxC3, TxC2 and TxC1, allow the trigger events to be specified either as a positive or a negative edge. The trigger condition for each input pin can be specified independently.
The trigger conditions can also be programmed to generate interrupts. The occurrence of the specified trigger condition on the TXA and TxB pins will be respectively latched into the pending flags, TxPNDA and TxPNDB. The control flag TxENA allows the interrupt on TxA to be either enabled or disabled. Setting the TxENA flag enables interrupts to be generated when the selected trigger condition occurs on the TxA pin. Similarly, the flag TxENB controls the interrupts from the TxB pin.


FIGURE 9. Timer in External Event Counter Mode

Underflows from the timer can also be programmed to generate interrupts. Underflows are latched into the timer TxC0 pending flag (the TxCO control bit serves as the timer underflow interrupt pending flag in the Input Capture mode). Consequently, the TxC0 control bit should be reset when entering the Input Capture mode. The timer underflow interrupt is enabled with the TxENA control flag. When a TxA interrupt occurs in the Input Capture mode, the user must check both the TxPNDA and TxC0 pending flags in order to determine whether a TxA input capture or a timer underflow (or both) caused the interrupt.
Figure 10 shows a block diagram of the timer in Input Capture mode.

## TIMER CONTROL FLAGS

The timers T1 and T2 have indentical control structures. The control bits and their functions are summarized below.

TxC0 Timer Start/Stop control in Modes 1 and 2 (Processor Independent PWM and External Event Counter), where $1=$ Start, $0=$ Stop Timer Underflow Interrupt Pending Flag in Mode 3 (Input Capture)
TxPNDA Timer Interrupt Pending Flag
TxPNDB Timer Interrupt Pending Flag
TXENA Timer Interrupt Enable Flag
TxENB Timer Interrupt Enable Flag
1 = Timer Interrupt Enabled
$0=$ Timer Interrupt Disabled
TxC3 Timer mode control
TxC2 Timer mode control
TXC1 Timer mode control


FIGURE 10. Timer in Input Capture Mode

Timers (Continued)
The timer mode control bits ( $\mathrm{TxC3}, \mathrm{TxC2}$ and $\mathrm{TxC1}$ ) are detailed below:

| TxC3 | TxC2 | TxC1 | Timer Mode | Interrupt A Source | Interrupt B Source | Timer Counts On |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | MODE 2 (External Event Counter) | Timer Underflow | Pos. TxB Edge | TxA Pos. Edge |
| 0 | 0 | 1 | MODE 2 (External Event Counter) | Timer Underflow | Pos. TxB <br> Edge | TxA <br> Neg. Edge |
| 1 | 0 | 1 | MODE 1 (PWM) TxA Toggle | Autoreload RA | Autoreload RB | $\mathrm{t}_{\mathrm{c}}$ |
| 1 | 0 | 0 | MODE 1 (PWM) No TxA Toggle | Autoreload RA | Autoreload RB | $t_{c}$ |
| 0 | 1 | 0 | MODE 3 (Capture) <br> Captures: <br> TxA Pos. Edge <br> TxB Pos. Edge | Pos. TxA <br> Edge or <br> Timer <br> Underflow | Pos. TxB Edge | $\mathrm{t}_{\mathrm{c}}$ |
| 1 | 1 | 0 | MODE 3 (Capture) <br> Captures: <br> TxA Pos. Edge <br> TxB Neg. Edge | Pos. TxA <br> Edge or <br> Timer <br> Underflow | Neg. TxB Edge | $t_{c}$ |
| 0 | 1 | 1 | MODE 3 (Capture) <br> Captures: <br> TxA Neg. Edge <br> TxB Pos. Edge | Neg. TxB <br> Edge or <br> Timer <br> Underflow | Pos. TxB Edge | $\mathrm{t}_{\mathrm{c}}$ |
| 1 | 1 | 1 | MODE 3 (Capture) <br> Captures: <br> TxA Neg. Edge <br> TxB Neg. Edge | Neg. TxA <br> Edge or <br> Timer <br> Underflow | Neg. TxB Edge | $\mathrm{t}_{\mathrm{c}}$ |

## Detection of Illegal Conditions

The COP888CF will detect various illegal conditions resulting from coding errors, transient noise, power supply voltage drops, runaway programs, etc.
Reading of undefined ROM gets zeros. The opcode for software interrupt is zero. If the program fetches instructions from undefined ROM, this will force a software interrupt, thus signaling that an illegal condition has occurred.
The subroutine stack grows down for each call (jump to subroutine), interrupt, or PUSH, and grows up for each return or POP. The stack pointer is initialized to RAM location 06F Hex during RESET. Consequently, if there are more returns than calls, the stack pointer will point to addresses 070 and 071 Hex (which are undefined RAM). Undefined RAM from addresses 070 to 07F Hex is read as all 1's, which in turn will cause the program to return to address FFFF Hex. This is an undefined ROM location and the instruction fetched (all O's) from this location will generate a software interrupt signaling an illegal condition.

Thus, the chip can detect the following illegal conditions:
a. Executing from undefined ROM
b. Over "POP''ing the stack by having more returns than calls.
When the software interrupt occurs, the user can re-initialize the stack pointer and do a recovery procedure before restarting (this recovery program is probably similar to that following RESET, but might not contain the same program initialization procedures).

## Multi-Input Wakeup

The Multi-Input Wakeup feature is used to return (wakeup) the COP888CF from either the HALT or IDLE modes. Alternately Multi-Input Wakeup/Interrupt feature may also be used to generate up to 8 edge selectable external interrupts.

## Multi-Input Wakeup (Continued)



Figure 11 shows the Multi-Input Wakeup logic for the COP888CF microcontroller.
The Multi-Input Wakeup feature utilizes the L Port. The user selects which particular L port bit (or combination of L Port bits) will cause the COP888CF to exit the HALT or IDLE modes. The selection is done through the Reg: WKEN. The Reg: WKEN is an 8-bit read/write register, which contains a control bit for every L port bit. Setting a particular WKEN bit enables a Wakeup from the associated $L$ port pin.
The user can select whether the trigger condition on the selected L Port pin is going to be either a positive edge (low to high transition) or a negative edge (high to low transition). This selection is made via the Reg: WKEDG, which is an 8bit control register with a bit assigned to each L Port pin. Setting the control bit will select the trigger condition to be a negative edge on that particular L Port pin. Resetting the bit selects the trigger condition to be a positive edge. Changing an edge select entails several steps in order to avoid a pseudo Wakeup condition as a result of the edge change. First, the associated WKEN bit should be reset, followed by the edge select change in WKEDG. Next, the associated WKPND bit should be cleared, followed by the associated WKEN bit being re-enabled.
An example may serve to clarify this procedure. Suppose we wish to change the edge select from positive (low going high) to negative (high going low) for L Port bit 5, where bit 5 has previously been enabled for an input interrupt. The program would be as follows:

| RBIT | 5, WKEN |  |
| :--- | :--- | :--- |
| SBIT | 5, | WKEDG |
| RBIT | 5, | WKPND |
| SBIT | 5, | WKEN |

If the L port bits have been used as outputs and then changed to inputs with Multi-Input Wakeup/Interrupt, a safety procedure should also be followed to avoid inherited pseudo wakeup conditions. After the selected L port bits have been changed from output to input but before the associated WKEN bits are enabled, the associated edge select bits in WKEDG should be set or reset for the desired edge selects, followed by the associated WKPND bits being cleared.

This same procedure should be used following RESET, since the $L$ port inputs are left floating as a result of RESET.
The occurrence of the selected trigger condition for Multi-Input Wakeup is latched into a pending register called Reg: WKPND. The respective bits of the WKPND register will be set on the occurrence of the selected trigger edge on the corresponding Port $L$ pin. The user has the responsibility of clearing these pending flags. Since the Reg: WKPND is a pending register for the occurrence of selected wakeup conditions, the COP888CF will not enter the HALT mode if any Wakeup bit is both enabled and pending. Consequently, the user has the responsibility of clearing the pending flags before attempting to enter the HALT mode.
All three registers Reg:WKEN, Reg:WKPND and Reg:WKEDG are read/write registers, and are cleared at reset.

## PORTLINTERRUPTS

Port $L$ provides the user with an additional eight fully selectable, edge sensitive interrupts which are all vectored into the same service subroutine.

The interrupt from Port $L$ shares logic with the wake up circuitry. The register WKEN allows interrupts from Port $L$ to be individually enabled or disabled. The register WKEDG

## Multi-Input Wakeup (Continued)

specifies the trigger condition to be either a positive or a negative edge. Finally, the register WKPND latches in the pending trigger conditions.
A control flag, LPEN, functions as a global interrupt enable for Port L interrupts. Setting the LPEN flag will enable interrupts and vice versa. A separate global pending flag is not needed since the register WKPND is adequate.
Since Port $L$ is also used for waking the COP888CF out of the HALT or IDLE modes, the user can elect to exit the HALT or IDLE modes either with or without the interrupt enabled. If he elects to disable the interrupt, then the COP888CF will restart execution from the instruction immediately following the instruction that placed the microcontroller in the HALT or IDLE modes. In the other case, the COP888CF will first execute the interrupt service routine and then revert to normal operation.
The Wakeup signal will not start the chip running immediately since crystal oscillators or ceramic resonators have a finite start up time. The IDLE Timer (TO) generates a fixed delay to ensure that the oscillator has indeed stabilized before allowing the COP888CF to execute instructions. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry and the IDLE Timer TO are enabled. The IDLE Timer is loaded with a value of 256 and is clocked from the $t_{c}$ instruction cycle clock. The $t_{c}$ clock is derived by dividing down the oscillator clock by a factor of 10. A Schmitt trigger following the CKI on-chip inverter ensures that the IDLE timer is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.
If the RC clock option is used, the fixed delay is under software control. A control flag, CLKDLY, in the G7 configuration bit allows the clock start up delay to be optionally inserted. Setting CLKDLY flag high will cause clock start up delay to be inserted and resetting it will exclude the clock start up delay. The CLKDLY flag is cleared during RESET, so the clock start up delay is not present following RESET with the RC clock options.

## A/D Converter

The COP888CF contains an 8-channel, multiplexed input, successive approximation, A/D converter. Two dedicated pins, $V_{\text {REF }}$ and AGND are provided for voltage reference.

## OPERATING MODES

The A/D converter supports ratiometric measurements. It supports both Single Ended and Differential modes of operation.

Four specific analog channel selection modes are supported. These are as follows:

Allow any specific channel to be selected at one time. The A/D converter performs the specific conversion requested and stops.
Allow any specific channel to be scanned continuously. In other words, the user will specify the channel and the A/D converter will keep on scanning it continuously. The user can come in at any arbitrary time and immediately read the result of the last conversion. The user does not have to wait for the current conversion to be completed. Allow any differential channel pair to be selected at one time. The A/D converter performs the specific differential conversion requested and stops.
Allow any differential channel pair to be scanned continuously. In other words, the user will specify the differential channel pair and the A/D converter will keep on scanning it continuously. The user can come in at any arbitrary time and immediately read the result of the last differential conversion. The user does not have to wait for the current conversion to be completed.
The A/D converter is supported by two memory mapped registers, the result register and the mode control register. When the COP888CF is reset, the control register is cleared and the $A / D$ is powered down in the single ended conversion mode. The A/D result register has unknown data following reset.

## A/D Control Register

A control register, Reg: ENAD, contains 3 bits for channel selection, 3 bits for prescaler selection, and 2 bits for mode selection. An A/D conversion is initiated by writing to the ENAD control register. The result of the conversion is available to the user from the A/D result register, Reg: ADRSLT.

## Reg: ENAD

## CHANNEL SELECT MODE SELECT PRESCALER SELECT

$$
\text { Bits 7, 6,5 } \quad \text { Bits } 4,3 \quad \text { Bits 2, 1, } 0
$$

## CHANNEL SELECT

This 3-bit field is used to specify the channel address to select one of the 8 A/D channels in Single Ended mode, or select one of the 4 A/D channel pairs in the Differential mode.
Single Ended mode:

| Blt 7 | Bit $\mathbf{6}$ | Bit $\mathbf{5}$ | Channel No. |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 2 |
| 0 | 1 | 1 | 3 |
| 1 | 0 | 0 | 4 |
| 1 | 0 | 1 | 5 |
| 1 | 1 | 0 | 6 |
| 1 | 1 | 1 | 7 |

## A/D Converter (Continued)

Differential mode:

| Bit 7 | Bit $\mathbf{6}$ | Bit 5 | Channel Pairs (+. - ) |
| :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | 0,1 |
| 0 | 0 | 1 | 1,0 |
| 0 | 1 | 0 | 2,3 |
| 0 | 1 | 1 | 3,2 |
| 1 | 0 | 0 | 4,5 |
| 1 | 0 | 1 | 5,4 |
| 1 | 1 | 0 | 6,7 |
| 1 | 1 | 1 | 7,6 |

## MODE SELECT

This 2-bit field is used to select the mode of operation (single conversion, continuous conversions, differential, single ended) as shown in the following table.

| Bit 4 | Bit 3 | Mode |
| :---: | :---: | :--- |
| 0 | 0 | Single Ended mode, single conversion <br> 0 |
| 1 | Single Ended mode, continuous scan <br> of a single channel into the result <br> register |  |
| 1 | 0 | Differential mode, single conversion |
| 1 | 1 | Differential mode, continuous scan of <br> a channel pair into the result register |
| PRESCALER SELECT |  |  |

This 3-bit field is used to select one of the seven prescaler clocks for the A/D converter. The prescaler also allows the A/D clock inhibit power saving mode to be selected. The following table shows the various prescaler options.

| Bit 2 | Bit 1 | Bit 0 | Clock Select |
| :---: | :---: | :---: | :--- |
| 0 | 0 | 0 | Inhibit A/D clock |
| 0 | 0 | 1 | Divide by 1 |
| 0 | 1 | 0 | Divide by 2 |
| 0 | 1 | 1 | Divide by 4 |
| 1 | 0 | 0 | Divide by 6 |
| 1 | 0 | 1 | Divide by 12 |
| 1 | 1 | 0 | Divide by 8 |
| 1 | 1 | 1 | Divide by 16 |

## ADC Operation

The A/D converter interface works as follows. Writing to the A/D control register ENAD initiates an A/D conversion unless the prescaler value is set to 0 , in which case the ADC clock is stopped and the ADC is powered down. The conversion sequence starts at the beginning of the write to ENAD operation by deselecting and powering up the ADC. At the first falling edge of the converter clock following the write operation (not counting the falling edge if it occurs at the same time as the write operation ends), the sample signal turns on for two clock cycles. The ADC is selected in the middle of the sample period. If the ADC is in single conversion mode, the conversion complete signal from the ADC will generate a power down for the A/D converter. If the ADC is in continuous mode, the conversion complete signal will restart the conversion sequence by deselecting the ADC
for one converter clock cycle before starting the next sample. The ADC 8-bit result is loaded into the A/D result register (ADRSLT) except during LOAD clock high, which prevents transient data (resulting from the ADC writing a new result over an old one) being read from ADRSLT.

## PRESCALER

The COP888CF A/D Converter (ADC) contains a prescaler option which allows seven different clock selections. The A/D clock frequency is equal to CKI divided by the prescaler value. Note that the prescaler value must be chosen such that the A/D clock falls within the specified range. With a prescaler of 6 selected, the maximum A/D clock frequency is $1.67 \mathrm{MHz}(10 \mathrm{MHz}$ divided by 6$)$. This equates to a 600 ns ADC clock cycle.
The A/D converter takes 12 ADC clock cycles to complete a conversion. Thus the minimum ADC conversion time for the COP888CF is $7.2 \mu \mathrm{~s}$ when a prescaler of 6 has been selected. These 12 ADC clock cycles necessary for a conversion consist of 1 cycle at the beginning for reset, 2 cycles for sampling, 8 cycles for converting, and 1 cycle for loading the result into the COP888CF A/D result register (ADRSLT). This A/D result register is a read-only register. The COP888CF cannot write into ADRSLT.
The prescaler also allows an A/D clock inhibit option, which saves power by powering down the A/D when it is not in use.
Note: The A/D converter is also powered down when the COP888CF is in either the HALT or IDLE modes. If the ADC is running when the COP888CF enters the HALT or IDLE modes, the ADC will power down during the HALT or IDLE, and then will reinitialize the conversion when the COP888CF comes out of the HALT or IDLE modes.

## Interrupts

The COP888CF supports a vectored interrupt scheme. It supports a total of ten interrupt sources. The following table lists all the possible COP888CF interrupt sources, their arbitration ranking and the memory locations reserved for the interrupt vector for each source.
Two bytes of program memory space are reserved for each interrupt source. All interrupt sources except the software interrupt are maskable. Each of the maskable interrupts have an Enable bit and a Pending bit. A maskable interrupt is active if its associated enable and pending bits are set. If GIE $=1$ and an interrupt is active, then the processor will be interrupted as soon as it is ready to start executing an instruction except if the above conditions happen during the Software Trap service routine. This exception is described in the Software Trap sub-section.
The interruption process is accomplished with the INTR instruction (opcode 00), which is jammed inside the Instruction Register and replaces the opcode about to be executed. The following steps are performed for every interrupt:

1. The GIE (Global Interrupt Enable) bit is reset.
2. The address of the instruction about to be executed is pushed into the stack.
3. The PC (Program Counter) branches to address 00FF. This procedure takes $7 \mathrm{t}_{\mathrm{c}}$ cycles to execute.

Interrupts (Continued)

| Arbltration Ranking | Source | Description | Vector Address Hi-Low Byte |
| :---: | :---: | :---: | :---: |
| (1) Highest | Software | INTR Instruction | OyFE-OyFF |
|  | Reserved | for Future Use | OyFC-OyFD |
| (2) | External | Pin G0 Edge | OyFA-OyFB |
| (3) | Timer TO | T0 Bit 12 Toggle | OyF8-0yF9 |
| (4) | Timer T1 | T1 Underflow/ T1A Capture Edge | OyF6-0yF7 |
| (5) | Timer T1 | T1B Capture Edge | OyF4-0yF5 |
| (6) | MICROWIRE/PLUS | BUSY Goes Low | 0yF2-0yF3 |
|  | Reserved | for Future Use | OyF0-0yF1 |
|  | Reserved | for UART | OyEE-OyEF |
|  | Reserved | for UART | OyEC-OyED |
| (7) | Timer T2 | T2 Underflow/ T2A Capture Edge | OyEA-OyEB |
| (8) | Timer T2 | T2B Capture Edge | OyE8-OyE9 |
|  | Reserved | for Future Use | OyE6-OyE7 |
|  | Reserved | for Future Use | OyE4-OyE5 |
| (9) | Port L/Wakeup | Port L Edge | OYE2-OyE3 |
| (10) Lowest | Default | VIS Instr. Execution without Any Interrupts | OyE0-OyE1 |

y is VIS page.

At this time, since GIE $=0$, other maskable interrupts are disabled. The user is now free to do whatever context switching is required by saving the context of the machine in the stack with PUSH instructions. The user would then program a VIS (Vector Interrupt Select) instruction in order to branch to the interrupt service routine of the highest priority interrupt enabled and pending at the time of the VIS. Note that this is not necessarily the interrupt that caused the branch to address location OOFF Hex prior to the context switching.
Thus, if an interrupt with a higher rank than the one which caused the interruption becomes active before the decision of which interrupt to service is made by the VIS, then the interrupt with the higher rank will override any lower ones and will be acknowledged. The lower priority interrupt(s) are still pending, however, and will cause another interrupt immediately following the completion of the interrupt service routine associated with the higher priority interrupt just serviced. This lower priority interrupt will occur immediately following the RETI (Return from Interrupt) instruction at the end of the interrupt service routine just completed.
Inside the interrupt service routine, the associated pending bit has to be cleared by software. The RETI (Return from Interrupt) instruction at the end of the interrupt service routine will set the GIE (Global Interrupt Enable) bit, allowing the processor to be interrupted again if another interrupt is active and pending.

The VIS instruction looks at all the active interrupts at the time it is executed and performs an indirect jump to the beginning of the service routine of the one with the highest rank.
The addresses of the different interrupt service routines, called vectors, are chosen by the user and stored in ROM in a table starting at 01E0 (assuming that VIS is located between 00FF and 01DF). The vectors are 15-bit wide and therefore occupy 2 ROM locations.
VIS and the vector table must be located in the same 256 byte block ( $0 y 00$ to $0 y F F$ ) except if VIS is located at the last address of a block. In this case, the table must be in the next block.
The vector of the maskable interrupt with the lowest rank is located at $0 y \mathrm{EO}$ (Hi-Order byte) and OyE1 (Lo-Order byte) and so forth in increasing rank number. The vector of the maskable interrupt with the highest rank is located at OyFA (Hi-Order byte) and OyFB (Lo-Order byte).
The Software Trap has the highest rank and its vector is located at 0 yFE and 0 yFF .
If, by accident, a VIS gets executed and no interrupt is active, then the PC (Program Counter) will branch to a vector located at $0 y E 0-O y E 1$. This vector can point to the Software Trap (ST) interrupt service routine, or to another special service routine as desired.
Figure 12 shows the COP888CF Interrupt block diagram.

## Interrupts (Continued)

## SOFTWARE TRAP

The Software Trap (ST) is a special kind of non-maskable interrupt which occurs when the INTR instruction (used to acknowledge interrupts) is fetched from ROM and placed inside the instruction register. This may happen when the PC is pointing beyond the available ROM address space or when the stack is over-popped.
When an ST occurs, the user can re-initialize the stack pointer and do a recovery procedure (similar to RESET, but not necessarily containing all of the same initialization procedures) before restarting.
The occurrence of an ST is latched into the ST pending bit. The GIE bit is not affected and the ST pending bit (not accessible by the user) is used to inhibit other interrupts and to direct the program to the ST service routine with the VIS instruction.
It is cleared by RESET and by the RPND instruction.
The ST has the highest rank among all interrupts.
Nothing (except another ST) can interrupt an ST being serviced.
The COP888CF contains a WatchDog and clock monitor. The WatchDog is designed to detect the user program getting stuck in infinite loops resulting in loss of program control or "runaway" programs. The Clock Monitor is used to detect the absence of a clock or a very slow clock below a specified rate on the CKI pin.

## WatchDog

The COP888CF WatchDog consists of two independent logic blocks: WD UPPER and WD LOWER. WD UPPER establishes the upper limit on the service window and WD LOWER defines the lower limit of the service window.
Servicing the WatchDog consists of writing a specific value to a WatchDog Service Register named WDCNT which is memory mapped in the RAM. This value is composed of three fields, consisting of a 2-bit Window Select, a 5-bit Key Data field, and the 1-bit Clock Monitor Select field. Table I shows the WDCNT register.

The lower limit of the service window is fixed at 2048 instruction cycles. Bits 7 ad 6 of the WDCNT register allow the user to pick an upper limit of the service window.
Table II shows the four possible combinations of lower and upper limits for the WatchDog service window. This flexibility in choosing the WatchDog service window prevents any undue burden on the user software.
Bits 5, 4, 3, 2 and 1 of the WDCNT register represent the 5bit Key Data field. The key data is fixed at 01100. Bit 0 of the WDCNT Register is the Clock Monitor Select bit.

TABLE I

| Window <br> Select |  | Key Data |  |  |  |  | Clock <br> Monitor |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| X | X | 0 | 1 | 1 | 0 | 0 | Y |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

TABLE II

| WDCNT <br> Blt 7 | WDCNT <br> Blt 6 | Service Window <br> (Lower-Upper Limits) |
| :---: | :---: | :--- |
| 0 | 0 | $2 k-8 k t_{c}$ Cycles |
| 0 | 1 | $2 k-16 k t_{c}$ Cycles |
| 1 | 0 | $2 k-32 k t_{c}$ Cycles |
| 1 | 1 | $2 k-64 k \mathrm{t}_{\mathrm{c}}$ Cycles |

## Clock Monitor

The Clock Monitor aboard the COP888CF can be selected or deselected under program control. The Clock Monitor is guaranteed not to reject the clock if the instruction cycle clock $\left(1 / t_{c}\right)$ is greater or equal to 10 kHz . This equates to a clock input rate on CKI of greater or equal to 100 kHz .

## WatchDog Operation

The WatchDog and Clock Monitor are disabled during RESET. The COP888CF comes out of RESET with the WatchDog armed, the WatchDog Window Select bits (bits 6,


FIGURE 12. COP888CF Interrupt Block Diagram

## WatchDog Operation (Continued)

7 of the WDCNT Register) set, and the Clock Monitor bit (bit 0 of the WDCNT Register) enabled. Thus, a Clock Monitor error will occur after coming out of $\overline{\text { RESET, if the instruction }}$ cycle clock frequency has not reached a minimum specified value, including the case where the oscillator fails to start.
The WDCNT register can be written to only once after RESET and the key data (bits 5 through 1 of the WDCNT Register) must match to be a valid write. This write to the WDCNT register involves two irrevocable choices: (i) the selection of the WatchDog service window (ii) enabling or disabling of the Clock Monitor. Hence, the first write to WDCNT Register involves selecting or deselecting the Clock Monitor, select the WatchDog service window and match the WatchDog key data. Subsequent writes to the WDCNT register will compare the value being written by the user to the WatchDog service window value and the key data (bits 7 through 1) in the WDCNT Register. Table III shows the sequence of events that can occur.
The user must service the WatchDog at least once before the upper limit of the serivce window expires. The WatchDog may not be serviced more than once in every lower limit of the service window. The user may service the WatchDog as many times as wished in the time period between the lower and upper limits of the service window. The first write to the WDCNT Register is also counted as a WatchDog service.
The WatchDog has an output pin associated with it. This is the WDOUT pin, on pin 1 of the port G. WDOUT is active low. The WDOUT pin is in the high impedance state in the inactive state. Upon triggering the WatchDog, the logic will pull the WDOUT (G1) pin low for an additional $16 \mathrm{t}_{\mathrm{c}}-32 \mathrm{t}_{\mathrm{c}}$ cycles after the signal level on WDOUT pin goes below the lower Schmitt trigger threshold. After this delay, the COP888CF will stop forcing the WDOUT output low.
The WatchDog service window will restart when the WDOUT pin goes inactive. It is recommended that the user tie the WDOUT pin back to $V_{C C}$ through a resistor in order to pull WDOUT high.
A WatchDog service while the WDOUT signal is active will be ignored. The state of the WDOUT pin is not guaranteed at RESET, but if it powers up low then the WatchDog will time out and disable.
The Clock Monitor forces the G1 pin low upon detecting a clock frequency error. The Clock Monitor error will continue until the clock frequency has reached the minimum speci-
fied value, after which the G1 output will enter the high impedance TRI-STATE mode following $16 t_{c}-32 t_{c}$ clock cycles. The Clock Monitor generates a continual Clock Monitor error if the oscillator fails to start, or fails to reach the minimum specified frequency. The specification for the Clock Monitor is as follows:
$1 / \mathrm{t}_{\mathrm{c}}>10 \mathrm{kHz}$-No clock rejection.
$1 / t_{c}<10 \mathrm{~Hz}$-Guaranteed clock rejection.

## MICROWIRE/PLUS

MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the COP888CF to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, $\mathrm{E}^{2}$ PROMs etc.) and with other microcontrollers which support the MICROWIRE interface. It consists of an 8 -bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 13 shows a block diagram of the MICROWIRE logic.


FIGURE 13. MICROWIRE Block Diagram
The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE arrangement with an external shift clock is called the Slave mode of operation.
The CNTRL register is used to configure and control the MICROWIRE mode. To use the MICROWIRE, the MSEL bit in the CNTRL register is set to one. The SK clock rate is selected by the two bits, SL0 and SL1, in the CNTRL register. Table IV details the different clock rates that may be selected.

TABLE III

| Key <br> Data | Window <br> Data | Clock <br> Monitor | Action |
| :---: | :---: | :---: | :---: |
| Match | Match | Match | Valid Service: Restart Service Window |
| Don't Care | Mismatch | Don't Care | Error: Generate WatchDog Output |
| Mismatch | Don't Care | Don't Care | Error: Generate WatchDog Output |
| Don't Care | Don't Care | Mismatch | Error: Generate WatchDog Output |

TABLE IV

| SL1 | SLO | SK |
| :---: | :---: | :---: |
| 0 | 0 | $2 \times \mathbf{t}_{\mathrm{c}}$ |
| 0 | 1 | $4 \times \mathrm{t}_{\mathrm{c}}$ |
| 1 | x | $8 \times \mathrm{t}_{\mathrm{c}}$ |

Where $t_{c}$ is the instruction cycle clock

## MICROWIRE/PLUS (Continued)

## MICROWIRE/PLUS OPERATION

Setting the BUSY bit in the PSW register causes the MICROWIRE/PLUS to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. The COP888CF may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 14 shows how two COP888CF microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangements.

## Warning:

The SIO register should only be loaded when the SK clock is low. Loading the SIO register while the SK clock is high will result in undefined data in the SIO register.
Setting the BUSY flag when the input SK clock is high in the MICROWIRE/PLUS slave mode may cause the current SK clock forthe SIO shift register to be narrow. For safety, the BUSY flag should only be set when the input SK clock is low.

## MICROWIRE/PLUS Master Mode Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the COP888CF. The MICROWIRE Master always initiates all data exchanges. The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table III summarizes the bit settings required for Master mode of operation.

## MICROWIRE/PLUS Slave Mode Operation

In the MICROWIRE/PLUS Slave mode of operation the SKclock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port G configuration register. Table $V$ summarizes the settings required to enter the Slave mode of operation.

The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated.

## Alternate SK Phase Operation

The COP888CF allows either the normal SK clock or an alternate phase SK clock to shift data in and out of the SIO register. In both the modes the SK is normally low. In the normal mode data is shifted in on the rising edge of the SK clock and the data is shifted out on the falling edge of the SK clock. The SIO register is shifted on each falling edge of the SK clock in the normal mode. In the alternate SK phase operation, data is shifted in on the falling edge of the SK clock ahd shifted out on the rising edge of the SK clock. In the alternate SK phase mode the SIO register is shifted on the rising edge of the SK clock.
A control flag, SKSEL, allows either the normal SK clock or the alternate SK clock to be selected. Resetting SKSEL causes the MICROWIRE/PLUS logic to be clocked from the normal SK signal. Setting the SKSEL flag selects the alternate SK clock. The SKSEL is mapped into the G6 configuration bit. The SKSEL flag will power up in the reset condition, selecting the normal SK signal.

TABLE V
This table assumes that the control flag MSEL is set.

| G4 (SO) <br> Config. Blt | G5 (SK) <br> Conflg. Bit | G4 <br> Fun. | G5 <br> Fun. | Operation |
| :---: | :---: | :---: | :---: | :--- |
| 1 | 1 | SO | Int. <br> SK | MICROWIRE <br> Master |
| 0 | 1 | TRI- <br> STATE | Int. <br> SK | MICROWIRE <br> Master |
| 1 | 0 | SO | Ext. <br> SK | MICROWIRE <br> Slave |
| 0 | 0 | TRI- <br> STATE | Ext. <br> SK | MICROWIRE <br> Slave |



FIGURE 14. MICROWIRE Application

## Memory Map

All RAM, ports and registers (except A and PC) are mapped into data memory address space

| Address | Contents |
| :---: | :---: |
| 00 to 6F | On-Chip RAM bytes |
| 70 to BF | Unused RAM Address Space |
| CO | Timer T2 Lower Byte |
| C1 | Timer T2 Upper Byte |
| C2 | Timer T2 Autoload Register T2RA Lower Byte |
| C3 | Timer T2 Autoload Register T2RA Upper Byte |
| C4 | Timer T2 Autoload Register T2RB Lower Byte |
| C5 | Timer T2 Autoload Register T2RB Upper Byte |
| C6 | Timer T2 Control Register |
| C7 | WatchDog Service Register (Reg:WDCNT) |
| C8 | MIWU Edge Select Register (Reg:WKEDG) |
| C9 | MIWU Enable Register (Reg:WKEN) |
| CA | MIWU Pending Register (Reg:WKPND) |
| CB | A/D Converter Control Register (Reg:ENAD) |
| CC | A/D Converter Result Register (Reg: ADRSLT) |
| CD to CF | Reserved |
| D0 | Port L Data Register |
| D1 | Port L Configuration Register |
| D2 | Port L Input Pins (Read Only) |
| D3 | Reserved for Port L |
| D4 | Port G Data Register |
| D5 | Port G Configuration Register |
| D6 | Port G Input Pins (Read Only) |
| D7 | Port I Input Pins (Read Only) |
| D8 | Port C Data Register |
| D9 | Port C Configuration Register |
| DA | Port C Input Pins (Read Only) |
| DB | Reserved for Port C |
| DC | Port D Data Register |
| DD to DF | Reserved for Port D |
| E0 to E5 | Reserved |
| E6 | Timer T1 Autoload Register T1RB Lower Byte |
| E7 | Timer T1 Autoload Register T1RB Upper Byte |
| E8 | ICNTRL Register |
| E9 | MICROWIRE Shift Register |
| EA | Timer T1 Lower Byte |
| EB | Timer T1 Upper Byte |
| EC | Timer T1 Autoload Register T1RA Lower Byte |
| ED | Timer T1 Autoload Register T1RA Upper Byte |
| EE | CNTRL Control Register |
| EF | PSW Register |
| F0 to FB | On-Chip RAM Mapped as Registers |
| FC | X Register |
| FD | SP Register |
| FE | B Register |
| FF | Reserved |

Reading memory locations 70-7F Hex will return all ones. Reading other unused memory locations will return undefined data.

## Addressing Modes

The COP888CF has ten addressing modes, six for operand addressing and four for transfer of control.

## OPERAND ADDRESSING MODES

## Register Indirect

This is the "normal" addressing mode for the COP888CF. The operand is the data memory addressed by the B pointer or $X$ pointer.

## Register Indirect (with auto post increment or decrement of pointer)

This addressing mode is used with the LD and $X$ instructions. The operand is the data memory addressed by the B pointer or $X$ pointer. This is a register indirect mode that automatically post increments or decrements the B or X register after executing the instruction.

## Direct

The instruction contains an 8-bit address field that directly points to the data memory for the operand.

## Immediate

The instruction contains an 8 -bit immediate field as the operand.

## Short Immediate

This addressing mode is used with the LBI instruction. The instruction contains a 4-bit immediate field as the operand. Indirect
This addressing mode is used with the LAID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC ) for accessing a data operand from the program memory.

## TRANSFER OF CONTROL ADDRESSING MODES

## Relative

This mode is used for the JP instruction, with the instruction field being added to the program counter to get the new program location. JP has a range from -31 to +32 to allow a 1-byte relative jump (JP +1 is implemented by a NOP instruction). There are no "pages" when using JP, since all 15 bits of PC are used.

## Absolute

This mode is used with the JMP and JSR instructions, with the instruction field of 12 bits replacing the lower 12 bits of the program counter (PC). This allows jumping to any location in the current 4 k program memory segment.

## Absolute Long

This mode is used with the JMPL and JSRL instructions, with the instruction field of 15 bits replacing the entire 15 bits of the program counter (PC). This allows jumping to any location in the current 4 k program memory space.

## Indirect

This mode is used with the JID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a location in the program memory. The contents of this program memory location serve as a partial address (lower 8 bits of PC ) for the jump to the next instruction.
Note: The VIS is a special case of the Indirect Transfer of Control addressing mode, where the double byte vector associated with the interrupt is transferred from adjacent addresses in the program memory into the program counter ( PC ) in order to jump to the associated interrupt service routine.

## Instruction Set

Register and Symbol Definition

| Registers |  |
| :--- | :--- |
| A | 8-Bit Accumulator Register |
| B | 8-Bit Address Register |
| X | 8-Bit Address Register |
| SP | 8-Bit Stack Pointer Register |
| PC | 15-Bit Program Counter Register |
| PU | Upper 7 Bits of PC |
| PL | Lower 8 Bits of PC |
| C | 1 Bit of PSW Register for Carry |
| HC | 1 Bit of PSW Register for Half Carry |
| GIE | 1 Bit of PSW Register for Global |
|  | Interrupt Enable |
| VU | Interrupt Vector Upper Byte |
| VL | Interrupt Vector Lower Byte |


| Symbols |  |
| :---: | :---: |
| [B] | Memory Indirectly Addressed by B Register |
| [ X ] | Memory Indirectly Addressed by $X$ Register |
| MD | Direct Addressed Memory |
| Mem | Direct Addressed Memory or [B] |
| Meml | Direct Addressed Memory or [B] or Immediate Data |
| Imm | 8-Bit Immediate Data |
| Reg | Register Memory: Addresses F0 to FF (Includes B, X and SP) |
| Bit | Bit Number (0 to 7) |
| <- | Loaded with |
| <-> | Exchanged with |

Instruction Set (Continued)

## INSTRUCTION SET

| ADD | A,Meml | ADD | A $<-A+$ Meml |
| :---: | :---: | :---: | :---: |
| ADC | A,Meml | ADD with Carry | $\begin{aligned} & A<-A+\text { Meml }+C, C<- \text { Carry } \\ & H C<- \text { Half Carry } \end{aligned}$ |
| SUBC | A, Meml | Subtract with Carry | $\begin{aligned} & A<-A-\text { Meml }+C, C<- \text { Carry } \\ & H C<- \text { Half Carry } \end{aligned}$ |
| AND | A,Meml | Logical AND | A <-A and Meml |
| ANDSZ | A, Imm | Logical AND Immed., Skip if Zero | Skip next if $(A$ and 1 mm$)=0$ |
| OR | A,Meml | Logical OR | A $<-\mathrm{A}$ or Meml |
| XOR | A, Meml | Logical EXclusive OR | A <-A xor Meml |
| IFEQ | MD, Imm | IF EQual | Compare MD and Imm, Do next if MD = 1 mm |
| IFEQ | A,Meml | IF EQual | Compare A and Meml, Do next if $\mathrm{A}=$ Meml |
| IFNE | A,Meml | IF Not Equal | Compare A and Meml, Do next if A not $=\mathrm{Meml}$ |
| IFGT | A,Meml | IF Greater Than | Compare A and Meml, Do next if A > Meml |
| IFBNE | \# | If B Not Equal | Do next if lower 4 bits of B not $=1 \mathrm{~mm}$ |
| DRSZ | Reg | Decrement Reg., Skip if Zero | Reg <-Reg- 1, Skip if Reg = 0 |
| SBIT | \#,Mem | Set BIT | 1 to bit, Mem (bit = 0 to 7 immediate) |
| RBIT | \#,Mem | Reset BIT | 0 to bit, Mem |
| IFBIT | \#,Mem | IF BIT | If bit in A or Mem is true do next instruction |
| RPND |  | Reset PeNDing Flag | Reset Software Interrupt Pending Flag |
| X | A,Mem | EXchange A with Memory | A $<->$ Mem |
| LD | A, Meml | LoaD A with Memory | A <- Meml |
| LD | B,Imm | LoaD B with Immed. | B <-1mm |
| LD | Mem,Imm | LoaD Memory Immed | Mem <- Imm |
| LD | Reg, Imm | LoaD Register Memory Immed. | Reg <-1mm |
| X | A, $[\mathrm{B} \pm]$ | EXchange A with Memory [B] | $A<->[B],(B<-B \pm 1)$ |
| X | A, $[\mathrm{X} \pm$ ] | EXchange A with Memory [ X ] | $A<->[X],(X< - \pm 1)$ |
| LD | A, $[B \pm]$ | LoaD A with Memory [B] | $A<-[B],(B<-B \pm 1)$ |
| LD | A, $[\mathrm{X} \pm$ ] | LoaD A with Memory [ X ] | $A<-[X],(X<-X \pm 1)$ |
| LD | [ $B \pm$ ], 1 mm | LoaD Memory [B] Immed. | [B] $<-$ Imm, $(B<-B \pm 1)$ |
| CLR | A | CLeaR A | A $<-0$ |
| INC | A | INCrement A | $A<-A+1$ |
| DEC | A | DECrementA | $A<-A-1$ |
| LAID |  | Load A InDirect from ROM | A <-ROM (PU,A) |
| DCOR | A | Decimal CORrect A | A <- BCD correction (follows ADC, SUBC) |
| RRC | A | Rotate A Right thru C | C $\rightarrow$ A7 $\rightarrow$ > $\ldots \rightarrow$ A $0 \rightarrow$ C |
| RLC | A | Rotate A Left thru C | $C<-A 7<-\ldots<-A 0<-C$ |
| SWAP | A | SWAP nibbles of A | A7 ... A4 $<->$ A3 ... A0 |
| SC |  | Set C | $C<-1, H C<-1$ |
| RC |  | Reset C | $\mathrm{C}<-0, \mathrm{HC}<-0$ |
| IFC |  | IFC | IF C is true, do next instruction |
| IFNC |  | IF Not C | If $C$ is not true, do next instruction |
| POP | A | POP the stack into $A$ | SP $<-S P+1, A<-[S P]$ |
| PUSH | A | PUSH A onto the stack | $[\mathrm{SP}]<-\mathrm{A}, \mathrm{SP}<-\mathrm{SP}-1$ |
| VIS |  | Vector to Interrupt Service Routine | $\mathrm{PU}<-[\mathrm{VU}], \mathrm{PL}<-[\mathrm{VL}]$ |
| JMPL | Addr. | Jump absolute Long | $\mathrm{PC}<-\mathrm{ii}$ (ii $=15$ bits, 0 to 32k) |
| JMP | Addr. | Jump absolute | PC9...0<-i ( $i=12$ bits) |
| JP | Disp. | Jump relative short | $P C<-P C+r(r$ is -31 to +32, not 1$)$ |
| JSRL | Addr. | Jump SubRoutine Long | [SP] <-PL, [SP-1] <-PU,SP-2, PC <-ii |
| JSR | Addr | Jump SubRoutine | [SP] <-PL, [SP-1] <-PU,SP-2, PC9 ...0<-i |
| JID |  | Jump InDirect | PL <-ROM (PU,A) |
| RET |  | RETurn from subroutine | SP + 2, PL <-[SP], PU <-[SP-1] |
| RETSK |  | RETurn and SKip | SP $+2, \mathrm{PL}<-[\mathrm{SP}], \mathrm{PU}<-[\mathrm{SP}-1]$, Skip $<-1$ |
| RETI |  | RETurn from Interrupt | $\mathrm{SP}+2, \mathrm{PL}<-[\mathrm{SP}], \mathrm{PU}<-[\mathrm{SP}-1], \mathrm{GIE}<-1$ |
| INTR |  | Generate an Interrupt | [SP] <- PL, [SP-1] <- PU, SP-2, PC <- OFF |
| NOP |  | No OPeration | $P C<-P C+1$ |

## Instruction Execution Time

Most instructions are single byte (with immediate addressing mode instructions taking two bytes).
Most single byte instructions take one cycle time ( $1 \mu \mathrm{~s}$ at 10 MHz ) to execute.
See the BYTES and CYCLES per INSTRUCTION table for details.
Bytes and Cycles per Instruction
The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle (a cycle is 1 $\mu \mathrm{s}$ at 10 MHz ).

|  | [B] | Direct | Immed. |
| :--- | :---: | :---: | :---: |
| ADD | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| ADC | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| SUBC | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| AND | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| OR | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| XOR | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFEQ | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFNE | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFGT | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFBNE | $1 / 1$ |  |  |
| DRSZ |  | $1 / 3$ |  |
| SBIT | $1 / 1$ | $3 / 4$ |  |
| RBIT | $1 / 1$ | $3 / 4$ |  |
| IFBIT | $1 / 1$ | $3 / 4$ |  |

Instructions Using A \& C

| CLRA | $1 / 1$ |
| :--- | :--- |
| INCA | $1 / 1$ |
| DECA | $1 / 1$ |
| LAID | $1 / 3$ |
| DCOR | $1 / 1$ |
| RRCA | $1 / 1$ |
| RLCA | $1 / 1$ |
| SWAPA | $1 / 1$ |
| SC | $1 / 1$ |
| RC | $1 / 1$ |
| IFC | $1 / 1$ |
| IFNC | $1 / 1$ |
| PUSHA | $1 / 3$ |
| POPA | $1 / 3$ |
| ANDSZ | $2 / 2$ |

Transfer of Control Instructions

| JMPL | $3 / 4$ |
| :--- | :--- |
| JMP | $2 / 3$ |
| JP | $1 / 3$ |
| JSRL | $3 / 5$ |
| JSR | $2 / 5$ |
| JID | $1 / 3$ |
| VIS | $1 / 5$ |
| RET | $1 / 5$ |
| RETSK | $1 / 5$ |
| RETI | $1 / 5$ |
| INTR | $1 / 7$ |
| NOP | $1 / 1$ |


|  | Memory Transfer Instructions |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Register Indirect |  | Direct | Immed. | Register Indirect Auto Incr. \& Decr. |  |  |
|  |  | [ X ] |  |  | [ $\mathrm{B}+, \mathrm{B}-]$ | [ $\mathrm{X}+, \mathrm{X}-\mathrm{]}$ |  |
| X A,* | 1/1 | 1/3 | 2/3 |  | 1/2 | 1/3 |  |
| LD A,* |  | 1/3 | 2/3 | $2 / 2$ | 1/2 | 1/3 |  |
| LD B, Imm |  |  |  | 1/1 |  |  | ( F F $\mathrm{B}<16$ ) |
| LD B, Imm |  |  |  | 2/2 |  |  | ( IF B > 15) |
| LD Mem, Imm | $2 / 2$ |  | 3/3 |  | $2 / 2$ |  |  |
| LD Reg, Imm |  |  | 2/3 |  |  |  |  |
| IFEQ MD, Imm |  |  | 3/3 |  |  |  |  |

* $=>$ Memory location addressed by B or X or directly.

Upper Nibble Along X-Axis
Lower Nibble Along $Y$-Axis

| F | E | D | C | B | A | 9 | 8 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| JP -15 | JP -31 | LD OFO, \# i | DRSZ OFO | RRCA | RC | ADC A, \#i | ADC A, [B] | 0 |
| JP -14 | JP -30 | LD OF1, \# i | DRSZ 0F1 | * | SC | SUBC A, \#i | SUB A, [B] | 1 |
| JP -13 | JP -29 | LD OF2, \# i | DRSZ 0F2 | XA, $[x+]$ | X $\mathrm{A},[\mathrm{B}+]$ | IFEQ A, \#i | IFEQ A, [B] | 2 |
| JP -12 | JP -28 | LD OF3, \# i | DRSZ OF3 | XA, $[\mathrm{X}-\mathrm{]}$ | X $\mathrm{A},[\mathrm{B}-1$ | IFGT A, \#i | IFGT A,[B] | 3 |
| JP -11 | JP -27 | LD OF4, \# i | DRSZ 0F4 | VIS | LAID | ADD A, \#i | ADD A,[B] | 4 |
| JP -10 | JP -26 | LD 0F5, \# i | DRSZ OF5 | RPND | JID | AND A, \#i | AND A,[B] | 5 |
| JP -9 | JP -25 | LD OF6, \# i | DRSZ OF6 | X A, [X] | X A, [B] | XOR A, \#i | XOR A,[B] | 6 |
| JP -8 | JP -24 | LDOF7, \# i | DRSZ OF7 | * | * | OR A, \#i | OR A, [B] | 7 |
| JP -7 | JP -23 | LD OF8, \# i | DRSZ 0F8 | NOP | RLCA | LD A, \#i | IFC | 8 |
| JP -6 | JP -22 | LD OF9, \# I | DRSZ OF9 | IFNE <br> A,[B] | IFEQ <br> Md, \#i | $\begin{aligned} & \text { IFNE } \\ & \mathrm{A}, \# \mathrm{i} \end{aligned}$ | IFNC | 9 |
| JP -5 | JP -21 | LD OFA, \# i | DRSZ OFA | LD A, $[\mathrm{X}+\mathrm{]}$ | LD A, [B+] | LD [B+],\#i | INCA | A |
| JP -4 | JP -20 | LD OFB, \# i | DRSZ OFB | LD $A_{1}[\mathrm{X}-]$ | LD A, [B-] | LD [B-],\#i | DECA | B |
| JP -3 | JP -19 | LD OFC, \# i | DRSZ OFC | LD Md, \#i | JMPL | X A,Md | POPA | C |
| JP -2 | JP -18 | LD OFD, \# i | DRSZ OFD | DIR | JSRL | LD A,Md | RETSK | D |
| JP -1 | JP -17 | LD OFE, \# I | DRSZ OFE | LD A, [X] | LD A, [B] | LD [B], \#i | RET | E |
| JP -0 | JP -16 | LD OFF, \# i | DRSZ OFF | * | * | LDB, \#i | RETI | $F$ |

COP888CF Opcode Table (Continued)
Upper Nibble Along X-Axis
Lower Nibble Along $Y$-Axis

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { IFBIT } \\ & 0,[\mathrm{~B}] \end{aligned}$ | ANDSZ <br> A, \#i | LD B, \#0F | IFBNE 0 | $\begin{aligned} & \text { JSR } \\ & \text { x000-x0FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 000-\times 0 F F \end{aligned}$ | JP + 17 | INTR | 0 |
| $\begin{aligned} & \text { IFBIT } \\ & 1,[\mathrm{~B}] \end{aligned}$ | * | LD B, \#0E | IFBNE 1 | $\begin{aligned} & \text { JSR } \\ & \times 100-\times 1 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 100-\times 1 F F \end{aligned}$ | $J P+18$ | $J P+2$ | 1 |
| $\begin{aligned} & \text { IFBIT } \\ & 2,[\mathrm{~B}] \end{aligned}$ | * | LD B, \# OD | IFBNE 2 | $\begin{aligned} & \text { JSR } \\ & \text { x200-x2FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 200-\times 2 F F \end{aligned}$ | $J P+19$ | $J P+3$ | 2 |
| $\begin{aligned} & \text { IFBIT } \\ & 3,[\mathrm{~B}] \end{aligned}$ | * | LD B, \# OC | IFBNE 3 | $\begin{aligned} & \text { JSR } \\ & \text { x } 300-\times 3 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 300-\times 3 F F \end{aligned}$ | JP + 20 | $J P+4$ | 3 |
| $\begin{aligned} & \text { IFBIT } \\ & 4,[\mathrm{~B}] \end{aligned}$ | CLRA | LD B, \#0B | IFBNE 4 | $\begin{aligned} & \text { JSR } \\ & \times 400-\times 4 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 400-\times 4 F F \end{aligned}$ | $J P+21$ | $J P+5$ | 4 |
| $\begin{aligned} & \text { IFBIT } \\ & 5,[B] \end{aligned}$ | SWAPA | LD B, \#0A | IFBNE 5 | $\begin{aligned} & \text { JSR } \\ & \text { x500-x5FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 500-\times 5 F F \end{aligned}$ | $J P+22$ | $J P+6$ | 5 |
| $\begin{aligned} & \text { IFBIT } \\ & 6,[B] \end{aligned}$ | DCORA | LD B, \#09 | IFBNE 6 | $\begin{aligned} & \text { JSR } \\ & \times 600-\times 6 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 600-\times 6 F F \end{aligned}$ | $\mathrm{JP}+23$ | $J P+7$ | 6 |
| $\begin{aligned} & \text { IFBIT } \\ & 7,[\mathrm{~B}] \end{aligned}$ | PUSHA | LD B, \#08 | IFBNE 7 | $\begin{aligned} & \text { JSR } \\ & \text { x } 700-\text { x } 7 \mathrm{FF} \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 700-x 7 F F \end{aligned}$ | $J P+24$ | $J P+8$ | 7 |
| $\begin{aligned} & \text { SBIT } \\ & 0,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 0,[\mathrm{~B}] \end{aligned}$ | LD B, \#07 | IFBNE 8 | $\begin{aligned} & \text { JSR } \\ & \text { x } 800-x 8 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { x } 800-\times 8 F F \end{aligned}$ | $\mathrm{JP}+25$ | $J P+9$ | 8 |
| $\begin{aligned} & \text { SBIT } \\ & 1,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & \text { 1,[B] } \end{aligned}$ | LD B, \#06 | IFBNE 9 | $\begin{aligned} & \text { JSR } \\ & \text { x900-x9FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { x } 900-x 9 F F \end{aligned}$ | $\mathrm{JP}+26$ | $\mathrm{JP}+10$ | 9 |
| $\begin{aligned} & \text { SBIT } \\ & 2,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 2,[\mathrm{~B}] \end{aligned}$ | LD B, \#05 | IFBNE OA | $\begin{aligned} & \text { JSR } \\ & \text { xA00-xAFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xAOO-xAFF } \end{aligned}$ | $J P+27$ | $J P+11$ | A |
| $\begin{aligned} & \text { SBIT } \\ & 3,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 3,[\mathrm{~B}] \end{aligned}$ | LD B, \#04 | IFBNE OB | $\begin{aligned} & \text { JSR } \\ & \text { xB00-xBFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xB00-xBFF } \end{aligned}$ | $\mathrm{JP}+28$ | $J P+12$ | B |
| $\begin{aligned} & \text { SBIT } \\ & 4,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 4,[\mathrm{~B}] \end{aligned}$ | LD B, \# 03 | IFBNE OC | $\begin{aligned} & \text { JSR } \\ & \text { xC00-xCFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xCOO-xCFF } \end{aligned}$ | JP + 29 | $J P+13$ | C |
| $\begin{aligned} & \text { SBIT } \\ & 5,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 5,[\mathrm{~B}] \end{aligned}$ | LD B, \#02 | IFBNE OD | $\begin{aligned} & \text { JSR } \\ & \text { xD00-xDFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xD00-xDFF } \end{aligned}$ | $\mathrm{JP}+30$ | $\mathrm{JP}+14$ | D |
| $\begin{aligned} & \text { SBIT } \\ & 6,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 6,[\mathrm{~B}] \end{aligned}$ | LD B, \#01 | IFBNE OE | $\begin{aligned} & \text { JSR } \\ & \text { xE00-xEFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xE00-xEFF } \end{aligned}$ | $\mathrm{JP}+31$ | $J P+15$ | E |
| SBIT <br> 7,[B] | $\begin{aligned} & \text { RBIT } \\ & 7,[\mathrm{~B}] \end{aligned}$ | LD B, \#00 | IFBNE OF | $\begin{aligned} & \text { JSR } \\ & \text { xF00-xFFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xF00-xFFF } \end{aligned}$ | $\mathrm{JP}+32$ | $J P+16$ | F |

Where,
$i$ is the immediate data
Md is a directly addressed memory location

* is an unused opcode

Note: The opcode 60 Hex is also the opcode for IFBIT \#i,A

## Mask Options

The COP888CF mask programmable options are shown below. The options are programmed at the same time as the ROM pattern submission.

```
OPTION l: CLOCK CONFIGURATION
    = 1 Crystal Oscillator (CKI/10)
        G7 (CKO) is clock generator
        output to crystal/resonator
        CKI is the clock input
    = 2 Single-pin RC controlled
        oscillator (CKI/l0)
        G7 is available as a HALT
        restart and/or general purpose
        input
```

OPTION 2: HALT
$=1$ Enable HALT mode
$=2$ Disable HALT mode
OPTION 3: COP888CF BONDING
$=1 \quad 44-\mathrm{Pin}$ PLCC
$=240-$ Pin DIP
$=3 \quad 28-\mathrm{Pin}$ PLCC
$=4 \quad 28-$ Pin DIP

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz . The CKO output clock is on pin G7 (if clock option-1 has been selected). The CKI input frequency is divided down by 10 to produce the instruction cycle clock ( $1 / \mathrm{t}_{\mathrm{c}}$ ).

## Development Support

## MOLE DEVELOPMENT SYSTEM

The MOLE (Microcomputer On Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPs ${ }^{\text {TM }}$ microcontrollers and the HPC family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.
It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations. It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modem, or to connect to other MOLEs in a multi-MOLE environment.
MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port.

## How to Order

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

| Development Toois Selection Table |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Microcontroller | Order Part Number | Description | Includes | Manual Number |
| COP888 | MOLE-BRAIN | Brain Board | Brain Board Users Manual | 420408188-001 |
|  | MOLE-COP8-PB2 | Personality Board | COP888 Personality Board Users Manual | 420420084-001 |
|  | MOLE-COP8-IBM | Assembler Software for IBM | COP800 Software Users Manual and Software Disk PC-DOS Communications Software Users Manual | 424410527-001 <br> 420040416-001 |
|  | TBD | Programmer's Manual |  | TBD |

Development Support (Continued)

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On Line Emulator) applications group. It consists of an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

## Information System

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud modem, and a telephone.
Voice: (408) 721-5582
Modem:
(408) 739-1162

Baud: 300 or 1200 Baud
Set-up: Length: 8-Bit
Parity: None Stop Bit
Operation: 24 Hours, 7 Days

If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

## COP888CG Single-Chip microCMOS Microcontroller

## General Description

The COP888 family of microcontrollers uses an 8-bit single chip core architecture fabricated with National Semiconductor's $\mathrm{M}^{2} \mathrm{CMOSTM}$ process technology. The COP888CG is a
member of this expandable 8-bit core processor family of microcontrollers.
(Continued)

## Features

- Low cost 8-bit microcontroller
- Fully static CMOS, with low current drain
- Two power saving modes: HALT and IDLE
- $1 \mu \mathrm{~s}$ instruction cycle time
- 4096 bytes on-board ROM
- 192 bytes on-board RAM
- Single supply operation: $2.5 \mathrm{~V}-6 \mathrm{~V}$
- Full duplex UART
- Two comparators
- MICROWIRE/PLUSTM serial I/O
- Watch Dog and Clock Monitor logic
- Idle Timer
- Three 16 -bit timers, each with two 16 -bit registers supporting:
- Processor Independent PWM mode
- External Event counter mode
- Input Capture mode
- Multi-Input Wakeup (MIWU) with optional interrupts (8)
- Fourteen multi-source vectored interrupts servicing
- External Interrupt
- Idle Timer TO
- Timers (6)
— MICROWIRE/PLUS
- Multi-Input Wake Up
- Software Trap
— UART (2)
- 8-bit Stack Pointer SP (stack in RAM)
- Two 8-bit Register Indirect Data Memory Pointers (B and $X$ )
- Versatile instruction set
- True bit manipulation
- Memory mapped I/O
- BCD arithmetic instructions
- Package: 44 PCC or 40 N or 28 N or 28 PCC
- 44 PCC with 39 I/O pins
-40 N with $35 \mathrm{l} / \mathrm{O}$ pins
-28 PCC or 28 N , each with $23 \mathrm{I} / \mathrm{O}$ pins
- Software selectable I/O options
- TRI-STATE ${ }^{\circledR}$ Output
- Push-Pull Output
- Weak Pull Up Input
- High Impedance Input
- Schmitt trigger inputs on ports G and L
- Extended temperature range: $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$
- ROMless mode for accurate emulation and external program capability
- Single chip COP8XX piggy back emulation device
- Real time emulation and full program debug offered by National's MOLETM Development System

Block Diagram


TL/DD/9765-1
FIGURE 1. COP888CG Block Diagram

## General Description (Continued)

It is a fully static part, fabricated using double-metal-silicon gate microCMOS technology. Features include an 8 -bit memory mapped architecture, MICROWIRE/PLUS serial 1/O, three 16-bit timer/counters supporting three modes (Processor Independent PWM generation, External Event counter, and Input Capture mode capabilities), full duplex UART, two comparators, and two power savings modes (HALT and IDLE), both with a multi-sourced wakeup/interrupt capability. This multi-sourced interrupt capability may

## Connection Diagrams



Order Number COP884CG-XXX/V
See NS Plastic Chip Package Number V28A
also be used independent of the HALT or IDLE modes. Each I/O pin has software selectable configurations. The COP888CG operates over a voltage range of 2.5 V to 6 V . High throughput is achieved with an efficient, regular instruction set operating at a maximum of $1 \mu \mathrm{~s}$ per instruction rate. The COP888CG may be operated in the ROMless mode to provide for accurate emulation and for applications requiring external program memory.

[^7]Connection Diagrams (Continued)
COP888CG Pinouts for 28-, 40- and 44-Pin Packages

| Port | Type | Alt. Fun | Alt. Fun | 28-Pin <br> Pack. | 40-Pin <br> Pack. | $\begin{aligned} & \text { 44-Pin } \\ & \text { Pack. } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LO | 1/0 | MIWU |  | 11 | 17 | 17 |
| L1 | 1/0 | MIWU | CKX | 12 | 18 | 18 |
| L2 | 1/0 | MIWU | TDX | 13 | 19 | 19 |
| L3 | 1/0 | MIWU | RDX | 14 | 20 | 20 |
| L4 | 1/0 | MIWU | T2A | 15 | 21 | 25 |
| L5 | 1/0 | MIWU | T2B | 16 | 22 | 26 |
| L6 | 1/0 | MIWU | T3A | 17 | 23 | 27 |
| L7 | $1 / 0$ | MIWU | ТЗВ | 18 | 24 | 28 |
| G0 | 1/0 | INT |  | 25 | 35 | 39 |
| G1 | WDOUT |  |  | 26 | 36 | 40 |
| G2 | 1/O | T1B |  | 27 | 37 | 41 |
| G3 | $1 / 0$ | T1A |  | 28 | 38 | 42 |
| G4 | 1/O | SO |  | 1 | 3 | 3 |
| G5 | 1/0 | SK |  | 2 | 4 | 4 |
| G6 | 1 | SI |  | 3 | 5 | 5 |
| G7 | CKO/I |  |  | 4 | 6 | 6 |
| D0 | 0 | ROM DATA+ |  | 19 | 25 | 29 |
| D1 | 0 | PCL+ |  | 20 | 26 | 30 |
| D2 | 0 | EMUL+ |  | 21 | 27 | 31 |
| D3 | 0 | PCU+ |  | 22 | 28 | 32 |
| 10 | 1 |  |  | 7 | 9 | 9 |
| 11 | 1 | COMP1IN- |  | 8 | 10 | 10 |
| 12 | 1 | COMP1IN+ |  | 9 | 11 | 11 |
| 13 | 1 | COMP1OUT |  | 10 | 12 | 12 |
| 14 | 1 | COMP2IN- |  | - | 13 | 13 |
| 15 | 1 | COMP2IN+ |  | - | 14 | 14 |
| 16 | 1 | COMP2OUT |  | - | 15 | 15 |
| 17 | 1 |  |  | - | 16 | 16 |
| D4 | 0 | S CLOCK ${ }^{+}$ |  |  | 29 | 33 |
| D5 | 0 | HALTSEL+ |  |  | 30 | 34 |
| D6 | 0 | LOAD ${ }^{+}$ |  |  | 31 | 35 |
| D7 | 0 | D DATA+ |  |  | 32 | 36 |
| C0 | 1/0 |  |  |  | 39 | 43 |
| C1 | 1/0 |  |  |  | 40 | 44 |
| C2 | 1/0 |  |  |  | 1 | 1 |
| С3 | 1/0 |  |  |  | 2 | 2 |
| C4 | 1/0 |  |  |  |  | 21 |
| C5 | 1/0 |  |  |  |  | 22 |
| C6 | 1/0 |  |  |  |  | 23 |
| C7 | 1/0 |  |  |  |  | 24 |
| $\mathrm{V}_{\mathrm{CC}}$ |  |  |  | 6 | 8 | 8 |
| GND |  |  |  | 23 | 33 | 37 |
| CKI |  |  |  | 5 | 7 | 7 |
| RESET |  |  |  | 24 | 34 | 38 |

$-=$ Unbonded Pins
$+=$ Only in the ROMless Mode

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the Natlonal Semiconductor Sales Office/ Distributors for avallability and specifications.
Supply Voltage (VCC)
Voltage at Any Pin
ESD Susceptibility (Note 4)
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$

Total Current into $\mathrm{V}_{\mathrm{CC}}$ Pin (Source)

DC Electrical Characteristics

| Parameter | Conditions | MIn | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Operating Voltage |  |  |  | 6 | $\checkmark$ |
| Power Supply Ripple (Note 1) | Peak-to-Peak | 2.5 |  | 0.1 V CC | V |
| Supply Current (Note 2) $\begin{aligned} & \mathrm{CKI}=10 \mathrm{MHz} \\ & \mathrm{CKI}=4 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & V_{C C}=6 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=1 \mu \mathrm{~s} \\ & V_{C C}=2.5 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=2.5 \mu \mathrm{~s} \end{aligned}$ |  |  | $\begin{gathered} 15 \\ 2 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| HALT Current (Note 3) | $\mathrm{V}_{C C}=6 \mathrm{~V}, \mathrm{CKI}=0 \mathrm{MHz}$ |  | $<1$ |  | $\mu \mathrm{A}$ |
| IDLE Current $\begin{aligned} & \mathrm{CKI}=10 \mathrm{MHz} \\ & \mathrm{CKI}=4 \mathrm{MHz} \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}, \mathrm{t}_{\mathrm{C}}=1 \mu \mathrm{~s} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{t}_{\mathrm{c}}=2.5 \mu \mathrm{~s} \end{aligned}$ |  |  | $\begin{gathered} 5 \\ 0.6 \end{gathered}$ | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Input Levels Reset Logic High Logic Low |  | 0.8 V cc |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\qquad$ |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| All Other Inputs Logic High Logic Low |  | 0.7 $\mathrm{V}_{\mathrm{CC}}$ |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| Hi-Z Input Leakage | $V_{C C}=6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | -2 |  | +2 | $\mu \mathrm{A}$ |
| Input Pullup Current | $V_{C C}=6 \mathrm{~V}, \mathrm{~V}_{\text {IN }}=0 \mathrm{~V}$ | 40 |  | 250 | $\mu \mathrm{A}$ |
| G and L Port Input Hysteresis |  |  | 0.05 VCC |  | V |
| Output Current Levels <br> D Outputs <br> Source | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.2 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Sink | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 0.2 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| All Others <br> Source (Weak Pull-Up Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.7 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 10 \\ 2.5 \end{array}$ |  | $\begin{gathered} 100 \\ 33 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| Source (Push-Pull Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.3 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=1.8 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.2 \\ & \hline \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{mA} \\ & \mathrm{~mA} \end{aligned}$ |
| Sink (Push-Pull Mode) | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=4 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \\ & \mathrm{~V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=0.4 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.6 \\ & 0.7 \\ & \hline \end{aligned}$ |  |  | mA <br> mA |
| TRI-STATE Leakage |  | -2 |  | +2 | $\mu \mathrm{A}$ |

Note 1: Rate of voltage change must be less then $0.5 \mathrm{~V} / \mathrm{ms}$.
Note 2: Supply current is measured after running 2000 cycles with a square wave CKI input, CKO open, inputs at rails and outputs open.
Note 3: The HALT mode will stop CKI from oscillating in the RC and the Crystal configurations. Test conditions: All inputs tied to VCC, L and G ports in the TRISTATE mode and tied to ground, all outputs low and tied to ground. The user must disable the clock monitor and the comparators.
Note 4: Human body model, 100 pF through $1500 \Omega$.

DC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified (Continued)

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Allowable Sink/Source <br> Current per Pin <br> D Outputs (Sink) |  |  |  |  |  |
| All others |  |  |  | 15 | mA |
| Maximum Input Current <br> without Latchup |  | 200 | 3 | mA |  |
| RAM Retention Voltage, Vr | 500 ns Rise <br> and Fall Time (Min) |  | 2 | mA |  |
| Input Capacitance |  |  |  | V |  |
| Load Capacitance on D2 |  |  | 1000 | pF |  |

AC Electrical Characteristics $-40^{\circ} \mathrm{C} \leq T_{A} \leq+85^{\circ} \mathrm{C}$ unless otherwise specified

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Instruction Cycle Time ( $\mathrm{t}_{\mathrm{c}}$ ) Crystal, Resonator, or External Oscillator R/C Oscillator | $\begin{aligned} & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \\ & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 1 \\ 2.5 \\ 3 \\ 7.5 \\ \hline \end{gathered}$ |  | DC <br> DC <br> DC <br> DC | $\begin{aligned} & \mu \mathrm{s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \\ & \mu \mathrm{~s} \end{aligned}$ |
| CKI Clock Duty Cycle (Note 5) <br> Rise Time (Note 5) <br> Fall Time (Note 5) | $\begin{aligned} & \mathbf{f}_{\mathrm{r}}=M a x \\ & \mathbf{f}_{\mathrm{r}}=10 \mathrm{MHz} \text { Ext Clock } \\ & \mathbf{f}_{\mathrm{r}}=10 \mathrm{MHz} \text { Ext Clock } \end{aligned}$ | 40 |  | $\begin{gathered} 60 \\ 5 \\ 5 \\ \hline \end{gathered}$ | \% <br> ns <br> ns |
| Inputs tsetup thold $^{\text {th }}$ | $\begin{aligned} & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \\ & 4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}}<4 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 200 \\ 500 \\ 60 \\ 150 \\ \hline \end{gathered}$ |  |  | ns <br> ns <br> ns <br> ns |
| Output Propagation Delay tPD1, tPD0 SO, SK <br> All Others | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2.2 \mathrm{k}, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \\ & 4 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{C C}<4 \mathrm{~V} \\ & 4 \mathrm{~V} \leq \mathrm{V}_{C C} \leq 6 \mathrm{~V} \\ & 2.5 \mathrm{~V} \leq \mathrm{V}_{C C}<4 \mathrm{~V} \\ & \hline \end{aligned}$ |  |  | $\begin{gathered} 0.7 \\ 1 \\ 2.5 \\ \hline \end{gathered}$ | $\mu \mathrm{s}$ <br> $\mu \mathrm{S}$ <br> $\mu \mathrm{s}$ |
| MICROWIRETM Setup Time (tuws) MICROWIRE Hold Time (tuwh) MICROWIRE Output Valid Time (tuv) |  | $\begin{aligned} & 20 \\ & 56 \end{aligned}$ |  | 220 | ns <br> ns ns |
| Input Pulse Width Interrupt Input High Time Interrupt Input Low Time Timer Input High Time Timer Input Low Time |  | $\begin{aligned} & 1 \\ & 1 \\ & 1 \\ & 1 \end{aligned}$ |  |  | $\begin{aligned} & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \\ & \mathrm{t}_{\mathrm{c}} \end{aligned}$ |
| Reset Pulse Width |  | 1 |  |  | $\mu \mathrm{s}$ |

Note 5: Parameter sampled but not 100\% tested.

Comparators AC and DC Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Input Offset Voltage | $0.4 \mathrm{~V} \leq \mathrm{V}_{\mathrm{IN}} \leq \mathrm{V}_{\mathrm{CC}}-1.5 \mathrm{~V}$ |  | 10 | 25 | mV |
| Input Common Mode Voltage Range |  | 0.4 |  | $V_{\mathrm{CC}}-1.5$ | V |
| Low Level Output Current | $\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}$ | 1.6 |  |  | mA |
| High Level Output Current | $\mathrm{V}_{\mathrm{OH}}=4.6 \mathrm{~V}$ | 1.6 |  |  | mA |
| DC Supply Current (When Enabled) |  |  |  | 250 | $\mu \mathrm{~A}$ |
| Response Time | TBD $\mathrm{mV} \mathrm{Step} TBD mV$, <br> Overdrive, 100 pF Load |  | 1 |  | $\mu \mathrm{~s}$ |



TL/DD/9765-7
FIGURE 2c. MICROWIRE/PLUS Timing

## Pin Descriptions

$V_{C C}$ and GND are the power supply pins.
CKI is the clock input. This can come from an external source, a R/C generated oscillator, or a crystal oscillator (in conjunction with CKO). See Oscillator Description section.
RESET is the master reset input. See Reset Description section.
The COP888CG contains three bidirectional 8-bit I/O ports ( $\mathrm{C}, \mathrm{G}$ and L ), where each individual bit may be independently configured as an input, output or TRI-STATE under program control. Three data memory address locations are allocated for each of these I/O ports. Each I/O port has two associated 8-bit memory mapped registers, the CONFIGURATION register and the output DATA register. A memory mapped address is also reserved for the input pins of each I/O port. (See the COP888CG memory map for the various addresses associated with the I/O ports.) Figure 3 shows the I/O port configurations for the COP888CG. The DATA and CONFIGURATION registers allow for each port bit to be individually configured under software control as shown below:

| CONFIGURATION <br> Register | DATA <br> Register | Port Set-Up |
| :---: | :---: | :--- |
| 0 | 0 | Hi-Z Input <br> (TRI-STATE Output) <br> 0 |
| 1 | 1 | Input with Weak Pull-Up |
| 1 | 0 | Push-Pull Zero Output |
|  | 1 | Push-Pull One Output |



FIGURE 3. I/O Port Configurations
PORT L is an 8-bit I/O port. All L-pins have Schmitt triggers on the inputs.
The Port L supports Multi-Input Wake Up on all eight pins. L1 is used for the UART external clock. L2 and L3 are used for the UART transmit and receive. L4 and L5 are used for the timer input functions T2A and T2B. L6 and L7 are used for the timer input functions T3A and T3B.

The Port $L$ has the following alternate features:

| LO | MIWU |
| :--- | :--- |
| L1 | MIWU or CKX |
| L2 | MIWU or TDX |
| L3 | MIWU or RDX |
| L4 | MIWU or T2A |
| L5 | MIWU or T2B |
| L6 | MIWU or T3A |
| L7 | MIWU or T3B |

Port G is an 8 -bit port with $5 \mathrm{I} / \mathrm{O}$ pins (G0, G2-G5), an input pin (G6), and two dedicated output pins (G1 and G7). Pins G0 and G2-G6 all have Schmitt Triggers on their inputs. Pin G1 serves as the dedicated WDOUT WatchDog output, while pin G7 serves as the dedicated CKO clock output. There are two registers associated with the G Port, a data register and a configuration register. Therefore, each of the 5 I/O bits (G0, G2-G5) can be individually configured under software control.
Since G6 is an input only pin and G7 is the dedicated CKO clock output pin (crystal clock option) or general purpose input (R/C clock option), the associated bits in the data and configuration registers for G6 and G7 are used for special purpose functions as outlined below. Reading the G6 and G7 data bits will return zeros.
Note that the chip will be placed in the HALT mode by writing a " 1 " to bit 7 of the Port G Data Register. Similarly the chip will be placed in the IDLE mode by writing a " 1 " to bit 6 of the Port G Data Register.
Writing a " 1 " to bit 6 of the Port G Configuration Register enables the MICROWIRE/PLUS to operate with the alternate phase of the SK clock. The G7 configuration bit, if set high, enables the clock start up delay when the R/C clock configuration is used.

|  | Config Reg. | Data Reg. |
| :--- | :--- | :--- |
| G7 | CLK Delay | HALT |
| G6 | Alternate SK | IDLE |

Port G has the following alternate features:
GO INTR (External Interrupt Input)
G2 T1B (Timer T1 Capture Input)
G3 T1A (Timer T1 I/O)
G4 SO (MICROWIRETM Serial Data Output)
G5 SK (MICROWIRE Serial Clock)
G6 SI (MICROWIRE Serial Data Input)
Port G has the following dedicated functions:
G1 WDOUT WatchDog and/or Clock Monitor dedicated output
G7 CKO Oscillator dedicated output or general purpose input
PORT I is an eight-bit Hi-Z input port. The 28- and 40-pin devices do not have a full complement of Port I pins. The unavailable pins are not terminated i.e., they are floating. A read operation for these unterminated pins will return unpredictable values. The user must ensure that the software takes this into account by either masking or restricting the

## Pin Descriptions (Continued)

accesses to bit operations. The unterminated Port I pins will draw power only when addressed.
Port 11-13 are used for Comparator 1. Port 14-16 are used for Comparator 2.
The Port I has the following alternate features.
I1 COMP1-IN (Comparator 1 Negative Input)
12 COMP1 + IN (Comparator 1 Positive Input)
I3 COMP1OUT (Comparator 1 Output)
14 COMP2-IN (Comparator 2 Negative Input)
15 COMP2+IN (Comparator 2 Positive Input)
I6 COMP2OUT (Comparator 2 Output)
Port $D$ is an 8 -bit output port that is preset high when RESET goes low. The user can tie two or more D port outputs together in order to get a higher drive.

## Functional Description

The architecture of the COP888CG is modified Harvard architecture. With the Harvard architecture, the control store program memory (ROM) is separated from the data store memory (RAM). Both ROM and RAM have their own separate addressing space with separate address buses. The COP888CG architecture, though based on Harvard architecture, permits transfer of data from ROM to RAM.

## CPU REGISTERS

The CPU can do an 8-bit addition, subtraction, logical or shift operation in one instruction ( $t_{\mathrm{c}}$ ) cycle time.
There are six CPU registers:
A is the 8-bit Accumulator Register
PC is the 15 -bit Program Counter Register
PU is the upper 7 bits of the program counter (PC)
PL is the lower 8 bits of the program counter (PC)
$B$ is an 8 -bit RAM address pointer, which can be optionally post auto incremented or decremented.
X is an 8 -bit alternate RAM address pointer, which can be optionally post auto incremented or decremented.
SP is the 8-bit stack pointer, which points to the subroutine/ interrupt stack (in RAM). The SP is initialized to RAM address 06F with RESET.
S is the 8-bit Data Segment Address Register used to extend the lower half of the address range ( C 0 to 7F) into 256 data segments of 128 bytes each.
All the CPU registers are memory mapped with the exception of the Accumulator (A) and the Program Counter (PC).

## PROGRAM MEMORY

Program memory for the COP888CG consists of 4096 bytes of ROM. These bytes may hold program instructions or constant data (data tables for the LAID instruction, jump vectors for the JID instruction, and interrupt vectors for the VIS instruction). The program memory is addressed by the 15 -bit program counter (PC). All interrupts in the COP888CG vector to program memory location OFF Hex.

## DATA MEMORY

The data memory address space includes the on-chip RAM and data registers, the I/O registers (Configuration, Data and Pin), the control registers, the MICROWIRE/PLUS SIO
shift register, and the various registers, and counters associated with the timers (with the exception of the IDLE counter). Data memory is addressed directly by the instruction or indirectly by the $\mathrm{B}, \mathrm{X}, \mathrm{SP}$ pointers and S register.
The COP888CG has 192 bytes of RAM. Sixteen bytes of RAM are mapped as "registers" at addresses 0FO to OFF Hex. These registers can be loaded immediately, and also decremented and tested with the DRSZ (decrement register and skip if zero) instruction. The memory pointer registers $X$, SP, B and C are memory mapped into this space at address locations OFC to OFF Hex respectively, with the other registers being available for general usage.
The instruction set of the COP888CG permits any bit in memory to be set, reset or tested. All I/O and registers on the COP888CG (except A and PC) are memory mapped; therefore, I/O bits and register bits can be directly and individually set, reset and tested. The accumulator (A) bits can also be directly and individually tested.

## Data Memory Segment RAM Extension

Data memory address OFF is used as a memory mapped location for the Data Segment Address Register (S) in the COP888CG. The upper bit of the Memory Address Register (MAR) is used to determine whether or not the segment register $S$ is used to augment the RAM address. If the high order MAR bit is a 0 , then the contents of the $S$ register provide an additional 8 bits of RAM address. If the high order MAR bit is a 1 , then the S register is not used, with the base address 080 to OFF always being utilized. This organization allows a total of 256 data segments of 128 bytes each with an additional base segment of 128 bytes. Furthermore, all addressing modes are available for all segments.
The instructions that utilize the stack pointer (SP) always reference the stack as part of segment 0 , regardless of the contents of the S register. The S register is not changed by these instructions. Consequently, the stack (used with subroutine linkage and interrupt) is always located in segment 0 (addresses 000 to 07F). The stack pointer will be initialized to location 06F after a RESET.

All special purpose registers (timers and autoreload/capture registers, control registers, UART registers, MICROWIRE shift register, Comparator Select Register, Multi-Input Wakeup control registers, WatchDog control register, etc.) as well as the B, X, and SP pointers and S register, are memory mapped into the base segment resident from memory locations 080 to OFF. This base segment is selected whenever the high order MAR bit is a 1.
Data store memory is addressed directly by a single byte address within the instruction, or indirectly relative to the reference of the B or X pointers (each containing a single byte address). This single byte address allows an addressing range of 256 locations from 00 to FF (hex).
The $S$ register is used to extend the lower half of the address range ( 00 to 7 F hex) into 256 data segments of 128 bytes each. The S register must be charged under program control to move from one data segment (128 bytes) to another.
The additional 64 bytes of RAM ( 192 bytes total) in the COP888CG are memory mapped in the lower half of seg-

## Pin Descriptions (Continued)

ment 1 (memory locations 100 to 13F hex). Segment 2 is reserved for E2 memory.
Figure 4 shows the COP888CG RAM organization.

*Reads as all ones.
FIGURE 4. RAM Organization

## Reset

The RESET input when pulled low initializes the microcontroller. Initialization will occur whenever the RESET input is pulled low. Upon initialization, the data and configuration registers for ports L, G and C are cleared, resulting in these Ports being initialized to the TRI-STATE mode. Pin G1 of the G Port is an exception (as noted below) since pin G1 is dedicated as the WatchDog and/or Clock Monitor error output pin. Port D is set high. The PC, PSW, ICNTRL, CNTRL, T2CNTRL and T3CNTRL control registers are cleared. The UART registers PSR, ENU (except that TBMT bit is set), ENUR and ENUI are cleared. The Comparator Select Register is cleared. The $S$ register is initialized to zero. The MultiInput Wakeup registers WKEN, WKEDG and WKPND are cleared. The stack pointer, SP, is initialized to 6F Hex.
The COP888CG comes out of RESET with both the WatchDog logic and the Clock Monitor detector armed, with the WatchDog service window bits set and the Clock Monitor bit set. The WatchDog and Clock Monitor circuits are inhibited during RESET. The WatchDog service window bits being initialized high default to the maximum WatchDog service window of $64 \mathrm{k} \mathrm{t}_{\mathrm{C}}$ clock cycles. The Clock Monitor bit being initialized high will cause a Clock Monitor error following RESET if the clock has not reached the minimum specified frequency at the termination of RESET. A Clock Monitor error will cause an active low error output on pin G1. This error output will continue until $16 \mathrm{t}_{\mathrm{C}}-32 \mathrm{t}_{\mathrm{C}}$ clock cycles following the clock frequency reaching the minimum specified value, at which time the G1 output will enter the TRI-STATE mode.

The external RC network shown in Figure 5 should be used to ensure that the RESET pin is held low until the power supply to the chip stabilizes. It is recommended that the components of the RC network be selected to provide a RESET delay of at least five times the power supply rise time or the minimum RESET pulse width, whichever is greater.


TL/DD/9765-10
RC $>5 \times$ Power Supply Rise Time
FIGURE 5. Recommended RESET Circuit

## Oscillator Circuits

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz . The CKO output clock is on pin G7 (crystal configuration). The CKI input frequency is divided down by 10 to produce the instruction cycle clock ( $1 / \mathrm{t}_{\mathrm{c}}$ ).
Figure 6 shows the Crystal and R/C diagrams.

## EXTERNAL OSCILLATOR

CKI can be driven by an external clock signal provided it meets the specified duty cycle, rise and fall times, and input levels.

## CRYSTAL OSCILLATOR

CKI and CKO can be connected to make a closed loop crystal (or resonator) controlled oscillator.

## R/C OSCILLATOR

By selecting CKI as a single pin oscillator input, a single pin R/C oscillator circuit can be connected to it. CKO is available as a general purpose input, and/or HALT restart input.


FIGURE 6. Crystal and R/C Oscillator Diagrams

## Current Drain

The total current drain of the chip depends on:

1. Oscillator operation mode-l1
2. Internal switching current-12
3. Internal leakage current-13
4. Output source current-14
5. DC current caused by external input not at $V_{C C}$ or GND-15
6. Comparator DC supply current when enabled-l6

Thus the total current drain, It, is given as

$$
\mathrm{It}=11+12+13+14+15+16
$$

To reduce the total current drain, each of the above components must be minimum

The chip will draw more current as the CKI input frequency increases up to the maximum 10 MHz value. Operating with a crystal network will draw more current than an external square-wave. Switching current, governed by the equation below, can be reduced by lowering voltage and frequency. Leakage current can be reduced by lowering voltage and temperature. The other two items can be reduced by carefully designing the end-user's system.

$$
\mathrm{I} 2=\mathrm{C} \times \mathrm{V} \times \mathrm{f}
$$

where $C=$ equivalent capacitance of the chip
$V=$ operating voltage
$f=$ CKI frequency
Some sample current drain values at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ are:

| CKI (MHz) | Inst. Cycle $(\mu \mathbf{s})$ | It $(\mathbf{m A})$ |
| :--- | :--- | :--- |
| 10 | 1 | 15 |
| 3.58 | 2.8 | 5.4 |
| 2 | 5 | 3 |
| 0.3 | 33 | 0.45 |
| 0 (HALT) | - | 0.005 |

## Control Registers

## CNTRL Register (Address X'00EE)

The Timer1 (T1) and MICROWIRE control register contains the following bits:

SL1 \& SLO Select the MICROWIRE clock divide by ( $00=2,01=4,1 \times=8$ )
IEDG External interrupt edge polarity select ( $0=$ Rising edge, $1=$ Falling edge)
MSEL Selects G5 and G4 as MICROWIRE signals SK and SO respectively
T1C0 Timer T1 Start/Stop control in timer modes 1 and 2
Timer T1 Underflow Interrupt Pending Flag in timer mode 3
T1C1 Timer T1 mode control bit
T1C2 Timer T1 mode control bit
T1C3 Timer T1 mode control bit

| T1C3 | T1C2 | T1C1 | T1C0 | MSEL | IEDG | SL1 | SL0 |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7
Bit 0

## PSW Register (Address X'00EF)

The PSW register contains the following select bits:
GIE Global interrupt enable (enables interrupts)
EXEN Enable external interrupt
BUSY MICROWIRE busy shifting flag
EXPND External interrupt pending
T1ENA Timer T1 Interrupt Enable for Timer Underflow or T1A Input capture edge
T1PNDA Timer T1 Interrupt Pending Flag (Autoreload RA in mode 1, T1 Underflow in Mode 2, T1A capture edge in mode 3)
C Carry Flag
HC Half Carry Flag

| HC | C | T1PNDA | T1ENA | EXPND | BUSY | EXEN | GIE |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| Bit 7 |  |  |  |  |  | Bit 0 |  |

The Half-Carry bit is also affected by all the instructions that affect the Carry flag. The SC (Set Carry) and RC (Reset Carry) instructions will respectively set or clear both the carry flags. In addition to the SC and RC instructions, ADC, SUBC, RRC and RLC instructions affect the carry and Half Carry flags.

## ICNTRL Register (Address X'00E8)

The ICNTRL register contains the following bits:
T1ENB $\begin{aligned} & \text { Timer T1 Interrupt Enable for T1B Input capture } \\ & \text { edge }\end{aligned}$
T1PNDB Timer T1 Interrupt Pending Flag for T1B capture edge
$\mu$ WEN Enable MICROWIRE/PLUS interrupt
$\mu$ WPND MICROWIRE/PLUS interrupt pending
TOEN Timer TO Interrupt Enable (Bit 12 toggle)
TOPND Timer TO Interrupt pending
LPEN L Port Interrupt Enable (Multi-Input Wakeup/Interrupt)
Bit 7 could be used as a flag

| Unused | LPEN | TOPND | TOEN | $\mu$ WPND | $\mu$ WEN | T1PNDB | T1ENB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |

Bit 7
Bit 0

## T2CNTRL Register (Address X'00C6)

The T2CNTRL register contains the following bits:
T2ENB Timer T2 Interrupt Enable for T2B Input capture edge
T2PNDB Timer T2 Interrupt Pending Flag for T2B capture edge
T2ENA Timer T2 Interrupt Enable for Timer Underflow or T2A Input capture edge
T2PNDA Timer T2 Interrupt Pending Flag (Autoreload RA in mode 1, T2 Underflow in mode 2, T2A capture edge in mode 3)
T2C0 Timer T2 Start/Stop control in timer modes 1 and 2 Timer T2 Underflow Interrupt Pending Flag in timer mode 3

Control Registers (Continued)
T2C1 Timer T2 mode control bit
T2C2 Timer T2 mode control bit
T2C3 Timer T2 mode control bit

| T2C3 | T2C2 | T2C1 | T2C0 | T2PNDA | T2ENA | T2PNDB | T2ENB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | ---: |
| Bit 7 | Bit 0 |  |  |  |  |  |  |

## T3CNTRL Register (Address X'00B6)

The T3CNTRL register contains the following bits:
T3ENB Timer T3 Interrupt Enable for T3B
T3PNDB Timer T3 Interrupt Pending Flag for T3B pin (T3B capture edge)
T3ENA Timer T3 Interrupt Enable for Timer Underflow or T3A pin
T3PNDA Timer T3 Interrupt Pending Flag (Autoload RA in mode 1, T3 Underflow in mode 2, T3a capture edge in mode 3)
T3C0 Timer T3 Start/Stop control in timer modes 1 and 2
Timer T3 Underflow Interrupt Pending Flag in timer mode 3
T3C1 Timer T3 mode control bit
T3C2 Timer T3 mode control bit
T3C3 Timer T3 mode control bit

| T3C3 | T3C2 | T3C1 | T3C0 | T3PNDA | T3ENA | T3PNDB | T3ENB |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | ---: |
| Bit 7 |  |  |  |  |  |  |  |

## Emulation and ROMless Modes

The COP888CG can address up to 32 kbytes of address space. If at power up, D2 is held at ground, the COP888CG executes from external memory. Port $D$ is used to interface to external program memory. The address comes out in a
serial fashion and the data from the external program memory is read back in a serial fashion. The Port $D$ pins perform the following functions.
D0 Shifts in ROM data
D1 Shifts out lower eight bits of PC
D2 Places the $\mu \mathrm{C}$ in the ROMless mode if grounded at reset
D3 Shifts out upper eight bits of PC
D4 Data Shift Clock
D5 HALT Mask Option select pin ( $D 5=0$ ) for HALT enable, D5 $=1$ for HALT disable)
D6 Load Clock
D7 Shifts out recreated Port D data
The most significant bit of the data to come out on the D3 pin is a status signal.. It is used by the MOLE development system. This "lost" output port (D0-D7) can be accurately reconstructed with external components as shown in Figure 6 , providing an accurate emulation.
The 44-pin and 40-pin versions of the COP888CG have a full complement of the D Port pins and can be used in the ROMless mode. However, it should be noted that the 44 -pin device can only emulate itself and not the 40-pin or 28-pin devices as it has only 6 Port $L$ pins while the other two devices have a full complement of Port $L$ pins.
The 28-pin part cannot be used for emulation since it does not have the full complement of 8 D Port pins necessary for entering the ROMless mode.
Note that in the ROMless mode the D Port is recreated one full clock cycle behind the normal port timings.
Note: Standard parts used in the ROMless mode will operate only at a reduced frequency (to be defined).
The COP888CG device has a spare D pin (D5) in the emulation mode since only seven pins are required for emulation and recreation. This pin D5 is used in the emulation mode to enable or disable the HALT mask option feature.
Figure 7 shows the COP888CG Emulation Mode Schematic.


## Power Save Modes

The COP888CG offers the user two power save modes of operation: HALT and IDLE. In the HALT mode, all microcontroller activities are stopped. In the IDLE mode, the onboard oscillator circuitry and timer TO are active but all other microcontroller activities are stopped. In either mode, all onboard RAM, registers, I/O states, and timers (with the exception of TO ) are unaltered.

## HALT MODE

The COP888CG is placed in the HALT mode by writing a "1" to the HALT flag (G7 data bit). All microcontroller activities, including the clock and timers, are stopped. The WatchDog logic on the COP888CG is disabled during the HALT mode. However, the clock monitor circuitry remains active. In the HALT mode, the power requirements of the COP888CG are minimal and the applied voltage ( $V_{C C}$ ) may be decreased to $\mathrm{V}_{\mathrm{r}}\left(\mathrm{V}_{\mathrm{r}}=2.0 \mathrm{~V}\right)$ without altering the state of the machine.
The COP888CG supports three different ways of exiting the HALT mode. The first method of exiting the HALT mode is with the Multi-Input Wakeup feature on the L port. The second method is with a low to high transition on the CKO (G7) pin. This method preludes the use of the crystal clock configuration (since CKO becomes a dedicated output), and so may be used with an RC clock configuration. The third method of exiting the HALT mode is by pulling the RESET input low.
Since a crystal or ceramic resonator may be selected as the oscillator, the Wakeup signal is not allowed to start the chip running immediately since crystal oscillators and ceramic resonators have a delayed start up time to reach full amplitude and frequency stability. The IDLE timer is used to generate a fixed delay to ensure that the oscillator has indeed stabilized before allowing instruction execution. In this case, upon detecting a valid Wakeup signal, only the oscillator circuitry is enabled. The IDLE timer is loaded with a value of 256 and is clocked with the $t_{c}$ instruction cycle clock. The $t_{c}$ clock is derived by dividing the oscillator clock down by a factor of 10. The Schmitt trigger following the CKI inverter on the chip ensures that the IDLE time is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications. This Schmitt trigger is not part of the oscillator closed loop. The startup timeout from the IDLE timer enables the clock signals to be routed to the rest of the chip.
If an RC clock option is being used, the fixed delay is introduced optionally. A control bit, CLKDLY, mapped as configuration bit G7, controls whether the delay is to be introduced or not. The delay is included if CLKDLY is set, and excluded if CLKDLY is reset. The CLKDLY bit is cleared at reset.
The COP88CG has two mask options associated with the HALT mode. The first mask option enables the HALT mode feature, while the second mask option disables the HALT mode. With the HALT mode enable mask option, the COP888CG will enter and exit the HALT mode as described above. With the HALT disable mask option, the COP888CG cannot be placed in the HALT mode (writing a " 1 " to the HALT flag will have no effect).
The WatchDog detector circuit is inhibited during the HALT mode. However, the clock monitor circuit remains active
during HALT mode in order to ensure a clock monitor error if the COP888CG inadvertently enters the HALT mode as a result of a runaway program or power glitch.

## IDLE MODE

The COP888CG is placed in the IDLE mode by writing a " 1 " to the IDLE flag (G6 data bit). In this mode, all activity, except the associated on-board oscillator circuitry, the WatchDog logic, the clock monitor and the IDLE Timer TO, is stopped. The power supply requirements of the microcontroller in this mode of operation are typically around 30\% of normal power requirement of the microcontroller.
As with the HALT mode, the COP888CG can be returned to normal operation with a RESET, or with a Multi-Input Wakeup from the L Port. Alternately, the microcontroller resumes normal operation from the IDLE mode when the twelfth bit (representing 4.096 ms at internal clock frequency of 1 MHz ( $\mathrm{t}_{\mathrm{c}}=1 \mu \mathrm{~s}$ )) of the IDLE Timer toggles.
This toggle condition of the twelfth bit of the IDLE Timer TO is latched into the TOPND pending flag.
The user has the option of being interrupted with a transition on the twelfth bit of the IDLE Timer TO. The interrupt can be enabled or disabled via the TOEN control bit. Setting the TOEN flag enables the interrupt and vice versa.
The user can enter the IDLE mode with the Timer TO interrupt enabled. In this case, when the TOPND bit gets set, the COP888CG will first execute the Timer T0 interrupt service routine and then return to the instruction following the "Enter Idle Mode" instruction.
Alternatively, the user can enter the IDLE mode with the IDLE Timer TO interrupt disabled. In this case, the COP888CG will resume normal operation with the instruction immediately following the "Enter IDLE Mode" instruction.

## Timers

The COP888CG contains a very versatile set of timers (TO, T1, T2). All timers and associated autoreload/capture registers power up containing random data.

## TIMER TO (IDLE TIMER)

The COP888CG supports applications that require maintaining real time and low power with the IDLE mode. This IDLE mode support is furnished by the IDLE timer TO, which is a 16 -bit timer. The Timer TO runs continuously at the fixed rate of the instruction cycle clock, $\mathrm{t}_{\mathrm{c}}$. The user cannot read or write to the IDLE Timer T0, which is a count down timer. The Timer T0 supports the following functions:
Exit out of the Idle Mode (See Idle Mode description) WatchDog logic (See WatchDog description)
Start up delay out of the HALT mode
The IDLE Timer TO can generate an interrupt when the twelfth bit toggles. This toggle is latched into the TOPND pending flag, and will occur every 4 ms at the maximum clock frequency ( $\mathrm{t}_{\mathrm{c}}=1 \mu \mathrm{~s}$ ). A control flag TOEN allows the interrupt from the twelfth bit of Timer TO to be enabled or disabled. Setting TOEN will enable the interrupt, while resetting it will disable the interrupt.

## Timers (Continued)

## TIMER T1, TIMER T2 AND TIMER T3

The COP888CG has a set of two powerful timer/counter blocks, T1, T2 and T3. The associated features and functioning of a timer block are described by referring to the timer block Tx. Since the three timer blocks, T1, T2 and T3 are identical, all comments are equally applicable to either timer block.
Each timer block consists of a 16-bit timer, Tx, and two supporting 16-bit autoreload/capture registers, RxA and RxB. Each timer block has two pins associated with it, TxA and TxB. The pin TXA supports I/O required by the timer block, while the pin TXB is an input to the timer block. The powerful and flexible timer block allows the COP888CG to easily perform all timer functions with minimal software overhead. The timer block has three operating modes: Processor Independent PWM mode, External Event Counter mode, and Input Capture mode.
The control bits TxC3, TxC2, and TxC1 allow selection of the different modes of operation.

## Mode 1. Processor Independent PWM Mode

As the name suggests, this mode allows the COP888CG to generate a PWM signal with very minimal user intervention. The user only has to define the parameters of the PWM signal (ON time and OFF time). Once begun, the timer block will continuously generate the PWM signal completely independent of the microcontroller. The user software services the timer block only when the PWM parameters require updating.
In this mode the timer Tx counts down at a fixed rate of $\mathrm{t}_{\mathrm{c}}$. Upon every underflow the timer is alternately reloaded with the contents of supporting registers, RxA and RxB . The very first underflow of the timer causes the timer to reload from
the register RxA. Subsequent underflows cause the timer to be reloaded from the registers alternately beginning with the register RxB.
The Tx Timer control bits, TxC3, TxC2 and TxC1 set up the timer for PWM mode operation.
Figure 8 shows a block diagram of the timer in PWM mode. The underflows can be programmed to toggle the TXA output pin. The underflows can also be programmed to generate interrupts.
Underflows from the timer are alternately latched into two pending flags, TXPNDA and TXPNDB. The user must reset these pending flags under software control. Two control enable flags, TxENA and TxENB, allow the interrupts from the timer underflow to be enabled or disabled. Setting the timer enable flag TxENA will cause an interrupt when a timer underflow causes the RxA register to be reloaded into the timer. Setting the timer enable flag TxENB will cause an interrupt when a timer underflow causes the RxB register to be reloaded into the timer. Resetting the timer enable flags will disable the associated interrupts.
Either or both of the timer underflow interrupts may be enabled. This gives the user the flexibility of interrupting once per PWM period on either the rising or falling edge of the PWM output. Alternatively, the user may choose to interrupt on both edges of the PWM output.

## Mode 2. External Event Counter Mode

This mode is quite similar to the processor independent PWM mode described above. The main difference is that the timer, $T x$, is clocked by the input signal from the TxA pin. The Tx timer control bits, TxC3, TxC2 and TxC1 allow the timer to be clocked either on a positive or negative edge from the TxA pin. Underflows from the timer are latched into the TxPNDA pending flag. Setting the TxENA control flag will cause an interrupt when the timer underflows.


FIGURE 8. Timer in PWM Mode

Timers (Continued)
In this mode the input pin TxB can be used as an independent positive edge sensitive interrupt input if the TxENB control flag is set. The occurrence of a positive edge on the TxB input pin is latched into the TxPNDB flag.
Figure 9 shows a block diagram of the timer in External Event Counter mode.
Note: The PWM output is not available in this mode since the TxA pin is being used as the counter input clock.

## Mode 3. Input Capture Mode

The COP888CG can precisely measure external frequencies or time external events by placing the timer block, Tx , in the input capture mode.
In this mode, the timer Tx is constantly running at the fixed $t_{c}$ rate. The two registers, RxA and RxB, act as capture registers. Each register acts in conjunction with a pin. The register RxA acts in conjunction with the TxA pin and the register RxB acts in conjunction with the TxB pin.
The timer value gets copied over into the register when a trigger event occurs on its corresponding pin. Control bits, TxC3, TxC2 and TxC1, allow the trigger events to be specified either as a positive or a negative edge. The trigger condition for each input pin can be specified independently.
The trigger conditions can also be programmed to generate interrupts. The occurrence of the specified trigger condition on the TxA and TxB pins will be respectively latched into the pending flags, TxPNDA and TxPNDB. The control flag TxENA allows the interrupt on TXA to be either enabled or disabled. Setting the TxENA flag enables interrupts to be generated when the selected trigger condition occurs on the TxA pin. Similarly, the flag TxENB controls the interrupts from the TxB pin.


FIGURE 9. Timer In External Event Counter Mode

Underflows from the timer can also be programmed to generate interrupts. Underflows are latched into the timer TxC0 pending flag (the TxCO control bit serves as the timer underflow interrupt pending flag in the Input Capture mode). Consequently, the TxC0 control bit should be reset when entering the Input Capture mode. The timer underflow interrupt is enabled with the TxENA control flag. When a TxA interrupt occurs in the Input Capture mode, the user must check both the TxPNDA and TxCO pending flags in order to determine whether a TxA input capture or a timer underflow (or both) caused the interrupt.
Figure 10 shows a block diagram of the timer in Input Capture mode.

## TIMER CONTROL FLAGS

The timers T1, T2 and T3 have indentical control structures. The control bits and their functions are summarized below.
\(\left.$$
\begin{array}{ll}\text { TxC0 } & \begin{array}{l}\text { Timer Start/Stop control in Modes } 1 \text { and } 2 \\
\text { (Processor Independent PWM and External }\end{array}
$$ <br>

\& Event Counter), where 1=Start, 0=Stop\end{array}\right\}\)|  | Timer Underflow Interrupt Pending Flag in |
| :--- | :--- |
|  | Mode 3 (Input Capture) |
| TxPNDA | Timer Interrupt Pending Flag |
| TxPNDB | Timer Interrupt Pending Flag |
| TxENA | Timer Interrupt Enable Flag |
| TxENB | Timer Interrupt Enable Flag |
|  | $1=$ Timer Interrupt Enabled |
|  | $0=$ Timer Interrupt Disabled |
| TxC3 | Timer mode control |
| TxC2 | Timer mode control |
| TxC1 | Timer mode control |



FIGURE 10. Timer in Input Capture Mode

Timers (Continued)
The timer mode control bits (TxC3, TxC2 and TxC1) are detailed below:

| TxC3 | TxC2 | TxC1 | Timer Mode | Interrupt A Source | Interrupt B Source | Timer Counts On |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | MODE 2 (External Event Counter) | Timer Underflow | Pos. TxB Edge | TxA Pos. Edge |
| 0 | 0 | 1 | MODE 2 (External Event Counter) | Timer Underflow | Pos. TxB Edge | TxA Neg. Edge |
| 1 | 0 | 1 | MODE 1 (PWM) TxA Toggle | Autoreload RA | Autoreload RB | $t_{c}$ |
| 1 | 0 | 0 | MODE 1 (PWM) No TxA Toggle | Autoreload RA | Autoreload RB | $t_{c}$ |
| 0 | 1 | 0 | MODE 3 (Capture) <br> Captures: <br> TxA Pos. Edge <br> TxB Pos. Edge | Pos. TxA <br> Edge or <br> Timer <br> Underflow | Pos. TxB Edge | $\mathrm{t}_{\mathrm{c}}$ |
| 1 | 1 | 0 | MODE 3 (Capture) <br> Captures: <br> TxA Pos. Edge <br> TxB Neg. Edge | Pos. TxA <br> Edge or <br> Timer <br> Underflow | Neg. TxB Edge | $t_{c}$ |
| 0 | 1 | 1 | MODE 3 (Capture) <br> Captures: <br> TxA Neg. Edge <br> TxB Pos. Edge | Neg. TxB <br> Edge or <br> Timer <br> Underflow | Pos. TxB Edge | $t_{c}$ |
| 1 | 1 | 1 | MODE 3 (Capture) <br> Captures: <br> TxA Neg. Edge <br> TxB Neg. Edge | Neg. TxA <br> Edge or <br> Timer <br> Underflow | Neg. TxB Edge | $\mathrm{t}_{\mathrm{c}}$ |

## Detection of Illegal Conditions

The COP888CG will detect various illegal conditions resulting from coding errors, transient noise, power supply voltage drops, runaway programs, etc.
Reading of undefined ROM gets zeros. The opcode for software interrupt is zero. If the program fetches instructions from undefined ROM, this will force a software interrupt, thus signaling that an illegal condition has occurred.
The subroutine stack grows down for each call (jump to subroutine), interrupt, or PUSH, and grows up for each return or POP. The stack pointer is initialized to RAM location 06F Hex during RESET. Consequently, if there are more returns than calls, the stack pointer will point to addresses 070 and 071 Hex (which are undefined RAM). Undefined RAM from addresses 070 to 07F (Segment 0), 140 to 17F (Segment 1), and all other segments (i.e., Segments $3 \ldots$ etc.) is read as all 1 's, which in turn will cause the program to return to address FFFF Hex. This is an undefined ROM location and the instruction fetched (all 0's) from this location will generate a software interrupt signaling an illegal condition.

Thus, the chip can detect the following illegal conditions:
a. Executing from undefined ROM
b. Over "POP"ing the stack by having more returns than calls.
When the software interrupt occurs, the user can re-initialize the stack pointer and do a recovery procedure before restarting (this recovery program is probably similar to that following RESET, but might not contain the same program initialization procedures).

## Multi-Input Wakeup

The Multi-Input Wakeup feature is used to return (wakeup) the COP888CG from either the HALT or IDLE modes. Alternately Multi-Input Wakeup/Interrupt feature may also be used to generate up to 8 edge selectable external interrupts.

## Multi-Input Wakeup (Continued)



FIGURE 11. Multi-Input Wake Up Logic

Figure 11 shows the Multi-Input Wakeup logic for the COP888CG microcontroller.

The Multi-Input Wakeup feature utilizes the L Port. The user selects which particular L port bit (or combination of L Port bits) will cause the COP888CG to exit the HALT or IDLE modes. The selection is done through the Reg: WKEN. The Reg: WKEN is an 8-bit read/write register, which contains a control bit for every L port bit. Setting a particular WKEN bit enables a Wakeup from the associated $L$ port pin.
The user can select whether the trigger condition on the selected L Port pin is going to be either a positive edge (low to high transition) or a negative edge (high to low transition). This selection is made via the Reg: WKEDG, which is an 8bit control register with a bit assigned to each L Port pin. Setting the control bit will select the trigger condition to be a negative edge on that particular L. Port pin. Resetting the bit selects the trigger condition to be a positive edge. Changing an edge select entails several steps in order to avoid a pseudo Wakeup condition as a result of the edge change. First, the associated WKEN bit should be reset, followed by the edge select change in WKEDG. Next, the associated WKPND bit should be cleared, followed by the associated WKEN bit being re-enabled.
An example may serve to clarify this procedure. Suppose we wish to change the edge select from positive (low going high) to negative (high going low) for L Port bit 5, where bit 5 has previously been enabled for an input interrupt. The program would be as follows:

| RBIT | 5, | WKEN |
| :--- | :--- | :--- |
| SBIT | 5, | WKEDG |
| RBIT | 5, | WKPND |
| SBIT | 5, | WKEN |

If the L port bits have been used as outputs and then changed to inputs with Multi-Input Wakeup/Interrupt, a safety procedure should also be followed to avoid inherited pseudo wakeup conditions. After the selected L port bits have been changed from output to input but before the associated WKEN bits are enabled, the associated edge select bits in WKEDG should be set or reset for the desired edge selects, followed by the associated WKPND bits being cleared.
This same procedure should be used following RESET, since the L port inputs are left floating as a result of RESET. The occurrence of the selected trigger condition for Multi-Input Wakeup is latched into a pending register called Reg: WKPND. The respective bits of the WKPND register will be set on the occurrence of the selected trigger edge on the corresponding Port L pin. The user has the responsibility of clearing these pending flags. Since the Reg: WKPND is a pending register for the occurrence of selected wakeup conditions, the COP888CG will not enter the HALT mode if any Wakeup bit is both enabled and pending. Consequently, the user has the responsibility of clearing the pending flags before attempting to enter the HALT mode.
All three registers Reg:WKEN, Reg:WKPND and Reg:WKEDG are read/write registers, and are cleared at reset.

## PORT L INTERRUPTS

Port L provides the user with an additional eight fully selectable, edge sensitive interrupts which are all vectored into the same service subroutine.
The interrupt from Port $L$ shares logic with the wake up circuitry. The register WKEN allows interrupts from Port $L$ to be individually enabled or disabled. The register WKEDG

## Multi－Input Wakeup（Continued）

specifies the trigger condition to be either a positive or a negative edge．Finally，the register WKPND latches in the pending trigger conditions．
A control flag，LPEN，functions as a global interrupt enable for Port L interrupts．Setting the LPEN flag will enable inter－ rupts and vice versa．A separate global pending flag is not needed since the register WKPND is adequate．
Since Port $L$ is also used for waking the COP888CG out of the HALT or IDLE modes，the user can elect to exit the HALT or IDLE modes either with or without the interrupt enabled．If he elects to disable the interrupt，then the COP888CG will restart execution from the instruction imme－ diately following the instruction that placed the microcontrol－ ler in the HALT or IDLE modes．In the other case，the COP888CG will first execute the interrupt service routine and then revert to normal operation．
The Wakeup signal will not start the chip running immediate－ ly since crystal oscillators or ceramic resonators have a fi－ nite start up time．The IDLE Timer（TO）generates a fixed delay to ensure that the oscillator has indeed stabilized be－ fore allowing the COP888CG to execute instructions．In this case，upon detecting a valid Wakeup signal，only the oscilla－ tor circuitry and the IDLE Timer TO are enabled．The IDLE Timer is loaded with a value of 256 and is clocked from the $t_{c}$ instruction cycle clock．The $t_{c}$ clock is derived by dividing down the oscillator clock by a factor of 10．A Schmitt trigger following the CKI on－chip inverter ensures that the IDLE tim－ $e r$ is clocked only when the oscillator has a sufficiently large amplitude to meet the Schmitt trigger specifications．This Schmitt trigger is not part of the oscillator closed loop．The startup timeout from the IDLE timer enables the clock sig－ nals to be routed to the rest of the chip．
If the RC clock option is used，the fixed delay is under soft－ ware control．A control flag，CLKDLY，in the G7 configura－
tion bit allows the clock start up delay to be optionally insert－ ed．Setting CLKDLY flag high will cause clock start up delay to be inserted and resetting it will exclude the clock start up delay．The CLKDLY flag is cleared during RESET，so the clock start up delay is not present following RESET with the RC clock options．

## UART

The COP888CG contains a full－duplex software program－ mable UART．The UART（Figure 12）consists of a transmit shift register，a receiver shift register and seven address－ able registers，as follows：a transmit buffer register（TBUF）， a receiver buffer register（RBUF），a UART control and status register（ENU），a UART receive control and status register（ENUR），a UART interrupt and clock source register （ENUI），a prescaler select register（PSR）and baud（BAUD） register．The ENU register contains flags for transmit and receive functions；this register also determines the length of the data frame（ 7,8 or 9 bits），the value of the ninth bit in transmission，and parity selection bits．The ENUR register flags framming，data overrun and parity errors while the UART is receiving．
Other functions of the ENUR register include saving the ninth bit received in the data frame，enabling or disabling the UART＇s attention mode of operation and providing addition－ al receiver／transmitter status information via RCVG and XMTG bits．The determination of an internal or external clock source is done by the ENUI register，as well as select－ ing the number of stop bits and enabling or disabling trans－ mit and receive interrupts．A control flag in this register can also select the UART mode of operation：asynchronous or synchronous．

## UART (Continued)

## UART CONTROL AND STATUS REGISTERS

The operation of the UART is programmed through three registers: ENU, ENUR and ENUI. The function of the individual bits in these registers is as follows:
Control and Status Register (Byte at OBA)

| PEN | PSEL1 | XBIT9/ <br> PSHL1 | CHLO | ERR | RBFL | TBMT |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| ORW | ORW | ORE | ORW | ORW | OR | OR | 1R |

Bit 7
Bit 0
ENUR-UART Receive Control and Status Register (Byte at OBB)

| DOE | FE | PE | SPARE | RBIT9 | ATTN | XMTG | RCVG |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| ORD | ORD | ORD | ORW* | OR | ORW | OR | OR |

## Bit7

Bit0
ENUI-UART Interrupt and Clock Source Register (Byte at OBC)

| STP2 | STP78 | ETDX | SSEL | XRCLK | XTCLK | ERI | ETI |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| ORW | ORW | ORW | ORW | ORW | ORW | ORW | ORW |

Bit7
-Bit is not used.
0 Bit is cleared on reset.
1 Bit is set to one on reset.
R Bit is read-only; it cannot be written by sottware.
RW Bit is read/write.
D Bit is cleared on read; when read by software as a one, it is cleared automatically. Writing to the bit does not affect its state.

## Associated I/O Pins

Data is transmitted on the TDX pin and received on the RDX pin. TDX is the alternate function assigned to Port L pin L2; it is selected by setting ETDX (in the ENUR register) to one. RDX is an inherent function of Port L pin L3, requiring no setup.
The baud rate clock for the UART can be generated onchip, or can be taken from an external source. Port L pin L1 (CKX) is the external clock I/O pin. The CKX pin can be either an input or an output, as determined by Port L Configuration and Data registers (Bit 1). As an input, it accepts a clock signal which may be selected to drive the transmitter and/or receiver. As an output, it presents the internal Baud Rate Generator output.

## UART OPERATION

The UART has two modes of operation: asynchronous mode and synchronous mode.

## ASYNCHRONOUS MODE

This mode is selected by resetting the SSEL (in the ENUI register) bit to zero. The input frequency to the UART is 16 times the baud rate.
The TSFT and TBUF registers double-buffer data for transmission. While TSFT is shifting out the current character on the TDX pin, the TBUF register may be loaded by software with the next byte to be transmitted. When TSFT finishes transmitting the current character the contents of TBUF are transferred to the TSFT register and the Transmit Buffer Empty Flag (TBMT in the ENU register) is set. The TBMT flag is automatically reset by the UART when software loads a new character into the TBUF register. There is also the XMTG bit which is set to indicate that the UART is transmitting. This bit gets reset at the end of the last frame (end of last Stop bit). TBUF is a read/write register.
The RSFT and RBUF registers double-buffer data being received. The UART receiver continually monitors the signal on the RDX pin for a low level to detect the beginning of a Start bit. Upon sensing this low level, it waits for half a bit time and samples again. If the RDX pin is still low, the receiver considers this to be a valid Start bit, and the remaining bits in the character frame are each sampled a single time, at the mid-bit position. Serial data input on the RDX pin is shifted into the RSFT register. Upon receiving the complete character, the contents of the RSFT register are copied into the RBUF register and the Received Buffer Full Flag (RBFL) is set. RBFL is automatically reset when software reads the character from the RBUF register. RBUF is a read only register. There is also the RCVG bit which is set high when a framing error occurs and goes low once RDX goes high. TBMT, XMTG, RBFL and RCVG are read only bits.

## SYNCHRONOUS MODE

In this mode data is transferred synchronously with the clock. Data is transmitted on the rising edge and received on the falling edge of the synchronous clock.
This mode is selected by setting SSEL bit in the ENUI register. The input frequency to the UART is the same as the baud rate.
When an external clock input is selected at the CKX pin, data transmit and receive are performed synchronously with this clock through TDX/RDX pins.
If data transmit and receive are selected with the CKX pin as clock output, the $\mu \mathrm{C}$ generates the synchronous clock output at the CKX pin. The internal baud rate generator is used to produce the synchronous clock. Data transmit and receive are performed synchronously with this clock.

## FRAMING FORMATS

The UART supports several serial framing formats (Figure 13). The format is selected using control bits in the ENU register.

## UART OPERATION (Continued)



TL/DD/9765-19
FIGURE 13. Framing Formats

## Baud Clock Generation

The clock inputs to the transmitter and receiver sections of the UART can be individually selected to come either from an external source at the CKX pin (port L, pin L1) or from a source selected in the PSR and BAD registers. Internally, the basic baud clock is created from the oscillator frequency through a two-stage divider chain consisting of a 1-16 (increments of 0.5 ) prescaler and an 11-bit binary counter. (Figure 14) The divide factors are specified through two read/write registers shown in Figure 15. Note that the 11-bit Baud Rate Divisor spills over into the Prescaler Select Register (PSR). PSR is cleared upon reset.
As shown in Table I, a Prescale Factor of 0 corresponds to NO CLOCK. NO CLOCK condition is the UART power down mode where the UART clock is turned off for power saving
purpose. The user must also turn the UART clock off when a different baud rate is chosen.
The correspondences between the 5-bit Prescaler Select and Prescaler factors are shown in Table I. Therer are many ways to calculate the two divisor factors, but one particularly effective method would be to achieve a 1.8432 MHz frequency coming out of the first stage. The 1.8432 MHz prescaler output is then used to drive the software programmable baud rate counter to create a $\times 16$ clock for the following baud rates: 110, 134.5, 150, 300, 600, 1200, 1800, 2400, $3600,4800,7200,9600,19200$ and 38400 (Table II). Other baud rates may be created by using appropriate divisors. The $\times 16$ clock is then divided by 16 to provide the rate for the serial shift registers of the transmitter and receiver.


TL/DD/9765-20
FIGURE 14. UART BAUD Clock Generation
PSR


FIGURE 15. UART BAUD Clock Divisor Registers

Baud Clock Generation (Continued)
TABLE I. Prescaler Factors

| Prescaler <br> Select | Prescaler <br> Factor |
| :---: | :---: |
| 00000 | NO CLOCK |
| 00001 | 1 |
| 00010 | 1.5 |
| 00011 | 2 |
| 00100 | 2.5 |
| 00101 | 3 |
| 00110 | 3.5 |
| 00111 | 4 |
| 01000 | 4.5 |
| 01001 | 5 |
| 01010 | 5.5 |
| 01011 | 6 |
| 01100 | 6.5 |
| 01101 | 7 |
| 01110 | 7.5 |
| 01111 | 8 |
| 10000 | 8.5 |
| 10001 | 9 |
| 10010 | 9.5 |
| 10011 | 10 |
| 10100 | 10.5 |
| 10101 | 11 |
| 10110 | 11.5 |
| 10111 | 12 |
| 11000 | 12.5 |
| 11001 | 13 |
| 11010 | 13.5 |
| 11011 | 14 |
| 11100 | 14.5 |
| 11101 | 15 |
| 11110 | 15.5 |
| 11111 | 16 |
|  |  |

TABLE II. Baud Rate Divisors (1.8432 MHz Prescaler Output)

| Baud <br> Rate | Baud Rate <br> Divisor (N-1) |
| :---: | :---: |
| $110(110.03)$ | 1046 |
| $134.5(134.58)$ | 855 |
| 150 | 767 |
| 300 | 383 |
| 600 | 191 |
| 1200 | 95 |
| 1800 | 63 |
| 2400 | 47 |
| 3600 | 31 |
| 4800 | 23 |
| 7200 | 15 |
| 9600 | 11 |
| 19200 | 5 |
| 38400 | 2 |

The entries in Table II assume a prescaler output of 1.8432 MHz .

As an example, considering the Asynchronous Mode and a CKI clock of 4.608 MHz , the prescaler factor selected is:

$$
4.608 / 1.8432=2.5
$$

The 2.5 entry is available in Table I. The 1.8432 MHz prescaler output is then used with proper Baud Rate Divisor (Table II) to obtain different baud rates. For a baud rate of 19200 e.g., the entry in Table II is 5.

$$
\begin{aligned}
& N-1=5(N-1 \text { is the contents of Baud Rate Divisor }) \\
& N=6(N \text { is the divisor }) \\
& \text { Baud Rate }=1.8432 \mathrm{MHz}(16 \times 6)=19200
\end{aligned}
$$

The divide by 16 is performed because in the asynchronous mode, the input frequency to the UART is 16 times the baud rate. The equation to calculate baud rates is given below. The actual Baud Rate may be found from:

$$
\mathrm{BR}=\mathrm{Fc} /(16 \times \mathrm{N} \times \mathrm{P})
$$

Where:
BR is the Baud Rate
Fc is the CKI frequency
$N$ is one plus the value of the Baud Rate Divisor (Table III). $\mathbf{P}$ is the Prescaler Divide Factor selected by the value in the Prescaler Select Register (Table I)
Note: In the Synchronous Mode, the divisor 16 is replaced by one.
Example:
Asynchronous Mode:

$$
\begin{aligned}
\text { Crystal Frequency } & =5 \mathrm{MHz} \\
\text { Desired baud rate } & =9600
\end{aligned}
$$

Using the above equation $\mathrm{N} \times \mathrm{P}$ can be calculated first.

$$
N \times P=\left(5 \times 10^{6}\right) /(16 \times 9600)
$$

Now 32.552 is divided by each Prescaler Factor (Table II) to obtain a value closest to an integer. This factor happens to be 6.5 ( $P=6.5$ ).

$$
N=32.552 / 6.5=5.008(N=5)
$$

The Baud Rate Divisor value should be $4(\mathrm{~N}-1)$. Using the above values calculated for N and P :

$$
\begin{gathered}
\mathrm{BR}=\left(5 \times 10^{6}\right) /(16 \times 5 \times 6.5)=9615.384 \\
\% \text { error }=(9615.385-9600) / 9600=0.16
\end{gathered}
$$

## Attention Mode

The UART Receiver section supports an alternate mode of operation, referred to as ATTENTION Mode. This mode of operation is selected by the ATTN bit in the ENUR register. The data format for transmission must also be selected as having nine Data bits and either 7/8, one or two Stop bits.
The ATTENTION mode of operation is intended for use in networking the COP888CG with other processors. Typically in such environments the messages consists of device addresses, indicating which of several destinations should receive them, and the actual data. This Mode supports a scheme in which addresses are flagged by having the ninth bit of the data field set to a 1. If the ninth bit is reset to a zero the byte is a Data byte.
While in ATTENTION mode, the UART monitors the communication flow, but ignores all characters until an address character is received. Upon receiving an address character, the UART signals that the character is ready by setting the RBFL flag, which in turn interrupts the processor if UART

## Attention Mode (Continued)

Receiver interrupts are enabled. The ATTN bit is also cleared automatically at this point, so that data characters as well as address characters are recognized. Software examines the contents of the RBUF and responds by deciding either to accept the subsequent data stream (by leaving the ATTN bit reset) or to wait until the next address character is seen (by setting the ATTN bit again).
Operation of the UART Transmitter is not affected by selection of this Mode. The value of the ninth bit to be transmitted is programmed by setting XBIT9 appropriately. The value of the ninth bit received is obtained by reading RBIT9. Since this bit is located in ENUR register where the error flags reside, a bit operation on it will reset the error flags.

## Comparators

The COP888CG has two differential comparators. Ports 1113 and 14-16 are used for the comparators. The output of the comparators are brought out to the pins. The following is the Port I assignment.

I1 Comparator1 negative input
12 Comparator1 positive input
13 Comparator1 output
14 Comparator2 negative input
15 Comparator2 positive input
16 Comparator2 output

## COMPARATOR SELECT REGISTER (ADDRESS X'00B7)

The register contains the following bits:
CMP1EN Enables comparator1 ("1" = enable)
CMP1RD Reads comparator1 output internally
(CMP1EN $=1$, CMP1OE $=0$ )
CMP10E Enables comparator1 output to pin 13 ("1" = enable), CMP1EN bit must be set to enable this function.
CMP2EN Enables comparator2 ("1" = enable)
CMP2RD Reads comparator2 output internally
$(C M P 2 E N=1, C M P 2 O E=0)$

CMP2OE Enables comparator2 output to pin 16 ("1" = enable), CMP2EN bit must be set to enable this function.

| Unused | CMP | CMP | CMP | CMP | CMP | CMP | Unused |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
|  | $2 O E$ | $2 R D$ | $2 E N$ | $10 E$ | 1RD | 1EN |  |

Bit 7
Bit 0
The Comparator Select Register is cleared on RESET (the comparators are disabled). To save power the program should also disable the comparators before the $\mu \mathrm{C}$ enters the HALT/IDLE modes.
Comparator outputs have the save spec as Ports L and G except that the rise and fall times are symmetrical.

## Interrupts

The COP888CG supports a vectored interrupt scheme. It supports a total of fourteen interrupt sources. The following table lists all the possible COP888CG interrupt sources, their arbitration ranking and the memory locations reserved for the interrupt vector for each source.
Two bytes of program memory space are reserved for each interrupt source. All interrupt sources except the software interrupt are maskable. Each of the maskable interrupts have an Enable bit and a Pending bit. A maskable interrupt is active if its associated enable and pending bits are set. If $\mathrm{GIE}=1$ and an interrupt is active, then the processor will be interrupted as soon as it is ready to start executing an instruction except if the above conditions happen during the Software Trap service routine. This exception is described in the Software Trap sub-section.
The interruption process is accomplished with the INTR instruction (opcode 00), which is jammed inside the Instruction Register and replaces the opcode about to be executed. The following steps are performed for every interrupt:

1. The GIE (Global Interrupt Enable) bit is reset.
2. The address of the instruction about to be executed is pushed into the stack.
3. The PC (Program Counter) branches to address 00FF. This procedure takes $7 t_{c}$ cycles to execute.

| Arbitration <br> Ranking | Source | Description | Vector <br> Address <br> Hi-Low Byte |
| :--- | :--- | :--- | :--- |
| (1) Highest | Software | INTR Instruction | OyFE-0yFF |
|  | Reserved | for Future Use | OyFC-0yFD |
| $(2)$ | External | Pin G0 Edge | OyFA-0yFB |
| $(3)$ | Timer T0 | T0 Bit 12 Toggle | 0yF8-0yF9 |
| $(4)$ | Timer T1 | T1 Underfiow/ <br> T1A Capture Edge | OyF6-0yF7 |
| $(5)$ | Timer T1 | T1B Capture Edge | OyF4-0yF5 |
| $(6)$ | MICROWIRE/PLUS | BUSY Goes Low | OyF2-0yF3 |
|  | Reserved | for Future Use | OyF0-0yF1 |
|  | UART | Receive | OyEE-0yEF |
| $(7)$ | UART | Transmit | OyEC-0yED |
| $(8)$ | Timer T2 | T2 Underflow/ <br> T2A Capture Edge | OyEA-0yEB |
|  | Timer T2 | T2B Capture Edge | OyE8-0yE9 |
|  | Reserved | for Future Use | OyE6-0yE7 |
| $(9)$ | Reserved | for Future Use | OyE4-0yE5 |
| $(10)$ Lowest | Default | Port L Edge | OyE2-0yE3 |

y is VIS page.

At this time, since $\mathrm{GIE}=0$, other maskable interrupts are disabled. The user is now free to do whatever context switching is required by saving the context of the machine in the stack with PUSH instructions. The user would then program a VIS (Vector Interrupt Select) instruction in order to branch to the interrupt service routine of the highest priority interrupt enabled and pending at the time of the VIS. Note that this is not necessarily the interrupt that caused the branch to address location 00FF Hex prior to the context switching.
Thus, if an interrupt with a higher rank than the one which caused the interruption becomes active before the decision of which interrupt to service is made by the VIS, then the interrupt with the higher rank will override any lower ones and will be acknowledged. The lower priority interrupt(s) are still pending, however, and will cause another interrupt immediately following the completion of the interrupt service routine associated with the higher priority interrupt just serviced. This lower priority interrupt will occur immediately following the RETI (Return from Interrupt) instruction at the end of the interrupt service routine just completed.
Inside the interrupt service routine, the associated pending bit has to be cleared by software. The RETI (Return from Interrupt) instruction at the end of the interrupt service routine will set the GIE (Global Interrupt Enable) bit, allowing the processor to be interrupted again if another interrupt is active and pending.

The VIS instruction looks at all the active interrupts at the time it is executed and performs an indirect jump to the beginning of the service routine of the one with the highest rank.
The addresses of the different interrupt service routines, called vectors, are chosen by the user and stored in ROM in a table starting at 01E0 (assuming that VIS is located between 00FF and 01DF). The vectors are 15 -bit wide and therefore occupy 2 ROM locations.
VIS and the vector table must be located in the same 256. byte block ( $0 y 00$ to OyFF) except if VIS is located at the last address of a block. In this case, the table must be in the next block.
The vector of the maskable interrupt with the lowest rank is located at OyE0 (Hi-Order byte) and OyE1 (Lo-Order byte) and so forth in increasing rank number. The vector of the maskable interrupt with the highest rank is located at 0yFA (Hi-Order byte) and OyFB (Lo-Order byte).
The Software Trap has the highest rank and its vector is located at OyFE and OyFF.
If, by accident, a VIS gets executed and no interrupt is active, then the PC (Program Counter) will branch to a vector located at OyEO-OyE1. This vector can point to the Software Trap (ST) interrupt service routine, or to another special service routine as desired.
Figure 16 shows the COP888CG Interrupt block diagram.

## Interrupts (Continued)

## SOFTWARE TRAP

The Software Trap (ST) is a special kind of non-maskable interrupt which occurs when the INTR instruction (used to acknowledge interrupts) is fetched from ROM and placed inside the instruction register. This may happen when the PC is pointing beyond the available ROM address space or when the stack is over-popped.
When an ST occurs, the user can re-initialize the stack pointer and do a recovery procedure (similar to RESET, but not necessarily containing all of the same initialization procedures) before restarting.
The occurrence of an ST is latched into the ST pending bit. The GIE bit is not affected and the ST pending bit (not accessible by the user) is used to inhibit other interrupts and to direct the program to the ST service routine with the VIS instruction.
It is cleared by RESET and by the RPND instruction.
The ST has the highest rank among all interrupts.
Nothing (except another ST) can interrupt an ST being serviced.
The COP888CG contains a WatchDog and clock monitor. The WatchDog is designed to detect the user program getting stuck in infinite loops resulting in loss of program control or "runaway" programs. The Clock Monitor is used to detect the absence of a clock or a very slow clock below a specified rate on the CKI pin.

## WatchDog

The COP888CG WatchDog consists of two independent logic blocks: WD UPPER and WD LOWER. WD UPPER establishes the upper limit on the service window and WD LOWER defines the lower limit of the service window.
Servicing the WatchDog consists of writing a specific value to a WatchDog Service Register named WDCNT which is memory mapped in the RAM. This value is composed of three fields, consisting of a 2 -bit Window Select, a 5 -bit Key Data field, and the 1-bit Clock Monitor Select field. Table III shows the WDCNT register.

The lower limit of the service window is fixed at 2048 instruction cycles. Bits 7 ad 6 of the WDCNT register allow the user to pick an upper limit of the service window.
Table IV shows the four possible combinations of lower and upper limits for the WatchDog service window. This flexibility in choosing the WatchDog service window prevents any undue burden on the user software.
Bits 5, 4, 3, 2 and 1 of the WDCNT register represent the 5bit Key Data field. The key data is fixed at 01100 . Bit 0 of the WDCNT Register is the Clock Monitor Select bit.

TABLE III

| Window <br> Select |  | Key Data |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clock <br> Monitor |  |  |  |  |  |  |  |
| X | X | 0 | 1 | 1 | 0 | 0 | Y |
| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |

TABLE IV

| WDCNT <br> Bit 7 | WDCNT <br> Bit 6 | Service Window <br> (Lower-Upper Limits) |
| :---: | :---: | :--- |
| 0 | 0 | $2 k-8 k \mathrm{t}_{\mathrm{c}}$ Cycles |
| 0 | 1 | $2 \mathrm{k}-16 \mathrm{k} \mathrm{t}_{\mathrm{c}}$ Cycles |
| 1 | 0 | $2 \mathrm{k}-32 \mathrm{k} \mathrm{t}_{\mathrm{c}}$ Cycles |
| 1 | 1 | $2 \mathrm{k}-64 \mathrm{k} \mathrm{t}_{\mathrm{c}}$ Cycles |

## Clock Monitor

The Clock Monitor aboard the COP888CG can be selected or deselected under program control. The Clock Monitor is guaranteed not to reject the clock if the instruction cycle clock $\left(1 / t_{c}\right)$ is greater or equal to 10 kHz . This equates to a clock input rate on CKI of greater or equal to 100 kHz .

## WatchDog Operation

The WatchDog and Clock Monitor are disabled during RESET. The COP888CG comes out of RESET with the WatchDog armed, the WatchDog Window Select bits (bits 6,


## WatchDog Operation (Continued)

7 of the WDCNT Register) set, and the Clock Monitor bit (bit 0 of the WDCNT Register) enabled. Thus, a Clock Monitor error will occur after coming out of RESET, if the instruction cycle clock frequency has not reached a minimum specified value, including the case where the oscillator fails to start.
The WDCNT register can be written to only once after RESET and the key data (bits 5 through 1 of the WDCNT Register) must match to be a valid write. This write to the WDCNT register involves two irrevocable choices: (i) the selection of the WatchDog service window (ii) enabling or disabling of the Clock Monitor. Hence, the first write to WDCNT Register involves selecting or deselecting the Clock Monitor, select the WatchDog service window and match the WatchDog key data. Subsequent writes to the WDCNT register will compare the value being written by the user to the WatchDog service window value and the key data (bits 7 through 1) in the WDCNT Register. Table V shows the sequence of events that can occur.
The user must service the WatchDog at least once before the upper limit of the serivce window expires. The WatchDog may not be serviced more than once in every lower limit of the service window. The user may service the WatchDog as many times as wished in the time period between the lower and upper limits of the service window. The first write to the WDCNT Register is also counted as a WatchDog service.
The WatchDog has an output pin associated with it. This is the WDOUT pin, on pin 1 of the port G. WDOUT is active low. The WDOUT pin is in the high impedance state in the inactive state. Upon triggering the WatchDog, the logic will pull the WDOUT (G1) pin low for an additional $16 \mathrm{t}_{\mathrm{c}}-32 \mathrm{t}_{\mathrm{c}}$ cycles after the signal level on WDOUT pin goes below the lower Schmitt trigger threshold. After this delay, the COP888CG will stop forcing the WDOUT output low.
The WatchDog service window will restart when the WDOUT pin goes inactive. It is recommended that the user tie the WDOUT pin back to $V_{C C}$ through a resistor in order to pull WDOUT high.
A WatchDog service while the WDOUT signal is active will be ignored. The state of the WDOUT pin is not guaranteed at RESET, but if it powers up low then the WatchDog will time out and disable.
The Clock Monitor forces the G1 pin low upon detecting a clock frequency error. The Clock Monitor error will continue until the clock frequency has reached the minimum specified value, after which the G1 output will enter the high im-
pedance TRI-STATE mode following $16 t_{c}-32 t_{c}$ clock cycles. The Clock Monitor generates a continual Clock Monitor error if the oscillator fails to start, or fails to reach the minimum specified frequency. The specification for the Clock Monitor is as follows:
$1 / \mathrm{t}_{\mathrm{c}}>10 \mathrm{kHz}$-No clock rejection.
$1 / \mathrm{t}_{\mathrm{c}}<10 \mathrm{~Hz}$-Guaranteed clock rejection.

## MICROWIRE/PLUS

MICROWIRE/PLUS is a serial synchronous communications interface. The MICROWIRE/PLUS capability enables the COP888CG to interface with any of National Semiconductor's MICROWIRE peripherals (i.e. A/D converters, display drivers, E2PROMs etc.) and with other microcontrollers which support the MICROWIRE interface. It consists of an 8 -bit serial shift register (SIO) with serial data input (SI), serial data output (SO) and serial shift clock (SK). Figure 13 shows a block diagram of the MICROWIRE logic.


TL/DD/9765-23
FIGURE 17. MICROWIRE Block Diagram
The shift clock can be selected from either an internal source or an external source. Operating the MICROWIRE arrangement with the internal clock source is called the Master mode of operation. Similarly, operating the MICROWIRE arrangement with an external shift clock is called the Slave mode of operation.
The CNTRL register is used to configure and control the MICROWIRE mode. To use the MICROWIRE, the MSEL bit in the CNTRL register is set to one. The SK clock rate is selected by the two bits, SL0 and SL1, in the CNTRL register. Table IV details the different clock rates that may be selected.

TABLE V

| Key <br> Data | Window <br> Data | Clock <br> Monitor | Action |
| :---: | :---: | :---: | :---: |
| Match | Match | Match | Valid Service: Restart Service Window |
| Don't Care | Mismatch | Don't Care | Error: Generate WatchDog Output |
| Mismatch | Don't Care | Don't Care | Error: Generate WatchDog Output |
| Don't Care | Don't Care | Mismatch | Error: Generate WatchDog Output |

TABLE VI

| SLI | SLO | SK |
| :---: | :---: | :---: |
| 0 | 0 | $2 \times t_{c \mid}$ |
| 0 | 1 | $4 \times t_{c}$ |
| 1 | x | $8 \times \mathrm{t}_{\mathrm{c}}$ |

Where $t_{c}$ is the instruction cycle clock

## MICROWIRE/PLUS (Continued)

## MICROWIRE/PLUS OPERATION

Setting the BUSY bit in the PSW register causes the MICROWIRE/PLUS to start shifting the data. It gets reset when eight data bits have been shifted. The user may reset the BUSY bit by software to allow less than 8 bits to shift. The COP888CG may enter the MICROWIRE/PLUS mode either as a Master or as a Slave. Figure 14 shows how two COP888CG microcontrollers and several peripherals may be interconnected using the MICROWIRE/PLUS arrangements.

## Warning:

The SIO register should only be loaded when the SK clock is low. Loading the SIO register while the SK clock is high will result in undefined data in the SIO register.
Setting the BUSY flag when the input SK clock is high in the MICROWIRE/PLUS slave mode may cause the current SK clock forthe SIO shift register to be narrow. For safety, the BUSY flag should only be set when the input SK clock is low.

## MICROWIRE/PLUS Master Mode Operation

In the MICROWIRE/PLUS Master mode of operation the shift clock (SK) is generated internally by the COP888CG. The MICROWIRE Master always initiates all data exchanges. The MSEL bit in the CNTRL register must be set to enable the SO and SK functions onto the G Port. The SO and SK pins must also be selected as outputs by setting appropriate bits in the Port G configuration register. Table VII summarizes the bit settings required for Master mode of operation.

## MICROWIRE/PLUS Slave Mode Operation

In the MICROWIRE/PLUS Slave mode of operation the SKclock is generated by an external source. Setting the MSEL bit in the CNTRL register enables the SO and SK functions onto the G Port. The SK pin must be selected as an input and the SO pin is selected as an output pin by setting and resetting the appropriate bit in the Port G configuration register. Table VII summarizes the settings required to enter the Slave mode of operation.

The user must set the BUSY flag immediately upon entering the Slave mode. This will ensure that all data bits sent by the Master will be shifted properly. After eight clock pulses the BUSY flag will be cleared and the sequence may be repeated.

## Alternate SK Phase Operation

The COP888CG allows either the normal SK clock or an alternate phase SK clock to shift data in and out of the SIO register. In both the modes the SK is normally low. In the normal mode data is shifted in on the rising edge of the SK clock and the data is shifted out on the falling edge of the SK clock. The SIO register is shifted on each falling edge of the SK clock in the normal mode. In the alternate SK phase operation, data is shifted in on the falling edge of the SK clock ahd shifted out on the rising edge of the SK clock. In the alternate SK phase mode the SIO register is shifted on the rising edge of the SK clock.
A control flag, SKSEL, allows either the normal SK clock or the alternate SK clock to be selected. Resetting SKSEL causes the MICROWIRE/PLUS logic to be clocked from the normal SK signal. Setting the SKSEL flag selects the alternate SK clock. The SKSEL is mapped into the G6 configuration bit. The SKSEL flag will power up in the reset condition, selecting the normal SK signal.

TABLE VII
This table assumes that the control flag MSEL is set.

| G4 (SO) <br> Config. Bit | G5 (SK) <br> Config. Bit | G4 <br> Fun. | G5 <br> Fun. | Operation |
| :---: | :---: | :---: | :---: | :--- |
| 1 | 1 | SO | Int. <br> SK | MICROWIRE <br> Master |
| 0 | 1 | TRI- <br> STATE | Int. <br> SK | MICROWIRE <br> Master |
| 1 | 0 | SO | Ext. <br> SK | MICROWIRE <br> Slave |
| 0 | 0 | TRI- <br> STATE | Ext. <br> SK | MICROWIRE <br> Slave |

## Memory Map

All RAM, ports and registers (except A and PC) are mapped into data memory address space.

| Address S/MAR | Contents |
| :---: | :---: |
| 0000 to 006F | On-Chip RAM bytes (112 bytes) |
| 0070 to 007F xx80 to $\times$ xAF | Unused RAM Address Space (Reads As All Ones) <br> Unused RAM Address Space (Reads Undefined Data) |
| xxB0 | Timer T3 Lower Byte |
| XXB1 | Timer T3 Upper Byte |
| xxB2 | Timer T3 Autoload Register T3RA Lower Byte |
| xxB3 | Timer T3 Autoload Register T3RA Upper Byte |
| xxB4 | Timer T3 Autoload Register T3RB Lower Byte |
| xxB5 | Timer T3 Autoload Register T3RB Upper Byte |
| xxB6 | Timer T3 Control Register |
| xxB7 | Comparator Select Register |
| xxB8 | UART Transmit Buffer (TBUF) |
| xxB9 | UART Receive Buffer (RBUF) |
| xxBA | UART Control and Status Register (ENU) |
| xxBB | UART Receive Control and Status Register (ENUR) |
| xxBC | UART Interrupt and Clock Source Register (ENUI) |
| xxBD | UART Baud Register (BAUD) |
| xxBE | UART Prescale Select Register (PSR) |
| XXBF | Reserved for UART |
| xxC0 | Timer T2 Lower Byte |
| xxC1 | Timer T2 Upper Byte |
| xxC2 | Timer T2 Autoload Register T2RA Lower Byte |
| xxC3 | Timer T2 Autoload Register T2RA Upper Byte |
| xxC4 | Timer T2 Autoload Register T2RB Lower Byte |
| xxC5 | Timer T2 Autoload Register T2RB Upper Byte |
| xxC6 | Timer T2 Control Register |
| xxC7 | WatchDog Service Register (Reg:WDCNT) |
| xxC8 | MIWU Edge Select Register (Reg:WKEDG) |
| xxC9 | MIWU Enable Register (Reg:WKEN) |
| xxCA | MIWU Pending Register (Reg:WKPND) |
| xxCB | Reserved |
| xxCC | Reserved |
| xxCD to xxCF | Reserved |


| Address S/MAR | Contents |
| :---: | :---: |
| xxD0 | Port L Data Register |
| xxD1 | Port L Configuration Register |
| xxD2 | Port L Input Pins (Read Only) |
| xxD3 | Reserved for Port L |
| xxD4 | Port G Data Register |
| xxD5 | Port G Configuration Register |
| xxD6 | Port G input Pins (Read Only) |
| xxD7 | Port I Input Pins (Read Only) |
| xxD8 | Port C Data Register |
| xxD9 | Port C Configuration Register |
| xxDA | Port C Input Pins (Read Only) |
| xxDB | Reserved for Port C |
| xxDC | Port D |
| xxDD to DF | Reserved for Port D |
| xxE0 to xxE5 | Reserved for EE Control Registers |
| xxE6 | Timer T1 Autoload Register T1RB Lower Byte |
| xxE7 | Timer T1 Autoload Register T1RB Upper Byte |
| xxE8 | ICNTRL Register |
| xxE9 | MICROWIRE Shift Register |
| xxEA | Timer T1 Lower Byte |
| xxEB | Timer T1 Upper Byte |
| xxEC | Timer T1 Autoload Register T1RA Lower Byte |
| xxED | Timer T1 Autoload Register T1RA Upper Byte |
| xxEE | CNTRL Control Register |
| xxEF | PSW Register |
| $x \times F 0$ to FB | On-Chip RAM Mapped as Registers |
| xxFC | X Register |
| xxFD | SP Register |
| xxFE | B Register |
| xxFF | Reserved |
| 0100-013F | On-Chip RAM Bytes ( 64 bytes) |

Reading memory locations $0070 \mathrm{H}-007 \mathrm{FH}$ (Segment 0 ) will return all ones. Reading unused memory locations $0080 \mathrm{H}-00 \mathrm{AFH}$ (Segment 0 ) will return undefined data. Reading unused memory locations 0140-017F (Segment 1) will return all ones. Reading memory locations from other Segments (i.e., Segment 2, Segment 3, ... etc.) will return all ones.

## Addressing Modes

The COP888CG has ten addressing modes, six for operand addressing and four for transfer of control.

## OPERAND ADDRESSING MODES

## Register Indirect

This is the "normal" addressing mode for the COP888CG. The operand is the data memory addressed by the B pointer or X pointer.

## Register Indirect (with auto post increment or decrement of pointer)

This addressing mode is used with the LD and $X$ instructions. The operand is the data memory addressed by the B pointer or $X$ pointer. This is a register indirect mode that automatically post increments or decrements the B or X register after executing the instruction.

## Direct

The instruction contains an 8 -bit address field that directly points to the data memory for the operand.

## Immediate

The instruction contains an 8-bit immediate field as the operand.

## Short Immediate

This addressing mode is used with the LBI instruction. The instruction contains a 4-bit immediate field as the operand.

## Indirect

This addressing mode is used with the LAID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a data operand from the program memory.

## TRANSFER OF CONTROL ADDRESSING MODES

## Relative

This mode is used for the JP instruction, with the instruction field being added to the program counter to get the new program location. JP has a range from -31 to +32 to allow a 1 -byte relative jump (JP +1 is implemented by a NOP instruction). There are no "pages" when using JP, since all 15 bits of PC are used.

## Absolute

This mode is used with the JMP and JSR instructions, with the instruction field of 12 bits replacing the lower 12 bits of the program counter (PC). This allows jumping to any location in the current 4 k program memory segment.

## Absolute Long

This mode is used with the JMPL and JSRL instructions, with the instruction field of 15 bits replacing the entire 15 bits of the program counter (PC). This allows jumping to any location in the current 4 k program memory space.

## Indirect

This mode is used with the JID instruction. The contents of the accumulator are used as a partial address (lower 8 bits of PC) for accessing a location in the program memory. The contents of this program memory location serve as a partial address (lower 8 bits of PC) for the jump to the next instruction.
Note: The VIS is a special case of the Indirect Transfer of Control addressing mode, where the double byte vector associated with the interrupt is transferred from adjacent addresses in the program memory into the program counter ( PC ) in order to jump to the associated interrupt service routine.

## Instruction Set

Register and Symbol Definition

| Registers |  |
| :--- | :--- |
| A | 8-Bit Accumulator Register |
| B | 8-Bit Address Register |
| X | 8-Bit Address Register |
| SP | 8-Bit Stack Pointer Register |
| PC | 15-Bit Program Counter Register |
| PU | Upper 7 Bits of PC |
| PL | Lower 8 Bits of PC |
| C | 1 Bit of PSW Register for Carry |
| HC | 1 Bit of PSW Register for Half Carry |
| GIE | 1 Bit of PSW Register for Global |
|  | Interrupt Enable |
| VU | Interrupt Vector Upper Byte |
| VL | Interrupt Vector Lower Byte |


| Symbols |  |
| :---: | :---: |
| [B] | Memory Indirectly Addressed by B Register |
| [ X ] | Memory Indirectly Addressed by $X$ Register |
| MD | Direct Addressed Memory |
| Mem | Direct Addressed Memory or [B] |
| Meml | Direct Addressed Memory or [ B ] or Immediate Data |
| Imm | 8-Bit Immediate Data |
| Reg | Register Memory: Addresses F0 to FF (Includes B, X and SP) |
| Bit | Bit Number (0 to 7) |
| <- | Loaded with |
| <-> | Exchanged with |

Instruction Set (Continued)
INSTRUCTION SET

| ADD | A, Meml | ADD | A<-A+Meml |
| :---: | :---: | :---: | :---: |
| ADC | A, Meml | ADD with Carry | $\begin{aligned} & \text { A <- A + Meml }+C, C<- \text { Carry } \\ & \text { HC <- Half Carry } \end{aligned}$ |
| SUBC | A, Meml | Subtract with Carry | $\begin{aligned} & \text { A }<- \text { A - Meml }+C, C<- \text { Carry } \\ & H C<- \text { Half Carry } \end{aligned}$ |
| AND | A,Meml | Logical AND | A <-A and Meml |
| ANDSZ | A, 1 mm | Logical AND Immed., Skip if Zero | Skip next if $(\mathrm{A}$ and Imm$)=0$ |
| OR | A, Meml | Logical OR | A <-A or Meml |
| XOR | A, Meml | Logical EXclusive OR | A <-A xor Meml |
| IFEQ | MD, Imm | IF EQual | Compare MD and Imm, Do next if MD = Imm |
| IFEQ | A, Meml | IF EQual | Compare A and Meml, Do next if A = Meml |
| IFNE | A,Meml | IF Not Equal | Compare $A$ and Meml, Do next if $A$ not $=$ Meml |
| IFGT | A,Meml | IF Greater Than | Compare A and Meml, Do next if $A>$ Meml |
| IFBNE | \# | If B Not Equal | Do next if lower 4 bits of $B$ not $=1 \mathrm{~mm}$ |
| DRSZ | Reg | Decrement Reg., Skip if Zero | Reg <-Reg- 1 , Skip if Reg $=0$ |
| SBIT | \#,Mem | Set BIT | 1 to bit, Mem (bit $=0$ to 7 immediate) |
| RBIT | \#,Mem | Reset BIT | 0 to bit, Mem |
| IFBIT | \#,Mem | IF BIT | If bit in A or Mem is true do next instruction |
| RPND |  | Reset PeNDing Flag | Reset Software Interrupt Pending Flag |
| X | A,Mem | EXchange A with Memory | A <-> Mem |
| LD | A,Meml | LoaD A with Memory | A <- Meml |
| LD | B,Imm | LoaD B with Immed. | B <-Imm |
| LD | Mem, Imm | LoaD Memory Immed | Mem <- Imm |
| LD | Reg, 1 mm | LoaD Register Memory Immed. | Reg <-Imm |
| X | A, [ $\mathrm{B} \pm$ ] | EXchange A with Memory [B] | $A<->[B],(B<-B \pm 1)$ |
| X | A, $[\mathrm{X} \pm \pm]$ | EXchange A with Memory [ X ] | $A<->[X],(X< - \pm 1)$ |
| LD | A, $[\mathrm{B} \pm$ ] | LoaD A with Memory [B] | $A<-[B],(B<-B \pm 1)$ |
| LD | A, $[\mathrm{X} \pm$ ] | LoaD A with Memory [ X ] | $A<-[X],(X<-X \pm 1)$ |
| LD | [ $\mathrm{B} \pm$ ], lmm | LoaD Memory [B] Immed. | [B] <-Imm, $(B<-B \pm 1)$ |
| CLR | A | CLeaR A | A $<-0$ |
| INC | A | INCrement A | $A<-A+1$ |
| DEC | A | DECrementA | $A<-A-1$ |
| LAID |  | Load A InDirect from ROM | A <- ROM (PU,A) |
| DCOR | A | Decimal CORrect A | $A<-B C D$ correction (follows ADC, SUBC) |
| RRC | A | Rotate A Right thru C | $C \rightarrow$ A $7 \rightarrow>\ldots \rightarrow$ AO $->C$ |
| RLC | A | Rotate A Left thru C | $C<-A 7<-\ldots<-A 0<-C$ |
| SWAP | A | SWAP nibbles of A | A7... A4 $<->$ A3 ... AO |
| SC |  | Set C | $C<-1, H C<-1$ |
| RC |  | Reset C | $\mathrm{C}<-0, \mathrm{HC}<-0$ |
| IFC |  | IFC | IF C is true, do next instruction |
| IFNC |  | IF Not C | If $C$ is not true, do next instruction |
| POP | A | POP the stack into A | SP $<-S P+1, A<-[S P]$ |
| PUSH | A | PUSH A onto the stack | [SP] $<-\mathrm{A}, \mathrm{SP}<-\mathrm{SP}-1$ |
| VIS |  | Vector to Interrupt Service Routine | $\mathrm{PU}<-$ [VU], PL <- [VL] |
| JMPL | Addr. | Jump absolute Long | $\mathrm{PC}<-\mathrm{ii}$ (ii $=15$ bits, 0 to 32k) |
| JMP | Addr. | Jump absolute | PC9 . . 0 < i ( $i=12$ bits) |
| JP | Disp. | Jump relative short | $\mathrm{PC}<-\mathrm{PC}+\mathrm{r}(\mathrm{r}$ is -31 to +32 , not 1$)$ |
| JSRL | Addr. | Jump SubRoutine Long | [SP] <-PL, [SP-1] <-PU,SP-2, PC <-ii |
| JSR | Addr | Jump SubRoutine | [SP] <- PL, [SP-1] <-PU,SP-2, PC9 ...0<-i |
| JID |  | Jump InDirect | PL <-ROM (PU,A) |
| RET |  | RETurn from subroutine | $\mathrm{SP}+2, \mathrm{PL}<-[\mathrm{SP}], \mathrm{PU}<-[\mathrm{SP}-1]$ |
| RETSK |  | RETurn and SKip | SP + 2, PL <-[SP], PU <-[SP-1],Skip <-1 |
| RETI |  | RETurn from Interrupt | $\mathrm{SP}+2, \mathrm{PL}<-[\mathrm{SP}], \mathrm{PU}<-[\mathrm{SP}-1], \mathrm{GlE}<-1$ |
| INTR |  | Generate an Interrupt | [SP] <-PL, [SP-1] <- PU, SP-2, PC <- OFF |
| NOP |  | No OPeration | $\mathrm{PC}<-\mathrm{PC}+1$ |

## Instruction Execution Time

Most instructions are single byte (with immediate addressing mode instructions taking two bytes).
Most single byte instructions take one cycle time ( $1 \mu \mathrm{~s}$ at 10 MHz ) to execute.
See the BYTES and CYCLES per INSTRUCTION table for details.

## Bytes and Cycles per Instruction

The following table shows the number of bytes and cycles for each instruction in the format of byte/cycle (a cycle is $1 \mu \mathrm{~s}$ at 10 MHz ).

|  | [B] | Direct | Immed. |
| :--- | :---: | :---: | :---: |
| ADD | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| ADC | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| SUBC | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| AND | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| OR | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| XOR | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFEQ | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFNE | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFGT | $1 / 1$ | $3 / 4$ | $2 / 2$ |
| IFBNE | $1 / 1$ |  |  |
| DRSZ |  | $1 / 3$ |  |
| SBIT | $1 / 1$ | $3 / 4$ |  |
| RBIT | $1 / 1$ | $3 / 4$ |  |
| IFBIT | $1 / 1$ | $3 / 4$ |  |

Instructions Using A \& C

| CLRA | $1 / 1$ |
| :--- | :--- |
| INCA | $1 / 1$ |
| DECA | $1 / 1$ |
| LAID | $1 / 3$ |
| DCOR | $1 / 1$ |
| RRCA | $1 / 1$ |
| RLCA | $1 / 1$ |
| SWAPA | $1 / 1$ |
| SC | $1 / 1$ |
| RC | $1 / 1$ |
| IFC | $1 / 1$ |
| IFNC | $1 / 1$ |
| PUSHA | $1 / 3$ |
| POPA | $1 / 3$ |
| ANDSZ | $2 / 2$ |


| Transfer of Control |
| :---: |
| Instructions |


| JMPL | $3 / 4$ |
| :--- | :--- |
| JMP | $2 / 3$ |
| JP | $1 / 3$ |
| JSRL | $3 / 5$ |
| JSR | $2 / 5$ |
| JID | $1 / 3$ |
| VIS | $1 / 5$ |
| RET | $1 / 5$ |
| RETSK | $1 / 5$ |
| RETI | $1 / 5$ |
| INTR | $1 / 7$ |
| NOP | $1 / 1$ |


| RPND | $1 / 1$ |
| :--- | :--- |


|  | Memory Transfer Instructions |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Register Indirect |  | Direct | Immed. | Register Indirect Auto Incr. \& Decr. |  |  |
|  | [B] | [ X ] |  |  | [ $B+, B-]$ | [ $\mathrm{X}+, \mathrm{X}-$ ] |  |
| X A,* | 1/1 | 1/3 | $2 / 3$ |  | 1/2 | 1/3 |  |
| LD A,* | 1/1 | 1/3 | $2 / 3$ | $2 / 2$ | 1/2 | 1/3 |  |
| LD B, Imm |  |  |  | 1/1 |  |  | ( 1 F $B<16$ ) |
| LD B, Imm |  |  |  | 2/2 |  |  | (IF $B>15$ ) |
| LD Mem, Imm | 2/2 |  | 3/3 |  | 2/2 |  |  |
| LD Reg, Imm |  |  | 2/3 |  |  |  |  |
| IFEQ MD, Imm |  |  | 3/3 |  |  |  |  |



COP888CG Opcode Table (Continued)
Upper Nibble Along X-Axis
Lower Nibble Along Y -Axis

| 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\begin{aligned} & \text { IFBIT } \\ & 0,[\mathrm{~B}] \end{aligned}$ | ANDSZ <br> A, \#i | LDB, \#0F | IFBNE 0 | $\begin{aligned} & \text { JSR } \\ & \text { x000-x0FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { x000-x0FF } \end{aligned}$ | JP + 17 | INTR | 0 |
| $\begin{aligned} & \text { IFBIT } \\ & 1,[\mathrm{~B}] \end{aligned}$ | * | LDB, \# OE | IFBNE 1 | $\begin{aligned} & \text { JSR } \\ & \times 100-\times 1 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 100-\times 1 F F \end{aligned}$ | JP + 18 | JP + 2 | 1 |
| $\begin{aligned} & \text { IFBIT } \\ & \text { 2,[B] } \end{aligned}$ | * | LD B, \#0D | IFBNE 2 | $\begin{aligned} & \text { JSR } \\ & \text { x200-x2FF } \end{aligned}$ | JMP x200-x2FF | JP + 19 | JP + 3 | 2 |
| $\begin{aligned} & \text { IFBIT } \\ & 3,[B] \end{aligned}$ | * | LD B, \#0C | IFBNE 3 | $\begin{aligned} & \text { JSR } \\ & \times 300-\times 3 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 300-\times 3 F F \end{aligned}$ | $J P+20$ | $J P+4$ | 3 |
| $\begin{aligned} & \text { IFBIT } \\ & \text { 4,[B] } \end{aligned}$ | CLRA | LD B, \#0B | IFBNE 4 | $\begin{aligned} & \text { JSR } \\ & \times 400-\times 4 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 400-\times 4 \mathrm{FF} \end{aligned}$ | $J P+21$ | JP + 5 | 4 |
| $\begin{aligned} & \text { IFBIT } \\ & 5,[\mathrm{~B}] \end{aligned}$ | SWAPA | LD B, \# OA | IFBNE 5 | $\begin{aligned} & \text { JSR } \\ & \times 500-\times 5 \mathrm{FF} \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 500-\times 5 F F \end{aligned}$ | $J P+22$ | JP + 6 | 5 |
| $\begin{aligned} & \text { IFBIT } \\ & 6,[B] \end{aligned}$ | DCORA | LD B, \# 09 | IFBNE 6 | $\begin{aligned} & \text { JSR } \\ & \times 600-\times 6 F F \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \times 600-\times 6 F F \end{aligned}$ | $J P+23$ | JP + 7 | 6 |
| $\begin{aligned} & \text { IFBIT } \\ & 7,[\mathrm{~B}] \end{aligned}$ | PUSHA | LD B, \#08 | IFBNE 7 | $\begin{aligned} & \text { JSR } \\ & \text { x700-x7FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { x700-x7FF } \end{aligned}$ | JP + 24 | JP + 8 | 7 |
| $\begin{aligned} & \text { SBIT } \\ & 0,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 0,[B] \end{aligned}$ | LD B, \#07 | IFBNE 8 | $\begin{aligned} & \text { JSR } \\ & \text { x800-x8FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { x } 800-\mathrm{x} 8 \mathrm{FF} \end{aligned}$ | JP + 25 | JP + 9 | 8 |
| $\begin{aligned} & \text { SBIT } \\ & 1,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 1,[\mathrm{~B}] \end{aligned}$ | LD B, \#06 | IFBNE 9 | $\begin{aligned} & \text { JSR } \\ & \text { x900-x9FF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { x900-x9FF } \end{aligned}$ | JP + 26 | $\mathrm{JP}+10$ | 9 |
| $\begin{aligned} & \text { SBIT } \\ & 2,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 2,[\mathrm{~B}] \end{aligned}$ | LD B, \#05 | IFBNE OA | $\begin{aligned} & \text { JSR } \\ & \text { xA00-xAFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xA00-xAFF } \end{aligned}$ | $J P+27$ | $\mathrm{JP}+11$ | A |
| $\begin{aligned} & \text { SBIT } \\ & 3,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 3,[\mathrm{~B}] \end{aligned}$ | LD B, \# 04 | IFBNE OB | $\begin{aligned} & \text { JSR } \\ & \text { xBOO-xBFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xB00-xBFF } \end{aligned}$ | JP + 28 | $\mathrm{JP}+12$ | B |
| $\begin{aligned} & \text { SBIT } \\ & 4,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 4,[B] \end{aligned}$ | LD B, \#03 | IFBNE OC | $\begin{aligned} & \text { JSR } \\ & \text { xC00-xCFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xC00-xCFF } \end{aligned}$ | JP + 29 | $J P+13$ | C |
| $\begin{aligned} & \text { SBIT } \\ & 5,[B] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 5,[B] \end{aligned}$ | LD B, \# 02 | IFBNE OD | $\begin{aligned} & \text { JSR } \\ & \text { xDOO-xDFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xD00-xDFF } \end{aligned}$ | $J P+30$ | $J P+14$ | D |
| $\begin{aligned} & \text { SBIT } \\ & 6,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 6,[\mathrm{~B}] \end{aligned}$ | LD B, \#01 | IFBNE 0E | $\begin{aligned} & \text { JSR } \\ & \text { xE00-xEFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xE00-xEFF } \end{aligned}$ | $\mathrm{JP}+31$ | $J P+15$ | E |
| $\begin{aligned} & \text { SBIT } \\ & 7,[\mathrm{~B}] \end{aligned}$ | $\begin{aligned} & \text { RBIT } \\ & 7,[\mathrm{~B}] \end{aligned}$ | LD B, \#00 | IFBNE OF | $\begin{aligned} & \text { JSR } \\ & \text { xFO0-xFFF } \end{aligned}$ | $\begin{aligned} & \text { JMP } \\ & \text { xFOO-xFFF } \end{aligned}$ | $J P+32$ | $J P+16$ | F |

Where,
$i$ is the immediate data
Md is a directly addressed memory location

* is an unused opcode

Note: The opcode 60 Hex is also the opcode for IFBIT \#1,A

## Mask Options

The COP888CG mask programmable options are shown below. The options are programmed at the same time as the ROM pattern submission.

```
OPTION 1: CLOCK CONFIGURATION
    = 1 Crystal Oscillator (CKI/l0)
        G7 (CKO) is clock generator
        output to crystal/resonator
        CKI is the clock input
    = 2 Single-pin RC controlled
        oscillator (CKI/l0)
        G7 is available as a HALT
        restart and/or general purpose
        input
```

OPTION 2: HALT
$=1$ Enable HALT mode
$=2$ Disable HALT mode
OPTION 3: COP888CG BONDING
$=1 \quad 44$-Pin PCC
$=2$ 40-Pin DIP
$=3 \quad 28-\mathrm{Pin}$ PCC
$=4 \quad 28$-Pin DIP

The chip can be driven by a clock input on the CKI input pin which can be between DC and 10 MHz . The CKO output clock is on pin G7 (if clock option-1 has been selected). The CKI input frequency is divided down by 10 to produce the instruction cycle clock ( $1 / \mathrm{t}_{\mathrm{c}}$ ).

## Development Support

## MOLE DEVELOPMENT SYSTEM

The MOLE (Microcomputer On Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPs ${ }^{\text {TM }}$ microcontrollers and the HPC family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.
It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations.
It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modem, or to connect to other MOLEs in a multi-MOLE environment.
MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port.

## How to Order

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

Development Tools Selection Table

| Microcontroller | Order <br> Part Number | Description | Includes | Manual <br> Number |
| :--- | :--- | :--- | :--- | :--- |
| COP888 | MOLE-BRAIN | Brain Board | Brain Board Users Manual | $420408188-001$ |
|  | MOLE-COP8-PB2 | Personality Board | COP888 Personality Board <br> Users Manual | $420420084-001$ |
|  | MOLE-COP8-IBM | Assembler Software for IBM | COP800 Software Users Manual <br> and Software Disk <br> PC-DOS Communications <br> Software Users Manual | $424410527-001$ |
|  |  |  |  | $420040416-001$ |

## Development Support (Continued)

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On Line Emulator) applications group. It consists of an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

## Information System

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud modem, and a telephone.
Voice: (408) 721-5582
Modem: (408) 739-1162

| Baud: | 300 or 1200 Baud |
| :--- | :--- |
| Set-up: | Length: 8 -Bit |
|  | Parity: None |
|  | Stop Bit: |

Operation: 24 Hours, 7 Days

If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

## Order P/N: MOLE-DIAL-A-HLP

Information System Package Contents
Dial-A-Helper User Manual P/N
Public Domain Communications Software

## Factory Applications Support

Dial-A-Helper also provides immediate factor applications support. If a user is having difficulty in getting a MOLE to operate in a particular mode or something peculiar is occuring, he can contact us via his system and modem. He can leave messages on our electronic bulletin board, which we will responed to, or he can arrange for us to actually take control of his system via modem for debugging purposes.
The applications group can then cause his system to execute various commands and try to resolve the customer's problem by actually getting customer's system to respond. Both parties see exactly what is occurring, as it is happening.
This allows us to respond in minutes when applications help is needed.

Section 3
COPS Applications
Section 3 Contents
COP Brief 2 Easy Logarithms for COP400 ..... 3-3
COP Brief 4 L-Bus Considerations ..... 3-14
COP Brief 5 Software and Opcode Differences in the COP444L Instruction Set ..... 3-15
COP Brief 6 RAM Keep-Alive ..... 3-16
COP Note 1 Analog to Digital Conversion Techniques with COPS Family Microcontrollers ..... 3-17
COP Note 4 The COP444L Evaluation Device 444L-EVAL ..... 3-49
COP Note 5 Oscillator Characteristics of COPS Microcontrollers ..... 3-54
COP Note 6 Triac Control Using the COP400 Microcontroller Family ..... 3-71
COP Note 7 Testing of COPS Chips ..... 3-79
AB-3 Current Consumption in NMOS COPS Microcontrollers ..... 3-88
AB-4 Further Information on Testing of COPS Microcontrollers ..... 3-90
AB-6 COPS Interrupts ..... 3-92
AB-15 Protecting Data in the NMC9306/COP494 and NMC9346/COP495 Serial EEPROMs ..... 3-93
AB-28 COPS Peripheral Chips ..... 3-95
AN-326 A Users Guide to COPS Oscillator Operation ..... 3-97
AN-329 Implementing an 8-bit Buffer in COPS ..... 3-101
AN-338 Designing with the NMC9306/COP494 a Versatile Simple to Use E2PROM ..... 3-105
AN-400 A Study of the Crystal Oscillator for CMOS-COPS ..... 3-111
AN-401 Selecting Input/Output Options on COPS Microcontrollers ..... 3-115
AN-440 New CMOS Vacuum Fluorescent Drivers Enable Three Chip System to Provide Intelligent Control of Dot Matrix V.F. Display ..... 3-125
AN-452 MICROWIRE Serial Interface ..... 3-135
AN-453 COPS Based Automobile Instrument Cluster ..... 3-146
AN-454 Automotive Multiplex Wiring ..... 3-151
AN-521 Dual Tone Multiple Frequency (DTMF) ..... 3-155

## Easy Logarithms for COP400

National Semiconductor COP Brief 2

Logarithms have long been a convenient tool for the simplification of multiplication, division, and root extraction. Many assembly language programmers avoid the use of logarithms because of supposed complexity in their application to binary computers. Logarithms conjure up visions of time consuming iterations during the solution of a long series. The problem is far simpler than imagined and its solution yields, for the applications programmer, the classical benefits of logarithms:

1) Multiplication can be performed by a single addition.
2) Division can be performed by a single subtraction.
3) Raising a number to a power involves a single multiply.
4) Extracting a root involves a single divide.

When applied to binary computer operation logarithms yield two further important advantages. First, a broad range of values can be handled without resorting to floating point techniques (other than implied by the characteristic). Second, it is possible to establish the significance of an answer during the body of a calculation, again, without resorting to floating point techniques.
Implementation of base 10 logarithms in a binary system is cumbersome and unnecessary since logarithmic functions can be implemented in a number system of any base. The techniques presented here deal only with logarithms to the base $_{2}$.
A logarithm consists of two parts: an integer characteristic and a fractional mantissa.


TL/DD/6942-1
CHARACTERISTIC


FIGURE 1. The Logarithmic Function and Some Example Values

In Figure 1 some points on the logarithmic curve are identified and evaluated to the base ${ }_{2}$. Notice that the characteristic in each case represents the highest even power of 2 contained in the value of $X$. This is readily seen when binary notation is used.

| $X_{10}$ | $X_{2}$ |  |  |  |  | $\log _{2} X$ | $\log _{2} X$ Where X $=$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $2^{4}$ | $2^{3}$ | $\mathbf{2}^{2}$ | $2^{1}$ | $2^{0}$ | Characteristlc | Even Power of 2 |
| 3 | 0 | 0 | 0 | 1 | 1 | 1 |  |
| 4 | 0 | 0 | 1 | 0 | 0 | 2 | 010.0000 |
| 8 | 0 | 1 | 0 | 0 | 0 | 3 | 011.0000 |
| 10 | 0 | 1 | 0 | 1 | 0 | 3 |  |

FIGURE 2. Identification of the Characteristic
In Figure 2 each point evaluated in Figure 1 has been repeated using binary notation. An arrow subscript indicates the highest even power of 2 appearing in each value of $X$. Notice that in $X=3$ the highest even power of 2 is 21 . Thus the characteristic of the $\log _{2} 3$ is 1 . Where $X=10$ the characteristic of the $\log _{2} 10$ is 3 .
To find the $\log _{2} X$ is very easy where $X$ is an even power of 2. We simply shift the value of $X$ left until a carry bit emerges from the high order position of the register. This procedure is illustrated in Figure 3. This characteristic is found by counting the number of shifts required and subtracting the result from the number of bits in the register. In practice it is easier to being with the number of bits and count down once prior to each shift.

| Counter for <br> Characteristic | Value of X in Binary |  |  |
| :---: | :---: | :---: | :--- |
| 1000 | 0000 | 1000 | Initial |
| 0111 | 0001 | 0000 | First Shift |
| 0110 | 0010 | 0000 | Second Shift |
| 0101 | 0100 | 0000 | Third Shift |
| 0100 | 1000 | 0000 | Fourth Shift |
| 0011 | 0000 | 0000 | Fifth Shift |
| Characteristic | Mantissa | Final |  |
| 011.0000 | 0000 | $\log _{2} X=3.00$ |  |

## FIGURE 3. Conversion to Base ${ }_{2}$ Logarithm by Base Shift

Examination of the final value obtained in Figure 3 reveals no bits in the mantissa. The value 3 in the characteristic, however, indicates that a bit did exist in the $2^{3}$ position of the original number and would have to be restored in order to reconstruct the original value (antilog).

The log of any even power of 2 can be found in this way:

| Decimal | Binary | $\log _{2}$ |
| :---: | :---: | :---: |
| 128 | 10000000 | 0111.00000000 |
| 64 | 01000000 | 0110.00000000 |
| 32 | 00100000 | 0101.00000000 |
| 4 | 00000100 | 0010.00000000 |
| 2 | 00000010 | 0001.00000000 |
| 1 | 00000001 | 0000.00000000 |

A simple flow chart, and program, can be devised for generating the values found in the table and, as will be apparent, a straight line approximation for values that are not even powers of 2. The method, as already illustrated in Figure 3, involves only shifting a binary number left until the most significant bit moves into the carry position. The characteristic is formed by counting. Since a carry on each successive shift will yield a decreasing power of 2 , we must start the characteristic count with the number of bits in the binary value ( $x$ ) and count down one each shift.

FIGURE 4. Base ${ }_{2}$ Logarithms of Even Powers of 2


FIGURE 5. Log Flowchart

```
COP CROSS ASSEMBLER PAGE: 1
```

LOGS


COP CROSS ASSEMBLER PAGE: 2
LOGS

| 53 54 | 003 | A4 | \$LP1: | JSRP | SDB2 | ; SET ADDRESS POINTER <br> ; BACK 2 DIGITS. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 55 | 004 | A9 |  | JSRP | SHLR | ; RESET CARRY AND SHIFT |
| 56 |  |  |  |  |  | ; REG LEFT ONE BIT. |
| 57 | 005 | 20 | \$TS1: | SKC |  | ; IS CARRY = 1 YET? |
| 58 | 006 | C8 |  | JP | \$NO | ; NO - KEEP GOING. |
| 59 | 007 | 49 | \$LST: | RETSK |  | ; YES - FINISHED!! |
| 60 | 008 | 05 | SNO: | LD |  | : NO - LOAD COUNT IN ACC. |
| 61 | 009 | 5F |  | AISC | -1 | ; SUBTRACT ONE. |
| 62 | 00A | 48 | \$TS2: | RET |  | ; MANTISSA IS A O! RETURN |
| 63 | OOB | 06 |  | X |  | ; STORE CHARACTERISTIC. |
| 64 | OOC | C3 |  | JP | \$LP1 | ; DO IT AGAIN! |
| 65 |  |  |  |  |  |  |
| 66 |  |  |  |  |  |  |
| 67 |  |  |  |  |  |  |
| 68 |  |  |  |  |  |  |
| 69 |  |  |  |  |  |  |
| 70 |  |  | ; 2 RO | RE CALL | M THE | THIS |
| 71 |  |  | ; PRO | B2, SHL |  |  |

; 2 ROUTINES ARE CALLED FROM THE SUBROUTINE PAGE BY THIS ; PROGRAM: SDB2, SHLR.

The program shown develops the $\log _{2}$ of any even power of 2 by shifting and testing as previously described. Examine what happens to a value of $X$ that is not an even power of 2. In Figure 7, the number 25 is converted to a base 2 log.

\[

\]

Figure 7. Straight Line Approximation of Base $\mathbf{L}_{\mathbf{L}} \mathbf{L o g}$
The resulting number when viewed as an integer characteristic and a fractional mantissa is $4.5625_{10}$. The fraction 0.5625 is a straight line approximation of the logarithmic curve between the correct values for the base 2 logs of 24 and 25 . The accuracy of this approximation is sufficient for many applications. The error can be corrected, as will be seen later in this discussion, but for now let's look at the problem of exponents or the conversion to an antilog.

To reconstruct the original value of $X$, find the antilog, requires only restoration of the most significant bit and then its alignment with the power of 2 position indicated by the characteristic. In the example, approximation $\left(\log _{2} 25=\right.$ 0100.1001) restoration of MSB can be accomplished by shifting the mantissa (only) one position to the right. In the process a one is shifted into the MSB position.

Approximation of $\log _{2} X \quad$ Restoration of MSB

$$
\begin{array}{ll}
\text { Char. Mantissa } & \text { Char. Mantissa } \\
0100.10010000 & 0100.11001000
\end{array}
$$

The value of the characteristic is 4 so the mantissa must be shifted to the right until MSB is aligned with the $2^{4}$ position.

$$
\begin{array}{llllllll}
2^{7} & 2^{6} & 2^{5} & 2^{4} & 2^{3} & 2^{2} & 2^{1} & 2^{0}
\end{array}
$$

The completion of this operation restores the value of $X$ $(X=25)$ and is the procedure used to find an antilog. Figure 8 is a flow chart for finding an antilog using this procedure. Ths implementation in source code is shown in Figure 9.


FIGURE 8. Flow Chart for Conversion to Antilog

```
COP CROSS ASSEMBLER PAGE 3
```

LOGS

; 4 ROUTINES ARE CALLED FROM THE SUBROUTINE PAGE BY THIS
; PROGRAM: SDB2, SDR2, SHLR, SHLC.

TL/DD/6942-6
FIGURE 9

Using the linear approximation technique just described, some error will result when converting any value of $X$ that is not an even power of 2.
Figure 10 contains a table of correct base 2 logarithms for values of $X$ from 1 through 32 along with the error incurred for each when using linear approximation. Notice that no error results for values of $X$ that are even powers of 2 . Also notice that the error incurred for multiples of even powers of 2 of any given value of X is always the same.

| Value of X | Error |
| ---: | :---: |
| 5 | 0.12 |
| $2 \times 5=10$ | 0.12 |
| $4 \times 5=20$ | 0.12 |
| 3 | 0.15 |
| $2 \times 3=6$ | 0.15 |
| $4 \times 3=12$ | 0.15 |
| $8 \times 3=24$ | 0.15 |


| X | Hexadecimal Log Base | Linear Approximation of Log Base 2 | Error Hexadecimal | $E_{M}-1+\frac{E M-E M-1}{2}$ |
| :---: | :---: | :---: | :---: | :---: |
| 1 | 0.00 | 0.00 | 0.00 |  |
| 2 | 1.00 | 1.00 | 0.00 |  |
| 3 | 1.95 | 1.80 | 0.15 |  |
| 4 | 2.00 | 2.00 | 0.00 |  |
| 5 | 2.52 | 2.40 | 0.12 |  |
| 6 | 2.95 | 2.80 | 0.15 |  |
| 7 | 2.CE | $2 . \mathrm{CO}$ | 0.0E |  |
| 8 | 3.00 | 3.00 | 0.00 |  |
| 9 | 3.2 B | 3.20 | 0.0B |  |
| 10 | 3.52 | 3.40 | 0.12 |  |
| 11 | 3.75 | 3.60 | 0.15 |  |
| 12 | 3.95 | 3.80 | 0.15 |  |
| 13 | 3.83 | 3.AO | 0.13 |  |
| 14 | 3.CE | $3 . C 0$ | 0.0E |  |
| 15 | $3 . E 8$ | 3.E0 | 0.08 |  |
| 16 | 4.00 | 4.00 | 0.00 | 0.03 |
| 17 | 4.16 | 4.10 | 0.06 | 0.03 0.09 |
| 18 | 4.2B | 4.20 | 0.0 B | 0.0D |
| 19 | 4.3 F | 4.30 | 0.0F | 0.11 |
| 20 | 4.52 | 4.40 | 0.12 | 0.15 |
| 21 | 4.67 | 4.50 | 0.17 | 0.16 |
| 22 | 4.75 | 4.60 | 0.15 | 0.16 |
| 23 | 4.87 | 4.70 | 0.17 | 0.16 |
| 24 | 4.95 | 4.80 | 0.15 | 0.15 |
| 25 | 4.A4 | 4.90 | 0.14 | 0.14 |
| 26 | 4.83 | 4.1A0 | 0.13 | 0.14 0.12 |
| 27 | $4 . \mathrm{C} 1$ | 4.80 | 0.11 | 0.10 0.10 |
| 28 | 4.CE; | 4.60 | 0.0E | 0.0D |
| 29 | 4.DB | 4.00 | 0.0B | 0.0A |
| 30 | $4 . \mathrm{E8}$ | 4.E0 | 0.08 | 0.06 |
| 31 | 4.F4 | 4.FO | 0.04 | 0.02 |
| 32 | 5.00 | 5.00 | 0.00 |  |
| 33 |  | 5.1- |  |  |

FIGURE 10. Error Incurred by Linear Approximation of Base 2 Logs

An error that repeats in this way is easily corrected using a look-up table. The greatest absolute error will occur for the least value of $X$ not an even power of $2, X=3$, is about $8 \%$. A 4 point correction table will eliminate this error but will move the greatest uncompensated error to $X=9$ where it
will be about $4 \%$. This process continues until at 16 correction points the maximum error for the absolute value of the logarithm is less than 1 percent. This can be reduced to 0.3 percent by distributing the error. Interpolated error values are listed in Figure 10 and are repeated in Figure 11 as a binary table.

| High Order <br> 4 Mantissa <br> Bits | Binary <br> Correction <br> Value | Hexadecimal <br> Correction <br> Value |
| :---: | :---: | :---: |
| 0000 | 00000000 | 00 |
| 0001 | 00001001 | 09 |
| 0010 | 00001101 | 03 |
| 0011 | 00010001 | 11 |
| 0100 | 00010101 | 15 |
| 0101 | 00010110 | 16 |
| 0110 | 00010110 | 16 |
| 0111 | 00010110 | 16 |
| 1000 | 00010101 | 15 |
| 1001 | 00010100 | 14 |
| 1010 | 00010010 | 12 |
| 1011 | 00010000 | 10 |
| 1100 | 00001101 | 00 |
| 1101 | 00001010 | 0 A |
| 1110 | 00000110 | 06 |
| 1111 | 00000010 | 02 |

## FIGURE 11. Correction Table for $\mathrm{L}_{2}$ X Linear Approximations

Notice in Figure 10 that left justification of the mantissa causes its high order four bits to form a binary sequence that always corresponds to the proper correction value. This works to advantage when combined with the COP400 LQID instruction. LQID implements a table look-up function using the contents of a memory location as the address pointer. Thus we can perform the required table look-up without disturbing the mantissa.
Figure 12 is the flow chart for correction of a logarithm found by linear approximation. Figure 13 is its implementation in COP400 assembly language. Notice that there are two entry points into the program. One is for correction of logs (LADJ:), the other is for correction of a value prior to its conversion to an antilog (AADJ:).


TL/DD/6942-4
FIGURE 12. Flow Chart for Correction of a Value Found by Straight Line Approximation


## Subroutines Used by the Log and Antilog Programs



325

$$
327
$$

328
329
330
330
331 OAF 30

COP CROSS ASSEMBLER LOGS

| 332 | $0 B 0$ | 44 |  | NOP |
| :--- | :--- | :--- | :--- | :--- |
| 333 | $0 B 1$ | 04 |  | XIS |
| 334 | 082 | 48 | $\$ L S T:$ | RET |
| 335 |  |  |  |  |
| 336 |  |  |  |  |
| 337 |  |  |  | END |

. LOCAL ; THERE ARE TWO ENTRY POINTS:
;
. LOCAL

PAGE: 9
; THIS ROUTINE SUBTRACTS 2 FROM THE CONTENTS OF THE
; DIGIT POINTER (B REGISTER). THE CONTENTS OF THE
; ACCUMULATOR ARE LOST IN THE PROCESS. THE USE OF
; SDB2 ALLOWS ADDRESSING WITHIN THE LOGS SUB
; ROUTINE TO BE RELATIVE TO THE CONTENTS OF THE ; ADDRESS POINTER (B REGISTER) UPON ENTRY.
; SDB2 IS COMMONLY USED IN BYTE OPERATIONS TO RESTORE THE ; DIGIT POINTER TO THE LOW ORDER POSITION.
; SDR2: SET DIGIT ADDRESS BACK 2 AND MOVE TO OPPOSITE REGISTER.
; SDB2: SET DIGIT ADDRESS BACK 2 RETAINING PRESENT REGISTER.

| OA3 | 35 | SDR2: | LD | 03 | ; MOVE TO OPPOSITE REGISTER. |
| :--- | :--- | :--- | :--- | :--- | :--- |
| OA4 | 4 E | SDB2: | CBA |  | ; PLACE DIGIT COUNT IN ACC. |
| OA5 | $5 E$ |  | AISC | -2 | ; SUBTRACT 2. |
| OA6 | 44 |  | NOP |  | ; SHOULD ALWAYS SKIP. |
| OA7 | 50 |  | CAB |  | ; PUT DIGIT COUNT BACK. |
| OA8 | 48 |  | RET |  | ; FINISHED - RETURNI! |

; $\cdots \rightarrow$ SHIFT LEFT $\leftarrow \cdots$;
; THIS ROUTINE SHIFTS LEFT THE CONTENTS OF TWO MEMORY ; LOCATIONS ONE BIT. THERE ARE THREE ENTRY POINTS:

SHLR: RESETS THE CARRY BEFORE SHIFTING IN ORDER TO FILL THE LOW ORDER BIT POSITION WITH A 0 .

SHLC: SHIFTS THE STATE OF THE CARRY INTO THE LOW ORDER BIT POSITION.

SHLI: SHIFTS LEFT THE CONTENTS OF ONLY ONE MEMORY LOCATION. THE STATE OF THE CARRY IS SHIFTED INTO THE LOW ORDER POSITION OF MEMORY.

| SHLR: | RC | ; CLEAR CARRY PRIOR TO SHIFT. |
| :--- | :--- | :--- |
| SHLC: | LD | ; LOAD FIRST MEM DIGIT. |
|  | ASC | ; DOUBLE IT. |
|  | NOP | ; AVOID SKIP. |
|  | XIS | ; STORE SHIFTED DIGIT. |
| SHL1: | LD | ; LOAD NEXT MEM DIGIT. |
|  | ASC | ; DOUBLE IT TOO. |

National Semiconductor COP Brief 4
cluding the COP410L and COP411L may generate false states on $\mathrm{L}_{0}-\mathrm{L}_{7}$ during the execution of the CAMQ instruction. Figure 1 contains a short program to illustrate this.
In this program the internal $Q$ register is enabled onto the $L$ lines and a steady bit pattern of logic highs is outpout on $L_{0}$, $L_{1}, L_{6}, L_{7}$, and logic lows on $L_{2}-L_{5}$ via the two-byte CAMQ instruction. Timing constraints on the device are such that the $Q$ register may be temporarily loaded with the second byte of the CAMQ opcode ( $\mathrm{X}^{\prime} 3 \mathrm{C}$ ) prior to receiving the valid data pattern. If this occurs, the opcode will ripple onto the L lines and cause negative-going glitches on $L_{0}, L_{1}, L_{6}, L_{7}$, and positive glitches on $\mathrm{L}_{2}-\mathrm{L}_{5}$. Glitch durations are under 2 microseconds, although the exact value may vary due to data patterns, processing parameters, and $L$ line loading. These false states are peculiar only to the CAMQ instruction and the $L$ lines. The user should expeience no difficulty interfacing with other COP420 outputs such as $G_{0}-G_{3}$ and $D_{0}-D_{3}$ to edge sensitive components.

## Software and Opcode Differences in the COP444L Instruction Set

The COP444L is essentially a COP420L with double RAM and ROM. Because of this increased memory space certain instructions have expanded capability in the COP444L. Note that there are no new instructions in the COP444L and that all instructions perform the same operations in the COP444L as they did in the COP420L. The expanded capability is merely to allow appropriate handling of the increased memory space. The affected instructions are:

| JMP | a | ( $\mathrm{a}=$ address $)$ |
| :--- | :--- | :--- |
| JSR | a | $(\mathrm{a}=$ address $)$ |
| LDD | $\mathrm{r}, \mathrm{d}$ | $(\mathrm{r}, \mathrm{d}=$ RAM address $\mathrm{Br}, \mathrm{Bd})$ |
| XAD | $\mathrm{r}, \mathrm{d}$ | $(\mathrm{r}, \mathrm{d}=$ RAM address $\mathrm{Br}, \mathrm{Bd})$ |
| LBI | $\mathrm{r}, \mathrm{d}$ | $(\mathrm{r}, \mathrm{d}=$ RAM address $\mathrm{Br}, \mathrm{Bd}$; only two byte form of |
|  |  | the instruction affected) |
| XABR |  |  |

The JMP and JSR instructions are modified in that the address a may be anywhere within the 2048 words of ROM space. The opcodes are as follows:


National Semiconductor COP Brief 5

The LDD, XAD, and two byte LBI are modified so that they may address the entire RAM space. The opcodes are as follows:

| LDD | 1011010011 | XAD | -0010\|0011| |
| :---: | :---: | :---: | :---: |
|  | 0 r d |  | \|1| r ${ }^{\text {r }}$ |
| LBI | \|0011|0011| |  |  |
|  | 11) r ${ }^{\text {d }}$ d |  |  |

The XABR instruction change is transparent to the user. The opcode is not changed nor is the function of the instruction. The change is that values of 0 through 7 in A will address registers in the COP444L-i.e. the lower three bits of A become the Br value following the instruction. In the COP420L, the lower two bits of A became the Br value following an XABR instruction.
Note that those instructions which have an exclusive-or argument (LD, X, XIS, XDS) are not affected. The argument is still two bits of the opcode. This means that the exclusive-or aspect of these instructions works within blocks of four registers. It is not possible to toggle Br from a value between 0 and 3 to a value between 4 and 7 by means of these instructions.
There are no other software or opcode differences between the COP444L and the COP420L. Examination of the above changes indicates that the existing opcodes for those instructions have merely been extended. There is no fundamental change.

RAM Keep-Alive
National Semiconductor COP Brief 6

A COPSTM application is a small scale computer system and the design of a power shut-down is not trivial. During the time that power is available, but out of the designed operating range, the system must be prevented from doing anything to harm protected data. This will typically involve some type of external protection of timing circuit.
There is an option on the COP420, 420L, and 410 L parts called "RAM Keep-Alive" that provides a separate power supply to the RAM area of the chip via the CKO pin. The application of power to the RAM while the remainder of the chip has been powered down via $\mathrm{V}_{\mathrm{CC}}$ will keep the RAM "alive".
However, the integrity of data in the RAM is not only a function of power but is also influenced by transient conditions as power is removed and reapplied. During power-on, the Power On Reset (POR) circuit will keep transients from causing changes in the RAM states. The condition of power loss will have some probability of data change if external control is not used.
At some point below the minimum operating voltage certain gates will no longer respond properly while others may still be functional until a much lower voltage. During this transition time any false signal could cause a false write to one or more cells. Another effect could be to turn on multiple address select lines causing data destruction.
Testing the rate of data change is very difficult because it must be done on a statistical basis with many turn/on-turn/ off cycles. Two factors have a major bearing on the numbers derived by testing. One is to call any change in a related data block a failure, even though more than one bit in that block may have changed (this latter case may well be due to the "address select mode"). The second factor is that without massive instrumentation it is impossible to examine the data after each power cycle. Indeed, to do so might have caused errors!
By running the power cycle for a period of time and then looking for changes, one could overlook multiple changes thus reducing the error rate. This has been minimized by more frequent checking which indicates that the errors are spread out randomly over time.
With a power supply that drops from 4.5 to 2 V in approximately 100 ms , the drop-out rate is $1 \mathrm{in} 5 k$ to $6 k$ power cycles. Reducing the voltage fall time will cause an improvement in the number of cycles per drop-out. This will reach a limit condition of a very high number ( 1 per 1 million?) when the power falls within one instruction cycle (4-10 $\mu \mathrm{s}$ for the 420, 15-40 $\mu \mathrm{s}$ for the "L" parts). Attaining very rapid fall time may cause problems due to the lack of decoupling/bypass capacitance. By inserting an electronic switch between the regulator and $\mathrm{V}_{\mathrm{CC}}$ of the COP chip one might be able to meet this type of fall time. By implication some type of sensing is required to cause the switching.

The desirable approach is to force the COP reset input to zero before the voltage falls below 4.5 V . This provides a drop out rate of approximately 1 in 50 k for the " $L$ " parts and 1 in 100 k for the 420 . By also stopping the clock of the " L " parts they can achieve a drop-out rate similar to the 420. While not perfect, the number of cycles between data error should be considered with respect to the needs of the application.
The external circuitry to control the chip during the power transition has several implementations each one being a function of the application. The simplest hardware is found in a battery powered (automotive) application. The circuit must sense that the switched 12 V is falling (e.g., at some value much below 12 V and still greater than 5 V ). This can be done by using the unswitched 12 V as a reference for a divider to a nominal voltage of 8 V . As the switched 12 V drops below the reference a detector will turn on a clamp transistor to a series switch, the POR, and/or the clock circuit (Figure 1). It should be noted that this draws current during the absence of the switched 12 V circuit.
In non-automotive usage a similar circuit can be used where there is a stable reference voltage available to use with the comparator/clamp. Thus a 3.6 V rechargable Ni-Cad battery could be used as the reference voltage and $\mathrm{V}_{\text {RAM }}$ if the appropriate divider is used to level shift to this operating range.
In AC line-powered applications, a similar method could be used with the raw DC being sensed for drop. Another method would be to sense that the line had missed 2-3 cycles either by means of a charge pump or peak detection technique. This will provide the signal to turn on the clamp. One must make this faster than the time to discharge the output capacitance of the power supply, thus assuring that the clamp has performed its function before the supply falls below spec value.
In conclusion, to protect the data stored in RAM during pow-er-off cycle, the POR should go low before the $V_{C C}$ power drops below spec and come up after $V_{\mathrm{CC}}$ is within spec. The first item must be handled with an external circuit like Figure 1 and the latter by an RC per the data sheet.


TL/DD/6946-1
FIGURE 1

## Analog to Digital Conversion Techniques With COPS ${ }^{\text {TM }}$ Family Microcontrollers

## TABLE OF CONTENTS

### 1.0 INTRODUCTION

### 2.0 SIMPLE CAPACITOR CHARGE TIME MEASUREMENT <br> 2.1 Basic Approach <br> 2.2 Accuracy Improvements <br> 2.3 Conclusions

### 3.0 PULSE WIDTH MODULATION (DUTY CYCLE) TECHNIQUE

3.1 Mathematical Analysis
3.2 Basic Implementation
3.3 Accuracy Improvements
4.0 DUAL SLOPE INTEGRATION TECHNIQUES
4.1 Mathematical Background
4.2 Basic Dual Slope Technique
4.3 Modified Dual Slope Technique
5.0 VOLTAGE TO FREQUENCY CONVERTER, VCO'S
5.1 Basic Approach
5.2 The LM131/LM231/LM331
5.3 Voltage Controlled Oscillators
5.4 A Combined Approach
6.0 Successive Approximation
6.1 Basic Approcah
6.2 Some Comments on Resistor Ladders
7.0 "OFFBOARD" TECHNIQUES
7.1 General Comments
7.2 ADC0800 Interface
7.3 ADC0801/2/3/4 Interface (COP431/32/33/34)

### 8.0 CONCLUSION

### 9.0 REFERENCES

### 1.0 Introduction

A variety of techniques for performing analog to digital conversion are presented. The COP420 microcontroller is used as the control element in all cases. However, any of the COPS family of microcontrollers could be used with only minor changes in some component values to allow for different instruction cycle times.
Indirect analog to digital converters are composed of three basic building blocks:

- D/A Converter
- Comparator
- Control logic
- In a software driven system the D/A converter and comparator are present but the control logic is replaced by instruction sequences. There are a variety of software/hardware techniques for implementing A/D converters. They differ primarily in their approach to the included D/A. There are two primary approaches to the digital to analog conversion which can in turn be divided into a number of sub-categories:
- D/A as a function of weight closures
— R/2R ladder
- Binary weighted ladder
- D/A as function of time
— RC exponential charge
- Linear charge/discharge (dual slope)
- Pulse width modulation

These techniques should be generally familiar to persons skilled in the electronic art. The objective here is to illustrate the application of these established methods to a low cost system with a COPS microcontroller as the intelligent control element. Circuit configurations are provided as well as the appropriate flow charts and code to implement the function.
Some mathematical and theoretical analysis is presented as an aid to understanding the various techniques and their limits. However, it is not the purpose here to provide a definitive theoretical analysis of the analog to digital conversion process or of the various techniques described.

### 2.0 Simple Capacitor Charge Time Measurement

### 2.1 BASIC APPROACH

## General

Perhaps the simplest means to perform an analog to digital conversion is to charge a capacitor until the capacitor voltage is equal to the unknown voltage. The capacitor voltage and the unknown are compared by means of a standard analog comparator. The unknown is determined simply by counting, in the microcontroller, the amount of time it takes for the charge on the capacitor to reach a value equal to the unknown voltage. The capacitor voltage is given by the standard capacitor charge equation:

$$
V_{C}=V_{0}+\left[V 1-V_{0}\right]\left[1-e^{* *}(-t / R C)\right]
$$

where: $\mathrm{V}_{\mathrm{C}}=$ capacitor voltage

$$
\begin{aligned}
& \text { V0 }=\text { "dischage voltage" }- \text { low level voltage } \\
& \text { V1 }=\text { high level voltage }
\end{aligned}
$$

The most obvious problem with this method, from the standpoint of software implementation, is the nonlinearity of the
relationship. This can be circumvented in several ways. First of all, a routine to calculate the exponential can be implemented. This, however, usually requires too much code if the exponential routine is not otherwise required in the program. Alternatively, the range of input voltages can be restricted so that only a portion of the capacitor charge curve - which can be approximated with a linear relationship or with some minor straight time curve fitting - is used. Finally, a look up table can be used which will effectively convert the measured time to the appropriate voltage. The look up table has the advantage that all the math can be built into the table, thereby simplifying matters significantly. If arithmetic routines are going to be used, it is clear that the relationship is simplified if VO is OV because it then drops out the equation.

## BASIC CIRCUIT IMPLEMENTATION

The circuit in Figure 1 is the basic implementation of the capacitor charge method of A/D conversion. The selection of input and output used is arbitrary and is dictated by general system considerations. VO is the " 0 " level of the G output and V1 is the "1" level of the output. The technique is basically to discharge the capacitor to VO (which is ideally ground) and then to apply V1 and increment an internal counter until the comparator changes state. The flow chart and code for this implementation are shown in Figure 2.

## ACCURACY CONSIDERATIONS

The levels reached by the microcontroller output constitute one of the more significant problems with this basic imple-
mentation. The levels of V 1 and V 0 are not $\mathrm{V}_{\mathrm{CC}}$ and ground as would be desired. The level is defined by the load on the output, the value of $\mathrm{V}_{\mathrm{CC}}$, and the device itself. Furthermore, these levels are likely to change from device to device and over temperature. To be sure, the output values will be at least those given in the data sheet, but it must be remembered that those values are minimum high voltages and maximum low voltages. Typically, the high value will be greater than the spec minimum and the low value will be lower than the spec maximum. In fact, with a light load the values will be close to $\mathrm{V}_{\mathrm{CC}}$ and ground. Therefore, in order to obtain any accurate result for a voltage measurement the exact values of V1 and V0 need to be measured and somehow stored in the microcontroller. Typical values of these voltages can be measured experimentally and an average could be used for final implementation.
The other problem associated with the levels is that the capacitive load on the output line is substantial and far in excess of the values used when specifying the characteristics of the various COP420 outputs. The significant effect of this is that it will take longer than "normal" for the output to reach its maximum value. In addition, it is likely that there will be dips in the output as it rises to its maximum value since the capacitor will start to draw charging current from the output. All of this will be fast relative to the other system times. Still it will affect the result since the level to which the capacitor is attempting to charge is not being applied uniformly and "instantaneously". It can be viewed as though the voltage V1 is bouncing before it stabilizes.


Crystal oscillator values chosen to give $4 \mu$ s cycle time with divide by 16 option selected on COP 420 CKO/CKI Pins

$$
V_{C C}=+5 V
$$

FIGURE 1. Basic Capacitor Charge Technique

OQI ${ }^{\circ}$ TURN OFF $G$ TO DISCHARGE CAPACITOR
1 INSERT SOME DELAY TO MAKE SURE CAPACITDR DISCHARGED
USING 12 DIT COUNTER, BUT ONLY UPPER 8 USED IN TABLE
LOOK UP DUE TO ACCURACY OF RC CHARGE METHOD. THE OTHER
' BITB COULD GE USED BUT THE COMPLICATIONS ARE NOT WORTH
' THE EFFORT FOR THIS PARTICULAR TECHNIQUE. ALSO, HERE THE

- THE EFFORT FOR THIS PARTICULAR TECHNIQUE. ALSO, HERE THE
I INPUT RANGE IS RESTRICTED SO THAT THE TOP 3 BITS ARE ZERO


FIGURE 2A. Typical RC Charge A/D Code


TL/DD/6935-2
FIGURE 2B. Charge Flow Chart

A more general problem is that of the tolerance of RC time constant. The value of the voltage with respect to time is obviously related to the RC value. Therefore, a change in that value will result in a change in the voltage for a given time period t. The graph in Figure 3 illustrates the effect of a $\pm 10 \%$ variation in the $R C$ value upon the voltage measured for a given time $t$. If one cares to work out the math, it comes out that the error is an exponential relationship in much the same manner as the capacitor voltage itself. The maximum error induced for $\pm 10 \%$ RC variation is $\pm 3.9 \%$.
Remember also that we are measuring time. Therefore variation in the RC value will have a direct, linear effect on the time required to measure a given voltage. It is also necessary that the time base for the COP420 be accurate. A variation in the accuracy in the operating frequency of the COP420 will have a direct impact on the accuracy of the result.
Given the errors mentioned so far and assuming that no changes are made in the hardware, the accuracy of the technique then is determined by the resolution of the time measurement. This is improved in two ways: increase the RC time constant so that there is a smaller change in capacitor voltage for a given time period or try to minimize the loop time required to increment the counter. Lengthening the RC time constant is easier but the cost is increased conversion time. The minimum time to increment a 5 to 8 bit binary counter and test an input is 13 cycle times. For a 9
to 12 bit binary counter this minimum time is 17 cycle times. Note also that the minimum time to perform the function does not necessarily correspond to the minimum number of code words required to implement the function. At a cycle time of $4 \mu \mathrm{~s}$, the 13 cycle times correspond to $52 \mu \mathrm{~s}$.

### 2.2 ACCURACY IMPROVEMENTS

Several options are available if it is desired to improve the accuracy of this method. Three such improvements are shown in Figure 4. Figure $4 A$ is the smallest change. Here a pullup resistor has been added to the G output line and the G line is run open drain internally, i.e., the internal pullup is removed. This improves the "bounce" problem mentioned earlier. The G line will go to the high state and remain there with this setup. However, the addition of the resistor does little more than eliminate the bounce. The degree of improvement is not great, but it is an easy way to eliminate a minor source of error.
Figure $4 B$ is the next step. A 74C04 is used as a buffer. The 74C04 was chosen because of its symmetric output characteristics. Any CMOS gate with such characteristics could be used. The software can easily be adjusted to provide the proper polarity. The COP420 output drives a CMOS gate which in turn drives the RC network. This change does make significant improvements in accuracy. With a light


FIGURE 3
load the CMOS gate will typically swing from ground to $V_{C C}$ and its output level is not as likely to be affected by the capacitor discharge.
Figure $4 C$ is the best approach, but it involves the greatest component cost. Here two G outputs are controlling analog switches. Ground is connected to the RC network to discharge the capacitor, and a positive reference is used to charge the capacitor. This reference can be any suitable voltage source: zener diodes, $\mathrm{V}_{\mathrm{CC}}$, etc. The controlling voltage tolerance is now clearly the tolerance of the reference. Precise voltage references are readily obtainable. Figure 4C also shows an analog switch connected directly across the capacitor to speed up the capacitor discharge time. When using this version of the basic scheme, remember to include the 'on' resistance of the analog switch connected to $\mathrm{V}_{\text {REF }}$ in the RC calculation. Failure to do so will introduce error into the result.
Note that the LM339 is a quad comparator. If these comparators are not otherwise needed in the system, they can be used in much the same manner as the CMOS gate mentioned above. They can be used to buffer the output of the COPS device and to reset the capacitor, or whatever other function is required. This has the advantage of fully utilizing
the components in the system and eliminates the need to add another package to the system.

### 2.3 CONCLUSIONS

This approach is an inexpensive way to perform an A/D conversion. However, it is not that accurate. With a $10 \%$ VCC supply and a $10 \%$ tolerance in the RC value and $10 \%$ variation in the oscillator frequency the best that can be hoped for is about 25\% accuracy. If a $1 \%$ reference voltage is used, this accuracy becomes about $15 \%$.
Under laboratory conditions-holding all variables constant and using precise measured values in the calculations-the configuration of Figure 2 yielded 5 bit accuracy over an input range of 0 to 3.5 V . Over the same range and under the same conditions, the circuit of Figure $4 B$ yield 7 to 8 bit accuracy. It must be emphasized that these accuracies were obtained under controlled conditions. All variables were held constant and actual measured values were used in all calculations. It is unlikely that the general situation will yield these accuracies unless adjustments are provided and a calibration procedure is used. This could defeat the low cost objective.

### 3.0 Pulse Width Modulation (Duty Cycle) Technique

### 3.1 MATHEMATICAL ANALYSIS

The pulse width modulation, or duty cycle, conversion technique is based on the fact that if a repetitive pulse waveform is applied to an RC network, the capacitor will charge to the average voltage of the waveform provided that the RC time constant is sufficiently large relative to the pulse period. See Figure 5.
In this technique, the capacitor voltage $\mathrm{V}_{\mathrm{C}}$ is compared to the voltage to be measured by means of an analog comparator. The duty cycle is then adjusted to cause $V_{C}$ to approach the input voltage. The COPS device reads the comparator output and then drives one of its outputs high or low depending on the result, i.e., if $V_{C}$ is lower than the input voltage, a positive voltage (V1) is applied to charge the capacitor; if $\mathrm{V}_{\mathrm{C}}$ is higher than the input voltage, a lower voltage (VO) is applied to discharge the capacitor. Thus the capacitor voltage will seek a point where it varies above and below the input voltage by a small amount. Figure 6 illustrates the capacitor voltage and the comparator output.
Some mathematical analysis here will be useful to help clarify the technique and to point out its restrictions. Referring to Figure 6, we have the following:

$$
\mathrm{t} 2=-R C \ln \left[(1+x) /(1-y) \text { where } y=d /\left(V_{\mathbb{I}}-V 1\right)\right.
$$

$$
\begin{aligned}
V_{A} & =V_{0}+\left[V_{B}-V_{0}\right]\left[e^{* *}(-t 1 / R C)\right] \\
V_{B} & =V_{A}+\left[V_{1}-V_{A}\right]\left[1-e^{* *}(-t 2 / R C)\right] \\
& =V_{1}+\left[V_{A}-V_{1}\right]\left[e^{* *}(-t 2 / R C)\right]
\end{aligned}
$$


solving for t 1 and t 2 we have:

$$
\begin{aligned}
& \mathrm{t} 1=-\mathrm{RC} \ln \left[\left(V_{A}-V_{0}\right) /\left(V_{B}-V_{0}\right)\right] \\
& \mathrm{t} 2=-\mathrm{RC} \ln \left[\left(V_{B}-V_{1}\right) /\left(V_{A}-V_{1}\right)\right]
\end{aligned}
$$

let:

$$
\begin{aligned}
& V_{A}=V_{I N}-d 1 \\
& V_{B}=V_{I N}-d 2
\end{aligned}
$$

substituting the above, the equations for t 1 and t 2 become:

$$
\begin{aligned}
\mathrm{t} 1= & -\mathrm{RC} \ln \left\{\left[1-\left(\mathrm{d} 1 /\left(\mathrm{V}_{\mathbb{N}}-\mathrm{V} 0\right)\right)\right] /\right. \\
& {\left.\left.\left[1+\mathrm{d} 2 /\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V} 0\right)\right)\right]\right\} } \\
\mathrm{t} 2= & -\mathrm{RC} \ln \left\{\left[1-\left(\mathrm{d} 2 /\left(\mathrm{V}_{\mathbb{N}}-\mathrm{V}_{1}\right)\right)\right] /\right. \\
& {\left.\left.\left[1-\mathrm{d} 1 /\left(\mathrm{V}_{\mathrm{IN}}-\mathrm{V}_{1}\right)\right)\right]\right\} }
\end{aligned}
$$

the equations reduce by means of the following assumptions:

$$
\text { 1. } \mathrm{d} 1=\mathrm{d} 2=\mathrm{d}
$$

$$
\text { 2. } \begin{aligned}
\left|V_{I N}-V_{0}\right| & >d \\
\left|V_{I N}-V_{1}\right| & >d
\end{aligned}
$$

applying these assumptions, we get the following:

$$
t 1=-R C \ln [(1+x) /(1-x)] \text { where } x=-d /\left(V_{I N}-V_{0}\right)
$$

because of the assumptions above, the $x$ and $y$ terms in the preceding equations are less than 1 , therefore the following expansion can be used:

$$
\ln [(1+z) /(1-z)]=2\left[z+\left(z^{* *} 3\right) / 3+\left(z^{* *} 5\right) / 5+\ldots\right]
$$



TL/DD/6935-8

FIGURE 5


FIGURE 6
substituting we have:

$$
\begin{aligned}
& \mathrm{t} 1=-2 \mathrm{RC}\left[\mathrm{x}+\left(\mathrm{x}^{* *} 3\right) / 3+\ldots\right] \\
& \mathrm{t} 2=-2 R C\left[y+\left(\mathrm{y}^{* *} 3\right) / 3+\ldots\right]
\end{aligned}
$$

under assumption 2 above, the linear term completely swamps the exponential terms yielding the following result (after substituting back into the equation):

$$
\left.t 1=2 d R C / V_{I N}-V_{0}\right) \quad t 2=-2 d R C /\left(V_{1 N}-V_{1}\right)
$$

therefore:

$$
\begin{aligned}
& t 1 /(t 1+t 2)=\left(V_{1}-V_{I N}\right) /\left(V_{1}-V_{0}\right) \\
& t 2 /(t 1+t 2)=\left(V_{I N}-V_{0}\right) /\left(V_{1}-V_{0}\right)
\end{aligned}
$$

solving for $\mathrm{V}_{\mathrm{IN}}$ :

$$
V_{I N}=[t 2 /(t 1+t 2)]\left[V_{1}-V_{0}\right]+V_{0}
$$

$$
\text { or } V_{\mathbb{N}}=V_{1}-[t 1 /(t 1+t 2)]\left[V_{1}-V_{0}\right]
$$

It follows from the above results that by measuring the times t 1 and t 2 , the input voltage can be accurately determined. As will be seen the restrictions based upon the assumptions above do not cause any serious difficulty.

## General Accuracy Considerations

In the preceding calculations it was assumed that the differential output above and below the input voltage was the same. If the comparator output is checked at absolutely regular intervals, and if the intervals are kept as small as possible this assumption can be fairly easily guaranteed-at least to within the comparator offset which is only a few millivolts. As we shall see, this aspect of the technique presents few, if any, difficulties. In addition, there is an RC network at the input of the comparator. The time constant of this network must be long relative to the time between checks of the comparator output. This will insure that the capacitor voltage does not change very much between checks and thereby help to insure that the differences above and below the input voltage are the same.
The next major approximation has to do with the difference between the input voltage and either V1 or V0. We have relied on this difference being much greater than the amount the capacitor voltage changes above and below the input voltage. This approximation allows the nonlinear terms in the logarithmic expansion to be discarded. In practicality, the approximation means that the input voltage must not be "close" to either V1 or V0. Therefore, it becomes necessary to determine how closely the input voltage can approach V1 or VO. It is obvious that the smaller the difference d can be made, the closer the input voltage can approach either reference. The following calculations illustrate the method for determining that difference d . Note, using either V1 or V0 produces the same result. Thus $\mathrm{V}=\mathrm{V} 1=\mathrm{V} 0$.
For at least 1\% accuracy

$$
\begin{gathered}
x+\left(x^{* *} 3\right) / 3<1.01 x \\
\text { therefore } x<0.173
\end{gathered}
$$

since $x=d /\left|\left(V_{I N}-V\right)\right|$ we have $d<0.173\left|\left(V_{I N}-V\right)\right|$. Using the same analysis for $0.1 \%$ accuracy in the approximation we get $\mathrm{d}<0.0548\left|\left(\mathrm{~V}_{1 \mathrm{~N}}-\mathrm{V}\right)\right|$. By applying this relationship, the RC time constant can be adjusted so that, within the time interval, the capacitor voltage does not change by more than $\mathrm{d} V$. The user may then select, within
reason, how close to the references he can allow the input voltage to go.
The next consideration is really just one of simplification. It is clear that if VO is zero, it drops out of the first equation and the relationship is simplified. Therefore, it is desirable to use zero volts as the V0 value. The equation then becomes:

$$
V_{I N}=V 1 t 2 /(t 1+t 2)
$$

It is obvious by now that the heart of the technique lies in accurately measuring the times $t 1$ and $t 2$. Clearly this requires that the time base of the COP420 be accurate. Short term variations in the COP420 time base will clearly impact the accuracy of the result. In addition to that there is a serious problem in being able to check the comparator output often enough to get any accuracy and resolution out of simply measuring the times $t 1$ and $t 2$. This problem is circumvented by measuring many periods of the waveform. Doing this gives a large average, which improves the accuracy and tends to eliminate any spurious changes. Of course, the trade off is increased time to do the conversion. However if the time is available, the technique becomes restricted only by the accuracy of the external components. Those of the comparator and the reference voltage are most critical.
It is clear from the equation above that the accuracy of the result is directly dependent upon the accuracy of the reference voltage V 1 . In other words, it is not possible to be more accurate than the reference voltage. If, however, all that is required is a ratio between the input voltage and the reference voltage, the accuracy of the reference will not be a controlling factor provided that the input voltage tracks the reference. This requires that the input voltage be generated from the reference voltage in some form, e.g., a voltage divider with $\mathrm{V}_{I N}$ coming off a variable resistance.
Finally, we have noted that the difference $d$ must be small. If the capacitor had to charge or discharge a long way toward $\mathrm{V}_{\mathrm{IN}}$, the nonlinearity of the capacitor charge curve would be significant. This therefore requires that the conversion begin with the capacitor voltage close to the input voltage.
Note that the RC value is not part of the equation. Therefore the accuracy of the time constant has no effect on the result as long as the time constant is long relative to the time between checks of the comparator output.
The final point is that the reference voltages, whatever they may be, must be hard sources. Should these voltages vary or drift at all, they will directly affect the result. In those configurations where the references are being switched in and out, the voltage should not change when it is switched into the circuit.

### 3.2 BASIC IMPLEMENTATION

## General

The objective, then, is to measure the times t 1 and t 2 . This is accomplished in the software by means of two counters. One of the two counters counts the $\mathbf{t} 2$ time; the other counter counts the total time $\mathrm{t} 1+\mathrm{t} 2$.
It is necessary to check the comparator output at regular intervals. Thus the software must insure that path lengths
through the test and increment loops are equal in time. Further it is desirable to keep the time required to increment the counters as short as possible. A trade off usually comes into play here. The shortest loop in terms of code required to implement the function is rarely the shortest loop in terms of time required to execute the function. The user has to decide which implementation is best for him. The choice will frequently be governed by factors other than the A/D conversion limits.
It must be remembered that we are now dealing with analog signals. If significant accuracy is required, we are handling very small analog signals. This requires the user to take precautions that are normally required when working with linear circuits, e.g., power supply decoupling and bypassing, lead length restrictions, crosstalk, op amp and comparator stabilization and compensation, desired and undesired feedback, etc. As greater accuracy is sought these factors are more and more significant. It is suggested that the reader refer to the National Semiconductor Linear Applications Handbook and to the data sheets for the various components involved to see what specific precautions should be taken both in general and for a specific device.

## The Base Circuit

Figure 7 shows the diagram for the basic circuit required to implement the duty cycle conversion scheme. The flow chart and code required to implement the function are shown in Figure 8. Note that the flow chart and code do not change-except for possible polarity change on output to allow for an inverting buffer-for any of the improvements in accuracy discussed later. The only exception to this is the technique illustrated in Figure 10 and the variations there are minor.
The code and flow chart in Figure 8 implement the technique as described above. The large averaging technique is
used as it would be too difficult to measure the times t 1 and t 2 in a single period. The total time, $\mathrm{t} 1+\mathrm{t} 2$, is the viewing window under complete control of the software. This window is a time equal to the total number of counts, determined by desired accuracy, multiplied by the loop time for a single count. A second counter is counting the t2 time. Special care is taken to insure that all paths through the code take the same length of time since the integrity of the time count is the essence of the technique. The full conversion scheme would use the subroutine in Figure 8. Normally the subroutine would be called first just to get the capacitor charged close to the input voltage. The result obtained here would be discarded. Then the routine would be called a second time and the result used as required.
In the configuration in Figure 7, there is an RC network in both input legs of the comparator. This is to balance the inputs of the device. For this reason, R1 = R2. C1 is the capacitor whose voltage is being varied by the pulse waveform. C2 is in the circuit only for stabilization and symmetry and is not significant in the result. The comparator tends to oscillate when the + and - inputs are nearly equal without capacitor C 2 in the circuit.
As would be expected, the basic circuit has some difficulties. By far the most serious of these difficulties is the output level of the G line. To be sure of the high and low level of this output the levels should be measured. The " 1 " level will be between the spec minimum of 2.4 V and $\mathrm{V}_{\mathrm{CC}}$ (here assumed to be 5 V ). The " 0 " level will be between the 0.4 V spec maximum and ground. With light loads, these levels are likely to vary from device to device. Furthermore, we have the same " 1 " level problem that was mentioned in the simplest technique: the capacitive load is large and the capacitor is charging while the output is trying to go to the high level.


TL/DD/6935-11
FIGURE 7. Basic Duty Cycle A/D

There is also a problem with the low level. When the output goes low, the capacitor begins to discharge through the output device of the COP420. This discharge current has the effect of raising the " 0 " level and thereby introducing error. Note that we are not talking about large changes in the voltages, especially the low level. Typically, the change will only be a few millivolts but that can translate into a loss of accuracy of several bits.
Under laboratory conditions-holding all variables constant and using precise measured values in the calculations-the circuit of Figure 7 yielded 5 bit $\pm 1$ bit accuracy over
the range of V0 (here measured to be 0.028 V ) to 3.5 V (the maximum specified input voltage for the comparator with $\mathrm{V}_{\mathrm{S}}$ $=5 \mathrm{~V}$ ). Increasing the number of total counts had very little effect on the result. In the general case, the basic scheme should not be relied upon for more than 4 bits of accuracy, especially if one assumes that $\mathrm{V}_{1}=\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V} 0=0$. As shall be seen, it is not difficult to improve this accuracy considerably.

| (AT(1) <br> Allid: | IS THE | FULL CONVER | SION SCHEME WRITTEN AS A SUBROUTINE ; MAKE SURE COUNTERS CLEARED |
| :---: | :---: | :---: | :---: |
|  | JSRP | CLEAR |  |
|  | LBI | 2. 10 |  |
|  | JSRP | CLEAR |  |
|  | L日I | 1.13 | ; PRELOAD FOR TOTAL COUNT $=2048$ |
|  | STII | 0 |  |
|  | STII | 0 |  |
|  | STII | 8 |  |
| Alalle | ININ |  | ; READ COMPARATOR--INPUT TO $420=$ IN3 |
|  | AISC. | 8 |  |
|  | , JP | SNDO1 |  |
| SND 1 A: | LBI | $3,0$ <br> ; VALUES | iUSING OMG below to save state of other g IF IT WAS NECESSARY TO DO SO, ELSE USE OGI |
|  | SMB | 2 | ; VIN > Vc, DRIVE Vc HIGHER |
|  | OMG |  | , THIS CODE STRAIGHT LINED FOR SPEED |
|  | SC |  | ; APPLY POSITIVE REFERENCE |
|  | CLRA |  | ; INCREMENT THE SUB COUNTER |
|  | LBI | 2, 13 |  |
|  | ASC |  |  |
|  | NOP |  |  |
|  | XIS |  |  |
|  | CLRA |  |  |
|  | ASC |  |  |
|  | NOP |  | ; BINARY INCREMENT |
|  | $\times 15$ |  | ; WOULD ELIMINATE THESE 4 WORDS IF 8 BIT |
|  | CLRA |  | ; COUNTER OR LESS-HERE SET UP FOR UP TO 12 BIT |
|  | ASC |  | ; COUNTER |
|  | NOP |  |  |
|  | X |  |  |
|  | JP | TOTAL |  |
| SNDO1: | LBI | 3.0 |  |
|  | RMB | 2 |  |
|  | OMG |  |  |
|  | ClRA |  |  |
|  | AISC | 10 | ; THIS PART OF THE CODE MERELY InSURES THAT |
|  | NQP |  | ; ALL PATHS THROUGH THE ROUTINE ARE EQUAL IN TI |
| DI Y: | AISC | 1 |  |
|  | JP | DLY |  |
| THIAL: | CLRA |  |  |
|  | LHI | 1.13 |  |
|  | SC |  |  |
|  | ASC |  | ; INCREMENT THE TOTAL LOOP COUNTER |
|  | NOP |  | ; WHEN DVERFLOW, DONE SO EXIT |
|  | XIS |  |  |
|  | CLRA |  |  |
|  | ASC |  |  |
|  | NOP |  |  |
|  | XIS |  |  |
|  | CLRA |  |  |
|  | ASC |  |  |
|  | JP | ATODS |  |
|  | RET |  |  |
| Athese: | X |  |  |
|  | JP | ATOD 1 |  |
|  | .PAGE |  |  |
| CLEAR: | CLRA |  |  |
|  | $\times 15$ |  |  |
|  | $J$ | CLEAR |  |
|  | REST |  |  |

FIGURE 8A. Duty Cycle A/D Code


FIGURE 8B. Duty Cycle A/D Flow Chart

### 3.3 ACCURACY IMPROVEMENTS

## General Improvements

Figure 9 illustrates circuit changes that will make significant improvements in the accuracy of the technique. In Figure 9A a CMOS buffer is used to drive the RC network. The output of the COP420 drives the CMOS gate, which here is a 74C04 because of its output characteristics. The main thing that this technique does is to reduce the difficulties with the output levels. Typically, V0 is 0 V and V 1 is $\mathrm{V}_{\mathrm{CC}}$. We also have a "harder" source for the voltages - the levels don't change while the capacitor is charging or discharging. Now, even more clearly than before, the accuracy of $V_{C C}$ is the controlling voltage tolerance. The accuracy of the result will be no better than the accuracy of $\mathrm{V}_{\mathrm{CC}}$ (for a system requiring absolute accuracy).

Under laboratory conditions, the circuit of Figure 9A yielded the accuracies as indicated below for various total counts. The accuracy increased with the total count until the count exceeded 2048. There was no significant increase in accuracy with this circuit for counts in excess of 2048. (Remember that these results were obtained under controlled conditions). We may then view the results obtained with 2048 counts as the upper limit of accuracy with the circuits of Figure 9A. The results were as follows:
Total
Count $\quad$ Resultant Accuracy

Resultant Accuracy
$8 \pm 1 / 2$ bits
$9 \pm$ 1bits
$9 \pm 1 / 2$ bits


FIGURE 9. Improvements to Duty Cycle A/D

The circuit of Figure $9 B$ makes a significant change to improve accuracy. Now the COP420 is controlling analog switches and switching in positive and negative references. Therefore the accuracy of the reference voltages is the controlling factor. Generally this will improve the accuracy over that obtained with Figure 9A. With the circuit of Figure 9B, with $\mathrm{V} 0=1 \mathrm{~V}$ (negative reference), and $\mathrm{V} 1=3 \mathrm{~V}$ (positive reference), 9 bit accuracy was achieved with a total count of 1024. V0 and V1 were arbitrarily chosen to place the input voltage approximately in the center of the allowable comparator input range with $\mathrm{V}_{\mathrm{S}}=5 \mathrm{~V}$. Remember, the accuracy of the references is controlling. The result can be no more accurate than the references. Furthermore, these references must be hard sources; i.e., they must not change when they are switched into the circuit as that contributes error into the result.
In Figure 9C, capacitive feedback was added to the comparator circuit and the series resistance to $\mathrm{V}_{\mathrm{IN}}$ was decreased. The feedback added hysteresis and forced the comparator to slew at its maximum rate (significant errors are introduced if the comparator does not change state in a time shorter than the cycle time of the controller). Both of these changes resulted in increased accuracy of the result. With $\mathrm{V} 0=0$, $\mathrm{V} 1=5 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}\right)$ and $\mathrm{V}_{\mathrm{CC}}$ held steady at 5.000 V , an accuracy of 10 bits $\pm 1$ bit was achieved over the input range of 0 to 3.5 V .

It is obviously possible to use any combination of the configurations in Figure 9 for a given application. What is used will depend on the user and his specific requirements.

Figure 10 illustrates a further refinement of the basic approach. This configuration can be used if greater accuracies are needed. The major change is the addition of a summing amplifier to the circuit for the purpose of adding a fixed offset voltage to the input voltage. This has the effect of moving the input voltage away from the negative reference (which is OV here). This offset voltage should be stable as the changes in it will directly affect the result. The offset voltage should be chosen so as to place the effective input voltage (the voltage at the comparator input) approximately in the center of the range between the two references. The precise value of the offset is not critical nor is its source. The forward voltage drop across a germanium diode is used as the offset in Figure 10, but this offset can be generated in any convenient manner. The forward voltage drop of the germanium diode is approximately 0.3 V . Given this and the negative reference of $O \mathrm{~V}$ and a positive reference of 2.5 V , the input voltage is restricted to a range of 0 to 2 V . Therefore, the effective input voltage (at the comparator input) is approximately 0.3 V to 2.3 V - well within the limits of the two references. The circuit also includes provision for an autozero self calibration procedure.
Note that the resistors in the summing amplifier should be matched. The absolute accuracy of these resistors is not significant, but their accuracy relative to one another can have a significant bearing on the result. The restriction is imposed so that the output of the summing amplifier is exactly the sum of the input voltage and the offset voltage. This requires unity gain through the amplifier and that the

$$
\begin{aligned}
& V_{\mathrm{CC}}=+5 \mathrm{~V} \\
& 0 \leq \mathrm{V}_{\mathrm{IN}} \leq 2 \mathrm{~V}
\end{aligned}
$$

TL/DD/6935-16

FIGURE 10. Improved Duty Cycle A/D with Autozero
impedance in each summing leg be the same. These effects can become very serious if one is trying for significant accu-racy-e.g., if 12 bit accuracy is being sought $1 \%$ matching of those resistors can introduce an error of $1 \%$ maximum. While $1 \%$ accurate is fairly good, it is significantly less than 12 bit accuracy. Related to this effect is a possible problem with the source impedance of the input voltage. If that impedance is significant in terms of its ratio to the summing resistor, errors are introduced just as if the resistors are mismatched. "Significant" is determined in terms of the desired system accuracy and the relative impedance values. The comparator section is using some feedback to provide hysteresis for stability and a low series resistance is used for the input to the comparator.
Most significantiy, this configuration allows a true zeroing of the system. Through the additional analog switches shown, the COP420 can easily perform an autozero function by
tying the input to ground and measuring the result. Thus the system offsets can be calculated, stored and subtracted from the result. This improves the accuracy and is also more forgiving on the choice of the comparator and op amp selected. Furthermore, the offset can be periodically recomputed by the COP420 thereby compensating for drift in system offsets. Nonetheless, the accuracy of the reference is the controlling factor. It is NOT possible to obtain an absolute (as opposed to ratiometric) accuracy of 12 bits without a reference that is accurate to 12 bits. The LM136 used in Figure 10 is a $1 \%$ reference. Although not inherently accurate to 12 bits, the voltage of the LM136 may be trimmed to exact value by means of a variable resistor. The data sheet of the LM136 illustrates this connection. Under laboratory conditions, the circuit of Figure 1 yielded 11 bit $\pm 1$ bit accuracy with a total count of 4096 over the input range of 0 to 2 V . Figure 11 indicates the flow chart and the code required to implement the technique of Figure 10.


FIGURE 11A. Duty Cycle A to D, Improved Method


TL/DD/6935-17
FIGURE 11B. Flow Chart for Improved Duty Cycle A/D

### 4.0 Dual Slope Integration Techniques

### 4.1 Mathematical Background

(Some of this background information is taken from National Semiconductor Linear Applications Note AN-155. The reader is referred to that document for other related general information.)
The basic approach of dual slope integration conversion techniques is to integrate a voltage across a capacitor for a fixed time, and then to integrate in the other direction with a known voltage until the starting point is reached. The ratio of the two times then represents the unknown voltage. Some of the math below in conjunction with Figure 12 will illustrate the approach.


TL/DD/6935-19
FIGURE 12. Dual Slope Integration-Basic Concept

$$
\begin{gathered}
\mathrm{I}_{\mathrm{X}}=\mathrm{C} \frac{d V}{d t}=V_{X} / R \\
V_{X}=R C \frac{d v}{d t} \\
\int_{0}^{T 1} V_{X} d t=\int_{0}^{V} R C d V \\
V_{X} T 1=R C V \\
V=V_{X} T 1 / R C=I_{X} T 1 / C
\end{gathered}
$$

Similarly:

$$
\begin{gathered}
I_{R E F}=C \frac{d V}{d t}=V_{R E F} / R \\
V_{R E F}=R C \frac{d V}{d t} \\
\int_{T 1}^{T 1}+T_{X} V_{\text {REF }} d t=\int_{V}^{0} R C d V \\
V_{\text {REF }} T_{X}=-R C V \\
V=-V_{R E F} T_{X} / R C \\
-V_{R E F} T_{X} / R C=V_{X} T 1 / R C \\
V_{X}=-V_{R E F} T_{X} / T 1
\end{gathered}
$$

Two important facts arise from the preceding mathematics. First of all, there is a linear relationship involved in determining the unknown voltage. Secondly, the negative sign in the final equation indicates that the reference and the unknown, relative to some point (which may be OV or some bias voltage), have opposite polarity. Thus, if it is desired to measure 0 to +5 V , the reference voltage must be -5 V . If the input is restricted to 2.5 to 5 V , the reference can be 0 V as the integrator and comparator are biased at +2.5 V (then the OV is in fact -2.5 V relative to the biasing voltage, and the input range is 0 to 2.5 V relative to the same bias voltage).
There are some difficulties with dual polarity conversion using the dual slope method. It is clear from the math above that if the input voltage will be dual polarity, it is necessary to have two references-one of each polarity. The midrange biasing arrangement briefly described above eliminates
the need for two different polarities but does not help very much since two references are still required-one at the positive value and one at the bias value. Ground is the other reference. Further, the need to select one of two references further complicates the circuitry involved to implement the approach. Also, the dual requirement brings up a difficulty with the bias currents of the integrator and comparator. They could add to the slope in one polarity and subtract in the other.
The only real operational difficulty in dual slope systems is establishing the initial conditions on the integrating capacitor. If this capacitor is not at the proper initial conditions, accuracy will be severely impaired. Figure 12 indicates a switch across the capacitor as a means of initializing it. In a software driven system, the initialization can be accomplished by doing two successive conversions. The result of the first conversion is discarded. It is performed only to initialize the capacitor. The second conversion produces the valid result. One need only insure that there is not significant time lapse between the two conversions. They should take place immediately after one another.
This approach obviously lengthens conversion time but it eliminates many problems. The alternative to this approach of two successive conversions is to take a great deal of care in insuring the initial state of the integrating capacitor and in selecting op amps and comparators with low offsets.

### 4.2 THE BASIC DUAL SLOPE TECHNIQUE

Figure 13 indicates an implementation of the basic dual slope technique. This is a single polarity system and thus requires only the single reference voltage. The circuit of Figure 13 is perhaps not the cheapest way to implement such a scheme but it is representative and illustrates the factors that must be considered.
Consider first the means of initializing the integrating capacitor C 1 . The routine here connects the input to ground and does a conversion on zero volts as a means of initialization. Subsequently-and this is typical of the more usual tech-nique-two conversions are performed. The first conversion is to initialize the capacitor. The second conversion yields the result. Some form of initialization or calibration procedure is required to achieve optimum accuracy from dual slope conversion schemes.
The comparator in this circuit is used in the inverting mode and has positive feedback as recommended in the LM111 data sheet. The voltage reference is the LH0070, which is a $0.01 \%$ reference. A resistive voltage divider on the IH0070 creates the 5 V value. The use of the voltage divider brings up two difficulties (which can be overcome if the LH0070 is used at its full value, thus eliminating the divider, and the result properly scaled in the microcontroller or series integrating resistor increased). First, the impedance of the reference must be small relative to the series resistance used in the integrator. If this were not the case, the slopes would


FIGURE 13. Basic Dual Slope Integration A/D Scheme
show an effect due to the difference in the $R$ value between the applied reference voltage and the unknown input. (By the same token, the output impedance of the source supplying the unknown must also be small relative to that series integrating resistor). Secondly, the bias currents of the integrator may be such as to affect the reference voltage when it is coming from a simple resistor divider. Both problems are reduced if small resistor values are used in the divider. Note also that current mode switching would reduce the problem as well. It should be pointed out that the errors introduced by these problems are not gross deviations from the expected value. They are small errors that will not make much difference in the majority of applications. They are, however the kind of errors that can make the difference between a system accurate to 10 bits and one accurate to 12 bits (assuming all other factors are the same).

Figure 14 shows the flow chart and code required to implement the basic dual slope technique as shown in Figure 13. Under laboratory conditions an accuracy of 12 bits $\pm 1$ bit was achieved. The method is slow, with the maximum conversion time equal to $2 \times T_{\text {REF. }}$. Notice that the accuracy of $\mathrm{V}_{\mathrm{CC}}$ and that of the integrating resistor and capacitor are not involved in the accuracy of the result. The accuracy of $V_{\text {REF }}$ is, of course, controlling if absolute accuracy-rather than ratiometric accuracy-is desired. The absolute accuracy of the circuit can be no better than the accuracy of the reference. If ratiometric accuracy is all that is required, there is no particular problem. The accuracy is merely relative to the reference. The R and C values do not impact the accuracy because the integration in both directions is being done through the same R and C . Results would be quite different if a different value of R or C was used for one of the slopes.


FIGURE 14A. Dual Slope A/D Code


TL/DD/6935-21
FIGURE 14B. Basic Dual Slope A/D Flow Chart

### 4.3 MODIFIED DUAL SLOPE TECHNIQUE

## General

The basic idea of the modified dual slope technique is the same as that of the basic approach. The modified approach eliminates the need for dual polarity references and is also more forgiving in the selection of the op amp and comparator required. Figure 15 illustrates the basic idea.


FIGURE 15. Modified Dual Slope - Basic Concept
The math analysis is much the same:

$$
\begin{gathered}
\mathrm{I}_{\mathrm{X}}=\mathrm{C} \frac{\mathrm{dV}}{\mathrm{dt}}=\left(V_{X}-V_{M A X}\right) / R \\
V_{X}-V_{M A X}=R C \frac{d V}{d t} \\
\left(V_{X}-V_{M A X}\right) T 1=R C \\
V=\left(V_{X}-V_{M A X}\right) T 1 / R C
\end{gathered}
$$

Similarly:

$$
\begin{gathered}
l_{\text {REF }}=C \frac{d V}{d t}=\left(V_{R E F}-V_{M A X}\right) / R \\
\left(V_{R E F}-V_{M A X}\right) T_{X}=-V R C \\
V=-\left(V_{R E F}-V_{M A X}\right) T_{X} / R C \\
\left(V_{M A X}-V_{R E F}\right) T_{X}=\left(V_{X}-V_{M A X}\right) T 1 \\
V_{X}=V_{M A X}+\left(V_{M A X}-V_{R E F}\right) T_{X} / T 1
\end{gathered}
$$

The main difference between this and the basic approach is the offset voltage $\mathrm{V}_{\text {MAX }}$. The main restriction is that all input voltage values $\left(\mathrm{V}_{\mathrm{X}}\right)$ are less than $\mathrm{V}_{\mathrm{MAX}}$. It is also apparent that the total count is proportional to the difference between $\mathrm{V}_{\mathrm{MAX}}$ and $\mathrm{V}_{\mathrm{X}}$. The only significant effect of this is, however, to slightly complicate the arithmetic required to arrive at a value for $\mathrm{V}_{\mathrm{X}}$.
Given that the input voltage $V_{X}$ is always less than $V_{M A X}$, the modified dual slope technique is automatic polarity. This fact comes straight out of the equation above. Thus dual polarity references are not required. However, two precise voltages are required: $\mathrm{V}_{\text {MAX }}$ and $\mathrm{V}_{\text {REFF }}$. However, the $\mathrm{V}_{\text {MAX }}$ value can be used for a zero adjust as indicated in Figure 16. This means that the $\mathrm{V}_{\text {MAX }}$ value need not be so precise as it will be adjusted in a calibration procedure to produce a zero output. This adjustment amounts to a compensation for the bias currents and offsets. Thus the COP420 can use the supposed value of $\mathrm{V}_{\text {MAX }}$ with $\mathrm{V}_{\text {MAX }}$ later being "tweaked" to give the proper result at zero input. In addition, the initialization loop for the integrating capacitor includes the comparator. Thus the intial condition on the capacitor becomes
not zero but the sum of the offset voltages of the comparator and op amp. Thus the choice of these components is not critical in a modified dual slope approach.

## An Example of the Modified Dual Slope Approach

Figure 16 illustrates an implementation of the modified dual slope technique. The system is calibrated by holding $\mathrm{V}_{\mathrm{IN}}$ to ground and then adjusting $V_{\text {MAX }}$ for a " 0 " result. Capacitor C 1 is the integrating capacitor. Capacitor C2 is used only to cause a rapid transition on the comparator output. C2 is especially useful if an op amp is being used as the comparator stage. Resistor R1 is just part of the capacitor initializing loop. An LH0070 is being used to generate the reference voltage and the $\mathrm{V}_{\text {max }}$ value. The discussion previously about these being hard sources is equally relevant here. In fact, this problem was much more significant in this particular implementation and made the difference between a 10 and 12 bit system. As shown, the technique was accurate to 10 bits. Another bit was obtained when the $\mathrm{V}_{\text {MAX }}$ and $\mathrm{V}_{\text {REF }}$ values were buffered. It must be remembered that when trying to achieve accuracies of this magnitude board layout, parts placement, lead length, etc. become significant factors that must be specifically addressed by the user.
There are some other considerations in using this technique. The amount of time required to count the specified number of counts starts to become a significant factor. If it takes "too long" to do the counting, the capacitor can charge to either supply voltage depending on which direc-
tion it is integrating. This causes the wave shape shown in Figure 15 to flatten out. This effectively limits the input range for all accuracy is lost once that waveform flattens out. In fact, this was the limiting factor on the accuracy in Figure 16 as shown. Given the amount of time required for an increment of the counter for $T_{\text {REF }}$ (or $T_{X}$ ), it was not possible to reach the 4096 counts required for 12 bit accuracy before the waveform flattened out. Decreasing the total count solves the problem at the expense of accuracy. It is therefore desirable to keep the loop time required for an increment as fast as possible. The code to implement Figure 16 is shown in Figure 17 and reflects that concern. The other way to solve the problem is to use a large value for $R$ and $C$. This is the easiest solution and preserves accuracy. Its cost is increased conversion time.
Both the basic and modified dual slope schemes can be very accurate and are commonly used. They tend to be relatively slow. In many applications, however, speed is not a factor and these approaches can serve very well. There are various approaches to dual slope analog to digital conversion which try to improve speed and/or accuracy. These are usually multiple ramping schemes of one form or another. The heart of the approach is the basic scheme described above. It is not the purpose here to delve into all the possible ways that dual slope conversion may be accomplished. The control software is not significantly different regardless of which particular variation is used. The basic ramping control is the same as that indicated here.


TL/DD/6935-24
FIGURE 16. Modified Dual Slope Integration

The number of components required to implement a dual slope scheme is not related to the desired accuracy．The approach is generally tolerant as to the op amps and com－ parators used as long as proper care is given to the initiali－ zation of the integrating capacitor．

Precise references are not required if a ratiometric system is all that is required．Cheaper switches can be safely used． The dual slope scheme controlled by a COPS microcontrol－ ler can be a very cost effective solution to an analog to digital conversion problem．

| Cl lecint： | OGI | 1 | ；APPLY UREF AND ENABLE RESET PATH |
| :---: | :---: | :---: | :---: |
| CItaki＇： | LBI | 2．11 | ；NOW CLEAR THE COUNTER |
|  | ，JSRP | CLEAR |  |
| 11， 15 | 15， 1 ， | $=4$ AND S | TART AT 1，12 FOR COUNT $=3072$ |
| ； 1.1 ； | $=15$ A | START A | 1，12 FOR CDUNT $=4096$ |
| ；1． 1 ！ | $=14$ | D START | AT 1．12 FOR COUNT $=8192$ |
| ； 1.15 | $=12$ | D START | AT 1， 12 FOR COUNT $=16384$ |
| if．CHI | OW SAM | PATtERN | FOR OTHER CDUNTS |
| ； |  |  |  |
| Mr－ntilit | JSR | INCRA | ；RUN THRU THE INCREMENTS |
|  | ；have | he value | AT THIS PGINT，DO WHAT THE APPLICATION |
|  | ；REQU | ES－－REME | Mber，to create real value must multiply |
|  | ；RESU | BY（VRE | F－UMAX）／TOTAL COUNT AND THEN SUBTRACT |
|  | ；THAT | ESULT FR | M UMAX－－DO IT IN DECIMAL OR BINARY，WHICHEVER |
|  | ；IS B | T FOR TH | APPLICATION |
|  | LBI | 1．11 | ；Make sure space is cleared |
|  | JSRP | CLEAR |  |
|  | LBI | 2．11 |  |
|  | JSRP | CLEAR |  |
|  | JSR | INCRB | ；FOR TEST－KEEP IT CLOSE |
|  | LBI | 1，11 | ；Make sure counter is cleared |
|  | JSRP | CLEAR |  |
|  | JP | CLEAR2 |  |
| INC：KA： | LBI | 1， 14 |  |
|  | STII |  | ；PRESET HERE FOR SMALLER COUNT |
|  | STII | 15 | ；PRESET THE COUNTER FOR 4096 |
| Inc：rnt： | OGI | 2 | ；APPLY VIN AND ENABLE FEEDBACK |
| INC：R： | LBI | 1，12 |  |
|  | SC． |  |  |
| B NAIIt： | CLRA |  |  |
|  | ASC |  |  |
|  | NOP |  |  |
|  | XIS |  |  |
|  | Jp | BINAD1 |  |
|  | NOP |  | ； 2 NOPS TO EQUALIZE TIMES |
|  | NOP |  |  |
|  | SKC |  |  |
|  | JP | INCR |  |
|  | OGI | 0 | ；DONE，NOW APPLLY UREF |
| INCRR＇： | LBI | 2，12 | ；COUNT UNTIL COMPARATOR CHANGES |
|  | SC |  |  |
| BINADS： | CLRA |  |  |
|  | ASC |  |  |
|  | NOP |  |  |
|  | XIS |  |  |
|  | JP | BINAD2 | ；STRAIGHT LINE THE ADD FOR SPEED |
|  | ININ |  | ；SAVE WORDS BY USING G |
|  | AISC | 8 | ；SEE IF IN3＝1 |
|  | JP | INCR2 | ；IN1 IS O，MEEP COUNTING |
| －ロッパバ： | OGI | 1 | ；CLEAR THE CAPACITOR．APPLY VREF |
|  | RET |  |  |
| INS：HH： | LBI | 1． 14 | ；MAKE THE PASS FOR CAP INIT SHORT |
|  | STII |  |  |
|  | STII | 15 |  |
|  | JP | INCRA1 |  |

FIGURE 17A．Modified Dual Slope Code


TL/DD/6935-25
FIGURE 17B. Modified Dual Slope Flow Chart

### 5.0 Voltage to Frequency Converters, VCO's

### 5.1 BASIC APPROACH

The basic idea of this scheme is simply to use the COP420 to measure the frequency output of a voltage to frequency converter or VCO. This frequency is in direct relation to the input voltage by the very nature of such devices. There are really only two limiting factors involved. First of all, the maximum frequency that can be measured is defined in the microcontroller by the amount of time required to test an input and increment a counter of the proper length. With the COP420 this upper limit is typically 10 to 15 kHz . The other limiting factor is simply the accuracy of the voltage to frequency converter or VCO. This accuracy will obviously affect the accuracy of the result.
Two basic implementations are possible and their code implementation is not significantly different. First, the number of pulses that occur within a given time period may be counted. This is straightforward and fairly simple to implement. The crucial factor is how long that given time period should be. To get the maximum accuracy from this implementation the time period should be one second. Such a time period would allow the distinction between the frequencies of 5000 Hz and 5001 Hz for example (assuming the V to F converter was that accurate or precise). Decreasing the amount of time will decrease the precision of the result. The alternate approach is to measure (by means of a counter) the amount of time between two successive pulses. This period measurement is only slightly more complicated than the pulse counting approach. The approach also makes it possible to do averaging of the measurement during conversion. This will smooth out any changes and add stability to the result. The time measurement technique is also faster than the pulse counting approach. Its accuracy is governed by how finely the time periods can be measured. The greater the count that can be achieved at the fastest input frequency - shortest period - the more accurate the result.
Figure 18 illustrates the basic concept. Figure 19A shows the flow charts and code implementation for both of the approaches discussed above. Note that whatever type of $V$ to F converter is used, the code illustrated in Figure 19A is not significantly changed. In the code of Figure 19A, the interrupt is being used to test an input and thereby decreases the total time loop.


TL/DD/6935-26
FIGURE 18. V to F Converter - Basic Concept

| Mr-Astuf: | I MEASURE BY COUNTINO PULBES OF $V$ TO F |  |  |
| :---: | :---: | :---: | :---: |
| 1 LEI 2 EMABLE INTERRUPT |  |  |  |
|  | LEI 2 | 2 | , ENABLE INTERRUPT |
|  | L日I 1 | 1,14 | , PRESET TIME FDR 122 COUNTS |
|  | STII 5 | 5 | IAPPROX ONE HALF SECOND |
|  | STI1 8 | 8 |  |
| TJMA: | 8KT |  | IUSE INTERNAL TIMER TO FIND |
|  | JP T | TIME | ; THE 1/2 SECOND |
| BINAI 1: | LBI 1 | 1,14 | , HAVE COT IT, INCREMENT COUNTER |
|  | SC |  |  |
| B) NAIJD: | CLRA |  |  |
|  | ASC |  |  |
|  | NOP |  |  |
|  | $\times 18$ |  |  |
|  | JP BINADD | BINADD |  |
|  | SKC |  | , NOW BEE IF DONE |
|  | JP T | time | I NO COUNTER QVERFLOW, CONTINUE |
|  | LEI 0 |  | , DONE, DISABLE INTERRUPT |
| F)N: | IAT THIS POINT HAVE THE VALUE--CQNVERT IT TO DECIMAL OR |  |  |
|  | 1 EEND IT OUT OR PROCESS IT FURTHER, WHATEVER IS REQUIRED |  |  |
|  | 1 IY THE APPLICATION. ARITHMETIC IS REQUIRED TO CREATE THE |  |  |
|  | - VOLTAGE VALUE, USUALLY A SIMPLE MULTIPLY |  |  |
|  | IMAY HAVE TO DOUBLE THE RESULT TO COMPENSATE LOOKING FOR |  |  |
|  | 1 ONLY $1 / 2$ SECOND IN THIS CASE |  |  |
|  | 1 |  |  |
|  | JP M | MEASUR | IDO IT QVER AGAIN |
|  | = $X^{\prime}$ OFF |  | I SET ADDRESS TO OFF FOR INTERRUPT |
| IN'ILNT: <br> INIRII: | NOP |  | 1 ADDRESS OFF MUST 日E NOP FOR INTERRUPT |
|  | LEI 2 | 2,12 | , DO ADD OF THE VALUE FOR FREQ CNT |
|  | SC |  |  |
| INIHI: | CLRA |  | ; STRAICHT LINE THE CODE FOR SPEED |
|  |  |  | ASC |
|  | NOP |  |  |
|  | XIS |  |  |
|  | CLRA |  |  |
|  | ASC |  |  |
|  | NOP |  |  |
|  | XIS |  |  |
|  | CLRA |  |  |
|  | ASC |  |  |
|  | NOP |  |  |
|  | XIS |  |  |
|  | CLRA |  |  |
|  | ASC |  |  |
|  | NOP |  |  |
|  | $\times$ |  |  |
|  | LEI | 2 | I ENABLE THE INTERRUPT AGAIN |
|  | RET |  |  |
|  |  |  | TL/DD/6935-49 |
|  | FIG | IURE 19 | A. V to F by Counting Pulses |

, USE INTERRUPT FOR CATCHINO THE PULSE EDGE
VHPIH: LBI 0,12 : CLEAR COUNTER SPACE AND FLAG

| LBI | 0,12 |
| :--- | :--- |
| STII | 0 |
| STII | 0 |
| STII | 0 |
| STII | 0 |
| LBI | 0,12 |
| LEI | 2 |
| SC |  |
| LBI | 0,12 |
| JP | WAIT |
| $=X$ OFF |  |

NITNT:
C(MJN):

PI U:3]:

|  |  | iI |
| :--- | :--- | :--- |
| NOP |  | IR |
| LEI | 0.12 | iN |
| SKMBZ | 0 | II |
| JP | DONE |  |
| SMB | 0 | iS |
| LEI | 2 | IE |
| LBI | 0.13 | IN |
| SC |  |  |
| CLRA |  |  |

- NOW ENABLE THE INTERRUPT
i DUMMY HAIT LOOP, WAITINE FOR SIGNAL TO

DDUMMY WAIT LOOP, WAITINE FOR SIGNAL TO
INTERRUPT THE CONTROLLER
ISET ADDRESS TO OFF-INTERRUPT ENTRY PGINT
1 REQUIRED FDR INTERRUPT ENTRY
I NOW CHECKINO TO SEE IF SECOND INTERRUPT
II. E. ARE WE DONE?
; SET BIT FOR NEXT INTERRUPT
, ENABLE INTERRUPT AGAIN
, NOW START COUNTINO
, STRAIGHT LINE THE CODE FQR SPEED
ASC
NOP
XIS
CLRA
ASC
NDP
NOP
XIS
CLRA
CLRA
ASC
ASC
NOP
$x$
JF PLUSISH
,FINISHED WHEN GET HERE-THE CQUNT REPRESENTS THE PERIOD
; WITH ABDVE CODE, THE ACTUAL PERIOD IS THE COUNT MULTIPLIED i BY 15 (THE NUMBER OF WORDS TO INCREMENT BY i) PLUS AN OVERHEAD ; OF 9 CYCLE TIMES $=24$ CYCLE TIMES. AT 4 LS THIS IS 96 US ; GR A FREQUENCY DF JUST QVER 1OKHz. MAX COUNT HERE 154095. ; THIS CIVES A MAXIMUM PERIOD $=61434$ CYCLE TIMES $=245.736 \mathrm{~ms}$ AT j 4us). THIS CDRRESPONDS TO A FREQUENCY OF JUST OVER 4 Hz , NOTE, THIS IS 12 BIT RESOLUTION

FIGURE 19C. A to D with VF Converter/VCO by Measuring Period


TL/DD/6935-27
FIGURE 19B. V to F by Counting Pulses


TL/DD/6935-28

FIGURE 19D. V to F-Measure Period

### 5.2 THE LM 131/LM231/LM331

The LM131 is a standard product voltage to frequency converter with a linear relationship between the input voltage and the resultant frequency. The reader should refer to the data sheet for the LM131 for further information on the device itself and precautions that should be taken when using the device. Figure 20 is the basic circuit for using the LM131. Figure 21 represents improvements that increase the accuracy (by increasing the linearity) of the result. Note that these circuits have been taken from the data sheet of the LM131 and the user is referred there for a further discussion of their individual characteristics. With the LM131 the frequency output is given by the relationship:

$$
\text { Fout }=\left(\mathrm{V}_{\text {IN }} / 2.09\right)\left(1 / R_{T} \mathrm{C}_{\mathrm{T}}\right)\left(\mathrm{R}_{\mathrm{S}} / \mathrm{RL}\right)
$$

It is clear from the expression above that the accuracy of the result depends upon the accuracy of the external com-
ponents. The circuit may be calibrated by means of a variable resistance in the $\mathrm{R}_{\mathrm{S}}$ term (a gain adjust) and an offset adjust. The offset adjust is optional but its inclusion in the circuit will allow maximum accuracy to be obtained. The standard calibration procedure is to trim the gain adjust ( $\mathrm{R}_{\mathrm{S}}$ ) until the output frequency is correct near full scale. Then set the input to 0.01 or 0.001 of full scale and trim the offset adjust to get FOUT to be correct at 0.01 or 0.001 of full scale. With that calibration, the circuit of Figure 20 is accurate to within $\pm 0.03 \%$ typical and $\pm 0.14 \%$ maximum. The circuit of Figure 21 attains the spec limit accuracy of $\pm 0.01 \%$.

### 5.3 VOLTAGE CONTROLLED OSCILLATORS (VCO's)

A VCO is simply another form of voltage to frequency converter. It is an oscillator whose oscillation frequency is dependent upon the input voltage. Numerous designs for VCO's exist and the reader should refer to the data sheets and application notes for various op-amps and VCO devices. The code in Figure 19 is still applicable if a VCO is used. The only possible difficulty that might be encountered is if the relationship between frequency and input voltage is non-linear. This does not affect the basic code but would affect the processing to create the final result. A sample circuit, taken from the data sheet of the LM358, is shown in Figure 22. The accuracy of the VCO is the controlling factor.

### 5.4 A COMBINED APPROACH

Elements of the period measurement and pulse counting techniques can be combined to produce a system with the advantages of both schemes and with few problems. Such a system is only slightly more complicated in terms of its software implementation than the approaches mentioned above. Note that in a microcontroller driven system, no additional hardware beyond the voltage to frequency converter is required to implement this approach. Basically, the microcontroller establishes a viewing window during which time the microcontroller is both measuring time and counting pulses. The result can be very precise if two conditions are met. First, when the microcontroller determines that it needs the conversion information, the microcontroller does not begin counting time or pulses until the first pulse is received from the VFC (first pulse after the microcontroller "ready"). Note, the COPS microcontroller could provide a "start conversion" pulse to enable the VFC if such an arrangement were desirable. The time would be counted for a fixed period and the number of pulses would be counted. After the fixed period of time the controller would wait for the next pulse from the VFC and continue to count time until that pulse is received. The ratio of the total time to the number of pulse is a very precise result provided that all the system times are slow enough that the microcontroller can do its job. The speed limits mentioned previously apply here. It is clear that the total time is not fixed. It is some basic time period plus some variable time. This is a little more complicated than simply using a fixed time, but it allows greater accuracies to be achieved. Also, the approach takes approximately the same amount of time for all conversions. It is also faster than the simple pulse counting scheme.


FIGURE 20. Basic LM331 Connection


FIGURE 21. A to D with Precision Voltage to Frequency Converter


FIGURE 22. A to D with VCO

### 6.0 Successive Approximation

### 6.1 BASIC APPROACH

The successive approximation technique is one of the more standard approaches in analog to digital conversion. It requires a counter or register (here provided by the COP420), a digital to analog converter, and a comparator. Figure 23A/B illustrates the basic idea with the COP420. In the most basic scheme, the counter is reset to zero and then incremented until the voltage from the digital to analog converter is equal to the input voltage. The equality is determined by means of the comparator. Figure $24 B$ illustrates the flow chart and code for this most basic approach. The preferred approach is illustrated in Figure 25A/B. This is the standard binary search method. The counter or register is set at the midpoint and the "delta" value set at one half the midpoint. The "delta" value is added or subtracted from the initial guess depending on the output of the comparator. The "delta" value is divided by 2 before the next increment or decrement. The method repeats until the desired resolution is achieved. While this approach is somewhat more complicated than the basic approach it has the advantage of always taking the same amount of time for the conversion


FIGURE 23A. Basic Parallel Implementation
regardless of the value of the input voltage. The conversion time for the basic approach increases with the input voltage. The preferred approach is almost always faster than the basic approach. The basic approach is faster only for those voltages near zero where it has only a few increments to perform.
The accuracy of the approach is governed by the accuracy of the digital to analog converter and the comparator. Thus, the result can be as accurate as one desires depending on the choice of those components. Digital to analog converters of various accuracies are readily available as standard parts. Their cost is usually in direct relation to their accuracy. The reader should refer to the National Semiconductor Data Acquisition Handbook for some possible candidates for digital to analog converters. It is not the purpose here to compare those parts. The COPS interface to these parts is generally straightforward and follows the basic schematics shown in Figure 23. The user should take note and make sure the input and output ports of the converter are compatible - in terms of voltages and currents - with the COPS device. This is generally not a problem as most of the parts are TTL compatible on input and output. The precautions and restrictions as to the use of any given device are governed by that device and are indicated in the respective data sheets.


TL/DD/6935-33

FIGURE 23B. Basic Serial Implementation

|  | : B BIT SUCCESSIVE APPROXIMATION--BASIC SCHEME <br> , COMPARATOR INPUT TO COP $=$ IN3 |  |  |
| :---: | :---: | :---: | :---: |
| Clinget: | LBI | 2. 14 | , SEt the result value to zero |
|  | STII | 0 |  |
|  | STII | 0 |  |
|  | LEI | 4 | S ENABLE THE L PORT AS OUTPUTS |
|  | JP | OUTPUT |  |
| INCR: <br> PI UK3: | Sc. |  | JROUTINE FOR incrementing the resulut value |
|  | CLRA |  |  |
|  | LBI | 2,14 |  |
|  | ASC |  |  |
|  | NOP |  |  |
|  | XIS |  |  |
|  | JP | PLUS 1 |  |
|  | LBI | 2, 15 | ; Send the result value, stored in 2, 15-2.14 to |
|  | LD |  | : $Q$ AND THEREBY OUT THROUGH L |
|  | XDS |  |  |
|  | CAMQ |  |  |
|  | JSR | delay | - THIS IS ANY CONVENIENT ROUTINE 10 MAKE SURE |
|  |  | DeLar | - THAT THE COP doEs not test the comparator until |
|  |  |  | ; THE D TO A CONVERTER HAS HAD ENOUGH TIME TO DO |
|  |  |  | - the conversion--The amount of time required |
|  |  |  | ; IS CLEARLY DEPENDANT UPON THE D TO A CONVERTER |
|  |  |  | ; USED |
|  | ININ |  | :NOW READ THE COMPARATOR INPUT TO COP |
|  | AISC |  | , Could save a word if use g line as input |
|  | JP | INCR | ; input volttage still > Converted analog voltace |
|  | ; CONVERSION DONE AT THIS POINT--THE COMPARATDR HAS CHANGED STATE ; HENCE, CONVERTED ANALOG VOLTAGE $>$ INPUT VDLTAGE--SO STOP |  |  |
|  |  |  |  |

FIGURE 24A. Code for Basic Approach of Successive Approximation



FIGURE 25A. Binary Search Successive Approximation Code


TL/DD/6935-35
FIGURE 25B. Binary Search Successive Approximation Flow Chart

### 6.2 SOME COMMENTS ON RESISTOR LADDERS

If the user does not wish to use one of the standard digital to analog converters, he can always build one of his own. One of the most standard methods of doing so is to use a resistor ladder network of some form. Figure 26 illustrates the basic forms of binary ladders for digital to analog converters. The figures also show the transition from the basic binary weighted ladder in Figure 26A to the standard R-2R ladder Figure 26C.
Consider Figure 26A. The choice of the terminating resistor is made by hypothesizing that the ladder were to go on ad infinitum. It can then be shown that the equivalent resistance at point $X$ in that figure would be equal to 128R, the same value as the resistor to the least significant bit output. This fact is used to create the intermediate ladder of Figure 268. This step is done because it is usually undesirable to have to find the multitude of resistor values required in the basic binary ladder. Thus, the modification in Figure $26 B$ significantly reduces the number of resistor values required. As stated earlier, the resistance looking down the ladder at point $X$ in Figure 2 is equal to the resistor connected to the binary output at that point; here the value is 2R. Remembering the objective is to minimize the number of different values required, if we simply use the same R-2R arrangement as before with a termination of $2 R$ we get an effective resistance at point $Y$ of Figure 26B or 0.5R. This means that a serial resistance of 1.5 R is required to maintain the integrity of the ladder. If we carry this on through 8 bits, the circuit of

Figure $26 B$ results. From this it is only a small step to create the standard R-2R network. The analysis is the same as done previously.
There is absolutely no restriction that the ladders must be binary. A ladder for any type of code can be constructed with the same techniques. Ladders comparable to Figures 26A and 26B are shown in Figure 27 for a standard 8421 BCD code. With the BCD code, the input must be considered in groups of digits with four bits creating one digit. This is the direct analog of 1 binary digit per unit. We need four inputs to create one decimal digit. Thus the resistor values in each decimal digit are 10 times the values in the previous decimal digit just as the resistor value for each successive binary digit was twice the value for the preceding binary digit. Note that this analysis can be easily extended to any code. The termination resistance is calculated in the same manner-assume the decimal digit groupings extend out to infinity. It can be shown that the resistance of the ladder at point X in Figure 27A is 480R. Thus Figure 27A represents the basic 8241 BCD ladder for three digit BCD number. This termination resistance will vary with where it is placed. Basically this resistance is equal to nine times (for a decimal ladder) the parallel resistance of the last digit implemented. (This relation can be shown mathematically if one desired, the multiplier is a function of the type of ladder used-multiplier $=1$ for binary systems, 9 for decimal systems, etc.) Thus the termination resistance would be 48R if the network were terminated after the 2nd digit and 4.8R if the network were terminated after the 1st digit implemented. In




TL/DD/6935-36
A

## B

FIGURE 26. Binary Ladders

Figure $27 B$ we are attempting to use only the resistor values for one decimal digit. This means that the last terminating resistor must be a 4.8R by the analysis above. Thus at point $X$ in Figure $27 B$ we must have an equivalent of resistance of 4.8R. The equivalent resistance at point $Y$ of Figure 278, looking down from the ladder, is 0.48R. Thus the other series resistance must be $4.32 \mathrm{R}(4.8 \mathrm{R}-0.48 \mathrm{R})$. Thus the network of Figure 278 results.
Generally, ladders can be very effective tools when understood and used properly. They can be significantly more involved than indicated here. There are a number of texts and articles that cover the subject very nicely and the reader is referred to them if more information on ladder design, the use of ladders, and advanced techniques with ladders is desired.
One final note is of some interest. The ladders may be readily constructed for any type of code to create the analog voltage. Note that there is no restriction that the code, or the ladder network, be linear. Thus, effective use of ladder networks may significantly reduce system difficulties and
complexities caused by the fact that the analog to digital conversion is being performed on a voltage source that changes nonlinearly, for example a thermistor temperature probe. By using the properly designed ladder network, the nonlinearity can effectively be eliminated from consideration in the code implementation of the analog to digital conversion.
The accuracy of ladders is a direct function of the accuracy of the resistors and the accuracy of the voltage source inputs. This is obvious since the analog voltage is in fact created by means of equivalent voltage dividers created when the various inputs are on or off. It is also essential that the ladder sources be the precise same value at all inputs to the ladder network. If this is not the case, errors will be introduced. In addition, the output impedance of the voltage source should be as small as possible. The success of the ladder scheme depends on the ratios of the resistance values. Inaccuracies are introduced if those ratios are disturbed. Some possible implementations of the successive approximation approach with a ladder network used for the digital to analog conversion are indicated in Figure 28.

Note that these are functional diagrams. Feedback or hysteresis for comparator stabilization are not shown. The reader should be aware that his particular application may require that these factors be considered. Figure 28A is the simplest scheme and also the least accurate. With little or no load, the high output level of the L buffer should be very close to $V_{C C}$ and the low level close to ground. Also the output impedance of the buffers must be considered. Therefore, rather large resistor values are used-both to keep the load very small and to dwarf the effect of the output imped-


A
ance. With the configuration in Figure 28A, four bit accuracy is about the best that can be achieved. By being extremely careful and using measured values, an additional bit of accuracy may be obtained but care must be used. However, the schematic of Figure 28A is very simple. Figure 28B represents the next step of improvement. Here we have placed CMOS buffers in the network. This eliminates the output impedance and reduces the level problems of the circuit of Figure 28A. The CMOS buffer will swing rail to rail, or nearly so. The accuracy of $V_{C C}$ and the resistor network is then


TL/DD/6935-39

B


TL/DD/6935-40
FIGURE 28. Interfaces to Ladder Networks
controlling. Using $1 \%$ resistors and holding $V_{C C}$ constant, the user should be able to achieve 7 to 8 bit accuracy without much difficulty. Remember, however, that $\mathrm{V}_{\mathrm{CC}}$ is one of the controlling factors. If $V_{C C}$ is $\pm 5 \%$, there is no point in using $1 \%$ resistors since the $V_{C C}$ tolerance swamps their effect. Figure $28 C$ is the final and most accurate approach. Naturally enough, it is the most expensive. However, one can get as accurate as one desires. Here, an accurate reference is required. That reference is switched into the network by means of the analog switch. Alternately, ground may be connected to the input. Now the user need only consider the accuracy of the reference and the accuracy of the resistors. However, the on impedance of the switches must be considered. It is necessary to make this on impedance as low as possible so as not to alter the effective resistor values.

## 7.0 "Offboard" Techniques

### 7.1 GENERAL COMMENTS

This section is devoted to a few illustrations of interfacing the COP420 to standard, stand alone analog to digital converters. These standard converters are used as peripherals to the COPS device. Whenever the microcontroller requires a new reading of some analog voltage, it simply initiates a read of the peripheral analog to digital converter. As a result, the accuracies and restrictions in using the converters are governed by those devices and not by the COPS device. These techniques are generally applicable to other $A$ to $D$
converters not mentioned here and the user should not have difficulty in applying these principles to other devices. It should be pointed out that in almost every instance, the choice of COP420 inputs and outputs is arbitrary. Obviously, when there is an 8 -bit bus it is natural, and most efficient, to use the L port to interface to the bus. Generally, the G lines have been used as outputs rather than the $D$ lines simply because the G lines are, in many instances, somewhat easier to control. The choice of input line is also free. If the interrupt is not otherwise being used, it may be possible to utilize this feature of IN1 for reading a return signal from the converter. However, this is by no means required. If there is a serial interface it is clearly more efficient to use the serial port of the COP420 as the interface. If a clock is required, SK is the natural choice.

### 7.2 ADC0800 INTERFACE

The ADC0800 is an 8-bit analog to digital converter with an 8 -bit parallel output port with complementary outputs. The ADC0800 requires a clock and a start convert pulse. It generates an end of conversion signal. There is an output enable which turns the outputs on in order to read the 8 -bit result.
The reader is referred to the data sheet for the ADC0800 for more information on the device. The circuit of Figure 29 illustrates the basic implementation of a system with the ADC0800. The interface to the COP420 is straightforward. The appropriate timing restrictions on the control signals are easily met by the microcontroller.


TL/DD/6935-41
FIGURE 29. Simple A/D with ADC0800

Figure 30 is the flow chart and code required to do the interfacing. As can be seen, the overhead in the COP420 device is very small. The choice of inputs and outputs is arbitrary. The only pin that is more or less restricted is the use of SK as the clock for the converter. SK is clearly the output to use for that function as, when properly enabled, it provides pulses at the instruction cycle rate.

### 7.3 ADC0801/2/3/4 INTERFACE

The ADC0801 family of analog to digital converters is very easy to interface and is generally a very useful offboard con-
verter. The interface is not significantly different from that of the ADC0800, but the ADC0801 famliy are a much better device. The four control signals are somewhat different, although there are still four control lines. Here we have a chip select, a read, a write, and an interrupt signal. All are negative going signals. Start conversion is the ANDing of chip select and write. Output enable is the ANDing of chip select and read. The interrupt output is an end convert signal of sorts. The device may be clocked externally or an RC may be connected to it and it will generate its own clock for the conversion. In addition the device has differential inputs

| MFASIUR: | LEI | 0 | ; FLOAT THE L LINES |
| :---: | :---: | :---: | :---: |
| S7Alte: | CLRA |  | ; MAKE SURE SO STAYS ZERO |
|  | XAS |  | ; MAKE SURE SK STAYS CLOCK |
|  | OGI | 2 | ; SEND START PULSE |
|  | OGI | 0 |  |
|  | LBI | 2,13 |  |
| READ) 1: | ININ |  |  |
|  | AISC | 14 | ; WAIT FOR EOC SIGNAL. |
|  | JP R | READI 1 |  |
|  | OGI 4 | 4 | ; HAVE EQC, ENABLE OUTPUTS |
|  | INL |  | ; READ THE L LINES |
|  | X |  |  |
|  | COMP |  | ; CREATE PROPER POLARITY |
|  | XDS |  |  |
|  | COMP |  |  |
|  | X |  |  |
|  | OGI | 0 | ; DISABLE ADCO800 QUTPUT |
|  | ; Have The | e result | T AT THIS POINT--USE IT IN |
|  | ; MANNER I | Is REGUI | IRED BY THE APPLICATION |
|  | LBI 2 | 2,10 |  |
|  | JSRP | CLRR |  |
|  | JP M | MEASUR |  |

FIGURE 30A. A to D with ADC0800


TL/DD/6935-42
FIGURE 30B. ADC0800 Interface FIow
which allow the 8-bit conversion to be performed over a given window or range of input voltages. The reader should refer to the ADC0801 family data sheet for more information. Figure 31 indicates a basic interface of the ADC0801 family to the COP420. Again, the interface is simple and straightforward. The code required to interface to the device is minimal. Figure 32 illustrates the flow chart and code required to do the interface.


TL/DD/6935-43
FIGURE 31. COP420—ADC0801 Family Interface

|  | ; INTERFACE TO NAKED 8 |  |  |
| :---: | :---: | :---: | :---: |
|  | ; |  |  |
| NAKI-1)E: | OGI | 15 | ; SET ALL G LINES HIGH(USUALLY DONE AT ; POWER UP |
|  | LEI | 0 | ; TRI STATE THE L LINES FOR READING |
| L(1).1): | OGI | 14 | ; SEND CHIP SELECT LDW(CS BRACKETS OTHER SIGNAL) |
|  | OGI | 10 | ; CS LOW AND WR LOW = START CONVERSION |
|  | OGI | 14 | ; RAISE WR |
|  | OGI | 15 | ; RAISE CS, NAKED 8 IS NOW CONVERTING |
|  | ININ |  | ; WAIT FOR THE INTR SIGNAL-COULD SAVE THIS TES |
|  | AISC | 8 | ; IF USED INI AND THE INTERRUPT FEATURE QF COP4 |
|  | JP | READ | ; INTR IS LOW, DATA IS READY |
|  | JP | LOOP2 |  |
| RI-Al): | LBI | 0.0 | ; SET UP RAM LQCATION FDR READ |
|  | OGI | 14 | ; SEND CS |
|  | DGI | 12 | ; SEND CS AND READ $=$ OUTPUT ENABLE |
|  | NOP |  | ; WAIT-NEED WAIT ONLY 125NS, BUT 1 CYCLE IS MIN ; TIME WE CAN WAIT |
|  | INL |  | ; READ THE L LINES |
|  | DGI | 15 | ; TURN OFF THE NAKED B--CS AND RD HIGH |
|  | ; |  |  |
|  | ; DONE | AT THIS | POINT, DO WHATEVER IS REQUIRED WITH THE RESULT |
|  |  |  |  |

TL/DD/6935-54
FIGURE 32A. COP420/ADC0801 Family Sample Interface Code


TL/DD/6935-44
FIGURE 32B. COP420/ADC0801 Family Interface Flow

### 8.0 Conclusion

Several analog to digital techniques using the COPS family have been presented. These are by no means the only techniques possible. The user is limited only by his imagination and whatever parts he can find. The COPS family of parts is extremely versatile and can readily be used to perform the analog to digital conversion in almost any method. Generally, those techniques where the COPS device is doing the counting or timekeeping are slow. However, those techniques are generally slow inherently. The fastest methods are those where the conversion is being done offboard and the COPS device is merely reading the result of the conversion when required. Also, an attempt has been made to illustrate the lower cost techniques of analog to digital
conversion. This, by itself, restricts most of the techniques described to about 8 -bits accuracy. As was mentioned several times, the greater the accuracy that is desired the more accurate the external circuits must be. Ten and twelve-bit accuracies, and more, require references that are accurate. These get very expensive very rapidly. There is nothing inherent in the COPS devices that prevents them from being used in accurate systems. The precautions are to be taken in the system regardless of the microcontroller. The only problem is that, in those accurate systems where the COPS device is doing the timekeeping and counting, this increased accuracy is paid for by increased time to perform the conversion.
Several devices have been used in conjunctions with the COPS device in the previous sections. It is again recommended that the user refer to the specific data sheets of those devices when using any of those circuits. It must again be mentioned that the standard precautions when dealing with analog signals and circuits must be taken. These are described in the National Semiconductor Linear Applications Handbook and in the data sheets for the various linear devices. These precautions are especially significant when greater accuracy is desired.
The COPS family of microcontrollers has shown itself to be very versatile and powerful when used to perform analog to digital conversions. Most techniques are code efficient and the microcontroller itself is almost never the limiting factor. It is hoped that this document will provide some guidance when it is necessary to perform analog to digital conversion in a COPS system.

### 9.0 References

1. 'Digital Voltmeters and the MM5330', National Semiconductor Application Note AN-155.
2. Walker, Monty, "Exploit Ladder Network Design Potential". Part One of two part article on ladder networks. Magazine and date unknown.
3. Wyland, David C., "VFC's give your ADC design high resolution and wide range". EDN, Feb. 5, 1978.
4. Redfern, Thomas P., "Pulse Modulation A/D Converter" Society of Automotive Engineers Congress and Exposition Technical paper \# 780435, March 1978.
5. National Semiconductor Linear Applications Handbook, 1978.
6. National Semiconductor Linear Databook, 1980.
7. National Semiconductor Data Acquisition Handbook, 1978.

## The COP444L Evaluation Device 444L-EVAL

The 444L-EVAL is a preprogrammed COP444L intended to demonstrate operating characteristics and facilitate user familiarization and evaluation of the COP444L and the COPSTM family in general.
The 444L-EVAL has two mutually exclusive operating modes: an up/down counter/timer or a simple music synthesizer. The state of pin L7 at power up determines the operating mode.

### 1.0 THE 444L-EVAL AS A SIMPLE MUSIC SYNTHESIZER

Figure 1 indicates the connection of the 444L-EVAL as a simple music synthesizer. As the diagram indicates, the connections required for operation are minimal. The os-
cillator may be a crystal circuit using CKI and CKO; an external oscillator to CKI; or an RC network using CKI and CKO. As should be expected, the crystal circuit provides the greatest frequency stability and precision. The RC network will provide an acceptable oscillation frequency but that frequency will be neither precise nor stable over temperature and voltage. The external oscillator, of course, is as good as its source. The frequencies for the various notes and delay times are set up assuming that the oscillator frequency is 2 MHz . Three modes of operation are available in the music synthesizer mode: play a note; play one of four stored tunes; or record a tune for subsequent replay.


FIGURE 1.444L-EVAL as Simple Music Synthesizer

## 1.A. PLAY A NOTE

Twelve keys, representing the twelve notes in one octave, are labeled " $C$ " through " $B$ ". Depressing a key causes a square wave of the corresponding frequency to output at GO. The user may drive a piezo-ceramic transducer directly with this signal. With the appropriate buffering, the user may use this signal to drive anything he wishes. A simple transistor driver is sufficient to drive a small speaker. The user can be as simple or as complex as he desires at this point-e.g. he can do some wave shaping, add an audio amplifier, and drive a high quality speaker.
The 444L-EVAL has a range of two and one-half octaves: the basic octave on the keyboard (which is middle C and the 11 notes above it in the chromatic scale), one full octave above the basic octave and one-half octave below the basic octave. The notes in the basic octave are played by depressing the appropriate key (one key at a time-the keyboard has no rollover provisions). A note in the upper octave is played by first depressing and releasing the U SHIFT key and then depressing the note key. Similarly, a note in the lower one-half octave is played by first depressing and releasing the L SHIFT key and then depressing the note key. Two other shift keys are present: UPPER and LOWER. All notes played while the UPPER key is held down will be in the upper octave. Similarly, note F\# through B when played while the LOWER key is held down will be in the lower onehalf octave. The lower octave notes $C$ through $F$ are not present and depressing any of these 6 keys while the LOWER key is held down or after depressing the L SHIFT key will play the note in the basic octave.

## 1.B. PLAY STORED TUNE

The 444L-EVAL can play four preprogrammed tunes. Depressing PLAY followed by " $1 / 8$ ", " $1 / 4$ ", " $1 / 2$ ", or " 1 " will cause one of these tunes to be played. The tunes are:

PLAY 1 -Music Box Dancer
PLAY $1 / 2$-Santa Lucia
PLAY $1 / 4$ —Godfather Theme
PLAY $1 / 8$-Theme from Tchaikowsky Piano Concerto \# 1

## 1.C. RECORD A TUNE

Any combination of notes and rests up to a total of 48 may be stored in RAM for later replay. A note is stored by depressing the appropriate key(s), followed by the duration of the note ( $1 / 18$ note, $1 / 8$ note, $3 / 18$ note, $1 / 4$ note, $3 / 8$ note, $1 / 2$ note, $3 / 4$ note, whole(1) note), followed by STORE. A rest is stored by selecting the duration and depressing STORE. The rests or durations of $1 / 16,3 / 18,3 / 8$, and $3 / 4$ are obtained by first depressing L SHIFT and then $1 / 8,1 / 4,1 / 2$, or 1 respectively. When the tune is complete press PLAY followed by STORE. The tune will be played for immediate audition. Subsequent depression of PLAY and then STORE will play the last stored tune.
Only one tune may be stored, regardless of length. Attempts to store a new or second tune will erase the previously stored tune. There are no editing features in this
mode. (In a "real system" of this type some form of editing would be desirable. It would not be difficult to add editing features.)
Note: The accuracy of the tones produced is a function of the oscillator accuracy and stability. The crystal oscillator, or an accurate, stable external oscillator is recommended.

### 2.0. THE 444L-EVAL AS AN UP/DOWN COUNTER/TIMER

By connecting pin L7 to $\mathrm{V}_{\mathrm{CC}}$ and providing power and oscillator the 444L-EVAL functions as an 8 digit binary/BCD up/ down counter. In addition, an approximate 1 Hz signal is produced by the device. The 444L-EVAL can drive a single digit LED display directly. With the appropriate driver (COP472, COP470, MM5450/5451) the device can drive a 4 digit LCD, VF, or LED display. Any combination of these displays can be connected at any given time.
The binary/BCD and and up/down modes are controlled by the states of input pins $\operatorname{IN} 0$ and $\operatorname{IN} 2$ as indicated below:

```
INO = 1 (Default state) -BCD counter
INO \(=0 \quad\)-Binary Counter
IN2 = 1 (Default state) -Count Up
\(\operatorname{lN} 2=0\)
-Count Down
```

The up/down control may be changed at any time. Changing the binary-BCD control during operation clears the counter before counting begins in the new mode.
Pins G2 and G3 provide display control to the user. He can choose to view either the most significant 4 digits of the counter or the least significant 4 digits of the counter. Further, the user can disable the update of the 4 digit displays. The controls are as follows:


The single digit LED display displays the least significant digit of the counter. (Note, the direct drive capability for the single digit LED display refers to a small LED digitNSA1541A, NSA1166k, or equivalent.)

## 2.A. I/O MODE

The 444L-EVAL has the capability to allow the user to read or write the 8 digit counter through the $L$ port. In the I/O mode, the single digit LED display is disabled. The 4 digit displays are not affected. In this mode pins DO and IN3 are used for the handshaking sequence. DO is a Ready/Write signal from the 444L-EVAL to the outside; IN3 is a Write/ Acknowledge from the outside to the 444L-EVAL. Data I/O is via LO-L3 with LO being the least significant bit. Data is standard BCD for the BCD counter mode or standard hex for the binary counter mode. The digit address is on pins L4-L6 with L4 being the least significant bit. Digit address


TL/DD/6937-2
FIGURE 2. 444L-EVAL in Counter Mode

0 is the least significant digit of the counter; digit address 7 is the most significant digit of the counter. The I/O modes are controlled by pins G0 and G1 as follows:

| G0 | G1 | Output data with handshake, single |
| :---: | :---: | :--- |
| 0 | 0 | digit LED off |
| 0 | 1 | Input data with handshake, single <br> digit LED off |
| 1 | 0 | Auto output, no handshake, single <br> digit LED on |
| 1 | 1 | Default condition, No I/O, single digit <br> LED displays least significant digit of <br> counter |

## 2.A.1. Output Data with Handshake

With this mode selected the 444L-EVAL will output data with a handshake sequence. Note that the outputting of data is relatively slow as the device is counting and updating displays between successive digit outputs.
Before data is output, or the next digit of the counter is output, the 444L-EVAL must see IN3 (Acknowledge or ready from the external world high). The Ready/Write pin (DO) is assumed to be high at this point. With DO high and IN3 high, the device will output the data and digit address. After the data and address are output, the DO line-functioning as a write strobe here-goes low. The 444L-EVAL then expects the signal at IN3 to go low indicating that the external world has read the data. When the device sees IN3 go low, D0 will be brought high indicating that the sequence
is ready to repeat as soon as IN3 goes high again. The counter digits are output sequentially from least significant digit (digit address 0 ) through most significant digit (digit address 7). The sequence will continuously repeat as long as this mode is selected.

## 2.A.2. Input Data with Handshake

The 444L-EVAL will take data supplied to it and load the counter. The sequence is similar to that described above for the output mode. The external device(s) supplies both the data and the digit address where that data is to be loaded. When sending data to the 444L-EVAL, the external circuitry must test that the device is ready to receive data (DO high). Then the data and address should be presented at the $L$ port. Then the Write signal (IN3) should be driven low. The 444L-EVAL will read the data and then drive DO low. When DO goes low, the external circuitry should bring IN3 high. After IN3 returns high, the 444L-EVAL will signal it is ready to receive data by sending DO high. Note that this sequence is relatively slow. The 444L-EVAL is performing several operations between successive read operations.

## 2.A.3. Automatic Output Mode

In the automatic output mode, the single digit LED is on. It is not displaying the least significant digit of the counter in this mode. The display is on so that the user can connect this LED digit, select the automatic output mode, and observe the states of the $L$ lines without having to put more sophisticated equipment or circuitry external to the 444L-EVAL. Segments a through d are pins LO thorugh L3; segments,
$e, f, g$ are pins L4, L5, and L6. Thus the user can observe the digit address changing and observe the corresponding data.
In this mode, the state of pin IN3 is irrelevant. The 444LEVAL sequentially outputs the digits of the counter.

DO goes high when the data and address is being changed. DO goes low when the data is valid. As in the other I/O modes, the process is slow. There is about 4 to 5 milliseconds between the successive digit outputs.


TL/DD/6937-3
FIGURE 3A. Relative Timing-Output Handshake


TL/DD/6937-4
FIGURE 3B. Relative Timing-Input Handshake


TL/DD/6937-5
FIGURE 3C. Relative Timing-Automatic Output

| 3.0 SELECTED OPTIONS |  |  |
| :--- | :--- | :--- |
| The 444-EVAL has the following options selected: |  |  |
| GND | Option $1=0$ |  |
| CKO | Option $2=0$ | CKO is clock generator output to |
| crystal |  |  |

The 444L-EVAL has the following options selected:

RESET Option $4=0$ Load device to $V_{C C}$ on RESET
L7 Option $5=0$ Standard output on L7
L6 Option $6=2$ High current LED direct segment drive on L6 drive on L5
L4 Option $8=2$ High current LED direct segment drive on L4
IN1 Option $9=0$ Load device to $V_{C C}$ on IN1
IN2 Option $10=0$ Load device to $V_{\mathrm{CC}}$ on IN2
VCC Option $11=1 \quad 4.5 \mathrm{~V}$ to 9.5 V operation
L3 Option $12=2$ High current LED direct segment
Option $13=2$ High current LED direct segment drive on L2
L1 Option $14=2$ High current LED direct segment drive on L1

SI Option $16=0$ Load device to $\mathrm{V}_{\mathrm{CC}}$ on SI
SO Option $17=2$ Push-pull output on SO
SK Option $18=2$ Push-pull output on SK
INO Option $19=0 \quad$ Load device to $V_{C C}$ on INO
IN3 Option $20=0 \quad$ Load device to $V_{C C}$ on IN3
G0 Option $21=0$ Very high current standard output
Option $22=2$ High current standard output on G1
G2 Option $23=4$ Standard LSTTL output on G2
G3 Option $24=4$ StandardLSTR output on G3
D3 Option $25=0$ Very high current standard output on D3

D2 Option $26=0 \quad$ Very high current standard output
D1 Option $27=0 \quad$ Very high current standard output
DO
0 Option $28=0 \quad$ Very high current standard output
Option $29=0 \quad$ Standard TTL input levels on L
Option $30=0 \quad$ Standard TTL input levels on IN
Option $31=0 \quad$ Standard TTL input levels on G
Option $32=0 \quad$ Standard TTL input levels on SI
Option $33=1 \quad$ Schmitt trigger inputs on RESET
Option $34=0 \quad$ CKO input levels, not used here
Option $35=0 \quad$ COP444L
Option $36=0 \quad$ Normal RESET operation

### 4.0 CONCLUSION

The 444L-EVAL demonstrates much of the capability of the COP444L. It does not indicate the limits of the device by any means. The I/O features were included to demonstrate that capability. The fact that they are slow is due strictly to the program. If such I/O capability were a necessary part of an application it could be accomplished much much faster than was done here. The counter modes are quite versatile and are generally self explanatory. It was fairly easy to provide a counter with the versatility of that included here. The music synthesis mode demonstrates clearly the program efficiency of the device.
The 444L-EVAL is intended for demonstration. There is no question that aspects of its operation could be improved and tailored to a specific application. It is unlikely that this particular combination of features would be found in any one application. It is also interesting to note that the program memory in the device is not full. There is still a significant amount of room left in the ROM. This should serve to make it clear that the capabilities of the device have not been stretched at all in order to include these demonstration functions.

## Oscillator Characteristics of COPS ${ }^{\text {™ }}$ Microcontrollers

## Table of Contents

### 1.0 INTRODUCTION

### 2.0 RC OSCILLATOR OPTION

### 3.0 CRYSTAL OR INVERTER OPTION

3.1 COP420/COP402
3.1.1 L, LC, and RLC Networks
3.2 COP420L
3.3 COP410L
3.4 General Notes

### 4.0 CONCLUSION

### 1.0 INTRODUCTION

COPS microcontrollers will operate with a wide variety of oscillator circuits. This paper focuses on two of the oscillator options available on COPS microcontrollers: the internal RC oscillator, and the crystal or inverter oscillator. The typical behavior of the RC oscillator with temperature and voltage (and typical values of $R$ and $C$ ) is documented. For the crystal or inverter option, circuit configurations (RC, RL, RLC, R, LC, L) are presented which will allow the microcontroller to operate properly without the use of ceramic resonator or crystal.
The passive components used were inexpensive, uncompensated devices: standard carbon resistors, ceramic or foil capacitors, and air core or iron core inductors. To provide reasonably clear data on the characteristics of the microcontroller itself, no attempt at compensation for the external components was made.

### 2.0 RC OSCILLATOR OPTION

With the RC oscillator option selected, the graphs in Figures 1 through 6 indicate the variation of the instruction cycle time of the microcontroller with temperature and voltage. Typical $R$ and $C$ values, as recommended in the respective device data sheets, were used. The graphs are composite graphs reflecting the worst case variations of the devices tested. Therefore, the graphs show a percentage change of the instruction cycle time from a base or reference value. Where the results are plotted against voltage the reference is the value at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. Where the results are plotted against temperature, the reference is the value at $T=20^{\circ} \mathrm{C}$. A positive percent variation indicates a longer instruction cycle time and therefore a slower oscillator frequency. Similarly, a negative percent variation indicates a shorter instruction cycle time and therefore a faster oscillator frequency.

## National Semiconductor COP Note 5

The measurements were taken by holding the RESET pin of the device low and measuring the period of the waveform at pin SK. In this mode the SK period is the instruction cycle time. For divide by 4 the oscillator frequency is given by the following:

$$
\text { frequency }=\frac{4}{\text { SK period }}
$$

Measurements were taken at temperatures between $-40^{\circ} \mathrm{C}$ and $+85^{\circ} \mathrm{C}$ and at $\mathrm{V}_{\mathrm{CC}}$ values between 4.5 V and 9.5 V . However, the reader must remember that the COP400 series is specified only between $0^{\circ} \mathrm{C}$ and $+70^{\circ} \mathrm{C}$. The reader must also remember that the COP420 is specified at $V_{C C}$ levels between 4.5 V and 6.3 V only. The data here is usable for the COP300 series, which is specified at the extended temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. However, the reader must keep in mind the generally more restricted $\mathrm{V}_{\mathrm{CC}}$ range for some of the various COP300 series microcontrollers.
The graphs in Figures 1 through 6 reflect the variation of the microcontroller only. The resistor and capacitor were not in the temperature chamber with the COPS device. Obviously, the results will be affected by the variation of the $R$ and $C$ with temperature. However, this can vary dramatically with the type of components used. The user will have to combine the data here with the characteristics of the external components used to determine what type of variation may be expected in his system.

### 3.0 CRYSTAL OR INVERTER OPTION

With the crystal or inverter option selected on the COPS microcontroller there is, effectively, an inverter between the CKI and CKO pins. CKI is the input to the inverter and CKO is the output. Various passive circuits were connected between CKI and CKO and the results documented. Of the operational circuits, a subset was tested over temperature with the microcontroller only in the temperature chamber. A smaller subset was tested over temperature with both the microcontroller and the oscillator network in the temperature chamber.
The data with the oscillator network in the temperature chamber is obviously highly dependent on the particular components used. This data was taken with standard, inexpensive, uncompensated components. Neither high precision nor high stability components were used. This data is included only to provide the user with some very general indication of how the oscillator frequency may vary with temperature in a real system.

### 3.1 COP420/COP402

Except for the ROM, the COP420 and COP402 are equivalent devices. The internal circuitry of each device is identical. Therefore, data taken for one of the devices is equally
applicable to the other. The following discussion will refer to the COP420 but all such references apply equally well to the COP402. Similarly, the graphs for the COP420 apply to the COP402 and vice versa.
With the crystal option selected, the COP420 oscillator circuitry will readily oscillate with almost any circuit configuration between CKI and CKO. What difficulty there is lies in finding the network of the device. With the appropriate divide option selected, oscillator frequencies between 800 kHz and 4 MHz are valid for the COP420. No data was taken for any network that produced an oscillation frequency outside the valid range.

### 3.1.1 L, LC, and RLC Networks

Various L, LC, and RLC networks were connected with varying results. Certain networks produced results much more stable than the RC networks; others were no better than the RC networks. With a single inductor connected between CKI and CKO, frequencies between 1 MHz and 4 MHz were easily obtained. However, the input gate capacitance at CKI (typically 5 pF to 10 pF ) and the series resistance of the inductance become factors that impact the oscillation frequency and its stability over temperature.
The addition of a capacitor between CKI and ground tends to reduce the effects of the internal gate capacitance. For the single L , single C network of this type, the capacitor value should be greater than about 50 pF to begin to effectively swamp out the effects of the input gate capacitance. As might be expected, LC combinations which had their resonant frequencies within the valid COP420 frequency range produced the best results.
The addition of another capacitor(s) to the basic two-component LC network, as shown in Figure III. 1, produced very good results. Varying the capacitor values in these networks - especially those capacitors between CKI and ground and CKO and ground - provided a great deal of control over the oscillation frequency. In Figure III.1, varying C1 from 25 pF to $0.01 \mu \mathrm{~F}$ produced oscillation frequencies between about 3 MHz and $1.6 \mathrm{MHz}(\mathrm{C} 2=25 \mathrm{pF}, \mathrm{L}=56 \mu \mathrm{H})$. In Figure III. 2 , with $\mathrm{C} 1=330 \mathrm{pF}, \mathrm{L}=56 \mu \mathrm{H}$, and $\mathrm{C} 2=27 \mathrm{pF}$, varying C 3 between 10 pF and $0.003 \mu \mathrm{~F}$ produced oscillation frequencies between about 2 MHz and 1.1 MHz . Varying C2 in Figure 111.3 produced a similar kind of control.
As the graphs indicate, various types of RLC networks were also tried. The range of possible usable circuits here is limited only by the user's imagination and his favorite type of RLC oscillator circuit. When their resonant frequency is
within the valid frequency range of the COP420, LC and RLC networks can be a very effective substitute for a crystal. The only potential problem is that a good RLC, or even LC, oscillator circuit may not be a cost-effective substitute for a crystal in a COP420 system. The user will have to make that determination.

### 3.2 COP420L

The valid input frequency range for the COP420L, with the appropriate divide option selected, is between 200 kHz and 2.097 MHz . With the crystal option selected the COP420L oscillated much less readily than the COP420.
The LC networks gave outstanding results with the COP420L. With the simple two-component LC network shown in the graphs, holding C at 50 pF and varying L from $200 \mu \mathrm{H}$ to $700 \mu \mathrm{H}$ gave oscillation frequencies from about 2 MHz to 1 MHz . Holding L at $390 \mu \mathrm{H}$ and varying C from 10 pF to 700 pF gave oscillation frequencies of about 2 MHz to t.6 MHz. Similar results were obtained when a capacitor was placed in parallel with the inductance.

### 3.3 COP410L

The COP410L has a valid input frequency range of 200 kHz to 530 kHz .
The LC networks also gave very good results. With the simple LC network shown in the graphs, holding L at $4700 \mu \mathrm{H}$ and varying C from 25 pF to $0.003 \mu \mathrm{~F}$ gave oscillation frequencies of about 460 kHz to 225 kHz .

### 3.4 GENERAL NOTES

With the crystal or inverter option selected on COPS microcontrollers, a wide variety of networks may be used in place of the ceramic resonator or crystal.
LC and RLC networks can be used in any of the devices. Appropriately designed, these networks will provide a stable oscillation frequency for the microcontroller. The user will have to allow for the variation of the external components with temperature when using these networks. The problems with networks such as these is that they may not be cost-effective alternatives to the crystal or resonator, especially if high stability, temperature compensated components are used. The user will have to make the determination of costeffectiveness.
A final note is that all of these networks place a load on the CKO output. If the signal from CKO is needed elsewhere in the system and a circuit similar to one of those discussed in this document is used, it will probably be necessary to buffer the CKO output.

### 4.0 Conclusion

The networks described are generally simple and inexpensive and have all been observed to be functional.
The results obtained provide greater flexibility in the oscillator selection in a COPs system and gives the user some general indication as to what may be expected with the various circuits described.



Note 2: Device variation only. Graph does not include RC variation with temperature.
Note 3: SK period = instruction cycle time.
COP410L VALID TEMPERATURE RANGE: $0^{\circ} \mathrm{C} 70+70^{\circ} \mathrm{C}$
COP310L VALID TEMPERATURE RANGE: $-40^{\circ} \mathrm{C}$ TO $+85^{\circ} \mathrm{C}$ OSCILLTOO FREOUENCY $=\frac{4}{\text { SK }}$ PERIOD

FIGURE 2. COP310L/COP410L RC Oscillator Variation with Temperature


TL/DD/6938-4
Note 1: Base period at $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$.
Note 2: Device variation only. Graph does not include RC variation with temperature.
Note 3: SK period = instruction cycle time.
FIGURE 3. COP320/COP420 RC Oscillator Variation with VCC


Note 1: $20^{\circ} \mathrm{C}=$ base period
Note 2: Device variation only. Graph does not include RC variation with temperature.
Note 3: SK period = instruction cycle time.
FIGURE 4. COP320/COP420 RC Oscillator Variation with Temperature


Note 1: Base period at $V_{C C}=5.0 \mathrm{~V}$.
Note 2: Device variation only. Graph does not include RC variation with temperature.
Note 3: SK period = instruction cycle time.
FIGURE 5. COP320L/COP420L RC Oscillator Variation with VCC


TL/DD/6938-7
Note 1: $20^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include RC variation with temperature.
Note 3: SK period = instruction cycle time.
FIGURE 6. COP320L/COP420L RC Oscillator Variation with Temperature


FIGURE III. 1


FIGURE III. 2


FIGURE III. 3


Note 2: Device variation only. Graph does not include "L" variation with temperature.
FIGURE 7

COP402


Note 1: $25^{\circ} \mathrm{C}=$ base period.
not include LC variation with temperature.


Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include LC variation with temperature.
No measurable variation over temperature.
FIGURE 9
COP420


TL/DD/6938-12
Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include LC variation with temperature.


Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include LC variation with temperature.
FIGURE 11
COP402


TL/DD/6938-14
Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include LC variation with temperature.


Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include LC variation with temperature.
FIGURE 13
COP402


TL/DD/6938-16
Note $1: 25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include LC variation with temperature.

Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include LC variation with temperature.
*No variation at 6 V .
FIGURE 15
COP402


TL/DD/6938-18
Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include RL. variation with temperature.


TL/DD/6938-19
Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include RLC variation with temperature.


Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include RLC variation with temperature.


Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include RLC variation with temperature.

## FIGURE 19

COP402


Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: RL in oven with COP402.


Note 2: LC in oven with COP402.
FIGURE 21
COP420L


Note 1: No measurable variation for all three circuits above.
Note 2: $25^{\circ} \mathrm{C}=$ base period.
Note 3: Device variation only. Graph does not include LC variation with temperature.

Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: LC in oven with COP420L.
FIGURE 23
COP410L


Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include LC variation with temperature.


Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: Device variation only. Graph does not include LC variation with temperature.
FIGURE 25
COP410L


TL/DD/6938-32
Note 1: $25^{\circ} \mathrm{C}=$ base period.
Note 2: LC in oven with COP410L.
FIGURE 26

## Triac Control Using the COP400 Microcontroller Family

## Table of Contents

### 1.0 TRIAC CONTROL

1.1 Basic Triac Operation<br>1.2 Triggering<br>1.3 Zero Voltage Detection<br>1.4 Direct Couple<br>1.5 Pulse Transformer Interface<br>1.6 False Turn-on<br>2.0 SOFTWARE TECHNIQUES<br>2.1 Zero Voltage Detection<br>2.2 Processing Time Allocations<br>Half Cycle Approach<br>Full Cycle Approach<br>2.3 Steady State Triggering<br>3.0 TRIAC LIGHT INTENSITY CONTROL CODE<br>3.1 Triac Light Intensify Routine

National Semiconductor COP Note 6


### 1.0 Triac Control

The COP400 single-chip controller family members provide computational ability and speed which is more than adequate to intelligently manage power control. These controllers provide digital control while low cost and short turnaround enhance COPSTM desirability. The COPS controllers are capable of $4 \mu \mathrm{~s}$ cycle times which can provide more than adequate computational ability when controlling 60 Hz line voltage. Input and output options available on the COPS devices can contour the device to apply in many electrical situations. A more detailed description of COPS qualifications is available in the COP400 data sheets.
The COPS controller family may be utilized to manage power in many ways. This paper is devoted to the investigation of low cost triac interfaces with the COP400 family microcontroller and software techniques for power control applications.

### 1.1 BASIC TRIAC OPERATION

A triac is basically a bidirectional switch which can be used to control AC power. In the high-impedance state, the triac blocks the principal voltage across the main terminals. By pulsing the gate or applying a steady state gate signal, tho triac may be triggered into a low impedance state whero conduction across the main terminals will occur. The gate signal polarity need not follow the main terminal polarity; however, this does affect the gate current requirements. Gate current requirements vary depending on the direction of the main terminal current and the gate current. The four trigger modes are illustrated in Figure 1.

$1+$


III +


1-


III-

FIGURE 1. Gate Trigger Modes. Polarities Referenced to Main Terminal 1.

The breakover voltage $\left(\mathrm{V}_{\mathrm{BO}}\right)$ is specified with the gate current ( $\mathrm{I}_{\mathrm{GT}}$ ) equal to zero. By increasing the gate current supplied to the triac, $V_{B O}$ can be reduced to cause the triac to go into the conduction or on state. Once the triac has entered the on state the gate signal need not be present to sustain conduction. The triac will turn itself off when the main terminal current falls below the minimum holding current required to sustain conduction ( $l_{H}$ ).
A typical current and voltage characteristic curve is given in Figure 2. As can be seen, when the gate voltage and the main terminal 2 (MT2) voltages are positive with respect to MT1 the triac will operate in quandrant 1. In this case the trigger circuit sources current to the triac (I+MODE).


## FIGURE 2. Voltage-Current Characteristics

After conduction occurs the main terminal current is independent of the gate current; however, due to the structure of the triac the gate trigger current is dependent on the direction of the main terminal current. The gate current requirements vary from mode to mode. In general, a triac is more easily triggered when the gate current is in the same direction as the main terminal current. This can be illustrated in the situation where there is not sufficient gate drive to cause conduction when MT2 is both positive and negative. In this case the triac may act as a single direction SCR and conduction occurs in only one direction. The trigger circuit must be designed to provide trigger currents for the worst case trigger situation. Another reason ample trigger current must be supplied is to prevent localized heating within the pellet and speed up turn-on time. If the triac is barely triggered only a small portion of the junction will begin to conduct, thus causing localized heating and slower turn-on. If an insufficient gate pulse is applied damage to the triac may result.

### 1.2 TRIGGERING

Gate triggering signals should exceed the minimum rated trigger requirements as specified by the manufacturer. This is essential to guarantee rapid turn-on time and consistent operation from device to device.

Triac turn-on time is primarily dependent on the magnitude of the applied gate signal. To obtain decreased turn-on times a sufficiently large gate signal should be applied. Faster turn-on time eliminates localized heat spots within the pellet structure and increases triac dependability.
Digital logic circuits, without large buffers, may not have the drive capabilities to efficiently turn on a triac. To insure proper operation in all firing situations, external trigger circuitry might become necessary. Also, to prevent noise from disturbing the logic levels, $A C / D C$ isolation or coupling techniques must be utilized. Sensitive gate triacs which require minimal gate input signal and provide a limited amount of main terminal current may be driven directly. This paper will focus on $120 V_{A C}$ applications of power control.

### 1.3 ZERO VOLTAGE DETECTION

In many applications it is advantageous to switch power at the AC line zero voltage crossing. In doing this, the device being controlled is not subjected to inherent AC transients. By utilizing this technique, greater dependability can be obtained from the switching device and the device being switched. It is also sometimes desirable to reference an event on a cyclic basis corresponding to the AC line frequency. Depending on the load characteristics, switching times need to be chosen carefully to insure optimal performance. Triac controlled AC switching referenced to the AC 60 Hz line frequency enables precise control over the conduction angle at which the triac is fired. This enables the COPS device to control the power output by increasing or decreasing the conduction angle in each half cycle.
A wide variety of zero voltage detection circuits are available in various levels of sophistication. COPS devices, in most cases, can compensate for noisy or semi-accurate ZVD circuits. This compensation is utilized in the form of debounce and delay routines. If a noisy transition occurs near zero volts the COPS device can wait for a valid transition period specified by the maximum amount of noise present. Some software considerations are presented in the software section and are commented upon. The minimal detection circuit is shown in Figure 9.

### 1.4 DIRECT COUPLE

Isolation associated problems can be overcome by means of direct AC coupling. One such method is illustrated in Figure 3. This circuit incorporates a half-wave rectifier in conjunction with a filter capacitor to provide the logic power supply. The positive half-cycle is allowed to drop across the zener diode and be filtered by the capacitor. This creates a low cost line interface; however, only a limited supply current is available. In order to control the current capabilities of this circuit the series resistor must be modified. However, as more current is required, the power that must be dissipated in the series resistor increases. This increases the power dissipation requirements of the series resistor and the system cost. For applications which require large current sources an alternative method is advisable. In order to assure consistent operation, power supply ripple must be mini-
mized. COPS devices can be operated over a relatively wide power supply range. However, excessive ripple may cause an inadvertent reset operation of the device.


TL/DD/6939-3

## FIGURE 3. AC Direct Couple

### 1.5 PULSE TRANSFORMER INTERFACE

Digital logic control of triacs is easily accomplished by triggering through pulse transformers or optical coupling. The energy step-up gained by using a pulse transformer should provide a more than adequate gate trigger signal. This complies with manufacturers' suggested gate signal requirements. Pulse transformers also provide AC/DC isolation necessary in control logic interfaces. Minimal circuit interface to the pulse transformer is required as shown in Figure 4. Optical coupling circuits provide isolation, and in some cases adequate gate drive capabilities.


TL/DD/6939-4
FIGURE 4. Pulse Transformer Interface
A logic controlled pulse is applied to the base of the transistor to switch current through the primary of the pulse transformer. The transformer then transfers the signal to the secondary and causes the triac to fire. The energy transfer that is now available on the secondary is more than adequate to turn on the triac in any of its operating modes. When the pulse transformer is switched off a reverse EMF is generated in the primary coil which may cause damage to the transistor. The diode across the primary serves to protect the collector junction of the switching transistor. Another major advantage is AC isolation; the gate of the triac is now completely isolated from the logic portion of the circuit.

### 1.6 FALSE TURN-ON

When switching an inductive load, voltage spikes may be generated across the main terminals of the triac which have
the potential of a non-gated turn-on of the triac. This creates the undesirable situation of limited control of the system. In a system with an inductive load the voltage leads the current by a phase shift corresponding to the amount of inductance in the motor. As the current passes near zero, the voltage is at a non-zero value, offset due to the phase shift. When the principal current through the triac pellet decreases to a value not capable of sustaining conduction the triac will turn off. At this point in time the voltage across the terminals will instantaneously attain a value corresponding to the phase shift caused by the inductive load. The rapid decay of current in the inductor causes an $\mathrm{L} \mathrm{dl} / \mathrm{dT}$ voltage applied across the terminals of the triac. Should this voltage exceed the blocking voltage specified for the triac, a false turn-on will occur.
In order to avoid false turn-on, a snubber network must be added across the terminals to absorb the excess energy generated by this situation. A common form of this network is a simple RC in series across the terminals. In order to select the values of the network it is necessary to determine the peak voltage allowable in the system and the maximum $\mathrm{dV} / \mathrm{dT}$ stress the triac can withstand. One approach to obtaining the optimal values for $\mathrm{R}_{\mathrm{S}}$ and $\mathrm{C}_{\mathrm{S}}$ is to model the effective circuit and solve for the triac voltage. The snubber in conjunction with the load can now be modeled as an RLC network. Due to the two storage elements (L motor, C snubber) a second order differential equation is generated. Rather than approach this problem from a computer standpoint it becomes much easier to obtain design curves generated for rapid solution of this problem. These design curves are available in many triac publications. (For instance, see RCA application note AN 4745.)

### 2.0 Software Techniques

### 2.1 ZERO VOLTAGE DETECTION

In order to intelligently control triacs on a cyclic basis, an accurate time base must be defined. This may be in the form of an $A C, 60 \mathrm{~Hz}$ sync pulse generated by a zero voltage detection circuit or a simple real time clock. The COP400 series microcontrollers are suited to accommodate either of these time base schemes while accomplishing auxiliary tasks.
Zero voltage detection is the most useful scheme in AC power control because it affords a real time clock base as well as a reference point in the AC waveform. With this information it is possible to minimize RFI by initiating poweron operations near the $A C$ line voltage zero crossing. It is also possible to fire the triac for only a portion of the cycle, thus utilizing conduction angle manipulation. This is useful in both motor control and light intensity control.
Sophisticated zero voltage detection circuits which are capable of discriminating against noise and switch precisely at zero crossing are not necessary when used in conjunction with a COPS device. COPS software is capable of compensating for noisy or semi-accurate zero voltage detection circuits. This can be accomplished by introducing delays and debounce techniques in the software routines. With a given reference point in the AC waveform it now becomes easy
to divide the waveform to efficiently allocate processing time. These techniques are illustrated in the code listing at the end of this paper.


TL/DD/6939-5
FIGURE 5. Current Lag Caused by Inductive Load, Snubber Circuit

### 2.2 PROCESSING TIME ALLOCATIONS

## Half Cycle Approach

In order to accomplish more than triac timing, dead delay time must be turned into computation time. It appears that the controller is occupied totally by time delays, which leaves a very limited amount of additional control capability. There are, however, many ways to accomplish auxiliary tasks simultaneously.
On each half cycle an initial delay is incorporated to space into the cycle. This dead time may be put to use and very little voltage to the load is sacrificed. For example, if the load is switched on at $\pi / 4$ RAD, the maximum applied RMS voltage to the load is $114 \mathrm{~V}_{\mathrm{RMS}}$ (assuming $\mathrm{V}_{\text {SUPPLY }}=$ $\left.120 V_{\mathrm{RMS}}\right)$. This is illustrated in the figure below.


FIGURE 6. Full Cycle Approach

If a delay of $\pi / 4$ RAD ( 45 degrees) is inserted after each zero crossing detection the RMS voltage to the load can be determined in the following manner:

$$
\begin{aligned}
& V_{\text {LOAD }}=\sqrt{\frac{(120 \sqrt{2})^{2}}{(2) \pi}}(2) \int_{\pi / 4}^{\pi} \sin ^{2}(\mathrm{a}) \mathrm{da} \\
& \mathrm{~V}_{\text {LOAD }}=\sqrt{\frac{(120 \sqrt{2})^{2}}{(2) \pi}}(2)(1.428) \\
& V_{\text {LOAD }}=114.4 \mathrm{~V}_{\text {RMS }} \\
& \pi / 4 \text { RAD }=45 \text { degrees } \quad @ 60 \mathrm{~Hz} \quad t=2.08 \mathrm{~ms}
\end{aligned}
$$

As can be seen the dead time on each half cycle can be 2.08 ms and the load will still see $114.4 \mathrm{~V}_{\text {RMS }}$ of a $\mathrm{V}_{\text {SUPPLY }}$ of $120 \mathrm{~V}_{\mathrm{RMS}}$. If this approach is implemented the initial delay of 2.08 ms can be used as computation time. The number of instructions which can be executed when operating at $4 \mu \mathrm{~s}$ instruction cycle time is:

$$
\begin{gathered}
2.08 \mathrm{~ms} / 4 \mu \mathrm{~s}=520 \text { instructions } \\
\text { (130 instructions at } 16 \mu \mathrm{~s} \text { cycle time) }
\end{gathered}
$$

## Full Cycle Approach

The methods of half cycle and full cycle triggering are very similar in procedure. The main difference is that all timing is referenced from only one (of the two) zero voltage detection transition in each full AC cycle. For most all applications, when varying the conduction angle it is desirable to fire at the same conduction angle each half cycle to maintain a symmetric applied voltage. In order to accomplish this the triac may be fired twice from one reference point. When applying this technique an 8.33 ms delay must be executed to maintain the symmetric applied voltage. This approach provides the most auxiliary computation time in that the 8.33 ms delay may be turned into computational time. The basic flow for this technique is illustrated below.


TL/DD/6939-7
FIGURE 7. Full Cycle Approach
In the above example the zero crossing pulse is debounced on the one-to-zero transition, thus marking the beginning of a full cycle. Once this transition has been detected, an ini-

tial delay of $\pi / 4$ RAD is incorporated and the triac is fired. At this time exactly 8.33 ms is available until the triac need be triggered again. This will provide a symmetric voltage to the load only if the delay is 8.33 ms . During this period the number of instructions which can be executed when operating at $4 \mu \mathrm{~s}$ is:

$$
8.33 \mathrm{~ms} / 4 \mu \mathrm{~s}=2082
$$

( 520 instructions at $16 \mu \mathrm{~s}$ )
An alternative approach may be to take the burden from the COPS device by using peripheral devices such as static display controllers, external latches, etc.

### 2.3 STEADY STATE TRIGGERING

It is possible to trigger a triac with a steady state logic level. This is accomplished by allowing the triac gate to sink or source current during the desired on-time. When utilizing this method it becomes easier to trigger the triac and leave it on for many cycles without having to execute code to retrigger. This approach is advantageous when the triac must be fired is for relatively long periods and conduction angle firing is not desired, thus more time is available to accomplish auxiliary tasks. A steady state on or off signal and external circuitry can accomplish triac firing and free the processor for other tasks. If it is desired to use a pulse
transformer, an external oscillator must be gated to the triac to provide the trigger signal. A pulse train of 10 to 15 kHz is adequate to fire the triac each half cycle. This calls for external components and is relatively costly. If isolation associated problems can be tolerated or overcome (dual power supply transformers, direct AC coupling, etc.), a simple buffer may be utilized in triggering the triac. This method is illustrated in Figure 8. The National Semiconductor DS8863 display driver is capable of steady state firing of the triac. National offers many buffers capable of driving several hundred milliamps, which are suitable for driving triacs. On the market today there are many suppliers of sensitive gate triacs which may be triggered directly from a COPS device or in conjunction with a smaller external buffer.
The DS8863 display driver is capable of sinking up to 500 mA , which is adequate to drive a standard triac. In the off state the driver will not sink current. When a logic " 1 " is applied to the input the device will turn on. Keeping the device off (output " 1 ") will prevent the triac from turning on because the buffer does not have the capability of sourcing current. A series resistor limits the current from the triac gate and the diode isolates the negative spikes from the gate. Since the drive circuit will only sink current in this configuration, the triac will be operating in the I - and III- modes.

### 3.0 Triac Light Intensity Control Code

The following code is not intended to be a final functional program. In order to utilize this program, modifications must be made to specialize the routines. This is intended to illustrate the method and is void of control code to command a response such as intensify or deintensify. The control is up to the user and full understanding of the program must be attained before modifications can be implemented.
This program is a general purpose light intensifying routine which may be modified to suit light dimmer applications. The delay routines require a $4.469 \mu \mathrm{~s}$ cycle time which can be attained with a 3.578 MHz crystal (CKI/16 option). This program divides the half cycle of a 60 Hz power line into 16 levels. Intensity is varied by increasing or decreasing the conduction angle by firing the triac at various levels. The program will increase the conduction angle to a maximum specified intensity in a fixed amount of time. The time required to intensify to the maximum level is dependent on the number of fire-times per level that is specified (FINO). This code illustrates a half cycle approach and relies on the parameters specified by the programmer in the control selection.
Zero crossings of the 60 Hz line are detected and software debounced to initiate each half cycle; thus the triac is serviced on every half cycle of the power line. A level/sublevel approach is utilized to vary the conduction angle and provide a prolonged intensifying period. The maximum intensity is specified by the "LEVEL" RAM location and time required to get to that level is specified by the "FINO" RAM location.

Once a level has been specified, the remaining time in the half cycle is then divided into sublevels. The sublevels are increased in steps to the maximum level. The "FINO" RAM location contains the number of times that the triac will be fired per sublevel, thus creating the intensity time base. There are 15 valid sublevels and up to 15 fire-times per sublevel. Both these parameters may be increased to provide better resolution and longer intensify periods. To make the triac de-intensity (dim) the sublevels need only to be decremented rather than incremented. If this is done, the conduction angle will start out at the maximum level and dim by means of stepping down the sublevels. When modifying this routine to incorporate more resolution or increased versatility, care must be taken to account for transfer of control instructions to and from the delay routines.
The following is a schematic diagram of the COPS interface to $120 \mathrm{~V}_{\mathrm{AC}}$ lamps. The program will intensify or de-intensify the lamps under program control.

### 3.1 TRIAC LIGHT INTENSIFY ROUTINE

This program intensifies a light source by varying the conduction angle applied to the load. The maximum level of intensity is stored in "LEVEL," and the time to get to that level is specified by "FIND." Both these parameters may be altered to suit specific applications. To cause the program to de-intensify the light source, the sublevels must be decremented rather than incremented.


TL/DD/6939-9
FIGURE 9. Triac Interface for COPS Program

| ; TRIAC LIGHT INTENSIFY ROUTINE |  |  |  |  | JP | LO | : FALSE ALARM, TRY AGAIN |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ; |  |  |  | DELL: | CLRA |  | ; DO A DELAY TO COMPENSATE |
| ; |  |  |  | DEL: | NOP |  |  |
| ; THIS PROGRAM INTENSIFIES A LIGHT SOURCE BY VARYING THE |  |  |  |  | NOP |  | ; FOR NON SYMMETRIC ZC |
| ; CONDUCTION ANGLE APPLIED TO THE LOAD. THE MAX LEVEL |  |  |  |  | NOP |  |  |
| : OF INTENSITY IS STORED IN 'LEVEL' AND THE TIME TO GET TO |  |  |  |  | AISC |  |  |
| ; THAT LEVEL IS SPECIFIED BY 'FIND'. BOTH THESE PARAMETERS |  |  |  |  | JP | DEL | ; KEEP DELAY GOING |
| : MAY BE ALTERED TO SUIT SPECIFIC APPLICATIONS. TO CAUSE |  |  |  |  | JP | DOIT | ; GO TO MAIN ROUTINE |
| ; THE PROGRAM TO DE-INTENSIFY THE LIGHT SOURCE, THE |  |  |  |  |  |  |  |
| ; SUBLEVELS MUST be decremmented rather than |  |  |  |  | .FORM |  |  |
| : INCREMENTED. |  |  |  |  | .PAGE | 1 |  |
| ; |  |  |  | ; |  |  |  |
| : |  |  |  | : |  |  |  |
|  | TEMP1 | $=1,0$ | : TEMPORARY DELAY COUNTER | ; THIS IS THE MAIN ROUTINE FOR THE INTENSIFY/DE-INTENSIFY |  |  |  |
|  | FIND | =0,9 | : NUMBER OF FIRE TIMES | : OPERATIONS. TRANSFER OF CONTROL TO THIS SECTION |  |  |  |
|  | LEVEL | $=0,0$ | ; MAX LEVEL | ; OCCURS AFTER ZERO VOLTAGE CROSSING EACH HALF CYCLE. |  |  |  |
|  | SUBLEV | $=1,10$ | ;SUBLEVEL COUNT | ; THIS MAKE USE OF TEMP REGISTERS THUS PARAMETERS |  |  |  |
|  | TEMP | $=1,11$ | ; TEMPORARY DELAY COUNTER | ; NEED NOT BE REDEFINED FOR EACH OPERATION. |  |  |  |
| ; |  |  |  | ; |  |  |  |
| ; HERE THE OPERATING PARAMETERS ARE DEFINED AND LEVEL. ; INITIATION IS SPECIFIED |  |  |  | ; |  |  |  |
|  |  |  |  | INT: | CLRA |  |  |
| ; |  |  |  |  | ADT |  | ; DELAY INTO WAVEFORM |
|  | .FORM |  |  |  | LBI | TEMP | ; USE TEMP REG |
|  | .PAGE | 0 |  |  | X |  |  |
|  | CLRA |  | ; REQUIRED |  | JSRP | PORT | ; DO DELAY |
| CLRAM: CLR; | LBI | 3,15 | ; ROUTINE TO CLEAR ALL RAM | POINT: | LDD | LEVEL | ; POINT TO LEVEL TO INITIATE |
|  | CLRA |  |  |  |  |  | ; DELAY |
|  | XDS |  |  |  |  |  | ; DELAY TO MAX LEVEL |
|  | JP | CLR |  |  | XAD | TEMP | ; USE TEMP dIGIT TO DELAY |
|  | XABR |  |  | TAMP: | LBI | TEMP |  |
|  | AISC | 15 |  |  | LD |  |  |
|  | JP | BEGG |  |  | AISC | 15 | ; ARE WE AT THE LEVEL ? |
|  | XABR |  |  |  | JP | ATLEV | ; MADE IT TO THE LEVEL |
|  | JP | CLR |  |  | x |  | ; NO |
| ; |  |  |  |  | JSRP | DE5 | ; DO SERIES OF . 5 MS TO GET |
| ; THIS SECTION INITIATES CONTROL ON POWER UP OR RESET |  |  |  |  |  |  | ; THERE |
| ; AND SYNCHRONIZES THE COPS DEVICE TO THE 60 HZ AC LINE |  |  |  |  | JP | TAMP | ; KEEP DOING IT |
| ; |  |  |  | ATLEV: | LDD | SUBLEV | ; AT MAX FIRE LEVEL |
| BEGG: | OGI | 15 | ; OUTPUT 15 TO G PORTS TO PULL |  | XAD | TEMP | ; INIT FOR SUBLEVEL DELAY |
|  |  |  | ; UP ZERO CROSSER INPUT | JK: | LBI | TEMP |  |
|  | LBI | LEVEL | ; SPECIFY MAX LEVEL |  | LD |  |  |
|  | STII | 7 |  |  | AISC | 1 | ; AT SUB LEVEL? |
|  | JSR | OUT | ; COPY TO TEMP1 |  | JP | TRE | ; NO DO DELAY |
| BEG: | SKGBZ | 0 | ; SYNCUPTO 60 HZ |  | JP | SBLEV | ;YES |
|  | JP | Hi | ; READY NOW | TRE: | X |  |  |
|  | JP | BEG | ; WAIT TILL GIS 1 |  | JSRP | SPDL | ; VARIABLE DELAY |
| ; |  |  |  |  | JP | JK |  |
| ; THIS SECTION PROVIDES THE DEBOUNCE FOR THE ZERO |  |  |  | SBLEV: | LBI | FIND |  |
| ; VOLTAGE DETECTION INPUT AND COMPENSATES FOR THE |  |  |  |  | JSRP | DEC | ; DEC FIRENUMBER |
| ; OFFSET OF THE DETECTION CIRCUIT |  |  |  |  | AISC | 1 | ; TEST IF FIND AT 15 |
|  |  |  |  | MAXLEV: | JMP | FIRE | ; NO KEEP FIRING AT THAT LEVEL |
| H : | SKGBZ | 0 | ; TEST GO FOR ZERO CROSS |  | LBI | SUBLEV | ; YES INC SUBLEVEL |
|  | JP | Hi | ; HIGH LEVEL |  | CLRA |  |  |
| ; GETS HERE ON FIRST TRANSITION |  |  |  |  | AISC | 14 | ; IS MAX SUBLEV REACHED |
| CLRA |  |  | ; START OF DEBOUNCE DELAY |  | SKE |  |  |
|  | AISC | 1 |  |  | JP | THERE | ; NO INC SUBLEV |
|  | JP | .-1 |  |  | JP | MAXLEV | ; YES FIREIT |
| ; DID A LITTLE DELAY, IS IT STILL 0 |  |  |  | THERE: | JSRP | INC | ; GO TO NEXT SUBLEVEL |
|  | SKGBZ | 0 | ; TEST FOR 0 |  | LBJ | FIND |  |
|  | JP | H | ; FALSE ALARM |  | STII | 14 | ; SET FIRE TIME |
| ; MUST HAVE HAD SOME NOISE GO BACK AND WAIT FOR TRUE ZC |  |  |  |  | JP | maxlev | ; GOFIRE |
| DOIT: | JMP | INT | ; VALID TRANSITION, SERVICE |  |  |  |  |
|  |  |  | ; TRIAC |  | .FORM |  |  |
| LO: | SKGBZ | 0 | ; DEBOUNCEINOTO 1 |  | .PAGE | 2 |  |
|  | JP | DDD | ; MAY HAVE SOMETHING THERE |  |  |  |  |
|  | JP | LO | ; NO WAIT HERE FOR A BIT |  |  |  |  |
| DOD: | CLRA |  | ; GOING TO WAIT AND SEE |  |  |  |  |
|  | AISC | 1 |  |  |  |  |  |
|  | JP | .-1 |  |  |  |  |  |
|  | SKGBZ | 0 | ; WELL, DO WE HAVE A CLEAN |  |  |  |  |
|  |  |  | ;TRANSITION |  |  |  |  |
|  | JP | DELL | ; YES, GO TO MAIN ROUTINE |  |  |  |  |


| ; SUBROUTINE PAGE |  |  |  |  | NOP |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| INC: | CLRA |  |  |  | NOP |  |  |
|  | AISC | 1 |  |  | LBI | 0,0 |  |
|  | JP | ADEX | ; GO ADD ONE TO DIGIT |  | O8D |  |  |
| DEC: | CLRA |  | ; OTOA |  | SKBGZ | 0 | ; TEST WHICH DEBOUNCE IS ;NEEDED |
|  | COMP |  | ; CREATE A 15 |  |  |  |  |
| ADEX: | ADD |  | ; ADD A TORAM |  | JMP | Hi | ; DEBOUNCE ONE TO ZERO |
|  | X |  | ; PUT BACK (D - 1 IN A NOW) |  | JMP | LO | ;DEBOUNCE ZERO TO ONE <br> ;TEMP1 IS A TEMP REG |
|  | RET |  |  | SPDL: | LBI | TEMP1 |  |
| DE5: | LBI | 0,10 | ; DELAY ROUTINE | PORT: | LD |  | ;VALUE IN TEMP1 DICTATES |
|  | CLRA |  | ; WILL BE REPLACED LATER |  | AISC | 1 | ; THE AMOUNT OF DELAY |
|  | AISC | 3 |  |  | JP | FOY |  |
|  | JP | . -1 |  | OUT: | LBI | LEVEL | : ALSO USED TO COPY LEVEL |
|  | LD |  |  |  | LD | 1 | ; RESTORE LEVEL |
|  | XIS |  |  |  | X |  |  |
|  | JP | .-5 |  |  | RET |  |  |
|  | RET |  | ; DONE DELAY | FOY: | x |  |  |
| FIRE: | LBI | 0,15 | ; PULSE D OUTPUT |  | JP | PORT |  |
|  | OBD |  |  |  | .END |  |  |
|  | NOP |  |  |  |  |  |  |

## Table of Contents

### 1.0 INTRODUCTION

### 2.0 PHILOSOPHY

### 3.0 BUILT-IN TEST FEATURES

3.1 Sync between DUT and Tester
3.2 Internal Logic Test
3.3 RAM Test
3.4 ROM Dump

This note will provide some insight into the test mode, the mechanics of testing, and the philosophy of how to implement a test of the COP-400 microcontrollers. Other than the obvious, (verifying that the part meets the specifications), the reason for the test must be considered. Somewhat different criteria may hold, depending on the objective. The manufacturer wafer sort or final test can differ from an incoming inspection at the user's plant, or a field reject test. The first two tests have limited interest as this is not a justification of the testing done on the part during manufacture. Rather, this is a guide for those doing user functional testing.

### 1.0 INTRODUCTION

Since the introduction of the very first semiconductor devices, testing has been a major problem and expense in their production and use. As the complexity has risen, testing has become a more significant factor. With today's single chip microcontrollers like the COPS devices this is particularly true as one has a complete computer system in a chip. In order to reduce the testing burden, the facilities to ease the testing have been built into the COPS devices. With the test ability built into the device for production test, the user need only follow set procedures to verify the chip at incoming inspection or field test.

### 2.0 PHILOSOPHY

The basic test philosophy requires that four major areas be exercised. These areas are:

1) Synchronize the device and tester.
2) Test the internal logic and I/O.
3) Test the RAM.
4) Verify the ROM program.

If the devices perform all of these four properly, the device is good. This is a reasonable assumption with a standard device that has a debugged test routine and is ROM programmed. A custom circuit just going into production might not have the accumulated test background. By attacking the problem on a "sum of the parts" approach, one need not do any exhaustive functional test on routine production parts. This will be a major gain where lengthy time consuming or time dependent routines are involved. If one attempts to do a functional test of the chip, a sequence that is unique to the application is needed. Thus, a test program must be written and debugged for each ROM pattern. Further, a test box/board must be designed, built, debugged, documented, and maintained for each one. If testing has been considered from the beginning, the chip will have built-in capabilities to exercise the various parts of it. The different functional parts and instructions are tested to verify proper operation at the voltage and frequency limits.

### 3.0 BUILT-IN TEST FEATURES

The first step in testing the COP400 devices is to understand the built-in test control features. This will involve the SI/O and the L lines. The SO pin has been designed to be the control node for testing. The pin will normally be in an active low state and when forced high externally, places the chip in the test mode. It should be noted that this output can sink considerable current and one should not force the pin to the $\mathrm{V}_{\mathrm{CC}}$ rail. By limiting the voltage to the $2.0 / 3.0 \mathrm{~V}$ range one can not damage the device where the application of a higher voltage could. When forced into the test mode the SI pin controls the sub mode of the chip. With SI high the data placed on the L port is used as an instruction. When SI is low (and the L output is enabled) the contents of the ROM will be dumped out through the $L$ port. Certain other internal functions have been implemented to allow these modes but these are not part of the basic operation. Included in this category is the activation of the skip signal to prevent the program counter from jumping out of sequence by executing a program control instruction.

### 3.1 Sync Between Tester and DUT

In order to be able to test a COPS chip, the tester must be in sync with the device under test (DUT). By using an external oscillator the two may be run at the same frequency. This is true regardless of the option or type of oscillator chosen for the chip. Even the RC configuration may be overridden with an external signal that meets the level requirements. In addition to running at the same frequency, the chip and tester must be in sync on a bit basis. See Figure 1. The supportive features mentioned above include the condition of the SK signal being a bit (instruction) clock until stopped by software in the program. Hence, one can start the tests based on an edge change of SK. It is important that this be accurate because all data I/O changes will be relative to the SK timing (see the appropriate device data sheet).
It should also be noted that the oscillator frequency is programmed to a rate of $4-32$ higher than SK. If one is building a test fixture for more than one device, some method must be available to enter this number. If one is testing a COP420 or COP421 near its upper limit it would be wise to do the SK sync operation at a lower rate and then increase the input frequency. This is desirable because the phase relationship is close to TTL propagation delays at the upper limit. Implementation of the area could be a preset counter that is gated on after a zero to one transition is seen on SK. Continual comparison could be made but once in sync, there should not be any need for the comparison as they should remain in sync.
The basic use of this "sync counter" is to derive the proper timing for loading data and instructions into the chip and verify the outputs. The COP402 data sheet should be used as a guide for these times, modified properly for the $L$ and $C$ parts. For those designing testers, it is suggested that one not attempt to test worse case timing changes as these could be very difficult to implement. Like other parametric tests these should in general be left to the professional test equipment.

### 3.2 Internal Logic Test

With the device and the tester in sync, actual testing may begin. See the sequence control circuit of Figure 2. To place the chip into the test mode the SO output is pulled to a one level (between 2.0 and 3.0 volts). It should be pulled with a circuit that will limit the upper voltage to 3 V as this output can have a significant current sink capability. On power up (or after reset) the SO line is set to a zero by the internal logic. An internal sense line will detect the forced condition and provide test control. A delay of 10 ms should be taken after power-up to allow the power on reset circuit to time out before instructions can be executed. If the reset pin is activated in mid-program for some reason, several instructions cycle times should be ignored to insure complete operation.
The tester should at this point force instructions into the L port. These instructions will be executed as if they were from the ROM. The sequence of the instructions is not particularly critical. Table I gives an example sequence. The main steps are to be able to detect an output change (OGI) early to verify connection/operation. It is much better to find a problem before going through the steps of loading RAM and then finding that the chip doesn't work. All instructions should be exercised although certain ones should be postponed. Enabling the $Q$ register to the $L$ port is an example. This would interfere with the insertion of instructions on the $L$ port. Another problem is the SO test which could be set up with an XAS and then released from the test mode to check proper data output.
Certain commands will require more effort than others. To check the program counter during JMP's and sub-routine operation will require that known info at the new address be available. One should execute a JSRP at some known address and release the test mode to see that the operation in the subroutine (e.g., SC ) is done and that a return is made to $N+1$. At this point test mode can be re-established to continue the test. The main point to remember is to provide a positive indication of the success of that specific test.


TL/DD/6940-1
FIGURE 1. Tester Clock Generation and Synchronization Clrcuit


FIGURE 2. Tester Mode Sequencer

### 3.3 RAM Test

The verification of RAM is a part of the internal logic test, but is treated separately here. One must check both the RAM and its address register to find all faults. An example of this testing would be to load RAM with a string of STII commands. By then going back and reading this data to the outside (through an OMG instruction in a loop) the tester could verify both RAM and address were functional. One could then load RAM with all 6's and 9's (or 5's and 10's) sequentially to insure that all bits were functional and adjacent bits not shorted. Other similar tests could be run at the discretion of the user to do further testing. All of these tests would utilize the output of data via the G ports to validate the data. See the comparator circuit Figure 3.

### 3.4 ROM Dump

Successful operation of the internal logic tests and RAM will lead to the final test phase, ROM comparison. In order to
check the ROM contents, the ROM dump mode must be entered. One should force a JMP to an address near the end of the ROM space (3FF for a 420 chip, 1FF for a 410). A desirable point might be 3FA. The program counter will step ahead on each instruction cycle unless a program control is executed. The next step is to load the Q register with a non-conflicting value so that the enabling of the $L$ outputs will not destroy the second byte of the LEI instruction as control is passed into the ROM dump mode. After going to this address, one should execute an enable of the $L$ lines to the output port (LEI 4). Having done this the external buffers should be disabled and the SI pin taken low. This will allow data out and remove potential level conflicts. By letting the PC step ahead to address zero one can then begin the byte by byte comparison of data. In this mode the controller is not executing the code because the skip line is enabled throughout the sequence. By halting a counter on a failure, one could determine the questionable address.


TL/ DD/6940-3
FIGURE 3. Functional Logic and RAM Comparison Clrcuit


|  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X |  |  | STII 2 |  |  |
| OMG | $\mathrm{G}(10>7)$ | NO SKIP | STII 9 |  |  |
| SKMBZ 2 |  |  | STII 0 |  |  |
| X |  | WONT SKIP | LBI 3,0 |  |  |
| OMG | $\mathrm{G}(7 \times 10)$ |  | STII 7 |  |  |
| INIL |  | SEE THAT L LATCHES RESET | STII 14 |  |  |
| ININ |  | ASSUME G - > 1 | STII 5 |  |  |
| SKE |  |  | STII 12 |  |  |
| X1 |  | $\mathrm{Br}>1$ | STII 3 |  |  |
| OMG |  | SHOULD BE EQUAL | STII 10 |  |  |
| ${ }^{\text {INIL }}$ |  | : | STII 1 |  |  |
| X |  | : | STII 8 |  |  |
| SKMBZ 3 |  |  | STII 15 |  |  |
| OBD | $D(15>0)$ | :INIL TEST | STII 6 |  |  |
| OGI 1 |  | $:$ - | STII 13 |  |  |
| LBI 3,11 |  | : | STII 4 |  |  |
| OGIO |  | : | STII 11 |  |  |
| ${ }^{\text {INIL }}$ |  | : | STII 2 |  |  |
| X |  | : | STII 9 |  |  |
| SKMBZ 0 |  | : | STII 0 |  |  |
| OBD | $D(0>11)$ | : |  |  |  |
| NOP |  |  | Instruction | RESULT | COMMENTS |
| XAS |  |  |  |  |  |
| X |  | :XAS TEST | LBI 0,0 |  | CHECK FOR RAM DATA |
| OMG | $\mathrm{G}(10>9)$ | : | OMG |  | OUTPUT DATA |
|  |  |  | LD |  |  |
| INSTRUCTION | RESULT | COMMENTS | $\begin{aligned} & \text { XIS } \\ & \text { OMG } \end{aligned}$ |  | :MOVE TO NEXT DIGIT OUTPUT DATA |
| LBI 0,0 |  | LOAD RAM WITH | LD |  |  |
| STII 7 |  | CONSTANTS USING | XIS |  | :MOVE TO NEXT DIGIT |
| STII 14 |  | STII | OMG |  | OUTPUT DATA |
| STIII 5 |  |  | LD |  |  |
| STII 12 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 3 |  |  | OMG |  | OUTPUTDATA |
| STII 10 |  |  | LD |  |  |
| STII 1 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 8 |  |  | OMG |  | OUTPUTDATA |
| STII 15 |  |  | LD |  |  |
| STII 6 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 13 |  |  | OMG |  | OUTPUTDATA |
| STII 4 |  |  | LD |  |  |
| STII 11 |  |  |  |  |  |
| STII 2 |  |  | OMG |  | OUTPUTDATA |
| STII 9 |  |  | LD |  |  |
| STII 0 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| LBI 1,0 |  |  | OMG |  | OUTPUT DATA |
| STII 7 |  |  | LD |  |  |
| STII 14 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 5 |  |  | OMG |  | OUTPUT DATA |
| STII 12 |  |  | LD |  |  |
| STII 3 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 10 |  |  | OMG |  | OUTPUT DATA |
| STII 1 |  |  | LD |  |  |
| STII 8 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 15 |  |  | OMG |  | OUTPUTDATA |
| STII 6 |  |  | LD |  |  |
| STII 13 |  |  | XIS |  |  |
| STII 4 |  |  | OMG |  | OUTPUT DATA |
| STII 11 |  |  | LD |  |  |
| STII 2 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 9 |  |  | OMG |  | OUTPUT DATA |
| STIIO |  |  | LD |  |  |
| LBI 2,0 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 7 |  |  | OMG |  | OUTPUT DATA |
| STII 14 |  |  | LD |  |  |
| STII 5 STIl 12 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 12 |  |  | OMG |  | OUTPUT DATA |
| STII 3 |  |  | LD |  |  |
| STII 10 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 1 |  |  | OMG |  | OUTPUT DATA |
| STII 8 |  |  | LD |  |  |
| STII 15 |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| STII 6 STII 13 |  |  | INSTRUCTION | RESULT | COMMENTS |
|  |  |  |  |  |  |
| instruction | Result | COMMENTS | $\begin{aligned} & \text { LBI 1,0 } \\ & \text { OMG } \end{aligned}$ |  | CHECK FOR RAM DATA OUTPUT DATA |
| STII 4 |  |  | LD |  |  |
| STII 11 |  |  | XIS |  | :MOVE TO NEXT DIGIT |


| INSTRUCTION | RESULT | TABLE I. Typical T COMMENTS | quence (Continued) INSTRUCTION | RESULT | COMMENTS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | : | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | : | LD |  | : |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | : | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | : | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | : | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  |  | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA |  |  |  |
| LD |  |  | INSTRUCTION | RESULT | COMMENTS |
| XIS |  | :MOVE TO NEXT DIGIT |  |  |  |
| OMG |  | OUTPUT DATA | LBI 3,0 |  | CHECK FOR RAM DATA |
| LD |  | : | OMG |  | OUTPUT DATA |
| XIS |  | :MOVE TO NEXT DIGIT | LD |  |  |
| OMG |  | OUTPUT DATA | XIS |  | :MOVE TO NEXT DIGIT |
| LD |  | : | OMG |  | OUTPUT DATA |
| XIS |  | :MOVE TO NEXT DIGIT | LD |  |  |
| OMG |  | OUTPUT DATA | XIS |  | :MOVE TO NEXT DIGIT |
| LD |  | : | OMG |  | OUTPUT DATA |
| XIS |  | :MOVE TO NEXT DIGIT | LD |  | : |
| OMG |  | OUTPUT DATA | XIS |  | :MOVE TO NEXT DIGIT |
| LD |  |  | OMG |  | OUTPUT DATA |
| XIS |  | :MOVE TO NEXT DIGIT | LD |  |  |
| OMG |  | OUTPUT DATA | XIS |  | :MOVE TO NEXT DIGIT |
| LD |  | : | OMG |  | OUTPUT DATA |
| XIS |  | :MOVE TO NEXT DIGIT | LD |  |  |
| OMG |  | OUTPUT DATA | XIS |  | :MOVE TO NEXT DIGIT |
| LD |  | , | OMG |  | OUTPUT DATA |
| XIS |  | :MOVE TO NEXT DIGIT | LD |  |  |
| OMG |  | OUTPUT DATA | XIS |  | :MOVE TO NEXT DIGIT |
| LD |  | : | OMG |  | OUTPUT DATA |
| XIS |  | :MOVE TO NEXT DIGIT | LD |  |  |
| OMG |  | OUTPUT DATA | XIS |  | :MOVE TO NEXT DIGIT |
| LD |  | : | OMG |  | OUTPUT DATA |
| XIS |  | :MOVE TO NEXT DIGIT | LD |  |  |
|  |  |  | XIS |  | :MOVE TO NEXT DIGIT |
| INSTRUCTION | RESULT | COMMENTS | OMG |  | OUTPUT DATA |
|  |  |  | LD |  |  |
|  |  |  | XIS |  |  |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | : | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  |  | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | , | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | . | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | : | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | : | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA | OMG |  | OUTPUT DATA |
| LD |  | . | LD |  |  |
| XIS |  | :MOVE TO NEXT DIGIT | XIS |  | :MOVE TO NEXT DIGIT |
| OMG |  | OUTPUT DATA |  |  |  |
| LD |  |  | INSTRUCTION | RESULT | COMMENTS |
| XIS |  | :MOVE TO NEXT DIGIT |  |  |  |
| OMG |  | OUTPUT DATA | JMP X | INITIALIZE-SELECT ADDRESS $X$ FOR OGI OR OMG (SELECT LBI FOR KNOWN DATA) OBD (SELECT B FOR KNOWN CONDITION) CHECKS JMP |  |
| LD |  |  |  |  |  |
| XIS |  | :MOVE TO NEXT DIGIT |  |  |  |
| OMG |  | OUTPUT DATA | RELEASE TEST MODE |  |  |
| LD |  | : |  |  |  |
| XIS |  | :MOVE TO NEXT DIGIT |  |  |  |


| TABLE I. Typi INSTRUCTION | cal Test Sequence (Continued) RESULT COMMENTS |
| :---: | :---: |
| SET TEST MODE |  |
| JP X-2 |  |
| JSR Y | CHECK JP \& JSR |
| RELEASE TEST MODE | " $Y$ " SHOULD CHANGE THE OUTPUT CONDITIONS OF "X" |
| EXECUTE CODE (Y) | IF AT ALL POSSIBLE |
| SET TEST MODE |  |
| RET |  |
| RELEASE TEST MODE |  |
| EXECUTE "X" AGAIN | VERIFIES RET |
| SET TEST MODE |  |
| JP X-2 |  |
| JSRP Z | CHECK JSRP \& RETSK |
| RELEASE TEST MODE |  |
| EXECUTE CODE | "Z" SHOULD CHANGE "X" OUTPUT CONDITIONS |
| SET TEST MODE |  |
| RETSK | DON'T CHANGE Z CONDITIONS RETSK |
| RELEASE TEST MODE |  |
| EXECUTE | " " |
| SET TEST MODE |  |
| LOAD A \& $M$ TO | FIND VALUE OF ADDRESS IN BLOCK (4 PAGES) |
| VALUE OF ADDRESS | AT OR JUST BEFORE AN OUTPUT |
| TOGOTO | CHANGE SET A \& M TO ADDRESS |
| OUTPUT CHANGE | OF "VALUE" |
| JID | CHECKS JID |
| RELEASE TEST MODE |  |
| EXECUTE OUTPUT |  |
| SET TEST MODE | LOAD A \& M WITH A UNIQUE ADDRESS |
| LOAD A \& M | SUCH THAT CONTENTS OF THAT ADDRESS WILL BE SEEN ON G |
| LQID |  |
| X064 | ;OR USE THIS CAUSE THE DATA COMES ;FROM YOUR TESTER ANYWAY |
| COMA |  |
| OMG | LQUID \& CQMA CHECKED |
| x |  |
| OMG |  |
| INL | : |
| OMG | $\mathrm{G} \mathrm{-} \mathrm{>} 2$ INL TEST (COPY OF 2nd BYTE) |
| X |  |
| OMG | G->E : |

This test sequence is not to be taken as a recommended test routine and is only shown as an example of what might be done to test various COPS parts. It is also advisable to approach measurements in the test mode with some caution. As stated earlier, one can force a large current into the SO node to place the chip in the test mode. Not only can this current do damage if unlimited, but it can also cause local current overloading such that some 1/O conditions may be adversely affected. Obviously this will be more pronounced at higher $\mathrm{V}_{\mathrm{CC}}$ voltages. A specific example is that the L output current sink test should only be tested at a $V_{\text {OUT }}$ of 0.4 V and 0.36 mA as the more stringent tests can exceed power limits when combined with the SO current.

## MICROWIRETM

National's super-sensible MICROWIRE serial data exchange standard allows interfacing to any number of specialized peripherals using an absolute minimum number of valuable I/O pins; this leaves more I/O lines available for system interfacing and/or may permit the COPS controller to be packaged in a smaller (and even lower cost) package. (MICROWIRE peripherals may also be used with non-COPS controllers). For further applications information, refer to COPS Briefs 8 and 9. MICROWIRE makes sense.
The example below illustrates the power and versatility of MICROWIRE via an extreme example-using one of each type of peripheral with a single controller.


## COP431 SERIES, 8-BIT A/D CONVERTERS

The COP431 series is an 8-bit successive approximation A/D converter with a serial I/O and configurable input multiplexer with up to 8 channels. The serial I/O is configured to comply with the NSC MICROWIRE serial data exchange standard for easy interface to the COPS family of processors, and can interface with standard shift registers or other $\mu$ Ps.
The 2, 4 or 8 channel multiplexers are software configured for single-ended or differential inputs as well as channel assignment.
The differential analog voltage input allows increasing the common-mode rejection and offsetting the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding any smaller analog voltage span to the full 8 bits of resolution.

## COP452L FREQUENCY/COUNTER PERIPHERAL

The COP452L contains 2 independent 16-bit counter/register pairs, and is well suited to a wide variety of tasks involving the measurement and/or generation of times and/or frequencies. Included are multiple tones, precise duty cycles, event counting, waveform measurement, "white noise" generation, and A-D/D-A conversions. An on-chip zero-crossing detector can trigger a pulse with a programmed delay and duration.

## COP470 V.F. DISPLAY DRIVER

The COP470 is designed to directly drive a multiplexed Vacuum Fluorescent display. Data is loaded serially and held in internal latches. The COP470 has an on-chip oscillator to multiplex four digits of eight segment display, and may be cascaded and/or stacked to drive more digits, more segments, or both.
With the addition of external drivers, the COP470 also provides a convenient means of interfacing to a large-digit LED display.

COP472-3 LIQUID CRYSTAL DISPLAY CONTROLLER
The COP472-3 Liquid Crystal Display (LCD) Controller drives a multiplexed liquid crystal display directly. Data is loaded serially and is held in internal latches. The COP472-3 contains an on-chip oscillator and generates all the multilevel waveforms for backplanes and segment outputs on a triplex display. One COP472-3 can drive 36 segments multiplexed as $3 \times 12$ ( $41 / 2$ digit display). Two COP472-3 devices can be used together to drive 72 segments ( $3 \times 24$ ) which could be an $81 / 2$ digit display.

## COP494 256-BIT SERIAL ELECTRICALLY ERASABLE PROGRAMMABLE MEMORY

The COP494 is a 256 -bit non-volatile memory. The device contains 256 bits of read/write memory divided into 16 registers of 16 bits each. Each register is serially read or written by the COP400 Family Controller. Written information is stored in a floating gate cell with at least 10 years of retention.

## COP498/COP499 LOW POWER CMOS RAM AND TIMER

The COP498 low power CMOS Random-Access Memory and Timer is an external memory and timer chip with the simple MICROWIRE serial interface. The device contains 256 bits of read/write memory divided into 4 registers of 64 bits each. The COP498 also contains a crystal-based timer for timekeeping purposes, and can provide a "wake-up" signal to turn on a COPS controller.
The COP498 can be used for low power standby memory and can also be used for low power operation by turning the controller off and on, on a duty cycle basis.
The COP499 Low Power CMOS Random-Access Memory is an external memory and switch chip with the simple MICROWIRE serial interface. The device contains 256 bits of read/write memory divided into 4 registers of 64 bits each. The COP499 also contains circuitry that enables the user to turn a controller on and off while maintaining the integrity of the memory.

## 官 <br> Current Consumption in NMOS COPSTM Microcontrollers

Current consumption in the N -channel COPS microcontrollers is a function of manufacturing process variation and three operating condition parameters: temperature, voltage, and frequency. The aforementioned process variation swamps all other variations. Of the operating condition parameters, temperature is by far the most significant. This application brief is intended to provide the user with a guide to approximate the worst-case current consumption of the NMOS COPS microcontroller at a given set of operating conditions and to approximate the current variation with respect to temperature, voltage, and frequency.
Note that this is a guide only. Some approximations in the equations have been made. Only the current values found in the various device data sheets are guaranteed. Values derived by the techniques described here are neither guaranteed nor tested.

## PROCESS VARIATION

If a user were to measure the current in two identical COPS microcontrollers under identical operating conditions (i.e., same temperature, voltage, and frequency), the results would probably be different. The reason for this difference is variation in the manufacturing process within its valid range. This variation can be quite substantial; a range of about 3 to 1 can be expected. This variation is essentially a device-todevice variation and basically not related to the operating conditions of the device. The three operating condition parameters (temperature, voltage, and frequency) affect current in the manner described below.
The values for current consumption in the various device data sheets are worst-case maximum values and assume that the processing parameters are at the end of the valid range which will produce maximum current consumption in the device.

## THE EFFECT OF FREQUENCY

The frequency effect on current consumption is primarily a device design consideration. The higher the intended operating frequency, the higher the maximum current. However, once the device is designed in this process for a given maximum frequency, there is little variation with operating frequency. To be sure, there is some variation. As might be expected, current consumption is greater at higher frequencies. The variation is, however, slight-typically less than $5 \%$.

National Semiconductor Application Brief 3 Len Distaso

## THE EFFECT OF VOLTAGE

The operating voltage of the microcontroller has a slightly greater effect on current consumption than the operating current. Current consumption increases with increasing operating voltage. On examining the MOS device equations, one finds that the device current is proportional to the square of a voltage term:

$$
1 a\left(V_{G S}-V_{T}\right)^{2}
$$

where:
I = device current
$V_{G S}=$ device gate to source voltage
$V_{T}=$ device threshold voltage.
In the N-channel COPS devices, current is consumed primarily by the load devices. Most of these devices, though not all, are depletion mode devices with the gate and source tied together. Thus, $\mathrm{V}_{\mathrm{GS}}$ is 0 . Therefore, the primary mechanism for current consumption as related to voltage is variation in $\mathrm{V}_{\mathrm{T}}$. The depletion mode load devices in the COPS NMOS microcontrollers have geometries (length is much greater than width) which tend to minimize variations in threshold voltage. There are additional second order effects related to operating voltage, such as effective channel lengths shortening due to increased voltage, which affect current consumption. These effects, however, do not have a major impact on current consumption. Note also that the threshold voltage is affected by process variation. This is one of the areas where the process variation contributes to the device-to-device variation in current consumption. The user can typically expect to see a $5 \%$ to $10 \%$ variation in current due to operating voltage with the maximum current consumption occurring at maximum operating voltage.

## THE EFFECT OF TEMPERATURE

Of the three operating parameters affecting current consumption in the NMOS COPS microcontrollers, temperature has by far the greatest impact. The relationship is given by the following simplified, empirical equation:

$$
I(T)=I_{0}\left(T / T_{0}\right)^{-3 / 2}
$$

where:
$\mathrm{T}_{\mathrm{O}}=$ reference junction temperature in ${ }^{\circ} \mathrm{K}$
$\mathrm{T}=$ device junction temperature in ${ }^{\circ} \mathrm{K}$
$\mathrm{l}_{\mathrm{O}}=$ device current at temperature $\mathrm{T}_{\mathrm{O}}$
$I(T)=$ device current at temperature $T$.
Although this equation is for a single transistor, it can be applied to the entire microcontroller since all the devices are made with the same process and will exhibit the same
characteristics. It should also be noted that the temperatures involved are device junction temperatures. The junction temperature is essentially a function of two items:

$$
T_{\mathrm{j}}=\mathrm{F}\left(\mathrm{~T}_{\mathrm{A}}, \theta_{\mathrm{j}}\right)
$$

where:
$\mathrm{T}_{\mathrm{j}}=$ junction temperature
$\mathrm{T}_{\mathrm{A}}=$ ambient temperature
$\theta_{\mathrm{jA}}=$ package thermal characteristic.

The preceding relationship indicates that the package for the device will affect current because the package affects junction temperature. This should not come as a surprise. One need only consider the differences between ceramic and plastic packages to find support for this claim.
For purposes of discussion, it will be assumed that junction temperature is given by the following:

$$
T_{j}=T_{A}+25^{\circ} K
$$

where $T_{j}$ and $T_{A}$ are as defined previously. Note that this is an approximation. It is not necessarily true for all packages, or any package. The relationship between junction temperature and ambient temperature is also not necessarily linear. However, the approximation is reasonable and provides a workable framework.
Substituting the junction temperature relationship into the current equation, the following equation results:
$I\left(T_{A}\right) \cong I_{O}\left(\frac{T_{A}+25}{T_{A O}+25}\right)^{-3 / 2}$
where:
$T_{A O}=$ reference ambient temperature, ${ }^{\circ} \mathrm{K}$
$T_{A}=$ ambient temperature, ${ }^{\circ} \mathrm{K}$
$\mathrm{I}_{\mathrm{O}}=$ current at ambient temperature $\mathrm{T}_{A O}$
$I\left(T_{A}\right)=$ current at ambient temperature $T_{A}$.

## AN EXAMPLE

The COP320L has a specified maximum current of 10 mA . In this process, maximum current occurs at minimum temperature, which is $-40^{\circ} \mathrm{C}$ in this case. It is desired to find the maximum current at $25^{\circ} \mathrm{C}$. Therefore,

$$
\begin{aligned}
& \mathrm{T}_{\mathrm{AO}}=-40^{\circ} \mathrm{C}=233^{\circ} \mathrm{K} \\
& \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}=298^{\circ} \mathrm{K} \\
& \mathrm{I}_{\mathrm{O}}=10 \mathrm{~mA}
\end{aligned}
$$

$1\left(T_{A}\right)$ to be determined

$$
\begin{aligned}
I\left(T_{A}\right) & \cong I_{O}\left(\frac{T_{A}+25}{T_{A O}+25}\right)^{-3 / 2} \\
& \cong 10 \mathrm{~mA}(323 / 258) \\
& \cong 7.14 \mathrm{~mA} .
\end{aligned}
$$

Thus the maximum current for the COP320L at $25^{\circ} \mathrm{C}$ is approximately 7 mA .

## CONCLUSION

A means is provided to the user to approximate the current variation of the NMOS COPS microcontroller over its valid operating range. A given device will consume its maximum current at maximum operating voltage, maximum operating frequency, and minimum operating ambient temperature. Conversely, minimum current will be consumed at minimum operating voltage, minimum operating frequency, and maximum operating ambient temperature.
The user should remember that this document is intended as a guide only. The values produced here are reasonable but they are approximations and are not guaranteed values. The user should also remember that the equations and methods discussed here do not involve process variation. The numbers calculated approximate the worst-case maximum current values at a given set of operating conditions. The user should be prepared to see a wide range of values over the course of volume production.

## Further Information on Testing of COPS ${ }^{\text {™ }}$ Microcontrollers

COP Note 7 describes the basic approach and philosophy for testing COPS microcontrollers. This application brief is intended to complement and expand COP Note 7. It is assumed that the reader is familiar with and has access to COP Note 7.

## TEST MODE

On COPS microcontrollers, test mode is entered by forcing the SO output to a logic " 1 " when it should otherwise be a logic " 0 ". The easiest way to do this is to hold the COPS device in reset, hold the RESET pin low, and pull SO up to a logic "1" level. WARNING: Do not force more than 3.OV on SO, as damage to the device may occur. SO should be forced to approximately 2.5 V to guarantee entry into test mode and to protect the device from damage.
Once the device is in test mode, the state of the SI input controls the type of test. SI at a logic "1" (high level) conditions the device to accept instructions from an external source via the L port. In test mode, when Sl is high, the internal ROM is disabled. SI at a logic " 0 " (low level) forces the device to dump the internal ROM to the L port where the user can read and verify the ROM contents.

## INSTRUCTION INPUT

With the device in test mode and SI at a logic "1", the microcontroller will read the data at the L port as instructions. The instructions must be presented at the beginning of each cycle time and must remain valid during the whole cycle time. The chip SK output is the instruction cycle clock in test mode and can be used as the timing reference. Figure 1 indicates the timing for instruction input using the chip's SK output as the reference. A new instruction must be valid at the Linputs within approximately 200 ns of the rising edge of SK. The user should make every effort to make this time ( t 2 in Figure 1) as short as possible.
It is possible to create an external SK signal which more closely duplicates the internal SK. This requires building a divider from CKI and synchronizing the resultant signal with the device under test. This is significant because it is the internal version of the SK signal which is the master timing signal for the microcontroller. The short time from the rising edge of the SK output to instruction valid is necessary because the actual objective is to provide new instructions at the rising edge, or close to it, of the internal timing signal. If the user creates the external timing signal, the 200 ns time is not applicable. A new instruction, or ROM word, would be presented at each rising edge of the external signal. A method for generating and using this external SK is described in COP Note 7.

## ROM DUMP

With SI at logic " 0 " in test mode, the microcontroller will dump the ROM to the L port. ROM will be dumped sequentially, one word at a time, starting at whatever value the

## National Semiconductor Application Brief 4 <br> Len Distaso

program counter contains. A new ROM word appears at the $L$ lines every falling edge of the chip SK signal. The output timing ( t 1 in Figure 1) is the L output timing as found in the various device data sheets. The device will remain in ROM dump mode as long as Sl is at logic " 0 " in test mode. The program counter will wrap around from the maximum address to 000 and ROM dump will continue.
To get a ROM dump, the user cannot simply enter test mode and force Sl to logic " 0 ". Some conditioning of the device is necessary. This requires that the user first go into instruction input mode and set up the device. The suggested sequence is as follows:

1. Enter test mode-pull $\overline{\text { RESET }}$ low, force SO to about 2.5 V .
2. Force SI to logic " 1 " and force 0 s on L lines-RESET still low.
3. Force RESET high and input the following sequence to the device:

| CLRA |  |  |
| :--- | :--- | :--- |
| JMP | 3FC | (modify for ROM size) |
| LQID |  |  |
| O44H |  |  |
| LEI | 4 |  |
| NOP |  |  |

4. During the NOP, change SI from high to low as shown in Figure 2. The ROM dump should start at address 000 H at the time shown in Figure 2.
Figure 3 presents a general timing diagram for the entire sequence above. The jump instruction (JMP 3FC) in the sequence is used merely to position the program counter so that the ROM dump will begin at a specified location. That jump will be modified to reflect different ROM sizes or different desired starting locations for the ROM dump.

## CHANGING BETWEEN INSTRUCTION INPUT AND ROM DUMP

The change from instruction input to ROM dump is accomplished according to the timing in Figure 2. It is necessary to do this to perform a valid ROM dump. However, it is not recommended to go the other direction, from ROM dump to instruction input, "on the fly". The instruction input mode should only be entered while the device is reset, $\overline{\text { RESET }}$ line low, to guarantee proper timing.

## CONCLUSION

With COP Note 7 and this application brief, the user should be able to create a workable functional test for his COPS microcontroller. The relative timing is presented here and general techniques and sequences are provided in COP Note 7.

$t 1=$ L output timing (tpD1, $t_{P O O}$ ) as found in data sheet
$\mathrm{t} 2 \sim 200 \mathrm{~ns}$ max

FIGURE 1. Basic Test Mode Timing


FIGURE 2. Timing for Changing from Instruction Input to ROM Dump-Test Mode


FIGURE 3. Relative Timing for Suggested Sequence to Generate ROM Dump

This brief describes in detail the timing requirements pertinent to COPS interrupts. Figure 1 shows a typical enable-interrupt sequence in relation to the SK (Instruction Cycle) Clock. The SK clock is actually derived afrom the $\phi 1$ clock which is $180^{\circ}$ out of phase with the $\phi 2$ clock. It is the $\phi 1$ and $\phi 2$ clocks to which all operation is referenced but for our purposes the SK will suffice. Program instructions are read on a rising $\phi 1$ edge and executed during the $\phi 1, \phi 2$ cycle time. Here we see the EN register interrupt enable bit EN2 being set with an LEI instruction. Interrupts are actually enabled on the $\phi 2$ leading edge of the second byte of the instruction point (3. Timing for an INTERRUPT DISABLE is essentially the same.
The interrupt line is sampled on the leading edge of $\phi 1$ as shown and interrupts are recognized if the minimum setup and hold times shown are satisfied. Note that the guaranteed times are longer than the typicals. The interrupt signal conditioning circuitry contains a falling edge detection circuit (a one shot) which requires that in addition to meeting the setup and hold times, the enable interrupt bit EN1 must have been turned on sometime before the end of the WINDOW of OPPORTUNITY shown. If not, the interrupt will be missed and another high to low IN1 transition will be required. EN1 is automatically disabled upon interrupt recognition at point (5). Note that although the interrupt is recog-
nized at point (4) it will not be acted upon until all successive transfer of control instructions are executed as defined in the data sheets.
Because of gate delays it is doubtful that if an interrupt had been generated in time to meet the leading $\phi 1$ edge at point (3) that the EN1 enable bit would have been on in time to meet the WINDOW of OPPORTUNITY.
By doing a worst case analysis one can see that in order to guarantee reception of an asynchronous interrupt IN1 must remain low for at least 2 instruction cycles. The analysis is as follows. Assuming that interrupts had been enabled prior to point (1), if the interrupt arrives a little after point (1) it will not satisfy the minimum setup requirements bringing us up to a point (5) our total elapsed time becomes (5) - (1) $=2$ tcyc.
In a dual COPS the interrupt sequence is the same except that now an instruction cycle time is made up of both a Processor $X$ and a Processor $Y$ instruction execution cycle. With one $\phi 1$ and $\phi 2$ clock per processor execution cycle itne instruction cycle time is made up of $2 \phi 1$ 's and $\phi 2$ 's. Therefore 1 instruction cycle time in a dual COPS is equivalent to 2 instruction cycle times in a single COPS as far as $\phi 1$ 's, $\phi 2$ 's and interrupts are concerned.


TL/DD/5180-1
FIGURE 1. COP Interrupt Diagram

| Parameter | Min | Typ | Max |
| :---: | :---: | :---: | :---: |
| $t_{s}$ | $1 / 2 t_{\mathrm{CYC}}$ | 200 ns |  |
| $t_{n}$ | $1 / 2 \mathrm{t}_{\mathrm{CYC}}$ | 200 ns |  |
| $t_{\text {wo }}$ | $-\infty$ | $1 / 2 \mathrm{t}_{\mathrm{CYC}}-600 \mathrm{~ns}$ | 0 |

## Protecting Data in Serial EEPROMs

National offers a broad line of serial interface EEPROMs which share a common set of features:

- Low cost
- Single supply in all modes ( $+5 \mathrm{~V} \pm 10 \%$ )
- TTL compatible interface
- MICROWIRETM compatible interface
- Read-Only mode or read-write mode

This Application Brief will address protecting data in any of National's Serial Interface EEPROMs by using read-only mode.
Whereas EEPROM is non-volatile and does not require $V_{C C}$ to retain data, the problem exists that stored data can be destroyed during power transitions. This is due to either uncontrolled interface signals during power transitions or noise on the power supply lines. There are various hardware design considerations which can help eliminate the problem although the simplest most effective method may be the following programming method.
All National Serial EEPROMs, when initially powered up are in the Program Disable Mode*. In this mode it will abort any requested Erase or Write cycles. Prior to Erasing or Writing

National Semiconductor Application Brief 15 Paul Lubeck

it is necessary to place the device in the Program Enable Modet. Following placing the device in the Program Enable Mode, Erase and Write will remain enabled until either executing the Disable instruction or removing $\mathrm{V}_{\mathrm{CC}}$. Having $\mathrm{V}_{\mathrm{CC}}$ unexpectedly removed often results in uncontrolled interface signals which could result in the EEPROM interpreting a programming instruction causing data to be destroyed.
Upon power up the EEPROM will automatically enter the Program Disable Mode. Subsequently the design should incorporate the following to achieve protection of stored data.

1) The device powers up in the read-only mode. However, as a backup, the EWDS instruction should be executed as soon as possible after $V_{C C}$ to the EEPROM is powered up to ensure that it is in the read-only mode.
2) Immediately preceding a programming instruction (ERASE, WRITE, ERAL or WRAL), the EWEN instruction should be executed to enable the device for programming; the EWDS instruction should be executed immediately following the programming instruction to return -EWDS or WDS, depending on exact device. $\ddagger$ EWEN or WEN, depending on exact device.


TL/D/7085-1
FIGURE 1. EWEN, EWDS Instruction Timing


[^8]FIGURE 2. Typical Instruction Flow for Maximum Data Protection
the device to the read-only mode and protect the stored data from accidental disturb during subsequent power transients or noise.
3) Special care must be taken in designs in which programming instructions are initiated to store data in the EEP. ROM after the main power supply has gone down. This is usually accomplished by maintaining $V_{C C}$ for the EEP. ROM and its controller on a capacitor for a sufficient amount of time (approximately 50 ms , depending on the clock rate) to complete these operations. This capacitor
must be large enough to maintain $V_{C C}$ between 4.5 and 5.5 volts for the total duration of the store operation, $\operatorname{IN}$ CLUDING the execution of the EWDS instruction immediately following the last programming instruction. FAIL URE TO EXECUTE THE LAST EWDS INSTRUCTION BEFORE VCC DROPS BELOW 4.5 VOLTS MAY CAUSE INADVERTENT DATA DISTURB DURING SUBSEQUENT POWER DOWN AND/OR POWER UP TRAN SIENTS.

## COPS ${ }^{\text {TM }}$ Peripheral Chips

National Semiconductor Application Brief 28

There are several I/O peripheral chips that are compatible with the COPS microcontroller by communicating through the serial I/O port.
Two different sets of timing employed by them are shown in Figure 2. A brief description of the electrical characteristics of each chip is given below.

## COP452 FREQUENCY/COUNTER PERIPHERAL

The COP452 is fabricated using N -channel silicon-gate MOS technology. Containing 2 independent 16-bit counter/ register pairs, it is well suited to a wide variety of tasks involving the measurement and/or generation of times and/or frequencies. Included are multiple tones, precise duty cycles, event counting, waveform measurement, "white noise" generation, and A-D/D-A conversions. An on-chip zero-crossing detector can trigger a pulse with a programmed delay and duration.

## COP470 V.F. DISPLAY DRIVER

The COP470 is designed to directly drive a multiplexed Vacuum Fluorescent display. Data is loaded serially and held in internal latches. The COP470 has an on-chip oscillator to multiplex four digits of eight segment display, and may be cascaded and/or stacked to drive more digits, more segments, or both.

With the addition of external drivers, the COP470 also provides a convenient means of interfacing to a large-digit LED display.

## COP472 LIQUID CRYSTAL DISPLAY CONTROLLER

The COP472 Liquid Crystal Display (LCD) Controller is fabricated using CMOS technology. It drives a multiplexed liquid
crystal display directly. Data is loaded serially and is held in internal latches. The COP472 contains an on-chip oscillator and generates all the multilevel waveforms for backplanes and segment outputs on a triplex display. One COP472 can drive 36 segment multiplexed as $3 \times 12$ ( $41 / 2$ digit display). Two COP472 devices can be used together to drive 72 segments ( $3 \times 24$ ) which could be an $81 / 2$ digit display.
COP494 256-Bit Serial Electrically erasable programmable memory. The COP494 is a 256-bit non-volatile memory. The device contains 256 bits of Read/Write memory divided into 16 registers of 16 bits each. Each register is serially read or written by the COP400 controller. Written information is stored in a floating gate cell with at least 10 years retention.

## COP498/COP499 LOW POWER CMOS RAM AND TIMER

The COP498 low power CMOS Random-Access Memory and Timer is an external memory and timer chip with the simple MICROWIRETM serial interface. The device contains 256 bits of read/write memory divided into 4 registers of 64 bits each. The COP498 also contains a crystal based timer for timekeeping purposes, and can provide a "wake-up" signal to turn on a COPS controller.
The COP498 can be used for low power standby memory and can also be used for low power operation by turning the controller off and on, on a duty cycle basis.
The COP499 Low Power CMOS Random-Access Memory is an external memory and switch chip with the simple MICROWIRE serial interface. The device contains 256 bits of read/write memory divided into 4 registers of 64 bits each. The COP499 also contains circuitry that enables the user to turn a controller on and off while maintaining the integrity of the memory.


FIGURE 1


FIGURE 2. Serlal Input Data TIming

## A Users Guide to COPSTM Oscillator Operation

The following discussion is an overview of the COPS oscillator circuits meant to give the reader a working knowledge of the circuits. Although the descriptions are very general and light on detail; a background in complex frequency analysis is necessary. For additional information the references cited should be consulted as well as the many works on oscillator theory.
There are 2 basic circuits from which all of the COPS oscillator options are provided. (See option lists in individual data sheets.) The first and simplest in description is the astable one shot of Figure 1 which gives us our RC oscillator option. A1 and A2 are inverters with A1 possessing a Schmitt trigger input. T 1 is a large N channel enhancement MOS FET. Operation with the external R-C shown is as follows. Assuming $C$ is initially discharged the CKI pin is low forcing T1 off. As C charges through $R$ the trigger point of $A 1$ is eventually reached at which time T1 is turned on discharging $C$ and beginning a new cycle. Although almost any combination of R-C could be chosen, we would ideally like to have as short a discharge time as possible thereby eliminating the high variability in T1 drain current from device to device as a timing factor. For this reason R is chosen very large and $C$ very small. This choice also leads to minimum R-C power dissipation. For the CKI Schmitt trigger clock input option the T1 MOS FET is merely mask disabled from the oscillator circuit.


TL/DD/5139-1
FIGURE 1. R-C Oscillator

The second oscillator circuit is the classic phase shift oscillator depicted in Figure 2. Found not only on COPS but on most other microprocessor circuits it is the simplest oscillator in terms of component complexity but the most difficult to analyze.

National Semiconductor
Application Note 326 Jim Murashige

The conditions under which the circuit will oscillate are described by the Barkhausen Criterion which states that oscillation will occur at the frequency for which the total loop phase shift from $x_{i}$ to $x_{f}$ is $0^{\circ}$ or a multiple of $360^{\circ}$ (i. e., $x_{f}$ is identical to $x_{i}$ ). In addition the total loop gain must be $>1$ to insure self propagation. The inverting amplifier shown between $x_{i}$ and $x_{0}$ provides $180^{\circ}$ of phase shift thus leaving the feedback network to supply the other $\pm 180^{\circ}$. The feedback network can be comprised of active or passive components but highly effective oscillators are possible using only passive reactive components and the general configuration of Figure 3.
If you work out the feedback loop equations for Figure 3 it can be shown that in order to achieve $\pm 180^{\circ}$ phase shift:

$$
\begin{equation*}
x_{1}+x_{2}+x_{3}=0 \tag{1}
\end{equation*}
$$

$X 1$ and $X 2$ must both be inductors or capacitors
therefore $X 3$ is inductive if $X 1$ is capacitive and vice versa
if $X 1$ and $X 2$ are capacitors it is a Colpitts Oscillator
X 1 and X 2 are inductors it is a Hartley Oscillator


TL/DD/5139-3
FIGURE 3. Typical Feedback Configuration

The Colpitts configuration is commonly shown in microprocessor oscillator circuits (Figure 5) with the inductive X3 replaced by a crystal for reasons we shall soon see. The equivalent electrical model of a crystal is shown in Figure 4b and a plot of its Reactance versus Frequency shown in Figure 4c. R-L-C represent the electro-mechanical properties of the crystal and $\mathrm{C}_{0}$ the electrode capacitance. There are 2 important points on the reactance curve labeled $f_{a}$ and $f_{b}$.
At $f_{a}=\frac{1}{2 \pi} \sqrt{\frac{1}{L C}}$
the crystal is at series resonance with $L$ and $C$ canceling each other out leaving only a nonreactive R for 0 phase shift. This mode of operation is important in oscillator circuits where a non-inverting amplifier is used and $0^{\circ}$ phase shift must be preserved.

At $f_{b}=\frac{1}{2 \pi} \sqrt{\frac{1}{L C}+\frac{1}{L C_{C}}}$
which is just a little higher than $f_{a}$ the crystal is at parailel resonance and appears very inductive or capacitive. Note that the cyrstal will only appear inductive between $f_{a}$ and $f_{b}$ and that it becomes highly inductive very quickly. In addition $f_{b}$ is only a fraction of a percent higher than $f_{a}$. Therefore the only time that the crystal will satisfy the $\mathrm{X} 3=-(\mathrm{X} 1+$ $\mathrm{X} 2)$ condition in the Colpitts configuration of Figure 5 is when the circuit is oscillating between $f_{a}$ and $f_{b}$. The exact frequency will be the one which gives an inductive reactance large enough to cancel out:

$$
X_{1}+X_{2}=\frac{1}{\omega C 1}+\frac{1}{\omega C 2}=\frac{1}{\omega}\left[\frac{1}{C 1}+\frac{1}{C 2}\right]=\frac{1}{2 \pi f}\left[\frac{1}{C_{L}}\right]
$$

Therefore by varying C1 or C2 we can trim slightly the oscillator frequency.


FIGURE 5. Colpitts Oscillator

The Q of a circuit is often bounced around in comparing different circuits and can be viewed graphically here as the slope of the reactance curve between $f_{a}$ and $f_{b}$. Obviously the steeper the curve the smaller the variation in f necessary to restore the Barkhausen Phase Shift Criterion. In addition a lower $Q$ (more $R$ ) means that the reactance curve won't peak as high at $f_{b}$, necessitating a smaller $\mathrm{X} 1+\mathrm{X} 2$. When selecting crystals the user should be aware that the frequency stamped on the cans are for either parallel or series resonance, which, although very close, may matter significantly in the particular application.
An actual MOS circuit implementation of Figure 5 is shown in Figure 6. It consists of a MOS inverter with depletion load and the crystal $\pi$ network just presented. External to the COPS chips are the $R_{f}$ and $R_{g}$ resistors. $R_{f}$ provides bias to the MOS inverter gate $\mathrm{V}_{\mathrm{g}}=\mathrm{V}_{0}$. Since the gate draws no current $R_{f}$ can be very large (M) and should be, since we do not wish it to interact with the crystal network. $R_{g}$ increases the output resistance of the inverter and keeps the crystal from being over driven.


TL/DD/5139-8

FIGURE 6. MOS Oscillator

Of course the feedback network doesn't have to have the configuration of Figure 3 and can be anything so long as the Barkhausen Phase Shift Criterion is satisfied. One popular configuration is shown in Figure 7 where the phase shift will be $180^{\circ}$
at $f=\frac{1}{(2 \pi R C \sqrt{6})}$


TL/DD/5139-9
FIGURE 7. R-C Phase Shift Oscillator

## REFERENCES

1. Crystal/INS8048 Oscillator, AN-296, March 1982, National Semiconductor
2. Oscillator Characteristics of COPS Microcontrollers, CN-5, Feb. 1981, National Semiconductor
3. Integrated Electronics, Chapter 14, Millman and Halkias 1972
4. Handbook of Electronics Calculations, Chapter 9, Kaufman and Seidman 1979
5. 1982 COPS Microcontroller Databook, National Semiconductor


TL./DD/5139-10

## Implementing an 8-Bit Buffer in COPS ${ }^{\text {™ }}$

Sometimes a COP microcontroller must input and/or output 8 -bit data; for instance, when handling ASCII data. In some applications, the processor must also provide temporary storage for 8 -bit data before it is output. The COP instruction set and RAM structure lend themselves very nicely to providing a 32 digit, 8 -bit buffer for a solution to these applications.
Such a large buffer is possible using a COP440 or a COP444L. The other members of the COP400 family with half as much RAM as these two would provide a 16 digit 8 bit buffer using the techniques described in this example.
Four adjacent RAM registers (16 digits each) are required. Referring to Figure 1, registers 4, 5, 6, and 7 are used for the buffer. Each RAM location contains 4 bits, so 2 locations will be used to store a byte of data. But these RAM locations are not adjacent to each other. You will note that the MSD of digit number OA hex is in RAM location (4, A) while the LSD of the same digit is in RAM location (6, A).
The 2 RAM locations CHARM and CHARL are used for temporary storage of an 8-bit value.
In addition, 4 RAM locations are used for buffer pointers: those labelled IPM and IPL are the MSD and LSD of the

## National Semiconductor Application Note 329 David Pointer


input pointer, and those labelled OPM and OPL are the MSD and LSD of the output pointer. Each pointer's function is to store an 8-bit counter whose value ranges from 00 hex thru 1F hex. The input pointer's value is used for storing the temporary storage buffer contents into the digit with the same number. For example, if the input pointer equals 14 hex, then the contents of CHARM would be stored in RAM location $(5,4)$ and the contents of CHARL would be stored in RAM location $(7,4)$. The output pointer's value is used for retrieving a digit from the buffer and putting it in CHARM and CHARL. For instance, if the output pointer equals 05 hex, then the contents of RAM location $(4,5)$ would be transferred to CHARM and the contents of RAM location $(6,5)$ would be transferred to CHARL.
A simple example of one possible application of the buffer is flowcharted in Figure 2. In this example, data is input to CHARM and CHARL, then stored in the buffer. An output device (a printer) is checked to see if it is ready to receive data. If it is, data is brought out of the buffer and put in CHARM and CHARL for output to the printer.
Pages 3 and 4 contain a listing of the subroutines needed to perform the data transfers in the 32-digit, 8-bit buffer.


FIGURE 1. 8-Bit Buffer RAM Map


FIGURE 2. Buffer Example Flowchart

```
COP CROSS ASSEMBLER PAGE: l
BUFFER
l ll*******************************************
6 ;THESE ARE SUBROUTINES FOR IMPLEMENTING A 32 BYTE
7 ;BUFFER IN A COP440 OR COP444L RAM 9/3/82
8 OlBC .CHIP 444
9 .TITLE BUFFER
10 OO2D CHARM = 2,13 ;TEMPORARY STORAGE BUFFER MSD
11 002C CHARL = 2,12 ;TEMPORARY STORAGE BUFFER LSD
12 002F IPM = 2,15 ;INPUT POINTER MSD
13 002E IPL = 2,14 ;INPUT POINTER LSD
14 OO3F OPM = 3,15 ;OUTPUT POINTER MSD
15 O03E OPL = 3,14 ;OUTPUT POINTER LSD
600 00 CLRA
17 0080 .PAGE 2
;MTOC IS A SUBROUTINE THAT TRANSFERS M(OPM) AND M(OPL) TO
;CHARM AND CHARL
O80 233E MTOC: LDD OPL ;LOAD LSD OUTPUT POINTER
108250
2 083 233F
085 54
4086 12
508725
088 23AD
08A 05
08B 23AC
08D 48
30
31
32
33
34 08E 232E
35090 50
36 091 232F
37 093 54
38 094 12
095 232D
0 097 26
41 098 232C
09A 06
09B 48
4 4
45
\begin{tabular}{|c|c|c|c|}
\hline 30 & \multicolumn{3}{|l|}{;} \\
\hline 31 & \multicolumn{3}{|l|}{;} \\
\hline 32 & \multicolumn{3}{|l|}{;CTOM IS A SUBROUTIN} \\
\hline 33 & ;M(IPM) & \multicolumn{2}{|l|}{AND M(IPL)} \\
\hline 34 08E 232E & CTOM: & LDD & IPL \\
\hline 3509050 & & CAB & \\
\hline 36091 232F & & LDD & IPM \\
\hline 3709354 & & AISC & 4 \\
\hline 3809412 & & XABR & \\
\hline 39095232 D & & LDD & CHAR \\
\hline 4009726 & & X & 2 \\
\hline 41098232 C & & LDD & CHAR \\
\hline 42 09A 06 & & X & \\
\hline 43 09B 48 & & RET & \\
\hline 44 & ; & & \\
\hline 45 & ; & & \\
\hline
\end{tabular}
```

;WHICH IS BD ;LOAD MSB OUTPUT POINTER FOR B ;MAKE BR EQUAL 4 OR 5
;LOAD M(OPM), MAKE BR $=6$ OR 7 ;M(OPM) TO CHARM
;LOAD M(OPL)
;M(OPL) TO CHARL

```
COP CROSS ASSEMBLER PAGE: 2
BUFFER
\begin{tabular}{|c|c|c|c|}
\hline 46 & . FORM & & \\
\hline 47 & ;INCREMENTS & INPUT POINT OR OUTPUT & POINTER, ROLLS OVER \\
\hline 48 & ;AT 1F HEX & & \\
\hline 49 09C 2D & INCIP: LBI & IPL & ;POINT TO LSD OF POINTER \\
\hline 50 09D 3D & INCOP: LBI & OPL & \\
\hline 51 09E 22 & SC & & ; \(\mathrm{C}=1 \mathrm{FOR}\) INCREMENT \\
\hline 52 09F 00 & CLRA & & \\
\hline 53 OAO 30 & ASC & & ;INCREMENT RAM VALUE \\
\hline 54 OAl 44 & NOP & & ;NEGATES SKIP CONDITION \\
\hline 55 OA2 04 & XIS & & ;STORE AND POINT TO (X,F) \\
\hline 56 OA3 00 & CLRA & & \\
\hline 57 OA4 30 & ASC & & ;PROPAGATE CARRY, IF ANY, TO MS \\
\hline 58 OA5 44 & NOP & & \\
\hline 59 OA6 06 & X & & ;STORE \\
\hline 60 OA7 45 & RMB & 1 & ;ROLL OVER AT X'IF \\
\hline 61 0A8 48 & RET & & \\
\hline 62 & ; & & \\
\hline 63 & ; & & \\
\hline 64 & .END & & \\
\hline
\end{tabular}
COP CROSS ASSEMBLER PAGE: 3
BUFFER
CHARL 002C 
OPL 003E OPM 003F
NO ERROR LINES
    4 2 ~ R O M ~ W O R D S ~ U S E D
COP 444 ASSEMBLY
SOURCE CHECKSUM = C6A5
INPUT FILE 6:RBUFFC. SRC VN: 5
```


## Designing with the NMC9306/COP494 a Versatile Simple to Use E2 PROM

This application note outlines various methods of interfacing an NMC9306/COP494 with the COPSTM family of microcontrollers and other microprocessors. Figures 1-6 show pin connections involved in such interfaces. Figure 7 shows how parallel datacanbeconvertedinto a serial format tobeinputted to the NMC9306; as well as how serial data outputted from an NMC9306 can be converted to a parallel-format. The second part of the application note summarizes the key points covering the critical electrical specifications to be kept in mind when using the NMC9306/COP494.
The third part of the application note shows a list of various applications that can use a NMC9306/COP494.

## GENERIC CONSIDERATIONS

A typical application should meet the following generic criteria:

1. Allow for no more than $10,000 \mathrm{E} / \mathrm{W}$ cycles for optimum and reliable performance.
2. Allow for any number of read cycles.
3. Allow for an erase or write cycle that operates in the $10-30 \mathrm{~ms}$ range, and not in the tens or hundreds of ns range as used in writing RAMs. (Read vs write speeds are distinctly different by orders of magnitude in $E^{2} P R O M$, not so in RAMs.)
4. No battery back-up required for data-retention, which is fully non-volatile for at least 10 years at room-ambient.

## SYSTEM CONSIDERATIONS

When the control processor is turned on and off, power supply transitions between ground and operating voltage may cause undesired pulses to occur on data, address and control lines. By using WEEN and WEDS instructions in conjunction with a LO-HI transition on CS, accidental erasing or writing into the memory is prevented.
The duty cycle in conjunction with the maximum frequency translates into having a minimum Hi-time on the SK clock. If the minimum SK clock high time is greater than $1 \mu \mathrm{~s}$, the duty cycle is not a critical factor as long as the frequency does not exceed the 250 kHz max. On the low side no limit exists on the minimum frequency. This makes it superior to the COP499 CMOS-RAM. The rise and fall times on the SK clock can also be slow enough not to require termination up to reasonable cable-lengths.
Since the device operates off of a simple 5 V supply, the signal levels on the inputs are non-critical and may be operated anywhere within the specified input range.


TL/D/5286-1

FIGURE 1. NMC9306/COP494 - COP420 Interface


TL/D/5286-2
FIGURE 2. NMC93O6 - Standard $\mu$ P Interface Vla COP Processor


TL/D/5286-3
$\left.\begin{array}{rl}\text { PAO } & \rightarrow \text { SK } \\ \text { PA1 } & \rightarrow \text { DI/DO }\end{array}\right\}$ Common to all 9306's

* SK is generated on port pins by bit-set and bit-clear operations in software. A symmetrical duty cycle is not critical.
* CS is set in software. To generate $\mathbf{1 0 - 3 0} \mathbf{~ m s}$ write/erase the timer/counter is used. During write/erase. SK may be turned off.

FIGURE 3. NSC800TM to NMC9306 Interface (also Valid for 8085/8085A and 8156)


FIGURE 4. Z80 — NMC9306 Interface Using Z80-PIO Chip


TL/D/5286-5

* SK and DI are generated by software. It should be noted that at $2.72 \mu \mathrm{~s} / \mathrm{Instruction}$. The minimum SK period achlevable will be $10.88 \mu \mathbf{s} \mathbf{~ o r ~} 92 \mathrm{kHz}$, well within the NMC9306 frequency range.
* DO may be brought out on a separate port pin li desired.

FIGURE 5. 48 Series $\mu \mathrm{P}$ — NMC9306 Interface


TL/D/5286-6
Expander outputs


FIGURE 6. 8048 I/O Expansion


FIGURE 7. Converting Parallel Data Into Serial Input for NMC9306/COP494


| Min | Max |
| :---: | :---: |
| $\mathrm{t}_{\text {CYCLE }} 0$ | 250 kHz |
| $\mathrm{t}_{\text {DIS }} 400$ | ns |
| $\mathrm{t}_{\text {D1H }} 400$ | ns |
| $\mathrm{t}_{\mathrm{CSS}} 200$ | ns |
| $\mathrm{t}_{\mathrm{CSH}} 0$ | ns |
| $\mathrm{t}_{\text {PD0 }}$ | $2 \mu \mathrm{~s}$ |
| $\mathrm{t}_{\text {PD1 }}$ | $2 \mu \mathrm{~s}$ |

## THE NMC9306/COP494

Extremely simple to interface with any $\mu \mathrm{P}$ or hardware logic. The device has six pins for the following functions:

| Pin 1 | CS* | HI enabled |
| :--- | :--- | :--- |
| Pin 2 | SK | Serial Clock input |
| Pin 3 | DI | For instruction or data <br> input |
| Pin 4 | DO** | For data read, TRI-STATE© <br> otherwise |
| Pin 5 | GND |  |

Pin 5 GND
Pin $8 \quad V_{C C}$
For 5V power
Pins 6-7 No Connect No termination required
*Following an E/W instruction feed, CS is also toggled low for 10 ms (typical) for an E/W operation. This internally turns the VPP generator on (HI-LO on CS) and off (LO-HI on CS).
** DI and DO can be on a common line since DO is TRISTATED when unselected DO is only on in the read mode.

## USING THE NMC9306/COP494

## The following points are worth noting:

1. SK clock frequency should be in the $0-250 \mathrm{kHz}$ range. With most $\mu$ Ps this is easily achieved when implemented in software by bit-set and bit-clear instructions, which take 4 instructions to execute a clock or a frequency in the 100 kHz range for standard $\mu \mathrm{P}$ speeds. Symmetrical duty cycle is irrelevant if SK HI time is $\geq$ $2 \mu \mathrm{~s}$.
2. CS low period following an E/W instruction must not exceed the 30 ms max. It should best be set at typical or minimum spec of 10 ms . This is easily done by timer or a software connect. The reason is that it minimizes the 'on time' for the high $\mathrm{V}_{\mathrm{PP}}$ internal voltage, and so maximizes endurance. SK-clock during this period may be turned off if desired.
3. All E/W instructions must be preceded by EWEN and should be followed by an EWDS. This is to secure the stored data and avoid inadvertent erase or write.
4. A continuously 'on' SK clock does not hurt the stored data. Proper sequencing of instructions and data on DI is essential to proper operation.
5. Stored data is fully non-volatile for a minimum of ten years independent of $V_{C C}$, which may be on or off. Read cycles have no adverse effects on data retention.
6. Up to 10,000 E/W cycles/register are possible. Under typical conditions, this number may actually approach 1 million. For applications requiring a large number of cycles, redundant use of internal registers beyond 10,000 cycles is recommended.
7. Data shows a fairly constant E/W Programming behavior over temperature. In this sense E2PROMs supersede EPROMs which are restricted to room temperature programming.
8. As shown in the timing diagrams, the start bit on DI must be set by a ZERO - ONE transition following a CS enable (ZERO - ONE), when executing any instruction. ONE CS enable transition can only execute ONE instruction.
9. In the read mode, following an instruction and data train, the DI can be a don't care, while the data is being outputted i.e., for next 17 bits or clocks. The same is true for other instructions after the instruction and data has been fed in.
10. The data-out train starts with a dummy bit 0 and is terminated by chip deselect. Any extra SK cycle after 16 bits is not essential. If CS is held on after all 16 of the data bits have been outputted, the DO will output the state of DI till another CS LO-HI transition starts a new instruction cycle.
11. When a common line is used for DI and DO , a probable overlap occurs between the last bit on DI and start bit on DO.
12. After a read cycle, the CS must be brought low for 1 SK clock cycle before another instruction cycle can start.
All commands, data in, and data out are shifted in/out on rising edge of SK clock.
Write/erase is then done by pulsing CS low for 10 ms .
All instructions are initiated by a LO-HI transition on CS followed by a LO-HI transition on DI.
READ - After read command is shifted in DI becomes don't care and data can be read out on data out, starting with dummy bit zero.
WRITE - Write command shifted in followed by data in ( 16 bits) then CS pulsed low for 10 ms minimum.

## INSTRUCTION SET

| Instruction | SB | Opcode | Address | Data | Comments |
| :--- | :---: | :---: | :---: | :---: | :--- |
| READ | 01 | $10 x x$ | A3A2A1A0 |  | Read Register A3A2A1A0 |
| WRITE | 01 | $01 \times x$ | A3A2A1A0 | D15-D0 | Write Register A3A2A1A0 |
| ERASE | 01 | $11 \times x$ | A3A2A1A0 |  | Erase Register A3A2A1A0 |
| EWEN | 01 | 0011 | XXXX |  | Erase/Write Enable |
| EWDS | 01 | 0000 | XXXX |  | Erase/Write Disable |
| ERAL | 01 | 0010 | XXXX |  | Erase All Registers |
| WRAL | 01 | 0001 | XXXX | D15-D0 | Write All Registers |

NMC9306 has 7 instructions as shown. Note that MSB of any given instruction is a " 1 " and is viewed as a start bit in the interface sequence. The next 8 bits carry the op code and the 4-bit address for 1 of 16,16 -bit registers. X is a don't care state.

The following is a list of various systems that could use a
NMC9306/COP494
A. Airline terminal

Alarm system
Analog switch network
Auto calibration system
Automobile odometer
Auto engine control
Avionics fire control
B. Bathroom scale

Blood analyzer
Bus interface
C. Cable T.V. tuner

CAD graphics
Calibration device
Calculator-user programmable
Camera system
Code identifier
Communications controller
Computer terminal
Control panel
Crystal oscillator
D. Data acquisition system

Data terminal
E. Electronic circuit breaker

Electronic DIP switch
Electronic potentiometer
Emissions analyzer
Encryption system
Energy management system
F. Flow computer

Frequency synthesizer
Fuel computer
G. Gas analyzer

Gasoline pump
H. Home energy management

Hotel lock
I. Industrial control

Instrumentation
J. Joulemeter
K. Keyboard -softkey
L. Laser machine tool
M. Machine control

Machine process control
Medical imaging
Memory bank selection
Message center control
Mobile telephone

## Modem

Motion picture projector
N. Navigation receiver

Network system
Number comparison
O. Oilfield equipment
P. PABX

Patient monitoring
Plasma display driver
Postal scale
Process control
Programmable communications
Protocol converter
Q. Quiescent current meter
R. Radio tuner

Radar dectector
Refinery controller
Repeater
Repertory dialer
S. Secure communications system

Self diagnostic test equipment
Sona-Bouy
Spectral scanner
Spectrum analyzer
T. Telecommunications switching system

Teleconferencing system
Telephone dialing system
T.V. tuner

Terminal
Test equipment
Test system
TouchTone dialers
Traffic signal controller
U. Ultrasound diagnostics Utility telemetering
V. Video games

Video tape system
Voice/data phone switch
W. Winchester disk controller
X. X-ray machine Xenon lamp system
Y. YAG-laser controller
Z. Zone/perimeter alarm system

## A Study of the Crystal Oscillator for CMOS-COPS ${ }^{\text {™ }}$

## INTRODUCTION

The most important characteristic of CMOS-COPS is its low power consumption. This low power feature does not exist in TTL and NMOS systems which require the selection of low power IC's and external components to reduce power consumption.
The optimization of external components helps decrease the power consumption of CMOS-COPS based systems even more.
A major contributor to power consumption is the crystal oscillator circuitry.
Table I presents experimentally observed data which compares the current drain of a crystal oscillator vs. an external squarewave clock source.
The main purpose of this application note is to provide experimentally observed phenomena and discuss the selection of suitable oscillator circuits that cover the frequency range of the CMOS-COPS.
Table I clearly shows that an unoptimized crystal oscillator draws more current than an external squarewave clock. An RC oscillator draws even more current because of the slow rising signal at the CKI input.
Although there are few components involved in the design of the oscillator, several effects must be considered. If the requirement is only for a circuit at a standard frequency which starts up reliably regardless of precise frequency stability, power dissipation and etc., then the user could directly consult the data book and select a suitable circuit with proper components. If power consumption is a major requirement, then reading this application note might be helpful.

## WHICH IS THE BEST OSCILLATOR CIRCUIT?

The Pierce Oscillator has many desirable characteristics. It provides a large output signal and drives the crystal at a low power level. The low power level leads to low power dissipation, especially at higher frequencies. The circuit has good short-term stability, good waveforms at the crystal, a frequency which is independent of power supply and temperature changes, low cost and usable at any frequency. As compared with other oscillator circuits, this circuit is not disturbed very much by connecting a scope probe at any point in the circuit, because it is a stable circuit and has low impedance. This makes it easier to monitor the circuit without any major disturbance. The Pierce oscillator has one disadvantage. The amplifier used in the circuit must have high gain to compensate for high gain losses in the circuitry surrounding the crystal.

National Semiconductor
Application Note 400
Abdul Aleaf

## TABLEI

A. Crystal oscillator vs. external squarewave COP410C change in current consumption as a function of frequency and voltage, chip held in reset, CKI is $\div 4$.
$1=$ total power supply current drain (at $\mathrm{V}_{\mathrm{CC}}$ ).
Crystal

| $\mathbf{V}_{\mathbf{C C}}$ | $\mathbf{f}_{\mathbf{c k I}}$ | Inst. cyc. <br> time | $\mathbf{I} \mu \mathbf{A}$ |
| :---: | :---: | :---: | :---: |
| 2.4 V | 32 kHz | $125 \mu \mathrm{~s}$ | 8.5 |
| 5.0 V | 32 kHz | $125 \mu \mathrm{~s}$ | 83 |
| 2.4 V | 1 MHz | $4 \mu \mathrm{~s}$ | 199 |
| 5.0 V | 1 MHz | $4 \mu \mathrm{~s}$ | 360 |

External Squarewave

| $\mathbf{V}_{\mathbf{C C}}$ | $\mathbf{f}_{\mathbf{c k I}}$ | Inst. cyc. <br> time | $\mathbf{I}$ |
| :---: | :---: | :---: | :---: |
| 2.4 V | 32 kHz | $125 \mu \mathrm{~s}$ | $4.4 \mu \mathrm{~A}$ |
| 5.0 V | 32 kHz | $125 \mu \mathrm{~s}$ | $10 \mu \mathrm{~A}$ |
| 2.4 V | 1 MHz | $4 \mu \mathrm{~s}$ | $127 \mu \mathrm{~A}$ |
| 5.0 V | 1 MHz | $4 \mu \mathrm{~s}$ | $283 \mu \mathrm{~A}$ |

## WHAT IS A PIERCE OSCILLATOR?

The Pierce is a series resonant circuit, and its basic configuration is shown below.


TL/DD/8439-1
FIGURE 1
For oscillation to occur, the Barkhausen criteria must be met: (1) The loop gain must be greater than one. (2) The phase shift around the loop must be $360^{\circ}$.

Ideally, the inverting amplifier provides $180^{\circ}$, the $\mathrm{R}_{1} \mathrm{C}_{1}$ integration network provides a $90^{\circ}$ phase lag, and the crystal's impedance which is a pure resistance at series resonance together with $\mathrm{C}_{2}$ acts as a second integration network which provides another $90^{\circ}$ phase lag. The time constants of the two RC phase shifting networks should be made as big as possible. This makes their phase shifts independent of any changes in resistance or capacitance values. However, big RC values introduce large gain losses and the selected amplifier should provide sufficient gain to satisfy gain requirement. CMOS inverters or discrete transistors can be used as amplifiers. An experimental evaluation of crystal oscillators using either type of amplifier is given within this report.

## CRYSTAL OSCILLATORS USING CMOS-IC

The use of CMOS-IC's in crystal oscillators is quite popular. However, they are not perfect and could cause problems. The input characteristics of such IC's are good, but they are limited in their output drive capability.
The other disadvantage is the longer time delay in a CMOSinverter as compared to a discrete transistor. The longer this time delay the more power will be dissipated. This time delay is also different among different manufacturers.
As a characteristic of most CMOS-IC's the frequency sensitivity to power supply voltage changes is high. As a group, IC's do not perform very well when compared with discrete transistor circuits.
But let us not be discouraged. Low component count which leads to low cost is one good feature of IC oscillators.
As a rule, IC's work best at the low end of their frequency range and poorest at the high end.
Several types of crystal oscillators using CMOS-IC's have been found to work satisfactorily in some applications.

## CMOS-TWO INVERTER OSCILLATOR

The two inverter circuit shown in Figure 2 is a popular one. The circuit is series resonant and uses two cascaded inverters for an amplifier.


TL/DD/8439-2

## FIGURE 2

Each inverter has a DC biasing resistor which biases the inverter halfway between the logic " 1 " and " 0 " states. This will help the inverters to amplify when the power is applied and the crystal will start oscillation.
The 74C family works better as compared with other CMOSIC's. Will oscillate at a higher frequency and is less sensitive to temperature changes. The CMOS-COPS data sheet states that a crystal oscillator will typically draw $100 \mu \mathrm{~A}$ more than an external clock source. However, the crystal oscillator described above will draw approximately as much
current as an external squarewave clock. The experimental data presented below shows the comparison:

Chip held in Reset, $\mathrm{V}_{\mathrm{CC}}=+5.0 \mathrm{~V}$
$\mathrm{f}=455 \mathrm{kHz}, \mathrm{COP} 444 \mathrm{C}, \mathrm{CKI}$ is $\div 8$
Instruction cycle time $=17.5 \mu \mathrm{~s}$
$I=$ total power supply $\left(V_{C C}\right)$ current drain

| Oscillator Type | I (current drain) |
| :---: | :---: |
| Crystal Osc. <br> (data sheet) | $950 \mu \mathrm{~A}$ |
| Crystal Osc. <br> (two inverter) | $810 \mu \mathrm{~A}$ |
| Ext. Clock | $790 \mu \mathrm{~A}$ |

## PIERCE IC OSCILLATOR

Figure 3 shows a Pierce oscillator using CMOS inverter as an amplifier.


FIGURE 3
The gain of CMOS inverter is low, so the resistor $R_{1}$ should be made small. This reduces gain losses. The output resistance of the inverter (Ro) can be the integrating resistor for the $\mathrm{RoC}_{\mid}$phase lag network.
Omitting $R_{1}$ or with a small value of $R_{1}$, the crystal will be driven at a much higher voltage level. This will increase power dissipation.
For lower frequencies (i.e., 32 kHz ), $\mathrm{R}_{1}$ must be large enough so that the inverter won't overdrive the crystal. Also, if $R_{1}$ is too large we won't get an adequate signal back at the inverter's input to maintain oscillation. With large values of $R_{1}$ the inverter will remain in its linear region longer and will cause more power dissipation. Typically for $32 \mathrm{kHz}, \mathrm{R}_{1}$ should be constrained by the relation.

$$
\frac{1}{2 \pi \mathrm{R}_{1} \mathrm{C}_{1}} \ll 32 \mathrm{kHz}
$$

At higher frequencies, selection of $R_{1}$ is again critical. In order to drive a heavy load at high frequency, the amplifier output impedance must be low. In order to isolate the oscillator output from $\mathrm{C}_{1}$ so it can drive the following logic stages, then $R_{1}$ should be large. But again, $R_{1}$ must not be too large, otherwise it will reduce the loop gain.

The value of $R_{1}$ is chosen to be roughly equal to the capacitive reactance of $C_{1}$ at the frequency of operation, or the value of load impedance $\mathrm{Z}_{\mathrm{L}}$.

$$
\begin{aligned}
\text { Where } Z_{L} & =\frac{X_{c 1}^{2}}{R_{L}} \\
R_{L} & =R_{S}=\text { series resistance of crystal }
\end{aligned}
$$

The small values of $C_{1}$ and $C_{2}$ will help minimize the gain reduction they introduce.

$$
\text { typically: } \begin{aligned}
\mathrm{C}_{1} & =\mathrm{C}_{2}=220 \mathrm{pF} \text { at } 1 \mathrm{MHz} \\
\mathrm{C}_{1} & =\mathrm{C}_{2}=330 \mathrm{pF} \text { at } 2 \mathrm{MHz}
\end{aligned}
$$

## DISCRETE TRANSISTOR OSCILLATOR

As mentioned earlier, a discrete transistor circuit performs better than an IC circuit. The reason for this is that in a discrete transistor circuit it is easier to control the crystal's source and load resistances, the gain and signal amplitude. A discrete transistor circuit has shorter time delay, because it uses one or two transistors. This time delay should always be minimized, since it causes more power dissipation and shifts frequency with temperature changes. Figure 4 shows a basic Pierce oscillator using a transistor as an amplifier.


FIGURE 4
The basic phase shift network consists of $\mathrm{C}_{\mathrm{A}_{1}}, \mathrm{C}_{\mathrm{B}_{2}}$ and the crystal which looks inductive and is series resonant with $\mathrm{C}_{\mathrm{A}_{1}}$ and $\mathrm{C}_{\mathrm{B}_{1}}$. The phase shift through the transistor is $180^{\circ}$ and the total phase shift around the loop is $360^{\circ}$. The condition of a unity loop gain must also be satisfied.

$$
\begin{aligned}
& \frac{V_{A}}{V_{B}}=-\left(\frac{C_{B}}{C_{A}}\right) \\
& \frac{V_{A}}{V_{B}}=-\left(\frac{X_{C A}}{X_{C B}}\right)
\end{aligned}
$$

For oscillation to occur, the transistor gain must satisfy the relation

$$
\mathrm{G}\left(\frac{\mathrm{~V}_{\mathrm{A}}}{\mathrm{~V}_{\mathrm{B}}}\right) \geq, 1
$$

where $G=-g_{f} Z_{L}$
$g_{f e}$ is the transconductance of the transistor
$Z_{L}$ is the load seen by the collector

$$
Z_{L}=\frac{X_{B}^{2}}{R_{\theta}}, \quad X_{B}=-\frac{1}{W C_{B}}
$$

Re is the crystal's effective series resistance.
The crystal's drive level

$$
P_{d}=\frac{V_{B} R_{R e}}{X_{B}{ }^{2}}
$$

This drive level should not exceed the manufacturer's spec. Certain biasing conditions might cause collector saturation. Collector saturation increases oscillator's dependence on the supply voltage and should be avoided.
The circuit of Figure 5 has been tested and has a very good performance.


FIGURE 5
This circuit will oscillate over a wide range of frequencies $2-20 \mathrm{MHz}$.

Voltage $\left(\mathrm{V}_{1}\right)=\frac{(5)(1.5)}{1.5+4.7}=1.21 \mathrm{~V}$
Base Current $=\frac{1.21-V_{\mathrm{BE}}}{39 \mathrm{k}}=15.6 \mu \mathrm{~A}$
At Saturation $\left(V_{C E}=0\right)$
$I_{C(S A T)}=\frac{5}{1.2}=4.2 \mathrm{~mA}$


TL/DD/8439-6
FIGURE 6

Having $15.6 \mu \mathrm{~A}$ of base current, for saturation to occur

$$
\mathrm{h}_{\mathrm{FE}}=\frac{4.2 \mathrm{~mA}}{15.6 \mu \mathrm{~A}}=269
$$

The DC beta for 3904 at 1 mA is 70 to 210 , so no problem with saturation, even at lower supply voltages.
The current consumption (power supply $\mathrm{V}_{\mathrm{CC}}$ current drain) of COP444C using the above oscillation circuit is around $267 \mu \mathrm{~A}$.
The circuit of Figure 6 is another configuration of discrete transistor oscillator.
The performance of above circuit is also good. The only drawback is that it does not provide larger output signal.

## CONCLUSION

As discussed within this report, a discrete transistor circuit gives better performance than an IC circuit. However, oscillators using discrete transistors are more expensive than those using IC's when assembly labor costs are included. So, the selection of either circuit is a trade-off between better performance and cost.
The data and circuits presented here are intended to be used only as a guide for the designer. The networks described are generally simple and inexpensive and have all been observed to be functional. They only provide greater flexibility in the oscillator selection for CMOS-COPS systems.

## Selecting Input/Output Options On COPS ${ }^{\text {TM }}$ Microcontrollers

## INTRODUCTION

There are a variety of user selectable input and output options available on COPS when the ROM is masked. These options are available to help the user tailor the I/O characteristics of the Microcontroller to the application. This application note is intended to provide the user a guide to the options: What are they? When and how to use which ones? The paper is generally written without reference to a specific device except when examples are given. It must be remembered that any given generic COPS Microcontroller has a subset of all the possible options available and that a given pin might not have all possible options. A reference to the device data sheet will determine which options are available for a specific device and a specific pin of that device.

## INPUT/OUTPUT OPTIONS

Table I summarizes the I/O capability of NMOS-COPS, in general. However, some of the options have different configuration in CMOS-COPS. Data sheets provide information on the I/O options associated with the CMOS-COPS.
I. OUTPUTS

The following discussion provides detailed information on the capabilities of the mask-programmable output options available on COPS.

## A. STANDARD OUTPUT

This option is a simple, straightforward, logic compatible output used for simple logic interface. It is available on SO, SK and all D and G outputs, It is recommended to be used as a default option for all but SO, SK outputs.


FIGURE 1. Standard Output
Figure 1 shows the standard output configuration. The enhancement mode device to ground is good at sinking current (sinks 1-2 mA) and is compatible with the


|  | Default | Standard | Push-Pull | High Sink | Very High Sink | LED | $\begin{aligned} & \text { Hi-Current } \\ & \text { LED } \end{aligned}$ | TRI-STATE ${ }^{\text {® }}$ Push-Pull | Hi Current TRI-STATE Push-Pull | Open Drain |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SO | Push-Pull | Logic Compatible; Non MICROWIRETM | MICROWIRE Higher Drive, Faster X'sition |  |  |  |  |  |  | External Pull Up |
| SK | Push-Pull | Logic Compatible; Non MICROWIRE | MICROWIRE <br> Higher Drive <br> Faster <br> Transition |  |  |  |  |  |  | External Pull Up |
| D | Standard | Logic Compatible |  | L Parts Only 15 mA | L Parts Only 30 mA |  |  |  |  | External <br> Pull Up, <br> Standard, Hi <br> Sink or V.H.S. <br> Pull Down |
| G | Standard | Logic Compatible; Inputs |  | L Parts Only 15 mA | L Parts Only 30 mA |  |  |  |  | External <br> Pull-Up, <br> Standard, Hi <br> Sink or V.H.S. <br> Pull Down |
| L | Standard | Logic Compatible; Inputs, TRI-LEVEL | , | - |  | Hi Source 1.5 mA <br> TRI-LEVEL | L Parts Only Higher Source 3 mA TRI-LEVEL | MICROBUSTM <br> Meets TRI-STATE Spec. <br> TRI-LEVEL | L Parts Only <br> Meets TRI-STATE Spec. <br> TRI-LEVEL | External Pull Up TRI-LEVEL |
| H | Standard | Logic Compatible Inputs |  |  |  |  |  |  | * | External Pull Up |
| R | Standard | Logic Compatible; Inputs, TRI-LEVEL | Higher Drive <br> Faster <br> Transition <br> TRI-LEVEL |  |  |  |  | Meets <br> TRI-STATE <br> Spec <br> TRI-LEVEL |  | External Pull Up TRI-LEVEL |

c. Assuming a "forced" of 10 for $Q$. This is a standard value for $\beta$ to insure saturation.
For an $\mathrm{I}_{\mathrm{C}}=100 \mathrm{~mA}, \beta=10$, we have $\mathrm{I}_{\mathrm{B}} \geq 10 \mathrm{~mA}$. The low current standard output certainly cannot provide $I_{B} \geq 10 \mathrm{~mA}$. Therefore, a pullup resistor $\left(R_{p}\right)$ is required.
d. Now we need to select the minimum allowed value for $R_{p}$. The sinking ability of COPS output will determine $R_{p}$. We must sink the pullup current to a $\mathrm{V}_{\mathrm{OUT}}<\mathrm{V}_{\mathrm{BE}}$ in order to hold Q off. Also, note that

$$
\frac{\Delta V_{B E}}{\Delta T}=-2 \mathrm{mV} /{ }^{\circ} \mathrm{C}
$$

e. Assuming the worst case is at $\mathrm{V}_{\mathrm{CC}}(\max )$ and Hightemperature (let $\Delta \mathrm{T}=20^{\circ} \mathrm{C} \Rightarrow \Delta \mathrm{V}_{\mathrm{BE}}=-40 \mathrm{mV}$ ). From $\mathrm{V}_{\mathrm{BE}(\mathrm{ON})}$ Vs. IC curve, Figure 3 :


TL/DD/8440-3
FIGURE 3. 2N3904 I/V
at $100 \mathrm{~mA}, 25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{BE}} \cong 0.85 \mathrm{~V}$.
So, our $\mathrm{V}_{\mathrm{BE}\left(45^{\circ} \mathrm{C}\right)}=0.85-0.04 \cong 0.81 \mathrm{~V}$.
There is not margin here for process $V_{B E}$ variations so we can allow 200 mV of slope,
$V_{B E}=0.61 \mathrm{~V}$ (worst case)
f. Having $V_{B E}=0.61 \mathrm{~V}$, we go to COPS sink graph and draw a vertical line at $\mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{BE}}=0.61 \mathrm{~V}$. Figure 4 below:

## Output Sink Current



FIGURE 4

This will tell us, at $V_{\text {out }}=V_{B E}$, how much current can be sinked to keep Q "OFF". The intersection of $V_{C C}=6.3(\mathrm{MIN})$ and $V_{B E}=0.61 \mathrm{~V}$ gives us $I_{\text {sink }}=4 \mathrm{~mA}$.
g. Now calculate $R_{p}$.
$R_{p} \geq \frac{6.3-0.61}{4} k \geq 1.42 \mathrm{k}$
the actual standard $R_{p}( \pm 10 \%)=\frac{1.42}{0.9}$

$$
=1.6 \mathrm{k} \pm 10 \%
$$

h. Using the value of $R_{p}$, let's calculate the current through $R_{p}$ at $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}(\mathrm{MIN})$.
$I_{R_{P}}=\frac{4.5-0.61}{1.42} \mathrm{~mA}=2.74 \mathrm{~mA}$
Which is less than sink ability of device ( 3 mA from Figure 4) at $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {out }}=0.61 \mathrm{~V}$.
i. Now calculate the available source current. Here we use $\mathrm{V}_{\mathrm{BE}(\max )}$ which is the worst case, and low temperature.
Let $T$ (ambient) $=10^{\circ} \mathrm{C}$.
From $\mathrm{V}_{\mathrm{BE}}$ vs. $\mathrm{I}_{\mathrm{C}}$ curve, Figure 3:
$V_{B E} \cong 0.83 \mathrm{~V}$ at $25^{\circ} \mathrm{C}$
$V_{B E} \cong 0.83+2 \mathrm{mv} /{ }^{\circ} \mathrm{C} \times 15=0.86 \mathrm{~V}$ at $10^{\circ} \mathrm{C}$.
Using this value of $\mathrm{V}_{\mathrm{BE}}$, we go to COP420 Standard Output source current curve (Figure 5), and draw a vertical line at $\mathrm{V}_{\mathrm{BE}}=0.86 \mathrm{~V}$. The intersection of this line and $V_{C C}=4.5(\mathrm{MIN})$ gives an $I_{\text {source }}=325 \mu \mathrm{~A}$.

Standard Output
Source Current


TL/DD/8440-5
FIGURE 5
This is low but typical of N -channel low current standard output.
Contribution of $R_{p}$
$I_{R_{P}}=\frac{\underbrace{4.5-0.86}}{\underbrace{(1.6)(1.1)}}=2.07 \mathrm{~mA}$
$\mathrm{R}_{\mathrm{p}(\max )}$
$I_{B}(\min ) \cong 2.07+0.325=2.3 \mathrm{~mA}$

This is our worst case base drive, but we needed 10 mA .
What can we do to get the base drive we need?

1. We can use above design and allow $Q$ to come out of saturation. The disadvantage is that Q's power dissipation increases.
2. Or use a Darlington configuration (Process 05). In such a configuration only first stage of Darlington can be saturated (not output stage). This will introduce a slightly higher power dissipation. Note that for a process 05 transistor, the forced $\beta$ is 1000 .
3. Use a high source type output such as TRISTATE output. If we draw a vertical line at $V_{B E}=0.86$, we get a source current of $\cong 6 \mathrm{~mA}$ at $V_{C C}=4.5(\mathrm{MIN})$ Figure 6, which gives us a worst case

$$
I_{B(\text { min })}=8.07 \mathrm{~mA} .
$$

TRI-STATE Output Source Current


TL/DD/8440-6

## FIGURE 6

CAUTION On TRI-STATE graph the intersection of $V_{\text {out }}=B_{B E}=0.86 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{CC}}=6.3 \mathrm{~V}(\mathrm{MAX})$ curve (Figure 6) would result in an $\mathrm{I}_{\mathrm{B}(\mathrm{Max})}=50-60 \mathrm{~mA}$, which is way too much to handle. In this case there is a need for a series current limiting $R_{B}$ to kill some of the worst case $\mathrm{I}_{\mathrm{B}(\max )}$.
4. There is a high current Standard-L option on some COPS (i.e., COP4XL, L-port) which provides sufficient source current.
5. N -channel output can generally sink better than source. PNP transistor can be used instead of NPN. The same analysis applies and in general will show better overdirve capabilities.
As shown in Figure 7, the $D_{0}$ output which has a standard output option, is driving the base of the PNP transistor. Assuming $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ (for COP402), $\mathrm{V}_{\mathrm{BE}}=1.0 \mathrm{~V}$, and a worst case base drive requirement of 3.0 mA . We see that we must supply $200 \mu \mathrm{~A}$ to the base-emitter resistor to turn the transistor on:

$$
1.0 \mathrm{~V} / 5.1 \mathrm{k}=200 \mu \mathrm{~A}
$$



TL/DD/8440-7

## FIGURE 7. PNP Drive

From the output sink current curve on the COP402 data sheet, we find that, at 1.0 V the D -line can sink 3.2 mA . To calculate the value of the current limiting resistor,

$$
R=\left(V_{C C}-V_{B E}-V_{D O}\right) / I
$$

When $V_{C C}=6.3 \mathrm{~V}$, the DO output can sink more than enough current at 0.3 V , and if the $\mathrm{V}_{\mathrm{BE}}=0.7 \mathrm{~V}$, we can calculate the maximum $D_{0}$ output current:

$$
\begin{aligned}
I & =\left(V_{C C}-V_{B E}-V_{D}\right) / R \\
& =(6.3-0.7-0.3) / 780=6.3 \mathrm{~mA} .
\end{aligned}
$$

## Using the Standard Output Option for

## Bidirectional I/O (G-port)

The standard output is good at sinking current, but rather weak at sourcing it. Therefore, by using the Standard Drive configuration and outputting 1 's to the port, an external source may easily overdrive the port drivers with the added bonus of a built-in pullup. While the depletion-mode device provides sufficient current for a TTL high level, yet can be pulled low by an external source, thus allowing the same pin to be used as an input and output. Data written to the ports is statically latched and remains unchanged until rewritten. As inputs the lines are non-latching (Figure 8).


TL/DD/8440-8
FIGURE 8. G Port Characteristics


FIGURE 9

When writing a " 0 " to the port, the enhancement-mode device to ground overcomes the high pullup and provides TTL current sinking capability. While writing a " 1 " the depletionmode device behaves as internal pullup maintaining the "1" level indefinitely. In this situation, an input device capable of overriding the small amount of current supplied by the pullup device can be read. This feature provides maximum user flexibility in selecting input/output lines with minimum external components.
In CMOS-COPS the low current push-pull output has even much weaker source current capability and this make it easier to be overriden.

## Referring to Figure 9.

Note that $\mathrm{I}_{\mathrm{OL}}>\mathrm{l}_{\mathrm{OH}}$, otherwise transistors or buffers must be used.
For COP424C/444C, standard push-pull

$$
\begin{array}{r}
@ V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{\text {out }}=0 \mathrm{~V}, \begin{array}{l}
\mathrm{I}_{\mathrm{OH}(\text { min })}=30 \mu \mathrm{~A} \\
\mathrm{I}_{\mathrm{OH}(\text { max })}=330 \mu \mathrm{~A}
\end{array} \\
@ V_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{~V}_{\text {out }}=0 \mathrm{~V}, \begin{array}{l}
\mathrm{I}_{\mathrm{OH}(\text { min })}=6 \mu \mathrm{~A} \\
\mathrm{I}_{\mathrm{OH}(\text { max })}=80 \mu \mathrm{~A}
\end{array}
\end{array}
$$

While in NMOS (COP420L), Standard output:

$$
\begin{array}{r}
@ V_{C C}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}(\min )}=30 \mu \mathrm{~A} \\
\mathrm{I}_{\mathrm{OH}(\text { max })}=250 \mu \mathrm{~A} \\
@ \mathrm{~V}_{\mathrm{CC}}=6.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=2.0 \mathrm{~V}, \mathrm{I}_{\mathrm{OH}(\min )}=75 \mu \mathrm{~A} \\
\mathrm{I}_{\mathrm{OH}(\text { max })}=480 \mu \mathrm{~A}
\end{array}
$$

As we see, both in CMOS and NMOS it is easier to override $\mathrm{I}_{\mathrm{OH}}$. Note that the standard output option is available with standard, high, or very high sink current capability ("L" parts only). The pulldown device is bigger for the high/very high current standard output. The sourcing current is the same. These three choices provide some control over current capability.

## B. OPEN-DRAIN OUTPUT

This option uses the same enhancement-mode device to ground as the standard output with the same current sinking capability. It does not contain a load device to $V_{C C}$, allowing external pullup as required by the user's application. The sinking ability of device \#1 determines the minimum allowed external pullup. The analysis discussed earlier for Standard Output options equally applies here. Available on SO, SK, and all D, G, and L outputs.


TL/DD/8440-10
FIGURE 10. Open-Drain Output
The open-drain option makes the ports $G$ and $L$ very easy to drive when they are used as inputs. This option is commonly used for high noise margin inputs, unusual logic level inputs as from a diode isolated keyboard, analog channel expansion, and direct capacitive touchpanel interface. Available with standard, high or very high sink capability ("L"' parts only).

## C. PUSH-PULL OUTPUT

The push-pull output differs from the standard output configuration in having an enhancement-mode device in parallel with the depletion-load device to $\mathrm{V}_{\mathrm{CC}}$, providing greater current sourcing capability (better drive) and faster rise and fall times when driving capacitive loads.


FIGURE 11. Push-Pull Output
If a push-pull output is interfaced to an external transistor, a current-limiting resistor must be placed in series with the base of the transistor to avoid excessive source current flow out of the push-pull output. This option is generally for MICROWIRE Serial Data exchange.

It is available on SO, SK only and is recommended to be used as a default option for these outputs. A few points must be kept in mind when using SO, SK for MICROWIRE interface.
The data sheet specifies the propagation delay for a certain test condition (i.e., $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=0.4 \mathrm{~V}$, Loading $=50 \mathrm{pF}$, etc.).
In practice, actual delay varies according to actual input capacitive loading (typical 7-10 pF per IC input), total wire capacitance and PCB stray capacitance connected to the SI input. Thus, if actual total capacitive loading is too large to satisfy the delay time relationships ( $t_{d}=t_{S K}-t_{r} ; t_{d}=$ actual delay time, $t_{s k}=$ the instruction cycle time, $\mathrm{t}_{\mathrm{r}}=$ the finite SK rise time), either slow down SK cycle time or add a pullup resistor to speed up SK " 0 " to " 1 " transition or use an external buffer to drive the large load. Besides the timing requirement, system supply and fan-out/fan-in requirements have to be considered, too.
If devices of different types are connected to the same serial interface, the output driver of the controller must satisfy all the input requirements of each device. Briefly, for devices that have incompatible input levels or source/sink requirements to exchange data, external pullups or buffers are necessary to provide level shifting or driving. Unreliable operation might occur during data transfer, otherwise. For a 100 pF load, a standard COPS Microcontroller may use a 4.7 k external resistor, with the output "low" level increased by less than 0.2 V . For the same load the low power COPS may use a 22k resistor; with the SO, SK output "low" level increased by less than 0.1 V .
D. STANDARD L OUTPUT

Same as Standard Output, but may be disabled. Available on L-outputs only.


TL/DD/8440-12
FIGURE 12. Standard L Output
When this option is implemented on the L-port and the $L$-drivers are disabled to use the $L$ lines as inputs, the disabled depletion-mode device cannot be relied on to source sufficient current to pull an input to a logic high. There are two ways to use $L$ lines as inputs (having standard L option):
The first method requires that the drivers be disabled. In this case the lines are floating in an undefined state. The external circuitry must provide good logic levels both high and low to the input pins. The inputs are then read by the INL instruction. The second method is similar to the technique used for the G-port. The drivers are enabled and a" 1 " must be written to the $Q$ register.
The external circuitry will then be required only to pull the lines low to a logic " 0 ". The line will pull up to a " 1 " itself. The INL instruction is used as before to read the lines.

## E. LED DIRECT DRIVE OUTPUT

In this configuration, the depletion-load device to $V_{C C}$ is paralleled by an enhancement-mode device to $V_{C C}$ to allow for the greater current sourcing capacity required by the segments of an LED display. Source current is clamped to prevent excessive source current flow.

(AIS DEPLETION DEVICE)
TL/DD/8440-13
FIGURE 13. LED (L output) NMOS-COPS
This configuration can be disabled under program control by resetting bit 2 (EN2) of the enable register to provide simplified display segment blanking.
However, while both enhancement-mode devices are turned off in the disabled mode, the depletion-load device to $\mathrm{V}_{\mathrm{CC}}$ will still source up to 0.125 mA . As in the case of Standard L output, again this current is not sufficient to pull an input to a logic " 1 ".
The drivers must be disabled and the lines must be pulled high and low externally, whenever they are used as inputs.
Example \#1:
When COPS outputs are used to drive loads directly, the power consumed in the outputs must be considered in the maximum power dissipation of the package.
Figure 14 shows an LED segment obtaining its source current from $L_{0}$ output and $D_{0}$ sinking the current. In this configuration all the power required to drive the LED with the exception of the portion consumed by the LED itself, is consumed within the chip. Assuming COP404L is the driving device:


TL/DD/8440-14
FIGURE 14. LED Drive

If we assume the $V_{\text {source }}$ is not inserted, the device has a $V_{C C}$ of 9.5 V , and that the voltage drop across the LED is 2.0 V .
We can calculate the power dissipation in these outputs. The minimum current that $D_{0}$ can sink at 1.0 V is 35 mA (COP404L data sheet). $\mathrm{L}_{0}$ can source up to 35 mA at 3.0 V . Therefore, the power dissipation for the $\mathrm{L}_{0}$ output could be: $(9.5-3.0)(0.035)=227 \mathrm{~mW}$. The power in the $D_{0}$ output is $(1)(0.035)=35 \mathrm{~mW}$.
Now let us calculate the current limiting resistor. Referring to COP404L $\mathrm{L}_{0}-\mathrm{L}_{7}$ output source current curves, at $V_{C C}=9.5 \mathrm{~V}$ the minimum current curve peaks at $\mathrm{I}=6.0 \mathrm{~mA}$ and $\mathrm{V}_{\text {source }}=4.8 \mathrm{~V}$. The current curve is actually very flat between 4.0 and 5.0 volts. For maximum current, we need to set the voltage on the $L$ pin equal to 4.8 V at 6.0 mA . The D line will sink this current at 0.4 V . Therefore, the resistor and LED must make up the difference:

$$
\begin{aligned}
V_{1} & =V_{D}+I R+V_{\text {LED }} \\
4.8 & =0.4+0.006 R+2.0 \\
R & =400 \Omega
\end{aligned}
$$

At the other end of the curve, when the $L$ line sources the maximum current, assume the LED and the $D$ line will have the same voltage drop.

$$
\begin{aligned}
& V_{1}=0.4+I R+2.0 \\
& V_{1}=2.4+I R
\end{aligned}
$$

From the current curve, we see that at 6.4 V the L line will source 10 mA . Therefore: $\mathrm{V}_{1}=2.4+(0.01)(400)$ $=6.4 \mathrm{~V}$.

## Example \#2:

Let's consider a different configuration.


Now we calculate the series current limiting resistor $R$. The circuit has two non-linear devices to be considered; the output device and the LED.
The LED in this example is NSC5050. Looking at I/V curve, the device has a threshold 1.6 V . Also, note that for $V_{\text {LED }}>1.6 \mathrm{~V}$ the I/V curve is very linear (Figure 17). Because of this, the LED characteristic can be modeled as a sharp threshold device with a non-zero source resistance (normally I/V curve is LOG looking). From ON part of curve,

$$
\mathrm{R}_{\mathrm{S}}=\frac{1.9-1.7}{0.05}=4 \Omega
$$

We can neglect $R_{S}$ as well (only $R_{S}<R$ ). Our model is simply a voltage source for the LED when

$$
\begin{aligned}
& I=0 \text { for } V_{\text {LED }}<V_{T H} \\
& I=\infty \text { for } V_{\text {LED }}>V_{T H}
\end{aligned}
$$

Design Procedure:

1. $\mathrm{I}_{\mathrm{LED}(\text { min })}=\frac{\mathrm{V}_{\mathrm{S}(\text { min })}-\left(\mathrm{V}_{\mathrm{LED}(\max )}+\mathrm{V}_{\mathrm{OUT}(\max )}\right)}{\mathrm{R}_{(\max )}}$

We need endpoints of the load line.
a. $@ V_{\text {out }}=0 \Rightarrow I_{L E D(\min )}=\frac{V_{S(\min )}-V_{L E D(\max )}}{R(\max )}$
b. $@ V_{\text {out }}+V_{\text {LED(max) }}=V_{S} \Rightarrow 1=0$ $\left(\mathrm{V}_{\mathrm{LED}(\max )}=2 \mathrm{~V}\right)$
2. Plot a and b

Assuming an $I_{\min }=7 \mathrm{~mA}, \mathrm{~V}_{\mathrm{S}(\min )}=4.5 \mathrm{~V}$
from $1 R_{(\max )}=357 \Omega$
Draw the load line with slope $-1 / 357$ crossing
$V_{\text {out }}=V_{S}-V_{\text {LED(max) }}=4.5-2=2.5 \mathrm{~V}$.
(Figure 16).


TL/DD/8440-16
FIGURE 16. COP420


TL/DD/8440-17
FIGURE 17. LED I/V Characteristic
Theintersection of this load lineand $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ ( min ) curve, we find an actual value of $I_{(\text {min })}=4.25 \mathrm{~mA}$. To determine $I_{\max }($ at $R=357 \Omega$ ) we draw a parallel load line intersecting $V_{\text {out }}=6.3-2.0=4.3 \mathrm{~V}$ and find that @ $V_{C C}=6.3 \mathrm{~V}, I_{(\max )}=13 \mathrm{~mA}$.
3. From above calculations we observe that our ${ }^{\prime}{ }_{(\text {min })}$ (actual) is way off. Let's try to rotate our first load line around $V_{\text {out }}=2.5 \mathrm{~V}$ to increase $I_{\text {min }}$ and then check $I_{\text {max }}$ and R. (Figure 18).
Let's go for an $I_{\min }$ (actual) $=6 \mathrm{~mA}$. This will give us $R=89 \Omega$ and the max. plot goes off the graph to $=36 \mathrm{~mA}$.


TL/DD/8440-18
FIGURE 18. COP420

## Comments:

1. The design must be a compromise between the two extremes (battery life should also be considered).
2. The lower the LED threshold the better. (The load line moves further up the device curve.)

## F. TRI-STATE PUSH-PULL OUTPUT

This option is specifically available to meet the specifications of National's MICROBUS, outputting data over the data bus to a host CPU. It has two enhancementmode devices to ground and $\mathrm{V}_{\mathrm{CC}}$.


TL/DD/8440-19
FIGURE 19. TRI-STATE Push Pull (L output)
The TRI-STATE logic can disable both enhancementmode devices to free the MICROBUS data lines for input operation.
CAUTION Never try to pull against the TRI-STATE Output (too much source current) with the drivers enabled and $Q$ register previously loaded with " 1 ". The choices we have are mentioned earlier. Either TRISTATE L-port or use Standard L output option.
II. INPUTS

COPS inputs may be programmed either with a depletion load device to $V_{C C}$ or floating ( $\mathrm{Hi}-\mathrm{Z}$ input). All inputs are TTL/CMOS compatible. Hi-Z inputs should not be left floating; they should be connected to the output of a "high" and "low" driving device if active or to $V_{C C}$ and ground if unused. Especially when using CMOS COPS (very high impedance inputs), the open inputs can float to any voltage. This will cause incorrect logic function and more power dissipation. Also, the CMOS inputs are more susceptible to static charge which causes gate oxide rupture and destroys the device. Unlike inputs, the outputs should be left open to allow the output switch without drawing any DC current. Another precaution is powering up the device. Never apply power to inputs or TRI-STATE outputs before both $\mathrm{V}_{\mathrm{CC}}$ and ground are connected. This will forward bias input protection diodes, causing excessive diode currents. It will also power the device.
Special care must be practiced when interfacing a CMOS-COPS input to an analog IC, powered by different supply voltages. Avoid overvoltage conditions resulting



FIGURE 21
from such situations. As an example, consider the interface of a CMOS-COPS with the LF111 voltage comparator:

When the low level " -5 V " appears on the comparator's output, the COPS input is pulled low below "logic low" of " OV ". This will cause damage if the comparator sinks enough current. The use of a current-limiting resistor in series with the input is helpful. A better solution is to use a voltage divider as shown in Figure 20. Any time a low level appears on the comparator's output, a total voltage drop of 10 V will appear across both resistors each dropping 5 V , causing the input to sit at OV . Whenever the output goes high, the resistors will not drop any voltage (no current through the resistors) and a logic high of 5 V will appear on the input. To reduce power dissipation introduced by resistors, the resistor value must be high ( $>100 \mathrm{k}$ ), because the CMOS inputs have very high input impedance.

## RESET INPUT

All COPS Microcontroller have internal reset circuitry. Internally there is an AND gate with one input coming from the RESET input, and the second input connected to a charge pump circuitry. In the Charge pump circuit, a tiny capacitor is being charged upon execution of each internal instruction cycle. When the voltage across this inter-
nal capacitor reaches a high logic level, the second input of the AND gate is released.
The Reset logic will initialize (clear) the device upon pow-er-up if the power supply rise time is less than 1 ms and greater than $1 \mu \mathrm{~s}$. With a slowly rising power supply, the part may start running before $\mathrm{V}_{\mathrm{CC}}$ is within the guaranteed range. In this case, the user must provide an external RC network and diode shown in Figure 21 above. The external RC network is there to hold the RESET pin below $V_{\text {IL }}$ until $V_{C C}$ reaches at least $V_{C C(m i n)}$. The desired response is shown in Figure 22.


TL/DD/8440-22
FIGURE 22
$t=500-600$ instruction cycles ( 8 msec ) for COPxxxL
$t=900-1000$ instruction cycles ( 4 msec ) for COPxxxC
The diode is included in the reset circuitry to cause a "forced Reset" when the power supply goes away and recovers quickly. In such a situation the diode helps discharge the capacitor quickly. Otherwise, if the power failure occurs for a short time, the capacitor will not be fully discharged and the chip will continue operation with incorrect data.
Note that on the CMOS COPS, the internal charge pump circuitry can be disabled when using a very slow clock ( $<32 \mathrm{kHz}$ ) [option $23=1$ ]. This is necessary, because one can run from DC to $4 \mu$ s instruction cycle time (fully static). In such a situation external RC network discussed earlier must be used.

## INPUT PROTECTION DEVICES

All inputs and I/O pins have input protection circuitry. This circuitry is there regardless of any option selected. It is the first circuitry encountered at the pin.


TL/DD/8440-23
FIGURE 23
For NMOS and XMOS devices, the circuits are of the form:


TL/DD/8440-24
FIGURE 24
This is a standard circuit defined for the process. $\mathrm{R}_{1}$ is on the order of $200 \Omega . \mathrm{R}_{2}$ is around $300 \Omega$ (note that the R values are not precise).
This circuit is functionally equivalent to:


TL/DD/8440-25
FIGURE 25
The zener breakdown is around $10-15 \mathrm{~V}$; the gate breakdown is 50 V .

## CONCLUSION

All COPS Microcontrollers have a number of I/O options necessary to implement dedicated control functions in a wide variety of applications. The flexibility to select different options allows the user to tailor within limits, the I/O characteristics of the Microcontroller to the system. Thus, the user can optimize COPS for the system, thereby achieving maximum capability and minimum cost. This application note deals with the basic functionality of COPS I/O characteristics and does not address electrical differences among the various COPS devices.

## New CMOS Vacuum Fluorescent Drivers Enable Three Chip System to Provide Intelligent Control of Dot Matrix VF Display

## INTRODUCTION

Vacuum Fluorescent (VF) displays are becoming more and more common in a variety of applications. Manufacturers of everything from Automobiles to Video Recorders have taken advantage of these easy to read displays. VF displays are available in a wide variety of configurations; clock displays, calculator displays, multi-segment, and dot matrix displays are readily available at a low cost. This application note develops and covers in some detail a small CMOS system consisting of a single chip microcontroller and two display drivers which control a 20 character, $5 \times 7$ dot matrix VF display.
Figure 1 shows the schematic of the system. The microcontroller, a COPSTM 424C, receives a character in ASCII form from the host system, stores the ASCII value of the character in its onboard RAM, converts the ASCII value to a 5 byte data word suitable for the display drivers and displays it on the VF display. The COPS also refreshes the display continuously while performing character update, much like a dumb terminal. Not including the address decoding logic, this application requires only the onboard RAM and ROM of the COPS424C, and National's MM58341 and MM58348 VF display drivers. If a steady message or a scrolling sentence is desired, only small changes in the COPS software are re-
quired. In this case the messages could be stored in the ROM of the COPS and the need for a host system would be eliminated.

## VF DISPLAY AND VF DISPLAY DRIVER REQUIREMENTS

The display used in this application was an Itron \#DC205G2. This 20 segment, $5 \times 7$ dot matrix, multiplexed display required a filament voltage of 5.7 Vac and a filament current of 37 mAac . The anode and grid voltages were supplied by the display drivers. The voltage and current requirements vary considerably for different displays depending on the size and number of characters, and the configuration (dot matrix, 7 segment, 14 segment, etc.). To determine the voltage requirements for a particular display, a simple calculation can be made. If maximum possible brightness of the display is desired, the following equation must be true:
$E_{t} \geq E_{b}+E_{k}+\left(l_{b}\right)\left(R_{o n}\right)$ where:
$E_{t}$ is the total Voltage of the display drvier or $\left|V_{d i s}\right|+V_{d d}$
$\mathrm{E}_{\mathrm{k}}$ is the display Cathode Bias Voltage
$\mathrm{E}_{\mathrm{b}}=\mathrm{E}_{\mathrm{c}}$ is the typical Anode or Grid Voltage $\left(V_{p-p}\right)$
$I_{b}$ is the typical anode current (mAp-p)
$R_{\text {on }}$ is the display driver output impedance ( $\Omega$ )


If the maximum brightness is not desired, the following equation can be used: $\left(E_{t}\right)(1.2) \geq E_{b}+E_{k}+\left(I_{b}\right)\left(R_{o n}\right)$. In this application, the calculated $E_{t}$ was 42.25 V , however, the display was legible under normal lighting conditions, with an $\mathrm{E}_{\mathrm{t}}$ as low as 25 V . If your display requires more than the 35 V output of the MM58341 and MM58348, pin for pin compatible 60V VF Display Drivers (MM58241, MM58248) are available.
Figure 2 shows the relationship between the required VF display voltages. The cut-off voltage $\left(\mathrm{E}_{\mathrm{k}}\right)$ is set by the Zener diode on the center tap of the filament transformer. This value is given in the VF display data sheet.

## Avoiding Flicker and Pulsing

There are two different conditions which may cause the display to appear to flicker. The first is the refresh rate. This is particularly a problem on displays where the micro-controller must up-date more than 25 characters. Since the human
eye begins to notice flicker at about 40 Hz , a display with a refresh rate less than that will appear to be flashing on and off.
The second type of flicker occurs when the refresh rate is between 40 Hz and 90 Hz . In this case, the display will appear to be rolling rather than flashing. This condition occurs when the refresh rate and the filament frequency are close together. If a character is only on during the time when the filament voltage is negative, it will appear to be slightly brighter than the character next to it which may only be on during the positive cycle of the filament voltage. If this is the case, as it was in this application, the simplest solution is to increase the frequency of the filament. A DC oscillator circuit, such as the one shown in Figure 3, can be used to replace the $A C$ voltage source. The filament frequency can be easily adjusted to eliminate this condition.


FIGURE 2. Voltage Levels for VF Display


TL/F/8683-3
FIGURE 3. Filament Oscillator Circuit

## VF Display Drivers

Two high voltage display drivers were needed to control the VF display. A MM58341, was used to control the grids and a MM58348 was used to control the individual pixels or anodes. Both of these drivers receive serial information and output 32 and 35 segments of data respectively.
The MM58341 has three control pins which make it ideal for controlling the grids of a VF display. The blanking control pin will turn off all segments of the display when a logic ' 1 ' is applied to this pin. This is particularly important for reducing ghosting, and controlling brightness. Ghosting is a condition where the last characters shadow appears behind the character being displayed. The enable pin acts as an envelope for the input signal. Only while it is at a logic ' 1 ' level will the circuit accept clock inputs. When the pin goes low, all the data is latched and displayed. A data out pin is also provided for cascading. If the display has more than 32 grids, a second grid driver can be cascaded by connecting the data out pin to the input data for the second grid driver.

The MM58348 is a 35 bit shift register and latch which is used to control each pixel or dot. When a leading 1 , fol-
lowed by 35 bits of data, is received, the data is latched and displayed. The chip is automatically reset upon power up.

## MULTIPLEXED DISPLAY REFRESH TIMING

Considering first the digit driver (MM58341), it becomes clear that the digits must be enabled or refreshed sequentially and that this process must be continuous regardless if the display data has changed. The data for the MM58341 is simply a 1 followed by 19 zeroes where the 1 is shifted through the internal registers of the MM58341. As each digit is enabled, the corresponding segment data is displayed. To insure that no ghosting effects are seen during the transition between digits, the blanking control is activiated just before the data is latched into the dot or anode driver and deactivated just after the data has been latched. During this time when the blanking control is activated, the grid driver is clocked shifting the 1 to the next location. Figure 4 shows the micro-controller waveforms and the resultant display waveforms for the 20 character display.


FIGURE 4. Timing Diagram

In between digit strobes, the segment data is updated. The first 34 bits of segment data are set up in the dot driver and the blanking signal is activated to disable all 20 digits. The 35th bit of data is clocked in, updating the segments. Since the MM58348 resets its internal shift register each time the data is latched, it can accept all but the final data bit while still displaying the previous digit. The digit driver is then clocked, shifting the digit strobe to the next position. The enable is then brought low, enabling the next digit. Finally blanking control is deactivated and the data displayed.
During the time which the blanking control is high, the order in which the segments or the digits are updated is not critical. Since this occurs while the display is blank. The digit driver may be clocked first, or the segments could be changed first. In general, the philosophy for the driving this VF multiplexed display is outlined in Figure 5.

## HOST INTERFACE AND PROGRAMMING

With a minimal amount of address decoding and an eight bit latch, COPS can be interfaced with a common microprocessor bus. When a character has been input into the host to be displayed, the ASCII value of that character is latched into the eight bit latch (MM74HC373) and is read on the L port (LO-6) of the COPS. The MSB of the ASCII value must be a logic 1. This MSB is the signal to the COPS that a new character is being presented. Once the character has been stored, an interrupt is sent from the COPS to the host through the D-0 port. The COPS checks for a new character being input every $200 \mu \mathrm{~s}$. If a character is being sent, 1 ms is required to store that character in the RAM of the COPS. With the COPS controlling the display, the host micro-processor is not being tied down with character look-up and display refresh. A simple flowchart of the host requirements is shown in Figure 6.

## COPS SOFTWARE

There are four main sections of the COPS software. The first section, the initialization of the RAM, sets up the RAM as shown in Figure 7. A ' 0 ' is stored in all of the LSB positions and a ' 2 ' is stored in all of the MSB positions. Since the COPS is in a constant display loop, this is necessary to insure a blank display. 20 H is the ASCll value of a space. With the RAM set up in this way, a maximum of 28 characters can be stored in RAM. Since the display in this application is only 20 characters long, RAM locations M1,4 to M1,11 and M3,4 to M3,11 are not used. RAM locations 1,12 to 1,15 and 3,12 to 3,15 are used as temporary storage throughout the program and cannot be used for character storage.
The second part of the program, stores the new characters sent by the host CPU in RAM. Once a character has been sent, this section of the program checks the ASCII value of that character to see if it is a control character or a display character. If it is a display character, the character is stored in RAM and an interrupt is sent to the host. There are three control characters which the COPS program will recognize. Cursor forward (ASCII value 08H) moves the cursor forward without destroying the data, cursor backwards (ASCII value 0 CH ) moves the cursor backwards without destroying the data, and return (ASCII value ODH) will clear the display and put the cursor at the beginning of the display. To recognize and store a character, 1 ms is required.
The third part of the program, the display loop, is the heart of the program. Unless a new character has been detected, the program is always in this loop. This section does the


| 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LSB <br> Chr 1 | $\begin{gathered} \text { LSB } \\ \text { Chr } 2 \end{gathered}$ | $\begin{aligned} & \text { L.SB } \\ & \text { Chr } 3 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { Chr } 4 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { Chr } 5 \end{aligned}$ | $\begin{gathered} \text { LSB } \\ \text { Chr } 6 \end{gathered}$ | $\begin{aligned} & \text { LSB } \\ & \text { Chr } 7 \end{aligned}$ | $\begin{array}{\|c\|} \text { LSB } \\ \text { Chr } 8 \end{array}$ | $\begin{gathered} \text { LSB } \\ \text { Chr } 9 \end{gathered}$ | $\begin{gathered} \text { LSB } \\ \text { Chr } 10 \end{gathered}$ | $\begin{gathered} \text { LSB } \\ \text { Chr } 11 \end{gathered}$ | $\begin{gathered} \text { LSB } \\ \text { Chr } 12 \end{gathered}$ | $\begin{gathered} \text { LSB } \\ \text { Chr } 13 \end{gathered}$ | LSB Chr 14 | LSB Chr 15 | $\begin{gathered} \text { LSB } \\ \text { Chr } 16 \end{gathered}$ |
| MSB <br> Pointer | $\begin{gathered} \text { LSB } \\ \text { Pointer } \end{gathered}$ | Temp. ASCII STORAGE |  |  |  |  |  |  |  |  |  | LSB Chr 17 | $\begin{gathered} \text { LSB } \\ \text { Chr } 18 \end{gathered}$ | $\begin{gathered} \text { LSB } \\ \text { Chr } 19 \end{gathered}$ | $\begin{gathered} \text { LSB } \\ \text { Chr } 20 \end{gathered}$ |
| $\begin{aligned} & \text { MSB } \\ & \text { Chr } 1 \end{aligned}$ | MSB <br> Chr 2 | MSB <br> Chr 3 | MSB <br> Chr 4 | $\begin{aligned} & \text { MSB } \\ & \text { Chr } 5 \end{aligned}$ | MSB <br> Chr 6 | MSB <br> Chr 7 | MSB <br> Chr 8 | MSB <br> Chr 9 | MSB <br> Chr 10 | $\left\lvert\, \begin{gathered} \text { MSB } \\ \text { Chr } 11 \end{gathered}\right.$ | $\begin{array}{\|c\|} \hline \text { MSB } \\ \text { Chr } 12 \end{array}$ | MSB <br> Chr 13 | MSB <br> Chr 14 | MSB <br> Chr 15 | MSB <br> Chr 16 |
| Temp. Storage of Pointer |  |  |  |  |  |  |  |  |  |  |  | $\begin{array}{\|c\|} \hline \text { MSB } \\ \text { Chr } 17 \\ \hline \end{array}$ | $\begin{aligned} & \text { MSB } \\ & \text { Chr } 18 \end{aligned}$ | $\begin{gathered} \text { MSB } \\ \text { Chr } 19 \end{gathered}$ | MSB <br> Chr 20 |

FIGURE 7. COPS RAM Map

| Matrix | PAD | Column 1 | Column 2 | Column 3 | Column 4 | Column 5 | PAD |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Binary | 0001001111101010001001000010100000111110 |  |  |  |  |  |  |
| Hex. | 13 | EA | 24 | 28 | $3 E$ |  |  |

FIGURE 8
character font look-up, shifts the character data out the COPS serial port to the MM58348, and controls the MM58341 through the four bit parallel port (GO-4). Because the most significant nibble of the program counter is used as part of some COPS instructions, it is important that parts of the program are located at specific locations in ROM.
The final part of the program is the data. Each character is represented by a 5 byte data word. Each byte of the data word is stored at a different location in ROM. Fonts for characters with the ASCII values from $20 \mathrm{H}-5 \mathrm{AH}$ have already been stored in ROM. These characters can be changed or more characters can be added. The only limitation to the number of characters is the amount of available ROM.

## CREATING THE 5 BYTE DATA WORD

Any number or combination of pixels or dots can be turned on at a time. To create a new character, it is easiest to first create a binary string which represents the character. A ' 1 ' in the binary string will turn on the pixel, a ' 0 ' will turn it off. To create this string, start in the upper left corner of the matrix and go down the columns.
The letter 'A' (Figure 9) would have a binary string shown in Figure 8. The data must be padded to make it an even 5 bytes in length. The pad at the beginning of the data (0001) is used as the leading 1 for the MM58348. The one bit pad at the end of the binary string must be a 0 . If a 1 were sent as the pad, it would be used as the start bit for the next character.
The 5 byte data word that would be stored in ROM and represent the letter ' $A$ ' would then be 13EA24283E.

## STORING THE DATA IN ROM

The 5 bytes of data are stored in 5 different locations in ROM. The first byte of data will be stored, LSB first, at location 200 H plus the ASCII value of the character. For example, the ASCII value of the letter ' $A$ ' is 41 H . The first byte of data for the letter ' $A$ ' would be stored, least significant bit first, at 241 H . The second byte of data is stored at the location of the first data byte plus 60 H or in this case at 2 A 1 H . The location of the third byte is 40 H plus the location of the
second byte. In this case, the third byte of data would be stored at 2 E 1 H . The fourth byte of data is stored at 300 H plus the ASCII value of the character or at 341 H for the letter ' $A$ '. The final byte of data is stored 40 H from the fourth byte or at 381 H . Remember the LSB of each byte is stored first. Table I shows the locations in ROM and the values stored in them for the letter ' $A$ '.
This application shows a VF display controller designed with a minimum number of IC's. If additional information about VF displays or VF display drivers is required, refer to Application Note AN-371 (The MM58348/ 342/341/248/242/241 direct drive Vacuum Fluorescent (VF) Displays.

## TABLE I. Character Data of ' $A$ '

 and Its Locations in ROM| Address <br> $\ln$ ROM | Data <br> Stored |
| :---: | :---: |
| 0241 H | 31 |
| 02 A 1 H | AE |
| 02 E 1 H | 42 |
| 0341 H | 82 |
| 0381 H | E 3 |



TL/F/8683-7
FIGURE 9. $5 \times 7$ Character as Stored in ROM
. CHIP 424C ;DEFINES COPS CHIP ;THIS SECTION INITIALIZES THE RAM IN THE COPS BY LOADING A ;2 IN THE MSB AND A 0 IN THE LSB LOCATIONS OF EACH CHARACTER. ;IT ALSO STOPS THE CLOCK AND SETS THE POINTER AT THE FIRST ;CHARACTER OF THE DISPLAY.

| RESET : | CLRA |  |
| :---: | :---: | :---: |
|  | LBI 3,15 | ;LOADS A 2 IN ALL |
|  | JSR CLEAR2 | ;MSB LOCATIONS |
|  | LBI 2,15 | ;LOADS A 2 IN ALL |
|  | JSR CLEAR2 | ;MSB LOCATIONS |
|  | LBI 1,15 | ;LOADS A 0 IN ALL |
|  | JSR CLEAR | ;LSB LOCATIONS |
|  | LBI 0,15 | ;LOADS A 0 IN ALL |
|  | JSR CLEAR | ;LSB LOCATIONS |
|  | CLRA | ;LOADS POINTER IN RAM |
|  | XAD 1,15 | ;MSB IN $1,0 \mathrm{~F}$ |
|  | CLRA |  |
|  | AISC 15 | ;LSB IN 1,OE |
|  | XAD 1,14 |  |
|  | RC | ;RESETS CARRY TO |
|  | XAS | STOP CLOCK |
|  | JMP START |  |
| CLEAR: | CLRA | ;CLEARS REGISTORS |
|  | XDS 0 |  |
|  | JMP CLEAR |  |
|  | RET |  |
| CLEAR2: | CLRA | ;PUTS A 2 IN REGISTORS |
|  | AISC 02 |  |
|  | XDS 0 |  |
|  | JMP CLEAR2 |  |
|  | RET |  |

## Section 2 of COPS Software

;THIS SECTION OF CODE IS ONLY EXECUTED WHEN A NEW ;CHARACTER HAS BEEN ENTERED. IF THE CHARACTER IS ;A CONTROL CHARACTER, THE CURSOR IS MOVED ACCORDINGLY, ;OTHERWISE THE CHARACTER IS STORED IN THE RAM OF THE COPS.
;NEW CHARACTER HAS BEEN ENTERED
NEW
LBI $1,0 \mathrm{C}$;DUMMY POINTER

INL ;READS ASCII FROM
XIS $0 \quad$;DATA BUS
X 0
LDD 1,OD
RC ;CHAR. MSB=0 THEN YES
AISC 15 ;MSB<>0 THEN NO
JMP SPECIAL
AISC 01
LDD 1,OE ;STORE ASCII IN RAM
CAB
LDD 1,OF
XABR
LDD 1,0C ;MSB IN 1,OC
X 2
LDD 1,OD ;LSB IN 1, OD
$\times 0$


IBI 0,0 ;
OBD
JMP START
;SPECIAL CHARS. (CR, LF, CLEAR DISPLAY)

CURFOR:

OK:
SKIP:

CURBAC:

GOOD :

SPECIAL:

NOTRET:

CFOR:

COMP
AISC 01
JMP OK
AISC OF
CLRA AISC 01
LBI 1,0F JMP SKIP

COMP

X 0
R
AISC 01
JMP GOOD
1

AISC 0
X 0
JMP START
XAD 1,0F

LDD 1,OC ;CONTROL CHAR. HAS BEEN
AISC 03 ;DETECTED
;RETURN CLEARS DISPLAY,STARTS ;PROGRAM OVER
;NOT RETURN, CHECK FOR CURSOR ;FORWARD ;BY DEFAULT, CURSOR BACKWARDS

## Section 3 of COPS Software

;THIS IS THE DISPLAY LOOP OF THE PROGRAM. UNLESS A NEW CHARACTER ;HAS BEEN ENTERED AND IS BEING STORED, THE PROGRAM IS ALWAYS IN ;THIS DISPLAY LOOP. IT LOOKS UP THE CHARACTER FONT, SHIFTS THE ;CHARACTER DATA OUT THE SERIAL PORT AND CONTROLS THE GRID DRIVER.

```
START: LBI 2,15 ;DISPLAY LOOP POINTER
    JSR HERE ;GOTO DISPLAY LOOP
    LBI 3,03 ;SECOND DISPLAY LOOP POINTER
    JSR HERE ;GOTO DISPLAY LOOP
    OGI 09 ;LOADS A 1 IN GRID DRIVER
    OGI OD
    OGI O9
    JMP START
```

    ;CHECKS FOR NEW CHAR
    HERE: RC
ININ
AISC 15
JMP OLDCHR
JMP NEW
;DISPLAY LOOP FOR OLD CHAR AND
; LOOK UP
OLDCHR: LD 2 ;LOOKS UP FIRST BYTE OF CHR.FONT
JSR DATA4 ; $200 \mathrm{H}+$ ASCII VALUE
AISC $06 \quad$;ADDS $06 H$ TO MSB OF ASCII
JSR DATAZ ;LOOKS UP SECOND BYTE OF CHR FONT
AISC OA ;ADDS OAH TO MSB OF ASCII
JSR DATAZ ;LOOKS UP THIRD BYTE OF CHR. FONT
JSR DATA3 ;LOOKS UP THIRD BYTE OF CHR. FONT
; AT $300 \mathrm{H}+\mathrm{ASCII}$ VALUE
AISC 06 ;ADDS 06H TO MSB OF ASCII VALUE
OGI 02 ;TURNS ON BLANKING CONTROL
JSR DATA3 ;LOOKS UP LAST BYTE OF CHR. FONT
;CLOCKS A 0 IN GRID DRIVER
OGI OA ;ENABLE,BLANKING CONTROL
OGI OE ;ENABLE,BLANKING CONTROL,CLOCK
OGI OA ;ENABLE,BLANKING CONTROL
OGI 00 ;A 0 SHIFTED IN
LD 0
XDS 2
JMP HERE
RET
RIGHT: LBI 3,15
CQMA
JSR SHIFT ;OUTPUTS A
X 0 ;NEW DATA
JSR SHIFT ;OUTPUTS A
LEI 01 ;COUNTER MODE
LDD 3,14 ;1,0 IN A
XABR
;A IN BR
$\begin{array}{ll}\operatorname{LDD} 3,13 & ; 1,1 \text { IN A } \\ \mathrm{CAB} & \text {;A IN BD }\end{array}$
LD 2
RET

POINTER: |  | LEI O1 | ;COUNTER MODE |
| :--- | :--- | :--- |
|  | XAS | ;A IN SIO |
|  | XABR | ;BR IN A |
|  | AISC 02 | ;ADD 2 |
|  | XAD 3,14 | ;A IN 1,0 |
|  | CBA | ;BD IN A |
|  | XAD 3,13 | ;A IN 1,1 |
| LBI 3,15 | ;SIO IN A |  |
|  | XAS | ;SERIAL MODE |
|  | LEI 08 |  |
|  | JMP RIGHT |  |

SHIFT: LEI 08 ;THIS ROUTINE SHIFTS THE DATA
SC ;FROM THE SI/O REGISTER OUT
XAS ;THE SERIAL PORT WITH EACH
NOP ;CLOCK CYCLE
NOP
RC
XAS
RET
DATA3: LQID
JMP RIGHT
LQID
JMP POINTER
. $=0300$
DATA3:
LQID
JMP RIGHT

## Section 4 of COPS Software

;THE CHARACTER FONTS FOR THE CHARACTERS WITH ASCII VALUES BETWEEN 20 H AND 5AH HAVE BEEN STORED IN THIS SECTION OF THE PROGRAM.
;DATA FOR FIRST 2 BYTES OF EACH
; CHAR.
. $=0220$
.WORD 001, 001, 001, 021, 021, OC1, 061, 001
.WORD 031, 001, 041, 011, 001, 011, 001, 001
.WORD 071, 001, 041, 081, 011, OE1, 031, 081
.WORD 061, 061, 001, 001, 001, 021, 001, 041
.WORD 071, 031, 081, 071, 081, OFl, OFl, 071
.WORD OF1, 081, 081, OF1, OF1, OF1, OF1, 071
.WORD OF1, 071, OF1, 061, 081, OF1, OF1, OFl
.WORD OCl, OCl, 081
;DATA FOR SECOND 2 BYTES OF EACH
; CHAR.
. $=0280$
.WORD 000, 000, OCl, OF9, OA4, 095, 02D, 000 .WORD 088, 000, 054, 020, 000, 020, 000, 014 .WORD 01D, 082, 003, 005, 058, 045, OAC, 001 .WORD 02D, 023, 000, 000, 020, 058, 001, 001 .WORD OOD, OAE, OF3, OOD, OF3, O2F, O2F, OOD .WORD O2E, OO3, OOD, O2E, OOE, O8E, O8E, OOD .WORD 02F, OOD, 02F, 025, 001, 00C, 008, 00C .WORD 056, 040, 017
;THIRD 2 BYTES OF DATA FOR EACH CHAR.
. $=02 \mathrm{CO}$
.WORD 000, OE3, 000, OAC, OFB, 040, OA5, 083 .WORD 00A, 002, OF3, OFl, 034, 040, 008, 040 .WORD 046, OF7, O2E, 046, 021, 086, 046, 02E .WORD 046, 046, OAO, OB4, OAO, OAO, 015, 022 .WORD OE6, O42, 04E, 006, O0E, 046, 042, 046 .WORD 040, OF7, 006, OAO, 004, 080, OE0, 006 .WORD 042, 026, 062, 046, OF3, 004, 008, 034 .WORD 040, 070, 046
;FOURTH TWO BYTES OF DATA FOR EACH CHAR.
. $=0320$
.WORD 000, 008, 007, OF7, OAA, 031, 028, 000 .WORD 008, 02A, 049, 080, 000, 080, 000, 001 .WORD 01D, 018, 09C, 09D, 0F7, 01D, 09C, 084 .WORD 09C, OAC, 000, 000, 022, 041, 041, 08C .WORD ODC, 082, 09C, 01C, 01C, 09C, 084, 09C .WORD 080, O1C, OEF, 022, 018, 002, 020, 01C .WORD 084, 02C, OA4, 09C, 00C, 018, 028, 010 .WORD 041, 009, 01D
;LAST BYTES OF DATA FOR EACH CHAR.

- $=0380$
.WORD 000, 000, 000, 082, 084, 064, 0AO, 000 .WORD 000, 083, 044, 001, 000, 001, 000, 004 .WORD 0C7, 020, 026, OCC, 080, 0C9, 0C8, O0E .WORD 0C6, 087, 000, 000, 028, 082, 001, 006 .WORD 027, OE3, OC6, 044, 0C7, 028, 008, OC5 .WORD OEF, 028, 008, 028, 020, OEF, OEF, OC7 .WORD 006, OA7, 026, 0C4, 008, OCF, O8F, OCF .WORD 06C, 00C, 02C


## MICROWIRE ${ }^{\text {TM }}$ Serial Interface

## INTRODUCTION

MICROWIRE is a simple three-wire serial communications interface. Built into COPSTM, this standardized protocol handles serial communications between controller and peripheral devices. In this application note are some clarifications of MICROWIRE logical operation and of hardware and software considerations.

## LOGICAL OPERATION

The MICROWIRE interface is essentially the serial I/O port on COPS microcontrollers, the SIO register in the shift register mode. SI is the shift register input, the serial input line to the microcontroller. SO is the shift register output, the serial output line to the peripherals. SK is the serial clock; data is clocked into or out of peripheral devices with this clock.
It is important to examine the logical diagram of the SIO and SK circuitry to fully understand the operation of this I/O port (Figure 1).

The output at SK is a function of SYNC, ENO, CARRY, and the XAS instruction. If CARRY had been set and propagated to the SKL latch by the execution of an XAS instruction, SYNC is enabled to SK and can only be overridden by ENO (Figure 2). Trouble could arise if the user changes the state of ENO without paying close attention to the state of the latch in the SK circuit.
If the latch is set to a logical high and the SIO register enabled as a binary counter, SK is driven high. From this state, if the SIO register is enabled as a serial shift register, SK will output the SYNC pulse immediately, without any intervening XAS instruction.
The SK clock (SYNC pulse) can be terminated by issuing an XAS instruction with CARRY $=0$ (Figure 3).


TL/DD/8796-1
FIGURE 1. Logical Diagram of SK Circuit


TL/DD/8796-2
FIGURE 2. SK Clock Starts


TL/DD/8796-3
FIGURE 3. SK Clock Stops

The SIO register can be compared to four master-slave flipflops shown in Figure 4. The masters are clocked by the rising edges of the internal clock. The slaves are clocked by the falling edges of the internal clock. Upon execution of an XAS, the outputs of the masters are exchanged with the contents of the accumulator (read and overdrive) in such a way that the new data are present at the inputs of the four slaves when the falling edge of the internal clock occurs. The content of the accumulator is, therefore, latched respectively in the four slave flip-flops and bit 3 appears directly on SO.
This means that:
a) SO will be shifted out upon the falling edges of SK and will be stable during rising edges of SK.
b) SI will be shifted in upon the rising edge of SK, and will be stable when executing, i.e., an XAS instruction.
The shifting function is automatically performed on each of the four instruction cycles that follow an XAS instruction (Figure 5).
When the SIO register is in the shift register mode (ENO = 0 ), it left shifts its contents once each instruction cycle. The data present on the SI input is shifted into the least significant bit (bit 0) of the serial shift register. SO will output the most significant bit of the SIO register (bit 3) if EN3 $=1$. Otherwise, SO is held low. The SK is a logic controlled clock which issues a pulse each instruction cycle. To ensure that the serial data stream is continuous, an XAS instruction must be executed every fourth time. Serial I/O timing is related to instruction cycle timing in the following way:


FIGURE 4


FIGURE 5. XAS Sequence


The first clock rising edge of the instruction cycle triggers the low-to-high transition of SYNC output via SK. At this time, the processor reads the state of SI into SIO bit 0 , shifting the current bits $0-2$ left. Halfway through the cycle (shown in Figure 6 as the eight clock rising edge), SK is reset low and the new SIO bit 3 is outputted via SO.

## INTERFACING CONSIDERATIONS

To ensure data exchange, two aspects of interfacing have to be considered: 1) serial data exchange timing; 2) fan-out/ fan-in requirements. Theoretically, infinite devices can access the same interface and be uniquely enabled sequentially in time. In practice, however, the actual number of devices that can access the same serial interface depends on the following: system data transfer rate, system supply requirement capacitive loading on SK and SO outputs, the fan-in requirements of the logic families or discrete devices to be interfaced.

## HARDWARE INTERFACE

Provided an output can switch between a HIGH level and a LOW level, it must do so in a predetermined amount of time for the data transfer to occur. Since the transfer is strictly synchronous, the timing is related to the system clock (SK) (Figure 7). For example, if a COPS controller outputs a value at the falling edge of the clock and is latched in by the peripheral device at the rising edge, then the following relationship has to be satisfied:

$$
t_{\text {DELAY }}+t_{\text {SETUP }} \leq t_{\text {CK }}
$$

where $t_{C K}$ is the time from data output starts to switch to data being latched into the peripheral chip, tsetup is the setup time for the peripheral device where the data has to be at a valid level, and $t_{\text {DELAY }}$ is the time for the output to read the valid level. $\mathrm{t}_{\mathrm{CK}}$ is related to the system clock provided by the SK pin of the COPS controller and can be increased by increasing the COPS instruction cycle time.
The maximum tSETUP is specified in the peripheral chip data sheets. The maximum tDELAY allowed may then be derived from the above relationship.
Most of the delay time before the output becomes valid comes from charging the capacitive load connected to the output. Each integrated circuit pin has a maximum load of 7 pF . Other sources come from connecting wires and connection from PC boards. The total capacitive load may then be estimated. The propagation delay values given in data sheets assume particular capacitive loads (e.g. $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, $\mathrm{V}_{\mathrm{OH}}=0.4 \mathrm{~V}$, loading $=50 \mathrm{pF}$, etc.).
If the calculated load is less than the given load, those values should be used. Otherwise, a conservative estimate is to assume that the delay time is proportional to the capacitive load.
If the capacitive load is too large to satisfy the delay time criterion, then three choices are available. An external buffer may be used to drive the large load. The COPS instruction cycle may be slowed down. An external pullup resistor may be added to speed up the LOW level to HIGH level transition. The resistor will also increase the output LOW level and increase the HIGH level to LOW level transition time, but the increased time is negligible as long as the output LOW level changes by less than 0.3 V . For a 100 pF load, the standard COPS controller may use a 4.7 k external resistor, with the output LOW level increased by less than
0.2 V . For the same load, the low power COPS controller may use a 22 k resistor, with the SO and SK LOW levels increased by less than 0.1V.
Besides the timing requirements, system supply and fan-out/fan-in requirements also have to be considered when interfacing with MICROWIRE. For the following discussion, we assume single supply push-pull outputs for system clock (SK) and serial output (SO), high-impedance input for serial input (SI).
To drive multi-devices on the same MICROWIRE, the output drivers of the controller need to source and sink the total maximum leakage current of all the inputs connected to it and keep the signal level within the valid logic " 1 " or logic " 0 ". However, in general, different logic families have different valid " 1 " and " 0 " input voltage levels. Thus, if devices of different types are connected to the same serial interface, the output driver of the controller must satisfy all the input requirements of each device. Similarly, devices with TRI-STATE® outputs, when connected to the SI input, must satisfy the minimum valid input level of the controller and the maximum TRI-STATE leakage current of all outputs.
So, for devices that have incompatible input levels or source/sink requirements, external pull-up resistors or buffers are necessary to provide level-shifting or driving.

## SOFTWARE INTERFACE

The existing MICROWIRE protocol is very flexible, basically divided into two groups:

1) 1AAA.....ADDD.....D
where leading 1 is the start bit and leading zeroes are ignored.
AAA.....A is device variable instruction/address word.
DDD.....D is variable data stream between controller and device.
2) No start bit, just bit stream, i.e., bbb.....b
where $b$ is a variable bit stream. Thus, device has to decode various fields within the bit stream by counting exact bit position.

## SERIAL I/O ROUTINES

Routines for handling serial I/O are provided below. The routines are written for 16 -bit transmissions, but are trivially expandable up to 64 -bit transmissions by merely changing the initial LBI instruction. The routines arbitrarily select register 0 as the I/O register. It is assumed that the external device requires a logic low chip select. It is further assumed that chip select is high and SK and SO are low on entry to the routines. The routines exit with chip select high, SK and SO low. GO is arbitrarily chosen as the chip select for the external device.

## SERIAL DATA OUTPUT

This routine outputs the data under the conditions specified above. The transmitted data is preserved in the microcontroller.

```
                                    data word
SC
OGI 14 ; select the external
                                device
```

| TABLE I. MICROWIRE Standard Family |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Features |  | Part Number |  |  |  |  |  |  |  |
|  |  | DS3906 | MM545X | COP470 | COP472 | $\begin{gathered} \text { COP430 } \\ \text { (ADC83X) } \end{gathered}$ | COP498/499 | COP452L | $\begin{gathered} \text { COP494 } \\ \text { (NMC9306) } \\ \hline \end{gathered}$ |
| GENERAL |  |  |  |  |  |  |  |  |  |
| Chip Function |  | AM/PM PLL | LED Display Driver | VF Display Driver | LCD Display Driver | A/D | RAM \& Timer | Frequency Generator | $E^{2 P R O M}$ |
| Process |  | ECL | NMOS | PMOS | CMOS | CMOS | CMOS | NMOS | NMOS |
| $\mathrm{V}_{\mathrm{CC}}$ Range |  | 4.75V-5.25V | $4.5 \mathrm{~V}-11 \mathrm{~V}$ | -9.5 V to -4.5 V | $3.0 \mathrm{~V}-5.5 \mathrm{~V}$ | 4.5 V -0.3V | 2.4V-5.5V | 4.5V-6.3V | $4.5 \mathrm{~V}-5.5 \mathrm{~V}$ |
| Pinout |  | 20 | 40 | 20 | 20 | 8/14/20 | 14/8 | 14 | 14 |
| HARDWARE INTERFACE |  |  |  |  |  |  |  |  |  |
| Min $\mathrm{V}_{\text {IH }} /$ Max $\mathrm{V}_{\text {IL }}$ |  | 2.1V/0.7V | 2.2V/0.8V | $-1.5 \mathrm{~V} /-4.0 \mathrm{~V}$ | $0.7 \mathrm{~V}_{\mathrm{CC}} / 0.8 \mathrm{~V}$ | 2.0V/0.8V | $0.8 \mathrm{~V}_{\mathrm{CC}} / 0.4 \mathrm{~V}_{\mathrm{CC}}$ | $2.0 \mathrm{~V} / 0.8 \mathrm{~V}$ | $2.0 \mathrm{~V} / 0.8 \mathrm{~V}$ |
| SK Clock Range |  | $0-625 \mathrm{kHz}$ | $0-500 \mathrm{kHz}$ | $0-250 \mathrm{kHz}$ | $4-250 \mathrm{kHz}$ | $10-200 \mathrm{kHz}$ | $4-250 \mathrm{kHz}$ | $25-250 \mathrm{kHz}$ | $0-250 \mathrm{kHz}$ |
| Write <br> Data <br> DI | Setup Min | $0.3 \mu \mathrm{~s}$ | $0.3 \mu \mathrm{~s}$ | $1.0 \mu \mathrm{~s}$ | $1 \mu \mathrm{~s}$ | $0.2 \mu \mathrm{~s}$ | $0.4 \mu \mathrm{~s}$ | 800 ns | $0.4 \mu \mathrm{~s}$ |
|  | Hold <br> Min | $0.8 \mu \mathrm{~s}$ | (3) | 50 ns | 100 ns (Note 1) | $0.2 \mu \mathrm{~s}$ | $0.4 \mu \mathrm{~s}$ | $1.0 \mu \mathrm{~s}$ | $0.4 \mu \mathrm{~s}$ |
| Read Data Prop Delay |  | (Note 4) | (Note 3) | (Note 3) | (Note 3) | (Note 3) | $2 \mu \mathrm{~s}$ (Note 2) | $1 \mu \mathrm{~S}$ (Note 2) | $2.0 \mu \mathrm{~s}$ |
| Chip Enable | Setup | $0.3 \mu \mathrm{~s}$ | $0.4 \mu \mathrm{~s}$ | $\begin{gathered} 1.0 \mu \mathrm{~s} \\ \mathrm{Min} \\ \hline \end{gathered}$ | $1 \mu \mathrm{~s}$ (Note 1) | $0.2 \mu \mathrm{~s}$ | $0.2 \mu \mathrm{~s}$ (Note 1) | (Note 3) | $0.2 \mu \mathrm{~s}$ |
|  | HOLD | $0.8 \mu \mathrm{~s}$ | (Note 3) | $\begin{gathered} 1.0 \mu \mathrm{~s} \\ \mathrm{Min} \\ \hline \end{gathered}$ | $1 \mu \mathrm{~s}$ (Note 2) | $0.2 \mu \mathrm{~s}$ | $\begin{gathered} 0 \\ \text { (Note 2) } \\ \hline \end{gathered}$ | (Note 3) | 0 |
| Max <br> Frequency Range | AM | 8 MHz | (Note 3) | (Note 3) | (Note 3) | (Note 3) | (Note 3) | (Note 3) | (Note 3) |
|  | FM | 120 MHz | (Note 3) | (Note 3) | (Note 3) | (Note 3) | (Note 3) | (Note 3) | (Note 3) |
| Max Osc Freq. |  | (Note 3) | (Note 3) | 250 kHz | (Note 3) | (Note 3) | $\begin{gathered} 2.1 \mathrm{MHz}(-21) \\ 32 \mathrm{kHz}(-15) \\ \hline \end{gathered}$ | $\begin{gathered} 256-2100 \mathrm{kHz}(-4) \\ 64-525 \mathrm{kHz}(-2) \\ \hline \end{gathered}$ | (Note 3) |
| SOFT |  |  |  |  |  |  |  |  |  |
| Serial I/O <br> Protocol |  | 11D1...D20 | 1D1...D35 | 8 Bits At a Time | b1...b40 | 1xxx | $\begin{gathered} \text { 1yyxDD6...D0 } \\ \text { Start Bit } \\ \hline \end{gathered}$ | 1yxxxx | 1AA...DD |
| Instruction/ Address Word |  | None | None | None | None | (Note 4) | (Note 4) | ( Note 4) | (Note 4) |
| Note 1: Reference to SK rising edge. <br> Note 2: Reference to SK falling edge. <br> Note 3: Not defined. <br> Note 4: See data sheet for different modes of operation. |  |  |  |  |  |  |  |  |  |


|  | LEI | 8 | ; enable shift register mode |
| :---: | :---: | :---: | :---: |
|  | JP | SEND2 |  |
| SEND1: | XAS |  |  |
| SEND2: | ID |  | ; data output loop |
|  | XIS |  |  |
|  | JP | SEND1 |  |
|  | XAS |  | ; send last data |
|  | RC |  |  |
|  | CLRA |  |  |
|  | NOP |  |  |
|  | XAS |  | ; turn SK clock off |
|  | OGI | 15 | ; deselect the device |
|  | LEI | 0 | ; turn SO low |
|  | RET |  |  |

The code for reading serial data is almost the same as the serial output code. This should be expected because of the nature of the SIO register and the XAS instruction.

## MICROWIRE STANDARD FAMILY

A whole family of off-the-shelf devices exists that is directly compatible with MICROWIRE serial data exchange standard. This allows direct interface with the COPS family of microcontrollers.
Table I provides a summary of the existing devices and their functions and specifications.

## TYPICAL APPLICATION

Figure 8 shows pin connection involved in interfacing an NMC9306/COP494 E2PROM with the COP420 microcontroller.


TL/DD/8796-8
FIGURE 8. NMC9306/COP494-COP420 Interface
The following points have to be considered:

1. For COP494 the SK clock frequency should be in the $0 \mathrm{kHz}-250 \mathrm{kHz}$ range. This is easily achieved with COP420 running at $4 \mu \mathrm{~s}-10 \mu \mathrm{~s}$ instruction cycle time (SK period is the COP420 instruction cycle time). Since the minimum SK clock high time is greater than $1 \mu \mathrm{~s}$, the duty cycle is not a critical factor as long as the frequency does not exceed the 250 kHz max.
2. CS low period following an E/W instruction must not exceed 30 ms maximum. It should be set at typical or minimum spec of 10 ms . This is easily done in software using the SKT timer on COP420.


TL/DD/8796-9
FIGURE 9. NMC9306/COP494 Timing
3. As shown in WRITE timing diagram, the start bit on DI must be set by a " 0 " to " 1 " transition following a CS enable (" 0 " to " 1 ") when executing any instruction. One CS enable transition can only execute one instruction.
4. In the read mode, following an instruction and data train, the DI can be a "don't care," while the data is being outputted, i.e., for the next 17 bits or clocks. The same is true for other instructions after the instruction and data has been fed in.
5. The data-out train starts with a dummy bit 0 and is terminated by chip deselect. Any extra SK cycle after 16 bits is not essential. If CS is held on after all 16 of the data bits have been outputted, the DO will output the state of DI until another CS LO to HI transition starts a new instruction cycle.
6. After a read cycle, the CS must be brought low for one SK clock cycle before another instruction cycle starts.

## INSTRUCTION SET

| Commands | Opcode | Comments |
| :---: | :---: | :---: |
| READ | 10000A3A2A1A0 | Read Register 0-15 |
| WRITE | 11000A3A2A1A0 | Write Register 0-15 |
| ERASE | 10100A3A2A1A0 | Erase Register 0-15 |
| EWEN | 111000001 | Write/Erase Enable |
| ENDS | 111000010 | Write/Erase Disable |
| ***WRAL | 111000100 | Write All Registers |
| ERAL | 111000101 | Erase All Registers |

All commands, data in, and data out are shifted in/out on rising edge of SK clock.
Write/erase is then done by pulsing CS low for 10 ms .
All instructions are initiated by a LO-HI transition on CS followed by a LO-HI transition on DI.
READ- After read command is shifted in DI becomes don't care and data can be read out on data out, starting with dummy bit zero.
WRITE- Write command shifted in followed by data in (16 bits) then CS pulsed low for 10 ms minimum.
ERASE
ERASE ALL-Command shifted in followed by CS low.
WRITE ALL—Pulsing CS low for 10 ms .
WRITE
ENABLE/DISABLE-Command shifted in.
${ }^{* * *}$ (This instruction is not speced on Data sheet.)



*tE/W measured to rising edge of SK or CS, whichever occurs last.


TL/DD/8796-13


TL/DD/8796-14

${ }^{*} \mathrm{t}_{\mathrm{E} / \mathrm{W}}$ measured to rising edge of SK or CS , whichever occurs last.

## I/O ROUTINE TO EVALUATE COP494



I/O ROUTINE TO EVALUATE COP494 (Continued)


## I/O ROUTINE TO EVALUATE COP494 (Continued)

| 101104 Cl |  | JP | RWLOOP |  |
| :---: | :---: | :---: | :---: | :---: |
| 1021053350 |  | OGI | 0 | ;DESELECT 494 AFTER R/W DATA |
| 103107 D1 |  | JP | FINI | ; |
| 10410880 | RD494: | JSRP | SETUP | ;ENTRY TO RD 494 REG A3-AO |
| 10510900 |  | CLRA |  | ;FINISH SEND OUT A3-AO VIA SO |
| 10610 A 44 |  | NOP |  | ; |
| 107 10B 44 |  | NOP |  | ;WAIT lBIT TIME FOR VALID D15 |
| 10810 C 44 |  | NOP |  |  |
| 109 10D Cl |  | JP | RWLOOP | ; |
| 110 10E 80 | WI494: | JSRP | SETUP | ;ENTRY TO WRITE INST TO 494 |
| 111 10F 00 |  | CLRA |  | ;ENSURE SO = L |
| 1121104 F |  | XAS |  | ; |
| 11311100 | FINI: | CLRA |  | ;ENSURE SO = L BETWEEN INST |
| 1141123350 |  | OGI | 0 | ;DESELECT 494 BETWEEN INST WRIT |
| 11511432 |  | RC |  | ; |
| 116115 4F |  | XAS |  | ;TURN OFF SK CLOCK |
| 11711695 |  | JSRP | TWEDLY | ;DELAY TWE >20MS TO PULSE VPP=21 |
| 11811748 |  | RET |  | ;RET OF WD494 OR RD494 OR WI494 |
| 119 |  |  |  |  |
| 120 |  | . END |  |  |

## SOFTWARE DEBUG OF SERIAL REGISTER FUNCTIONS

In order to understand the method of software debug when dealing with the SIO register, one must first become familiar with the method in which the COPS MOLETM (Development System) BREAKPOINT and TRACE operations are carried out. Once these operations are explained, the difficulties which could arise when interrogating the status of the SIO register should become apparent.

## SERIAL OUT DURING BREAKPOINT

When the MOLE BREAKPOINTs, the COPS user program execution is stopped and execution of a monitor-type program, within the COP device, is started. At no time does the COP part "idle." The monitor program loads the development system with the information contained in the COP registers.
Note also that single-step is simply a BREAKPOINT on every instruction.
If the COP chip is BREAKPOINTed while a serial function is in progress, the contents of the SIO register will be destroyed.
By the time the monitor program dumps the SIO register to the MOLE, the contents of the SIO register will have been written over by clocking in SI. To inspect the SIO register using BREAKPOINT, an XAS must be executed prior to BREAKPOINT; therefore, the SIO register will be saved in the accumulator.

An even more severe consequence is that the monitor program executes an XAS instruction to get the contents of the SIO register to the MOLE. Therefore, the SK latch is dependent on the state of the CARRY prior to the BREAKPOINT. In order to guarantee the integrity of the SIO register, one must carefully choose the position of the BREAKPOINT address.
As can be seen, it is impossible to single-step or BREAKPOINT through a serial operation in the SIO register.

## SERIAL OUT DURING TRACE

In the TRACE mode, the user's program execution is never stopped. This mode is a real-time description of the program counter and the external event lines; therefore, the four external event lines can be used as logic analyzers to monitor the state of any input or output on the COPS device. The external event lines must be tied to the I/O which is to be monitored.
The state of these I/O (external event lines) is displayed along with the TRACE information. The safest way to monitor the real-time state of SO is to use the TRACE function in conjunction with the external event lines.

## CONCLUSIONS

National's super-sensible MICROWIRE serial data exchange standard allows interfacing to any number of specialized peripherals using an absolute minimum number of valuable I/O pins; this leaves more I/O lines available for system interfacing and may permit the COPS controller to be packaged in a smaller package.

# COPS ${ }^{\text {TM }}$ Based Automobile Instrument Cluster 


#### Abstract

Dedicated microprocessor systems find increasing applications in automobile instrumentation. Fuel injection systems, digital radio tuners and similar applications employing the microcontroller have become common place. This paper describes a cost effective microcontroller implementation of an automobile instrument cluster by the COPS group of Na tional Semiconductor, Santa Clara. The instrument cluster provides a vacuum fluorescent display of the vehicle speed, engine RPM, odometers, battery voltage, engine oil pressure and the fuel level. A modular design involving a single microcontroller in conjunction with peripherals to aid in data acquisition from the transducers allows the quantities to be computed with high accuracies and displayed on a real time basis. The single microcontroller environment places severe restrictions on the availability of RAM and ROM. Coupled with the requirement of real time operation the application poses a non trivial challenge. A nonvolatile RAM accumulates the mileage covered. Hamming code techniques ensure the integrity of the data contained in the nonvolatile memory. Inclusion of diagnostics allows a rapid and thorough check against improper operation of the microcontroller, peripherals and the nonvolatile memory. This paper describes the implementation with a COP444L containing 128 nybbles of RAM and 2K bytes of ROM. A display updation


 rate of 16 Hz can be comfortably realized.Over the microcomputer usage has diversified dramatically in its scope and breadth. Dedicated microprocessor systems find increasing application in automobile instrumentation and control. From its inception the automobile has acquired considerable sophistication. Increasing demands have been made of the car. Fuel efficiency, higher acceleration rates, simplicity of control and improved ride quality rank high in the demands made of the car. In response the automobile engine has evolved into a complex machine. Crude methods to control or monitor its performance no longer suffice. Microprocessor based fuel injection techniques and ignition control are becoming quite ubiquitous.
The automobile instrument cluster monitors the engine and regularly updates a status display for the operator's benefit. Pertinent information includes the vehicle speed, the engine crankshaft rotational speed, oil pressure in the engine cylinders, condition of the battery and the mileage accumulated. The instrument cluster provides a visual feedback link to the operator allowing corrective action to be initiated as the need arises.

## THE AUTOMOBILE INSTRUMENT CLUSTER

The heart of the Automobile Instrument Cluster (AIC) lies in obtaining raw data from various transducers and manipulating it to a form suitable for feedback to the human operator. The feedback, normally visual, conveys the vehicle speed, the engine rpm, the engine temperature, oil pressure, the battery voltage and the odometer values. The AIC can be viewed as a collection of either inherently independent or weakly linked subtasks. Each subtask can be further partitioned into three blocks viz. of raw data collection, processing and displaying it. The component subtasks, in spite of their high degree of independence, can be grouped on the basis of signal available from the transducers. Grouping the
subtasks modularizes the design. Partitioning the design in this manner highlights two groups, the first requires a frequency to be measured and the second a voltage level. The two major groupings are briefly examined.
Transducers for the vehicle speed monitor the driveshaft rotation. Computing the engine rpm involves measuring the crankshaft revolution rate. The two independent problems can be seen to basically consist of measuring revolution rates. Transducers based on Hall effect phenomena have been used with commendable success. Alternately the fact that mounting magnets around the driveshaft circumference generates a known number of pulses per shaft rotation can be used effectively. A normally open cam operated reed switch with closure to ground creates a simple revolution transducer. In all the cases the transducer generates a frequency proportional to the quantity under consideration. Ob viously some signal conditioning is required before using the frequency with digital components. The describing function can be simply stated as

$$
\begin{equation*}
V=k \times i \tag{1}
\end{equation*}
$$

where
$V$ is the quantity under measurement, the vehicle speed or the engine rotational speed
$k$ is a proportionality constant
$f$ is the transducer freqeuncy output
The proportionality constant, $k$, can be suitably modified to include changes back and forth between British and metric units.
The problem of measuring the transducer output frequency can be restated to be one of measuring the time period. In case of digital frequencies the equation (1) can be rewritten as

$$
\begin{equation*}
V=k /(\text { Ton }+ \text { Toff }) \tag{2}
\end{equation*}
$$

where
Ton is the ON time and
Toff is the OFF time
while the remaining symbols retain their definition from the earlier equation.
The remaining quantities such as the engine temperature, oil pressure, battery voltage and available fuel prove to be slow changing ones. The lower dynamics allow them to be transduced as voltage level signals. Equation (3) states the underlying relation and closely resembles the equations stated above.

$$
\begin{equation*}
P=k \times v \tag{3}
\end{equation*}
$$

where
$v$ is the voltage output of the transducer
$P$ is the quantity under measurement
$k$ is the proportionality constant
Evaluating the accumulating mileage depends indirectly upon the vehicle speed subtask. Integrating the signal from the vehicle speed transducer over time allows the mileage to be accumulated. The associated problems of storing the odometer information and ensuring its integrity require error correcting techniques. They are covered in a later section of the paper.

## SYSTEM DESCRIPTION

The COPS Group of National Semiconductor, Santa Clara, offers a wide array of microcontrollers and peripherals to suit this application. Judicious selection of peripherals to aid the microcontroller can reinforce the partitioning suggested earlier to considerably simplify the implementation. Figure 1 presents a functional block diagram of the AIC.
A COP444L four bit microcontroller provides the necessary computing and decision making capability. Equipped with 128 nybbles of RAM space organized in a matrix fashion and 2K ROM space for storage of the control program, the COP444L operating at an instruction cycle rate of 16 microseconds sequentially obtains information from the peripherals and formats the manipulated results to be manageable by the display drivers. Transducers for the vehicle speed and the engine speed provide proportional frequency signals. Two COP452 peripherals, placed in a Waveform Measure Mode, track the ON time and OFF time of the conditioned transducer outputs. Voltage level signals available from the transducers for the engine temperature, oil pressure, battery condition and the fuel tank can be monitored by a COP438, an eight channel A/D converter. An electronically erasable non volatile RAM, the COP494, allows the odometer information to be stored safely under power down conditions.
A combination of LEDs, vacuum fluorescent displays and high intensity lamps comprise the optical elements of the AIC Standard eight segment alphanumeric and bargraph format displays have been used. A 32 segment LED bargraph, controlled by a MM5450 static display driver, displays the engine rpm. Eight segment alphanumeric vacuum fluorescent displays are used for the vehicle speed and the odometer values. Sixteen segment vacuum fluorescent bargraph displays are used for the engine temperature and available fuel quantity. The battery voltage and oil pressure utilize eight segment vacuum fluorescent bargraph displays. Any potentially dangerous situations detected by the COP444L are underlined by high intensity lamps. Five COP470 display drivers multiplex the various displays under the microcontroller's orchestration.
Single pole single throw switches allow the user to select between the British or the metric units, the trip or the accumulated odometer and reset the trip odometer.

## SYSTEM DIAGNOSTICS

Diagnostics aid in isolating faulty components within a system. The algorithmic nature of the diagnostic procedure allows it to be implemented via a microprocessor. A great deal of attention has been focused on diagnostics as considerable cost savings can accrue from a microprocessor based scheme minimizing human involvement. Programming the AIC, in addition to its normal functions, with self test capabilities increases its potential for high volume applications. Normally diagnostics imply using independent means to evaluate the system's performance. Attempting to incorporate self test capabilities necessitates adopting an "inside out" strategy. A basic kernel is first evaluated as functioning correctly. Over iterations the kernel expands by establishing correct operation of other modules.
The AIC implementation described in this paper has an extensive repertoire of diagnostics to check the microcontroller and ensure correct operation of the peripherals. The
probability of the microcontroller ROM failing proves to be negligibly small compared to a fault developing in the hardware interconnections. Also the idea of encoding in ROM the algorithm to check ROM data proves suspect. Control program stored in the ROM forms the kernel assumed to be functioning correctly. Writing and reading back an alternating pattern of ones and zeros in the microcontroller RAM checks for leakage of data into adjacent locations. Applying a known voltage, derived locally, to one of the four unused channels on the A/D converter allows it to be tested. The architecture of the COP452 peripherals consists of two independent register-counter pairs. The counters count down from the initial value. To test the COP452 both the register counter pairs have to be checked. By placing the two in a Duty Cycle Mode, the counters can be loaded with initial values from the registers and set to count down. The contents of the counters after a predetermined delay can detect incorrect operation of the device. A fault at the level of a register-counter pair can thus be isolated.
The COP494 stores the odometer information. It becomes vital to maintain the integrity of the information stored in the nonvolatile memory. Continuous use of particular locations in the COP494 can result in failures, typically bit dropouts. It is imperative to be capable of recovering from such errors. Requiring a single COP494 unit to last at least the expected lifetime of the vehicle influences the design of the storage scheme. The AIC implementation described in this paper depends upon Hamming encoding techniques to provide single bit error recovery. Subsequent to recovering from a single bit error all data transactions are carried out from a new location. A flashing display sequence alerts the operator of the occurrence of a non-recoverable error. Suspending all normal functions during such conditions can be used to force the vehicle to be taken to an authorized dealer. Breaking up the odometer data into sections allows updating of particular sections as opposed to restoring the whole every time. Such a strategy maximizes the lifetime of the nonvolatile memory.

## SOFTWARE DESCRIPTION

The functional objectives of the AIC and the hardware required to realize them have been detailed in earlier sections of the paper. A summary of the software features completes the description and aids in developing a global understanding of the AIC. The AIC software, written in COP microcontroiler assembly language, reflects the modular nature of the problem. The finite amount of memory of ROM space available on the COP444L coupled with real time operation requirements makes programming the AIC a non-trivial problem. Each subtask grouping has been organized as a distinct block of code. The microcontroller sequentially processes each subtask. A brief examination of the salient features follows.
It must be borne in mind that the COP452 peripheral captures an instantaneous picture of the frequency. The strength of the magnets, mounted circumferentially on the driveshaft to transduce revolution rate, cannot be precisely controlled. As a result the transducer, although generating a fixed number of pulses per revolution of the driveshaft, produces a pulse train showing both pulse period and duty cycle variations. Directly using the pulse period from the

COP452 leads to erroneous values of the vehicle speed. The computed vehicle speed, under steady vehicle speed conditions, shows excursions on either side of the nominal value. The first AIC implementation studied the application of an essentially single pole filter with different damping constants to exclude the oscillations. Although a sufficiently damped filter can effectively reduce the oscillations the scheme was discarded in lieu of the resulting degradation in response time. The solution lies in basing the vehicle speed computation on pulse period measurements averaged over consecutive pulses. Since the number of pulses per revolution is known, eight in this case, averaging the pulse period over this number minimizes the steady state error and responds fast. The nature of the solution affects the software organization. It falls upon the microcontroller to sample the conditioned output of the transducer and obtain pulse periods for eight consecutive pulses. To achieve this the software adopts a foreground-background organization. Monitoring the transducer output to catch the consecutive pulses forms the background job. The normal functions of the AIC form the foreground job. Additionally a minimal sampling rate has to be maintained to ensure that even at highest attainable vehicle speeds the microcontroller measures consecutive pulses.
The AIC electronically stores the odometer information in the non-volatile memory. Loss of odometer integrity can be disastrous. Consequently the ability to recover from errors in the non-volatile memory becomes very important. The AIC depends on single bit error correcting Hamming coding methods to avoid loss of information. The algorithm processes the odometer nybble fashion and simplifies the relat-
ed problems of encoding the data prior to storing it and decoding the composite for data retrieval to trivial table lookups. LQID, a powerful member of the microcontroller instruction set, allows an eight bit value to be looked up based on the key value in the addresed RAM location. To minimize ROM space both the encoding and the decoding sections of the algorithm share the same error table and code for table lookups.
The remaining sections of the AIC software, also exhibit a block structure, do not prove to be as subtle. The straight forward code includes routines such as multiplications and divisions to help in the computations and routines allowing the microcontroller to communicate serially over the MICROWIRETM with the peripherals.

## RESULTS AND CONCLUSIONS

The AIC implemented via the COP444L approximately uses 2 K of ROM space. The COP444L, running at an instruction cycle time of 16 microseconds, sequences through all the functions in 228 milliseconds. The resulting display updation rate of approximately 4 Hz can be trivially increased to 16 Hz by replacing the COP444L with the equivalently packaged COP440. Table I presents in tabular form the accuracies and speeds at which the different measurements are done. It also shows the proportional speed increases obtainable.
The minimal number of peripherals used combined with the inclusion of diagnostics and error correction emphasize its low cost capabilities. The results serve to validate the feasibility of a cost effective microcontroller based Automobile Instrument Cluster.

TABLE I. Comparison of Speed and Resolution of Measurements Taken with the COP444L and the COP440

|  | Measurements with <br> a COP444L |  | Measurements with <br> a COP440 |  |
| :--- | :---: | :---: | :---: | :---: |
|  | Time Taken <br> $\mu$ secs | Resolution <br> Bits | Time Taken <br> $\mu$ secs | Resolution <br> Bits |
|  | 768 | 17 | 192 | 17 |
|  | 768 | 17 | 192 | 17 |
| 3. Engine Temperature | 256 | 8 | 64 | 8 |
| 4. Oil Pressure | 256 | 8 | 64 | 8 |
| 5. Battery Voltage | 256 | 8 | 64 | 8 |
| 6. Fuel Quantity | 256 | 8 | 64 | 8 |




FIGURE 2

# Automotive Multiplex Wiring 

## INTRODUCTION

The evolutionary development of vehicle electronic systems has rapidly increased the number of individual wires in the vehicle. The conventional wiring harness will not provide solutions to the problems such as reducing size and weight in addition to meeting cost and reliability objectives. Several approaches have been taken to provide long term solutions. None has succeeded. Miniaturization of cables and wires is one example of a temporary solution.
Multiplexing on the other hand has been regarded as a technique which allows considerable savings to be made in the size and cost of the harness. It can also enhance reliability by reducing the number of electrical connections.
In a multiplex system the control functions will be distributed around the vehicle and complex interconnections between diagnostic terminals, sensors, instruments and switches will not add to the harness complexity. With all its advantages it has not been implemented on a production car yet. The reason has been economical feasibility and lack of suitable semiconductor components for power switching. But, with the rapid technology advances in power FETs and introduction of low cost microcomputers, multiplex wiring can be regarded as a logical successor to conventional wiring systems. Extended development efforts are necessary to introduce a reliable system at reasonable cost.
The Microcontroller Applications Group at National Semiconductor has taken a step towards this goal. A low end multiplex wiring system focusing on asynchronous serial communication in a multi node network has been developed. This paper describes the development of this system on an abstract model which forms the basis for analysis of communication protocol and various node functions.

## SYSTEM CONFIGURATION

Figure 1 presents a general view of the system. The system is a centralized single master multiple slave-node scheme. All units are connected together by a balanced twisted pair. The expandable interconnection of different subsystems is achieved with 9600 Baud communication over a standard UART bus. The bus handles the interface between a master controller and the intelligent nodes.
The approach to have a centralized control system offers several advantages as compared against a non-centralized system. It prevents the problem of bus monopolization by a faulty node and is potentially cheaper due to the need for only one complex node (master). The master-slave architecture also prevents bus contention problems.
The master is a COP420L. The COP420L is a 4-bit microcontroller with a software UART that handles asynchronous communication with other processors at speeds up to 9600 Baud.
The use of 4 -bit $49 \phi$ microcontrollers (COP413L) at the nodes not only provides intelligence which reduces the required bus bandwidth, it also reduces the incremental cost associated with automotive multiplexing. All standard nodes
are identical. One standard program is used. This uniformity contributes to the system flexibility and expandability. External standard nodes may be added to the system to control additional functions. Node types and addresses are selected via external wire jumpers or switches. The slave nodes consist of four remote units to handle functions such as headlamps, tail lamps, etc. These nodes are the front right, front left, rear right and rear left nodes. Incorporated into the system are also a keyboard node, a EIC node and a display node.
The keyboard node may call for a control action at any time. This node is being continuously monitored by the master controller which receives status and processes the command or information.
Overall system intelligence and flexibility is increased by dedicating a node to NS455 the Terminal Management Processor. This node takes the responsibility to display information on a $4^{\prime \prime}$ flat CRT display.
An Electronic Instrument Cluster (EIC) system is a completely independent system. It typically performs all functions associated with the automobile dashboard such as vehicle speed, odometers to accumulate mileage, gauges to display engine temperature, fuel level and so on. It also indicates error conditions such as high engine temperatures, low fuel level etc. The multiplex wiring system uses a standard slave node as a bridge between the two independent systems. The slave node monitors error conditions from the EIC system and passes them to the master node upon request. It becomes relatively simple to allow the master to access all activity in the EIC system via additional commands to the slave node serving the EIC system:

## THE COMMUNICATION PROTOCOL

The master unit addresses the remote units sequentially and receives a status reply from each individual node. Data communication is via the standard UART format. It has a start bit, eight data bits, an even parity bit and one stop bit. Information to be transmitted from the master to a slave node is organized as a frame. Each frame contains the address of destination and command or data. The information in a frame is transmitted as byte format. Address/data differentiation is done by means of a flag. The byte is an address byte if the MSB is set (" 1 "), otherwise it is a data byte. Two different types of addressing schemes have been incorporated into the communication protocol; node addressing and class addressing. A class of nodes is formed by grouping together slave nodes with common functions. Commands may be executed either by specific individual nodes or by slave classes. All nodes of the same class execute the command simultaneously. The system implementation at National involved four classes with seven slave nodes per class. So, the total number of nodes possible in this system is 28 .


The partitioning between the class address and node address reduces the density of bus traffic significantly by eliminating repetative command transmission to individual node class. Lower bus traffic implies that lower transmission bit rate can be used, allowing additional noise immunity. Another advantage of the class addressing is the provision of synchronization for control signals such as HAZARD, LEFT/ RIGHT turns.
Error correction is incorporated into the communication protocol. The UART error flags such as PARITY and FRAMING ERRORS protect the system at the physical layer. At the system level, the nodes simply avoid sending an acknowledgement to the master when an error is detected. The master times out and sends the command again.

## THE MASTER NODE

The master controller is the heart of the system. Its responsibility is to generate the controlling commands and synchronize the system. It transmits to the remote units and listens to them to get the vehicle status and acts accordingly. Circuit complexity is reduced by implementing extensive software programming in the master controller. This means that the burden is essentially on the master and must be engineered to very high standards of reliability. The device used in the implementation as the master is the COP1430. It is a cost effective 4 -bit single chip microcontroller. It features on chip UART which handles asynchronous communications at speeds up to 9600 Baud.

## THE SLAVE NODES

The standard slave nodes are based upon the COP413L. The COP413L is a low cost 4-bit microcontroller which may be customized in production. A system such as multiplex wiring requires power consumption to be absolutely minimal. Another basic requirement is that the system should be cost effective. These two facts directed us to use the COP413L at the standard slave node. The COP413L is a low cost (49!!) low power microcontroller from NSC drawing less
than 7 mA at 4.5 V to 5.5 V . The device contains an 8 -bit bidirectional I/O port and a serial expansion port. The CMOS version of COP413L will also be available.

## THE DISPLAY NODE

This node can serve as a condition monitoring unit for the vehicle. A considerable quantity of diagnostic information collected from transducers, switches, sensors and various loads are fed to this unit to be displayed on a CRT display. The node is based on a Terminal Management Processor the NS455. The NS455 is a CRT controller on chip. The messages are updated over the serial I/O line by the master controller. The communication format is:
a) The node receives the address.
b) If address matches the local node address, send the copy command
c) Receive new address and execute.

## OUTPUT STAGES

The power FETs used for local switching throughout the system are IRF541 (4). These N-channel FETs provide much better drive circuit specification as compared to bipolar output stages. They also feature all of the well established advantages of MOSFET such as voltage control, very fast switching, and very low on state resistance. Another advantage is the lower cost as compared to comparibly rated p-channel devices.

## TRANSMISSION MEDIUM

A balanced twisted pair is used for bus medium which provides high noise immunity. The transceiver selected for the bus is DS3695 (Figure 2). This device is a high speed differential TRI-STATE® Bus/line transceiver designed to meet EIA standard for multipoint bus transmission. Bus contention or fault situations that cause excessive power dissipation within the device are handled by a standard thermal shutdown circuit, which forces the driver outputs into the high impedance state.


FIGURE 2. Bus Interface

## CONCLUSIONS

Multiplex wiring system potentially seems to be a good replacement for conventional wiring system. Reduced complexity, increased flexibility and diagnostic capability could be achieved by incorporating microcontroller devices at nodes within the wiring system. The 4-bit microcontrollers selected are available in a price range, as low as 49q, that will allow multiplex wiring to compare favorably on a costperformance basis with the conventional harness.

## REFERENCES

1. Michael W. Lowndes and Paul E. V. Phillips, "The Motorcar Multiplex Systems', IEE Conference on Automotive Electronics, 229, England, Nov. 1983.
2. R. F. Robins/W. J. Brittain/M. R. Lunt, "A Car Multiplex Wiring System with Self Coding Control Modules", IEE Conference on Automotive Electronics, 229, Ford Motor Company, UK, Nov. 1983.
3. Booth, J. A., 1983 "Vehicle Interconnection Systems for the Future", IEE Conference on Automotive Electronics, London, Nov. 1983.
4. International Rectifier, HEXFET Databook, 1985.

## Dual Tone <br> Multiple Frequency (DTMF)

The DTMF (Dual Tone Multiple Frequency) application is associated with digital telephony, and provides two selected output frequencies (one high band, one low band) for a duration of 100 ms . A benchmark subroutine has been written for the COP820C/840C microcontrollers, and is outlined in detail in this application note. This DTMF subroutine takes 110 bytes of COP820C/840C code, consisting of 78 bytes of program code and 32 bytes of ROM table. The timings in this DTMF subroutine are based on a 20 MHz COP820C/840C clock, giving an instruction cycle time of $1 \mu \mathrm{~s}$.
The matrix for selecting the high and low band frequencies associated with each key is shown in Figure 1. Each key is uniquely referenced by selecting one of the four low band frequencies associated with the matrix rows, coupled with selecting one of the four high band frequencies associated with the matrix columns. The low band frequencies are 697, 770,852 , and 941 Hz , while the high band frequencies are 1209, 1336, 1477, and 1633 Hz . The DTMF subroutine assumes that the key decoding is supplied as a low order hex digit in the accumulator. The COP820C/840C DTMF subroutine will then generate the selected high band and low band frequencies on port G output pins G3 and G2 respectively for a duration of 100 ms .
The COP820C/840C each contain only one timer. The problem is that three different times must be generated to satisfy the DTMF application. These three times are the periods of the two selected frequencies and the 100 ms duration period. Obviously the single timer can be used to generate any one (or possibly two) of the required times, with the program having to generate the other two (or one) times.
The solution to the DTMF problem lies in dividing the 100 ms time duration by the half periods (rounded to the nearest micro second) for each of the eight frequencies, and then examining the respective high band and low band quotients and remainders. The results of these divisions are detailed in Table I. The low band frequency quotients range from 139 to 188 , while the high band quotients range from 241 to 326. The observation that only the low band quotients will each fit in a single byte dictates that the high band frequency be produced by the 16 bit (2 byte) COP820C/840C timer running in PWM (Pulse Width Modulation) Mode.


TL/DD/9662-1 FIGURE 1. DTMF Keyboard Matrix

The solution then is to use the program to produce the selected low band frequency as well as keep track of the 100 ms duration. This is achieved by using three programmed register counters R0, R2, and R3, with a backup register R1 to reload the counter R0. These three counters represent the half period, the 100 ms quotient, and the 100 ms remainder associated with each of the four low band frequencies.
The theory of operation in producing the selected low band frequency starts with loading the three counters with values obtained from a RAM table. The half period for the selected frequency is counted out, after which the G2 output bit is toggled. During this half period countout, the quotient counter is decremented. This procedure is repeated until the quotient counter counts out, after which the program branches to the remainder loop. During the remainder loop, the remainder counter counts out to terminate the 100 ms . Following the remainder countout, the G2 and G3 bits are both reset, after which the DTMF subroutine is exited. Great care must be taken in time balancing the half period loop for the selected low band frequency. Furthermore, the toggling of the G2 output bit (achieved with either a set or reset bit instruction) must also be exactly time balanced to maintain the half period time integrity. Local stall loops (consisting of a DRSZ instruction followed by a JP jump back to the DRSZ for a two byte, six instruction cycle loop) are embedded in both the half period and remainder loops. Consequently, the ROM table parameters for the half period and remainder counters are approximately only one sixth of what otherwise might be expected. The program for the half period loop, along with the detailed time balancing of the loop for each of the low band frequencies, is shown in Figure 2.
The DTMF subroutine makes use of two 16 byte ROM tables. The first ROM table contains the translation table for the input hex digit into the core vector. The encoding of the hex digit along with the hex digit ROM translation table is shown in Table II. The row and column bits (RR, CC) representing the low band and high band frequencies respectively of the keyboard matrix shown in Figure 1, are encoded in

TABLE I. Frequency Half Periods, Quotlents, and Remainders

|  | Freq. Hz | $\begin{array}{\|c} \text { Half } \\ \text { Perlod } \\ 0.5 \mathrm{P} \end{array}$ | Half <br> Period in $\mu \mathrm{s}$ | $100 \mathrm{~ms} / 0.5 \mathrm{P}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Quotient | Remainder |
| Low <br> Band Freq.'s | 697 | 717.36 | 717 | 139 | 337 |
|  | 770 | 649.35 | 649 | 154 | 54 |
|  | 852 | 586.85 | 587 | 170 | 210 |
|  | 941 | 531.35 | 531 | 188 | 172 |
| High Band Freq.'s | 1209 | 413.56 | $\begin{gathered} 414 \\ (256+158) \\ \hline \end{gathered}$ | 241 | 226 |
|  | 1336 | 374.25 | $\begin{gathered} 374 \\ (256+118) \\ \hline \end{gathered}$ | 267 | 142 |
|  | 1477 | 338.52 | $\begin{gathered} 339 \\ (256+83) \end{gathered}$ | 294 | 334 |
|  | 1633 | 306.18 | $\begin{gathered} 306 \\ (256+50) \end{gathered}$ | 326 | 244 |

the two upper and two lower bits of the hex digit respectively. Consequently, the format for the hex digit bits is RRCC, so that the input byte in the accumulator will consist of 0000RRCC. The program changes this value into 1101RRCC before using it in setting up the address for the hex digit ROM translation table.
The core vectors from the hex digit ROM translation table consist of a format of TTOOXX00, where the two T (Timer) bits select one of four high band frequencies, while the two $X$ bits select one of four low band frequencies. The core vector is transformed into four different inputs for the second ROM table. This transformation of the core vector is shown in Table III. The core vector transformation produces a timer vector 1100 TT00 ( T ), and three programmed coun-
ter vectors for R1, R2, and R3. The formats for the three counter vectors are 1100XX11 (F), 1100XX10 (Q), and 1100XX01 (R) for R1, R2, and R3 respectively. These four vectors produced from the core vector are then used as inputs to the second ROM table. One of these four vectors (the $T$ vector) is a function of the $T$ bits from the core vector, while the other three vectors ( $F, Q, R$ ) are a function of the $X$ bits. This correlates to only one parameter being needed for the timer (representing the selected high band frequency), while three parameters are needed for the three counters (half period, 100 ms quotient, 100 ms remainder) associated with the low band frequency and 100 ms duration. The frequency parameter ROM translation table, accessed by the T, F, Q, and R vectors, is shown in Table IV.


FIGURE 2. Time Balancing for Half Period Loop


TABLE IV. Frequency Parameter ROM Translation Table

| T - TIMER | F - FREQUENCY | Q Q - QUOTIENT | R - REMAINDER |
| :---: | :---: | :---: | :---: |
| ADDRESS | DATA (DEC) | VECTOR |  |
| 0xC0 | 158 | T |  |
| $0 \times \mathrm{Cl}$ | 53 | R |  |
| 0xC2 | 140 | Q |  |
| $0 \times \mathrm{C} 3$ | 114 | F |  |
| 0xC4 | 118 | T |  |
| 0xC5 | 6 | R |  |
| 0xC6 | 155 | Q |  |
| 0xC7 | 104 | F |  |
| $0 \times C 8$ | 83 | T |  |
| 0xC9 | 32 | R |  |
| $0 \times C A$ | 171 | Q |  |
| $0 \times C B$ | 93 | F |  |
| $0 \times \mathrm{xCC}$ | 50 | T |  |
| OxCD | 25 | R |  |
| OxCE | 189 | Q |  |
| OxCF | 83 | F |  |

In summary, the input hex digit selects one of 16 core vectors from the first ROM table. This core vector is then transformed into four other vectors (T, F, Q, R), which in turn are used to select four parameters from the second ROM table. These four parameters are used to load the timer, and the respective half period, quotient, and remainder counters. The first ROM table (representing the hex digit matrix table) is arbitrarily placed starting at ROM location 01D0, and has a reference setup with the ADD A,\#0D0 instruction. The second ROM table (representing the frequency parameter table) must be placed starting at ROM location 01C0 (or $0 \times C 0$ ) in order to minimize program size, and has reference setups with the OR A, \#OC3 instruction for the F vector and with the OR A, \#OCO instruction for the T vector.
The three parameters associated with the two $X$ bits of the core vector require a multi-level table lookup capability with the LAID instruction. This is achieved with the following section of code in the DTMF subroutine:

|  | LD | B,\#R1 |
| :---: | :---: | :---: |
|  | LD | X, \#R4 |
|  | X | A, [X] |
| LUP: | LD | A, [X] |
|  | LAID |  |
|  | X | A, [ ${ }^{\text {+ }}$ ] |
|  | DRSZ | R4 |
|  | IFBNE | \#4 |
|  | JP | LUP |

This program code loads the F frequency vector into R4, and then decrements the vector each time around the loop. This successive loop decrementation of the R4 vector changes the $F$ vector into the $Q$ vector, and then changes the $Q$ vector into the $R$ vector. This R4 vector is used to access the ROM table with the LAID instruction. The $X$ pointer references the R4 vector, while the $B$ pointer is incremented each time around the loop after it has been used to store away the three selected ROM table parameters (one per loop). These three parameters are stored in sequential RAM locations R1, R2, and R3. The IFBNE test instruction is used to skip out of the loop once the three selected ROM table parameters have been accessed and stored away.
The timer is initialized to a count of 15 so that the first timer underflow and toggling of the G3 output bit (with timer PWM mode and G3 toggle output selected) will occur at the same time as the first toggling of the G2 output bit. The half period counts for the high band frequencies range from 306 to 414 , so these values minus 256 are stored in the timer section of the second ROM table. The selected value from this frequency ROM table is then stored in the lower half of the timer autoreload register, while a 1 is stored in the upper half. The timer is selected for PWM output mode and started with the instruction LD [B], \# OBO where the B pointer is selecting the CNTRL register at memory location OEE.
The DTMF subroutine for the COP820C/840C uses 110 bytes of code, consisting of 78 bytes of program code and 32 bytes of ROM table. A program routine to sequentially call the DTMF subroutine for each of the 16 hex digit inputs is supplied with the listing for the DTMF subroutine.


NATIONAL SEMICONDUCTOR CORPORATION COP800 CROSS ASSEMBLER,REV:B,20 JAN 87 DTMF
52 53 54 55 56 57 58 6

| 63 | $00 D 0$ |
| :--- | :--- |
| 64 | $00 D 1$ |
| 65 | $00 D 4$ |
| 66 | $00 D 5$ |
| 67 | $00 D C$ |
| 68 | $00 E A$ |
| 69 | $00 E E$ |
| 70 | $00 E F$ |
| 71 | $00 F 0$ |
| 72 | $00 F 1$ |
| 73 | $00 F 2$ |
| 74 | $00 F 3$ |
| 75 | $00 F 4$ |

7

| 77 | 0000 | DD2F |
| :--- | :--- | :--- |
| 78 | 0002 | BCD1FF |
| 79 | 0005 | BCD080 |
| 80 | 0008 | DEDC |
| 81 | $000 A$ | $9 E 00$ |
| 82 | $000 C$ | AE |
| 83 | 0000 | 3160 |
| 84 | $000 F$ | DEDC |
| 85 | 0011 | AE |
| 86 | 0012 | 9405 |
| 87 | 0014 | A6 |
| 88 | 0015 | $6 C$ |
| 89 | 0016 | $9 D D 0$ |
| 90 | 0018 | Al |
| 91 | 0019 | B0 |
| 92 | $001 A$ | $9 C D 0$ |
| 93 | $001 C$ | EF |

93 001C EF 94 96
. FORM


START :
LD
LD
LD
LD
LD
LD
JSR
LD
LD
ADD
$X$
RBIT
LD
SC
$R R C$
$X$
$X P$

SP, 02F PORTLC, 㫪OFF PORTLD, 080 B, 夋PORTD [B], 0
A, [B]
DTMF
B, PORTD
A, [B]
A, 5
A, [B]
4, [B]
A, PORTLD

A
A, PORTLD LOOP


TL/DD/9662-3

| 97 |  | 0160 |  | . $=0160$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 98 |  |  | ; |  |  |  |  |
| 99 | 0160 | DED5 | DTMF: | LD | B, PORTGC |  |  |
| 100 | 0162 | 9B3F |  | LD | [B-], 03 F |  |  |
| 101 | 0164 | 6 B |  | RBIT | 3, [B] | ; | OPTIONAL |
| 102 | 0165 | 6A |  | RBIT | 2,[B] | ; | OPTIONAL |
| 103 |  |  | ; |  |  |  |  |
| 104 | 0166 | 94D0 |  | ADD | A, \% 0 DO |  |  |
| 105 | 0168 | A4 |  | LAID |  | ; | DIGIT MATRIX TABLE |
| 106 |  |  | ; |  |  |  |  |
| 107 | 0169 | 5 F |  | LD | B, 0 |  |  |
| 108 | 016A | A6 |  | X | A, [B] |  |  |
| 109 | 016 B | AE |  | LD | $A,[B]$ |  |  |
| 110 | 016C | 97 C 3 |  | OR | A, 010 C |  |  |
| 111 | 016 E | DEF1 |  | LD | B, \%R1 |  |  |
| 112 | 0170 | DCF4 |  | LD |  |  |  |
| 113 | 0172 | B6 |  | X | A, [ X$]$ |  |  |
| 114 | 0173 | BE | LUP: | LD | A, [X] |  |  |
| 115 | 0174 | A4 |  | LAID |  | ; | LB FREQ TABLES |
| 116 | 0175 | A2 |  | X | A, [ $B+]$ | ; | (3 PARAMETERS) |
| 117 | 0176 | C4 |  | DRSZ |  |  |  |
| 118 | 0177 | 44 |  | IFBNE | * 4 |  |  |
| 119 | 0178 | FA |  | JP | LUP |  |  |
| 120 |  |  | ; |  |  |  |  |
| 121 | 0179 | 5F |  | LD | B, 0 |  |  |
| 122 | 017A | AE |  | LD | A, [B] |  |  |
| 123 | 017B | 65 |  | SWAP | A |  |  |
| 124 | 017C | 97 Co |  | OR | A, \% 0 CO |  |  |
| 125 | 017E | A4 |  | LAID |  | ; | HB FREQ TABLE |
| 126 | 017 F | DEEA |  | LD | B, 番IMERLO | ; | (l PARAMETER) |
| 127 | 0181 | 9A0F |  | LD | [ $\mathrm{B}+\mathrm{]}$, 15 |  |  |
| 128 | 0183 | 9 AOO |  | LD | [ $\mathrm{B}+]$, 0 |  |  |
| 129 | 0185 | A2 |  | X | A, [ $B+]$ |  |  |
| 130 | 0186 | 9A01 |  | LD | $[B+],{ }^{\text {a }}$ |  |  |
| 131 | 0188 | 9EB0 |  | LD | [B], OBO | ; | START TIMER PWM |
| 132 |  |  | ; |  |  |  |  |
| 133 | 018A | DED4 |  | LD | B, \%PORTGD |  |  |
| 134 | 018C | DCF1 |  | LD | $\mathrm{X}, \mathrm{R} 1$ |  |  |
| 135 |  |  |  |  |  |  |  |
| 136 | 018E | B B | LUP1: | LD | A, [ $\mathrm{X}-\mathrm{]}$ |  |  |
| 137 | 018 F | 72 |  | IFBIT | 2,[B] | ; | TEST LB OUTPUT |
| 138 | 0190 | 03 |  | JP | BYP1 |  |  |
| 139 | 0191 | B2 |  | X | A, [ $\mathrm{X}+\mathrm{]}$ |  |  |
| 140 | 0192 | 7A |  | SBIT | 2,[B] | ; | SET LB OUTPUT |
| 141 | 0193 | 03 |  | JP | BYPZ |  |  |
| 142 | 0194 | B8 | BYP 1 : | NOP |  |  |  |
| 143 | 0195 | 6A |  | RBIT | 2, [ $\mathrm{B}^{\text {] }}$ | ; | RESET LB OUTPUT |
| 144 | 0196 | B2 |  | X | A, $[\mathrm{X}+]$ |  |  |
| 145 | 0197 | C2 | BYP2: | DRSZ | R2 | ; | DECR. QUOT. COUNT |
| 146 | 0198 | 01 |  | JP | LUP2 |  |  |
| 147 | 0199 | OC |  | JP | FINI | ; | Q COUNT FINISHED |
| 148 |  |  |  |  |  |  |  |
| 149 | 019A | CO | LUP2: | DRSZ | RO | ; | DECR. F COUNT |
| 150 | 019B | FE |  | JP | LUP2 | ; | LB (HALF PERIOD) |
| 151 |  |  | ; |  |  |  |  |
| 152 | 019 C | B8 |  | NOP |  | ; |  |
| 153 | 019 D | BE |  | LD | A, [ X$]$ | ; | BALANCE |
| 154 | 019E | 9268 |  | IFEQ | A, 104 | ; | LB FREQUENCY |
| 155 | 01A0 | ED |  | JP | LUPI | ; | HALF PERIOD |
| 156 |  |  | ; |  |  | ; | RESIDUE |
| 157 | 01A1 | B8 |  | NOP |  | ; | DELAY FOR |
| 158 | 01A2 | 925D |  | IFEQ | A, \%93 | ; | EACH OF 4 |
| 159 | 0144 | E9 | BACK : | JP | LUP1 | ; | LB FREQ'S |
| 160 | 0145 | FE |  | JP | BACK | ; |  |
| 161 |  |  |  |  |  |  |  |
| 162 | $01 A 6$ 0147 | C3 | FINI: | $\underset{\mathrm{JP}}{\text { DRSZ }}$ | R3 | ; | DECR. REM. COUNT |
| 164 |  |  | ; | JP | FINI | ; | R CNT NOT FINISHED |
| 165 | 0148 | BDEE6C |  | RBIT | 4, CNTRL | ; | STOP TIMER |
| 166 | 01 AB | 6 B |  | RBIT | 3, [B] | ; | CLR HB OUTPUT |
| 167 | 01AC | 6A |  | RBIT | 2, [B] | ; | CLR LB OUTPUT |
| 168 |  |  | ; |  |  |  |  |
| 169 | 01AD | 8 E |  | RET |  |  |  |
| 170 |  |  | ; |  |  |  | TL/DD/9 |

NATIONAL SEMICONDUCTOR CORPORATION
COP800 CROSS ASSEMBLER,REV:B, 20 JAN 87 DTMF

| 171 |  |  | . FORM |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 172 |  |  |  |  | . FORM |  |  |
| 173 |  |  | ; FREQUENCY | AND 1 | 100 MSEC | PARAMETER | TABLE |
| 174 |  | 01 CO |  | . $=01 \mathrm{CO}$ |  |  |  |
| 175 |  |  | ; |  |  |  |  |
| 176 | $01 C 0$ | 9E |  | . BYTE | 158 |  | ; T |
| 177 | 01 Cl | 35 |  | . BYTE | 53 |  | ; R |
| 178 | 01 C 2 | 8C |  | . BYTE | 140 |  | ; Q |
| 179 | 01 C 3 | 72 |  | . BYTE | 114 |  | ; F |
| 180 | 01 C 4 | 76 |  | . BYTE | 118 |  | ; T |
| 181 | $01 C 5$ | 06 |  | . BYTE | 6 |  | ; R |
| 182 | $01 \mathrm{C6}$ | 9 B |  | . BYTE | 155 |  | ; Q |
| 183 | 01 C 7 | 68 |  | . BYTE | 104 |  | ; F |
| 184 | $01 \mathrm{C8}$ | 53 |  | . BYTE | 83 |  | ; $T$ |
| 185 | 01C9 | 20 |  | . BYTE | 32 |  | ; R |
| 186 | 01 CA | AB |  | . BYTE | 171 |  | ; Q |
| 187 | 01CB | 5D |  | . BYTE | 93 |  | ; F |
| 188 | 01 CC | 32 |  | . BYTE | 50 |  | ; T |
| 189 | O1CD | 19 |  | . BYTE | 25 |  | ; R |
| 190 | O1CE | BD |  | . BYTE | 189 |  | ; Q |
| 191 | 01 CF | 53 |  | . BYTE | 83 |  | ; F |

PAGE:
4
$\begin{array}{rrr}193 & & \text {;DIGIT MATRIX TABL } \\ 194 & 01 D O & =01 D 0\end{array}$
195
19601 D0 00
$\begin{array}{lll}197 & 01 D 1 & 04 \\ 198 & 01 D 2 & 08\end{array}$
$19901 D 3$ OC
20001 D4 40
201 01D5 44
202 01D6 48
$20301 D 7$ 4C
204 01D8 80
205 01D9 84
206 01DA 88
207 01DB 8C
208 01DC C0
209 01DD C4
210 01DE C8
211 01DF CC
212
213

symbol table

## MACRO TABLE

no warning lines
NO ERROR LINES
139 ROM BYTES USED
SOURCE CHECKSUM = 99A7
OBJECT CHECKSUM $=$ O3El
LISTING FILE C:DTMF.PRN
OBJECT FILE C:DTMF.LM

The code listed in this App Note is available on Dial-A-Helper.
Dial-A-Helper is a service provided by the Microcontroller Applications Group. The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communicating to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The minimum system requirement is a dumb terminal, 300 or 1200 baud modem, and a telephone. With a communications package and a PC, the code detailed in this App Note can be down loaded from the FILE SECTION to disk for later use. The Dial-A-Helper telephone lines are:

Modem (408) 739-1162
Voice (408) 721-5582
For Additional Information, Please Contact Factory

Section 4 HPC Family

## Section 4 Contents

HPC16083/HPC26083/HPC36083/HPC46083/HPC16003/HPC26003/HPC36003/HPC46003 High-Performance Microcontrollers4-5HPC16164/HPC26164/HPC36164/HPC46164/HPC16104/HPC26104/HPC36104/HPC46104 High-Performance Microcontrollers4-35
HPC16400/HPC36400/HPC46400 High-Performance Microcontrollers ..... 4-67
HPC16900/HPC26900/HPC36900/HPC46900 PEARL Port Expander and Re-creation Logic ..... 4-89

## The 16-Bit HPCTM Family: Optimized for Performance

## Key Features

- World's first 16-bit CMOS microcontroller
- World's fastest CMOS microcontroller
- 134 ns instruction-cycle time at 30 MHz
- Full 16-bit architecture and implementation
- 64 kbyte address space
- High code efficiency with single-byte, multiple-function instructions
■ $16 \times 16$-bit multiply, $32 \times 16$-bit divide
■ Eight vectored interrupt sources
- Watchdog logic monitors
- 16-bit timer/counters
- Up to 52 general-purpose high-speed I/O lines
- On-chip ROM to 8 kbytes
- On-chip RAM to 256 bytes
- On-chip peripherals
— DMA
- HDLC
- Timers
- Input-capture registers
- A/D converter
- UART
- User-programmable memory
- High speed SRAM
- Gate array
- M ${ }^{2}$ CMOS fabrication
- MICROWIRE/PLUSTM serial interface
- ROMIess versions available
- Wide operating voltage range:
+3 V to +5.5 V
- Military temp range available
$\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$
- MIL-STD-883C versions available
- 68-pin PGA, PLCC, and LDCC packages

National's High Performance Controller (HPC) family is not only the world's first 16-bit CMOS microcontroller family, but also the world's fastest.
Currently operating at a clock rate of 30 MHz , the HPC's 2 -micron geometry is fabricated in scalable $\mathrm{M}^{2}$ CMOSTM, allowing die-shrinks to 1.25 microns and, ultimately, to submicron levels. Meaning the HPC will be operating at much higher frequencies in the future.
The HPC is designed for high-performance applications. With its 134 ns instruction cycle and its $16 \times 16$-bit multiply and $32 \times 16$-bit divide, the HPC is appropriate for computeintensive environments that used to be the sole domain of the microprocessor.

The HPC is ideal, for example, for signal conditioning applications. The HPC's high throughput helps eliminate external components from typical signal processing/control circuits, and allows key parts of the application to be implemented in software rather than hardware.
This not only reduces system cost and development time, but also increases the flexibility and market life of the product.
At the same time, because the HPC has a control-oriented architecture, important functions are still implemented in hardware, providing critical performance advantages unavailable in a pure-software solution, such as a general mi-croprocessor-based design.
It is this powerful performance capability that, when combined with the wide range of peripheral functions that are available (such as UARTs, A/D converters, and HDLC protocol controllers), make the HPC a true systems solution on a chip.

## The Powerful HPC Core

The HPC is an "application-specific" microcontroller. Based on a common, high-performance CPU "core", each HPC family member can be "customized" to meet the exact needs of a particular application.
The core, based on a microprocessor-like von Neumann architecture, contains seven key functional elements:

1. Arithmetic Logic Unit (ALU)
2. 6 working registers
3. 8 interrupts
4. 3 timers
5. Control logic
6. Watchdog circuitry
7. MICROWIRE/PLUS interface

The internal data paths, registers, timers, and ALU are all 16 bits wide.
So the HPC can directly address up to 64 kbytes of "external" memory.
The external data bus, however, is dynamically configurable as 8 or 16 bits, allowing it to efficiently interface with a variety of peripheral devices.

## Flexible Peripheral Support

The HPC core can support a full range of peripheral functions:

- High-level Data Link Control (HDLC) for ISO-standard data communications

Flexible Peripheral Support (Continued)

- Universal Asynchronous Receiver/Transmitters (UARTs) for full-duplex, 300/1200/2400/9600-baud serial communications
- High-Speed Outputs and Pulse-Width Modulated (PWM) timers for efficient external interfaces
- User-programmable memory

■ Analog-to-Digital (A/D) converters for interfacing "realworld" inputs

Plus:

- Up to 64 kbytes of direct-addressable memory
- Up to 52 I/O ports on a 68 -pin package


## Efficient Instruction Set

The HPC family achieves much of its performance through its unique, highly optimized instruction set. Unlike the instruction set of a typical microprocessor, the HPC instruction set is designed for maximum code efficiency. Because ROM-space is necessarily limited on a single-chip solution, programs must be compact and economical.
The HPC instruction set supports nine addressing modes, like a high-performance 16-bit microprocessor. And each instruction in the set is designed to execute a number of individual functions, so the same operations can be executed with tighter code.
As a result, the typical HPC instruction cycle is only 134 ns at 30 MHz . And the typical HPC 16 -bit multiply or divide takes less than $4 \mu \mathrm{~s}$.
To achieve the same level of performance in other 16-bit and high-end 8 -bit microcontrollers, as indicated by recent benchmark studies, would require up to two times the memory space as the HPC.

## Low Power Operation

The HPC uses power as efficiently as it uses memory space.

The HPC draws only 20 mA of current at 17 MHz . And its even less at lower clock rates.
The HPC can also operate effectively at input voltages as low as +3.0 V , which further reduces power consumption.
In addition, the HPC has two software-selectable powerdown modes:

1. IDLE, which stops all operations except for the oscillator and one timer, thereby maintaining all RAM, registers, and I/O in a static state, cuts current drain to 2 mA .
2. HALT, which stops all operations including the oscillator and timers, but holds RAM, registers, and I/O stable, cuts current drain to only $20 \mu \mathrm{~A}$.

## Key Applications

■ Signal conditioning/processing/control

- Automotive systems
- Data processing
- Telecommunications
- Military
- Embedded controllers
- Medical
- Factory automation
- Industrial control
- Compute-intensive environments
- High-end control
- Tape and disk drives
- Security systems
- Laser printers
- SCSI control


## High Level Language Support

A C compiler is already available for software development on standard platforms: the IBM PC running DOS or UNIX® or the DECTM VAXTM running VMSTM or UNIX.
With powerful tools such as these, the HPC can be quickly and efficiently programmed for any high-performance application.

## HPC Family of Microcontrollers

| Commercial Temp Version $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Industrial Temp Version $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | Military Temp Version $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | Memory |  | Features |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | $\begin{gathered} \text { ROM } \\ \text { (Bytes) } \end{gathered}$ | $\begin{gathered} \text { RAM } \\ \text { (Bytes) } \end{gathered}$ | 1/0 |  | Interrupt | Stack | Timer <br> Base <br> Counters | $\begin{gathered} \text { Size } \\ \text { (Pins) } \end{gathered}$ | Other* |
|  |  |  |  |  | $\begin{aligned} & 1 / 0 \\ & \text { Pins } \end{aligned}$ | $\begin{gathered} \text { Serial } \\ \text { I/O } \end{gathered}$ |  |  |  |  |  |
| HPC46003 | HPC36003 | HPC16003 | ROMless | 256 | 52 | YES | 8 Sources | In RAM | 8 | 68 | 4 ICR's |
| HPC46004 | HPC36004 | HPC16004 | ROMless | 512 | 52 | YES | 8 Sources | In RAM | 8 | 68 | 4 ICR's |
| HPC46064 | HPC36064 | HPC16064 | 16.0k | 512 | 52 | YES | 8 Sources | In RAM | 8 |  | 4 ICR's |
| HPC46083 | HPC36083 | HPC16083 | 8.0k | 256 | 52 | YES | 8 Sources | In RAM | 8 | 68 | 4 ICR's |
| HPC46104 | HPC36104 | HPC16104 | ROMless | 512 | 52 | YES | 8 Sources | In RAM | 8 |  |  |
| HPC46164 | HPC36164 | HPC16164 | 16.0k | 512 | 52 | YES | 8 Sources | In RAM | 8 | 68 | 8 CH A/D <br>  |
| HPC46164 | HPC36164 | HPC16164 | 16.0k | 512 | 52 | YES | 8 Sources | In RAM | 8 | 68 | 8 CH A/D |
| HPC46400 | HPC36400 | HPC16400 | N/A | 256 | 52 | YES | 8 Sources | In RAM | 4 | 68 | HDLC \& DMA |
| HPC46900 | HPC36900 | HPC16900 | N/A |  |  |  |  |  |  | 68 | PEARL |

*ICR = Input Capture Registers
HDLC $=$ High-Level Data Link Control
PEARL $=$ Port Expanded and Recreation Logic

# HPC16083/HPC26083/HPC36083/HPC46083/ HPC16003/HPC26003/HPC36003/HPC46003 High-Performance microControllers 

## General Description

The HPC16083 and HPC16003 are members of the HPCTM family of High Performance microControllers. Each member of the family has the same core CPU with a unique memory and I/O configuration to suit specific applications. The HPC16083 has 8k bytes of on-chip ROM. The HPC16003 has no on-chip ROM and is intended for use with external memory. Each part is fabricated in National's advanced microCMOS technology. This process combined with an advanced architecture provides fast, flexible I/O control, efficient data manipulation, and high speed computation.
The HPC devices are complete microcomputers on a single chip. All system timing, internal logic, ROM, RAM, and I/O are provided on the chip to produce a cost effective solution for high performance applications. On-chip functions such as UART, up to eight 16 -bit timers with 4 input capture registers, vectored interrupts, WATCHDOGTM logic and MICROWIRE/PLUSTM provide a high level of system integration. The ability to address up to 64 k bytes of external memory enables the HPC to be used in powerful applications typically performed by microprocessors and expensive peripheral chips. The term "HPC16083" is used throughout this datasheet to refer to the HPC16083, HPC16043 and HPC16003 devices unless otherwise specified.
The microCMOS process results in very low current drain and enables the user to select the optimum speed/power product for his system. The IDLE and HALT modes provide further current savings. The HPC is available in 68-pin PLCC, LCC, LDCC, PGA and TapePak ${ }^{\circledR}$ packages.

## Block Diagram (HPC16083 with 8k ROM shown)

## Features

- HPC family-core features:
- 16-bit architecture, both byte and word
- 16-bit data bus, ALU, and registers
- 64k bytes of external memory addressing
-FAST-240 ns for fastest instruction when using 17.0 MHz clock, 134 ns at 30 MHz
- High code efficiency-most instructions are single byte
$-16 \times 16$ multiply and $32 \times 16$ divide
- Eight vectored interrupt sources
- Four 16-bit timer/counters with 4 synchronous outputs and WATCHDOG logic
- MICROWIRE/PLUS serial I/O interface
- CMOS-very low power with two power save modes: IDLE and HALT
- UART-full duplex, programmable baud rate
- Four additional 16 -bit timer/counters with pulse width modulated outputs
- Four input capture registers
- 52 general purpose I/O lines (memory mapped)
- 8k bytes of ROM, 256 bytes of RAM on chip

■ ROMless version available (HPC16003)
■ Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$, industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ), automotive ( $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ ) and military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ temperature ranges


## 17 MHz <br> Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
$\begin{array}{lr}\text { Total Allowable Source or Sink Current } & 100 \mathrm{~mA} \\ \text { Storage Temperature Range } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Lead Temperature (Soldering, } 10 \mathrm{sec} \text { ) } & 300^{\circ} \mathrm{C}\end{array}$
$V_{C C}$ with Respect to GND All Other Pins $\left(V_{C C}+0.5\right) V$ to $(G N D-0.5) V$ ESD 2000V
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for HPC46083/HPC46043/HPC46003, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for HPC36083/HPC36043/HPC36003, $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ for HPC26083/HPC26043/HPC26003, $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for $\mathrm{HPC} 16083 / \mathrm{HPC} 16043 / \mathrm{HPC} 16003$

| Symbol | Parameter | Test Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcc}_{1}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=17.0 \mathrm{MHz}$ (Note 1) |  | 30 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=2.0 \mathrm{MHz}$ (Note 1) |  | 3.5 | mA |
| $\mathrm{ICC}_{2}$ | IDLE Mode Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=17.0 \mathrm{MHz}$, (Note 1) |  | 3.0 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=2.0 \mathrm{MHz}$, (Note 1) |  | 0.35 | mA |
| $\mathrm{ICC3}_{3}$ | HALT Mode Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=0 \mathrm{kHz}$, (Note 1) |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=0 \mathrm{kHz}$, (Note 1) |  | 75 | $\mu \mathrm{A}$ |

INPUT VOLTAGE LEVELS RESET, NMI, CKI AND WO (SCHMITT TRIGGERED)

| $\mathrm{V}_{\mathrm{IH}_{1}}$ | Logic High |  | $0.9 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{V}_{\mathrm{IL}_{1}}$ | Logic Low |  |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ | V |

## ALL OTHER INPUTS

| $\mathrm{V}_{\mathrm{IH}_{2}}$ | Logic High |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}_{2}}$ | Logic Low |  |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current |  |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{I}}$ | Input Capacitance | (Note 2) |  | 10 | pF |
| $\mathrm{C}_{\mathrm{IO}}$ | I/O Capacitance | (Note 2) |  | 20 | pF |

OUTPUT VOLTAGE LEVELS

| $\mathrm{VOH}_{1}$ | Logic High (CMOS) | $\mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A}$ | $V_{C C}-0.1$ |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Logic Low (CMOS) | $\mathrm{IOH}^{\text {O }}=10 \mu \mathrm{~A}$ |  | 0.1 | V |
| $\mathrm{V}_{\mathrm{OH}}^{2}$ | Port A/B Drive, CK2 $\left(A_{0}-A_{15}, B_{10}, B_{11}, B_{12}, B_{15}\right)$ | $\mathrm{IOH}=-7 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL} 2}$ |  | $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}_{3}}$ | Other Port Pin Drive, WO (open drain) $\left(\mathrm{B}_{0}-\mathrm{B}_{9}, \mathrm{~B}_{13}, \mathrm{~B}_{14}, \mathrm{P}_{0}-\mathrm{P}_{3}\right)$ | $\mathrm{I}_{\mathrm{OH}}=-1.6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | $\mathrm{IOL}=0.5 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH} 4}$ | ST1 and ST2 Drive | $\mathrm{I}_{\mathrm{OH}}=-6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | $\mathrm{I}_{\mathrm{OL}}=1.6 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\text {RAM }}$ | RAM Keep-Alive Voltage | (Note 3) | 2.5 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| loz | TRI-STATE Leakage Current |  |  | $\pm 5$ | $\mu \mathrm{A}$ |

Note 1: $\mathrm{ICC}_{1}, \mathrm{ICC}_{2}, \mathrm{ICC}_{3}$ measured with no external drive ( $\mathrm{I}_{\mathrm{OH}}$ and $\mathrm{IOL}=0, \mathrm{I}_{\mathrm{IH}}$ and $\mathrm{I}_{\mathrm{IL}}=0$ ). $\mathrm{I}_{\mathrm{CC}}$ is measured with $\overline{\mathrm{RESET}}=\mathrm{V}_{\mathrm{SS}}$. $\mathrm{I}_{\mathrm{CC}}$ is measured with $\mathrm{NMI}=\mathrm{V}_{\mathrm{CC}}$, CKI driven to $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$, with rise and fall times less than 10 ns .
Note 2: This is guaranteed by design and not tested.
Note 3: Test duration is 100 ms .

## 17 MHz

AC Electrical Characteristics $V_{C C}=5.0 \mathrm{~V} \pm 10 \%$ unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for HPC46083/HPC46003, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for HPC36083/HPC36003, $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ for $\mathrm{HPC} 26083 / \mathrm{HPC} 26003,-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for HPC16083/HPC16003

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}=$ CKI freq. | Operating Frequency | 2 | 17.0 | MHz |
| $\mathrm{t}_{\mathrm{C} 1}=1 / \mathrm{f}$ | Clock Period | 59 |  | ns |
| $\mathrm{t}_{\mathrm{C}}=2 / \mathrm{f}_{\mathrm{C}}$ | Timing Cycle | 118 |  | ns |
| $t_{L L}=1 / 2 t_{C}-9$ | ALE Pulse Width | 50 |  | ns |
| ${ }^{\text {t C C }}$ C2R | Delay from CKI Falling Edge to CK2 Rising Edge | 0 | 55 | ns |
| $\mathrm{t}_{\mathrm{DC1C2F}}$ | Delay from CKI Falling Edge to CK2 Falling Edge | 0 | 55 | ns |
| ${ }_{\text {t DCiALER }}($ Notes 1, 2 ) | Delay from CKI Rising Edge to ALE Rising Edge | 0 | 35 | ns |
| $t_{\text {DCiALEF }}($ Notes 1, 2) | Delay from CKI Rising Edge to ALE Falling Edge | 0 | 35 | ns |
| $\begin{aligned} & \text { tDC2ALER }=1 / 4 \text { tC }+20 \\ & \text { (Note 2) } \end{aligned}$ | Delay from CK2 Rising Edge to ALE Rising Edge |  | 50 | ns |
| $\begin{aligned} & \text { tDC2ALEF }=1 / 4 \mathrm{tC}+20 \\ & \text { (Note 2) } \end{aligned}$ | Delay from CK2 Falling Edge to ALE Falling Edge |  | 50 | ns |
| $\mathrm{tST}^{\text {c }}=1 / 4 \mathrm{t}_{\mathrm{C}}-7$ | Address Valid to ALE Falling Edge | 23 |  | ns |
| $t_{V P}=1 / 4 t_{C}-5$ | Address Hold from ALE Falling Edge | 24 |  | ns |
| $t_{\text {WAIT }}=t_{C}=W S$ | Wait State Period | 118 |  | ns |
| $\mathrm{fXIN}=\mathrm{f}_{\mathrm{C}} / 19$ | External Timer Input Frequency |  | 892 | kHz |
| $\mathrm{txin}^{\text {a }}$ | Pulse Width for Timer Inputs | 177 |  | ns |
| ${ }_{\text {f }}^{\text {MW }}$ | External MICROWIRE/PLUS Clock Input Frequency |  | 1.25 | MHz |
| $\mathrm{fu}^{\prime}=\mathrm{f}_{\mathrm{C}} / 8$ | External UART Clock Input Frequency |  | 2.12 | MHz |

Read Cycle Timing with One Wait State

| Symbol | Parameter | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: |
| $t_{\text {ARR }}=1 / 4 t_{C}-5$ | ALE Falling Edge to $\overline{R D}$ Falling Edge | 24 |  | ns |
| $t_{R W}=1 / 2 t_{C}+W S-10$ | $\overline{R D}$ Pulse Width | 167 |  | ns |
| $t_{D R}=3 / 4 t_{C}-15$ | Data Hold after Rising Edge of $\overline{R D}$ | 0 | 75 | ns |
| $t_{A C C}=t_{C}+W S-55$ | Address Valid to Input Data Valid |  | 181 | ns |
| $t_{R D}=1 / 2 t_{C}+W S-65$ | $\overline{R D}$ Falling Edge to Input Data Valid |  | 112 | ns |
| $t_{R D A}=t_{C}-5$ | $\overline{R D}$ Rising Edge to Address Valid | 111 |  | ns |

Note: Bus Output (Port A) $C_{L}=100 \mathrm{pF}$, CK2 Output $C_{L}=50 \mathrm{pF}$, other Outputs $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$. AC parameters are tested using DC Characteristics Inputs and non CMOS Outputs. Measurement of AC specifications is done with external clock driving CKI with $50 \%$ duty cycle. The capacitive load on CKO must be kept below 15 pF or AC measurements will be skewed.
Note: Minimum and Maximum values are calculated from maximum operating frequency.
Note 1: Do not design with this parameter unless CKI is driven with an active signal. When using a passive crystal circuit, CKI or CKO should not be connected to any external logic since any load (besides the passive components in the crystal circuit) will affect the stability of the crystal unpredictably.
Note 2: These are not yet tested parameters. Therefore the given $\min / \mathrm{max}$ value cannot be guaranteed. It is, however, derived from measured parameters, and may be used for system design with a high confidence level.

## 17 MHz

## Write Cycle Timing with One Wait State

| Symbol | Parameter | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: |
| $t_{\text {ARW }}=1 / 2 t_{C}-5$ | ALE Falling Edge to <br> $\overline{W R}$ Falling Edge | 54 | ns |  |
| $t_{W W}=3 / 4 t_{c}+W S-15$ | WR Pulse Width | 192 |  | ns |
| $t_{H W}=1 / 4 t_{C}-5$ | Data Hold after <br> Rising Edge of $\overline{W R}$ | 24 | ns |  |
| $\mathrm{t}_{\mathrm{V}}=1 / 2 \mathrm{t}_{\mathrm{C}}+W S-15$ | Data Valid before <br> Rising Edge of $\overline{W R}$ | 162 | ns |  |

## Ready/Hold Timing

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $t_{\text {DAR }}=1 / 4 t_{C}+W S-50$ | Falling Edge of ALE to Falling Edge of RDY |  | 98 | ns |
| $t_{\text {RWP }}=t_{C}$ | RDY Pulse Width | 118 |  | ns |
| $t_{\text {SALE }}=3 / 4 t_{C}+40$ | Falling Edge of $\overline{\text { LLD }}$ to Rising Edge of ALE | 129 |  | ns |
| $t_{H W P}=t_{C}+10$ | HL.D Pulse Width | 128 |  | ns |
| $\mathrm{t}_{\text {HAD }}=7 / 4 \mathrm{t}_{\mathrm{C}}+50$ | Rising Edge on HLD to Rising Edge on HLDA |  | 257 | ns |
| $\mathrm{t}_{\text {HAE }}=\mathrm{t}_{\mathrm{C}}+100$ | Falling Edge on $\overline{H L D}$ to Falling Edge on HLDA |  | 218* | ns |
| $t_{\text {BF }}$ | Bus Float before Falling Edge on HLDA | 0 |  | ns |
| $t_{B E}=3 / 4 t_{C}+50$ | Bus Enable from Rising Edge of HLDA |  | 139 | ns |

*Note: $t_{\text {HAE }}$ may be as long as ( $3 \mathrm{t}_{\mathrm{C}}+4 \mathrm{ws}+72 \mathrm{t}_{\mathrm{C}}+90$ ) depending on which instruction is being executed, the addressing mode and number of wait states. $t_{\text {HAE }}$ maximum value tested is for the optimal case.
UPI Read/Write Timing

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| tuas | Address Setup Time to Falling Edge of $\overline{\text { URD }}$ | 10 |  | ns |
| tuAh | Address Hold Time from Rising Edge of URD | 10 |  | ns |
| $\mathrm{t}_{\text {RPW }}$ | $\overline{\text { URD Pulse Width }}$ | 100 |  | ns |
| toe | $\overline{\text { URD Falling Edge to }}$ Output Data Valid | 0 | 60 | ns |
| tod | Rising Edge of URD to Output Data Valid | 5 | 35 | ns |
| tordy | RDRDY Delay from Rising Edge of URD |  | 70 | ns |
| twDW | UWR Pulse Width | 40 |  | ns |
| tuds | Input Data Valid before Rising Edge of UWR | 10 |  | ns |
| tudy | Input Data Hold after Rising Edge of UWR | 15 |  | ns |
| $t_{\text {A }}$ | WRRDY Delay from Rising Edge of UWR |  | 70 | ns |

Note: Bus Output (Port A) $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$, CK2 Output $\mathrm{C}_{\mathrm{L}}=50 \mathrm{~F}$, other Outputs $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$.

## 30 MHZ

## Absolute Maximum Ratings

If Military/Aerospace specifled devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Total Allowable Source or Sink Current 100 mA
Storage Temperature Range $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Lead Temperature (Soldering, 10 sec ) $300^{\circ} \mathrm{C}$
$V_{C C}$ with Respect to GND
-0.5 V to 7.0 V All Other Pins
ESD
$\left(V_{C C}+0.5\right) V$ to $(G N D-0.5) V$

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. $D C$ and $A C$ electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $\mathrm{V}_{C C}=5.0 \mathrm{~V} \pm 10 \%$ unless otherwise specified, $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for HPC $46083 / \mathrm{HPC} 46003,-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for $\mathrm{HPC} 36083 / \mathrm{HPC} 36003,-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ for $\mathrm{HPC} 26083 / \mathrm{HPC} 26003,-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for HPC16083/HPC16003

| Symbol | Parameter | Test Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\mathrm{CC}}^{1}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=30.0 \mathrm{MHz}$ (Note 1) |  | 60 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=2.0 \mathrm{MHz}$ (Note 1) |  | 3.5 | mA |
| $\mathrm{ICC}_{2}$ | IDLE Mode Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=30.0 \mathrm{MHz}$, (Note 1) |  | 6 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=2.0 \mathrm{MHz}$, (Note 1) |  | 0.35 | mA |
| ${ }^{1} \mathrm{CC}_{3}$ | HALT Mode Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=0 \mathrm{kHz}$, (Note 1) |  | 200 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=0 \mathrm{kHz}$, (Note 1) |  | 75 | $\mu \mathrm{A}$ |

INPUT VOLTAGE LEVELS RESET, NMI, CKI AND WO (SCHMITT TRIGGERED)

| $\mathrm{V}_{\mathrm{IH}_{1}}$ | Logic High |  | $0.9 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}_{1}}$ | Logic Low |  |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ | V |

ALL OTHER INPUTS

| $\mathrm{V}_{\mathrm{H}_{2}}$ | Logic High |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}_{2}}$ | Logic Low |  |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current |  |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{I}}$ | Input Capacitance | (Note 2) |  | 10 | pF |
| $\mathrm{C}_{\mathrm{IO}}$ | I/O Capacitance | (Note 2) |  | 20 | pF |

OUTPUT VOLTAGE LEVELS

| $\mathrm{V}_{\mathrm{OH}}$ | Logic High (CMOS) | $\mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A}$ | $V_{C C}-0.1$ |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}^{1}$ | Logic Low (CMOS) | $\mathrm{l}_{\mathrm{OH}}=10 \mu \mathrm{~A}$ |  | 0.1 | V |
| $\mathrm{VOH}_{2}$ | Port A/B Drive, CK2$\left(A_{0}-A_{15}, B_{10}, B_{11}, B_{12}, B_{15}\right)$ | $\mathrm{I}_{\mathrm{OH}}=-7 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL} 2}$ |  | $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{VOH}_{3}$ | Other Port Pin Drive, WO (open drain) $\left(B_{0}-B_{9}, B_{13}, B_{14}, P_{0}-P_{3}\right)$ | $\mathrm{IOH}=-1.6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | $\mathrm{lOL}^{\prime}=0.5 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH} 4}$ | ST1 and ST2 Drive | $\mathrm{IOH}=-6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | $\mathrm{lOL}=1.6 \mathrm{~mA}$ |  | 0.4 | V |
| $V_{\text {RAM }}$ | RAM Keep-Alive Voltage | (Note 3) | 2.5 | $V_{\text {cC }}$ | V |
| loz | TRI-STATE Leakage Current |  |  | $\pm 5$ | $\mu \mathrm{A}$ |

Note 1: $\mathrm{I}_{\mathrm{CC}_{1}, ~} \mathrm{I}_{\mathrm{CC}_{2}}, \mathrm{I}_{\mathrm{CC}_{3}}$ measured with no external drive ( $\mathrm{I}_{\mathrm{OH}}$ and $\mathrm{I}_{\mathrm{OL}}=0, \mathrm{I}_{\mathrm{IH}}$ and $\mathrm{I}_{\mathrm{IL}}=0$ ). $\mathrm{I}_{\mathrm{CC}_{1}}$ is measured with $\overline{\mathrm{RESET}}=\mathrm{V}_{\mathrm{SS}}$. $\mathrm{ICC}_{3}$ is measured with
$\mathrm{NMI}=\mathrm{V}_{\mathrm{CC}}$, CKI driven to $\mathrm{V}_{\mathrm{IHI}}$ and $\mathrm{V}_{\mathrm{ILI}}$ with rise and fall times less than 10 ns .
Note 2: This is guaranteed by design and not tested.
Note 3: Test duration is 100 ms .

## 30 MHZ

AC Electrical Characteristics $\mathrm{V}_{C C}=5.0 \mathrm{~V} \pm 10 \%$ unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for HPC46083/HPC46003, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for $\mathrm{HPC} 36083 / \mathrm{HPC} 36003,-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ for $\mathrm{HPC} 26083 / \mathrm{HPC} 26003,-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for HPC16083/HPC16003

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $f_{C}=$ CKI freq. | Operating Frequency | 2 | 30 | MHz |
| $\mathrm{t}_{\mathrm{C} 1}=1 / \mathrm{f}_{\mathrm{C}}$ | Clock Period | 33 |  | ns |
| $\mathrm{t}_{\mathrm{C}}=2 / \mathrm{f}_{\mathrm{C}}$ | Timing Cycle | 67 |  | ns |
| $t_{L L}=1 / 2 t_{C}-9$ | ALE Pulse Width | 24 |  | ns |
| $t_{\text {DC1C2R }}$ | Delay from CKI Falling Edge to CK2 Rising Edge | 0 | 55 | ns |
| ${ }^{\text {b C C }}$ C2F | Delay from CKI Falling Edge to CK2 Falling Edge | 0 | 55 | ns |
| ${ }^{\text {DCC1ALER }}$ (Notes 1, 2) | Delay from CKI Rising Edge to ALE Rising Edge | 0 | 35 | ns |
| $t_{\text {DCiAleF }}$ (Notes 1, 2) | Delay from CKI Rising Edge to ALE Falling Edge | 0 | 35 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{DC2ALER}}=1 / 4 \mathrm{tC}+20 \\ & \text { (Note 2) } \end{aligned}$ | Delay from CK2 Rising Edge to ALE Rising Edge |  | 37 | ns |
| $t_{\text {DC2ALEF }}=1 / 4 \mathrm{tC}+20$ <br> (Note 2) | Delay from CK2 Falling Edge to ALE Falling Edge |  | 37 | ns |
| $\mathrm{t}_{\text {ST }}=1 / 4 \mathrm{t}_{\mathrm{C}}-7$ | Address Valid to ALE Falling Edge | 10 |  | ns |
| $t_{V P}=1 / 4 t_{C}-5$ | Address Hold from ALE Falling Edge | 12 |  | ns |
| $t_{\text {WAIT }}=t_{C}=W S$ | Wait State Period | 67 |  | ns |
| $\mathrm{f}_{\mathrm{XIN}}=\mathrm{f}_{\mathrm{C}} / 19$ | External Timer Input Frequency |  | 1.58 | kHz |
| txin | Pulse Width for Timer Inputs | 100 |  | ns |
| $\mathrm{f}_{\text {MW }}$ | External MICROWIRE/PLUS <br> Clock Input Frequency |  | 1.58 | MHz |
| $\mathrm{f}_{\mathrm{U}}=\mathrm{f}_{\mathrm{C}} / 8$ | External UART Clock Input Frequency |  | 3.75 | MHz |

Read Cycle Timing with One Wait State

| Symbol | Parameter | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: |
| $t_{\text {ARR }}=1 / 4 t_{C}-5$ | ALE Falling Edge to $\overline{R D}$ Falling Edge | 12 |  | ns |
| $t_{R W}=1 / 2 t_{C}+W S-10$ | $\overline{R D}$ Pulse Width | 90 |  | ns |
| $t_{D R}=3 / 4 t_{C}-15$ | Data Hold after Rising Edge of $\overline{R D}$ | 0 | 35 | ns |
| $t_{A C C}=t_{C}+W S-33$ | Address Valid to Input Data Valid |  | 100 | ns |
| $t_{R D}=1 / 2 t_{C}+W S-25$ | $\overline{R D}$ Falling Edge to Input Data Valid |  | 75 | ns |
| $t_{R D A}=t_{C}-5$ | $\overline{R D}$ Rising Edge to Address Valid | 62 |  | ns |

Note: Bus Output (Port A) $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$, CK2 Output $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, other Outputs $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$. AC parameters are tested using DC Characteristics Inputs and non CMOS Outputs. Measurement of AC specifications is done with external clock driving CKI with $50 \%$ duty cycle. The capacitive load on CKO must be kept below 15 pF or AC measurements will be skewed.
Note: Minimum and Maximum values are calculated from maximum operating frequency.
Note 1: Do not design with this parameter unless CKI is driven with an active signal. When using a passive crystal circuit, CKI or CKO should not be connected to any external logic since any load (besides the passive components in the crystal circuit) will affect the stability of the crystal unpredictably.
Note 2: These are not yet tested parameters. Therefore the given $\mathrm{min} / \mathrm{max}$ value cannot be guaranteed. It is, however, derived from measured parameters, and may be used for system design with a high confidence level.
Note: These AC specifications are subject to change based on final device characterization. Please contact the factory for updated information.

## 30 MHz

Write Cycle Timing with One Wait State

| Symbol | Parameter | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: |
| $t_{\text {ARW }}=1 / 2 t_{C}-5$ | ALE Falling Edge to <br> $\overline{W R}$ Falling Edge | 28 | ns |  |
| $\mathrm{t}_{\mathrm{WW}}=3 / 4 \mathrm{t}_{\mathrm{C}}+\mathrm{WS}-15$ | WR Pulse Width | 102 | ns |  |
| $\mathrm{t}_{\mathrm{HW}}=1 / 4 \mathrm{t}_{\mathrm{C}}-5$ | Data Hold after <br> Rising Edge of $\overline{W R}$ | 12 | ns |  |
| $\mathrm{t}_{\mathrm{V}}=1 / 2 \mathrm{t}_{\mathrm{C}}+\mathrm{WS}-15$ | Data Valid before <br> Rising Edge of $\overline{W R}$ | 85 | ns |  |

## Ready/Hold Timing

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $t_{\text {DAR }}=1 / 4 t_{C}+W S-50$ | Falling Edge of ALE to Falling Edge of RDY |  | 33 | ns |
| $\mathrm{t}_{\text {RWP }}=\mathrm{t}_{\mathrm{C}}$ | RDY Pulse Width | 67 |  | ns |
| $t_{\text {SALE }}=3 / 4 t_{C}+40$ | Falling Edge of $\overline{\text { LLD }}$ to Rising Edge of ALE | 90 |  | ns |
| $t_{H W P}=t_{C}+10$ | HLD Pulse Width | 77 |  | ns |
| $\mathrm{t}_{\text {HAD }}=7 / 4 \mathrm{t}_{\mathrm{C}}+50$ | Rising Edge on HLD to Rising Edge on HLDA |  | 167 | ns |
| $t_{\text {HAE }}=t_{C}+100$ | Falling Edge on $\overline{H L D}$ to Falling Edge on HLDA | 167 | 167* | ns |
| $t_{\text {BF }}$ | Bus Float before Falling Edge on HLDA | 0 |  | ns |
| $t_{B E}=3 / 4 t_{C}+50$ | Bus Enable from Rising Edge of $\overline{\text { LLDA }}$ |  | 100 | ns |

 $t_{\text {HAE }}$ maximum value is for the optimal case.

UPI Read/Write Timing

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tuas }}$ | Address Setup Time to Falling Edge of URD | 10 |  | ns |
| tuah | Address Hold Time from Rising Edge of URD | 10 |  | ns |
| $\mathrm{t}_{\text {PPW }}$ | $\overline{\text { URD Pulse Width }}$ | 100 |  | ns |
| toe | URD Falling Edge to Output Data Valid | 0 | 60 | ns |
| tod | Rising Edge of URD to Output Data Valid | 5 | 35 | ns |
| ${ }^{\text {t }}$ DRDY | $\overline{\text { RDRDY }}$ Delay from Rising Edge of URD |  | 70 | ns |
| twow | UWR Pulse Width | 40 |  | ns |
| tuds | Input Data Valid before Rising Edge of UWR | 10 |  | ns |
| tudh | Input Data Hold after Rising Edge of UWR | 15 |  | ns |
| ${ }^{\text {A }}$ A | $\overline{\text { WRRDY }}$ Delay from Rising Edge of UWR |  | 70 | ns |

Note: Bus Output (Port A) $C_{L}=100 \mathrm{pF}$, CK2 Output $C_{L}=50 \mathrm{~F}$, other Outputs $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$.

## Timing Waveforms




TL/DD/8801-4
FIGURE 2. Read Cycle

Timing Waveforms (Continued)


FIGURE 4. Hold Mode Timing

Timing Waveforms (Continued)


FIGURE 5. UPI Read TIming


TL/DD/8801-10
FIGURE 6. UPI Write TIming

## Pin Descriptions

The HPC16083 is available in 68-pin PLCC, LCC, LDCC, PGA and TapePak packages.

## I/O PORTS

Port $A$ is a 16 -bit bidirectional I/O port with a data direction register to enable each separate pin to be individually defined as an input or output. When accessing external memory, port $A$ is used as the multiplexed address/data bus.
Port $B$ is a 16 -bit port with 12 bits of bidirectional I/O similar in structure to Port A. Pins B10, B11, B12 and B15 are general purpose outputs only in this mode. Port B may also be configured via a 16 -bit function register BFUN to individually allow each pin to have an alternate function.

| B0: | TDX | UART Data Output |
| :--- | :--- | :--- |
| B1: |  |  |
| B2: | CKX | UART Clock (Input or Output) |
| B3: | T2IO | Timer2 I/O Pin |
| B4: | T310 | Timer3 I/O Pin |
| B5: | SO | MICROWIRE/PLUS Output |
| B6: | SK | MICROWIRE/PLUS Clock (Input or Output) |
| B7: | $\overline{\text { HLDA }}$ | Hoid Acknowledge Output |
| B8: | TS0 | Timer Synchronous Output |
| B9: | TS1 | Timer Synchronous Output |
| B10: | UAO | Address O Input for UPI Mode |
| B11: | WRRDY | Write Ready Output for UPI Mode |
| B12: |  |  |


| B13: | TS2 | Timer Synchronous Output |
| :--- | :--- | :--- |
| B14: | TS3 | Timer Synchronous Output |
| B15: | $\overline{\text { RDRDY }}$ | Read Ready Output for UPI Mode |

When accessing external memory, four bits of port B are used as follows:

| B10: | ALE | Address Latch Enable Output <br> B11: |
| :--- | :--- | :--- |
| $\overline{\text { WR }}$ | Write Output <br> High Byte Enable Output/Input <br> (sampled at reset) |  |
| B12: | $\overline{\text { HBE }}$ | $\overline{\text { RD }}$ |

Port I is an 8 -bit input port that can be read as general purpose inputs and is also used for the following functions:
10:
11: NMI Nonmaskable Interrupt Input
12: INT2 Maskable Interrupt/Input Capture/URD
13: INT3 Maskable Interrupt/Input Capture/UWR
14: INT4 Maskable Interrupt/Input Capture
15: SI MICROWIRE/PLUS Data Input
16: RDX UART Data Input
17:
Port $D$ is an 8 -bit input port that can be used as general purpose digital inputs.
Port $P$ is a 4-bit output port that can be used as general purpose data, or selected to be controlled by timers 4

## Pin Descriptions (Continued)

through 7 in order to generate frequency, duty cycle and pulse width modulated outputs.

## POWER SUPPLY PINS

$V_{C C 1}$ and
$V_{C C 2}$ Positive Power Supply
GND Ground for On-Chip Logic
DGND Ground for Output Buffers
Note: There are two electrically connected $V_{C C}$ pins on the chip, GND and DGND are electrically isolated. Both $V_{C C}$ pins and both ground pins must be used.

## CLOCK PINS

CKI The Chip System Clock Input
CKO The Chip System Clock Output (inversion of CKI) Pins CKI and CKO are usually connected across an external crystal.
CK2 Clock Output (CKI divided by 2)

## OTHER PINS

WO This is an active low open drain output that signals an illegal situation has been detected by the Watch Dog logic.
ST1 Bus Cycle Status Output: indicates first opcode fetch.
ST2 Bus Cycle Status Output: indicates machine states (skip, interrupt and first instruction cycle).
RESET is an active low input that forces the chip to restart and sets the ports in a TRI-STATE ${ }^{\oplus}$ mode.
RDY/ $\overline{H L D}$ has two uses, selected by a software bit. It's either a READY input to extend the bus cycle for slower memories, or a HOLD request input to put the bus in a high impedance state for DMA purposes.
NC (no connection) do not connect anything to this pin.
EXM
External memory enable (active high) disables internal ROM and maps it to external memory.


El External interrupt with vector address FFF1:FFF0. (Rising/falling edge or high/low level sensitive). Alternately can be configured as 4th input capture.
External interrupt which is internally OR'ed with the UART interrupt with vector address FFF3:FFF2 (Active Low).

## Connection Diagrams

Plastic, Leadless and Leaded Chip Carriers


Top View
Order Number HPC16083E or V See NS Package Number E68B or V68A

Pin Grid Array Pinout


TL/DD/8801-12
Top View
(looking down on component side of PC Board)
Order Number HPC16083EL or HPC16083U See NS Package Number EL68A or U68A

## Ports A \& B

The highly flexible A and B ports are similarly structured. The Port A (see Figure 7, consists of a data register and a direction register. Port B (see Figures $8,9,10$ ) has an alternate function register in addition to the data and direction registers. All the control registers are read/write registers.
The associated direction registers allow the port pins to be individually programmed as inputs or outputs. Port pins selected as inputs, are placed in a TRI-STATE mode by resetting corresponding bits in the direction register.

A write operation to a port pin configured as an input causes the value to be written into the data register, a read operation returns the value of the pin. Writing to port pins configured as outputs causes the pins to have the same value, reading the pins returns the value of the data register.
Primary and secondary functions are multiplexed onto Port $B$ through the alternate function register (BFUN). The secondary functions are enabled by setting the corresponding bits in the BFUN register.


FIGURE 7. Port A: I/O Structure


FIGURE 8. Structure of Port B Pins B0, B1, B2, B5, B6 and B7 (Typical Pins)

Ports A \& B (Continued)

FIGURE 9. Structure of Port B Pins B3, B4, B8, B9, B13 and B14 (Timer Synchronous Pins)


TL/DD/8801-16
FIGURE 10. Structure of Port B Pins B10, B11, B12 and B15 (Pins with Bus Control Roles)

## Operating Modes

To offer the user a variety of I/O and expanded memory options, the HPC16083 has four operating modes. The ROMless HPC16003 has one mode of operation. The various modes of operation are determined by the state of both the EXM pin and the EA bit in the PSW register. The state of the EXM pin determines whether on-chip ROM will be accessed or external memory will be accessed within the address range of the on-chip ROM. The on-chip ROM range of the HPC16083 is E000 to FFFF (8k bytes). The HPC16003 has no on-chip ROM and is intended for use with external memory for program storage. A logic " 0 " state on the EXM pin will cause the HPC device to address on-chip ROM when the Program Counter (PC) contains addresses within the on-chip ROM address range. A logic " 1 " state on the EXM pin will cause the HPC device to address memory that is external to the HPC when the PC contains on-chip ROM addresses. The EXM pin should always be pulled high (logic " 1 ") on the HPC16003 because no on-chip ROM is available. The function of the EA bit is to determine the legal addressing range of the HPC device. A logic " 0 " state in the EA bit of the PSW register does two things-addresses are limited to the on-chip ROM range and on-chip RAM and Register range, and the "illegal address detection" feature of the Watchdog logic is engaged. A logic " 1 " in the EA bit enables accesses to be made anywhere within the 64k byte address range and the "illegal address detection" feature of the Watchdog logic is disabled. The EA bit should be set to " 1 " by software when using the HPC16003 to disable the "illegal address detection" feature of Watchdog.
All HPC devices can be used with external memory. External memory may be any combination of RAM and ROM. Both 8 -bit and 16 -bit external data bus modes are available. Upon entering an operating mode in which external memory is used, port A becomes the Address/Data bus. Four pins of port $B$ become the control lines ALE, $\overline{R D}, \overline{W R}$ and $\overline{H B E}$. The High Byte Enable pin ( $\overline{\mathrm{HBE}}$ ) is used in 16 -bit mode to select high order memory bytes. The $\overline{\mathrm{RD}}$ and $\overline{\mathrm{WR}}$ signals are only generated if the selected address is off-chip. The 8 -bit mode is selected by pulling $\overline{\text { HBE high at reset. If } \overline{\mathrm{HBE}} \text { is left float- }}$ ing or connected to a memory device chip select at reset, the 16 -bit mode is entered. The following sections describe the operating modes of the HPC16083 and HPC16003.
Note: The HPC devices use 16 -bit words for stack memory. Therefore, when using the 8 -bit mode, User's Stack must be in internal RAM.

## HPC16083 Operating Modes

## SINGLE CHIP NORMAL MODE

In this mode, the HPC16083 functions as a self-contained microcomputer (see Figure 11) with all memory (RAM and

ROM) on-chip. It can address internal memory only, consisting of 8 k bytes of ROM (E000 to FFFF) and 512 bytes of onchip RAM and registers ( 0000 to 02FF). The "illegal address detection" feature of the Watchdog is enabled in the SingleChip Normal mode and a Watchdog Output (WO) will occur if an attempt is made to access addresses that are outside of the on-chip ROM and RAM range of the device. Ports A and $B$ are used for I/O functions and not for addressing external memory. The EXM pin and the EA bit of the PSW register must both be logic " 0 " to enter the Single-Chip Normal mode.

## EXPANDED NORMAL MODE

The Expanded Normal mode of operation enables the HPC16083 to address external memory in addition to the on-chip ROM and RAM (see Table II). Watchdog illegal address detection is disabled and memory accesses may be made anywhere in the 64k byte address range without triggering an illegal address condition. The Expanded Normal mode is entered with the EXM pin pulled low (logic " 0 ") and setting the EA bit in the PSW register to " 1 ".

## SINGLE-CHIP ROMLESS MODE

In this mode, the on-chip mask programmed ROM of the HPC16083 is not used. The address space corresponding to the on-chip ROM is mapped into external memory so 8 k bytes of external memory may be used with the HPC16083 (see Table II). The Watchdog circuitry detects illegal addresses (addresses not within the on-chip ROM and RAM range). The Single-Chip ROMless mode is entered when the EXM pin is pulled high (logic " 1 ") and the EA bit is logic " 0 ".

## EXPANDED ROMLESS MODE

This mode of operation is similar to Single-Chip ROMless mode in that no on-chip ROM is used, however, a full 64 k bytes of external memory may be used. The "illegal address detection" feature of Watchdog is disabled. The EXM pin must be pulled high (logic " 1 ") and the EA bit in the PSW register set to " 1 " to enter this mode.

TABLE II. HPC16083 Operating Modes

| Operating <br> Mode | EXM <br> Pin | EA <br> Bit | Memory <br> Configuration |
| :--- | :---: | :---: | :---: |
| Single-Chip Normal | 0 | 0 | E000:FFFF on-chip |
| Expanded Normal | 0 | 1 | E000:FFFF on-chip <br> 0200:DFFF off-chip |
| Single-Chip ROMless | 1 | 0 | E000:FFFF off-chip |
| Expanded ROMiess | 1 | 1 | 0200:FFFF off-chip |

Note: In all operating modes, the on-chip RAM and Registers (0000:01FF) may be accessed.

## HPC16003 Operating Modes

## EXPANDED ROMLESS MODE (HPC16003)

Because the HPC16003 has no on-chip ROM, it has only one mode of operation, the Expanded ROMless Mode. The EXM pin must be pulled high (logic " 1 ") on power up, the EA bit in the PSW register should be set to a " 1 ". The HPC16003 is a ROMless device and is intended for use with external memory. The external memory may be any combination of ROM and RAM. Up to 64 k bytes of external memory may be accessed. It is necessary to vector on reset to an address between F000 and FFFF, therefore the user should have external memory at these addresses. The EA bit in the PSW register must immediately be set to " 1 " at the beginning of the user's program to disable illegal address detection in the Watchdog logic.

TABLE III. HPC16003 Operating Modes

| Operating <br> Mode | EXM <br> Pin | EA <br> Bit | Memory <br> Configuration |
| :---: | :---: | :---: | :---: |
| Expanded ROMless | 1 | 1 | 0200:FFFF off-chip |

Note: The on-chip RAM and Registers (0000:01FF) of the HPC16003 may be accessed at all times.


TL/DD/8801-18
FIGURE 12. 8-Bit External Memory

## Operating Modes (Continued)



FIGURE 13. 16-Bit External Memory

## Wait States

The HPC16083 provides four software selectable Wait States that allow access to slower memories. The Wait States are selected by the state of two bits in the PSW register. Additionally, the RDY input may be used to extend the instruction cycle, allowing the user to interface with slow memories and peripherals.

## Power Save Modes

Two power saving modes are available on the HPC16083: HALT and IDLE. In the HALT mode, all processor activities are stopped. In the IDLE mode, the on-board oscillator and timer TO are active but all other processor activities are stopped. In either mode, all on-board RAM, registers and I/O are unaffected.

## HALT MODE

The HPC16083 is placed in the HALT mode under software control by setting bits in the PSW. All processor activities, including the clock and timers, are stopped. In the HALT mode, power requirements for the HPC16083 are minimal and the applied voltage ( $V_{C C}$ ) may be decreased without altering the state of the machine. There are two ways of exiting the HALT mode: via the RESET or the NMI. The RESET input reinitializes the processor. Use of the NMI input will generate a vectored interrupt and resume operation from that point with no initialization. The HALT mode can be enabled or disabled by means of a control register HALT enable. To prevent accidental use of the HALT mode the HALT enable register can be modified only once.

## IDLE MODE

The HPC16083 is placed in the IDLE mode through the PSW. In this mode, all processor activity, except the onboard oscillator and Timer T0, is stopped. As with the HALT mode, the processor is returned to full operation by the RESET or NMI inputs, but without waiting for oscillator stabilization. A timer TO overflow will also cause the HPC16083 to resume normal operation.

## HPC16083 Interrupts

Complex interrupt handling is easily accomplished by the HPC16083's vectored interrupt scheme. There are eight possible interrupt sources as shown in Table IV.

TABLE IV. Interrupts

| Vector <br> Address | Interrupt <br> Source | Arbitration <br> Ranking |
| :--- | :--- | :---: |
| \$FFFF:FFFE | RESET | 0 |
| \$FFFD:FFFC | Nonmaskable external on <br> rising edge of I1 pin | 1 |
| \$FFFB:FFFA | External interrupt on I2 pin <br> \$FFF9:FFF8 <br> External interrupt on I3 pin | 2 |
| \$FFF7:FFF6 | External interrupt on I4 pin | 4 |
| \$FFF5:FFF4 | Overflow on internal timers <br> SFFF3:FFF2 | Internal on the UART <br> transmit/receive complete <br> or external on EXUI |
| \$FFF1:FFF0 | External interrupt on EI pin | 7 |

## Interrupt Arbitration

The HPC16083 contains arbitration logic to determine which interrupt will be serviced first if two or more interrupts occur simultaneously. The arbitration ranking is given in Table IV. The interrupt on RESET has the highest rank and is serviced first.

## Interrupt Processing

Interrupts are serviced after the current instruction is completed except for the RESET, which is serviced immediately.
$\overline{\text { RESET }}$ and EXUI are level-LOW-sensitive interrupts and EI is programmable for edge-(RISING or FALLING) or level(HIGH or LOW) sensitivity. All other interrupts are edge-sensitive. NMI is positive-edge sensitive. The external interrupts on I2, 13 and 14 can be software selected to be rising or falling edge. External interrupt (EXUI) is shared with the UART interrupt. This interrupt is level-low sensitive. To select this interrupt disable the ERI and ETI UART interrupt bits in the ENUI register. To select the UART interrupt leave this pin floating or tie it high.

## Interrupt Control Registers

The HPC16083 allows the various interrupt sources and conditions to be programmed. This is done through the various control registers. A brief description of the different control registers is given below.

## INTERRUPT ENABLE REGISTER (ENIR)

RESET and the External Interrupt on I1 are non-maskable interrupts. The other interrupts can be individually enabled or disabled. Additionally, a Global Interrupt Enable Bit in the ENIR Register allows the Maskable interrupts to be collectively enabled or disabled. Thus, in order for a particular interrupt to be serviced, both the individual enable bit and the Global Interrupt bit (GIE) have to be set.

## INTERRUPT PENDING REGISTER (IRPD)

The IRPD register contains a bit allocated for each interrupt vector. The occurrence of specified interrupt trigger conditions causes the appropriate bit to be set. There is no indication of the order in which the interrupts have been received. The bits are set independently of the fact that the
interrupts may be disabled. IRPD is a Read/Write register. The bits corresponding to the maskable, external interrupts are normally cleared by the HPC16083 after servicing the interrupts.
For the interrupts from the on-board peripherals, the user has the responsibility of resetting the interrupt pending flags through software.
The NMI bit is read only and $\mathrm{I} 2, \mathrm{I} 3$, and I 4 are designed as to only allow a zero to be written to the pending bit (writing a one has no affect). A LOAD IMMEDIATE instruction is to be the only instruction used to clear a bit or bits in the IRPD register. This allows a mask to be used, thus ensuring that the other pending bits are not affected.

## INTERRUPT CONDITION REGISTER (IRCD)

Three bits of the register select the input polarity of the external interrupt on I2, I3, and I4.

## Servicing the Interrupts

The Interrupt, once acknowledged, pushes the program counter (PC) onto the stack thus incrementing the stack pointer (SP) twice. The Global Interrupt Enable bit (GIE) is copied into the CGIE bit of the PSW register; it is then reset, thus disabling further interrupts. The program counter is loaded with the contents of the memory at the vector address and the processor resumes operation at this point. At the end of the interrupt service routine, the user does a RETI instruction to pop the stack and re-enable interrupts if the CGIE bit is set, or RET to just pop the stack if the CGIE bit is clear, and then returns to the main program. The GIE bit can be set in the interrupt service routine to nest interrupts if desired. Figure 14 shows the Interrupt Enable Logic.

## RESET

The $\overline{\text { RESET }}$ input initializes the processor and sets ports $A$ and $B$ in the TRI-STATE condition and port $P$ in the LOW state. RESET is an active-low Schmitt trigger input. The processor vectors to FFFF:FFFE and resumes operation at the address contained at that memory location (which must correspond to an on board location). The Reset vector address must be between F000 and FFFF when using the HPC16003.


## Timer Overview

The HPC16083 contains a powerful set of flexible timers enabling the HPC16083 to perform extensive timer functions; not usually associated with microcontrollers.
The HPC16083 contains nine 16 -bit timers. Timer T0 is a free-running timer, counting up at a fixed $\mathrm{CKI} / 16$ (Clock Input/16) rate. It is used for Watchdog logic, high speed event capture, and to exit from the IDLE mode. Consequently, it cannot be stopped or written to under software control. Timer TO permits precise measurements by means of the capture registers I2CR, I3CR, and I4CR. A control bit in the register TMMODE configures timer T1 and its associated register R1 as capture registers I3CR and I2CR. The capture registers I2CR, I3CR, and I4CR respectively, record the value of timer TO when specific events occur on the interrupt pins 12, 13, and 14. The control register IRCD programs the capture registers to trigger on either a rising edge or a falling edge of its respective input. The specified edge can also be programmed to generate an interrupt (see Figure 15).

The HPC16083 provides an additional 16 -bit free running timer, T8, with associated input capture register EICR (External Interrupt Capture Register) and Configuration Register, EICON. EICON is used to select the mode and edge of the EI pin. EICR is a 16-bit capture register which records the value of T 8 (which is identical to T 0 ) when a specific event occurs on the El pin.
The timers T2 and T3 have selectable clock rates. The clock input to these two timers may be selected from the following two sources: an external pin, or derived internally by dividing the clock input. Timer T2 has additional capability of being clocked by the timer T3 underflow. This allows the user to cascade timers T3 and T2 into a 32-bit timer/ counter. The control register DIVBY programs the clock input to timers T2 and T3 (see Figure 16).
The timers T1 through T7 in conjunction with their registers form Timer-Register pairs. The registers hold the pulse duration values. All the Timer-Register pairs can be read from or written to. Each timer can be started or stopped under
software control. Once enabled, the timers count down, and upon underflow, the contents of its associated register are automatically loaded into the timer.


FIGURE 15. Timers T0, T1 and T8 with Four Input Capture Registers

## SYNCHRONOUS OUTPUTS

The flexible timer structure of the HPC16083 simplifies pulse generation and measurement. There are four synchronous timer outputs (TS0 through TS3) that work in conjunction with the timer T2. The synchronous timer outputs can be used either as regular outputs or individually programmed to toggle on timer T2 underflows (see Figure 16).
Timer/register pairs 4-7 form four identical units which can generate synchronous outputs on port $P$ (see Figure 17).


TL/DD/8801-22

Timer Overview (Continued)


TL/DD/8801-23
FIGURE 17. Timers T4-T7 Block
Maximum output frequency for any timer output can be obtained by setting timer/register pair to zero. This then will produce an output frequency equal to $1 / 2$ the frequency of the source used for clocking the timer.

## Timer Registers

There are four control registers that program the timers. The divide by (DIVBY) register programs the clock input to timers T2 and T3. The timer mode register (TMMODE) contains control bits to start and stop timers T1 through T3. It also contains bits to latch and enable interrupts from timers TO through T3. The control register PWMODE similarly programs the pulse width timers T4 through T7 by allowing them to be started, stopped, and to latch and enable interrupts on underflows. The PORTP register contains bits to preset the outputs and enable the synchronous timer output functions.

## Timer Applications

The use of Pulse Width Timers for the generation of various waveforms is easily accomplished by the HPC16083.
Frequencies can be generated by using the timer/register pairs. A square wave is generated when the register value is a constant. The duty cycle can be controlled simply by changing the register value.


FIGURE 18. Square Wave Frequency Generation
Synchronous outputs based on Timer T2 can be generated on the 4 outputs TS0-TS3. Each output can be individually programmed to toggle on T2 underflow. Register R2 contains the time delay between events. Figure 19 is an example of synchronous pulse train generation.

## Watchdog Logic

The Watchdog Logic monitors the operations taking place and signals upon the occurrence of any illegal activity. The illegal conditions that trigger the Watchdog logic are potentially infinite loops and illegal addresses. Should the Watch-


FIGURE 19. Synchronous Pulse Generation
dog register not be written to before Timer TO overflows twice, or more often than once every 4096 counts, an infinite loop condition is assumed to have occurred. An illegal condition also occurs when the processor generates an illegal address when in the Single-Chip modes.* Any illegal condition forces the Watchdog Output (WO) pin low. The $\overline{W O}$ pin is an open drain output and can be connected to the RESET or NMI inputs or to the users external logic.
*Note: See Operating Modes for details.

## MICROWIRE/PLUS

MICROWIRE/PLUS is used for synchronous serial data communications (see Figure 20). MICROWIRE/PLUS has an 8-bit parallel-loaded, serial shift register using SI as the input and SO as the output. SK is the clock for the serial shift register (SIO). The SK clock signal can be provided by an internal or external source. The internal clock rate is programmable by the DIVBY register. A DONE flag indicates when the data shift is completed.


TL/DD/8801-26
FIGURE 20. MICROWIRE/PLUS
The MICROWIRE/PLUS capability enables it to interface with any of National Semiconductor's MICROWIRE peripherals (i.e., A/D converters, display drivers, EEPROMs).

## MICROWIRE/PLUS Operation

The HPC16083 can enter the MICROWIRE/PLUS mode as the master or a slave. A control bit in the IRCD register determines whether the HPC16083 is the master or slave. The shift clock is generated when the HPC16083 is configured as a master. An externally generated shift clock on the SK pin is used when the HPC16083 is configured as a slave. When the HPC16083 is a master, the DIVBY register programs the frequency of the SK clock. The DIVBY register allows the SK clock frequency to be programmed in 15 selectable steps from 64 Hz to 1 MHz with CKI at 16.0 MHz .
The contents of the SIO register may be accessed through any of the memory access instructions. Data waiting to be transmitted in the SIO register is clocked out on the falling edge of the SK clock. Serial data on the SI pin is clocked in on the rising edge of the SK clock.

## MICROWIRE/PLUS Application

Figure 21 illustrates a MICROWIRE/PLUS arrangement for an automotive application. The microcontroller-based sys-
tem could be used to interface to an instrument cluster and various parts of the automobile. The diagram shows two HPC16083 microcontrollers interconnected to other MICROWIRE peripherals. HPC16083 \#1 is set up as the master and initiates all data transfers. HPC16083 \# 2 is set up as a slave answering to the master.
The master microcontroller interfaces the operator with the system and could also manage the instrument cluster in an automotive application. Information is visually presented to the operator by means of a VF display controlled by the COP470 display driver. The data to be displayed is sent serially to the COP470 over the MICROWIRE/PLUS link. Data such as accumulated mileage could be stored and retrieved from the EEPROM COP494. The slave HPC16083 could be used as a fuel injection processor and generate timing signals required to operate the fuel valves. The master processor could be used to periodically send updated values to the slave via the MICROWIRE/PLUS link. To speed up the response, chip select logic is implemented by connecting an output from the master to the external interrupt input on the slave.


TL/DD/8801-27
FIGURE 21. MICROWIRE/PLUS Application

## HPC16083 UART

The HPC16083 contains a software programmable UART. The UART (see Figure 22) consists of a transmit shift register, a receiver shift register and five addressable registers, as follows: a transmit buffer register (TBUF), a receiver buffer register (RBUF), a UART control and status register (ENU), a UART receive control and status register (ENUR) and a UART interrupt and clock source register (ENUI). The ENU register contains flags for transmit and receive functions; this register also determines the length of the data frame ( 8 or 9 bits) and the value of the ninth bit in transmission. The ENUR register flags framing and data overrun errors while the UART is receiving. Other functions of the ENUR register include saving the ninth bit received in the data frame and enabling or disabling the UART's Wake-up Mode of operation. The determination of an internal or external clock source is done by the ENUI register, as well as selecting the number of stop bits and enabling or disabling transmit and receive interrupts.
The baud rate clock for the Receiver and Transmitter can be selected for either an internal or external source using two bits in the ENUI register. The internal baud rate is programmed by the DIVBY register. The baud rate may be selected from a range of 8 Hz to 128 kHz in binary steps or T3 underflow. By selecting a 9.83 MHz crystal, all standard baud rates from 75 baud to 38.4 kBaud can be generated. The external baud clock source comes from the CKX pin. The Transmitter and Receiver can be run at different rates by selecting one to operate from the internal clock and the other from an external source.

The HPC16083 UART supports two data formats. The first format for data transmission consists of one start bit, eight data bits and one or two stop bits. The second data format for transmission consists of one start bit, nine data bits, and one or two stop bits. Receiving formats differ from transmission only in that the Receiver always requires only one stop bit in a data frame.

## UART Wake-up Mode

The HPC16083 UART features a Wake-up Mode of operation. This mode of operation enables the HPC16083 to be networked with other processors. Typically in such environments, the messages consist of addresses and actual data. Addresses are specified by having the ninth bit in the data frame set to 1. Data in the message is specified by having the ninth bit in the data frame reset to 0 .

The UART monitors the communication stream looking for addresses. When the data word with the ninth bit set is received, the UART signals the HPC16083 with an interrupt. The processor then examines the content of the receiver buffer to decide whether it has been addressed and whether to accept subsequent data.


FIGURE 22. UART Block Diagram

## Universal Peripheral Interface

The Universal Peripheral Interface (UPI) allows the HPC16083 to be used as an intelligent peripheral to another processor. The UPI could thus be used to tightly link two HPC16083's and set up systems with very high data exchange rates. Another area of application could be where a HPC16083 is programmed as an intelligent peripheral to a host system such as the Series $32000{ }^{\circledR}$ microprocessor. FIGURE 23 illustrates how a HPC16083 could be used an an intelligent peripherial for a Series 32000-based application.
The interface consists of a Data Bus (port A), a Read Strobe (URD), a Write Strobe (UWR), a Read Ready Line ( $\overline{\text { RDRDY }}$ ), a Write Ready Line (WRRDY) and one Address Input (UAO). The data bus can be either eight or sixteen bits wide.
The URD and UWR inputs may be used to interrupt the HPC16083. The $\overline{\text { RDRDY }}$ and WRRDY outputs may be used to interrupt the host processor.
The UPI contains an Input Buffer (IBUF), an Output Buffer (OBUF) and a Control Register (UPIC). In the UPI mode, port A on the HPC16083 is the data bus. UPI can only be used if the HPC16083 is in the Single-Chip mode.

## Shared Memory Support

Shared memory access provides a rapid technique to exchange data. It is effective when data is moved from a peripheral to memory or when data is moved between blocks of memory. A related area where shared memory access proves effective is in multiprocessing applications where two CPUs share a common memory block. The HPC16083 supports shared memory access with two pins. The pins are the RDY/ $\overline{H L D}$ input pin and the $\overline{\text { HLDA }}$ output pin. The user can software select either the Hold or Ready function by the state of a control bit. The HLDA output is multiplexed onto port B.

The host uses DMA to interface with the HPC16083. The host initiates a data transfer by activating the $\overline{\mathrm{HLD}}$ input of the HPC16083. In response, the HPC16083 places its system bus in a TRI-STATE Mode, freeing it for use by the host. The host waits for the acknowledge signal ( $\overline{H L D A}$ ) from the HPC16083 indicating that the sytem bus is free. On receiving the acknowledge, the host can rapidly transfer data into, or out of, the shared memory by using a conventional DMA controller. Upon completion of the message transfer, the host removes the HOLD request and the HPC16083 resumes normal operations.
FIGURE 24 illustrates an application of the shared memory interface between the HPC16083 and a Series 32000 system.

## Memory

The HPC16083 has been designed to offer flexibility in memory usage. A total address space of 64 kbytes can be addressed with 8 kbytes of ROM and 256 bytes of RAM available on the chip itself. The ROM may contain program instructions, constants or data. The ROM and RAM share the same address space allowing instructions to be executed out of RAM.
Program memory addressing is accomplished by the 16 -bit program counter on a byte basis. Memory can be addressed directly by instructions or indirectly through the B, X and SP registers. Memory can be addressed as words or bytes. Words are always addressed on even-byte boundaries. The HPC16083 uses memory-mapped organization to support registers, I/O and on-chip peripheral functions.
The HPC16083 memory address space extends to 64 kbytes and registers and I/O are mapped as shown in Table V.


Shared Memory Support (Continued)


FIGURE 24. Shared Memory Application: HPC16083 Interface to Series 32000 System

TABLE V. HPC16083 Memory Map


| 0128 | ENUR Register |  |
| :--- | :--- | :--- |
| 0126 | TBUF Register | UART |
| 0124 | RBUF Register |  |
| 0122 | ENUI Register |  |
| 0120 | ENU Register |  |
| 0104 | Port D Input Register |  |
| 00F5:00F4 | BFUN Register | PORTS A \& B |
| 00F3:00F2 | DIR B Register | CONTROL |
| 00F1:00F0 | DIR A Register / IBUF |  |
| 00E6 | UPIC Register | UPI CONTROL |
| 00E3:00E2 | Port B | PORTS A \& B |
| 00E1:00E0 | Port A / OBUF |  |
| 00DE | Microcode ROM Dump |  |
| O0DD:00DC | HALT Enable Register | PORT CONTROL |
| 00D8 | Port I Input Register | \& INTERRUPT |
| 00D6 | SIO Register | CONTROL |
| 00D4 | IRCD Register | REGISTERS |
| 00D2 | IRPD Register |  |
| 00D0 | ENIR Register |  |
| 00CF:00CE | X Register |  |
| 00CD:00CC | B Register |  |
| 00CB:00CA | K Register |  |
| 00C9:00C8 | A Register | HPC CORE |
| 00C7:00C6 | PC Register | REGISTERS |
| 00C5:00C4 | SP Register |  |
| 00C3:00C2 | (reserved) |  |
| 00C0 | PSW Register |  |
| 00BF:00BE | On-Chip |  |
| : |  |  |
| 0001:0000 | RAM |  |

## HPC16083 CPU

The HPC16083 CPU has a 16-bit ALU and six 16-bit registers

## Arithmetic Logic Unit (ALU)

The ALU is 16 bits wide and can do 16 -bit add, subtract and shift or logic AND, OR and exclusive OR in one timing cycle. The ALU can also output the carry bit to a 1-bit C register.

## Accumulator (A) Register

The 16 -bit A register is the source and destination register for most I/O, arithmetic, logic and data memory access operations.

## Address ( B and X ) Registers

The 16 -bit $B$ and $X$ registers can be used for indirect addressing. They can automatically count up or down to sequence through data memory.

## Boundary (K) Register

The 16 -bit $K$ register is used to set limits in repetitive loops of code as register B sequences through data memory.

## Stack Pointer (SP) Register

The 16 -bit SP register is the pointer that addresses the stack. The SP register is incremented by two for each push or call and decremented by two for each pop or return. The stack can be placed anywhere in user memory and be as deep as the available memory permits.
Program (PC) Register
The 16 -bit PC register addresses program memory.

## Addressing Modes

## ADDRESSING MODES-ACCUMULATOR AS DESTINATION

## Register Indirect

This is the "normal" mode of addressing for the HPC16083 (instructions are single-byte). The operand is the memory addressed by the $B$ register (or $X$ register for some instructions).
Direct
The instruction contains an 8 -bit or 16 -bit address field that directly points to the memory for the operand.

## Indirect

The instruction contains an 8 -bit address field. The contents of the WORD addressed points to the memory for the operand.

## Indexed

The instruction contains an 8-bit address field and an 8- or 16 -bit displacement field. The contents of the WORD addressed is added to the displacement to get the address of the operand.
Immediate
The instruction contains an 8 -bit or 16 -bit immediate field that is used as the operand.

## Register Indirect (Auto Increment and Decrement)

The operand is the memory addressed by the $X$ register. This mode automatically increments or decrements the $X$ register (by 1 for bytes and by 2 for words).
Register Indirect (Auto Increment and Decrement) with Conditional Skip
The operand is the memory addressed by the $B$ register. This mode automatically increments or decrements the B register (by 1 for bytes and by 2 for words). The B register is then compared with the K register. A skip condition is generated if $B$ goes past $K$.

## ADDRESSING MODES—DIRECT MEMORY AS DESTINATION

## Direct Memory to Direct Memory

The instruction contains two 8 - or 16 -bit address fields. One field directly points to the source operand and the other field directly points to the destination operand.
Immediate to Direct Memory
The instruction contains an 8- or 16-bit address field and an 8 - or 16 -bit immediate field. The immediate field is the operand and the direct field is the destination.
Double Register Indirect Using the $B$ and $X$ Registers
Used only with Reset, Set and IF bit instructions; a specific bit within the 64 kbyte address range is addressed using the $B$ and $X$ registers. The address of a byte of memory is formed by adding the contents of the B register to the most significant 13 bits of the $X$ register. The specific bit to be modified or tested within the byte of memory is selected using the least significant 3 bits of register X .

## HPC Instruction Set Description

| Mnemonic | Description | Action |
| :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |
| ADD | Add | MA + Meml $\rightarrow$ MA $\quad$ carry $\rightarrow$ C |
| ADC | Add with carry | $\mathrm{MA}+\mathrm{Meml}+\mathrm{C} \rightarrow \mathrm{MA}$ carry $\rightarrow \mathrm{C}$ |
| ADDS | Add short imm8 | MA + imm8 $\rightarrow$ MA $\quad$ carry $\rightarrow$ C |
| DADC | Decimal add with carry | $\mathrm{MA}+\mathrm{Meml}+\mathrm{C} \rightarrow$ MA (Decimal) $\quad$ carry $\rightarrow \mathrm{C}$ |
| SUBC | Subtract with carry | MA-Meml $+\mathrm{C} \rightarrow$ MA $\quad$ carry $\rightarrow$ C |
| DSUBC | Decimal subtract w/carry | MA - Meml $+\mathrm{C} \rightarrow$ MA (Decimal) $\quad$ carry $\rightarrow$ C |
| MULT | Multiply (unsigned) | $\mathrm{MA}^{*}$ Meml $\rightarrow$ MA \& $\mathrm{X}, \mathrm{O} \rightarrow \mathrm{K}, 0 \rightarrow \mathrm{C}$ |
| DIV | Divide (unsigned) | MA/Meml $\rightarrow$ MA, rem. $\rightarrow \mathrm{X}, 0 \rightarrow \mathrm{~K}, 0 \rightarrow \mathrm{C}$ |
| DIVD | Divide Double Word (unsigned) | $(X \& M A) /$ Meml $\rightarrow$ MA, rem $\rightarrow X, 0 \rightarrow K$, carry $\rightarrow$ C |
| IFEQ | If equal | Compare MA \& Meml, Do next if equal |
| IFGT | If greater than | Compare MA \& Meml, Do next if MA > Meml |
| AND | Logical and | MA and Meml $\rightarrow$ MA |
| OR | Logical or | MA or Meml $\rightarrow$ MA |
| XOR | Logical exclusive-or | MA xor Meml $\rightarrow$ MA |
| MEMORY MODIFY INSTRUCTIONS |  |  |
| INC DECSZ | Increment Decrement, skip if 0 | Mem + $1 \rightarrow$ Mem <br> Mem - $1 \rightarrow$ Mem, Skip next if Mem $=0$ |

## HPC Instruction Set Description (Continued)

| Mnemonic | Description |  |
| :---: | :---: | :--- |
| BIT INSTRUCTIONS | Action |  |
| SBIT | Set bit | $1 \rightarrow$ Mem.bit |
| RBIT | Reset bit | $0 \rightarrow$ Mem.bit |
| IFBIT | If bit | If Mem.bit is true, do next instr. |
| MEMORY TRANSFER INSTRUCTIONS |  |  |

## MEMORY TRANSFER INSTRUCTIONS

LD $\quad$ Load
Load, incr/decr X
ST
X
PUSH
POP
LDS
Xs

Store to Memory
Exchange
Exchange, incr/decr $X$ Push Memory to Stack
Pop Stack to Memory
Load A, incr/decr B, Skip on condition Exchange, incr/decr B, Skip on condition

Meml $\rightarrow$ MA
$\operatorname{Mem}(X) \rightarrow A, X \pm 1$ (or 2) $\rightarrow X$
$A \rightarrow$ Mem
$A \longleftrightarrow$ Mem
$A \longleftrightarrow \operatorname{Mem}(X), X \pm 1$ (or 2) $\rightarrow X$
$W \rightarrow W(S P), S P+2 \rightarrow S P$
$S P-2 \rightarrow S P, W(S P) \rightarrow W$
$\operatorname{Mem}(B) \rightarrow A, B \pm 1$ (or 2) $\rightarrow B$, Skip next if $B$ greater/less than $K$
$\operatorname{Mem}(B) \longleftrightarrow A, B \pm 1$ (or 2$) \longrightarrow B$,
Skip next if $B$ greater/less than $K$

## REGISTER LOAD IMMEDIATE INSTRUCTIONS

| LD B | Load B immediate | imm $\rightarrow B$ |
| :--- | :--- | :--- |
| LD K | Load K immediate | imm $\rightarrow K$ |
| LDX | Load $X$ immediate | imm $\rightarrow X$ |
| LD BK | Load B and K immediate | imm $\rightarrow B$,imm $\rightarrow K$ |

## ACCUMULATOR AND C INSTRUCTIONS

CLRA $\quad$ Clear A
INC A
DEC A
COMP A
SWAP A
RRC A
RLC A
SHR A
SHLA
SC
RC
IFC Increment A
Decrement A
$\rightarrow A$
$A+1 \rightarrow A$

Complement A
Swap nibbles of $A$
Rotate A right thru C
$A-1 \rightarrow A$
1 's complement of $A \rightarrow A$
$A 15: 12 \leftarrow A 11: 8 \leftarrow A 7: 4 \longleftrightarrow A 3: 0$
$\mathrm{C} \rightarrow \mathrm{A} 15 \rightarrow \ldots \rightarrow \mathrm{AO} \rightarrow \mathrm{C}$
Rotate A left thru C
$\mathrm{C} \leftarrow \mathrm{A} 15 \leftarrow \ldots \leftarrow \mathrm{AO} \leftarrow \mathrm{C}$
Shift A right
$0 \rightarrow A 15 \rightarrow \ldots \rightarrow A 0 \rightarrow C$
Shift A left
$\mathrm{C} \leftarrow \mathrm{A} 15 \leftarrow \ldots \leftarrow \mathrm{AO} \leftarrow 0$
Set C
$1 \rightarrow C$
Reset C
$0 \rightarrow C$
IFNC $\quad$ IF not $C$
Do next if $\mathrm{C}=1$
Do next if $\mathrm{C}=0$

## TRANSFER OF CONTROL INSTRUCTIONS

JSR
JSR
JSRL
JP
JMP
JMPL
JID
JIDW
NOP
RET
RETSK
RETI

Jump subroutine from table
Jump subroutine relative
Jump subroutine long Jump relative short Jump relative
Jump relative long
Jump indirect at PC + A
No Operation
Return
Return then skip next Return from interrupt

$$
\begin{aligned}
& \mathrm{PC} \rightarrow \mathrm{~W}(\mathrm{SP}), \mathrm{SP}+2 \rightarrow \mathrm{SP} \\
& \mathrm{~W}(\text { table\# }) \rightarrow \mathrm{PC} \\
& \mathrm{PC} \rightarrow \mathrm{~W}(\mathrm{SP}), \mathrm{SP}+2 \rightarrow \mathrm{SP}, \mathrm{PC}+\# \rightarrow \mathrm{PC} \\
& \quad(\# \text { is }+1025 \text { to }-1023) \\
& \mathrm{PC} \rightarrow \mathrm{~W}(\mathrm{SP}), \mathrm{SP}+2 \rightarrow \mathrm{SP}, \mathrm{PC}+\# \rightarrow \mathrm{PC} \\
& \mathrm{PC}+\# \rightarrow \mathrm{PC}(\# \text { is }+32 \text { to }-31) \\
& \mathrm{PC}+\# \rightarrow \mathrm{PC}(\# \text { is }+257 \text { to }-255) \\
& \mathrm{PC}+\# \rightarrow \mathrm{PC} \\
& \mathrm{PC}+\mathrm{A}+1 \rightarrow \mathrm{PC} \\
& \text { then Mem(PC) }+\mathrm{PC} \rightarrow \mathrm{PC} \\
& \mathrm{PC}+1 \rightarrow \mathrm{PC} \\
& \mathrm{SP}-2 \rightarrow \mathrm{SP}, \mathrm{~W}(S P) \rightarrow \mathrm{PC} \\
& \mathrm{SP}-2 \rightarrow \mathrm{SP}, \mathrm{~W}(\mathrm{SP}) \rightarrow \mathrm{PC}, \text { \& skip } \\
& \mathrm{SP}-2 \rightarrow \mathrm{SP}, \mathrm{~W}(S P) \rightarrow P C \text {, interrupt re-enabled }
\end{aligned}
$$

Note: W is 16 -bit word of memory
MA is Accumulator A or direct memory (8 or 16-bit)
Mem is 8 -bit byte or 16 -bit word of memory
Meml is 8 - or 16 -bit memory or 8 or 16 -bit immediate data
imm is 8 -bit or 16 -bit immediate data
imm8 is 8 -bit immediate data only

| Memory Usage |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Number Of Bytes For Each Instruction (number in parenthesis is 16-Bit field) |  |  |  |  |  |  |  |  |  |  |
| Using Accumulator A |  |  |  |  |  |  | To Direct Memory |  |  |  |
|  | Reg Indir. (B) <br> (X) |  | Direct | Indir. | Index | Immed. | Direct |  | Immed. |  |
| LD | 1 | 1 | 2(4) | 3 | 4(5) | 2(3) | 3(5) | 5(6) | 3(4) | 5(6) |
| X | 1 | 1 | 2(4) | 3 | 4(5) | - | - | - | - | - |
| ST | 1 | 1 | 2(4) | 3 | 4(5) | - | - | - | - | - |
| ADC | 1 | 2 | 3(4) | 3 | 4(5) | 4(5) | 4(5) | 5(6) | 4(5) | 5(6) |
| ADDS | - | - | - | - | - | 2 | - | - | - | - |
| SBC | 1 | 2 | 3(4) | 3 | 4(5) | 4(5) | 4(5) | 5(6) | 4(5) | 5(6) |
| DADC | 1 | 2 | 3(4) | 3 | 4(5) | 4(5) | 4(5) | 5(6) | 4(5) | 5(6) |
| DSBC | 1 | 2 | 3(4) | 3 | 4(5) | 4(5) | 4(5) | 5(6) | 4(5) | 5(6) |
| ADD | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| MULT | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| DIV | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| DIVD | 1 | 2 | 3(4) | 3 | 4(5) | - | 4(5) | 5(6) | 4(5) | 5(6) |
| IFEQ | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| IFGT | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| AND | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| OR | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| XOR | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| -8-bit direct address <br> **16-bit direct address |  |  |  |  |  |  |  |  |  |  |
| Instructions that modify memory directly |  |  |  |  |  |  | Immediate Load Instructions |  |  |  |
|  | (B) | (X) | Direct | Indir | Index | B\&X |  |  |  |  |
| SBIT | 1 | 2 | 3(4) | 3 | 4(5) | 1 |  |  |  |  |
| RBIT | 1 | 2 | 3(4) | 3 | 4(5) | 1 |  |  |  |  |
| IFBIT | 1 | 2 | 3(4) | 3 | 4(5) | 1 |  |  |  |  |
| DECSZ | 3 | 2 | 2(4) | 3 | 4(5) |  |  | K,** |  |  |
| INC | 3 | 2 | 2(4) | 3 | 4(5) |  |  |  |  |  |
| Register Indirect Instructions with Auto Increment and Decrement |  |  |  | Instructions Using A and C |  |  | Transfer of Control Instructions |  |  |  |
| Register B With Sklp |  |  |  | CLR | A | 1 | JSRP |  | 1 |  |
|  | (B+) | (B-) |  | INC | A | 1 | JSR |  | 2 |  |
| LDS A,* | 1 | 1 |  | DEC | A | 1 | JSRLJP |  | 3 |  |
| XS A,* | 1 | 1 |  |  | A | 1 | JPJMP |  | 2 |  |
|  |  |  |  | SWAP | A | 1 | JMPL |  | 3 |  |
| Register X |  |  |  | RRC | A | 1 | JID |  | 1 |  |
|  | (X+) | (X-) |  | RLC | A | 1 | JIDW |  | 1 |  |
| LD A,* | 1 | 1 |  | SC |  | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ | NOP |  | 1 |  |
| X $\mathrm{A}^{*}{ }^{\text {²}}$ | 1 |  |  | RC |  | 1 | RETSKRETI |  | 1 |  |
|  |  | 1 |  | IFCIFNC |  | $\begin{aligned} & 1 \\ & 1 \end{aligned}$ |  |  | 1 |  |
|  |  |  |  | Stack Reference Instructions |  |  |  |  |  |  |
|  |  |  |  |  | Direct |  |  |  |  |  |
|  |  |  |  | $\begin{aligned} & \text { PUSH } \\ & \text { POP } \end{aligned}$ | 2 |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |

## Code Efficiency

One of the most important criteria of a single chip microcontroller is code efficiency. The more efficient the code, the more features that can be put on a chip. The memory size on a chip is fixed so if code is not efficient, features may have to be sacrificed or the programmer may have to buy a larger, more expensive version of the chip.
The HPC16083 has been designed to be extremely codeefficient. The HPC16083 looks very good in all the standard coding benchmarks; however, it is not realistic to rely only on benchmarks. Many large jobs have been programmed onto the HPC16083, and the code savings over other popular microcontrollers has been considerable.
Reasons for this saving of code include the following:

## SINGLE BYTE INSTRUCTIONS

The majority of instructions on the HPC16083 are singlebyte. There are two especially code-saving instructions:
JP is a 1 -byte jump. True, it can only jump within a range of plus or minus 32 , but many loops and decisions are often within a small range of program memory. Most other micros need 2-byte instructions for any short jumps.
JSRP is a 1-byte call subroutine. The user makes a table of his 16 most frequently called subroutines and these calls will only take one byte. Most other micros require two and even three bytes to call a subroutine. The user does not have to decide which subroutine addresses to put into his table; the assembler can give him this information.

## EFFICIENT SUBROUTINE CALLS

The 2-byte JSR instructions can call any subroutine within plus or minus 1 k of program memory.

## MULTIFUNCTION INSTRUCTIONS FOR DATA MOVEMENT AND PROGRAM LOOPING

The HPC16083 has single-byte instructions that perform multiple tasks. For example, the XS instruction will do the following:

1. Exchange $A$ and memory pointed to by the $B$ register
2. Increment or decrement the $B$ register
3. Compare the $B$ register to the $K$ register
4. Generate a conditional skip if $B$ has passed $K$

The value of this multipurpose instruction becomes evident when looping through sequential areas of memory and exiting when the loop is finished.

## BIT MANIPULATION INSTRUCTIONS

Any bit of memory, I/O or registers can be set, reset or tested by the single byte bit instructions. The bits can be addressed directly or indirectly. Since all registers and I/O are mapped into the memory, it is very easy to manipulate specific bits to do efficient control.

## DECIMAL ADD AND SUBTRACT

This instruction is needed to interface with the decimal user world.
It can handle both 16 -bit words and 8-bit bytes.
The 16 -bit capability saves code since many variables can be stored as one piece of data and the programmer does not have to break his data into two bytes. Many applications store most data in 4-digit variables. The HPC16083 supplies 8 -bit byte capability for 2-digit variables and literal variables.

## MULTIPLY AND DIVIDE INSTRUCTIONS

The HPC16083 has 16 -bit multiply, 16 -bit by 16 -bit divide, and 32 -bit by 16 -bit divide instructions. This saves both code and time. Multiply and divide can use immediate data or data from memory. The ability to multiply and divide by immediate data saves code since this function is often needed for scaling, base conversion, computing indexes of arrays, etc.

## Development Support

## MOLE DEVELOPMENT SYSTEM

The MOLE (Microcomputer On Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPs and the HPC family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.
It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations. It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modem, or to connect to other MOLEs in a multi-MOLE environment.
MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port.

## HOW TO ORDER

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On Line Emulator) applications group. It consists of both an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

## INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud Modem, and a telephone.
If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

## Order P/N: MOLE-DIAL-A-HLP

Information system package contains:
DIAL-A-HELPER Users Manual
Public Domain Communications Software

## FACTORY APPLICATIONS SUPPORT

Dial-A-Helper also provides immediate factory applications support. If a user is having difficulty in getting a MOLE to operate in a particular mode or something peculiar is occurring, he can contact us via his system and modem. He can leave messages on our electronic bulletin board, which we will respond to, or he can arrange for us to actually take control of his system via modem for debugging purposes.
The applications group can then cause his system to execute various commands and try to resolve the customers problem by actually getting customers system to respond. Both parties see exactly what is occurring, as it is happening.
This allows us to respond in minutes when applications help is needed.

Development Tools Selection Table

| Microcontroller | Order <br> Part Number | Description | Includes <br> Number |  |
| :--- | :--- | :--- | :--- | :--- |
|  | MOLE-BRAIN | Brain Board | Brain Board Users Manual | $420408188-001$ |
|  | MOLE-HPC-PB1 | Personality Board | HPC Personality Board <br> Users Manual | $420410477-001$ |
|  | MPC | MOLE-HPC-IBMR | Assembler Software for IBM | HPC Software Users Manual <br> and Software Disk <br> PC-DOS Communications <br> Software Users Manual |

Development Support (Continued)
Voice: (408) 721-5582
Modem: (408) 739-1162
Baud: 300 or 1200 Baud
Set-Up: Length: 8-bit Parity: None Stop Bit: 1
Operation: 24 hrs, 7 days

DIAL-A-HELPER


TL/DD/8801-32

## Part Selection

The HPC family includes devices with many different options and configurations to meet various application needs. The number HPC16083 has been generically used throughout this datasheet to represent the whole family of parts. The following chart explains how to order various options available when ordering HPC family members.
Note: All options may not currently be available.


TL/DD/8801-31
FIGURE 8. HPC Family Part Numbering Scheme

## Examples

HPC46003E17 - ROMless, Commercial temp. $\left(0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$, LCC
HPC16083XXX/U17-8k masked ROM, Military temp. $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$, PGA
HPC26083XXX/V17 - 8k masked ROM, Automotive temp. ( $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ ), PLCC

# HPC16164/HPC26164/HPC36164/HPC46164 HPC16104/HPC26104/HPC36104/HPC46104 High-Performance microControllers with A/D 

## General Description

The HPC16164 and HPC16104 are members of the HPCTM family of High Performance microControllers. Each member of the family has the same core CPU with a unique memory and I/O configuration to suit specific applications. The HPC16164 has 16k bytes of on-chip ROM. The HPC16104 has no on-chip ROM and is intended for use with external memory. Each part is fabricated in National's advanced microCMOS technology. This process combined with an advanced architecture provides fast, flexible I/O control, efficient data manipulation, and high speed computation.
The HPC devices are complete microcomputers on a single chip. All system timing, internal logic, ROM, RAM, and I/O are provided on the chip to produce a cost effective solution for high performance applications. On-chip functions such as UART, up to eight 16 -bit timers with 4 input capture registers, vectored interrupts, WATCHDOG logic and MICROWIRE/PLUSTM provide a high level of system integration. The ability to address up to 64 k bytes of external memory enables the HPC to be used in powerful applications typically performed by microprocessors and expensive peripheral chips. The term "HPC16164" is used throughout this datasheet to refer to the HPC16164 and HPC16104 devices unless otherwise specified.
The HPC16164 has, as an on-board peripheral, an 8-channel 8-bit Analog-to-Digital Converter. This A/D converter can operate in single-ended mode where the analog input voltage is applied across one of the eight input channels (D0-D7) and AGND. The A/D converter can also operate in
differential mode where the analog input voltage is applied across two adjacent input channels. The A/D converter will convert up to eight channels in single-ended mode and up to four channel pairs in differential mode.
The microCMOS process results in very low current drain and enables the user to select the optimum speed/power product for his system. The IDLE and HALT modes provide further current savings. The HPC is available in 68 -pin PLCC, LCC, LDCC, PGA and TapePakTM packages.

## Features

- HPC family-core features:
- 16-bit architecture, both byte and word
- 16 -bit data bus, ALU, and registers
- 64 k bytes of external memory addressing
-FAST-200 ns for fastest instruction when using 20.0 MHz clock
- High code efficiency-most instructions are single byte
$-16 \times 16$ multiply and $32 \times 16$ divide
- Eight vectored interrupt sources
-Four 16-bit timer/counters with 4 synchronous outputs and WATCHDOG logic
- MICROWIRE/PLUS serial I/O interface
- CMOS-very low power with two power save modes: IDLE and HALT
- A/D-8-channel 8-bit analog-to-digital converter with conversion time minimum $6.6 \mu \mathrm{~s}$ for single conversion
■ A/D-supports conversions in "quiet mode"


Features (Continued)

- UART-full duplex, programmable baud rate
- Four additional 16 -bit timer/counters with pulse width modulated outputs
- Four input capture registers
- 52 general purpose I/O lines (memory mapped)
- 16k bytes of ROM, 512 bytes of RAM on-chip
- ROMless version available (HPC16104)
- Commercial $\left(0^{\circ} \mathrm{C}\right.$ to $\left.+70^{\circ} \mathrm{C}\right)$, industrial $\left(-40^{\circ} \mathrm{C}\right.$ to $+85^{\circ} \mathrm{C}$ ), automotive ( $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ ) and military $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$ temperature ranges
$V_{C C}$ with Respect to GND
-0.5 V to 7.0 V
All Other Pins $\quad\left(V_{C C}+0.5\right) \mathrm{V}$ to (GND -0.5$) \mathrm{V}$
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $\mathrm{V}_{C C}=5.0 \mathrm{~V} \pm 10 \%$ unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for HPC46164/HPC46104, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for $\mathrm{HPC} 36164 / \mathrm{HPC} 36104,-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ for HPC26164/HPC26104, $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for HPC16164/HPC16104

| Symbol | Parameter | Test Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{lcC}_{1}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=20.0 \mathrm{MHz}$ (Note 1) |  | 60 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=2.0 \mathrm{MHz}$ (Note 1) |  | 6 | mA |
| $\mathrm{ICC}_{2}$ | IDLE Mode Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=20.0 \mathrm{MHz}$, (Note 1) |  | 6 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=2.0 \mathrm{MHz}$, (Note 1) |  | 0.6 | mA |
| $\mathrm{ICC}_{3}$ | HALT Mode Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\mathrm{in}}=0 \mathrm{kHz}$, (Note 1) |  | 300 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{CC}}=2.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=0 \mathrm{kHz}$, (Note 1) |  | 150 | $\mu \mathrm{A}$ |

## INPUT VOLTAGE LEVELS RESET, NMI, CKI AND WO (SCHMITT TRIGGERED)

| $\mathrm{V}_{\mathrm{IH}_{1}}$ | Logic High |  | $0.9 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{V}_{\mathrm{IL}_{1}}$ | Logic Low |  |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ | V |

## ALL OTHER INPUTS

| $\mathrm{V}_{\mathrm{IH}_{2}}$ | Logic High |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL}_{2}}$ | Logic Low |  |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current |  |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{I}}$ | Input Capacitance | (Note 2) |  | 10 | pF |
| $\mathrm{C}_{\mathrm{IO}}$ | I/O Capacitance | (Note 2) |  | 20 | pF |

## OUTPUT VOLTAGE LEVELS

| $\mathrm{VOH}_{1}$ | Logic High (CMOS) | $\mathrm{l}_{\mathrm{OH}}=-10 \mu \mathrm{~A}$ | $V_{C C}-0.1$ |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}^{\mathrm{OL}} 1$ | Logic Low (CMOS) | $\mathrm{IOH}=10 \mu \mathrm{~A}$ |  | 0.1 | V |
| $\mathrm{VOH}_{2}$ | Port A/B Drive, CK2 $\left(A_{0}-A_{15}, B_{10}, B_{11}, B_{12}, B_{15}\right)$ | $\mathrm{l}_{\mathrm{OH}}=-7 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL} 2}$ |  | $\mathrm{IOL}^{\text {a }}$ 3 mA |  | 0.4 | V |
| $\mathrm{VOH}_{3}$ | Other Port Pin Drive, WO (open drain) $\left(B_{0}-B_{9}, B_{13}, B_{14}, P_{0}-P_{3}\right)$ | $\mathrm{l}_{\mathrm{OH}}=-1.6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | $\mathrm{l}_{\mathrm{OL}}=0.5 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH} 4}$ | ST1 and ST2 Drive | $\mathrm{IOH}=-6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | $\mathrm{IOL}=1.6 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\text {RAM }}$ | RAM Keep-Alive Voltage | (Note 3) | 2.5 | $V_{C C}$ | V |
| loz | TRI-STATE® Leakage Current |  |  | $\pm 5$ | $\mu \mathrm{A}$ |

Note 1: $\mathrm{ICC}_{1}, \mathrm{I}_{\mathrm{CC}_{2}}, \mathrm{I}_{\mathrm{CC}_{3}}$ measured with no external drive $\left(\mathrm{I}_{\mathrm{OH}}\right.$ and $\mathrm{I}_{\mathrm{OL}}=0, \mathrm{I}_{\mathrm{H}}$ and $\mathrm{I}_{\mathrm{IL}}=0$ ). $\mathrm{I}_{\mathrm{CC}}$ is measured with $\overline{\mathrm{RESET}}=\mathrm{V}_{\mathrm{SS}}$. $\mathrm{I}_{\mathrm{CC}}$ is measured with $\mathrm{NMI}=$ $V_{C C}$ and $A / D$ inactive. CKI driven to $V_{I H 1}$ and $V_{I L 1}$ with rise and fall times less than 10 ns .
Note 2: This is guaranteed by design and not tested.
Note 3: Test duration is 100 ms .

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for HPC46164/HPC46104, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for HPC $36164 / \mathrm{HPC} 36104,-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ for HPC26164/HPC26104, $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for HPC16164/HPC16104

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}=\mathrm{CKI}$ freq. | Operating Frequency | 2 | 20 | MHz |
| $\mathrm{t}_{\mathrm{C} 1}=1 / \mathrm{f}_{\mathrm{C}}$ | Clock Period | 50 |  | ns |
| $\mathrm{t}_{\mathrm{C}}=2 / \mathrm{f} \mathrm{C}$ | Timing Cycle | 100 |  | ns |
| $t_{L L}=1 / 2 t_{C}-9$ | ALE Pulse Width | 41 |  | ns |
| ${ }^{\text {t }}$ C1C2R | Delay from CKI Falling Edge to CK2 Rising Edge | 0 | 55 | ns |
| tDC1C2F | Delay from CKI Falling Edge to CK2 Falling Edge | 0 | 55 | ns |
| $t_{\text {DC1ALER }}$ <br> (Notes 1, 2) | Delay from CKI Rising Edge to ALE Rising Edge | 0 | 35 | ns |
| $t_{\text {DC1ALEF }}$ <br> (Notes 1, 2) | Delay from CKI Rising Edge to ALE Falling Edge | 0 | 35 | ns |
| $\begin{aligned} & \mathrm{t}_{\text {DC2ALER }}=1 / 4 \mathrm{t}_{\mathrm{C}}+20 \\ & (\text { Note } 2) \end{aligned}$ | Delay from CK2 Rising Edge to ALE Rising Edge |  | 55 | ns |
| $t_{\text {DC2ALEF }}=1 / 4 \mathrm{t}_{\mathrm{C}}+20$ (Note 2) | Delay from CK2 Falling Edge to ALE Falling Edge |  | 55 | ns |
| $\mathrm{t}_{\mathrm{ST}}=1 / 4 \mathrm{t}_{\mathrm{C}}-7$ | Address Valid to ALE Falling Edge | 18 |  | ns |
| $t_{V P}=1 / 4 t_{C}-5$ | Address Hold from ALE Falling Edge | 20 |  | ns |
| $\mathrm{t}_{\text {WAIT }}=\mathrm{t}_{\mathrm{C}}=\mathrm{WS}$ | Wait State Period | 100 |  | ns |
| $\mathrm{f}_{\mathrm{XIN}}=\mathrm{f}_{\mathrm{C}} / 19$ | External Timer Input Frequency |  | 1.052 | MHz |
| txin | Pulse Width for Timer Inputs | 40 |  | ns |
| $\mathrm{f}_{\text {MW }}$ | External MICROWIRE/PLUS <br> Clock Input Frequency |  | 1.25 | MHz |
| $f_{U}=f_{C} / 8$ | External UART Clock Input Frequency |  | 2.5 | MHz |

Read Cycle Timing with One Wait State

| Symbol | Parameter | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: |
| $t_{\text {ARR }}=1 / 4 t_{C}-5$ | ALE Falling Edge to $\overline{R D}$ Falling Edge | 20 |  | ns |
| $t_{R W}=1 / 2 t_{C}+W S-10$ | $\overline{R D}$ Pulse Width | 140 |  | ns |
| $t_{D R}=3 / 4 t_{C}-15$ | Data Hold after Rising Edge of $\overline{R D}$ | 0 | 60 | ns |
| $t_{A C C}=t_{C}+W S-55$ | Address Valid to Input Data Valid |  | 145 | ns |
| $t_{R D}=1 / 2 t_{C}+W S-65$ | $\overline{R D}$ Falling Edge to Input Data Valid |  | 85 | ns |
| $t_{R D A}=t_{C}-5$ | $\overline{R D}$ Rising Edge to Address Valid | 95 |  | ns |

Write Cycle Timing with One Wait State

| Symbol | Parameter | Min | Max |
| :---: | :--- | :---: | :---: |
| $t_{\text {ARW }}=1 / 2 t_{C}-5$ | ALE Falling Edge to $\overline{W R}$ Falling Edge | 45 |  |
| $t_{W W}=3 / 4 t_{C}+W S-15$ | WR Pulse Width | 160 |  |
| $t_{H W}=1 / 4 t_{C}-5$ | Data Hold after Rising Edge of $\overline{W R}$ | 20 | ns |
| $t_{V}=1 / 2 t_{C}+W S-15$ | Data Valid before Rising Edge of $\overline{W R}$ | 135 |  |

Note: Bus Output (Port A) $C_{L}=100 \mathrm{pF}, \mathrm{CK} 2$ Output $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, other Outputs $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$. AC parameters are tested using DC Characteristics Inputs and non CMOS Outputs. Measurement of AC Specifications is done with external clock driving CKI with $50 \%$ duty cycle. The capacitive load on CKO must be kept below 15 pF or AC measurement will be skewed.
Note 1: Do not design with this parameter unless CKI is driven with an active signal. When using a passive crystal circuit, CKI or CKO should not be connected to any external logic since any load (besides the passive components in the crystal circuit) will affect the stability of the crystal unpredictably.
Note 2: These are not tested parameters. Therefore the given $\mathrm{min} / \mathrm{max}$ value cannot be guaranteed. It is, however, derived from measured parameters, and may be used for system design with a very high confidence level.

Ready/Hold Timing

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $t_{\text {DAR }}=1 / 4 t_{C}+W S-50$ | Falling Edge of ALE to Falling Edge of RDY |  | 75 | ns |
| $t_{\text {RWP }}=t_{C}$ | RDY Pulse Width | 100 |  | ns |
| $\mathrm{t}_{\text {SALE }}=3 / 4 \mathrm{t}_{\mathrm{C}}+40$ | Falling Edge of $\overline{\text { HLD }}$ to Rising Edge of ALE | 115 |  | ns |
| $t_{\text {HWP }}=t_{C}+10$ | HLD Pulse Width | 110 |  | ns |
| $t_{\text {HAD }}=7 / 4 t_{C}+50$ | Rising Edge on $\overline{\text { LLD }}$ to Rising Edge on HLDA |  | 225 | ns |
| $\mathrm{t}_{\mathrm{HAE}}=\mathrm{t}_{\mathrm{C}}+100$ | Falling Edge on $\overline{\text { HLD }}$ to Falling Edge on HLDA |  | 200* | ns |
| $t_{B F}$ | Bus Float before <br> Falling Edge on HLDA | 0 |  | ns |
| $t_{B E}=3 / 4 t_{C}+50$ | Bus Enable from Rising Edge of $\overline{\text { HLD }}$ |  | 125 | ns |

${ }^{*}$ Note: $t_{\text {HAE }}$ may be as long as ( $3 \mathrm{t}_{\mathrm{C}}+4 \mathrm{ws}+72 \mathrm{t}_{\mathrm{C}}+90$ ) depending on which instruction is being executed, the addressing mode and number of wait states.
$t_{\text {HAE }}$ maximum value is for the optimal case.

## UPI Read/Write Timing

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| tUAS | Address Setup Time to Falling Edge of $\overline{U R D}$ | 10 |  | ns |
| tUAH | Address Hold Time from Rising Edge of $\overline{U R D}$ | 10 |  | ns |
| $t_{\text {RPW }}$ | URD Pulse Width | 100 |  | ns |
| toe | $\overline{\text { URD Falling Edge to }}$ Output Data Valid | 0 | 60 | ns |
| $t_{00}$ | Rising Edge of URD to Output Data Valid | 5 | 35 | ns |
| ${ }_{\text {t }}$ DRDY | RDRDY Delay from Rising Edge of URD |  | 70 | ns |
| $t_{\text {wDW }}$ | UWR Pulse Width | 40 |  | ns |
| tuds | Input Data Valid before Rising Edge of UWR | 10 |  | ns |
| tudH | Input Data Hold after Rising Edge of UWR | 15 |  | ns |
| $\mathrm{t}_{\mathrm{A}}$ | $\overline{\text { WRRDY Delay from Rising }}$ Edge of UWR |  | 70 | ns |

Note: Bus Output (Port A) $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{CK} 2$ Output $\mathrm{C}_{\mathrm{L}}=50 \mathrm{~F}$, other Outputs $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$.

A/D Converter Specifications $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
|  | Resolution |  | 8 | bits |
| $\mathrm{f}_{\text {CCLK }}$ | Clock Frequency (Note 4) | 0.1 | 1.6 | MHz |
| $\mathrm{t}_{\text {CON }}=10.5 / \mathrm{fCCLK}$ | Conversion Time (Note 3) | 6.6 |  | $\mu \mathrm{s}$ |
| $V_{\text {REF }}$ | Reference Voltage Input (AGND $=0 \mathrm{~V}$ ) | 3.0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Rvaef | Total Unadjusted Error (Note 1) $\left(V_{\text {REF }}=5.000 \mathrm{~V}\right)$ |  | $\pm 1 / 2$ | LSB |
|  | Reference Input Resistance | 1.6 | 4.8 | k $\Omega$ |
|  | DC Common Mode Error |  | $\pm 1 / 4$ | LSB |
|  | Power Supply Sensitivity $\left(V_{C C}=V_{\text {REF }}=5 \mathrm{~V} \pm 10 \%\right)$ |  | $\pm 1 / 4$ | LSB |
|  | Voltage Reference Tolerance ( $\mathrm{V}_{\text {REF }}$ ) |  | TBD | LSB |
|  | Analog Input Capacitance |  | 25 | pF |
|  | Analog Input Voltage Range (Note 2) | $\mathrm{V}_{S S}-0.05$ | $\mathrm{V}_{\text {CC }}+0.05$ | V |
|  | On Channel Leakage |  | 1 | $\mu \mathrm{A}$ |
|  | Off Channel Leakage |  | 1 | $\mu \mathrm{A}$ |

Note 1: Total unadjusted error includes offset, full-scale, and multiplexer errors.
Note 2: 8 single-ended or 4 differential channels. Inherent sample and hold for single-ended inputs ( $V_{\text {SS }}=$ Pin 62).
Note 3: Conversion time does not include sample/hold time.
Note 4: Clock supplied to A/D converter is derived from CKI.

## Timing Waveforms



TL/DD/9682-2


FIGURE 1. Write Cycle


FIGURE 2. Read Cycle


TL/DD/9682-5
FIGURE 3. Ready Mode Timing

## Timing Waveforms (Continued)



FIGURE 4. Hold Mode Timing


TL/DD/9682-9
FIGURE 5. UPI Read Timing


TL/DD/9682-10
FIGURE 6. UPI Write Timing

## Pin Descriptions

The HPC16164 is available in 68-pin PLCC, LCC, LDCC, PGA, and TapePak packages.

## I/O PORTS

Port A is a 16 -bit bidirectional I/O port with a data direction register to enable each separate pin to be individually defined as an input or output. When accessing external memory , port A is used as the multiplexed address/data bus.
Port B is a 16 -bit port with 12 bits of bidirectional I/O similar in structure to Port A. Pins B10, B11, B12 and B15 are general purpose outputs only in this mode. Port $B$ may also be configured via a 16 -bit function register BFUN to individually allow each pin to have an alternate function.

BO
B1:
B2: CKX UART Clock (Input or Output)
B3: T21O Timer2 I/O Pin
B4: T310 Timer3 I/O Pin
B5: SO MICROWIRE/PLUS Output
B6: SK MICROWIRE/PLUS Clock (Input or Output)
B7: $\overline{H L D A}$ Hold Acknowledge Output
B8: TS0 Timer Synchronous Output
B9: TS1 Timer Synchronous Output
B10: UA0 Address 0 Input for UPI Mode
B11: $\overline{\text { WRRDY }}$ Write Ready Output for UPI Mode
B12:
B13: TS2 Timer Synchronous Output
B14: TS3 Timer Synchronous Output
B15: RDRDY Read Ready Output for UPI Mode
When accessing external memory, four bits of port B are used as follows:

| B10: $A L E$ | Address Latch Enable Output |
| :--- | :--- |
| B11: $\overline{W R}$ | Write Output |
| B12: $\overline{H B E}$ | High Byte Enable Output/Input <br> (sampled at reset) |

B15: $\overline{\text { RD }} \quad$ Read Output
Port I is an 8 -bit input port that can be read as general purpose inputs and is also used for the following functions:
10:

| 11: | NMI | Nonmaskable Interrupt Input |
| :--- | :--- | :--- |
| 12: | INT2 | Maskable Interrupt/Input Capture/URD |
| 13: | INT3 | Maskable Interrupt/Input Capture/UWR |
| 14: | INT4 | Maskable Interrupt/Input Capture |
| 15: | SI | MICROWIRE/PLUS Data Input |
| I6: | RDX | UART Data Input |

17:
Port $D$ is an 8 -bit input port that can be used as general purpose digital inputs or as analog channel inputs for the A/D converter. These functions of Port $D$ are mutually exclusive and under the control of software.

Port $P$ is a 4-bit output port that can be used as general purpose data, or selected to be controlled by timers 4 through 7 in order to generate frequency, duty cycle and pulse width modulated outputs.

## POWER SUPPLY PINS

$\mathrm{V}_{\mathrm{CC} 1}$ and
$V_{\text {CC2 }} \quad$ Positive Power Supply (3V to 5.5 V )
GND Ground for On-Chip Logic
DGND Ground for Output Buffers
Note: There are two electrically connected $V_{C C}$ pins on the chip, GND and DGND are electrically isolated. Both $V_{C C}$ pins and both ground pins must be used.

## CLOCK PINS

| CKI | The Chip System Clock Input |
| :--- | :--- |
| CKO | The Chip System Clock Output (inversion of |
|  | CKI) |

Pins CKI and CKO are usually connected across an external crystal.
CK2 Clock Output (CKI divided by 2)

## OTHER PINS

WO This is an active low open drain output that signals an illegal situation has been detected by the Watch Dog logic.
ST1 Bus Cycle Status Output: indicates first opcode fetch.
ST2 Bus Cycle Status Output: indicates machine states (skip, interrupt and first instruction cycle).
$\overline{\text { RESET }}$ is an active low input that forces the chip to restart and sets the ports in a TRI-STATE ${ }^{\circledR}$ mode.
RDY/HLD has two uses, selected by a software bit. It's either a READY input to extend the bus cycle for slower memories, or a HOLD request input to put the bus in a high impedance state for DMA purposes.
VREF
A/D converter reference voltage input.
EXM External memory enable (active high) disables internal ROM and maps it to external memory.
El External interrupt with vector address FFF1:FFF0. (Rising/falling edge or high/low level sensitive). Alternately can be configured as 4th input capture.
AGND/EXUI has two uses, selected by a software bit. It can be an external active low interrupt which is internally OR'ed with the UART interrupt with vector address FFF3:FFF2 or it can be the analog ground for the A/D converter.

## Connection Diagrams

Plastic, Leadless and Leaded Chip Carriers


Order Number HPC16164E or V See NS Package Number E68B or V68A

Pin Grid Array Pinout


Top View
(looking down on component side of PC Board)
Order Number HPC16164U
See NS Package Number U68A

## Ports A \& B

The highly flexible $A$ and $B$ ports are similarly structured. The Port A (see Figure 7, consists of a data register and a direction register. Port B (see Figures 8, 9 and 10) has an alternate function register in addition to the data and direction registers. All the control registers are read/write registers.
The associated direction registers allow the port pins to be individually programmed as inputs or outputs. Port pins selected as inputs, are placed in a TRI-STATE mode by resetting corresponding bits in the direction register.

A write operation to a port pin configured as an input causes the value to be written into the data register, a read operation returns the value of the pin. Writing to port pins configured as outputs causes the pins to have the same value, reading the pins returns the value of the data register.
Primary and secondary functions are multiplexed onto Port $B$ through the alternate function register (BFUN). The secondary functions are enabled by setting the corresponding bits in the BFUN register.


TL/DD/9682-13
FIGURE 7. Port A: I/O Structure


Ports A \& B (Continued)


TL/DD/9682-15
FIGURE 9. Structure of Port B Pins B3, B4, B8, B9, B13 and B14 (Timer Synchronous Pins)


TL/DD/9682-16
FIGURE 10. Structure of Port B Pins B10, B11, B12 and B15 (Pins with Bus Control Roles)

## Operating Modes

To offer the user a variety of $1 / \mathrm{O}$ and expanded memory options, the HPC16164 and HPC16104 have four operating modes. The ROMless HPC16104 has one mode of operation. The various modes of operation are determined by the state of both the EXM pin and the EA bit in the PSW register. The state of the EXM pin determines whether on-chip ROM will be accessed or external memory will be accessed within the address range of the on-chip ROM. The on-chip ROM range of the HPC16164 is C000 to FFFF (16k bytes). The HPC16104 has no on-chip ROM and is intended for use with external memory for program storage. A logic " 0 " state on the EXM pin will cause the HPC device to address onchip ROM when the Program Counter (PC) contains addresses within the on-chip ROM address range. A logic " 1 " state on the EXM pin will cause the HPC device to address memory that is external to the HPC when the PC contains on-chip ROM addresses. The EXM pin should always be pulled high (logic "1") on the HPC16104 because no onchip ROM is available. The function of the EA bit is to determine the legal addressing range of the HPC device. A logic " 0 " state in the EA bit of the PSW register does two things-addresses are limited to the on-chip ROM range and on-chip RAM and Register range, and the "illegal address detection' feature of the Watchdog logic is engaged. A logic " 1 " in the EA bit enables accesses to be made anywhere within the 64 k byte address range and the "illegal address detection" feature of the Watchdog logic is disabled. The EA bit should be set to " 1 " by software when using the HPC16104 to disable the "illegal address detection" feature of Watchdog.
All HPC devices can be used with external memory. External memory may be any combination of RAM and ROM. Both 8-bit and 16-bit external data bus modes are available. Upon entering an operating mode in which external memory is used, port A becomes the Address/Data bus. Four pins of port $B$ become the control lines $A L E, \overline{R D}, \overline{W R}$ and $\overline{H B E}$. The High Byte Enable pin ( $\overline{\mathrm{HBE}}$ ) is used in 16-bit mode to select high order memory bytes. The RD and WR signals are only generated if the selected address is off-chip. The 8-bit mode is selected by pulling $\overline{H B E}$ high at reset. If $\overline{\mathrm{HBE}}$ is left floating or connected to a memory device chip select at reset, the 16 -bit mode is entered. The following sections describe the operating modes of the HPC16164 and HPC16104.
Note: The HPC devices use 16 -bit words for stack memory. Therefore, when using the 8 -bit mode, User's Stack must be in internal RAM.

## HPC16164 Operating Modes

## SINGLE CHIP NORMAL MODE

In this mode, the HPC16164 functions as a self-contained microcomputer (see Figure 11) with all memory (RAM and

ROM) on-chip. It can address internal memory only, consisting of 16 k bytes of ROM (C000 to FFFF) and 512 bytes of on-chip RAM and Registers (0000 to 02FF). The "illegal address detection" feature of the Watchdog is enabled in the Single-Chip Normal mode and a Watchdog Output (WO) will occur if an attempt is made to access addresses that are outside of the on-chip ROM and RAM range of the device. Ports $A$ and $B$ are used for $1 / O$ functions and not for addressing external memory. The EXM pin and the EA bit of the PSW register must both be logic " 0 " to enter the SingleChip Normal mode.

## EXPANDED NORMAL MODE

The Expanded Normal mode of operation enables the HPC16164 to address external memory in addition to the on-chip ROM and RAM (see Table II). Watchdog illegal address detection is disabled and memory accesses may be made anywhere in the 64k byte address range without triggering an illegal address condition. The Expanded Normal mode is entered with the EXM pin pulled low (logic ' 0 ') and setting the EA bit in the PSW register to " 1 ".

## SINGLE-CHIP ROMLESS MODE

In this mode, the on-chip mask programmed ROM of the HPC16164 is not used. The address space corresponding to the on-chip ROM is mapped into external memory so 16 k of external memory may be used with the HPC16164 (see Table II). The Watchdog circuitry detects illegal addresses (addresses not within the on-chip ROM and RAM range). The Single-Chip ROMless mode is entered when the EXM pin is pulled high (logic " 1 ") and the EA bit is logic " 0 ".

## EXPANDED ROMLESS MODE

This mode of operation is similar to Single-Chip ROMless mode in that no on-chip ROM is used, however, a full 64 k bytes of external memory may be used. The "illegal address detection" feature of Watchdog is disabled. The EXM pin must be pulled high (logic "1") and the EA bit in the PSW register set to " 1 " to enter this mode.

TABLE II. HPC16164 Operating Modes

| Operating <br> Mode | EXM <br> Pin | EA <br> Bit | Memory <br> Configuration |
| :--- | :---: | :---: | :---: |
| Single-Chip Normal | 0 | 0 | C000:FFFF on-chip |
| Expanded Normal | 0 | 1 | C000:FFFF on-chip <br> 0300:BFFF off-chip |
| Single-Chip ROMless | 1 | 0 | C000:FFFF off-chip |
| Expanded ROMless | 1 | 1 | 0300:FFFF off-chip |

Note: In all operating modes, the on-chip RAM and Registers (0000:02FF) may be accessed.

## HPC16164 Operating Modes (Continued)



FIGURE 12. 8-Bit External Memory


TL/DD/9682-19
FIGURE 13. 16-Bit External Memory

## HPC16104 Operating Modes

## EXPANDED ROMLESS MODE (HPC16104)

Because the HPC16104 has no on-chip ROM, it has only one mode of operation, the Expanded ROMless Mode. The EXM pin must be pulled high (logic " 1 ") on power up, the EA bit in the PSW register should be set to a " 1 ". The HPC16104 is a ROMless device and is intended for use with external memory. The external memory may be any combination of ROM and RAM. Up to 64 k bytes of external memory may be accessed. It is necessary to vector on reset to an address between C000 and FFFF, therefore the user should have external memory at these addresses. The EA bit in the PSW register must immediately be set to " 1 " at the beginning of the user's program to disable illegal address detection in the Watchdog logic.

TABLE III. HPC16104 Operating Modes

| Operating <br> Mode | EXM <br> Pin | EA <br> Bit | Memory <br> Configuration |
| :---: | :---: | :---: | :---: |
| Expanded ROMIess | 1 | 1 | 0300:FFFF off-chip |

Note: The on-chip RAM and Registers (0000:02FF) of the HPC16104 may be accessed at all times.

## Wait States

The HPC16164 provides four software selectable Wait States that allow access to slower memories. The Wait States are selected by the state of two bits in the PSW register. Additionally, the RDY input may be used to extend
the instruction cycle, allowing the user to interface with slow memories and peripherals.

## Power Save Modes

Two power saving modes are available on the HPC16164: HALT and IDLE. In the HALT mode, all processor activities are stopped. In the IDLE mode, the on-board oscillator and timer TO are active but all other processor activities are stopped. In either mode, all on-board RAM, registers and I/O are unaffected.

## halt mode

The HPC16164 is placed in the HALT mode under software control by setting bits in the PSW. All processor activities, including the clock and timers, are stopped. In the HALT mode, power requirements for the HPC16164 are minimal and the applied voltage ( $V_{C C}$ ) may be decreased without altering the state of the machine. There are two ways of exiting the HALT mode: via the RESET or the NMI. The RESET input reinitializes the processor. Use of the NMI input will generate a vectored interrupt and resume operation from that point with no initialization. The HALT mode can be enabled or disabled by means of a control register HALT enable. To prevent accidental use of the HALT mode the HALT enable register can be modified only once.

## IDLE MODE

The HPC16164 is placed in the IDLE mode through the PSW. In this mode, all processor activity, except the onboard oscillator and Timer T0, is stopped. As with the HALT

## Power Save Modes (Continued)

mode, the processor is returned to full operation by the $\overline{\text { RESET }}$ or NMI inputs, but without waiting for oscillator stabilization. A timer T0 overflow will also cause the HPC16164 to resume normal operation.

## HPC16164 Interrupts

Complex interrupt handling is easily accomplished by the HPC16164's vectored interrupt scheme. There are eight possible interrupt sources as shown in Table IV.

TABLE IV. Interrupts

| Vector <br> Address | Interrupt <br> Source | Arbitration <br> Ranking |
| :--- | :--- | :---: |
| \$FFFF:FFFE | $\overline{\text { RESET }}$ | 0 |
| SFFFD:FFFC | Nonmaskable external on <br> rising edge of I1 pin | 1 |
| \$FFFB:FFFA | External interrupt on I2 pin <br> \$FFF9:FFF8 | 2 |
| External interrupt on I3 pin | 3 |  |
| \$FFF7:FFF6 | External interrupt on I4 pin | 4 |
| \$FFF5:FFF4 | Overflow on internal timers <br> \$FFF3:FFF2 <br> Internal by on-board peripherals | 6 |
| SFFF1:FFF0 | or external on EXUI <br> External interrupt on El pin | 7 |

## Interrupt Arbitration

The HPC16164 contains arbitration logic to determine which interrupt will be serviced first if two or more interrupts occur simultaneously. The arbitration ranking is given in Table IV. The interrupt on Reset has the highest rank and is serviced first.

## Interrupt Processing

Interrupts are serviced after the current instruction is completed except for the RESET, which is serviced immediately. $\overline{\text { RESET }}$ and EXUI are level-LOW-sensitive interrupts and EI is programmable for edge-(RISING or FALLING) or level(HIGH or LOW) sensitivity. All other interrupts are edge-sensitive. NMI is positive-edge sensitive. The external interrupts on 12,13 and 14 can be software selected to be rising or falling edge. External interrupt (EXUI) is shared with the onboard peripherals, UART and A/D. The EXUI interrupt is level-LOW-sensitive. To select this interrupt, disable the ERI and ETI UART interrupts by resetting these enable bits in the ENUI register and disable the A/D function by resetting the ADEN bit in the A/D control register \#3 (CR3). To select the on-board peripherals interrupt, leave this pin floating or tie it high if the A/D function is disabled. If the A/D function is enabled, this pin becomes the analog ground (AGND).

## Interrupt Control Registers

The HPC16164 allows the various interrupt sources and conditions to be programmed. This is done through the various control registers. A brief description of the different control registers is given below.

## INTERRUPT ENABLE REGISTER (ENIR)

$\overline{R E S E T}$ and the External Interrupt on It are non-maskable interrupts. The other interrupts can be individually enabled or disabled. Additionally, a Global Interrupt Enable Bit in the ENIR Register allows the Maskable interrupts to be collectively enabled or disabled. Thus, in order for a particular interrupt to be serviced, both the individual enable bit and the Global Interrupt bit (GIE) have to be set.

## INTERRUPT PENDING REGISTER (IRPD)

The IRPD register contains a bit allocated for each interrupt vector. The occurrence of specified interrupt trigger conditions causes the appropriate bit to be set. There is no indication of the order in which the interrupts have been received. The bits are set independently of the fact that the interrupts may be disabled. IRPD is a Read/Write register. The bits corresponding to the maskable, external interrupts are normally cleared by the HPC16164 after servicing the interrupts.
For the interrupts from the on-board peripherals, the user has the responsibility of resetting the interrupt pending flags through software.
The NMI bit is read only and $I 2, I 3$, and $I 4$ are designed as to only allow a zero to be written to the pending bit (writing a one has no affect). A LOAD IMMEDIATE instruction is to be the only instruction used to clear a bit or bits in the IRPD register. This allows a mask to be used, thus ensuring that the other pending bits are not affected.

## INTERRUPT CONDITION REGISTER (IRCD)

Three bits of the register select the input polarity of the external interrupt on $\mathrm{I} 2, \mathrm{I3}$, and I 4 .

## Servicing the Interrupts

The Interrupt, once acknowledged, pushes the program counter (PC) onto the stack thus incrementing the stack pointer (SP) twice. The Global Interrupt Enable bit (GIE) is copied into the CGIE bit of the PSW register; it is then reset, thus disabling further interrupts. The program counter is loaded with the contents of the memory at the vector address and the processor resumes operation at this point. At the end of the interrupt service routine, the user does a RETI instruction to pop the stack and re-enable interrupts if the CGIE bit is set, or RET to just pop the stack if the CGIE bit is clear, and then returns to the main program. The GIE bit can be set in the interrupt service routine to nest interrupts if desired. Figure 14 shows the Interrupt Enable Logic.

## Reset

The $\overline{\text { RESET }}$ input initializes the processor and sets ports $A$ and $B$ in the TRI-STATE condition and Port $P$ in the LOW state. $\overline{\operatorname{RESET}}$ is an active-low Schmitt trigger input. The processor vectors to FFFF:FFFE and resumes operation at the address contained at that memory location (which must correspond to an on board location). The Reset vector address must be between C000 and FFFF when using the HPC16104.


## Timer Overview

The HPC16164 contains a powerful set of flexible timers enabling the HPC16164 to perform extensive timer functions; not usually associated with microcontrollers.
The HPC16164 contains nine 16 -bit timers. Timer TO is a free-running timer, counting up at a fixed CKI/16 (Clock Input/16) rate. It is used for Watchdog logic, high speed event capture, and to exit from the IDLE mode. Consequently, it cannot be stopped or written to under software control. Timer T0 permits precise measurements by means of the capture registers I2CR, I3CR, and I4CR. A control bit in the register TMMODE configures timer T1 and its associated register R1 as capture registers I3CR and I2CR. The capture registers I2CR, I3CR, and I4CR respectively, record the value of timer TO when specific events occur on the interrupt pins I2, I3, and I4. The control register IRCD programs the capture registers to trigger on either a rising edge or a falling edge of its respective input. The specified edge can also be programmed to generate an interrupt (see Figure 15).

The HPC16164 provides an additional 16-bit free running timer, T8, with associated input capture register EICR (External Interrupt Capture Register) and Configuration Register, EICON. EICON is used to select the mode and edge of the EI pin. EICR is a 16-bit capture register which records the value of $\mathrm{T8}$ (which is identical to T0) when a specific event occurs on the El pin.
The timers T2 and T3 have selectable clock rates. The clock input to these two timers may be selected from the following two sources: an external pin, or derived internally by dividing the clock input. Timer T2 has additional capability of being clocked by the timer T3 underflow. This allows the user to cascade timers T3 and T2 into a 32-bit timer/ counter. The control register DIVBY programs the clock input to timers T 2 and T 3 (see Figure 16).
The timers T 1 through T 7 in conjunction with their registers form Timer-Register pairs. The registers hold the pulse duration values. All the Timer-Register pairs can be read from
or written to. Each timer can be started or stopped under software control. Once enabled, the timers count down, and upon underflow, the contents of its associated register are automatically loaded into the timer.


TL/DD/9682-21
FIGURE 15. Timers T0, T1 and T8 with Four Input Capture Registers

## SYNCHRONOUS OUTPUTS

The flexible timer structure of the HPC16164 simplifies pulse generation and measurement. There are four synchronous timer outputs (TSO through TS3) that work in conjunction with the timer T2. The synchronous timer outputs can be used either as regular outputs or individually programmed to toggle on timer T2 underflows (see Figure 16).


TL/DD/9682-22
FIGURE 16. Timers T2-T3 Block

## Timer Overview (Continued)

Timer/register pairs 4-7 form four identical units which can generate synchronous outputs on port $P$ (see Figure 17). Maximum output frequency for any timer output can be obtained by setting timer/register pair to zero. This then will produce an output frequency equal to $1 / 2$ the frequency of the source used for clocking the timer.


TL/DD/9682-23
FIGURE 17. Timers T4-T7 Block

## Timer Registers

There are four control registers that program the timers. The divide by (DIVBY) register programs the clock input to timers T2 and T3. The timer mode register (TMMODE) contains control bits to start and stop timers T1 through T3. It also contains bits to latch and enable interrupts from timers TO through T3. The control register PWMODE similarly programs the pulse width timers T4 through T7 by allowing them to be started, stopped, and to latch and enable interrupts on underflows. The PORTP register contains bits to preset the outputs and enable the synchronous timer output functions.

## Timer Applications

The use of Pulse Width Timers for the generation of various waveforms is easily accomplished by the HPC16164.
Frequencies can be generated by using the timer/register pairs. A square wave is generated when the register value is a constant. The duty cycle can be controlled simply by changing the register value.


TL/DD/9682-24
FIGURE 18. Square Wave Frequency Generation
Synchronous outputs based on Timer T2 can be generated on the 4 outputs TS0-TS3. Each output can be individually programmed to toggle on T2 underflow. Register R2 contains the time delay between events. Figure 19 is an example of synchronous pulse train generation.

## Watchdog Logic

The Watchdog Logic monitors the operations taking place and signals upon the occurrence of any illegal activity. The illegal conditions that trigger the Watchdog logic are poten-


FIGURE 19. Synchronous Pulse Generation
tially infinite loops and illegal addresses. Should the Watchdog register not be written to before Timer TO overflows twice, or more often than once every 4096 counts, an infinite loop condition is assumed to have occurred. An illegal condition also occurs when the processor generates an illegal address when in the Single-Chip modes.* Any illegal condition forces the Watchdog Output (WO) pin low. The WO pin is an open drain output and can be connected to the RESET or NMI inputs or to the users external logic.
*Note: See Operating Modes for details.

## MICROWIRE/PLUS

MICROWIRE/PLUS is used for synchronous serial data communications (see Figure 20). MICROWIRE/PLUS has an 8 -bit parallel-loaded, serial shift register using SI as the input and SO as the output. SK is the clock for the serial shift register (SIO). The SK clock signal can be provided by an internal or external source. The internal clock rate is programmable by the DIVBY register. A DONE flag indicates when the data shift is completed.


TL/DD/9682-26
FIGURE 20. MICROWIRE/PLUS
The MICROWIRE/PLUS capability enables it to interface with any of National Semiconductor's MICROWIRE peripherals (i.e., A/D converters, display drivers, EEPROMs).

## MICROWIRE/PLUS Operation

The HPC16164 can enter the MICROWIRE/PLUS mode as the master or a slave. A control bit in the IRCD register determines whether the HPC16164 is the master or slave. The shift clock is generated when the HPC16164 is configured as a master. An externally generated shift clock on the SK pin is used when the HPC16164 is configured as a slave. When the HPC16164 is a master, the DIVBY register programs the frequency of the SK clock. The DIVBY register allows the SK clock frequency to be programmed in 15 selectable steps from 64 Hz to 1 MHz with CKI at 16.0 MHz .
The contents of the SIO register may be accessed through any of the memory access instructions. Data waiting to be transmitted in the SIO register is clocked out on the falling edge of the SK clock. Serial data on the SI pin is clocked in on the rising edge of the SK clock.

## MICROWIRE/PLUS Application

Figure 21 illustrates a MICROWIRE/PLUS arrangement for an automotive application. The microcontroller-based sys-
tem could be used to interface to an instrument cluster and various parts of the automobile. The diagram shows two HPC16164 microcontrollers interconnected to other MICROWIRE peripherals. HPC16164 \#1 is set up as the master and initiates all data transfers. HPC16164 \#2 is set up as a slave answering to the master.
The master microcontroller interfaces the operator with the system and could also manage the instrument cluster in an automotive application. Information is visually presented to the operator by means of a VF display controlled by the COP470 display driver. The data to be displayed is sent serially to the COP470 over the MICROWIRE/PLUS link. Data such as accumulated mileage could be stored and retrieved from the EEPROM COP494. The slave HPC16164 could be used as a fuel injection processor and generate timing signals required to operate the fuel valves. The master processor could be used to periodically send updated values to the slave via the MICROWIRE/PLUS link. To speed up the response, chip select logic is implemented by connecting an output from the master to the external interrupt input on the slave.

## HPC16164 UART

The HPC16164 contains a software programmable UART. The UART (see Figure 22) consists of a transmit shift register, a receiver shift register and five addressable registers, as follows: a transmit buffer register (TBUF), a receiver buffer register (RBUF), a UART control and status register (ENU), a UART receive control and status register (ENUR) and a UART interrupt and clock source register (ENUI). The ENU register contains flags for transmit and receive functions; this register also determines the length of the data frame ( 8 or 9 bits) and the value of the ninth bit in transmission. The ENUR register flags framing and data overrun errors while the UART is receiving. Other functions of the ENUR register include saving the ninth bit received in the data frame and enabling or disabling the UART's Wake-up Mode of operation. The determination of an internal or external clock source is done by the ENUI register, as well as selecting the number of stop bits and enabling or disabling transmit and receive interrupts.
The baud rate clock for the Receiver and Transmitter can be selected for either an internal or external source using two bits in the ENUI register. The internal baud rate is programmed by the DIVBY register. The baud rate may be selected from a range of 8 Hz to 128 kHz in binary steps or T3 underflow. By selecting a 9.83 MHz crystal, all standard baud rates from 75 baud to 38.4 kBaud can be generated. The external baud clock source comes from the CKX pin. The Transmitter and Receiver can be run at different rates by selecting one to operate from the internal clock and the other from an external source.
The HPC16164 UART supports two data formats. The first format for data transmission consists of one start bit, eight data bits and one or two stop bits. The second data format for transmission consists of one start bit, nine data bits, and one or two stop bits. Receiving formats differ from transmission only in that the Receiver always requires only one stop bit in a data frame.

## UART Wake-up Mode

The HPC16164 UART features a Wake-up Mode of operation. This mode of operation enables the HPC16164 to be networked with other processors. Typically in such environments, the messages consist of addresses and actual data. Addresses are specified by having the ninth bit in the data frame set to 1. Data in the message is specified by having the ninth bit in the data frame reset to 0 .
The UART monitors the communication stream looking for addresses. When the data word with the ninth bit set is received, the UART signals the HPC16164 with an interrupt. The processor then examines the content of the receiver buffer to decide whether it has been addressed and whether to accept subsequent data.


FIGURE 22. UART Block Diagram


TL/DD/9682-29

## A/D Converter Operation (Continued)

The HPC16164 has an on-board eight-channel 8-bit Analog to Digital converter. The A/D converter cell can operate in single-ended mode where the input voltage is applied across one of the eight input channels (D0-D7) and AGND or in differential mode where the input voltage is applied across two adjacent input channels. The A/D converter will convert up to eight channels in single-ended mode and up to four channel-pairs in differential mode.

## OPERATING MODES

The operating modes of the converter are selected by 4 bits called ADMODE (CR2.4-7). Associated with the eight input channels in single-ended mode are eight result registers, one for each channel. The A/D converter can be programmed by software to convert on any specific channel storing the result in the result register associated with that channel. It can also be programmed to stop after one conversion or to convert continuously. If a brief history of the signal on any specific input channel is required, the converter can be programmed to convert on that channel and store the consecutive results in each of the result registers before stopping. As a final configuration in single-ended mode, the converter can be programmed to convert the signal on each input channel and store the result in its associated result register continuously.
Associated with each even-odd pair of input channels in differential mode of operation are four result register-pairs. The A/D converter performs two conversions on the selected pair of input channels. One conversion is performed assuming the positive connection is made to the even channel and the negative connection is made to the following odd channel. This result is stored in the result register associated with the even channel. Another conversion is performed assuming the positive connection is made to the odd channel and the negative connection is made to the preceding even channel. This result is stored in the results register associated with the odd channel. This technique does not require that the programmer know the polarity of the input signal. If the even channel result register is non-zero (meaning the odd channel result register is zero), then the input signal is positive with respect to the odd channel. If the odd channel result register is non-zero (meaning the even channel result register is zero), then the input signal is positive with respect to the even channel.
The same operating modes for single-ended operation also apply when the inputs are taken from channel-pairs in differential mode. The programmer can configure the A/D to convert on any selected channel-pair and store the result in its associated result register-pair then stop. The A/D can also be programmed to do this continuously. Conversion can also be done any channel-pair storing the result into four result register-pairs for a history of the differential input. Finally, all input channel-pairs can be converted continuously.
The final mode of operation suppresses the external address/data bus activity during the single conversion modes. These quiet modes of operation utilize the RDY function of the HPC Core to insert wait states in the instruction being executed in order to limit digital noise in the environment due to external bus activity when addressing external memory. The overall effect is to increase the accuracy of the A/D.

## CONTROL

The conversion clock supplied to the A/D converter can be selected by three bits in CR1 used as a prescaler on CKI. These bits can be used to ensure that the A/D is clocked as fast as possible when different external crystal frequencies are used. Controlling the starting of conversion cycles in each of the operating modes can be done by four different methods. The method is selected by two bits called SC (CR3.0-1). Conversion cycles can be initiated through software by resetting a bit in a control register, through hardware by an underflow of Timer T2, or externally by a rising or falling edge of a signal input on 17.

## INTERRUPTS

The A/D converter can interrupt the HPC when it completes a conversion cycle if one of the non-continuous modes has been selected. If one of the cycle modes was selected, then the converter will request an interrupt after eight conversions. If one of the one-shot modes was selected, then the converter will request an interrupt after every conversion. The A/D converter does not have its own interrupt vector location. When this interrupt is generated, the HPC vectors to the on-board peripheral interrupt vector location at address FFF2. The service routine must then determine if the A/D converter requested the interrupt by checking the A/D done flag which doubles as the A/D interrupt pending flag.

## REGISTER MAP

The A/D converter status and control registers and the result registers are detailed as follows:

byte at location 0100
Result Register pointer-These four bits are read/only by the software. In all the operating modes that are single channel or single channel-pair, this pointer gets the value of the Channel Select bits (CR2.0-3) and remains constant. In the operating modes that work on multiple channels or multiple channel-pairs, this pointer gets initialized to zero and will change to reflect the current channel that is being converted (default value on power-up is 0000 ).
Prescaler-These three bits are used to select the clock (CCLK) supplied to the SAR in the A/D converter cell. The maximum clock that can be supplied is 1.67 MHz and the minimum is 100 kHz . Therefore, these bits can be used to ensure that the A/D is clocked as fast as posible at different external crystal frequencies.
$000=$ stop the clock (CCLK) to the A/D cell (default value on power-up)
011 = use CKI/4 to allow max CKI of 6.66 MHz
$010=$ use CKI/8 to allow max CKI of 13.33 MHz
111 = use CKI/12 to allow max CKI of 20 MHz
101 = use CKI/16 to allow max CKI of 26.66 MHz
001 = use CKI/20 to allow max CKI of 33.33 MHz
$110=$ use CKI/24 to allow max CKI of 40 MHz
$100=$ use CKI/32 to allow max CKI of 53.4 MHz
Note: All remaining unused bits in this control register are UNDEFINED and not available for use by the program.

## A/D Converter Operation (Continued)

Control Register \#2 (CR2)

| ADMODE(4) | Channel Select(4) |  |
| :--- | :--- | :---: |
| msb |  |  |
| byte at location 0102 |  |  |

ADMODE-These four bits are used to select the mode of operation for the A/D converter as described in OPERAT. ING MODES.
$0000=$ single-ended, single channel, single result register, one-shot (default value on power-up)
$0001=$ single-ended, single channel, single result register, continuous
$0010=$ single-ended, single channel, multiple result registers, stop after 8
$0011=$ single-ended, multiple channel, multiple result registers, continuous
$0100=$ differential, single channel-pair, single result regis-ter-pair, one-shot

0101 = differential, single channel-pair, single result regis-ter-pair, continuous
$0110=$ differential, single channel-pair, multiple result reg-ister-pairs, stop after 4 pairs
0111 = differential, multiple channel-pair, multiple result register-pairs, continuous
Channel Select-These four bits are used to select the channel on which to initiate conversions.

Single-ended
x000 = Convert on Channel 0 (Input Port D.0)
x001 = Convert on Channel 1 (Input Port D.1)
x010 = Convert on Channel 2 (Input Port D.2)
x011 = Convert on Channel 3 (Input Port D.3)
x100 = Convert on Channel 4 (Input Port D.4)
x101 = Convert on Channel 5 (Input Port D.5)
x110 = Convert on Channel 6 (Input Port D.6)
x111 = Convert on Channel 7 (Input Port D.7) Differential
x000 $=$ Convert on Channel-Pair 0,1
x010 $=$ Convert on Channel-Pair 2,3
x100 $=$ Convert on Channel-Pair 4,5
x110 $=$ Convert on Channel-Pair 6,7
Control Register \# 3 (CR3)


SC mode-These two bits are used to select the mode for starting a conversion cycle.
$00=$ A conversion cycle is initiated by resetting the A/D done flag (ADDN) (default value on power-up).
$01=$ A conversion cycle is initiated by an underflow of Timer T2.
$10=$ A conversion cycle is initiated by the falling edge of the signal on input 17.
11 = A conversion cycle is initiated by the rising edge of the signal on input 17.
ADEN-Setting this bit enables pin 4 to be the analog ground, AGND. Resetting this bit returns pin 4 as EXUI (reset on power-up).
ADIE-This is the A/D interrupt enable bit. (reset on powerup).
ADDN-This bit is the A/D done flag and doubles as the A/D interrupt pending flag. If one of the one-shot modes was selected using $\operatorname{ADMODE}(=x x 00)$ and control was selected as $S C=00$, then this bit must be reset by software to initiate the conversion and is set by the hardware at the end of one conversion. If one of the cycle modes was selected using ADMODE $(=x x 10)$ and control was selected as $S C=00$, then this bit must be reset by software to initiate the conversion cycle and is not set by the hardware until the end of one conversion cycle. If any of the continuous modes were selected and control was selected as $S C=00$, then this bit must be reset by software to initiate the conversions and is not set by the hardware until the clock to the A/D cell is stopped by selecting the value 000 for the prescaler. In all other control selections, this bit has no effect on the initiation of conversions but is still necessary for proper interrupt operation. The ADDN flag must also be reset for the quiet modes to work properly (set on power-up).
Note: All remaining unused bits in this control register are UNDEFINED and not available for use by the program. Also, all result register contents are UNDEFINED on power-up.

## Universal Peripheral Interface

The Universal Peripheral Interface (UPI) allows the HPC16164 to be used as an intelligent peripheral to another processor. The UPI could thus be used to tightly link two HPC16164's and set up systems with very high data exchange rates. Another area of application could be where a HPC16164 is programmed as an intelligent peripheral to a host system such as the Series $32000^{\circledR}$ microprocessor. Figure 24 illustrates how a HPC16164 could be used as an intelligent peripherial for a Series 32000-based application. The interface consists of a Data Bus (port A), a Read Strobe ( $\overline{U R D}$ ), a Write Strobe (UWR), a Read Ready Line ( $\overline{\text { RDRDY }}$ ), a Write Ready Line (WRRDY) and one Address Input (UAO). The data bus can be either eight or sixteen bits wide.
The $\overline{U R D}$ and $\overline{U W R}$ inputs may be used to interrupt the HPC16164. The RDRDY and WRRDY outputs may be used to interrupt the host processor.
The UPI contains an Input Buffer (IBUF), an Output Buffer (OBUF) and a Control Register (UPIC). In the UPI mode, port A on the HPC16164 is the data bus. UPI can only be used if the HPC16164 is in the Single-Chip mode.

## Shared Memory Support

Shared memory access provides a rapid technique to exchange data. It is effective when data is moved from a peripheral to memory or when data is moved between blocks of memory. A related area where shared memory access proves effective is in multiprocessing applications where two CPUs share a common memory block. The HPC16164 supports shared memory access with two pins. The pins are the RDY/HLD input pin and the $\overline{\text { HLDA }}$ output pin. The user can software select either the Hold or Ready function by the state of a control bit. The HLDA output is multiplexed onto port B.
The host uses DMA to interface with the HPC16164. The host initiates a data transfer by activating the HLD input of
the HPC16164. In response, the HPC16164 places its system bus in a TRI-STATE Mode, freeing it for use by the host. The host waits for the acknowledge signal ( HLDA ) from the HPC16164 indicating that the sytem bus is free. On receiving the acknowledge, the host can rapidly transfer data into, or out of, the shared memory by using a conventional DMA controller. Upon completion of the message transfer, the host removes the HOLD request and the HPC16164 resumes normal operations.
Figure 25 illustrates an application of the shared memory interface between the HPC16164 and a Series 32000 system.


TL/DD/9682-30
FIGURE 24. HPC16164 as a Peripheral: (UPI Interface to Series 32000 Application)


TL/DD/9682-31
FIGURE 25. Shared Memory Application: HPC16164 Interface to Series 32000 System

## Memory

The HPC16164 has been designed to offer flexibility in memory usage. A total address space of 64 kbytes can be addressed with 16 kbytes of ROM and 512 bytes of RAM available on the chip itself. The ROM may contain program instructions, constants or data. The ROM and RAM share the same address space allowing instructions to be executed out of RAM.

Program memory addressing is accomplished by the 16-bit program counter on a byte basis. Memory can be addressed
directly by instructions or indirectly through the $\mathrm{B}, \mathrm{X}$ and SP registers. Memory can be addressed as words or bytes. Words are always addressed on even-byte boundaries. The HPC16164 uses memory-mapped organization to support registers, I/O and on-chip peripheral functions.
The HPC16164 memory address space extends to 64 kbytes and registers and I/O are mapped as shown in Table V.

TABLE V. HPC16164 Memory Map


| $\begin{aligned} & \hline \text { 011F:011E } \\ & \text { 011D:011C } \\ & \text { 011B:011A } \\ & 019: 0118 \\ & 0117: 0116 \\ & 0115: 0114 \\ & 0113: 0112 \\ & 0111: 0110 \\ & 0106 \\ & 0104 \\ & \\ & 0102 \\ & 0100 \end{aligned}$ | A/D Result Register 7 A/D Result Register 6 A/D Result Register 5 A/D Result Register 4 A/D Result Register 3 A/D Result Register 2 A/D Result Register 1 A/D Result Register 0 A/D Control Register \#3 Port D / A/D Analog Channel Inputs A/D Control Register \# 2 A/D Control Register \# 1 |  |
| :---: | :---: | :---: |
| $\begin{aligned} & \text { 00F5:00F4 } \\ & \text { 00F3:00F2 } \\ & \text { 00F1:00F0 } \end{aligned}$ | BFUN Register DIR B Register DIR A Register / IBUF | PORTS A \& B CONTROL |
| 00E6 | UPIC Register | UPI CONTROL |
| $\begin{aligned} & \text { O0E3:00E2 } \\ & \text { 00E1:00E0 } \end{aligned}$ | Port B <br> Port A / OBUF | PORTS A \& B |
| $\begin{aligned} & \text { OODE } \\ & \text { 00DD:00DC } \\ & \text { 00D8 } \\ & \text { 00D6 } \\ & \text { 00D4 } \\ & \text { 00D2 } \\ & \text { 00D0 } \end{aligned}$ | Microcode ROM Dump HALT Enable Register Port I Input Register SIO Register IRCD Register IRPD Register ENIR Register | PORT CONTROL \& INTERRUPT CONTROL REGISTERS |
| 00CF:00CE <br> 00CD:00CC <br> 00CB:00CA <br> 00C9:00C8 <br> 00C7:00C6 <br> 00C5:00C4 <br> 00C3:00C2 <br> 00C0 | X Register B Register K Register A Register PC Register SP Register (reserved) PSW Register | HPC CORE REGISTERS |
| $\begin{array}{\|c} \hline 00 B F: 00 B E \\ \vdots \\ 0001: 0000 \\ \hline \end{array}$ | On-Chip RAM | USER RAM |

*Note: The HPC16164 On-Chip ROM is on addresses C000:FFFF and the External Expansion Memory is 0300:EFFF. The HPC16104 has no On-Chip ROM, External Memory is 0300 :FFFF.

## HPC16164 CPU

The HPC16164 CPU has a 16-bit ALU and six 16-bit registers

## Arithmetic Logic Unit (ALU)

The ALU is 16 bits wide and can do 16-bit add, subtract and shift or logic AND, OR and exclusive OR in one timing cycle. The ALU can also output the carry bit to a 1-bit C register.

## Accumulator (A) Register

The 16-bit A register is the source and destination register for most I/O, arithmetic, logic and data memory access operations.

## Address ( $B$ and $X$ ) Registers

The 16-bit $B$ and $X$ registers can be used for indirect addressing. They can automatically count up or down to sequence through data memory.

## Boundary (K) Register

The 16-bit K register is used to set limits in repetitive loops of code as register B sequences through data memory.

## Stack Pointer (SP) Register

The 16-bit SP register is the pointer that addresses the stack. The SP register is incremented by two for each push or call and decremented by two for each pop or return. The stack can be placed anywhere in user memory and be as deep as the available memory permits.

## Program (PC) Register

The 16 -bit PC register addresses program memory.

## Addressing Modes

## ADDRESSING MODES-ACCUMULATOR AS DESTINATION

## Register Indirect

This is the "normal" mode of addressing for the HPC16164 (instructions are single-byte). The operand is the memory addressed by the B register (or X register for some instructions).
Direct
The instruction contains an 8 -bit or 16-bit address field that directly points to the memory for the operand.

## Indirect

The instruction contains an 8 -bit address field. The contents of the WORD addressed points to the memory for the operand.

## Indexed

The instruction contains an 8 -kit address field and an 8 - or 16 -bit displacement field. The contents of the WORD addressed is added to the displacement to get the address of the operand.

## Immediate

The instruction contains an 8 -bit or 16 -bit immediate field that is used as the operand.
Register Indirect (Auto Increment and Decrement)
The operand is the memory addressed by the $X$ register. This mode automatically increments or decrements the $X$ register (by 1 for bytes and by 2 for words).
Register Indirect (Auto Increment and Decrement) with Conditional Skip
The operand is the memory addressed by the B register. This mode automatically increments or decrements the B register (by 1 for bytes and by 2 for words). The B register is then compared with the K register. A skip condition is generated if B goes past K.

## ADDRESSING MODES—DIRECT MEMORY AS DESTINATION

## Direct Memory to Direct Memory

The instruction contains two 8 - or 16 -bit address fields. One field directly points to the source operand and the other field directly points to the destination operand.

## Immediate to Direct Memory

The instruction contains an 8- or 16-bit address field and an 8 - or 16 -bit immediate field. The immediate field is the operand and the direct field is the destination.

## Double Register Indirect Using the B and X Registers

Used only with Reset, Set and IF bit instructions; a specific bit within the 64 kbyte address range is addressed using the $B$ and $X$ registers. The address of a byte of memory is formed by adding the contents of the $B$ register to the most significant 13 bits of the $X$ register. The specific bit to be modified or tested within the byte of memory is selected using the least significant 3 bits of register $X$.

## HPC Instruction Set Description

| Mnemonic | Description | Action |
| :---: | :---: | :---: |
| ARITHMETIC INSTRUCTIONS |  |  |
| ADD | Add | $\mathrm{MA}+\mathrm{Meml} \rightarrow$ MA $\quad$ carry $\rightarrow$ C |
| ADC | Add with carry | $\mathrm{MA}+$ Meml $+\mathrm{C} \rightarrow$ MA $\quad$ carry $\rightarrow \mathrm{C}$ |
| ADDS | Add short imm8 | $A+$ imm $8 \rightarrow A \quad$ carry $\rightarrow C$ |
| DADC | Decimal add with carry | $\mathrm{MA}+\mathrm{MemI}+\mathrm{C} \rightarrow \mathrm{MA}$ (Decimal) carry $\rightarrow \mathrm{C}$ |
| SUBC | Subtract with carry | MA-Meml $+\mathrm{C} \rightarrow$ MA carry $\rightarrow$ C |
| DSUBC | Decimal subtract w/carry | MA - Meml $+\mathrm{C} \rightarrow$ MA (Decimal) carry $\rightarrow \mathrm{C}$ |
| MULT | Multiply (unsigned) | MA*Meml $\rightarrow$ MA \& X, $0 \rightarrow \mathrm{~K}, 0 \rightarrow \mathrm{C}$ |
| DIV | Divide (unsigned) | MA/Meml $\rightarrow$ MA, rem. $\rightarrow \mathrm{X}, \mathrm{O} \rightarrow \mathrm{K}, \mathrm{O} \rightarrow \mathrm{C}$ |
| DIVD | Divide Double Word (unsigned) |  |
| IFEQ | If equal | Compare MA \& Meml, Do next if equal |
| IFGT | If greater than | Compare MA \& Meml, Do next if MA > Meml |
| AND | Logical and | MA and Meml $\rightarrow$ MA |
| OR | Logical or | MA or Meml $\rightarrow$ MA |
| XOR | Logical exclusive-or | MA xor Meml $\rightarrow$ MA |
| MEMORY MODIFY INSTRUCTIONS |  |  |
| INC | Increment | Mem + $1 \rightarrow$ Mem |
| DECSZ | Decrement, skip if 0 | Mem -1 $\rightarrow$ Mem, Skip next if Mem $=0$ |



## TRANSFER OF CONTROL INSTRUCTIONS

JSR
JSRL
JMP
JMPL
JIDW
NOP
RETSK
RETI
$\mathrm{PC} \rightarrow \mathrm{W}(\mathrm{SP}), \mathrm{SP}+2 \rightarrow \mathrm{SP}$
W(table\#) $\rightarrow$ PC
(\#is +1025 to -1023 )
$\mathrm{PC} \rightarrow \mathrm{W}(\mathrm{SP}), \mathrm{SP}+2 \rightarrow \mathrm{SP}, \mathrm{PC}+\# \rightarrow \mathrm{PC}$
$\mathrm{PC}+$ \# $\rightarrow \mathrm{PC}($ \# is +32 to -31$)$
$\mathrm{PC}+$ \# $\rightarrow \mathrm{PC}(\#$ is +257 to -255 )
$\mathrm{PC}+$ \# $\rightarrow \mathrm{PC}$
$P C+A+1 \rightarrow P C$
$\rightarrow P C$
$\mathrm{SP}-2 \rightarrow \mathrm{SP}, \mathrm{W}(\mathrm{SP}) \rightarrow \mathrm{PC}$
SP-2 $\rightarrow$ SP,W(SP) $\rightarrow$ PC, \& skip
$\mathrm{SP}-2 \rightarrow \mathrm{SP}, \mathrm{W}(\mathrm{SP}) \rightarrow \mathrm{PC}$, interrupt re-enabled

## Memory Usage

Number Of Bytes For Each Instruction (number in parenthesis is 16-Bit field)

| Using Accumulator A |  |  |  |  |  |  | To Direct Memory |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Reg Indir. (B) <br> (X) |  | Direct | Indir | Index | Immed. |  |  |  |  |
| LD | 1 | 1 | 2(4) | 3 | 4(5) | 2(3) | 3(5) | 5(6) | 3(4) | 5(6) |
| X | 1 | 1 | 2(4) | 3 | 4(5) | - | - | - | - | - |
| ST | 1 | 1 | 2(4) | 3 | 4(5) | - | - | - | - | - |
| ADC | 1 | 2 | 3(4) | 3 | 4(5) | 4(5) | 4(5) | 5(6) | 4(5) | 5(6) |
| ADDS | - | - | - | - | - | 2 | - | - | - | - |
| SBC | 1 | 2 | 3(4) | 3 | 4(5) | 4(5) | 4(5) | 5(6) | 4(5) | 5(6) |
| DADC | 1 | 2 | 3(4) | 3 | 4(5) | 4(5) | 4(5) | 5(6) | 4(5) | 5(6) |
| DSBC | 1 | 2 | 3(4) | 3 | 4(5) | 4(5) | 4(5) | 5(6) | 4(5) | 5(6) |
| ADD | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| MULT | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| DIV | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| DIVD | 1 | 2 | 3(4) | 3 | 4(5) | - | 4(5) | 5(6) | 4(5) | 5(6) |
| IFEQ | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| IFGT | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| AND | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| OR | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |
| XOR | 1 | 2 | 3(4) | 3 | 4(5) | 2(3) | 4(5) | 5(6) | 4(5) | 5(6) |

-8-bit direct address
**16-bit direct address

|  | Instructions that modify memory directly |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
|  $(B)$ $(X)$ Direct Indir <br> Index B\&X    <br> SBIT 1 2 $3(4)$ 3 <br> $4(5)$ 1    <br> RBIT 1 2 $3(4)$ 3 <br> $4(5)$ 1    <br> IFBIT 1 2 $3(4)$ 3 <br> $4(5)$ 1    <br> DECSZ 3 2 $2(4)$ 3 <br> INC 3 2 $2(4)$ 3 <br> $4(5)$     |  |

Immediate Load Instructions

|  | Immed. |
| :---: | :---: |
| LD B,** | $2(3)$ |
| LD X,** | $2(3)$ |
| LD K,** | $2(3)$ |
| LD BK, ${ }^{*}, *$ | $3(5)$ |

Register Indirect Instructions with Auto Increment and Decrement

| Register B With Skip |  |  |
| :--- | :---: | :---: |
|  | $(B+)$ | $(B-)$ |
| LDS A,* $^{*}$ | 1 | 1 |
| XS A,* | 1 | 1 |


| Register $X$ |  |  |
| :--- | :---: | :---: |
|  | $(X+)$ | $(X-)$ |
| LD A,* | 1 | 1 |
| X A, |  |  |

Instructions Using A and C

| CLR | A | 1 |
| :--- | :--- | :--- |
| INC | A | 1 |
| DEC | A | 1 |
| COMP | A | 1 |
| SWAP | A | 1 |
| RRC | A | 1 |
| RLC | A | 1 |
| SHR | A | 1 |
| SHL | A | 1 |
| SC |  | 1 |
| RC |  | 1 |
| IFC |  | 1 |
| IFNC |  | 1 |

Stack Reference Instructions

|  | Direct |
| :--- | :---: |
| PUSH | 2 |
| POP | 2 |

Transfer of Control Instructions

| JSRP | 1 |
| :--- | :--- |
| JSR | 2 |
| JSRL | 3 |
| JP | 1 |
| JMP | 2 |
| JMPL | 3 |
| JID | 1 |
| JIDW | 1 |
| NOP | 1 |
| RET | 1 |
| RETSK | 1 |
| RETI | 1 |

## Development Support

## MOLETM DEVELOPMENT SYSTEM

The MOLE (Microcomputer On Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPSTM microcontrollers and the HPC family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.
It is a self contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations.

It contains three serial ports to optionally connect to a terminal, a host system, a printer or a modem, or to connect to other MOLEs in a multi-MOLE environment.
MOLE can be used in either a stand alone mode or in conjunction with a selected host system using PC-DOS communicating via a RS-232 port.

## How to Order

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

| Microcontroller | Order Part Number | Description | Includes | Manual Number |
| :---: | :---: | :---: | :---: | :---: |
| HPC | MOLE-BRAIN | Brain Board | Brain Board Users Manual | 420408188-001 |
|  | MOLE-HPC-PB1 | Personality Board | HPC Personality Board Users Manual | 420410477-001 |
|  | MOLE-HPC-IBM-R | Relocatable Assembler Software for IBM | HPC Software Users Manual and Software Disk PC-DOS Communications Software Users Manual | 424410836-001 <br> 420040416-001 |
|  | MOLE-HPC-IBM-CR | C Compiler for IBM | HPC C Compiler Users Manual and Software Disk <br> Assembler Software for IBM MOLE-HPC-IBM | 424410883-001 |
|  | 424410897-001 | Users Manual |  | 424410897-001 |

## Development Support (Continued)

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On Line Emulator) applications group. It consists of both an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

Information System
The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud Modem, and a telephone.
If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

Order P/N: MOLE-DIAL-A-HLP
Information System Package contains DIAL-A-HELPER users manual P/N Public Domain Communications Software.

## Factory Applications Support

Dial-A-Helper also provides immediate factory applications support. If a user is having difficulty in getting a MOLE to operate in a particular mode or something peculiar is occuring, he can contact us via his system and modem. He can leave messages on our electronic bulletin board, which we will respond to, or he can arrange for us to actually take control of his system via modem for debugging purposes.
The applications group can then cause his system to execute various commands and try to resolve the customers problem by actually getting customers system to respond. Both parties see exactly what is occurring, as it is happening.
This allows us to respond in minutes when applications help is needed.

| Voice: | (408) | $721-5582$ |
| :--- | :--- | :--- |
| Modem: | (408) | $739-1162$ |
|  | Baud: | 300 or 1200 baud |
|  | Setup: | Length: 8 -Bit |
|  |  | Parity: None |
|  |  | Stop: Bit |
|  |  |  |
|  | Operation: 24 Hrs. 7 Days |  |

DIAL-A-HELPER


USER STIE
TL/DD/9682-32

## Code Efficiency

One of the most important criteria of a single chip microcontroller is code efficiency. The more efficient the code, the more features that can be put on a chip. The memory size on a chip is fixed so if code is not efficient, features may have to be sacrificed or the programmer may have to buy a larger, more expensive version of the chip.
The HPC16164 has been designed to be extremely codeefficient. The HPC16164 looks very good in all the standard coding benchmarks; however, it is not realistic to rely only on benchmarks. Many large jobs have been programmed onto the HPC16164, and the code savings over other popular microcontrollers has been considerable.
Reasons for this saving of code include the following:

## SINGLE BYTE INSTRUCTIONS

The majority of instructions on the HPC16164 are singlebyte. There are two especially code-saving instructions:
JP is a 1 -byte jump. True, it can only jump within a range of plus or minus 32, but many loops and decisions are often within a small range of program memory. Most other micros need 2-byte instructions for any short jumps.
JSRP is a 1-byte call subroutine. The user makes a table of his 16 most frequently called subroutines and these calls will only take one byte. Most other micros require two and even three bytes to call a subroutine. The user does not have to decide which subroutine addresses to put into his table; the assembler can give him this information.

## EFFICIENT SUBROUTINE CALLS

The 2-byte JSR instructions can call any subroutine within plus or minus 1 k of program memory.

## MULTIFUNCTION INSTRUCTIONS FOR DATA MOVEMENT AND PROGRAM LOOPING

The HPC16164 has single-byte instructions that perform multiple tasks. For example, the XS instruction will do the following:

1. Exchange $A$ and memory pointed to by the $B$ register
2. Increment or decrement the B register
3. Compare the $B$ register to the $K$ register
4. Generate a conditional skip if $B$ has passed $K$

The value of this multipurpose instruction becomes evident when looping through sequential areas of memory and exiting when the loop is finished.

## BIT MANIPULATION INSTRUCTIONS

Any bit of memory, I/O or registers can be set, reset or tested by the single byte bit instructions. The bits can be addressed directly or indirectly. Since all registers and I/O are mapped into the memory, it is very easy to manipulate specific bits to do efficient control.

## DECIMAL ADD AND SUBTRACT

This instruction is needed to interface with the decimal user world.
It can handle both 16 -bit words and 8 -bit bytes.
The 16 -bit capability saves code since many variables can be stored as one piece of data and the programmer does not have to break his data into two bytes. Many applications store most data in 4-digit variables. The HPC16164 supplies 8 -bit byte capability for 2 -digit variables and literal variables.

## MULTIPLY AND DIVIDE INSTRUCTIONS

The HPC16164 has 16 -bit multiply, 16 -bit by 16 -bit divide, and 32 -bit by 16 -bit divide instructions. This saves both code and time. Multiply and divide can use immediate data or data from memory. The ability to multiply and divide by immediate data saves code since this function is often needed for scaling, base conversion, computing indexes of arrays, etc.

## Part Selection

The HPC family includes devices with many different options and configurations to meet various application needs. The number HPC16164 has been generically used throughout this datasheet to represent the whole family of parts. The following chart explains how to order various options available when ordering HPC family members.
Note: All options may not currently be available.


TL/DD/9682-33
FIGURE 8. HPC Family Part Numbering Scheme

## Examples

HPC46104E17 - ROMless, Commercial temp. $\left(0^{\circ} \mathrm{C}\right.$ to $\left.70^{\circ} \mathrm{C}\right)$, LCC
HPC16164XXX/U17-16k masked ROM, Military temp. $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$, PGA
HPC26104XXX/V17 - ROMless, Automotive temp. $\left(-40^{\circ} \mathrm{C}\right.$ to $\left.+105^{\circ} \mathrm{C}\right)$, PLCC

National Semiconductor

## HPC 16400/HPC36400/HPC46400 High-Performance microControllers with HDLC Controller

## General Description

The HPC16400 is a member of the HPCTM family of High Performance microControllers. Each member of the family has the same identical core CPU with a unique memory and I/O configuration to suit specific applications. Each part is fabricated in National's advanced microCMOS technology. This process combined with an advanced architecture provides fast, flexible I/O control, efficient data manipulation, and high speed computation.
The HPC16400 has 4 functional blocks to support a wide range of communication application-2 HDLC channels, 4 channel DMA controller to facilitate data flow for the HDLC channels, programmable serial interface and UART.
The serial interface decoder allows the 2 HDLC channels to be used with devices using interchip serial link for point-topoint \& multipoint data exchanges. The decoder generates enable signals for the HDLC channels allowing multiplexed $D$ and $B$ channel data to be accessed.
The HDLC channels manage the link by providing sequencing using the HDLC framing along with error control based upon a cyclic redundancy check (CRC). Multiple address recognition modes, and both bit and byte modes of operation are supported.
The HPC16400 is available in 68-pin PLCC, LCC, LDCC and PGA packages.

## Block Diagram



ESD Rating
2000 V
$V_{C C}$ with Respect to GND
-0.5 V to 7.0 V
All Other Pins
$\left(V_{C C}+0.5\right) \mathrm{V}$ to (GND -0.5$) \mathrm{V}$
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for
HPC46400, $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for HPC36400, $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for HPC16400

| Symbol | Parameter | Test Conditions | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{ICC}_{1}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=20.0 \mathrm{MHz}^{*}$ (Note 1) |  | 70 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=2.0 \mathrm{MHz}$ (Note 1) |  | 7 | mA |
| $\mathrm{ICC}_{2}$ | IDLE Mode Current | $\mathrm{V}_{\text {CC }}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=20.0 \mathrm{MHz}$ (Note 1) |  | 10 | mA |
|  |  | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=2.0 \mathrm{MHz}$ (Note 1) |  | 1 | mA |
| $\mathrm{ICC}_{3}$ | HALT Mode Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=0 \mathrm{kHz}$ (Note 1) |  | 300 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{C C}=2.5 \mathrm{~V}, \mathrm{f}_{\text {in }}=0 \mathrm{kHz}$ (Note 1) |  | 150 | $\mu \mathrm{A}$ |

INPUT VOLTAGE LEVELS RESET, NMI, CKI AND WO (SCHMITT TRIGGERED)


ALL OTHER INPUTS

| $\mathrm{V}_{\mathrm{IH}_{3}}$ | Logic High |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL} 3}$ | Logic Low |  |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current |  |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| $\mathrm{C}_{\mathrm{I}}$ | Input Capacitance | (Note 2) |  | 10 | pF |
| $\mathrm{C}_{\mathrm{IO}}$ | I/O Capacitance | (Note 2) |  | 20 | pF |

OUTPUT VOLTAGE LEVELS CMOS OPERATION

| $\mathrm{VOH}_{1}$ | Logic High | $\mathrm{IOH}=-10 \mu \mathrm{~A}$ | $V_{C C}-0.1$ |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL}}$ | Logic Low | $\mathrm{l}_{\mathrm{OH}}=10 \mu \mathrm{~A}$ |  | 0.1 | V |
| $\mathrm{VOH}_{2}$ | Port A/B Drive, CK2$\left(A_{0}-A_{15}, B_{10}, B_{11}, B_{12}, B_{15}\right)$ | $\mathrm{l}_{\mathrm{OH}}=-7 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | $\mathrm{l}_{\mathrm{OL}}=3 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{VOH}_{3}$ | Other Port Pin Drive, WO$\left(B_{0}-B_{9}, B_{13}, B_{14}, P_{0}-P_{3}\right)$ | $\mathrm{l}_{\mathrm{OH}}=-1.6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | $\mathrm{l}_{\mathrm{OL}}=0.5 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH}}^{4}$ | ST1 and ST2 Drive | $\mathrm{I}_{\mathrm{OH}}=-6 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL}}$ |  | $\mathrm{IOL}^{(1.6 ~ m A}$ |  | 0.4 | V |
| $V_{\text {RAM }}$ | RAM Keep-Alive Voltage | (Note 3) | 2.5 |  | V |
| $\mathrm{l}_{\mathrm{Oz}}$ | TRI-STATE Leakage Current |  |  | $\pm 5$ | $\mu \mathrm{A}$ |

Note 1: $\mathrm{I}_{\mathrm{CC}_{1}}, \mathrm{I}_{\mathrm{CC}_{2}}, \mathrm{I}_{\mathrm{CC}}$ measured with no external drive ( $\mathrm{I}_{\mathrm{OH}}$ and $\mathrm{I}_{\mathrm{OL}}=0, \mathrm{I}_{\mathrm{IH}}$ and $\mathrm{I}_{\mathrm{IL}}=0$ ). $\mathrm{I}_{\mathrm{CC}_{1}}$ is measured with RESET $=\mathrm{V}_{\mathrm{SS}}$. $\mathrm{I}_{\mathrm{CC}}$ is measured with $\mathrm{NMI}=$
$\mathrm{V}_{\mathrm{CC}}$. CKI driven to $\mathrm{V}_{\mathrm{HH}_{1}}$ and $\mathrm{V}_{\mathrm{IL}_{1}}$ with rise and fall times less than 10 ns .
Note 2: These parameters are guaranteed by design and are not tested.
Note 3: Test duration is 100 ns .

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{f}_{\mathrm{C}}=16.78 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for HPC 46400 ,
$-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ for HPC $36400,-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ for HPC16400

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\mathrm{C}}=$ CKI freq. | Operating Frequency | 2.0 | 20 | MHz |
| $\mathrm{t}_{\mathrm{C} 1}=1 / \mathrm{f}_{\mathrm{C}}$ | Clock Period | 50 |  | ns |
| $\mathrm{t}_{\mathrm{C}}=2 / \mathrm{f}_{\mathrm{C}}$ | Timing Cycle | 100 |  | ns |
| $\mathrm{tLL}=1 / 2 \mathrm{t}_{\mathrm{C}}-9$ | ALE Pulse Width | 41 |  | ns |
| $\mathrm{t}_{\mathrm{CC1C2R}}$ | Delay from CKI Falling Edge to CK2 Rising Edge | 0 | 55 | ns |
| $\mathrm{t}_{\mathrm{DC1} 1 \mathrm{C}_{2}}$ | Delay from CKI Falling Edge to CK2 Rising Edge | 0 | 55 | ns |
| $t_{\text {DCIALER }}$ (Notes 1, 2) | Delay from CKI Rising Edge to ALE Rising Edge | 0 | 35 | ns |
| $t_{\text {DC1alef }}$ (Notes 1, 2) | Delay from CKI Rising Edge to ALE Falling Edge | 0 | 35 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{DC} 2 \mathrm{ALER}}=1 / 4 \mathrm{t}_{\mathrm{C}}+20 \\ & (\text { Note } 2) \end{aligned}$ | Delay from CK2 Rising Edge to ALE Rising Edge |  | 55 | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{t} C 2 A L E F}=1 / 4 \mathrm{t}_{\mathrm{C}}+20 \\ & (\text { Note 2) } \end{aligned}$ | Delay from CK2 Falling Edge to ALE Falling Edge |  | 55 | ns |
| $\mathrm{t}_{\text {ST }}=1 / 4 \mathrm{t}_{\mathrm{C}}-16$ | Address Valid to ALE Falling Edge | 9 |  | ns |
| $\mathrm{tvP}=1 / 4 \mathrm{t}_{\mathrm{C}}-10$ | Address Hold from ALE Falling Edge | 15 |  | ns |
| $\mathrm{t}_{\text {WAIT }}=\mathrm{t}_{\mathrm{C}}=\mathrm{WS}$ | Wait State Period | 100 |  | ns |
| $\mathrm{f}_{\mathrm{xIN}}=\mathrm{f}_{\mathrm{c}} / 19$ | External Timer Input Frequency |  | 1052 | kHz |
| $\mathrm{t}_{\text {xin }}$ | Pulse Width for Timer Inputs | 40 |  | ns |
| $\mathrm{f}_{\mathrm{MW}}$ | External MICROWIRE/PLUS Clock Input Frequency |  | 1.25 | MHz |
| $\mathrm{f}_{\mathrm{u}}=\mathrm{f}_{\mathrm{C}} / 8$ | External UART Clock Input Frequency |  | 2.5 | MHz |

Note 1: Do not design with this parameter unless CKI is driven with an active signal. When using a passive crystal circuit, CKl or CKO should not be connected to any external logic since any load (besides the passive components in the crystal circuit) will affect the stability of the crystal unpredictably.
Note 2: These are not tested parameters. Therefore the given min/max value cannot be guaranteed. It is, however, derived from measured paramenters, and may be used for system design with a very high confidence level.
Note: Measurement of AC specifications is done with external clock drive on CKI with $50 \%$ duty cycle. The capacitive load on CKO must be kept below 15 pF else AC measurements will be skewed.
CPU Read Cycle Timing $\mathrm{f}_{\mathrm{C}}=20 \mathrm{MHz}$ with One Wait State (See Figure 1)

| Symbol | Parameter | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\mathrm{ARR}}=1 / 2 \mathrm{t}_{\mathrm{C}}-20$ | ALE Falling Edge to $\overline{\mathrm{RD}}$ Falling Edge | 30 |  | ns |
| $\mathrm{t}_{\mathrm{RW}}=1 / 4 \mathrm{t}_{\mathrm{C}}+\mathrm{WS}-10$ | $\overline{\mathrm{RD}}$ Pulse Width | 115 |  | ns |
| $\mathrm{t}_{\mathrm{DR}}=\mathrm{t}_{\mathrm{C}}-15$ | Data Hold after Rising Edge of $\overline{\mathrm{RD}}$ | 0 | 85 | ns |
| $\mathrm{t}_{\mathrm{ACC}}=\mathrm{t}_{\mathrm{C}}+\mathrm{WS}-55$ | Address Valid to Input Data Valid |  | 145 | ns |
| $\mathrm{t}_{\mathrm{RD}}=1 / 4 \mathrm{t}_{\mathrm{C}}+\mathrm{WS}-35$ | $\overline{\mathrm{RD}}$ Falling Edge to Input Data Valid |  | 90 | ns |
| $\mathrm{t}_{\mathrm{RDA}}=\mathrm{t}_{\mathrm{C}}-5$ | $\overline{\mathrm{RD}}$ Rising Edge to Address Valid | 95 |  | ns |

Note: Minimum and Maximum values are calculated from maximum operating frequency.

CPU Write Cycle Timing $\mathrm{fc}_{\mathrm{c}}=20 \mathrm{MHz}$ with One Wait State (See Figure 2)

| Symbol | Parameter | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: |
| $t_{A R W}=1 / 2 t_{C}-20$ | ALE Falling Edge to $\overline{W R}$ Falling Edge | 30 |  | ns |
| $t_{W W}=3 / 4 t_{C}+W S-15$ | $\overline{W R}$ Pulse Width | 160 |  | ns |
| $t_{H W}=1 / 4 t_{C}-15$ | Data Hold after <br> Rising Edge of $\overline{W R}$ | 10 | $n s$ |  |
| $t_{V}=1 / 2 t_{C}+W S-40$ | Data Valid before <br> Rising Edge of $\overline{W R}$ | 110 | ns |  |

Note: Bus output (Port A) $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$, CK2 output $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, other outputs $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$. AC Parameters are tested using DC Characteristics and non CMOS outputs.
DMA Read Cycle Timing $\mathrm{f}_{\mathrm{C}}=20 \mathrm{MHz}$ (See Figure 1)

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $t_{\text {ARR }}=1 / 2 t_{C}-20$ | ALE Falling Edge to $\overline{\text { RD }}$ Falling Edge | 30 |  | ns |
| $\mathrm{t}_{\mathrm{RW}}=3 / 2 \mathrm{t}_{\mathrm{C}}-15$ | $\overline{\text { RD Pulse Width }}$ | 135 |  | ns |
| $t_{D R}=3 / 4 t_{C}-15$ | Data Hold After Rising Edge of $\overline{\mathrm{RD}}$ | 0 | 60 | ns |
| $t_{A C C}=9 / 4 t_{C}-75$ | Address Valid to Input Data Valid |  | 150 | ns |
| $t_{R D}=3 / 2 t_{C}-35$ | $\overline{R D}$ Falling Edge to Input Data Valid |  | 115 | ns |
| $t_{R D A}=t_{C}-5$ | $\overline{R D}$ Rising Edge to Address Valid | 95 |  | ns |
| $t_{V P}=1 / 2 t_{C}-10$ | Address Hold from ALE Falling Edge | 40 |  | ns |

Note: Minimum and Maximum values are calculated from moderate operating frequency.
DMA Write Cycle Timing $\mathrm{f}_{\mathrm{C}}=20 \mathrm{MHz}$ (See Figure 2)

| Symbol | Parameter | Min | Max | Units |
| :---: | :--- | :---: | :---: | :---: |
| $t_{\text {ARW }}=1 / 2 t_{C}-20$ | ALE Trailing Edge to <br> WR Falling Edge | 30 | ns |  |
| $\mathrm{t}_{\mathrm{WW}}=3 / 2 \mathrm{t}_{\mathrm{C}}-15$ | WR Pulse Width | 135 |  | ns |
| $\mathrm{t}_{\mathrm{HW}}=1 / 2 \mathrm{t}_{\mathrm{C}}-15$ | Data Hold After <br> Trailing Edge of $\overline{\mathrm{RD}}$ | ns |  |  |
| $\mathrm{t}_{\mathrm{V}}=3 / 2 \mathrm{t}_{\mathrm{C}}-50$ | Data Valid before <br> Trailing Edge of $\overline{W R}$ | 100 | ns |  |
| $\mathrm{t}_{\mathrm{VP}}=1 / 2 \mathrm{t}_{\mathrm{C}}-10$ | Address Hold from ALE <br> Falling Edge | 40 | ns |  |

Note: Bus output (Port $A$ ) $C_{L}=100 \mathrm{pF}, \mathrm{CK} 2$ output $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, other outputs $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$. AC Parameters are tested using DC Characteristics and non CMOS outputs.

Ready/Hold Timing $\mathrm{f}_{\mathrm{C}}=20 \mathrm{MHz}$ with One Wait State

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $t_{D A R}=1 / 4 t_{C}+W S-55$ | Falling Edge of ALE to Falling Edge of $\overline{\text { RDY }}$ |  | 70 | ns |
| $t_{\text {RWP }}=t_{C}$ | $\overline{\text { RDY Pulse Width }}$ | 100 |  | ns |
| $\mathrm{t}_{\text {SALE }}=3 / 4 \mathrm{t}_{\mathrm{C}}+40$ | Falling Edge of $\overline{\mathrm{HLD}}$ to Rising Edge of ALE | 115 |  | ns |
| $t_{H W P}=t_{C}+10$ | HLD Pulse Width | 110 |  | ns |
| $\mathrm{t}_{\text {HAD }}=7 / 4 \mathrm{t}^{\text {C }}+50$ | Rising Edge on $\overline{\text { HLD }}$ to Rising Edge on HLDA |  | 225 | ns |
| $t_{\text {HAE }}=t_{C}+100$ | Falling Edge on $\overline{H L D}$ to Falling Edge on HLDA |  | 200* | ns |
| $t_{B F}$ | Bus Float before Falling Edge on HLDA | 0 |  | ns |
| $t_{B E}=3 / 4 t_{C}+50$ | Bus Enable from Rising Edge of HLDA |  | 125 | ns |

"Note: $t_{\text {HAE }}$ may be as long as ( $3 \mathrm{t} \mathrm{c}+4 \mathrm{ws}+72 \mathrm{t}_{\mathrm{c}}+90$ ) depending on which instruction is being executed, the addressing mode and number of wait states. $t_{\text {HAE }}$ maximum value tested is for the optimal case.

## Timing Waveforms



TL/DD/8802-22
FIGURE 1. CPU and DMA Read Cycles


FIGURE 2. CPU and DMA Write Cycles

Timing Waveforms (Continued)


TL/DD/8802-4
FIGURE 3. Ready Mode Timing


FIGURE 4. Hold Mode Timing

## Timing Waveforms (Continued)



## Pin Descriptions

## I/O PORTS

Port $A$ is a 16-bit multiplexed address/data bus used for accessing external program and data memory. Four associated bus control signals are available on port B. The Address Latch Enable (ALE) signal is used to provide timing to demultiplex the bus. Reading from and writing to external memory are signalled by RD* and WR* respectively. External memory can be addressed as either bytes or words with the decoding controlled by two lines, Bus High Byte enable (HBE*) and Address/Data Line 0 (AO).
Port $B$ is a 16 -bit port, with 12 bits of bidirectional I/O similar in structure to port A. Pins B10, B11, B12 and B15 are the control bus signals for the address/data bus. Port B may also be configured via a function register BFUN to individually allow each bidirectional I/O pin to have an alternate function.

| B0: | TDX | UART Data Output <br> B1: |
| :--- | :--- | :--- |
| CFLG1 | Closing Flag Output for HDLC \#1 <br> Transmitter |  |
| B2: | CKX | UART Clock (Input or Output) |
| B3: | T2IO | Timer2 I/O Pin |
| B4: | T3IO | Timer3 I/O Pin |
| B5: | SO | MICROWIRE/PLUS Output |
| B6: | SK | MICROWIRE/PLUS Clock (Input or <br> Output) |
| B7: | HLDA* | Hold Acknowledge Output |
| B8: | TS0 | Synchronous Output |
| B9: | TS1 | Timer Synchronous Output |
| B10: | ALE | Address Latch Enable Output for |
| B11: | WR* | Address/Data Bus <br> Address/Data Bus Write Output |
| B12: | HBE* | High Byte Enable Output for |
| B13: | TS2 | Address/Data Bus |
| Timer Synchronous Output |  |  |
| B14: | TS3 | Timer Synchronous Output |
| B15: | RD* | Address/Data Bus Read Output |

When operating in the extended memory addressing mode, four bits of port $B$ can are used as follows-
B8: BS0 Memory bank switch output 0 (LSB)
B9: BS1 Memory bank switch output 1

| B13: | BS2 | Memory bank switch output 2 |
| :--- | :--- | :--- |
| B14: | BS3 | Memory bank switch output 3 (MSB) |

Port I is an 8 -bit input port that can be read as general purpose inputs and can also be used for the following functions:

| 10: | HCK2 | HLDC \# 2 Clock Input |
| :--- | :--- | :--- |
| 11: | NMI | Nonmaskable Interrupt Input |
| 12: | INT2 | Maskable Interrupt/Input Capture |
| 13: | INT3 | Maskable Interrupt/Input Capture |
| 14: | INT4/RDY | Maskable Interrupt/Input Capture/ <br> Ready Input |
| 15: | SI | MICROWIRE/PLUS Data Input |
| 16: | RDX | UART Data Input |
| 17: | HCK1 | HDLC \#1 Clock/Serial Decoder Clock |
|  |  | Input |

Port $D$ is an 8-bit input port that can be read as general purpose inputs and can also be used for the following functions:

| D0: | REN1/FS/ | Receiver \# 1 Enable/Serial Decoder <br> Frame Sync Input/Receiver \# 1 Clock |
| :--- | :--- | :--- |
|  |  | Input |
| D1: | TEN1 | Transmitter \# 1 Enable Input |
| D2: | REN2/ | Receiver \# 2 Enable Input/Receiver |
|  | RHCK2 | \#2 Clock Input |
| D3: | TEN2 | Transmitter \# 2 Enable Input |
| D4: | RX1 | Receiver \# 1 Data Input |
| D5: | TX1 | Transmitter \# 1 Data Output |
| D6: | RX2 | Receiver \# 2 Data Input |
| D7: | TX2 | Transmitter \# 2 Data Output |

Note: Any of these pins can be read by software. Therefore, unused functions can be used as general purpose inputs, notably external enable lines when the internal serial decoder is used (see SERIAL DECODER/ENABLE CONFIGURATION REGISTER).
Port $R$ is an 8 -bit bidirectional I/O port available for general purpose I/O operations. Port R has a direction register to enable each separate pin to be individually defined as an input or output. It has a data register which contains the value to be output. In addition, the Port R pins can be read directly using the Port R pins address.

Pin Descriptions (Continued)

## POWER SUPPLIES

$V_{C C} \quad$ Positive Power Supply (two pins)
GND Ground for On-Chip Logic
DGND Ground for Output Buffers

## CLOCK PINS

CKI The System Clock Input
CKO The System Clock Output (Inversion of CKI)
Pins CKI and CKO are usually connected across an external crystal.
CK2 Clock Output (CKI divided by 2)

## OTHER PINS

WO This is an active low open drain output which signals an illegal situation has been detected by the Watch Dog logic.

## Connection Diagram



The HPC16400 provides four software selectable Wait States that allow access to slower memories. The Wait States are selected by the state of two bits in the PSW register. Additionally, the RDY input may be used to extend the instruction cycle, allowing the user to interface with slow memories and peripherals. The DMA always uses one Wait State, independent of the value selected in the PSW.

## Power Save Modes

Two power saving modes are available on the HPC16400: HALT and IDLE. In the HALT mode, all processor activities are stopped. In the IDLE mode, the on-board oscillator and timer TO are active but all other processor activities are stopped. In either mode, on-board RAM, registers and I/O are unaffected.

## HALT MODE

The HPC16400 is placed in the HALT mode under software control by setting bits in the PSW. All processor activities,

ST1 Bus Cycle Status Output indicates first opcode fetch.
ST2 Bus Cycle Status Output indicates machine states (skip and interrupt).
RESET Active low input that forces the chip to restart and sets the ports in a TRI-STATE mode.
RDY/HLD Has two uses, selected by a software bit. This pin is either a READY input to extend the bus cycle for slower memories or a HOLD-REQUEST input to put the bus in a high impedance state for external DMA purposes. In the second case the 14 pin becomes the READY input.

including the clock and timers, are stopped. In the HALT mode, power requirements for the HPC16400 are minimal and the applied voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) may be decreased without altering the state of the machine. There are two ways of exiting the HALT mode: via the RESET or the NMI. The RESET input reinitializes the processor. Use of the NMI input will generate a vectored interrupt and resume operation from that point with no initialization. The HALT mode can be enabled or disabled by means of a control register HALT enable. To prevent accidental use of the HALT mode the HALT enable register can be modified only once.

## IDLE MODE

The HPC16400 is placed in the IDLE mode through the PSW. In this mode, all processor activity, except the onboard oscillator and Timer TO, is stopped. The HPC16400 resumes normal operation upon timer TO overflow. As with the HALT mode, the processor is returned to full operation by the RESET or NMI inputs, but without waiting for oscillator stabilization.

## HPC16400 Interrupts

Complex interrupt handling is easily accomplished by the HPC16400's vectored interrupt scheme. There are eight possible interrupt sources as shown in Table I.

TABLE I. Interrupts

| Vector/ <br> Address | Interrupt Source | Arbltration <br> Ranking |
| :---: | :--- | :---: |
| FFFF\|FFFE | Reset | 0 |
| FFFD\|FFFC | Nonmaskable Ext (NMI) | 1 |
| FFFB\|FFFA | External on I2 | 2 |
| FFF9\|FFF8 | External on I3 | 3 |
| FFF7\|FFF6 | $14+$ HDLC/DMA Error | 4 |
| FFF5\|FFF4 | Internal on Timers | 5 |
| FFF3\|FFF2 | Internal on UART | 6 |
| FFF1\|FFF0 | End of Message (EOM) | 7 |

The 16400 contains arbitration logic to determine which interrupt will be serviced first if two or more interrupts occur simultaneously. Interrupts are serviced after the current instruction is completed except for the RESET which is serviced immediately.
The NMI interrupt will immediately stop DMA activity-byte transfers in progress will finish thereby allowing an orderly transition to the interrupt service vector (see DMA description). The HDLC channels continue to operate, and the user must service data errors that might have occurred during the NMI service routine.

## Interrupt Processing

Interrupts are serviced after the current instruction is completed except for the RESET, which is serviced immediately. RESET is a level-sensitive interrupt. All other interrupts are edge-sensitive. NMI is positive-edge sensitive. The external interrupts on I2, I3 can be software selected to be rising or falling edge.

## Interrupt Control Registers

The HPC16400 allows the various interrupt sources and conditions to be programmed. This is done through the various control registers. A brief description of the different control registers is given below.

## INTERRUPT ENABLE REGISTER (ENIR)

RESET and the External Interrupt on I1 are non-maskable interrupts. The other interrupts can be individually enabled or disabled. Additionally, a Global Interrupt Enable Bit in the ENIR Register allows the Maskable interrupts to be collectively enabled or disabled. Thus, in order for a particular interrupt to be serviced, both the individual enable bit and the Global Interrupt bit (GIE) have to be set.

## INTERRUPT PENDING REGISTER (IRPD)

The IRPD register contains a bit allocated for each interrupt vector. The occurrence of specified interrupt trigger conditions causes the appropriate bit to be set. There is no indication of the order in which the interrupts have been received. The bits are set independently of the fact that the interrupts may be disabled. IRPD is a Read/Write register. The bits corresponding to the maskable, external interrupts are normally cleared by the HPC16400 after servicing the interrupts.

For the interrupts from the on-board peripherals, the user has the responsibility of resetting the interrupt pending flags through software.

## INTERRUPT CONDITION REGISTER (IRCD)

Three bits of the register select the input polarity of the external interrupt on I2, 13 , and 14 .

## Servicing the Interrupts

The Interrupt, once acknowledged, pushes the program counter (PC) onto the stack thus incrementing the stack pointer (SP) twice. The Global Interrupt Enable (GIE) bit is reset, thus disabling further interrupts. The program counter is loaded with the contents of the memory at the vector address and the processor resumes operation at this point. At the end of the interrupt service routine, the user does a RETI instruction to pop the stack, set the GIE bit and return to the main program. The GIE bit can be set in the interrupt service routine to nest interrupts if desired. Figure 6 shows the Interrupt Enable Logic.

## Reset

The RESET input initializes the processor and sets ports $A$, $B$ (except B12), D and R in the TRI-STATE condition. RESET is an active-low Schmitt trigger input. The processor vectors to FFFF:FFFE and resumes operation at the address contained at that memory location.

## Timer Overview

The HPC16400 contains a powerful set of flexible timers enabling the HPC16400 to perform extensive timer functions; not usually associated with microcontrollers.
The HPC16400 contains four 16 -bit timers. Three of the timers have an associated 16-bit register. Timer TO is a freerunning timer, counting up at a fixed CKI/16 (Clock Input/ 16) rate. It is used for Watch Dog logic, high speed event capture, and to exit from the IDLE mode. Consequently, it cannot be stopped or written to under software control. Timer TO permits precise measurements by means of the capture registers I2CR, I3CR, and I4CR. A control bit in the register TOCON configures timer T1 and its associated register R1 as capture registers I3CR and I2CR. The capture registers I2CR, I3CR, and I4CR respectively, record the value of timer T0 when specific events occur on the interrupt pins I2, 13 , and I4. The control register IRCD programs the capture registers to trigger on either a rising edge or a falling edge of its respective input. The specified edge can also be programmed to generate an interrupt (see Figure 7).
The timers T2 and T3 have selectable clock rates. The clock input to these two timers may be selected from the following two sources: an external pin, or derived internally by dividing the clock input. Timer T2 has additional capability of being clocked by the timer T3 underflow. This allows the user to cascade timers T3 and T2 into a 32-bit timer/ counter. The control register DIVBY programs the clock input to timers T2 and T3 (see Figure 8).
The timers T1 through T3 in conjunction with their registers form Timer-Register pairs. The registers hold the pulse duration values. All the Timer-Register pairs can be read from or written to. Each timer can be started or stopped under software control. Once enabled, the timers count down, and upon underflow, the contents of its associated register are automatically loaded into the timer.

## Timer Overview（Continued）



FIGURE 6．Interrupt Enable Logic


FIGURE 8．Timers T2－T3 Block

Timer Overview（Continued）


FIGURE 7．Timers T0－T1 Block

## SYNCHRONOUS OUTPUTS

The flexible timer structure of the HPC16400 simplifies pulse generation and measurement．There are four syn－ chronous timer outputs（TS0 through TS3）that work in con－ junction with the timer T2．The synchronous timer outputs can be used either as regular outputs or individually pro－ grammed to toggle on timer T2 underflows（see Figure 8）． Maximum output frequency for any timer output can be ob－ tained by setting timer／register pair to zero．This then will produce an output frequency equal to $1 / 2$ the frequency of the source used for clocking the timer．

## Timer Registers

There are four control registers that program the timers．The divide by（DIVBY）register programs the clock input to tim－ ers T2 and T3．The timer mode register（TMMODE）contains control bits to start and stop timers T1 through T3．It also contains bits to latch and enable interrupts from timers T0 through T3．

## Timer Applications

The use of Pulse Width Timers for the generation of various waveforms is easily accomplished by the HPC16400．
Frequencies can be generated by using the timer／register pairs．A square wave is generated when the register value is a constant．The duty cycle can be controlled simply by changing the register value．


TL／DD／8802－12
FIGURE 9．Square Wave Frequency Generation
Synchronous outputs based on Timer T2 can be generated on the 4 outputs TS0－TS3．Each output can be individually programmed to toggle on T2 underflow．Register R2 con－ tains the time delay between events．Figure 10 is an exam－ ple of synchronous pulse train generation．


FIGURE 10．Synchronous Pulse Generation

## Watch Dog Logic

The Watch Dog Logic monitors the operations taking place and signals upon the occurrence of any illegal activity．The illegal conditions that trigger the Watch Dog logic are poten－ tially infinite loops．Should the Watch Dog register not be written to before Timer TO overflows twice，or more often than once every 4096 counts，an infinite loop condition is assumed to have occurred．The illegal condition forces the Watch Out（WO）pin low．The WO pin is an open drain out－ put and can be connected to the RESET or NMI inputs or to the users external logic．

## MICROWIRE／PLUS

MICROWIRE／PLUS is used for synchronous serial data communications（see Figure 11）．MICROWIRE／PLUS has an 8 －bit parallel－loaded，serial shift register using SI as the input and SO as the output．SK is the clock for the serial shift register（SIO）．The SK clock signal can be provided by an internal or external source．The internal clock rate is pro－ grammable by the DIVBY register．A DONE flag indicates when the data shift is completed．
The MICROWIRE／PLUS capability enables it to interface with any of National Semiconductor＇s MICROWIRE periph－ erals（i．e．，ISDN Transceivers，A／D converters，display driv－ ers，EEPROMs）．


TL／DD／8802－14
FIGURE 11．MICROWIRE／PLUS

## MICROWIRE/PLUS Operation

The HPC16400 can enter the MICROWIRE/PLUS mode as the master or a slave. A control bit in the IRCD register determines whether the HPC16400 is the master or slave. The shift clock is generated when the HPC16400 is configured as a master. An externally generated shift clock on the SK pin is used when the HPC16400 is configured as a slave. When the HPC16400 is a master, the DIVBY register programs the frequency of the SK clock. The DIVBY register allows the SK clock frequency to be programmed in 14 selectable steps from 122 Hz to 1 MHz with CKl at 16 MHz .
The contents of the SIO register may be accessed through any of the memory access instructions. Data waiting to be transmitted in the SIO register is shifted out on the falling edge of the SK clock. Serial data on the SI pin is latched in on the rising edge of the SK clock.

## HPC16400 UART

The HPC16400 contains a software programmable UART. The UART (see Figure 12) consists of a transmit shift register, a receiver shift register and five addressable registers, as follows: a transmit buffer register (TBUF), a receiver buffer register (RBUF), a UART control and status register (ENU), a UART receive control and status register (ENUR) and a UART interrupt and clock source register (ENUI). The ENU register contains flags for transmit and receive functions; this register also determines the length of the data frame ( 8 or 9 bits) and the value of the ninth bit in transmission. The ENUR register flags framing and data overrun errors while the UART is receiving. Other functions of the ENUR register include saving the ninth bit received in the data frame and enabling or disabling the UART's Wake-up Mode of operation. The determination of an internal or external clock source is done by the ENUI register, as well as selecting the number of stop bits and enabling or disabling transmit and receive interrupts.
The baud rate clock for the Receiver and Transmitter can be selected for either an internal or external source using two bits in the ENUI register. The internal baud rate is programmed by the DIVBY register, a special dedicated timer. The baud rate may be selected from a range of 8 baud to 208.3 kbaud. Without having to select a special baud rate crystal, all standard baud rates from 75 baud to 38.4 kbaud can be generated. The external baud clock source comes from the CKX pin. The Transmitter and Receiver can be run at different rates by selecting one to operate from the internal clock and the other from an external source.
The HPC16400 UART supports two data formats. The first format for data transmission consists of one start bit, eight data bits and one or two stop bits. The second data format for transmission consists of one start bit, nine data bits, and one or two stop bits. Receiving formats differ from transmission only in that the Receiver always requires only one stop bit in a data frame.

## UART Wake-up Mode

The HPC16400 UART features a Wake-up Mode of operation. This mode of operation enables the HPC16400 to be networked with other processors. Typically in such environments, the messages consist of addresses and actual data. Addresses are specified by having the ninth bit in the data frame set to 1. Data in the message is specified by having the ninth bit in the data frame reset to 0 .


FIGURE 12. UART Block Dlagram

## UART Wake－up Mode（Continued）

The UART monitors the communication stream looking for addresses．When the data word with the ninth bit set is received，the UART signals the HPC16400 with an interrupt． The processor then examines the content of the receiver buffer to decide whether it has been addressed and whether to accept subsequent data．

## Programmable Serial Decoder Interface

The programmable serial decoder interface allows the two HDLC channels to be used with devices employing several popular serial protocols for point－to－point and multipoint data exchanges．These protocols combine the＇$B$＇and＇$D$＇ channels onto common pins－received data，transmit data， clock and Sync，which normally occurs at an 8 KHz rate and provides framing for the particular protocol．
The decoder uses the serial link clock and Sync signals to generate internal enables for the＇$D$＇and＇$B$＇channels， thereby allowing the HDLC channels to access the appropri－ ate channel data from the multiplexed link．

## HDLC Channel Description

HDLC／DMA Structure

| HDLC 1 |  |
| :--- | :---: |
| HDLC 2 |  |
| $\begin{array}{\|c\|c\|c\|c\|}\hline \text { HDLC1 } \\ \text { Receive }\end{array}$ |  |
| HDLC1 |  |
| Transmit |  | \(\left.\begin{array}{c}HDLC2 <br>

Receive\end{array} \quad $$
\begin{array}{c}\text { HDLC2 } \\
\text { Transmit }\end{array}
$$\right]\)

## GENERAL INFORMATION

Both HDLC channels on the HPC16400 are identical and operate up to 4.65 Mbps ．When used in an ISDN basic ac－ cess application，HDLC channel \＃1 has been designated for use with the 16 Kbps D －channel or either B channel and HDLC \＃2 can be used with either of the 64 Kbps B－chan－ nels．If the＇$D$＇and＇$B$＇channels are present on a common serial link，the programmable serial decoder interface gen－ erates the necessary enable signals needed to access the D and B channel data．
LAPD，the Link Access Protocol for the D channel is derived from the X． 25 packet switching LAPB protocol．LAPD speci－ fies the procedure for a terminal to use the D channel for the transfer of call control or user－data information．The pro－ cedure is used in both point－to－point and point－to－multipoint configurations．On the 16400，the HDLC controller contains user programmable features that allow for the efficient pro－ cessing of LAPD Information．

## HDLC Channel Pin Description

Each HDLC channel has the following pins associated with it．

HCK－HDLC Channel Clock Input Signal．
RX－Receive Serial Data Input．Data latched on the negative HCK edge．
REN／RHCK — HDLC Channel Receiver Enable Input／Re－ ceiver Clock Input．
TEN－HDLC Channel Transmitter Enable Input．
TX－Transmit Serial Data Output．Data clocked out on the positive HCK edge．Data（not in－ cluding CRC）is sent LSB first．TRI－STATE when transmitter not enabled．

## HDLC Functional Description

## TRANSMITTER DESCRIPTION

Data information is transferred from external memory through the DMA controller into the transmit buffer register from where it is loaded into a 8 －bit serial shift register．The CRC is computed and appended to the frame prior to the closing flag being transmitted．Data is output at the TX out－ put pin．If no further transmit commands are given the trans－ mitter sends out continous flags，aborts，or the idle pattern as selected by the control register．
An interrupt is generated when the transmit shift register is empty or on a transmit error condition．An assoicated trans－ mit status register will contain the status information indicat－ ing the specific interrupt source．

## TRANSMITTER FEATURES

Interframe fill：the transmitter can send either continuous ＇1＇s or repeated flags or aborts between the closing flag of one packet and the opening flag of the next．When the CPU commands the transmitter to open a new frame，the inter－ frame fill is terminated immediately．
Abort：the 7 ＇ 1 ＇s abort sequence will be immediately sent on command from the CPU or on an underrun condition in the DMA．If required it may be followed by a new opening flag to send another packet．
Bit／Byte boundaries：The message length between packet headers may have any number of bits and is not confined to an integral number of bytes．Three bits in the control regis－ ter are used to indicate the number of valid bits in the last byte．These bits are loaded by the users software．

## RECEIVER DESCRIPTION

Data is input to the receiver on the RX pin．The receive clock can be externally input at either the HCK pin or the REN／RHCK pin．
Incoming data is routed through one of several paths de－ pending on whether it is the flag，data，or CRC．
Once the receiver is enabled it waits for the opening flag of the incoming frame，then starts the zero bit deletion，ad－ dressing handling and CRC checking．All data between the flags is shifted through two 8 －bit serial shift registers before being loaded into the buffer register．The user programma－ ble address register values are compared to the incoming data while it resides in the shift registers．If an address match occurs or if operating in the transparent address rec－ ognition mode，the DMA channel is signaled that attention is required and the byte is transferred by it to external memo－ ry．Appropriate interrupts are generated to the CPU on the reception of a complete frame，or on the occurance of a frame error．
There are two sources for the receive channel enable sig－ nal．It can be internally generated from the serial decoder interface or it can be externally enabled．
The receive interrupt，in conjunction with status data in the control registers allows interrupts to be generated on the following conditions－CRC error，receive error and receive complete．

## RECEIVER FEATURES

Flag sharing：the closing flag of one packet may be shared as the opening flag of the next．Receiver will also be able to share a zero between flags－ 011111101111110 is a valid two flag sequence for receive（not transmit）．

## HDLC Functional Description (Continued)

Interframe fill: the receiver automatically accepts either repeated flags, repeated aborts, or all ' 1 's as the interframe fill.
Idle: Reception of successive flags as the interframe fill sequence to be signaled to the user by setting the Flag bit in the Receive status register.
Short Frame Rejection: Reception of greater than 2 bytes but less than 4 bytes between flags will generate a frame error, terminating reception of the current frame and setting the Frame Error (FER) status bit in the Receive Control and Status register. Reception of less than 2 bytes will be ignored.
Abort: the 7 '1's abort sequence (received with no zero insertion) will be immediately recognized and will cause the receiver to reinitialize and return to searching the incoming data for an opening flag. Reception of the abort will cause the abort status bit in the Interrupt Error Status register to be set.
Bit/Byte boundaries: The message length between packet headers may have any number of bits and it is not confined to an integral number of bytes. Three bits in the status register are used to indicate the number of valid bits in the last byte.
Addressing: Two user programmable bytes are available to allow frame address recognition on the two bytes immediately following the opening flag. When the received address matches the programmed value(s), the frame is passed through to the DMA channel. If no match occurs, the received frame address information is disregarded and the receiver returns to searching for the next opening flag and the address recognition process starts anew.
Support is provided to allow recognition of the broadcast address sequence of seven consecutive 1's. Additionally, a transparent mode of operation is available where no address decoding is done.

## HDLC INTERRUPT CONDITIONS

The end of message interrupt (EOM) indicates that a complete frame has been received or transmitted by the HDLC controller. Thus, there are four separate sources for this interrupt, two each from each HDLC channel. The Message Control Register contains the pending bits for each source.
The HDLC/DMA error interrupt groups several related error conditions. Error conditions from both transmit/receiver channels can cause this interrupt, and the possible sources each have a status bit in the error status register that is set on the occurrence of an error. The bit must then be serviced by the user.

## HDLC CHANNEL CLOCK

Each HDLC channel uses the falling edge of the clock to sample the receive data. Outgoing transmit data is shifted out on the rising edge of the external clock. The maximum data rate when using the externally provided clocks is 4.65 Mb/s.

## CYCLIC REDUNDACY CHECK

There are two standard CRC codes used in generating the 16-bit Frame Check Sequence (FCS) that is appended to the end of the data frame. Both codes are supported and the user selects the error checking code to be used through

[^9]software control (HDLC control reg). The two error checking polynomials available are:
(1) CRC-16 (x16 + x15 + x2 +1)
(2) CCITT CRC $(x 16+x 12+x 5+1)$

## SYNCHRONOUS BYPASS MODE

When the BYPAS bit is set in the HDLC control register, all HDLC framing/formatting functions for the specified HDLC channel are disabled.
This allows byte-oriented data to be transmitted and received synchronously thus "bypassing" the HDLC functions.

## LOOP BACK OPERATIONAL MODE

The user has the ability, by setting the appropriate bit in the register to internally route the transmitter output to the receiver input, and to internally route the RX pin to the TX pin.

## DMA Controller*

## GENERAL INFORMATION

The HPC16400 uses Direct Memory Access (DMA) logic to facilitate data transfer between the 2 full Duplex HDLC channels and external packet RAM. There are four DMA channels to support the four individual HDLC channels. Control of the DMA channels is accomplished through registers which are configured by the CPU. These control registers define specific operation of each channel and changes are immediately reflected in DMA operation. In addition to individual control registers, a global control bit (MSS in Message Control Register) is available so that the HDLC channels may be globally controlled.
The DMA issues a bus request to the CPU when one or more of the individual HDLC channels request service. Upon receiving a bus acknowledge from the CPU, the DMA completes all requests pending and any requests that may have occurred during DMA operation before returning control to the CPU. If no further DMA transfers are pending, the DMA relinquishes the bus and the CPU can again initiate a bus cycle.
Four memory expansion bits have been added for each of the four channels to support data transfers into the expanded memory bank areas.
The DMA has priority logic for a DMA requesting service. The priorities are:
1st priority
Receiver channel 1
2nd priority Transmit channel 1
3rd priority Receive channel 2
4th priority
Transmit channel 2

## RECEIVER DMA OPERATION

The receiver DMA consists of a shift register and two buffers. A receiver DMA operation is initiated by the buffer registers. Once a byte has been placed in a buffer register from the HDLC, it generates a request and upon obtaining control of the bus, the DMA places the byte in external memory.

## RECEIVER REGISTERS

All the following registers are Read/Write
A. Frame Length Register

This user programmable 16-bit register contains the maximum number of bytes to be placed in a data "block". If this number is exceeded, a Frame Too Long (FTLR1, FTLR2) error is generated. This register is decremented by one each Receiver DMA cycle.

## DMA Controller (Continued)

B. CNTRLADDR 1 For split frame operation, the CNTRL DATA ADDR 1 ADDR register contains the external

CNTRL ADDR 2 DATA ADDR 2 memory address where the Frame Header (Control \& Address fields) are to be stored and the DATA ADDR register contains an equivalent address for the Information field.

For non-split frame operation, the CNTRL and DATA ADDR registers each contain the external memory address for the entire frame.

## TRANSMITTER DMA OPERATION

The transmitter DMA consists of a shift register and two buffers. A transmitter DMA cycle is initiated by the TX data buffers. The TX data buffers generate a request when either one is empty and the DMA responds by placing a byte in the buffer. The HDLC transmitter can then accept the byte to send when needed, upon which the DMA will issue another request, resulting in a subsequent DMA cycle.

## TRANSMITTER REGISTERS

The following registers are Read/Write:
A. Field Address 1 (FA1)
\# Bytes Field 1 (NBF1)
Field Address (FA2)
\# Bytes Field 2 (NBF2)

FA1 and FA2 are starting addresses of blocks of information to transmitter.
NBF1 and NBF2 are the number of bytes in the block to be transmitted.

## Shared Memory Support

Shared memory access provides a rapid technique to exchange data. It is effective when data is moved from a peripheral to memory or when data is moved between blocks of memory. A related area where shared memory access proves effective is in multiprocessing applications where two CPUs share a common memory block. The HPC16400 supports shared memory access with two pins. The pins are the RDY/ $\overline{H L D}$ input pin and the HLDA output pin. The user can software select either the Hold or Ready function on the RDY/HLD pin by the state of a control bit. The HLDA output is multiplexed onto port B .
The host uses DMA to interface with the HPC16400. The host initiates a data transfer by activating the HLD input of the HPC16400. In response, the HPC16400 places its system bus in a TRI-STATE Mode, freeing it for use by the host. The host waits for the acknowledge signal ( HLDA ) from the HPC16400 indicating that the sytem bus is free. On receiving the acknowledge, the host can rapidly transfer data into, or out of, the shared memory by using a conventional DMA controller. Upon completion of the message transfer, the host removes the HOLD request and the HPC16400 resumes normal operations.
Figure 13 illustrates an application of the shared memory interface between the HPC16400 and a Series 32000 system.


TL/DD/8802-16
FIGURE 13. Shared Memory Application: HPC16400 Interface to Series 32000 System

## Memory

The HPC16400 has been designed to offer flexibility in memory usage. A total address space of 64 kbytes can be addressed with 256 bytes of RAM available on the chip itself.
Program memory addressing is accomplished by the 16 -bit program counter on a byte basis. Memory can be addressed directly by instructions or indirectly through the B, X and SP registers. Memory can be addressed as words or bytes. Words are always addressed on even-byte boundaries. The HPC16400 uses memory-mapped organization to support registers, I/O and on-chip peripheral functions.
The HPC16400 memory address space extends to 64 kbytes and registers and I/O are mapped as shown in Table II.

## Extended Memory Addressing

If more than 64k of addressing is desired in a HPC16400 system, on board bank select circuitry is available that al-
lows four $1 / O$ lines of Port B (B8, B9, B13, B14) to be used in extending the address range. This gives the user a main routine area of 32 k and 16 banks of 32 k each for subroutine and data, thus getting a total of 544 k of memory.
Note: If all four lines are not needed for memory expansion, the unused lines can be used as general purpose inputs.
The Extended Memory Addressing mode is entered by setting the EMA control bit in the Message Control Register. If this bit is not set, the port B lines (B8, B9, B13, B14) are available as general purpose I/O or synchronous outputs as selected by the BFUN register.
The main memory area contains the interrupt vectors \& service routines, stack memory, and common memory for the bank subroutines to use. The 16 banks of memory can contain program or data memory (note: since the on chip resources are mapped into addresses 0000-01FF, the first 512 bytes of each bank are not usable).

TABLE II. Memory Map

| $\begin{aligned} & \text { FFFF-FFFO } \\ & \text { FFEF-FFDO } \end{aligned}$ | Interrupt Vectors JSRP Vectors |  |
| :---: | :---: | :---: |
| $\begin{gathered} \text { FFCF-FFCE } \\ \vdots \\ 0 \\ 0201-0200 \end{gathered}$ | External Expansion | USER MEMORY |
| $\begin{gathered} \text { 01FF-01FE } \\ \vdots \\ 0 \\ 01 \mathrm{C} 1-01 \mathrm{C} \end{gathered}$ | On Chip RAM | USER RAM |
| $\begin{aligned} & 01 \mathrm{B8} \\ & 0186 \\ & 01 \mathrm{B4} \\ & 01 \mathrm{B2} \\ & 01 \mathrm{B0} \\ & \hline \end{aligned}$ | Error Status <br> Receiver Status <br> HDLC Cntrl <br> Recr Addr Comp Reg 2 <br> Recr Addr Comp Reg 1 | HDLC \# 2 |
| 01A8 <br> 01A6 <br> 01A4 <br> 01A2 <br> 01A0 | Error Status <br> Receiver Status <br> HDLC Cntrl <br> Recr Addr Comp Reg 2 <br> Recr Addr Comp Reg 1 | HDLC \# 1 |
| 0195-0194 | Watch Dog Register | Watch Dog Logic |
| 0193-0192 <br> 0191-0190 <br> 018F-018E <br> 018D-018C <br> 018B-018A <br> 0189-0188 <br> 0187-0186 <br> 0185-0184 <br> 0183-0182 <br> 0181-0180 | TOCON Register TMMODE Register DIVBY Register T3 Timer R3 Register T2 Timer R2 Register I2CR Register/ R1 I3CR Register/ T1 14CR Register | Timer 8lock T0-T3 |
| $\begin{aligned} & \hline 017 \mathrm{~F}-017 \mathrm{E} \\ & 017 \mathrm{D}-017 \mathrm{C} \end{aligned}$ | UART Counter UART Register |  |
| $\begin{aligned} & 0179-0178 \\ & 0177-0176 \\ & 0175-0174 \\ & 0173-0172 \\ & 0171-0170 \end{aligned}$ | \# Bytes 2 <br> Field Addr 2 <br> \# Bytes 1 <br> Field Addr 1 <br> Xmit Cntrl \& Status | DMAT \# 2 (Xmit) |
| $\begin{aligned} & \hline 016 B-016 A \\ & 0169-0168 \\ & 0167-0166 \\ & 0165-0164 \\ & 0163-0162 \\ & 0161-0160 \end{aligned}$ | Frame Length Data Addr 2 Cntrl Addr 2 Data Addr 1 Cntrl Addr 1 Recv Cntrl \& Status | DMAR \# 2 (Recv) |


| $\begin{aligned} & 0159-0158 \\ & 0157-0156 \\ & 0155-0154 \\ & 0153-0152 \\ & 0151-0150 \end{aligned}$ | \# Bytes 2 <br> Field Addr 2 <br> \# Bytes 1 <br> Field Addr 1 <br> Xmit Cntrl \& Status | DMAT \# 1 (Xmit) |
| :---: | :---: | :---: |
| 014B-014A <br> 0149-0148 <br> 0147-0146 <br> 0145-0144 <br> 0143-0142 <br> 0141-0140 | Frame Length Data Addr 2 <br> Cntrl Addr 2 <br> Data Addr 1 <br> Cntrl Addr 1 <br> Recv Cntrl \& Status | DMAR \# 1 (Recv) |
| $\begin{aligned} & \hline 0128 \\ & 0126 \\ & 0124 \\ & 0122 \\ & 0120 \\ & \hline \end{aligned}$ | ENUR Register TBUF Register RBUF Register ENUI Register ENU Register | UART |
| 010 E 010 C 010 A 0106 0104 0102 0100 | Port R Pins DIR R Register Port R Data Register Serial Decoder/Enable Configuration Reg Message Pending Message Control Port D Pins | PORTS R \& D |
| $\begin{aligned} & \text { 00F5-00F4 } \\ & 00 \mathrm{~F} 3-00 \mathrm{~F} 2 \end{aligned}$ OOE3-00E2 | BFUN Register DIR B Register Port B | PORT B |
| $\begin{aligned} & \text { OODE } \\ & \text { OODDD-00DC } \\ & \text { OOD8 } \\ & 00 \mathrm{D} 6 \\ & 0004 \\ & \text { OOD2 } \\ & 00 \mathrm{DO} \\ & \hline \end{aligned}$ | Microcode ROM Dump Halt Enable Register Port I Input Register SIO Register IRCD Register IRPD Register ENIR Register | PORT CONTROL \& INTERRUPT CONTROL. REGISTERS |
| 00CF-00CE <br> 00CD-00CC <br> 00CB-00CA <br> 00C9-00C8 <br> 00C7-00C6 <br> 00C5-00C4 <br> 00C3-00C2 <br> $00 \mathrm{C} 1-00 \mathrm{CO}$ | X Register B Register $K$ Register A Register PC Register SP Register (Reserved) PSW Register | HPC16040 CORE REGISTERS |
| $\begin{gathered} \text { O0BF-00BE } \\ \vdots \\ 0001-0000 \end{gathered}$ | On Chip RAM | USER RAM |

## HPC16400 CPU

The HPC16400 CPU has a 16-bit ALU and six 16-bit registers.

## Arithmetic Logic Unit (ALU)

The ALU is 16 bits wide and can do 16-bit add, subtract and shift or logic AND, OR and exclusive OR in one timing cycle. The ALU can also output the carry bit to a 1-bit C register.

## Accumulator (A) Register

The 16 -bit A register is the source and destination register for most I/O, arithmetic, logic and data memory access operations.

## Address ( B and X ) Registers

The 16 -bit $B$ and $X$ registers can be used for indirect addressing. They can automatically count up or down to sequence through data memory.

## Boundary (K) Register

The 16 -bit $K$ register is used to set limits in repetitive loops of code as register B sequences through data memory.

## Stack Pointer (SP) Register

The 16 -bit SP register is the stack pointer that addresses the stack. The SP register is incremented by two for each push or call and decremented by two for each pop or return. The stack can be placed anywhere in user memory and be as deep as the available memory permits.

## Program (PC) Register

The 16-bit PC register addresses program memory.

## Addressing Modes

## ADDRESSING MODES-ACCUMULATOR AS DESTINATION

## Register Indirect

This is the "normal" mode of addressing for the HPC16400 (instructions are single-byte). The operand is the memory addressed by the B register (or X register for some instructions).

## Direct

The instruction contains an 8 -bit or 16-bit address field that directly points to the memory for the operand.

## Indirect

The instruction contains an 8-bit address field. The contents of the WORD addressed points to the memory for the operand.

## Indexed

The instruction contains an 8-bit address field and an 8- or 16 -bit displacement field. The contents of the WORD addressed is added to the displacement to get the address of the operand.
Immediate
The instruction contains an 8 -bit or 16 -bit immediate field that is used as the operand.
Register Indirect (Auto Increment and Decrement)
The operand is the memory addressed by the X register. This mode automatically increments or decrements the $X$ register (by 1 for bytes and by 2 for words).
Register Indirect (Auto Increment and Decrement) with Conditional Skip
The operand is the memory addressed by the B register. This mode automatically increments or decrements the B register (by 1 for bytes and by 2 for words). The $B$ register is then compared with the K register. A skip condition is generated if B goes past K .

## ADDRESSING MODES-DIRECT MEMORY AS DESTINATION

## Direct Memory to Direct Memory

The instruction contains two 8- or 16-bit address fields. One field directly points to the source operand and the other field directly points to the destination operand.

## Immediate to Direct Memory

The instruction contains an 8 - or 16 -bit address field and an 8 - or 16 -bit immediate field. The immediate field is the operand and the direct field is the destination.

## Double Register Indirect using the $\mathbf{B}$ and X Registers

Used only with Reset, Set and IF bit instructions; a specific bit within the 64 kbyte address range is addressed using the B and X registers. The address of a byte of memory is formed by adding the contents of the $B$ register to the most significant 13 bits of the $X$ register. The specific bit to be modified or tested within the byte of memory is selected using the least significant 3 bits of register $X$.



Register Indirect Instructions with Auto Increment and Decrement

| Register B With Skip |  |  |
| :--- | :---: | :---: |
|  | $(\mathbf{B}+)$ | $(\mathbf{B}-)$ |
| LDS A,* | 1 | 1 |
| XS A, ${ }^{*}$ | 1 | 1 |


| Register $\mathbf{X}$ |  |  |
| :---: | :---: | :---: |
|  | $(\mathbf{X}+)$ | $(\mathbf{X}-)$ |
| LD A,* $^{*}$ | 1 | 1 |
| X A,* | 1 | 1 |

Instructions Using A and C

| CLR | A | 1 |
| :--- | :--- | :--- |
| INC | A | 1 |
| DEC | A | 1 |
| COMP | A | 1 |
| SWAP | A | 1 |
| RRC | A | 1 |
| RLC | A | 1 |
| SHR | A | 1 |
| SHL | A | 1 |
| SC | C | 1 |
| RC | C | 1 |
| IFC | C | 1 |
| IFNC | C | 1 |

Transfer of Control Instructions

| JSRP | 1 |
| :--- | :--- |
| JSR | 2 |
| JSRL. | 3 |
| JP | 1 |
| JMP | 2 |
| JMPL | 3 |
| JID | 1 |
| JIDW | 1 |
| NOP | 1 |
| RET | 1 |
| RETS | 1 |
| RETI | 1 |

Stack Reference Instructions

|  | Direct |
| :--- | :---: |
| PUSH | 2 |
| POP | 2 |

## Code Efficiency

One of the most important criteria of a single chip microcontroller is code efficiency. The more efficient the code, the more features that can be put on a chip. The memory size on a chip is fixed so if code is not efficient, features may have to be sacrificed or the programmer may have to buy a larger, more expensive version of the chip.
The HPC16400 has been designed to be extremely codeefficient. The HPC16400 looks very good in all the standard coding benchmarks; however, it is not realistic to rely only on benchmarks. Many large jobs have been programmed onto the HPC16400, and the code savings over other popular microcontrollers has been considerable.
Reasons for this saving of code include the following:

## SINGLE BYTE INSTRUCTIONS

The majority of instructions on the HPC16400 are singlebyte. There are two especially code-saving instructions:
JP is a 1-byte jump. True, it can only jump within a range of plus or minus 32, but many loops and decisions are often within a small range of program memory. Most other micros need 2-byte instructions for any short jumps.
JSRP is a 1-byte call subroutine. The user makes a table of his 16 most frequently called subroutines and these calls will only take one byte. Most other micros require two and even three bytes to call a subroutine. The user does not have to decide which subroutine addresses to put into his table; the assembler can give him this information.

## EFFICIENT SUBROUTINE CALLS

The 2-byte JSR instructions can call any subroutine within plus or minus 1 k of program memory.

## MULTIFUNCTION INSTRUCTIONS FOR DATA MOVEMENT AND PROGRAM LOOPING

The HPC16400 has single-byte instructions that perform multiple tasks. For example, the XS instruction will do the following:

1. Exchange $A$ and memory pointed to by the $B$ register
2. Increment or decrement the $B$ register
3. Compare the $B$ register to the $K$ register
4. Generate a conditional skip if $B$ has passed $K$

The value of this multipurpose instruction becomes evident when looping through sequential areas of memory and exiting when the loop is finished.

## BIT MANIPULATION INSTRUCTIONS

Any bit of memory, l/O or registers can be set, reset or tested by the single byte bit instructions. The bits can be addressed directly or indirectly. Since all registers and I/O are mapped into the memory, it is very easy to manipulate specific bits to do efficient control.

## DECIMAL ADD AND SUBTRACT

This instruction is needed to interface with the decimal user world.
It can handle both 16 -bit words and 8 -bit bytes.
The 16 -bit capability saves code since many variables can be stored as one piece of data and the programmer does not have to break his data into two bytes. Many applications store most data in 4 -digit variables. The HPC16400 supplies 8 -bit byte capability for 2-digit variables and literal variables.

## MULTIPLY AND DIVIDE INSTRUCTIONS

The HPC16400 has 16 -bit multiply, 16 -bit by 16 -bit divide, and 32 -bit by 16 -bit divide instructions. This saves both code and time. Multiply and divide can use immediate data or data from memory. The ability to multiply and divide by immediate data saves code since this function is often needed for scaling, base conversion, computing indexes of arrays, etc.

## Part Selection

The HPC family includes devices with many different options and configurations to meet various application needs. The number HPC16400 has been generally used throughout this datasheet to represent the whole family of parts. The following chart explains how to order various options available when ordering HPC family members.
Note: All options may not currently be available.

```
HPC16400E17
\(\square\) SPEED IN MHz
    \(E=\) LEADLESS CHIP CARRIER (LCC)
    \(U=\operatorname{PIN} \operatorname{GRID} \operatorname{ARRAY}\) (PGA)
    \(V=\) PLASTIC CHIP CARRIER (PCC)
    L = LEADED CERAMIC CHIP CARRIER (LDCC)
    \(\mathrm{T}=\) TAPE PAK (TP)
    TEMPERATURE
        \(4=\operatorname{COMMERCIAL}\left(0^{\circ} \mathrm{C}\right.\) TO \(+70^{\circ} \mathrm{C}\) )
    \(3=\) INDUSTRIAL \(\left(-40^{\circ} \mathrm{C}\right.\) TO \(\left.+85^{\circ} \mathrm{C}\right)\)
    \(2=\) AUTOMOTIVE \(\left(-40^{\circ} \mathrm{C}\right.\) TO \(\left.+105^{\circ} \mathrm{C}\right)\)
    \(1=\) MLILTARY \(\left(-55^{\circ} \mathrm{C}\right.\) TO \(+125^{\circ} \mathrm{C}\) )
                            TL/DD/8802-18
```

FIGURE 15. HPC Family Part Numbering Scheme EXAMPLES

HPC46400V17-Commercial temp ( $0^{\circ}$ to $+70^{\circ} \mathrm{C}$ ), PCC
HPC16400E17-Military temp $\left(-55^{\circ} \mathrm{C}\right.$ to $\left.+125^{\circ} \mathrm{C}\right)$, LCC

## Development Support

## MOLETM DEVELOPMENT SYSTEM

The MOLE (Microcontroller On Line Emulator) is a low cost development system and emulator for all microcontroller products. These include COPs and the HPC family of products. The MOLE consists of a BRAIN Board, Personality Board and optional host software.
The purpose of the MOLE is to provide the user with a tool to write and assemble code, emulate code for the target microcontroller and assist in both software and hardware debugging of the system.
It is a self-contained computer with its own firmware which provides for all system operation, emulation control, communication, PROM programming and diagnostic operations. It contains three serial ports to optionally connect to a terminal, a host system, a printer or modem, or to connect to other MOLEs in a multi-MOLE environment.
MOLE can be used in either a stand alone mode or in conjunction with a selected host systems using PC-DOS communicating via a RS-232 port.

## HOW TO ORDER

To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

Development Tools Selection Table

| Microcontroller | Order Part Number | Description | Includes | Manual Number |
| :---: | :---: | :---: | :---: | :---: |
| HPC | MOLE-BRAIN | Brain Board | Brain Board Users Manual | 420408188-001 |
|  | MOLE-HPC-PB1 | Personality Board | HPC Personality Board Users Manual | 420410477-001 |
|  | MOLE-HPC-IBMR | Relocatible Assembler Software for IBM | HPC Software Users Manual and Software Disk PC-DOS Communications Software Users Manual | 424410836-001 <br> 420040416-001 |
|  | MOLE-HPC-IBM-CR | C Compiler for IBM | HPC C Compiler Users Manual and Software Disk Assembler Software for IBM MOLE-HPC-IBM | 424410883-001 |
|  | 424410897-001 | Users Manual |  |  |

## Development Support (Continued)

## DIAL-A-HELPER

Dial-A-Helper is a service provided by the MOLE (Microcontroller On Line Emulator) applications group. It consists of both an electronic bulletin board information system and a method by which applications can take control of a MOLE Development System at a remote site via modem in order to resolve any problems.

## INFORMATION SYSTEM

The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communications to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The user needs as a minimum, a Dumb terminal, 300 or 1200 baud Modem, and a telephone.
If the user has a PC with a communications package then files from the FILE SECTION can be down loaded to disk for later use.

## Order P/N: MOLE-DIAL-A-HLP

Information System Package Contains:
Dial-A-Helper Users Manual
Public Domain Communications Software

## FACTORY APPLICATIONS SUPPORT

Dial-A-Helper also provides immediate factory applications support. If a user is having difficulty in getting a MOLE to operate in a particular mode or something peculiar is occurring, he can contact us via his system and modem. He can leave messages on our electronic bulletin board, which we will respond to, or he can arrange for us to actually take control of his system via modem for debugging purposes.
The applications group can then cause his system to execute various commands and try to resolve the customer's problem by actually getting customer's system to respond. Both parties see exactly what is occurring, as it is happening.
This allows us to respond in minutes when applications help is needed.

| Voice: | (408) 721-5582 |  |
| :--- | :--- | :--- |
| Modem: | (408) $739-1162$ |  |
|  | Baud: | 300 or 1200 baud |
|  | Set-Up: | Length: 8 -Bit |
|  |  | Parity: $\quad$ None |
|  |  | Stop Bit: 1 |
|  | Operation: 24 Hrs, 7 Days |  |

DIAL-A-HELPER


USER STTE
TL/DD/8802-20

## HPC 16900/HPC26900/HPC36900/HPC46900 PEARL Port Expander And Re-creation Logic

## General Description

The PEARL is a peripheral device which re-creates Port A and four bits of Port B when used with HPC family microcontrollers. An additional 16-bit port (Port PC) is configured as either a 16 -bit latched address bus or as 16 general purpose I/O pins. The PEARL is intended for port expansion when the user requires Port A on the HPC to serve as an address/ data bus.
The PEARL can also serve as the interface to a host controller when the HPC is used as a Universal Peripheral Interface with its own dedicated address/data bus.

## Features

- Provides up to $36 \mathrm{I} / \mathrm{O}$ pins

■ Multiplexed address/data bus

- Interfaces to other microprocessor families
- Supports UPI (Universal Peripheral Interface) mode
- Fabricated in 2 micron, double-metal CMOS

■ 3.0V to 5.5 V operation

- Commercial ( $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ )
- Industrial ( $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ )
- Automotive ( $-40^{\circ} \mathrm{C}$ to $+105^{\circ} \mathrm{C}$ )
- Military ( $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ ) temperature ranges

■ 68 pin package

- Supports 17 MHz HPC operation
- As many as four PEARL chips may be used in parallel without additional interface chips.


## Block Diagram



TL/DD/9122-1

## Absolute Maximum Ratings

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Total Allowable Source or Sink Current | 100 mA |
| :--- | ---: |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering, 10 sec.) | $300^{\circ} \mathrm{C}$ |
| VCc with Respect to GND | -0.5 V to 70 V |

All Other Pins
$V_{C C}+0.5 \mathrm{~V}$ to $\mathrm{GND}-0.5 \mathrm{~V}$
ESD rating is to be determined.
Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absoulte maximum ratings.

## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified, $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for HPC46900

| Symbol | Parameter | Conditions | Min | Max | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{I} C \mathrm{C}$ | Supply Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}, \mathrm{t}_{\mathrm{CY}}=130 \mathrm{~ns}$ |  | 20 | mA |
|  | Static Current | $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}($ Note 1$)$ |  | 100 | $\mu \mathrm{~A}$ |

## INPUT VOLTAGE LEVELS ( $\overline{\operatorname{RESET}}$ )

| $\mathrm{V}_{\mathrm{IH} 1}$ | Logic High |  | $0.9 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| :--- | :--- | :--- | :--- | :--- | :---: |
| $\mathrm{V}_{\mathrm{IL} 1}$ | Logic Low |  |  | $0.1 \mathrm{~V}_{\mathrm{CC}}$ | V |

INPUT VOLTAGE LEVELS (ALL OTHER INPUTS)

| $\mathrm{V}_{\mathrm{IH} 2}$ | Logic High |  | $0.7 \mathrm{~V}_{\mathrm{CC}}$ |  | V |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IL} 2}$ | Logic Low |  |  | $0.2 \mathrm{~V}_{\mathrm{CC}}$ | V |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current: All Other Inputs |  |  | $\pm 1$ | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{LI}}$ | Input Leakage Current: PB12 |  |  | $\pm 25$ | $\mu \mathrm{~A}$ |

OUTPUT VOLTAGE LEVELS (CMOS OPERATION)

| $\mathrm{V}_{\mathrm{OH} 1}$ | Logic High | $\mathrm{IOH}=-10 \mu \mathrm{~A}$ | $V_{C C}-0.1$ |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OL} 1}$ | Logic Low | $\mathrm{IOL}=10 \mu \mathrm{~A}$ |  | 0.1 | V |
| $\mathrm{V}_{\mathrm{OH} 2}$ | Output Drive PC0-PC15, PRLSEL | $\mathrm{l}_{\mathrm{OH}}=-4 \mathrm{~mA}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL} 2}$ |  | $\mathrm{IOL}^{2}=2 \mathrm{~mA}$ |  | 0.4 | V |
| $\mathrm{V}_{\mathrm{OH} 3}$ | Output Drive All Other Outputs | $\mathrm{IOH}^{\prime}=-7 \mathrm{~mA}$ | 2.4 |  | V |
| $\mathrm{V}_{\mathrm{OL} 3}$ |  | $\mathrm{I}_{\mathrm{OL}}=3 \mathrm{~mA}$ |  | 0.4 | V |

Note $1: \overline{\mathrm{RESET}}=G N D ; A D 0-A D 15=V_{C C} ; P A 0-P A 15=V_{C C} ; P C 0-P C 15=V_{C C} ; P B 10,11,12,15=V_{C C}, S E L 0, S E L 1=G N D ; \overline{A L E}, \overline{R D}, \bar{W}, \overline{H B E}=V_{C C}$.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified, $T_{A}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for HPC46900

| Symbol | Parameter | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\text {ADPC }}$ | ADO-AD12 to PC0-PC12 Latched Output |  | 40 | ns |
| $\mathrm{t}_{\text {RSTF }}$ | RESET Falling Edge to $\overline{\text { NRSTOUT Falling Edge }}$ |  | 26 | ns |
| $\mathrm{t}_{\text {RSTR }}$ | RESET Rising Edge to $\overline{\text { NRSTOUT Rising Edge }}$ |  | 26 | ns |
| $\mathrm{t}_{\text {APS }}$ | PRLSEL Delay after Address Valid at AD0-AD15 |  | 40 | ns |
| $\mathrm{t}_{\mathrm{LL}}$ | ALE Pulse Width | 25 |  | ns |
| $\mathrm{t}_{\mathrm{ST}}$ | Address Valid to ALE Falling Edge | 22 |  | ns |
| $\mathrm{t}_{\mathrm{CY}}$ | Rising Edge ALE to Rising Edge ALE Cycle | 130 |  | ns |
| $\mathrm{t}_{\text {ALEPC }}$ | AD13-AD15 to PC13-PC15 Latched Output |  | 35 | ns |

$A D$ and $P A$ outputs $C_{L}=100 \mathrm{pF}, \mathrm{PC}$ outputs $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, other outputs $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$.

AC Electrical Characteristics (Continued)
$V_{C C}=5 \mathrm{~V} \pm 10 \%$ unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ for HPC46900
PEARL Register Read Timing

| Symbol | Parameter | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| $t_{\text {VPR }}$ | Address Valid from ALE Trailing Edge Prior to $\overline{\mathrm{RD}}$ | 13 |  | ns |
| $\mathrm{t}_{\mathrm{AR}}$ | ALE Falling Edge to $\overline{\mathrm{RD}}$ Valid | 13 |  | ns |
| $\mathrm{t}_{\mathrm{RD}}$ | $\overline{\mathrm{RD}}$ Valid to Data Out Valid |  | 40 | ns |
| $\mathrm{t}_{\mathrm{RW}}$ | $\overline{\mathrm{RD}}$ Pulse Width | 60 |  | ns |
| $\mathrm{t}_{\mathrm{RDI}}$ | Rising Edge of $\overline{\mathrm{RD}}$ to Data Invalid | 10 | 24 | ns |
| $\mathrm{t}_{\mathrm{RA}}$ | Rising Edge of $\overline{\mathrm{RD}}$ to Rising Edge of ALE | 10 |  | ns |

PEARL Register Write Timing

| Symbol | Parameter | Min | Max | Units |
| :--- | :--- | :---: | :---: | :---: |
| $t_{V P W}$ | Address Valid from ALE Falling Edge Prior to $\overline{W R}$ | 13 |  | ns |
| $t_{\text {AW }}$ | ALE Falling Edge to $\overline{W R}$ Valid | 13 |  | ns |
| $\mathrm{t}_{V}$ | Data Valid before Rising Edge of $\overline{W R}$ | 12 |  | ns |
| $\mathrm{t}_{\mathrm{HW}}$ | Data Hold after Rising Edge of $\overline{W R}$ | 11 |  | ns |
| $\mathrm{t}_{\mathrm{WW}}$ | $\overline{W R}$ Pulse Width | 25 |  | ns |
| $\mathrm{t}_{\text {WA }}$ | Rising Edge of $\overline{W R}$ to Rising Edge of ALE | 11 | ns |  |

PEARL Port Output Timing

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| $t_{W P A}$ | $\overline{W R}$ Rising Edge to Port PA Data Valid |  | 41 | ns |
| $t_{W P B}$ | $\overline{W R}$ Rising Edge to Port PB Data Valid |  | 38 | ns |
| $t_{W P C}$ | $\overline{W R}$ Rising Edge to Port PC Data Valid |  | 41 | ns |

UPI Read/Write Timing

| Symbol | Parameter | Min | Max | Units |
| :---: | :---: | :---: | :---: | :---: |
| tUAS | Address Setup Time to Falling Edge of URD | 10 |  | ns |
| tuAh | Address Hold Time from Rising Edge of URD | 10 |  | ns |
| $t_{\text {RPW }}$ | URD Pulse Width | 100 |  | ns |
| toe | $\overline{\text { URD Falling Edge to Data Out Valid }}$ | 60 |  | ns |
| $\mathrm{t}_{\mathrm{OD}}$ | Data Out Valid after Rising Edge of URD | 10 | 26 | ns |
| $t_{\text {DRDY }}$ | $\overline{\text { RDRDY }}$ Delay from Rising Edge of URD |  | 40 | ns |
| twDW | UWR Pulse Width | 40 |  | ns |
| tUDS | Data In Valid before Rising Edge of UWR | 15 |  | ns |
| tudy | Data In Valid after Rising Edge of UWR | 20 |  | ns |
| $t_{A}$ | $\overline{\text { WRRDY }}$ Delay from Rising Edge of UWR |  | 40 | ns |

$A D$ and PA outputs $C_{L}=100 \mathrm{pF}, \mathrm{PC}$ outputs $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, other outputs $\mathrm{C}_{\mathrm{L}}=80 \mathrm{pF}$.

## Timing Waveforms



FIGURE 1. Port PC Latched Address Output, PRLSEL, and RESET Timing


TL/DD/9122-3
FIGURE 2. Read Cycle


FIGURE 3. Write Cycle

Timing Waveforms (Continued)


FIGURE 4. UPI Read Timing

(INTERNAL)
TL/DD/9122-6
FIGURE 5. UPI Write Timing

## Pin Descriptions

| PIn | Description | Pin | Description |
| :---: | :---: | :---: | :---: |
| $V_{C C}(2)$ | Supply voltage | PB12 | Output only pin |
| GND (2) | Ground reference | PB15/RDRDY | Output only pin, or $\overline{\text { RDRDY }}$ output in UPI |
| RESET | Chip reset (active low). Schmitt trigger input which initializes PEARL and will TRI-STATE ${ }^{\circledR}$ all ports | PC0-PC15 | mode <br> Latched external address bits (outputs), or 16-bit I/O port (bidirectional). Port PC is a |
| RSTOUT | Reset Output (active low) which can be used to reset the HPC and any other PEARL chips in the same system |  | latched version of the address output on the AD0-AD15 bus if SEL0 and SEL1 are both low and a 16-bit bidirectional I/O port otherwise. |
| PRLSEL | An output (high assert) signalling when the address on the AD port has selected a PEARL register for that particular PEARL configuration (i.e., PEARL 0, PEARL 1, PEARL 2, PEARL 3). This output is useful for disabling memory data which may reside at the same addresses as the PEARL registers. | SEL1,0 URD | Two inputs which specify the PEARL number of the port expander ( $00=$ PEARL 0 , $01=$ PEARL 1, $10=$ PEARL 2, $11=$ PEARL 3) <br> UPI read strobe (input, low assert) which causes the PEARL to output OBUF (UPI output buffer) on the PA bus if the PEARL |
| AD0-AD15 | 16-bit multiplexed address/data bus |  | is in UPI mode. When not using the |
| ALE | Address Latch Enable input |  | PEARL O-UPI mode, this input should be tied to $V_{C C}$. |
| $\overline{W R}$ | $\overline{\text { Write Input }}$ | UWR | UPI write strobe (input, low assert) which |
| $\overline{H B E}$ | High Byte Enable Input |  | causes the PEARL to latch the data pres- |
| $\overline{\mathrm{RD}}$ | Read Input |  | ent on the PA bus into IBUF (the UPI input |
| PA0-PA15 | 16-bit bidirectional input/output port |  | buffer) if the PEARL is in UPI mode. When |
| PB10/UA0 | Output only pin, or UAO input in UPI mode |  | not using the PEARL 0-UPI mode, this input should be tied to $V_{C C}$. |
| PB11/WRRDY | Output only pin, or WRRDY output in UPI | NC | No Connect |

## Connection Diagram



## Ports PA, PB, and PC

The highly flexible PA, PB, and PC ports are similarly structured. Port PA (see Figure 6) and Port PC (see Figure 7) consist of a data register and a direction register. Port PB (see Figure 8) has an alternate function register in addition to the data and direction registers. All the control registers are read/write registers.
The associated direction registers allow the port pins to be individually programmed as inputs or outputs. A port pin is selected as an input and placed in a TRI-STATE mode by clearing the corresponding bit in the direction register.

A write operation to a port pin configured as an input causes the value to be written into the data register. A read operation returns the value detected at the pin. Writing to a port pin configured as an output writes the value into the data register and causes the pin to output the same value. Reading a port pin configured as an output returns the value held in the data register.
Primary and secondary functions are multiplexed onto Port PB through the alternate function register (BFUN). The secondary functions are enabled by setting the corresponding bits in the BFUN register.


FIGURE 6. Port PA I/O Structure

Ports PA, PB, and PC (Continued)


FIGURE 7. Port PC Structure: I/O and Latched Address


## Operating Modes

TABLE I. PEARL Functions

|  | Inputs |  |  |  | Port Functions |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PEARL Mode | SEL1 | SELO | UPIEN | 80R16 | PAO-PA7 | PA8-PA15 | PB10 | PB11 | PB12 | PB15 | PC0-PC15 |
| PEARL 0-I/O | 0 | 0 | 0 | X | I/O | 1/O | Out | Out | Out | Out | ADDR |
| PEARL 0-UPI (16) | 0 | 0 | 1 | 0 | UPI BUS | UPI BUS | UAO | $\overline{\text { WRRDY* }}$ | Out | RDRDY* | ADDR |
| PEARL 0-UPI (8) | 0 | 0 | 1 | 1 | UPI BUS | 1/0 | UAO | WRRDY* | Out | RDRDY* | ADDR |
| PEARL 1 | 0 | 1 | 0 | X | 1/O | 1/0 | Out | Out | Out | Out | $1 / 0$ |
| PEARL 2 | 1 | 0 | 0 | X | 1/0 | $1 / 0$ | Out | Out | Out | Out | 1/0 |
| PEARL 3 | 1 | 1 | 0 | X | 1/0 | $1 / 0$ | Out | Out | Out | Out | 1/0 |

*If corresponding bit in BFUN Register is set.

The two inputs, SELO and SEL1, along with the bits UPIEN and UPI8BIT in the UPIC register determine the function of the PEARL as described below and summarized in Table 1. When interfacing the PEARL to an HPC microcontroller, the microcontroller must be in 16 -bit mode.

PEARL 0-I/O
In this mode, ports PA and PB are memory mapped I/O, and port PC is a latched address output from the multiplexed address/data bus, AD0-AD15. The host HPC must be either Expanded Normal mode (EA bit in the PSW = " 1 ", EXM = " 0 "), or Expanded ROMless mode (EA bit in the PSW $=$ " 1 ", EXM $=$ " 1 ". Figure 9 shows a HPC in Expanded ROMless mode with the address range 200-FFFF being addressed through the PEARL.

## PEARL 0-UPI

Port PA is either a 16-bit UPI data bus, or an 8-bit UPI data bus on the lower bytes and I/O on the upper bytes. Of the four PB pins, three are UPI control signals, and one is a programmable output. The PC port is a latched address out-
put from the multiplexed address/data bus, AD0-AD15. The host HPC must have memory in the address range 200-FFFF addressed through the PEARL. When using a PEARL 0-UPI with an HPC, the HPC must be in the Expanded ROMless mode (EA bit in the PSW = " 1 ", EXM = "1") as shown in Figure 10.

## Universal Peripheral Interface

The Universal Peripheral Interface (UPI) allows a system with a HPC160xx and a PEARL 0 configured for UPI operation to be used as an intelligent peripheral to another processor.
The interface consists of a UPI Data Bus (Port PA), a Read Strobe (URD), a Write Strobe (UWR), a Read Ready Line (RDRDY), a Write Ready Line (WRRDY) and one address input (UAO). The UPI Data Bus can be either eight or sixteen bits wide. The URD and UWR inputs, and the $\overline{\text { RDRDY }}$ and $\overline{\text { WRRDY outputs may be used to interrupt the host proces- }}$ sor as shown in Figure 10.
The registers controlling the UPI logic are the Input Buffer (IBUF), Output Buffer (OBUF) and a Control Register (UPIC).


TL/DD/9122-11
FIGURE 9. PEARL 0-I/O with External Memory

## Operating Modes (Continued)

Refer to the HPC Users' Manual for a detailed functional description of the UPI mode.

PEARL 1, 2, 3
Each one of these configurations provides memory mapped I/O on all three ports. Ports PA and PC each provide 16 bits of I/O, while PB is output only. Figure 11 shows a PEARL 1 and a PEARL 2 configured as port expanders. When using a PEARL 1, 2, or 3 with a HPC, the HPC may be configured in the Expanded Normal mode or the Expanded ROMless mode.

## HPC Emulation

A system using a PEARL configured as a PEARL 0-I/O, a HPC in Expanded ROMless mode, and an EPROM (Figure 9) can be considered a pseudo emulator of a HPC in Single Chip Normal mode. In this configuration, the PEARL recreates the I/O functionality of HPC's Port A and four bits of Port B which are used to address off chip memory. The only difference between the system shown in Figure 9 and a mask programmed HPC in Single Chip Normal mode is that the registers associated with Port PA and Port PB of the PEARL are at different locations than the registers of the HPC's Port A and Port B (see PEARL Register Address Assignments).


TL/DD/9122-14
FIGURE 12. PEARL 0 and PEARL 1 with External Memory

This configuration, however, will not emulate a HPC in Expanded Normal mode since the PEARL's Port PA and PB will not emulate the address/data bus function.
The PRLSEL output is asserted when the address presented on the address data bus (AD0-AD15) corresponds to a register in the PEARL's address block (see PEARL Register Address Assignments). For example, an HPC16900 configured as a PEARL 0 will assert PRLSEL only if the address is within the PEARL 0 address block. Likewise, a PEARL 1 will assert its PRLSEL when the address is within the PEARL 1 address block.
Therefore, when using multiple PEARLs in a system, the PRLSEL outputs must be ORed together as in Figure 12. In this system, the PEARL addresses overlap those of the Memory System, and the ORed PRLSEL signal is used to deselect the outputs of the Memory System to avoid bus contention.
PRLSEL is an output derived from the internal address decode logic, which decodes the AD0-AD15 inputs while ALE is high. During the time ALE is high, the state of PRLSEL is indeterminate.
On the falling edge of ALE, the decoding is stopped, and PRLSEL is latched to a valid state. This state is guaranteed to be valid until ALE goes high during the next address cycle.

## Initialization

Immediately following RESET the PEARL will be in the following state:

## I/O AND OUTPUT ONLY PINS

```
AD0-15 TRI-STATE
```

PB10, 11, 12, 15 TRI-STATE
PAO-PA15 TRI-STATE
PC0-PC15 TRI-STATE if PEARL 1, PEARL 2, or
PEARL 3

PEARL 0: Power on Reset-indeterminate. Otherwise, asserted, bits $0-15$ of most recent latched address.
PRLSEL Power on Reset-indeterminate until the first ALE will put PRLSEL in a known state based on the first address output.
Otherwise, asserted (may be high or low). If the address of one of the PEARL's registers was the most recent address received by the PEARL, then PRLSEL will be high, otherwise PRLSEL will be low.

Initialization (Continued)
INTERNAL REGISTERS AND LATCHES
Port PA Data Register
Port PA Direction Register
Port PB Data Register
Port PB Direction Register
Port PB Function Register
Port PC Data Register
Port PC Direction Register
UPIENB Latch
UPIBBIT
PEARL REGISTER ADDRESS ASSIGNMENTS
The following registers have been assigned to the block of addresses from hex 800 to 83F:

800,801 Reserved
802, 803 PEARL 0 Port PA Data/UPI Output Buffer
804, 805 PEARL 0 Port PA Direction/UPI Input Buffer
806, 807 PEARL 0 Port PB Data (4 bits only)
808, 809 PEARL 0 Port PB Direction (4 bits only)
80A, 80B PEARL 0 Port PC Data
80C, 80D PEARL 0 Port PC Direction
80E, 80F Reserved
810,811 Reserved
812, 813 PEARL 1 Port PA Data

| 814, 815 | PEARL 1 Port PA Direction |
| :---: | :---: |
| 816,817 | PEARL 1 Port PB Data (4 bits only) |
| 818, 819 | PEARL 1 Port PB Direction (4 bits only) |
| 81A, 81B | PEARL 1 Port PC Data |
| 81C, 81D | PEARL 1 Port PC Direction |
| 81E, 81F | Reserved |
| 820, 821 | Reserved |
| 822, 823 | PEARL 2 Port PA Data |
| 824, 825 | PEARL 2 Port PA Direction |
| 826, 827 | PEARL 2 Port PB Data (4 bits only) |
| 828, 829 | PEARL 2 Port PB Direction (4 bits only) |
| 82A, 82B | PEARL 2 Port PC Data |
| 82C, 82D | PEARL 2 Port PC Direction |
| 82E, 82F | Reserved |
| 830, 831 | Reserved |
| 832, 833 | PEARL 3 Port PA Data |
| 834, 835 | PEARL 3 Port PA Direction |
| 836, 837 | PEARL 3 Port PB Data (4 bits only) |
| 838,839 | PEARL 3 Port PB Direction (4 bits only) |
| 83A, 83B | PEARL 3 Port PC Data |
| 83C, 83D | PEARL 3 Port PC Direction |
| 83E, 83F | Reserved |
| When the PEARL is configured as a PEARL 0-UPI, these register locations are used in UPI operation. |  |
| UPIC is ac | sed at E7, E6 |
| BFUN is a | ssed at F5, F4 |

## Ordering Information

The following chart explains how the various options are designated in the part number.


Section 5
HPC Applications
Section 5 Contents
AN-474 HPC MICROWIRE/PLUS Master-Slave Handshaking Protocol ..... 5-3
AN-484 Interfacing Analog Audio Bandwidth Signals to the HPC ..... 5-11
AN-485 Digital Filtering Using the HPC ..... 5-21
AN-486 A Floating Point Package for the HPC ..... 5-36
AN-487 A Radix 2 FFT Program for the HPC ..... 5-89
AN-497 Expanding the HPC Address Space ..... 5-114
AN-510 Assembly Language Programming for the HPC ..... 5-125

## HPC MICROWIRE/PLUSTM Master-Slave Handshaking Protocol

## INTRODUCTION

This applications note describes how to use National Semiconductor's MICROWIRE/PLUS to communicate between two members of the HPC family of microcontrollers, and will discuss the implications of adding other MICROWIRETM peripherals. MICROWIRE/PLUS ( $\mu$ WIRE) may be effectively used to communicate between chips, such as in Small Area Networks (SANs). Possible applications range from setting up a communications network within an automobile to home security systems. Among the standard MICROWIRE peripherals available are display drivers (LCD, VF, LED), memories (RAM, EEPROM), A/D converters, and frequency generators/timers. Each MICROWIRE peripheral requires its own handshaking protocol, however the HPC's MICROWIRE is flexible enough to work with any peripheral and allows you to define your own handshaking protocol when having two HPC family members communicate.

## MICROWIRE

MICROWIRE/PLUS is an extension of National Semiconductor's MICROWIRE communications interface. It allows
high speed two way serial communications between a master processor and one or more slave processors or peripherals. MICROWIRE/PLUS uses only three wires plus chip selects, therefore it saves on intricate bus routing and does not waste 8 -bit ports. Figure 1 shows the block diagram of a sample application using two HPC family members and an 8 -bit A/D peripheral to monitor and control certain environmental conditions within a system.

MICROWIRE/PLUS has an 8-bit parallel-loaded, serial shift register (SIO) using SI as the serial input and SO as the serial output. The contents of the SIO register may be accessed through any of the memory access instructions. SK is the clock for the SIO register (see Figure 2). The SK clock signal can be provided by an internal or external source. The internal clock rate is programmable by the DIVBY regis ter. Data to be transmitted from the SIO register is shifted out on the falling edge of the SK clock. Serial data on the S pin is latched in on the rising edge of the SK clock (see Figure $3 \mu$ WIRE Timing).


TL/DD/9140-1
FIGURE 1. HPC $\mu$ WIRE Block Dlagram (Environmental Control System)


TL/DD/9140-2
Note: The most significant bit is shifted out first. The SO pin reflects the contents of the MSB in the SIO register. FIGURE 2. MICROWIRE/PLUS Block Dlagram


TL/DD/9140-3
Note: The first bit of every eight bits in the SIO register being shifted out will have a longer duration then the other bits. This results from the hardware implementation used for MICROWIRE.

* This bit becomes valid immediately when the transmitting device loads its SIO register.
$\dagger$ Arrows indicate points at which Sl is sampled.
FIGURE 3. $\mu$ WIRE Timing

A $\mu$ WDONE flag in the IRPD (Interrupt Pending) register indicates when the data shift is completed.
The HPC can enter the MICROWIRE/PLUS mode as a master or a slave. The $\mu$ WMODE control bit in the IRCD (Interrupt Condition) register determines whether the HPC is a master or slave. The shift clock is generated internally when the HPC is configured as a master. An externally generated shift clock on the SK pin is used when the HPC is configured as a slave. When the HPC is a master, the DIVBY register allows the SK clock frequency to be programmed in 14 selectable steps from 122 Hz to 1 MHz when CKI is 16 MHz (see Table I ).

## HOW TO USE MICROWIRE/PLUS

To use MICROWIRE, start by setting up the B port appropriately for the MICROWIRE functions. The SO and SK functions are multiplexed onto Port B pins B5 and B6 respectively. For the master, set bits 5 and 6 in the DIRB register (direction register for Port B) to set SO and SK as outputs. For the slave, set bit 5 and reset bit 6 in the DIRB register to set SO as an output and SK as an input. The BFUN register (Port B function register) is used to set SO and SK as alternate functions in the master and only SO as an alternate function in the slave. The MICROWIRE/PLUS mode can be enabled or disabled any time under program control. This is done through the BFUN register. Placing a " 1 " in the corresponding bit location causes the alternate function to be activated, a " 0 " causes the alternate function to be disabled. It is good practice to initialize the output pins by setting PORTB (Port B data register) to a known state.
The SI function is multiplexed onto Port I pin 15. This pin is always an input and the SI function is automatically selected when in the MICROWIRE mode. Setting the $\mu$ WMODE control bit, bit 1 , in the IRCD register will enable the part to be a
master, resetting the bit will make it a slave. For the master, the DIVBY register has to be initialized to set the appropriate SK frequency (see Table I.). For example if the crystal frequency is 16 MHz and an SK frequency of 1 MHz is desired, load the least significant nibble of the DIVBY register with $2(16 \mathrm{MHz} / 16=1 \mathrm{MHz}$ ).
For a summary of the register and pin configurations for the master and slave modes see Table II.

TABLE I. HPC $\mu$ WIRE DIVBY Register

| $\mu$ WIRE SK Dlvisor |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| MSB |  |  | LSB | CLOCK |
| 0 | 0 | 0 | 0 | not allowed |
| 0 | 0 | 0 | 1 | not recommended* |
| 0 | 0 | 1 | 0 | $\mathrm{CKI} / 16$ |
| 0 | 0 | 1 | 1 | $\mathrm{CKI} / 32$ |
| 0 | 1 | 0 | 0 | $\mathrm{CKI} / 64$ |
| 0 | 1 | 0 | 1 | $\mathrm{CKI} / 128$ |
| 0 | 1 | 1 | 0 | $\mathrm{CKI} / 256$ |
| 0 | 1 | 1 | 1 | $\mathrm{CKI} / 512$ |
| 1 | 0 | 0 | 0 | $\mathrm{CKI} / 1024$ |
| 1 | 0 | 0 | 1 | $\mathrm{CKI} / 2048$ |
| 1 | 0 | 1 | 0 | $\mathrm{CKI} / 4096$ |
| 1 | 0 | 1 | 1 | $\mathrm{CKI} / 8192$ |
| 1 | 1 | 0 | 0 | $\mathrm{CKI} / 16384$ |
| 1 | 1 | 0 | 1 | $\mathrm{CKI} / 32768$ |
| 1 | 1 | 1 | 0 | $\mathrm{CKI} / 65536$ |
| 1 | 1 | 1 | 1 | $\mathrm{CKI} / 131072$ |

*This option uses timer T3 output, but does not generate a square wave. (See HPC users manual for more details.)

TABLE II. $\mu$ WIRE Register and PIn Conditions for Master and Slave Operation

| Operation | $\mu$ WMODE blt | $\begin{gathered} \text { BFUN } \\ \text { B5 } \end{gathered}$ | $\begin{gathered} \text { BFUN } \\ \text { B6 } \end{gathered}$ | $\begin{gathered} \text { DIRB } \\ \text { B5 } \end{gathered}$ | $\begin{gathered} \text { DIRB } \\ \text { B6 } \end{gathered}$ | $\begin{gathered} \text { PIN } \\ \text { B5 } \end{gathered}$ | $\begin{gathered} \text { PIN } \\ \text { B6 } \end{gathered}$ | $\begin{gathered} \text { PIN } \\ 15 \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| MICROWIRE Master | 1 | 1 | 1 | 1 | 1 | SO | INT. SK | SI |
| MICROWIRE Master | 1 | 1 | 1 | 0 | 1 | TRISTATE® | INT. SK | SI |
| MICROWIRE Slave | 0 | 1 | 0 | 1 | 0 | So | $\begin{gathered} \text { EXT. } \\ \text { SK } \end{gathered}$ | SI |
| MICROWIRE Slave | 0 | 1 | 0 | 0 | 0 | TRI- <br> STATE | $\begin{gathered} \text { EXT. } \\ \text { SK } \end{gathered}$ | SI |

## DEFINING THE MASTER/SLAVE HANDSHAKING PROTOCOL

There are a few things to keep in mind when defining a handshaking protocol for the HPC:

1) Only the master can generate SK clocks.
2) As 8 bits are shifted into the SIO register, the 8 bits already in there are shifted out.
3) After 8 bits are shifted into (or out of) the SIO register the MICROWIRE done ( $\mu$ WIRE DONE) flag gets set.
4) ANY access to the SIO register in the master that performs a write operation causes the contents of SIO to be shifted out.
5) No data will be shifted into or out of the slave's SIO register if its $\mu$ WIRE DONE flag is set.
6) Any write to the SIO register in the master or slave resets its $\mu$ WIRE DONE flag.

Keeping the above six points in mind, let's look at one possible handshaking protocol between a master HPC and a slave HPC. Number two above tells us we can send and receive data at the same time, however since only the master initiates data transfer we want to be sure the slave is ready before we get started with the exchange. Since the master initiates the transfer process there is no need for the master's MICROWIRE routine to be interrupt driven (though it can be if it is desired to have the slave initiate data transfers also). On the other hand, since the slave will be off doing other tasks it is most effective to have its MICROWIRE routine be interrupt driven.

## A FEW THINGS TO NOTE ABOUT THE PROGRAMS

The following programs refer to the system configuration shown in Figure 1. This example code does a simple data transfer. The master reads in data on Port D, sends it via MICROWIRE to the slave, and reads it back. They both start by initializing the chip mode and number of wait states
(PSW), disabling interrupts, setting the DIVBY register as necessary, initializing Port B, and enabling the appropriate MICROWIRE mode (IRCD). Then the slave continues with its main code (a wait loop) until interrupted. When the master decides it's ready to send MICROWIRE data, it signals the slave by setting the slave interrupt pin on Port B, then it waits for the slave to respond.
Meanwhile, the slave goes into action. It clears the $\mu$ WDONE flag and loads the SIO register (X A, SIO), then notifies the master that it is ready to continue. Once the master realizes the slave is ready to continue, it removes the interrupt signal to the slave (RESET PORTB.SLAVI), reads in the data to be sent (LD A, PORTD), and starts transmitting it (X A, SIO). At the same time the master reads in the data received at the last data exchange with the slave. Then the master loops until it is done transferring data and loops again until the slave is finished with its interrupt routine. In a real program the master would be off executing code and not having to wait in these loops. Once the transmission is complete the slave reads in the new data (LD A, SIO), lets the master know it is done with its interrupt routine (RESET PORTB.MASTR), and re-enables interrupts as it returns to the main routine (RETI).
In the master's code there is only one access to the SIO register and that access is an exchange. Remember point \#4, we can take advantage of the exchange instruction ( $X$ $\mathrm{A}, \mathrm{SIO}$ ), which is a read-modify-write instruction. Therefore, with one instruction, we can read the data from the previous transfer into the accumulator, and write the data to be transferred into the SIO register. If this method is not practical, then separate read and write instructions must be used.
When accessing the SIO register be sure the $\mu$ WIRE DONE flag is set so you know the data is not changing. At other times we have to be sure the flag is reset or no data will ever be transferred (shifted in or out). Notice that the "X A, SIO" was used to reset the $\mu$ WIRE DONE flag as well as load the register with the data to be sent.


SLAVE＇S Flow Chart


TL／DD／9140－5
TL／DD／9140－4
MASTER＇s SAMPLE CODE
；
；VARIABLE DECLARE
；
$\mathrm{PSW}=\mathrm{M}(00 \mathrm{CO})$
BFUN $=W($ OF4 $) \quad$ ；Port B ALTERNATE FUNCTION REGISTER
DIRB $=W(O F 2)$ ；Port B DIRECTION REGISTER
PORTB $=W(O E 2) \quad$ ；Port B DATA REGISTER
PORTD $=M(0104) \quad$ ；Port $D$（INPUT PORT）
ENIR＝M（ODO）；INTERRUPT ENABLE REGISTER
IRPD＝M（OD2）；INTERRUPT PENDING REGISTER
IRCD $=M(O D 4)$ ；INTERRUPT CONDITION REGISTER
SIO＝M（OD6）；SERIAL I／O REGISTER
PORTI $=M(O D 8) \quad$ ；INTERRUPT（AND UWIRE SERIAL IN）INPUT PORT
DIVBY $=W(018 E) \quad ; T I M E R$ DIVIDE BY REGISTER
SLAVI $=4$
uWDONE $=0$
uWMODE＝ 1
$\mathrm{SK}=6$
SLAVR＝ 2
；SLAVE INTERRUPT BIT（IN Port B）
；UWIRE DONE BIT（IN IRPD）
；uWIRE MASTER／SLLAVE BIT（IN IRCD）
；uWIRE SERIAL CLOCK（IN Port B）
；SLAVE RESPONSE BIT（IN Port B）

```
MASTER's SAMPLE CODE (Continued)
.=0F800 ;START PROGRAM
```

BEGIN :

LD PSW,008
LD ENIR,00
LD DIVBY,02222
LD DIRB,0FFFF
LD BFUN,00060
LD PORTB,00000
SET IRCD.uWMODE
DOITAG
SET PORTB.SLAVI
WAIT:
IF PORTI.SLAVR
JP SLAVRS
JP WAIT
SLAVRS
RESET PORTB.SLAVI
LD A,PORTD
X A,SIO

DONE:

| IF | IRPD.uWDONE |
| :--- | :--- |
| JP | CONT |
| JP | DONE |
|  |  |
| IF | PORTI.SLAVR |
| JP | CONT |
| JP | DOITAG |

.END BEGIN

## SLAVE's SAMPLE CODE

;
;VARIABLE DECLARE
;
$\mathrm{PSW}=\mathrm{M}(00 C 0)$
BFUN $=W($ OF4 $)$;Port B ALTERNATE FUNCTION REGISTER
DIRB $=W(O F 2) \quad$;Port B DIRECTION REGISTER
PORTB $=W(O E 2) \quad$;Port B DATA REGISTER
;SINGLE CHIP MODE, 1 WAIT STATE
;DISABLE ALL INTERRUPTS
;UWIRE CLOCK = /16
;Port B ALL OUTPUTS
;ONLY SO \& SK HAVE ALTERNATE FUNCTIONS
;INIT PORTB TO ALI ZEROs
;SET THIS HPC AS MASTER
;JUMP TO HERE TO DO IT AGAIN
;NOTIFY SLAVE (INTERRUPT THE SLAVE)
;SLAVE READY?
;GO SEND/RECEIVE uWIRE DATA
;NO IT IS NOT READY YET
;REMOVE SLAVE NOTIFIER
;LOAD A W/ DATA TO SEND
;SEND NEW DATA AND READ DATA FROM
;...LAST uWIRE EXCHANGE
;WAIT TILI DONE EXCHANGING
;UWIRE IS DONE
;UWIRE NOT DONE (KEEP TESTING)
;IS SLAVE READY TO CONTINUE?
;NO
;START ALL OVER (DO IT AGAIN)


## ADDING PERIPHERALS OR ANOTHER SLAVE

Adding another slave HPC or a peripheral to the above Microwire configuration can add more power to your design with minimal extra cost and design time. In Figure 1, an extra peripheral is shown in dotted outline form. The hardware and software modifications are straightforward, however there are a few considerations to keep in mind:

- Tri-state the SO pin on the slave HPC by resetting B5 in the DIRB register when the slave is not 'chip-selected' by the master.
- When adding more HPC slaves, the master's and slave's routines remain the same. Only different B port pins for chip select and I or B port pins for slave acknowledge need to be used.
- For peripherals the principals of operation are still the same and so are the initialization procedures, however some of the code will have to be modified to accommodate the specific handshaking required by the peripheral. (Note: some of the peripherals require 16 or more consecutive bits without interruption of the SK clock. To provide continuous SK clocks, set up the accumulator with next byte of data to send, loop until $\mu$ WDONE is set, then exchange the contents of the accumulator and the SIO register (X A, SIO). The above steps will provide nearly continuous SK clocks-the slower the SK clock is set for, the more continuous they will appear.)


## APPLICATIONS

Now that you are more familiar with MICROWIRE/PLUS, where can you get experience using it?

- It can be used in a security system where the on-site master lets the periphery slaves know which security codes they can now let in, while at the same time the slaves monitor fire alarms and smoke detectors.
- It can be used in automotive brakes to allow all the wheels to communicate with each other. The wheels can trade information on road conditions and a master can monitor all four wheels to coordinate them and check for malfunctions.
- It can be used in a robot arm to allow each joint to make the decision as to how it will help the entire arm reach its final position. This application is one example of how MICROWIRE/PLUS can be used for system task partitioning.
- It can be used in a MUX-WIRING system.

When using MICROWIRE to communicate between two chips on the same board, a high data rate can be used. When communicating over longer distances, slower speeds should be used.

## SUMMARY

MICROWIRE/PLUS can be a very powerful tool that can easily add power to a microcontroller based system. It is easy to use and does not require much hardware to implement. To add a new feature to your current design, choose a peripheral and add a small amount of code. To start using MICROWIRE, define the handshake protocol best suited for your application keeping in mind the six points given above in the 'Defining the Master/Slave Handshaking Protocol' section. Then initialize the appropriate registers: BFUN, DIRB, PORTB, DIVBY, and IRCD. The MICROWIRE circuitry will then run independent of the CPU except to exchange data between the SIO register and the CPU, and to initiate the data exchange between the master and slaves. With a CPU clock of 16 MHz , MICROWIRE/PLUS may achieve a maximum data rate of 1 MHz . MICROWIRE can be used to add display controllers, A/D's, memories, timers, and even other microcontrollers to an HPC microcontroller based design. Remember MICROWIRE/PLUS is not a trivial piece of very fine wire, it is a high speed two way serial communications interfacel

## Interfacing Analog Audio Bandwidth Signals to the HPC

## INTRODUCTION

This report describes a method of interfacing analog audio bandwidth signals to the National Semiconductor HPC microcontroller. The analog signal is converted to a digital value using the National Semiconductor TP3054 codec/filter combo. The digital value is then transferred to the HPC using the MICROWIRE/PLUSTM synchronous serial interface. The digital output sample computed by the HPC is also transferred to the TP3054 using the MICROWIRE/PLUS interface. The TP3054 then converts this digital value to an analog signal.

## ADVANTAGES OF USING A CODEC

There are a number of advantages in using a codec for A/D and D/A conversion of analog signals.

1. The codec/filter combos such as the TP3054 integrate a number of functions on a single chip. Thus the TP3054 includes the analog anti-aliasing filters, the Sample-andHold circuitry and the A/D and D/A converters for analog signal interfacing.
2. The $\mu$-law coding effectively codes a 14-bit conversion accuracy in 8 bits. This allows the interface to the HPC to be greatly simplified.

National Semiconductor
Application Note 484
Ashok Krishnamurthy


## DISADVANTAGES IN USING A CODEC

While the use of a codec is appropriate for audio (in particular speech) processing applications, it has a number of disadvantages in other cases.

1. The sampling rate is fixed at 8 kHz . If lower or higher sampling rates are desired, the codec cannot be used. Note that the real-time signal processing that the HPC can perform at a 8 kHz sampling rate is limited.
2. The resolution is fixed, and is about 14 bits/sample.
3. Digital filtering algorithms require that the samples used in the processing be linear coded PCM. Thus the 8 -bit $\mu$-law PCM values output by the codec need to be converted to linear coded PCM. Correspondingly, the output of the digital filter, which is in linear coded PCM needs to be converted to 8-bit $\mu$-law PCM before outputting to the codec. This requires additional processing per sample.

## DESCRIPTION OF THE INTERFACE

The circuit schematic of the interface is shown in Figure 1. Note that the schematic does not show complete details of the HPC. Only the HPC pins that are relevant to this interface are shown. A wire-wrapped version of the circuit has been constructed on a NSC HPC 16040 Chip Carrier Board.


TL/DD/9246-1
FIGURE 1. Circuit Schematic

Note that this report does not go into the details about the use of the TP3054 codec chip or programming the HPC. It also does not discuss the $\mu$-law to linear and linear to $\mu$-law code conversion in detail. For more information on these issues, please consult the references listed at the end.

1. Codec Signalling Considerations. The TP3054 can operate in either synchronous or asynchronous modes. Further, in each of these modes, it uses short or long frame sync operation. The circuit shown in Figure 1 runs the codec in synchronous mode with long-frame-sync operation.
The codec requires 4 clock sources for proper operation in the synchronous mode. These are MCLK-x, BCLK-x, FS-x and FS-r. MCLK-x is a master clock and is used to clock the switched-capacitor filters. BCLK-x is the bit shift clock, and FS-x and FS-r are the frame sync clocks. These clocks need to be synchronous.
These clocks are obtained in the circuit as follows. MCLK-x is obtained by dividing the HPC CK2 clock output by 4. If the HPC is using a 16 MHz crystal, this results in MCKL-x being 2 MHz .

BCLK-x is obtained by dividing CK2 by 64. This gives an effective value for BCLK-x of 125 kHz . Note that MCLK-x is inverted before being fed to the codec. This is done to synchronize MCLK-x and BCLK-x on their leading edges.

FS-x and FS-r are the same clocks in the circuit. They are obtained by dividing BCL.K-x by 16 using the timer T2 on the HPC. BCLK-x is used as the external clock input on pin T2IO of the HPC and FS-x (FS-r) is obtained from the timer synchronous output TSO. Note that the delay inherent in the HPC between the underflow of a timer and the toggling of the corresponding output allows FS- $x$ and BCLK- $x$ to be leading edge synchronized (more accurately, the delay is within the codec's acceptable limits.) Note that in order to accomplish these functions, the HPC pins need to be properly configured. This is not described here. Please refer to the appropriate HPC documentation and consult the sample program included with this report.
2. MICROWIRE/PLUS Interface Considerations. MICROWIRE/PLUS is a National Semiconductor defined 8 -bit serial synchronous communication interface. It is designed to allow easy interfacing of NSC microcontrollers and peripheral chips. The HPC microcontroller has a MICROWIRE/PLUS interface; however the TP3054 codec does not. Thus some external "glue logic" is necessary to allow the HPC and the TP3054 to be interfaced.
The HPC MICROWIRE/PLUS interface is operated in Slave mode for this application. This means that the shift clock needed to latch-in/shift-out data from the Micro-wire SIO register is provided externally on the SK pin. Micro-wire latches in data on the leading edge of the SK clock and shifts out data on the trailing edge of SK. Also SK needs to be a burst clock for proper operation.


FIGURE 2. Timing Waveforms

The codec shifts out data on the $\mathrm{D}-\mathrm{x}$ pin on the first 8 leading edges of BCLK-x after a FS-x leading edge. Also, it latches in data on the D-r pin on the first 8 trailing edges of BCLK-x after a FS-r leading edge. Note that FS-x and FS-r are the same in this application. Refer to the timing diagram in Figure 2.
Thus, it is seen that there is a timing difference in the way the codec and the Micro-wire interfaces work. However, as seen in Figure 2, if the shift clock, SK, to the Microwire interface is delayed with respect to BCLK-x, the two interfaces should work compatibly. This delay is accomplished by clocking BCLK-x through a shift register using MCLK-x as the clock source. This can be seen in the circuit schematic in Figure 1. (The author thanks Mr. Richard Lazovick for this suggestion.)

## $\mu$-LAW TO LINEAR/LINEAR TO $\mu$-LAW CONVERSION

It was explained earlier that the codec outputs digital values that are companded using the MU-255 PCM standard. However, for linear digital filtering applications, the input needs to be in linear PCM format. Similarly, it is necessary to provide the conversion from linear PCM to MU-255 PCM before output to the codec. The HPC accomplishes this in software.

1. $\mu$-law to linear conversion. The codec output is actually the complement of the $\mu$-law value. Thus, this first needs to be complemented to obtain the true $\mu$-law value. The simplest way to obtain the corresponding linear value is through table look-up. The output of the table is the 16-bit 2's complement linear value. The sample program included with this report utilizes this technique. A macro that constructs this table is also provided.
2. Linear to $\mu$-law conversion. An algorithm to convert a 13-bit positive linear number to 7 -bit $\mu$-law is described in Figure 3. The algorithm is based on the description in the book by Bellamy listed in the reference. The most significant 8th bit for the $\mu$-law code is obtained from the sign of the input linear code.
3. Get 13 -bit positive input value.
4. Add to it the bias value of 31 -decimal.
5. The compressed $\mu$-law word is then obtained as follows:

|  | Blased Linear Value Bits |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | Q3 | Q2 | Q1 | Q0 | a |
| 0 | 0 | 0 | 0 | 0 | 0 | 1 | Q3 | Q2 | Q1 | Q0 | a |  |
| 0 | 0 | 0 | 0 | 0 | 1 | Q3 | Q2 | Q1 | Q0 | a | $b$ |  |
| 0 | 0 | 0 | 0 | 1 | Q3 | Q2 | Q1 | Q0 | a | b | c |  |
| 0 | 0 | 0 | 1 | Q3 | Q2 | Q1 | Q0 | a | b | c | d |  |
| 0 | 0 | 1 | Q3 | Q2 | Q1 | Q0 | a | b | c | d | e |  |
| 0 | 1 | Q3 | Q2 | Q1 | Q0 | a | b | c | d | e | f |  |
| 1 | Q3 | Q2 | Q1 | Q0 | a | b | c | d | e | f | g |  |

## $\mu$-Law Value

 Bits| $\mathbf{6}$ | $\mathbf{5}$ | $\mathbf{4}$ | $\mathbf{3}$ | $\mathbf{2}$ | $\mathbf{1}$ | $\mathbf{0}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 0 | 0 | Q3 | Q2 | Q1 | Q0 |
| 0 | 0 | 1 | Q3 | Q2 | Q1 | Q0 |
| 0 | 1 | 0 | Q3 | Q2 | Q1 | Q0 |
| 0 | 1 | 1 | Q3 | Q2 | Q1 | Q0 |
| 1 | 0 | 0 | Q3 | Q2 | Q1 | Q0 |
| 1 | 0 | 1 | Q3 | Q2 | Q1 | Q0 |
| 1 | 1 | 0 | Q3 | Q2 | Q1 | Q0 |
| 1 | 1 | 1 | Q3 | Q2 | Q1 | Q0 |

FIGURE 3. 13-Bit Linear to 8-Bit $\mu$-Law Conversion

## POSSIBLE APPLICATIONS

The codec/HPC interface described above can be used in a number of speech processing applications. One application, ADPCM coding of speech, is presently under development. Other applications include: a voiced/unvoiced/silence classifier, a voice pitch tracker, speech detection circuitry etc. Note that the main limitation here (at least for real-time applications) is the amount of effective computation that can be done by the HPC between samples.

## REFERENCES

1. National Semiconductor Corporation, Telecommunications Databook, Santa Clara, California, 1984.
2. National Semiconductor Corporation, HPC Programmers Reference Manual, Santa Clara, California, 1986.
3. National Semiconductor Corporation, HPC Hardware Reference Manual, Santa Clara, California, 1986.
4. J. C. Bellamy, Digital Telephony, John Wiley \& Sons, New York, 1982.

The code listed in this App Note is available on Dial-A-Helper.
Dial-A-Helper is a service provided by the Microcontroller Applications Group. The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communicating to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The minimum system requirement is a dumb terminal, 300 or 1200 baud modem, and a telephone. With a communication package and a PC, the code detailed in this App Note can be down loaded from the FILE SECTION to disk for later use. The Dial-A-Helper telephone lines are:

Modem (408) 739-1162
Voice (408) 721-5582
For Additional Information, Please Contact Factory

## APPENDIX A

PROGRAM TO TEST CODEC INTERFACE
NATIONAL SEMICONDUCTOR CORPORATION Page: 1 HPC CROSS ASSEMBLER, REV:C, 30 JUL 86 TSTCDC



```
NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
TSTCDC
```

PAGE: 3
103 F224 04
104 F225 BCC8CB
105 F228 ABCA
LD A, $M(X)$
; A BYTE AT A TIME.
LD $H(K), L(A)$
LD A, K
106 F22A 3C
RET
107 ;
108 ;
109 OUTPUT:
110 F22B 96D41F
111 F22E E7
112 F22F 06
113 F230 45
114 F231 96D40F
115 F234 01
116 F235 04
117
118 OPOS:
119 F236 B80108
120 F239 9107
121 ALIGN:
122 F238 E7
123 F23C 07
124 F23D 44
125 F23E AACA
126 F240 65
127 F241 E7
128 ODONE:
129 F242 AECA
130 F244 E7
131 F245 E7
132 F246 E7
133 F247 E7
134 F248 AECC
135 F24A 00
136 F248 88CB
137 F24D 3B
138 F24E 990F
139 F250 96CCFA
140 F253 96D417
141 F256 96C80F
142 F259 01
143 F25A B601C08B
144 F25E 3C
145 ;
146 INITCD:
147 F25F B7FFB7F2 $\quad$ LD DIRB, OFFB7 ; SET B3 (T2IO) AND B6 (SK)
148
149
150 F263 B70000E2 LD PORTB, 0 ; OUTPUT O ON ALL PORT B PINS.
151 F267 96F40B
152 F26A 96F40D
153 F26D 96F508
SET BFUNL. 3 ; ALT. FUN. ON B3-T2IO.
SET BFUNL. 5 ; ALT. FUN. ON B5-SO.
SET BFUNH. 0 ; ALT. FUN. ON B8-TSO.
; ON PORT B AS INPUTS. SET ALL

SHL A
IFN C
JP OPOS
SET IRCD. 7
COMP A
INC A

ADD A, 0108 ; ADD BIAS.
LD K, 07 ; SET UP COUNTER. ; LOOP AND LOCATE MS 1 BIT.
SHL A
IF C
JP ODONE ; FOUND MS 1 BIT.
DECSZ K
JP ALIGN
SHL A
; HAS TO BE 1 IN C NOW.

X A, K
SHL A
SHL A
SHL A
SHL A ; COUNTER VALUE IN BITS 4-6.
$\mathrm{XA}, \mathrm{B}$
CLR A
LD A, H(K)
SWAP A
AND A , OF
OR A, B
IF IRCD. 7
SET A. 7
COMP A
ST A, YOFK
RET

LD DIRB, OFFB7 ; SET B3 (T2IO) AND B6 (SK) ; ON PORT B AS INPUTS. SET ALL ; OTHER PINS ON B AS OUTPUT. ; OUTPUT 0 ON ALL PORT B PINS. ; ALT. FUN. ON B3-T2IO. ; ALT. FUN. ON B8-TSO.

NATIONAL SEMICONDUCTOR CORPORATION PAGE: 4
HPC CROSS ASSEMBLER,REV:C,30 JUL 86

## TSTCDC

| 154 F270 9700D0 | LD ENIR, 0 | ; DISABLE INTRPTS. |
| :---: | :---: | :---: |
| 155 F273 9700D4 | LD IRCD, 0 | ; SELECT SLAVE MODE FOR M-WIRE. |
| 156 F276 83070188AB | LD T2TIM, 07 | ; LOAD 7-DEC INTO T2 TIMER. |
| 157 F27B 83070186AB | LD T2REG, 07 | ; LOAD 7-DEC INTO T2 REG. |
| 158 F280 8300018F8B | LD DIVBYH, 0 | ; SELECT EXT, CLOCK FOR T2 TIMER. |
| 159 ; |  |  |
| 160 F285 8ED6 | X A, SIO |  |
| 161 F287 8740400190AB | LD TMMD, 04040 | ; START TIMER T2. |
| 162 F28D 3C | RET |  |
| 163 |  |  |
| 164 ; |  |  |
| 165 FFFE 00F2 | . END CODEC |  |



```
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 6
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
TSTCDC
MACRO TABLE
MUTBL
    NO WARNING LINES
    NO ERROR LINES
    6 5 6 ~ R O M ~ B Y T E S ~ U S E D ~
SOURCE CHECKSUM = 81D3
OBJECT CHECKSUM = OC3C
INPUT FILE C:CODECTST.MAC
LISTING FILE C:CODECTST.PRN
OBJECT FILE C:CODECTST.LM
```



## Digital Filtering Using the HPC

## INTRODUCTION

This report discusses the implementation of Infinite Impulse Response (IIR) digital filters using the National Semiconductor HPC microcontroller. A general program, that can be used to implement cascaded second order sections, up to a maximum of 8 sections, is also included. The program may have to be modified for specific A/D and D/A interfaces.
This report is not intended to be a tutorial on Digital Filter Design methods or their implementation details. Such information can be found in references 1 and 2 below. The general discussion included here closely follows that in reference 3.

## DIGITAL FILTERING

The general IIR filter with input $x(n)$ and output $y(n)$ can be described by a transfer function of the form

$$
H(z)=\frac{Y(z)}{X(z)}=\frac{a(0)+a(1) z^{-1}+\ldots+a(m) z^{-m}}{1+b(1) z^{-1}+\ldots+b(p) z^{-p}}
$$

To minimize the effects of coefficient truncation, high order filters are usually implemented as a cascade of second order sections. (Another possible choice is parallel realiza-tion-see references below).
In cascade realizations, the numerator and denominator polynomials in the above are factored into second order terms, and the filter is realized as a cascade of such second order sections. This is shown in Figure 1. A typical second order section has a transfer function of the form

$$
H(z)=\frac{A 0+A 1 \times z^{-1}+A 2 \times z^{-2}}{1+B 1 \times z^{-1}+B 2 \times z^{-2}}
$$

A second order section such as the above can be realized in a number of ways; the one of concern here is the socalled 1-D form (see Reference 3). The second order 1-D form is shown in Figure 2. Based on this figure, we can obtain the following equations:

$$
\begin{aligned}
& m(k)=x(k)-B 1 \times m(k-1)-B 2 \times m(k-2) \\
& y(k)=A O \times m(k)+A 1 \times m(k-1)+A 2 \times m(k-2) \\
& \text { Define } \quad \\
& T 1=-B 1 \times m(k-1)-B 2 \times m(k-2), \\
& \\
& \\
& T 2=A 1 \times m(k-1)+A 2 \times m(k-2)
\end{aligned}
$$

National Semiconductor


TL/DD/9247-2
FIGURE 2. One Second Order Section
Since T1 and T2 depend on signal values at time $k-1$ and $k-2$, we can precompute and store these quantities in the time interval from $k-1$ to $k$. Then, when $x(k)$ becomes available at time $k, y(k)$ and $m(k)$ can be quickly computed using

$$
\begin{gathered}
m(k)=x(k)+T 1, \\
y(k)=A 0 \times m(k)+T 2
\end{gathered}
$$

If there are a number of stages, then these computations should be repeated for each stage. Based on these discussions, the operation of a digital filter can be described using the flowchart in Figure 3.

## USING THE FILTER PROGRAM

Appendix A contains the listing of the program FILTER that can be used to implement cascaded IIR filters as described above. The program as shown uses a codec interfaced to the HPC using MICROWIRE/PLUSTM to do the A/D and D/A conversion. The program can be used with other A/D and D/A converters by suitably modifying the following subroutines: INPUT, OUTPUT and INIT. Only the portions of INIT that deal with the codec interface need to be modified.


The filter coefficients and the number of cascaded stages need to be supplied to the program. This is done as follows:

1. Specification of filter order. Define a word address called ROMNST and store the number of cascaded stages in that word. The program is presently set up for 4 cascaded stages.
2. Specification of filter coefficients. Each second order stage needs the specification of 5 coefficients, A0, A1, $\mathrm{A} 2, \mathrm{~B} 1$ and B 2 . If the number of stages is m , let the coefficients be
$A 0-1, A 1-1, A 2-1, B 1-1, B 2-1$ for stage 1,
$A 0-2, A 1-2, A 2-2, B 1-2, B 2-2$ for stage 2,
$A 0-m, A 1-m, A 2-m, B 1-m, B 2-m$ for stage $m$.


TL/DD/9247-3
FIGURE 3. Flowchart for the Computations in a Second Order Module (Based on Reference 3)
Define 5 word addresses called ROMAO, ROMA1, ROMA2, ROMB1, ROMB2 and store these coefficients at these addresses as follows:

ROMAO: .WORD AO-1, A0-2, A0-3, ... A0-m
ROMA1: WORD A1-1, A1-2, A1-3, ... A1-m
ROMA2: WORD A2-1, A2-2, A2-3, ... A2-m
ROMB1: WORD B1-1, B1-2, B1-3, ... B1-m
ROMB2: WORD B2-1, B2-2, B2-3, ... B2-m.
Note that the coefficients are signed and need to be in 2 's complement representation. Also, the stored coefficients need to be half their actual value. This is because of the way that the program does 2's complement multiplication using the subroutine SMULT.

The FILTER program copies all the coefficients to on-chip RAM for faster execution. Also temporary storage for $m(k)$, $m(k-1), m(k-2)$, T1 and T2 is obtained from on-chip RAM. This, along with the storage of various addresses used by the program consumes the entire 192 bytes of user base page RAM.
Note that the filter program does not check for overflow during the various additions. This is because the HPC does not have a signed addition/subtraction overflow flag, and it was felt that the simulation of this feature in software would add excessive overhead. It is therefore the user's responsibility to ensure that the filter coefficients are properly scaled so that the overflow will not occur.

## $16 \times 16$ 2's COMPLEMENT MULTIPLICATION

One of the basic operations in digital filtering is that of signed multiplication. Since the HPC supports unsigned multiplication only, a method to perform 2's complement multiply using the unsigned multiply is needed.
Let A and B be 2's complement 16 bit integers. Consider the following cases.

1. $A \geq 0, B \geq 0$. In this case the unsigned multiply result is $A \times B$, which is also the 2 's complement multiply result. Thus no further processing is needed.
2. $A \geq 0, B<0$. In this case the unsigned multiply result is $\left(2^{16}\right) \times A-A \times|B|$. However the desired result is (232) $-A \times|B|$. Thus we need to add $\left({ }^{(232}\right)-\left(2^{16}\right) \times A$ to the unsigned multiply result to obtain the correct value.
3. $\mathrm{A}<0, \mathrm{~B} \geq 0$. This case is similar to the previous one. $\left(2^{32}\right)-\left(2^{16}\right) \times B$ should be added to the unsigned multiply result to get the correct answer.
4. $\mathrm{A}<0, \mathrm{~B}<0$. The unsigned multiply result in this case is (232) $-\left({ }^{16}\right) \times(|A|+|B|)+|A| \times|B|$. The desired result in this case is $|A| \times|B|$. To get the correct answer, add $\left(2^{16}\right) \times(|A|+|B|)$ to the unsigned multiply result.
Based on the above discussion, an algorithm for 2's complement multiplication, where the result is a 32 bit 2's complement integer is shown in Figure 4.
5. Let $A$ and $B$ be the two 2 's complement integers to be multiplied.
6. Compute $C=A \times B$, the unsigned product of $A$ and $B$. Let the upper half of $C$ be C -hi and its lower half C-lo.
7. If $A$ is negative, then add $\left(2^{16}\right)-B$ to $C$-hi. This can be easily done using the SET C, SUBC instructions of the HPC. Let the result be C-hi1.
8. If $B$ is negative, then add ( $2^{16}$ ) - A to $C$-hi1. Again it is easily done using the SET C, SUBC instructions. Let the result be C-hi2.
9. The 2's complement product of $A$ and $B$ is C-hi2. C-lo.

FIGURE 4. Algorithm for 2's Complement Multiplication.

## MULTIPLICATION BY FILTER COEFFICIENTS

The coefficients that arise in most IIR filter designs are numbers that are usually in the range from $-2<$ coeff $<2$. The coefficients, in most instances can be scaled to be in this range. The action of digital filtering involves successive multiplications. If we want no loss in accuracy due to multiplication, the word length needed to store successive partial products increases rapidly-clearly an impractical choice. Thus the results of the multiplication at the various stages need to be truncated to 16 bits before proceeding to the next stage. The program FILTER does this as follows: The filter state variables are regarded as integers, while the filter coefficients are regarded as fixed point fractions with the binary point to the immediate right of the sign bit. After the multiplication, the result is shifted so that the integer part of the product is in one word, and the fractional part in another. The integer part is then returned as the result of the multiplication, i.e. the product is truncated to 16 bits. This is per-
formed by the subroutine SMULT. Since the filter coefficients are regarded as fixed point fractions, only coefficients in the range $-1<$ coeff $<1$ can be represented. However, as discussed earlier, the coefficients are usually in the - 2 < coeff < 2 range. This is handled by storing half the coefficient value, and SMULT performs a multiplication by 2 (Shift left) to compensate for it. This is why the coefficient values need to be half their value-a fact mentioned earlier.

## REFERENCES

1. A.V. Oppenheim and R.W. Schafer, Digital Signal Processing, Prentice-Hall, New Jersey, 1975.
2. L.R. Rabiner and B. Gold, Theory and Application of Digital Signal Processing, Prentice-Hall, New Jersey, 1975.
3. H.T. Nagle and V.P. Nelson, "Digital Filter Implementation on 16-bit Microcomputers", IEEE Micro, Feb. 1981, pp. 23-41.

The code listed in this App Note is available on Dial-A-Helper.
Dial-A-Helper is a service provided by the Microcontroller Applications Group. The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communicating to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The minimum system requirement is a dumb terminal, 300 or 1200 baud modem, and a telephone. With a communications package and a PC, the code detailed in this App Note can be downloaded from the FILE SECTION to disk for later use. The Dial-A-Helper telephone lines are:

Modem (408) 739-1162
Voice (408) 721-5582
For Additional Information, Please Contact Factory

## APPENDIX A

Listing of Code for the Program FILTER
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 1
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
FILTER

```
1 ;
; THIS IS A DEMO PROGRAM TO ILLUSTRATE THE IMPLEMENTATION OF A DIGITAL
; FILTER ON THE HPC. THE PROGRAM CAN BE USED TO IMPLEMENT CASCADED
; SECOND ORDER STAGES. THE MAXIMUM NUMBER OF CASCADED STAGES POSSIBLE
; IS 8 (I.E. THE MAXIMUM FILTER ORDER IS 16).
THE PROGRAM IS DESIGNED FOR THE ANALOG INTERFACE BEING THROUGH
; A CODEC. THE CODEC OUTPUT AND INPUT ARE INTERFACED TO THE HPC USING
; MICROWIRE/PLUS. THIS RESTRICTS THE SAMPLING RATE TO 8 KHZ. ALSO, AT
; THIS SAMPLING RATE, THE HPC CAN ONLY IMPLEMENT A SECOND ORDER FILTER.
; IF A DIFFERENT ANALOG INTERFACE THAT ALLOWS A LOWER SAMPLING RATE IS
; USED, HIGHER ORDER FILTERS CAN BE IMPLEMENTED. THIS WILL INVOLVE CHANGES
; TO THE FOLLOWING SUBROUTINES: INPUT, OUTPUT AND THE PORTIONS OF INIT
; CONCERNED WITH CODEC INITIALIZATION.
; THE PROGRAM IS BASED ON THE DESCRIPTION GIVE IN:
H.T. NAGLE AND V.P. NELSON, "DIGITAL FILTER IMPLEMENTATION
ON 16-BIT MICROCOMPUTERS," IEEE MICRO, FEB. 1981, 23-41.
.TITLE FILTER
; DEFINE FILTER VARIABLES AND STORAGE.
    0000
    0002
    0004
    0006
    0008
    000A
    000C
    000E
    0010
    0 0 1 2
    0 0 1 4
    0016
    0 0 1 8
    001A
    0 0 1 C
    001E
    0020
    0030
    0040
    0 0 5 0
    0 0 6 0
    0070
    0 0 8 0
    0 0 9 0
    OOAO
        YOUT =M(00)
; OUTPUT SAMPLE STORAGE.
    YOFK =W(02) ; TEMPORARY STORAGE.
    NSTG =W(04) ; NUMBER OF FILTER STAGES.
    NCNT =W(06) ; TEMPORARY STORAGE.
    PTEMP = W(08) ; TEMPORARY STORAGE.
    MTEMP = W(OA) ; TEMPORARY STORAGE.
    AOADDR =W(OC) ; ADDRESS OF START OF AO AREA.
    AIADDR = W(OE) ; ADDR. OF START OF Al AREA.
    A2ADDR =W(010) ; ADDR. OF START OF A2 AREA.
    BIADDR = W(012) ; ADDR. OF START OF Bl AREA.
    B2ADDR =W(014) ; ADDR. OF START OF B2 AREA.
    MOADDR =W(016) ; ADDR. OF START OF MO AREA.
    MLADDR = W(018) ; ADDR. OF START OF Ml AREA.
    M2ADDR =W(01A) ; ADDR. OF START OF M2 AREA.
    TlADDR = W(OlC) ; ADDR. OF START OF Tl AREA.
    T2ADDR =W(01E) ; ADDR. OF START OF T2 AREA.
        ; MAXIMUM NUMBER OF STAGES IS 8.
        AO =W(02O) ; COEFF. AO.
        Al =W(030) ; COEFF. Al.
        A2 =W(040) ; COEFF. A2.
        Bl =W(050) ; COEFF. Bl.
        B2 =W(060) ; COEFF. B2.
        MO =W(070) ; M(K).
        M1 =W(080) ; M(K-1).
        M2 =W(090) ; M(K-2).
    Tl = W(OAO) ; Tl.
```


## APPENDIX A (Continued)

Listing of Code for the Program FILTER (Continued)
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 2
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
FILTER


## APPENDIX A (Continued)

## Listing of Code for the Program FILTER (Continued)

NATIONAL SEMICONDUCTOR CORPORATION PAGE: 3
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
FILTER


```
APPENDIX A (Continued)
                    Listing of Code for the Program FILTER (Continued)
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 4
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
FILTER
    F24A 910C
    F24C DE1l
    F24E D41D
148 F250 B939
    F252 }622
    F254 6C4B
    F256 C72B
149 F258 AlD5
    F25A 59C2
    F25C E4E4
    F25E 0CC9
150
151 F260 B6F236A8
152 F264 AB04
153 F266 9020
154 F268 ABOC
155 F26A 9030
156 F26C ABOE
157 F26E 9040
158 F270 AB1O
159 F272 }905
160 F274 AB12
161 F276 9060
162 F278 AB14
163 F27A 9070
164 F27C AB16
165 F27E 9080
166 F280 AB18
167 F282 9090
168 F284 AB1A
169 F286 90AO
170 F288 AB1C
171 F28A 9080
172 F28C AB1E
173
174
175
176 F28E B3F238
177 F291 9220
178 F293 AC04CA
179
180 F296 F0
181 F297 El
182 F298 40
183 F299 AACA
184 F29B 65
185
186
187 F29C B3F240
188 F29F 9230
189 F2Al AC04CA
```

```
INIT:
```

INIT:

```
ROMB1: .WORD 14777, 9826, 19308, 11207
```

ROMB1: .WORD 14777, 9826, 19308, 11207
ROMB2: .WORD -10847, -15783, -6940, -14068
ROMB2: .WORD -10847, -15783, -6940, -14068
LD A, W(ROMNST)
LD A, W(ROMNST)
ST A, NSTG ; SET UP NO. OF STAGES.
ST A, NSTG ; SET UP NO. OF STAGES.
LD A, \$AO
LD A, \$AO
ST A, AOADDR ; COPY ADDRESS OF AO AREA.
ST A, AOADDR ; COPY ADDRESS OF AO AREA.
LD A, \$Al
LD A, \$Al
ST A, AlADDR ; COPY ADDRESS OF Al AREA.
ST A, AlADDR ; COPY ADDRESS OF Al AREA.
LD A, \$AZ
LD A, \$AZ
ST A, ARADDR ; COPY ADDRESS OF A2 AREA.
ST A, ARADDR ; COPY ADDRESS OF A2 AREA.
ID A, \$B1
ID A, \$B1
ST A, BIADDR ; COPY ADDRESS OF Bl AREA.
ST A, BIADDR ; COPY ADDRESS OF Bl AREA.
LD A, \$B2
LD A, \$B2
ST A, BZADDR ; COPY ADDRESS OF B2 AREA.
ST A, BZADDR ; COPY ADDRESS OF B2 AREA.
LD A, \$MO
LD A, \$MO
ST A, MOADDR ; COPY ADDRESS OF MO AREA.
ST A, MOADDR ; COPY ADDRESS OF MO AREA.
ID A, \$M1
ID A, \$M1
ST A, MIADDR ; COPY ADDRESS OF MI AREA.
ST A, MIADDR ; COPY ADDRESS OF MI AREA.
ID A, \$M2
ID A, \$M2
ST A, MZADDR ; COPY ADDRESS OF M2 AREA.
ST A, MZADDR ; COPY ADDRESS OF M2 AREA.
LD A, \$T1
LD A, \$T1
ST A, TlADDR ; COPY ADDRESS OF T1 AREA.
ST A, TlADDR ; COPY ADDRESS OF T1 AREA.
LD A, \$T2
LD A, \$T2
ST A, TZADDR ; COPY ADDRESS OF T2 AREA.
ST A, TZADDR ; COPY ADDRESS OF T2 AREA.
;
;
; COPY THE AO COEFFS. TO ON-CHIP RAM.
; COPY THE AO COEFFS. TO ON-CHIP RAM.
;
;
LD X, ROMAO
LD X, ROMAO
LD B, \$AO
LD B, \$AO
LD K, NSTG
LD K, NSTG
CAOLP:
CAOLP:
LD A,W(X+)
LD A,W(X+)
XS A,W(B+)
XS A,W(B+)
NOP
NOP
DECSZ K
DECSZ K
JP CAOLP
JP CAOLP
;
;
; COPY THE Al COEFFS. TO ON-CHIP RAM.
; COPY THE Al COEFFS. TO ON-CHIP RAM.
LD X, ROMAl
LD X, ROMAl
LD B, \$Al
LD B, \$Al
LD K, NSTG

```
                    LD K, NSTG
```


## APPENDIX A (Continued)

Listing of Code for the Program FILTER (Continued)
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 5
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86

## FILTER

190
191 F2A4 FO
192 F2A5 El
193 F2A6 40
194 F2A7 AACA
195 F2A9 65
196
197 -
198 F2AA B3F248
199 F2AD 9240
200 F2AF ACO4CA
201
202 F2B2 F0
203 F2B3 E1
204 F2B4 40
205 F2B5 AACA
206 F2B7 65
207
208 .
209 F2BB B3F250
210 F2BB 9250
211 F2BD AC04CA
212
213 F2C0 F0
214 F2Cl El
215 F2C2 40
216 F2C3 AACA
217 F2C5 65
218 ;
219 ;
220 F2C6 B3F258
221 F2C9 9260
222 F2CB ACO4CA
223
224 F2CE FO
225 F2CF El
226 F2DO 40
227 F2DI AACA
228 F2D3 65
229
230 -
231 ;
232 F2D4 8D70BE ID BK, $\$ M O$, OBE
233
234 F2D7 00
235 F2D8 El
236 F2D9 62
237 ;
238 ;
240 ;

239 ; NOW INITIALIZE AND START THE CODEC.

```
CAlLP:
```

LD $A, W(X+)$
Xs $A, W(B+)$
NOP
DECSZ K
JP CAILP
;
; COPY THE AZ COEFFS. TO ON-CHIP RAM.
ID X, ROMAZ
LD B, \$A2
LD K, NSTG
CA2LP:
LD A, W(X+)
XS $A, W(B+)$
NOP
DECSZ K
JP CAZLP
;
; COPY THE Bl COEFFS. TO ON-CHIP RAM.
LD X, ROMBI
LD B, \$B1
LD K, NSTG
CBILP:
LD $A, W(X+)$
XS $A, W(B+)$
NOP
DECSZ K
JP CBiLP ; COPY THE BZ COEFFS. TO ON-CHIP RAM.

LD $X$, ROMB2
LD B, \$B2
LD K, NSTG
CB2LP:
LD $A, W(X+)$
XS $A, W(B+)$
NOP
DECSZ K
JP CB2LP
;
; ZERO OUT THE REST OF USER BASE PAGE RAM.

ZEROLP:
CLR A
XS $A, W(B+)$
JP ZEROLP
;
; Now initialize and start the codec.

## APPENDIX A (Continued)

Listing of Code for the Program FILTER (Continued)
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 6
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
FILTER


```
APPENDIX A (Continued)
                    Listing of Code for the Program FILTER (Continued)
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 7
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
FILTER
\begin{tabular}{|c|c|c|c|}
\hline 292 & ; & & \\
\hline 293 F325 AC0406 & & LD NCNT, NSTG & ; COPY THE NUMBER OF STAGES to \\
\hline 294 & & & ; NCNT. \\
\hline 295 & YLOOP : & & \\
\hline 296 F328 ADICF8 & & ADD A, W(TladDR) & ; \(\mathrm{A} \leq \mathrm{X}(\mathrm{K})+\mathrm{Tl}\). \\
\hline 297 F32B AD16AB & & ST A, W(MOADDR) & ; \(\mathrm{M}(\mathrm{K}) \leq \mathrm{X}(\mathrm{K})+\mathrm{Tl}\). \\
\hline 298 F32E ACOCCC & & LD B, AOADDR & ; \(\mathrm{B} \leq \operatorname{ADDR}(\mathrm{AO})\). \\
\hline 299 F331 3522 & & JSR SMULT & ; \(\mathrm{A} \leq \mathrm{AO}{ }^{*} \mathrm{M}(\mathrm{K})\). \\
\hline 300 F333 ADIEF8 & & ADD A, W(T2ADDR) & ; \(\mathrm{A} \leq \mathrm{A} 0^{*} \mathrm{M}(\mathrm{K})+\mathrm{T} 2\). \\
\hline 301 & & & ; \\
\hline 302 F336 AA06 & & DECSZ NCNT & ; DONE ALL STAGES? \\
\hline 303 F338 941B & R & JMP YMORE & ; NO GO DO SOME MORE. \\
\hline 304 & & & ; \\
\hline 305 & & & ; GET HERE MEANS ALL STAGES DONE. \\
\hline 306 F33A AB02 & & ST A, YOFK & ; SAVE TEMPORARILY. \\
\hline 307 F33C A804 & & LD A, NSTG & \\
\hline 308 F33E 05 & & DEC A & \\
\hline 309 F33F E7 & & SHL A & \\
\hline 310 F340 01 & & COMP A & \\
\hline 311 F341 04 & & INC A & ; \(\mathrm{A} \leq-2 *\) ( \(\mathrm{SSTG-1}\) ) . \\
\hline 312 F342 A0C81CF8 & & ADD Tladdr, A & ; RESTORE TIADDR. \\
\hline 313 F346 A0C816F8 & & ADD MOADDR, A & ; RESTORE MOADDR. \\
\hline 314 F34A A0C80CF8 & & ADD AOADDR, A & ; RESTORE AOADDR. \\
\hline 315 F34E A0C81EF8 & & ADD T2ADDR, A & ; RESTORE T2ADDR. \\
\hline 316 F352 A802 & & LD A, YOFK & ; \(\mathrm{A} \leq \mathrm{Y}(\mathrm{K})\). \\
\hline
\end{tabular}
317 F354 3C
318
320 ;
321 YMORE:
323 F359 820216F8
324 F35D 82020CF8
325 F361 82021EF8
26 F365 953D
327
38
329 ; 8 BIT MU-LAW.
330 ;
331 OUTPUT:
332 F367 96D41F
333 F36A E7
334 F36B 06
335 F36C 45
336 F36D 96D40F
337 F370 01
338 F371 04
339
340 ; OPOS
341 F372 B80108
342 F375 9107
IRCD.7
SHL A ; SIGN BIT TO C.
IFN C ; IS IT POSITIVE?
JP OPOS
SET IRCD.7
COMP A
INC A ; NEGATIVE, SO TAKE 2'S
COMPLEMENT.
ADD A, 0108 ; ADD BIAS.
ID K, 07 ; SET UP COUNTER.
```


## APPENDIX A (Continued)

Listing of Code for the Program FILTER (Continued)
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 8
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
FILTER

343
344 F377 E7
345 F378 07
346 F379 44
347 F37A AACA
348 F37C 65
349 F37D E7
350
351 F37E AECA
352 F380 E7
353 F381 E7
354 F382 E7
355 F383 E7
356 F384 AECC
357 F386 00
358 F387 88CB
359 F389 3B
360 F38A 990F
361 F38C 96CCFA
362 F38F 96D417
363 F392 96C80F
364 F395 01
365 F396 8B00
366 F398 3C
367 机

368
369
370 F399 ACLACC
371 F39C ACO4CA
372 F39F ACl8CE
373
374 F3A2 FO
375 F3A3 E1
376 F3A4 40
377 F3A5 AACA
378 F3A7 65
379
380 F3A8 ACl8CC
381 F3AB AC04CA
382 F3AE ACl6CE
383
384 F3B1 F0
385 F3B2 El
386 F3B3 40
387 F3B4 AACA
388 F3B6 65
389 F3B7 3C
390 ;
391 ;
392 PRECOMP:

## align:

SHL A ; LOOP AND LOCATE MS 1 bIt.

393 ; THIS SUBROUTINE PRECOMPUTES T1 AND T2 BEFORE THE NEXT INPUT
IF C
JP ODONE ; FOUND MS 1 BIT.
DECSZ K
JP ALIGN
SHL A ; HAS TO BE 1 IN C NOW.

X R, K
SHL A
SHL A
SHL A
SHL A ; COUNTER VALUE IN BITS 4-6. $X A, B$
CLR A
LD A, H(K)
SWAP A
AND A, OF
OR A, B
IF IRCD. 7
SET A. 7
COMP A
ST A, yOUT
RET
; THIS SUBROUTINE UPDATES $M(K-1)$ AND $M(K-2)$ FOR THE NEXT SAMPLE.
;
LD B, MZADDR ; B $\leq \operatorname{ADDR}(M 2)$,
LD K, NSTG ; K $\leq$ NSTG.
LD $X, M 1 A D D R \quad ; X \leq \operatorname{ADDR}(M 1)$.
DLYLPI:
LD A, W(X+) ; A $\leq M(K-1)$.
$X S A, W(B+) \quad ; M(K-2) \leq M(K-1)$.
NOP
DECSZ K
JP DLYLPI

LD B, M1ADDR ; B $\leq \operatorname{ADDR}(M 1)$,
LD K, NSTG ; K $\leq$ NSTG.
LD $X$, MOADDR ; $X \leq \operatorname{ADDR}(M O)$.
DLYLPZ:
LD A, W(X+) ; A $\leq M(K)$.
XS A, W(B+) ; M(K-1) $\leq M(K)$.
NOP
DECSZ K
JP DLYLP2
RET
;
;

## APPENDIX A (Continued)

## Listing of Code for the Program FILTER (Continued)

NATIONAI SEMICONDUCTOR CORPORATION PAGE: 9
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
FILTER

| 394 | ; SAMPLE ARRIVES. |  |
| :---: | :---: | :---: |
| 395 | ; |  |
| 396 F3B8 ACO406 | ID NCNT, NSTG | ; COPY NO. OF STAGES. |
| 397 | PRELP: |  |
| 398 F3BB AD18A8 | ID A, W(M1ADDR) | ; $A \leq M(K-1)$. |
| 399 F3BE ACl2CC | ID B, BladDr | ; $\mathrm{B} \leq \operatorname{ADDR}(-\mathrm{Bl})$. |
| $400 \mathrm{F3Cl} 35 \mathrm{B2}$ | JSR SMULT | ; $\mathrm{A} \leq-\mathrm{Bl}$ * $\mathrm{M}(\mathrm{K}-1)$. |
| 401 F3C3 AB08 | ST A, PTEMP |  |
| 402 F3C5 ADIAA8 | ID A, W (M2ADDR) | ; $\mathrm{A} \leq \mathrm{M}(\mathrm{K}-2)$. |
| 403 F3C8 AC14CC | LD B,B2ADDR | ; $\mathrm{B} \leq \operatorname{ADDR}(-\mathrm{B2})$. |
| 404 F3CB 35BC | JSR SMULT | ; $\mathrm{A} \leq-\mathrm{B} 2 * \mathrm{M}(\mathrm{K}-2)$. |
| 405 F3CD 9608F8 | ADD A, PTEMP | ; $\mathrm{A} \leq-\mathrm{Bl}{ }^{*} \mathrm{M}(\mathrm{K}-1)-\mathrm{B} 2^{*} \mathrm{M}(\mathrm{K}-2)$. |
| 406 F3DO ADICAB | ST A,W(TlADDR) |  |
| 407 F3D3 AD18A8 | ID A, W(M1ADDR) | ; $A \leq M(K-1)$. |
| 408 F3D6 ACOECC | LD B, AlADDR | ; $\mathrm{B} \leq \mathrm{ADDR}(\mathrm{Al})$. |
| 409 F3D9 35CA | JSR SMULT | ; $\mathrm{A} \leq \mathrm{Al} * \mathrm{M}(\mathrm{K}-1)$. |
| 410 F3DB AB08 | ST A, PTEMP |  |
| 411 F3DD ADIAA8 | LD A, W(M2ADDR) | ; $A \leq M(K-2)$. |
| 412 F3EO AClOCC | LD B, AZADDR | ; $\mathrm{B} \leq \operatorname{ADDR}(\mathrm{AL})$. |
| 413 F3E3 3504 | JSR SMULT | ; $\mathrm{A} \leq \mathrm{A} 2^{*} \mathrm{M}(\mathrm{K}-2)$. |
| 414 F3E5 9608F8 | ADD A, PTEMP | ; $A \leq A 1 * M(K-1)+A 2 * M(K-2)$. |
| 415 |  | ; |
| 416 F3E8 AA06 | DECSZ NCNT | ; DONE ALL STAGES? |
| 417 F3EA 9427 | JMP PMORE | ; NO, GO DO SOME MORE. |
| 418 |  | ; |
| 419 |  | ; GET HERE MEANS DONE ALL STAGES. |
| 420 F3EC A804 | LD A, NSTG |  |
| 421 F3EE 05 | DEC A |  |
| 422 F3EF E7 | SHL A |  |
| 423 F3FO 01 | COMP A | . |
| 424 F3Fl 04 | INC A | ; $\mathrm{A} \leq-2 *(N S T G-1)$. |
| 425 F3F2 A0C818F8 | ADD MIADDR, A | ; RESTORE MIADDR. |
| 426 F3F6 A0C81AF8 | ADD M2ADDR, A | ; RESTORE M2ADDR. |
| 427 F3FA A0C81CF8 | ADD TladDr, A | ; RESTORE TlADDR. |
| 428 F3FE A0C81EF8 | ADD T2ADDR, A | ; RESTORE T2ADDR. |
| 429 F402 A0C812F8 | ADD BladDr, A | ; RESTORE BIADDR. |
| 430 F406 A0C814F8 | ADD BRADDR, A | ; RESTORE B2ADDR. |
| 431 F40A A0C80EF8 | ADD AlADDR, A | ; RESTORE AlADDR. |
| 432 F40E A0C810F8 | ADD A2ADDR, A | ; RESTORE A2ADDR. |
| 433 F412 3C | RET |  |
| 434 | ; |  |
| 435 | ; PREPARE FOR NEXT STAGE ITERATION. |  |
| 436 | ; |  |
| 437 | PMORE: |  |
| 438 F413 820218F8 | ADD M1ADDR, 02 | ; UPDATE MlADDR. |
| 439 F417 82021AF8 | ADD M2ADDR, 02 | ; UPDATE MZADDR. |
| 440 F41B 82021CF8 | ADD TladDr, 02 | ; UPDATE TlADDR. |
| 441 F41F 82021EF8 | ADD T2ADDR, 02 | ; UPDATE T2ADDR. |
| 442 F423 820212F8 | ADD BladDr, 02 | ; UPDATE BlADDR. |
| 443 F427 820214F8 | ADD B2ADDR, 02 | ; UPDATE B2ADDR. |
| 444 F42B 82020EF8 | ADD AlADDR, 02 | ; UPDATE AlADDR. |

Listing of Code for the Program FILTER (Continued)
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 10

| 445 F42F 820210F8 |  | ADD A2ADDR, 02 | ; UPDATE A2ADDR. |
| :--- | :--- | :--- | :--- |
| 446 F433 9578 | JMP PRELP |  |  |
| 447 |  |  |  |
| 448 | ; |  |  |
| 449 FFFE OOF2 |  | .END FILTER |  |

## APPENDIX A (Continued)

## Listing of Code for the Program FILTER (Continued)

NATIONAL SEMICONDUCTOR CORPORATION PAGE: 11
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
FILTER
SYMBOL TABLE

| A | 0008 W | Aо | 0020 w | AOADDR | 000C W | A1 | 0030 W |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Aladdr | 000E W | A2 | 0040 w | A2ADDR | 0010 W | ALIGN | F377 |
| B | 00cc W | B1 | 0050 W | Bladdr | 0012 W | B2 | 0060 W |
| B2ADDR | 0014 W | BFUN | 00F4 $\mathrm{W}^{*}$ | BFUNH | 0055 M | BFUNL | 00F4 M |
| CAOLP | F296 | CAllp | F2A4 | CARLP | F2B2 | CBILP | F2CO |
| CB2LP | F2CE | DIRB | 00F2 W | DIRBH | 00F3 M* | DIRBL | 00F2 M* |
| DIVBY | 018E W* | DIVBYH | 018F M | DIVBYL | 018E M* | DLYLP1 | F3A2 |
| DLYLP2 | F3B1 | ENIR | OODO M | FILTER | F200 | FLOOP | F206 |
| INCRM | 0200 | INIT | F260 | INPUT | F309 | IRCD | O0D4 M |
| IRPD | 00D2 M | K | 00CA W | MO | 0070 W | MOADDR | 0016 W |
| M1 | 0080 W | M1ADDR | 0018 W | M2 | 0090 W | M2ADDR | 001A W |
| MTEMP | 000A W | MUAL | 205F | MWDONE | F310 | NCNT | 0006W |
| NOTDN | F30B | NSTG | 0004 W | ODONE | F37E | OPOS | F372 |
| OUTPUT | F367 | PC | 0006 W | PMORE | F413 | PORTB | OOE2 W |
| PORTBH | O0E3 M* | PORTBL | 00 E 2 M * | PORTI | $0008 \mathrm{M}^{*}$ | PRECOM | F3B8 |
| PRELP | F3BB | PSW | $0000 \mathrm{~N}^{*}$ | PTEMP | 0008 W | ROMAO | F238 |
| Romal | F240 | ROMA2 | F248 | ROMBI | F250 | ROMB2 | F258 |
| ROMNST | F236 | RVAL | EOAI | SIO | 00D6 M | SMULT | F20F |
| SP | 0004 W | SVAL | 2100 | T1 | OOAO W | TlADDR | 001C W |
| T2 | OOBO W | TRADDR | O01E W | T2REG | 0186 W | T2TIM | 0188 W |
| TMMD | 0190 W | TMMDH | 0191 M* | TMMDL | 0190 ** | X | OOCE W |
| YCOMP | F325 | YLOOP | F328 | YMORE | F355 | YOFK | 0002 W |
| yout | 0000 M | 2EROLP | F2D7 |  |  |  |  |

APPENDIX A (Continued)
Listing of Code for the Program FILTER (Continued)
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 12
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
FILTER
MACRO TABLE

MUTBL
NO WARNING LINES

NO ERROR LINES

1079 ROM BYTES USED

SOURCE CHECKSUM $=4769$
OBJECT CHECKSUM $=1378$

INPUT FILE C:FILTER.MAC
LISTING FILE C:FILTER.PRN
OBJECT FILE C:FILTER.LM

# AN-486 <br> <br> A Floating Point Package <br> <br> A Floating Point Package for the HPC 

 for the HPC}

## INTRODUCTION

This report describes the implementation of a Single Precision Floating Point Arithmetic package for the National Semiconductor HPC microcontroller. The package is based upon the IEEE Standard for Binary Floating-Point Arithmetic (ANSI/IEEE Std 754-1985). However, the package is not a conforming implementation of the standard. The differences between the HPC implementation and the standard are described later in this report.
The following single precision (SP) operations have been implemented in the package.
(1) FADD. Addition of two SP floating point (FLP) numbers.
(2) FSUB. Subtraction of two SP FLP numbers.
(3) FMULT. Multiplication of two SP FLP numbers.
(4) FDIV. Division of two SP FLP numbers.
(5) ATOF. Convert an ASCII string representing a decimal FLP number to a binary SP FLP number.
(6) FTOA. Convert a binary SP FLP number to a decimal FLP number and output the decimal FLP number as an ASCII string.
The report is organized as follows. The next section discusses the representation of FLP numbers. Then, the differences between the HPC implementation and the IEEE/ ANSI standard are described. This is followed by a description of the algorithms used in the computations. Appendix A is a User's Manual for the package, Appendix B describes the test data for the package and Appendix C is a listing of the code.
Note that this report assumes that the reader is familiar with the IEEE/ANSI Binary Floating-Point Standard. Please refer to this document for an explanation of the terms used here.

## REPRESENTATION OF FLOATING POINT NUMBERS

The specification of a binary floating point number involves two parts: a mantissa and an exponent. The mantissa is a signed fixed point number and the exponent is a signed integer. The IEEE/ANSI standard specifies that a SP FLP number shall be represented in 32 bits as shown in Figure 1.

| 1 | 8 | 23 |
| :---: | :---: | :---: |
| $S$ | $E$ | $F$ |

FIGURE 1
The significance of each of these fields is as follows:

1. $S$-this 1-bit field is the sign of the mantissa. $S=0$ means that the number is positive, while $S=1$ means that it is negative.
2. E-this is the 8 -bit exponent field. The exponent is represented as a biased value with a bias of 127-decimal.
3. F-this is the 23 -bit mantissa field. For normalized FLP numbers (see below), a MSB of 1 is assumed and not represented. Thus, for normalized numbers, the value of the mantissa is 1.F. This provides an effective precision of 24 bits for the mantissa.
Normalized FLP number: A binary FLP number is said to be normalized if the value of the MSB of the mantissa is 1 . Normalization is important and useful because it provides maximum precision in the representation of the number. If we deal with normalized numbers only (as the HPC imple-

National Semiconductor
Application Note 486
Ashok Krishnamurthy

mentation does) then since the MSB of the mantissa is always 1 , it need not be explicitly represented. This is as specified in the IEEE/ANSI standard.
Given the values of $S, E$ and $F$, the value of the SP FLP number is obtained as follows.

$$
\begin{aligned}
& \text { If } 0<E<255 \text {, then the FLP number is }(-1) \\
& { }^{\text {N }} S^{*} 1 . F^{*} 2^{\wedge}(E-127) \text {. } \\
& \text { If } E=0 \text {, then the value of the FLP number is } 0 \text {. } \\
& \text { If } E=255 \text {, then the } F L P \text { number is not a valid number } \\
& \text { (NAN). }
\end{aligned}
$$

The above format for binary SP FLP numbers provides for the representation of numbers in the range $-3.4^{*} 10^{\wedge} 38$ to $-1.75^{*} 10^{\wedge}-38,0$, and $1.75^{*} 10^{\wedge}-38$ to $3.4^{*} 10^{\wedge} 38$. The accuracy is between 7 and 8 decimal digits.

## DIFFERENCES BETWEEN THE IMPLEMENTATION AND THE IEEE/ANSI STANDARD

The IEEE/ANSI standard specifies a comprehensive list of operations and representations for FLP numbers. Since an implementation that fully conforms to this standard would lead to an excessive amount of overhead, a number of the features in the standard were dropped. This section describes the differences between the implemented package and the standard.

1. Omission of -0 . The IEEE/ANSI standard requires that both + and $-z e r o$ be represented, and arithmetic carried out using both. The implementation does not represent -0 . Only +0 is represented and arithmetic is carried out with +0 only.
2. Omission of Infinity Arithmetic. The IEEE/ANSI standard provides for the representation of plus and minus Infinity, and requires that valid arithmetic operations be carried out on Infinity. The HPC implementation does not support this.
3. Omission of Quiet NaN. The IEEE/ANSI standard provides for both quiet and signalling NaNs. The HPC implementation provides for signalling NaNs only. A signalling NaN can be produced as the result of overflow during an arithmetic operation. If the NaN is passed as input to further floating point routines, then these routines will produce another NaN as output. The routines will also set the Invalid Operation flag, and call the user floating point error trap routine at address FPTRAP.
4. Omission of denormalized numbers. Denormalized numbers are FLP numbers with a biased exponent, $E$ of zero and a non zero mantissa $F$. Such denormalized numbers are useful in providing gradual underflow to zero. Denormalized numbers are not represented or used in the HPC implementation. Instead, if the result of a computation cannot be represented as a normalized number within the allowable exponent range, then an underflow is signaled, the result is set to zero, and the user floating point error trap routine at address FPTRAP is called.
5. Omission of the Inexact Result exception. The IEEE/ ANSI standard requires that an Inexact Result exception be signaled when the rounded result of an operation is not exact, or it overflows without an overflow trap. This feature is not provided in the HPC implementation.
6. Biased Rounding to Nearest. The IEEE/ANSI standard requires that rounding to nearest be provided as the default rounding mode. Further, the rounding is required to be unbiased. The HPC implementation provides biased rounding to nearest only. An example will help clarify this. Suppose the result of an operation is .b1b2b3XXX and needs to be rounded to 3 binary digits. Then if XXX is OYY, the round to nearest result is .b1b2b3. If $X X X$ is 1 YY , with at least one of the $Y$ 's being 1, then the result is $. \mathrm{b} 1 \mathrm{~b} 2 \mathrm{~b} 3+0.001$. Finally if XXX is 100 , it is a tie situation. In such a case, the IEEE/ANSI standard requires that the rounded result be such that its LSB is 0 . The HPC implementation, on the other hand, will round the result in such a case to .b1b2b3 +0.001 .

## DESCRIPTION OF ALGORITHMS

1. General Considerations. The HPC implementation of the SP floating point package consists of a series of subroutines. The subroutines have been designed to be compatible with the CCHPC C Cross Compiler. They have, however, not been tested with the CCHPC Cross Compiler.
The Arithmetic subroutines that compute F1 op F2 (where op is,+- , or /) expect that F1 and F2 are input in the IEEE format. Each of F1 and F2 consists of two 16-bit words organized as follows.
Fn-HI: S EXP 7 MS bits of $F$
Fn-LO: 16 LS bits of $F$
In the above, $S$ is the sign of the mantissa, EXP is the biased exponent, and $F$ is the mantissa.
On input it is assumed that $\mathrm{F} 1-\mathrm{HI}$ is in register K, F1-LO is in the accumulator A , and $\mathrm{F} 2-\mathrm{HI}$ and $\mathrm{F} 2-\mathrm{LO}$ are on the stack just below the return address i.e., $\mathrm{F} 2-\mathrm{HI}$ is at W(SP-4) and F2-LO is at W(SP-6). The result, C, is also returned in IEEE format with $\mathrm{C}-\mathrm{HI}$ in register K and C -LO in the accumulator A .
The two Format Conversion routines, ATOF and FTOA expect that on entry, register $B$ contains the address of the start of the ASCII byte string representing the decimal FLP number. ATOF reads the byte string starting from this address. Note that the string must be terminated with a null byte. The binary floating point number is returned in registers K and A. FTOA, on the other hand, writes the decimal FLP string starting from the address in register $B$ on entry. A terminating null byte is also output. Also, FTOA expects that the binary FLP number to be converted is in registers $K$ and $A$ on entry.
Most of the storage required by the subroutines is obtained from the stack. Two additional words of storage in the base page are also used. The first is $\mathrm{W}(0)$, and is referenced in the subroutines as W(TMP1). The second word of storage can be anywhere in the base page and is used to store the sticky flags used to signal floating point exceptions. This is referenced in the subroutines as W(FPERWD). Thus any user program that uses the floating point package needs to have the symbols TMP1 and FPERWD defined appropriately.
2. Exception Handling. The following types of exception can occur during the course of a computation.
(i) Invalid Operand. This exception occurs if one of the input operands is a NaN .
(ii) Exponent Overflow. This occurs if the result of a computation is such that its exponent has a biased value of 255 or more.
(iii) Exponent Underflow. This occurs if the result of a computation is such that its exponent is 0 or less.
(iv) Divide-by-zero. This exception occurs if the FDIV routine is called with F2 being zero.
The package signals exceptions in two ways. First a word at address FPERWD is maintained that records the history of these exception conditions. Bits $0-3$ of this word are used for this purpose.
Bit 0-Set on Exponent Overflow.
Bit 1-Set on Exponent Underflow.
Bit 2-Set on Illegal Operand.
Bit 3-Set on Divide-by-zero.
These bits are never cleared by the floating point package, and can be examined by the user software to determine the exception conditions that occurred during the course of a computation. It is the responsibility of the user software to initialize this word before calling any of the floating point routines.
The second method that the package uses to signal exceptions is to call a user floating point exception handler subroutine whenever an exception occurs. The corresponding exception bit in FPERWD is set before calling the handler. The starting address of the handler should be defined by the symbol FPTRAP.
3. Unpacked Floating Point Format. The IEEE/ANSI standard floating point format described earlier is very cumbersome to deal with during computation. This is primarily because of the splitting of the mantissa between the two words. The subroutines in the package unpack the input FLP numbers into an internal representation, do the computations using this representation, and finally pack the result into the IEEE format before return to the calling program. The unpacking is done by the subroutine FUNPAK and the packing by the subroutine FPAK. The unpacked format consists of 3 words and is organized as follows.

| Fn-EXP.Fn-SIGN 8 bits biased |  |
| :--- | :--- |
| exponent | sign (extended to <br> 8 bits) |
| Fn-HI | MS 16 bits of mantissa <br> (implicit 1 is present as MSB) |
| Fn-LO | LS 8 bits of <br>  <br>  <br> mantissa |
|  | Eerosht |

Since all computations are carried out in this format, note that the result is actually known to 32 bits. This 32-bit mantissa is rounded to 24 bits before being packed to the IEEE format.
4. Algorithm Description. All the arithmetic algorithms first check for the easy cases when either F1 or F2 is zero or a NaN . The result in these cases is immediately available. The description of the algorithms below is for those cases when neither F 1 nor F 2 is zero or a NaN . Also, in order to keep the algorithm description simple, the check for underflow/overflow at the various stages is not shown. The documentation in the program, the descriptions given below, and the theory as described in the references should allow these programs to be easily maintained.
(i) FADD.

The processing steps are as follows:

1. Compare F1-EXP and F2-EXP. Let the difference be D. Shift right the mantissa (Fn-HI.Fn-LO, $n=1$ or 2) of the FLP number with the smaller exponent $D$ times. Let the numbers after this step be F1-EXP.F1-SIGN, F1-HI, F1-LO and F2-EXP.F2-SIGN,

F2-HI and F2-LO. This step equalizes the two exponents.
2. Take the XOR of F1-SIGN and F2-SIGN. If this is 0 , then go to step 4, else go to step 3.
3. Do a true subtract of F2-LO from F1-LO. (A true subtract is when the SUBC instruction is preceded by a SET C instruction.) Then do a 1 's complement subtract of F2-HI from F1-HI. If the last subtract resulted in $\mathrm{C}=1$, then go to step 3.2, else go to step 3.1.
3.1. Get here means that F2 is larger than F1, and the computed result is negative. Take the 2 's complement of the result to make it positive. Set the sign of the result to be the sign of F2. Go to step 3.3.
3.2. Get here means $F 1$ is larger than F2, and the result of the mantissa subtract is positive. Set the sign of the result to be the sign of F1. Go to step 3.3.
3.3. The result after a subtract need not be normalized. Shift left the result mantissa until its MSB is 1. Decrement the exponent of the result by 1 for each such left shift. Go to step 5.
4. Add F2-LO to F1-LO. Next add with any carry from the previous add, F2-HI to F1-HI. If this last add results in $C=1$, then go to step 4.1, else go to step 5.
4.1. Rotate Right with carry C-HI. Next load C-LO in and rotate it right with carry. Increase the exponent of the result, C by 1 . Go to step 5.
5. Round the result. Go to step 6.
6. Pack the result and return.
(ii) FSUB.

The processing steps are as follows:

1. Copy F2 to the stack and change its sign. Go to step 2.
2. Call FADD.
3. Remove the copy of -F2 from the stack and return.
(iii) FMULT.

The processing steps are as follows.

1. Add F1-EXP and F2-EXP to get C1-EXP. Subtract from C1-EXP 127-decimal which is the IEEE bias, to get C-EXP. Go to step 2.
2. Take the XOR of F1-SIGN and F2-SIGN to get CSIGN. Go to step 3.
3. Compute $\mathrm{F} 1-\mathrm{HI}{ }^{*} \mathrm{~F} 2-\mathrm{HI}$. Let the upper half of the product be $\mathrm{C} 1-\mathrm{HI}$ and the lower half $\mathrm{C} 1-\mathrm{LO}$. Go to step 4.
4. Compute F1-HI*F2-LO. Let the upper half of this product be $\mathrm{C} 2-\mathrm{HI}$. Add $\mathrm{C} 2-\mathrm{HI}$ to $\mathrm{C} 1-\mathrm{LO}$ to give C11-LO. If this last add results in $C=1$, then increment $\mathrm{C} 1-\mathrm{HI}$. Go to step 5.
5. Compute F1-LO*F2-HI. Let the upper half of this product be $\mathrm{C} 3-\mathrm{HI}$. Add $\mathrm{C} 3-\mathrm{HI}$ to $\mathrm{C} 11-\mathrm{LO}$ to get C12-LO. If this last add results in $C=1$, then increment C1-HI. Go to step 6.
6. Mantissa normalization. If the MSB of $\mathrm{C} 1-\mathrm{HI}$ is 1 , then increment C-EXP, else shift left C1-HI.C12LO. Go to step 7.
7. Round C1-HI.C12-LO to get C-HI.C-LO. Go to step 8.
8. Pack C-EXP.C-SIGN, C-HI and C-LO and return as the answer.
(iv) FDIV.

The processing steps are as follows:

1. Compare $\mathrm{F} 1-\mathrm{HI}$ and $\mathrm{F} 2-\mathrm{HI}$. If $\mathrm{F} 2-\mathrm{HI}$ is greater than F1-HI then go to Step 3, else go to step 2.
2. Shift right F1-HI.F1-LO. Increase F1-EXP by 1.
3. Subtract F2-EXP from F1-EXP. Add to the result 127-decimal to get C1-EXP. Go to step 4.
4. Take the XOR of F1-SIGN and F2-SIGN to get C-SIGN. Go to step 5.
5. Compute F1-HI*F2-LO. Let the result be M1-HI.M1-LO. Go to step 6.
6. Divide M1-HI.M1-LO by F2-HI. Let the quotient be M2-HI. Go to step 7.
7. Do a true subtract of M2-HI from F1-LO. Let the result be M3-LO. If $\mathrm{C}=1$ as a result of this subtract, then go to step 8, else decrement F1-HI and go to step 8.
8. Divide F1-H1.M3-LO by F2-HI. Let the quotient be $\mathrm{C} 1-\mathrm{HI}$ and the remainder R1. Go to step 9.
9. Divide R1 .0000 by F2-HI. Let the quotient be C1LO. Go to step 10.
10. If the MSB of $\mathrm{C} 1-\mathrm{HI}$ is 1 then go to step 11, else shift left C1-HI.C1-LO, decrease C1-EXP by 1 and go to step 11.
11. Round C1-HI.C1-LO to get C-HI.C-LO. go to step 12.
12. Pack C1-EXP.C-SIGN, C-HI and C-LO and return as the result.
(v) ATOF.

The processing steps in this case are as follows.

1. Set M-SIGN, the mantissa sign to 0 .

Set M10-EXP, the implicit decimal exponent to 0 .
Set HI-INT to 0.
Set LO-INT to 0.
Go to step 2.
2. Get a character from the input string. Let the character be C.
If $C$ is a ' + ', then go to the start of step 2.
If $C$ is a ' - ', then set M-SIGN to FF and go to start of step 2.
If $C$ is a $\because$ ', then go to step 5 .
If $C$ is none of the above, then go to step 3.
3. Subtract 30 from $C$ to get its integer value. Let this be I. Check and see if (HI-INT.LO-INT)*10 + 9 can fit in 32 bits. If it can, then go to step 3.1, else go to step 3.2.
3.1. Multiply HI-INT.LO-INT by 10 and add 1 to the product. Store this sum back in HI-INT.LO-INT. Go to step 4.
3.2. Increase M10-EXP by 1 and go to step 4.
4. Get a character from the input string. Let the character be C.
If $C$ is a $\because$ ', then go to step 5.
If $C$ is a ' $E$ ', then go to step 7 .
If $C$ is the space character, then go to the start of step 4.
If $C$ is none of the above, then go to step 3.
5. Get a character from the input string. Let the character be C.
If $C$ is a ' $E$ ', then go to step 7 .
If $C$ is the space character, then go to the start of step 5.
If $C$ is none of the above, then go to step 6.
6. Subtract 30 from $C$ to get its integer value. Let this be I. Check and see if (HI-INT.LO-INT)* $10+9$ can fit in 32 bits. If it can, then go to step 6.1, else go to step 5.
6.1. Multiply HI-INT.LO-INT by 10 and add I to the product. Store this sum back in HI-INT.LO-INT. Decrement M10-EXP by 1 . Go to step 5.
7. Set SEXP, the exponent sign to be 0 . Go to step 8.
8. Get a character from the input string. Let the character be C.
If $C$ is a ' + ', then go to start of step 8.
If $C$ is a ' - ', then set SEXP to be FF and go to the start of step 8.
If $C$ is none of the above, then go to step 9.
9. Set M20-EXP, the explicit decimal exponent to 0 . Go to step 10.
10. Subtract 30 from $C$ to get its integer value. Let this be I. Multiply M20-EXP by 10 and add I to the product. Store this sum back in M20-EXP. Go to step 11.
11. Get a character from the input string. Let this be C. If $C$ is the null character, then go to step 12, else go to step 10.
12. Add M10-EXP and M20-EXP (with the proper sign as determined by SEXP) to get the 10's exponent M-EXP. Save in M-EXP the magnitude of the sum and in SEXP the sign of the sum. Go to step 13.
13. Check and see if HI-INT.LO-INT is 0 . If it is, then set the resulting floating point number, C , to zero and return. If it is not then go to step 14.
14. Normalize HI-INT.LO-INT by left shifts such that the MSB is 1 . Let the number of left shifts needed to do this be L. Set B1-EXP to 32-decimal - L. Go to step 15.
15. If SEXP is 0 , then set P-HI.P-LO to the binary representation of 0.625 , else set P-HI.P-LO to the binary representation of 0.8 . Go to step 16.
16. Multiply HI-INT.LO-INT by P-HI.P-LO M-EXP times. After each multiplication, normalize the partial product if needed by left shifting. Accumulate the number of left shifts needed in B2-EXP. Let the final product be C-HI.C-LO. Go to step 17.
17. Subtract B2-EXP from B1-EXP. Let the result be B-EXP. Go to step 18.
18. If SEXP is 0 , then multiply M-EXP by 4 , else multiply M-EXP by -3 . Let the result be B3-EXP. Go to step 19.
19. Add B-EXP and B3-EXP. Let the result be C1EXP. Add 126 to C1-EXP to restore the IEEE bias, getting C-EXP. Go to step 20.
20. Round C-HI.C-LO. Go to step 21.
21. Pack C-EXP.M-SIGN, C-HI and C-LO and return.
(vi) FTOA.

The processing steps are as follows.

1. Unpack the input FLP number. Let the unpacked number be represented by C-EXP.C-SIGN, C-HI and C-LO. Go to step 2.
2. Subtract 126 -decimal from C-EXP to remove the IEEE bias. Let the result be C1-EXP. Go to step 3.
3. Multiply C1-EXP by the binary representation of $\log (2)$. Let the product be U-HI.U-LO. Go to step 4.
4. Subtract 8 from U.HI.U-LO. Let the magitude of the integer part of the result be V and its sign VSIGN. Go to step 5.
5. If VSIGN is 0 , then set P-HI.P-LO to the binary representation of 0.8, else set P-HI.P-LO to the binary representation of 0.625 . Go to step 6.
6. Multiply C-HI.C-LO by P-HI.P-LO V times. Normalize the partial product after each multiplication, if needed, by left shifting. Accumulate any left shifts needed in B1-EXP. Let the final product be HI-INT.LO-INT. Go to step 7.
7. Subtract B1-EXP from C1-EXP. Let the result be B2-EXP. Go to step 8.
8. If VSIGN is 0 , then multiply $\vee$ by -3 , else multiply it by 4. Let the result be B3-EXP. Go to step 9 .
9. Add B2-EXP and B3-EXP. Let the result be B4EXP. Go to step 10.
10. If B4-EXP is more than 32-decimal, then increase $V$ and go to step 6, else go to step 11.
11. If B4-EXP is less than 28 -decimal, then decrease $V$ and go to step 6, else go to step 12.
12. Subtract B4-EXP from 32. Let the result be B5EXP. Go to step 13.
13. Shift HIINT.LO-INT right B5-EXP number of times. Go to step 14.
14. Add 16-decimal to the address of the start of the decimal string. Output a null byte there. Go to step 15.
15. Divide $V$ by 10 -decimal. Let the quotient be $Q$ and the remainder R. Add 30 to $R$ and output it to the decimal string. Next add 30 to $Q$ and output it to the decimal string. Go to step 16.
16. If VSIGN is 0 , then output ' + ' to the output string, else output ' - ' to the output string. Go to step 17.
17. Output ' $E$ ' to the output string. Output ' $\because$ ' to the output string. Go to step 18.
18. Divide C-HI.C-LO by 10 -decimal 10 times. Let the remainder in each division be $R$. Add 30 to each $R$ and output it to the output string. Go to step 19.
19. If C-SIGN is 0 , then output the space character to the output string, else output ' - ' to the output string. Then return to the calling program.

## REFERENCES

1. ANSI/IEEE Std 754-1985, IEEE Standard for Binary Floating-Point Arithmetic, IEEE, Aug. 12, 1985.
2. J.T. Coonen, "An Implementation Guide to a Proposed Standard for Floating-Point Arithmetic," IEEE Computer, Jan. 1980, pp. 68-79.
3. K. Hwang, Computer Arithmetic, John-Wiley and Sons, 1979.
4. M. M. Mano, Computer System Design, Prentice-Hall, 1980.

## APPENDIX A

## A USER'S MANUAL FOR THE HPC FLOATING POINT PACKAGE

The Single Precision Floating Point Package for the HPC implements the following functions.

## ARITHMETIC FUNCTIONS

1. FADD—Add two floating point numbers.
2. FSUB-Subtract two floating point numbers.
3. FMULT-Multiply two floating point numbers.
4. FDIV—Divide two floating point numbers.

## FORMAT CONVERSION FUNCTIONS

5. ATOF-Convert an ASCII string representing a decimal floating point number to a single precision floating point number.
6. FTOA-Convert a single precision floating point number to an ASCII string that represents the decimal floating point value of the number.
The entire package is in the form of a collection of subroutines and is contained in the following files.
7. FERR.MAC
8. FNACHK.MAC
9. FZCHK.MAC
10. FUNPAK.MAC
11. FPAK.MAC
12. FPTRAP.MAC
13. ROUND.MAC
14. BFMUL.MAC
15. ISIOK.MAC
16. MUL10.MAC
17. ATOF.MAC
18. FTOA.MAC
19. FADD.MAC
20. FMULT.MAC
21. FDIV.MAC

The first 7 files are general utility routines that are used by all the Arithmetic and Format Conversion subroutines. The next 3 files, BFMUL.MAC, ISIOK.MAC and MUL10.MAC are used only by the Format Conversion subroutines, ATOF and FTOA. Depending on the functions being used in the user program, only the necessary files need be included.

## INTERFACE WITH USER PROGRAMS

1. All the Arithmetic routines expect the input to be in the IEEE Single Precision format. This format requires 2 words for the storage of each floating point number. If the required arithmetic operation is FlopF2, where op is + , - , * or $/$, then the routines expect that F 1 is available in registers K and A on entry, with the high half in K . Also, the two words of F2 are expected to be on the stack. If SP is the stack pointer on entry into one of the Arithmetic function subroutines, then the high word of F2 should be at W(SP-4) and the low word at W(SP-6). The result of the Arithmetic operation is returned in IEEE format in registers $K$ and $A$, with the high word in $K$.
2. The Format Conversion subroutine ATOF expects that on entry, B contains the address of the ASCII string representing the decimal floating point number. This string must be of the form

## Siiiii.fffffesNND

where
$S$ is an optional sign for the mantissa. Thus $S$ can be ' + ', '-' or not present at all.
iiiii is the optional integer part of the mantissa. If it is present, it can be of any length, must contain only the characters ' 0 ' through ' 9 ' and must not contain any embedded blanks.
. is the optional decimal point. It need not be present if the number has no fractional part.
ffffff is the optional fractional part of the mantissa. ffffff, if it is present must consist of a sequence of digits ' 0 ' through ' 9 '. It can be of any length. Note that either iiiii, the integer part or .fffff the fractional part must be present.
$E$ is the required exponent start symbol.
$s$ is the optional sign of the exponent. If it is present, it must be ' + ' or ' - '.
NN is the exponent and consists of at most two decimal digits. It is required to be present.
$D$ is the null byte <00> and must be present to terminate the string.
The floating point number represented by the above string is returned by ATOF in IEEE format in registers $K$ and A .
3. The format conversion routine FTOA expects the floating point number input to be in registers K and A in the IEEE format. Register B is expected to contain the starting address of a 17 byte portion of memory where the output string will be stored.
4. Three global symbols need to be defined in the user program before assembling the user program and any included floating point package files. These symbols are:
(i) TMP1 which must be set to 0 . The package uses W(TMP1) for temporary storage.
(ii) FPERWD which must be set to an address in the base page. The package signals floating point exceptions using W(FPERWD). This is described below.
(iii) FPTRAP which must be set to the address of the start of a user floating point exception handler. Again this is described below.

## FLOATING POINT EXCEPTS

The package maintains a history of floating point exceptions in the 4 least significant bits of the word W(FPERWD). The value of the symbol FPERWD should be defined by the user program, and should be an address in the base page. This word should also be cleared by the user program before calling any floating point routine. The word is never cleared by the floating point package, and the user program can examine this word to determine the type of exceptions that may have occurred during the course of a computation.

The following 4 types of error can occur in the course of a floating point computation.

1. Invalid Operand. This happens if one of the input numbers for an Arithmetic routine or the input for FTOA is not a valid floating point number. An invalid floating point number (or NaN ) can be created either by an overflow in a previous computation step, or if the ASCII decimal floating point number input to ATOF is too large to be represented in the IEEE format. The result, if one of the inputs is a NaN is always set to a NaN .
2. Overflow. This happens if the result of a computation is too large to be represented within the exponent range available. Overflow can occur in any of the arithmetic routines or ATOF. On overflow, the result is set to a representation called NaN . An NaN is considered an illegal operand in all successive steps.
3. Underflow. This occurs if the result of a computation is too small to be represented with the precision and expo-
nent range available. On underflow, the result is set to zero.
4. Divide-by-zero. This error occurs if F2 is zero when computing F1/F2. The result is set to an NaN .
Each of the above errors results in a bit being set in W(FPERWD). This is done as follows:
Bit 0-Set on Overflow.
Bit 1-Set on Underflow.
Bit 2-Set on Illegal Operand.
Bit 3-Set on Divide-by-zero.
One further action is taken when a floating point exception occurs. After the result has been set to the appropriate val$u e$, and the corresponding bit in W(FPERWD) set, the package does a subroutine call to address FPTRAP. The user can provide any exception handler at this address. The file FPTRAP.MAC contains the simplest possible user exception handler. It does nothing, but merely returns back to the calling program.

NATIONAL SEMICONDUCTOR CORPORATION HPC CROSS ASSEMBLER,REV:C,30 JUL 86 FLP

1
2 LISTER:
30071
4 F000
50002
60000

NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER,REV:C, 30 JUL 86
FLP
THE FLP ROUTINES

PAGE: 1


7

The code listed in this App Note is available on Dial-A-Helper.
Dial-A-Helper is a service provided by the Microcontroller Applications Group. The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communicating to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The minimum system requirement is a dumb terminal, 300 or 1200 baud modem, and a telephone. With a communications package and a PC, the code detailed in this App Note can be down loaded from the FILE SECTION to disk for later use. The Dial-A-Helper telephone lines are:

```
Modem (408) 739-1162
Voice (408) 721-5582
```

```
NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 3
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
FLP
FERR.MAC
4 F000 820802FA
5 F004 00
6 F005 Bl7F80
7 F008 3093
    8 FOOR 3FCC
    9 FOOC 3FCE
    FOOE 3C
11
1 2
13 FOOF 820402FA
14 F013 00
15 F014 B17F80
16 F017 3084
17 F019 3FCC
18 FO1B 3FCE
19 FO1D 3C
20
21
22 FOLE 820202FA
23 F022 }0
24 F023 ACC8CA
25 F026 3075
F028 3FC4
F02A 3FCC
28 F02C 3FCE
29 FO2E 3C
30
31
32 F02F 820102FA
33 F033 00
34 F034 Bl7F80
35 F037 3064
36 F039 3FC4
37 F03B 3FCC
38 F03D 3FCE
39 F03F 3C
4 0
4 1
```

8
.FORM 'FERR.MAC'
.INCLD FERR.MAC
; EXCEPTION HANDLING. ; DIVIDE BY ZERO. DIVBYO:

OR FPERWD, 08 ; SET THE DIVIDE BY 0 BIT.
CLR A
LD K, 07F80
JSR FPTRAP
POP B
POP X
RET
; ILLEGAL OPERAND - ONE OF F1 OR F2 IS A NAN. FNAN:

OR FPERWD, 04 ; SET THE ILLEGAL OPERAND BIT.
CLR A
LD $K$, 07F80 ; RETURN NAN IN K AND A.
JSR FPTRAP ; GO TO USER TRAP ROUTINE.
POP B
POP X
RET
; EXPONENT UNDERFLOW. UNDFL:

OR FPERWD, 02 ; SET THE EXPONENT UNDERFLOW BIT.
CLR A
LD K, A
JSR FPTRAP
POP SP
POP B
POP X
RET
; EXPONENT OVERFLOW.
OVRFL:
OR FPERWD, 01 ; SET THE EXPONENT OVERFLOW BIT.
CLR A
LD K, 07F80
JSR FPTRAP
POP SP
POP B
POP X
RET
;
.END

NATIONAL SEMICONDUCTOR CORPORATION HPC CROSS ASSEMBLER,REV:C,30 JUL 86 FLP FNACHK.MAC

```
1 0
1 1
    l
    2
    3
    4
    5
    6
    8
    9
    1 0
    1 1
    1 2
    13 F040 AECA
    14 F042 E7
15 F043 BDFEFF
16 F046 45
17 F047 D7
18 F048 03
19 F049 AECA
F04B 3C
2l
22 F04C D7
F3 F04D 02
24 F04E AECA
F050 3C
                26 ;
27
SUBROUTINE TO CHECK IF A SP FLOATING POINT NUMBER STORED IN THE
IEEE FLOATING POINT FORMAT IN REGS. K AND A IS NAN.
RETURNS O IN C IF THE NUMBER IS NOT A NAN.
RETURNS l IN C IF THE NUMBER IS A NAN.
; PRESERVES REGS. K, A, X AND B. DESTROYS C.
;
FNACHK:
                    X A, K
                        SHL A
                IFGT A,OFEFF
                JP $ISNAN
                RRC A
                RESET C
                X A, K
                    RET
$ISNAN:
                            RRC A
                            SET C
            X A, K
            RET
                    . END
```

```
NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 5
HPC CROSS ASSEMBLER,REV:C,30 JUL }8
FNACHK
FZCHK.MAC
\begin{tabular}{|c|c|}
\hline 12 & . FORM 'FZCHK.MAC' \\
\hline 13 & . INCLD FZCHK.MAC \\
\hline 1 & .TITLE FZCHK \\
\hline 2 & . LOCAL \\
\hline 3 & ; \\
\hline 4 & ; SUBROUTINE THAT CHECKS IF A SP FLOATING POINT NUMBER STORED \\
\hline 5 & ; IN THE IEEE FORMAT IN REGS K AND A IS zero. \\
\hline 6 & \\
\hline 7 & ; RETURNS 0 IN C If the number is not zero. \\
\hline 8 & ; RETURNS 1 IN C IF THE NUMBER IS ZERO. \\
\hline 9 & ; SAVES REGS. \(\mathrm{K}, \mathrm{A}, \mathrm{X}\), AND B but destroys C . \\
\hline 10 & ; \\
\hline 11 & FZCHK : \\
\hline 12 F051 AECA & X A, K \\
\hline 13 F053 E7 & SHL A \\
\hline 14 F054 9DFF & IFGT A,OFF \\
\hline 15 F056 45 & JP \$ANOTO \\
\hline 16 F057 D7 & RRC A \\
\hline 17 F058 02 & SET C \\
\hline 18 F059 AECA & X A, K \\
\hline 19 F05B 3C & RET \\
\hline 20 & \$ANOTO: \\
\hline 21 F05C D7 & RRC A \\
\hline 22 F05D 03 & Reset C \\
\hline 23 F05E AECA & X A, K \\
\hline 24 F060 3C & RET \\
\hline 25 & ; \\
\hline 26 & . END \\
\hline
\end{tabular}
```

```
NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER,REV:C,30 JUL }8
FZCHK
FUNPAK.MAC
```

| 14 | .FORM 'FUNPAK.MAC' |
| :---: | :---: |
| 15 | . INCLD FUNPAK.MAC |
| 1 | .TITLE FUNPAK |
| 2 | . LOCAL |
| 3 | ; |
| 4 | ; SUBROUTINE TO UNPACK A SP FLOATING POINT NUMBER STORED IN THE |
| 5 | ; IEEE FORMAT IN REGS. K AND A. THE UNPACKED FORMAT OCCUPIES 3 |
| 6 | ; WORDS AND IS ORGANIZED AS FOLLOWS: |
| 7 |  |
| 8 | ; increasing addrs \| <- X on exit |
| 9 | ; \|EEEEEEEESSSSSSSS| FEXP-FSIGN |
| 10 | \|MMMMMMMMMMMMMMMM ${ }^{\text {a }}$ FHI |
| 11 | \|MMMMMMMM00000000 FLO <- X on entry |
| 12 |  |
| 13 | ; |
| 14 | ; EEEEEEEE - 8 BIT EXPONENT IN EXCESS-127 FORMAT |
| 15 | ; SSSSSSSS - SIGN BIT < $00->+$ FF $->->$ |
| 16 | ; M ... M - 24 BITS OF MANTISSA. NOTE THAT IMPLIED 1 IS PRESENT HERE. |
| 17 |  |
| 18 | ; ON ENTRY TO THE SUBROUTINE X SHOULD POINT TO FLO. ON EXIT, X POINTS |
| 19 | ; TO THE WORD AFTER FSIGN. |
| 20 | ; REGS. K, A AND B ARE DESTROYED BY THIS SUBROUTINE. |
| 21 | , |
| 22 | FUNPAK: |
| 23 F061 ABCC | ST A,B ; SAVE A IN B. |
| 24 F063 00 | CLR A |
| 25 F064 D1 | XA A, $\mathrm{M}(\mathrm{X}+$ ) ; ZERO LOW BYTE OF FLO. |
| 26 F065 88CC | LD A, L (B) |
| 27 F067 Dl | $\mathrm{X} A, \mathrm{M}(\mathrm{X}+$ ) ; MOVE LOW BYTE OF F-RO INTO HIGH BYTE OF FLO. |
| 28 F068 88CD | LD A, H(B) |
| 29 F06A Dl | X A, $\mathrm{M}(\mathrm{X}+$ ) ; MOVE MID BYTE OF MANT INTO LOW BYTE OF FHI. |
| 30 F06B A8CA | LD A, K |
| 31 F06D 96C80F | SET A. 7 ; SET IMPLIED 1 IN MANTISSA |
| 32 F070 D1 | X A, M(X+) ; MOVE HIGH BYTE OF MANT INTO HIGH BYTE OF FHI. |
| 33 F071 A8CA | LD A, K |
| 34 F073 E7 | SHL A ; SIGN BIT TO CARRY. |
| 35 F074 B9FF00 | AND A, OFFOO ; ZERO SIGN. |
| 36 F077 07 | IF C |
| 37 F078 9AFF | OR A, OFF ; PUT SIGN BACK IF -. |
| 38 F07A Fl | $\mathrm{XA} A, \mathrm{~W}(\mathrm{X}+)$; SAVE FEXP-FSIGN. |
| 39 F07B 3C | RET |
| 40 | ; |
| 41 | . END |



```
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
```

FUNPAK
FPAK.MAC

16
17
1

3
4
4 ; 3 WORD FEXP-FSIGN/FHI/FLO FORMAT INTO THE IEEE FORMAT IN REGS. ; K AND A.
; ON ENTRY TO THE SUBROUTINE, X POINTS TO FLO. ON EXIT, X POINTS ; TO THE WORD AFTER FSIGN.
; REGS. $\mathrm{K}, \mathrm{A}$ AND B ARE DESTROYED.
;
FPAK:
$X A, M(X+)$; GET HIGH BYTE OF FLO.
ST A, $K$; STORE IT IN K.
$X A, M(X+) \quad$; GET LOW BYTE OF FHI.
SWAP A
AND A, OFFOO ; SHIFT LEFT 8 TIMES.
OR K, A ; LOW WORD OF RESULT IS NOW IN K.
$X A, M(X+) \quad$; GET HIGH BYTE OF FHI.
RESET A. 7 ; ZERO IMPLIED MSB 1 IN MANT.
ST A,B ; SAVE IN REG. B.
LD A, $M(X)$; GET SIGN BYTE FROM ASIGN.
; MOVE 1 SIGN BIT INTO CARRY.
AND A, OFFOO ; ZERO SIGN.
RRC A ; MOVE RIGHT 1 BIT. SIGN BIT FROM C
; ENTERS INTO THE MSB.
; GET MANT BITS IN FROM B.
$\mathrm{X} \mathrm{A}, \mathrm{K}$; SWAP A AND K
RET
.END

PAGE: 8
HPC CROSS ASSEMBLER,REV:C, 30 JUL 86
FPAK
FPTRAP.MAC

NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER,REV:C, 30 JUL 86


FPTRAP
ROUND.MAC
20
21
1
3
4
5
6
7
8
$\begin{array}{r}9 \\ \hline\end{array}$
11
12
14 F09E F2
F09F F4
FOAO $96 C 817$
FOA3 43
FOA4 F0
FOA5 FO
FOA6 5F
FOA7 B80100
FOAA Fl
FOAB 07
FOAC 42
FOAD FO
FOAE 57
FOAF F4
FOBO B8
FOB1 00
FOB2 01
FOB3 07
FOB4 42
FOB5 F1
FOB6 4F
8
39 FOB7 D7
40 FOB8 F3
41 FOB9 F4
42 FOBA D7
43 FOBB Fl
44 FOBC FO
45 FOBD F4
46 FOBE B80100
47 FOCl 07
; THIS SUBROUTINE IS USED TO ROUND THE 32 BIT MANTISSA OBTAINED
; IN THE FLOATING POINT CALCULATIONS TO 24 BITS.
; THE UNPACKED FLOATING POINT NUMBER SHOULD BE STORED IN
; CONSECUTIVE WORDS OF MEMORY. ON ENTRY, X SHOULD CONTAIN
; THE ADDRESS OF C-HI. C-EXP.C-SIGN IS AT W(X+2) AND
; C-LO IS AT W(X-2).
; ON EXIT X HAS THE ADDRESS OF C-EXP.C-SIGN.
SROUND:
LD A, W(X-) ; REMEMBER X POINTS TO C-HI.
LDA, W(X) ; LOAD C-LO.
IF A. 7 ; IF BIT 25 OF MANTISSA IS 1,
JP \$RNDUP ; THEN NEED TO INCREASE MANTISSA.
LD $A, W(X+)$
LD A, $W(X+)$; $X$ NOW POINTS TO C-EXP.C-SIGN.
JP \$EXIT ; DONE, SO GET OUT.
; INCREASE MANTISSA.
\$RNDUP:
ADD A, 0100
$\mathrm{XA} \mathrm{A}, \mathrm{W}(\mathrm{X}+) \quad$; INCREASE LOW BYTE BY 1.
IF C ; IF THERE IS A CARRY,
JP \$HIUP ; THEN NEED TO INCREASE C-HI.
LD A, W(X+) ; X NOW POINTS TO C-EXP.C-SIGN.
JP \$EXIT ; DONE, SO GET OUT.
; MANTISSA INCREASE PROPAGATING TO HIGH WORD.
\$HIUP:
LD $A, W(X)$
. BYTE OB8,00,01 ; DO ADD A, 01 BUT WITH WORD CARRY!!
IF C ; IF THERE IS A CARRY,
JP \$EXIN2 ; THEN NEED TO INCREASE EXPONENT.
X A, W(X+)
JP \$EXIT ; GET OUT.
; ROUND UP LEADS TO EXPONENT INCREASE.
\$EXIN2:
RRC A ; CARRY->MSB, LSB-> CARRY.
$\mathrm{XA}, \mathrm{W}(\mathrm{X}-)$
LD A,W(X) ; LOW WORD IS NOW IN A.
RRC A
X A, $W(X+)$
LD $A, W(X+)$; $X$ NOW POINTS TO C-EXP.CSIGN.
LD A, W(X)
ADD A, 0100
IF CSROUND
ROUND.MAC

```

OR A, OFFOO ; MAKE IT A NAN.

50
51
FOC6 3C
53 54

ST A, W(X)
;
\$EXIT:
RET
;
```

48 FOC2 BAFFOO

```
48 FOC2 BAFFOO
49 FOC5 F6
49 FOC5 F6
50
50
5 1
5 1
52 F0C6 3C
52 F0C6 3C
53
53
54
54
ROUND.MAC
\begin{tabular}{lll}
48 FOC2 BAFF00 & & OR A, OFF00 \\
49 FOC5 F6 & & ST A, W (X) \\
50 & ; MAKE IT A NAN. \\
51 & \$EXIT: & \\
52 FOC6 3C & & \\
53 & RET & \\
54 & & \\
\hline
\end{tabular}
```

```
NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
SROUND
BFMUL.MAC
```

PAGE: 11

```
22
23
    l
    2
    3
    4
    5
    6
    7
    8
    9
10
1 1
12
13
14
15
16
17
18
19
20
21 FOC7 AFCE
22 FOC9 AFC8
23 FOCB AFCA
24 FOCD ABCA
25 FOCF A6FFF6C4FE
26 FOD4 3FCA
27 FOD6 AFCE
28 FOD8 AFC8
29 FODA A8CA
30 FODC A6FFF2C4FE
FOEl 3FC8
32
33 FOE3 3FCA
34 FOE5 96CEF8
35 FOE8 07
36 FOE9 A9CA
37 FOEB 3FCE
38 FOED AFCA
39 FOEF AFC8
40 FOFl A8CE
41 FOF3 A6FFF6C4FE
4 2 ~ F O F 8 ~ 3 F C 8 ~
4 3 \text { FOFA 3FCA}
4 4 \text { FOFC 96CEF8}
4 5 ~ F O F F ~ 0 7 ~
4 6 ~ F 1 0 0 ~ A 9 C A ~
4 7 ~ F 1 0 2 ~ 3 F C E ~
48 F104 3C
4 9
```

| PUSH X | ; SAVE X. |
| :---: | :---: |
| PUSH A | ; SAVE F1-L0 |
| PUSH K | ; SAVE Fl-HI. |
| LD A, K | ; MOVE Fl-HI TO A. |
| MULT A, W(SP-OA) | ; MULTIPLY Fl-HI BY F2-HI. |
| POP K | ; GET FI-HI. |
| PUSH X | ; SAVE PR-HI. |
| PUSH A | ; SAVE PR-LO. |
| LD A, K | ; MOVE Fl-HI TO A. |
| MULT A, W(SP-0E) | ; MULTIPLY Fl-HI BY F2-LO. |
| POP A | ; GET PR-LO SAVED. NOTE THAT THE |
|  | ; LO WORD OF THIS PRODUCT IS DISCARDED. |
| POP K | ; GET PR-HI SAVED. |
| ADD A, X | ; ADD TO PR-LO THE HI WORD OF THIS PRODUCT. |
| IF C | ; ON CARRY, |
| INC K | ; PROPAGATE THRU TO PR-HI. |
| POP X | ; GET Fl-LO. |
| PUSH K | ; SAVE PR-HI. |
| PUSH A | ; SAVE PR-LO. |
| LD A, X | ; MOVE Fl-LO TO A. |
| MULT A, W(SP-OA) | ; MULTIPLY BY F2-HI. |
| POP A | ; GET PR-LO SAVED. |
| POP K | ; GET PR-HI SAVED. |
| ADD A, X | ; ADD TO PR-LO THE HI-WORD OF THIS PRODUCT. |
| IF C |  |
| INC K | ; PROPAGATE ANY CARRY TO PR-HI. |
| POP X | ; RESTORE X. |
| RET |  |

```
```

    .FORM 'BFMUL.MAC'
    ```
    .FORM 'BFMUL.MAC'
    .INCLD BFMUL.MAC
    .INCLD BFMUL.MAC
    .TITLE BFMUL
    .TITLE BFMUL
THIS SUBROUTINE IS USED TO MULTIPLY TWO 32 BIT FIXED POINT FRACTIONS.
THIS SUBROUTINE IS USED TO MULTIPLY TWO 32 BIT FIXED POINT FRACTIONS.
THE ASSUMED BINARY POINT IS TO THE IMMEDIATE LEFT OF THE MSB.
THE ASSUMED BINARY POINT IS TO THE IMMEDIATE LEFT OF THE MSB.
THE FIRST FRACTION IS STORED IN REGS K AND A, WITH THE MORE
THE FIRST FRACTION IS STORED IN REGS K AND A, WITH THE MORE
SIGNIFICANT WORD BEING IN K.
SIGNIFICANT WORD BEING IN K.
THE SECOND FRACTION IS STORED ON THE STACK. THE MORE SIGNIFICANT
THE SECOND FRACTION IS STORED ON THE STACK. THE MORE SIGNIFICANT
; WORD IS AT W(SP-4) AND THE LOWER SIGNIFICANT WORD
; WORD IS AT W(SP-4) AND THE LOWER SIGNIFICANT WORD
IS IN THE WORD BELOW IT.
IS IN THE WORD BELOW IT.
THE 32 BIT PRODUCT IS LEFT IN REGS. K AND A, WITH THE MORE
THE 32 BIT PRODUCT IS LEFT IN REGS. K AND A, WITH THE MORE
SIGNIFICANT WORD BEING IN K.
SIGNIFICANT WORD BEING IN K.
IMPORTANT NOTE : THE FRACTIONS ARE ASSUMED TO BE UNSIGNED.
IMPORTANT NOTE : THE FRACTIONS ARE ASSUMED TO BE UNSIGNED.
; REGS. B AND X ARE UNCHANGED.
; REGS. B AND X ARE UNCHANGED.
BFMUL:
```

BFMUL:

```
```

NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 12
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
BFMUL
BFMUL.MAC
50 .END
NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 13
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
BFMUL
ISIOK.MAC

```
```

24

```
24
25
25
    l
    l
    2
    2
    3
    3
    4
    4
        5
        5
        6
        6
        7
        7
        8
        8
        9
        9
10
10
    F F105 02
    F F105 02
    F106 861999CAFC
    F106 861999CAFC
    F10B }4
    F10B }4
    4 F1OC 861999CAFD
    4 F1OC 861999CAFD
    Flll 03
    Flll 03
    F112 3C
    F112 3C
17 Fl13 BD9998 $CHK0T: IFGT A, 09998
17 Fl13 BD9998 $CHK0T: IFGT A, 09998
18 F116 03 RESET C
18 F116 03 RESET C
    F117 3C RET
    F117 3C RET
20
20
2 1
2 1
.FORM 'ISIOK.MAC'
.FORM 'ISIOK.MAC'
.INCLD ISIOK.MAC
.INCLD ISIOK.MAC
.TITLE ISIOK
.TITLE ISIOK
.LOCAL
.LOCAL
    ;
    ;
    ; THIS SUBROUTINE IS USED TO DETERMINE IF ANOTHER DECIMAL DIGIT CAN
    ; THIS SUBROUTINE IS USED TO DETERMINE IF ANOTHER DECIMAL DIGIT CAN
    BE ACCUMULATED IN THE 32 BIT INTEGER STORED IN REGS. K AND A.
    BE ACCUMULATED IN THE 32 BIT INTEGER STORED IN REGS. K AND A.
    THE MORE SIGNIFICANT WORD IS IN K.
    THE MORE SIGNIFICANT WORD IS IN K.
    SETS THE CARRY TO l IF IT CAN BE ACCUMULATED; RESETS THE CARRY
    SETS THE CARRY TO l IF IT CAN BE ACCUMULATED; RESETS THE CARRY
    ; OTHERWISE. PRESERVES ALL REGS.
    ; OTHERWISE. PRESERVES ALL REGS.
    ;
    ;
    ISIOK:
    ISIOK:
        SET C
        SET C
        IFEQ K, 01999
        IFEQ K, 01999
        JP $CHKOT
        JP $CHKOT
        IFGT K, 01999
        IFGT K, 01999
        RESET C
        RESET C
    RET
    RET
    ;
    ;
.END
```

.END

```

```

29
30
1

Fl3C AFCC
Fl3E 00
F13F AFC8
F141 AFC8
F143 AFC8
F145 AFC8
35
36
37
38
39
40
4 1
4 2
43 F147 CO
44 Fl48 40
45 F149 9C2B
46 F14B }6
47 F14C 9C2D
48 F14E 45
49 F14F 9C2E

```
```

                .FORM 'ATOF.MAC'
    ```
                .FORM 'ATOF.MAC'
                .INCLD ATOF.MAC
                .INCLD ATOF.MAC
                .TITLE ATOF
                .TITLE ATOF
                .LOCAL
                .LOCAL
    ;
    ;
    ; THIS SUBROUTINE CONVERTS A DECIMAL FLOATING POINT STRING TO
    ; THIS SUBROUTINE CONVERTS A DECIMAL FLOATING POINT STRING TO
    ; AN IEEE FORMAT SINGLE PRECISION FLOATING POINT NUMBER. THE
    ; AN IEEE FORMAT SINGLE PRECISION FLOATING POINT NUMBER. THE
    ; INPUT DECIMAL STRING IS ASSUMED TO BE OF THE FORM
    ; INPUT DECIMAL STRING IS ASSUMED TO BE OF THE FORM
                    SMMMMMMM. FFFFFEDNN
                    SMMMMMMM. FFFFFEDNN
    WHERE S IS THE SIGN OF THE DECIMAL MANTISSA,
    WHERE S IS THE SIGN OF THE DECIMAL MANTISSA,
        M...M IS THE INTEGER PART OF THE MANTISSA,
        M...M IS THE INTEGER PART OF THE MANTISSA,
        F...F IS THE FRACTIONAL PART OF THE MANTISSA,
        F...F IS THE FRACTIONAL PART OF THE MANTISSA,
        D IS THE SIGN OF THE DECIMAL EXPONENT,
        D IS THE SIGN OF THE DECIMAL EXPONENT,
    AND NNN IS THE DECIMAL EXPONENT.
    AND NNN IS THE DECIMAL EXPONENT.
        ON ENTRY, B SHOULD POINT TO THE ADDRESS OF THE ASCII
        ON ENTRY, B SHOULD POINT TO THE ADDRESS OF THE ASCII
    STRING HOLDING THE DECIMAL FLOATING POINT NUMBER. THIS STRING
    STRING HOLDING THE DECIMAL FLOATING POINT NUMBER. THIS STRING
    ; MUST BE TERMINATED BY A NULL BYTE.
    ; MUST BE TERMINATED BY A NULL BYTE.
    ; THE BINARY FLOATING POINT NUMBER IS RETURNED IN
    ; THE BINARY FLOATING POINT NUMBER IS RETURNED IN
    ; REGS. K AND A.
    ; REGS. K AND A.
    ; REGS. B AND X ARE IEFT UNCHANGED.
    ; REGS. B AND X ARE IEFT UNCHANGED.
    ;
    ;
    ;
    ;
    ;
    ;
    ;
    ;
    ;
    ;
        PUSH X
        PUSH X
        PUSH B
        PUSH B
        CLR A ; ZERO A.
        CLR A ; ZERO A.
        PUSH A ; STORAGE FOR MANTISSA SIGN.
        PUSH A ; STORAGE FOR MANTISSA SIGN.
        PUSH A ; STORAGE FOR IMPLICIT 10'S EXPONENT.
        PUSH A ; STORAGE FOR IMPLICIT 10'S EXPONENT.
        PUSH A ; STORAGE FOR HI-INT.
        PUSH A ; STORAGE FOR HI-INT.
        PUSH A ; STORAGE FOR LO-INT.
        PUSH A ; STORAGE FOR LO-INT.
    ;
    ;
    ; DECIMAL STRING MUST START WITH A '+', '-', '.' OR A DIGIT.
    ; DECIMAL STRING MUST START WITH A '+', '-', '.' OR A DIGIT.
    ; RESULTS ARE UNPREDICTABLE IF IT DOES NOT.
    ; RESULTS ARE UNPREDICTABLE IF IT DOES NOT.
    ; THE '+' MEANS THAT THE MANTISSA IS POSITIVE. IT CAN BE OMITTED.
    ; THE '+' MEANS THAT THE MANTISSA IS POSITIVE. IT CAN BE OMITTED.
    ; THE '-' MEANS THAT THE MANTISSA IS NEGATIVE.
    ; THE '-' MEANS THAT THE MANTISSA IS NEGATIVE.
    ; tHE '.' MEANS that the maNTISSA HAS NO INTEGER PART.
    ; tHE '.' MEANS that the maNTISSA HAS NO INTEGER PART.
    ;
    ;
    $L00P1:
    $L00P1:
        LDS A, M(B+)
        LDS A, M(B+)
        NOP ; GET THE CHARACTER.
        NOP ; GET THE CHARACTER.
        IFEQ A, '+' ; IF IT IS A '+'',
        IFEQ A, '+' ; IF IT IS A '+'',
        JP $LOOPI ; DO NOTHING, BUT GET I MORE.
        JP $LOOPI ; DO NOTHING, BUT GET I MORE.
        IFEQ A, '-' ; IF IT IS A '-',
        IFEQ A, '-' ; IF IT IS A '-',
        JP $MSIGN ; GO AND CHANGE THE MANTISSA SIGN.
        JP $MSIGN ; GO AND CHANGE THE MANTISSA SIGN.
        IFEQ A, '.' ; IF IT IS A '.',
```

        IFEQ A, '.' ; IF IT IS A '.',
    ```
```

NATIONAL SEMICONDUCTOR CORPORATION
ATOF
ATOF.MAC

```
\begin{tabular}{|c|c|c|c|}
\hline \[
\begin{aligned}
& 50 \\
& 51
\end{aligned}
\] & F151 9438 & JMP \$FRCOL & GO AND COLLECT THE FRACTION PART. GET HERE MEANS IT IS A DIGIT. \\
\hline 52 & F153 48 & JP \$INCOL & ; SO GO AND COLLECT THE INTEGER PART. \\
\hline 53 & & \$MSIGN: & \\
\hline 54 & F154 90FF & LD A, OFF & \\
\hline 55 & F156 A6FFF8C4AB & ST A, W(SP-08) & ; CHANGE MANTISSA SIGN TO NEG. \\
\hline 56 & F15B 74 & JP \$LOOPI & ; GO BACK FOR SOME MORE. \\
\hline 57 & & ; & \\
\hline 58 & & \$INCOL: & \\
\hline 59 & & ; GET HERE MEANS COLLECI & NG INTEGER PART OF MANTISSA. \\
\hline 60 & & ; & \\
\hline 61 & F15C 02 & SET C & \\
\hline 62 & F15D 8230C8EB & SUBC A, '0' & ; CONVERT DIGIT FROM ASCII TO INTEGER. \\
\hline 63 & F161 ACC8CE & LD X, A & ; MOVE INTEGER TO X. \\
\hline 64 & F164 3FCA & POP K & ; GET HI-INT COLLECTED SO FAR. \\
\hline 65 & F166 3FC8 & POP A & ; GET LO-INT COLLECTED SO FAR. \\
\hline 66 & F168 3463 & JSR ISIOK & ; CHECK IF THE DIGIT CAN BE ACCUMULATED. \\
\hline 67 & F16A 07 & IF C & ; LOOK AT C. \\
\hline 68 & F16B 4B & JP \$ACCM & ; YES, IT CAN BE SO GO DO IT. \\
\hline 69 & & & ; GET HERE MEANS CAN ACCUMULATE ANY MORE. \\
\hline 70 & & & ; SO INCREASE THE IMPLICIT 10'S EXPONENT. \\
\hline 71 & F16C 3FCE & POP X & ; GET IMPLICIT 10'S EXPONENT COLLECTED \\
\hline 72 & F16E A9CE & INC X & ; SO FAR AND INCREMENT IT. \\
\hline 73 & F170 AFCE & PUSH X & ; SAVE IT BACK. \\
\hline 74 & F172 AFC8 & PUSH A & ; SAVE LO-INT. \\
\hline 75 & Fl74 AFCA & PUSH K & ; SAVE HI-INT. \\
\hline 76 & Fl76 46 & JP \$ISNXT & \\
\hline 77 & & ; & \\
\hline 78 & & \$ACCM: & \\
\hline 79 & & ; GET HERE MEANS THE PRE & ENT DIGIT CAN BE ACCUMULATED. \\
\hline 80 & F177 345F & JSR MULIO & ; MULTIPLY BY 10 AND ADD DIGIT. \\
\hline 81 & F179 AFC8 & PUSH A & ; SAVE LO-INT. \\
\hline 82 & F17B AFCA & PUSH K & ; SAVE HI-INT. \\
\hline 83 & & \$ISNXT: & \\
\hline 84 & & ; PROCESS THE NEXT CHARA & TER. \\
\hline 85 & F17D C0 & LDS \(A, M(B+)\) & \\
\hline 86 & Fl7E 40 & NOP & \\
\hline 87 & F17F 9C2E & IFEQ A, '.' & ; IF IT IS A '.' \\
\hline 88 & F181 49 & JP \$FRCOL & ; GO COLLECT FRACTION PART. \\
\hline 89 & F182 9C45 & IFEQ A, 'E' & ; IF IT IS 'E', \\
\hline 90 & F184 9434 & JMP \$EXCOL & ; GO COLLECT EXPONENT PART. \\
\hline 91 & F186 9C20 & IFEQ A, ' & ; IF IT IS A SPACE, \\
\hline 92 & F188 6B & JP \$ISNXT & ; GO GET SOME MORE. \\
\hline 93 & & & ; GET HERE MEANS IT IS A DIGIT. \\
\hline 94 & F189 952D & JMP \$INCOL & \\
\hline 95 & & ; & \\
\hline 96 & & \$FRCOL: & \\
\hline 97 & & ; GET HERE MEANS COLLEC & THE FRACTIONAL PART OF THE MANTISSA. \\
\hline 98 & & ; & \\
\hline 99 & F18B C0 & LDS A, M(B+) & \\
\hline 100 & F18C 40 & NOP & \\
\hline
\end{tabular}

NATIONAL SEMICONDUCTOR CORPORATION PAGE: 17
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
ATOF
ATOF.MAC
101 F18D 9C45
102 F18F 9429
103 F191 9C20
104 F193 68
105
106 F194 D2
107 F195 8230C8EB
108 F199 ACC8CE
109 Fl9C 3FCA
110 F19E EFC8
111 FlAO 349B
112 FlA2 07
113 FlA3 45
114
115 FlA4 AFC8
116 F1A6 AFCA
117 F1A8 7D
118
119
120
121 FlA9 3491
122 FlAB 3FCE
123 FlAD 86FFFFCEF8
124 F1B2 AFCE
125 F1B4 AFC8
126 F1B6 AFCA
127 F1B8 952D
128
128
130
131
132 F1BA 03
133
134 FlBB CO
135 F1BC 40
136 F1BD 9C2B
137 F1BF 64
138 F1C0 9C2D
139 F1C2 44
140 F1C3 9C20
141 FlC5 6A
142
143 F1C6 42
144
145 FlC7 02
146 FlC8 6D
147
148
150 FlC9 9100
151 F1CB 07
```

    IFEQ A, 'E' ; IF IT IS A 'E',
    JMP $EXCOL ; GO COLLECT EXPONENT.
    IFEQ A, ' ' ; IF IT IS SPACE,
    JP $FRCOL ; GO GET SOME MORE.
    ; GET HERE MEANS IT IS A DIGIT.
    SET C
    SUBC A, 'O' ; GET INTEGER FROM DIGIT.
    LD X, A ; SAVE IT IN A.
    POP K ; GET HI-INT.
    POP A ; GET LO-INT.
    JSR ISIOK ; CHECK IF IT CAN BE ACCUMULATED.
    IF C
JP \$ACCF ; YES, SO GO DO IT.
; GET HERE MEANS CAN'T COLLECT MORE DIGITS.
PUSH A
PUSH K
JP \$FRCOL ; SO JUST IGNORE IT.
;
\$ACCF:
; ACCUMULATE THE FRACTIONAL DIGIT.
JSR MULLO ; MULTIPLY BY 10 AND ADD DIGIT.
POP X ; GET IMPLICIT 10'S EXPONENT COLLECTED SO FAR,
ADD X, OFFFF ; AND DECREMENT IT BY }1
PUSH X ; SAVE IT BACK.
PUSH A ; SAVE LO-INT.
PUSH K ; SAVE HI-INT.
JMP \$FRCOL ; GO GET SOME MORE.
;
\$EXCOL:
; GET HERE MEANS THE EXPLICIT 10'S EXPONENT NEEDS TO BE
; COLLECTED FROM THE STRING.
RESET C ; MAKE EXPONENT SIGN POST.
\$EXCHR:
LDS A, M(B+)
MOP
IFEQ A, '+' ; IF IT IS A '+',
JP \$EXCHR ; GET SOME MORE.
IFEQ A, '-', ; IF IT IS A '-',
JP \$ESIGN ; GO FIX EXPONENT SIGN.
IFEQ A, , ; IF IT IS SPACE,
JP \$EXCHR ; GO GET SOME MORE.
; GET HERE MEANS IT IS A DIGIT.
JP \$EXACC ; SO GO COLLECT THE EXPONENT.
\$ESIGN:
SET C
JP \$EXCHR
;
\$EXACC:
; ACCUMULATE THE EXPLICIT 10'S EXPONENT.
LD K, O
IF C

```
```

NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 18

```
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
ATOF
ATOF.MAC
152 FlCC 91FF
153 FICE AFCA
154 FIDO 9300
155 F1D2 AFCE
156
157 F1D4 02
158 FID5 8230C8EB
159 F1D9 ACC8CE
160 F1DC 3FC8
161 FIDE AOC8CEF8
162 F1E2 AOC8CEF8
163 FIE6 E7
164 FIE7 E7
165 F1E8 E7
166 F1E9 96CEF8
167 FIEC AFC8
168 FIEE C0
169 FIEF 40
170 FIFO 9C00
171 F1F2 41
172
173
174 F1F3 7F
175
176
177
178
179 FIF4 3FC8
180 F1F6 3FCA
181 F1F8 8200CAFC
182 FIFC 42
183 FIFD 01
184 FIFE 04
185
186 F1FF AGFFFAC4F8
187 F204 BD7FFF
188 F207 43
189 F208 9300
190 F20A 44
191
192 F20B 93FF
193 F2OD 01
194 F2OE 04
195
196 F20F ACC8CC
197 F212 3FC8
198 F214 3FCA
199 F216 AFCE
200 F218 AFCC
201
202
```

    ID K, OFF ; GET SIGN BITS SET.
    PUSH K ; SAVE EXPLICIT EXPONENTS SIGN.
    LD X, O
    PUSH X ; ZERO EXPLICIT EXPONENT COLLECTED SO FAR.
    \$EXCLP:
SET C
SUBC A, 'O' ; GET INTEGER FROM ASCII DIGIT.
LD X, A
POP A ; GET EXPLICIT EXPONENT COLLECTED SO FAR.
ADD X, A ; X CONTAINS DIGIT + EXP.
ADD X,A ; X CONTAINS DIGIT + 2*EXP.
SHL A
SHL A
SHL A ; A CONTAINS 8*EXP.
ADD A, X ; A CONTAINS DIGIT + 10*EXP.
PUSH A ; SAVE BACK ON STACK.
LDS A,M(B+)
NOP ; GET NEXT CHAR.
IFEQ A, O ; IS IT A NULL ?
JP \$ALOEX ; YES SO ADD EXPLICIT AND IMPLICIT
10'S EXPONENT.
GET HERE MEANS IT IS A DIGIT,
JP \$EXCLP ; SO GO BACK AND ACCUMULATE IT.
;
\$AlOEX:
; DONE COLLECTING DIGITS. ADD THE EXPLICIT AND IMPLICIT
; IO'S EXPONENT COLLECTED SO FAR.
POP A ; GET EXPLICIT 10'S EXPONENT.
POP K ; GET ITS SIGN.
IFEQ K, 0 ; IS IT POSITIVE ?
JP \$ADDEX ; YES SO ADD 'EM.
COMP A
INC A ; CHANGE TO 2'S COM.
\$ADDEX:
ADD A, W(SP-06) ; ADD IMPLICIT EXPONENT.
IFGT A, O7FFF ; IS IT NEGATIVE ?
JP \$NEGIO ; YES, CHANGE IT.
LD X, O ; LOAD POST. SIGN IN X.
JP \$ESAVE
\$NEG10
LD, X, OFF ; LOAD NEG. SIGN IN X.
COMP A
INC A ; MAKE IT POSITIVE.
\$ESAVE:
LD B,A ; SAVE LO'S EXPONENT IN A.
POP A ; GET HI-INT.
POP K ; GET LO-INT.
PUSH X ; SAVE SIGN OF 10'S EXPONENT.
PUSH B ; AND ITS VALUE.
;
; NOW CONVERT HI-INT.LO-INT TO A NORMALIZED FLOATING POINT

```
```

NATIONAL SEMICONDUCTOR CORPORATION PAGE: 19
HPC CROSS ASSEMBLER,REV:C, 30 JUL }8
ATOF
ATOF.MAC
203 ; NUMBER. THE BINARY EXPONENT IS COLLECTED IN B.
204
205 F21A 9000
206 F2lC }5
207 F2lD 8200CAFD
208 F221 4E
209
210 F222 00
211 F223 ACC8CA
212 F226 02
213 F227 8208C4EB
214 F22B 3FCC
215 F22D 3FCE
216 F22F 3C
217
218
219
220 F230 AECA
221 F232 9210
222 F234 42
223
224
225
226 F235 9220
227
228 F237 E7
229 F238 07
230 F239 4D
231 F23A AECA
232 F23C E7
233 F23D 07
234 F23E 96CA08
235 F241 AECA
236 F243 AACC
237 F245 40
238 F246 6F
239
240 F247 D7
241 F248 AB00
242 F24A 3FCE
243 F24C 3FC8
244 F24E AE00
245 F250 AFCC
246 F252 AFCE
247 F254 AECA
248 F256 960010
249 F259 58
250
; GET HERE MEANS 10'S EXPONENT IS POSITIVE, SO MULTIPLY BY 10.
251 ; ACTUALLY, WHAT IS USED IS
252
253
IFGT A, O ; IF HI-INT IS NOT 0,
JP \$NORM2 ; NEED TO SHIFT K AND A.
IFGT K, O ; IF HI-INT IS O, BUT NOT LO-INT,
JP \$NORM1 ; NEED TO SHIFT ONLY K.
; GET HERE MEANS MANTISSA IS 0.
CLR A
LD K, A
SET C
SUB SP, 08 ; ADJUST SP. DONE !!!
POP B
POP X
RET
;
\$NORM1:
; HI-INT IS O, SO WORK WITH LO-INT ONLY.
X A, K
LD B, OlO ; LOAD 16 INTO EXPONENT COUNTER.
JP \$NRLUP
;
\$NORM2:
; HI-INT IS NOT O, SO NEED TO HANDLE BOTH.
LD B, 020 ; IOAD 32 INTO LOOP COUNTER.
\$NRLUP:
SHL A
IF C ; DID A I COME OUT ?
JP \$NRDUN ; YES IT IS NORMALIZED NOW.
X A, K
SHL A
IF C
SET K.O
X A, K
DECSZ B
NOP ; SHOULD NEVER BE SKIPPED!!
JP \$NRLUP
\$NRDUN:
RRC A ; RESTORE SHIFTED 1.
ST A, TMP1 ; STORE IN W(0).
POP X ; GET 10'S EXPONENT.
POP A ; GET LO'S EXPONENT SIGN.
X A, TMP1 ; A IS HI-INT ONCE MORE.
PUSH B ; SAVE BINARY EXPONENT.
PUSH X ; SAVE 10'S EXPONENT.
X A, K ; HI-INT TO K, LO-INT TO A.
IF TMP1.0 ; IS 10'S EXPONENT NEGATIVE ?
JP \$DIV10 ; YES, GO TO DIVIDE BY 10.
10^N}=(0.625*(2^4)^
; SO MULTIPLY BY 0.625 NOW AND TAKE CARE OF 2^(4*N) LATER.

```

NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER, REV:C, 30 JUL 86
PAGE: 20
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
ATOF
ATOF.MAC

254 F25A A4F26ACCAB
255 F25F AFCC
256 F261 A4F26CCCAB
257 F266 AFCC
258 F268 57
259
260
261
262 F269 40
263 F26A 0000
264 F26C 00AO
265 F26E CDCC
266 F270 CCCC
267
268
269
270
271
272
273 F272 A4F26ECCAB
74 F277 AFCC
275 F279 A4F270CCAB
276 F27E AFCC
277
278
279
280 F280 9200
281
282 F282 8200CEFC
283 F286 57
284
285 F287 35C0
286 F289 AECA
287 F28B \(E 7\)
288 F28C 07
289 F28D 4A
290 F28E A9CC
291
292 F290 AECA
293 F292 E7
294 F293 07
295 F294 96CA08
296 F297 43
297
298 F298 D7
299 F299 AECA
300
301 F29B AACE
302 F29D 76
303
304

LD B, W(\$MTLO)
PUSH B ; SAVE LO WORD OF 0.625 ON STACK.
LD B, W(\$MTHI)
PUSH B ; SAVE HI WORD OF 0.625 ON STACK.
JP §JAMIT ; GO TO ROUTINE THAT JAMS \(0.625^{\wedge} \mathrm{N}\)
; BY REPEATED MULTIPLICATION INTO HI-INT.IO-INT.
;
; DEFINE SOME CONSTANTS.
. EVEN ; FORCE EVEN ADDRESS.
\$MTLO: .WORD 0
\$MTHI: .WORD OAOOO
\$DTL0: .WORD OCCCD
\$DTHI: .WORD OCCCC
;
\$DIV10:
; GET HERE MEANS 10'S EXPONENT IS NEGATIVE, SO DIVIDE BY 10.
; ACTUALLY WHAT IS DONE IS
; \(\left.\quad 10^{\wedge}(-N)=\left(\left(2^{\wedge} 3\right) /(0.8)\right)^{\wedge}(-N)=\left((0.8)^{\wedge} N\right)^{*}\left(2^{\wedge}\left(-3^{*} N\right)\right)\right)\)
; SO MULTIPLY BY 0.8 NOW AND TAKE CARE OF \(2^{\wedge}\left(-3^{*} N\right)\) LATER. LD B, W(\$DTLO)
PUSH B ; SAVE LO WORD OF . 8
LD B, W(\$DTHI)
PUSH B ; SAVE HI WORD OF . 8
;
\$JAMIT:
; JAM IN THE MULTIPLICATION PART NEEDED TO HANDLE THE 10'S EXP.
ID B, 0 ; B IS USED TO TRACK ANY BINARY POWERS ; THAT COME UP DURING NORMALIZATION.
IFEQ X, 0 ; IS 10'S EXPONENT 0 ?
JP \$JAMDN ; YES, DONE ALREADY.
\$JAMLP:
JSR BFMUL ; MULTIPLY USING 32 BIT UNSIGNED.
XA A, K ; SWAP HI AND LO WORDS.
SHL A
IF C ; IS THERE A CARRY ?
JP \$ISNED ; YES, SO IT IS ALREADY NORMALIZED.
INC B ; NEED TO SHIFT LEFT TO NORMALIZE, SO ; INCREASE B BY 1.
X A, K
SHL A
IS C
SET K.O
JP \$OVR1
\$ISNED:
RRC A
X A, K
\$OVR1:
DECSZ X ; DONE YET \(P\)
JP \$JAMLP ; NO SO DO IT ONCE MORE.
; GET HERE MEANS MULTIPLICATIONS HAVE BEEN DONE. NOW TAKE ; CARE OF THE EXPONENTS.
```

NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 21
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
ATOF
ATOF.MAC
305
306 F29E 3FCE
307 F2AO 3FCE
308 F2A2 3FCE
309 F2A4 AFC8
310 F2A6 AFCA
311 F2A8 A6FFFAC4A8
312 F2AD 02
313 F2AE 96CCEB
314
315 F2Bl ACC8CC
316 F2B4 A8CE
317 F2B6 960010
318 F2B9 49
319
320
321 F2BA E7
322 F2BB E7
323 F2BC 96CCF8
324 F2BF B8007E
325 F2C2 4C
326
327
328
329
330 F2C3 E7
331 F2C4 96CEF8
332 F2C7 O1
333 F2C8 04
334 F2C9 96CCF8
335 F2CC B8007E
336
337
338 F2CF ACC4CE
339 F2D2 02
340 F2D3 820ACEEB
341 F2D7 AFCE
342 F2D9 BD7FFF
343 F2DC B4FD3F
344 F2DF 9C00
345 F2El B4FD3A
346 F2E4 9DFE
347 F2E6 B4FD46
348
349 F2E9 3FCE
350 F2EB E7
351 F2EC E7
352 F2ED E7
353 F2EE E7
354 F2EF E7
355 F2FD E7

```
\$JAMDN:
POP X
POP X ; GET 0.625 OR 0.8 OFF THE STACK.
POP X ; GET THE 10'S EXPONENT.
PUSH A ; SAVE LO WORD OF FLP NUMBER.
PUSH K ; SAVE HI WORD OF FLP NUMBER.
LD A, W(SP-6) ; GET THE BINARY EXPONENT THAT WAS SAVED.
SET C
SUBC A, B ; SUBTRACT FROM IT BINARY EXPONENT COLLECTED ; DURING THE JAMMING.
LD B, A ; SAVE IT IN B.
LD A, X ; MOVE THE LO'S EXPONENT TO A.
IF TMP1.0 ; IS THE \(10^{\prime}\) S EXPONENT NEGATIVE ?
JP §NAGAS ; YES, SO GOT TO SUBTRACT.
; GET HERE MEANS 10'S EXPONENT IS ; POSITIVE, SO MUL IT BY 4.
SHL A ; MULTIPLY BY 2.
SHL A ; MULTIPLY BY 2 AGAIN.
ADD A, B ; GET THE BINARY EXPONENT IN ALSO.
ADD A, 07E ; AND THE IEEE BIAS.
JP §EXCPT ; GO CHECK FOR OVER/UNDERFLOW.
;
\$NAGAS:
; GET HERE MEANS 10'S EXPONENT IS NEGATIVE, SO GOT TO MULTIPLY
; IT BY -3.
SHL A ; MULTIPLY BY 2.
ADD A, X ; ADD TO GIVE MULTIPLY BY 3.
COMP A
INC A ; MAKE IT NEGATIVE.
ADD A, B ; GET IN THE BINARY EXPONENT.
ADD A, O7E ; AND THE IEEE BIAS.
\$EXCPT:
; CHECK FOR OVERFLOW/UNDERFLOW.
LD X, SP ; FIRST DO SOME JUGGLING
SET C ; TO BE COMPATIBLE WITH EXCEPTION
SUBC \(X, O A\); HANDLING IN OTHER ROUTINES.
PUSH X
IFGT A, O7FFF ; IS BIASED EXPONENT NEGATIVE ?
JMPL UNDFL
IFEQ A, 0 ; IS IT 0 ?
JMPL UNDFL ; YES IT IS STILL UNDERFLOW.
IFGT A, OFE ; IS IT GT THAN 254 ?
JMPL OVRFL
; GET HERE MEANS VALID SP FLP NUMBER.
POP X ; X POINTS TO MANTISSA SIGN.
SHL A
SHL A
SHL A
SHL A
SHL A
SHL A
NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 22
HPC CROSS ASSEMBLER,REV:C, 30 JUL 86
ATOF
ATOF.MAC
358 F2F3 8FFA
```

356 F2Fl E7
357 F2F2 E7

359 F2F5 ABOO
360 F2F7 3FCA
361 F2F9 3FC8
362 F2FB Fl
363 F2FC A8CA
364 F2FE Fl
365 F2FF A800
366 F301 F3
367 F302 3664
368 F304 F2
369 F305 F2
370 F306 AFCE
371 F308 368C
372 F30A 3FC4
373 F3OC 3FCC
374 F30E 3FCE
375 F310 3C
376 ;
377

SHL A
SHL A ; MOVE EXPONENT TO HIGH BYTE.
OR A, W(X) ; GET THE MANTISSA SIGN IN.
ST A, TMP1 ; SAVE IT IN TMPl.
POP K ; FI-HI TO K.
POP A ; F1-LO TO A.
X A, W(X+) ; SAVE Fl-LO.
LD A, K
$\mathrm{X} A, W(X+) \quad$; SAVE Fl-HI.
LD A, TMP1
X A, $\mathrm{W}(\mathrm{X}-) \quad$; SAVE Fl-EXP.F1-SIGN, X POINTS TO Fl-HI.
JSRL SROUND ; ROUND THE RESULT.
ID A, W(X-) ; X POINTS TO Fl-HI.
LD A, W(X-) ; X POINTS TO Fl-LO.
PUSH X
JSR FPAK ; PACK IT INTO IEEE FORMAT.
POP SP
POP B
POP X
RET

NATIONAL SEMICONDUCTOR CORPORATION PAGE: 23 HPC CROSS ASSEMBLER,REV:C,30 JUL 86 ATOF
FTOA.MAC

| 31 | . FORM 'FTOA.MAC' |
| :---: | :---: |
| 32 | . INCLD FTOA.MAC |
| 1 | .TITLE FTOA |
| 2 | . LOCAL |
| 3 | ; |
| 4 | ; THIS SUBROUTINE CONVERTS A SINGLE PRECISION, BINARY FLOATING |
| 5 | ; POINT NUMBER IN THE IEEE FORMAT TO A DECIMAL FLOATING POINT |
| 6 | ; STRING. THE DECIMAL FLOATING POINT STRING IS OBTAINED TO A |
| 7 | ; PRECISION OF 9 DECIMAL DIGITS. |
| 8 | ; |
| 9 | ; THE ALGORITHM USED IS BASED ON: |
| 10 | ; J.T. COONEN, 'AN IMPLEMENTATION GUIDE TO A PROPOSED STANDARD |
| 11 | ; FOR FLOATING POINT ARITHMETIC,' IEEE COMPUTER, JAN. 1980, PP 68-79. |
| 12 |  |
| 13 | ; ON INPUT, THE BINARY SP FLP NUMBER IS IN REGS. K AND A. |
| 14 | ; B CONTAINS THE ADDRESS OF THE LOCATION WHERE THE DECIMAL FLOATING |
| 15 | ; POINT STRING IS TO START. NOTE THAT AT LEAST 17 BYtes are needed |
| 16 | ; FOR THE STORAGE OF THE STRING. THE LAST BYTE IS ALWAYS NULL. |
| 17 |  |
| 18 | ; ALL Registers are preserved by this Subroutine. |
| 19 | ; |
| 20 | FTOA: |
| 21 F311 AFCE | PUSH X ; SAVE X ON THE STACK. |
| 22 F313 AFCC | PUSH B ; SAVE B ON THE STACK. |
| 23 | ; CHECK AND SEE IF Fl IS A NAN. |
| 24 F315 3605 | JSR FNACHK |
| 25 F317 07 | IF C |
| 26 F318 B401B4 | JMPL \$NAN ; YET IT IS, SO GET OUT. |
| 27 | ; CHECK AND SEE IF Fl IS ZERO. |
| 28 F31B 36CA | JSR FZCHK |
| 29 F31D 07 | IF C |
| 30 F31E B401C8 | JMPL \$ZERO ;YES IT IS, SO GET OUT. |
| 31 | ; GET HERE MEANS Fl IS A NON-ZERO, NON-NAN FLP NuMber. |
| 32 F321 ACC4CE | LD X, SP |
| 33 F324 8206C4F8 | ADD SP, 06 ; ADJUST SP. |
| 34 F328 36C7 | JSR FUNPAK ; UNPACK THE NUMBER. |
| 35 | ; X POINTS ONE WORD PAST Fl-EXP.Fl-SIGN |
| 36 | ; ON RETURN. |
| 37 | ; |
| 38 | ; COMPUTE THE EXPONENT OF 10 FOR DECIMAL FLP NO. |
| 39 | ; THIS IS DONE AS FOLLOWS: |
| 40 | ; SUPPOSE Fl $=\mathrm{FM}{ }^{*}$ ( $2^{\wedge} \mathrm{M}$ ) |
| 41 | LET U $=\mathrm{M}^{*}$ LOG (2) NOTE: LOG IS TO BASE 10. |
| 42 | THEN V = INT ( $\mathrm{U}+1-9$ ) |
| 43 | IS USED AS THE 10'S EXPONENT. |
| 44 | NOTE: INT REFERS TO INTEGER PART. |
| 45 |  |
| 46 F32A D2 | LD A, $\mathrm{M}(\mathrm{X}-\mathrm{l}$ ( X POINTS TO Fl-EXP. |
| 47 F32B D2 | LD A, M(X-) ; LOAD Fl-EXP. X POINTS TO Fl-SIGN. |
| 48 F32C B7000000 | LD TMP1, 0 ; FIRST GUESS POSITIVE SIGN FOR EXP. |
| 49 F330 B8FF82 | ADD A, OFF82 ; REMOVE IEEE BIAS FROM Fl-EXP. |

                                    . INCLD FTOA.MAC
                                    .TITLE FTOA
                                    . LOCAL
    ; THIS SUBROUTINE CONVERTS A SINGLE PRECISION, BINARY FLOATING
; POINT NUMBER IN THE IEEE FORMAT TO A DECIMAL FLOATING POINT
; STRING. THE DECIMAL FLOATING POINT STRING IS OBTAINED TO A
; PRECISION OF 9 DECIMAL DIGITS.
; THE ALGORITHM USED IS BASED ON:
; J.T. COONEN, 'AN IMPLEMENTATION GUIDE TO A PROPOSED STANDARD
; FOR FLOATING POINT ARITHMETIC,' IEEE COMPUTER, JAN. 1980, PP 68-79.
; ON INPUT, THE BINARY SP FLP NUMBER IS IN REGS. K AND A.
; B CONTAINS THE ADDRESS OF THE LOCATION WHERE THE DECIMAL FLOATING
; POINT STRING IS TO START. NOTE THAT AT LEAST 17 BYTES ARE NEEDED
; FOR THE STORAGE OF THE STRING. THE LAST BYTE IS ALWAYS NULL.
; ALI REGISTERS ARE PRESERVED BY THIS SUBROUTINE.
FTOA:
PUSH X ; SAVE $X$ ON THE STACK.
PUSH B ; SAVE B ON THE STACK.
; CHECK AND SEE IF Fl IS A NAN.
JSR FNACHK
IF C
JMPL \$NAN ; YET IT IS, SO GET OUT.
; CHECK AND SEE IF Fl IS ZERO.
JSR FZCHK
IF C
JMPL \$ZERO ;YES IT IS, SO GET OUT.
LD X, SP
ADD SP, 06 ; ADJUST SP.
JSR FUNPAK ; UNPACK THE NUMBER.
; X POLNTS ONE WORD PAST Fl-EXP.Fl-SIGN
; ON RETURN.
; COMPUTE THE EXPONENT OF 10 FOR DECIMAL FLP NO.
; THIS IS DONE AS FOLLOWS:
SUPPOSE F1 $=F M$ * (2 ${ }^{\wedge} M$ )
LET $U=M^{*}$ LOG (2) NOTE: LOG IS TO BASE 10.
THEN V $=$ INT (U+1-9)
IS USED AS THE 10'S EXPONENT.
NOTE: INT REFERS TO INTEGER PART.
LD A, $M(X-) \quad$; X POINTS TO Fl-EXP.
LD A, $M(X-)$; LOAD Fl-EXP. X POINTS TO F1-SIGN.
LD TMPI, 0 ; FIRST GUESS POSITIVE SIGN FOR EXP.
ADD A, OFF82 ; REMOVE IEEE BIAS FROM FI-EXP.

## NATIONAL SEMICONDUCTOR CORPORATION <br> HPC CROSS ASSEMBLER,REV:C, 30 JUL 86 <br> FTOA <br> FTOA.MAC

PAGE:
24

| 50 | F333 AFC8 | PUSH A | ; SAVE IT ON THE STACK. |
| :---: | :---: | :---: | :---: |
| 51 | F335 AFCE | PUSH X | ; SAVE Fl-SIGN ADDRESS ALSO. |
| 52 | F337 07 | IF C | ; WAS THERE A CARRY ON THE LAST ADD ? |
| 53 | F338 46 | JP \$MLOG2 | ; YES, SO 2'S EXP IS POSITIVE. |
| 54 | F339 B700FF00 | ID TMP1, OFF | ; 2'S EXPONENT IS NEGATIVE. |
| 55 | F33D 01 | COMP A |  |
| 56 | F33E 04 | INC A | ; MAKE IT POSITIVE. |
| 57 |  | \$ML0G2: |  |
| 58 |  | ; MULTIPLY M BY LOG(2). |  |
| 59 | F33F BE4D10 | MULT A, 04D10 | ; LOG(2) IS 0.0100110100010000 TO 16 BITS. |
| 60 |  |  | ; X CONTAINS INTEGER PART, AND A FRACT. PART. |
| 61 | F342 AECE | XA , X | ; SWAP THE TWO. |
| 62 | F344 960010 | IF TMP1.0 | ; WAS THE 2'S EXPONENT NEGATIVE ? |
| 63 | F347 41 | JP \$CSIGN | ; YES, SO MAKE U NEGATIVE. |
| 64 | F348 4B | JP \$REMV9 | ; NO, SO GO DO V = U + 1-9. |
| 65 |  | \$CSIGN: |  |
| 66 | F349 01 | COMP A | ; COMP INTEGER PART. |
| 67 | F34A AECE | X A, X |  |
| 68 | F34C 01 | COMP A | ; FRACTION PART. |
| 69 | F34D B80001 | ADD A, 01 |  |
| 70 | F350 AECE | X A, X |  |
| 71 | F352 07 | IF C |  |
| 72 | F353 04 | INC A |  |
| 73 |  | \$REMV9 : |  |
| 74 | F354 04 | INC A | ; INCREASE FRACTION PART. |
| 75 | F355 B8FFF7 | ADD A, OFFF7 | ; SUBTRACT 9. |
| 76 | F358 BD7FFF | IFGT A, O7FFF | ; IS IT NEGATIVE ? |
| 77 | F35B 45 | JP \$CHNGS | ; YES, SO CHANGE ITS SIGN. |
| 78 | F35C B7000000 | LD TMP1, 0 | ; REMEMBER POSITIVE SIGN. |
| 79 | F36D 4F | JP \$DIV10 |  |
| 80 |  | \$CHNGS: |  |
| 81 | F361 B700FF00 | LD TMP1, OFF | ; REMEMBER NEGATIVE SIGN. |
| 82 | F365 01 | COMP A | ; MAKE V POSITIVE. |
| 83 | F366 AECE | X A, X |  |
| 84 | F368 01 | COMP A |  |
| 85 | F369 B80001 | ADD A, 01 |  |
| 86 | F36C AECE | X A, X |  |
| 87 | F36E 07 | IF C |  |
| 88 | F36F 04 | INC A |  |
| 89 |  | \$DIV10: |  |
| 90 |  | ; |  |
| 91 |  | ; V = INT ( $+1+9$ ) HAS B | EEN COMPUTED AND IS IN A. |
| 92 |  | ; NOW COMPUTE W = Fl/ 1 | $\left.0^{\wedge} \mathrm{V}\right)$. W SHOULD BE AN INTEGER, AND IT IS |
| 93 |  | ; COMPUTED TO A 32 BIT | PRECISION. |
| 94 |  | ; THIS COMPUTATION IS D | ONE AS FOLLOWS: |
| 95 |  | ; IF V > 0, THEN | $\mathrm{Fl} /\left(10^{\wedge} \mathrm{V}\right)=\mathrm{Fl}{ }^{*}\left(0.8^{\wedge} \mathrm{V}\right)^{*}\left(2^{\wedge}(-3 \mathrm{~V})\right)$. |
| 96 |  | ; IF V < O, THEN | $\mathrm{Fl} /\left(10^{\wedge} \mathrm{V}\right)=\mathrm{Fl}{ }^{*}\left(0.625^{\wedge} \mathrm{U}\right)^{*}\left(2^{\wedge}(4 \mathrm{~V})\right)$. |
| 97 |  | ; SO FIRST MULTIPLY THE | MANTISSA OF Fl V TIMES BY 0.8 (OR 0.625) |
| 98 |  | ; AND THEN ADJUST THE EXP | XPONENT OF F1. NOTE THAT THE PARTIAL PRODUCTS |
| 99 |  | ; IN MULTIPLYING BY 0.8 | (OR 0.625) ARE KEPT NORMALIZED. THIS IS |
| 100 |  | ; ESSENTIAL TO PRESERVE | 32 BIT ACCURACY IN THE FINAL RESULT. |

## NATIONAL SEMICONDUCTOR CORPORATION




```
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 27
HPC CROSS ASSEMBLER,REV:C,30 JUL }8
FTOA
FTOA.MAC
203 F406 04
204 F407 B700FF00
205 F40B 53
206
207 F40C 3FC8
208 F40E 3FC8
209 F410 3FC8
210 F412 960010
211 F41542
212
213 F416 04
214 F417 47
215
216 F418 AAC8
217 F41A 44
218 F41B B7000000
219
220 F41F ACC4CE
221 F422 02
222 F423 8204CEEB
223 F427 AFCE
224 F429 95B9
225
226 F42B 01
227 F42C 04
228 F42D B80020
229 F430 ACC8CE
230 F433 3FCA
231 F435 3FC8
232 F437 8200CEFC
233 F43B 49
234
235
236 F43C AECA
237 F43E C7
238 F43F AECA
239 F441 D7
240 F442 AACE
241 F444 68
242
243
244
245 F445 AFC8
246 F447 AFCA
247 F449 A6FFF0C4A8
248 F44E B80010
249 F451 ACC8CC
250 F454 00
251 F455 C3
252 F456 40
253 F457 A6FFFAC4A8
```

INC A
LD TMP1, OFF ; U CHANGES SIGN.
JP \$GOBAK
\$INCRV:
POP A ; GET HI PROD. OFF STACK.
POP A ; GET LO PROD. OFF STACK.
POP A ; GET MAGN. OF V.
IF TMP1.0 ; IS V NEGATIVE ?
JP \$VDOWN ; YES.
\$VUP:
INC A
JP \$GOBAK
\$VDOWN:
DECSZ A
JP \$GOBAK
LD TMP1, 0 ; $V$ CHANGES SIGN.
\$GOBAK:
LD X, SP
SET C
SUBC X, 04
PUSH X
JMP \$DIV10
\$GOON:
COMP A
INC A ; NEGATE A.
ADD A, 020 ; SUBTRACT IT FROM 32.
LD $\mathrm{X}, \mathrm{A}$; AND MOVE IT TO X.
POP X ; GET HI WORD OF PRODUCT.
POP A ; GET LO WORD OF PROD.
IFEQ X, 0 ; IS X 0 ?
JP \$INDUN ; YES, SO ALREADY A 32 BIT INTEGER.
\$INTFY:
; NOW ADJUST THE PRODUCT TO FORM A 32 BIT INTEGER.
$\mathrm{X} A, \mathrm{~K}$; SWAP HI AND LO WORDS.
SHR A
X A, K
RRC A ; SHIFT IT RIGHT ONCE.
DECSZ X ; X O YET ?
JP \$INTFY ; NO SO GO DO SOME MORE.
\$INDUN:
; GET HERE MEANS K.A CONTAIN THE 32 BIT INTEGER THAT IS THE
; MANTISSA OF THE DECIMAL FLP NUMBER.
PUSH A ; SAVE LO-INT.
PUSH K ; SAVE HI INT.
LD A, W(SP-010) ; GET STARTING ADDRESS OF DECIMAL STRING.
ADD A, 010 ; ADD 16 TO IT.
LD B, A ; AND MOVE IT B.
CLR A
XS $A, M(B-) \quad$; OUTPUT TERMINATING NULL BYTE.
NOP
LD A, W(SP-06) ; GET V.

```
254 F45C 9FOA
255
256 F45E AECE
257 F460 B80030
258 F463 C3
259 F464 40
260 F465 A8CE
261 F467 B80030
262 F46A C3
263 F46B 40
264 F46C 902B
265 F46E 960010
266 F471 902D
267 F473 C3
268 F474 40
269 F475 9045
270 F477 C3
271 F478 40
272 F479 902E
273 F47B C3
274 F47C }4
275
276 F47D B7000A00
277
278 F481 3FC8
279 F483 9F0A
280
281 F485 ACC8CA
282 F488 3FC8
283 F48A AFCC
284 F48C ACCACC
285 F48F 82
    F490 0A
    F491 C8
    F492 EF
286
287 ; BECAUSE THE ASSEMBLER DOES NOT KNOW ABOUT IT YET, WE HAVE TO
288 ; KLUDGE IT THIS WAY.
289 ; AFTER THE DIVD, A CONTAINS THE LO-QUOT. AND X THE REM.
290 F493 ACCCCA
291 F496 3FCC
292 F498 AFC8
293 F49A AFCA
294 F49C A8CE
295 F49E B80030
296 F4Al C3
297 F4A2 }4
298 F4A3 AA00
299 F4A5 9524
300
301 F4A7 3FC8
```

```
    DIV A, OA ; DIVIDE IT BY 10. QUOT. IN A,
```

    DIV A, OA ; DIVIDE IT BY 10. QUOT. IN A,
    REM. IN X.
    REM. IN X.
    X A, X ; REM TO A.
    X A, X ; REM TO A.
    ADD A, 030 ; MAKE IT INTO ASCII BYTE.
    ADD A, 030 ; MAKE IT INTO ASCII BYTE.
    XS A, M(B-) ; OUTPUT IT.
    XS A, M(B-) ; OUTPUT IT.
    NOP
    NOP
    LD A, X
    LD A, X
    ADD A, 030
    ADD A, 030
    XS A, M(B-)
    XS A, M(B-)
    NOP ; FINISHED OUTPUTING EXPONENT.
    NOP ; FINISHED OUTPUTING EXPONENT.
    LD A, 028 ; SAY EXP SIGN IS '+'.
    LD A, 028 ; SAY EXP SIGN IS '+'.
    IF TMP1.0
    IF TMP1.0
    ID A, O2D ; NOPE, IT IS '-'.
    ID A, O2D ; NOPE, IT IS '-'.
    XS A,M(B-) ; OUTPUT IT.
    XS A,M(B-) ; OUTPUT IT.
    NOP
    NOP
    LD A, 045
    LD A, 045
    XS A, M(B-) ; OUTPUT 'E'.
    XS A, M(B-) ; OUTPUT 'E'.
    NOP
    NOP
    LD A, O2E
    LD A, O2E
    XS A, M(B-) ; OUTPUT '.'.
    XS A, M(B-) ; OUTPUT '.'.
    NOP
    NOP
    ; NOW NEED TO OUTPUT 1O DECIMAL DIGITS.
; NOW NEED TO OUTPUT 1O DECIMAL DIGITS.
LD TMP1, OA ; LOAD 10 INTO TMPI AS LOOP COUNTER.
LD TMP1, OA ; LOAD 10 INTO TMPI AS LOOP COUNTER.
\$DOLUP:
\$DOLUP:
POP A ; A CONTAINS HI INT.
POP A ; A CONTAINS HI INT.
DIV A, OA ; DIVIDE IT BY 10. QUOT. IN A,
DIV A, OA ; DIVIDE IT BY 10. QUOT. IN A,
; REM. IN X.
; REM. IN X.
LD K, A ; A CONTAINS LO INT
LD K, A ; A CONTAINS LO INT
PUSH B ; SAVE DEC. STR. ADDR.
PUSH B ; SAVE DEC. STR. ADDR.
LD B,K ; B CONTAINS HI-QUOT.
LD B,K ; B CONTAINS HI-QUOT.
.BYTE 082,0A,0C8,OEF
.BYTE 082,0A,0C8,OEF
; THE ABOVE 4 BYTES REPRESENT THE INSTRUCTION DIVD A, OA.
; THE ABOVE 4 BYTES REPRESENT THE INSTRUCTION DIVD A, OA.
LD K, B ; MOVE HI-QUOT TO K.
LD K, B ; MOVE HI-QUOT TO K.
POP B ; B CONTAINS DEC. STR. ADDR.
POP B ; B CONTAINS DEC. STR. ADDR.
PUSH A ; SAVE LO INT.
PUSH A ; SAVE LO INT.
PUSH K ; SAVE HI INT.
PUSH K ; SAVE HI INT.
LD A, X ; MOVE REM TO A.
LD A, X ; MOVE REM TO A.
ADD A, 030 ; ASCII-FY IT.
ADD A, 030 ; ASCII-FY IT.
XS A, M(B-) ; AND OUTPUT IT.
XS A, M(B-) ; AND OUTPUT IT.
NOP
NOP
DECSZ TMPI ; IS TMPI O YET ?
DECSZ TMPI ; IS TMPI O YET ?
JMP \$DOLUP ; NO, GO GET SOME MORE.
JMP \$DOLUP ; NO, GO GET SOME MORE.
; GET HERE MEANS DONE WITH OUTPUTING MANTISSA.
; GET HERE MEANS DONE WITH OUTPUTING MANTISSA.
POP A

```
    POP A
```

```
NATIONAL SEMICONDUCTOR CORPORATION PAGE: 29
HPC CROSS ASSEMBLER,REV:C,30 JUL }8
FTOA
FTOA.MAC
302 F4A9 3FC8
303 F4AB 3FC8 POP A
304 F4AD 3FC8
305 F4AF 3FCA
306 F4Bl 9020
307 F4B3 96CA10
308 F4B6 902D
309 F4B8 C6
310 F4B9 AFCA
311 F4BB ACC4CE
312 F4BE 02
313 F4BF 8206CEEB
314 F4C3 AFCE
315 F4C5 B5FBB4 +
316 F4C8 3FC4
317 F4CA 3FCC
318 F4CC 3FCE
319 F4CE 3C
320
321
322
323 F4CF AFC8
324 F4D1 ACCCCE
325 F4D4 8210CEF8
326 F4D8 00
327 F4D9 03
328 F4DA 9210
329
330 F4DC 90FF
331 F4DE D3
332 F4DF AACC
333 F4E1 }6
334 F4E2 3FC8
335 F4E4 3FCC
336 F4E6 3FCE
337 F4E8 3C
338 ;
339 $ZER0:
341 F4E9 AFC8
342 F4EB ACCCCE
343 F4EE 8210CEF8
344 F4F2 00
345 F4F3 D3
346 F4F4 9030
347 F4F6 D3
348 F4F7 9030
349 F4F9 D3
350 F4FA 902B
351 F4FC D3
352 F4FD 9045
```

```
```

```
    POP A
```

```
```

    POP A
    ```
```

```
    POP A
```

```
```

    POP A
    ```
POP A ; GET SOME GARBAGE OFF THE STACK.
```

POP A ; GET SOME GARBAGE OFF THE STACK.

```
POP A ; GET SOME GARBAGE OFF THE STACK.
```

POP A ; GET SOME GARBAGE OFF THE STACK.
POP K ; GET Fl-EXP.Fl-SIGN TO K.
POP K ; GET Fl-EXP.Fl-SIGN TO K.
POP K ; GET Fl-EXP.Fl-SIGN TO K.
POP K ; GET Fl-EXP.Fl-SIGN TO K.
LD A, O2D ; LOAD SP INTO A.
LD A, O2D ; LOAD SP INTO A.
LD A, O2D ; LOAD SP INTO A.
LD A, O2D ; LOAD SP INTO A.
IF K.O
IF K.O
IF K.O
IF K.O
LD A, O2D ; IF MAINT. IS NEG. LOAD '-'.
LD A, O2D ; IF MAINT. IS NEG. LOAD '-'.
LD A, O2D ; IF MAINT. IS NEG. LOAD '-'.
LD A, O2D ; IF MAINT. IS NEG. LOAD '-'.
ST A, M(B) ; OUTPUT SIGN.
ST A, M(B) ; OUTPUT SIGN.
ST A, M(B) ; OUTPUT SIGN.
ST A, M(B) ; OUTPUT SIGN.
PUSH K ; Fl-EXP.Fl-SIGN BACK ON STACK.
PUSH K ; Fl-EXP.Fl-SIGN BACK ON STACK.
PUSH K ; Fl-EXP.Fl-SIGN BACK ON STACK.
PUSH K ; Fl-EXP.Fl-SIGN BACK ON STACK.
LD X, SP
LD X, SP
LD X, SP
LD X, SP
SET C
SET C
SET C
SET C
SUBC X, 06 ; X POINTS TO Fl-LO.
SUBC X, 06 ; X POINTS TO Fl-LO.
SUBC X, 06 ; X POINTS TO Fl-LO.
SUBC X, 06 ; X POINTS TO Fl-LO.
PUSH X
PUSH X
PUSH X
PUSH X
JSR FPAK ; PACK IT, SO RESTORING K AND A.
JSR FPAK ; PACK IT, SO RESTORING K AND A.
JSR FPAK ; PACK IT, SO RESTORING K AND A.
JSR FPAK ; PACK IT, SO RESTORING K AND A.
POP SP
POP SP
POP SP
POP SP
POP B ; RESTORE B.
POP B ; RESTORE B.
POP B ; RESTORE B.
POP B ; RESTORE B.
POP X ; RESTORE X.
POP X ; RESTORE X.
POP X ; RESTORE X.
POP X ; RESTORE X.
RET
RET
;
;
\$NAN:
\$NAN:
; GET HERE MEANS Fl IS A NAN.
; GET HERE MEANS Fl IS A NAN.
PUSH A
PUSH A
LD X, B
LD X, B
ADD X, 0l0
ADD X, 0l0
CLR A
CLR A
X A, M(X-)
X A, M(X-)
LD B, 010
LD B, 010
\$NANLP:
\$NANLP:
LD A, OFF
LD A, OFF
X A,M(X-)
X A,M(X-)
DECSZ B
DECSZ B
JP \$NANLP
JP \$NANLP
POP A
POP A
POP B
POP B
POP X
POP X
RET
RET
338 ;
339 \$ZER0:
340 ; GET HERE MEANS Fl IS ZERO.
PUSH A
PUSH A
LD X, B ; X CONTAINS DECIMAL STRING ADDR.
LD X, B ; X CONTAINS DECIMAL STRING ADDR.
ADD X, 010
ADD X, 010
CLR A
CLR A
X A, M(X-) ; OUTPUT TERMINATING NULL BYTE.
X A, M(X-) ; OUTPUT TERMINATING NULL BYTE.
LD A, 03O ; LOAD O INTO A.
LD A, 03O ; LOAD O INTO A.
X A, M(X-)
X A, M(X-)
LD A, 030
LD A, 030
X A,M(X-) ; OUTPUT OO FOR EXPONENT.
X A,M(X-) ; OUTPUT OO FOR EXPONENT.
LD A, O2B ; LOAD '+' SIGN.
LD A, O2B ; LOAD '+' SIGN.
X A,M(X-)
X A,M(X-)
LD A, 045 ; LOAD 'E'
LD A, 045 ; LOAD 'E'


```
R
```

R
PUSH X

```
                            PUSH X
```

                            PUSH X
    ```
                            PUSH X
```

```
NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
FTOA
FTOA.MAC
353 F4FF D3 X A, M(X-)
354 F500 902E
355 F502 D3
356 F503 920A
357
358 F505 9030
359 F507 D3
360 F508 AACC
361 F50A 65
362 F508 9020
363 F50D D5
364 F50E 3FC8
365 F510 3FCC
366 F512 3FCE
367 F514 3C
368
369 .END
```

```
NATIONAL SEMICONDUCTOR CORPORATION
```

PAGE: 31
HPC CROSS ASSEMBLER,REV:C, 30 JUL 86
FTOA
FADD.MAC

```
33
34
l
2
3

```

18
19 F515 AB00
F517 A6FFFAC4A8
F51C AFC8
F51E A6FFFAC4A8
F523 BB8000
F526 AFC8
F528 A800
F52A 3009
F52C AB00
F52E 3FC8
F530 3FC8
F532 A800
F534 3C
;
F535 AFCE
F537 AFCC
F539 ACC4CE
F53C 86FFF6CEF8
F541 ACCE00
O
F544 B5FAF9
F547 07
F548 B4FAC4
4 4
45 F54B ACCACC
46 F54E ACC8CE
47 F551 A20200A8
48 F555 ACC8CA
49 F558 AECE

```


```

NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 33
HPC CROSS ASSEMBLER,REV:C,30 JUL }8
FADD
FADD.MAC
101 F5B6 A6FFFCC4EB
102 F5BB 06
103 F5BC 942D
104
105 F5BE 80C9CAAB
106 F5C2 A6FFFCC4FB
107 F5C7 A6FFFCC4AB
108 F5CC 8217CAFD
109 F5DO 5l
110
111 F5D1 8200CAFC
112 F5D5 943B
113
114 F5D7 F4
115 F5D8 C7
116 F5D9 F3
117 F5DA F4
118 F5DB D7
119 F5DC Fl
120 F5DD AACA
121 F5DF 68
122 F5EO 9430
123
124
125 F5E2 F0
126 F5E3 00
127 F5E4 F3
128 F5E5 00
129 F5E6 F3
130 F5E7 00
131 F5E8 F1
132 F5E9 9427
133
134
135 F5EB O1
136 F5EC 04
137 F5ED 80C9CAAB
138 F5Fl 8217CAFD
139 F5F5 51
140
141 F5F6 8200CAFC
142 F5FA 57
143
144 F5FB E4
145 F5FC C7
146 F5FD E3
147 F5FE 40
148 F5FF E4
149 F600 D7
150 F601 El
151 F602 40

```

SUBC A, W(SP-4) ; SUBTRACT F2-EXP. 00000000. IFN C
JMP \$F2GTR ; F2-EXP IS BIGGER THAN F1-EXP.
; GET HERE MEANS Fl-EXP IS BIGGER THAN F2-EXP.
LD K, H(A) ; SAVE DIFF. IN K TO BE USED AS LOOP COUNTER. ADD A, W(SP-4)
ST A, W(SP-4) ; RESTORE Fl-EXP AND STORE IN C-SIGN.
IFGI K, 017
JP §ZROF2 ; K GT 23-DEC MEANS F2 GETS ZEROED IN SHIFTS.
; LOOP TO SHIFT F2 INTO ALIGNMENT.
IFEQ K, 0
JMP \$ADDMN ; \(K=0\) MEANS DONE SHIFTING.
\$L00P2:
LD A, W(X)
SHR A
\(X A, W(X-)\)
LD A, W(X)
RRC A
X A, W(X+)
DECSZ K
JP \$L00P2
JMP \$ADDMN
\$ZROF2:
; SET F2 MANTISSA TO 0 .
LD \(A, W(X+)\); X POINTS TO F2-EXP.F2-SIGN.
CLR A
\(\mathrm{X} A, \mathrm{~W}(\mathrm{X}-) \quad\); AND STORE IT BACK.
CLR A
X A, W(X-)
CLR A
X A, W(X+)
JMP \$ADDMN
; F2 EXPONENT IS GREATER THAN FI EXPONENT. \$F26TR:
```

COMP A
INC A ; CHANGE DIFF IN EXP TO POSITIVE.
LD K, H(A) ; LOAD K WITH LOOP COUNTER.
IFGT K, 017
JP \$ZROFl ; Fl MANT. REDUCED TO O IN SHIFTS. ; LOOP TO SHIFT FI MANT INTO ALIGNMENT.
IFEQ K, 0
JP \$ADDMN ; K=O MEANS DONE SHIFTING.
\$LOOP1:
LD A, W(B)
SHR A
XS A, W(B-)
NOP
LD A, W(B)
RRC A
XS $A, W(B+)$
NOP

```

NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 34
HPC CROSS ASSEMBLER,REV:C,30 JUL 86 FADD
FADD.MAC
152 F603 AAC
153 F605 6A
154 F606 4B
155
156 F607 E0
157 F608 40
158 F609 00
159 F60A E3
160 F60B 40
161 F60C 00
162 F60D E3
163 F60E 40
164 F60F 00
165 F610 E1
166 F611 40
167
168
169 F612 E0
170 F613 40
171 F614 F0
172 F615 D4
173 F616 D8
174 F617 9000
175 F619 9451
176
177 F61B F2
178 F61C F2
179 F61D E2
180 F61E 40
181 F61F E2
182 F620 40
183 F621 E0
184 F622 40
185 F623 02
186 F624 8FEB
187 F626 F1
188 F627 E0
189 F628 40
190 F629 8FEB
191 F62B F1
192 F62C 07
193 F62D 55
194
195 F62E A6FFFCC4A8
196 F633 8FDA
197 F635 F3
198 F636 F4
199 F637 Dl
200 F638 F3
201 F639 F4
202 F63A 01
\$ZROF1: ; SET FI MANT TO O.
LOS \(A, W(B+)\); B POINTS TO Fl-EXP.Fl-SIGN.
NOP
CLR A
XS A, W(B-) ; STORE IT BACK.
NOP
CLR A
XS \(A\), \(W(B-)\)
NOP
CLR A
XS A, W(B+)
NOP
; DETERMINE IF MANTISSAS ARE TO BE ADDED OR SUBTRACTED.
\$ADDMN: ; B POINTS TO F1-HI, X TO F2-HI.
LDS A, W(B+)
NOP
LD A, W(X+)
LD A, M(X) ; LOAD F2-SIGN.
XOR A, \(M(B)\); XOR WITH F1-SIGN.
IFEQ A, 0
JMP \$TRADD ; SAME SIGN SO GO TO ADD MANTISSA.
; GET HERE MEANS TRUE SUBTRACT OF MANIISSA.
LD A, W(X-)
LD A, W(X-) ; X POINTS TO F2-LO.
LDS \(A, W(B-)\)
NOP
LDS A, W(B-)
NOP ; B NOW POINTS TO F1-LO.
LDS \(A, W(B+)\)
NOP ; A NOW CONTAINS Fl-LO.
SET C
SUBC A, W(X) ; SUBTRACT F2-LO.
\(X A, W(X+)\)
LDS \(A, W(B+) \quad ; \quad A\) CONTAINS Fl-HI.
NOP
SUBC A, W(X) ; SUBTRACT F2-HI.
X. A, W(X+)

IF C
JP \$F1SIN ; Fl GE F2, SO SIGN IS Fl-SIGN.
; GET HERE MEANS F1 LT F2, SO SIGN IS F2-SIGN.
LD A, W(SP-4)
OR A, M(X)
\(X A, W(X-)\); C-EXP. C-SIGN HAS BEEN DETERMINED.
LD A, W(X)
COMP A
\(X A, W(X-)\)
LD A, W(X)
COMP A
```

NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 35

```
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
FADD
FADD.MAC
203 F63B B80001
    ADD A, 01
204 F63E F1
205 F63F 07
206 F640 8FA9
207 F642 47
208
; GET HERE MEANS Fl GE F2.
209
210 F643 A6FFFCC4A8
\$FISIN:
LD A, W(SP-4)
211 F648 DA
212 F649 F3
    OR A, M(B)
    X A, W(X-)
213
; NORMALIZE THE MANTISSA.
\$ANORM:
    LD B, X ; B POINTS TO C-HI.
    LDS A, W(B+)
    NOP
    LDS \(A, M(B+)\)
    NOP ; B NOW POINTS TO C-EXP BYTE.
    LD K, 018 ; SET UP LOOP LIMIT OF 24-DEC IN K.
\$NLOOP:
    LD A, W(X)
    SHL A
    IF C ; CARRY MEANS NORMALIZED.
    JMP \$ROUND ; SO JUMP TO ROUNDING CODE.
    X A, W(X-)
    LD \(A, W(X)\)
    SHL A
    X A, W(X+)
    IF C
    SET W(X). 0
    DECSZ M(B) ; ADJUST EXPONENT.
    JP \$0V1
    JMPL UNDFL ; C-EXP ZERO MEANS UNDERFLOW.
\$0V1:
    DECSZ K ; DECREMENT LOOP COUNTER.
    JP \$NLOOP ; GO BACK TO LOOP.
    JMPL UNDFL ; UNDERFLOW
;GET HERE MEANS TRUE ADDITION OF MANTISSA.
\$TRADD:
    LDS A, W(B-)
    NOP
    LDS \(A, W(B-)\)
    NOP ; B NOW POINTS TO Fl-HI.
    LD \(A, W(X-)\)
    LD \(A, W(X-)\)
    LD A, W (X) ; LOAD F2-LO INTO A.
    ADD A, W(B) ; ADD Fl-LO.
    \(\mathrm{X} \mathrm{A}, \mathrm{W}(\mathrm{X}+) \quad\); STORE IN F2-LO.
    LDS A, W(B+)
    NOP ; B NOW POINTS TO Fl-HI.
    LD \(A, W(X)\); LOAD F2-HI INTO A.
    ADC \(A, W(B) \quad\); ADD Fl-HI WITH CARRY FROM LO ADD.
```

NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 36
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
FADD
FADD.MAC
254 F679 07
255 F67A 4A
256 F67B F1
257 F67C A6FFFCC4A8
258 F681 8FDA
259 F683 F3
260 F684 5B
261
262
263 F685 D7
264 F686 F3
265 F687 F4
266 F688 D7
267 F689 Fl
268 F68A F0
269 F68B A6FFFCC4A8
270 F690 B80100
271 F693 07
272 F694 B4F998
273 F697 BDFEFF
274 F69A B4F992
275 F69D 8FDA
276 F69F F3
277
278
279 F6AO B5F9FB
280
281 F6A3 DO
282 F6A4 D2
283 F6A5 9C00
284 F6A7 B4F974
285 F6AA 90FE
286 F6AC B4F980
287 F6AF F2
288 F6BO F2
289 F6Bl B5F9C8 +
290 F6B4 3FC4
291 F6B6 3FCC
292 F6B8 3FCE
293 F6BA 3C
294
295 . END

```

FMULT.MAC


NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 38
HPC CROSS ASSEMBLER,REV:C, 30 JUL 86
FMULT
FMULT.MAC
\begin{tabular}{|c|c|c|c|c|}
\hline 50 & F6F6 ACC4CE & & LD \(\mathrm{X}, \mathrm{SP}\) & ; X POINTS TO Fl-LO. \\
\hline 51 & F6F9 8210C4F8 & & ADD SP, 010 & ; MOVE SP PAST LOCAL STORAGE. \\
\hline 52 & F6FD AFCE & & PUSH X & ; SAVE SP ON STACK FOR QUICK RETURN. \\
\hline 53 & F6FF B5F95F & + & JSR FUNPAK & ; UNPACK Fl. \\
\hline 54 & F702 AC00CC & & LD B, TMPI & ; B NOW POINTS TO F2-RO. \\
\hline 55 & F705 ACCE00 & & LD TMP1, X & ; TMP1 NOW POINTS TO F2-LO. \\
\hline 56 & F708 E0 & & LOS \(A, W(B+)\) & ; LOAD F2-RO INTO A. \\
\hline 57 & F709 40 & & NOP & \\
\hline 58 & F70A AECA & & X A, K & \\
\hline 59 & F70C E4 & & LD A, W(B) & \\
\hline 60 & F70D AECA & & X A, K & ; LOAD F2-RI INTO K. \\
\hline 61 & F70F B5F94F & + & JSR FUNPAK & ; UNPAK F2. \\
\hline 62 & & & ; SET X TO POINT TO F2-S & SIGN AND B TO POINT TO Fl-SIGN. \\
\hline 63 & F712 F2 & & LD A, W(X-) & \\
\hline 64 & F713 AC00CC & & LD B, TMP1 & \\
\hline 65 & F716 E2 & & LDS A, W(B-) & \\
\hline 66 & F717 40 & & NOP & \\
\hline 67 & & & ; COMPUTE C-EXP AND C-SI & GN AND STORE IN F2-EXP AND F2-SIGN. \\
\hline 68 & F718 F4 & & LD A, W (X) & ; A IS (EEEEEEEE-F2). (SSSSSSSS-F2) \\
\hline 69 & F719 C7 & & SHR A & ; SHR SINCE SUM OF EXPS CAN BE 9 BITS. \\
\hline 70 & F71A ACC8CA & & LD K, A & ; K IS (DEEEEEEEE-F2).(SSSSSSS-F2) \\
\hline 71 & F71D E4 & & LD A, W(B) & ; A IS (EEEEEEEE-F1).(SSSSSSSS-F1) \\
\hline 72 & F71E B9FF00 & & AND A, OFFOO & ; MASK OUT SIGN BITS. \\
\hline 73 & F721 C7 & & SHR A & ; A IS (DEEEEEEEE-Fl).(0000000) \\
\hline 74 & F722 96CAF8 & & ADD A, K & ; A IS (EEEEEEEEE-C).(SSSSSSS-F2) \\
\hline 75 & F725 F6 & & ST A, W (X) & ; STORE IN F2-SIGN. \\
\hline 76 & F726 E2 & & LOS A, W(B-) & ; A IS (EEEEEEEE-F1).(SSSSSSSS-F1) \\
\hline 77 & F727 40 & & NOP & \\
\hline 78 & F728 99FF & & AND A, OFF & ; MASK OUT EXP BITS. \\
\hline 79 & F72A C7 & & SHR A & ; A IS (000000000SSSSSSS-F1) \\
\hline 80 & F72B 8FFB & & XOR A, W(X) & ; A IS (EEEEEEEEESSSSSSS-C) \\
\hline 81 & F72D B8C080 & & ADD A, OC080 & ; REMOVE EXCESS BIAS OF 127-DEC FROM EXP. \\
\hline 82 & F730 07 & & IF C & \\
\hline 83 & F731 46 & & JP \$EXCH2 & ; IF CARRY, THEN NO UNDERFLOW NOW \\
\hline 84 & & & ; CHECK TO SEE IF EXP IS & ZERO. IF NOT, UNDERFLOW FOR SURE. \\
\hline 85 & F732 E7 & & SHL A & \\
\hline 86 & F733 07 & & IF C & \\
\hline 87 & F734 B4F8E7 & & JMPL UNDFL & ; UNDERFLOW, SO JUMP. \\
\hline 88 & F737 C7 & & SHR A & ; RESTORE BIT SHIFTED OUT (0). \\
\hline 89 & & & ; CHECK FOR EXPONENT OVE & ERFLOW. \\
\hline 90 & & & \$EXCH2 : & \\
\hline 91 & F738 E7 & & SHL A & \\
\hline 92 & F739 07 & & IF C & ; IF C IS 1, \\
\hline 93 & F73A B4F8F2 & & JMPL OVRFL & ; THEN OVERFLOW FOR SURE. \\
\hline 94 & F73D 960817 & & IF A. 7 & \\
\hline 95 & F740 96C808 & & SET A.O & ; RESTORE LAST BIT OF SIGN. \\
\hline 96 & F743 F3 & & X A, W(X-) & ; STORE C-EXP. C-SIGN IN F2-EXP.F2-SIGN. \\
\hline 97 & & & ; & \\
\hline 98 & & & ; MULTIPLY THE MANTISSA. & \\
\hline 99 & & & ; FIRST COMPUTE F1-HI*F2 & -HI. \\
\hline 100 & F744 F2 & & LD A, W(X-) & \\
\hline
\end{tabular}

HPC CROSS ASSEMBLER,REV:C, 30 JUL 86
FMULT
FMULT.MAC

101 F745 ACCE00
102 F748 FE
103 F749 A6FFFAC4AB
104 F74E AECE
105 F750 A6FFFCC4AB
106
107 F755 AC00CE
108 F758 F0
109 F759 ACCE00
110 F75C FE
111 F75D AECE
112 F75F A6FFFAC4F8
113 F764 A6FFFAC4AB
114 F769 07
115 F76A A6FFFCC4A9
116
117 F76F E2
118 F770 40
119 F771 AC00CE
120 F774 F4
121 F775 FE
122 F776 AECE
123 F778 A6FFFAC4F8
124 F77D A6FFFAC4AB
125 F782 A6FFFCC4AB
126 F787 07
127 F788 04
128
129
130 F789 AC00CE
131 F78C BD7FFF
132 F78F 4D
133
134 F790 E7
135 F791 F3
136 F792 A6FFFAC4AB
137 F797 E7
138 F798 Fl
139 F799 07
140 F79A 8 F08
141 F79C 51
142
143
144 F79D F3
145 F79E A6FFFAC4A8
146 F7A3 Fl
147 F7A4 F0
148 F7A5 F4
149 F7A6 B80100
150 F7A9 07
151 F7AA B4F882

LD TMP1, X ; TMP1 NOW POINTS TO F2-LO.
MULT A, W(B)
ST A, W(SP-6) ; STORE LOW WORD OF PRODUCT ON STACK.
X A, X
ST A, W(SP-4) ; STORE HIGH WORD OF PRODUCT ON STACK.
; NOW COMPUTE F1-HI*F2-LO.
LD \(X\), TMP1
LD \(A, W(X+)\)
LD TMP1, \(X\); TMP1 NOW POINTS TO F2-HI.
MULT A, W(B)
\(\mathrm{XA}, \mathrm{X}\)
ADD A, W(SP-6) ; ADD LOW WORD OF LAST PROD. TO HIGH WORD.
ST A, W(SP-6)
IF C
INC W(SP-4) ; IF CARRY, INCREASE HIGH WORD BY 1.
; FINALLY COMPUTE F1-LO* F2-HI.
LDS A, \(W(B-)\); ADJUST B TO POINT TO Fl-LO.
NOP
LD X, TMP1
LD A, W(X)
MULT A, W(B)
\(X A, X\)
ADD A, W(SP-6) ; ADD LOW WORD ACCUMULATED SO FAR.
ST A, W(SP-6)
LD A, W(SP-4) ; A CONTAINS HIGH WORD OF PRODUCT.
IF C ; IF CARRY ON LAST LOW WORD ADD,
INC A ; THEN INCREASE HIGH WORD.
;
; MANTISSA MULTIPLICATION DONE. NOW CHECK FOR NORMALIZATION.
LD X, TMP1
IFGT A, O7FFF ; IS MSB OF PRODUCT 1 ?
JP \$EXINC ; YES, INCREASE MANTISSA. ; NEED TO SHIFT MANTISSA LEFT BY 1 BIT.
SHL A
X A, W(X-)
LD A, W(SP-6)
SHL A
X A, W(X+)
IF C ; DID SHIFT OF LOW WORD PUSH OUT A 1 ?
SET \(W(X) .0\); YES SO SET LSB OF HIGH WORD.
JP \$ROUND ; GO TO ROUNDING CODE.
\$EXINC:
; NEED TO INCREASE EXPONENT BY 1. REMEMBER X POINTS TO F2-HI. \(X A, W(X-) \quad\); A CONTAINS HIGH WORD, X POINTS TO F2-LO. LD A, W(SP-6) ; GET LOW WORD.
\(\mathrm{XA} \mathrm{A}, \mathrm{W}(\mathrm{X}+)\); STORE LOW WORD.
LD \(A, W(X+)\)
LD \(A, W(X)\); GET C-EXP.C-SIGN
ADD A, 0100 ; INCREASE C-EXP.
IF C
JMPL OVRFL ; EXPONENT OVERFLOW.

NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER,REV:C, 30 JUL 86
FMULT
FMULT MAC
```

152 F7AD F3
X A, W(X-) ; NO OVERFLOW, SO SAVE C-EXP.C-SIGN.

```
153
154
155 F7AE B5F8ED
156
157 F7B1 D0
158 F7B2 D2
159 F7B3 9C00
160 F7B5 B4F866
161 F7B8 9DFE
162 F7BA B4F872
163 F7BD F2
164 F7BE F2
165 F7BF B5F8BA +
166 F7C2 3FC4
167 F7C4 3FCC
168 F7C6 3FCE
169 F7C8 3C
170
171
172
173 F7C9 00
174 F7CA ACC8CA
175 F7CD 3FCC
176 F7CF 3FCE
177 F7D1 3C
178
179 .END

                    .FORM 'FDIV.MAC'
                        .INCLD FDIV.MAC
                        .TITLE FDIV
                        . LOCAL
                        ; SUBROUTINE TO DIVIDE TWO SP FLOATING POINT NUMBERS.
                                \(C=F 1 / F 2\)
    Fl IS STORED IN THE IEEE FORMAT IN REGS K AND A.
    THE HIGH WORD OF FI WILL BE REFERRED AS FI-RI AND IS IN K.
    THE LOW WORD OF Fl WILL BE REFERRED TO AS Fl-RO AND IS IN A.
    F2 IS STORED IN THE IEEE FORMAT ON THE STACK. IF SP IS THE
    STACK POINTER ON ENTRY, THEN
    THE HIGH WORD OF F2, REFERRED TO AS F2-R1 IS AT SP - 4 AND
    THE LOW WORD OF F2, REFERRED TO AS F2-RO IS AT SP - 6.
    C IS RETURNED IN THE IEEE FORMAT IN REGS K AND A.
                            PUSH X
                            PUSH B
                            LD X, SP
                            ADD X, OFFF6 ; SUBTRACT 10.
                            LD TMP1, \(X\); AND SAVE IN TMPl.
                            AND SEE IF FI IS A NAN.
                                IF C
                                JMPL FNAN ; Fl IS A NAN.
                        D B, K
                LD X, A
                LD A, W(TMPl+2)
                LD K, A
                X A. X
                    IF C
                            JMPL FNAN ; F2 IS NAN.
                        JSR FZCHK
                            IF C
                            JMPL DIVBYO ; F2 IS ZERO.
                        ; CHECK AND SEE IF Fl IS ZERO.
                            LD K, B ; RESTORE Fl-RI FROM B.
                            IF \(C\)
                            JMP \$CZERO ; Fl IS ZERO.
                        ; GET HERE MEANS NORMAL DIVISION.
                        LD X, SP ; X POINTS TO F1-LO.
\begin{tabular}{|c|c|c|c|}
\hline 50 F811 8210C4F8 & & ADD SP, 010 & ; MOVE SP PAST LOCAL STORAGE. \\
\hline 51 F815 AFCE & & PUSH X & ; SAVE SP ON STACK FOR QUICK RETURN. \\
\hline 52 F 817 B5F847 & + & JSR FUNPAK & ; UNPACK Fl. \\
\hline \(53 \mathrm{F81A}\) ACOOCC & & LD B, TMP1 & ; B NOW POINTS TO F2-RO \\
\hline 54 F81D ACCE00 & & LD TMP1, X & ; TMP1 NOW POINTS TO F2-L0. \\
\hline 55 F820 E0 & & IDS \(A, W(B+)\) & ; LOAD F2-RO INTO A. \\
\hline 56 F821 40 & & NOP & \\
\hline 57 F822 AECA & & X A, K & \\
\hline 58 F824 E4 & & LD A, W(B) & \\
\hline 59 F825 AECA & & X A, K & ; LOAD F2-R1 INTO K. \\
\hline 60 F827 B5F837 & + & JSR FUNPAK & ; UNPAK F2. \\
\hline 61 & & ; & \\
\hline 62 & & ; ENSURE THAT Fl-HI IS & LESS THAN F2-HI. \\
\hline 63 & & ; & \\
\hline 64 F82A F2 & & LD \(\mathrm{A}, \mathrm{W}(\mathrm{X}-\mathrm{l}\) & ; X POINTS TO F2-EXP. F2-SIGN. \\
\hline 65 F82B F2 & & LD \(\mathrm{A}, \mathrm{W}(\mathrm{X}-)\) & ; X POINTS TO F2-HI. \\
\hline 66 F82C AC00CC & & LD B, TMP1 & ; B POINTS TO F2-LO. \\
\hline 67 F82F E2 & & LDS \(A, W(B-)\) & ; B POINTS TO Fl-EXP.F1-SIGN. \\
\hline 68 F830 40 & & NOP & \\
\hline 69 F831 E2 & & LDS A, W(B-) & ; LOAD Fl-EXP.Fl-SIGN. \\
\hline 70 F832 40 & & NOP & ; B POINTS TO Fl-HI. \\
\hline 71 F833 ACC8CA & & LD K, A & ; SAVE F1-EXP.F1-SIGN IN K. \\
\hline 72 F836 F4 & & LD \(\mathrm{A}, \mathrm{W}(\mathrm{X})\) & ; LOAD F2-HI. \\
\hline 73 F837 FD & & IFGT A, W(B) & ; IS F2-HI > FI-HI ? \\
\hline 74 F838 51 & & JP \$FEXSN & ; YES, SO ALL IS WELL. \\
\hline 75 & & & ; GET HERE MEANS NEED TO SHR F1, \\
\hline 76 & & & ; AND INCREASE ITS EXPONENT. \\
\hline 77 F839 E0 & & LOS A, W (B+) & ; GET FI-HI. \\
\hline 78 F83A 40 & & NOP & ; B POINTS TO Fl-EXP.F1-SIGN. \\
\hline 79 F83B AECA & & X A, K & ; SWAP Fl-EXP.Fl-SIGN AND Fl-HI. \\
\hline 80 F83D B80100 & & ADD A, 0100 & ; INCREASE Fl-EXP BY 1. \\
\hline 81 F840 E3 & & XS A, W(B-) & ; STORE BACK IN Fl-EXP.F1-SIGN. \\
\hline 82 F841 40 & & NOP & ; B POINTS TO Fl-HI. \\
\hline 83 F842 E4 & & LD \(\mathrm{A}, \mathrm{W}(\mathrm{B})\) & ; LOAD Fl-HI. \\
\hline 84 F843 C7 & & SHR A & \\
\hline 85 F844 E3 & & XS \(A, W(B-)\) & ; STORE BACK IN Fl-HI. \\
\hline 86 F845 40 & & NOP & ; B POINTS TO Fl-LO. \\
\hline 87 F846 E4 & & LD A, W(B) & ; LOAD Fl-LO. \\
\hline 88 F847 D7 & & RRC A & \\
\hline 89 F848 E1 & & XS A, W(B+) & ; PUT IT BACK IN F1-L0. \\
\hline 90 F849 40 & & NOP & ; B POINTS TO Fl-HI. \\
\hline 91 & & ; & \\
\hline 92 & & \$FEXSN: & \\
\hline 93 & & ; DETERMINE C-EXP AND C & C-SIGN. \\
\hline 94 F84A F0 & & LD A, W(X+) & ; X POINTS TO F2-EXP.F2-SIGN. \\
\hline 95 F84B E0 & & LDS A, W(B+) & ; B POINTS TO Fl-EXP.Fl-SIGN. \\
\hline 96 F84C 40 & & NOP & \\
\hline 97 F84D F4 & & LD A, W(X) & ; LOAD F2-EXP.F2-SIGN. \\
\hline 98 F84E B9FF00 & & AND A, OFFOO & ; MASK OUT THE SIGN. \\
\hline 99 F851 C7 & & SHR A & ; ALLOW 9 BITS FOR EXP CALCULATIONS. \\
\hline 100 F852 ACC8CA & & LD K, A & ; SAVE IT IN K. \\
\hline
\end{tabular}

\begin{tabular}{|c|c|c|c|}
\hline \multicolumn{2}{|l|}{NATIONAL SEMICONDUCTOR CORPORATION} & PAGE : & 44 \\
\hline \multicolumn{4}{|l|}{HPC CROSS ASSEMBLER,REV:C,30 JUL 86 FDIV} \\
\hline \multicolumn{4}{|l|}{FDIV.MAC} \\
\hline 152 & ; & & \\
\hline 153 F89E ACC8CA & & LD K, A & ; SAVE QUOTIENT IN K. \\
\hline 154 F8Al A8CC & & LD A, B & ; A POINTS TO F2-HI. \\
\hline 155 F8A3 AE00 & & X A, TMP1 & ; A POINTS TO Fl-HI, TMP1 POINTS TO F2-HI. \\
\hline 156 F8A5 AECC & & X A, B & ; B POINTS TO Fl-HI. \\
\hline 157 F8A7 E2 & & LDS \(A, W(B-)\) & ; B POINTS TO Fl-LO. \\
\hline 158 F8A8 40 & & NOP & \\
\hline 159 F8A9 E0 & & LOS \(A, W(B+)\) & ; LOAD F1-LO. \\
\hline 160 F8AA 40 & & NOP & ; B POINTS TO Fl-HI. \\
\hline 161 F8AB 02 & & SET C & \\
\hline 162 F8AC 96CAEB & & SUBC A, K & ; SUBTRACT QUOTIENT SAVED IN K. \\
\hline 163 F8AF ACC8CE & & ID X, A & ; AND SAVE IN X. \\
\hline 164 F8B2 E4 & & LD A, W(B) & ; LOAD F1-HI. \\
\hline 165 F8B3 06 & & IFN C & ; IF C WAS NOT SET IN THE LAST SUBTRACT, \\
\hline 166 F8B4 05 & & DEC A & ; ADJUST THE BORROW. \\
\hline 167 F8B5 AECE & & \(\mathrm{X} \mathrm{A}, \mathrm{X}\) & \\
\hline 168 F8B7 AC00CC & & LD B, TMP1 & ; B POINTS TO F2-HI. \\
\hline 169 & ; & & \\
\hline 170 F8BA EF & & . BYTE OEF & ; DIVD A, W(B) - KLUDGED AgAIN ! \\
\hline 171 & & & ; QUOTIENT IN A, REM IN X. \\
\hline 172 & ; & & \\
\hline 173 F8BB AB00 & & ST A, TMPI & ; SAVE QUOTIENT IN TMP1. \\
\hline 174 F8BD 00 & & CLR A & ; ZERO A. \\
\hline 175 & ; & & \\
\hline 176 F8BE EF & & . BYTE OEF & ; DIVD A, W(B) - KLudged yet again ! \\
\hline 177 & ; & & \\
\hline 178 F8BF AE00 & & X A, TMP1 & ; SWAP OLD AND NEW QUOTIENTS. \\
\hline 179 & ; & & \\
\hline 180 & ; CHECK F & FOR NORMALIZATIO & N. CAN BE OFF BY AT MOST 1 bIt. \\
\hline 181 F8Cl E7 & & SHL A & \\
\hline 182 F8C2 07 & & IF C & \\
\hline 183 F8C3 56 & & JP \$NMED & ; IT IS NORMALIZED. \\
\hline 184 & & & ; GET HERE MEANS NEED TO SHIFT LEFT ONCE. \\
\hline 185 F8C4 AE00 & & X A, TMP1 & ; SWAP HI AND LO WORDS. \\
\hline 186 F8C6 E7 & & SHL A & \\
\hline 187 F8C7 AE00 & & X A, TMP1 & ; HI WORD IS IN A, LO WORD IN TMPl. \\
\hline 188 F8C9 07 & & IF C & ; WAS 1 SHIFTED OUT OF LO WORD? \\
\hline 189 F8CA 96C808 & & SET A.O & ; YES, THEN SET LSB OF HI WORD. \\
\hline 190 F8CD ABCA & & ST A, K & ; SAVE HI WORD IN K. \\
\hline 191 F8CF El & & XS \(A, W(B+)\) & \\
\hline 192 F8DO 40 & & NOP & ; B POINTS TO F2-EXP.F2-SIGN. \\
\hline 193 F8D1 E4 & & LD A, W(B) & ; LOAD F2-EXP.F2-SIGN. \\
\hline 194 F8D2 B8FF00 & & ADD A, OFF00 & ; SUBTRACT 1 FROM EXPONENT. \\
\hline 195 F8D5 E3 & & XS A, W(B-) & ; STORE BACK IN F2-EXP.F2-SIGN. \\
\hline 196 F8D6 40 & & NOP & ; B POINTS TO F2-HI. \\
\hline 197 F8D7 A8CA & & LD A, K & ; HI WORD TO A. \\
\hline 198 F8D9 E7 & & SHL A & \\
\hline 199 & \$NMED: & & \\
\hline 200 F8DA D7 & & RRC A & ; RESTORE BIT OUT. \\
\hline 201 F8DB E3 & & XS A, W(B-) & ; SAVE HI-WORD IN F2-HI. \\
\hline 202 F8DC 40 & & NOP & ; B POINTS TO F2-L0. \\
\hline
\end{tabular}
```

NATIONAL SEMICONDUCTOR CORPORATION PAGE: 45
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
FDIV
FDIV.MAC
203 F8DD A800
LD A, TMP1
XS A,W(B+) ; SAVE C-LO.
NOP ; B POINTS TO F2-HI.
LD X, B ; MOVE ADDRESS OF F2-HI TO X.
206 F8EL ACCCCE
207
*
209 F8E4 B5F7B7
210
211 F8E7 DO
212 F8E8 D2
213 F8E9 9COO
214 F8EB B4F730
215 F8EE 9DFE
216 F8FO B4F73C
217 F8F3 F2
218 F8F4 F2
219 F8F5 B5F784
220 F8F8 3FC4
221 F8FA 3FCC
222 F8FC 3FCE
223 F8FE 3C
224 ; C IS ZERO B'COS Fl IS ZERO.
225 \$CZERO:
226 F8FF 00
227 F900 ACC8CA
228 F903 3FCC
229 F905 3FCE
230 F907 3C
231
232 .END

```

NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 46
HPC CROSS ASSEMBLER,REV:C, 30 JUL 86
FDIV
FSINX.MAC

```

NATIONAL SEMICONDUCTOR CORPORATION
PAGE:
47
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
SINX
FSINX.MAC
50 F963 AFCA
51 F965 B6F9A4AB
52 F969 A4F9A6CAAB
53 F96E B5FBA4
54
55 F971 3FCE
56 F973 3FCE
57 F975 36BA
58
59 F977 AFC8
60 F979 AFCA
61 F97B Bl3F80
62 F97E 00
63 F97F B5FB93
6 4
6 5 ~ F 9 8 2 ~ 3 F C E ~
66 F984 3FCE
67 F986 3FCE
68 F988 3FCE
69 F98A 36CF
7 0
7l F98C 3FCE
72 F98E 3FCE
73 F990 3FCE
74 F992 3C
75
76 F993 40
7 7
78 F994 2B32
79 F996 D732
80 F998 lDEF
81 F99A 3836
82 F99C 010D
83 F99E 5039
84 F9AO }898
85 F9A2 083C
86 F9A4 ADAA
87 F9A6 2A3E
88
89
90
91
92 F9A8 AFCE
93 F9AA ACC8CE
94 F9AD B6F9C8A8
95 F9Bl AFC8
96 F9B3 B6F9CAA8
97 F9B7 AFC8
98 F9B9 A8CE
99 F9BB B5FB77
100 F9BE 3FCE

```
```

    PUSH K
    ```
    PUSH K
    LD A, W($AlLO)
    LD A, W($AlLO)
    LD K, W($AlHI) ; LOAD Al.
    LD K, W($AlHI) ; LOAD Al.
    JSRL FSUB ; COMPUTE
    JSRL FSUB ; COMPUTE
        ; Al - X^2(A2 - X^2(A3 - X^2(A4 - A5`X^2))).
        ; Al - X^2(A2 - X^2(A3 - X^2(A4 - A5`X^2))).
    POP X
    POP X
    POP X
    POP X
    JSRL FMULT ; COMPUTE
    JSRL FMULT ; COMPUTE
                ; X^2(A1 - X^2(A2 - X^2(A3 - X^2(A4 - A5* X^2)))).
                ; X^2(A1 - X^2(A2 - X^2(A3 - X^2(A4 - A5* X^2)))).
    PUSH A
    PUSH A
    PUSH K
    PUSH K
    LD K, 03F80
    LD K, 03F80
    CLR A ; LOAD 1.O INTO K-A.
    CLR A ; LOAD 1.O INTO K-A.
JSRL FSUB ; COMPUTE
JSRL FSUB ; COMPUTE
                ; l - ALI THE JUNK ABOVE.
                ; l - ALI THE JUNK ABOVE.
POP X
POP X
POP X
POP X
POP X
POP X
POP X ; NOW X IS AT THE TOP OF STACK.
POP X ; NOW X IS AT THE TOP OF STACK.
- JSRL FMULT ; COMPUTE
- JSRL FMULT ; COMPUTE
; X(1 - X^2(A1 - X^2(A2 - X^2(A3 - X^2(A4 - A5*X^2))))).
; X(1 - X^2(A1 - X^2(A2 - X^2(A3 - X^2(A4 - A5*X^2))))).
POP X
POP X
POP X
POP X
POP X
POP X
RET
RET
;
;
.EVEN
.EVEN
;
;
$A5LO: .WORD 0322B
$A5LO: .WORD 0322B
$A5HI: .WORD 032D7
$A5HI: .WORD 032D7
$A4LO: .WORD OEFlD
$A4LO: .WORD OEFlD
$A4HI: .WORD 03638
$A4HI: .WORD 03638
$A3LO: .WORD OODOl
$A3LO: .WORD OODOl
$A3HI: .WORD 03950
$A3HI: .WORD 03950
$A2LO: .WORD 08889
$A2LO: .WORD 08889
$A2HI: .WORD 03C08
$A2HI: .WORD 03C08
$AlLO: .WORD OAAAD
$AlLO: .WORD OAAAD
$AlHI: .WORD 03E2A
$AlHI: .WORD 03E2A
;
;
; A DIRTY APPROXIMATION TO COS(X) USING SIN(X).
; A DIRTY APPROXIMATION TO COS(X) USING SIN(X).
;
;
cosx:
cosx:
PUSH X
PUSH X
LD X, A
LD X, A
LD A,W($PI2LO)
LD A,W($PI2LO)
PUSH A
PUSH A
LD A,W($PI2HI)
LD A,W($PI2HI)
PUSH A
PUSH A
LD A, X
LD A, X
JSRL FADD ; COMPUTE X + PI/2.
JSRL FADD ; COMPUTE X + PI/2.
POP X
```

POP X

```



NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 50
HPC CROSS ASSEMBLER,REV:C, 30 JUL 86 SINX
MACRO TABLE
NO WARNING LINES
NO ERROR LINES
2547 ROM BYTES USED
SOURCE CHECKSUM \(=\) A31F
OBJECT CHECKSUM \(=2 \mathrm{AC3}\)
INPUT FILE C:IISTER.MAC
LISTING FILE C:IISTER.PRN
OBJECT FILE C:LISTER.LM

\section*{A Radix 2 FFT Program for the HPC}

\section*{INTRODUCTION}

This report describes the implementation of a radix-2, Deci-mation-in-time FFT algorithm on the HPC. The program, as presently set up can do FFTs of length \(2,4,8,16,32,64\), 128 and 256 . The program can be easily modified to work with higher FFT lengths by increasing the Twiddle Factor table.

\section*{FFT FUNDAMENTALS}

If \(x(n), n=0,1, \ldots, N-1\) are \(N\) samples of a time domain signal, its Discrete Fourier Transform (DFT) is defined as
\[
X(k)=\sum_{n=0}^{n=N-1} x(n) W n k, k=0,1, \ldots, N-1
\]
where \(W=e^{-j 2 \pi / N}\)
The straight evaluation of the above equation requires on the order of \(\mathrm{N}^{2}\) complex multiplies. The FFT is nothing but a fast algorithm to compute the DFT that uses only on the order of \(\mathrm{N} \log (\mathrm{N})\) complex multiplies. Many different FFT algorithms exist (please see references 1, 2 and 3 ). The algorithm implemented for the HPC is the most common type of FFT - a radix-2, Decimation-in-time algorithm. This class of algorithms requires that the number of input samples, N , be a power of 2 . This is usually not a problem, since the input data can be zero padded to achieve this. The development of this algorithm is described in references 1 and 2 ; the discussion here is brief and based on reference 1.
Separating the DFT summation above into the even-numbered points and odd-numbered points of \(x(n)\), we can rewrite the above sum as:
\[
X(k)=\sum_{n \text { even }} x(n) \text { wnk }+\sum_{n \text { odd }} x(n) \text { Wnk }
\]

Using \(n=2 r\) for \(n\) even and \(n=2 r+1\) for \(n\) odd, we can further rewrite the above as:
\[
X(k)=\sum_{r=0}^{N / 2-1} x(2 r) w^{2 r k}+w^{k} \sum_{r=0}^{N / 2-1} x(2 r+1) w^{2 r k}
\]

If \(G(k)\) is the \(N / 2\) point DFT of \(x(2 r)\) and \(H(k)\) is the \(N / 2\) point DFT of \(x(2 r+1)\), the above equation can be written as:
\[
X(k)=G(k)+W^{k} H(k)
\]

This equation shows that a \(N\) point DFT can be written as the sum of two N/2 point DFTs. The N/2 point DFTs can be computed as the sum two N/4 point DFTs and so on until we are left with two point DFTs. The two point DFTs can be trivially evaluated by direct computation.
Figure 1, taken from reference 1, shows the decomposition for the case \(N=8\). With reference to this figure, we can note the following points.
1. If \(N\) is the number of points in the original sequence, where \(N=2 \mathrm{~L}\), then there are L stages in the DFT decomposition.

National Semiconductor
Application Note 487
Ashok Krishnamurthy

2. The basic computation unit is the so-called Butterfly, shown in Figure 2. Each stage involves the computation of N/2 butterflies.
3. The results from the computation in one stage are fed to the next stage after multiplication by some power of \(W\). These powers of \(W\) are the so-called Twiddle Factors. Note that each power of \(W\) is really a complex number that can be represented by its real and imaginary parts. The real part of \(W \mathrm{k}\) is \(\cos (2 \pi \mathrm{k} / \mathrm{N})\) and the imaginary part is \(-\sin (2 \pi \mathrm{k} / \mathrm{N})\).
4. The number of distinct Twiddle Factors used in the first stage is 1 , in the second stage is 2 etc., until the \(L^{\text {th }}\) stage that involves \(2 \mathrm{~L}-1=\mathrm{N} / 2\) twiddle factors. Each twiddle factor in the first stage is involved in N/2 Butterflies, in the second stage with N/4 butterflies etc., until in the Lth stage each twiddle factor is involved with \(N /(2 \mathrm{~L})=1\) butterfly.
5. The input data sequence needs to be suitably scrambled if the output sequence is to be in the proper order. This scrambling is easily accomplished by using the so-called Bit-Reverse counter as outlined in reference 2.
6. The outputs from each stage can be stored back again in the same storage area as the input sequence. This gives the algorithm the in-place property. Thus the final DFT results overwrite the initial data.

\section*{THE INVERSE FFT}

If \(X(k) k=0,1, \ldots, N-1\) is the DFT of a sequence, then its inverse DFT, \(x(n)\), is defined as follows:

Thus the Inverse FFT is the same as the forward FFT except for the following: 1. Negative powers of \(W\) are used instead of positive powers; and 2 . The final sequence is scaled by \(1 / N\). The basic FFT program can therefore be used to compute the inverse FFT with these two changes. This is the approach used in the HPC implementation.

\section*{TWIDDLE FACTOR TABLE}

The brief description of the FFT in the previous section shows that the algorithm needs to use the Twiddle Factors Wk in the computation. The twiddle factors can either be computed as required, they can be computed using a recursive relation, or they can be obtained by looking up in a table (Ref. 2). The approach used in the HPC implementation is to construct a table containing the needed twiddle factors. This table is stored in ROM and values needed are looked up from this table. The length of the table needed is determined by the maximum FFT length that you want to use. The HPC FFT implementation is presently limited to a maximum length of 256 . This requires that the twiddle factors \(W^{0}, W 1, \ldots . W^{255}\) be available, where
\(W=e^{-j 2 \pi / 256}\). Since \(e^{j x}=\cos (x)+j \sin (x)\), the values stored in this table are \(\cos (0), \sin (0), \cos (2 \pi / 256), \sin (2 \pi /\) 256) etc., up to \(\cos (2 \pi \times 255 / 256)\), \(\sin (2 \pi \times 255 / 256)\). The table used in the implementation is organized as follows:
```

.WORD $\cos (0) \times 2^{14}$
WORD $\sin (0) \times 2^{14}$
.WORD $\cos (2 \pi / 256) \times 2^{14}$
.WORD $\sin (2 \pi / 256) \times 2^{14}$
.
.WORD $\cos (2 \pi 255 / 256) \times 2^{14}$
.WORD $\sin (2 \pi 255 / 256) \times 2^{14}$

```

This table is available in the file TWDTBL.MAC and occupies 1024 bytes of storage.

\section*{DATA STORAGE}

The data to be transformed, \(x(0), \ldots, x(N-1)\) are also regarded as complex numbers with a real and an imaginary part. Let \(x r(i)\) be the real part of \(x(i)\) and \(x i(i)\) the imaginary part of \(x(i)\). Then the data needs to be stored as follows:
\[
\begin{aligned}
& \text {.WORD } x r(0) \\
& \text {.WORD } x i(0) \\
& \text {.WORD } \times r(1) \\
& \text {.WORD } x i(1) \\
& \text {. } \\
& \text {. } \\
& \text {. } \\
& \text {.WORD } x r(N-1) \\
& \text {.WORD } x i(N-1)
\end{aligned}
\]

The length of this storage area obviously depends on the number of data points to be transformed. Note that the FFT program itself does not use any base page user RAM. Also, only 8 words of stack are needed. Thus the base page user RAM can be used to store the data to be transformed. Since 192 bytes are available in this area, transforms of up to 32 point in length can be in the single chip mode with no external RAM.

\section*{USING THE FFT PROGRAM}

The FFT program along with test data to test the program is provided in the files FFT.MAC, TSTDAT.MAC and TWDTBL.MAC. TSTDAT.MAC contains the test data, and the output from the FFT routines. TWDTBL.MAC contains the Twiddle Factors. The FFT computation involves the use
of 4 different subroutines: FFT, IFFT, BRNCNTR and SMULT. FFT does the forward FFT calculation, IFFT the Inverse FFT calculation, BRNCNTR implements the bit reversed counter, and SMULT does signed multiplication.
Two global symbols need to be defined by the user to use the FFT routines. The first, called TWSTAD should be set to the address of the start of the twiddle factor table. The second, called DTSTAD, should be set to the address of the start of the data area to be transformed. For details on the organization of these storage areas, see the preceding sections.
The actual number of data points to be transformed needs to be passed to the FFT routines. This is done as follows.
Two symbols that refer to words of on-chip RAM have been defined. The first is NUMB \(=\mathrm{W}(01 \mathrm{C} 0)\) and the second is \(\mathrm{L} 1=\mathrm{W}(01 \mathrm{C} 2)\). Before calling the FFT routine, the user should load NUMB with N, the number of data points to be transformed, and L 1 with \(\mathrm{L}, \mathrm{N}=2 \mathrm{~L}\).
To do a forward FFT, call FFT; to do an inverse FFT, call IFFT. In both cases, the output of the transform overwrites the input data.

\section*{INCREASING THE MAXIMUM TRANSFORM LENGTH}

The maximum transform length for the FFT program is primarily limited by the size of the Twiddle Factor table. To increase the transform length, the following needs to be done.
1. Increase the Twiddle Factor table. Thus, if the maximum transform length required is 1024, the table needs to store the cosine and sine of the angles
\[
0,2 \pi / 1024,2 \pi \times 2 / 1024, \ldots, 2 \pi \times 1023 / 1024
\]
2. Change the global symbol LMAX such that the maximum transform length is 2 LMAX.

\section*{FFT/IFFT TEST PROGRAM}

The data in the file TSTDAT.MAC can be used to test the FFT program. The data and its transform value is from reference 3. The program in reference 3 is for a Floating point FORTRAN FFT program. Since the HPC FFT program is a fixed point one, the input data needs to be suitably scaled. The scale factor chosen is 210 . The file TSTDAT.MAC contains the scaled input data, and the expected transform. The input data is stored in memory words 200/27E and the expected transform is stored in memory words 280/2FE. To run the test program, do the following.
Set up the MOLE Development System with Blocks 0, 13, 14 and 15 mapped ON. Download the program to the MOLE. Set up a Breakpoint at F410. Run the program starting at F400. When the program is breakpointed, list memory words 200/27F and compare them with memory words 280/2FE.
Note that any difference between the expected DFT values and the DFT values actually computed is due to the fixed point computations in the FFT program.


TL/DD/8259-1
FIGURE 1. FFT Flow Graph for \(\mathbf{N}=8\) Points


TL/DD/9259-2
FIGURE 2. The Butterfly-The Basic Computation Unit in the FFT

\section*{REFERENCES}
1. A.V. Oppenheim and R.W. Schafer, Digital Signal Processing, Prentice-Hall, New Jersey, 1975.
2. L.R. Rabiner and B. Gold, Theory and Applications of Digital Signal Processing, Prentice-Hall, New Jersey, 1975.
3. IEEE ASSP Society Digital Signal Processing Committee, Programs for Digital Signal Processing, IEEE Press, New York, 1979.

The code listed in this App Note is available on Dial-A-Helper.
Dial-A-Helper is a service provided by the Microcontroller Applications Group. The Dial-A-Helper system provides access to an automated information storage and retrieval system that may be accessed over standard dial-up telephone lines 24 hours a day. The system capabilities include a MESSAGE SECTION (electronic mail) for communicating to and from the Microcontroller Applications Group and a FILE SECTION mode that can be used to search out and retrieve application data about NSC Microcontrollers. The minimum system requirement is a dumb terminal, 300 or 1200 baud modem, and a telephone.
With a communications package and a PC, the code detailed in this App Note can be down loaded from the FILE SECTION to disk for later use. The Dial-A-Helper telephone lines are:

Modem (408) 739-1162
Voice (408) 721-5582
For Additional Information, Please Contact Factory

\section*{APPENDIX A Listing of FFT Program Code}

NATIONAL SEMICONDUCTOR CORPORATION PAGE: 1 HPC CROSS ASSEMBLER,REV:C,30 JUL 86







NATIONAL SEMICONDUCTOR CORPORATION HPC CROSS ASSEMBLER,REV:C,30 JUL 86

PAGE: \(\quad 7\)
\begin{tabular}{|c|c|c|c|c|c|}
\hline 307 & & & ; & & \\
\hline 308 & F56A & A401DECEAB & & LD X, RIADDR & ; \(\mathrm{X} \leftarrow \mathrm{ADDR}(\mathrm{XR}(\mathrm{I}))\). \\
\hline 309 & F56F & A401E0CCAB & & LD B, R2ADDR & \(; \mathrm{B} \leftarrow \operatorname{ADDR}(\mathrm{XR}(\mathrm{J}))\). \\
\hline 310 & F574 & F0 & & LD A, \(\mathrm{F}(\mathrm{X}+\) ) & \(; \mathrm{A} \leftarrow \mathrm{XR}(\mathrm{I})\). \\
\hline 311 & F575 & 02 & & SET C & \\
\hline 312 & F576 & B601EAEB & & SUBC A, TEMPR & ; \(\mathrm{A} \leftarrow \mathrm{XR}(\mathrm{I})\) - TEMPR. \\
\hline 313 & F57A & El & & XS \(A, W(B+)\) & \\
\hline 314 & F57B & 40 & & NOP & \\
\hline 315 & F57C & F2 & &  & ; \(A \leftarrow X I(I)\). \\
\hline 316 & F57D & 02 & & SET C & \\
\hline 317 & F57E & B601ECEB & & SUBC A, TEMPI & ; \(A \leftarrow X I(J)-T E M P I\). \\
\hline 318 & F582 & E6 & & ST A, W(B) & \\
\hline 319 & F583 & F4 & & LD \(A, T(X)\) & ; \(\mathrm{A} \leftarrow \mathrm{XR}(\mathrm{I})\). \\
\hline 320 & F584 & B601EAF8 & & ADD A, TEMPR & ; \(A \leftarrow X R(I)+\) TEMPR . \\
\hline 321 & F588 & F1 & & \(X \mathrm{~A}, \mathrm{~W}(\mathrm{X}+\) ) & \\
\hline 322 & F589 & F4 & & LD \(A, W(X)\) & ; \(\mathrm{A} \leftarrow \mathrm{XI}(\mathrm{I})\). \\
\hline 323 & F58A & B601ECF8 & & ADD A, TEMPI & \(; \mathrm{A} \leftarrow \mathrm{XI}(\mathrm{I})+\) TEMPI. \\
\hline 324 & F58E & F6 & & ST \(A, W(X)\) & \\
\hline 325 & & & ; & & \\
\hline 326 & F58F & A501CA01DAF8 & & ADD M1, ILEAP & ; UPDATE MI FOR NEXT LOOP. \\
\hline 327 & & & ; & & \\
\hline 328 & F595 & B601DCAA & & DECSZ NBCNT & ; DONE WITH ALL BUTTERFLIES \\
\hline 329 & & & & & ; FOR THIS TWIDDLE FACTOR 9 \\
\hline 330 & F599 & 959D & & JMP LOOP3 & ; NO, SO GO DO SOME MORE. \\
\hline 331 & & & ; & & \\
\hline 332 & & & , & & \\
\hline 333 & F59B & B601D0A9 & & INC ISTART & ; SET UP STARTING INDEX FOR \\
\hline 334 & & & & & ; NEXT TWIDDLE FACTOR. \\
\hline 335 & F59F & A501CC01D2F8 & & ADD WEXP, WESTEP & ; UPDATE TWIDDLE FACTOR \\
\hline 336 & & & & & ; EXPONENT VALUE. \\
\hline 337 & & & ; & & \\
\hline 338 & F5A5 & B601D4AA & & DECSZ NTWD & ; DONE WITH ALL TWIDDLES \\
\hline 339 & & & & & ; FOR THIS STAGE ? \\
\hline 340 & F5A9 & 95D7 & & JMP LOOP2 & ; NO, SO GO DO SOME MORE. \\
\hline 341 & & & , & & \\
\hline 342 & & & ; & & \\
\hline 343 & F5AB & B601CAA8 & & LD A, ILEAP & \\
\hline 344 & F5AF & E7 & & SHL A & \\
\hline 345 & F5B0 & B601CAAB & & ST A, ILEAP & ; UPDATE ILEAP FOR NEXT STAGE. \\
\hline 346 & F5B4 & B601C8A8 & & LD A, ISTEP & \\
\hline 347 & F5B8 & E7 & & SHL A & \\
\hline 348 & F5B9 & B601C8AB & & ST A, ISTEP & ; UPDATE ISTEP FOR NEXT STAGE. \\
\hline 349 & F58D & B601C6A8 & & LD A, NBFLY & \\
\hline 350 & F5Cl & C7 & & SHR A & \\
\hline 351 & F5C2 & B601C6AB & & ST A, NBFLY & ; UPDATE NBFLY FOR NEXT STAGE. \\
\hline 352 & F5C6 & B601CCA8 & & LD A, HESTEP & \\
\hline 353 & F5CA & C7 & & SHR A & \\
\hline 354 & F5CB & B601CCAB & & ST A, WESTEP & ; UPDATE WESTEP FOR NEXT STAGE. \\
\hline 355 & & & ; & & \\
\hline 356 & F5CF & B601CEAA & & DECSZ NSTG & ; DONE WITH ALL STAGES ? \\
\hline 357 & F5D3 & B4FEEB & & JMP LOOPI & ; NO SO GO DO SOME MORE. \\
\hline
\end{tabular}


NATIONAL SEMICONDUCTOR CORPORATION PAGE: 9
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
\begin{tabular}{|c|c|c|}
\hline 409 & ; & \\
\hline 410 & ; DATA IS Now stored IN THE BIT REVERSED & ORDER. COMPUTE THE FFT. \\
\hline 411 & ; & \\
\hline 412 F613 9008 & LD A, LMAX & ; A HAS MAX FFT EXPONENT. \\
\hline 413 F615 04 & INC A & \\
\hline 414 F616 04 & INC A & \\
\hline 415 F617 02 & SET C & \\
\hline 416 F618 B601C2EB & SUBC A, Ll & ; COMPUTE LSHIFT. \\
\hline 417 F61C B601C4AB & ST A, LSHIFT & \\
\hline 418 F620 B601COA8 & LD A, NUMB & \\
\hline 419 F624 C7 & SHR A & \\
\hline 420 F625 B601C6AB & ST A, NBFLY & ; INITIALIZE NBFLY. \\
\hline 421 F629 B601CCAB & ST A, WESTEP & ; INITIALIZE WESTEP. \\
\hline 422 F62D 830101C8AB & LD ISTEP, 01 & ; INITIALIZE ISTEP. \\
\hline 423 F632 830201CAAB & LD ILEAP, 02 & ; INITIALIZE ILEAP. \\
\hline 424 & , & \\
\hline 425 & ; SET UP LI STAGES OF BUTTERFLIES. & \\
\hline 426 & ; & \\
\hline 427 F637 B601C2AB & LD A, Ll & \\
\hline 428 F63B B601CEAB & ST A, NSTG & ; LOOP Ll TIMES. \\
\hline 429 & IL00P1: & \\
\hline 430 & - & \\
\hline 431 F63F 00 & CLR A & \\
\hline 432 F640 B601DOAB & ST A, ISTART & INITIALIZE ISTART FOR EACH STAGE. \\
\hline 433 F644 B601D2AB & ST A, WEXP & INITIALIZE WEXP. \\
\hline 434 & ; & \\
\hline 435 & ; SET UP ISTEP LOOPS OF TWIDDLE FACTORS. & \\
\hline 436 & ; & \\
\hline 437 F648 B601C8A8 & LD A, ISTEP & \\
\hline 438 F64C B601D4AB & ST A, NTWD & ; LOOP ISTEP TIMES. \\
\hline 439 & ILOOP2: & \\
\hline 440 & ; & \\
\hline 441 & ; LOOK UP THE TWIDDLE FACTOR. & \\
\hline 442 & & \\
\hline 443 F650 A401C4CAAB & LD K, LSHIFT & ; SHIFT LEFT LSHIFT TIMES. \\
\hline 444 F655 B601D2AB & LD \(A\), WEXP & \\
\hline 445 & IGADLP: & \\
\hline 446 F659 E7 & SHI A & \\
\hline 447 F65A AACA & DECSZ K & ; DONE SHIFTING ? \\
\hline 448 F65C 63 & JP IGADLP & ; NO DO SOME MORE. \\
\hline 449 F65D B8F000 & ADD A, TWSTAD & ; ADD STARTING ADDR OF TWIDDLE \\
\hline 450 & & ; FACTOR TABLE. \\
\hline 451 F660 ABCE & ST A, X & ; TWIDDLE FACTOR ADDR IN X. \\
\hline 452 F662 F0 & LD A, W(X+) & ; GET COS(THETA). \\
\hline 453 F663 B601D6AB & ST A, COSTH & \\
\hline 454 F667 F4 & LD A , \(\mathrm{W}(\mathrm{X})\) & ; GET SIN(THETA). \\
\hline 455 F668 B601D8AB & ST A, SINTH & \\
\hline 456 & ; & \\
\hline 457 F66C A501D001DAAB & LD M1, ISTART & ; INITIALIZE M1"' \\
\hline 458 & ; & \\
\hline 459 & ; SET UP NBFLY BUTTERFLIES FOR THIS TWID & DLE FACTOR. \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|}
\hline \multicolumn{3}{|l|}{\multirow[t]{2}{*}{NATIONAL SEMICONDUCTOR CORPORATION HPC CROSS ASSEMBLER,REV:C,3O JUL 86}} & \multirow[t]{2}{*}{PAGE: 10} & \multirow[t]{2}{*}{} \\
\hline & & & & \\
\hline 460 & & ; & & \\
\hline 461 F & F672 A501C601DCAB & & LD NBCNT, NBFLY & ; LOOP NBFLY TIMES. \\
\hline 462 & & ILOOP3: & & \\
\hline 463 & F678 B601DAA8 & & LD A, M1 & ; GET INDEX OF X(I). \\
\hline 464 & F67C E7 & & SHL A & \\
\hline 465 & F67D E7 & & SHL A & \\
\hline 466 & F67E B80200 & & ADD A, DTSTAD & ; ADDR. OD XR(I). \\
\hline 467 & F681 B601DEA8 & & ST A, RLADDR & \\
\hline 468 F & F685 ABCE & & ST \(A\), X & \\
\hline 469 F & F687 F0 & & LD \(A, W(X+)\) & ; A [ \(\mathrm{XR}^{\text {( }} \mathrm{I}\) ) . \\
\hline 470 & F688 B601E2AB & & ST A, XRI & ; STORE IN XRI. \\
\hline 471 & F68C F4 & & LD \(A, W(X)\) & ; \(\mathrm{A} \leftarrow \mathrm{XI}(\mathrm{I})\). \\
\hline 472 & F68D B601E4AB & & ST A, XII & ; STORE IN XII. \\
\hline 473 F & F691 B601DAA8 & & LD A, M1 & \\
\hline 474 & F695 B601C8F8 & & ADD A, ISTEP & ; GET INDEX OF X(J). \\
\hline 475 & F699 E7 & & SHL A & \\
\hline 476 & F69A E7 & & SHL A & \\
\hline 477 F & F69B B80200 & & ADD A, DTSTAD & ; ADDR. OF XR(J). \\
\hline 478 & F69E B601E0AB & & ST A, R2ADDR & \\
\hline 479 & F6A2 ABCE & & ST A, X & \\
\hline 480 F & F6A4 F0 & & LD A, W(X+) & ; \(\mathrm{A} \leftarrow \mathrm{XR}(\mathrm{J})\). \\
\hline 481 & F6A5 B601E6AB & & ST A, XR2 & ; STORE IN XR2. \\
\hline 482 & F6A9 F4 & & LD \(A, W(X)\) & ; \(\mathrm{A} \leftarrow \mathrm{XI}(\mathrm{J})\). \\
\hline 483 & F6AA B601E8AB & & ST A, XI2 & : STORE IN XI2. \\
\hline 484 & & ; & & \\
\hline 485 & F6A8 B201E6 & & LD B, \#XR2 & ; \(\mathrm{B} \leftarrow \mathrm{ADDR}(\mathrm{XR2} 2)\). \\
\hline 486 & F6B1 B601D6A8 & & LD A, COSTH & ; \(A \leftarrow \operatorname{COS}(\mathrm{THETA})\). \\
\hline 487 F & F6B5 368B & & JSR SMULT & ; COMPUTE XR(J)*COS(THETA). \\
\hline 488 & F6B7 B601EAAB & & ST A, TEMPR & ; SAVE IN TEMPR. \\
\hline 489 & F6BB B601D8A8 & & LD A, SINTH & ; \({ }^{\text {¢ }}\) - SIN(THETA). \\
\hline 490 & F6BF 3695 & & JSR SMULT & ; COMPUTE XR(J)*SIN(THETA). \\
\hline 491 & F6Cl B601ECAB & & ST A, TEMPI & ; SAVE IN TEMPI. \\
\hline 492 & F6C5 B201E8 & & LD B, \#XI2 & ; \(\mathrm{B} \leftarrow \mathrm{ADDR}\) (XI2) . \\
\hline 493 & F6C8 B601D8A8 & & LD A, SINTH & ; \(\mathrm{A}^{\text {¢ }}\) SIN(THETA). \\
\hline 494 F & F6CC 36A2 & & JSR SMULT & ; COMPUTE XI(J)*SIN(THETA) . \\
\hline 495 & F6CE 01 & & COMP A & \\
\hline 496 & F6CF 04 & & INC A & \\
\hline 497 F & F6DO B601EAF8 & & ADD A, TEMPR & ; COMPUTE XR(J)*COS(THETA) - \\
\hline 498 & & & & ; XI(J)*SIN(THETA). \\
\hline 499 & F6D4 B601EAAB & & ST A, TEMPR & \\
\hline 500 F & F6D8 B601D6A8 & & LD A, COSTH & ; \(A \leftarrow \operatorname{COS}(\) THETA) . \\
\hline 501 & F6DC 36B2 & & JSR SMULT & ; COMPUTE XI(J)*COS (THETA). \\
\hline 502 & F6DE B601ECF8 & & ADD A, TEMPI & ; COMPUTE XR(J)*SIN(THETA) + \\
\hline 503 & & & & ; XI(J)*COS (THETA). \\
\hline 504 & F6E2 B601ECAB & & ST A, TEAPI & \\
\hline 505 & & ; . & & \\
\hline 506 & & ; & & \\
\hline 507 & F6E6 A401DECEAB & & LD X, RIADDR & ; X \(\leftarrow \operatorname{ADDR}(\mathrm{XR}(\mathrm{I}))\). \\
\hline 508 F & F6EB A401E0CCAB & & LD B, R2ADDR & ; \(\mathrm{B} \leftarrow \mathrm{ADDR}(\mathrm{XR}(\mathrm{J})\) ). \\
\hline 509 & F6FO FO & & LD \(A, W(X+)\) & ; \(\mathrm{A} \leftarrow \mathrm{XR}(\mathrm{I})\). \\
\hline 510 & F6F1 02 & & SET C & \\
\hline
\end{tabular}
```

NATIONAL SEMICONDUCTOR CORPORATION
PAGE: 11

```
HPC CROSS ASSEMBLER,REV:C,30 JUL 86

511 F6F2 B601EAEB
512 F6F6 El
513 F6F7 40
514 F6F8 F2
515 F6F9 02
516 F6FA B601ECEB
517 F6FE E6
518 FGFF F4
519 F700 B601EAF8
520 F704 F1
521 F705 F4
522 F706 B601ECF8
523 F70A F6
524 F7OB A501CAO1DAF8
526
527 F711 B601DCAA
528
529 F715 959D
530
531
532 F717 B601DOA
533
534 F71B A501CC01D2F8
535
536 ;

537 F721 B601D4AA
538
539 F725 95D5
540
542 F727 B601CAA8
543 F72B E7
544 F72C B601CAAB
545 F730 B601C8A8
546 F734 E7
547 F735 B601C8AB
548 F739 B601C6A8
549 F73D C7
550 F73E B601C6AB
551 F742 B601CCA8
552 F746 C7
553 F747 B601CCAB
554
555 F748 B601CEAA
556 F74F B4FEED
557
558
559 -
560 ;
561 F752 B04000

SUBC A, TEMPR
; \(A \leftarrow \mathrm{XR}(\mathrm{I})-\mathrm{TEMPR}\).
XS \(A, W(B+)\)
NOP
ID A, W(X-)
SET C
SUBC \(A\), TEMPI
ST A, W(B)
LD \(A, W(X)\)
ADD A, TEMPR
X A, W(X+)
LD \(A, W(X)\)
ADD A, TEMPI
ST A, W(X)
add mi, Ileap
decsz nbent ; done with all butterflies
; FOR THIS TWIDDLE FACTOR ?
JMP ILOOP3 ; NO, SO GO DO SOME MORE.

INC ISTART ; SET UP STARTING INDEX FOR ; NEXT TWIDDLE FACTOR. ; UPDATE TWIDDLE FACTOR ; EXPONENT VALUE.
; DONE WITH ALL TwIDDLES
; FOR THIS STAGE ? ; NO, SO GO DO SOME MORE.

LD A, ILEAP
SHL A
ST A, ILEAP ; UPDATE ILEAP FOR NEXT STAGE.
LD A, ISTEP
SHL A
ST A, ISTEP ; UPDATE ISTEP FOR NEXT STAGE.
LD A, NBFLY
SHR A
ST a, nBFly ; UPDATE NBFLY FOR NEXT STAGE.
LD A, WESTEP
SHR A
ST A, WESTEP ; UPDATE WESTEP FOR NEXT STAGE.
decsz nstg ; done with all stages p
JMP ILOOPI ; NO SO GO DO SOME MORE.
do the final scaling of the data by \(1 / \mathrm{mumb}\).
ID A, \(04000 ; A \leftarrow 1.0\)

NATIONAL SEMICONDUCTOR CORPORATION PAGE: 12 HPC CROSS ASSEMBLER,REV:C, 30 JUL 86

562 F755 A401C2CAAB
563
564 F75A C7
565 F75B AACA
566 F75D 63
567
568
569 F75E B601EAAB
570 F762 A501C001DCAB
571 F768 B20200
572
SCALIT:
573 F76B B601EAA8
574 F76F 3745
575 F771 E1
576 F772 40
577 F773 B601EAA8
578 F777 374D
579 F779 E1
580 F77A 40
581 F77B B601DCAA
582 F77F 74
583 F780 3C
584 ;
585 FFFE OOF4
NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
SYMBOL TABLE
\begin{tabular}{|c|c|c|c|c|c|c|c|}
\hline A & 0008 W & B & OOCC W & BRCNTR & F415 & COSTN & 01D6 W \\
\hline COUNT & F48B & DOFFT & F495 & DOIFFT & F613 & DTSTAD & 0200 \\
\hline FFT & F459 & GADLP & F40B & ICOUNT & F609 & IFFT & F507 \\
\hline IGADLP & F659 & ILEAP & O1CA W & ILOOP1 & F63F & ILOOP2 & F650 \\
\hline IL00P3 & F678 & IREVLP & F5E1 & ISTART & 01D0 W & ISTEP & 01 CB W \\
\hline ISWAP & F5E8 & IUPIT & F600 & K & OOCA W & 11 & 01 C W \\
\hline LMAX & 0008 & L00P1 & F4Cl & LOOP2 & F4D2 & L00P3 & F4FC \\
\hline LSHIFT & 0164 W & M1 & O1DA W & MTEMP & O1EE W & NBCNT & O1DC W \\
\hline NBFLY & 01 C W & NSTG & O1CE W & NTWD & 01 D W & NUMB & 01 CO W \\
\hline PC & 00C6 W & RIADDR & O1DE W & R2ADDR & O1E0 W & REVLP & F463 \\
\hline SCALIT & F76B & SCALLP & F75A & SINTH & \(01 \mathrm{D8}\) W & SMULT & F42A \\
\hline SP & \(00 \mathrm{C4}\) W & SWAP & F46A & TEMPI & O1EC W & TEMPR & O1EA W \\
\hline TSTFFT & F400 & TWSTAD & F000 & UPIT & F48F & WESTEP & 01CC W \\
\hline WEXP & 01D2 W & X & OOCE W & XII & 01 E 4 W & XI2 & 01E8 W \\
\hline XR1 & O1E2 W & XR2 & O1E6 W & \$FOUND & F425 & \$REPEA & F41A \\
\hline
\end{tabular}

\section*{NATIONAL SEMICONDUCTOR CORPORATION}

PAGE:
14 HPC CROSS ASSEMBLER,REV:C,30 JUL 86 MACRO TABLE

NO WARNING LINES
NO ERROR LINES
2307 ROM BYTES USED
SOURCE CHECKSUM \(=\) E9FC
OBJECT CHECKSUM \(=28 \mathrm{FC}\)
INPUT FILE C:PFT.MAC LISTING FILE C:FFT.PRN OBJECT FILE C:FFT.LM
```

                    APPENDIX B
                    Twiddle Factor Table
    ;
; TWIDDLE FACTOR TABLE FOR USE IN THE FFT ROUTINES.
TABLE SET FOR MAX FFT LENGTH OF 256.
TABLE STARTS AT FOOO AND OCCUPIES 1024 BYTES OF STORAGE.
.WORD 6639, 14978
. = OF000
.WORD 16384, O
.WORD 16379, 402
.WORD 16364, }80
.WORD 16340, 1205
.WORD 16305, 1606
.WORD 16261, 2006
.WORD 16207, 2404
.WORD 16143, 2801
.WORD 16069, 3196
.WORD 15986, 3590
.WORD 15893, 3981
.WORD 15791, 4370
.WORD 15679, 4756
.WORD 15557, 5139
.WORD 15426, 5520
.WORD 15286, 5897
.WORD 15137, 6270
.WORD 14978, 6639
.WORD 14811, 7005
.WORD 14635, 7366
.WORD 14449, 7723
.WORD 14256, 8076
.WORD 14053, 8423
.WORD 13842, }876
.WORD 13623, 9102
.WORD 13395, 9434
.WORD 13160, 9760
.WORD 12916, 10080
.WORD 12665, 10394
.WORD 12406, 10702
.WORD 12140, 11003
.WORD 11866, 11297
.WORD 11585, 11585
.WORD 11297, 11866
.WORD 11003, 12140
.WORD 10702, 12406
.WORD 10394, 12665
.WORD 10080, 12916
.WORD 9760, 13160
.WORD 9434, 13395
.WORD 9102, 13623
.WORD 8765, 13842
.WORD 8423, 14053
.WORD 8076, 14256
.WORD 7723, 14449
.WORD 7366, 14635
.WORD 7005, 14811

```
.WORD 6639, 14978
.WORD 6270, 15137
.WORD 5897, 15286
.WORD 5520, 15426
.WORD 5139, 15557
.WORD 4756, 15679
.WORD 4370, 15791
.WORD 3981, 15893
.WORD 3590, 15986
.WORD 3196, 16069
.WORD 2801, 16143
.WORD 2404, 16207
.WORD 2006, 16261
.WORD 1606, 16305
.WORD 1205, 16340
.WORD 804, 16364
.WORD 402, 16379
.WORD O, 16384
.WORD -402, 16379
.WORD -804, 16364
.WORD -1205, 16340
.WORD -1606, 16305
.WORD -2006, 16261
.WORD -2404, 16207
.WORD -2801, 16143
.WORD -3196, 16069
.WORD -3590, 15986
.WORD -3981, 15893
.WORD -4370, 15791
.WORD -4756, 15679
.WORD -5139, 15557
.WORD -5520, 15426
.WORD -5897, 15286
.WORD -6270, 15137
.WORD -6639, 14978
.WORD -7005, 14811
.WORD -7366, 14635
.WORD -7723, 14449
.WORD -8076, 14256
.WORD -8423, 14053
.WORD -8765, 13842
.WORD -9102, 13623
.WORD -9434, 13395
.WORD -9760, 13160
.WORD -10080, 12916
.WORD -10394, 12665
-WORD -10702, 12406
.WORD -11003, 12140
.WORD -11297, 11866
.WORD -11585, 11585
.WORD -11866, 11297
.WORD -12140, 11003
.WORD -12406, 10702
.WORD -12665, 10394
.WORD -12916, 10080
\begin{tabular}{|c|c|}
\hline .WORD -13160, 9760 & .WORD -12916, -10080 \\
\hline .WORD -13395, 9434 & .WORD -12665, -10394 \\
\hline .WORD -13623, 9102 & .WORD -12406, -10702 \\
\hline .WORD -13842, 8765 & .WORD -12140, -11003 \\
\hline .WORD -14053, 8423 & .WORD -11866, -11297 \\
\hline .WORD -14256, 8076 & .WORD -11585, -11585 \\
\hline .WORD -14449, 7723 & .WORD -11297, -11866 \\
\hline .WORD -14635, 7366 & .WORD -11003, -12140 \\
\hline .WORD -14811, 7005 & .WORD -10702, -12406 \\
\hline .WORD -14978, 6639 & .WORD -10394, -12665 \\
\hline .WORD -15137, 6270 & .WORD -10080, -12916 \\
\hline .WORD -15286, 5897 & .WORD -9760, -13160 \\
\hline .WORD -15426, 5520 & .WORD -9434, -13395 \\
\hline .WORD -15557, 5139 & .WORD -9102, -13623 \\
\hline .WORD -15679, 4756 & .WORD -8765, -13842 \\
\hline .WORD -15791, 4370 & .WORD -8423, -14053 \\
\hline .WORD -15893, 3981 & .WORD -8076, -14256 \\
\hline .WORD -15986, 3590 & .WORD -7723, -14449 \\
\hline .WORD -16069, 3196 & .WORD -7366, -14635 \\
\hline .WORD -16143, 2801 & .WORD -7005, -14811 \\
\hline .WORD -16207, 2404 & .WORD -6639, -14978 \\
\hline .WORD -16261, 2006 & .WORD -6270, -15137 \\
\hline -WORD -16305, 1606 & .WORD -5897, -15286 \\
\hline .WORD -16340, 1205 & .WORD -5520, -15426 \\
\hline .WORD -16364, 804 & .WORD -5139, -15557 \\
\hline .WORD -16379, 402 & .WORD -4756, -15679 \\
\hline -WORD -16384, 0 & .WORD -4370, -15791 \\
\hline & .WORD -3981, -15893 \\
\hline & .WORD -3590, -15986 \\
\hline .WORD -16379, -402 & .WORD -3196, -16069 \\
\hline .WORD -16364, -804 & .WORD -2801, -16143 \\
\hline .WORD -16340, -1205 & .WORD -2404, -16207 \\
\hline .WORD -16305, -1606 & .WORD -2006, -16261 \\
\hline .WORD -16261, -2006 & .WORD -1606, -16305 \\
\hline .WORD -16207, -2404 & .WORD -1205, -16340 \\
\hline .WORD -16143, -2801 & .WORD -804, -16364 \\
\hline .WORD -16069, -3196 & .WORD -402, -18379 \\
\hline .WORD -15986, -3590 & -WORD 0, -16384 \\
\hline .WORD -15893, -3981 & .WORD 402, -16379 \\
\hline .WORD -15791, -4370 & .WORD 804, -16364 \\
\hline .WORD -15679, -4756 & .WORD 1205, -16340 \\
\hline .WORD -15557, -5139 & .WORD 1606, -16305 \\
\hline .WORD -15426, -5520 & .WORD 2006, -16261 \\
\hline .WORD -15286, -5897 & .WORD 2404, -16207 \\
\hline .WORD -15137, -6270 & .WORD 2801, -16143 \\
\hline .WORD -14978, -6639 & .WORD 3196, -16069 \\
\hline .WORD -14811, -7005 & .WORD 3590, -15986 \\
\hline .WORD -14635, -7366 & .WORD 3981, -15893 \\
\hline .WORD -14449, -7723 & .WORD 4370, -15791 \\
\hline .WORD -14256, -8076 & .WORD 4756, -15679 \\
\hline .WORD -14053, -8423 & .WORD 5139, -15557 \\
\hline .WORD -13842, -8765 & .WORD 5520, -15426 \\
\hline .WORD -13623, -9102 & .WORD 5897, -15286 \\
\hline .WORD -13395, -9434 & .WORD 6270, -15137 \\
\hline .WORD -13160, -9760 & .WORD 6639, -14978 \\
\hline
\end{tabular}
```

.WORD 7005, -14811

```
.WORD 7366, -14635
.WORD 7723, -14449
.WORD 8076, -14256
.WORD 8423, - 14053
.WORD 8765, -13842
.WORD 9102, -13623
.WORD 9434, -13395
. WORD 9760, -13160
.WORD 10080, -12916
.WORD 10394, -12665
.WORD 10702, -12406
.WORD 11003, -12140
.WORD 11297, -11866
.WORD 11585, -11585
.WORD 11866, -11297
.WORD 12140, -11003
.WORD 12406, -10702
.WORD 12665, -10394
.WORD 12916, -10080
.WORD 13160, -9760
.WORD 13395, -9434
.WORD 13623, -9102
.WORD 13842, -8765
.WORD 14053, -8423
.WORD 14256, -8076
.WORD 14449, -7723
. WORD 14635, -7366
.WORD 14811, -7005
.WORD 14978, -6639
.WORD 15137, -6270
. WORD 15286, -5897
. WORD 15426, -5520
.WORD 15557, -5139
.WORD 15679, -4756
.WORD 15791, -4370
.WORD 15893, -3981
. WORD 15986, -3590
.WORD 16069, -3196
.WORD 16143, -2801
.WORD 16207, -2404
.WORD 16261, -2006
.WORD 16305, -1606
.WORD 16340, -1205
.WORD 16364, -804
.WORD 16379, -402
. END

\section*{APPENDIX C \\ Test Data and Expected Results}

NATIONAL SEMICONDUCTOR CORPORATION PAGE: 1 HPC CROSS ASSEMBLER,REV:C,30 JUL 86


40 027C 55FF 027E 98FF
41
41 ;
43
440280 C702 0282000 E
450284 2BOB 02883420
460288 9D25 028A 76DB
47 028C 7707 028E AAFO
4802908704 0292 10F7
4902949703 0296 DDF9
5002983303 029A 71FB
51 029C F502 029E 79FC 52 02AO CEOZ 02A2 35FD
53 02A4 B202 02A6 C4FD
54 02A8 9D02 02AA 37FE
55 02AC 8C02 02AE 97FE
56 02BO 7F02 02B2 E9FE
57 02B4 7302
```

.WORD 225, 229
.WORD 134, 274
. WORD 38, 287
.WORD -52, 269
.WORD -127, 227
.WORD -183, 166
.WORD -214, 95
.WORD -221, 21
.WORD $-205,-48$
.WORD -171, - 104
.WORD 225, 229
.WORD 134, 274
.WORD 38, }28
.WORD -52, 269
WORD -127, 227
MORD -183, 166

```

```

THESE ARE THE EXPECTED DFT RESULTS.
.WORD 711, 3584
.WORD 2859, 8244
.WORD 9629. -9354
.WORD 1911, -3926
.WORD 1159, -2288
.WORD 927, -1571
.WORD 819, -1167
.WORD 757, -903
.WORD 718, -715
.WORD 690, -572
.WORD 669, -457
.WORD 652, -361
.WORD 639, -279
.WORD 627, -205 THESE ARE THE EXPECTED DFT RESULTS.
.WORD 711, 3584
.WORD 2859, 8244
.WORD 9629, -9354
.WORD 1911, - 3926
.WORD 1159, -2288
.WORD 927, - 1571
.WORD 819, -1167
.WORD 757, -903
.WORD 718, -715
.WORD 690, -572
.WORD 669, -457
.WORD 652, - 361
.WORD 639, -279
.WORD 627, -205

```

310258 E100 025A E500 32 025C 8600 025E 1201
3302602600 0262 1F01
340264 CCFF 0266 ODO1
350268 81FF 026A E300
36 026C 49FF 026E A600
370270 2AFF 0272 5F00
38027423 FF 02761500
390278 33FF 027A DDFF

0256 9A00

0286 33FF
58 02B8 6902 02BA 75FF
59 02BC 6002 02BE B3FF
\(6002 C 05802\) 02C2 EEFF
\(6102 C 45102\) 02C6 2700
62 02C8 4A02 02CA 5F00
63 02CC 4302 O2CE 9800
64 02DO 3C02 02D2 0200
65 02D4 3502 02D6 OFO1
66 02D8 2E02 02DA 5001
67 02DC 2702 O2DE 9801
68 O2EO 2002 02E2 EBOI
69 02E4 1802 02E6 4502
70 02E8 1002 02EA B302
71 O2EC 0702 O2EE 3BO3
72 02FO FEO1 02F2 ECO3
73 02F4 F701 02F6 E004
74 02F8 F701 02FA 4F06
75 02FC 1202 02FE Cl08
76
77
78
79
80
81
8203000004 03020000
830304 9A03 03063301
840308 E102 030A 2902
85 030C F201 030E CFOZ


NATIONAL SEMICONDUCTOR CORPORATION HPC CROSS ASSEMBLER,REV:C,30 JUL 86

860310 E800 0312 1C03
870314 E2FF 03161203
880318 F9FE 031A BB02
89 031C 42FE 031E 2602
900320 C9FD 03226901
910324 96FD 0326 9B00
920328 A5FD 032A D2FF
93 032C EFFD 032E 22FF
940330 67FE 0332 99FE
950334 FBFE 0336 42FE
960338 9BFF 033A 21FE
97 033C 3500 033E 32FE
980340 BAOO 0342 70FE
990344 1FO1 0346 DOFE
1000348 5E01 034A 45FF
101 034C 7301 034E COFR
10203506101 03523600
10303542001 0356 9A00
1040358 E100 035A E500
105 035C 8600 035E 1201
10603602600 0362 1F01
1070364 CCFF 0366 ODO1
1080368 81FF 036A E300
109 036C 49FF 036E A600
1100370 2AFF 0372 5F00
111037423 FF

```

NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
0376 1500
1120378 33FF
037A DOFF
113 037C 55FF .WORD -171, -104
037E 98FF
114 ;
115 .END HPC CROSS ASSEMBLER,REV:C, 30 JUL 86
03761500
1120378 33FF 37C 037E 98FF
114 ;
115

```
ERROR, OPERAND MUST BE SINGLE VALID SYMBOL NAME

NATIONAL SEMICONDUCTOR CORPORATION HPC CROSS ASSEMBLER,REV:C,30 JUL 86 SYMBOL TABLE
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline A & 0008 & W & B & 000c w & K & OOCA W & PC & 0006 W \\
\hline SP & 0064 & W & X & OOCE W & & & & \\
\hline
\end{tabular}

PAGE: 6

A \(\quad 00 C 8\) W \(\quad\) B \(\quad 00 C \mathrm{~W} \quad \mathrm{~K} \quad 00 \mathrm{~W}\) W \(\quad\) PC \(\quad 00 \mathrm{C}\) W
SP 00C4 W X OOCE ERROR, OPERAND MUST BE SINGLE VALID SYMBOL NAME
```

NATIONAL SEMICONDUCTOR CORPORATION
HPC CROSS ASSEMBLER,REV:C,30 JUL 86
MACRO TABLE
NO WARNING LINES
1 / E R R O R ~ L I N E S
384 ROM BYTES USED
SOURCE CHECKSUM = 7AO3
OBJECT CHECKSUM = 0705
INPUT FILE C:TSTDAT.MAC
LISTING FILE C:TSTDAT.PRN

```
PAGE: 7

\section*{Expanding the HPC Address Space}

\section*{INTRODUCTION}

The maximum address range of the HPC family of 16 -bit High Performance microControllers is 64k bytes using the external address/data bus to interface with external memory. This application note describes a method to increase the amount of memory in a system to 544 k bytes utilizing bank switching techniques. Block diagrams are presented to aid in circuit design. Software examples are given for memory and bank management.

\section*{HPC ADDRESSING}

Program memory addressing is accomplished by the 16 -bit Program Counter on a byte basis (instructions are always fetched a byte at a time). Memory can be addressed as words or bytes directly by instructions or indirectly through the \(B, X\) and SP registers. Words are always addressed on even-byte boundaries. The HPC uses memory-mapped organization to support registers, I/O and on-chip peripheral functions.
The external address/data bus of the HPC is 16 bits wide. This means the maximum address that the bus can hold is FFFF for a maximum address range of 64 K bytes \((65,536)\). Keep in mind, this uses the external address/data bus (AO:A15 for Address/Data and B10, 11, 12, 15) for Control.

\section*{BANK SWITCHING}

If more than 64 k of addressing is needed in the HPC system, the following method of increasing memory space can be used. Divide the total address range into two halves (32k bytes each). One half of this address range will be the MAIN memory address space. The MAIN memory address space will contain logical addresses (those addresses which the Program Counter can generate) in the range 8000 to FFFF and is accessed when A15 is a ' 1 '. This includes the interrupt vectors' and the Reset vector memory locations. The other half of the address range will be the BANK memory address space. The BANK memory address space will contain logical addresses in the range 0000 to 7FFF and is accessed when A15 is a ' 0 '. This includes the on-chip I/O, registers, and RAM at locations 0000 to 01FF.
Now, four additional address lines are created using Port B pins (B8, B9, B13, B14). This prevents the use of the four timer synchronous outputs TSO-TS3 which are the alternate functions for these pins. The BANK memory is now addressed using \(A 0: A 14, B 8, B 9, B 13, B 14\) and is accessed when A15 is a ' 0 '. The BANK memory address space is now expanded to 512 k bytes broken down into 16 individually selectable banks of 32k bytes each selected by these four bits of Port B.
A look at Table 1 and Figure 1 quickly tells you that only one bank in the BANK memory space can share the logical address range 0000:7FFF at any one time. Therefore, programs running in the BANK memory address space can only directly access data and programs in the MAIN memory address space or in it's own bank (selected by B8, B9, B13, B14). On chip resources, which include RAM, I/O, and registers are mapped into logical addresses 0000 to 01FF. These logical addresses are in the BANK memory address space, but, since these addresses are considered to be al-
ways on-chip by the HPC, it never looks at the external address/data bus and will not read external memory in this range. Therefore, the first 256 bytes in each bank of memory in the BANK memory space will not be accessible by the HPC, but this address range (on chip resources) is directly accessible by any bank of memory in the BANK memory address space. This is why Figure 1 shows a total available memory of 536.5 k .
The interrupt vectors are mapped into logical addresses FFFO to FFFF which are in the MAIN memory address space. Interrupts are handled properly if they occur while executing a program out of one of the banks of memory in BANK memory space, since the interrupt vector locations have A15 set to ' 1 ' which will allow access to the MAIN memory space. However, these interrupt vectors must either point to a routine in the MAIN memory address space which performs the interrupt service or point to code that selects the appropriate bank of memory in the BANK memory space and go there if the interrupt service routine is located there.
The stack must be located so that it can be directly accessible from anywhere in memory. It can be placed in the MAIN memory space or in the on-chip RAM. Programs and data storage that must be shared and directly accessed by all memory banks in the BANK memory space should also reside in the MAIN memory space.

\section*{HPC OPERATING MODES}

The HPC must be configured to run in one of it's Expanded modes of operation by setting the EA bit in the PSW to be able to address the BANK memory range of 0000 to 7FFF. This memory expansion addressing scheme will work if the HPC is configured in either the Normal Expanded mode (EXM pin tied low) or ROMless Expanded mode (EXM pin tied high). The Normal mode differs from the ROMless mode only by the fact that the HPC will access the on-chip ROM for addresses in the range of E000 to FFFF (in the case of the HPC16083) and will access the external MAIN memory for addresses in the range of 8000 to DFFF.
The external data bus size is determined once, at reset, by sampling the state of \(\overline{\text { HBE }}\) (B12). If \(\overline{\mathrm{HBE}}\) is high when sampled, the HPC enters 8 -bit mode. In 8 -bit mode, only pins A0-A7 are used to transfer data and pins A8-A15 continue to hold the most-significant eight bits of the address. So, only the lower eight bits of the address need to be latched externally (Figure 2). If HBE is low when sampled, the HPC enters 16-bit mode. In 16-bit mode, all 16 pins of Port A are used to transfer data as well as addresses. Two octal latches are then required externally to hold each address as it is issued by the HPC. The signal ALE from the HPC clocks the latches (Figure 3).
Keep in mind that if the external memory is configured as 8 -bit memory, then the program stack must be in internal on-chip RAM because it has to be accessible as 16 -bit words. If the external memory is configured as 16 -bit memory then the stack can be in external RAM but must be in the MAIN memory address space to be directly accessible by all banks.

\section*{PROGRAMMING CONVENTIONS}

A convention must be followed for maintaining linkages between the programs and data running in the MAIN memory space and the programs and data running in the BANK memory space. For the following discussion, the MAIN memory space will be referred to as just another bank of memory.

\section*{MAIN bank reserved portion}

A portion of the MAIN memory bank should be reserved for Jump instructions to subroutines in the MAIN memory bank that need to be called by programs running in any selected bank in the BANK memory space. These Jump instructions serve as entry points for programs and subroutines. Typically, common functions that are required by programs running in several banks would be put in the MAIN memory bank. These could include: interrupt service routines, I/O drivers, and data handling and conversion routines. This portion also contains address pointers to tables of data in the MAIN memory bank that also are required by programs running in any selected bank in the BANK memory space. See Listing 1 for an example.

\section*{BANK memory reserved portion}

A portion of each bank in the BANK memory space should be reserved for Jump instructions to subroutines in that bank that need to be called by programs running in the MAIN memory bank. These Jump instructions serve as entry points for programs and subroutines. For example, each bank in the BANK memory space could contain routines that perform unique but related functions. One bank could be reserved for math routines; another bank could perform message handling; and yet another could contain diagnostic routines. All of these functions could be scheduled and executed from some sort of Supervisor running in the MAIN memory bank performing the linkages to all these routines thru the entry points. This reserved portion of each bank also contains address pointers to tables of data in that bank that also are required by programs running in the MAIN memory bank. In the case of a bank running message handling routines, address pointers could be inserted to point to buffers that programs running in MAIN memory need to access. See Listing 2 for an example.

\section*{Linkage areas}

These reserved portions of each memory bank (MAIN space or BANK space) must be fixed and known to each other memory bank that requires access to programs and data in that bank. Therefore, one other requirement in each bank is a set of labels that are assigned the values of the pointer locations to subroutines and tables in the bank of interest (see Listings 3 and 4).
One last requirement in the MAIN memory bank, if it is to perform bank to bank moves and for general housekeeping, is to reserve two byte locations to be used to keep track of the bank currently selected (high byte value on Port B) being used in the transfer of data (see Listing 5).
From the MAIN memory bank, the user can access all memory in the system. He can call subroutines in any bank in the BANK memory space and read/write data to the entire memory. From any bank in the BANK memory space, the user can call subroutines in the MAIN memory bank and read/write data to the MAIN memory bank in addition to his own local bank.
The basic procedure used to call a program in the BANK memory space from the MAIN memory bank is merely to set the proper value on the Port B select lines and execute a Jump to SubRoutine through a pointer in the selected bank:

\section*{Interrupts}

Regardless of where the interrupt service routine actually resides, an image of the bank selected must be retained by the service routine to allow it to return to the appropriate bank when complete. If the interrupt service routine is in the MAIN memory bank, the linkage is handled in the normal fashion where the interrupt vector points to the service routine. The interrupt service can reside in the BANK memory space and takes a little extra overhead for the linkage.
To call a program in the MAIN memory bank from the BANK memory space, merely execute a Jump to SubRoutine through a pointer in the MAIN memory bank:

JSRL CMPBLNK
;see Listing 1 and 4

\section*{EXAMPLE SOFTWARE}

Now that a convention has been established for communicating between the MAIN memory space and the BANK memory space, let's take a look at some sample code that can be used to move data between these memory spaces. In order to make the selection of bank memory efficient, it is important to keep in mind that the four bits of the high byte of Port B that are used to select a bank of memory in the BANK memory space can be written to directly since the other 4 bits of this byte of Port B are used for memory control outputs (the external control bus) and are not affected by a write to the high byte of Port B.

\section*{Bank to Bank data transfer by MAIN}

Listing 6 shows the setup required to initialize the linkage area in order to perform a transfer of data from one bank to another bank in the BANK memory space by a program running in the MAIN memory space. This involves setting up the RAM locations that are used to 'select' the source bank and the destination bank, select the source bank to determine the starting address of the area to move, select the destination bank to determine the starting address of the area to move data into, then finally calling the subroutine in MAIN memory that performs the move. After the setup portion, the subroutine that performs the transfer is presented. This code assumes that the external memory is configured in 16-bit mode.

\section*{Bank to MAIN data transfer by Bank}

Listing 7 presents a similar example for moving blocks of data from a bank in BANK memory to MAIN memory by a program running in that bank. This code also assumes that the external memory is configured in 16-bit mode.

\section*{External 8-bit mode}

If the external memory is configured in 8 -bit mode, the setup portion changes because the initialization of the RAM address pointers SSTART, DSTART and DEND requires building word address pointers from word pointers in the external reserved areas of each bank. In 8 -bit mode, this requires two 8-bit transfers compared to one 16-bit transfer in 16-bit mode (see Listing 8). Once these address pointers have been built, however, the subroutine that actually performs the move does not have to change because 1) word transfers are allowed between On-chip RAM and registers regardless of the mode and 2) the subroutine performs byte moves. To improve speed in the 16 -bit mode, this subroutine can be modified to perform 16 -bit moves. However, keep in mind that this will impose the restriction on the address pointers in the linkage areas of requiring that addresses be on word boundaries. Listing 9 presents a similar example for moving blocks of data from a bank in BANK memory to MAIN memory by a program running in that bank.

\section*{PROGRAM DEVELOPMENT}

The MOLE monitor software can support the development of HPC programs in multiple banks of memory. It provides the means of qualifying a trigger condition, as set in Trace or Breakpoint functions, with the memory bank number. The BANK command will allow a trigger only when executing in the memory bank of interest. The MOLE supports a total of 16 memory banks which are normally selected by 4 bits of Port B as described earlier. See the HPC Personality Board User's Manual for further detail on this command.

\section*{CONCLUSION}

What has been presented is a method to expand the memory space of the HPC to 544k. Although this method utilized four bits of Port B to accomplish the extra addressing, theoretically, the remaining 8 bits could have been used if not required for other purposes. This could mean a maximum addressability for the HPC of greater than 128 Megabytes. However, the MOLE will only support the fixed definition of four extra address lines. Clever utilization of existing resources can enable you to get the most out of hardware and software limited only by one's imagination.
\begin{tabular}{|c|c|c|c|c|}
\hline Logical Address & Bank \# & Hi Byte Port B & \multicolumn{2}{|c|}{Physical Address} \\
\hline 0000:7FFF & 0 & 00 & 00000:07FFF & \multirow[b]{17}{*}{(BANK)} \\
\hline 0000:7FFF & 1 & 01 & 08000:0FFFF & \\
\hline 0000:7FFF & 2 & 02 & 10000:17FFF & \\
\hline 0000:7FFF & 3 & 03 & 18000:1FFFF & \\
\hline 0000:7FFF & 4 & 20 & 20000:27FFF & \\
\hline 0000:7FFF & 5 & 21 & 28000:2FFFF & \\
\hline 0000:7FFF & 6 & 22 & 30000:37FFF & \\
\hline 0000:7FFF & 7 & 23 & 38000:3FFFF & \\
\hline 0000:7FFF & 8 & 40 & 40000:47FFF & \\
\hline 0000:7FFF & 9 & 41 & 48000:4FFFF & \\
\hline 0000:7FFF & A & 42 & 50000:57FFF & \\
\hline 0000:7FFF & B & 43 & 58000:5FFFF & \\
\hline 0000:7FFF & C & 60 & 60000:67FFF & \\
\hline 0000:7FFF & D & 61 & 68000:6FFFF & \\
\hline 0000:7FFF & E & 62 & 70000:77FFF & \\
\hline 0000:7FFF & F & 63 & 78000:7FFFF & \\
\hline 8000:FFFF & - & - & 08000:0FFFF & \\
\hline
\end{tabular}


TL/DD/9342-1
FIGURE 1. How BANK Memory is Mapped into the HPC Address Space


FIGURE 2. HPC in 8-Bit Mode


FIGURE 3. HPC in 16-Bit Mode
```

                    .=08000 ;set PC counter to 8000
    ;This code resides in the MAIN memory bank
;
The following address pointers are inserted to allow
programs running in BANK memory to find these
locations. They represent the starting and ending
location for code in MAIN memory.
.WORD INIT ;addr pointer to first location in bank
.WORD PROGEND ;addr pointer to last location in bank
The following Jump instructions are inserted to allow
programs running in BANK memory to call these
subroutines. They represent subroutines that compare
blocks of memory in MAIN memory space with blocks of
memory in BANK memory space or compare blocks of memory
In BANK memory for zeros.
JMPL CMPM ;entry for compare blocks (MAIN-BANK)
JMPL CMPBFB ;entry for compare BANK cleared
LISTING 1. MAIN Bank Reserved Portion
.=0200 ;set PC counter to 200
;This code resides in any bank in BANK memory
;
; The following address pointers are inserted to allow
; programs running in MAIN memory to find these
; locations. They represent the ending location for code
; in this bank of BANK memory.
;
.WORD PROGEND ;addr pointer to last loc in this bank
;
; The following Jump instructions are inserted to allow
; programs running in MAIN memory to call these
; subroutines. They represent subroutines that compare
; blocks of memory in MAIN memory space with blocks of
; memory in this bank, diagnostic routines, and interrupt service routine.
;
JMPL CMPMB ;entry for comp blocks (MAIN-this bank)
JMPL BTEST ;entry for this bank's diag routines
JMPL BINTS ;entry for this bank's interrupt service routine
LISTING 2. Typical Bank Reserved Portion

```
```

;This code resides in the MAIN memory bank
;
; linkages to Bank 0
;
BOSTART = 0200 ;addr of pointer to first avall loc
;
CMPMBO = 0202 ;addr of JMPL to routine that compares
; move results
BOTEST = 0205 ;addr of JMPL to test routines
;
; linkages to Bank l
;
BlSTART = 0200 ;addr of pointer to first avail loc
;
CMPMBI = 0202 ;addr of JMPL to routine that compares
; move results
BlTEST = 0205 ;addr of JMPL to test routines
;
; linkages to Bank 2
;
B2START = 0200 ;addr of pointer to first avail loc
;
CMPMB2 = 0202 ;addr of JMPL to routine that compares
;
= 0205 ;addr of JMPL to test routines
;
B2INTS = 0208 ;addr of JMPL to interrupt service routine
LISTING 3. MAIN Memory Bank Linkage Area
; move results

```
;This code resides in any bank in BANK memory
;
; linkages to MAIN memory
;
MSTART \(=08000 \quad\);addr of pointer to first avail loc
MEND \(=08002 \quad\);addr of pointer to last avail loc
;
CMPM \(=08004 \quad\);addr of JMPL to routine that compares
;
CMPBLNK \(=08007\);addr of JMPL to routine that compares
;
    if a block in selected BANK is zero
                                LISTING 4. Typical Bank Linkage Area
    move results
```

;This code resides in the MAIN memory bank
;
; The following locations are used for bank to bank moves
; and compares

| BANKS $=01 C 0$ | ;source bank byte value |
| :--- | :--- |
| BANKD $=01 C l$ | ;destination bank byte value |

;
BANKO = 0 ;Port B high byte value to select bank 0
BANK1 = 1 ; 1
BANK2 = 2 2
BANK3 = ; 3
BANK4 = 020 ; 4
BANK5 = 021 ; 5
BANK6 = 022 ; 6
BANK7 = 023 ; 7
BANK8 = 040 ; 8
BANK9 = 041 ; 9
BANKA = 042 ; 10
BANKB = 043 ; ll
BANKC = 060 ; 12
BANKD = 061 ; 13
BANKE = 062 ; 14
BANKF = 063 ; 15
;
; Main Memory Bank is logical and physical address range
; 8000:FFFF. Switched Memory Banks are logical addresses
; in the range 0000:7FFF combined with the
; Port B(14,13,9,8) bits to create physical addresses in
; the range 00000:7FFFF

```

LISTING 5. BANK Memory Management
```

        LD M(OE3),BANKl;set bank select lines to select bank l
        JSRL BlTEST ;see Listing 2 and 3
                            -
                            \bullet
            \bullet
    INT35:
LD BANKS,M(OE3) ;save bank interrupted from
ID M(OE3),BANK2 ;set bank select lines to select bank 2
JSRL B2INTS ;see listing 2 and 3
\bullet
\bullet
\bullet
LD M(OE3),BANKS ;restore bank interrupted from
RETI
.IPT 2,INT35 $\quad$;set interrupt vector

```
```

;This code resides in the MAIN memory bank
;
LD M(BANKS),BANKO ;prepare to move data from Bank 0
LD M(BANKD),BANKl ;to Bank l
LD M(OE3),BANKO ;select Bank 0
LD W(SSTART),W(BOSTART) ;set starting address in source bank
LD M(OE3),BANK1 ;select Bank l
LD W(DSTART),W(BlSTART) ;set starting address in destination bank
LD W(DEND),W(BlSTART) ;set ending address in destination bank
ADD W(DEND),1023 ;to lK greater than starting address
JSRL MOVBB ;do it
-
\bullet
\bullet
-
\bullet
;
; This subroutine moves data from bank memory to bank memory
; where the source bank is defined by the contents of the byte
; at RAM location BANKS and the destination bank is defined by
; the contents of the byte at RAM location BANKD. In addition,
; the following locations must be set up before calling:
;
; SSTART }->\mathrm{ RAM location containing source bank start address
; DSTART }->\mathrm{ RAM location containing destination bank start address
; DEND }->\mathrm{ RAM location containing destination bank end address
;
MOVBB:

```

LD B,W(DSTART)
LD K,W(DEND)
LD X,W(SSTART)
LOOPBB :
LD M(OE3), M(BANKS)
LD A,M(X+)

LD M(OE3), M(BANKD)
XS \(A, M(B+)\)
JP LOOPBB
RET
```

;B}\leftarrow starting address (destination

```
;B}\leftarrow starting address (destination
;K}\leftarrow ending address (destination
;K}\leftarrow ending address (destination
;X \leftarrow starting address (source)
;X \leftarrow starting address (source)
;select source BANK
;select source BANK
    ;byte at source into A
    ;byte at source into A
        ;increment source pointer
        ;increment source pointer
;select destination BANK
;select destination BANK
    ;A into byte at destination, bump pntr
    ;A into byte at destination, bump pntr
    ;back for more if B less than K
```

    ;back for more if B less than K
    ```

LISTING 6. Move Data by MAIN from BANK to BANK (16-Bit Mode)
```

;This code resides in any bank in BANK memory
;
LD W(SSTART),TABLEl ;starting address of table in this memory
LD W(DSTART),W(MSTART) ;starting address in main memory
LD W(DDEND),TABLEl+1023 ;ending address in main memory
JSRL MOVE ;do it
\bullet
\bullet
\bullet
\bullet
\bullet
;
; This subroutine moves data from this bank to main memory
;
; SSTART }->\mathrm{ RAM location containing source memory start address
; DSTART }->\mathrm{ RAM location containing destination memory start addr
; DEND }->\mathrm{ RAM location containing destination memory end address
;
MOVE :
ID B,W(DSTART) ;B \leftarrow starting address (destination)
LD K,W(DEND)
LD X,W(SSTART)
K}\leftarrow ending address (destination)
;X \leftarrow starting address (source)
LOOPBM:
LD A,M(X+)
XS A,M(B+)
;increment source pointer
;A into byte at destination, bump pntr
JP LOOPBM
;back for more if B less than K
RET

```

LISTING 7. Move Data by BANK from BANK to MAIN (16-Bit Mode)
;This code resides in the MAIN memory bank
;
```

    LD M(BANKS), BANKO ;prepare to move data from Bank 0
    LD M(BANKD),BANKI ;to Bank l
    LD M(OE3),BANKO ;select Bank 0
    LD M(SSTART),M(BOSTART) ;set starting address in source bank
    LD M(SSTART+1),M(BOSTART+1)
    LD M(OE3),BANKl ;select Bank l
    LD M(DSTART),M(BISTART) ;set starting address in destination bank
    LD M(DSTART+1),M(B1START+1)
    LD M(DEND),M(B1START) ;set ending address in destination bank
    LD M(DEND+1),M(B1START+1)
    ADD M(DEND),L(1023) ;to 1K greater than starting address
    ADC M(DEND+1),H(1023)
    JSRL MOVBB ;do it
        \bullet
        *
        -
        \bullet
        \bullet
    ;
; This subroutine moves data from bank memory to bank memory
; where the source bank is defined by the contents of the byte
; at RAM location BANKS and the destination bank is defined by
; the contents of the byte at RAM location BANKD. In addition,
; the following locations must be set up before calling:
;
SSTART }->\mathrm{ RAM location containing source bank start address
DSTART }->\mathrm{ RAM location containing destination bank start address
; DEND }->\mathrm{ RAM location containing destination bank end address
;
MOVBB:
LD B,W(DSTART) ;B \leftarrow starting address (destination)
LD K,W(DEND) ;K }\leftarrow\mathrm{ ending address (destination)
LD X,W(SSTART) ;X \leftarrow starting address (source)
LOOPBB:
LD M(OE3),M(BANKS) ;select source BANK
LD A,M(X+) ;byte at source into A
ointer
LD M(OE3),M(BANKD) ;select destination BANK
XS A,M(B+)
JP LOOPBB
;A into byte at destination, bump pntr
;back for more if B less than K

```
    RET

LISTING 8. Move Data by MAIN from BANK to BANK (8-Bit Mode)
```

;This code resides in any bank in BANK memory
;
ID M(SSTART),L(TABLEl) ;starting address of table in this memory
LD M(SSTART+l),H(TABLEI)
ID M(DSTART),M(MSTART) ;starting address in main memory
LD M(DSTART+1),M(MSTART+1)
LD M(DEND),M(MSTART) ;set ending address in main memory
LD M(DEND+1),M(MSTART+1)
ADD M(DEND),L(1023) ;to lK greater than starting address
ADC M(DEND+1),H(1023)
JSRL MOVE ;do it
\bullet
\bullet
-
\bullet
-
;
; This subroutine moves data from this bank to main memory
;
; SSTART }->\mathrm{ RAM location containing source memory start address
; DSTART }->\mathrm{ RAM location containing destination memory start addr
; DDEND }->\mathrm{ RAM location containing destination memory end address
;
MOVE :
LD B,W(DSTART) ;B \& starting address (destination)
LD K,W(DEND) ;K \leftarrow ending address (destination)
LD X,W(SSTART) ;X \& starting address (source)
LOOPBM:
LD A,M(X+)
XS A,M(B+)
JP LOOPBM
RET

```

LISTING 9. Move Data by BANK from BANK to MAIN (8-Blt Mode)

\section*{Assembly Language Programming for the HPCTM}

\section*{HOW TO WRITE SHORT, EFFICIENT, BUT UNDERSTANDABLE ASSEMBLER PROGRAMS}

\section*{INTRODUCTION}

One of the design objectives of the HPC family was that it should be very easy to use. With this in mind the instruction set has been designed so that it obeys a very simple set of rules. Once these rules have been learned, the programmer can write code with very little reference to instruction manuals.
The HPC is fully memory mapped. Every piece of hardware attached to an HPC core appears as a byte or a word in a linear 64 K byte address space. Any data movement or arithmetic instruction can operate on any memory location and everything in the HPC has a memory location, including the accumulator. All of the I/O ports, the peripheral control registers, RAM and ROM are treated in exactly the same fashion as far as the assembly language programmer is concerned.
The HPC assembly language syntax can be explained by describing the instruction codes and the addressing modes. The instruction code tells the processor what operation it is performing, such as an add, a subtract, a multiply, a divide or a data movement instruction. The addressing mode is the way that the programmer specifies the value or values to be operated on to the microprocessor itself.

\section*{ADDRESSING MODES}

Operations can be performed on any memory location. One can, for example, increment or decrement any byte or word of any memory location in the HPC. Increment and decrement are examples of single address instructions. These are instructions which have only one operand. Other examples are the bit set, bit test and bit clear instructions. These five instructions are good examples of the basic thinking behind the HPC instruction set. All of these instructions use the same four addressing modes.

\section*{Direct}

The simplest addressing mode to understand is that known as direct. In this mode the address of the variable to be operated on is included as part of the sequence of bytes that comprises the entire instruction. For example, in order to perform a decrement on memory location 0FO this value is included in the string of bytes that forms the instruction.

\section*{Examples:}
\begin{tabular}{ll} 
DECSZ & OFO.B \\
INC & OFO.W
\end{tabular}

The increment instruction, like most other instructions with HPC, can operate on either a byte or a word. A byte access is specified by putting a B after the address of the variable, a word access by writing \(W\).

\section*{Register Indirect}

This addressing mode usually generates less bytes of code than any other. HPC has two 16 -bit registers, \(B\) and \(X\), which

National Semiconductor Application Note 510 Steve McRobert

can be used as general purpose memory locations but also have a specific function as pointers to memory. These instructions take up very little ROM space because the address of the variable to be operated on is contained in the pointer register and the pointer register to be used is specified as part of the instruction. An instruction such as increment, using register indirect, can thus be only 1 byte long as it does not need to be followed by a byte specifying the address of the variable.
Examples:
INC \(\quad[B] . B\);byte increment, \(B\) pointer
INC \(\quad[X] . W\);word increment, \(X\) pointer

\section*{Indirect}
\(B\) and \(X\) provide two 16 -bit pointers to memory. Programmers will often wish to have more than two pointers in use at any one time. HPC therefore provides indirect addressing mode. In this mode a 16 -bit pointer to the location to be accessed is stored in the basepage of the HPC. The instruction, therefore, is followed by a single byte which specifies the address of this 16 -bit pointer. The bottom 192 bytes of RAM are on chip with the HPC and are in the so-called base page. The base page is normally used for storing frequently accessed variables as only a single byte of address is required to access a base page variable. When using indirect addressing mode, the 16 -bit pointer value must always be in the base page.

\section*{Examples:}
```

DECSZ [0].W ;decrement a word
INC [OFE].B ;increment a byte

```

The base page is in the region of 0 to OFF bytes. This area also contains the most frequently used registers such as the accumulator. The programmer can thus use indirect addressing mode with registers such as the accumulator acting as the pointer. This is an example of the simplicity of the HPC instruction set. Any operation can be performed on any HPC register simply by invoking its address in the HPC 64 kbyte addressing space.

\section*{Indexed}

The last of the four basic addressing modes is indexed mode. Indexed is very similar to indirect except that an 8 - or 16 -bit immediate value follows the address of the 16 -bit pointer and is added to it to generate the address of the variable to be accessed. This allows a table of values to be located anywhere in memory and the pointer register need only be implemented or decremented to move through the table of values.
Examples:
\begin{tabular}{lll} 
INC & \(0 F F 00[4] . W\) & ;increment a word \\
DECSZ & \(02[2] . B\) & ;decrement a byte
\end{tabular}

\section*{Bit Operations}

The bit operations of the HPC allow any bit in the memory of the HPC to be accessed. The addressing modes for these three operations, SBIT, RBIT and IFBIT, always refer to the memory location as a byte. The individual bit of the byte to be tested, using the four addressing modes already described, is actually coded into the opcode itself. This could be described as an implied addressing mode but this definition is not normally used in HPC. The way this works can be seen from the opcode map in the programmers guide of the HPC, where it can be seen that there are in fact eight opcodes shown for each of the three different bit instructions.
Example:
\[
\begin{aligned}
\text { SBIT } 5,2 . B & ; \text { set bit } 5 \text { of byte } \\
& ; \text { at address } 2 .
\end{aligned}
\]

\section*{Double Register Indirect}

A rule of thumb when trying to decide which addressing mode one can use with which opcode in HPC is that you can use any combination of addressing mode and opcode that is sensible. An example of this is a special addressing mode which works only for the bit instructions. This addressing mode is known as double register indirect and uses a combination of the B and X registers to index into any bit of a 64 k bit string, the lower boundary of which can be located anywhere in memory.
When using this addressing mode the \(B\) register points to the lowest byte of this 8 k byte string, while the most significant 13 bits of the \(X\) register point at the individual byte in the string that is being accessed. The three least significant bits of the X register point at the bit of the byte that the instruction is pointing at. By using this addressing mode, words of any length can be scanned for whether individual bits are set or cleared. This addressing mode, while unusual, fits into the scheme of things as it clearly is only of any relevance to the individual bit instructions.

\section*{Examples:}
```

SBIT X, [B].B; Set bit
IFBIT X, [B] B; test bit

```

Note that the bit instructions only operate on bytes, to allow operations on words would require twice as many opcodes for no gain.

\section*{Two Address Instructions}

The five instructions described so far have only one operand. There are many more instructions in the HPC instruction set which have two operands, such as arithmetic instructions, the comparison instructions and data movement instructions. The HPC instruction set allows any of these instructions to use any of the four addressing modes already described. An instruction such as multiply, for example, when written in the HPC assembler syntax as shown below shows the opcode followed by the destination operand, which is then followed by the source operand. The result of the operation in all cases except the comparison instructions winds up in the destination operand. The comparison instructions, IFEQ and IFGT do not affect the values of any memory location but, like all other two operand instructions, can operate on any two words or bytes in the HPC addressing space.

\section*{Examples:}
```

MUL A, [B].B

```
MUL .O.W,2.W

The destination operand in HPC may be either the accumulator or a byte or word of memory accessed using the direct addressing mode. If the destination operand is the accumulator, the source operand may be addressed using direct, register indirect, indirect or indexed addressing modes as well as the familiar immediate addressing mode. The programmer can thus load the accumulator with an 8 - or 16 -bit immediate value which follows the opcode, multiply the accumulator with that value, divide the accumulator by that value or compare the accumulator by that value. Using the accumulator as the destination operand gives maximum flexibility in the choice of addressing mode for the source operand and also tends to produce a shorter instruction in terms of its length in bytes as the opcode does not have to include the address of the destination operand.
Examples:
```

ID A, \#37
add OFE.W,\# OFOOO ;Add immediate to
;memory.

```

\section*{Instruction Lengths}

Tables are provided in the HPC users manual to allow the user to estimate the number of bytes an instruction will use and the time this instruction will take to execute. To use these tables the programmer must be aware of the name of the addressing mode he is using. This is perfectly clear for the single address instructions described at the beginning of this note but perhaps needs some explanation for two operand instructions.

For two operand instructions with the accumulator as the destination, the addressing mode is named after that used for the source operand. For example, load accumulator using a value pointed at by indirect addressing mode is referred to simply as indirect addressing mode.

\section*{Operations on Direct Memory}

There are two addressing modes which allow operations to be performed directly on memory locations. If the destination operand is directly addressed memory, then the source operand may be directly addressed memory or an immediate value. These two are the only combinations of addressing modes that can be used where the destination operand is a memory location.
Examples:
```

DIV 0l0.W, 0F000.W
direct-direct mode
DIV OFO.B,\#lO
immediate direct mode.

```

\section*{Special Symbols}

Some special symbols have been allocated in the HPC cross assembler. These are A, B, K, X, PC and SP. The programmer can also define his own symbols using the equals directive of the assembler. The way that the symbols described above would be defined using the equals directive are shown below by way of example.
```

Example:
A = 0C8.W
B = OCC.W
X = OCE.W
K = OCA.W
PC = 0C6.W
SP = 0C4.W

$$
\begin{aligned}
A & =0 C 8 \cdot W \\
B & =0 C C \cdot W \\
X & =0 C E \cdot W \\
K & =0 C A \cdot W \\
P C & =0 C 6 \cdot W \\
S P & =0 C 4 \cdot W
\end{aligned}
$$

```

Note that these symbols cannot be redefined so the above set of definitions should never be included in a user program.

\section*{IMPLIED ADDRESSING MODES}

Some of the HPC's opcodes have been shortened by using implied addressing mode. A few examples have already been shown. This section describes some more special cases. It could be said that accumulator as destination is an example of an implied addressing mode, where the address of the destination is coded into the instruction. There are some special purpose instructions which use implied addressing mode for instructions which are used very frequently. In most cases these instructions look exactly the same to the programmer as instructions using the addressing modes described earlier. For example there is a special opcode for load B with an immediate value. The programmer could do this using the immediate direct addressing mode but a special opcode has been provided to make this instruction shorter.
Load \(B\) and \(K\) is a special immediate load which loads both the \(B\) and \(K\) registers in one operation.

\section*{Carry Flag}

The carry flag may be accessed using the standard bit test instructions because it can be read in the processor status word, but as carry must so often be set and tested, special instructions to do this have been included which do not require the address of the carry flag.

\section*{Multiply and Divide}

Finally, the divide double and multiply instructions both have to manipulate 32-bit values. These therefore have to store an operand in two concatenated registers. The HPC instruction set cannot specify two registers with one address. Therefore these instructions default to using the \(X\) register as the high word of their 32-bit value.
The source and destination of a multiply instruction are specified as normal except that the 32-bit answer is stored in the destination operand with the 16 high bits of the answer stored in the \(X\) register. The divide double instruction basically performs the inverse of multiply, taking the 32-bit value formed by \(X\) concatenated with the destination value and dividing it by the source value. Divide double, like divide, yields a 16 -bit result and a 16 -bit remainder. For both divide double and divide the remainder is stored in the \(X\) register. In both cases the K register is used for intermediate value storage and is cleared as a result of this operation.
As the result of divide double can only be a 16 -bit value, a full 32 -bit divide is performed by following a 16 -bit divide with a 32-bit divide as shown below. The example below shows how the divide instructions work together and also highlights the combinations of addressing modes that can and cannot be used with HPC.
\begin{tabular}{lll} 
& LD & B,\#II \\
10 & DIV & HIGH.W,\# \\
LOOP: & & \\
& DIVD & LOW.W,\#l
\end{tabular}

LD A, X
ST A, [B]
DECSZ B
JP LOOP

This example shows the conversion of a 32-bit binary value in words low and high into a 10 -digit BCD number in the 10 bytes starting from 1 . The conversion is performed one digit at a time and the \(B\) register is used to point at the byte's location where the digit is to be stored. The first instruction of the programme therefore is to initialize the B register. The divide instruction divides word high by 10 using immediate direct addressing mode and stores the answer back in word high. The remainder is stored in the \(X\) register. The divide double instruction then divides \(X\) concatenated with word low by 10. Because \(X\) contains a remainder, the result of this division will always be a 16 -bit value and can thus be stored in word low. The remainder is stored in \(X\) and is in fact the modulus and is thus the BCD digit that we have derived on this pass through the numbers.
We now wish to store the remainder into one of our BCD digit locations using register indirect mode. We need to load the value into the accumulator from \(X\). The \(X\) register is nothing special in this application, so load \(A\) with word \(X\) is in fact an example of direct addressing mode.
Now that our BCD value is in the accumulator, we can store this in the byte location using \(B\) register indirect addressing mode.
The next instruction is decrement skip on zero. This uses direct addressing mode to decrement the B register. This instruction is an example of many in HPC which perform more than one function. As well as decrementing the memory location specified, this instruction also compares it with zero after the decrement has been performed. If the result is zero, the instruction following the decrement skip on zero instruction is skipped. That is to say it is ignored and control passes to the instruction following it. In this example the final instruction of the routine is a single byte jump back to the divide instruction. The overall loop is executed ten times in order to perform the conversion. On the final pass through the loop, B becomes zero and execution of this algorithm is terminated.

\section*{Auto Increment/Decrement Instructions}

This multi-function instruction capability is best illustrated by the four special addressing modes register increment or decrement with or without conditional skip, which work only with the data movement instructions load and exchange. The load instruction in general uses any of the five two-address modes or the two combination modes to transfer data from one location to another.
The exchange instruction is similar except that the destination must always be the accumulator. Exchange not only takes the source and puts the value into the destination but also takes the value from destination and puts it into source. Clearly there is no immediate addressing mode for exchange as a destination cannot be stored into an immediate value.
When load and exchange are used with the X register as a pointer and register indirect mode, a suffix + or - can be added after the \(X\). In this case, once the data movement operation has been performed, the \(X\) register is incremented or decremented by one or two according to whether
there has been a byte or a word access respectively. A further refinement on this is provided by the load and exchange with conditional skip instructions, LDS and XS respectively. These only work with the B register as the pointer and perform two more operations rather similar to the decrement skip on zero instruction. Once the increment or decrement has been performed, the B register is compared with the \(K\) register, otherwise known as the limit register. If an increment has been performed and \(B\) is greater than \(K\), the instruction following the movement instruction will be skipped. If a decrement is performed, the instruction is skipped if \(B\) is less than \(K\).
An example of how these specialized instructions are used is given by the block move routine shown below;
LD X, \#START
LD BK, \#BEGIN, \#END
LOOP:
LD \(A,[X+] . W\)
XS A, \([B+] . W\)
JS LOOP

This routine moves a block of data from one location to another. The X register is initialized first and is used as a pointer to the first value to be moved in the source block. The \(B\) and \(K\) registers point to the first and last values respectively in the destination block. The loop itself consists of only three bytes. The first instruction loads the accumulator with the word pointed to by the \(X\) register and increments \(X\) by two. A second instruction exchanges the accumulator with the word pointed to by the \(B\) register, increments the \(B\) register by two and compares it with K . If B is greater than K , the jump instruction is skipped and this loop is terminated.
The example shows how HPC code can perform a great deal with very few instructions and use up very few bytes of code while doing so.
These auto increment/decrement instructions are the only examples where an addressing mode cannot be used for any instruction where it might make sense. It is however fairly easy to remember which addressing modes these can be used with. Auto increment/decrement can be used with the load and exchange instructions for the \(X\) register. Auto increment or decrement with conditional skip can be used with load and exchange instructions using the \(B\) register as a pointer. No other combinations are allowed.
We have not provided specific string move or search instructions but the auto increment/decrement operations provide building blocks allowing the programmer to assemble his own stock. In the block move instruction shown above, the value being moved is in the accumulator in between the load and exchange instructions. The programmer can then compare this value with anything he wishes, fill \(B C D\) to \(A S C I I\), pack \(B C D\), unpack \(B C D\) or perform any operation he likes on a string of data.

\section*{HPC ASSEMBLY CODE}

The addressing modes usable for each opcode are described in a shorthand form.

\section*{Example:}
\[
\text { ADD } M A<M A+M e m I
\]

In the above syntax MA means directly addressed memory or the accumulator and Meml means memory addressed using any of the four basic single-address addressing modes or an immediate value. This would be better written as shown below:
\[
\begin{array}{ll} 
& A<A+M e m I \\
\text { or } & M<M+M \\
\text { or } & M<M+I
\end{array}
\]

Expanding the syntax highlights that the flexible addressing modes such as register indirect may only be used if the destination is the accumulator. It also shows that if the destination is direct memory the source may only be an immediate value or another direct memory location.
When writing assembly code the programmer writes the same mnemonic whether a memory location is a piece of RAM or ROM or an I/O port or the accumulator. In general any source or destination variable may be a byte or a word and combinations are allowed. Care must be taken when storing word into a byte location that the programmer really wishes to truncate that value to byte and throw away the upper 8 bits of the value. When loading a byte into a word location the upper 8 bits of the word location will be filled with zeros. If memory external to the HPC is used, this may be 8 or 16 bits wide. The programmer must be aware of this when writing his assembly language as HPC cannot cope with the programmer requesting a 16 -bit access to 8 -bit wide external memory. The HPC will not convert this to two sequential 8 -bit accesses.
The only exception to this rule is that a pointer word in indirect or indexed addressing modes must always be in the base page. This is because only one byte has been allowed in the overall length of the instruction for the address of the pointer.
For all other addressing modes there is no difference in the assembly language the programmer writes between accessing a variable that is in the base page and a variable that is above address OFF.
The programmer should be aware however that variables in the base page consume less bytes per access and the instruction will execute more quickly than non-base page variables. When studying the data sheet to see how long an instruction is, the programmer will see that the table result is different according to whether variables are base page or not. The programmer should therefore allocate base page to variables which are used most often.

\section*{EXECUTION SPEED}

There are 64 bytes of RAM above the base page. These, like the base page RAM, require zero wait states to access even when the processor is running at full speed. They do however require 2 bytes of code for their addresses. These

64 bytes may best be made use of by using them as the stack area as the 16 -bit stack pointer contains the full address and therefore there is no penalty in instruction length in putting the stack in this non-base page on-chip RAM.
Note that there is no difference in execution time between byte and word accesses, that is to say accesses to byte or word variables. When studying the data sheet, differences in program length and therefore in execution time will be observed according to whether the address of a directly addressed variable is a byte or a word. It is important to understand the difference between the width of the variable and the width of the address that is used to access that variable.
The cycles per instruction table is not always clear about the number of wait states applied to different variables. The HPC includes a wait state register which sets the number of wait states to be used when accessing external memory, the internal ROM, or internal registers associated with ports \(A\) and \(B\). Wait states may be applied to these on-chip registers to allow compatibility with development tools such as the MOLETM and HPC Designer Kit board, as when these tools are run on high clock speeds wait states must be applied for accesses to the port recreation logic. The HPC needs wait states for accessing slow external memory and when running at high clock rates.
These wait states may be applied in order that the MOLE can provide a perfect emulation of a single-chip HPC. In the MOLE the HPC is running with external memory and thus the A port and some of the B port are used for address/data and control lines respectively. The A port and part of the B port must therefore be recreated external to the HPC. In the case of the MOLE this is done using a large array of PAL® \({ }^{\text {s }}\). Because they are external to the HPC, one wait state must be applied when accessing these externally recreated ports at high clock speeds. If wait states could not be applied to
these ports in a masked ROM HPC, the MOLE would not be able to provide full speed emulation. This is just one example of how the design of the HPC has been influenced by the need to emulate it \(100 \%\) exactly at full speed. Apart from this no wait states are applied to any access to address locations below 200 HEX, regardless of the addressing mode used.
The HPC data sheet does not make it clear how many wait states are applied when register indirect addressing mode is used. It implies that wait states are always applied when register indirect or similar addressing modes are used, but this is not the case.
The best way to time a piece of code is to write the code and then run it through the cross assembler to generate a source plus object listing. The number of bytes generated by each instruction can then be easily read and only the cycles and accesses table need be looked up in order to calculate how long each instruction takes to execute.
Note that accesses to internal ROM are subject to at least one wait state for exactly the same reason as accesses to the A or B ports.

\section*{SUMMARY}

The HPC is fully memory mapped. The I/O Ports, Peripheral Control Registers, RAM and ROM are treated exactly the same. This makes the HPC easy to program. The HPC instruction set has relatively few opcodes but allows any of these opcodes to be used with any addressing mode so as to provide an Instruction Set with great power and flexibility. Once the contents of this note have been understood, HPC code can be written without referring to any document more lengthy than the HPC Instruction Set description in the data sheet.

Section 6
MICROWIRE and MICROWIRE/PLUS Peripherals

\section*{Section 6 Contents}
MICROWIRE and MICROWIRE/PLUS Peripherals Selection Guide ..... 6-3
COP452L/COP352L Frequency Generator and Counter ..... 6-7
COP470/COP370 V.F. Display Driver ..... 6-37
COP472-3 Liquid Crystal Display Controller ..... 6-44
COP498/COP398 Low Power CMOS RAM and Timer (RATTM) COP499/COP399 Low Power CMOS Memory ..... 6-52

\section*{MICROWIRETM and MICROWIRE/PLUSTM: 3-Wire Serial Interface}

National's MICROWIRE and MICROWIRE/PLUS provide for high-speed, serial communications in a simple 3-wire implementation.
Originally designed to interface COP400 microcontrollers to peripheral devices, the MICROWIRE protocol has been extended to both the COP800 and HPCTM families with the enhanced version, MICROWIRE/PLUS.
Because the shift clock in MICROWIRE/PLUS can be internal or external, the interface can be designated as either bus master or slave, giving it the flexibility necessary for distributed and multiprocessing applications.
With its simple 3-wire interface, MICROWIRE/PLUS can connect a variety of nodes in a serial-communication network.
This simple 3-wire design also helps increase system reliability while reducing system size and development time.
MICROWIRE/PLUS consists of an 8-bit serial shift register (SIO), serial data input (SI), serial data output (SO), and a serial shift clock (SK).
Because the COP800 and HPC families have memorymapped architectures, the contents of the SIO register can be accessed through standard memory-addressing instructions.

The control register (CNTRL) is used to configure and control the mode and operation of the interface through userselectable bits that program the internal shift rate. This greatly increases the flexibility of the interface.
MICROWIRE/PLUS can also provide additional I/O capability for COP800 and HPC microcontrollers by connecting, for example, external 8 -bit parallel-to-serial shift registers to 8 bit serial-to-parallel shift registers.
And it can interface a wide variety of peripherals:
- Memory (CMOS RAM and EEPROM)
- A/D converters
- Timers/counters
- Digital phase locked-loops
- Telecom peripherals
- Vacuum fluorescent display drivers
- LED display drivers
- LCD display drivers

Both MICROWIRE and MICROWIRE/PLUS give all the members of National's microcontroller families the flexibility and design-ease to implement a solution quickly, simply, and cost-effectively.

\section*{MICROWIRE/PLUS System Block}


TL/XX/0074-1

\begin{tabular}{|c|c|c|}
\hline \multicolumn{3}{|l|}{MICROWIRE and MICROWIRE/PLUS Peripherals} \\
\hline Part Number & Description & Databook \\
\hline \multicolumn{3}{|l|}{A/D CONVERTERS AND COMPARATORS} \\
\hline ADC0811 & 11 Channel 8-Bit A/D Converter with Multiplexer & Linear \\
\hline ADC0819 & 19 Channel 8-Bit A/D Converter with Multiplexer & Linear \\
\hline ADC0831 & 1 Channel 8-Bit A/D Converter with Multiplexer & Linear \\
\hline ADC0838 & 8 Channel 8-Bit A/D Converter with Multiplexer & Linear \\
\hline ADC0832 & 2 Channel 8-Bit A/D Converter with Multiplexer & Linear \\
\hline ADC0833 & 4 Channel 8-Bit A/D Converter with Multiplexer & Linear \\
\hline ADC0834 & 4 Channel 8-Bit A/D Converter with Multiplexer & Linear \\
\hline ADC0852 & Multiplexed Comparator with 8-Bit Reference Divider & Linear \\
\hline ADC0854 & Multiplexed Comparator with 8-Bit Reference Divider & Linear \\
\hline \multicolumn{3}{|l|}{DISPLAY DRIVERS} \\
\hline COP470 & 4 Digit by 8 Segment Expandable V.F. Display Driver & Microcontroller \\
\hline COP472-3 & \(3 \times 12\) Multiplexed Expandable LCD Display Driver & Microcontroller \\
\hline MM5450 & 35 Output LED Display Driver & Interface \\
\hline MM5451 & 34 Output LED Display Driver & Interface \\
\hline MM5483 & 31 Segment LCD Display Driver & Interface \\
\hline MM5484 & 16 Segment LED Display Driver & Interface \\
\hline MM5486 & 33 Output LED Display Driver & Interface \\
\hline MM58201 & 8 Backplane and 24 Segment Multiplexed LCD Driver & Interface \\
\hline MM58241 & 32 Output High Voltage Display Driver & Interface \\
\hline MM58242 & 20 Output High Voltage Display Driver & Interface \\
\hline MM58248 & 35 Output High Voltage Display Driver & Interface \\
\hline MM58341 & 32 Output High Voltage Display Driver & Interface \\
\hline MM58342 & 20 Output High Voltage Display Driver & Interface \\
\hline MM58348 & 35 Output High Voltage Display Driver & Interface \\
\hline \multicolumn{3}{|l|}{MEMORY DEVICES} \\
\hline COP498 & \(4 \times 64\) Low Power CMOS RAM and Timer with "Wake-Up" & Microcontroller \\
\hline COP499 & \(4 \times 64\) Low Power CMOS RAM & Microcontroller \\
\hline NMC9306 & \(16 \times 16\) NMOS EEPROM & Memory \\
\hline NMC9313B & \(16 \times 16\) NMOS EEPROM & Memory \\
\hline NMC9314B & \(64 \times 16\) NMOS EEPROM & Memory \\
\hline NMC9346 & \(64 \times 16\) NMOS EEPROM & Memory \\
\hline NMC93C06 & \(16 \times 16\) CMOS EEPROM & Memory \\
\hline NMC93C26 & \(32 \times 16\) CMOS EEPROM & Memory \\
\hline NMC93C46 & \(64 \times 16\) CMOS EEPROM & Memory \\
\hline NMC93C506 & \(16 \times 16\) CMOS EEPROM with Write Protect & Memory \\
\hline NMC93C526 & \(32 \times 16\) CMOS EEPROM with Write Protect & Memory \\
\hline NMC93C546 & \(64 \times 16\) CMOS EEPROM with Write Protect & Memory \\
\hline NMC93C556 & \(128 \times 16\) CMOS EEPROM with Write Protect & Memory \\
\hline NMC93C56 & \(128 \times 16\) CMOS EEPROM & Memory \\
\hline NMC93C566 & \(256 \times 16\) CMOS EEPROM with Write Protect & Memory \\
\hline NMC93C66 & \(256 \times 16\) CMOS EEPROM & Memory \\
\hline
\end{tabular}

MICROWIRE and MICROWIRE/PLUS Peripherals (Continued)
\begin{tabular}{|c|l|l}
\hline \multicolumn{1}{|c|}{ Part Number } & \multicolumn{1}{c}{ Description } & Databook \\
\hline \multicolumn{1}{|c|}{ TELECOM DEVICES } & Digital Adapter for Subscriber Loops (DASL) & Telecom \\
\hline TP3400 & Echo Canceller (EC) & Telecom \\
\hline TP3410 & S Interface Device (SID) & Telecom \\
\hline TP3420 & AM/FM Digital PLL Synthesizer & \\
\hline AUDIO AND RADIO DEVICES & AM/FM Digital PLL Frequency Synthesizer & Interface \\
\hline DS8906 & AM/FM Digital PLL Frequency Synthesizer & Interface \\
\hline DS8907 & AM/FM/TV Sound Up-Conversion Frequency Synthesizer & Interface \\
\hline DS8908 & Stereo Volume/Tone/Fade with Source Select & Interface \\
\hline DS8911 & Stereo Volume/Tone/Fade/Loudness with Source Select & Linear \\
\hline LMC1992 & 7 Band Graphic Equalizer & Linear \\
\hline LMC1993 & & Linear \\
\hline LMC835 & Frequency Generator and Counter & Microcontroller \\
\hline SPECIAL FUNCTIONS &
\end{tabular}

\section*{COP452L/COP352L Frequency Generator and Counter}

\section*{General Description}

The COP452L and COP352L are peripheral members of the COPSTM family fabricated using \(N\)-channel silicon gate MOS technology. Containing two independent 16-bit counter/register pairs, they are well suited to a wide variety of tasks involving the measurement and/or generation of times and/or frequencies. Included in the features are multiple tone generation, precise duty cycle generation, event counting, waveform measurement, frequency bursts, delays, and "white noise" generation. An on-chip zero crossing detector can trigger a pulse with a programmed delay and duration. The COP352L is the extended temperature version of the COP452L. The COP352L is the functional equivalent of the COP452L.
The COP452L series peripheral devices can perform numerous functions that a microcontroller alone cannot perform. They can execute one or more complex tasks, attaining higher accuracies over a broader frequency range than a microcontroller alone. These devices remove repetitive yet demanding counting, timing, and frequency related functions from the microcontroller, thereby freeing it to perform other tasks or allowing the use of a simpler microcontroller in the system.

Features
■ Unburdens microcontroller by performing "mundane" tasks
- Wider range and greater accuracy than microcontroller alone
■ Generates frequencies, frequency bursts, and complex waveforms
- Measures waveform duty cycle
- Two independent pulse/event counters
- True zero crossing detector triggers output pulse
\(■\) White noise generator
- Compatible with all COP400 microcontrollers
- MICROWIRETM compatible serial I/O
- 14-pin package
- Single supply operation (4.5V-6.3V, COP452L; 4.5V-5.5V, COP352L)
- Low cost
- TTL compatible

\section*{Block Diagram}


TL/DD/6155-1

\section*{COP452L}

\section*{Absolute Maximum Ratings}

If Milltary/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Voltage at Any Pin (except ZI)
\begin{tabular}{lr} 
relative to GND & -0.5 V to +7.0 V \\
Voltage at Pin ZI relative to GND & -0.8 to +10 V \\
Sink Current, Output OA & 15 mA \\
Sink Current, All Other Outputs & 5 mA \\
Total Sink Current & 35 mA \\
Source Current, Outputs OA, OB & 5 mA \\
Source Current, All Other Outputs & 1 mA
\end{tabular}

Total Source Current
Ambient Operating Temperature \(\quad 0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}\) Ambient Storage Temperature \(\quad-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) Lead Temperature (Soldering, 10 sec .) \(300^{\circ} \mathrm{C}\)
Power Dissipation \(\quad 0.5 \mathrm{~W}\) at \(25^{\circ} \mathrm{C}\) 0.2 W at \(70^{\circ} \mathrm{C}\)

Note: Absolute maximum ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications are not ensured when operating the device at absolute maximum ratings.

\section*{DC Electrical Characteristics \(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}}+70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}\) (COP452L), unless otherwise specified}
\begin{tabular}{|c|c|c|c|c|}
\hline Parameter & Conditions & Min & Max & Units \\
\hline Operating Voltage ( \(\mathrm{V}_{\mathrm{CC}}\) ) & & 4.5 & 6.3 & V \\
\hline Operating Supply Current & All Outputs Open & & 14 & mA \\
\hline Input Voltage Levels CKI Input Levels Logic High (VIH) Logic Low ( \(\mathrm{V}_{1 \mathrm{IL}}\) ) DI, INB, ENB, SK, \(\overline{C S}\) Logic High Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low (VIL) Zl Input Voltage & \[
\begin{aligned}
& V_{C C}=M a x . \\
& V_{C C}=5.0 \mathrm{~V} \pm 5 \% \\
& V_{C C}=M a x . \\
& V_{C C}=5.0 \mathrm{~V} \pm 5 \%
\end{aligned}
\] & \[
\begin{array}{r}
3.0 \\
2.0 \\
\\
\hline 3.0 \\
2.0 \\
\\
-0.8 \\
\hline
\end{array}
\] & \[
\begin{gathered}
0.4 \\
\\
0.8 \\
+10
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V} \\
& \mathrm{~V}
\end{aligned}
\] \\
\hline Impedance to GND at ZI & & -1.6 & 7.8 & k \(\Omega\) \\
\hline ZI Offset Voltage & (Note 1) & & 150 & mV \\
\hline Output Voltage Levels TTL Operation Logic High ( \(\mathrm{V}_{\mathrm{OH}}\) ) Logic Low (VOL) & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% \\
& \mathrm{l}_{\mathrm{OH}}=100 \mu \mathrm{~A} \\
& \mathrm{IOL}_{\mathrm{OL}}=-1.6 \mathrm{~mA} \\
& \hline
\end{aligned}
\] & 2.4 & 0.4 & \[
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
Maximum Allowable Output \\
Current Levels \\
Sink Current \\
OA \\
All Other Outputs Total Sink Current \\
Source Current OA, OB All Other Outputs Total Source Current
\end{tabular} & \begin{tabular}{l}
(Note 2) \\
(Note 2) \\
(Note 3) \\
(Note 2) \\
(Note 2) \\
(Note 3)
\end{tabular} & & \[
\begin{array}{r}
15 \\
5.0 \\
35 \\
\\
-5.0 \\
-1.0 \\
-10
\end{array}
\] & \begin{tabular}{l}
mA \\
mA \\
mA \\
mA \\
mA \\
mA
\end{tabular} \\
\hline
\end{tabular}

Note 1: Zl offset voltage is the absolute value of the difference between the voltage at Zl and ground (pin 9) that will cause the zero detect circuit output to change state. This is the maximum value which takes into account the worst case effects of process, temperature, voltage, and gain variation.
Note 2: The maximum current for the specified pin must be limited to this value or less.
Note 3: The total current in the device must be limited to this value or less.

COP452L
AC Electrical Characteristics \(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 70^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 6.3 \mathrm{~V}\) unless otherwise specified


\section*{Absolute Maximum Ratings}

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.
Voltage at Any Pin (except ZI) relative to GND
Voltage at Pin ZI relative to GND
Sink Current, Output OA
-0.5 V to +7.0 V
-0.8 V to +10 V
15 mA
Sink Current, All Other Outputs 5 mA
Total Sink Current 35 mA
Source Current, Outputs OA, OB 5 mA
Source Current, All Other Outputs
\begin{tabular}{lr} 
Total Source Current & 10 mA \\
Ambient Operating Temperature & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \\
Ambient Storage Temperature & \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) \\
Lead Temperature (Soldering, 10 sec. ) & \(300^{\circ} \mathrm{C}\) \\
Power Dissipation & 0.5 W at \(25^{\circ} \mathrm{C}\) \\
& 0.125 W at \(85^{\circ} \mathrm{C}\) \\
Note: Absolute maximum ratings indicate limits beyond \\
which damage to the device may occur. DC and AC electri- \\
cal specifications are not ensured when operating the de- \\
vice at absolute maximum ratings.
\end{tabular}

DC Electrical Characteristics \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq 85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}\) unless otherwise specified
\begin{tabular}{|c|c|c|c|c|}
\hline Parameter & Conditions & Min & Max & Units \\
\hline Operating Voltage ( \(\mathrm{V}_{\mathrm{CC}}\) ) & & 4.5 & 5.5 & V \\
\hline Operating Supply Current & All Outputs Open & & 16 & mA \\
\hline \begin{tabular}{l}
Input Voltage Levels CKI Input Levels Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) Logic Low ( \(\mathrm{V}_{\mathrm{IL}}\) ) \\
DI, INB, ENB, SK, \(\overline{C S}\) Logic High Logic High ( \(\mathrm{V}_{1 \mathrm{H}}\) ) Logic Low (VIL) Zl Input Voltage
\end{tabular} & \[
\begin{aligned}
& V_{C C}=M a x . \\
& V_{C C}=5.0 \mathrm{~V} \pm 5 \% \\
& V_{C C}=M a x . \\
& V_{C C}=5.0 \mathrm{~V} \pm 5 \%
\end{aligned}
\] & \[
\begin{gathered}
3.0 \\
2.2 \\
\\
3.0 \\
2.2 \\
\\
-0.8
\end{gathered}
\] & \[
\begin{gathered}
0.3 \\
\\
\\
0.6 \\
+10 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& v \\
& v \\
& v
\end{aligned}
\] \\
\hline Impedance to GND at ZI & & 1.6 & 7.8 & k \(\Omega\) \\
\hline Z1 Offset Voltage & (Note 1) & & 150 & mV \\
\hline Output Voltage Levels TTL Operation Logic High ( \(\mathrm{V}_{\mathrm{OH}}\) ) Logic Low (VOL) & \[
\begin{aligned}
& \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 5 \% \\
& \mathrm{I}_{\mathrm{OH}}=100 \mu \mathrm{~A} \\
& \mathrm{I}_{\mathrm{OL}}=-1.6 \mathrm{~mA}
\end{aligned}
\] & 2.4 & 0.4 & \[
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
Maximum Allowable Output \\
Current Levels \\
Sink Current \\
OA \\
All Other Outputs \\
Total Sink Current \\
Source Current \\
OA, OB \\
All Other Outputs \\
Total Source Current
\end{tabular} & \begin{tabular}{l}
(Note 2) \\
(Note 2) \\
(Note 3) \\
(Note 2) \\
(Note 2) \\
(Note 3)
\end{tabular} & & \[
\begin{array}{r}
15 \\
5.0 \\
35 \\
\\
-5.0 \\
-1.0 \\
-10
\end{array}
\] & \begin{tabular}{l}
mA \\
mA \\
mA \\
mA \\
mA \\
mA
\end{tabular} \\
\hline
\end{tabular}

Note 1: ZI offset voltage is the absolute value of the difference between the voltage at ZI and ground (pin 9) that will cause the zero detect circuit output to change state. This is the maximum value which takes into account the worst case effects of process, temperature, voltage, and gain variation.

Note 2: The maximum current for the specified pin must be limited to this value or less.
Note 3: The total current in the device must be limited to this value or less.

\section*{COP352L}

AC Electrical Characteristics
\(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V}\) unless otherwise specified
\begin{tabular}{|c|c|c|c|c|}
\hline Parameter & Conditions & Min & Max & Units \\
\hline CKI Input Frequency ( \(\mathrm{f}_{\mathrm{N}}\) ) & \begin{tabular}{l}
\(\div 4\) Mode \\
\(\div 1\) Mode
\end{tabular} & \[
\begin{gathered}
256 \\
64
\end{gathered}
\] & \[
\begin{gathered}
2100 \\
525
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{kHz} \\
& \mathrm{kHz}
\end{aligned}
\] \\
\hline Duty Cycle & \[
\begin{aligned}
& \div 4 \\
& \div 1
\end{aligned}
\] & \[
\begin{aligned}
& 35 \\
& 50
\end{aligned}
\] & \[
\begin{aligned}
& 55 \\
& 55
\end{aligned}
\] & \[
\begin{aligned}
& \% \\
& \%
\end{aligned}
\] \\
\hline Rise Time ( \(\mathrm{t}_{\mathrm{r}}\) ) & \(\mathrm{f}_{\mathrm{IN}}=2.1 \mathrm{MHz}\) & & 50 & ns \\
\hline Fall Time ( \(\mathrm{t}_{\mathrm{t}}\) ) & \(\mathrm{f}_{1} \mathrm{~N}=2.1 \mathrm{MHz}\) & & 40 & ns \\
\hline SK Input Frequency & & 25 & 250 & kHz \\
\hline SK Duty Cycle & & 30 & 70 & \% \\
\hline Internal Clock Frequency ( \(\mathrm{f}_{\mathrm{f}}\) ) & & 64 & 525 & kHz \\
\hline Internal Count Rate & & 0 & \(\mathrm{f}_{\mathrm{j}} / 2\) & Hz \\
\hline Output Frequency & & \(\mathrm{f}_{1} / 131072\) & \(\mathrm{f}_{\mathrm{l}} / 2\) & Hz \\
\hline \begin{tabular}{l}
Inputs \\
DI tsetup \\
thold
\end{tabular} & & \[
\begin{gathered}
800 \\
1.0
\end{gathered}
\] & & \[
\begin{aligned}
& \mathrm{ns} \\
& \mu \mathrm{~s}
\end{aligned}
\] \\
\hline \begin{tabular}{cc}
\begin{tabular}{c} 
Outputs \\
CKO
\end{tabular} & \(t_{\text {pd1 }}\) \\
& \(t_{\text {pdO }}\) \\
zO & \(t_{\text {pd1 }}\) \\
& \(t_{\text {pdO }}\) \\
DO & \(t_{\text {pd1 }}\) \\
& \(t_{\text {pdo }}\) \\
OA & \(t_{\text {pd1 }}\) \\
& \\
OB & \(t_{\text {pd0 }}\) \\
& \(t_{\text {pd1 }}\) \\
& \(t_{\text {pd0 }}\)
\end{tabular} & \[
\begin{aligned}
& \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\
& \mathrm{ZI}=\text { sine wave (Figure 4) } \\
& \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\
& \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\
& \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V}
\end{aligned}
\] & & \[
\begin{gathered}
0.25 \\
0.25 \\
0.8 \\
0.7 \\
1.1 \\
0.7 \\
0.7 \\
0.8 \\
1.0 \\
0.4
\end{gathered}
\] & \[
\begin{aligned}
& \mu \mathrm{s} \\
& \mu \mathrm{~s} \\
& \mu \mathrm{~s} \\
& \mu \mathrm{~s} \\
& \mu \mathrm{~s} \\
& \mu \mathrm{~s} \\
& \mu \mathrm{~s}
\end{aligned}
\]
\[
\mu \mathrm{s}
\]
\[
\mu \mathrm{s}
\]
\[
\mu \mathrm{s}
\] \\
\hline
\end{tabular}

Timing Diagrams


FIGURE 2a. CKO Output Timing
FIGURE 2b. OA and OB Output Timing

Timing Diagrams (Continued)


TL/DD/6155-4
FIGURE 3a. Synchronous Data Timing


TL/DD/6155-5
FIGURE 3b. Instruction Timing (Except Read/Write)


TL/DD/6155-6
FIGURE 3c. Write Instruction Timing


TL/DD/6155-7
FIGURE 3d. Read Instruction Timing

Timing Diagrams (Continued)


TL/DD/6155-8
FIGURE 4a. ZO Timing, V \(_{\text {OFFSET }}>0 \mathrm{OV}\)


FIGURE 4b. ZO Timing, \(V_{\text {OFFSET }}<0 V\)

\section*{Pin Descriptions}
\begin{tabular}{llll}
\hline Pin & \multicolumn{1}{c}{ Description } & Pin & \multicolumn{1}{c}{ Description } \\
\hline ZO & Zero Cross Output Signal & CKI & Crystal Oscillator Input \\
OA & Counter A, Logic Controlled Output & GND & Ground \\
INB & Counter B, External Input & \(\overline{\text { CS }}\) & Chip Select \\
ENB & Enable for INB & SK & Serial Data I/O Clock Input \\
OB & Counter B Output & DI & Serial Data Input \\
VCC & Power Supply & DO & Serial Data Output \\
CKO & Crystal Oscillator Output & ZI & AC Waveform Input, Counter A External Input \\
\hline
\end{tabular}

\section*{Connection Diagram}


FIGURE 5. Pin Connection Diagram
Order Number COP452D, COP352D, COP452N or COP352N
See NS Package Number D14D or N14A
COP452L/COP352L

\section*{Typical Performance Characteristics}




TL/DD/6155-11

TL/DD/6155-12
FIGURE 6. COP452L


DO, ZO, OB Sink Current



\section*{Functional Description}

The COP452L and COP352L are functionally identical devices. They differ only in \(\mathrm{V}_{\mathrm{CC}}\) range and/or operating temperature range, and certain electrical parameters associated with those temperature and voltage ranges. The following information will refer only to the COP452L. All the information, however, applies equally to the COP452L and COP352L.

\section*{INSTRUCTION SET AND OPERATING MODES}

The COP452L has ten instructions and eleven operating modes as indicated in Figure 8. The information for the instruction or mode is sent to the COP452L via the serial interface. The MSB is always a " 1 " and is properly viewed as a start bit. The second MSB identifies the communication as an instruction or a mode. The lower four bits contain the command for the device.
\begin{tabular}{|l|c|l|}
\hline \begin{tabular}{c} 
Instruc- \\
tion
\end{tabular} & \begin{tabular}{c} 
Opcode \\
MSB LSB
\end{tabular} & \multicolumn{1}{|c|}{ Comments } \\
\hline LDRB & 100000 & Load register B from DI \\
LDRA & 100001 & Load register A from DI \\
RDRB & 100010 & Read register B to DO \\
RDRA & 100011 & Read register A to DO \\
TRCB & 100100 & Transfer register B to counter B \\
TRCA & 100101 & Transfer register A to counter A \\
TCRB & 100110 & Transfer counter B to register B \\
TCRA & 100111 & Transfer counter A to register A \\
CK1 & 101000 & CKI divide by one \\
CK4 & 101001 & CKI divide by four \\
LDM & \(11 \times x x x\) & Load mode latches \\
\hline
\end{tabular}

FIGURE 8a. COP452L Instruction Set
\begin{tabular}{|l|c|}
\hline \multicolumn{1}{|c|}{ Operating Mode } & \begin{tabular}{c} 
Opcode \\
MSB LSB
\end{tabular} \\
\hline Reset & 111111 \\
Dual Frequency & 110000 \\
Frequency and Count & 110100 \\
Dual Count & 110101 \\
Number of Pulses & 110010 \\
Duty Cycle & 110011 \\
Waveform Measurement & 110110 \\
Triggered Pulse & 110001 \\
Triggered Pulse and Count & 110111 \\
White Noise and Frequency & 111000 \\
Gated White Noise & 111001 \\
\hline
\end{tabular}

\section*{FIGURE 8b. COP452L Operating Modes}

A block diagram of the COP452L is given in Figure 1. Positive logic is used. The COP452L can execute ten instructions as indicated in Figure 8a, and has eleven operating modes. The operating mode is under user software control. The device basically consists of two sixteen bit shift registers and two sixteen bit binary down counters organized as two register-counter pairs. In most operating modes, the two register-counter pairs are completely independent of one another. For frequency generation, both the register and counter of a given pair are utilized. The counter counts down to zero where a toggle flip-flop is toggled. Then the data in the register is loaded, automatically, to the counter
and the process continues. A similar procedure is used in the duty cycle mode and number of pulses modes. For counting, the counters count the pulses at their respective inputs. There is no automatic counter-register transfer in the count modes. The counters wraparound from 0 to FFFF in the count modes. Data I/O is via the serial port and the registers. The counters are not involved in the input/output process at all.
The device requires a low chip select signal. When the device is selected ( \(\overline{\mathrm{CS}}\) low) the driver on the DO pin is enabled and the device will accept data at DI on each SK pulse. When the device is deselected (CS high) the DO driver is TRI-STATE \({ }^{\oplus}\) and the I register is reset to 0 . Note that chip select does not affect any other portion of the device. The mode latches are not affected. The COP452L will continue to operate in the mode specified by the user until the mode is changed by the user.
The COP452L contains a clock generator. The user may connect a crystal network to CKI and CKO or he may drive CKI from an external oscillator. Certain RC and LC networks may also be used. See the applications for further information.
The user also has control over whether the clock generator divides the CKI signal by 4 or 1 . This allows the user to quickly get a 4 to 1 change in frequency output or input count rates. Alternatively, it allows the user to use a higher speed crystal or clock generator. The internal clock frequency (the frequency after the divider) must remain between the specified limits to guarantee proper operation. The state of the divider is not affected by \(\overline{\mathrm{CS}}\).
There is an internal power-on reset circuit which places the device in the Reset mode (mode latches all set to 1) and sets the clock divider to divide by four. If the CKI frequency is less than four times the minimum internal frequency the first access of the COP452L must be the command to set the divider to divide by 1 . This command will be accepted and will be processed. Proper operation of the COP452L is not guaranteed if the internal frequency is less than the specified minimum. The power-on reset circuit does not affect the counter and registers of the COP452L.
When the COP452L is subjected to rapid power supply cycling, the internal power on reset will not function. Power must be removed for at least 20 seconds to allow restoration of internal reset circuitry. If the application requires power on-off cycles more frequently than once each 20 seconds the software reset with proper CKI divide by must be used to establish the initial state of the COP452L.

\section*{INSTRUCTION DESCRIPTION}
1. Load Register (LDRA/LDRB)-The selected register (A/B) is loaded with 16 bits of data shifted in on DI and clocked in by SK.
2. Read Register (RDRA/RDRB)-The data in the selected register (A/B) is shifted out serially onto DO. At the same time the data is recirculated back to the register.
3. Load Counter (TRCA/TRCB)-The contents of the selected register are transferred to its associated counter. (Counter \(A\) is loaded from register \(A\); counter \(B\) is loaded from register B.) The contents of the register are unaffected.
4. Copy Counter (TCRA/TCRB)-The contents of the selected counter are transferred to its associated register. (Counter A loads register A; counter B loads register B.) The contents of the counter are unaffected.

\section*{Functional Description (Continued)}
5. CKI Divide by One-The oscillator divider at the CKI input is set to divide by one. The internal frequency is therefore equal to the CKI frequency. This instruction should not be used if the CKI frequency is greater than the maximum internal frequency.
6. CKI Divide by Four-The oscillator divider at the CKI input is set to divide by four. The internal frequency is therefore equal to one-fourth of the CKI frequency. This instruction should not be used if the CKI frequency is less than four times the minimum internal frequency.
7. Load Mode Latches-The four mode latches are loaded with the lower four bits of the instruction.

\section*{MODE DESCRIPTION}
1. Reset Mode-This mode sets OA and OB to " 0 ". The mode latches are all set to " 1 ". No counting occurs; the COP452L is in an idle condition. The registers and counters are not altered in any way.
2. Dual Frequency-Two frequencies are generated-one at output OA and one at output OB. The period of the square wave at \(O A\) is determined by the contents of register \(A\). The period of the square wave at \(O B\) is determined by the contents of register B . In frequency generation modes, the counters count down until they reach zero. At that point the output toggles and the counters are automatically loaded from the respective registers. The counters are only loaded when they count down to zero. Therefore it may be necessary to initially load the counters. The frequency outputs at \(O A\) and \(O B\) are completely independent of one another. The respective counter inputs (INB, ZI ) have no effect on the counters in this mode.
OA

OB

TL/DD/6155-17
\[
\begin{aligned}
& t_{A}=(A+1) t \\
& t_{B}=(B+1) t \\
& 0 \leq A \leq 65535 ; 0 \leq B \leq 65535 \\
& \text { Where: } \quad \begin{aligned}
& A=\text { Contents of register } A \\
& B=\text { Contents of register } B \\
& t=\text { Period of internal clock } \\
&=\text { Period of CKI oscillator ( } \div \text { mode }) \\
&=4 \times \text { period of CKI oscillator }(\div 4 \text { mode) } \\
& \text { Period of output square wave }=2(N+1) t \\
& \text { Where } t \text { is devined above } \\
& N=\text { Contents of register } \\
& 0 \leq N \leq 65535\left(0 \leq N \leq \text { FFFF }_{16}\right)
\end{aligned}
\end{aligned}
\]
3. Frequency and Count-A single frequency is output at OA. Counter B counts external pulses on INB (when ENB \(=1\) ). There is no automatic clear of the counter. Since counter B counts down from whatever state it is in it is usually desirable to preload the counter. Preloading the counter with all zeroes will give the two's complement of the count. Preloading the counter with all ones will give the one's complement of the count.

\(O B\) toggles each time counter \(B\) counts through zero.
Maximum count rate at INB \(=f_{1} / 2\)
Where: \(\quad f_{1}=\) Internal Clock frequency
\(=\) CKI input frequency ( \(\div 1\) mode)
\(=\) CKI input frequency \(\div 4\) ( \(\div 4\) mode)
Minimum pulse width required for reliable counting \(=t\) where \(t=\) period of internal clock.
4. Dual Count-In this mode counter \(A\) and counter \(B\) are enabled as external event or pulse counters. Counter A counts pulses at ZI and counter B counts pulses at INB (when ENB \(=1\) ). There is no automatic clear of either counter. Each counter counts down from whatever state it starts in. Thus, to ease reading the information, the counters should be preloaded. Preloading the counters with all zeroes will give the two's complement of the count. Preloading the counters with all ones will give the one's complement of the count. The circuitry which decrements the counters is enabled by the high to low transition at the count input. There is no interaction between the two register counter pairs.
OA toggles every time counter A counts through " 0 ".
OB toggles every time counter B counts through " 0 ".
The counters, when counting, count down and wrap around from 0 to FFFF and continue counting down.
\[
\begin{aligned}
& \text { Maximum count rate }=f_{l} / 2 \\
& \text { where: } f_{l}=\text { internal clock frequency } \\
& \text { Minimum pulse width }=t \\
& \text { where: } t=\text { period of internal clock } \\
& \\
& \\
& \text { (as previously defined). }
\end{aligned}
\]

There is no requirement that the count signal be symmetrical. The pulse width low must be at least equal to \(t\). The pulse width high must also be at least equal to \(t\).
5. Number of Pulses Mode-This mode outputs at OA a specified number of pulses of a specified width. The number of pulses is specified by the contents of register B. The pulse width is specified by the contents of register \(A\).

\[
\begin{gathered}
t_{A}=(A+1) t \\
N=B+1
\end{gathered}
\]

Where: \(\quad A=\) Contents of register \(A\)
\(B=\) Contents of register \(B\)
\(t=\) period of internal clock (as previously defined)
\(1 \leq A \leq 65535, A \neq 0\left(1 \leq A \leq\right.\) FFFF \(\left._{16}\right)\) \(0 \leq \mathrm{B} \leq 65535 \quad\left(0 \leq 8 \leq \mathrm{FFFF}_{16}\right)\)

\section*{Functional Description (Continued)}

OB toggles each time a pulse train is generated at OA. The pulse is generated each time the COP452L is selected and an instruction is set to the device. Counter B is automatically loaded from register \(B\) after the \(N\) pulses are generated. Counter \(A\) is automatically loaded from register \(A\) at each transition of OA. Therefore simply reloading the number of pulses mode will repeat the previous sequence.
6. Duty Cycle Mode-This mode generates a rectangular waveform at OA. The pulse width high is specified by the contents of register \(A\). The pulse width low is specified by the contents of register B. A combination square wave signal is generated at OB .

OA


OB

\[
\begin{gathered}
t_{A}=A t \\
t_{B}=B t \\
t_{A}+B=(A+B) t
\end{gathered}
\]

Where:
\(A=\) Contents of register \(A\)
\(B=\) Contents of register \(B\)
t = period of internal clock
(as previously defined)
\(1 \leq A \leq 65535, A \neq 0\left(1 \leq A \leq F_{F F F}^{16}\right)\)
\(1 \leq \mathrm{B} \leq 65535, \mathrm{~B} \neq 0\left(1 \leq \mathrm{B} \leq \mathrm{FFFF}_{16}\right)\)
7. Waveform Measurement Mode-This mode measures the high and low times of an external waveform at INB (with ENB = 1). Counter A counts the pulse width high and counter B counts the pulse width low. On the high to low transition counter \(A\) is transferred to register \(A\) and then cleared. On the low to high transition counter B is transferred to register B and then cleared. The counters, therefore, count down from zero. Therefore the value read from the registers is a two's complement value. The transfer from the counter to register is inhibited during a read instruction.
The outputs \(O A\) and \(O B\) toggle each time the respective counter counts through zero.
The minimum pulse width, either high or low, that can be measured, is the period of the internal frequency. The maximum pulse width that can be measured is the maximum count (65535) multiplied by the period of the internal frequency.

8. Triggered Pulse Mode-This mode outputs a pulse triggered by the zero crossing of a signal at ZI . The delay from the zero crossing is specified by the contents of register A . The pulse width is specified by the contents of register B. Input INB is ignored. See applications section for further information.

\(t_{A}=(A+1.5) t\)
\(\mathrm{t}_{\mathrm{B}}=\mathrm{Bt}\)
\(t_{A}+B=(A+B+1.5) t\)
Where: \(\quad A=\) Contents of register \(A\)
\(B=\) Contents of register B
\(t\) = period of internal clock (as previously defined)
\(0 \leq A \leq 65535 \quad\left(0 \leq A \leq\right.\) FFFF \(\left._{16}\right)\)
\(1 \leq \mathrm{B} \leq 65535, \mathrm{~B} \neq 0\left(1 \leq \mathrm{B} \leq \mathrm{FFFF}_{16}\right)\)
9. Triggered Pulse and Count Mode-This mode outputs a pulse at OA triggered by the zero crossing of a signal at ZI. The contents of register A specify the delay from the zero crossing. The pulse remains high until the next zero crossing of the signal at Zl .
Independently of the zero detection, counter B counts external events at INB (when ENB \(=1\) ). The conditions on the counter as described previously apply here.


TL/DD/6155-23
\(t_{A}=(A+1.5) t\)
Where: \(\quad A=\) Contents of register \(A\)
\(t=\) period of internal clock
(as previously defined)
\(0 \leq \mathrm{A} \leq 65535 \quad\left(0 \leq \mathrm{A} \leq \mathrm{FFFF}_{16}\right)\)
\(O B\) toggles each time counter \(B\) counts through 0

\section*{Functional Description (Continued)}
10. White Noise and Frequency Mode-Register \(A\) is converted to a 17-stage shift register generator for the generation of pseudo-random noise at output OA. OB outputs a square wave whose period is specified by the contents of register B. The shift register generator is shifted at the internal frequency (= CKI frequency or \(1 / 4\) CKI frequency depending on the oscillator divider). See the applications section for more information on the white noise generator.

11. Gated White Noise Mode-This mode generates pseu-do-random noise ANDed with a square wave. OA outputs this combined signal. OB outputs a square wave frequency. Register A is converted into a 17-stage shift register generator which is shifted at the internal frequency rate. Counter \(A\) is not used. Counter \(B\) and register \(B\) are used in the frequency generation. See the applications section for further information on the white noise generation.


TL/DD/6155-25
\[
t_{B}=(B+1) t
\]

Where: \(\quad \mathrm{B}=\) Contents of register B
\(t=\) period of internal clock
(as previously defined)
\(0 \leq \mathrm{B} \leq 65535 \quad\left(0 \leq \mathrm{B} \leq \mathrm{FFFF}_{16}\right)\)

\section*{GENERAL NOTES}

The master timing reference in the COP452L is the internal frequency. This is the CKI frequency after it has passed through the divider. This frequency must remain within its specified limits. The maximum count rate at either input is this frequency divided by 2 . The minimum pulse width that can be measured is the period of this frequency.
\(\overline{\mathrm{CS}}\), other than removing DO from the TRI-STATE condition and allowing data to come into the I register via DI, does not affect the operation of the device. \(\overline{\mathrm{CS}}\) must go high between accesses in order to clear the I register. Since the I register is cleared when \(\overline{\mathrm{CS}}\) goes high, the user must insure that \(\overline{\mathrm{CS}}\) does not go high before the COP452L has accepted the
information in the I register. See the software interface section for further explanation on this point. CS does not affect the mode latches.
In those modes where there is an automatic transfer from the register to the counter (frequency generation, duty cycle, number of pulses, triggered pulse), care must be exercised when reading or writing the register. To insure proper, "glitch-free" operation, one of the two procedures below must be followed:
1. Place the COP452L in the RESET mode.
2. Read or write the appropriate register.
3. Place the COP452L back in the original mode.

\section*{Alternatively:}
1. Read or write the appropriate register.
2. Send the instruction to copy the appropriate register to its counter.
WARNING: Failure to observe one or the other of these procedures can cause some faulty output conditions.
The COP452L powers up in the RESET mode and with oscillator divide by 4 . If the CKI input frequency is less than 4 times the minimum internal clock frequency the user must set the oscillator divider to divide by 1 before attempting any operation with the COP452L. The instruction setting the oscillator divider will be accepted regardless of the value of the internal clock frequency.
Caution: Failure to observe this requirement will result in the improper operation of the COP452L.

\section*{Applications Information}

\section*{ZERO CROSS}

The ZI input normally requires a resistor and diode external to the device as indicated in Figure 9a. The resistor is part of a voltage divider used to ensure that the voltage at pin Zl does not exceed 10 V peak and to protect the diode which is required to clamp the negative voltage swing at the input to less than -0.8 V . Figure \(9 b\) is the recommended input circuit if logic level pulses are input to Zl for counting.
As indicated above, the input voltage at ZI must not exceed 10 V peak. For inputs less than 10 V peak, the resistor in Figure 9a is required only to protect the diode. Otherwise, the resistor should be selected to guarantee that the voltage at pin ZI does not exceed 10V peak. Figure 10 shows this resistor ( \(\mathrm{R}_{\mathrm{S}}\) ) and the impedance ( \(\mathrm{R}_{\mathbb{N}}\) ) which forms the first part of the input circuit at ZI . The absolute value of \(\mathrm{R}_{I \mathrm{~N}}\) can vary widely with process variation. The user should compute the divider with Rs and the worst case maximum of \(R_{I N}\) so that the voltage at pin Zl is 10 V or less. The following relationship should be used when the input voltage is greater than 10 V peak:
\[
\frac{R_{\operatorname{IN}(M A X .)}}{R_{S}+R_{\operatorname{IN}(M A X .)}} \times V_{I N} \leq 10 \mathrm{~V} \text { peak }
\]

Substituting the maximum value for \(\mathrm{R}_{\mathrm{IN}}\) and solving for \(\mathrm{R}_{\mathrm{S}}\) gives:
\[
\mathrm{R}_{\mathrm{S}} \leq \frac{\mathrm{V}_{\mathrm{IN}}}{10} \times 7.8 \mathrm{k}-7.8 \mathrm{k}
\]
where: \(\mathrm{V}_{\mathrm{IN}}=\) peak input voltage.
Note that this equation is not valid for \(V_{\mathbb{N}}\) less than 10 V . In this case, the value of \(R_{S}\) is chosen primarily for protection of the diode and not to divide the voltage down to acceptable values.

\section*{Applications Information (Continued) zero cross offset}

As the electrical characteristics indicate, the ZI input has a worst case offset of 150 mV in the zero crossing detection. Therefore, the output of the zero cross detection circuit will change state within \(\pm 150 \mathrm{mV}\) of zero volts. There are no directional characteristics to this, i.e., approaching zero from the positive or negative direction has no effect on where the output of the zero cross detection circuit will change state (see Figure 4). The offset further indicates that the voltage at pin Zl must exceed 150 mV peak in order to guarantee that the zero crossings will be detected and the appropriate signals generated.

\section*{TRIGGERED PULSE MODES}

The delays from the zero crossing in the triggered pulse modes are measured from the point where the output of the zero crossing detection circuit changes state-the trip point of this circuit. As stated before, the delay time from this trip point is:
\[
T=(A+1.5) t
\]
where: \(T=\) delay time from trip point
\(A=\) contents of register \(A\)
\(t=\) period of internal clock
The delay from the true zero crossing of the input waveform has other parameters that must be considered. The equation is of the form:
\[
T=(A+1.5) t \pm\left|X_{1}\right|+X_{2}+X_{3}
\]
where: \(T, A, t\) are as defined previously
\(X_{1}=\) time for input waveform to reach the trip point of the zero cross detection circuit
\(X_{2}=\) propagation delay through the zero cross detection circuit
\(X_{3}=\) input synchronization delay
Parameter \(X_{1}\) is dependent on the peak voltage at pin Zl and on the frequency of the input signal. The peak voltage at \(Z \mathrm{I}\) is in turn dependent on the \(\mathrm{R}_{\mathrm{S}}-\mathrm{R}_{\mathrm{IN}^{\prime}}\) voltage divider and the input voltage. The \(X_{1}\) time is added or subtracted because the trip point of the zero cross detection circuit may be either above or below zero. In the worst case, the trip point is the maximum offset of 150 mV . For a sine wave signal, \(X_{1}\) is determined as follows:
\[
\begin{aligned}
& V_{\text {OFFSET }}=V_{p} \sin \left[2 \pi f\left(X_{1}\right)\right] \\
& X_{1}=\frac{1}{2 \pi f} \arcsin \frac{V_{O F F S E T}}{V_{P}}
\end{aligned}
\]
and
\[
V_{P}=V_{I N} \frac{R_{I N}}{R_{S}+R_{O N}}
\]
substituting we have
\[
x_{1}=\frac{1}{2 \pi f} \arcsin \left(v_{\text {OFFSET }} \frac{R_{S}+R_{I N}}{V_{I N} R_{I N}}\right)
\]
where: \(V_{\text {OFFSET }}=\) zero crossing offset or trip point
\(V_{P}=\) peak input voltage at pin Zl
\(f=\) frequency of input signal
\(\mathrm{R}_{\mathrm{IN}}=\) internal impedance to ground at pin ZI
\(\mathrm{R}_{\mathrm{S}}=\) external series resistance at ZI
Both \(V_{\text {OFFSET }}\) and \(R_{\text {IN }}\) vary from device to device. It is clear from the equation above that the maximum value of \(\left|X_{1}\right|\) is
obtained when \(V_{\text {OFFSET }}\) is at its maximum of 150 mV and \(R_{I N}\) is at its minimum of \(2.6 \mathrm{k} \Omega\). The minimum value of \(\left|X_{1}\right|\) is obtained if \(V_{\text {OFFSET }}\) is 0 . Using this information, the following range of \(\left|X_{1}\right|\) is obtained:
\[
0 \leq\left|X_{1}\right| \leq \frac{1}{2 \pi f} \arcsin 0.15 \frac{R_{\mathrm{S}}+2.6 k}{V_{I N} \times 2.6 k}
\]

Parameter \(X_{2}\) is the propagation delay through the zero crossing detection circuit and its range is given by:
\[
0.3 \mu \mathrm{~s} \leq X_{2} \leq 0.6 \mu \mathrm{~s}
\]

Parameter \(X_{3}\) is the internal synchronization delay and is dependent upon when the zero crossing occurs relative to the internal timing which reads the output of the zero crossing detection circuit. The range for \(X_{3}\) is:
\[
0 \leq x_{3} \leq \frac{t}{2}
\]
where: \(t=\) period of internal clock
With the preceding information, minimum and maximum values of the delay from true zero can be derived by simply substituting into the original equation.
\[
\begin{aligned}
T_{M I N}= & (A+1.5) t-\frac{1}{2 \pi \mathrm{f}} \arcsin \left(0.15 \frac{\mathrm{R}_{\mathrm{S}}+2.6 \mathrm{k}}{\mathrm{~V}_{I N} \times 2.6 \mathrm{k}}\right)+0.3 \mu \mathrm{~s} \\
\mathrm{~T}_{\mathrm{MAX}}= & (\mathrm{A}+1.50) \mathrm{t}+\frac{1}{2 \pi \mathrm{f}} \arcsin \left(0.15 \frac{\mathrm{R}_{\mathrm{S}}+2.6 \mathrm{k}}{\mathrm{~V}_{I N} \times 2.6 \mathrm{k}}\right) \\
& +0.6 \mu \mathrm{~s}+\frac{\mathrm{t}}{2}
\end{aligned}
\]

The preceding information should enable the user to determine more closely the actual delay from zero of output OA of the COP452L. This analysis applies to both of the triggered pulse modes. The three parameters, \(X_{1}, X_{2}, X_{3}\), also apply in the same way in the triggered pulse and count mode when OA returns to 0 since it is the zero cross detection circuit that causes the output to return to zero in that mode.


FIGURE 9a


FIGURE 9b


FIGURE 10
TL/DD/6155-28 

TL/DD/6155-27

\section*{Applications Information (Continued)}

\section*{TRIGGERED PULSE MODES: INTERVENING ZERO CROSSINGS}

In the triggered pulse modes, it is possible to specify a delay from the zero crossing which will extend beyond the next zero crossing. In the triggered pulse and count mode, the intervening zero crossing is ignored and therefore lost. The device will still continue to operate properly. The situation is somewhat different in the "pure" triggered pulse mode where both a delay and a pulse width are specified. Any zero crossing which occurs during the programmed delay time is ignored and therefore lost. However, if the delay time is counted out and the zero crossing occurs during the pulse width high time, the zero crossing will be recognized and the delay time will start counting again while the pulse width high time is being counted. This can result in a variety of possible conditions at the output-ranging from the apparent loss of that zero crossing to an effective very short delay from the zero crossing. What will occur depends on the values of the two counters and on their relationship to the times between zero crossings. Some interesting output waveforms can be produced, but their utility is questionable. Therefore, the user should exercise extreme caution in this mode and make sure that the times are such that all zero crossings occur at the "right" times. Otherwise, the user must be prepared to accept the bizarre effects that this situation can produce.

\section*{COUNT MODES}

As stated before, the counters are 16 -bit down counters. Preloading them when they are enabled as external event counters with ones or zeroes will give the one's or two's complement of the count. To read the counters it is necessary to first copy the counter to its respective register and then read the register.
The user can utilize the fact that the outputs toggle when the counter counts through zero. The counter can be preloaded with a value that represents the number of events the user wishes to count. When the output corresponding to that counter toggles, the specified number of events have occurred. Thus, the user can know that the required number of events have occurred without having to actually read the counter.
The counters require a pulse width greater than or equal to the period of the internal frequency in order to be reliably decremented. It is possible for a narrower pulse to decrement the counter, but it is not guaranteed. A narrower pulse will decrement the counter if it appears at the count input at the right time relative to the internal timing of the device. Since the user does not have access to this internal timing, it is impossible for him to synchronize the count input to this timing and effectively reduce the required width of the count pulse. Therefore, applying pulses at the count input of less than one period of the internal frequency in width may cause erratic counting in the sense that some of the pulses may be recognized and some may not be recognized. Reliable counting is assured only if the width of the count pulse is greater than or equal to one period of the internal frequency.

The counters decrement on a low-going pulse at the input. As stated above, the pulse must remain low at least one internal frequency period to give reliable counting. Similarly, the count signal must go high and remain high at least one internal frequency period before it goes low again. However, the count signal does not have to be symmetrical.

\section*{COP452L OSCILLATOR}

The COP452L will operate over a wide range of oscillator input frequencies. The input frequency may be supplied from an external source or CKI and CKO can be used with a crystal or resonator to generate the oscillator frequency. Figure 11 indicates some crystal networks for some typical crystal values.
RC and LC networks can also be connected between CKI and CKO to produce the oscillation frequency. Figure 12 indicates some examples of such networks. Figure 12a is the recommended RC network for use in this manner. With \(\mathrm{C}_{1}=0.005 \mu \mathrm{~F}, \mathrm{R}=1.5 \mathrm{k} \Omega\), and \(\mathrm{C}_{2}\) between 20 pF and 400 pF oscillation frequencies between about 1 MHz and 2 MHz should be obtainable. The oscillation frequency decreases with increasing values of \(\mathrm{C}_{2}\). The user should feel free to experiment with the \(R\) and \(C\) values, and with the network configuration, to produce the oscillation frequency desired.
Figures \(12 b\) and \(12 c\) indicate LC networks that can be used to produce the COP452L oscillation frequency. In Figure 12b, with \(\mathrm{L}=100 \mu \mathrm{H}\) and \(\mathrm{C}=100 \mathrm{pF}\), a frequency of about 2 MHz should be produced. In Figure 12c, with L = \(56 \mu \mathrm{H}, \mathrm{C}_{2}=27 \mathrm{pF}\), and \(\mathrm{C}_{1}\) between 33 pF and \(0.01 \mu \mathrm{~F}\), frequencies between about 1.5 MHz and 2 MHz can be produced.
There is, in effect, an inverter between CKI and CKO. This inverter was designed for use with a crystal and its associated network. It was not designed for use with the RC and LC networks previously described. However, these networks will work and are usable. The user should be prepared to experiment with the networks to determine component values, stability, oscillation frequency, etc. These networks should be viewed as the starting point for a user who wishes to use networks of this type to generate the COP452L oscillation frequency.
The RC networks provide an inexpensive way to generate the oscillation frequency. It is foolish, however, to expect any significant degree of frequency stability or accuracy over temperature and voltage with a simple RC networkespecially if inexpensive, uncompensated components are used. LC and RLC networks can produce very stable and accurate frequencies. Regardless of the network used, the user must consider the variation of the external components in his design if accuracy and stability are important considerations in his application.
The crystal networks of Figure 11 provide frequency stability and accuracy and are easy to use. If the application requires oscillation frequency accuracy and stability the crystal networks are recommended as the best solution.


FIGURE 11. COP452 Crystal Oscillator


FIGURE 12. RC and LC Networks to Produce COP452 Oscillator Frequency

\section*{WHITE NOISE GENERATION MODES}

In the two white noise modes register A is converted into a 17 -stage shift register, or polynomial, generator. With feedback taps at stages 17 and 14, as indicated in Figure 13, a maximal length sequence is generated. With these feedback taps the characteristic polynomial of the sequence is:
\[
x^{17}+x^{3}+1
\]

The output of this generator is a pseudo-random sequence. Since the register is shifted at the internal frequency rate, the sequence repeats after a period equal to (217-1)t, where \(t\) is the period of the internal frequency.
The first 16 stages of the shift register are the 16 bits of register A that the user may read or write. Entering either
white noise mode presets the 16th stage to a 1 and connects the 17th stage to the shift register. If the user wishes, he can write register \(A\) and then enter the white noise and frequency mode. The output at OA will then be " 1 ", and the lower 15 bits of the data user had written to register A. Following that, the polynomial sequence dictates the output. This injection of a 1 into the 16 th stage prevents the lockup condition that occurs if all the stages are 0 .
WARNING: To insure proper operation, the white noise must be entered from the Reset mode. The COP452 must be in the Reset mode before the desired white noise mode and there may be no intervening modes between Reset and the desired white noise mode. (The state of 17th stage is don't care (unknown).)

\section*{Applications Information (Continued)}


TL/DD/6155-34
Note: Setting the Register \(A\) to all 1's will result in a predictable pattern each time this mode is activated.
FIGURE 13. COP452L White Noise Generator

\section*{INTERFACE TO COPS MICROCONTROLLERS}

Figure 14 indicates the typical interface between the COP452L and a COPS microcontroller. As is obvious from the figure, the interface is the standard MICROWIRE. \(\mathrm{G}_{2}\) is indicated as the chip select line because it is available on all COPS microcontrollers. Obviously, any convenient output of the microcontroller may be used as the chip select for the COP452L.


FIGURE 14
The \(\overline{C S}\) pin of the COP452L must be toggled between successive communications with the device. The internal I register (instruction register) is held reset (all zero) when \(\overline{\mathrm{CS}}\) is high. Since this is the only way in which the I register is cleared, failure to take \(\overline{\mathrm{CS}}\) high between accesses will result in improper operation.
The COP452L contains an internal power-on reset circuit which sets the mode latches to one, i.e., places the COP452L in the RESET mode, and sets the oscillator divider to divide by 4. The counters and registers are not affected by this reset circuit and are therefore undefined at power up.

\section*{INTERFACE SOFTWARE FOR THE COP452L}

Sample software for interfacing COPS microcontrollers to the COP452L is given below. The code is completely general and will work in any COPS microcontroller. The following assumptions are made:
1. Pin \(G_{2}\) is used as the chip select for the COP452L (because \(G_{2}\) is available on all COPS microcontrollers).
2. \(G_{2}\) is assumed high on entry to the routines.
3. The SK clock is off \((0)\) on entry to the routines.
4. Register 0 of the microcontroller is arbitrarily chosen as the I/O register.
5. The leading digit sent out is of the form 001 X where 1 is a start bit; \(X\) is 1 or 0 , depending on the operation.
6. The next lower digit contains the remaining 4 bits of the command.
7. If data is being sent, it is in the next 16 bits of information sent.
8. Location GSTATE chosen as RAM address 0,15 .
9. SK frequency is less than or equal to the internal frequency.
Since the COP452L is an I/O device, the code takes precautions to insure that SO is 0 prior to enabling the SK clock. (This is a wise precaution to take in any system with I/O peripherals on the serial port.)
Two versions of the WRITE routine are provided. The destructive WRITE routine destroys the information in the microcontroller as the data is being sent out to the COP452L The nondestructive WRITE routine preserves the data in the microcontroller as that data is being sent out to the COP452L. The destructive routine is a little more code efficient than the nondestructive routine.

\section*{Applications Information (Continued)}
\begin{tabular}{|c|c|c|c|}
\hline \multirow[t]{3}{*}{WRCMND:} & CLRA & & ; SET UP POINTER FOR COMMAND ONLY WRITE \\
\hline & AISC & 1 & \\
\hline & JP & WRITE & \\
\hline \multirow[t]{2}{*}{WRDATA:} & CLRA & & ; SET UP POINTER FOR COMMAND AND DATA WRITE \\
\hline & AISC & 5 & \\
\hline \multirow[t]{9}{*}{WRITE:} & LBI & gstate & ; GSTATE \(=\) LOCATION 0,15 \\
\hline & RMB & 2 & \\
\hline & OMG & & ; SEND COP452L CHIP SELECT LOW \\
\hline & CAB & & ; POINT TO PROPER LOCATION FOR OUTPUT \\
\hline & LEI & 8 & ; ENABLE SHIFT REGISTER MODE \\
\hline & RC & & ; JUST TO INSURE SO = 0 BEFORE CLOCK ON \\
\hline & CLRA & & \\
\hline & XAS & & ; THESE 3 WORDS FOR SAFETY ONLY \\
\hline & SC & & ; SO SK WILL TURN ON AT NEXT XAS \\
\hline \multirow[t]{4}{*}{SEND:} & LD & & \\
\hline & XAS & & \\
\hline & XDS & & \\
\hline & JP & SEND & \\
\hline \multirow[t]{2}{*}{FINISH:} & RC & & ; ALL DONE, SK OFF, DESELECT COP452L, AND SET \\
\hline & XAS & & ; SO TO ZERO \\
\hline \multirow[t]{5}{*}{DONE:} & LBI & gState & \\
\hline & SMB & 2 & \\
\hline & OMG & & \\
\hline & LEI & 0 & \\
\hline & RET & & \\
\hline \multicolumn{4}{|l|}{\multirow[t]{2}{*}{CODE TO WRITE COP452L - DATA DESTROYED IN MICROCONTROLLER}} \\
\hline & & & \\
\hline
\end{tabular}

\section*{Applications Information (Continued)}

The code below is the code to read COP452L. It is written so that the command to the COP452L is sent out nondestructively, i.e., the data in the microcontroller is preserved. A routine which sends out the data destructively could be
easily generated but is not shown here. The user is referred to the techniques in the WRITE routines to determine how to modify this READ routine to send the command out destructively.
\begin{tabular}{|c|c|c|c|}
\hline \multirow[t]{9}{*}{READ:} & CLRA & & ; READ INSTRUCTION IN 0, 1 AND 0, 0 AND IS \\
\hline & AISC & 1 & ; OF THE FORM 00100010 OR 00100011 IF READ \\
\hline & LBI & GState & ; RA OR RB \\
\hline & RMB & 2 & \\
\hline & OMG & & ; SELECT THE COP452L \\
\hline & CAB & & \\
\hline & SC & & \\
\hline & CLRA & & ; SO THAT ZEROES GO OUT FIRST \\
\hline & LEI & 8 & \\
\hline \multirow[t]{11}{*}{SEND2:} & XAS & & \\
\hline & LD & & \\
\hline & XDS & & \\
\hline & JP & SEND2 & ; NONDESTRUCTIVE SENDING OF READ INSTRUCTION \\
\hline & XAS & & \\
\hline & CLRA & & ; SET UP TO READ \\
\hline & AISC & 2 & \\
\hline & CAB & & \\
\hline & NOP & & ; NOW WAIT FOR THE DATA \\
\hline & NOP & & \\
\hline & NOP & & \\
\hline \multirow[t]{8}{*}{RDLOOP:} & CLRA & & \\
\hline & XAS & & \\
\hline & XDS & & \\
\hline & JP & RDLOOP & \\
\hline & RC & & ; TURN OFF THE CLOCK \\
\hline & XAS & & ; READ LAST 4 BITS \\
\hline & JP & DONE & ; COMMON EXIT WITH WRITE ROUTINE \\
\hline & & & \begin{tabular}{l}
; EXITS WITH DATA IN LOWER 3 DIGITS OF RO \\
; AND IN THE ACCUMULATOR
\end{tabular} \\
\hline
\end{tabular}

SAMPLE CODE TO READ THE COP452L
\begin{tabular}{|c|c|c|c|}
\hline \multirow[t]{3}{*}{WRCMND:} & \multicolumn{2}{|l|}{CLRA} & \multirow[t]{3}{*}{; SET UP POINTER FOR COMMAND ONLY WRITE} \\
\hline & AISC & 1 & \\
\hline & JP & WRITE & \\
\hline \multirow[t]{2}{*}{WRDATA:} & CLRA & & ; SET UP POINTER FOR COMMAND AND DATA WRITE \\
\hline & AISC & 5 & \\
\hline \multirow[t]{10}{*}{WRITE:} & LBI & GSTATE & \\
\hline & RMB & 2 & \\
\hline & OMG & & ; SELECT THE COP452L - G2 LOW \\
\hline & CAB & & ; LOAD THE POINTER \\
\hline & RC & & \\
\hline & CLRA & & \\
\hline & LEI & 8 & ; ENABLE SHIFT REGISTER MODE \\
\hline & XAS & & ; SEND OUT ZEROES \\
\hline & SC & & \\
\hline & CLRA & & \\
\hline \multirow[t]{7}{*}{SEND:} & XAS & & ; FIRST TIME THROUGH, TURNS ON CLOCK \\
\hline & LD & & ; THEN SENDS DATA \\
\hline & XDS & & \\
\hline & JP & SEND & \\
\hline & XAS & & ; SEND LAST 4 BITS \\
\hline & CLRA & & \\
\hline & NOP & & \\
\hline \multirow[t]{2}{*}{FINISH:} & RC & & \\
\hline & XAS & & ; ALL DONE, SK OFF \\
\hline \multirow[t]{5}{*}{DONE:} & LBI & GState & \\
\hline & SMB & 2 & ; DESELECT THE COP452 \\
\hline & OMG & & \\
\hline & LEI & 0 & ; SEND SO LOW \\
\hline & RET & & \\
\hline
\end{tabular}

CODE TO WRITE COP452L - DATA PRESERVED IN MICROCONTROLLER

\section*{Applications Information (Continued)}

The software interface routines provided above are general purpose routines written to work in the general case for all COPS microcontrollers. They are written as subroutines to be called by the main program. There is no question that other routines can be written to perform the required function. It is also clear that these routines can be reduced in specific applications. These routines should be viewed as providing a framework from which the user can develop routines which are optimal to a specific application.
Assumption 9 mentioned prior to the code itself presents an important requirement for the interface software. There must be a time delay greater than 3 periods of the internal frequency between the time the SK clock is turned off and the time the COP452L is deselected. This is required because the COP452L reads the instruction register with timing based on its internal frequency. When the microcontroller deselects the COP452L, CS goes high and the instruction register is automatically cleared. Therefore, depending on the relative speeds of SK and the internal frequency, it is possible that the instruction register may be cleared before the COP452L has accepted the information. The sample code provided automatically satisfies the requirement mentioned above whenever the SK frequency is less than or equal to the counter clock frequency. When SK is faster than the internal frequency, some delay may be required between the time SK is turned off and the time the COP452L is deselected. The time delay is not required when reading or writing the COP452L registers or when changing the oscillator divider.
Cautlon: Failure to observe this time delay will result in im. proper operation of the COP452L.

\section*{APPLICATION \# 1-GENERATION OF MULTIPLE TONES}

The COP452L makes the generation of two independent frequencies a simple task. This application indicates how to generate frequencies with the COP452L and also indicates other aspects of control of the device.
The requirement is to generate the following two DTMF frequencies:
\[
\begin{aligned}
& f 1=941 \mathrm{~Hz} \\
& \mathrm{f} 2=1336 \mathrm{~Hz}
\end{aligned}
\]

We will select the CKI frequency of the COP452L as 525 kHz . Therefore, in divide by 1 mode, the internal fre-
quency is 525 kHz . Since the registers in the COP452L are loaded with a number related to the period of the frequency, we need the periods of f 1 and f 2 .
\[
\begin{aligned}
& \frac{1}{\mathrm{ft}}=\mathrm{t} 1=1062.7 \mu \mathrm{~s} ; \quad \frac{\mathrm{t} 1}{2}=531.35 \mu \mathrm{~s} \\
& \frac{1}{\mathrm{f} 2}=\mathrm{t} 2=748.5 \mu \mathrm{~s} ; \quad \frac{\mathrm{t} 2}{2}=374.25 \mu \mathrm{~s}
\end{aligned}
\]

As stated earlier, the period of an output frequency in the COP452L in the frequency generation mode is given by:
\[
T=2(N+1) t
\]
where:
\[
\begin{aligned}
& t=\text { period of internal clock } \\
& N=\text { register value }
\end{aligned}
\]

Solving for \(N\), the equation becomes:
\[
N=\frac{T}{2 t}-1
\]

With the internal frequency at 1 MHz , the value of t is \(1 \mu \mathrm{~s}\). Therefore, the N values with which the registers must be loaded to generate the frequencies specified above are 278 (116 hex) and 195 (0C3 hex). Note that the fractional parts of the numbers are lost since the COP452L cannot be loaded with fractional numbers. Note that the fractionial parts may be reduced or eliminated by judicious choice of the CKI frequency. With the numbers here, the COP452L will generate a frequency with a period of \(1062 \mu \mathrm{~s}(941.62 \mathrm{~Hz})\) and a frequency with a period of \(748 \mu \mathrm{~s}(1336.9 \mathrm{~Hz})\). Note that these values are accurate to within \(0.7 \%\) of the desired output frequencies.
Figure 15 indicates a connection diagram for this application. The software to accomplish this task is indicated below. The software indicates several aspects of the usage of the COP452L. The code first resets the COP452L, then loads the registers with the proper values, transfers the registers to the counters, puts the COP452L in the CKI divide by 1 state, and then loads the dual frequency mode. The output frequency generation begins when the dual frequency mode is loaded. The code as written is independent of the COP microcontroller used. The code uses the WRITE routines as described in the software interface section and assumes that these routines are located in the subroutine page.

\section*{Applications Information (Continued)}
; THE COP452L IS NOW RESET, NOW SET UP TO WRITE REGISTER A TO ; GENERATE OUTPUT FREQUENCY OF 941 HZ AT OA
\begin{tabular}{lll} 
LBI & 0,0 & \\
STII & 6 & 116 HEX \(=278\), GIVE PERIOD OF \(1062 \mu \mathrm{~s}\) \\
STII & 1 & \\
STII & 1 & \\
STII & 0 & \\
STII & 1 & \\
STII & 2 & START BIT PLUS CODE TO WRITE RA \\
JSRP & WRDATA &
\end{tabular}
; REGISTER A IS NOW LOADED. NEXT TRANSFER REGISTER A TO COUNTER A
\begin{tabular}{lll} 
LBI & 0,0 & \\
STII & 5 & \\
STII & 2 & WRCMND \\
JSRP & WRTRUCTION TO TRANSFER PLUS START BIT
\end{tabular}
; ALL DONE WITH REGISTER AND COUNTER A, NEXT WORK ON REGISTER B
\begin{tabular}{lll} 
LBI & 0,0 & \\
STII & 3 & ; WRITE REGISTER B WITH OC3 HEX (195) \\
STII & C & ; TO GIVE FREQUENCY OF 1336 HZ \\
STII & 0 & \\
STII & 0 & \\
STII & 0 & ; INSTRUCTION TO WRITE RB \\
STII & 2 & \\
JSRP & WRDATA &
\end{tabular}
; REGISTER B IS NOW LOADED. NEXT TRANSFER RB TO CB
\begin{tabular}{lll} 
LBI & 0,0 & \\
STII & 4 & INSTRUCTION TO TRANSER RB TO CB \\
STII & 2 & \\
JSRP & WRCMND &
\end{tabular}
; NOW LOAD CKI DIVIDE BY 1
\begin{tabular}{ll} 
LIB & 0,0 \\
STII & 8 \\
STII & 2 \\
JSRP & WRCMND
\end{tabular}
; NOW PUT THE COP452 IN DUAL FREQUENCY MODE
\begin{tabular}{ll} 
LBI & 0,0 \\
STII & 0 \\
STII & 3
\end{tabular}

JSRP WRCMND
; NOW THE CODE MAY PROCEED TO DO WHATEVER ELSE IS REQUIRED IN
; THE APPLICATION.
; THE SUBROUTINES USED IN THIS APPLICATION ARE CLEAR AND THE
; WRITE ROUTINES. THE ADD ROUTINE IS USED IN THE EXAMPLE BELOW
CLEAR: . PAGE 2

CLEAR: CLRA
XIS
JP CLEAR RET
ADD: \(\quad\) SC
LBI 2,9 ; ROUTINE ADDS 1 TO COUNTER
ASC
ASC
NOP
XIS
JP ADD1
RET
WRCMND:
; SEE SOFTWARE INTERFACE FOR THIS ROUTINE
WRDATA: ; SEE SOFTWARE INTERFACE FOR THIS ROUTINE

\section*{Applications Information (Continued)}

The preceding has done a lot with the COP452L. It is clear that the code can be reduced and specialized. The purpose here was to illustrate the various communications with the device.
An interesting effect can now be produced by making use of the 4 to 1 CKI divider. With the CKI frequency at 525 kHz , the internal frequency is well within the specified limits in either the divide by 1 or divide by 4 condition. Therefore, this characteristic of the device can be used to quickly multiply or divide the output frequency by 4 . An interesting siren effect can thus be created. Sample code to do this is given
below. This code assumes that the registers have been loaded and that the COP452 is in dual frequency mode. Again, the code is written to be independent of the COPS microcontroller used.
As is obvious from this code, it is a simple matter to create this effect. As was mentioned earlier, the code here is general purpose. This necessarily means that it can be reduced in specific applications. The user should view this code as representative of the techniques involved and then optimize or rewrite the routines to suit his particular application.
\begin{tabular}{llll} 
SIREN: & LBI & 2,9 & ; USE REGISTER 2 AS COUNTER FOR DELAY TIME \\
& JSRP & CLEAR & \\
& LBI & 0,0 & \\
& STII & 8 & ; CKI DIVIDE BY 1 \\
& STII & 2 & \\
PLUS1: & JSRP & WRCMND & \\
& JSRP & ADD & ; INCREMENT COUNTER FOR DELAY \\
& SKC & & \\
& JP & PLUS1 & ; EXIST DELAY LOOP WHEN COUNTER OVERFLOWS \\
& LBI & 0,0 & \\
& STII & 9 & ; CKI DIVIDE BY 4 \\
& STII & 2 & \\
& JSRP & WRCMND & \\
& LBI & 2,9 & \\
PLUS1A: & JSRP & CLEAR & \\
& JSRP & ADD & \\
& SKC & \\
& JP & PLUS1A & ; AGAIN, TIME OUT VIA THE COUNTER \\
& JP & SIREN & ; DONE, START OVER AGAIN
\end{tabular}


FIGURE 15. Dual Frequency Application

\section*{Applications Information (Continued) \\ APPLICATION \#2}

This application makes use of the number of pulses mode of the COP452L to control a stepping motor. The technique is equally applicable in any situation where a number of pulses must be generated based upon the state of the system. Figure 16 indicates the system interconnect. Since the oscillator frequency is 2.1 MHz max. and the CKO pin of the COP452L is being used to drive the CKI of the microcontroller, a COP420 is specified as the microcontroller. If a separate oscillator were provided, any COPS microcontroller could be used. The software is completely general and will work in any COPS microcontroller.
The application has the following specifications:
1. The pulse width required for the stepping motor is 5 ms \(\pm 5 \%\).
2. The system has 4 return lines which indicate 4 possible variations in the number of output pulses required. These four conditions are:
a. 10 pulses required
b. 100 pulses required
c. Repeat the last number of pulses sent
d. Send one more than the last number of pulses
3. The system has a signal available indicating that the return lines contain valid information.
4. One pulse is required at power up.

A flowchart to implement this system is indicated in Figure 17. Figure 16 is the interconnect used in this application. As the figure indicates, we will use a 2.1 MHz crystal as the
time base for the COP452L. With the oscillator divide by 4 selection, this gives an internal frequency period of \(1.90476 \mu \mathrm{~s}\). With this information we can determine the number that needs to be loaded to register \(A\) to give a pulse width of 5 ms . From application \#1 we have the following equation which is valid here:
\[
T=(N+1) t
\]
where: \(\mathrm{T}=\) pulse width
\(\mathrm{N}=\) contents of register A
\(t=\) period of internal clock
Solving for N we have;
\[
\begin{aligned}
N & =(T / t)-1 \\
& =(5 \mathrm{~ms} / 1.90476 \mu \mathrm{~s})-1 \\
& =2625-1 \\
& =2624
\end{aligned}
\]

Register A must be loaded with 2624 (0A40 hex) to give a 5 ms pulse. The error created by the truncation of the number is \(0.5 \mu \mathrm{~s}\). There is an error of \(0.01 \%\)-well within the tolerance limits required.
The code to operate this system is given below. The interconnect of Figure 16 is assumed. The code uses the READ and WRITE subroutines as given in the software interface section of this data sheet. The code further assumes that those routines are located in the subroutine page.


FIGURE 16. COP452 in Stepping Motor Control

\section*{Applications Information (Continued)}


FIGURE 17. Flow Diagram for Application \#2
\begin{tabular}{|c|c|c|c|}
\hline & . PAGE & 0 & \\
\hline \multirow[t]{18}{*}{GSTATE POWRON:} & \(=\) & 0, 15 & \\
\hline & CLRA & & \\
\hline & XAS & & ; TURN OFF SK CLOCK \\
\hline & LBI & GState & \\
\hline & STII & 15 & \\
\hline & LBI & GSTATE & \\
\hline & OMG & & ; DESELECT THE COP452L - G2 HIGH \\
\hline & LD & & \\
\hline & CAMQ & & ; DRIVE THE L LINES HIGH FOR READING \\
\hline & LEI & 4 & ; ENABLE THE L OUTPUTS \\
\hline & LBI & 0, 0 & \\
\hline & STII & 0 & \\
\hline & STII & 4 & \\
\hline & STII & A & \\
\hline & STII & 0 & \\
\hline & STII & 1 & \\
\hline & STII & 2 & ; WRITE RA OF COP452L WITH 0A40 HEX TO GET \\
\hline & JSRP & WRDATA & ; 5MS PULSE \\
\hline
\end{tabular}

\section*{Applications Information (Continued)}


\section*{Applications Information (Continued)}
\begin{tabular}{|c|c|c|c|}
\hline \multirow[t]{2}{*}{TEST4:} & AISC & 1 & \\
\hline & JMP & STATE & ; ALL L LINES WERE 0, JUMP BACK TO MAIN \\
\hline \multirow[t]{14}{*}{STATE4:} & STII & 15 & ; RESET THE COP452L \\
\hline & STII & 3 & \\
\hline & JSRP & WRCMND & \\
\hline & LBI & 0,0 & ; NOW READ THE COP452L \\
\hline & STII & 2 & \\
\hline & STII & 2 & ; COMMAND TO READ RB \\
\hline & JSRP & READ & \\
\hline & LBI & 0,0 & ; MOVE DATA TO LAST 4 DIGITS OF RO \\
\hline & XIS & & \\
\hline & XIS & & \\
\hline & XIS & & \\
\hline & XIS & & \\
\hline & LBI & 0,0 & ; NOW INCREMENT THE VALUE BY 1 \\
\hline & SC & & \\
\hline \multirow[t]{8}{*}{PLUS1:} & CLRA & & \\
\hline & ASC & & \\
\hline & NOP & & \\
\hline & XIS & & \\
\hline & CBA & & \\
\hline & AISC & 12 & \\
\hline & JP & PLUS1 & \\
\hline & JMP & RBWRT3 & ; HAVE INCREMENTED THE VALUE, SEND IT OUT \\
\hline \multicolumn{4}{|l|}{; \({ }^{\text {a }}\)} \\
\hline \multicolumn{4}{|l|}{READ:} \\
\hline & & & ; SEE SOFTWARE INTERFACE SECTION FOR THESE \\
\hline WRDATA: & & & ; ROUTINES \\
\hline WRCMND: & & & \\
\hline
\end{tabular}

These are general routines and can be reduced in specific applications. The application itself was kept general so that it can be easily adapted to particular applications. The user should view this code as the basis from which to work to optimize the code for a specific application.

\section*{APPLICATION \#3}

An application such as a tachometer requires the counting of external pulses that occur within a given time period. The COP452L can be used both to perform the counting and to establish the "viewing window," or time period, during which to count the pulses. By using the frequency and count mode of the COP452L, a frequency can be generated which will establish this viewing time. The other counter can then be used to count the pulses. Figure 18 provides a diagram of the interconnect in this application.
As Figure 18 indicates, the oscillator frequency for the COP452L has been selected as 250 kHz . With the oscillator divider set at divide by 1 , the internal frequency is also 250 kHz . At this frequency, the minimum pulse width that can be reliably expected to decrement the counter is \(4 \mu \mathrm{~s}\) the period of the internal frequency.
A viewing time of 250 ms is arbitrarily selected. This means that the period of the output frequency is 500 ms -a frequency of 2 Hz . Using the equation developed earlier for determining the counter values we have:
\[
\begin{aligned}
\mathrm{N} & =\frac{T}{2 t}-1 \\
& =(500 \mathrm{~ms} / 8 \mu \mathrm{~s})-1 \\
& =62500-1 \\
\mathrm{~N} & =62499=\mathrm{F} 423 \text { hex }
\end{aligned}
\]

TL/DD/6155-46
Therefore, register A must be loaded with the hex value F423 to generate a frequency of 2 Hz at OA. Counter B will count pulses when OA is high by virtue of the ENB input. When OA is low, the microcontroller will read and reset the counter and peform any necessary operations.
With the values above for the internal frequency and the viewing window, the tachometer range is 240 RPM to 62,500 RPM. By making use of the divide by \(1 /\) divide by 4 features of the oscillator divider, the range can be extended down to 60 RPM. The range when the oscillator is divided by 4 is 60 RPM to 15,625 RPM. However, a penalty is paid for this range extension. The viewing window goes from 250 ms to 1 second. The minimum reliable pulse width also increases from \(4 \mu \mathrm{~s}\) to \(16 \mu \mathrm{~s}\). The added time spent counting may or may not be acceptable. It can be reduced somewhat by changing the value of RA to give a faster frequency at the reduced counter clock frequency. However, as the OA frequency increases, the low end of the range increases.
A flow chart for this application is provided in Figure 19. Sample code is given below. Note that the sample code includes only the COP452L interface and control. Other system requirements, e.g., display interface, arithmetic, etc., are not included here. Other data sheets and application notes provide sufficient information to fill in those details.
The hardware interface indicated in Figure 18 and the code below, are completely general and valid of any COPS microcontroller. In specific applications both the hardware and software may be optimized to a greater extent than that shown here.

Applications Information (Continued)


FIGURE 18. COP452 In Wide Range Tachometer Application


\section*{Applications Information (Continued)}
\begin{tabular}{|c|c|c|c|c|}
\hline & . PAGE & 0 & & \\
\hline GSTATE & = & 0, 15 & & \\
\hline \multirow[t]{24}{*}{POWRON:} & CLRA & & & \\
\hline & XAS & & ; TURN OFF THE SK CLOCK-C \(=0\) AT POWER UP & \\
\hline & LBI & GSTATE & & \\
\hline & OBD & & ; DRIVE D LINES HIGH TO DESELECT DISPLAY & \\
\hline & STII & 15 & & \\
\hline & LBI & GSTATE & & \\
\hline & OMG & & ; DESELECT THE COP452L & \\
\hline & LD & & & \\
\hline & CAMQ & & ; SET THE Q REGISTER TO ALL 1'S FOR INPUT & \\
\hline & LBI & 0,0 & & \\
\hline & STII & 3 & ; NOW SET UP TO WRITE RA OF COP452L & \\
\hline & STII & 2 & & \\
\hline & STII & 4 & & \\
\hline & \[
\begin{aligned}
& \text { STII } \\
& \text { STII }
\end{aligned}
\] & \[
1_{1}^{15}
\] & ; WRITE RA WITH F423 HEX & TL/DD/6155-49 \\
\hline & STII & 2 & ; REMEMBER COP452L IS RESET AT POWER UP & \\
\hline & JSRP & WRDATA & & \\
\hline & LBI & 0, 0 & & \\
\hline & STII & 5 & ; TRANSFER RA TO CA & \\
\hline & STII & 2 & & \\
\hline & JSRP & WRCMND & & \\
\hline & JSR & RSTRB & ; RESET RB AND COUNTER B WITH FFFF & \\
\hline & JSR & RANGE & ; TEST RANGE AND SET OSCILLATOR DIVIDER & \\
\hline & LEI & 4 & ; ENABLE Q TO L-DRIVE L LINES HIGH & \\
\hline & LBI & 0, 0 & ; LOOK FOR OA \(=0\) & \\
\hline \multirow[t]{12}{*}{TSTOAO:} & INL & & & \\
\hline & SKMBZ & 3 & & \\
\hline & JP & tstoan & & \\
\hline & LBI & 0, 0 & ; OA IS O, READ COUNTER & \\
\hline & STII & 6 & ; FIRST TRANSFER CB TO RB & \\
\hline & STII & 2 & & \\
\hline & JSRP & WRCMND & & \\
\hline & LBI & 0, 0 & ; THEN READ RB & \\
\hline & STII & 2 & & \\
\hline & STII & 2 & & \\
\hline & JSRP & READ & & \\
\hline & LBI & 0,0 & ; NOW TAKE THE I'S COMPLEMENT & \\
\hline \multirow[t]{9}{*}{ONECMP:} & COMP & & & \\
\hline & XIS & & & \\
\hline & COMP & & & \\
\hline & XIS & & & \\
\hline & COMP & & & \\
\hline & XIS & & & \\
\hline & COMP & & & \\
\hline & x & & & \\
\hline & LBI & 0, 0 & ; NOW SAVE VALUE IN R1 & \\
\hline \multirow[t]{4}{*}{XFER1:} & LD & 1 & & \\
\hline & XIS & 1 & & \\
\hline & JP & XFER1 & & \\
\hline & JSR & RSTRB & ; RESET RB AND CB WITH FFFF FOR NEXT TIME & \\
\hline & & & & \\
\hline \multicolumn{5}{|l|}{; AT THIS POINT INSERT THE APPROPRIATE CODE FOR ANY NECESSARY} \\
\hline \multicolumn{5}{|l|}{; ARITHMETIC, BINARY/BCD CONVERSION, DISPLAY OUTPUT, AND ANY OTHER} \\
\hline \multicolumn{5}{|l|}{; SYSTEM REQUIREMENTS. AFTER THESE ARE COMPLETE, JUMP TO LABEL} \\
\hline \multicolumn{5}{|l|}{; TSTRNG WHICH HAS BEEN ARBITRARILY PLACED IN PAGE 4.} \\
\hline . PAGE & 2 & & & \\
\hline \multicolumn{5}{|l|}{WRDATA:} \\
\hline \multicolumn{2}{|l|}{WRCMND:} & \multicolumn{3}{|l|}{\begin{tabular}{l}
; SEE SOFTWARE INTERFACE SECTION FOR THESE \\
; THREE ROUTINES
\end{tabular}} \\
\hline \multicolumn{5}{|l|}{READ:} \\
\hline & . PAGE & 4 & & \\
\hline \multirow[t]{3}{*}{TSTRNG:} & JSR & Range & ; CHECK THE RANGE & \\
\hline & LEE & 4 & ; BE SURE Q IS ENABLED TO L & \\
\hline & LBI & 0, 0 & ; LOOK FOR OA = 1 & \\
\hline \multirow[t]{4}{*}{TSTOAT:} & INL & & & \\
\hline & SKMBZ & 3 & & \\
\hline & JMP & tStoan & & \\
\hline & JP & TSTOA1 & & \\
\hline \multicolumn{5}{|l|}{\multirow[t]{3}{*}{THE SUBROUTINES RANGE AND RSTRB ARE INSERTED HERE}} \\
\hline & & & & \\
\hline & & & & \\
\hline \multirow[t]{5}{*}{RANGE:} & LEI & 4 & ; MAKE SURE L ENABLED & \\
\hline & LBI & 3, 15 & ; WILL. SAVE RANGE STATUS IN 3, 15 & \\
\hline & INL & & & \\
\hline & & & & \\
\hline & CLRA & & ; NOW PREPARE TO SET OSCILLATOR DIVIDER & TL/DD/6155-50 \\
\hline
\end{tabular}

\section*{Applications Information (Continued)}
\begin{tabular}{|c|c|c|c|}
\hline & AlSC & 8 & \multirow[t]{3}{*}{; AN 8 MEANS DIVIDE BY 1} \\
\hline & SKMBZ & 3 & \\
\hline & JP & HILOW & \\
\hline LOW: & AISC & 1 & \multirow[t]{2}{*}{; IF DIVIDE BY 4, WANT A 9 IN A} \\
\hline \multirow[t]{4}{*}{HILOW:} & LBI & 0,0 & \\
\hline & XIS & & \\
\hline & STII & 2 & \\
\hline & JMP & WRCMND & \\
\hline \multicolumn{4}{|l|}{\multirow[t]{2}{*}{; THE FOLLOWING SUBROUTINE USES A SUBROUTINE LEVEL. IT RESETS BOTH}} \\
\hline & & & \\
\hline \multicolumn{4}{|l|}{; REGISTER B AND COUNTER B OF THE COP452L TO FFFF} \\
\hline \multirow[t]{12}{*}{RSTRB:} & LBI & 0, 0 & \\
\hline & STII & 15 & \\
\hline & STII & 15 & \\
\hline & STII & 15 & \\
\hline & STII & 15 & \\
\hline & STII & 0 & \\
\hline & STII & 2 & \\
\hline & JSRP & WRDATA & ; WRITE FFFF TO RB \\
\hline & LBI & 0, 0 & \\
\hline & STII & 4 & ; TRANSFER RB TO CB \\
\hline & STII & 2 & \\
\hline & JMP & WRCMND & \\
\hline
\end{tabular}

TL/DD/6155-51

\section*{APPLICATION \# 4}

The triggered pulse mode of the COP452L provides the capability of generating the appropriate signals for triac control. Figure 20 is a general diagram of such an application.
Assume the requirement is to switch on the triac 45 degrees into the waveform. With a 60 Hz sine wave signal, the 45 degree delay is 2.0833 ms from the zero crossing. Assume also that the triac requires a gate pulse width of \(150 \mu \mathrm{~s}\). As the diagram indicates, a 2.097 MHz crystal provides the oscillator input to the COP452L. With the above information the two values that must be loaded in the COP452L can be determined. With CKI at 2.097 MHz and the oscillator divider at divide by 4, the period of the internal frequency is \(1.9075 \mu \mathrm{~s}\). From the description of the triggered pulse mode, the pulse width is given by:
\[
\mathrm{T}=\mathrm{Bt}
\]
where: \(T=\) desired pulse width
\(B=\) contents of register \(B\)
\(t=\) period of internal clock
Solving for B is trivial and gives:
\[
\begin{aligned}
B & =\mathrm{T} / \mathrm{t} \\
& =150 \mu \mathrm{~s} / 1.9075 \mu \mathrm{~s} \\
& =78.64
\end{aligned}
\]

Since the register and counter can be loaded with whole numbers only, register \(B\) and counter \(B\) must be initialized with 79 (002F hex) to give a pulse width of \(150 \mu \mathrm{~s}\).
The delay from the zero cross trip point is given by:
\[
T=(A+1.5) t
\]
where: \(T=\) delay from zero cross trip point
\(A=\) contents of register \(A\)
\(t=\) period of internal clock
Solving for \(A\) we have:
\[
\begin{aligned}
A & =(T / t)-1.5 \\
& =(2.0833 \mathrm{~ms} / 1.9075 \mu \mathrm{~s})-1.5 \\
A & =1090.66 \text { rounded up to } 1091
\end{aligned}
\]

Therefore register A and counter A must be initialized with 1091 ( 0443 hex) to delay 2.0833 ms ( 45 degrees at 60 Hz ) from zero cross.
Once the data has been given to the COP452L and the device placed in the triggered pulse mode, no further attention is required. The COP452L will generate the pulses with the appropriate delay as long as the power is applied and the input sine wave is available. It is a trivial matter to change any of the information. Merely write the appropriate register/counter pair. Thus very easy control is available over the firing angle of triacs.
Sample code to accomplish this function is given below. The code is general purpose and is written to work in any COPS microcontroller.

\section*{Applications Information (Continued)}


TL/DD/6155-52
FIGURE 20. COP452L as Triac Controller
\begin{tabular}{|c|c|c|c|}
\hline & . PAgE & 0 & \\
\hline \multirow[t]{33}{*}{POWRON:} & - & 0, 15 & \\
\hline & Clra & & \\
\hline & XAS & & ; TURN OFF THE SK Clock \\
\hline & LBI & GSTATE & \\
\hline & STII & 15 & \\
\hline & LBI & GSTATE & \\
\hline & OMG & & ; DESELECT THE COP452L - G2 HIGH \\
\hline & LBI & 0,0 & ; NOW WRITE RB/CB WITH 002F HEX TO GIVE \\
\hline & STII & 15 & ; \(150 \mu \mathrm{~s}\) PULSE WIDTH \\
\hline & STII & 2 & \\
\hline & STII & 0 & \\
\hline & STII & 0 & \\
\hline & STII & 0 & \\
\hline & STII & 2 & \\
\hline & JSRP & WRDATA & \\
\hline & LBI & 0,0 & \\
\hline & STII & 4 & ; TRANSFER RB TO CB \\
\hline & STII & 2 & \\
\hline & JSRP & WRCMND & \\
\hline & LBI & 0, 0 & ; NOW WRITE RA/CA WITH 0443 HEX FOR THE DELAY \\
\hline & STII & 3 & \\
\hline & STII & 4 & \\
\hline & STII & 4 & \\
\hline & STII & 0 & \\
\hline & STII & 1 & \\
\hline & STII & 2 & \\
\hline & JSRP & WRDATA & \\
\hline & LBI & 0, 0 & \\
\hline & STII & 5 & \\
\hline & STII & 2 & \\
\hline & JSRP & WRCMND & ; TRANSFER RA TO CA \\
\hline & LBI & 0, 0 & \\
\hline & STII & 9 & \\
\hline
\end{tabular}
\begin{tabular}{lll} 
STII & 2 & ; SET OSCILLATOR DIVIDER TO DIVIDE BY 4 \\
JSRP & WRCMND & \\
LBI & 0,0 & \\
STII & 1 & \\
STII & 3 & \\
JSRP & WRCMND TRIGGERED PULSE MODE
\end{tabular}
; ALL COMPLETE AT THIS POINT. ROUTINES WRCMND AND WRDATA ASSUMED ; IN PAGE 2 AND ARE THE SAME AS GIVEN IN SOFTWARE INTERFACE SECTION. ; THE COP452L WILL NOW GENERATE THE \(150 \mu \mathrm{~s}\) PULSE DELAYED BY 2.0833 ms ; FROM EVERY ZERO CROSSING. THE USER CAN NOW IGNORE THE TRIAC CONTROL ; AND DO WHATEVER ELSE IS REQUIRED IN THE SYSTEM. FURTHER ATTENTION ; IS REQUIRED ONLY WHEN THE DATA IN THE COP452 MUST BE CHANGED.

\section*{Applications Information (Continued)}

Let us now compute the minimum and maximum delays from the true zero crossing in this application. As indicated earlier, the period of the internal frequency here is \(1.9075 \mu \mathrm{~s}\). Counter A contains 0443 hex (decimal 1091). RS is 150 k and the peak input voltage is 180 V . A 60 Hz sine wave is assumed. As given earlier, the minimum time is:
\(\mathrm{T}_{\mathrm{MIN}}=(\mathrm{A}+1.5) \mathrm{t}-\frac{1}{2 \pi \mathrm{f}} \arcsin \left(0.15 \frac{\mathrm{R}_{\mathrm{S}}+2.6 \mathrm{k}}{\mathrm{VIN}_{\mathrm{IN}} \times 2.6 \mathrm{k}}\right)+0.3 \mu \mathrm{~s}\)
Substituting we have:
\[
\begin{aligned}
\mathrm{T}_{\text {MIN }} & =1092.5 \mathrm{t}-\frac{1}{120 \pi} \arcsin \left(0.15 \frac{152.6 \mathrm{k}}{180 \times 2.6 \mathrm{k}}\right)+0.3 \mu \mathrm{~s} \\
& =2093.9 \mu \mathrm{~s}-129.7 \mu \mathrm{~s}+0.3 \mu \mathrm{~s}
\end{aligned}
\]
\(\mathrm{T}_{\text {MIN }}=1954.5 \mu \mathrm{~s}\)
Similarly, the maximum time is given as:
\[
\begin{aligned}
T_{M A X}= & (A+1.5) t+\frac{1}{2 \pi f} \arcsin \left(0.15 \frac{R_{S}+2.6 k}{V_{I N} \times 2.6 k}\right)+ \\
& 0.6 \mu \mathrm{~s}+\frac{t}{2}
\end{aligned}
\]

Substituting, we have:
\[
\begin{aligned}
\mathrm{T}_{\text {MAX }}= & 1092.5 \mathrm{t}+\frac{1}{120 \pi} \arcsin \left(0.15 \frac{152.6 \mathrm{k}}{180 \times 2.6 \mathrm{k}}\right)+ \\
& 0.6 \mu \mathrm{~s}+\frac{1.9075 \mu \mathrm{~s}}{2} \\
= & 2083.9 \mu \mathrm{~s}+129.7 \mu \mathrm{~s}+0.6 \mu \mathrm{~s}+0.9538 \mu \mathrm{~s} \\
\mathrm{~T}_{\text {MAX }}= & 2215.15 \mu \mathrm{~s}
\end{aligned}
\]

As is obvious from the preceding analysis, the parameter previously defined as \(X_{1}\) is the most significant of the additional factors that define the time delay from true zero. This factor can be minimized by using as small a series resistance as possible. The frequency and input voltage will be governed by the application. The user must also remember that the minimum and maximum times calculated in this manner are absolute worst case values derived using the worst case condition.

National Semiconductor

\section*{COP470/COP370 V.F. Display Driver}

\section*{General Description}

The COP470 is a peripheral member of National's COPSTM Microcontrolter family. It is designed to directly drive a multiplexed Vacuum Fluorescent display. Data is loaded serially and held in internal latches. The COP470 has an on-chip oscillator to multiplex four digits of eight segment display and may be cascaded and/or stacked to drive more digits, more segments, or both.
With the addition of external drivers, the COP470 also provides a convenient means of interfacing to a large-digit LED display. The COP370 is the extended temperature range version of the COP470.

\section*{Features}
- Directly interfaces to multiplexed 4 digit by 8 segment Vacuum Fluorescent displays
- Expandable to drive 8 digits and/or 16 segments

■ Compatible with all COP400 processors
- Needs no refresh from processor
- Internal or external oscillator
- No "glitches" on outputs when loading data
- Drives large and small displays
- Programmable display brightness
- Small ( 20 -pin) dual-in-line package
- Operates from 4.5 V to 9.5 V
- Outputs switch 30 V and require no external resistors
- Static latches
- MICROWIRETM compatible serial I/O

■ Extended temperature device COP370 ( \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) )

Connection and Block Diagrams

Dual-In-Line Package


TL/DD/6154-1
Top View
FIGURE 1. COP470
Order Number COP470D, COP370D, COP470N or COP370N
See NS Package Number D20A or N20A


FIGURE 2. COP470

\section*{Absolute Maximum Ratings \(\left(\mathrm{V}_{\mathrm{SS}}=0\right)\)}

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for avallability and specifications.

Voltage at Display Outputs
Voltage at All Other Pins
+0.3 V to -30 V
+0.3 V to -20 V

Operating Temperature
\begin{tabular}{lr} 
COP470 & \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) \\
COP370 & \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) \\
Storage Temperature & \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) \\
Lead Temperature (Soldering, 10 sec.) & \(300^{\circ} \mathrm{C}\) \\
Package Power Dissipation & 400 mW at \(25^{\circ} \mathrm{C}\) \\
& 200 mW at \(70^{\circ} \mathrm{C}\) \\
& 125 mW at \(85^{\circ} \mathrm{C}\)
\end{tabular}

DC Electrical Characteristics \(\mathrm{V}_{S S}=0, \mathrm{~V}_{D D}=-4.5 \mathrm{~V}\) to \(-9.5 \mathrm{~V}, \mathrm{~V}_{G G}=-30 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) for COP470 and \(\mathrm{T}_{\mathrm{A}}=40^{\circ} \mathrm{C}\) to \(85^{\circ} \mathrm{C}\) for COP370 unless otherwise specified.
\begin{tabular}{|c|c|c|c|}
\hline Parameter & Min & Max & Units \\
\hline Power Supply Voltage
\[
V_{D D}
\]
\[
\mathrm{V}_{\mathrm{GG}}
\] & \[
\begin{aligned}
& -9.5 \\
& -30 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& -4.5 \\
& V_{D D} \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V}
\end{aligned}
\] \\
\hline Power Supply Current IDD \(I_{G G}\) (Displayed Blanked) & & \[
\begin{aligned}
& 5 \\
& 1 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{mA} \\
& \mathrm{~mA}
\end{aligned}
\] \\
\hline \[
\begin{gathered}
\text { Input Levels } \\
V_{I H} \\
V_{I L} \\
\hline
\end{gathered}
\] & \[
\begin{array}{r}
-1.5 \\
-10.0 \\
\hline
\end{array}
\] & \[
\begin{array}{r}
+0.3 \\
-4.0 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V}
\end{aligned}
\] \\
\hline Output Drive Digits and Segments
\[
\begin{aligned}
& \mathrm{IOH}_{\mathrm{OH}} @ V_{\mathrm{OH}}=\mathrm{V}_{\mathrm{SS}}-3 \mathrm{~V} \\
& \mathrm{l}_{\mathrm{OH}} @ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{SS}}-2 \mathrm{~V} \\
& \mathrm{I}_{\mathrm{OL}} @ \mathrm{~V}_{\mathrm{OL}}=\mathrm{V}_{\mathrm{GG}}+2 \mathrm{~V}(1)
\end{aligned}
\] & \[
\begin{gathered}
10 \\
7 \\
10 \\
\hline
\end{gathered}
\] & & \begin{tabular}{l}
mA \\
mA \\
\(\mu \mathrm{A}\)
\end{tabular} \\
\hline \[
\begin{aligned}
& \text { Output Drive @ } V_{G G}=V_{\mathrm{DD}}=\mathrm{V}_{\mathrm{SS}}-5 \mathrm{~V} \\
& \mathrm{I}_{\mathrm{OH}} @ \mathrm{~V}_{\mathrm{OH}}=\mathrm{V}_{\mathrm{SS}}-2 \mathrm{~V}
\end{aligned}
\] & 1 & & mA \\
\hline Allowable Source Current Per Pin Total for Segments & & \[
\begin{array}{r}
20 \\
60 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{mA} \\
& \mathrm{~mA} \\
& \hline
\end{aligned}
\] \\
\hline Input Capacitance & & 7 & pF \\
\hline Input Leakage & & 1 & \(\mu \mathrm{A}\) \\
\hline
\end{tabular}

AC Electrical Characteristics \(\mathrm{V}_{\mathrm{SS}}=0, \mathrm{~V}_{\mathrm{DD}}=-4.5 \mathrm{~V}\) to \(-9.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{GG}}=-30 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) for COP470 and \(\mathrm{T}_{\mathrm{A}}=40^{\circ} \mathrm{C}\) to \(85^{\circ} \mathrm{C}\) for COP370 unless otherwise specified.
\begin{tabular}{|c|c|c|c|}
\hline Parameter & Min & Max & Units \\
\hline OSC Period (internal or external) & 4 & 20 & \(\mu \mathrm{S}\) \\
\hline OSC Pulse Width & 1.5 & & \(\mu \mathrm{S}\) \\
\hline Clock Period T (twice Osc. period) & 8 & 40 & \(\mu \mathrm{s}\) \\
\hline \[
\begin{gathered}
\text { Display Frequency } \\
4 \text { digits }=1 / 64 \mathrm{~T} \\
8 \text { digits }=1 / 128 \mathrm{~T} \\
\hline
\end{gathered}
\] & \[
\begin{array}{r}
390 \\
190 \\
\hline
\end{array}
\] & \[
\begin{aligned}
& 2000 \\
& 1000 \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{Hz} \\
& \mathrm{~Hz}
\end{aligned}
\] \\
\hline SK Clock Frequency & 0 & 250 & kHz \\
\hline SK Clock Width & 1.5 & & \(\mu \mathrm{s}\) \\
\hline \begin{tabular}{l}
Data Set-up and Hold Time \({ }^{\text {t }}\) SETUP \\
thold
\end{tabular} & \[
\begin{aligned}
& 1.0 \\
& 50 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& \mu \mathrm{s} \\
& \mathrm{~ns} \\
& \hline
\end{aligned}
\] \\
\hline \begin{tabular}{l}
CS Set-up and Hold Time \({ }^{\text {t }}\) SETUP \\
thold
\end{tabular} & \[
\begin{aligned}
& 1.0 \\
& 1.0 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& \mu \mathrm{S} \\
& \mu \mathrm{~S}
\end{aligned}
\] \\
\hline Duty Cycle 4 digits 8 digits & \[
\begin{gathered}
1 / 64 \\
1 / 128
\end{gathered}
\] & \[
\begin{gathered}
15 / 64 \\
15 / 128
\end{gathered}
\] & \\
\hline
\end{tabular}

Note 1: lol current is to \(\mathrm{V}_{\mathrm{GG}}\) with the chip running. Current is measured just after the output makes a high-to-low transition.

\section*{Timing Diagram}


\section*{Performance Characteristic}


TL/DD/6154-4

\section*{Functional Description}

\section*{SEGMENT DATA BITS}

Data is loaded in serially in sets. Each set of segment data is in the following format:


Data is shifted into an eight bit shift register. The first bit of the data is for segment \(H\), digit 1 . The eighth bit is segment A, digit 1.
A set of eight bits is shifted in and then loaded into the digit one latches. The second set of 8 bits is loaded into digit two latches. The third set into digit three latches and the fourth set is loaded into digit four latches.

\section*{DISPLAY ON TIME AND CONTROL BITS}

The fifth set of 8 data bits contains blank time data and control data in the following format:


The first four bits shifted in contain the on time. This is used to control display brightness. The brightness is a function of the on time of each segment divided by the total time (duty cycle). The on time is programmable from 0 to 15 and the total time is 64 . For example, if the on time is 15 , the duty cycle is \(15 / 64\) which is maximum brightness. If on time is 8 , the duty cycle is \(8 / 64\), about \(1 / 2\) brightness. There are 16 levels of brightness from 15/64 to 0/64 (off).

The fifth and sixth bits control the multiplex digits. To enable the COP470 to drive a 4 digit multiplex display, set both bits to one. If two COP470s are used to drive an 8 digit display, bit five is set on the left COP470 and bit six is set on the right COP470 (see Figure 6). In the eight digit mode, the display duty cycle is on time/128.


TL/DD/6154-5
FIGURE 4. System Dlagram-4 Digit Display

\section*{Functional Description (Continued)}


TL/DD/6154-6
FIGURE 5. Segment and Digit Output Timing Diagram

The seventh bit selects internal or external oscillator. The OSC pin of the COP470 is either an output of the internal oscillator (bit \(7=0\) ) or is an input allowing the COP470 to run from an external oscillator (bit \(7=1\) ).
The eighth bit is set to synchronize two COP470s. For example, to set the COP470 to internal osc, 4 digits, and maximum brightness, send out six ones and two zeros.

\section*{LOADING SEQUENCE}

\section*{Step}
1. Turn \(\overline{\mathrm{CS}}\) Low.
2. Clock in 8 bits of data for digit 1 .
3. Clock in 8 bits of data for digit 2 .
4. Clock in 8 bits of data for digit 3 .
5. Clock in 8 bits of data for digit 4.
6. Clock in 8 bits of data for on time and control bits.
7. Turn \(\overline{\mathrm{CS}}\) high.

Note: \(\overline{C S}\) may be turned high after any step. For example, to load only 2 digits of data do steps \(1,2,3\), and 7 . CS must make a high to low transition before loading data in order to reset internal counters.

\section*{8 DIGIT Displays}

Two COP470s may be tied together in order to drive an eight digit multiplexed display. This is shown in Figure 6. The following is the loading sequence to drive an eight digit display using two COP470s.
1. Turn \(\overline{C S}\) Iwo on both COP470s.
2. Shift in 32 bits of data for the right 4 digits.
3. Shift in 4 bits of on time, a zero and three ones. This synchronizes both chips, sets to external oscillator, and to right four of eight digits. Thus both chips are synchronized and the oscillator is stopped.
4. Turn \(\overline{C S}\) high to both chips.
5. Turn CS low to the left COP470.
6. Shift in 32 bits of data for the left 4 digits.
7. Shift in 4 bits of on time, a one and three zeros. This sets this COP470 to internal oscillator and to left four of eight digits. Now both chips start and run off the same oscillator.
8. Turn \(\overline{\mathrm{CS}}\) high.

The chips are now synchronized and driving eight digits of display. To load new data simply load each chip separately in the normal manner.

\section*{16 SEGMENT DISPLAY}

Two COP470s may be tied together in order to drive a sixteen segment display. This is shown in Figure 8. To do this, both chips must be synchronized, one must run off external oscillator while the other runs off its internal oscillator outputting to the other. Similarly, four COP470s could be tied together to drive eight digits of sixteen segments.

Functional Description (Continued)


FIGURE 6. System Dlagram 8 Digit Display


FIGURE 7. Segment and Digit Output Timing Dlagram for 8 Digits


FIGURE 8. System Diagram for 16 Segment Display

\section*{Functional Description (Continued)}

\section*{LED DISPLAY}

The COP470 may be used to drive LED displays. The COP470 can drive the segments directly on small, low current LED displays as shown in Figure 9. By adding display drivers, large, high current LED displays can be driven as shown in Figure 10.

Example:
COP420 Code to Load COP470
(Display Data is in Memory 0, 12-0, 15)
\begin{tabular}{|c|c|c|}
\hline & LBI 0,12 & ; Point to first display data \\
\hline & OBD & ; Turn CS low (DO) \\
\hline \multirow[t]{28}{*}{LOOP:} & CLRA & \\
\hline & LQID & ; Look up segment data \\
\hline & CQMA & ; Copy data from Q to M \& A \\
\hline & SC & ; Set C to turn on SK \\
\hline & XAS & ; Output lower 4 bits of data \\
\hline & NOP & ; Delay \\
\hline & NOP & ; Delay \\
\hline & LD & ; Load A with upper 4 bits \\
\hline & XAS & ; Output 4 bits of data \\
\hline & NOP & ; Delay \\
\hline & NOP & ; Delay \\
\hline & RC & ; Reset C \\
\hline & XAS & ; Turn off SK clock \\
\hline & XIS & ; Increment B for next data \\
\hline & JP LOOP & ; Skip this jump after last digit \\
\hline & SC & ; Set C \\
\hline & CLRA & ; \\
\hline & AISC 15 & ; 15 to A \\
\hline & XAS & ; Output on time (max brightness) \\
\hline & NOP & ; \\
\hline & CLRA & ; \\
\hline & AISC 12 & ; 12 to A \\
\hline & XAS & ; Output control bits \\
\hline & NOP & ; \\
\hline & LBI 0,15 & ; 15 to B \\
\hline & RC & ; Reset C \\
\hline & XAS & ; Turn off SK \\
\hline & OBD & ; Turn CS high (DO) \\
\hline
\end{tabular}

Functional Description (Continued)


FIGURE 9. LED Display


TL/DD/6154-11
FIGURE 10. Large LED Display


FIGURE 11. Sample V.F.System

National Semiconductor

\section*{COP472-3 Liquid Crystal Display Controller}

\section*{General Description}

The COP472-3 Liquid Crystal Display (LCD) Controller is a peripheral member of the COPSTM family, fabricated using CMOS technology. The COP472-3 drives a multiplexed liquid crystal display directly. Data is loaded serially and is held in internal latches. The COP472-3 contains an on-chip oscillator and generates all the multi-level waveforms for backplanes and segment outputs on a triplex display. One COP472-3 can drive 36 segments multiplexed as \(3 \times 12\) ( \(41 / 2\) digit display). Two COP472-3 devices can be used together to drive 72 segments ( \(3 \times 24\) ) which could be an \(81 / 2\) digit display.

Features
- Direct interface to TRIPLEX LCD
- Low power dissipation ( \(100 \mu \mathrm{~W}\) typ.)
- Low cost

■ Compatible with all COP400 processors
- Needs no refresh from processor
- On-chip oscillator and latches
- Expandable to longer displays

■ Software compatible with COP470 V.F. Display Driver chip
- Operates from display voltage
- MICROWIRETM compatible serial I/O
- 20-pin Dual-In-Line package

\section*{Block Diagram}


TL/DD/6932-1

\section*{Absolute Maximum Ratings}

Voltage at CS, DI, SK pins
Voltage at all other Pins
Operating Temperature Range
-0.3 V to +9.5 V
-0.3 V to \(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\)
\(0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}\)

Storage Temperature
\(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\)
Lead Temp. (Soldering, 10 Seconds)

DC Electrical Characteristics
\(\mathrm{GND}=\mathrm{OV}, \mathrm{V}_{\mathrm{DD}}=3.0 \mathrm{~V}\) to \(5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(70^{\circ} \mathrm{C}\) (depends on display characteristics)
\begin{tabular}{|c|c|c|c|c|}
\hline Parameter & Conditions & Min & Max & Units \\
\hline Power Supply Voltage, \(\mathrm{V}_{\text {DD }}\) & & 3.0 & 5.5 & Volts \\
\hline Power Supply Current, IDD (Note 1) & \(\mathrm{V}_{\mathrm{DD}}=5.5 \mathrm{~V}\) & & 250 & \(\mu \mathrm{A}\) \\
\hline & \(V_{D D}=3 \mathrm{~V}\) & & 100 & \(\mu \mathrm{A}\) \\
\hline \[
\begin{gathered}
\text { Input Levels } \\
\text { DI, SK, CS } \\
V_{I L} \\
V_{I H} \\
\hline
\end{gathered}
\] & & \(0.7 \mathrm{~V}_{\mathrm{DD}}\) & \[
\begin{aligned}
& 0.8 \\
& 9.5
\end{aligned}
\] & Volts Volts \\
\hline \[
\begin{gathered}
\text { BPA (as Osc. in) } \\
V_{\mathrm{IL}} \\
\mathrm{~V}_{\mathrm{IH}} \\
\hline
\end{gathered}
\] & & \(V_{D D}-0.6\) & \[
\begin{gathered}
0.6 \\
V_{D D}
\end{gathered}
\] & Volts Volts \\
\hline ```
Output Levels, BPC (as Osc. Out)
    \(V_{\text {OL }}\)
    \(\mathrm{V}_{\mathrm{OH}}\)
``` & & \(V_{D D}-0.4\) & \[
\begin{gathered}
0.4 \\
V_{D D}
\end{gathered}
\] & \begin{tabular}{l}
Volts \\
Volts
\end{tabular} \\
\hline \begin{tabular}{l}
Backplane Outputs (BPA, BPB, BPC) \\
\(V_{B P A, B P B, B P C} O N\) \\
\(V_{B P A, B P B, B P C} O F F\)
\end{tabular} & During BP+ Time & \[
\begin{gathered}
V_{D D}-\Delta V \\
1 / 3 V_{D D}-\Delta V
\end{gathered}
\] & \[
\begin{gathered}
V_{D D} \\
1 / 3 V_{D D}+\Delta V
\end{gathered}
\] & \begin{tabular}{l}
Volts \\
Volts
\end{tabular} \\
\hline \begin{tabular}{l}
\(V_{B P A, B P B, ~ B P C ~ O N}\) \\
\(V_{\text {BPA }}\), BPB, BPC OFF
\end{tabular} & During
BP- Time & \[
2 / 3 V_{D D}-\Delta V
\] & \[
\begin{gathered}
\Delta V \\
2 / 3 V_{D D}+\Delta V
\end{gathered}
\] & \begin{tabular}{l}
Volts \\
Volts
\end{tabular} \\
\hline \[
\begin{aligned}
& \text { Segment Outputs }\left(\mathrm{SA}_{1} \sim \mathrm{SA}_{4}\right) \\
& \mathrm{V}_{\text {SEG }} \text { ON } \\
& \mathrm{V}_{\text {SEG }} \text { OFF }
\end{aligned}
\] & During
\[
\mathrm{BP}+\text { Time }
\] & \[
\begin{gathered}
0 \\
2 / 3 V_{D D}-\Delta V
\end{gathered}
\] & \[
\begin{gathered}
\Delta V \\
2 / 3 V_{D D}+\Delta V \\
\hline
\end{gathered}
\] & \begin{tabular}{l}
Volts \\
Volts
\end{tabular} \\
\hline \[
\begin{aligned}
& V_{S E G} O N \\
& v_{\text {SEG }} O F F
\end{aligned}
\] & During
BP- Time & \[
\begin{gathered}
V_{D D}-\Delta V \\
1 / 3 V_{D D}-\Delta V
\end{gathered}
\] & \[
\begin{gathered}
V_{D D} \\
1 / 3 V_{D D}+\Delta V
\end{gathered}
\] & \begin{tabular}{l}
Volts \\
Volts
\end{tabular} \\
\hline Internal Oscillator Frequency & & 15 & 80 & kHz \\
\hline Frame Time (Int. Osc. \(\div\) 192) & & 2.4 & 12.8 & ms \\
\hline Scan Frequency ( \(1 / \mathrm{T}_{\text {SCAN }}\) ) & & 39 & 208 & Hz \\
\hline SK Clock Frequency & & 4 & 250 & kHz \\
\hline SK Width & & 1.7 & & \(\mu \mathrm{s}\) \\
\hline \begin{tabular}{l}
DI \\
Data Setup, tsETUP \\
Data Hold, \(\mathrm{t}_{\text {HOLD }}\)
\end{tabular} & & \[
\begin{aligned}
& 1.0 \\
& 100
\end{aligned}
\] & & \[
\begin{aligned}
& \mu \mathrm{s} \\
& \mathrm{~ns}
\end{aligned}
\] \\
\hline \begin{tabular}{l}
\(\overline{\mathrm{CS}}\) \\
\({ }^{\text {tseTUP }}\) \\
thold
\end{tabular} & & \[
\begin{aligned}
& 1.0 \\
& 1.0
\end{aligned}
\] & & \[
\begin{aligned}
& \mu \mathrm{s} \\
& \mu \mathrm{~s}
\end{aligned}
\] \\
\hline Output Loading Capacitance & & & 100 & pF \\
\hline
\end{tabular}

Note 1: Power supply current is measured in stand-alone mode with all outputs open and all inputs at VDD.
Note 2: \(\Delta V=0.05 V_{D D}\).

\section*{Absolute Maximum Ratings}

If Military/Aerospace specified devices are required, contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Voltage at CS, DI, SK Pins
Voltage at All Other Pins
Operating Temperature Range
-0.3 V to +9.5 V
-0.3 V to \(\mathrm{V}_{\mathrm{DD}}+0.3 \mathrm{~V}\)
\(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\)

Storage Temperature
\(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\)
Lead Temperature
(Soldering, 10 seconds)
\(300^{\circ} \mathrm{C}\)

\section*{DC Electrical Characteristics}
\(\mathrm{GND}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{DD}}=3.0 \mathrm{~V}\) to \(5.5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) (depends on display characteristics)
\begin{tabular}{|c|c|c|c|c|}
\hline Parameter & Conditions & Min & Max & Units \\
\hline Power Supply Voltage, \(\mathrm{V}_{\text {DD }}\) & & 3.0 & 5.5 & Volts \\
\hline Power Supply Current, IDD (Note 1) & \(V_{D D}=5.5 \mathrm{~V}\) & & 300 & \(\mu \mathrm{A}\) \\
\hline & \(V_{D D}=3 \mathrm{~V}\) & & 120 & \(\mu \mathrm{A}\) \\
\hline \[
\begin{gathered}
\text { Input Levels } \\
\text { DI, SK, CS } \\
V_{I L} \\
V_{I H} \\
\hline
\end{gathered}
\] & & \(0.7 \mathrm{~V}_{\mathrm{DD}}\) & \[
\begin{aligned}
& 0.8 \\
& 9.5 \\
& \hline
\end{aligned}
\] & \begin{tabular}{l}
Volts \\
Volts
\end{tabular} \\
\hline \[
\begin{gathered}
\text { BPA (as Osc. In) } \\
V_{I L} \\
V_{I H} \\
\hline
\end{gathered}
\] & & \(\mathrm{V}_{\mathrm{DD}}-0.6\) & \[
\begin{gathered}
0.6 \\
V_{D D}
\end{gathered}
\] & Volts Volts \\
\hline ```
Output Levels, BPC (as Osc. Out)
    VOL
    VOH
``` & & \(V_{D D}-0.4\) & \[
\begin{gathered}
0.4 \\
V_{D D}
\end{gathered}
\] & Volts Volts \\
\hline ```
Backplane Outputs (BPA, BPB, BPC)
    \(V_{B P A, ~ B P B, ~ B P C ~ O N ~}^{\text {O }}\)
    \(V_{B P A, ~ B P B, ~ B P C ~ O F F ~}^{\text {O }}\)
``` & During BP+ Time & \[
\begin{gathered}
V_{D D}-\Delta V \\
1 / 3 V_{D D}-\Delta V \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
V_{D D} \\
1 / 3 V_{D D}+\Delta V
\end{gathered}
\] & \begin{tabular}{l}
Volts \\
Volts
\end{tabular} \\
\hline \begin{tabular}{l}
\(V_{\text {BPA, }}\) BPB, BPC ON \\
VBPA, BPB, BPC OFF
\end{tabular} & During BP- Time & \[
\begin{gathered}
0 \\
2 / 3 V_{D D}-\Delta V
\end{gathered}
\] & \[
\begin{gathered}
\Delta V \\
2 / 3 V_{D D}+\Delta V
\end{gathered}
\] & Volts Volts \\
\hline \[
\begin{aligned}
& \text { Segment Outputs }\left(\mathrm{SA}_{1} \sim \mathrm{SA}_{4}\right) \\
& \mathrm{V}_{\mathrm{SEG}} \mathrm{ON} \\
& \mathrm{~V}_{\mathrm{SEG}} \text { OFF } \\
& \hline
\end{aligned}
\] & During
BP+ Time & \[
\begin{gathered}
0 \\
2 / 3 V_{D D}-\Delta V \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\Delta V \\
2 / 3 V_{D D}+\Delta V
\end{gathered}
\] & \begin{tabular}{l}
Volts \\
Volts
\end{tabular} \\
\hline \[
\begin{aligned}
& \mathrm{V}_{\text {SEG }} \text { ON } \\
& \mathrm{V}_{\text {SEG }} \text { OFF }
\end{aligned}
\] & During BP- Time & \[
\begin{gathered}
V_{D D}-\Delta V \\
1 / 3 V_{D D}-\Delta V
\end{gathered}
\] & \[
\begin{gathered}
V_{D D} \\
1 / 3 V_{D D}+\Delta V
\end{gathered}
\] & \begin{tabular}{l}
Volts \\
Volts
\end{tabular} \\
\hline Internal Oscillator Frequency & & 15 & 80 & kHz \\
\hline Frame Time (Int. Osc. \(\div\) 192) & & 2.4 & 12.8 & ms \\
\hline Scan Frequency ( \(1 / T_{\text {SCAN }}\) ) & & 39 & 208 & Hz \\
\hline SK Clock Frequency & & 4 & 250 & kHz \\
\hline SK Width & & 1.7 & & \(\mu \mathrm{S}\) \\
\hline DI Data Setup, tsETUP Data Hold, thOLD & & \[
\begin{aligned}
& 1.0 \\
& 100 \\
& \hline
\end{aligned}
\] & & \[
\begin{aligned}
& \mu \mathrm{s} \\
& \mathrm{~ns}
\end{aligned}
\] \\
\hline \[
\begin{aligned}
& \overline{\mathrm{CS}} \\
& \mathrm{t}_{\text {SETUP }} \\
& \mathrm{t}_{\text {HOLD }}
\end{aligned}
\] & & \[
\begin{aligned}
& 1.0 \\
& 1.0
\end{aligned}
\] & & \[
\begin{aligned}
& \mu \mathrm{s} \\
& \mu \mathrm{~s} \\
& \hline
\end{aligned}
\] \\
\hline Output Loading Capacitance & & & 100 & pF \\
\hline
\end{tabular}

Note 1: Power supply current is measured in stand-alone mode with all outputs open and all inputs at \(V_{D D}\).
Note 2: \(\Delta V=0.05 \mathrm{VD}\).
\[
\begin{aligned}
& \text { Dual-In-LIne Package } \\
& \text { Top View }
\end{aligned}
\]
\(\quad\) PIn
\(\mathrm{CS}_{\mathrm{DD}}\)
GND
DI
SK
\(\mathrm{BP}_{\mathrm{A}}\)
\(\mathrm{BP}_{\mathrm{B}}\)
\(\mathrm{BP}_{\mathrm{C}}\)
\(\mathrm{SA} 1 \sim \mathrm{SC}\)

Description
Chip select
Power supply (display voltage) Ground
Serial data input
Serial clock input
Display backplane A (or oscillator in)
Display backplane B
Display backplane C (or oscillator out) 12 multiplexed outputs

Order Number COP472MW-3 or COP472N-3 See NS Package Number M20A or N20A

FIGURE 2. Connection Dlagram


TL/DD/6932-3
FIGURE 3. Serial Load Timing Diagram


FIGURE 4. Backplane and Segment Waveforms


TL/DD/6932-5

FIGURE 5. Typical Display Internal Connections
Epson LD-370

\section*{Functional Description}

The COP472-3 drives 36 bits of display information organized as twelve segments and three backplanes. The COP472-3 requires 40 information bits: 36 data and 4 control. The function of each control bit is described below. Display information format is a function of the LCD interconnections. A typical segment/backplane configuration is illustrated in Figure 5, with this configuration the COP472-3 will drive 4 digits of 9 segments.
To adapt the COP472-3 to any LCD display configuration, the segment/backplane multiplex scheme is illustrated in Table I.
Two or more COP472-3 chips can be cascaded to drive additional segments. There is no limit to the number of COP472-3's that can be used as long as the output loading capacitance does not exceed specification.

TABLE I. COP472-3 Segment/Backplane Multiplex Scheme
\begin{tabular}{|c|c|c|c|}
\hline Blt Number & Segment, Backplane & \multicolumn{2}{|r|}{Data to Numeric Dlsplay} \\
\hline 1 & SA1, BPC & SH & \multirow{8}{*}{Digit 1} \\
\hline 2 & SB1, BPB & SG & \\
\hline 3 & SC1, BPA & SF & \\
\hline 4 & SC1, BPB & SE & \\
\hline 5 & SB1, BPC & SD & \\
\hline 6 & SA1, BPB & SC & \\
\hline 7 & SA1, BPA & SB & \\
\hline 8 & SB1, BPA & SA & \\
\hline 9 & SA2, BPC & SH & \multirow{8}{*}{Digit 2} \\
\hline 10 & SB2, BPB & SG & \\
\hline 11 & SC2, BPA & SF & \\
\hline 12 & SC2, BPB & SE & \\
\hline 13 & SB2, BPC & SD & \\
\hline 14 & SA2, BPB & SC & \\
\hline 15 & SA2, BPA & SB & \\
\hline 16 & SB2, BPA & SA & \\
\hline 17 & SA3, BPC & SH & \multirow{8}{*}{Digit 3} \\
\hline 18 & SB3, BPB & SG & \\
\hline 19 & SC3, BPA & SF & \\
\hline 20 & SC3, BPB & SE & \\
\hline 21 & SB3, BPC & SD & \\
\hline 22 & SA3, BPB & SC & \\
\hline 23 & SA3, BPA & SB & \\
\hline 24 & SB3, BPA & SA & \\
\hline 25 & SA4, BPC & SH & \multirow{8}{*}{Digit 4} \\
\hline 26 & SB4, BPB & SG & \\
\hline 27 & SC4, BPA & SF & \\
\hline 28 & SC4, BPB & SE & \\
\hline 29 & SB4, BPC & SD & \\
\hline 30 & SA4, BPB & SC & \\
\hline 31 & SA4, BPA & SB & \\
\hline 32 & SB4, BPA & SA & \\
\hline 33 & SC1, BPC & SPA & Digit 1 \\
\hline 34 & SC2, BPC & SP2 & Digit 2 \\
\hline 35 & SC3, BPC & SP3 & Digit 3 \\
\hline 36 & SC4, BPC & SP4 & Digit 4 \\
\hline 37 & not used & & \\
\hline 38 & Q6 & & \\
\hline 39 & Q7 & & \\
\hline 40 & SYNC & & \\
\hline
\end{tabular}

\section*{SEGMENT DATA BITS}

Data is loaded in serially, in sets of eight bits. Each set of segment data is in the following format:


Data is shifted into an eight bit shift register. The first bit of the data is for segment H , digit 1 . The eighth bit is segment A, digit 1. A set of eight bits is shifted in and then loaded into the digit one latches. The second set of 8 bits is loaded into digit two latches. The third set into digit three latches, and the fourth set is loaded into digit four latches.

\section*{CONTROL BITS}

The fifth set of 8 data bits contains special segment data and control data in the following format:
\begin{tabular}{|l|l|l|l|l|l|l|l|} 
SYNC & Q 7 & Q 6 & X & SP 4 & SP 3 & SP 2 & SP 1 \\
\hline
\end{tabular}

The first four bits shifted in contain the special character segment data. The fifth bit is not used. The sixth and seventh bits program the COP472-3 as a stand alone LCD driver or as a master or slave for cascading COP472-3's. BPC of the master is connected to BPA of each slave. The following table summarizes the function of bits six and seven:
\begin{tabular}{cccll}
\hline Q7 & Q6 & Function & BPC Output & BPA Output \\
\hline 1 & 1 & Slave & \begin{tabular}{l} 
Backplane
\end{tabular} & \begin{tabular}{l} 
Oscillator \\
Input
\end{tabular} \\
0 & 1 & Stand Alone & \begin{tabular}{l} 
Output \\
Backplane
\end{tabular} & \begin{tabular}{l} 
Backplane \\
Output
\end{tabular} \\
Output \\
0 & 0 & Not Used & \begin{tabular}{l} 
Internal \\
Osc. Output
\end{tabular} & Oscillator \\
Input \\
Internal & Backplane \\
Osc. Output & Output \\
\hline
\end{tabular}

The eighth bit is used to synchronize two COP472-3's to drive an \(81 / 2\)-digit display.

LOADING SEQUENCE TO DRIVE A 4½-DIGIT DISPLAY
Steps:
1. Turn \(\overline{\mathrm{CE}}\) low.
2. Clock in 8 bits of data for digit 1.
3. Clock in 8 bits of data for digit 2.
4. Clock in 8 bits of data for digit 3 .
5. Clock in 8 bits of data for digit 4.
6. Clock in 8 bits of data for special segment and control function of BPC and BPA.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
0 & 0 & 1 & 1 & SP 4 & SP 3 & SP 2 & SP 1 \\
\hline
\end{tabular}
7. Turn \(\overline{C S}\) high.

Note: \(\overline{\mathrm{CS}}\) may be turned high after any step. For example to load only 2 digits of data, do steps 1, 2, 3, and 7.
\(\overline{\mathrm{CS}}\) must make a high to low transition before loading data in order to reset internal counters.

\section*{LOADING SEQUENCE TO DRIVE AN 81/2-DIGIT DISPLAY}

Two or more COP472-3's may be connected together to drive additional segments. An eight digit multiplexed display is shown in Figure 7. The following is the loading sequence to drive an eight digit display using two COP472-3's. The right chip is the master and the left the slave.
Steps:
1. Turn \(\overline{C S}\) low on both COP472-3's.
2. Shift in 32 bits of data for the slave's four digits.
3. Shift in 4 bits of special segment data: a zero and three ones.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
1 & 1 & 1 & 0 & SP 4 & SP 3 & SP 2 & SP 1 \\
\hline
\end{tabular}

This synchronizes both the chips and BPA is oscillator input. Both chips are now stopped.
4. Turn CS high to both chips.
5. Turn CS low to master COP472-3.
6. Shift in 32 bits of data for the master's 4 digits.
7. Shift in four bits of special segment data, a one and three zeros.
\begin{tabular}{|l|l|l|l|l|l|l|l|}
0 & 0 & 0 & 1 & SP 4 & SP 3 & SP 2 & SP 1 \\
\hline
\end{tabular}

This sets the master COP472-3 to BPA as a normal backplane output and BPC as oscillator output. Now both the chips start and run off the same oscillator.
8. Turn \(\overline{\mathrm{CS}}\) high.

The chips are now synchronized and driving 8 digits of display. To load new data simply load each chip separately in the normal manner, keeping the correct status bits to each COP472-3 (0110 or 0001).


FIGURE 6. System Dlagram - 41⁄2 Digit Display


TL/DD/6932-7
FIGURE 7. System Diagram - 81/2 Digit Display

\section*{Example Software}

\section*{Example 1}

COP420 Code to load a COP472-3 [Display data is in \(M(0,12)-M(0,15)\), special segment data is in \(M(0,0)\) ]
\begin{tabular}{|c|c|}
\hline LBI 0, 12 & ; POINT TO FIRST DISPLAY DATA \\
\hline OBD & ; TURN \(\overline{C S}\) LOW (DO) \\
\hline \multicolumn{2}{|l|}{CLRA} \\
\hline LQID & ; LOOK UP SEGMENT DATA \\
\hline CQMA & ; COPY DATA FROM Q TO M \& A \\
\hline SC & ; SET CTO TURN ON SK \\
\hline XAS & ; OUTPUT LOWER 4 BITS OF DATA \\
\hline NOP & ; DELAY \\
\hline NOP & ; DELAY \\
\hline LD & ; LOAD A WITH UPPER 4 BITS \\
\hline XAS & ; OUTPUT 4 BITS OF DATA \\
\hline NOP & ; DELAY \\
\hline NOP & ; DELAY \\
\hline RC & ; RESET C \\
\hline XAS & ; TURN OFF SK CLOCK \\
\hline XIS & ; INCREMENT B FOR NEXT DATA \\
\hline JP LOOP & ; SKIP THIS JUMP AFTER LAST DIGIT \\
\hline SC & ; SETC \\
\hline LBI 0, 0 & ; ADDRESS SPECIAL SEGMENTS \\
\hline LD & ; LOAD INTO A \\
\hline XAS & ; OUTPUT SPECIAL SEGMENTS \\
\hline NOP & ; \\
\hline CLRA & ; \\
\hline AISC 12 & ; 12 to A \\
\hline XAS & ; OUTPUT CONTROL BITS \\
\hline NOP & ; \\
\hline LBI 0, 15 & ; 15 to B \\
\hline RC & ; RESETC \\
\hline XAS & ; TURN OFF SK \\
\hline OBD & ; TURN CS HIGH (DO) \\
\hline
\end{tabular}

\section*{Example Software（Continued）}

\section*{Example 2}

COP420 Code to load two COP472－3 parts［Display data is in \(M(0,12)-M(0,15)\) and \(M(1,12)-M(1,15)\) ，special segment data is in \(M(0,0)\) and \(M(1,0)\) ］
\begin{tabular}{|c|c|c|c|}
\hline INIT： & LBI & 0，15 & \\
\hline & OBD & & ；TURN BOTH CS＇S HIGH \\
\hline & LEI & 8 & ；ENABLE SO OUT OF S．R． \\
\hline & RC & & \\
\hline & XAS & & ；TURN OFF SK CLOCK \\
\hline & LBI & 3，15 & ；USE M \((3,15)\) FOR CONTROL BITS \\
\hline & STII & 7 & ；STORE 7 TO SYNC BOTH CHIPS \\
\hline & LBI & 0，12 & ；SET B TO TURN BOTH CS＇S LOW \\
\hline & JSR & OUT & ；CALL OUTPUT SUBROUTINE \\
\hline MAIN DISP & QUENCE & & \\
\hline DISPLAY & LBI & 3，15 & \\
\hline & STII & 8 & ；SET CONTROL BITS FOR SLAVE \\
\hline & LBI & 0，13 & ；SET B TO TURN SLAVE CS LOW \\
\hline & JSR & OUT & ；OUTPUT DATA FROM REG． 0 \\
\hline & LBI & 3，15 & \\
\hline & STII & 6 & ；SET CONTROL BITS FOR MASTER \\
\hline & LBI & 1，14 & ；SET B TO TURN MASTER CS LOW \\
\hline & JSR & OUT & ；OUTPUT DATA FROM REG． 1 \\
\hline OUTPUT S & INE & & \\
\hline OUT： & OBD & & ；OUTPUT B TO CS＇S \\
\hline & CLRA & & \\
\hline & AISC & 12 & ； 12 TO A \\
\hline & CAB & & ；POINT TO DISPLAY DIGIT（BD＝12） \\
\hline LOOP & CLRA & & \\
\hline & LQID & & ；LOOK UP SEGMENT DATA \\
\hline & CQMA & & ：COPY DATA FROM Q TO M \＆A \\
\hline & SC & & \\
\hline & XAS & & ；OUTPUT LOWER 4 BITS OF DATA \\
\hline & NOP & & ；DELAY \\
\hline & NOP & & ；DELAY \\
\hline & LD & & ；LOAD A WITH UPPER 4 BITS \\
\hline & XAS & & ；OUTPUT 4 BITS OF DATA \\
\hline & NOP & & ；DELAY \\
\hline & NOP & & ；DELAY \\
\hline & RC & & ；RESET C \\
\hline & XAS & & ；TURN OFF SK \\
\hline & XIS & & ；INCREMENT B FOR NEXT DISPLAY DIGIT \\
\hline & JP & LOOP & ；SKIP THIS JUMP AFTER LAST DIGIT \\
\hline & SC & & ；SET C \\
\hline & NOP & & \\
\hline & LD & & ；LOAD SPECIAL SEGS．TO A（BD＝0） \\
\hline & XAS & & ；OUTPUT SPECIAL SEGMENTS \\
\hline & NOP & & \\
\hline & LBI & 3，15 & \\
\hline & LD & & ；LOAD A \\
\hline & XAS & & ；OUTPUT CONTROL BITS \\
\hline & NOP & & \\
\hline & NOP & & \\
\hline & RC & & \\
\hline & XAS & & ；TURN OFF SK \\
\hline & OBD & & ；TURN CS＇S HIGH（ \(B \mathrm{C}=15\) ） \\
\hline & RET & & \\
\hline
\end{tabular}

National Semiconductor

\section*{COP498/COP398 Low Power CMOS RAM and Timer (RAT \({ }^{\text {TM }}\) ) COP499/COP399 Low Power CMOS Memory}

\section*{General Description}

The COP498/398 Low Power CMOS RAM and Timer (RAT) and the COP499/399 Memory are peripheral members of the COPSTM family, fabricated using low power CMOS technology. These devices provide external data storage and/or timing, and are accessed via the simple MICROWIRETM serial interface. Each device contains 256 bits of read/write memory organized into 4 registers of 64 bits each; each register can be serially loaded or read by a COPS controller. The COP498/398 also contain a crystal-based timer for timekeeping purposes, and can provide a "wake-up" signal to turn on a COPS controller. Hence, these devices are ideal for applications requiring very low power drain in a standby mode, while maintaining a real-time clock (e.g., electronically-tuned automobile radio). Power is minimized by cycling controller power off for periods of time when no processing is required.
The COP499/399 contain circuitry that enables the user to turn a controller on and off while maintaining the integrity of the memory.
A COP400 series N -channel microcontroller coupled with a COP498 (or 499) RAM/Timer offers a user the low-power advantages of an all CMOS system and the low-cost advantage of an NMOS system. This type of system is ideally suited to a wide variety of automotive and instrumentation applications.

\section*{Features}
- Low power dissipation

■ Quiescent current \(=40 \mathrm{nA}\) typical \(\left(25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=3.0 \mathrm{~V}\right)\)
- Low cost

■ Single supply operation (2.4V-5.5V)
- CMOS-compatible I/O
- \(4 \times 64\) serial read/write memory

■ Crystal-based selectable timer-2.097152 MHz or 32.768 kHz (COP498/398)

■ Software selectable 1 Hz or 16 Hz "wake-up" signal for COPS controller (COP498/398)
- External override to "wake-up" controller
- Compatible with all COP400 processors (processor \(\mathrm{V}_{\mathrm{CC}} \leq 9.5 \mathrm{~V}\) )
- MICROWIRE-compatible serial I/O
- Memory protection with write enable and write disable instructions
- 14-pin Dual-In-Line package (COP498/398) or 8-pin Dual-In-Line package (COP499/399)

Block Diagram


FIGURE 1

\section*{Absolute Maximum Ratings}

Voltage relative to GND
At XSEL, \(1 \mathrm{~Hz}, \mathrm{X}_{\text {IN }}, X_{\text {OUT, }}\) DO
At all other pins
Maximum \(V_{C C}\) Voltage
Total Sink Current Allowed
Total Source Current Allowed
Ambient Operating Temperature
COP398/COP399
COP498/COP499

\section*{DC Electrical Characteristics}

COP398/COP399: \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\) unless otherwise specified.
COP498/COP499: \(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\) unless other wise specified.
\begin{tabular}{|c|c|c|c|c|}
\hline Parameter & Conditions & Min & Max & Units \\
\hline Operating Voltage & COP498/COP499 COP398/COP399 & \[
\begin{aligned}
& 2.4 \\
& 3.0
\end{aligned}
\] & \[
\begin{aligned}
& 5.5 \\
& 5.5
\end{aligned}
\] & \[
\begin{aligned}
& v \\
& v
\end{aligned}
\] \\
\hline \begin{tabular}{l}
Quiescent Current \\
(COP398/COP399 only)
\end{tabular} & All inputs at GND & & \[
\begin{aligned}
& 1.0 \\
& 3.0 \\
& 6.0 \\
& 4.0 \\
& 10 \\
& 20 \\
& 8.0 \\
& 16 \\
& 30
\end{aligned}
\] & \begin{tabular}{l}
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\)
\end{tabular} \\
\hline \begin{tabular}{l}
COP498/COP398 \\
Standby Current (sleep mode) (running with crystal \\
Operating Current
\end{tabular} & \begin{tabular}{l}
\(\mathrm{V}_{\mathrm{CC}}=\) Min., Osc. \(=2.097 \mathrm{MHz}\) \\
\(V_{C C}=\) Max., Osc. \(=2.097 \mathrm{MHz}\) \\
\(V_{\mathrm{CC}}=\) Min., Osc. \(=32.768 \mathrm{kHz}\) \\
\(\mathrm{V}_{\mathrm{CC}}=\) Max., Osc. \(=32.768 \mathrm{kHz}\) \\
\(\mathrm{SK}=250 \mathrm{kHz}\) square wave \\
\(\mathrm{V}_{\mathrm{CC}}=\) Min., Osc. \(=2.097 \mathrm{MHz}\) \\
\(V_{C C}=\) Max., Osc. \(=2.097 \mathrm{MHz}\) \\
\(\mathrm{V}_{\mathrm{CC}}=\) Min., Osc. \(=32.768 \mathrm{kHz}\) \\
\(V_{C C}=\) Max., Osc. \(=32.768 \mathrm{kHz}\)
\end{tabular} & & \[
\begin{gathered}
200 \\
700 \\
20 \\
100 \\
\\
300 \\
920 \\
120 \\
320
\end{gathered}
\] & \begin{tabular}{l}
\(\mu \mathrm{A}\) \(\mu \mathrm{A}\) \(\mu \mathrm{A}\) \(\mu \mathrm{A}\) \\
\(\mu \mathrm{A}\) \(\mu \mathrm{A}\) \(\mu \mathrm{A}\) \(\mu \mathrm{A}\)
\end{tabular} \\
\hline COP499/COP399 Operating Current & \[
\begin{aligned}
& \mathrm{SK}=250 \mathrm{kHz} \text { square wave } \\
& V_{C C}=2.4 \mathrm{~V} \text { for COP } 498 / \mathrm{COP} 499 \\
& V_{C C}=3.0 \mathrm{~V} \text { for COP398/COP399 } \\
& V_{C C}=M a x .
\end{aligned}
\] & & \[
\begin{aligned}
& 100 \\
& 140 \\
& 250
\end{aligned}
\] & \(\mu \mathrm{A}\) \(\mu \mathrm{A}\) \(\mu \mathrm{A}\) \\
\hline \begin{tabular}{l}
Input Voltage Levels \\
CE Input \\
Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) \\
Logic Low (V) \\
OVR Input \\
Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) \\
Logic Low ( \(V_{11}\) ) \\
All Other Inputs \\
Logic High ( \(\mathrm{V}_{\mathrm{IH}}\) ) \\
Logic Low ( \(\mathrm{V}_{\mathrm{IL}}\) )
\end{tabular} & \begin{tabular}{l}
(Schmitt Trigger Input) \\
(Schmitt Trigger Input)
\end{tabular} & \[
\begin{aligned}
& 0.8 \mathrm{~V}_{\mathrm{CC}} \\
& 0.8 \mathrm{~V}_{\mathrm{CC}} \\
& 0.7 \mathrm{~V}_{\mathrm{CC}}
\end{aligned}
\] & \[
\begin{aligned}
& 0.4 \mathrm{~V}_{\mathrm{CC}} \\
& 0.2 \mathrm{~V}_{\mathrm{CC}} \\
& 0.3 \mathrm{~V}_{\mathrm{CC}}
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{V} \\
& \mathrm{~V}
\end{aligned}
\] \\
\hline Output Voltage Levels-DO, 1 Hz CMOS Operation Logic High ( \(\mathrm{V}_{\mathrm{OH}}\) ) Logic Low (VOL) & \[
\begin{aligned}
& \mathrm{I}_{\mathrm{OH}}=-10 \mu \mathrm{~A} \\
& \mathrm{I}_{\mathrm{OL}}=10 \mu \mathrm{~A}
\end{aligned}
\] & \(\mathrm{V}_{C C}-0.1\) & 0.1 & \[
\begin{aligned}
& V \\
& V
\end{aligned}
\] \\
\hline
\end{tabular}

DC Electrical Characteristics (Continued)
\begin{tabular}{|c|c|c|c|c|}
\hline Parameter & Conditions & Min & Max & Units \\
\hline Input Leakage Current & COP498/COP499, \(\mathrm{V}_{\text {IH }}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\text {IL }}=0 \mathrm{~V}\) & -1.0 & +1.0 & \(\mu \mathrm{A}\) \\
\hline & COP398/COP399, \(\mathrm{V}_{\text {IH }}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\text {IL }}=0 \mathrm{~V}\) & -2.0 & +2.0 & \(\mu \mathrm{A}\) \\
\hline TRI-STATE \({ }^{\text {® }}\), Open Drain & COP498/COP499, \(\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{L}}=0 \mathrm{~V}\) & -2.5 & +2.5 & \(\mu \mathrm{A}\) \\
\hline Leakage Current & COP398/COP399, \(\mathrm{V}_{\mathrm{H}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{V}_{\mathrm{L}}=0 \mathrm{~V}\) & -5.0 & + 5.0 & \(\mu \mathrm{A}\) \\
\hline Output Current Levels & \(V_{C C}=4.5 \mathrm{~V}\) & & & \\
\hline Sink Current & & & & \\
\hline OSC & \(\mathrm{V}_{\mathrm{OL}}=0.4 \mathrm{~V}\) & 0.5 & & mA \\
\hline \(\overline{\mathrm{ON}}\) & \(\mathrm{V}_{\mathrm{OL}}=1.5 \mathrm{~V}\) & 1.5 & 8.5 & mA \\
\hline X OUT & \(\mathrm{XSEL}=1, \mathrm{X}_{\text {IN }}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=1.0 \mathrm{~V}\) & 0.25 & & mA \\
\hline X OUT & \(\mathrm{XSEL}=0, \mathrm{X}_{\text {IN }}=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{OL}}=2.0 \mathrm{~V}\) & 8.0 & & \(\mu \mathrm{A}\) \\
\hline \(1 \mathrm{~Hz}, \mathrm{DO}\) & \(\mathrm{V}_{\mathrm{OL}}=0.8 \mathrm{~V}\) & 0.8 & & mA \\
\hline Source Current & & & & \\
\hline \(\overline{\mathrm{ON}}\) & \(\mathrm{V}_{\mathrm{OH}}=1.0 \mathrm{~V}\) & 60 & & \(\mu \mathrm{A}\) \\
\hline X OUT & XSEL \(=1, \mathrm{X}_{1 \mathrm{~N}}=0 \mathrm{~V}, \mathrm{~V}_{\text {OH }}=3.0 \mathrm{~V}\) & 0.27 & & mA \\
\hline X OUT & \(\mathrm{XSEL}=0, \mathrm{X}_{\mathrm{IN}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OH}}=3.0 \mathrm{~V}\) & 10 & & \(\mu \mathrm{A}\) \\
\hline 1 Hz , DO & \(\mathrm{V}_{\mathrm{OH}}=2.0 \mathrm{~V}\) & 0.4 & & mA \\
\hline
\end{tabular}

\section*{AC Electrical Characteristics}

COP398/COP399: \(-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}\) unless otherwise specified.
COP498/COP499: \(0^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+70^{\circ} \mathrm{C}\) unless otherwise specified.
\begin{tabular}{|c|c|c|c|c|}
\hline Parameter & Conditions & Min & Max & Units \\
\hline COP Interface SK Frequency SK Duty Cycle & \[
\begin{aligned}
& C S=1, C E=1 \text { COP498/COP499 } \\
& C S=1, C E=1 C O P 398 / C O P 399 \\
& \text { SK frequency } \geq 25 \mathrm{kHz} \\
& \text { SK frequency }=4.096 \mathrm{kHz}
\end{aligned}
\] & \[
\begin{gathered}
4.096 \\
8.192 \\
25 \\
48 \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
250 \\
250 \\
75 \\
52 \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{kHz} \\
\mathrm{kHz} \\
\% \\
\%
\end{gathered}
\] \\
\hline \begin{tabular}{l}
Inputs \\
CS \\
tcss \\
\({ }^{\mathrm{t}} \mathrm{CSH}\) \\
DI \\
tsetup \\
\(t_{\text {HOLD }}\)
\end{tabular} & & \[
\begin{gathered}
0.2 \\
0 \\
0.4 \\
0.4
\end{gathered}
\] & & \begin{tabular}{l}
\(\mu \mathrm{S}\) \(\mu \mathrm{S}\) \\
\(\mu \mathrm{s}\) \(\mu \mathrm{S}\)
\end{tabular} \\
\hline Output DO \(t_{p d 1}, t_{p d 0}\) \(t_{\text {pd1 }}, t_{p d 0}\) & \[
\begin{aligned}
& C_{L}=100 \mathrm{pF}, 4.5 \mathrm{~V} \leq \mathrm{V}_{\mathrm{CC}} \leq 5.5 \mathrm{~V} \\
& \mathrm{~V}_{\text {OUT }}=1.5 \mathrm{~V} \\
& \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{~V}_{\mathrm{CC}}=\mathrm{Min} ., \\
& \mathrm{V}_{\text {OUT }}=1.5 \mathrm{~V}
\end{aligned}
\] & & \[
\begin{aligned}
& 2.0 \\
& 2.4 \\
& \hline
\end{aligned}
\] & \begin{tabular}{l}
\(\mu \mathrm{s}\) \\
\(\mu \mathrm{S}\)
\end{tabular} \\
\hline Crystal Osc. Frequency & \[
\begin{aligned}
& \text { XSEL }=1 \\
& \text { XSEL }=0
\end{aligned}
\] & & \[
\begin{aligned}
& 2.1 \\
& 65
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{MHz} \\
& \mathrm{kHz}
\end{aligned}
\] \\
\hline
\end{tabular}


TL/DD/6684-2
FIGURE 2. Synchronous Data Timing

\section*{Connection Diagrams}

\section*{Dual-In-Line Package}


Top View


TL/DD/6684-3
FIGURE 3

Order Number COP398N, COP498N, COP399N, or COP499N See NS Package Number N08E or N14A

\section*{Pin Descriptions}
\begin{tabular}{llcc} 
Pin & \multicolumn{1}{c}{ Description } & Pin & \begin{tabular}{c} 
Description \\
CS
\end{tabular} \\
Chip Select & 1 Hz & 1 Hz Square Wave Output \\
CE & Chip Enable & \(\overline{O N}\) & Active Low Wake-Up Signal to COPS \\
SK & Serial Data Clock & & Controller \\
DI & Serial Data Input & OVR & External Override Wake-Up for COPS \\
DO & Serial Data Output & & Controller \\
XSEL & Crystal Option Select & OSC & Open Drain Oscillator Output \\
XIN & Crystal Oscillator Input & VCC & Power Supply \\
XOUT & Crystal Oscillator Output & GND & Ground
\end{tabular}

COP398 and COP399 are extended temperature devices ( \(-40^{\circ} \mathrm{C}\) to \(+85^{\circ} \mathrm{C}\) ) of COP498 and COP499 \(\left(0^{\circ} \mathrm{C}\right.\) to \(\left.70^{\circ} \mathrm{C}\right)\) respectively , with all other functional and electrical characteristics being the same. Therefore, no further attempt will be made to distinguish between COP498 and COP398 or between COP499 and COP399. Unless otherwise specified, the following descriptions will apply to both COP498 and COP499, and they will be known as the device.

\section*{INSTRUCTION SET}

COP498 has six instructions as indicated in Figure 4. Note that the MSB of any given instruction is a " 1 ". This bit is properly viewed as a start bit in the interface sequence. The lower 4 bits of the instruction contain the command for the device. One of the instructions (TSEC) should not be used in COP499 as it serves no purpose.
Instruction Opcode
Comments
\begin{tabular}{|c|c|c|}
\hline \multicolumn{3}{|c|}{MSB} \\
\hline WRItE & \(1 \mathrm{~s} 1 \mathrm{r}_{1} \mathrm{r}_{0}\) & \(s=\overline{O N}\) (wake up signal) frequency select \(1=16 \mathrm{~Hz}, 0=1 \mathrm{~Hz}\) (s selection for COP498 only) ( \(s=0\) for COP499) \\
\hline READ & \(110 r_{1} \mathrm{r}_{0}\) & \[
\begin{aligned}
& r_{1}, r_{0}=\text { register number }(00, \\
& 01,10,11)
\end{aligned}
\] \\
\hline WREN & 10011 & Write enable \\
\hline WRDS & 10000 & Write disable \\
\hline TSEC & 10010 & Test timer seconds latch (COP498 only) \\
\hline SLEEP & 10001
FIGURE & \begin{tabular}{l}
Put COPS controller to sleep ( \(\overline{O N}\) high) \\
4. Instruction Set
\end{tabular} \\
\hline
\end{tabular}

\section*{Functional Description}

A block diagram of COP498 and COP499 is given in Figure 1. Positive logic is used. When a bit is set to the higher voltage it is a logic " 1 "; when a bit is reset to the lower
voltage it is a logic " 0 ". The COP498 can execute six instructions: READ (from any one of 4 registers in memory); WRITE (to any one of 4 registers in memory); WREN (write enable); WRDS (write disable); TSEC (test and reset timer seconds latch); and SLEEP (drive \(\overline{\mathrm{ON}}\) signal high to turn off COPS controller). The COP499 can execute all the above instructions except TSEC. All communications with the device are via the serial MICROWIRE interface. Both CS and CE (CE only in COP499) must be high to enable the device. The device must be deselected between instructions - either CS and/or CE must go low to insure proper operation. The deselecting of the device resets the counters and serial input register.

\section*{READ/WRITE MEMORY}

The device has 256 bits of read/write memory. The memory is organized as 4 registers of 64 bits each. The data is accessed serially through the Data input (DI) and Data Output (DO) pins. SK is the clock signal for data and instructions.
The memory address register can be conceived of as two registers: one two bits long and loaded directly from the instruction; the other six bits long and incremented by 1 with each SK pulse as long as the chip is selected. The two bit register does not change during the execution of a given instruction. The six bit register is reset to zero while the device is deselected. When counting, the six bit register wraps around from its maximum value back to zero. Thus memory locations are addressed relative to the number of SK pulses after the chip is selected.

\section*{Functional Description (Continued)}

The READ instruction will select one of the 4 registers (the register being identified in the instruction opcode as indicated in Figure 4) and output the contents of that register to the DO pin until the device is deselected. Note that data output from the device, as a result of a READ instruction, continues as long as the device is selected and clocks are provided. Reading more than 64 bits will cause rereading of some bits as the memory address register wraps around from the maximum value back to zero.
The WRITE instruction selects one of the 4 registers (the register being identified in the instruction opcode as indicated in Figure 4) and takes the data from the DI pin and stores that data into the memory register until the device is deselected. The write Operation continues as long as the device is selected and clocks are provided. Thus writing more than 64 bits will cause a portion of the data to be overwritten.

\section*{TIMER (COP498 ONLY)}

With the XSEL pin tied high ( \(\mathrm{V}_{\mathrm{C}}\) ), the timer is a 21 stage counter which can divide a 2.097152 MHz signal down to 1 Hz . This creates the 1 Hz signal output. With XSEL tied low (ground), the timer is a 15 stage counter which divides a 32.768 kHz signal down to create the 1 Hz signal output. The rising edge of the 1 Hz signal is used internally to set the timer seconds latch. A wake-up signal is generated at the \(\overline{O N}\) output. This signal can be used to turn a COPS controller on. The wake-up rate is software selectable and may be either 1 Hz or 16 Hz . A bit in the WRITE instruction controls this wake-up rate (see Figure 4). By means of the SLEEP instruction a COPS controller may cause the \(\overline{O N}\) signal to go high thereby providing a means for the controller to safely turn itself off.
An override capability is present whereby the \(\overline{O N}\) pin may be prevented from going high. A " 1 " level at the OVR pin will force \(\overline{\mathrm{ON}}\) to go low (or stay low) thereby causing the controller to turn on or remain on. \(\overline{O N}\) will remain low, and the controller on, as long as the OVR pin is high. To preserve timekeeping when using the override feature, a timer seconds latch is provided. This latch is set by the rising edge of the 1 Hz signal and is read and reset by the TSEC instruction. The timer seconds latch is primarily intended for use when the override feature is implemented. However, it does provide a convenient one second timer which is software testable over a common serial port.

\section*{SYSTEM CONSIDERATIONS}

When the COPS processor is being turned on and off, during the power supply transition between ground and operating voltage, some pulses may occur at the output pins of the processor. By using the WRDS and WREN instructions, together with the higher " 1 " level of the CE pin, accidental writing into the memory may be prevented. This is done by disabling the write operation before going to sleep and enabling the write operation when the COPS processor starts execution. A WRDS instruction is automatically executed if the SLEEP instruction causes \(\overline{O N}\) to go high turning off the COPS processor. Furthermore, WREN instruction is disabled as long as \(\overline{O N}\) remains high.
The XSEL pin, which identifies the timer counter length, should be tied to either \(V_{C C}\) or ground depending on the
crystal input. For proper operation, the state of XSEL should not be changed while the device is in operation. If the oscillator and timer features are not used, the \(X_{\text {IN }}\) pin should be connected to the GND pin and XSEL tied to \(\mathrm{V}_{\mathrm{CC}}\). If the override feature is not used the OVR pin should be connected to the GND pin.

The device is in a static mode when either the CS or CE pin is low. However, the device is in a dynamic mode when both CS and CE are high and at least one high level has been detected at SK while both pins are high. Because of this, a minimum frequency is specified for the SK clock. This minimum frequency really translates to maximum on and off times for the SK clock. As the SK clock slows down, the duty cycle must get closer to \(50 \%\). For best operation, the user should regard the maximum on and off times for the SK clock as about \(122 \mu \mathrm{~s}\) ( \(61 \mu \mathrm{~s}\) for COP398/COP399).

\section*{COPS CONTROLLER TO COP498/COP499 HARDWARE INTERFACE}

If the COPS controller is operating with a \(4 \mu \mathrm{~s}\) instruction cycle time, a 47 k resistor should be connected between SK and \(V_{C C}\) to speed up the rise time of the SK clock. If the override feature is used in COP498, the override signal should be connected to the OVR pin of the COP498 and an input of the COPS controller. This is simply to provide a means for the controller to know if it was turned on by override or normal timeout. The override signal should be free of noise. In systems where the COPS controller is operating with \(\mathrm{V}_{\mathrm{CC}}\) greater than 6 volts, SI and the override input on the controller should have high impedance, standard TTL level input options selected. To minimize current drain in the controller, the override input to the controller should always use the high impedance option.

Figure 6a illustrates the COP498 interface in a system with supply voltage less than 6 volts. The COPS controller can either be turned on by the timer or an external signal. A PNP transistor, controlled by the \(\overline{O N}\) signal of the COP498, is used to gate the power to the COPS controller. A \(0.05 \mu \mathrm{~F}\) capacitor is connected across the supply pins of the controller to reduce voltage variations due to current spikes. It is not recommended to use large capacitance values here as problems can be introduced if the power supply fall time is too long. The switched supply fall time should be kept to about ten instruction cycles of the COPS processor. Resistor R2, between the ON pin of the COP498 and the base of the transistor, is used to limit current. Resistor R1, between the base and emitter of the transistor, is used to turn the transistor off when \(\overline{O N}\) is high. The CE pin of the COP498 is tied to the \(\mathrm{V}_{\mathrm{CC}}\) pin of the controller. This guarantees that the controller is at its full operating voltage before the COP498 can be accessed. When turned on, the PNP transistor should be saturated in order to minimize the voltage drop across it. The system power supply, which here is \(V_{C C}\) to the COP498, must be high enough to insure that the controller \(\mathrm{V}_{\mathrm{CC}}\) - which is the system supply less the voltage drop across the PNP transistor - is high enough to be recognized as a logic "1" at the CE input of the COP498. It is also desirable to have all input signals to the COP498 as close as possible to the COP498 supply levels to eliminate any static power drain which could significantly increase standby and operating current.

Typical Performance Curves

Maximum Quiescent


Maximum Standby
Current for COP498/398


Maximum COP498/398 Operating Current


Maximum COP499/399 Operating Current



\(X_{\text {OUT }}\) Minimum Sink
Current with XSEL \(=1\)

\(X_{\text {OUT }}\) Minimum Sink
Current with XSEL \(=0\)



X Out Minimum Source
Current with XSEL = 1


X Out Minimum Source
Current with XSEL = 0


Functional Description (Continued)


FIGURE 5a. Instruction Timing


FIGURE 6b. COP499-COP420 Interface

FIGURE 6a. COP498-COP420 Interface

\section*{Functional Description（Continued）}

Figure \(6 b\) illustrates the COP499 interface in a system with a supply voltage less than 6 volts．The COPS processor is being turned on by a switch（or an external signal）connect－ ed to the OVR pin．
Figure 7 illustrates a COP498 interface in a system with a supply voltage greater than 6 volts．In such a system，the COP498 cannot be connected directly across the system supply．The power to the COP498 is derived from the sys－ tem supply by means of a standard zener diode arrange－ ment．A zener diode with a breakdown of about 5 volts is recommended．A capacitor is connected across the COP498 supply pins to reduce voltage variations due to cur－ rent spikes and to supply extra current when the COP498 is in active operation．Here it is assumed that the COP498 is in standby mode，i．e．，deselected，most of the time and is ac－ tive，selected，for a short period（less than 100 SK periods）．
The zener diode series resistor R3 should be selected to meet the current requirements of the zener diode and the standby current of the device．The primary purpose of the zener diode is to place an upper limit on the value of \(\mathrm{V}_{\mathrm{CC}}\) to the device．This insures that \(V_{C C}\) to the device will not ex－ ceed the specified maximum value．Since the device will operate from 2.5 V to 6.0 V ，the choice of zener diode and series resistor is not critical．
Note that the user may generate the two supply voltages in any manner compatible with system requirements．
Because the COPS controller and the device have different operating voltages，the high impedance standard TTL level input should be selected on the COPS controller for SI and any other input to the controller from the device．

\section*{SAMPLE SYSTEM CURRENT DRAIN CALCULATION}

Suppose a 5V system consists of a COP420 and a COP498 with a 32.768 kHz crystal．The COP420 is being turned on

of Equivalent
TL／DD／6684－9
once a second．Assume that the COP420 need 10 ms for internal reset and 10 ms to update all the necessary infor－ mation，then the COP420 will be turned on for 20 ms every second，i．e．，a duty cycle of \(2 \%\) ；and the COP498 will be in operating mode for at most 10 ms ，i．e．，a duty cycle of less than \(1 \%\) ．Because of the short duty cycle，it is further as－ sumed that the COP498 current drain will be that of standby current，about \(75 \mu \mathrm{~A}\) at 5 V ．The current drain through the base of the switching transistor that turns on the COP420 can be estimated by the voltage drop across the current limiting resistor and in this case is assumed to be 3.5 mA ．

COP498 current drain \(=75 \mu \mathrm{~A}\)
COP420 current drain \(=0.02 \times 25 \mathrm{~mA}=500 \mu \mathrm{~A}\)
Switching transistor base current \(=0.02 \times 3.5 \mathrm{~mA}=70 \mu \mathrm{~A}\)
Total system current drain \(=500+70+75 \mu \mathrm{~A}=645 \mu \mathrm{~A}\)
The result shows that it is possible to achieve the low cost of NMOS and low power dissipation of CMOS simultaneous－ ly with a system consisting of a COP498 and a COPS proc－ essor．

\section*{COPS CONTROLLER－COP498／398 SOFTWARE INTERFACE}

Figure 8 shows a typical flow chart for a COP498 or COP499 interface to a COPS microcontroller system．This flow chart also illustrates the override feature．Since the override feature is being used，the first step is to inquire the device if it is necessary to increment the time．It is assumed that timekeeping is a necessary part of the application．This interrogation of the device is accomplished by means of the TSEC instruction which dumps the contents of the timer seconds latch to the serial output port and resets the latch． If the latch was set，the time must be incremented．This is accomplished by reading the appropriate memory register into the controller，incrementing the time and writing the reg－ ister back out to the device．The next step is to check for the override signal．If it is present a special override routine may be performed．If no override is present，the controller


TL／DD／6684－10
FIGURE 8．Typical COP498 Interface Flowchart

\section*{Functional Description (Continued)}
turns itself off by sending a SLEEP command to the device. After sending the SLEEP command, the controller goes into a loop to wait for power to go off. In the event the controller is turned back on by the override signal before the voltage has dropped, the loop has a time limit which, when exceeded, causes the controller to jump to the beginning of the program and start again. If the override feature is not used there is no need to test the timer seconds latch nor to test for the override signal. Without the override, the controller can only be turned on by the COP498 if the time out period has elapsed. Note also that the timer features continue to operate regardless of the state of the override signal. The override signal, when high, merely forces the \(\overline{O N}\) pin to go low. The operation of the rest of the chip is in no way affected by the override signal.

\section*{GENERAL CODE FOR SOFTWARE INTERFACE}

The code in Figure 9a is recommended for interfacing the device to any COPS controller other than COP410L/

COP411L. The code in Figure \(9 b\) is the recommended interface code for COP410L/COP411L. The code is written as subroutines and the code uses one level of subroutine internally. It is apparent from the code that the software interface is somewhat different for the READ and WRITE instructions than for the rest of the instructions. The routine labelled SETUP is assumed to be in page 2 of the ROM. The rest of the code may be located anywhere in program memory subject to the usual programming rules of COPS microcontrollers. The lower four bits of the instruction opcode are assumed to be located in RAM location COMAND, which is chosen as location 3,15. Data I/O uses register 2. The con-troller-COP498/499 interface is assumed to be as in Figure 6 or Figure 7. It is assumed that the SIO register in the COPS controller is enabled as serial I/O prior to entry to these routines.


FIGURE 9a. Software Interface to COP498/COP499 for COPS Controllers Other Than COP410L/COP411L

Functional Description (Continued)
\begin{tabular}{|c|c|c|c|}
\hline WRITE: & JSRP & SETUP & \\
\hline RW1: & XAS & & ; SEND COMMAND \\
\hline \multirow[t]{2}{*}{RW2:} & LD & & \\
\hline & XDS & & ; POSITION Bd PROPERLY \\
\hline \multirow[t]{6}{*}{RW:} & LD & & \\
\hline & XAS & & \\
\hline & XIS & & \\
\hline & JP & RW & \\
\hline & OBD & & ; DISABLE THE COP498/499 ( \(\mathrm{B}=0\) ) \\
\hline & JP & FINISH & \\
\hline \multirow[t]{8}{*}{READ :} & JSRP & SETUP & \\
\hline & XAS & & ; SEND READ COMMAND \\
\hline & NOP & & ; DELAY FOR DATA VALID \\
\hline & NOP & & \\
\hline & NOP & & \\
\hline & NOP & & \\
\hline & NOP & & \\
\hline & JP & RW2 & \\
\hline \multirow[t]{6}{*}{INSTRT:} & JSRP & SETUP & ; ROUTINE FOR REST OF INSTRUCTIONS \\
\hline & XAS & & ; SEND INSTRUCTION \\
\hline & NOP & & \\
\hline & NOP & & \\
\hline & NOP & & ; DELAY FOR INSTRUCTION ACCEPT \\
\hline & NOP & & \\
\hline \multirow[t]{6}{*}{FINISH:} & CLRA & & \\
\hline & RC & & \\
\hline & OBD & & ; DESELECT THE COP498/499 \\
\hline & XAS & & ; TURN OFF THE CLOCK \\
\hline & RET & & \\
\hline & - PAGE & 2 & \\
\hline \multirow[t]{14}{*}{SETUP:} & LBI & COMMAND & \\
\hline & CLRA & & \\
\hline & SC & & \\
\hline & XAS & & ; TURN ON SK CLOCK \\
\hline & OBD & & ENABLE THE COP498/COP499 ( \(\mathrm{B}=15\) ) \\
\hline & CLRA & & \\
\hline & XAS & & ; MAKE SURE NO INVALId data sent \\
\hline & CLRA & & \\
\hline & AISC & 1 & \\
\hline & SC & & \\
\hline & XAS & & ; SEND START BIT-MSD OF INSTRUCTION \\
\hline & LD & & ; FETCH INSTRUCTION \\
\hline & LBI & 2,9 & \\
\hline & RET & & \\
\hline
\end{tabular}

FIGURE 9b. COP410L/COP411L Software Interface to COP498/COP499

The code in Figure 9a will read or write 64 bits at a time. Note that in the COP410L/411L the code in Figure \(9 b\) will read or write 32 bits at a time. The code of Figure 10 is recommended if the user wishes to work in blocks of 64 bits with the COP410L/411L. Only the code which is different from that shown in Figure \(9 b\) is shown in Figure 10.
The routine in Figure 10 will read/write into registers 2 and 1 in the COP410L/411L. Figure 10 illustrates the preferred method of achieving full utilization of the device memory when the COP410L/411L is the contoller. Remember that all the other routines are as shown in Figure 9B. Figure 10 illustrates only that code that must be changed to achieve
full usage of the device memory when using the COP410L/ 411L.

\section*{GENERAL NOTES}
1. For complete safety in all cases it is recommended that the SK clock be turned off after the device has been deselected since the device is dynamic when it is enabled, If the clock is turned off while the device is selected, special care must be given to the SK timing characteristics. In no case should the clock be turned off while the device is selected if the SK period is greater than about \(50 \mu \mathrm{~s}\).

Functional Description (Continued)
\begin{tabular}{|c|c|c|c|}
\hline WRITE: & JSRP & \multirow[t]{4}{*}{SETUP} & ; INITIALIZE, SEE FIGURE 9B \\
\hline RW1: & XAS & & ; SEND COMmAND \\
\hline \multirow[t]{2}{*}{RW2:} & LD & & ; POSITION Bd \\
\hline & XDS & & \\
\hline \multirow[t]{10}{*}{RW :} & LD & & \\
\hline & XAS & & \\
\hline & X & 3 & ; USE REGISTERS 2 AND 1 \\
\hline & LD & & \\
\hline & NOP & & \\
\hline & XAS & & \\
\hline & XIS & 3 & \\
\hline & JP & RW & \\
\hline & OBD & & ; DESELECT THE COP498/499 \\
\hline & JP & FINISH & \\
\hline
\end{tabular}

\section*{FIGURE 10. COP410L/411L-COP498/499 Special Routine}
2. The device does not become dynamic until both CS and CE are high and at least one high level is seen at the SK input. Thus the device may be safely enabled prior to turning on the clock as long as SK is low when the device is enabled.
3. The device must be deselected between instructions. Failure to do so will yield improper operation. The device relies on the select lines changing state in order to clear internal registers. Only one of the select lines on the COP498 needs to go low between instructions.
4. The user must insure that a WREN (write enable) instruction has been performed in order to write to the device memory. The WREN command need be given only once unless the SLEEP feature is used. If ON goes high as a result of a SLEEP command, a write disable is automatically performed in order to provide maximum protection to the device memory while the COPS controller is powering up and powering down. As long as \(\overline{O N}\) remains high, WRITE and WREN instructions are disabled. Thus when the COPS controller wakes up after previously issuing a SLEEP command, a WREN instruction is required before data can be written to the device.
5. The six bit section of the RAM address register will increment whenever there are clock pulses present when the CS and CE pins are high. Thus the user can position the RAM address register if he wishes by selecting the device, holding the DI pin low and supplying the appropriate number of clocks. Then, without deselecting the device, the user would send the instruction and read or write data. Although possible, this technique is not recommended as it is fairly involved.
6. When using the TSEC command in COP498 with the code as given in Figure 9, the master program should test for the accumulator greater than 1 to determine if the timer seconds latch was set. Note again, test for greater than 1 ; do not test for greater than zero.

\section*{NOTE ON MICROWIRE INTERFACE}

If the device is connected to a MICROWIRE interface containing other circuits whose DO (data output) pins may produce a signal swing higher than \(V_{\mathrm{Cc}}\) of the device, some protection is needed on the DO pin of the device. This happens when the DO pins of several peripherals powered by different voltages are connected together; e.g., a COP452 at 4.5 V with a COP499 at 2.4 V . When the DO pin of COP498/499 is externally driven above its power supply voltage, a current will flow into it and this current must be limited to 1 mA . As an example we have two COP452s with a COP420L operating at 4.5 V and a COP499 operating at 2.4 V . When enabled, the DO pin of a COP452 may swing higher than 2.4 V , the power supply voltage of the COP499. One way to limit the current is to use a current limiting resistor of \(2 \mathrm{k} \Omega\) between the DO pins of the COP452 and the COP499. NOTE: the SI pin of the COPS processor MUST BE A Hi-Z INPUT. Two configurations are possible as shown in Figure 11. Note that the resistor between DO and SI will give extra RC delay to the signal going from the DO pin to the SI pin of the COPS processor. Connection B is preferred because the DO signal from COP499 has nearly a whole SK cycle to become valid at SI input before the signal is read by the processor. When a ROMless COPS processor (COP401L/COP402/COP404L) is used for emulation, the circuit shown in Figure 12 may be used to simulate a Hi \(Z\) input for the SI pin.


FIGURE 11. High Voltage Protection on DO pin

Functional Description (Continued)


TL/DD/6684-12
FIGURE 12. Simulating Hi-Z SI Input on ROMless Processors

Section 7
Display/Terminal
Management Processor (TMP)

\section*{Section 7 Contents}
TMP ..... 7-3
NS405 Series Display Terminal Management Processor (TMP) ..... 7-4
AB-14 Throughput Considerations in NS405 System Planning ..... 7-43
AB-16 NS405-Series TMP External Interrupt Processing ..... 7-44
AN-354 TMP Row and Attribute Table Lookup Operation ..... 7-46
AN-355 TMP-Dynamic RAM Interfacing ..... 7-53
AN-367 TMP External Character Generation ..... 7-58
AN-369 NS405 TMP Logic Analyzer ..... 7-61
AN-374 Building an Inexpensive But Powerful Color Terminal ..... 7-68
AN-399 TMP Extended Program Memory ..... 7-73

\section*{TMPTM}

\section*{Terminal Management Processor}

The TMP (NS405 series) is a single-chip CRT terminal display controller. The TMP is supported by the MOLETM development system and replaces all the following LSI circuits commonly found in a terminal:
- Microprocessor
- Program ROM
- \(64 \times 8\) RAM
- CRT controller
- DMA controller
- Character generator
- UART
- BAUD rate generator
- Parallel I/O controller
- Timer

The TMP offers complete CRT control over a wide scope of high-density circuit applications including phones, keyboard integration assignments, logic analyzers and more.
The NS455 Terminal Management Processor (TMP) demo board is available for design support.

Highly compact, the TMP board reduces previously necessary board space dramatically while providing \(100 \%\) emulation of a classic low-end terminal. The board can also be used for TMP evaluation or as a vehicle for designing-in the NS405 device.
The board which is controlled by a preprogrammed NS455, needs only a video monitor, ASCII encoded keyboard, and power supply to provide your complete terminal. Should you wish to write your own program, no problem.
The cross-assembler software provides the capability. The board will execute custom programs through up to 8 k of offchip memory.
The TMP demo board comes complete with operating manual, program source listing, board schematic, board layout, and all necessary connectors.
When you're ready to design your own TMP system, turn to National's MOLE development system. By using this sys-tem-comprised of brain board, personality board and soft-ware-you bring dedicated development support to the TMP chip, making design-in extremely fast and simple.

行
National Semiconductor

\section*{NS405-Series Display/Terminal Management Processor (TMP)}

\section*{General Description}

The NS405 is a CRT terminal controller on a chip. It is a microcomputer system which replaces the following LSI circuits commonly found in a CRT data terminal:
- Microcomputer
- CRT Controller
- DMA Controller
- Character Generator
- UART

In addition the NS405 includes powerful attribute logic, two graphics display modes, and fast video output circuits.
The NS405 is primarily intended for use in low-cost terminals, but contains many features which make it a superior building block for "smart" terminals and word processing systems.
The NS405 interfaces easily to the display monitor, keyboard, display memory, and I/O ports. The architecture and instruction set are derived from the 8048 -series microcontrollers. The instruction set has been enhanced and the architecture tailored to allow the NS405 CPU to efficiently manage a large display memory and an extensive interrupt environment.
The TMP can be used to easily and inexpensively add a display to many systems where it was previously impractical, it is not limited to terminal applications.

\section*{Features}
- Enhanced 8048 instruction set and architecture
- Up to \(8 \mathrm{k} \times 8\) ROM external with ROM expand bus
- On-board RAM \(64 \times 8\)
- Programmable display format
- On-board video memory management unit
- 16-bit bidirectional display memory bus (direct video and attribute RAM interface)
- Built-in timer
- Real-time clock (may be programmed for 1 Hz )
- Video control signals
- Eight independent attributes
- Pixel and block graphics display modes
- Programmable cursor characteristics
- Programmable CRT refresh rate
- Light pen feature
- UART, programmable baud rate up to 19.2 k baud
- Character generator ( 128 characters \(7 \times 11\) max)

■ Single 5 -volt supply @ 110 mA (typ)
\(■\) Up to 18 MHz video dot rate ( 12 MHz CPU clock)
- 48-pin package
- 8-bit parallel I/O port (multiplexed with external ROM)
- Extensive I/O expansion capabilities
- Up to 64 k by 8 or 16 video RAM

\section*{Block and Connection Diagrams}


TL/DD/5526-1


\section*{Absolute Maximum Ratings}

If Milltary/Aerospace specifled devices are required, contact the Natlonal Semiconductor Sales Office/ Distributors for avallability and specificatlons.
\begin{tabular}{lr} 
Temperature Under Bias & \(0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}\) \\
Storage Temperature & \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) \\
All Input or Output Voltages & \\
with Respect to \(\mathrm{V}_{\mathrm{SS}}{ }^{*}\) & -0.5 V to +7.0 V
\end{tabular}

Temperature Under Bias

All Input or Output Voltages
with Respect to \(\mathrm{V}_{\mathrm{SS}}{ }^{*}\)
-0.5 V to +7.0 V

Power Dissipation
1.5W ESD 2000 V
-EA, SI and VSYNC may be subjected to \(\mathrm{V}_{\mathrm{SS}}+15 \mathrm{~V}\)
Note: Absolute maximum ratings indicate limits beyond which permanent damage may occur. Continuous operation at these limits is not intended; operations should be limited to those conditions specified under DC Electrical Characteristics.

\section*{DC Electrical Characteristics}
\(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\), unless otherwise specified
\begin{tabular}{|c|c|c|c|c|c|}
\hline Symbol & Parameter & Test Conditions & Min & Max & Units \\
\hline \(\mathrm{V}_{\text {IL1 }}\) & Input Low Voltage (All Except XTAL1, XTAL2, \(\overline{\text { RESET }}\) ) & & -0.5 & 0.8 & V \\
\hline \(\mathrm{V}_{\mathrm{IH} 1}\) & Input High Voltage (All Except XTAL1, XTAL2, \(\overline{\text { RESET }}\) ) & & 2.0 & \(V_{C C}\) & V \\
\hline \(\mathrm{V}_{\text {IL2 }}\) & Input Low Voltage (XTAL1, XTAL2, RESET) & & -0.5 & 0.6 & V \\
\hline \(\mathrm{V}_{\mathrm{IH} 2}\) & Input High Voltage (XTAL1, XTAL2, \(\overline{\text { RESET }}\) ) & & 3.8 & \(\mathrm{V}_{\mathrm{CC}}\) & V \\
\hline \(\mathrm{V}_{\mathrm{OL}}\) & Output Low Voltage (All Except INTENS, VO) & \(\mathrm{l}_{\mathrm{OL}}=2.0 \mathrm{~mA}\) & & 0.4 & V \\
\hline \(\mathrm{V}_{\mathrm{OH}}\) & Output High Voltage (All Except INTENS, VO) & \(\mathrm{IOH}=-125 \mu \mathrm{~A}\) & 2.4 & VCC & V \\
\hline \(\mathrm{V}_{\mathrm{OL}}\) & Output Low Voltage (INTENS, VO) & \(\mathrm{l}_{\mathrm{OL}}=5.0 \mathrm{~mA}\) & & 0.4 & V \\
\hline VOH & Output High Voltage (INTENS, VO) & \(\mathrm{l}_{\mathrm{OH}}=-500 \mu \mathrm{~A}\) & 2.4 & & V \\
\hline ILL & Input Leakage Current (EA, INT, SI) & \(\mathrm{V}_{S S} \leq \mathrm{V}_{\text {IN }} \leq \mathrm{V}_{\text {CC }}\) & & \(\pm 10\) & \(\mu \mathrm{A}\) \\
\hline lol & \begin{tabular}{l}
Output Leakage Current \\
(ROM Expand Bus, High Impedance State)
\end{tabular} & \(\mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\text {IN }} \geq \mathrm{V}_{\text {SS }}+0.45\) & & \(\pm 10\) & \(\mu \mathrm{A}\) \\
\hline 1 OL & Output Leakage Current (System Bus, High Impedance State) & \(\mathrm{V}_{\mathrm{CC}} \geq \mathrm{V}_{\mathrm{IN}} \geq \mathrm{V}_{\text {SS }}+0.45\) & & \(\pm 100\) & \(\mu \mathrm{A}\) \\
\hline ICC & Total Supply Current & \(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\) & & 150 & mA \\
\hline
\end{tabular}

\section*{AC Electrical Characteristics}
\(T_{A}=0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\), unless otherwise specified
\begin{tabular}{|c|c|c|c|c|}
\hline Symbol & Parameter & Min & Max & Units \\
\hline \multicolumn{5}{|l|}{CPU AND ROM EXPAND BUS TIMING} \\
\hline FXTAL & Crystal Frequency & 3 & 18 & MHz \\
\hline FCPU & CPU Frequency & 3 & 12 & MHz \\
\hline \(\mathrm{t}_{\mathrm{C} Y}\) & CPU Cycle Time & 1.25 & 7.5 & \(\mu \mathrm{s}\) \\
\hline \(t_{\text {DF }}\) & Video Dot Time & 55.5 & 333.3 & ns \\
\hline \(t_{\text {LL }}\) & ALE Pulse Width (Note 1) & 125 & & ns \\
\hline \(t_{\text {AL }}\) & Address Setup to ALE (Note 1) & 55 & & ns \\
\hline tLA & Address Hold from ALE (Note 1) & 40 & & ns \\
\hline tcc & Control Pulse Width \(\overline{\text { PSEN, }} \overline{\mathrm{RD}}\) (Note 1) & 250 & & ns \\
\hline \(t_{\text {DR }}\) & Data Hold (Notes 1, 4) & 0 & 100 & ns \\
\hline \(t_{\text {RD }}\) & \(\overline{\text { PSEN, }}\), \(\overline{\mathrm{RD}}\) to Data In (Note 1) & & 220 & ns \\
\hline \(t_{A D}\) & Address Setup to Data In (Note 1) & & 360 & ns \\
\hline \(t_{\text {AFC }}\) & Address Float to \(\overline{\text { RD }}, \overline{\text { PSEN }}\) (Notes 1, 5) & 0 & & ns \\
\hline \(t_{\text {CAF }}\) & \(\overline{\text { PSEN }}\) to Address Float (Notes 1,5) & -10 & +10 & ns \\
\hline \(t_{\text {DAL }}\) & Data Setup to ALE (RE0-7, 11, 12) (Note 1) & 55 & & ns \\
\hline \(t_{\text {ALD }}\) & Data Hold from ALE (RE0-7, 11, 12) (Note 1) & 40 & & ns \\
\hline \(\mathrm{t}_{\text {CIS }}\) & Control Input Setup to ALE (RE8, 9, 10) (Note 1) & 240 & & ns \\
\hline \({ }_{\text {cliH }}\) & Control Input Hold from ALE (RE8, 9,10 ) (Notes 1, 4) & 75 & 125 & ns \\
\hline
\end{tabular}

\section*{AC Electrical Characteristics}
\(\mathrm{T}_{\mathrm{A}}=0^{\circ} \mathrm{C}\) to \(+70^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\), unless otherwise specified (Continued)
\begin{tabular}{c|c|c|c|c}
\hline Symbol & Parameter & Min & Max & Units \\
\hline SYSTEM BUS TIMING &
\end{tabular}
\begin{tabular}{|c|c|c|c|c|}
\hline \(t_{\text {EL }}\) & RAM ALE Low Time (Note 1) & 250 & & ns \\
\hline \(\mathrm{t}_{\mathrm{EH}}\) & RAM ALE High Time (Note 1) & 100 & & ns \\
\hline \(t_{\text {AS }}\) & Address Setup to RAM ALE (Note 1) & 20 & & ns \\
\hline \(t_{\text {AH }}\) & Address Hold from RAM ALE (Note 1) & 10 & & ns \\
\hline \(t_{\text {RR }}\) & RAM RD Width (Note 1) & 210 & & ns \\
\hline \(t_{\text {AR }}\) & Address Setup to \(\overline{\text { RAM RD ( }}\) ( 0 te 1) & 80 & & ns \\
\hline \(t_{\text {RRD }}\) & Data Access from RAM RD (Note 1) & & 140 & ns \\
\hline \(t_{\text {RDR }}\) & Data Hold from RAM RD (Notes 1, 4) & 0 & 60 & ns \\
\hline \({ }_{\text {twFI }}\) & FIFOIn Clock Width (Note 1) & 210 & & ns \\
\hline tww & RAMWR Strobe Width (Note 1) & 130 & & ns \\
\hline \(t_{\text {AW }}\) & Address Setup to RAM WR (Note 1) & 120 & & ns \\
\hline tow & Data Setup to \(\overline{\text { RAM WR ( }}\) ( 0 ete 1) & 10 & & ns \\
\hline two & Data Hold from RAM WR (Note 1) & 20 & & ns \\
\hline \multicolumn{5}{|l|}{VIDEO TIMING} \\
\hline \(t_{\text {DF }}\) & \[
\text { Dot Period }=\frac{1}{f_{c}}(\text { Note } 1)
\] & 55 & & ns \\
\hline \(t_{\text {VID }}\) & Video Blank Time (Note 1) & 5 & 15 & ns \\
\hline \(t_{V 1}\) & Skew, Intensity to Dot 0 (Note 1) & -15 & 15 & ns \\
\hline \(\mathrm{t}_{\text {FOV }}\) & FIFOOut Clock to Dot 0 (Note 1) & & 15 & ns \\
\hline \({ }_{\text {W }}\) WFOH & FIFOOut Clock Width High (Note 1, Note 2) & 55 & 165 & ns \\
\hline
\end{tabular}
* \(1 / 3\) CPU cycle.
* 1 Dot time is 55 ns .
 18 MHz ; \(\mathrm{F}_{\mathrm{CPU}}=12 \mathrm{MHz}\). XTAL1 \& XTAL2 driven externally per Figure \(12 b\) with \(50 \%\) duty cycle.
Note 2: FOCLK duty cycle is shown above.
Note 3: Hold request is latched. It is honored at the start of the next vertical retrace.
Note 4: Max spec. listed for user information only, to prevent bus contention. Maximum value not tested.
Note 5: Not tested.

\section*{Input Hold Times}
\(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V} \pm 10 \%, \mathrm{~V}_{\mathrm{SS}}=0 \mathrm{~V}\)
\begin{tabular}{|c|c|c|}
\hline \begin{tabular}{c} 
Character \\
Cell Width
\end{tabular} & \begin{tabular}{c} 
FIFO Out \\
HIGH
\end{tabular} & \begin{tabular}{c} 
FIFO Out \\
LOW
\end{tabular} \\
\hline 6 & 1 dot & 5 dots \\
7 & 2 dots & 5 dots \\
8 & 2 dots & 6 dots \\
9 & 3 dots & 6 dots \\
10 & 3 dots & 7 dots \\
\hline
\end{tabular}
\begin{tabular}{|l|l|}
\hline \multicolumn{1}{|c|}{ Input } & \multicolumn{1}{c|}{ Min Actlve Time } \\
\hline Reset & \begin{tabular}{l}
50 ms (power up) \\
5 CPU Cycles (after power up)
\end{tabular} \\
\hline External Interrupt & 2 CPU Cycle \\
\hline \hline Light Pen & 1 CPU Cycle \\
\hline I/O Input & 1 CPU Cycle \\
\hline Hold Request & 1 CPU Cycle (Note 3) \\
\hline
\end{tabular}

\section*{FIFO}

Fall through should not be greater than 4 character times (character time \(=1 / \mathrm{f}_{\text {XTAL }} \times \#\) dots/celi).
Throughput rate must be at least the character rate (character rate \(=1\) /character time) .

Capacitance \(T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=\mathrm{V}_{\mathrm{SS}}=0 \mathrm{~V}\)
\begin{tabular}{l|c|c|c|c|c}
\hline Symbol & Parameter & Test Condltions & Min & Max & Units \\
\hline \(\mathrm{C}_{\mathbb{I N}}\) & Input Capacitance & \(\mathrm{F}_{\mathrm{C}}=1 \mathrm{MHz}\) (Note 5) & & 10 & pF \\
\hline \(\mathrm{C}_{\mathrm{OUT}}\) & Output and Reset & Unmeasured Pins Returned to \(\mathrm{V}_{\mathrm{SS}}\) (Note 5) & & 20 & pF \\
\hline
\end{tabular}

\section*{AC Electrical Characteristics in CPU Cycle Time}

CPU AND ROM EXPAND BUS TIMING (FOR REFERENCE ONLY)
\begin{tabular}{|c|c|c|}
\hline Symbol & Parameter & Typ \\
\hline tLL & ALE Pulse Width & \(14 \mathrm{t}_{\mathrm{CY} / 60}\) \\
\hline \(t_{\text {AL }}\) & Address Setup to ALE & \(8 \mathrm{t}_{\text {CY/ } / 60}\) \\
\hline tLA & Address Hold from ALE & \(6 \mathrm{t}_{\text {cY/60 }}\) \\
\hline tcc & Control Pulse Width \begin{tabular}{l}
\(\overline{\overline{R D}}\) \\
\hline
\end{tabular} & \begin{tabular}{l}
\(24 \mathrm{t}_{\mathrm{C}} / 60\) \\
\(36 \mathrm{t}_{\mathrm{t}} \mathrm{F} / 60\)
\end{tabular} \\
\hline \(\mathrm{t}_{\mathrm{C}} \mathrm{r}\) & CPU Cycle Time & \(60 \mathrm{t}_{\mathrm{CY} / 60}=15 / \mathrm{fCPU}=\frac{15}{\mathrm{f}_{\text {XTAL }} \div 1 \mathrm{or} \div 1.5}\) \\
\hline \(t_{\text {DR }}\) & Data Hold & \(-2 \mathrm{t}_{\mathrm{CY} / 60}\) \\
\hline \(\mathrm{t}_{\mathrm{RD}}\) & Control Pulse to Data In \(\overline{\text { PSEN }}\) & \begin{tabular}{l}
18 tCY/60 \\
\(30 \mathrm{t}_{\mathrm{t}} \mathrm{F} / 60\)
\end{tabular} \\
\hline \(t_{A D}\) & Address Setup to Data In & \(32 \mathrm{t} \mathrm{CY} / 60\) \\
\hline \(\mathrm{t}_{\text {AFC }}\) & Address Float to \begin{tabular}{l}
\(\overline{\text { PSEN }}\) \\
\hline\(\overline{\mathrm{RD}}\)
\end{tabular} & \[
\begin{array}{r}
2 \mathrm{t}_{\mathrm{CY} / 60} \\
2 \mathrm{t}_{\mathrm{CY} / 60} \\
\hline
\end{array}
\] \\
\hline \(\mathrm{t}_{\text {caf }}\) & PSEN to Address Float & \(0 \mathrm{t}_{\mathrm{CY} / 60}\) \\
\hline \(t_{\text {dAL }}\) & \begin{tabular}{ll} 
Data Setup to ALE & \(\begin{array}{l}\text { RE0-7 } \\
\\
\\
\\
\text { RE8-10 } \\
\text { RE11-12 }\end{array}\) \\
\hline
\end{tabular} & \[
\begin{gathered}
6 \mathrm{t}_{\mathrm{CY} / 60} \\
-2 \mathrm{t}_{\mathrm{CY} / 60} \\
16 \mathrm{t}_{\mathrm{CY} / 60} \\
\hline
\end{gathered}
\] \\
\hline \(\mathrm{t}_{\text {ALD }}\) & Data Hold from ALE \(\begin{aligned} & \text { RE0-7 } \\ & \\ & \text { RE8-12 }\end{aligned}\) & \[
\begin{aligned}
& 2 \mathrm{t}_{\mathrm{CY} / 60} \\
& 6 \mathrm{t}_{\mathrm{CY} / 60}
\end{aligned}
\] \\
\hline
\end{tabular}

SYSTEM BUS TIMING (FOR REFERENCE ONLY)
\begin{tabular}{|c|c|c|c|}
\hline \multirow{2}{*}{Symbol} & \multirow{2}{*}{Parameter} & \multicolumn{2}{|c|}{Ticks} \\
\hline & & Min & Max \\
\hline \(\mathrm{t}_{\mathrm{EL}}\) & RAM ALE Low Time & \(14 \mathrm{t}_{\mathrm{CY} / 60}-42 \mathrm{~ns}\) & \\
\hline \(\mathrm{t}_{\mathrm{EH}}\) & RAM ALE High Time & \(6 \mathrm{t}_{\mathrm{CY} / 60-25 \mathrm{~ns}}\) & \\
\hline \(t_{\text {AS }}\) & Address Setup to RAM ALE & \(4 \mathrm{t}_{\mathrm{CY} / 60}-60 \mathrm{~ns}\) & \\
\hline \(t_{\text {AH }}\) & Address Hold from RAM ALE & \(2 \mathrm{t}_{\mathrm{CY} / 60}-40 \mathrm{~ns}\) & \\
\hline \(\mathrm{t}_{\mathrm{RCY}}\) & Read or Write Cycle Time & & \\
\hline \(t_{\text {RR }}\) & RAM RD Width & \(12 \mathrm{t}_{\mathrm{CY} / 60}-40 \mathrm{~ns}\) & \\
\hline \(t_{\text {AR }}\) & Address Setup to RAM RD & \(6 \mathrm{t}_{\mathrm{CY} / 60}-45 \mathrm{~ns}\) & \\
\hline \(t_{\text {RRD }}\) & Data Access from \(\overline{\text { RAM RD }}\) & & \(10 \mathrm{t}_{\mathrm{CY} / 60}-70 \mathrm{~ns}\) \\
\hline \(t_{\text {RDR }}\) & Data Hold from RAM RD & & \\
\hline \({ }_{\text {twFI }}\) & FIFO In Clock Width & \(12 \mathrm{t}_{\mathrm{CY} / 60}-40 \mathrm{~ns}\) & \\
\hline tww & RAMWR Strobe Width & \(8 \mathrm{t}_{\mathrm{cy} / 60}-27 \mathrm{~ns}\) & \\
\hline \(t_{\text {AW }}\) & Address Setup to RAM WR & \(10 \mathrm{t}_{\mathrm{CY} / 60}-90 \mathrm{~ns}\) & \\
\hline \(t_{\text {DW }}\) & Data Setup to RAM WR & \(2 \mathrm{t}_{\mathrm{CY} / 60}-30 \mathrm{~ns}\) & \\
\hline two & Data Hold from \(\overline{\text { RAM WR }}\) & \(2 \mathrm{t}_{\mathrm{CY} / 60}-20 \mathrm{~ns}\) & \\
\hline
\end{tabular}

Timing Waveforms
ROM Expand Bus Timing (In Port Instruction Is Shown)


TL/DD/5526-3
*Remain I/O OUTPUT if External ROM not used.
**I/O Data input or 2nd ROM byte of 2 byte instruction. Otherwise remain I/O OUTPUT.


TL/DD/5526-4

Timing Waveforms (Continued)
Video Timing


TL/DD/5526-5

Scan Count Clear Timing


For external character generation this edge is used to clock CLEAR into scan line counter. The edge must come before Scan Count Clear goes away, but not before the video controller has brought in all necessary display information for the last scan line.

\section*{NS405-Series Detailed}


\subsection*{1.0 Functional Pin Descriptions}

\subsection*{1.1 SUPPLIES}
\begin{tabular}{|c|c|c|}
\hline Pin & Name & Function \\
\hline 48 & \(V_{\text {CC }}\)-Power & \(5 \mathrm{~V} \pm 10 \%\) \\
\hline 24 & VSS - Ground Reference & \\
\hline \multicolumn{3}{|l|}{1.2 INPUT SIGNALS} \\
\hline 23, 22 & XTAL1, XTAL2 - Crystal 1, 2 : & Crystal connections for clock oscillator ( \(3-18 \mathrm{MHz}\) ). \\
\hline 29 & EA - External Access: & Pull HIGH ( \(\mathrm{V}_{\mathrm{IH}_{2}}\) ) \\
\hline 32 & RESET & An active low input that initializes the processor. The RESET input is also used for internal ROM verification. \\
\hline 34 & SI - Serial Input: & Drives receiver section of UART (true data). \\
\hline \multicolumn{3}{|l|}{1.3 OUTPUT SIGNALS} \\
\hline 33 & SO - Serial Output: & Driven by transmitter section of UART (true data). \\
\hline 21 & ALE - Address Latch Enable: & ROM address is available on the ROM Expand Bus and may be latched on the falling edge of ALE. Port output data may be latched on the rising edge of ALE. ALE pulses are always present, even if EA is tied low. \\
\hline 30 & PSEN - Program Store Enable: & Enable external ROM output drivers when low. \(\overline{\text { PSEN }}\) is idle (high) when the CPU fetches from internal ROM. \\
\hline 31 & \(\overline{\mathrm{RD}}\) - Read Port Data: & Accept Port input data on ROM Expand Bus RE0-RE7 while low. ROM Expand Bus is in high impedance state while \(\overline{\mathrm{RD}}\) is low. \\
\hline 28 & HS - Horizontal Sync & The rising edge of HS is controlled by the Horizontal Sync Begin Register and the falling edge is controlled by the Horizontal Sync End Register. HS is disabled (low) if bit 5 of the Video Control Register \(=0\). \\
\hline 27 & \(\overline{\mathrm{VS}}\) - Vertical Sync Output: & The falling edge of \(\overline{\mathrm{VS}}\) is controlled by the Vertical Sync Begin Register and the rising edge is controlled by the Vertical Sync End Register. \(\overline{\mathrm{VS}}\) is at TRI-STATE if bit 5 of the Video Control Register \(=0\). \\
\hline 26 & VO - Video Output: & High \(=\) beam on, low \(=\) beam off. VO is disabled (low) if bit 5 of the Video Control Register \(=0\). \\
\hline 25 & \(\overline{\text { INTENS }} / \overline{\text { FOCLK }}\) & \begin{tabular}{l}
(Shared pin) INTENS Signal under attribute control may be used to switch the bistable brightness of display characters. \\
FIFOOut Clock may be used to clock data from an external FIFO in synchronism with data from the internal FIFO. \\
Both CANNOT be used simultaneously.
\end{tabular} \\
\hline 17 & VID CLK/FICLK - Video Dot Clock Out/ FIFO IN CLOCK & (Shared pin) The rising edge of the Video Dot Clock may be used to clock the data out of the video output pin. FIFO In Clock may be used to clock data from an extended attribute RAM into an external FIFO in synchronism with the data loaded into the internal FIFO. Both CANNOT be used simultaneously. \\
\hline 18 & RAM ALE - RAM Address Latch Enable: & RAM address is available on the System Bus and may be latched on the falling edge of RAM ALE. Only operational when Display RAM accesses being performed. Otherwise high. \\
\hline 20 & \(\overline{\text { RAM RD - RAM Read: }}\) & Enable display RAM data onto the System Bus when \(\overline{\text { RAM RD }}\) is low. \\
\hline 19 & RAM WR - RAM Write: & Data to RAM is available on the System Bus and may be written at the rising edge of RAM WR. \\
\hline \multicolumn{3}{|l|}{1.4 BUS - I/O} \\
\hline 1-8 & SB0-SB7 - System Bus 0-7: & Display RAM address is output while RAM ALE is high and may be latched on the falling edge of RAM ALE. System Bus accepts data input while \(\overline{\text { RAM RD }}\) is low and outputs data while \(\overline{\text { RAM WR }}\) is low. \\
\hline 9-16 & SB8-SB15 - System Bus 8-15: & Normally, Display RAM address is output and held on these pins for the full read or write cycle. However, if bit 4 of the System Control Register is set, these pins function bidirectionally like SB0-SB7 to allow 16-bit data words for attribute operation. \\
\hline 35-47 & RE0-12-ROM Expand Bus 0-12: & Used for program ROM expansion as described below. Time multiplexed with I/O port and system control signals. I/O port and system control signals only if no external ROM used. \\
\hline 40-47 & RE0-RE7 & Low order ROM address is output and may be latched on the falling edge of ALE. Enable ROM data to this Bus when PSEN is low. Enable I/O port input data to the Bus when \(\overline{R D}\) is low. Use the rising edge of ALE to latch port output data. \\
\hline
\end{tabular}
1.0 Functional Pin Description

Pin
39-35 RE8-RE12

37 INTR — Interrupt: RE10
\(38 \quad \overline{\mathrm{LP}}\) - Light Pen Interrupt: RE9

39
HOLD - HOLD request: RE8

35
HLDA — Hold Acknowledge: RE12

36
\(\overline{\text { SCCLR }}\) - Scan Count Clear: RE11

\section*{Function}

Five most significant bits of the ROM address are output during ALE and remain stable until data is read in during PSEN. These pins are multiplexed with the HLDA, \(\overline{N T R}, \overline{\mathrm{LP}}, \overline{\mathrm{SC} C L R}\), and HOLD signals. An active low input that interrupts the processor if the external interrupt is enabled. Because it shares a pin with RE10, INTR may be driven directly only if no external ROM is used (EA is low). Otherwise must be driven through a 3.9 k resistor.*
An active low input that interrupts the processor if internal interrupts are enabled and bit 5 in the Interrupt Mask Register is set. Because it shares a pin with RE9, \(\overline{L P}\) may be driven directly only if EA is low. Otherwise, must be driven through a 3.9 k resistor.*
When high, requests that the NS405 enter the Hold mode. When in the Hold mode the System Bus will be in a high impedance state. The Hold mode is granted at the beginning of the next vertical retrace. Because it shares a pin with RE8, HOLD may be driven directly only if EA is low. Otherwise, must be driven through a 3.9 k resistor.* This output is asserted in response to Hold and provides handshake capability with another processor (active high). For more detailed information see Section 3.0 Slave Processing. Because HLDA shares a pin with RE12, the HLDA state is preset only during the interval preceding the rising edge of ALE. However, if no external ROM is used, HLDA is a steady state output and need not be latched externally.
This output clears an external scan counter when used with an external character generator. It is a low going pulse which occurs during the horizontal retrace preceding the first scan line of each character row. Because \(\overline{\text { SC CLR }}\) shares a pin with the RE11, the correct \(\overline{\text { SC CLR }}\) state is present only during the interval preceding the rising edge of ALE. However, if no external ROM is used, \(\overline{\text { SC CLR }}\) is a steady state output and need not be latched externally.
*Unused control inputs must be terminated

\subsection*{2.0 Functional Description \\ 2.1 CPU}

The CPU of the NS405 is patterned after the 8048 single chip microcomputer (see Figure 1).


FIGURE 1. NS405 Serles CPU Block Dlagram

\subsection*{2.0 Functional Description (Continued)}

\subsection*{2.1.1 Accumulator - High Accumulator}

In addition to the regular 8-bit Accumulator, there is an 8-bit High Accumulator extension to facilitate the 16-bit operations required for display memory management. The HACC/ ACC pair is usually used in conjunction with the 16-bit RAM pointer registers (RA, RO and RB, R1, CURSOR, HOME, BEGD and ENDD) to effect video data transfers. In addition, external attribute memory is loaded in a 16-bit transfer operation. Any instruction which causes a carry or borrow out of the low accumulator will affect the high accumulator (see Figure 2).
Auxiliary carry is used only when converting the accumulator contents from binary to BCD (binary coded decimal) using the DA A instruction. The auxiliary carry flag can be cleared by moving a zero into bit 6 of the program status word.

\section*{HIGH ACCUMULATOR}
aCCUMULATOR


TL/DD/5526-9
FIGURE 2. CPU Accumulator

\subsection*{2.1.2 Program Counter (PC)}

The Program Counter is a 13-bit wide register which provides program addressing for the CPU. The lower 11 bits operate like a conventional program counter while the upper 2 bits are actually latches. These 2 latches are automatically loaded from the bank select flip-flops (PSW bits 3, 4) whenever a JMP or CALL instruction is executed. The bank select flip-flops in turn are only modified upon the execution of a Select Memory Bank Instruction or modification of the PSW (see Figure 3).

bank select bits (Latches)
(LOADED BY EXECUTION OF JMP OR CALL)
TL/DD/5526-10
FIGURE 3. TMP Program Counter

\subsection*{2.1.3 Program Memory}

Memory is subdivided into \(2 k\) banks with accesses limited to the currently selected bank unless a Bank Change sequence has been executed. Upon reaching the end of a memory bank, the program counter will wrap around and point to the beginning of the current bank.
Each bank is further subdivided into pages of 256 bytes each, with 8 pages in every bank. The conditional JUMP instructions are restricted to operate within the memory page that they reside in.
Because of the sequence which the CALL instruction executes when pushing and loading the PC, it is possible to easily call and return from subroutines located in different memory banks (see Figure 4).
Upon executing an RET or RETR instruction for a call from one memory bank into another, a SEL MBx instruction should be excuted to restore the memory bank select flipflops to their original bank. However, no SEL MBx is needed after an interrupt since the flip-flops were never modified.


TL/DD/5526-11
FIGURE 4. Program Memory Map
2.1.4 Program Status Word Bit Assignments
\begin{tabular}{|c|c|}
\hline \[
\begin{gathered}
\text { Bit } \\
\text { Position }
\end{gathered}
\] & Contents \\
\hline 0 & Stack Pointer Bit, S0 \\
\hline 1 & Stack Pointer Bit, S1 \\
\hline 2 & Stack Pointer Bit, S2 \\
\hline 3* & Memory Bank Select Bit 0 \\
\hline 4* & Memory Bank Select Bit 1 \\
\hline 5* & Register Bank Select Bit (0 = Bank 0,
\[
1=\text { Bank 1) }
\] \\
\hline 6* & Auxiliary Carry. A carry from Bit 3 to Bit 4 generated by an add operation. Used only by the decimal adjust (DA A) instruction. \\
\hline 7* & Carry. A bit indicating the preceding operation resulted in an overflow or an underflow from the 8 -bit accumulator. \\
\hline
\end{tabular}
*Note 1: Bits 3 through 7 are saved on the stack by subroutine calls or interrupts. Bits 3 and 4 are restored upon execution of an RET instruction, whereas all 5 bits are restored by RETR.
Note 2: FO is not saved on the stack (as in an 8048).
Note 3: Bits 0-5 cleared on a RESET.

\subsection*{2.1.5 Stack Pointer (SP)}

The stack pointer is an independent 3 -bit counter which points to designated locations in the internal RAM that holds subroutine return parameters. The stack itself is located in RAM locations 8-23 (see Figure 5).
Each entry in the stack takes up two bytes and contains both the PC and status bits. When reset to zero, the stack pointer actually points to locations 8 and 9 in RAM. Since the stack pointer is a simple up/down counter, an overflow will cause the deepest stack entry to be lost (the counter overflows from 111 to 000 and underflows from 000 to 111).
Note: If the level of subroutine nesting is less than eight ( 8 ), the unneeded stack locations may be used as RAM.


Note: The odd numbered RAM bytes in the stack area have two (2) extra bits to allow for storage of the bank select switch bits. This feature allows interrupt routines and subroutines to be located outside the current 2k program memory bank.

FIGURE 5. Typical Stack Composition

\subsection*{2.0 Functional Description (Continued)}

\subsection*{2.1.6 Data Memory (On-Chip RAM)}

The data memory nominally consists of 648 -bit locations and is utilized for working registers, the subroutine stack, pointer registers and scratch pad. There are two sets of working/pointer registers (R0-R7) which are selected by the Select RAM Bank instruction. The stack area is located in locations 8-23. Locations 32-63 contain the scratch pad memory. To facilitate 16 -bit Video Memory Management there are two 8 -bit extension registers (RA and RB) which are associated with the R0 and R1 registers respectively of whichever RAM bank is currently selected (see Figure 6). i.e., There is only one RA register and only one RB register.

register bank 0 Or 1 is selected under program control.
TL/DD/5526-13
FIGURE 6. RAM Memory Map

\subsection*{2.1.7 Timer}

The On-Board Timer is an 8-bit up counter which sets the Timer Overflow Flag and generates an internal interrupt (if enabled) whenever it overflows from FF to zero. The Timer may be stopped, started, loaded and read from by the CPU. The Timer clock is derived from the CPU clock as shown in Figure 7. Whenever a Start Timer instruction is executed the \(\div 32\) is initialized to its zero state to insure a full count measurement. After overflow the timer keeps counting until the next FF to zero overflow at which time the overflow flag will be set and another interrupt generated. The overflow flag can only be reset through the JTF and JNTF instructions.


TL/DD/5526-14
FIGURE 7. Timer Clock Generation

\subsection*{2.1.8 Interrupts}

The interrupt circuitry handles two generic classes of interrupt conditions called Internal and External. Either class has its own master control which can be activated through software enable and disable instructions. On an interrupt service the currently executing instruction is completed, then two CPU cycles are used as the program counter and bits 3-7 of the PSW are pushed onto the stack and stack pointer is incremented.

Then the interrupt vector address ( 3 or 7 ) is loaded into the PC and service started. Whenever an interrupt condition is being serviced all other interrupts of either class are locked out until a RETR instruction is executed to conclude interrupt service. If both an external and internal interrupt arrive at the same time, the external interrupt is recognized first.

\subsection*{2.1.8.1 External Interrupt}

The External Interrupt consists solely of the shared INTR/ RE10 pin. External interrupts on this pin will be detected if the setup and hold times as shown in the timing diagrams are met. This pin is a level sampled interrupt which means that as long as the pin is low during the sampling window an interrupt will be generated. In addition, the INTR pin is the only external pin whose logic state can be directly tested through software.

\subsection*{2.1.8.2 Internal Interrupts}

The Internal Interrupts consist of seven internal operational conditions plus the light pen arranged in an 8-bit wide register as shown in Figure 8. Activation of an internal interrupt condition causes a corresponding register bit to be set, Figure 9. Each internal interrupt may be individually masked out through the Interrupt Mask register which has the same bit assignments as the Interrupt register and can be loaded from the accumulator. A zero in the Interrupt Mask register inhibits the interrupt and a one enables it. Further interrupt processing is as shown. To determine which of the eight internal conditions caused the interrupt the CPU must read the Interrupt register into the accumulator. To acknowledge receipt of the interrupt certain bits are automatically cleared on a read while others are reset upon service of the particular interrupt.
The conditions under which each of the interrupts are generated and cleared are as follows:


TL/DD/5526-16
Note: The interrupt flags indicated by an asterisk ( \(\left(^{*}\right.\) ) are cleared when the Interrupt Register is read.

FIGURE 8. Internal Interrupt Register Bit
0 Vertical Interrupt-Generates an interrupt at the end of the display row designated by the Vertical Interrupt Register. Interrupt bit cleared on a CPU read of the interrupt register. If VIR > Vertical Length Register no interrupt will be generated.

\subsection*{2.0 Functional Description (Continued)}


TL/DD/5526-15
FIGURE 9. Internal Interrupt Processing

1 End of Row Interrupt-Generates an interrupt at the end of each display row when the Current Row Start Register is updated for the next row. Used in conjunction with the Row Sequencing Control Bit (5) in the System Control Register to implement Row Pointer Look-Up Tables and Horizontally Split Screens. Interrupt bit cleared on a CPU write to the Home Register. Does not generate interrupts for those rows blanked during vertical blanking.
2 UART Transmit Buffer Empty-Generates an interrupt when the Transmit Buffer empties out after dumping a character into the Transmit Shift Register. Interrupt bit cleared on a CPU write to the Transmit Buffer.
3 Transmitter Empty-Generates an interrupt when BOTH the Transmit Buffer and Transmit Shift Register are empty. The interrupt bit is cleared when the CPU loads the transmit buffer.
4 UART Receiver Buffer Full-Generates an interrupt when the Receiver Buffer fills up with a character from the Receive Shift Register. Interrupt bit cleared on a CPU read of the Receiver Buffer.
5 Light Pen Interrupt-Generates an interrupt on each falling edge detected on the shared \(\overline{\mathrm{LP}} / \mathrm{RE} 9\) pin. Since only falling edges generate interrupts and the input is sampled each CPU Cycle, a high level must be sampled between falling edges in order to be considered a new interrupt. This interrupt is used to latch the light pen position registers. For further information see Light Pen Description. Interrupt bit cleared on a CPU read of the interrupt register.

\section*{Bit}

6 Timer Interrupt-Generates an interrupt when the internal 8-bit Timer overflows from FF to 00 . Interrupt bit cleared on a CPU read of the interrupt register.
7 Real-Time Interrupt-Generates interrupts at a software programmable frequency that is generally in the Hertz range. (See CPU Clock Generation.) Thus permitting the implementation of a real-time clock or timer. Interrupt bit cleared on a CPU read of the interrupt register.

\subsection*{2.1.9 Clock Generation}

All chip clocks are derived from the one external crystal connected between pins 22 and 23. This master clock also doubles as the video dot clock. The crystal frequency is constrained to lie within the range of 3 to 18 MHz . The CPU clock is derived from the crystal clock by either using it djrectly or by dividing down by a factor of 1.5 (Figure 10).


TL/DD/5526-17
FIGURE 10. CPU Clock Generation
The choice is software programmable through bit 0 in the System Control Register. The exact selection is made in consideration of the fact that the CPU clock must lie within the range of 3 to 12 MHz . In addition, the choice of divide by modes will also impact the display character cell width due to the nature of the video controller. Specifically with \(\div 1.5\)

\subsection*{2.0 Functional Description (Continued)}
the cell width must be \(\geq 8\) dots wide whereas with \(\div 1\) the cell width must be \(\geq 6\) dots wide.
The low clock rates necessary to implement Cursor Blinking, Character Blinking and the Real-Time Interrupt are derived by passing the vertical sync frequency through a 5 -bit Blink Rate Divisor Register, (Figure 11). The resultant frequency is used as the Cursor Blink Clock. This clock is then further divided by 2 to yield the Character Blink and RealTime Interrupt Clocks. For example, to get a 1 Hz real time interrupt, with a 60 Hz system, set the 5 bit Divisor Register to 30 in order to yield a 2 Hz signal which is then divided by 2.


TL/DD/5526-18

\section*{FIGURE 11. Blink Clock Generation}

\subsection*{2.1.10 Oscillator Operation}

The on-board oscillator circuit consists of a phase inverter which, when used with an external parallel resonant tank, (Figure 12a), will yield the required oscillator clock. Crystals should be specified for AT cut and parallel resonant operation with the desired load capacitance (typically 20 pF ). If one desires to externally generate the clock and input it to the chip, he may do so by driving XTAL1 (pin 23) and XTAL2 (pin 22) as shown in Figure \(12 b\).


TL/DD/5526-19
FIGURE 12a. TMP Oscillator


TL/DD/5526-20
Note: Use AS TTL devices if faster than 12 MHz .

\section*{FIGURE 12b. External Oscillator Mode}

\subsection*{2.2 DISPLAY MEMORY CONTROLLER}

The video display data resides in the external Video Memory which is managed by the Display Memory Controller (DMC) through the System Bus. Either the CPU or the Video Controller may access the display memory by presenting its requests to the DMC. A maximum of three Video Memory accesses (Reads or Writes) can be performed by the DMC during each CPU instruction execution cycle. Because the CPU can access the Video Memory, one may expand CPU I/O or data memory by memory mapping into the Video

Memory space. Up to 64k locations may be addressed over the 16 -bit System Bus. Data word widths may be 8 or 16 bits depending upon whether external character attribute selection is used. The actual bus multiplexing mode is controlled by bit 4 in the System Control register. The Video Controller has the highest priority in obtaining Video Memory accesses with the CPU getting in on a space available basis. If all memory accesses are being taken by the Video Controller (rarely), the CPU is put into a wait state should it try to access video memory. To ease accessing requirements and boost throughput the Video Controller utilizes a 4-level data FIFO which is normally kept full of display data.

\subsection*{2.2.1 Display Memory Control Reglsters}

In order to facilitate the management of video data for such features as a Screen scroll, memory paging and row lookup the DMC utilizes a number of registers which address the video RAM space. Each of these pointers is 16 bits wide and writable or readable from the 16-bit HACC/ACC pair as the case may be. There are 2 video data accessing modes as determined by bit 5 in the SCR, Sequential and Table Lookup. The functions of the pointer registers vary depending upon the accessing mode selected. Their designators are:
HOME \(=\) Home address register. Read and write.
\(B E G D=\) Beginning of diplay RAM. Write only.
ENDD = End of display RAM. Write only.
CURS = Cursor address register. Read, Write, Increment, Decrement.
SROW \(=\) Status section register. Write only.
CRSR = Current row start register. Not directly accessed.

\subsection*{2.2.2 Sequential Access Mode}

In this mode display data is accessed from sequential address locations in the video memory until the data requirements for the current screen field are fulfilled. The location from which the first display character is taken is the one pointed to by the HOME register. By modifying the contents of HOME one may implement a row scroll or paging operation. The BEGD and ENDD are used to control the wraparound condition when HOME gets near the end of available display RAM as determined by ENDD. In this instance, when sequential accessing brings us to the end of memory as pointed to by ENDD, the controller wraps around by jumping back to the beginning of display memory as pointed to by BEGD. The value in ENDD should be the last location in display memory +1 . Also the size of the display memory between BEGD and ENDD (ENDD - BEGD) must be an integral number of display rows. The CURS in both accessing modes merely identifies the current cursor position in display memory so that the cursor characteristics can be inserted into the video at the appropriate character position. In addition to the display of normal video data one may elect to have a special status section displayed using data from a separate section of video memory. The status section would consist of an integral number of display rows on the bottom of the screen. This feature operates by reloading the video RAM pointer with the contents of SROW when the desired row position at which to start the status section comes up. The particular row at which the status display starts is defined in the Timing Chain. Once the video RAM pointer is jumped to SROW, data accessing again proceeds sequentially from there until the data requirements for the current field are satisfied.

\subsection*{2.0 Functional Description (Continued)}


TL/DD/5526-21

Whether a status section is used or not, upon accessing all of the data necessary to display a field, the video RAM pointer is reset to HOME in preparation for the display of a new field.

\subsection*{2.2.3 Table Lookup Mode}

The CRSR (transparent to the user) is a pointer to the address of the first character in a display row. It is required because each time a scan line is displayed, all display characters in the row must be accessed anew. Since a row is made up of a number of scan lines, we must recover the address of the first character in the row for each scan in the row. After a row is done, the CRSR is normally advanced to point to the first character in the next row.
In table look-up mode the starting memory location of the next row is loaded into the CRSR from the HOME register at the end of each row. The HOME register was presumably updated by the CPU since the last end of row.
A CRSR load also generates the internal End of Row interrupt which the CPU will use as a signal to reload HOME. Finally, reloading HOME will clear out the End of Row interrupt. If the status section feature is used, upon reaching the begin status row location the CRSR will be loaded with SROW instead of HOME for that row. After which CRSR will revert back to load from HOME for the remaining rows on the screen.

\subsection*{2.3 SYSTEM CONTROL REGISTER}

Through the System Control Register (SCR) the user specifies several important chip operational conditions. It is an 8 -bit write only register which is loaded from the CPU accumulator.

*Bit 0 is set to 1 by RESET and bit 7 is set to 0 by RESET.
FIGURE 13. System Control Register

\subsection*{2.4 VIDEO CONTROL REGISTER}

Through the Video Control Register (VCR) the user specifies several video display features to the chip. It is an 8 -bit write only register which is loaded from the CPU accumulator.

\subsection*{2.0 Functional Description (Continued)}


\subsection*{2.5 CRT REFRESH LOGIC}

All video timing and clocking signals are derived from a series of counters and comparators called the Video Timing Chain. The chain is driven by the dot/crystal clock and ultimately divides down to the very slow blink clock, (Figure 15). By having the program initialize the registers in the chain a user may specify all aspects of video generation.
The chain also controls the size and placement of the cursor and underline attribute within a character cell as well as the cell partitioning for block graphics display. All totaled, the chain consists of 14 wire only registers. They are loaded indirectly by using the Timing Chain Pointer (TCP), a 4-bit pointer to registers in the chain, and the MOV @TCP, A instruction.

FIGURE 14. Video Control Register


FIGURE 15. TMP Video Timing Chain

\subsection*{2.5.1 TMP Timing Chain Registers} TCP

\section*{Horizontal Timing}

0 Horizontal Length Register - HLR 7 bits
- Total number of character cells in a horizontal scan and retrace.
- Enter desired count - 1

1 Horizontal Blank Begin Register - HBR 7 bits (Characters/Row)
- Character position in horizontal scan after which horizontal blanking begins.
- Enter desired number of displayed characters/row - 1.

2 Horizontal Sync Begin Register - HSBR 7 bits
- Character position in horizontal scan after which horizontal sync begins (rising edge), HSBR \(\leq\) HLR.
- Enter desired count +2 .

\subsection*{2.0 Functional Description (Continued)}

\subsection*{2.5.1 TMP Timing Chain Registers (Continued)} TCP

\section*{Horizontal Timing}

3 Horizontal Sync End Register - HSER 7 bits
- Character position in horizontal scan after which horizontal sync ends (falling edge), HSER \(\leq\) HLR.
- Enter desired count +2.

Note: The polarity of the horizontal sync signal can be inverted by switching the values in the two horizontal sync registers.

\section*{Character Height Definition}

4 Character Scan Height Register - CSHR 4 bits (see Figure 16a)
High - Scan line height of a character cell.
Nibble - Enter desired number of scan lines - 1.
4 Extra Scans/Frame - ES/F 4 bits
Low - Number of extra scans to be added to a frame if desired.
Nibble - Enter desired number of extra scans -1.
- To get no extra scans make ES/F \(=\) CSHR. ES/F must be \(\leq\) CSHR.

TCP
Vertical Timing
5 Vertical Length Register - VLR 5 bits
- Total number of display and retrace rows in a frame.
- Enter desired number of rows - 1 .

6 Vertical Blank Register - VBR 5 bits (Rows/Screen)
- Row position in vertical scan after which vertical blanking begins, VBR < VLR.
- Enter desired number of displayed rows - 1.

7 Vertical Sync Begin Register - VSBR 4 bits
High - Scan line position in first blank row at which vertical sync begins (falling edge). Sync starts 1 char time after Nibble blanking for that line starts (except when VSBR \(=\) CSHR sync will start 1 char time after blanking of the last displayed scan line).
- Enter desired scan line position - 1.

7 Vertical Sync End Register - VSER 4 bits
Low - Scan line position after start of vertical sync at which vertical sync ends (rising edge). Sync ends 1 char time Nibble after horizontal blanking for that scan line start.
- Enter desired scan line position - 1.

Note: If VSER = VSBR there will be no vertical sync signal.
8 Status Row Begin Register - SRBR 5 bits
- Row count after which the status row is inserted.
- Enter desired row position - 1.

TCP

\section*{Cursor and Graphics Control}

9 Blink Rate 5 bits
Upper - Divider driven by the vertical sync frequency to yield the slow cursor, character and real-time blink rates.
5 Bits - Enter desired divisor - 1.
9 Blink Duty Cycle 3 bits
Lower - Approximate ON time of blink signal.
3 Bits \(-000=\) shortest, \(111=\) longest ( \(100=50 \%\) duty cycle \()\).
10 Graphics Column Register - GCR 8 bits
- Assign dot positions to left, middle and right character cell columns for block graphics operation.

11
Graphics Row Register - GRR 8 bits
- Defines scan count at which middle row for block graphics characters begins (upper nibble) and at which bottom row begins (lower nibble). The middle row (upper nibble) must be \(\geq 1\).
- Enter desired scan count - 1.

12 Underline Size Register — USR 8 bits (see Figures 16a, b, c)
- Defines the beginning (upper nibble) and ending (lower nibble) scan lines for the underline attribute. Values must be \(\leq\) CSHR.
13 Cursor Size Register - CSR 8 bits (see Figures 16a, b, c)
- Defines the beginning (upper nibble) and ending (lower nibble) scan lines for the cursor. Values must be \(\leq\) CSHR.
2.0 Functional Description (Continued)


FIGURE 16. Underline and Cursor Register Operation
Note: The internal cursor flip-flop gets set to ON whenever a scan line corresponding to the begin cursor nibble is reached, and gets set to cursor OFF whenever a scan line corresponding to the end cursor nibble is reached. The cursor attributes are inserted whenever the character position being displayed corresponds to the one pointed to by the cursor address register. A similar situation applies for characters with the underline attribute selected. Therefore, care should be taken when setting the ES/F register and setting the cursor and underline sizes. In particular the ES/F value should not be between the upper nibble and lower nibble values of the underline size register or between the upper nibble and lower nibble values of the cursor size register. To use the cursor as a pointer without displaying it, set the lower nibble of the cursor size register to a value less than CSHR and the upper nibble to a value greater than CSHR.

\subsection*{2.5.2 TIMING CHAIN LOAD VALUE EXAMPLE}

It is desired to have a display field of 80 columns by 25 rows with the last screen row being a status row. It has been determined that 25 character width times will be necessary to complete horizontal retrace and that Horizontal sync should be positioned to start a full seven character times after blanking and end twenty characters after blanking to give us a total sync width of 13 character times. (See Figure 17 for example.)
Additionally, vertical retrace will take 23 scan line times to complete with vertical sync starting three scan line times after vertical blanking begins and occupying a total period of 11 scan lines.
It is desired to make the character cells 12 scan lines tall. The cursor will be a block shape and occupy the bottom 11
scan lines in a cell. The underline attribute will actually be a strike through dash occupying the 4th scan line from the top in a cell.
Our line width is 80 displayed characters plus 25 for retrace making HLR \(=80+25-1=104\). Blanking will start after the 80th character so HBR \(=80-1=79\). To achieve seven character times after horizontal blanking, HSBR \(=\) \(87+2=89\). To achieve twenty character times after blanking HSER \(=100+2=102\) (note \(102-89=13\) total). Cell height is 12 lines so CSHR \(=12-1=11\). Since there are 12 scan lines per cell or row, vertical retrace will require \(23 / 12=1\) row and 11 scan lines. This makes our total row count VLR \(=25+1-1=25\) and ES/F \(=\) \(11-1=10\). Thus, timing chain location 4 would be coded: 1011 1010. We will display 25 rows so VBR \(=25-1=\) 24. Vertical sync will start at the beginning of the fourth scan


FIGURE 17. Typical Video Screen Format Specification

\subsection*{2.0 Functional Description (Continued)}
line of the row after blanking begins so VSBR \(=4-1=3\). It will run for 11 scan lines or specifically the \(4,5,6,7,8,9\), 10, 11, 12, 1, 2 ending at the beginning of the 3rd so VSER \(=3-1=2\). The status row will be after the 24th so SRBR \(=24-1=23\). To specify the underline and cursor sizes one must remember that the first scan line is numbered 0 . To get our 11 line block cursor we begin after the 0 line and end at the end of the 11 line making CSR \(=0000\) 1011. The underline dash will be USR \(=00110100\). Note that the CSHR determines the scan counter modulo and if a scan compare register value (ES/F, VSBR, VSER, USR, CSR) is never reached, the signal end or begin will never be initiated.

\subsection*{2.6 ATTRIBUTES}

Eight independent attributes may be inserted itno the video dot stream to affect display characters on either an individual or global basis. The eight attributes along with their con-


TL/DD/5526-27
FIGURE 18. Attribute Bit Assignments
trol word bit assignments are detailed in Figure 18. The scope with which a particular set of attributes affects the display depends upon whether attribute control is internal or external as determined by bit 4 in the VCR.
Attributes are present if the corresponding bit is a ZERO (low).

\subsection*{2.6.1 Internal Attribute Selection}

In internal mode attribute control comes from one of two internal attribute latches designated ALO and AL1, either of which is directly loadable from the CPU accumulator. The choice of which of the two is used for a particular display character is determined by bit 7 (MSB) in the display memory data byte with \(0=A L 0\) and \(1=\) AL1. (Characters are represented in display memory as ASCII values occupying the low 7 bits of each 8 -bit byte thus leaving bit 7 free for attribute control.)

\subsection*{2.6.2 External Attribute Selection}

In external mode each display character has associated with it, a dedicated attribute field in the form of a high 8 -bit extension to the regular display memory character byte. To use this mode the system bus msut be configured for 16 -bit bidirectional operation (SCR bit \(4=1\) ) and external attributes must be selected (VCR bit \(4=1\) ).

\subsection*{2.6.3 Attribute Processing}

Each of the eight attributes may be independently enabled thus yielding a number of possible combinations. The exact processing involved is shown in Figure 19. Note that attributes are always present. Whether any of them are active depends upon the particular control bit being enabled in the latch or memory.


TL/DD/5526-28
FIGURE 19. TMP Attribute Processing

\subsection*{2.0 Functional Description (Continued)}

\subsection*{2.6.4 Attribute Operation}

Reverse Video: A character and its surrounding cell are reversed in video from what was selected for the rest of the screen.
Half Intensity: To use the half intensity function the shared INTENSITY/FO CLK pin (25) must be selected for INTENSITY operation by setting SCR bit 6 low. In operation the half intensity pin will be low whenever a character for which the attribute is active is being displayed. To perform the actual attenuation function external circuitry must be connected between the INTEN and Video Output pins. In fact the signal may be used for another purpose such as switching between two colors.
Blink: \(\quad\) A character or the field around it blinks as selected by VCR bit 0.
Double Height: A designated character is stretched out so that it will occupy a 2 -row tall space. This attribute is implemented by slowing down by half the scan line stepping to the internal character generator. To use this attribute the desired double high character must be placed into the two display memory locations corresponding to the top and bottom row positions. For both locations the double high attribute is set. In addition the Blank attribute for the bottom character is also set to tell the controller it is the bottom half of a double high character. The double high attribute has no effect on element graphics or on pixel graphics displays. If an external character generator is used special circuitry must be employed to implement double high characters.
Double Width: A designated character is stretched out so that it will occupy a 2 -character cell wide space. This attribute is implemented by slowing down by half the clock to the video dot shifter. To use this attribute the desired double wide character must be placed in the left character position and the double wide attribute bit set. The following character position (right) can have any character as it will be ignored.
Underline: If set this attribute causes the underline figure to be added to the video dot stream. Since the underline, like the cursor, can be specified as to position and size in the character cell, the underline can be an overline, block, strike through or any one of a number of effects. The underline overwrites any dot where it overlaps the character.
Blank/Double A character is inhibited from being displayed while still allowing it to be stored in the display memory. If this High Bottom: attribute and the double height attribute are set for the same character, the normal blank function is disabled for that character position and the character is displayed as the bottom half of a double height character.
Graphics: This attribute determines whether the video memory data byte as accessed by the display memory controller is routed through the character generator or block graphics control logic. If routed through the block graphics logic (attribute active) the effect on the video display will be as described in the Block Graphics section. Note that because Block Graphics mode is selected as an attribute it may be mixed in with normal alphanumerics characters. Also all other attributes with the exception of double height operate on the block graphics characters.

\subsection*{2.7 CHARACTER GENERATOR}

The internal character generator holds 128 characters in a \(7 \times 11\) matrix. The standard character sets are addressed using 7-bit ASCII codes stored in the display memory. When operating with fonts smaller than the maximum of \(7 \times 11\), zeroes are encoded into the unused bits. When putting out a character the video controller always starts character generation on the second scan line of a row, leaving the first scan line blank. Similarly, the first (left) column in a character cell is blanked with character generation starting on the second column. Therefore, the specified cell size must be one greater in height and width than the display characters (including descenders) otherwise they will be chopped off. If the character cells are larger than the internal \(7 \times 11\) matrix, blank dots will be put out after exhausting the internal generator (See Figure 20 for example.)


FIGURE 20. Character Cell Format

\subsection*{2.7.1 External Character Generation}

The chip may be used with an external character generator by switching over to a pixel graphic display mode with modified address stepping as controlled by VCR bits 6,7 . In this mode an external character generator supplies pixel data to the chip as depicted in Figure 21. Character addressing comes from the display memory and scan line stepping from a 4-bit counter clocked by the Horizontal Sync. Scan line synchronization is achieved by using the Scan Count Clear signal coming out on RE11, pin 36. After the display of a row it pulses low to initialize the scan line counter for the start of a new row. In pixel mode both the character and any spacing between characters must be encoded into the external character generator. In addition, the chip will access and use at most 8 bits of pixel data for each character cell. However, if the cell width is specified to be 9 or 10 , the ninth and tenth dots will repeat what was coded into the first. Therefore, assuming at least one dot spacing between characters, external fonts can at most be seven dots wide.
No limitations apply to the height of a character as long as the external generator can supply all of the scan lines as specified by the CSHR. As in regular pixel mode the LSB brought in is the first dot put out.
Since the eighth data bit is used for character generation it cannot effectively be used for internal attribute latch selection although one of the latches will be selected every data byte. Therefore, both internal attribute latches must be loaded with the same values. If external attribute operation is specified the full 8 -bit high order attribute field is available for usage.

\subsection*{2.0 Functional Description (Continued)}


TL/DD/5526-30
FIGURE 21. External Character Set Implementation

\subsection*{2.8 BLOCK GRAPHICS}

Block graphics is an alternative display mode to normal alphanumerics which is selected through attribute bit 7. Example (Figure 22). It can operate on a character cell by character cell basis (see Attributes) and words by rerouting display memory bytes through the Block graphics logic instead of the internal character generator.


TL/DD/5526-31
FIGURE 22. Example Block Graphics Display Patterns
The Graphics Logic operates by partitioning the character cell space into nine possible areas as shown in Figure 23 and then using the seven lower bits in the display data byte to turn these areas on or off. In this way one can draw contiguous lines or simple geometric figures while at the same time displaying alphanumeric characters in other cells.
The partitioning of the cell is controlled by two timing chain registers which specify two Horizontal and two Vertical cut off points to the graphics logic. Through these two registers one can make the sections as large or as small as desired, even eliminating sections entirely. Note that data bits 0 and 5 each control two sections as depicted in Figure 23.

\subsection*{2.8.1 Graphics Partitioning}


TL/DD/5526-32
FIGURE 23. Block Graphics Cell Partitioning
The registers defining the graphics areas function as follows:
The Graphics Row Register - 8 bits (GRR) is divided into the following two (2) registers:
- Graphics Middle Row, (GMR): Defines the scan count at which the middle row begins (4 most significant bits of GRR).
- Graphics Bottom Row, (GBR): Defines the scan count at which the bottom row begins (4 least significant bits of GRR).
See Figure 24.1a for row example.

\subsection*{2.0 Functional Description (Continued)}

The Graphics Column Register - 8 bits (GCR) controls vertical partitioning through bit patterns as follows: (See Figure 24.)


TL/DD/5526-33
FIGURE 24. Block Graphics Column Partitioning


TL/DD/5526-44
\[
\begin{aligned}
& \text { GRR }=24 \\
& \text { GCR }=60(01100 \times X X) \\
& \text { cell size }=6 \times 7
\end{aligned}
\]

FIGURE 24.1a Block Graphics Example
For all bits in the Graphics Column Register, a one assigns that bit position to the middle column. A zero in an L bit position assigns that bit position to the left column. A zero in an \(R\) bit position assigns that bit position to the right column. There is always at least one middle dot although the left and right sections may be eliminated entirely. For 10 dot wide cells the 10th bit will repeat the 9th bit. An easy way to determine the column partitioning is to fill the GCR with all ones, thereby making it one large middle section. Then, starting from the outermost \(L\) and \(R\) bit positions, put zeros in until the left and right sections are the sizes needed.

\subsection*{2.9 PIXEL GRAPHICS}

When bits 6 and 7 of the Video Control Register are both set to 1, the character generator and block graphics circuits are disabled. Video output directly reflects the contents of the display memory byte on a pixel (dot) per bit basis with data output LSB first. Example (Figure 25).
Nine bits at a time are accessed from each video memory location with as many bits being used as defined in the character cell width specification. If a cell width of 10 is specified


TL/DD/5526-34
FIGURE 25. Example Plxel Graphics
the 10th bit will merely repeat the 9th bit. Attributes are still operable in pixel mode, on a data byte basis, with internal and external operation possible. With internal attribute latch operation the same values must be loaded into both latches since the usual latch select bit is now being used for pixel control. Unless, however, only a 7 dot wide cell is used leaving the 8th bit free. With external attribute operation we are now limited to a 7 -bit attribute field since pixel data can now occupy 9 of the 16 bus bits. Because of this the LSB attribute, Reverse Video is totally disabled from operation in Pixel Graphic mode. This also applies to internal attribute latch operation. Note, however, that reverse entire screen video is still operable. Address sequencing through the video memory is sequential with as many data bytes being read in as is necessary to satisfy the pixel requirements of the screen.

\subsection*{2.10 LIGHT PEN}

Activation of the light pen interrupt causes the horizontal and vertical screen position of the currently displayed character to be latched into the Horizontal Light Pen Register HPEN ( 7 bits) and Vertical Light Pen Register VPEN ( 5 bits) respectively. Both HPEN and VPEN may be read into the CPU accumulator. The values latched remain in VPEN and HPEN until another light pen interrupt latches new values.

\subsection*{2.11 UART}

The UART features full duplex operation with double buffered Receive and Transmit sections. Baud rate generation is fully programmable through a 2-stage divider chain. CPU control of the UART is extensive with polled or interrupt driven operation possible.


FIGURE 26. TMP UART Block Dlagram

\subsection*{2.0 Functional Description (Continued)}

\subsection*{2.11.1 UART Control}

UART Status Register (STAT): Contains error and status bits which reflect the internal state of the UART. Read into CPU accumulator. Bits 0,5 are the same as those found in the internal interrupt register.


TL/DD/5526-36
UART Status Register bits 1, 2, 3 are only cleared on a chip reset or a read of the UART Receive Buffer. If another word were to come in before the Receive Buffer could be read the errors associated with the new word would add to those already present. The receipt of a new word can cause the three bits to go from a 0 to a 1 , but not from a 1 to a 0.

\section*{FIGURE 27. UART Status Register}

Note: The Transmit Output Register Empty flag is set to one whenever the transmitter is ide. The flag is reset to zero when a data character is transferred from the Transmit Buffer to the Output Register. This transfer does not occur until the next rising edge of the internal UART Transmit Clock. The Transmitter Output Register Empty flag occurs at the beginning of the last stop bit.
UART Control Register (UCR): Contains control bits which configure the format of transmitted data and tests made upon received data. Written to from CPU accumulator.


TL/DD/5526-37
-Bit 5 set to 0 by RESET.
FIGURE 28. UART Control Register


FIGURE 29. UART BAUD Clock Generation

\subsection*{2.0 Functional Description (Continued)}

The frequency coming out of the BAUD Rate Divisor is then passed through the UART Multiplex Register. Through the UART Multiplex Register one can specify that the Transmitter or Receiver clock be the same or a power of two multiple of the other.
UART Multiplex Register (UMX): Contains the bits which determine the divisor which is used to count down from the primary baud rate when different rates are used for send and receive (eight bits).


TL/DD/5526-40
FIGURE 31. UART Multiplex Register
The actual baud rate may be found from:
\(B R=F c /\left(16^{*} N^{*} P^{*} D\right)\)

\section*{Where:}

BR is the Baud Rate
Fc is the external crystal frequency
N is one plus the value of the Baud Rate Divisor contained in the Baud Rate Select Register and the Prescale Select Register.
\(P\) is the Prescale Divide Factor Selected by the value in the Prescale Select Register.
D is the Multiplex Register Divide Factor

\subsection*{3.0 Slave Processing}

The TMP may be used as a slave video controller by having a host system perform Direct Memory Accesses into the display RAM. To assist in implementing such a system the chip features two DMA control pins-HOLD (Hold Request) and HLDA (Hold Acknowledge). These two signals come out on shared ROM Expand Bus pins RE8 and RE12. To request a DMA access a host would activate HOLD (active high and await the acknowledging HLDA from the TMP before proceeding with the DMA. The TMP only allows DMA operations during the vertical blanking period and will activate HLDA in response to a HOLD shortly after vertical blanking starts. In DMA mode all 16 TMP System Bus drivers are tri-stated while the bus control signals RAM ALE, RAM RD, RAM WR go to their inactive (high) states. A HOLD request must arrive two CPU cycles before vertical blanking starts; otherwise it will miss that retrace cycle and will have to wait until the next one, one frame later. Once DMA mode is entered, it is maintained for the duration of vertical blanking regardless of the state of HOLD. Near the end of vertical blanking the DMA mode will terminate in
preparation for the display of the next frame, but the HLDA will NOT turn off. Specifically, this will occur one scan time before the end of vertical blanking. It is up to the designer to be sure that the host is off the BUS before this happens or suffer bus contention with the video controller. He can do this by either predetermining the length of time the host has to remain on the bus, or by using the end of vertical sync (as shown in Figure 32) to signal the end of a safe DMA period. If during DMA the CPU attempts to do a display memory access it would be put into a wait state until DMA is concluded and normal memory accessing is resumed.


TL/DD/5526-45
Vertical sync should be programmed to end as late as possible, but must end at least one scan time before the end of vertical blanking.

FIGURE 32

\subsection*{4.0 Reset}

The TMP will reset if the RESET (32) pin is held at a logic low ( \(<0.8 \mathrm{~V}\) ) for at least five CPU cycle times. This pre-supposes that the \(\mathrm{V}_{\mathrm{CC}}\) is up, stable and within operational limits ( \(+5 \mathrm{~V} \pm 10 \%\) ) and that the oscillator is running. For a power on reset, time must be allowed for the power supplies to stabilize (typically 50 ms ) and the oscillator to start up. If power supply noise or ripple causes \(V_{C C}\) to exceed the \(+5 \mathrm{~V} \pm 10 \%\) limits neither reset nor operation is guaranteed.
Internally, the RESET pin has a depletion load pullup that typically acts as a \(30 \mu \mathrm{~A}\) current source from \(\mathrm{V}_{\mathrm{CC}}\) in the voltage range of interest. A typical reset circuit with a 0.5 second reset pulse is shown in Figure 33.


TL/DD/5526-41
FIGURE 33. Typical Reset Circult

\subsection*{4.0 Reset (Continued)}

During RESET a number of internal registers are initialized as follows:

\subsection*{4.1 CPU}

CPU Clock divide \(=1.5(\) SCR bit \(0=1)\)

Program Counter \(\quad=0\)
Stack Pointer \(\quad=0\)
Program Memory Bank \(=0\)
RAM Register Bank \(=0\)
Timer Stopped
Instruction Register cleared
F0 and F1 cleared

\subsection*{4.2 INTERRUPTS}

Internal and External Interrupts disabled
Internal Interrupt Register set to 000011X0

\subsection*{4.3 UART}

Receiver initialized to look for start bit
Status Register set to 11110000
Transmitter initialized to wait for OUT XMTR instruction
Control Register bit \(5=0\) (No BREAK)

\subsection*{4.4 VIDEO}

Video generation shutdown (VCR bit \(5=0\) )
FIFO Cleared Out
Timing Chain Character Counter
Timing Chain Scan Counter Timing Chain Row Counter Timing Chain Blink Counter
\(\left.\begin{array}{l}=0 \\ =0 \\ =0 \\ =0\end{array}\right\}\) IN TEST MODE ONLY

\subsection*{4.5 PIN STATES AT RESET}

Pins 1-8 (SB0-7)

Pins 9-16 (SB8-15)

Pin 17 (VID CLK/FICLK)
Pin 18 (RAM ALE)
Pin 19 ( \(\overline{\text { RAM WR) }}\)
Pin 20 ( \(\overline{\text { RAM RD })}\)

Pin 21 (ALE)
Pin 22 (XTAL 2)
Pin 23 (XTAL 1)
Pin 24 (Gnd.)
Pin 25 ( \(\overline{\text { NTENS }} / \overline{\text { FO CLK }}\) )
Pin 26 (VO)
Pin 27 ( \(\overline{\mathrm{VS}}\) )
Pin 28 (HS)
Pin 29 (EA)
In TRI-STATE during reset and until either the CPU executes a MOVX instruction or bit 5 of the VCR is set.
If bit 4 of the SCR is set, SB8-15 will behave like SB0-7. If bit 4 of the SCR is cleared, SB815 will act as outputs (any of which may be either high or low). Note that bit 4 of the SCR may be one or zero at power-up.
High during reset and until bit 5 of the VCR is set.
High during reset and until the CPU executes a MOVX instruction or bit 5 of the VCR is set. High during reset and until the CPU executes a MOVX (of the output to display RAM variety) instruction.
High during reset and until either the CPU executes a MOVX instruction or bit 5 of the VCR is set.
Pulses continuously.
Crystal input or master clock input.
Crystal input.

May be either high or low during reset.
Low (because of asserted blanking signals) from reset until bit 5 of the VCR is set.
In TRI-STATE mode upon RESET, enabled when bit 5 of the VCR is set.
Low from reset until bit 5 of the VCR is set.
Input only. (must be tied HIGH \(\left(\mathrm{V}_{\mathrm{IH}_{2}}\right)\) )
4.0 Reset (Continued)

Pin 30 (SEN)
Pin 31 ( \(\overline{\mathrm{RD}})\)
Pin 32 ( \(\overline{\text { RESET }}\) )
Pin 33 (SO)
Pin 34 (SI)
Pin 35 (RE12/HLDA)
Pin 36 (RE11/ \(\overline{\text { SC LR })}\)
Pin 37 (RE10/INTR)
Pin 38 (RE9/LPEN)
Pin 39 (RE8/HLDR)
Pins 40-47 (R E0-7; I/O0-7)

Active during reset.
High during reset and until an IN PORT instruction is executed.
Input only.
High during reset and until an OUT XMTR instruction is executed.
Input only.
If HOLD is low: low during reset. If HOLD is high: low at falling edge of ALE and during PSEN, may be low or high at rising edge of ALE.
If reset asserted: low at falling edge of ALE and during \(\overline{\text { SEN, }}\), sampled value of internal Scan Count Clear signal is output at rising edge of ALE.

If reset asserted: low at falling edge of ALE and during PSEN. Always in TRI-STATE at rising edge of ALE.

If reset asserted: low at falling edge of ALE, in TRI-STATE during \(\overline{\text { SEN, }}\), and may be either high or low at the rising edge of ALE.

Pin 48 (iC)

\subsection*{5.0 Extra Attributes}

One may want to expand the external attribute field by adding more bits so that functions such as color (Red-Green-Blue drive) or grey scale may be implemented. Like the eight attributes which the chip handles internally these extra attributes would operate on a character cell basis. To add attribute bits one would have to duplicate the internal 4 level character/attribute FIFO externally using fast MSI chips. To assist in handling the external FIFO circuitry the TMP features two FIFO clocking signals on pins 17 and 25. The FIFO IN Clock ( \(\overline{\mathrm{FICLK}}\) ) is used to strobe attribute data into the external FIFO circuits in synchronism with the interneal TMP FIFO. Its timing is identical to RAM RD but is only active when the video does a display RAM read to load its FIFO. The FIFO OUT Clock ( \(\overline{F O} \mathrm{CLK}\) ) pulses for 1-3 bit times each time the video starts the display of a new charaster cell. The external FIFO would use the rising edge of this signal to clock out or latch the attribute output.

In order for the TMP CPU to access the additional attribute bits special bus gating arrangements would have to be worked out on the System Bus (Video Data Bus is at most 16 bits wide). Unless one were to run with internal attributes or only use a few of the external attributes in which case the unused bits could be used with the external FIFO. Whenever using the FO CLK the Intensity attribute is disabled since they both share the same pin.

\subsection*{6.0 TMP BUS Interfacing}

The two external buses on the TMP, ROM Expand and System are easily interfaced to as shown in Figures 34 and 35. Important bus information output from the chip is latched using the rising or falling edges of the various control signails. I/O port information is read in through a TRI-STATE \({ }^{\circledR}\) buffer chip such as an 81LS96.


TL/DD/5526-42
FIGURE 34. TMP ROM Expand BUS

\subsection*{6.0 TMP BUS Interfacing (Continued)}


FIGURE 35. TMP System Bus
TMP Registers (Excluding Timing Chain Registers)

\section*{TMP Registers}

\section*{Associated Intructions}
\begin{tabular}{ll} 
A & \(=\) Accumulator -8 bits \\
\# data & \(=\) data immediate \\
Rr & \(=\) Register \\
\(@ \operatorname{Rr}\) & \(=\) Register pointed to by R0 or R1
\end{tabular}
\begin{tabular}{ll}
\(*\) HACC & \(=\) High Accumulator -8 bits \\
C & = Carry Bit \\
\(*\) LONG R0 & \(=\) Register Pair, R0, RA \\
& \\
*LONG R1 & \(=\) Register Pair R1, RB \\
T & \(=\) Timer -8 bits \\
& \\
F0 & Flag 0 \\
F1 & \(=\) Flag 1 \\
INTR & Interrupt Register -8 bits
\end{tabular}
\begin{tabular}{|c|c|c|}
\hline \multicolumn{3}{|c|}{Associated Intructions} \\
\hline \multicolumn{3}{|l|}{CPU SECTION} \\
\hline ADD A, Rr & MOV A,Rr & XCH A,Rr \\
\hline ADD A, \# data & MOV A,@Rr & XCH A,@Rr \\
\hline ADD A,@Rr & MOV A, \# data & XCHD A,@Rr \\
\hline ADDC A, Rr & MOV Rr,A & XRL A,Rr \\
\hline ADDC A, \# data & MOV Rr, \# data & XRL A,@Rr \\
\hline ADDC A,@Rr & MOV @Rr,A & XRL A, \# data \\
\hline ANL A,Rr & MOV @Rr, \# data & JBn addr \\
\hline ANL A, \# data & MOVP A,@A & JNZ addr \\
\hline ANL A, @Rr & MOVP3 A,@A & JZ addr \\
\hline CLR A & RLA & DJNZ Rr,addr \\
\hline CPL A & RLCA & \\
\hline DAA & RR A & \\
\hline DEC A & RRC A & \\
\hline DEC Rr & ORLA, Rr & \\
\hline INC A & ORLA,@Rr & \\
\hline INC Rr & ORL A, \# data & \\
\hline INC @Rr & SWAP A & \\
\hline *MOV A,HACC & \multicolumn{2}{|l|}{*MOV HACC,A} \\
\hline CLRC CPLC & JNC addr & JC addr \\
\hline \begin{tabular}{l}
*DECL RO \\
*MOVL RO,A
\end{tabular} & \begin{tabular}{l}
*INCL RO \\
*MOVXA @RO
\end{tabular} & \begin{tabular}{l}
*MOVL A,Ro \\
*MOVX @RO,A
\end{tabular} \\
\hline \begin{tabular}{l}
*DECL R1 \\
*MOVL R1,A
\end{tabular} & \begin{tabular}{l}
*INCL R1 \\
*MOVX A,@R1
\end{tabular} & \begin{tabular}{l}
*MOVL A,R1 \\
*MOVX @R1,A
\end{tabular} \\
\hline MOV A, \(T\) & MOV T,A & STOP T \\
\hline STRT T & *JNTF addr & JTF addr \\
\hline CLR FO CPLFO & JFO addr & *JNFO addr \\
\hline CLRF1 CPLF1 & JF1 addr & *JNF1 addr \\
\hline MOV A,INTR & JNXI addr & JXI addr \\
\hline *DIS II & DIS XI & *EN II \\
\hline EN XI & & \\
\hline
\end{tabular}

TMP Registers (Excluding Timing Chain Registers) (Continued)

*New instruction added to 8048 subset.

\section*{Symbol Definitions}
\begin{tabular}{|l|l|}
\hline Symbol & \multicolumn{1}{|c|}{ Definition } \\
\hline AC & Auxiliary Carry Flag \\
addr & Program Memory Address \\
b & Bit Designator (b \(=0-7)\) \\
BS & RAM Bank Switch \\
data & Number or Expression (8 bits) \\
DBF & Program Memory Bank Select Bits (2) \\
EXI & External Interrupt Pin \\
F0,F1 & Internal Flags \\
P & I/O Port (8 bits) \\
\hline
\end{tabular}
\begin{tabular}{|l|l|}
\hline Symbol & \multicolumn{1}{c|}{ Definition } \\
\hline PC & Program Counter \\
SP & Stack Pointer \\
TF & Timer Flag \\
\(\#\) & Prefix for Immediate Data \\
@ & Prefix for Indirect Address \\
()\(\left.^{\prime}\right)\) & Contents of Register \\
\((())\) & Contents of Memory Location pointed to by \\
& designated register \\
\(\leftarrow\) & Replaced by \\
\hline
\end{tabular}

\section*{Instruction Set}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Mnemonic} & \multirow[t]{2}{*}{Machine Code} & \multirow[t]{2}{*}{Function} & \multirow[t]{2}{*}{Description} & \multirow[t]{2}{*}{Cycles} & \multirow[t]{2}{*}{Bytes} & \multicolumn{5}{|c|}{Flags} \\
\hline & & & & & & C & AC & HACC & Fo & F1 \\
\hline ADD A, Rr & \(\begin{array}{llllllll}0 & 1 & 1 & 0 & 1 & r & r & r\end{array}\) & \[
\begin{aligned}
& (A) \leftarrow(A)+(R r) \text { for } \\
& r=0-7
\end{aligned}
\] & Add contents of designated register to the Accumulator (8-bit operation) & 1 & 1 & * & * & * & & \\
\hline ADD A, \#data & \begin{tabular}{cccccccc}
0 & 0 & 0 & 0 & 0 & 0 & 1 & 1 \\
\(d 7\) & \(d 6\) & \(d 5\) & \(d 4\) & \(d\) & \(d 2\) & \(d 1\) & \(d 0\)
\end{tabular} & (A) \(\leftarrow(A)+\) data & Add immediate the specified data to the Accumulator (8-bit operation) & 2 & 2 & * & * & * & & \\
\hline ADD A, @ Rr & \(\begin{array}{llllllll}0 & 1 & 1 & 0 & 0 & 0 & 0 & r\end{array}\) & \[
\begin{aligned}
& (A) \leftarrow(A)+((R r)) \text { for } \\
& r=0-1
\end{aligned}
\] & Add indirect the contents of data memory pointed to by Rr to the Accumulator (8-bit operation) & 1 & 1 & * & * & * & & \\
\hline ADDC A, Rr & \(\begin{array}{llllllll}0 & 1 & 1 & 1 & 1 & \mathrm{r} & \mathrm{r} & \mathrm{r}\end{array}\) & \[
\begin{aligned}
& (\mathrm{A}) \leftarrow(\mathrm{A})+(\mathrm{C})+(\mathrm{Rr}) \\
& \text { for } r=0-7
\end{aligned}
\] & Add with carry the contents of the designated register to the Accumulator (8-bit operation) & 1 & 1 & * & * & * & & \\
\hline ADDC A, \# data & \begin{tabular}{cccccccc}
0 & 0 & 0 & 1 & 0 & 0 & 1 & 1 \\
\(d 7\) & \(d 6\) & \(d 5\) & \(d 4\) & \(d 3\) & \(d 2\) & \(d 1\) & \(d 0\)
\end{tabular} & \((\mathrm{A}) \leftarrow(\mathrm{A})+(\mathrm{C})+\) data & Add immediate with carry the specified data to the Accumulator (8-bit operation) & 2 & 2 & * & * & * & & \\
\hline ADDC A, @ Rr & \(\begin{array}{lllllllll}0 & 1 & 1 & 1 & 0 & 0 & 0 & r\end{array}\) & \[
\left\lvert\, \begin{aligned}
& (A) \leftarrow(A)+(C)+ \\
& ((\operatorname{Rr})) \text { for } r=0-1
\end{aligned}\right.
\] & Add indirect with carry the contents of data memory pointed to by Rr to the Accumulator (8-bit operation) & 1 & 1 & * & * & * & & \\
\hline ANL A, Rr & \(\begin{array}{llllllll}0 & 1 & 0 & 1 & 1 & \mathrm{r} & \mathrm{r} & \mathrm{r}\end{array}\) & \[
\left\lvert\, \begin{aligned}
& (A) \leftarrow(A) \text { AND }(\mathrm{Rr}) \text { for } \\
& r=0-7
\end{aligned}\right.
\] & Logical AND contents of designated register with Accumulator (8bit operation) & 1 & 1 & & & & & \\
\hline ANL A, \# data & \[
\begin{array}{ccccccccc}
0 & 1 & 0 & 1 & 0 & 0 & 1 & 1 \\
d 7 & d 6 & d 5 & d 4 & d 3 & d 2 & d 1 & d 0
\end{array}
\] & \((\mathrm{A}) \leftarrow(\mathrm{A})\) AND data & Logical AND specified Immediate Data with Accumulator (8-bit operation) & 2 & 2 & & & & & \\
\hline ANL A, @ Rr & \(0 \begin{array}{llllllll}0 & 1 & 0 & 1 & 0 & 0 & 0 & r\end{array}\) & \[
\begin{aligned}
& (\mathrm{A}) \leftarrow(\mathrm{A}) \text { AND }((\mathrm{Rr})) \\
& \text { for } r=0-1
\end{aligned}
\] & Logical AND indirect the contents of data memory pointed to by Rr with Accumulator (8-bit operation) & 1 & 1 & & & & & \\
\hline ANL PORT, \# data & \begin{tabular}{cccccccc}
0 & 1 & 1 & 1 & 0 & 0 & 1 & 1 \\
\(d 7\) & \(d 6\) & \(d 5\) & \(d 4\) & \(d\) & \(d 2\) & \(d 1\) & \(d 0\)
\end{tabular} & \((\mathrm{P}) \leftarrow(\mathrm{P})\) AND data & Logical AND immediate specified data with output port (8-bit operation) & 2 & 2 & & & & & \\
\hline CALL addr & \[
\begin{array}{|llllll|}
\hline 10 & a 9 & a 8 & 1 & 0 & 1
\end{array} 0
\] a7 a6 a5 a4 a3 a2 a1 a0 & \[
\begin{aligned}
& \hline(\text { (SP) }) \leftarrow(\mathrm{PCO}-12) \\
& (\text { (SP) }) \leftarrow(\mathrm{PSW3}-7) \\
& (\mathrm{SP}) \leftarrow(\mathrm{SP})+1 \\
& (\mathrm{PCB}-10) \leftarrow \text { addr 8-10 } \\
& (\mathrm{PCO-7}) \leftarrow \text { addr 0-7 } \\
& (\mathrm{PC} 11-12 \leftarrow \text { DBF 0,1 } \\
& \hline
\end{aligned}
\] & Call designated subroutine & 2 & 2 & & & & & \\
\hline
\end{tabular}

Instruction Set (Continued)


\section*{Instruction Set (Continued)}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Mnemonic} & \multirow[t]{2}{*}{Machine Code} & \multirow[t]{2}{*}{Function} & \multirow[t]{2}{*}{Description} & \multirow[t]{2}{*}{Cycles} & \multirow[t]{2}{*}{Bytes} & \multicolumn{5}{|c|}{Flags} \\
\hline & & & & & & C & AC & HACC & FO & F1 \\
\hline INC Rr & \(\begin{array}{lllllllll}0 & 0 & 0 & 1 & 1 & r & r & r\end{array}\) & \[
\begin{aligned}
& (\mathrm{Rr}) \leftarrow(\mathrm{Rr})+1 \text { for } \\
& \mathrm{r}=0-7
\end{aligned}
\] & Increment by 1 the contents of the designated register (8-bit increment) & 1 & 1 & * & & & & \\
\hline INC @ Rr & 0 & \[
\begin{aligned}
& ((\mathrm{Rr})) \leftarrow((\mathrm{Rr}))+1 \mathrm{for} \\
& r=0-1
\end{aligned}
\] & Increment in direct the contents of data memory pointed to by \(\operatorname{Rr}\) (8-bit increment) & 1 & 1 & * & & & & \\
\hline INCL Rr & \(\begin{array}{llllllll}0 & 0 & 1 & 1 & 1 & 0 & 0 & \mathrm{r}\end{array}\) & \[
\begin{aligned}
& (\operatorname{Rr}) \leftarrow(\operatorname{Rr})+1 \text { for } \\
& r=0-1
\end{aligned}
\] & Increment by 1 the contents of the designated 16-bit register pair & 1 & 1 & & & & & \\
\hline IN PORT & \(\begin{array}{llllllll}1 & 1 & 1 & 0 & 0 & 0 & 0 & 1\end{array}\) & \((A) \leftarrow(P)\) & Input data from port into Accumulator (8-bit transfer) & 2 & 1 & & & & & \\
\hline IN RCVR & \(\begin{array}{llllllll}1 & 1 & 1 & 0 & 0 & 0 & 0 & 0\end{array}\) & \((\mathrm{A}) \leftarrow\) (RCVR) & Input contents of UART Receive buffer into Accumulator (8bit transfer). Also, clears Receive Buffer Full interrupt. & 1 & 1 & & & & & \\
\hline JBb addr & \begin{tabular}{cccccccc} 
b2 & b1 & b0 & 1 & 0 & 0 & 1 & 0 \\
a7 & a6 & a5 & a4 & a3 & a2 & a1 & a0
\end{tabular} & \begin{tabular}{l}
(PCO-7) \(\leftarrow\) addr if \\
(b) \(=1\) \\
(PC) \(\leftarrow\) (PC) +2 if \\
(b) \(=0\) for \(\mathrm{b}=0-7\)
\end{tabular} & Jump to specified address within page if Accumulator bit is set & 2 & 2 & & & & & \\
\hline JC addr & \[
\begin{array}{cccccccc}
1 & 1 & 1 & 1 & 0 & 1 & 1 & 0 \\
a 7 & a 6 & a 5 & a 4 & \text { a3 } & \text { a2 } & \text { a1 } & \text { a0 }
\end{array}
\] & \[
\begin{aligned}
& (\mathrm{PCO}-7) \leftarrow \text { addr if } \\
& \mathrm{C}=1 \\
& (\mathrm{PC}) \leftarrow(\mathrm{PC})+2 \text { if } \\
& \mathrm{C}=0
\end{aligned}
\] & Jump to specified address within page if Carry flag is \(s e t\) & 2 & 2 & & & & & \\
\hline JF0 addr & \begin{tabular}{cccccccc}
1 & 0 & 0 & 1 & 0 & 1 & 1 & 0 \\
\(a 7\) & \(a 6\) & \(a 5\) & \(a 4\) & \(a 3\) & \(a 2\) & \(a 1\) & \(a 0\)
\end{tabular} & \[
\begin{aligned}
& (P C 0-7) \leftarrow \text { addr if } \\
& F 0=1 \\
& (P C) \leftarrow(P C)+2 \text { if } \\
& F 0=0
\end{aligned}
\] & Jump to specified address within page if Flag FO is set & 2 & 2 & & & & & \\
\hline JF1 addr & \begin{tabular}{cccccccc}
0 & 1 & 1 & 1 & 0 & 1 & 1 & 0 \\
\(a 7\) & \(a 6\) & \(a 5\) & \(a 4\) & \(a 3\) & \(a 2\) & \(a 1\) & \(a 0\)
\end{tabular} & \[
\begin{aligned}
& (P C 0-7) \leftarrow \text { addr if } \\
& F 1=1 \\
& (P C) \leftarrow(P C)+2 \text { if } \\
& F 1=0
\end{aligned}
\] & Jump to specified address within page if Flag F1 is set & 2 & 2 & & & & & \\
\hline JMP addr & \[
\begin{array}{|cccccccc}
\hline a 10 & \text { a9 } & \text { a8 } & 0 & 0 & 1 & 0 & 0 \\
\text { a7 } & \text { a6 } & \text { a5 } & \text { a4 } & \text { a3 } & \text { a2 } & \text { a1 } & \text { a0 }
\end{array}
\] & \[
\begin{array}{|l}
\hline(\text { PC8-10 }) \leftarrow \operatorname{addr} 8-10 \\
\text { (PC0-7) } \leftarrow \text { addr 0-7 } \\
\text { (PC11-12) } \leftarrow \text { DBF 0, } 1 \\
\hline
\end{array}
\] & Direct Jump to specified address within \(2 k\) Bank & 2 & 2 & & & & & \\
\hline JMPP @ A & \(1 \begin{array}{llllllll}1 & 0 & 1 & 0 & 0 & 0 & 1 & 1\end{array}\) & \((\mathrm{PCO}-7) \leftarrow((\mathrm{A})\) ) & Jump indirect within page to the address specified in the memory location pointed to by the Accumulator & 2 & 1 & & & & & \\
\hline JNC addr & \begin{tabular}{cccccccc}
1 & 1 & 1 & 0 & 0 & 1 & 1 & 0 \\
\(a 7\) & \(a 6\) & \(a 5\) & \(a 4\) & \(a 3\) & \(a 2\) & \(a 1\) & \(a 0\)
\end{tabular} & \[
\begin{aligned}
& (\mathrm{PCO}-7) \leftarrow \text { addr } \\
& \text { if } \mathrm{C}=0 \\
& \text { (PC) } \leftarrow \text { (PC) }+2 \\
& \text { if } C=1
\end{aligned}
\] & Jump within page to specified address if Carry flag is 0 & 2 & 2 & & & & & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Mnemonic} & \multirow[t]{2}{*}{Machine Code} & \multirow[t]{2}{*}{Function} & \multirow[t]{2}{*}{Description} & \multirow[t]{2}{*}{Cycles} & \multirow[t]{2}{*}{Bytes} & \multicolumn{5}{|c|}{Flags} \\
\hline & & & & & & C & AC & HACC & F0 & F1 \\
\hline JNFO addr & \[
\left|\begin{array}{cccccccc}
1 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
a 7 & a 6 & a 5 & a 4 & a 3 & a 2 & a 1 & a 0
\end{array}\right|
\] & \[
\begin{aligned}
& (P C 0-7) \leftarrow \text { addr if } \\
& F 0=0 \\
& (P C) \leftarrow(P C)+2 \text { if } \\
& F 0=1
\end{aligned}
\] & Jump within page to specified address if FO is 0 & 2 & 2 & & & & & \\
\hline JNF1 addr & \[
\left\lvert\, \begin{array}{cccccccc}
0 & 1 & 1 & 0 & 0 & 1 & 1 & 0 \\
a 7 & a 6 & a 5 & a 4 & a 3 & a 2 & a 1 & a 0
\end{array}\right.
\] & \[
\begin{aligned}
& (P C 0-7) \leftarrow \text { addr if } \\
& F 1=0 \\
& (P C) \leftarrow(P C)+2 \text { if } \\
& F 1=1
\end{aligned}
\] & Jump within page to specified address if F 1 is 0 & 2 & 2 & & & & & \\
\hline JNTF addr & \[
\left\lvert\, \begin{array}{cccccccc}
0 & 0 & 0 & 0 & 0 & 1 & 1 & 0 \\
a 7 & a 6 & a 5 & a 4 & \text { a } 3 & \text { a2 } & \text { a1 } & \text { a0 }
\end{array}\right.
\] & \[
\begin{aligned}
& (\mathrm{PCO}-7) \leftarrow \text { addr if } \\
& \mathrm{TF}=0 \\
& (\mathrm{PC}) \leftarrow(\mathrm{PC})+2 \text { if } \\
& \mathrm{TF}=1,(\mathrm{TF}) \leftarrow 0
\end{aligned}
\] & Jump within page to specified address if Timer flag is reset. If not, continue and reset TF & 2 & 2 & & & & & \\
\hline JNXI addr & \[
\left\lvert\, \begin{array}{cccccccc}
1 & 0 & 1 & 0 & 0 & 1 & 1 & 0 \\
a 7 & a 6 & a 5 & a 4 & a 3 & a 2 & a 1 & \text { a0 }
\end{array}\right.
\] & \[
\begin{aligned}
& (P C O-7) \leftarrow \text { addr if } \\
& E X I=L O W \\
& (P C) \leftarrow(P C)+2 \text { if } \\
& E X I=H I G H
\end{aligned}
\] & Jump within page to specified address if External Interrupt pin is LOW & 2 & 2 & & & & & \\
\hline JNZ addr & \[
\left\lvert\, \begin{array}{cccccccc}
1 & 1 & 0 & 1 & 0 & 1 & 1 & 0 \\
a 7 & a 6 & a 5 & a 4 & a 3 & a 2 & a 1 & a 0
\end{array}\right.
\] & \[
\begin{aligned}
& (\mathrm{PCO}-7) \leftarrow \text { addr if } \\
& A \neq 0 \\
& (\mathrm{PC}) \leftarrow(\mathrm{PC})+2 \text { if } \\
& A=0 \\
& \hline
\end{aligned}
\] & Jump within page to specified address if Accumulator is not 0 & 2 & 2 & & & & & \\
\hline JTF addr & \[
\left|\begin{array}{cccccccc}
0 & 0 & 0 & 1 & 0 & 1 & 1 & 0 \\
a 7 & a 6 & a 5 & a 4 & a 3 & a 2 & a 1 & a 0
\end{array}\right|
\] & \[
\begin{aligned}
& (\mathrm{PCO}-7) \leftarrow \text { addr if } \\
& \mathrm{TF}=1,(\mathrm{TF}) \leftarrow 0 \\
& (\mathrm{PC}) \leftarrow(\mathrm{PC})+2 \text { if } \\
& \mathrm{TF}=0
\end{aligned}
\] & Jump within page to specified address if Timer flag is set. If jump taken Timer flag reset & 2 & 2 & & & & & \\
\hline JXI addr & \[
\left\lvert\, \begin{array}{cccccccc}
1 & 0 & 1 & 1 & 0 & 1 & 1 & 0 \\
a 7 & a 6 & a 5 & a 4 & a 3 & a 2 & a 1 & a 0
\end{array}\right.
\] & \[
\begin{aligned}
& (P C O-7) \leftarrow \text { addr if } \\
& E X I=H I G H \\
& (P C) \leftarrow(P C)+2 \text { if } \\
& E X I=L O W
\end{aligned}
\] & Jump within page to specified address if External interrupt pin is HIGH & 2 & 2 & & & & & \\
\hline JZ addr & \[
\left[\begin{array}{cccccccc}
1 & 1 & 0 & 0 & 0 & 1 & 1 & 0 \\
a 7 & a 6 & a 5 & a 4 & a 3 & a 2 & a 1 & a 0
\end{array}\right.
\] & \[
\begin{aligned}
& (\mathrm{PCO}-7) \leftarrow \text { addr if } \\
& A=0 \\
& (\mathrm{PC}) \leftarrow(\mathrm{PC})+2 \text { if } \\
& A \neq 0
\end{aligned}
\] & Jump within page to specified address if Accumulator is 0 & 2 & 2 & & & & & \\
\hline MOV A, CURS & \(1 \begin{array}{llllllll} \\ 1 & 0 & 0 & 1 & 1 & 0 & 1 & 1\end{array}\) & \((\mathrm{HACC} / \mathrm{A}) \leftarrow(\mathrm{CURS})\) & Copy the contents of the Cursor Address Register into the HACC/A (16-bit transfer) & 1 & 1 & & & * & & \\
\hline MOV A, HACC & \(\begin{array}{llllllll}1 & 1 & 1 & 0 & 0 & 0 & 1 & 0\end{array}\) & (A) \(\leftarrow(\mathrm{HACC})\) & Copy contents of the High Accumulator into the Low Accumulator (8-bit transfer) & 1 & 1 & & & & & \\
\hline MOV A, HOME & 100 & \((\mathrm{HACC} / \mathrm{A}) \leftarrow(\) HOME) & Copy the contents of the Home Address register into the HACC/A (16-bit transfer) & 1 & 1 & & & * & & \\
\hline MOV A, HPEN & \(0 \begin{array}{llllllll} & 0 & 1 & 1 & 1 & 1 & 1 & 1\end{array}\) & \[
\begin{aligned}
& (\mathrm{A} 0-6) \leftarrow(\mathrm{HPEN}) \\
& (\mathrm{A} 7) \leftarrow \mathrm{O}
\end{aligned}
\] & Copy the contents of the Horizontal Light Pen Register into the Accumulator (7-bit transfer, A7 cleared) & 1 & 1 & & & & & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{10}{|l|}{Instruction Set (Continued)} \\
\hline Mnemonic & \multirow[t]{2}{*}{Machine Code} & \multirow[t]{2}{*}{Function} & \multirow[t]{2}{*}{Description} & \multirow[t]{2}{*}{Cycles} & \multirow[t]{2}{*}{Bytes} & \multicolumn{4}{|c|}{Flags} \\
\hline Mnemonle & & & & & & C & AC & HACC & FO|F1 \\
\hline MOV A, INTR & \(1 \begin{array}{llllllll}1 & 0 & 0 & 0 & 1 & 1 & 0 & 0\end{array}\) & (A) \(\leftarrow(\) INTR) & Copy the contents of the Interrupt Register into the Accumulator (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV A, PSW & \(\begin{array}{llllllll}1 & 1 & 0 & 0 & 0 & 1 & 1 & 1\end{array}\) & (A) \(\leftarrow(\) PSW ) & Copy contents of the Program Status word into the Accumulator (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV A, Rr & \(\begin{array}{llllllll}1 & 1 & 1 & 1 & 1 & \mathrm{r} & \mathrm{r} & \mathrm{r}\end{array}\) & \[
\begin{aligned}
& (A) \leftarrow(R r) \\
& \text { for } r=0-7
\end{aligned}
\] & Copy the contents of the designated Register into the Accumulator (8-bit transfer) & & & & & & \\
\hline MOV A, STAT &  & \[
\begin{aligned}
& (\mathrm{AO} 0-5) \leftarrow(\mathrm{STAT}) \\
& (\mathrm{A} 6-7) \leftarrow 11
\end{aligned}
\] & Copy the contents of the UART Status Latch into the Accumulator (6-bit transfer, A6 and A7 set) & 1 & 1 & & & & \\
\hline MOV A, T & 0101000000010 & (A) \(\leftarrow(T)\) & Copy the contents of the Timer into the Accumulator (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV A, VPEN & \(\begin{array}{llllllll}0 & 0 & 1 & 1 & 1 & 1 & 1 & 0\end{array}\) & \[
\begin{aligned}
& (\mathrm{AO}-4) \leftarrow(\mathrm{VPEN}) \\
& (\mathrm{A} 5-7) \leftarrow \mathrm{O}
\end{aligned}
\] & Copy contents of the Vertical Light Pen Register into the Accumulator (5-bit transfer, A5-A7 cleared) & 1 & 1 & & & & \\
\hline MOV A, @ Rr & \(\begin{array}{llllllll}1 & 1 & 1 & 1 & 0 & 0 & 0 & r\end{array}\) & \[
\begin{aligned}
& (A) \leftarrow((\operatorname{Rr})) \text { for } \\
& r=0-1
\end{aligned}
\] & Copy indirect the contents of data memory pointed to by Rr into the Accumulator (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV A, \# data & \(|\)\begin{tabular}{cccccccc}
0 & 0 & 1 & 0 & 0 & 0 & 1 & 1 \\
\(d 7\) & \(d 6\) & \(d 5\) & \(d 4\) & \(d\) & \(d 2\) & \(d 1\) & \(d 0\)
\end{tabular} & \[
\text { (A) } \leftarrow \text { data }
\] & Load immediate the specified data into the Accumulator (8-bit load) & 2 & 2 & & & & \\
\hline MOV ALO, A & \(0 \begin{array}{llllllll}0 & 0 & 1 & 1 & 1 & 1 & 0 & 0\end{array}\) & \((\mathrm{ALO}) \leftarrow(\mathrm{A})\) & Copy the contents of the Accumulator into Attribute Latch 0 (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV AL1, A & \(\begin{array}{llllllll}0 & 0 & 1 & 1 & 1 & 1 & 0 & 1\end{array}\) & \((\mathrm{AL} 1) \leftarrow(\mathrm{A})\) & Copy the contents of the Accumulator into Attribute Latch 1 (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV BAUD, A & 0000000000 & (BAUD) \(\leftarrow(A)\) & Copy the contents of the Accumulator into the UART Baud Rate Select Register (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV BEGD, A & \(\begin{array}{llllllll}0 & 0 & 0 & 0 & 1 & 1 & 0 & 1\end{array}\) & \((\mathrm{BEGD}) \leftarrow(\mathrm{HACC} / \mathrm{A})\) & Copy the contents of HACC/A into the Beginning of Display RAM Register (16-bit transfer) & 1 & 1 & & & & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline Mnemonic & \multirow[t]{2}{*}{Machine Code} & Function & Description & Cycles & Bytes & \multicolumn{4}{|c|}{Flags} \\
\hline mnemonic & & Function & Description & Cycles & Bytes & C \({ }^{\text {A }}\) & AC & HACC & FO|F1 \\
\hline MOV CURS, A & \(1 \begin{array}{llllllll}1 & 0 & 0 & 0 & 1 & 0 & 1 & 1\end{array}\) & (CURS) \(\leftarrow(\) HACC/A) & Copy the contents of HACC/A into the Cursor Address Register (16-bit transfer) & 1 & 1 & & & & \\
\hline MOV ENDD, A & 000000011000 & \((E N D D) \leftarrow(H A C C / A)\) & Copy the contents of HACC/A into the End of Display RAM Register (16-bit transfer) & 1 & 1 & & & & \\
\hline MOV HACC, A & 11000000010 & \((\mathrm{HACC}) \leftarrow(A)\) & Copy the contents of the Low Accumulator into the High Accumulator (8-bit transfer) & 1 & 1 & & & * & \\
\hline MOV HOME, A & \(1 \begin{array}{llllllll}1 & 0 & 0 & 0 & 1 & 0 & 1 & 0\end{array}\) & \((\) HOME) \(\leftarrow(H A C C / A)\) & Copy the contents of HACC/A into the Home Address Register (16-bit transfer) & 1 & 1 & & & & \\
\hline MOV MASK, A & 10000000000 & \((\) MASK \() \leftarrow(A)\) & Copy the contents of the Accumulator into the Interrupt Mask Register (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV PSR, A & \(\begin{array}{llllllll}0 & 0 & 1 & 0 & 0 & 0 & 1 & 0\end{array}\) & \((\mathrm{PSR}) \leftarrow(\mathrm{A})\) & Copy the contents of the Accumulator into the UART Prescale Register (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV PSW, A & \(\begin{array}{llllllll}1 & 1 & 0 & 1 & 0 & 1 & 1 & 1\end{array}\) & \((\mathrm{PSW}) \leftarrow(\mathrm{A})\) & Copy contents of the Accumulator into the Program Status Word (8-bit transfer) & 1 & 1 & * & * & & \\
\hline MOV Rr, A & \(1 \begin{array}{llllllll} & 0 & 1 & 0 & 1 & \mathrm{r} & \mathrm{r} & \mathrm{r}\end{array}\) & \[
\begin{aligned}
& (\mathrm{Rr}) \leftarrow(A) \text { for } \\
& r=0-7
\end{aligned}
\] & Copy contents of the Accumulator into the designated register (8bit transfer) & 1 & 1 & & & & \\
\hline MOV SCR, A & \(\begin{array}{llllllll}0 & 1 & 0 & 1 & 0 & 1 & 0 & 1\end{array}\) & \((\) SCR \() \leftarrow(A)\) & Copy contents of the Accumulator into the System Control Register (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV SROW, A & \(\begin{array}{llllllll}0 & 0 & 0 & 0 & 1 & 1 & 1 & 0\end{array}\) & \((\mathrm{SROW}) \leftarrow(\mathrm{HACC} / \mathrm{A})\) & Copy the contents of HACC/A into the Status Row Register (16-bit transfer) & 1 & 1 & & & & \\
\hline MOV T, A & \(\begin{array}{llllllll}0 & 1 & 1 & 0 & 0 & 0 & 1 & 0\end{array}\) & \((T) \leftarrow(A)\) & Copy the contents of the Accumulator into the Timer (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV TCP, A & \(1 \begin{array}{llllllll}1 & 0 & 0 & 0 & 0 & 1 & 1 & 1\end{array}\) & \[
\mid(T C P) \leftarrow(A)
\] & Copy the contents of the Accumulator into the Timing Chain Pointer & 1 & 1 & & & & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{10}{|l|}{Instruction Set (Continued)} \\
\hline \multirow[t]{2}{*}{Mnemonic} & \multirow[t]{2}{*}{Machine Code} & \multirow[t]{2}{*}{Function} & \multirow[t]{2}{*}{Description} & \multirow[t]{2}{*}{Cycles} & \multirow[t]{2}{*}{Bytes} & \multicolumn{4}{|c|}{Flags} \\
\hline & & & & & & C & AC & HACC & FOFI \\
\hline MOV UCR, A & 0000000000001 & \((\) UCR) \(\leftarrow(A)\) & Copy the contents of the Accumulator into the UART Control Register (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV VCR, A & \(\begin{array}{llllllll}0 & 1 & 0 & 0 & 0 & 1 & 0 & 1\end{array}\) & \((\mathrm{VCR}) \leftarrow(\mathrm{A})\) & Copy the contents of the Accumulator into the Video Control Register (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV VINT, A & 100100000 & \((\mathrm{VINT}) \leftarrow(\mathrm{A})\) & Copy the contents of the Accumulator into the Vertical Interrupt Register & 1 & 1 & & & & \\
\hline MOV Rr, \# data & \(|\)\begin{tabular}{cccccccc}
1 & 0 & 1 & 1 & 1 & \(r\) & \(r\) & \(r\) \\
\(d 7\) & \(d 6\) & \(d 5\) & \(d 4\) & \(d 3\) & \(d 2\) & \(d 1\) & \(d 0\)
\end{tabular} & \((\mathrm{Rr}) \leftarrow\) data for \(r=0-7\) & Load immediate the specified data into the designated register (8bit load) & 2 & 2 & & & & \\
\hline MOV @ Rr, A & 10010000000 & \[
\begin{aligned}
& ((R r)) \leftarrow(A) \text { for } \\
& r=0-1
\end{aligned}
\] & Copy indirect the contents of the Accumulator into the data memory location pointed to by \(\operatorname{Rr}\) (8-bit transfer) & 1 & 1 & & & & \\
\hline MOV @ Rr, \# data & \[
\left\lvert\, \begin{array}{cccccccc}
1 & 0 & 1 & 1 & 0 & 0 & 0 & r \\
d 7 & \mathrm{~d} 6 & \mathrm{~d} 5 & \mathrm{~d} 4 & \mathrm{~d} 3 & \mathrm{~d} 2 & \mathrm{~d} 1 & \mathrm{~d} 0
\end{array}\right.
\] & \[
\begin{aligned}
& ((\mathrm{Rr})) \leftarrow \text { data for } \\
& r=0-1
\end{aligned}
\] & Load indirect the specified immediate data into the data memory location pointed to by \(\operatorname{Rr}\) (8-bit load) & 2 & 2 & & & & \\
\hline MOV @ TCP, A & \(\begin{array}{llllllll}1 & 0 & 1 & 1 & 0 & 1 & 1 & 1\end{array}\) & \[
\begin{aligned}
& ((\mathrm{TCP})) \leftarrow(\mathrm{A}) \\
& (\mathrm{TCP}) \leftarrow(T C P)+1
\end{aligned}
\] & Copy indirect the contents of the Accumulator into the Timing Chain Register pointed to by TCP. Contents of TCP incremented by 1 & 1 & 1 & & & & \\
\hline MOV UMX, A & \(\begin{array}{llllllll}0 & 0 & 1 & 1 & 0 & 0 & 1 & 1\end{array}\) & \((\) UMX \() \leftarrow(A)\) & Copy the contents of the Accumulator into the UART Multiplex Register (8-bit transfer) & 1 & 1 & & & & \\
\hline MOVL A, RO & 10000191000 & \((\mathrm{HACC} / \mathrm{A}) \leftarrow(\mathrm{RA}, \mathrm{RO})\) & Copy the contents of RA, RO into HACC/A (16-bit transfer) & 1 & 1 & & & * & \\
\hline MOVL A, R1 & 1000010100001 & \((\mathrm{HACC} / \mathrm{A}) \leftarrow(\mathrm{RB}, \mathrm{R} 1)\) & Copy the contents of RB, R1 into HACC/A (16-bit transfer) & 1 & 1 & & & * & \\
\hline MOVL RO, A & 10000010000 & \((\mathrm{RA}, \mathrm{RO}) \leftarrow(\mathrm{HACC} / \mathrm{A})\) & Copy the contents of HACC/A into RA, RO (16-bit transfer) & 1 & 1 & & & & \\
\hline MOVL R1, A & \(1 \begin{array}{llllllll}1 & 0 & 0 & 0 & 1 & 0 & 0 & 1\end{array}\) & \((\mathrm{RB}, \mathrm{R} 1) \leftarrow(\mathrm{HACC} / \mathrm{A})\) & Copy the contents of HACC/A into RB, R1 (16-bit transfer) & 1 & 1 & & & & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline Mnemonic & \multirow[t]{2}{*}{Machine Code} & Function & Description & Cycles & Bytes & \multicolumn{4}{|l|}{} \\
\hline & & & & & & C & AC H & HACC \({ }^{\text {F }}\) & F0) F 1 \\
\hline MOVP A, @ A & \(1 \begin{array}{llllllll}1 & 0 & 1 & 1 & 0 & 0 & 1 & 1\end{array}\) &  & Replace low 8 bits of PC with A. Load indirect within page the contents of the memory location pointed to by new PC into Accumulator. Restore PC with old value plus 1. Operates in all memory banks. & 2 & 1 & & & & \\
\hline MOVP3 A, @ A & \(\begin{array}{llllllll}1 & 1 & 1 & 1 & 0 & 0 & 1 & 1\end{array}\) & \[
\begin{aligned}
& (\mathrm{PCO}-7) \leftarrow(\mathrm{A}) \\
& (\mathrm{PCB}-10) \leftarrow 011 \\
& (\mathrm{~A}) \leftarrow((\mathrm{PC})) \\
& (\mathrm{PC}) \leftarrow(\text { old } \mathrm{PC})+1
\end{aligned}
\] & Replace low 8 bits of PC with A. Next 3 bits replaced with 011. Load indirect within page 3 the contents of the memory location pointed to by new PC into the Accumulator. Restore PC with old value plus 1. Operates in all memory banks. & 2 & 1 & & & & \\
\hline MOVX A, @ CURS & \(1 \begin{array}{llllllll}1 & 0 & 0 & 1 & 1 & 1 & 0 & 1\end{array}\) & \((\) HACC/A) \(\leftarrow(\) (CURS) ) & Copy indirect the contents of display memory as pointed to by CURS into HACC/A (16-bit transfer) & Min. 2 & 1 & & & * & \\
\hline MOVX A, @ R0 & 10000100000 & \((\mathrm{HACC} / \mathrm{A}) \leftarrow((\mathrm{RA}, \mathrm{RO}) \mathrm{)}\) & Copy indirect the contents of display memory as pointed to by RA, RO into HACC/ A (16-bit transfer) & Min. 2 & 1 & & & * & \\
\hline MOVX A, @ R1 & 1000010000001 & \((\mathrm{HACC} / \mathrm{A}) \leftarrow((\mathrm{RB}, \mathrm{R} 1) \mathrm{)}\) & Copy indirect the contents of display memory as pointed to by RB, R1 into HACC/ A (16-bit transfer) & Min. 2 & 1 & & & * & \\
\hline MOVX @ CURS, A & \(1 \begin{array}{llllllll}1 & 0 & 0 & 0 & 1 & 1 & 0 & 1\end{array}\) & \((\) (CURS ) ) \(\leftarrow(\) HACC/A) & Copy indirect the contents of HACC/A into the display memory location as pointed to by CURS (16-bit transfer) & Min. 2 & 1 & & & & \\
\hline MOVX @ R0, A & 100000000000 & \((\) (RA, RO) ) \(\leftarrow(H A C C / A)\) & Copy indirect the contents of HACC/A into the display memory location as pointed to by RA, RO (16-bit transfer) & Min. 2 & 1 & & & & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{10}{|l|}{Instruction Set (Continued)} \\
\hline \multirow[t]{2}{*}{Mnemonic} & \multirow[t]{2}{*}{Machine Code} & \multirow[t]{2}{*}{Function} & \multirow[t]{2}{*}{Description} & \multirow[t]{2}{*}{Cycles} & \multirow[t]{2}{*}{Bytes} & \multicolumn{4}{|c|}{Flags} \\
\hline & & & & & & C & AC & HACC & FO|F1 \\
\hline MOVX © R1, A & 100000000001 & \(((\mathrm{RB}, \mathrm{R} 1)) \leftarrow(\mathrm{HACC} / \mathrm{A})\) & Copy indirect the contents of HACC/A into the display memory location pointed to by RB, R1 (16-bit transfer) & Min. 2 & 1 & & & & \\
\hline NOP & 0000000000000 & & No Operation & 1 & 1 & & & & \\
\hline ORL A, Rr & \(\begin{array}{llllllll}0 & 1 & 0 & 0 & 1 & r & r & r\end{array}\) & \[
\begin{aligned}
& (A) \leftarrow(A) O R(R r) \text { for } \\
& r=0-7
\end{aligned}
\] & Logical OR contents of designated register with Accumulator (8-bit transfer) & 1 & 1 & & & & \\
\hline ORL A, @ Rr & \(\begin{array}{llllllll}0 & 1 & 0 & 0 & 0 & 0 & 0 & r\end{array}\) & \[
\begin{aligned}
& (A) \leftarrow(A) O R((R r)) \\
& \text { for } r=0-1
\end{aligned}
\] & Logical OR indirect the contents of the data memory location pointed to by Rr with Accumulator (8-bit operation) & 1 & 1 & & & & \\
\hline ORL A, \# data & \[
\begin{array}{|cccccccc}
0 & 1 & 0 & 0 & 0 & 0 & 1 & 1 \\
d 7 & d 6 & d 5 & d 4 & d 3 & d 2 & d 1 & d 0
\end{array}
\] & \((A) \leftarrow(A)\) OR data & Logical OR the specified immediate data with the Accumulator (8-bit operation) & 2 & 2 & & & & \\
\hline ORL PORT, \# data & \begin{tabular}{cccccccc}
0 & 1 & 1 & 0 & 0 & 0 & 1 & 1 \\
\(d 7\) & \(d 6\) & \(d 5\) & \(d 4\) & \(d\) & \(d 2\) & \(d 1\) & \(d 0\)
\end{tabular} & \((P) \leftarrow(P)\) OR data & Logical OR immediate specified data with output port & 2 & 2 & & & & \\
\hline OUT PORT & \(1 \begin{array}{llllllll}1 & 1 & 0 & 0 & 0 & 0 & 0 & 1\end{array}\) & \((P) \leftarrow(A)\) & Output the contents of the Accumulator to the I/O Port (8-bit transfer) & 2 & 1 & & & & \\
\hline OUT XMTR & \(1 \begin{array}{llllllll} \\ 1 & 1 & 0 & 0 & 0 & 0 & 0 & 0\end{array}\) & (XMTR) \(\leftarrow(A)\) & Copy the contents of the Accumulator into the UART Transmit Buffer (8-bit transfer). Also clears Transmit Buffer empty interrupt & 1 & 1 & & & & \\
\hline RET & 1000000000101 & \[
\begin{aligned}
& (\mathrm{SP}) \leftarrow(\mathrm{SP})-1 \\
& (\mathrm{PCO}-12) \leftarrow((\mathrm{SP}))
\end{aligned}
\] & Return from subroutine without restoring Program Status Word bits 5-7 & 2 & 1 & & & & \\
\hline RETR & 1000010000011 & \[
\left\lvert\, \begin{aligned}
& (\text { SP }) \leftarrow(S P)-1 \\
& (P C 0-12) \leftarrow((S P)) \\
& (P S W 3-7) \leftarrow((S P))
\end{aligned}\right.
\] & \begin{tabular}{l}
Return from \\
Subroutine restoring Program Status Word (use for all returns from interrupts)
\end{tabular} & 2 & 1 & * & * & & \\
\hline RLA & \(\begin{array}{llllllll}1 & 1 & 1 & 0 & 0 & 1 & 1 & 1\end{array}\) & \[
\begin{aligned}
& \left(A_{n}+1\right) \leftarrow(A n) \\
& \text { for } n=0-6 \\
& (A 0) \leftarrow(A 7)
\end{aligned}
\] & Rotate Accumulator left by 1 bit without carry & 1 & 1 & & & & \\
\hline RLC A & \begin{tabular}{lllllllll|}
1 & 1 & 1 & 1 & 0 & 1 & 1 & 1 \\
\end{tabular} & \[
\begin{aligned}
& \left(A_{n}+1\right) \leftarrow(A n) \text { for } \\
& n=0-6 \\
& (A O) \leftarrow(C) \\
& (C) \leftarrow(A 7)
\end{aligned}
\] & Rotate Accumulator left by 1 bit through carry & 1 & 1 & * & & & \\
\hline
\end{tabular}

\section*{Instruction Set (Continued)}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline Mnemonic & \multirow[t]{2}{*}{Machine Code} & \multirow[t]{2}{*}{Function} & \multirow[t]{2}{*}{Description} & \multirow[t]{2}{*}{Cycles} & \multirow[t]{2}{*}{Bytes} & \multicolumn{4}{|c|}{Flags} \\
\hline Mnemonic & & & & & & C & AC & HACC & F0) F1 \\
\hline RR A & \(\begin{array}{lllllllll}0 & 1 & 1 & 1 & 0 & 1 & 1 & 1\end{array}\) & \[
\begin{aligned}
& (A n) \leftarrow A_{n}+1 \\
& \text { for } n=0-6
\end{aligned}
\] & Rotate Accumulator right by 1 bit without carry & 1 & 1 & & & & \\
\hline RRC A & \begin{tabular}{lllllllll|}
0 & 1 & 1 & 0 & 0 & 1 & 1 & 1
\end{tabular} & \[
\begin{aligned}
& \text { (An) } \leftarrow A_{n}+1 \\
& \text { for } n=0-6 \\
& \text { (A7) } \leftarrow(C) \\
& \text { (C) } \leftarrow(A 0)
\end{aligned}
\] & Rotate Accumulator right by 1 bit through carry & 1 & 1 & * & & & \\
\hline SEL MBO & \(1 \begin{array}{llllllll}1 & 1 & 0 & 0 & 0 & 1 & 0 & 1\end{array}\) & \((\mathrm{DBF}) \leftarrow 00\) & Select Bank 0 (0-2047) of Program Memory & 1 & 1 & & & & \\
\hline SEL MB1 & \(\begin{array}{llllllll}1 & 1 & 0 & 1 & 0 & 1 & 0 & 1\end{array}\) & (DBF) \(\leftarrow 01\) & Select Bank 1 (2048-4095) of Program Memory & 1 & 1 & & & & \\
\hline SEL MB2 & \(\begin{array}{llllllll}1 & 1 & 1 & 0 & 0 & 1 & 0 & 1\end{array}\) & \((\mathrm{DBF}) \leftarrow 10\) & Select Bank 2 (4096-6143) of Program Memory & 1 & 1 & & & & \\
\hline SEL MB3 & \(\begin{array}{llllllll}1 & 1 & 1 & 1 & 0 & 1 & 0 & 1\end{array}\) & \((\mathrm{DBF}) \leftarrow 11\) & Select Bank 3 (6144-8191) of Program Memory & 1 & 1 & & & & \\
\hline SEL RBn & \(\begin{array}{llllllll}1 & 1 & n & 0 & 0 & 0 & 1 & 1\end{array}\) & \[
\begin{aligned}
& (\mathrm{BS}) \leftarrow n \\
& \text { for } n=0-1
\end{aligned}
\] & \begin{tabular}{|l|}
\hline \(\begin{array}{l}\text { Select Data RAM Bank } \\
(0-7) \text { or } 1(24-31)\end{array}\) \\
\hline
\end{tabular} & 1 & 1 & & & & \\
\hline STOP T & \(\begin{array}{llllllll}0 & 1 & 1 & 0 & 0 & 1 & 0 & 1\end{array}\) & & Stop Timer & 1 & 1 & & & & \\
\hline STRT T & \(\begin{array}{llllllll}0 & 1 & 1 & 1 & 0 & 1 & 0 & 1\end{array}\) & & Start Timer & 1 & 1 & & & & \\
\hline SWAP A & \(\begin{array}{llllllll}0 & 1 & 0 & 0 & 0 & 1 & 1 & 1\end{array}\) & \((A 4-A 7) \longleftrightarrow(A 0-A 3)\) & SWAP 4 bit nibbles in Accumulator & 1 & 1 & & & & \\
\hline XCH A, Rr & \(\begin{array}{lllllllll} & 0 & 0 & 1 & 0 & 1 & \mathrm{r} & \mathrm{r} & \mathrm{r}\end{array}\) & \[
\begin{aligned}
& (A) \longleftrightarrow(R r) \\
& \text { for } r=0-7
\end{aligned}
\] & Exchange the Accumulator and contents of designated register (8-bit transfer) & 1 & 1 & & & & \\
\hline XCH A, @ Rr &  & \[
\begin{aligned}
& (A) \longleftrightarrow((R r)) \\
& \text { for } r=0-1
\end{aligned}
\] & Exchange indirect the contents of the Accumulator and the data memory location pointed to by \(\operatorname{Rr}\) (8-bit transfer) & 1 & 1 & & & & \\
\hline XCHD A, @ Rr & \(0 \begin{array}{llllllll} & 0 & 1 & 1 & 0 & 0 & 0 & r\end{array}\) & \[
\begin{aligned}
& (\mathrm{AO} O-3) \longleftrightarrow \\
& \text { for } r=0-1
\end{aligned}((\mathrm{Rr})) 0-3
\] & Exchange indirect the low 4 bits of the Accumulator and the data memory location pointed to by \(\operatorname{Rr}\) (4-bit transfer) & 1 & 1 & & & & \\
\hline XRL A, Rr & \(\begin{array}{llllllll}1 & 1 & 0 & 1 & 1 & \mathrm{r} & \mathrm{r} & \mathrm{r}\end{array}\) & \[
\begin{aligned}
& (\mathrm{A}) \leftarrow(\mathrm{A}) \text { XOR (Rr) } \\
& \text { for } r=0-7
\end{aligned}
\] & Logical XOR contents of designated register with Accumulator (8-bit transfer) & 1 & 1 & & & & \\
\hline XRL A, @ Rr & \(1 \begin{array}{llllllll} & 1 & 0 & 1 & 0 & 0 & 0 & r\end{array}\) & \[
\begin{aligned}
& (\mathrm{A}) \leftarrow(\mathrm{A}) \text { XOR }((\mathrm{Rr})) \\
& \text { for } r=0-1
\end{aligned}
\] & Logical XOR indirect the contents of the data memory location pointed to by Rr with the Accumulator & 1 & 1 & & & & \\
\hline XRL A, \# data & \(|\)\begin{tabular}{cccccccc}
1 & 1 & 0 & 1 & 0 & 0 & 1 & 1 \\
\(d 7\) & \(d 6\) & \(d 5\) & \(d 4\) & \(d 3\) & \(d 2\) & \(d\) & \(d 0\)
\end{tabular} & \((A) \leftarrow(A)\) XOR data & Logical XOR the immediate specified data with the Accumulator & 2 & 2 & & & & \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|c|}
\hline & 0 & 1 & 2 & 3 & 4 & 5 & 6 & 7 & 8 & 9 & A & B & C & D & E & F \\
\hline 0 & NOP & \[
\begin{array}{|c}
\hline \text { MOV } \\
\text { UCR, } \\
\text { A }
\end{array}
\] & \[
\begin{array}{|c}
\hline \text { MOV } \\
\text { BAUD, } \\
\text { A }
\end{array}
\] & \[
\begin{aligned}
& \text { ADD } \\
& \text { A, } \\
& \text { \#data }
\end{aligned}
\] & \[
\left.\begin{array}{|c|}
\hline \text { JMP } \\
\text { (page } \\
0
\end{array} \right\rvert\,
\] & \[
\begin{aligned}
& \text { EN } \\
& \text { XI }
\end{aligned}
\] & JNTF & DECA & \[
\left|\begin{array}{c}
\mathrm{DECL} \\
\mathrm{RO}
\end{array}\right|
\] & \[
\left\lvert\, \begin{gathered}
\text { DECL } \\
\text { R1 }
\end{gathered}\right.
\] & \[
\begin{aligned}
& \text { DEC } \\
& \text { CURS }
\end{aligned}
\] & & \[
\begin{array}{|c}
\hline \text { MOV } \\
\text { ENDD, } \\
\text { A }
\end{array}
\] & MOV BECD, A & \[
\begin{array}{|c}
\hline \text { MOV } \\
\text { SROW, } \\
\text { A }
\end{array}
\] & \\
\hline & \[
\begin{aligned}
& \text { NCC } \\
& \text { @R }
\end{aligned}
\] & INC @R1 & JB0 & \[
\begin{aligned}
& \text { ADDC } \\
& \text { A, } \\
& \text { \#data }
\end{aligned}
\] & \[
\left.\begin{array}{|c|}
\hline \text { CALL } \\
\text { (page } \\
0
\end{array}\right)
\] & \[
\underset{\text { XIS }}{\substack{\text { XIS }}}
\] & JTF & INC A & \[
\begin{aligned}
& \text { INC } \\
& \text { RO }
\end{aligned}
\] & \[
\begin{aligned}
& \text { INC } \\
& \text { R1 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { INC } \\
& \text { R2 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { INC } \\
& \text { R3 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { INC } \\
& \text { R4 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { INC } \\
& \text { R5 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { INC } \\
& \text { R }
\end{aligned}
\] & \[
\begin{aligned}
& \text { INC } \\
& \text { R7 }
\end{aligned}
\] \\
\hline 2 & \[
\begin{array}{|c|}
\hline \mathrm{XCH} \\
\mathrm{~A}_{1} \\
@ \mathrm{RO} \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \mathrm{XCH} \\
& \mathrm{~A}_{1} \\
& \text { ©R1 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { MOV } \\
& \text { PSR, } \\
& \text { A }
\end{aligned}
\] & & \[
\begin{array}{|c|}
\hline \text { JMP } \\
\text { (page } \\
\text { 1) }
\end{array}
\] & \[
\begin{aligned}
& \text { EN } \\
& \text { II }
\end{aligned}
\] & & CLRA & \[
\begin{aligned}
& \mathrm{XCH} \\
& \mathrm{~A}_{1} \\
& \mathrm{RO}
\end{aligned}
\] & \[
\begin{gathered}
\hline \mathrm{XCH} \\
\mathrm{~A}, \\
\mathrm{R} 1 \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{XCH} \\
& \mathrm{~A}, \\
& \text { R2 }
\end{aligned}
\] & \[
\begin{gathered}
\mathrm{XCH} \\
\mathrm{~A}_{1} \\
\mathrm{R} 3 \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{XCH} \\
\mathrm{~A}_{1} \\
\mathrm{BA}
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{XCH} \\
& A, \\
& \text { R5 }
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{XCH} \\
& A_{1} \\
& \mathrm{RG}
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{XCH} \\
& \mathrm{~A}_{1} \\
& \mathrm{R}
\end{aligned}
\] \\
\hline & @R0 & \[
\begin{gathered}
\mathrm{A}_{1} \\
\text { @R1 }
\end{gathered}
\] & JB1 & \[
\mathrm{UMX}_{\mathrm{A}}
\] & \[
\begin{array}{|c|}
\hline \text { CALL } \\
\left(\begin{array}{c}
\text { page } \\
1)
\end{array}\right. \\
\hline
\end{array}
\] & DIS & & CPLA & \[
\begin{array}{|c}
\hline \text { INCL } \\
\text { RO }
\end{array}
\] & INCL & \[
\begin{aligned}
& \text { INC } \\
& \text { CURS }
\end{aligned}
\] & & \[
\begin{gathered}
\mathrm{MOV} \\
\text { ALO, } \\
\text { A }
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { MOV } \\
\text { AL1, } \\
\text { A } \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\text { MOV } \\
A_{1} \\
\text { VPEN }
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{MOV} \\
\mathrm{~A}, \\
\mathrm{HFEN}
\end{gathered}
\] \\
\hline & ORL A, @RO & \[
\begin{gathered}
\hline \mathrm{ORL}_{1} \\
\mathrm{~A}_{1} \\
@ \mathrm{R}^{2}
\end{gathered}
\] & \[
\begin{aligned}
& \text { MOV } \\
& \hline
\end{aligned}
\] & & \[
\begin{array}{|c|}
\hline \text { JMP } \\
\text { (page } \\
\text { 2) }
\end{array}
\] & \[
\begin{array}{|c|}
\hline \mathrm{MOV} \\
\mathrm{VCR}, \\
\mathrm{~A}
\end{array}
\] & & \[
\left\lvert\, \begin{gathered}
\text { SWAP } \\
A
\end{gathered}\right.
\] & \[
\begin{array}{|c|}
\hline \mathrm{ORL} \\
\mathrm{~A}, \\
\mathrm{RO}
\end{array}
\] & \[
\begin{gathered}
\hline \mathrm{ORL}_{1} \\
\mathrm{~A}_{1} \\
\mathrm{R} 1
\end{gathered}
\] & \[
\begin{aligned}
& \mathrm{A}, \\
& \mathrm{R} 2
\end{aligned}
\] & \[
\begin{aligned}
& \text { A, } \\
& \text { R3 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { ORL } \\
& A_{1} \\
& \text { R4 }
\end{aligned}
\] & \[
\begin{gathered}
\hline \text { ORL } \\
A_{1} \\
\text { R5 } \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \text { ORL } \\
& A_{1} \\
& \text { R6 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { ORL } \\
& A_{1} \\
& \text { R7 }
\end{aligned}
\] \\
\hline 5 & \[
\begin{gathered}
A_{1} \\
\text { @R }
\end{gathered}
\] & ANL \(A_{1}\) ©R1 & JB2 & & \[
\begin{array}{|c|}
\hline \text { CALLL } \\
\text { (page } \\
\text { 2) }
\end{array}
\] & \[
\begin{array}{|c|c|}
\hline \text { MOV } \\
\mathrm{SCR}, \\
\mathrm{~A}
\end{array}
\] & & DAA & \[
\begin{array}{|c}
\hline \text { ANL } \\
A, \\
\text { RO }
\end{array}
\] & \[
\begin{gathered}
\text { ANL } \\
A_{1} \\
\text { R1 }
\end{gathered}
\] & \[
\begin{aligned}
& \text { ANL } \\
& \text { A, } \\
& \text { R2 }
\end{aligned}
\] & ANL A
,
R R3 & \[
\begin{aligned}
& \text { ANL } \\
& \text { A, } \\
& \text { BA }
\end{aligned}
\] & \[
\begin{aligned}
& \text { ANL } \\
& \text { A, } \\
& \text { R5 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { ANL } \\
& A_{1} \\
& \text { R6 }
\end{aligned}
\] & \[
\begin{gathered}
\text { ANL. } \\
A_{1} \\
0_{7}
\end{gathered}
\] \\
\hline & \[
\begin{gathered}
\text { ADD } \\
\text { A, } \\
\text { @R0 }
\end{gathered}
\] & \[
\begin{gathered}
\text { ADD } \\
A_{1} \\
\Theta R 1
\end{gathered}
\] & \[
\begin{aligned}
& \text { MOV } \\
& \text { T,A }
\end{aligned}
\] & \[
\begin{array}{|c}
\hline \text { ORL } \\
\text { PORT, } \\
\text { \#Odata }
\end{array}
\] & \[
\begin{array}{|c|}
\hline \text { JMP } \\
\text { (page } \\
\text { 3) }
\end{array}
\] & STOP & JNF1 & RRC A & \[
\begin{gathered}
\hline \text { ADD } \\
A, \\
\text { RO } \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { ADD } \\
\text { A, } \\
\text { R1 } \\
\hline
\end{gathered}
\] & A, R2 & \[
\begin{aligned}
& \text { A, } \\
& \text { R3 } \\
& \hline
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{A}_{1} \\
& \mathrm{R}
\end{aligned}
\] & \[
\begin{aligned}
& \mathrm{A}, \\
& \mathrm{R} 5
\end{aligned}
\] & \[
\begin{gathered}
\text { ADD } \\
A_{1} \\
\text { R6 } \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\text { ADD } \\
\text { A, } \\
\text { R7 }
\end{gathered}
\] \\
\hline & \[
\begin{gathered}
A_{1} \\
\text { @RO }
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { ADDC } \\
A_{1} \\
@ R 1
\end{gathered}
\] & JB3 & \[
\begin{aligned}
& \text { ANL } \\
& \text { PORT, } \\
& \text { \#data }
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline \text { CALL } \\
\text { (page } \\
3) \\
\hline
\end{array}
\] & \[
\begin{gathered}
\text { STRT } \\
\mathrm{T}
\end{gathered}
\] & JF1 & RR A & \[
\begin{gathered}
\hline \text { ADDC } \\
\text { A, } \\
\text { RO }
\end{gathered}
\] & \[
\begin{gathered}
\text { ADDC } \\
\text { A, } \\
\text { R1 }
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { ADDC } \\
\text { A, } \\
\text { R2 }
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { ADDC } \\
\text { A, } \\
\text { R3 }
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{ADDC} \\
\mathrm{~A}, \\
\mathrm{R} 4
\end{gathered}
\] & \[
\begin{array}{c|}
\hline \text { ADDC } \\
\text { A, } \\
\text { R5 } \\
\hline
\end{array}
\] & \[
\begin{gathered}
\hline \text { ADDC } \\
A_{1} \\
\text { R6 } \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{ADDC} \\
\mathrm{~A}_{1} \\
\mathrm{R} 7
\end{gathered}
\] \\
\hline 8 & \[
\begin{array}{|c|}
\hline \text { MOVX } \\
\text { @RO, } \\
\text { A }
\end{array}
\] & MOVX @R1, A & \[
\begin{array}{|c|}
\hline \text { MOV } \\
\text { MASK, } \\
\text { A } \\
\hline
\end{array}
\] & RET & \[
\begin{array}{|c|}
\hline \text { JMP } \\
\text { (page } \\
4) \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { CLR } \\
& \text { FO }
\end{aligned}
\] & JNFO & \[
\begin{aligned}
& \text { MOV } \\
& \text { TCP, } \\
& \text { a }
\end{aligned}
\] & \[
\begin{gathered}
\mathrm{MOVL} \\
\mathrm{RO}, \\
\mathrm{~A}
\end{gathered}
\] & \[
\begin{gathered}
\mathrm{MOVL} \\
\mathrm{R1}, \\
\mathrm{~A}
\end{gathered}
\] & \[
\begin{array}{|c}
\mathrm{MOV} \\
\mathrm{HOME}, \\
\mathrm{~A}
\end{array},
\] & \[
\begin{array}{|c}
\hline \text { MOV } \\
\text { CURS, } \\
\text { A } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { MOV } \\
& \text { A }^{2} \\
& \text { INTR }
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline \text { MOVX } \\
\text { ©CURS, } \\
\text { A }
\end{array}
\] & & \\
\hline 9 & \[
\begin{array}{|c}
\text { MOVX } \\
\text { A, } \\
\text { @RO }
\end{array}
\] & \[
\begin{gathered}
\mathrm{MOVX} \\
\mathrm{~A},^{\mathrm{QR1}}
\end{gathered}
\] & JB4 & RETR & \[
\begin{gathered}
\mathrm{CALL} \\
\text { (page } \\
4)
\end{gathered}
\] & \[
\begin{gathered}
\text { CPL } \\
\text { FO }
\end{gathered}
\] & JFO & CLR C & \[
\begin{gathered}
\mathrm{MOVL} \\
\mathrm{~A}, \\
\mathrm{R} 2
\end{gathered}
\] & \[
\begin{array}{|c|}
\hline \mathrm{MOVL} \\
\mathrm{~A}, \\
\mathrm{R} 1 \\
\hline
\end{array}
\] & \[
\begin{gathered}
\text { MOV } \\
\text { A, } \\
\text { HOME }
\end{gathered}
\] & \[
\begin{gathered}
\text { MOV } \\
\text { A, } \\
\text { CURS }
\end{gathered}
\] & \[
\begin{aligned}
& \text { MOV } \\
& \text { A, } \\
& \text { STAT } \\
& \hline
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline \text { MOVX } \\
\text { A, } \\
\text { © CURS } \\
\hline
\end{array}
\] & & \\
\hline A & \[
\begin{gathered}
\hline \text { MOV } \\
\text { ©RO, } \\
\mathrm{A}
\end{gathered}
\] & \[
\begin{array}{|c|}
\hline \text { MOV } \\
\text { @R1, } \\
\text { A } \\
\hline
\end{array}
\] & \[
\begin{gathered}
\hline \text { MOV } \\
\text { VINT, } \\
\text { A }
\end{gathered}
\] & JMPP @A & \[
\begin{array}{|c|}
\hline \text { JMP } \\
\text { (page } \\
5) \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { CLR } \\
& \text { F1 }
\end{aligned}
\] & JNXI & CPLC & \[
\begin{gathered}
\hline \mathrm{MOV} \\
\mathrm{RO}, \\
\mathrm{~A}
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { MOV } \\
\text { R1, } \\
\text { A }
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { MOV } \\
\text { R2, } \\
\text { A }
\end{gathered}
\] & \[
\begin{gathered}
\hline \mathrm{MOV} \\
\text { R3, } \\
\text { A }
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { MOV } \\
\text { R4, } \\
\text { A }
\end{gathered}
\] & \[
\begin{aligned}
& \text { MOV } \\
& \text { R5, } \\
& \text { A }
\end{aligned}
\] & \[
\begin{gathered}
\text { MOV } \\
\text { R6, } \\
\text { A }
\end{gathered}
\] & \[
\begin{aligned}
& \text { MOV } \\
& \text { R7, } \\
& \text { A' }
\end{aligned}
\] \\
\hline B & \[
\begin{array}{|l|l|}
\hline \text { MOV } \\
\text { @RO, } \\
\text { \#data }
\end{array}
\] & MOV @R1, \#data & JB5 & \[
\begin{array}{|c|}
\hline A_{1} \\
\text { @A } \\
\hline
\end{array}
\] & \[
\begin{array}{|c|}
\hline \text { CALL } \\
\text { (page } \\
5) \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { CPL } \\
& \text { F1 }
\end{aligned}
\] & JXI & \[
\begin{array}{|c|}
\hline \text { MOV } \\
\text { @TCP, } \\
\text { A } \\
\hline
\end{array}
\] & \[
\begin{array}{|c|}
\hline \mathrm{MOV} \\
\mathrm{RO}, \\
\# \text { \#data }
\end{array}
\] & \[
\begin{array}{|c|}
\hline \text { MOV } \\
\text { R1, } \\
\text { \# }
\end{array}
\] & \[
\begin{gathered}
\text { MOV } \\
\text { R2, } \\
\text { \#data }
\end{gathered}
\] & \[
\begin{array}{|l|}
\hline \text { MOV } \\
\text { R3, } \\
\text { \#data } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { MOV } \\
& \text { R4, } \\
& \text { \#data }
\end{aligned}
\] & \[
\begin{aligned}
& \text { MOV } \\
& \text { R5, } \\
& \text { \#data }
\end{aligned}
\] & \[
\begin{array}{c|}
\hline \text { MOV } \\
\text { R6, } \\
\text { \# data } \\
\hline
\end{array}
\] & \[
\begin{array}{|c|}
\hline \text { MOV } \\
\text { R7, } \\
\text { \#data }
\end{array}
\] \\
\hline c & \[
\left\lvert\, \begin{array}{|c|}
\text { OUT } \\
\text { XMTR }
\end{array}\right.
\] & \[
\left|\begin{array}{l|}
\text { OUT } \\
\text { PORT }
\end{array}\right|
\] & \[
\begin{array}{|c|}
\hline \text { MOV } \\
\text { HACC, } \\
\text { A } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { SEL } \\
& \text { RBO }
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline \text { JMP } \\
\text { (page } \\
6 \text { 6) } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { SEL } \\
& \text { MBO }
\end{aligned}
\] & JZ & \[
\begin{aligned}
& \hline \text { MOV } \\
& \text { A, } \\
& \text { PSW } \\
& \hline
\end{aligned}
\] & \[
\left|\begin{array}{c}
\text { DEC } \\
\text { RO }
\end{array}\right|
\] & \[
\begin{aligned}
& \text { DEC } \\
& \text { R1 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { DEC } \\
& \text { R2 }
\end{aligned}
\] & \[
\begin{gathered}
\text { DEC } \\
\text { R3 }
\end{gathered}
\] & \[
\begin{gathered}
\text { DEC } \\
\text { R4 }
\end{gathered}
\] & \[
\begin{aligned}
& \text { DEC } \\
& \text { R5 }
\end{aligned}
\] & \[
\begin{aligned}
& \text { DEC } \\
& \text { RG }
\end{aligned}
\] & \[
\begin{aligned}
& \text { DEC } \\
& \text { R7 }
\end{aligned}
\] \\
\hline D & \[
\begin{array}{|l|}
A_{1} \\
\text { @RO } \\
\hline
\end{array}
\] & \[
\begin{array}{|c}
\text { XRL } \\
\text { A, } \\
\text { @R1 } \\
\hline
\end{array}
\] & JB6 & \[
\begin{gathered}
\text { XRL } \\
\text { A, }
\end{gathered}
\]
\# data & CALL
(page
6 ) & \[
\begin{aligned}
& \text { SEL } \\
& \text { MB1 }
\end{aligned}
\] & JNZ & \[
\begin{gathered}
\hline \text { MOV } \\
\text { PSW, } \\
\mathrm{A} \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\text { XRL } \\
\text { A, } \\
\text { RO } \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \text { RL } \\
& \text { A, } \\
& \text { R1 } \\
& \hline
\end{aligned}
\] & \[
\begin{gathered}
\text { XRL } \\
\text { A, } \\
\text { R2 } \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\text { XRL } \\
\text { A, } \\
\text { R3 } \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\text { XRL } \\
\text { A, } \\
\text { R4 } \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& \text { XRL } \\
& A_{1} \\
& \text { R5 }
\end{aligned}
\] & \[
\begin{gathered}
\hline \text { XRL } \\
A_{1} \\
\text { R } 6 \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { XRL } \\
A_{1} \\
\text { R7 } \\
\hline
\end{gathered}
\] \\
\hline E & \[
\begin{gathered}
\text { IN } \\
\text { RCVR }
\end{gathered}
\] & \[
\left|\begin{array}{c}
\text { IN } \\
\text { NORT }
\end{array}\right|
\] & \[
\begin{array}{|c}
\hline \text { MOV } \\
\text { A, } \\
\text { HACC }
\end{array}
\] & \[
\begin{aligned}
& \text { SEL } \\
& \text { RB1 }
\end{aligned}
\] & \[
\begin{array}{|c|}
\hline \text { JMP } \\
\text { (page } \\
7 \text { 7) } \\
\hline
\end{array}
\] & \[
\begin{aligned}
& \text { SEL } \\
& \text { MB2 }
\end{aligned}
\] & JNC & RLA & \[
\left\lvert\, \begin{gathered}
\text { DJNZ } \\
\text { RO }
\end{gathered}\right.
\] & \[
\left\lvert\, \begin{gathered}
\text { DJNZ } \\
\text { R1 }
\end{gathered}\right.
\] & \[
\begin{array}{|l|l|}
\text { DJNZ }
\end{array}
\] & \[
\begin{array}{|c}
\text { DJNZ } \\
\text { R3 }
\end{array}
\] & \[
\begin{gathered}
\text { DJNZ } \\
\text { R4 }
\end{gathered}
\] & \[
\begin{gathered}
\text { DJNZ } \\
\text { R5 }
\end{gathered}
\] & \[
\begin{gathered}
\text { DJNZ } \\
\text { R6 }
\end{gathered}
\] & \[
\left\lvert\, \begin{gathered}
\text { DJNZ } \\
\text { R7 }
\end{gathered}\right.
\] \\
\hline \(F\) & \[
\left.\begin{gathered}
\mathrm{MOV} \\
\mathrm{~A}, \\
\text { @RO }
\end{gathered} \right\rvert\,
\] & \[
\begin{array}{|c|}
\hline \text { MOV } \\
\text { A, } \\
\text { @R1 }
\end{array}
\] & JB7 & \[
\begin{gathered}
\text { MOVP3 } \\
\text { A, } \\
\text { @A }
\end{gathered}
\] & \[
\begin{array}{|c|}
\hline \text { CALLL } \\
\text { (page } \\
7 \text { 7) }
\end{array}
\] & \[
\begin{aligned}
& \text { SEL } \\
& \text { MB3 }
\end{aligned}
\] & JC & RLCA & \[
\begin{gathered}
\mathrm{MOV} \\
\mathrm{~A}, \\
\mathrm{RO}
\end{gathered}
\] & \[
\begin{array}{|c|}
\hline \text { MOV } \\
\text { A1, } \\
\text { R1 }
\end{array}
\] & \[
\begin{aligned}
& \text { MOV } \\
& \text { A, } \\
& \text { R2 } \\
& \hline
\end{aligned}
\] & \[
\begin{gathered}
\hline \text { MOV } \\
\text { A, } \\
\text { R3 } \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\text { MOV } \\
\text { A, } \\
\text { R4 }
\end{gathered}
\] & \[
\begin{gathered}
\text { MOV } \\
\text { A, } \\
\text { R5 } \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { MOV } \\
\text { A, } \\
\text { R6 } \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\hline \text { MOV } \\
\mathrm{A}_{1} \\
\text { R7 } \\
\hline
\end{gathered}
\] \\
\hline
\end{tabular}

Ordering Information ORDER PART NUMBERS
\begin{tabular}{|l|l|l|}
\hline ROMless & \begin{tabular}{l} 
NS405-A12N \\
\\
\\
\\
\\
\\
NS405-B12N \\
NS405-C12N
\end{tabular} & \\
\hline
\end{tabular}

\section*{Throughput Considerations In NS405 System Planning}

The intricate timing relationships inherent in video generation require that a designer have a firm grasp of the fundamentals of NS405 operation in order to achieve his design objectives. Towards this end the key facets of NS405 operation will be examined and examples given.
The NS405 is a complete video controller that reads in video data, processes it and outputs it to a CRT. Given this, one may derive all essential operating parameters from the following two statements:
1. You must be able to read in video data faster than you output it.
2. Video data accesses are based on the CPU cycle which in turn is based on the crystal or dot clock.
Application of these two statements immediately leads to a limitation on the character cell width as follows:

\section*{if \(\mathfrak{f}=\) crystal frequency or dot clock}
then \((f \div 1) \div 15\) or \((f \div 1.5) \div 15=\) CPU Instruction Execution Clock Frequency
Since there are three video data accesses each CPU Instruction Execution cycle, there are \(3^{*}(f \div 1) \div 15\) or \(3^{*}\) ( \(f \div 1.5\) ) \(\div 15\) video data accesses per second.
if \(w=\) dot width of character cell then \(f \div w=\) number of character cells being displayed per second.
Statement 1 says that video data accesses/sec \(\geq\) display characters/sec
\[
\begin{array}{cc}
\text { for CPU Clock } \div 1 & \text { for CPU Clock } \div 1.5 \\
3^{*}(f \div 1) \div 15 \geq f \div w & 3^{*}(f \div 1.5) \div 15 \geq f \div w \\
f \div 5 \geq f \div w & \left(3^{*} f\right) \div 22.5 \geq f \div w \\
1 / 5 \geq 1 / w & 3 / 22.5 \geq 1 / w \\
w \geq 5 & w \geq 7.5
\end{array}
\]

So depending on the CPU clock divide factor ( \(\div 1\) or \(\div 1.5\) ) the character cell width must be a minimum as shown.
Cell width also impacts CPU throughput since both the CPU and Video controller vie for video memory access through the DMA controller. The rules of access are simple and straightforward. The Video Controller gets as many of the accesses as it needs with the CPU getting any left over. The maximum access rate as already shown is \(f \div 5\) or \(f \div 7.5\) depending on the CPU clock divide. If the CPU attempts a video memory access when things are very busy it will be put into a wait state and remain frozen until things clear up. Of course, no display characters are necessary when the display is blanked, so during the horizontal and vertical retrace periods the CPU has unlimited access to video memory.
Normally, the CPU doesn't have to wait until horizontal retrace to get into video memory, but exactly how often it can get in during a display line requires analysis of the worst case video requirements.
Since the results can vary dramatically depending on the parameters chosen, two typical cases will be presented.
I. With a dot clock of 18 MHz the display line consists of 80 character cells, 9 dots across. Since the CPU clock divide must be 1.5 the video memory access rate is 18 \(\mathrm{MHz} \div 7.5=2.4 \mathrm{MHz}\).

National Semiconductor
Application Brief 14
James Murashige


To display one line requires \((9 \times 80) / 18 \mathrm{MHz}=40\) us.
In one line time there are \(2.4 \mathrm{MHz} \times 40\) us \(=96\) video memory accesses. Of the 96, 80 are required for the characters displayed in the line leaving 16 available for the CPU. This is an average of one every six video memory accesses or once every two CPU instruction cycles. This would be fine since all CPU video memory instructions require two instruction cycles to execute anyway. However, in addition to the DMA controller the video circuits also employ a four level FIFO to insure a smooth data flow. The FIFO is normally kept full at four in which case it stops accessing video data and allows the CPU to have all the accesses. However, the FIFO can drop down quite far before starting to fill up again by taking all of the video memory accesses. The net effect is that instead of being evenly distributed, the accesses available to the CPU are clumped together with long gaps between clumps. Taking the worst case condition of the FIFO being completely empty and having to fill to four by taking the accesses which the CPU could have gotten, the longest gap is \((4 \times 6)+5=29\) accesses \(\approx 10\) CPU instruction cycles. Generally speaking this tends to happen towards the middle of a line since the FIFO is filled prior to the start of a line and tries to end a line empty. In fact, accesses for video are performed up to the second to the last display character. The FIFO prefetch for the next line is performed shortly after horizontal blanking starts.
II. If the dot clock is now 12 MHz with a display line of 80 character cells 7 dots across the CPU clock divide can be 1.

The video memory access rate is \(12 \mathrm{MHz} \div 5=2.4 \mathrm{MHz}\). To do one line requires \((7 \times 80) / 12 \mathrm{MHz}=46.7 \mathrm{us}\). In one line time there are \(2.4 \mathrm{MHz} \times 46.7\) us \(=112\) video memory accesses. Of the 112, 32 are now available to the CPU. This averages out to one every 3.5. Figuring the FIFO in, the worst case wait for the CPU becomes \((4 \times 3.5)+2.5=16.5\) accesses \(\approx 6\) CPU instruction cycles. A significant improvement over the first example.
In general, to maximize CPU access to video memory one must maximize the average number of "free" accesses during the display time. The number of free accesses as a fraction of the total number available is:
\[
\begin{aligned}
(w-5 d) / w \quad \text { Where } w & =\text { character cell dot width } \\
d & =\text { CPU divide factor of } 1 \text { or } 1.5
\end{aligned}
\]

As can be seen, throughput performance depends entirely on the cell width and CPU clock divide. To maximize performance one would try to choose a large \(w\) and a d of 1.
Applying the delay imposed by the four level FIFO, the maximum CPU delay in accessing video memory becomes \(=\)
\[
(4 w+5 d) /(w-5 d) \quad \text { Memory cycles }
\]

\section*{NS405-Series TMP External Interrupt Processing}

The TMP External Interrupt (INTR) is a level sampled interrupt input. Specifically this means that the input is sampled once each CPU cycle with interrupts being generated as long as the sampled input is a logic low. INTR shares pin 37 with RE10 and is sampled on each ALE rising edge as shown in the data sheet. If a logic low level is detected, interrupt service will commence if interrupts had been previously enabled with an EN XI instruction. Service consists of finishing up the currently executing instruction, pushing the PC and other pertinent information onto the stack, disabling all interrupts while in service and finally performing a JUMP to location 003 . Upon completion of service a RETR would be executed to pop the stack and return to where we left off in the main program.
The exact timing involved may be observed through the example program of Figure 1 and its instruction execution sequence in Figure 2. In Figure 2 the numbers shown on the falling ALE edges are the program addresses put out by the TMP. As written the program will loop endlessly unless diverted by an external interrupt such as point A in Figure 2. Since it just missed the previous rising ALE edge it will not be until point \(B\) that the logic low INTR is read in. However, by then the CPU will have started execution of the first byte of the JMP 11 instruction. Since instructions are always finished once started, it will not be until point \(C\) that we begin interrupt service. At this point the next address would have been back at 11 but we now want to service the interrupt and push the stack. Stack pushing or popping takes 2 CPU

National Semiconductor Application Brief 16 James Murashige

cycles so the two address 11 's shown following point C are dummies. Finally, we start interrupt service at point D by outputting address 003 and reading in the IN PORT instruction. Since the IN PORT instruction is only 1 byte long but takes 2 CPU cycles to execute, the address " 4 " at point \(E\) is a dummy and isn't really needed until point \(F\) when we read in the RETR instruction. Like IN PORT, RETR is a 1 byte instruction that takes 2 CPU cycles to execute. Therefore, the address " 5 " at point G is redundant. Upon returning from subroutine we immediately push the stack again (point H ) since the interrupt is still there. Note that we immediately push the stack and do not execute the JMP at 11. Once more we go through the interrupt service routine but this time the interrupt ends at point l. Since it missed the preceding rising ALE edge where it was still seen as a logic low, we will immediately execute another interrupt service routine as shown. Finally, at point \(J\) as we prepare to return from service, INTR will be seen as a logic high and from point \(K\) onward execution will proceed normally.
When enabling and disabling interrupts, the rules for when you will and will not service them are predicated on the latest sampled interrupt level and last instruction executed. This is illustrated by the example program of Figure 3 and instruction execution sequences of Figure 4. As shown in Figure 4a, the interrupt goes low at point \(A\) and will be sampled at the rising ALE of point B. However, since the current executing instruction (DIS XI at location 13) must be completed before starting interrupt service, the interrupt will be


FIGURE 1. INTR Service Timing Example Program


TL/DD/6972-1
FIGURE 2. INTR Service Timing
locked out. Execution continues unperturbed until the interrupt is re-enabled with an EN XI from location 11, point F. Although the interrupt went logic high at point \(E\) it was still sampled as a logic low at point \(D\).
Therefore, after executing the EN XI at location 11, interrupt service will commence as shown. If the interrupt had gone logic high before point \(D\) it would have been sampled high and no interrupt service would have been performed.

Returning to the missed interrupt at point \(A\), if the interrupt low had come in time to be sampled at point \(G\), the instruction at 12 would have been the last one executed before interrupt service started as demonstrated in Figure 4b. Although describing the external interrupt, all of the service sequences presented may be directly applied to TMP internal interrupts.
\begin{tabular}{ll}
\multicolumn{1}{l}{ LNEMONIC } & ;RESET VECTOR \\
JMP O10 & \\
NOP & ;EXTERNAL INTERRUPT VECTOR \\
RETR &
\end{tabular}


FIGURE 3. INTR Enable/Disable Timing Example Program


TL/DD/6972-2
FIGURE 4a. INTR Enable/Disable Timing


FIGURE 4b

\section*{TMP Row and Attribute Table Lookup Operation}

This note describes in detail the operation of the TMP Attribute Demo Program - TAD. Although a short program, it nicely demonstrates row table lookup operation in the TMP while at the same time putting out a visual display of the various video attributes available in the chip. While this display management approach is much more involved than normal sequential lookup mode, it is necessary when attemping to do fast screen updates or line editing with the TMP.
The hardware environment for which the program was written is the TMP Demo board. Appropriate references to and descriptions of the hardware will be made as necessary. For those who have not seen it, the net function of the program is to put up and manage a single frame of video data. In the top half of the display the same message is repeated 5 times but each time with a different set of attributes. In the lower half of the display are 4 rows representing the 128 possible block graphics patterns. All of the attribute effects displayed are achieved by updating the internal ALO attribute latch at the end of each display row. At the same time a message table lookup is performed in order to obtain the appropriate character string that will work with the new attribute set selected.
The flowchart for the program is shown in Figure 1. As you can see, the program essentially consists of initialization and waiting for and servicing video interrupts to manage the screen display. Initialization starts at BEGIN with the Vertical Interrupt Register and Timing Chain being loaded first. The Vertical interrupt is used for end of frame synchronization

National Semiconductor
Application Note 354
James Murashige

and is set to activate after the 27th row. The Timing Chain is loaded as follows:
\begin{tabular}{lrr} 
TCP 0 Horizontal Length & \(=104\) \\
1 Characters/Row & \(=80\) \\
2 Horizontal Sync Begin & \(=84\) \\
3 Horizontal Sync End & \(=100\) \\
4 Character Height & \(=10\) \\
Extra Scans/Frame & \(=2\) \\
5 Vertical Length & \(=27\) \\
6 Vertical Blank & \(=25\) \\
7 Vertical Sync Begin/End & \(=7,3\) \\
8 Status Row Begin & \(=31\) \\
9 Blink Rate/D.C. & \(=\mathrm{F} 4 \mathrm{H}\) \\
10 Graphics Column Register & \(=30 \mathrm{H}\) \\
11 Graphics Row Register & \(=36 \mathrm{H}\) \\
12 Underline Size Register & \(=89 \mathrm{H}\) \\
13 Cursor Size Register & \(=09 \mathrm{H}\)
\end{tabular}

Given these values, one can ascertain that the display is 80 columns across and 25 rows tall. The character cell height is 10 scan lines and no status line will be displayed. The character underline is the bottom most scan line in a cell and the cursor occupies an entire cell. The partitioning of the block graphics cells is as follows:
0011100
0011100
0011100
2233344
2233344
5566655
5566655
5566655
5566655

0011100
0011100
0011100
2233344
2233344
5566655
5566655
5566655

TAD Flowchart


TL/C/5729-1
FIGURE 1

Following timing chain initialization various system registers are set to configure the chip to operate in its hardware environment. The video memory is a \(2 k X 8\) NMC2116 located between addresses 000-7FF. The crystal dot clock is 12 Mhz allowing us to use divide by 1 to generate the CPU clock. Accordingly the SCR is set to 24H (SB8-15 address output only, cell width \(=7\), divide by 1 for CPU clock, row table lookup operation). RAM Bank 0 is selected and HOME, BEGD, RA/RO are cleared. ENDD and CURS are set to 7FFFH and AL1 is set to FFH (no attributes selected). Video display memory ( \(80 \times 25\) char) is then cleared out by storing spaces at all of the memory locations. Along with the spaces, attribute latch 1 is specified to be used. Video is then turned on by setting the VCR to 21 H (normal alphanumeric display, internal attribute latch operation, normal video).
Next, the message tables are built up in the video memory. By updating the attribute latch ALO each row, the entire screen display can be constructed from the 7 message rows stored in memory. Each of the message rows consist of 80 consecutive characters and are called up for display by loading the HOME register with the address of the first character in the row. The background characters in each of the rows are the spaces previously stored. Each of the display characters stored use attribute latch ALO which is updated each row. The first row (0-79) consists entirely of spaces to provide us with a blank display row. The second row (80159) has the message "tmp does it BETTER!" for normal and double high display. The third row (160-239) contains "ttmmpp ddooeess iitt BBEETTTTEERR!!' for double wide and double size display. Rows 4-7 contain 32 block graphics characters per row for a total of 128 patterns. The 128 characters stored are merely all binary combinations of the low 7 data bits in ascending order. The 32 characters in each row are stored in every other memory location to achieve a blank space between characters. For all of the message rows, data is positioned to give a centered display on the screen.
With initialization accomplished, we set the interrupt mask, re-enable interrupts and wait for a video interrupt.
Video display management is performed by the internal interrupt service routine located at 007 and consists of updating the HOME register and ALO at the end of each display row. To accomplish this, a row counter (R3) is used as a pointer into the data lookup tables which follow the interrupt service routine. The R3 row counter is incremented on each End of Row interrupt or preset and incremented on a resynching Vertical Interrupt.
Because the next row pointers are pipelined in the video memory controller, an understanding of End of Row and Vertical Interrupt operation is necessary in order to correctly set up the interrupt service routine and lookup tables. In table lookup mode, the Current Row Start Register (CRSR), which is a pointer to the first character address in a row, is automatically reloaded from the HOME register after the display of the last scan line in a row, a few characters into horizontal blanking. The timing of the CRSR reload when operating in sequential lookup mode is the same but in this case the pointer is advanced by the character width of the display row. It is the reloading of CRSR either in sequential or table lookup modes that generates the End of Row interrupt. The duration of the signal is \(1 / 3\) CPU cycle making it a one time event each row. The End of Row interrupt register bit is cleared when a reload of HOME, i.e., MOV HOME, \(A\) is
executed. A simple example will illustrate the pipelining involved. In Figure 2, at the end of Row 1 (Point A) an EOR interrupt is generated. In preparation for this event HOME should have been loaded with the starting address of ROW 2 since the interrupt is generated when CRSR reloads from HOME. In service of the EOR, the program would load HOME with the starting address of ROW 3 in preparation for the EOR interrupt at Point B. However, notice that we have an entire row time from \(A\) to \(B\) to do the HOME reload. Finally note that EOR's are generated at the end of all rows except those blanked during vertical blanking. Vertical Interrupt operates with the same timing as End of Row except that it is specified to occur at the end of a particular row designated by the Vertical Interrupt Register. The row that it is specified to occur on must be <= Vertical Length Register (timing chain rows are counted starting from 0 ). Otherwise, it will never occur since the row counter will never count up that far. Usually Vertical Interrupt is specified to occur on a row blanked during vertical blanking so that it may be used as a frame sync signal.
Returning to TAD, Figure 3 shows the interrupt positioning for all of the rows on the screen including the blanked ones. There are 25 displayed rows and 2 blanked ones in a frame for a total of 27 . In addition, there are 2 extra scan lines which may be ignored as far as interrupt operation is concerned. Vertical Interrupt is set to occur at the end of the last row in the frame as shown. Row pointer operation for rows 2 to 24 is pipelined as described in Figure 2. At the end of ROW 24 (point E) the CRSR will be loading the pointer to ROW 25 and the interrupt service will load HOME with the pointer to ROW 1. At the end of ROW 25 (point F) the CRSR will load the pointer to ROW 1 and save it for the next frame. Since no EOR's are generated during vertical blanking, CRSR will remain static until ROW 1. At this point, it doesn't matter what the interrupt service loads into HOME and ALO since the Vertical Interrupt at ROW 27 will reset the row counter and perform a new lookup for HOME and ALO. A Vertical Interrupt will not do a CRSR load, thus the pointer to ROW 1 will be preserved. At Vertical Interrupt, the row counter will be reset to 0 and we will want to do a pointer lookup for ROW 2 in preparation for the CRSR load at the end of ROW 1 (point A). Correspondingly, the row pointer lookup tables are organized 2 to 25,1 . Since the attribute latches aren't pipelined, the ALO lookup table is arranged 1 to 25 since the new attribute set will be needed immediately for the display of the next row.

\section*{Row Table Lookup Pipelining}


TL/C/5729-2
FIGURE 2

\section*{TAD Interrupt Positioning}


FIGURE 3

\section*{TMP Attribute Demo Program}

1 2

0000
. \(=03\)

EXI:
. \(=07\)
INI:
MOV A, INTR ;READ INTERRPUT REGISTER
JBI EOR ;HAVE AN EOR INTERRPUT
MOV R3, \#OFF ;VINT INTERRUPT
INC R3 ;INCREMENT TO DO NEXT ROW
MOV A, \#ATTO ;GET ATTRIBUTE LATCH 0
ADD A, R3
MOVP A, @A
MOV ALO, A ;LOAD ATTRIBTE LATCH 0
MOV A, \#HOMHIG ;GET HOME HIGH ORDER BYTE
ADD A, R3
;START AT PROGRAM LOCATION O
;VECTOR TO RESET CODE
;VECTOR TO EXTERNAL INTERRUPT PROCESSING
;VECTOR TO INTERNAL INTERRUPT PROCESSING
0007 8C
0008 320C
000A BBFF
000C 1B
000D 234F
000F 6B
0010 B3
0011 3C
41
420012 231D
0014 6B
. \(=00\)
\begin{tabular}{lll} 
& MOV A, INTR & ;READ INTERRPUT REGISTER \\
& JBI EOR & ;HAVE AN EOR INTERRPUT \\
EOR: & MOV R3, \#OFF & ;VINT INTERRUPT \\
& INC R3 & ;INCREMENT TO DO NEXT ROW \\
& MOV A, \#ATTO & ;GET ATTRIBUTE LATCH O \\
& ADD A, R3 & \\
& MOVP A, @A & \\
& MOV ALO, A & ;LOAD ATTRIBTE LATCH O \\
& MOV A, \#HOMHIG & ;GET HOME HIGH ORDER BYTE \\
& ADD A, R3 &
\end{tabular}
.TITLE MAIN, "TMP ATTRIBUTE DEMO - TAD'
; James Murashige 10/05/83
;This program displays the various character attributes available with ;the TMP by dynamically updating the attribute latch each display row. ;In addition it uses End of Row and Vertical interrupts to perform row ;table lookup screen refreshing.

LINE \(1=0 \quad\);IINE 1 START, ALL BLANKS
LINE \(2=80\);LINE 2 START, NORMAL MESSAGE
LINE \(3=160\);LINE 3 START, DOUBLE WIDE MESSAGE
LINE \(4=240\);LINE 4 START, FIRST GRAPHICS LINE
LINE \(5=320\);LINE 5 START, SECOND GRAPHICS LINE
LINE \(6=400\);LINE 6 START, THIRD GRAPHICS LINE
LINE \(7=480\);LINE 7 START, FOURTH GRAPHICS LINE

```

TMP Attribute Demo Program (Continued)
109
110
111
112
113 004F FF
1140050 FF
1150051 FF
1160052 FF
1170053 EF
118 0054 FF
1190055 F7
120 0056 B7
121 0057 FF
122 0058 E7
123 0059 A7
124 005A FF
125 005B E2
126 005C 82
127 005D FF
128 005E FF
129 005F 7F
130 0060 FF
131 0061 7F
132 0062 FF
133 0063 7F
1340064 FF
135 0065 7F
136 0066 FF
1370067 FF
138
1 3 9
140
141
142 0068 15
143 0069 35
144 006A 65
145 006B 231A
146 006D A2
147 006E 27
148 006F }8
149 0070 2367
150 0072 B7
151 0073 234F
152 0075 B7
153 0076 2353
154 0078 B7
155 0079 2363
156 007B B7
157 007C 2391
158 007E B7
159 007F 231A
160 0081 B7
161 0082 2318
162 0084 B7
1630085 2362
164 0087 B7
165 0088 231E
166 008A B7
167 008B 23F4
168 008D B7
169 008E 2330
170 0090 B7
171 0091 2336
172 0093 B7
173009442389
.BYTE O
.BYT
-BYTE OTF
.BYTE OFF
.BYTE OEF
.BYTE OFF
.BYTE OF7
.BYTE OB7
.BYTE OFF
.BYTE OE7
.BYTE OA7
.BYTE OFF
.BYTE OEZ
.BYTE 082
.BYTE OFF
.BYTE OFF
.BYTE 07F
.BYTE OFF
.BYTE 07F
.BYTE OFF
.BYTE 07F
.BYTE OFF :ROW 22
.BYTE 07F :ROW 23
.BYTE OFF :ROW 24
.BYTE OFF :ROW 25
.FORM
;START OF INITIALIZING CODE
BEGIN; DIS XI
DIS II
STOP T
MOV A, \#26
MOV VINT, A
CLR A
MOV TCP, A
MOV A, \#103
MOV @TCP, A
MOV A, \#79
MOV @TCP, A
MOV A, \#83
MOV @TCP, A
MOV A, \#99
MOV @TCP, A
MOV A, \#091
MOV @TCP, A
MOV A, \#26
MOV @TCP, A
MOV A, \#24
MOV @TCP, A
MOV A, \#062
MOV @TCP; A
MOV A, \#30
MOV @TCP, A
MOV A, \#OF4
MOV @TCP, A
MOV A, \#030
MOV @TCP, A
MOV A, \#036
MOV @TCP, A
MOV A, \#089

```

\section*{ATTO:}
;ROW 1
ROW 2
:ROW 3
:ROW 4
:ROW 5
:ROW 6
:ROW 7
ROW 8
:ROW 9
:ROW 10
:ROW 11
:ROW 12
:ROW 13
:ROW 14
:ROW 15
:ROW 16
:ROW 17
:ROW 18
:ROW 19
:ROW 20
:ROW 21
:ROW 22
ROW 23
:ROW 25
. FORM
;START OF INITIALIZING CODE
BEGIN ; DIS XI
DIS II
STOP T MOV A, \#26 MOV VINT, A CLR A MOV TCP, A MOV A, \#103 MOV @TCP, A MOV A, \#79 MOV @TCP, A MOV A, \#83 MOV A, \#99 MOV @TCP, A MOV A, \#091 MOV @TCP, A MOV @TCP, A MOV A, \#24 MOV @TCP, A MOV A, \#062 MOV @TCP; A MOV @TCP, A MOV A, \#OF4 MOV @TCP, A MOV A, \#030 MOV @TCP, A MOV A, \#036 MOV A, \#089
;INTERRUPTS OFF FOR NOW者 ;SET UP TIMING CHAIN FOR DEMO BOARD
;HORIZONTAL LENGTH
;CHARACTERS/ROW
;HORIZONTAL SYNC BEGIN
;HORIZONTAL SYNC END
;CHARACTER HEIGHT/EXTRA SCANS
;VERTICAL LENGTH
;VERTICAL BLANK
;VERTICAL SYNC BEGIN/END
;STATUS ROW BEGIN
;BLINK RATE
;GRAPHICS COLUMN REGISTER
;GRAPHICS ROW REGISTER
;UNDERLINE SIZE REGISTER
\begin{tabular}{|c|c|c|c|c|}
\hline \multicolumn{5}{|l|}{TMP Attribute Demo Program (Continued)} \\
\hline 174 & 0096 B7 & & MOV @TCP, A & \\
\hline 175 & 00972309 & & MOV A, \#009 & ;CURSOR SIZE REGISTER \\
\hline 176 & 0099 B7 & & MOV @TCP, A & \\
\hline \multicolumn{5}{|l|}{177} \\
\hline \multicolumn{5}{|l|}{178} \\
\hline 179 & & . FORM & & \\
\hline 180 & 009A 2324 & & MOV A, \#024 & ;SET SYSTEM CONTROL REGISTER \\
\hline 181 & 009C 55 & & MOV SCR, A & ;8 BI,7 DOTS, DIVIDE 1, TABLE LOOKUP \\
\hline \multicolumn{5}{|l|}{182} \\
\hline 183 & 009D C3 & & SEL RBO & ;SELECT RAM BANK 0 \\
\hline 184 & 009E 27 & & CLR A & ;SET RAM POINTERS \\
\hline 185 & 009F C2 & & MOV HACC, A & \\
\hline 186 & 00AO 8A & & MOV HOME, A & \\
\hline 187 & 00Al OD & & MOV BEGD, A & \\
\hline 188 & 00A2 88 & & MOVL RO, A & ;CLEAR MEMORY POINTER \\
\hline \multicolumn{5}{|l|}{189} \\
\hline 190 & 00A3 237F & & MOV A, \#07F & \\
\hline 191 & 00A5 C2 & & MOV HACC, A & \\
\hline 192 & 00A6 23FF & & MOV A, \#OFF & \\
\hline 193 & 00A8 OC & & MOV ENDD, A & \\
\hline 194 & 00A9 8B & & MOV CURS, A & \\
\hline 195 & 00AA 3D & & MOV ALl, A & ;NO Attributes for latch 1 \\
\hline \multicolumn{5}{|l|}{196} \\
\hline 197 & & ;CLEAR & OUT MEMORY & \\
\hline \multicolumn{5}{|l|}{198} \\
\hline 199 & 00AB BD19 & & MOV R5, \#25 & ;DO 25 ROWS \\
\hline 200 & 00AD BA50 & & MOV R2, \#80 & ;DO 80 CHARACTERS PER ROW \\
\hline 201 & 00AF 23A0 & & MOV A, \#OAO & ;INITIALIZE FOR A SPACE, ATTRIBUTE LATCH 1 \\
\hline \multicolumn{5}{|l|}{202} \\
\hline 203 & 00B1 80 & L00P: & MOVX @Ro, A & ;STORE A CHARACTER \\
\hline 204 & 00B2 38 & & INCL RO & ;INCREMENT POINTER \\
\hline 205 & 00B3 EAB1 & & DJNZ R2, LOOP & ;TEST IF ROW DONE \\
\hline 206 & 00B5 BA50 & & MOV R2, \#80 & \\
\hline 207 & 00B7 EDBI & & DJNZ R5, LOOP & ;TEST IF SCREEN DONE \\
\hline \multicolumn{5}{|l|}{208} \\
\hline 209 & 00B9 2321 & & MOV A, \#021 & ; SET VCR FOR INTERNAL ATtRIBUTES \\
\hline 210 & 00BB 45 & & MOV VCR, A & :INTERNAL CHARACTER GENERATOR \\
\hline \multicolumn{5}{|l|}{211} \\
\hline \multicolumn{5}{|l|}{212} \\
\hline 213 & & ;FIRST & LINE ARE ALL BL & KS, SECOND LINE HAS SINGLE SPACING MESSAGE \\
\hline 214 & OOBC 2300 & & MOV A, \#H(LINE & +30) ;SET RO POINTER TO FIRST LINE \\
\hline 215 & O0BE C2 & & MOV HACC, A & \\
\hline 216 & 00BF 236E & & MOV A, \#L(LINE & +30) \\
\hline 217 & 00Cl 88 & & MOVL RO, A & \\
\hline 218 & 00C2 BAEO & & MOV R2, \#L(MS & ) SET R2 T0 MESSAGE \#l \\
\hline 219 & \(00 \mathrm{C4}\) BB13 & & MOV R3, \#19 & ;SET R3 TO MESSAGE LENGTH \\
\hline 220 & 00C6 FA & DISP1: & MOV A, R2 & \\
\hline 221 & 00 C 7 B 3 & & MOV A, @A & ;DISPLAY NORMAL MESSAGE \\
\hline 222 & 000880 & & MOVX @RO,A & \\
\hline 223 & 00C9 38 & & INCL RO & \\
\hline 224 & 00CA 1A & & INC R2 & \\
\hline 225 & 00CB EBC6 & & DJNZ R3, DISP1 & \\
\hline 226 & & . FORM & & \\
\hline 227 & & ;THIRD & LINE HAS DOUBLE & IDE MESSAGE \\
\hline 228 & OOCD 98 & & MOVL A, RO & ;SET RO POINTER \\
\hline 229 & OOCE 0334 & & ADD A, \# (31 + & 2) ;LINES3 + 21 \\
\hline 230 & 00D0 88 & & MOVL RO, A & \\
\hline 231 & OODI BAEO & & MOV R2, \#L(MS & \\
\hline 232 & OOD3 BB13 & & MOV R3, \#19 & \\
\hline 233 & 00D5 FA & DISP2: & MOV A, R2 & \\
\hline 234 & 00D6 B3 & & MOVP A, @A & ;DISPLAY DOUBLE WIDE \\
\hline 235 & 00D7 80 & & MOVX @RO, A & \\
\hline 236 & 00D8 38 & & INCL RO & \\
\hline 237 & 00D9 80 & & MOVX @RO, A & \\
\hline 238 & OODA 38 & & INCL RO & \\
\hline
\end{tabular}

TMP Attribute Demo Program (Continued)

23
24
2
2
24
24
24
243 OOEO 74 MSQ1: .BYTE 'tmp does it BETTER!'
244
245 :FOURTH LINE STARTS GRAPHICS CHARACTERS DISPLAY
24600 F 398
247 00F4 031D
248 00F6 88
249 00F7 BB04
250 00F9 BA20
251 00FB 2300
252 00FD 2400
253
2540100
255
256010080
257010138
258010238
259010317
2600104 EAOO
261
2620106 BAZO
2630108 AC
264010998
265 010A 0310
266 010C 88
267 010D FC
268 010E EBOO
269
270
27101102303
272011282
273011325
27401142414
275
ATTO 004F
DISP2 00D5
HOMHIG 001D
LINE2 0050
LINE6 0190

FOURTH: MOVL A, RO
ADD A, \# \((21+8) \quad\);LINE4 +8
MOVL RO, A
MOV R3, \#4 ;DO 4 LINES
MOV R2, \#32 ;DO 32 GRAPHICS CHARACTERS PER LINE
MOV A, \#OOO ;ATTRIBUTE LATCH 0 SELECTED
JMP BLOOP
. \(=0100\)
BLOOP: MOVX @RO, A ;STORE CHARACTER
INCL RO
INCL RO
INC A
DJNZ R2, BLOOP
MOV R2, \#32 ;INITIALIZE FOR NEW ROW
MOV R4, A ;TEMPORARY SAVE A
MOVL \(A\), RO
ADD A, \# (8+8) ;POINT TO NEXT LINE
MOVL RO, A
MOV A, R4 ;RESTORE A
DJNZ R3, BLOOP ;CONTINUE IF NOT THROUGH
;REENABLE INTERNAL INTERRUPTS AND MASK OFF UNUSED ONES
MOV A, \#03
MOV MASK, A
EN II ;REENABLE INTERNALS
JMP PAU ;WAIT FOR A VIDEO INTERRUPT
END
BEGIN
EOR
HOMLOW
LINE3
LINE7

RESET 0000 *
\begin{tabular}{llll} 
BLOOP & 0100 & DISP1 & \(00 C 6\) \\
EXI & \(0003 *\) & FOURTH & \(00 F 3\) \\
INI & \(0007 *\) & LINE1 & 0000 \\
LINE4 & OOFO & LINE5 & 0140 \\
LOOP & OOB1 & MSGI & OOEO
\end{tabular}

NO ERROR LINES
272 ROM BYTES USED
SOURCE CHECKSUM=CF60
OBJECT \(\mathrm{CHECKSUM}=0576\)
INPUT FILE A: TAD. MAC
LISTING FILE A: TAD. PRN
OBJECT FILE A: TAD. LM

\section*{TMP - Dynamic RAM Interfacing}

TMPs Interface easily and directly to dynamic RAMs as illustrated in the basic TMP system schematic of Figure 1. In addition to providing the necessary Read/Write cycle control, the TMP will also automatically refresh the memories through the video controller, further easing interface requirements.
The circuitry to the right of the TMP provides program memory interfacing and I/O support while to the left lie the dynamic video RAM circuits. The memory width shown here is 8 bits although 16 bits can easily be accommodated. Using the \(64 \mathrm{~K} \times 1\) dynamic RAMs shown the entire video memory space is filled with RAM. However, by using a slightly modified addressing configuration smaller memroy chips could be substituted.
The requisite dynamic RAM control signals \(\overline{\mathrm{RAS}}, \overline{\mathrm{CAS}}\) and \(\overline{\mathrm{WE}}\) are generated directly from the system bus control signals RAM ALE, \(\overline{\text { RAM RD }}\) and \(\overline{\text { RAM WR. RAM ALE is used }}\) directly as \(\overline{R A S}\) while \(\overline{R A M ~ W R ~ s e r v e s ~ a s ~} \overline{W E}\). \(\overline{C A S}\) is the logical AND of \(\overline{R A M ~ R D ~ a n d ~ R A M ~ W R . ~ T h e ~} 16\) system bus bits are multiplexed down to the 8 bit RAM address vector by the two 74LS157's under the control of the RAM ALE. As configured, the row and column addresses strobed in are SBO-7 and SB8-15 respectively.
With the configuration shown, the pertinent TMP Read and Write cycle timing parameters for Figure 2 are listed in Table 1. Going through the table one sees that the TMP easily interfaces to 150 ns access RAMs and will routinely work with 200 ns RAMs. The four parameters which may be a tight squeeze for 200 ns RAMs are:
1. \(\mathrm{t}_{\text {RAC }}\) - Access Time from \(\overline{\mathrm{RAS}}\) is max 150 ns , typ 220 ns . This is a basic access time requirement which necessitates fast parts.
2. \(\mathrm{t}_{\mathrm{RAH}}\) - Row Address Hold Time is min 10 ns , typ 15 ns . This parameter is entirely dependent on the switching speed of the 74LS157.
3. \(t_{R C D}-\overline{R A S}\) to \(\overline{C A S}\) Delay Time is min 10 ns , typ 50 ns . This parameter isn't too critical since most dynamic RAMs internally gate the \(\overline{\text { CAS }}\) signal should it come along too early.
4. \(t_{\text {RP }}-\overline{\text { RAS }}\) Precharge Time is min 100 ns , typ 135 ns . Since \(\overline{R A S}\) is actually the RAM ALE signal \(t_{R P}\) is the high time of RAM ALE.
However, rather than getting faster RAMs one could also meet spec by running the TMP CPU slower, thereby stretching out the allowable access time.
Since the TMP video controller will regularly and automatically access video memory in order to obtain characters for display, one may have dynamic RAM refreshing performed automatically by making sure that the required number of consecutive address locations (ROW Addresses) are accessed in the alloted time. Typically this is 128 ROW addresses in 2 ms .
For example, in a typical system we may have an 80 column by 25 row display with each row consisting of 10 scan lines. Each scan line has a period of 60.67 us. The vertical blank
period consists of 25 scan lines for a total duration of 1.52 ms . Assuming sequential rather than table lookup operation, 80 consecutive character addresses are accessed each scan line and a 160 consecutive character addresses are accessed every 2 rows; more than enough to refresh all of the \(\overline{\mathrm{RAS}}\) rows. Of course one must be sure that the memory addresses of any two consecutive rows encompass all 128 possible \(\overline{\mathrm{RAS}}\) addresses. In the middle of the screen the worst case refresh period is 11 scan lines ( .667 ms ), since to do 160 consecutive addresses requires one complete row plus the first scan line of the next row. At the bottom of the screen the refresh period must also include the vertical blank time since no video characters are accessed then. In this case refresh stretches out to a worst case 2.184 ms .
Although in this example we exceeded the 2 ms refresh period, there are a number of things that we could do to get things back into spec. For example, we could cut down on vertical blank time, use memory chips with longer refresh periods, or have the CPU refresh video memory during vertical retrace. Taking the case of using different memory chips, another popular refreshing arrangement is 256 row addresses in 4 ms . In the middle of the screen this gives us a worst case period of \(10+10+10+1\) scan lines or 31 \(\times 60.67\) us \(=1.88 \mathrm{~ms}\). Adding in the vertical blanking period the absolute worst case refresh delay is \(1.88+1.52=\) 3.4 ms . Of course in this arrangement, making sure that any four consecutive rows encompass all 256 RAS addresses is much more difficult.
When operating in pixel mode meeting refresh requirements isn't as difficult since each scan line will access a different set of consecutive RAM addresses.
Returning to the circuit of Figure 1, we have assumed that SB0-7 are multiplexed address/data while SB8-15 output addresses only. Since the RAM addresses are latched in 8 bits at a time there is no need for a separate latch for SB07 since all 8 bits are clocked in on the falling ALE edge. However, when operating with smaller 8 K or 16K RAMs where only 7 bits are clocked in at a time, latching arrangements for SB7 must be made. An example of this is shown in Figure 3 where bits SBO-7 are all latched by the 74LS373.
Normally I/O registers, as well as other memory banks, will also be memory mapped into the 64 K video RAM space. In order to do this some sort of chip enabling scheme must be worked out since the dynamic RAMs have no direct enable control. One possibility is shown in Figure 4 where the RAM bank \(\overline{\mathrm{CAS}}\) and \(\overline{\mathrm{WE}}\) are disabled unless selected by the 74LS138 decoder. In this way the RAM output drivers will remain TRI-STATE \({ }^{\circledR}\) and no data will be written unless the bank is selected. However, memory refreshing as controlled by \(\overline{\text { RAS }}\) will still be performed on each RAM bank.
By expanding on these basic examples a memory configuration for the TMP utilizing dynamic memories may be quickly and easily worked out.

TABLE 1. TMP Dynamic RAM Interface Timing 12 MHz CPU
\begin{tabular}{|c|c|c|c|c|c|}
\hline Symbol & Parameter & Min & Typ & Max & Units \\
\hline \(t_{\text {AR }}\) & Column Address Hold Time Referenced to \(\overline{\text { RAS }}\) & 250 & 280 & & ns \\
\hline \(t_{\text {ASC }}\) & Column Address Set Up Time-Dependent on Switching of 74LS157 & 25 & 35 & & ns \\
\hline \(t_{\text {ASR }}\) & Row Address Set Up Time & 20 & 90 & & ns \\
\hline \(\mathrm{t}_{\text {CAC }}\) & Access Time from \(\overline{\mathrm{CAS}}\) & & 180 & 140 & ns \\
\hline \(\mathrm{t}_{\mathrm{CAH}}\) & Column Address Hold Time & 140 & 250 & & ns \\
\hline \(t_{\text {cas }}\) & \(\overline{\text { CAS Pulse Width }}\) & 140 & 160 & & ns \\
\hline \(\mathrm{t}_{\mathrm{CP}}\) & \(\overline{\text { CAS Precharge Time }}\) & 140 & 166 & & ns \\
\hline \(\mathrm{t}_{\text {CRP }}\) & \(\overline{\mathrm{CAS}}\) to \(\overline{\mathrm{RAS}}\) Precharge Time & 100 & 136 & & ns \\
\hline \(\mathrm{t}_{\mathrm{CSH}}\) & \(\overline{\text { CAS }}\) Hold Time & 250 & 280 & & ns \\
\hline towL & Write Command to \(\overline{\text { CAS }}\) Lead Time & 140 & 160 & & ns \\
\hline \(t_{\text {DH }}\) & Data In Hold Time & 160 & 175 & & ns \\
\hline \(\mathrm{t}_{\text {DHR }}\) & Data In Hold Time Referenced to \(\overline{\text { RAS }}\) & 180 & 310 & & ns \\
\hline \(t_{\text {DS }}\) & Data In Set Up Time & 10 & 50 & & ns \\
\hline toff & Output Buffer Turn Off Delay & 0 & & 60 & ns \\
\hline \(t_{\text {RAC }}\) & Access Time from \(\overline{\mathrm{RAS}}\) & & 220 & 150 & ns \\
\hline \(t_{\text {RAH }}\) & Row Address Hold Time-Dependent on Switching of 74LS157 & 10 & 15 & & ns \\
\hline \(t_{\text {RAS }}\) & \(\overline{\text { RAS Pulse Width }}\) & 250 & 280 & & ns \\
\hline \(t_{\text {RC }}\) & Random Read/Write Cycle Time & 416 & & & ns \\
\hline \(t_{\text {RCD }}\) & \(\overline{\mathrm{RAS}}\) to \(\overline{\mathrm{CAS}}\) Delay Time & 10 & 50 & & ns \\
\hline \(\mathrm{t}_{\mathrm{RCH}}\) & Read Command Hold Time & 100 & 175 & & ns \\
\hline \(t_{\text {RCS }}\) & Read Command Set Up Time & 100 & 175 & & ns \\
\hline \(\mathrm{t}_{\mathrm{RP}}\) & \(\overline{\mathrm{RAS}}\) Precharge Time & 100 & 135 & & ns \\
\hline \(t_{\text {RRH }}\) & Read Command Hold Time Referenced to \(\widehat{\text { RAS }}\) & 100 & 175 & & ns \\
\hline \(t_{\text {RSH }}\) & \(\overline{\text { RAS Hold Time }}\) & 140 & 160 & & ns \\
\hline \(\mathrm{t}_{\text {RWL }}\) & Write Command to \(\overline{\mathrm{RAS}}\) Lead Time & 140 & 150 & & ns \\
\hline \({ }^{\text {twCH }}\) & Write Command Hold Time & 140 & 150 & & ns \\
\hline \({ }^{\text {twCR }}\) & Write Command Hold Time Referenced to \(\overline{\mathrm{RAS}}\) & 160 & 275 & & ns \\
\hline twes & Write Command Set Up Time-Dependent on Delay of 74LS08 & 5 & 11 & & ns \\
\hline twp & Write Command Pulse Width & 140 & 150 & & ns \\
\hline
\end{tabular}

FIGURE 1. TMP with 64K Dynamic Memory

Timing Diagrams
Read Cycle Timing Dlagram


Write Cycle (Early Write)


FIGURE 2.


FIGURE 3. TMP Address Multiplexing for 16K Dynamic RAMs


TL/C/5732-5
FIGURE 4. ChIp Enabling Dynamic RAMs

\section*{TMP External Character Generation}

Built into the TMP video circuitry is the ability to access an external character generator to display custom FONT sets. In addition to the flexibility afforded by user selectable FONTs, by going "external" the number of different character patterns directly addressable is virtually limitless. On the other hand the disadvantages of going external are the additional hardware necessary to control data routing and the general need to use faster memories.
Figure 1 shows a minimum configuration with which to do external character generation. In the TMP, external character generation is selected through Video Control Register bits 6, 7 and is a cross between normal alphanumeric and pixel graphics display modes. Like normal alphanumeric mode the TMP sequences through the video memory address space based upon the screen format specification. But instead of routing the data through the internal character generator, it is treated as pixel data and directly inserted into the video dot stream. In effect what we are doing externally is duplicating the internal character generator ROM. In external mode video attributes are fully operational except for double height and block graphics.
Operation of the circuit shown is straight forward and follows a pipe-line approach. On a video data read the display memory address is output onto the system bus with the 8 low order bits being latched by the 74LS373. On the \(\overline{\text { RAM }}\) \(\overline{\mathrm{RD}}\) signal the 2116 display RAM ouputs a data character onto the pipeline bus which is used to address the MM52116 character generator which in turn deposits the required pixel data onto the system bus so that it may be read in. The 2116 determines which character is to be looked up in the 52116 while the 74LS163 tells the character generator which row in the character we wish to look at. The 74LS163 is a counter which is appropriately clocked by the horizontal sync pulse so that we will advance each scan line to point to the next row in the character FONT. At the end of each screen row the counter must be cleared in preparation for the display of a new row. This is the function of the Scan Count Clear signal which is available as a multiplexed output on the RE11 pin. It is a low going signal which pulses for 1 scan line time during the last scan line in a screen ROW. Its timing is shown in Figure 2. Note that since the 74LS163 is a fully synchronous counter the clear input will not be accepted until the very last H -Sync clock pulse in the screen row. Because of the necessity to not clear the counter before all pixel data is brought in, nor to delay clocking lest the Scan Count Clear pulse be missed, the starting H -Sync clock edge must be postioned close to the start of horizontal blanking.
Continuing with the read operation, we see that video RAM is only accessed if SB15 is low, i.e., the lower 32K. Note that the 52116 used here contains 128 characters in a \(5 \times 7\) FONT. Consequently, it has 5 data output lines connected

National Semiconductor Application Note 367 James Murashige

to the system bus. The other three "dummy" lines shown connected are actually output bits which are always 0 by default, thus giving us blank spaces. There are two reasons why the character bits start on SB1. The first is that since everything brought in is considered pixel data, spaces between characters must be externally inserted. The second is that the video controller always brings in 8 bits even though the cell width can be defined to be 9 or 10. In these instances the 9 th and 10th bits repeat what was encoded into the SBO bit. As a result external characters can practically be at most 7 dots wide although the cells can be up to 8,9 , or 10 dots wide. Cell and/or character heights can be up to 16 lines tall as specified by the Character Scan Height Register.
On a video memory write, data is routed through the 81LS95, onto the pipe-line bus and into the 2116. Writing into the 2116 is controlled by RAM WR as shown. Ordinarily the MSB data bit is used for internal attribute latch selection and could be directly connected to the SB7 line if character cells were specified to at most be 7 dots wide. Otherwise SB7 will be needed for pixel generation as shown in Figure 1, thereby rendering internal attribute latch selection useless. In this case both internal attribute latches would have to be loaded with the same values. As shown here, 7 video RAM data bits are used to address the 128 possible characters in the 52116. If a larger character generator were available, additional data bits could be used to select from a larger character set. Since the TMP features a 16 -bit multiplexed address/data bus, by using all 16 available data bits we could address 65,536 different character patterns
With the video data pipe-lined as shown, very fast memory circuits are required for external character generation. With a 12 MHz CPU clock, character pixel data must be available within a max of 220 ns (typ. 300ns) after an address goes out. To accomplish this the character generator will typically have to be bipolar and the video RAM fast MOS. However, if faster memories are a problem, access times may be stretched out by slowing down the CPU clock since video RAM cycllng is based on the CPU clock. For instance with a CPU clock of 8 MHz , access time stretches out to 385 ns max, 500 ns typ. If using the divide by 1.5 factor on the crystal to obtain the slower CPU clock, remember that due to system constraints the character cell MUST BE AT LEAST 8 DOTS WIDE. In Figure 1 the 2116 output enable is shown being driven by RAM RD. Although this may seem redundant and will slow things down (why not just leave the output enabled?) it is necessary in order to avoid bus conflict when doing a memory write operation.
By expanding on this basic circuit, numerous options such as external attributes, expanded character sets and dynamic RAM may be added to achieve the desired end system.


TL/C/5731-1

SCAN COUNT CLEAR TIMING


TL/C/5731-2
* Edge must come before Scan Count Clear goes away but not before the video controller has brought in all necessary display information for the last scan line. Edge should not be more than 3 character widths from the beginning of blanking.

\section*{NS405 TMP Logic Analyzer}

\section*{INTRODUCTION}

The NS405 TMP is ideally suited for use in Test and Instrumentation equipment as the system or display controller. To demonstrate this, the following note describes how to turn the NS405 Demo Board into a simple 8 bit Logic State Analyzer. Featured in this system is a data capacity of 156 eight bit words, \(21 \mu \mathrm{~s}\) data acquisition time, keyboard command entry, UP/DOWN rolling scroll and 24 line data display.

\section*{SYSTEM ARCHITECTURE}

All of the necessary resources to build our system are available in a TMP Demo Board system when normally set up as a data terminal. Commands are entered through the attached ASCII encoded keyboard with data being strobed on the external interrupt. Data words are input through the switch configuration register SW2 by strobing the Light Pen interrupt. Video is output to the attached display monitor. The only real difference between our Logic Analyzer and the Data Terminal is the ROM software in U9 running the TMP. An overview of the system is shown in Figure 1.
In order to maximize the available \(2 k\) of video RAM, a display line length of 13 was chosen. This yields 157 lines of display information ( \(157 \times 13=2041\) ), one of which is used to display title information. Thus our display data field consists of 156 lines of information, any 24 of which may be displayed at any given time. On each line is displayed the STEP number, followed by 2 spaces and 8 bits of 1 or 0 information. A typical display pattern is illustrated in Figure 2. By manipulating the pointer registers in the TMP DMA controller, the Title line is made to be stationary while the rest of the screen scrolls. This is accomplished by reversing the roles of the HOME register and Status Section SROW pointer. Specifically HOME points to the last row in memory which holds the title information while the status section is set to start after the display of the first row. Scrolling is accomplished by bumping the SROW pointer up or down 1 line width and checking for end of memory conditions.

National Semiconductor Application Note 369 James Murashige



TL/DD/6970-2
FIGURE 2. TMP Logic Analyzer Screen Format

\section*{SYSTEM SOFTWARE}

Since the system must rely on external events at several points before proceeding with processing, an interrupt driven approach was taken in structuring the software. A flowchart for the main program is shown in Figure 3. After system initialization there are 2 levels of processing associated with our logic analyzer operation. The first is a wait for an external interrupt signifying a new keyboard command. Referring to the keyboard service routine in Figure 4, the key is first read in and decoded as to function. In our simple system there are only 3 commands:

S or s = Start data acquisition
U or \(\mathrm{u}=\) Scroll display up
I or \(\mathrm{i}=\) Scroll display down


The scrolling functions are easily handled in the service routine by bumping the memory pointers and checking for an end of memory condition. A command to start data acquisition moves us to our second level of processing-the actual acquisition and display of data.
In both the keyboard and data acquisition interrupt service routines, flags F0 and F1 are used to pass system status back and forth from the main program. In this way the main program holds at major points while the service routines accomplish their functions. The data acquisition routine does nothing more than read data in from the SW2 port, store it in video memory and check a loop counter to see whether we have read in enough data. Since the Light Pen interrupt is being used, only high to low transitions will initiate an SW2 read. While very little is being done in data acquisition, it is time consuming because it's done in software. A count of instructions yields a worst case processing


TL/DD/6970-3
FIGURE 3. TMP Demoboard Logic Analyzer Main Program
time of \(21 \mu \mathrm{~s}\) between data strobes. In addition, since the data isn't latched it must remain stable until the actual read occurs. Following data acquisition, the stored data words are disassembled into their ASCII " 1 ' \(s\) " and " 0 's" patterns and the data entires numbered. With data acquistion completed, the program returns to await another keyboard command.

\section*{SUMMARY}

As demonstrated, the NS405 is very effective as a display controller in a video instrumentation system. Certain functions, however, such as data acquisition are better left to dedicated hardware controllers. Nevertheless, the system as presented is still a very useful diagnostic tool. Through small enhancements to the hardware and software, features such as word recognition, number base conversion, wider data words and loop delay may readily be added.


TL/DD/6970-4
FIGURE 4. TMP Demoboard Logic Analyzer Command Input Routine


TL/DD/6970-5
FIGURE 5. TMP Demoboard Logic Analyzer Data Acquisition Routine
```

1
2
3.TITLE MAIN,'TMP LOGIC ANALYZER DEMO'
; James Murashige 2/09/84
;This program turns the TMP Demo board into a simple 8 bit logic analyzer.
;Command inputs are entered from the attached ASCII keyboard while data
;acquisition takes place through the switch configuration socket, SW2.
;The DIP switch may have to be unsoldered from the board. Data is strobed
;in with an external clock applied to Light Pen Interrupt on W\&A. Each time
;data acqusition is started }156\mathrm{ words of }8\mathrm{ bits each are acquired and displayed.
;Display is in the form of STEP location and the associated 8 bit 1's and O's
;pattern.
;Commands are S = Start data acqusition
; U = Scroll display up
; I = Scroll display down
O7DF LSTLIN = O7DF ;START OF LAST LINE
OTEB MEMEND = OTEB ;END OF MEMORY
OTEC STLIN = OTEC ;START OF TITLE LINE
0020 YON = O2O ;VIDEO ON
0000 VOFF =000 ;VIDEO OFF
0000 . = 00 ;START AT PROGRAM LOCATION O
0000 0452 RESET: JMP BEGIN ;VECTOR TO RESET CODE
0003 . = 03
O003 0412 EXI: JMP KEY ;VECTOR TO KEYBOARD COMMAND DECODE
0007 . = 07
INI: ;DATA STROBE INTERRUPT SERVICE
0007 8C
0008 }9
410009 80
000A 98
000B 6B
OOOC 88
5000D EA11
46
7 000F B5
80010 35
49
0001193
51
5 2
530012 E1
40013 53DF
550015 AA
560016 D353
57 0018 C627
001A FA
59 001B D355
60 001D C62B
6 1 001F FA
20020 D349
630022 C63C
6 4 0 0 2 4 ~ A 6 2 4
650026 93
6 6
6 7 0 0 2 7 9 5
680028 15
6900290424
7 0
71 002B 99
*
MOV A,INTR
; CLEAR OUT INTERRUPT
MOVX A,@R1 ;GET DATA CHARACTER
MOVX @RO,A ;STORE CHARACTER AWAY
MOVL A,RO ;BUMP RO POINTER
ADD A,R3
MOVL RO,A
DJNZ R2,NOTRU ;CHECK IF THROUGH
CPL F1 ;YES THROUGH, SET INDICATOR BIT
DIS II ;DISABLE LP INTERRUPT
NOTRU: RETR ;RETURN
.FORM
;KEYBOARD COMMAND DECODE
KEY: IN PORT ;KEYBOARD DATA READ
ANL A,\#ODF ; CONVERT LOWER TO UPPER CASE
MOV R2,A ;SAVE COPY IN R2
XRL A,\#'S'
JZ START ;GOTO START
MOV A,R2
XRL A,\#'U'
JZ UP ;GOTO SCROLL UP
MOV A,R2
XRL A,\#'I'
JZ DOWN ;GOTO SCROLL DOWN
CKOFF: JNXI CKOFF ;NOT A VALID KEY \& WAIT FOR EXI TO GO AWAY
RETR ;RETURN
START: CPL FO ;START BIT SET
DIS XI ;DISABLE FURTHER KEYBOARD INTERRUPTS
JMP CKOFF
UP: MOVL A,R1 ;SCROLL UP

```
\begin{tabular}{|c|c|}
\hline \multicolumn{2}{|l|}{\multirow[t]{2}{*}{\[
\begin{aligned}
& 72 \text { OO2C O30D } \\
& 73 \text { OO2E } 89
\end{aligned}
\]}} \\
\hline & \\
\hline 74 & 002F 0314 \\
\hline 75 & 0031 E2 \\
\hline 76 & 0032 03F8 \\
\hline 77 & 0034 E639 \\
\hline 78 & 003627 \\
\hline 79 & 0037 C2 \\
\hline 80 & 003889 \\
\hline 81 & 003999 \\
\hline 82 & 003A OE \\
\hline 83 & 003B 93 \\
\hline 84 & \\
\hline 85 & 003C 99 \\
\hline 86 & 003D 03F3 \\
\hline 87 & 003 F AA \\
\hline 88 & 0040 E2 \\
\hline 89 & 0041 03FF \\
\hline 90 & 0043 F64D \\
\hline 91 & 00452307 \\
\hline 92 & 0047 C2 \\
\hline 93 & 0048 23DF \\
\hline 94 & 004A 89 \\
\hline 95 & 004B OE \\
\hline 96 & 004C 93 \\
\hline 97 & 004D C2 \\
\hline 98 & 004E FA \\
\hline 99 & 004F 89 \\
\hline 100 & 0050 OE \\
\hline 101 & \multirow[t]{4}{*}{005193} \\
\hline 102 & \\
\hline 103 & \\
\hline 104 & \\
\hline 105 & \\
\hline 106 & 0052 C5 \\
\hline 107 & 0053 C3 \\
\hline 108 & 005415 \\
\hline 109 & 005535 \\
\hline 110 & 005665 \\
\hline 111 & 005727 \\
\hline 112 & 20058 87 \\
\hline 113 & O059 2367 \\
\hline 114 & 005B B7 \\
\hline 115 & 005C 230C \\
\hline 116 & 005E B7 \\
\hline 117 & 005F 2353 \\
\hline 118 & 0061 B7 \\
\hline 119 & 00622363 \\
\hline 120 & 0064 B7 \\
\hline 121 & 00652391 \\
\hline 122 & 0067 B7 \\
\hline 123 & 0068 231A \\
\hline 124 & 006A B7 \\
\hline 125 & 006B 2318 \\
\hline 126 & 006D 37 \\
\hline 127 & 006E 2362 \\
\hline 128 & 0070 87 \\
\hline 129 & 00712300 \\
\hline 130 & 0073 17 \\
\hline 131 & 1007423 F 4 \\
\hline 132 & 20076 B7 \\
\hline 133 & 30077 2330 \\
\hline 134 & O079 87 \\
\hline 135 & 007A 2336 \\
\hline 136 & 607C B7 \\
\hline 137 & 7 007D 2389 \\
\hline 138 & 8007 F B7 \\
\hline 139 & 00802309 \\
\hline 140 & \(0082 \mathrm{B7}\) \\
\hline \multicolumn{2}{|l|}{141} \\
\hline 142 & \\
\hline
\end{tabular}

ADD A,\#13 ; ADVANCE TO NEXT ROW
MOVL R1, A ; SAVE NEW VALUE
ADD A,\#L(-L(STLIN)) ;CHECK FOR END OF DISPLAY
MOV A, HACC ; SUBTRACT STLIN FROM A
ADD A, \#L \((-H(S T L I N)-1)\); CARRY WILL BE SET IF A WAS \(>\) OR = JNC UPTRU ;NEW VALUE OK, LOAD SROW AND RETURN CLR A ;RESET SROW TO BEGINNING
MOV HACC, A
MOVL R1,A
UPTRU: MOVL A,R1 ;LOAD R1 INTO SROW
MOV SROW,A
RETR
DOWN:
MOVL A,R1 ;SCROLL DOWN
ADD A,\#-13 ;SUBTRACT TO NEXT ROW
MOV R2,A ;TEMP SAVE OF LOW ORDER
MOV A, HACC ; NOW DO UPPER HALF
ADD A, \#OFF ; CARRY WILL BE SET IF A WAS 12 OR MORE
JC DNTRU ;NEW VALUE OK, LOAD VALUE INTO SROW
MOV A, \#H(LSTLLIN) ;RESET SROW TO LAST ROW
MOV HACC, A
MOV A, \#L(LSTLIN)
MOVL R1,A
MOV SROW,A
RETR
DNTRU: MOV HACC,A
MOV A, R2
MOVL R1, A
MOV SROW,A
RETR
. FORM
;START OF INITIALIZING CODE
begin: SEL MbO
SEL RBO
DIS XI ; INTERRUPTS OFF FOR NOW
DIS II
STOP T ;TIMER OFF
CLR A ;SET UP TIMING CHAIN FOR DEMO BOARD
MOV TCP, A
MOV A, \#103 ;HORIZONTAL LENGTH
MOV ©TCP, A
mov A, \#12
MOV ©TCP, A
MOV A, \#83
MOV बTCP, A
MOV A, \#99
MOV ©TCP, A
MOV A, \#091
MOV OTCP, A
MOV A, \#26
MOV ©TCP, A
MOV A, \#24
MOV OTCP, A
MOV A, \#O62
MOV ©TCP, A
MOV A, \#OO
MOV बTCP, A
MOV A, \#OF4
MOV ©TCP, A
MOV A, \#030
MOV ©TCP, A
MOV A, \#036
MOV ©TCP, A
MOV A, \#089
MOV बTCP, A
MOV A, \#009
MOV ©TCP, A
; Characters/row
;HORIZONTAL SYNC BEGIN
;HORIZONTAL SYNC END
; Character height/ extra scans
;VERTICAL LENGTH
;VERTICAL BLANK
;VERTICAL SYNC BEGIN/END
;STATUS ROW BEGIN
;BLINK RATE
; GRAPHICS COLUMN REGISTER
;GRAPHICS ROW REGISTER
;UNDERLINE SIZE REGISTER
; CURSOR SIZE REGISTER

TL/DD/6970-7
\begin{tabular}{|c|c|c|c|c|c|}
\hline 143 & & & \multicolumn{3}{|l|}{- FORM} \\
\hline 144 & 0083 & 2304 & & MOV A, \#004 & ;SET SYSTEM CONTROL REGISTER \\
\hline 145 & 0085 & 55 & & MOV SCR, A & ; 8 BI, 7 DOTS, DIVIDE 1, SEQUENTIAL LOOKUP \\
\hline 146 & & & & & \\
\hline 147 & 0086 & 27 & & CLR A ; SET & VIDEO RAM POINTERS \\
\hline 148 & 0087 & C2 & & MOV HACC, A & ;ACCUMULATOR CLEARED \\
\hline 149 & 0088 & OD & & MOV BEGD, A & \\
\hline 150 & 0089 & OE & & MOV SROW, A & ;SROW WILL BE OUT HOME \\
\hline 151 & 008A & 88 & & MOVL RO, A & ; CLEAR MEMORY POINTER \\
\hline 152 & 008B & 89 & & MOVL R1, A & ; 1 IS SROW IMAGE \\
\hline 153 & 008 C & 2307 & & MOV A, \#H (MEMEND & +1) \\
\hline 154 & 008E & C2 & & MOV HACC, \({ }^{\text {a }}\) & \\
\hline 155 & 008F & 23EC & & MOV A, \#L (MEMEND & +1) \\
\hline 156 & 0091 & OC & & MOV ENDD, A & ;SET END OF MEMORY POINTER \\
\hline 157 & 0092 & 8A & & MOV HOME, A & ; SET POINTER TO TITLE ROW \\
\hline 158 & 0093 & 23FF & & MOV A, \#OFF & \\
\hline 159 & 0095 & C2 & & MOV HACC, \({ }^{\text {a }}\) & \\
\hline 160 & 0096 & 8B & & MOV CURS, A & ;NO CURSOR \\
\hline 161 & 0097 & 3 C & & MOV ALO, A & ; NO ATTRIBUTES FOR LATCH 0 \\
\hline 162 & 0098 & 3 D & & MOV ALT, A & ;NO ATTRIBUTES FOR Latch 1 \\
\hline 163 & 0099 & 85 & & CLR FO ; FO IS & "START" BIT \\
\hline 164 & 009A & A5 & & CLR F1 ; F1 IS & "THROUGH" BIT \\
\hline 165 & 009B & 2320 & & MOV A, \#020 & \\
\hline 166
167 & OO9D & 82 & & MOV MASK, A & ; SET InTerrupt mask \\
\hline 168 & OO9E & 3456 & & CALL MEMCLR & ;CLEAR VIdEO MEMORY \\
\hline \multicolumn{6}{|l|}{169} \\
\hline 170 & OOAO & 05 & & EN XI ; REEN & NABLE EXTERNAL INTERRUPTS \\
\hline 171 & 0011 & 2400 & & JMP LINNUM & ; DISPLAY TITLE INFORMATION \\
\hline \multicolumn{6}{|l|}{172} \\
\hline 173 & O0A3 & \(86 A 3\) & KEYIN: & JNFO KEYIN & ;WAIT FOR KEYBOARD INPUT \\
\hline \(\begin{array}{r}174 \\ 175 \\ \hline\end{array}\) & & & . FORM & & \\
\hline \multicolumn{6}{|l|}{176} \\
\hline 177 & & & ;DATA & ACQUISITION ROUTI & INES \\
\hline \multicolumn{6}{|l|}{178} \\
\hline 179 & O0A5 & 85 & & CLR FO ; CLEAR & R START BIT \\
\hline 180 & 00A6 & 2300 & & MOV A, \#VOFF & ; VIDEO OFF \\
\hline 181 & OOA & 45 & & MOV VCR, A & \\
\hline 182 & OOA9 & 3456 & & CALL MEMCLR & ; CLEAR VIDEO MEMORY \\
\hline 183 & 00 AB & 27 & & CLR A & \\
\hline 184 & OOAC & C2 & & MOV HACC, A & \\
\hline 185 & OOAD & OE & & MOV SROW, A & ;RESET SROW TO BEGINNING \\
\hline 186 & OOAE & BA9C & & MOV R2, \#156 & ;SET LOOP COUNTER FOR \# WORDS TO READ \\
\hline 187 & OOBO & 2305 & & MOV A, \#5 & \\
\hline 188 & OOB2 & 88 & & MOVL RO, A & ;SET MEMORY POINTER to first data deposit \\
\hline 189 & OOB3 & 2300 & & MOV A, \#OCO & \\
\hline 190 & OOB5 & C2 & & MOV HACC, A & \\
\hline 191 & \(00 \mathrm{B6}\) & 89 & & MOVL R1, A & ; LOAD R1 WITH ADDRESS OF SWITCH REGISTER \\
\hline 192 & 00B7 & BBOD & & MOV R3,\#13 & ; LOAD R3 WITH POINTER BUMP CONSTANT \\
\hline 193 & 0089 & 8 C & & MOV A,INTR & ; CLEAR OUT any pending interrupts \\
\hline 194 & OOBA & 25 & & EN II ;REEN & NABLE LP InTERRUPT \\
\hline \multicolumn{6}{|l|}{1950 EN II ;REENABLE LP INTERRUPT} \\
\hline 197 & OOB & & DAIAIN: & - Jno daran & ; Wal por manoun bir fo ser \\
\hline 198 & & & ;DISAS & SEMBLE DATA InTO & DISPLAY FORMAT \\
\hline 199 & OOBD & A5 & & CLR F1 ;RESET & T "THROUGH" \\
\hline 200 & OOBE & BA9C & & MOV R2,\#156 & ;DISASSEMBLE DATA, LOAD WORD COUNTER \\
\hline 201 & 00 CO & 27 & & CLR A & \\
\hline 202 & 00 Cl & C2 & & MOV HACC, A & \\
\hline 203 & 00 C 2 & 2305 & & MOV A, \#5 & \\
\hline 204 & 0004 & 88 & & MOVL RO, A & ;SET MEMORY POINTER TO FIRST data deposit \\
\hline 205 & \(00 \mathrm{C5}\) & BBO8 & & MOV R3,\#8 & ;DO 8 BITS \\
\hline 206 & \(00 \mathrm{C7}\) & 90 & UNASS: & MOVX A, ®RO & ;LOAD IN DATA BYTE \\
\hline 207 & 0008 & 04CB & & JMP DEPST & \\
\hline 208 & 00ca & FC & RETRIV & : MOV A,R4 & ; RETRIEVE CHARACTER \\
\hline 209 & 00CB & F7 & DEPST: & RLC A ;ROT & ATE BIT INTO CARRY \\
\hline 210 & OOCC & AC & & MOV R4, A & ; TEMPORARY SAVE \\
\hline 211 & OOCD & F6D3 & & JC ONE ; STORE & E A "1" \\
\hline 212 & OOCF & 2330 & & MOV A,\#'O' & ;STORE A "0" \\
\hline 213 & OOD1 & 04D5 & & JMP CONT & \\
\hline
\end{tabular}


TL/DD/6970-9


\section*{Building an Inexpensive but Powerful Color Terminal}
into the TMP, through the FIFO, the attribute control logic, and finally to the video output section where the attributes are combined with the serialized video output.
Because the display memory space may be large (up to 64k \(x\) 16), it is easy to store many more attribute bits by adding display memory chips. A \(2 \mathrm{k} \times 8\) RAM will hold 8 attribute bits for every location on an 80 row by 25 line display. However, in order to implement color attributes, three problems must be examined: (1) how to let both the CPU and the display controller address the extra attribute memory in a practical manner; (2) how to imitate the behavior of the internal FIFO and maintain proper synchronization; and (3) how to combine the color attributes and the video output signal.
Before addressing the three problems in detail, a discussion of the number and type of color attributes is in order. The simplest type of color display would require only 3 bits (red, green, and blue). That allows a character to be displayed in any of 7 colors over a black background or, when reverse video is asserted, the character is black on a colored background. For independent control of both the foreground and background colors, 6 bits are required. To get more shades of color, add more bits.
A practical approach employs a \(2 k \times 8\) RAM for the color attribute memory. Three of the bits control the foreground color, three control the background color and the remaining two may be used to adjust intensity ( 1 for foreground and 1 for background).


TL/DD/7923-1
FIGURE 1. TMP Attribute Processing

Now let's tackle the problems one by one.
1. COLOR ATTRIBUTE MEMORY ADDRESSING. When fetching data for the display, we need to get 24 bits in parallel ( 8 data, 8 attribute and 8 color attribute). But when the CPU accesses memory, it can handle only 16
bits at a time, so the CPU must be able to read and write color attributes in a different bank of memory from that where the data and ordinary attributes are stored. For an 80 character by 25 row display the memory could be mapped as shown in Figures 2 and 3:


FIGURE 2. Memory Map as Selected for Screen Refresh


FIGURE 3. Memory Map as Selected for CPU Access

The mapping is implemented by the following circuit:


TL/DD/7923-4
FIGURE 4. Color Attribute Memory Mapping Circuit

During a display refresh cycle the color attribute memory is selected by the low bank select (the same select signal that enables the data and attribute memories). However, the color attribute bits drive the external FIFO's, whereas the output from the other two memories is routed through the TMP. The data path from the color attribute memory to the TMP is buffered by an octal transceiver which is disabled when the low bank is selected. During a CPU access to color attribute memory, the high bank select enables the color attribute memory and the octal transceiver. The direction control of the transceiver is controlled by the RAM RD signal from the TMP.
2. EXTERNAL FIFO SYNCHRONIZATION. The TMP provides FI CLK (FIFO Input Clock) and FO CLK (FIFO Output clock) signals which may be used to clock an external FIFO. The FI CLK signal is identical in timing and duty cycle to the RAM RD signal except that FI CLK is disabled (stays high) when the CPU accesses display memory. When the 74LS224 is used as an external FIFO, FI CLK must be inverted. The rising edge of FO CLK occurs when output of the internal FIFO is loaded into the internal dot shifter. The FO CLK is used to empty a word from the external FIFO and clock it into an octal latch.
3. COMBINING COLOR ATTRIBUTES WITH VIDEO. When using foreground and background color attributes, a 74LS157 multiplexer works nicely to switch between the two. The eight color attribute bits from the latch are separated into groups of four. The video output signal is used to switch the multiplexer. When the video output is high, foreground attributes are selected: and when the
video output is low, background attributes are selected. The outputs of the multiplexer (red, green, blue and intensity) directly drive the color monitor inputs. A minor problem arises because the video output from the TMP already includes the blanking signal. That makes it impossible to differentiate between a series of spaces in the middle of the screen and the horizontal blanking interval. In either case, the video output is low. The easiest solution is handled in software. Let's assume that we want an 80 column display and are using three \(2 \mathrm{~K} \times 8\) memory chips for the data, attribute and color memories. We set up the TMP for 81 columns and then configure the program so that the 81st column always contains a space code with all attribute bits off (including color). That way the background color will always be black during both horizontal and vertical retrace. The cost is 25 locations in each of the memories, but we can afford that many because an \(80 \times 25\) display requires 2000 locations, leaving 48 free.

\section*{A Practical Example}

Here we will present a color terminal circuit with the associated program as an example of what you may want to do. We started with the terminal design of the TMP development board. See the block diagram in Figure 5.
The block diagram of the color terminal (with the old portions of the original monochrome terminal unshaded and the new color circuits shaded) appears in Figure 6. The new circuitry was added in the prototyping area of the development board.



FIGURE 6. TMP Development Board Color Circuitry Block Diagram

\section*{COLOR ATTRIBUTE BIT ASSIGNMENTS}

The bit assignments are:
\begin{tabular}{|c|c|}
\hline Bit 0 & Blue foreground \\
\hline Bit 1 & Green foreground \\
\hline Bit 2 & Red foreground \\
\hline Bit 3 & Blue background \\
\hline Bit 4 & Green background \\
\hline Bit 5 & Red background \\
\hline Bit 6 & Foreground intensity \\
\hline Bit 7 & Background intensity \\
\hline
\end{tabular}

Without using the intensity control bits you get 8 foreground colors: red, green, blue, magenta, cyan, yellow, white, and black (beam off). The same 8 colors may be independently selected for the background. There are several RGB monitors available in the moderate price range with sufficient bandwidth to work with a 12 MHz TMP. Some of them include a separate intensity (or luminence) input. Others include internal decoding circuitry which provides the ability to handle 4 bits of color input and provide as many as 16 different colors.

The demonstration program which runs on the development board allows limited color support. The Escape, V sequence from the keyboard or the receiver prompts the program to treat the next character received as an eight bit color attribute byte with the bit assignments as listed above. That byte is written to the color attribute memory as each succeeding character is received, until another escape, V sequence is encountered. The table which follows includes the foreground and background color combinations for characters which can be entered from the keyboard, but it ignores the effect of the 2 high-order bits (foreground and background intensity).

\section*{COLOR COMBINATIONS FOR RGB MONITORS}

Table I gives the Foreground/Background color combinations that occur when using the '<ESC> Vv' Escape sequence. To set the current color attribute, all that you need to do is select the color combination from the Table below, and send it to the NS405 as part of the <ESC> Vx sequence. For example, ' <ESC> \(\mathrm{V}^{n \prime}\) ' causes the Foreground color to be green and the Background color to be red... not all that pleasing, to my tastes, but choose what you will.

TABLEI
Foreground/Background Color Combinations
\begin{tabular}{|c|c|c|c|c|c|}
\hline Char & Fore/Back & Char & Fore/Back & Char & Fore/Back \\
\hline sp & Black/Red & 6 & Yellow/Yellow & K & Cyan/Blue \\
\hline 1 & Blue/Red & 7 & White/Yellow & L & Red/Blue \\
\hline " & Green/Red & 8 & Black/White & M & Magenta/Blue \\
\hline \# & Cyan/Red & 9 & Blue/White & N & Yellow/Blue \\
\hline \$ & Red/Red & : & Green/White & 0 & White/Blue \\
\hline \% & Magenta/Red & ; & Cyan/White & P & Black/Green \\
\hline \& & Yellow/Red & \(<\) & Red/White & Q & Blue/Green \\
\hline , & White/Red & \(=\) & Magenta/White & R & Green/Green \\
\hline ( & Black/Magenta & > & Yellow/White & S & Cyan/Green \\
\hline ) & Blue/Magenta & ? & White/White & T & Red/Green \\
\hline * & Green/Magenta & @ & Black/Black & U & Magenta/Green \\
\hline + & Cyan/Magenta & A & Blue/Black & V & Yellow/Green \\
\hline , & Red/Magenta & B & Green/Black & W & White/Green \\
\hline - & Magenta/Magenta & C & Cyan/Black & X & Black/Cyan \\
\hline - & Yellow/Magenta & D & Red/Black & Y & Blue/Cyan \\
\hline 1 & White/Magenta & E & Magenta/Black & Z & Green/Cyan \\
\hline 0 & Black/Yellow & F & Yellow/Black & [ & Cyan/Cyan \\
\hline 1 & Blue/Yellow & G & White/Blue & 1 & Red/Cyan \\
\hline 2 & Green/Yeilow & H & Black/Blue & ] & Magenta/Cyan \\
\hline 3 & Cyan/Yellow & 1 & Blue/Blue & \(\wedge\) & Yellow/Cyan \\
\hline 4 & Red/Yellow & \(J\) & Green/Blue & - & White/Cyan \\
\hline
\end{tabular}

\section*{TMP Extended Program Memory Application Note}

National Semiconductor
Application Note 399
Richard Lazovick


\section*{OVERVIEW/INTRODUCTION}

The purpose of this application note is to describe methods for expanding the program memory of the NS405 series TERMINAL MANAGEMENT PROCESSOR (TMP) and to provide direction in software techniques for utilizing the expanded memory efficiently. The chip has a built-in capability of addressing up to 8 k of external program memory (ROM), via the ROM Expand Bus, and 64k of video display memory (RAM), via the System Bus. Although 8k of program memory is sufficient for most applications there are many applications, such as emulating multiple terminals or using many look-up tables, that require still more memory. However, it is
very rare that the entire 64k of video RAM is used since that is more than enough memory to store two screens of data in the pixel mode or thirty-two screens of data in the alphanumeric/block graphics mode. Therefore it is practical to use a video memory address to switch between two or more 8 k memory arrays.
The idea behind using a bank select switch to change from one memory array to another is not new, nor is it difficult, and when implemented properly it can be a very useful tool. The TMP has all the necessary control signals to make both the software and hardware straight-forward.

Block Dlagram


TL/DD/8430-1

\section*{SOFTWARE}

For purposes of demonstration it will be easier to look at the software aspects of using an array select switch first, then designing the hardware to implement it.
The easiest case occurs if we use less than 16 k of display memory. Then we have two system bus address lines available to select either of our two arrays. To switch arrays all we have to do is read from (or write to) an address that uses the address line you wish to toggle. It is safer to read from the address since we do not want to change data in memory at the location addressed by the lower order address lines.
Suppose we choose SB14 to select the low order array and SB15 to select the high order array. The program steps we would go through to switch from the low array to the high array could be:
\begin{tabular}{lll} 
MOV & A,\#080 & ;Load HACC w/ 80 H to set SB15 HI \\
MOV & HACC,A & ;and set SB14 LO. We do not care \\
MOVL RO,A & ;about the other address bits. \\
MOVX A,@RO & ;SB15 goes HI.
\end{tabular}

In general we will want to switch arrays several times, and we will want to be able to conveniently control the destination address in the new array.
Since it is very cumbersome to rewrite the whole sequence everytime, let's mimic the internal select memory bank command (SEL MBx) by using a subroutine and a CALL followed by a JMP to conveniently control our array switching.
\begin{tabular}{lll}
\begin{tabular}{ll} 
CALL & SELHA \\
JMP & HERE
\end{tabular} & \begin{tabular}{l}
;Select HI order array. \\
;Jump to HERE in new array.
\end{tabular} \\
SELHA \(:\) & MOV A,\#O80 & ;Load HACC w/ 80H to set SB15 HI \\
MOV HACC, A & ;and set SB14 LO. We do not care \\
MOVL RO,A & ;about the other address bits. \\
MOVX A,@RO & ;SBl5 goes HI. \\
RET & & ;Return to execute the jump.
\end{tabular}

Now each time we switch to the high order array all we have to do is execute a CALL and a JMP.
System Signals Timing Diagram


Note 1: Enable ROM output drivers.
Note 2: ROM address available.
Note 3: RE bus addresses changes during rising edge of ALE and are stable by falling edge.
Note 4: No \(\overline{\text { PSEN }}\) signal present during last cycle of MOVX instruction, however PSEN is active during both RET cycles.

\section*{HARDWARE}

Now that we have made the software simple and straightforward we have to look at what hardware is necessary to implement it.

We want to: 1) create two mutually exclusive enable signals-one for each array,
2) be able to easily use and latch the address line signals, and
3) delay the actual switching of arrays until after the jump instruction, with the new address, is read into the TMP from the old array.
Looking at the program we see that the system bus chang-
es after the MOVX instruction with the RET and JMP instructions still to be read in from memory before we actually want to switch arrays. Each instruction takes two cycles, therefore we want to delay our array switching signal by four cycles. Looking at all the output signals on the TMP there are two possible signals to use as a clock to delay the array switching signal. These signals are PSEN and ALE (see System Signals Timing Diagram).
The main disadvantage of using ALE is that whereas we want a rising edge to clock the flip-flops used for the delay, the ROM addresses are not stable until the falling edge of ALE. Therefore, we save one inverter by using PSEN.
One possible circuit implementation is shown below:

Circuit Diagram


TL/DD/8430-3

The first flip-flop latches one of the two system bus signals and the next four delay the array switching signal by four \(\overline{\text { PSEN }}\) cycles. The two inverters are there so that we trigger off a ONE on the address. If the system bus was configured as a 16 bit address/data bus (bit 4 of SCR set) then the latched address lines would have to be used. Since it is always desirable to have the flip-flops in a known state at power up, some sort of reset circuitry should be used (e.g., by tying the power up reset circuit to the clear inputs on the flip-flops), or both arrays should have identical reset sequences that include setting the flip-flops to a known state.

\section*{LOOKING IN DEPTH}

Now that we have the basic software format we are going to

\section*{Array Switching Timing Diagram 1}


TL/DD/8430-4

Note 2: Arrays switch here.
Note 3: Valid approximately 360 ns .

\section*{ADDENDUM}

Although it can be a problem when trying to execute a call across array boundaries, the problem can be easily overcome as can the confusion that arises when many array switchings occur. All that one needs to do is to organize the program memory efficiently. One such scheme would be to set aside a block of memory in each bank, such as the last page to use for memory mapping. For example if we wanted to jump from location HOME in the LO array to location HERE in the HI array and then back to HOME we could map our memory as shown below:

\section*{Lo Array}

MAIN PROGRAM:
0500 HOME: UMP HERE

-
-

\section*{Hi Array}

\section*{HERE: NOR}

JMP HOME


ARRAY SWITCHING SUBROUTINE:
\begin{tabular}{lllll}
0700 & SELMA \(:\) NOV A,\#080 & 0700 & CELLA: NOV A,\#040 \\
0702 & MON HACC,A & 0702 & HOV MACC, A \\
0703 & MOVE, ROMA & 0703 & MOVE ROMA \\
0704 & MOVX A, @RD & 0704 & MOVX A,RO \\
0705 & MOP & 0705 & MOP \\
0706 & MOP & 0706 & MOP \\
0707 & RET & 0707 & RET
\end{tabular}

\section*{MEMORY MAP:}


Note: The arrows show which JMP corresponds to which subroutine call. For example the JMP HOME at location O70C in the LO ARRAY corresponds to the CALL at location 070A in the HI ARRAY. The ()'s show how the CALL's and JMP's can be strung together in a neat pattern.

Notice that there are two NOP's in the subroutine. Since the JMP after the CALL was moved to the new array the two NOP's were added to the subroutine so that the actual array switching occurs just after the completion of the RET instruction. The PC is then loaded with the new jump value, loaded in from the new array, and we continue execution as expected. Be sure to understand the timing before going any further (see Array Switching Timing Diagram 2). The way the memory map is set up it is easy to organize and keep track of jumps using the pattern indicated in the example. This method also eliminates any problems with the assembler searching for undefined labels.


Since there are two extra NOP's in the switching array subroutine the hardware can now be simplified and the system speed increased by removing two of the flip-flops from the chain. Through the use of the SEL MBx commands the memory map can be located in any page of any memory bank. For example if we wanted to jump to location HERE in memory bank 2 of the HI array from memory bank 1 of the LO array (after having removed two flip-flops) we could map our memory as shown below:

\section*{Lo Array}

ARRAY SWITCHING SUBROUTINE:

\section*{Hi Array}
\begin{tabular}{llll}
0700 & SELLA: & MOV & A,\#040 \\
0702 & & MOV & HACC,A \\
0703 & & MOVL & RO,A \\
0704 & & MOVX & A,@RO \\
0705 & & RET &
\end{tabular}

MEMORY MAP:

070A HERE: CALL SELHA 070A
070C 070C
070E
SEL MB2

JMP HERE

MAIN PROGRAM:
\begin{tabular}{llll}
0800 & HOME: & SEL & MBO \\
0801 & & JMP & HERE
\end{tabular}
\[
1000 \text { HERE: NOP }
\]

If a call into the other array is necessary a similar pattern to that above could be used. Start by replacing the JMP's with CALL's to the desired subroutine and appropriately placing returns. For example (here it comes) if we wanted to CALL HOME from HERE we could memory map as shown below.

\section*{MAIN PROGRAM:}
\begin{tabular}{lll} 
HOME : NOP & HERE : NOP \\
RET & CALL HOME
\end{tabular}

\section*{ARRAY SWITCHING SUBROUTINE:}
```

SELHA: . SELLA:
-
\bullet -
RET RET

```

\section*{MEMORY MAP:}

HOME: CALL SELLA
CALL HOME
CALL SELHA

Since calling between different memory banks is not straight forward it is advisable to be very careful when doing it, or to limit calls between arrays only to those that reside in the same memory bank.

\section*{HELPFUL HINTS}

These schemes can all be modified to multiple arrays and easier or fancier mappings, however there are a few things to keep in mind.
1) If using a system bus address line to toggle the array, don't use that line as part of an actual display memory address.
2) The MOVX instruction can require more than two cycles depending on system bus contention, however we are only concerned with the last two cycles and the PSEN signals that occur after the system bus line changes.
3) If using interrupts-disable them while switching arrays and keep all time critical routines in the same array.
4) A demux or decoder can be used to select memory arrays or decode address lines when more than two 8 k arrays are implemented or more than 16k of video RAM is being used.
5) If extra memory is needed, but a good deal of the program memory is data storage, the data could be stored in the video memory space instead of implementing a new array.
6) If the TMP is going to be used in a noisy environment or the system bus is configured as a 16 bit bidirectional bus a synchronous latch should be used to assure stable levels on SB14 and SB15.
7) The given array switching circuit can be implemented with the demo board by wiring it into an extension board that can be plugged into the prom socket U9. Wire the two new proms in parallel with each other and with a cable that can plug directly into the prom socket. However, instead of using pin 20 from the demo board, use the two array enable lines as the chip enables for the 2764 proms.
Also use SB12 and SB13 instead of SB14 and SB15.

\section*{Section 8}

\section*{Microcontroller} Development Support

\section*{Section 8 Contents}

Mole. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8-3
AN-456 Microcontroller Development Support. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .
HPC Software Support Package . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8-17

\section*{Development Support}

Our job doesn't end when you buy a National microcontroller, it only begins.
The next step is to help you put that microcontroller to work-delivering real-world performance in a real-world application.
That's why we offer you such a comprehensive, powerful, easy-to-use package of development tools.

\section*{MICROCONTROLLER ON-LINE EMULATOR}

Our Microcontroller On-Line Emulator (MOLETM) is a complete, inexpensive system designed to support both hardware and software development of all NSC microcontrollers. Using standard computer platforms (IBM PC, VAX, and others), the MOLE system gives you the tools to write, assemble, debug, and emulate software for your target microcontroller, whether it belongs to the COP400 4-bit family, the COP800 8-bit family, or the HPC 16-bit family.
The MOLE system itself consists of two circuit boards that interface to each other and to the host computer using a MOLE software package.
One board is called the Brain Board and is common to all MOLE systems. It provides the major functional features of the system, linking the various elements, including other Brain Boards for a multi-workstation system tied to a single host.
The other board is called the Personality Board and is different for each microcontroller family. It provides the unique emulation functions for the system.
Your own computer CPU provides a powerful, cost-effective base for bulk storage of object code, disk editing and assembly, and for high-speed processing.
Using resident firmware in the Monitor section of each Personality Board, you can download results from your host computer, you can display and alter code in both hex and mnemonic format, you can set Breakpoints and Traces, you can execute Time measurements, and you can examine and modity internal registers and I/O.

Once you've got debugged code, you can transmit it directly to National, where we'll use it to create the tooling necessary for manufacturing the appropriate masks for your microcontroller.

\section*{DIAL-A-HELPER ON-LINE APPLICATIONS SUPPORT}

Dial-A-Helper lets you communicate directly with the Microcontroller Applications Engineers at National.
Using standard computer communications software, you can dial into the automated Dial-A-Helper Information System 24 hours a day.
You can leave messages on the electronic bulletin board for the Applications Engineers, then retrieve their responses.
You can select and then download specific applications data.
And you can even arrange for the Applications Engineering Group to take over direct control of your MOLE system for particularly tough debug problems.

\section*{DIAL-A-HELPER}

Voice: (408) 721-5582 (8 a.m.-5 p.m. PST)
Modem: (408) 739-1162 (24 Hrs./day)
Setup: Baud rate 300 bps or 1200 bps 8 bits, no parity, 1 stop

\section*{DEDICATED APPLICATIONS ENGINEERS}

We've assembled a dedicated team of highly trained, highly experienced engineering professionals to help you implement your solution quickly, effectively, efficiently and to ensure that it's the best solution for your specific application.
At National, we believe that the best technology is also the most usable technology. That's why our microcontrollers provide such practical solutions to such real design problems. And that's why our microcontroller development support includes such comprehensive tools and such powerful engineering resources.
No one makes more microcontrollers than National and no one does more to help you put those microcontrollers to work.


TL/DD/8830-14

\section*{MOLETM DEVELOPMENT TOOLS}

The MOLE (Microcontroller On Line Emulator) system is designed to support the development of NSC Microcontroller products. These include COPSTM family, and the HPCTM family of products. The MOLE provides effective support for the development of both software and hardware in Micro-controller-based applications.
The purpose of the MOLE is to provide the tools required to write and assemble code for the target microcontroller and assist in the debugging of both the hardware and software.
A MOLE system consists of three components: a MOLE Brain Board, a MOLE Personality Board, and software for a host computer. The host may be an IBM \({ }^{\circledR}\)-PC, or one of a number of inexpensive PC compatibles. The cross-assemblers and cross-compilers provided by National Semiconductor will run under control of the host computer MS-DOS operating system.
The Brain Board provides the MOLE system with the capability of communicating with the user's Host CPU. Resident firmware on the Brain Board allows the user to download assembled load modules over the RS-232 link from the host computer, display and alter code in both hex and mnemonic format, initiate Breakpoints, Traces, and timing on addresses and external events, examine and modify the internal resources of the Microcontroller being emulated. The Brain Board also provides all the hardware and firmware to program standard EPROMs up to 27256's (32k x 8).

Development system flexibility is provided by the Personality board. This component tailors the system to emulate a single microcontroller family or device. For instance, one Personality Board supports the COP400 CMOS and NMOS family. This Personality Board provides emulation capability for 42 Microcontroller device types.
Personality boards are also available for the HPC and COPS family of \(\mathrm{M}^{2} \mathrm{CMOS}\) products.
The host CPU contributes cost effective bulk storage and high speed processing. Disk editing and assembly operations are controiled by the host CPU. The results are down loaded to the Brain Board over the RS-232 link.
Once the application program has been completely debugged, the code may be submitted to National Semiconductor for use in creating the tooling necessary for manufacturing the masked Microcontroller device.
The MOLE concept provides the user with a powerful development system based around a familiar host. The Brain Board/Personality Board/Host combination provides FULL emulation capability. This modular design provides maximum flexibility and maximum utility for the development of Microcontroller based systems.
MOLE System Block Diagram


\section*{MOLE BRAIN BOARD}


\section*{GENERAL DESCRIPTION}

The Brain Board is the pivotal component of the MOLE concept. In conjunction with a terminal and Personality Board it provides the user with a freestanding workstation for Microcontroller emulation. It ties the system together by communicating with the Personality Board, printers, modems, optional host computer, and other Brain Boards. Multiple Brain Boards, tied to a common host, can function as emulators for individual projects where each Brain Board is a separate workstation. They can also function as individual Microcontroller emulators within a multicontroller system.
The MOLE Brain Board utilizes a NSC800TM Microprocessor with 64k RAM and firmware ROM. It has an EPROM /EEPROM programmer for on-line changes. There are three RS-232 ports and a bus to connect the Brain to the Personality Board for actual emulation of code in the user's application system.

The RS-232 ports are used via the communication routines in firmware to interface with a host computer, terminal, modem, printer, or other MOLEs, for greater flexibility during system development.
The MOLE firmware is controlled by an EXEC. There are three major sets of EXEC commands. The first set of commands are calls to other main programs. These are:
\begin{tabular}{ll} 
COMM & Invoke Communications Program \\
DIAG & Invoke Diagnostics Program \\
MONITOR & Invoke Personality Emulation Monitor \\
PROG & Invoke PROM Programming Program
\end{tabular}

The second set of EXEC commands are:
\begin{tabular}{ll} 
CALC & Adds/Subtracts decimal and hex numbers \\
COMPARE & Compares one buffer with another \\
ERASE & Used to erase all or part of a buffer \\
HELP & Prints a summary of EXEX commands \\
MOVE & Moves data from one buffer to another \\
STATUS & Display status of buffers, display and alter \\
& RS-232 parameters
\end{tabular}

The third set of commands are used exclusively for multiple MOLE configurations and they are:

CONNECT Connect the user with the requested system

DISCONNECT Disconnects the MOLE
IDENT Identifies a MOLE system
The MOLE Brain Board supports NSC's entire family of MOLE Personality boards.

\section*{FEATURES}
- Single 5V operation
- Ability to interface to host computers
- Full communication control of other MOLEs with host computer and a modem
- Three RS-232 ports
- Auto baud selection (110, 300, 600, 1200, 2400, 4800, 9600,19200 baud)
- Self diagnostics
- Program EPROMS
— MM2716, NMC27C16
— MM2732, NMC27C32
— NMC2764—NMC27256
- Program EEPROMs
-9816
- Program emulator devices
```

PHYSICAL SIZE
$10^{\prime \prime} \times 12^{\prime \prime}$
POWER REQUIREMENTS
+5V DC @ 3.5A
$+12.5 /+21 \mathrm{~V}$ or +25 V @ 50 mA
(Optional-required only for PROM programming)
ORDER P/N:
MOLE-BRAIN
MOLE-BRAIN PACKAGE CONTAINS
MOLE Brain Board
MOLE Brain User's Manual
2 RS-232 Cables
Power Cable
Miscellaneous Hardware

```

\section*{MOLE PERSONALITY BOARDS}

The Personality Board lends personality to the MOLE system. The Monitor debugger firmware that is resident on the Personality Board is customized for the microcontroller that the Personality Board is designed to emulate, thereby giving the MOLE "personality". The Monitor firmware allows the user to display the application program in either hex or mnemonic format. The user can alter or deposit hex data into the program memory. A one-line assembler is also available to allow the user to put new instructions into the application program. Breakpoint, Singlestep, Trace or Time functions are available. They allow triggering on addresses or external events. The Monitor also provides the ability to examine and modify the internal RAM and registers of the Microcontroller being emulated.
Each Personality Board has its own Monitor; however, each Monitor implements a standard set of MOLE functions. This gives all MOLE systems a common set of functions with identical syntax. This commonality is designed to help provide a clear and simple migration path from the low-cost COP400 4-bit microcontrollers to the high performance HPC 16-bit microcontrollers without the need to relearn the development tool.

\section*{MOLE DEBUG FEATURES}

The standard set of MOLE functions common to all MOLE Personality Boards is as follows.

TABLE I. Common MOLE Monitor Commands
\begin{tabular}{|l|l|}
\hline Alter & Alter consecutive bytes in shared memory \\
AUtoprint & Specify information to be printed on Breakpoint \\
Breakpoint & Set trigger point(s) for Breakpoint \\
Clear & Clear Breakpoint, Time and Trace functions \\
Deposit & Deposit byte value into range of shared memory \\
Dlagonstic & On-board test routine for system checkout \\
Find & Find data or string in shared memory \\
Go & Start program execution or enable function \\
Help & On-screen Help menu \\
List & List data in shared memory \\
Modify & Modify on-chip RAM or Registers during Breakpt \\
Next & Singlestep through subroutine \\
Put & One-line assembler \\
Reset & Reset chip \\
RGo & Reset chip and execute Go automatically \\
SEarch & Search Trace memory for data or address \\
Singlestep & Execute one instruction, then Breakpoint \\
STatus & Show chip and MOLE Status \\
Tlme & Time program execution or external events \\
TRace & Specify triggers for capturing Trace data \\
Type & Type Trace data or on-chip data during Breakpt \\
Unassemble & Disassembler for Trace or shared memory \\
\hline
\end{tabular}

These commands are implemented on the HPC, COP800 and COP400 MOLEs.
Additionally, each Personality board has its own special Monitor functions that give that system additional capabilities.

MOLE COP400 FAMILY PERSONALITY BOARD
COPS Personality Board


\section*{GENERAL DESCRIPTION}

The MOLE COPS Family Personality Board supports the emulation of COP400 family of Microcontrollers. The Personality Board allows the user to emulate the appropriate Microcontroller in the user's end system for fast development of application code and hardware. The Personality Board consists of: a Monitor, the hardware to control the operation of the Microcontroller in the emulation system, and an emulation cable to connect the emulator to the application system. The cable has the same pin configuration as the final masked part.
The Personality Board Monitor is contained in firmware ROM, contains an assembler and disassembler and is directly executable by the NSC800 on the Brain Board. The Monitor commands will allow the user to execute the application code, examine and modify internal registers and I/O, examine and alter object code in hex or mnemonic format, execute Time measurements, and set Trace and Breakpoints.
The Personality Board also contains \(2 k\) bytes of shared memory (RAM) for application code and the necessary hardware for Trace and Breakpoint operation.

\section*{FEATURES}
- Supports entire COPS CMOS and NMOS family
- Single 5V operation
- Firmware monitor directly executed by Brain CPU
- Firmware diagnostics directly executed by Brain CPU
- Firmware Line Assembler and Unassembler
- \(2 k\) bytes of shared memory
- 256 deep trace memory
- Eight external event inputs
- Trace on multiple addresses, address ranges, or external events
- Breakpoint on multiple addresses, address ranges or external events
- List and alter shared memory
- Print and modify internal registers
- Singlestep
- Next-singlestep around subroutine calls
- Trigger output for logic analyzer
- Real time emulation

Common MOLE Monltor Commands
\begin{tabular}{|l|l|}
\hline Alter & Alter consecutive bytes in shared memory \\
AUtoprint & Specify information to be printed on Breakpoint \\
Breakpoint & Set trigger point(s) for Breakpoint \\
Clear & Clear Breakpoint, Time and Trace functions \\
Deposit & Deposit byte value into range of shared memory \\
Dlagnostic & On-board test routine for system checkout \\
Find & Find data or string in shared memory \\
Go & Start program execution or enable function \\
Help & On-screen Help menu \\
List & List data in shared memory \\
Modify & Modify on-chip RAM or Registers during Breakpt \\
Next & Singlestep through subroutine \\
Put & One-line assembler \\
Reset & Reset chip \\
RGo & Reset chip and execute Go automatically \\
SEarch & Search Trace memory for data or address \\
Singlestep & Execute one instruction, then Breakpoint \\
STatus & Show chip and MOLE Status \\
TIme & Time program execution or external events \\
TRace & Specify triggers for capturing Trace date \\
Type & Type Trace data or on-chip data during Breakpt \\
Unassemble & Disassembler for Trace or shared memory \\
\hline
\end{tabular}

COP400 Monltor Special Functions
\begin{tabular}{|l|l|}
\hline Chip & Specify COP device to emulate \\
Option & Specify COP chip options being emulated \\
Set & Set special emulation options \\
\hline
\end{tabular}

PHYSICAL SIZE
\[
12^{\prime \prime} \times 12^{\prime \prime}
\]

POWER REQUIREMENTS
\[
+5 \mathrm{~V} @ 3.5 \mathrm{~A}
\]

ORDER P/N: MOLE-COPS-PB1
MOLE-COPS-PB1 PACKAGE CONTAINS MOLE CMOS COPS Personality Board MOLE CMOS COPS PB Manual 3 Emulator Cables Power Cable Miscellaneous Hardware

\section*{SOFTWARE ORDERED SEPARATELY See How To Order}


TL/DD/8830-18

\section*{GENERAL DESCRIPTON}

The COP800 Family Personality Board allows the MOLE system to emulate the COP800 family. The Personality Board consists of a firmware Monitor, 16k bytes of shared memory, 2000 deep Trace memory, Port recreation logic to recapture the pins used for emulation, emulation hardware, and an In System Emulator (ISE) cable. The ISE cable has the same pinout as a socketed masked part and allows the Personality Board to function within the application system.
The NSC800 CMOS Microprocessor, located on the Brain Board, directly executes the Personality Board Monitor firmware. The Monitor allows execution of application code, examination and alteration of internal registers, examination and alteration of shared memory, and the setting of trace and breakpoints. The ISE cable connects these capabilities to the application system. Up to eight external events as well as 15 -bit address and 8 -bit data busses can be traced in the 2000 deep trace memory. Multiple breakpoints, plus assemble and unassemble commands are at the user's disposal.
Application programs of up to 32k bytes from Personality Board RAM may be emulated.

\section*{FEATURES}
- Supports COP800 microcontroller family
- Single 5V operation
- Firmware monitor directly executed by Brain CPU
- Firmware diagnostics directly executed by Brain CPU
- Firmware Line Assembler and Unassembler
- 32 k bytes of shared program memory
- 2000 deep trace memory
- Eight external event inputs
- Trace on multiple addresses, address ranges or external events
- Breakpoint on multiple addresses, address ranges or external events
- List and alter shared memory
- Print and modify internal registers
- Singlestep
- Next-singlestep around subroutine calls
- Trigger output for logic analyzer
- Real time emulation

\section*{Common MOLE Monitor Commands}
\begin{tabular}{|l|l|}
\hline Alter & Alter consecutive bytes in shared memory \\
AUtoprint & Specify information to be printed on Breakpoint \\
Breakpoint & Set trigger point(s) for Breakpoint \\
Clear & Clear Breakpoint, Time and Trace functions \\
Deposit & Deposit byte value into range of shared memory \\
Dlagnostic & On-board test routine for system checkout \\
Find & Find data or string in shared memory \\
Go & Start program execution or enable function \\
Help & On-screen Help menu \\
List & List data in shared memory \\
Modify & Modify on-chip RAM or Registers during Breakpt \\
Next & Singlestep through subroutine \\
Put & One-line assembler \\
Reset & Reset chip \\
RGo & Reset chip and execute Go automatically \\
SEarch & Search Trace memory for data or address \\
Singlestep & Execute one instruction, then Breakpoint \\
STatus & Show chip and MOLE Status \\
TIme & Time program execution or external events \\
TRace & Specify triggers for capturing Trace date \\
Type & Type Trace data or on-chip data during Breakpt \\
Unassemble & Diassembler for Trace or shared memory \\
\hline
\end{tabular}

\section*{COP8 Monitor Special Functions}
\begin{tabular}{|l|l|}
\hline CYcles & Capture COP8 execution cycles Trace memory \\
End & Exit Monitor and return to Brain Exec \\
EXclusion & Specify address ranges to exclude from Trace \\
EistUnassemble & List shared memory in mnemonic form \\
TypeUnassemble & Type Trace memory in mnemonic form \\
\hline
\end{tabular}

PHYSICAL SIZE
\(12^{\prime \prime} \times 12^{\prime \prime}\)
POWER REQUIREMENTS
+5 V @ 3.5A
ORDER P/N: MOLE-COP8-PB1 COP820/840 MOLE-COP8-PB2 COP888
MOLE-COP8-PB1/2 PACKAGE CONTAINS MOLE CMOS COPB Personality Board MOLE CMOS COP8 PB Manual
Emulator Cables
Power Cable
Miscellaneous Hardware
SOFTWARE ORDERED SEPARATELY See How To Order


\section*{GENERAL DESCRIPTION}

The HPC Family Personality Board allows the MOLE system to emulate the High Performance Controller (HPC) family. The Personality Board consists of a firmware Monitor, 16 K bytes of shared memory, 2k x 48 Trace memory, Port recreation logic to recapture the pins used for emulation, emulation hardware, and an In System Emulator, ISE, cable. The ISE cable has the same pinout as a socketed masked part and allows the Personality Board to function within the application system.
The NSC800 CMOS Microprocessor, located on the Brain Board, directly executes the of Personality Board Monitor firmware. The Monitor allows execution of application code, examination and alteration of internal registers, examination and alteration of shared memory, and the setting of trace and breakpoints in either shared or user memory. The ISE cable connects these capabilities to the application system. Up to eight external events as well as 16 -bit address and 16-bit data busses can be traced in the \(2 k\) deep trace memory. Multiple breakpoints, and chip error conditions plus assemble and unassemble commands are at the user's disposal.
Applications programs of up to 16k bytes from Personality Board RAM or 64 k bytes from user system RAM may be emulated.

\section*{FEATURES}
- Supports HPC microcontroller family
- Single 5V operation
- Firmware monitor directly executed by Brain CPU
- Firmware diagnostics directly executed by Brain CPU
- Firmware Line Assembler and Unassembler
- 16 k bytes of shared program memory
- 2000 deep trace memory
- Eight external event inputs
- Trace on multiple addresses, address ranges or external events
- Breakpoint on multiple addresses, address ranges or external events
- List and alter shared memory
- List and alter display memory
- Print and modify internal registers
- Singlestep
- Next-singlestep around subroutine calls
- Trigger output for logic analyzer
- Real time emulation

\section*{Common MOLE Monitor Commands}
\begin{tabular}{|l|l|}
\hline Alter & Alter consecutive bytes in shared memory \\
AUtoprint & Specify information to be printed on Breakpoint \\
Breakpoint & Set trigger point(s) for Breakpoint \\
Clear & Clear Breakpoint, Time and Trace functions \\
Deposit & Deposit byte value into range of shared memory \\
Dlagnostic & On-board test routine for system checkout \\
Find & Find data or string in shared memory \\
Go & Start program execution or enable function \\
Help & On-screen Help menu \\
List & List data in shared memory \\
Modify & Modify on-chip RAM or Registers during Breakpt \\
Next & Singlestep through subroutine \\
Put & One-line assembler \\
Reset & Reset chip \\
RGo & Reset chip and execute Go automatically \\
SEarch & Search Trace memory for data or address \\
Singlestep & Execute one instruction, then Breakpoint \\
STatus & Show chip and MOLE Status \\
Tlme & Time program execution or external events \\
TRace & Specify triggers for capturing Trace date \\
Type & Type Trace data or on-chip data during Breakpt \\
Unassemble & Disassembler for Trace or shared memory \\
\hline
\end{tabular}

\section*{HPC Monitor Special Functions}
\begin{tabular}{|l|l|}
\hline AlterWord & Alter consecutive words in shared memory \\
BAnk & Specify bank trigger information \\
CHip & Select chip and specify system memory map \\
DepositWord & Deposit word value in range of shared memory \\
End & Exit Monitor and return to Brain Exec \\
ERror & Enable/disable HPC access error checking \\
EXclusion & Specify address ranges to exclude from Trace \\
FindWord & Find word values in shared memory \\
ListWord & List shared memory or memory range as words \\
MAp & Specify address range of memory on-board MOLE \\
XMove & Move data from one address range to another \\
\hline
\end{tabular}

PHYSICAL SIZE
\(12^{\prime \prime} \times 12^{\prime \prime}\)
POWER REQUIREMENTS +5 V @ 8A
ORDER P/N:
MOLE-HPC-PB1
MOLE-HPC-PB1 PACKAGE CONTAINS MOLE HPC Personality Board MOLE HPC PB User's Manual
1 Emulator Cable
Power Cable
Miscellaneous Hardware
SOFTWARE ORDERED SEPARATELY See How To Order

HPC Designers Kits


TL/DD/8830-20

\section*{GENERAL DESCRIPTION}

The HPC Designer Kits are a 16-bit microcontroller Development System for program development and real-time emulation. An on-board HPC microcontroller executes monitor firmware and also acts as the target processor.
When used as the target processor, all of the features of the HPC are available for use in the application. All operating modes of the HPC are supported, with up to 64k bytes of addressable memory available for application programs.
This kit contains all of the components, manuals, and software to design an HPC system. Just add an IBM or compatible PC, +5 V DC 1.5 -Amp power supply and RS232 cables. Two kits are offered. The evaluation package contains evaluation software that allows up to 1000 lines of code to be assembled and linked. The development package has a complete Assembler/Linker/Librarian with no code limitations.

\section*{FEATURES}
- Supports HPC microcontroller family
- Single 5V operation
- Firmware monitor directly executed by the HPC
- Firmware diagnostics directly executed by the HPC
- Firmware Line Assembler and Unassembler
- 64 k bytes of addressable program memory
- Breakpoint on multiple addresses
- List and alter memory
- Print and modify internal registers
- Singlestep
- Real time emulation
- Evaluation module that allows up to 1000 lines of code to be developed for evaluation purposes

HPC Development Board Monitor
\begin{tabular}{|l|l|}
\hline Alter & Alter consecutive bytes in shared memory \\
AUtoprint & Specify information to be printed on \\
BAud & Breakpoint \\
BYpass & Set or display the host or terminal Baud rate \\
Breakpoint & Connect terminal port to host port \\
Clear & Set trigger point(s) for Breakpoint \\
Deposit & Clear Breakpoint function \\
& Deposit byte value into range of shared \\
memory \\
Go & On-board test routine for system checkout \\
Help & Start program execution \\
List & On-screen Help menu \\
ListUnassemble & List data in shared memory \\
List shared memory in mnemonic form \\
LOad & Load hex object file from terminal or host \\
Modify & port \\
& Modify on-chip RAM or Registers during \\
ModifyByte & Breakpt \\
ModifyWord & Modify on-chip RAM or registers as bytes \\
Put & Modify on-chip RAM or registers as words \\
Restart & One-line assembler \\
& Restart HPC chip, same as Reset on the \\
Singlestep & MOLE \\
Type & Execute one instruction, then Breakpoint \\
Unassemble & Type on-chip data during Breakpoint \\
& Disassembler for shared memory \\
\hline
\end{tabular}

\section*{PHYSICAL SIZE}
\(12^{\prime \prime} \times 12^{\prime \prime}\)
POWER REQUIREMENTS
+5 V @ 1.5A
ORDER P/N:
HPC-MOLE-EVALO (Evaluation Package) HPC-MOLE-DEVLO (Development Package)
MOLE-HPC-EVALO PACKAGE CONTAINS
HPC Evaluation Board
ISE Cable w/connector for PGA socket Development Board Communications Software (MS-DOS)
HPC Assembler/Linker/Evaluation Software C Compiler Evaluation Module Software HPC46083/46043/46003 User's Manual HPC46083/46043/46003 Datasheet Dial-A-Helper User's Manual

MOLE-HPC-DEVLO PACKAGE CONTAINS HPC Evaluation Board
ISE Cable w/connector for PGA socket Development Board Communications Software (MS-DOS)
HPC FULL Assembler/Linker/Librarian Software C Compiler Evaluation Module Software HPC46083/46043/46003 User's Manual HPC46083/46043/46003 Datasheet Dial-A-Helper User's Manual

\section*{MOLE SYSTEMS}

\section*{HOW TO ORDER MOLE SYSTEMS}

MOLE systems are available for a variety of microcontrollers. To order a complete development package, select the section for the microcontroller to be developed and order the parts listed.

Included, along with the cross assembler, in the software package are two file conversion routines to convert the assembler output (LM) to HEX and to convert HEX to LM. Also included in the software package is a COMM program which facilitates the downloading and uploading between the host and the MOLE, and adds the capability to make the host act as a terminal.

Development Tools Selection Table
\begin{tabular}{|c|c|c|c|c|}
\hline Microcontroller & Order Part Number & Description & Includes & Manual Number \\
\hline \multirow{5}{*}{HPC} & MOLE-BRAIN & Brain Board & Brain Board Users Manual & 420408188-001 \\
\hline & MOLE-HPC-PB1 & Personality Board & HPC Personality Board Users Manual & 420410477-001 \\
\hline & MOLE-HPC-IBMR & Relocatable Assembler Software for IBM & HPC Software Users Manual and Software Disk PC-DOS Communications Software Users Manual & \[
\begin{array}{r}
424410836-001 \\
420040416-001 \\
\hline
\end{array}
\] \\
\hline & MOLE-HPC-IBM-CR & C Compiler for IBM & \begin{tabular}{l}
HPC C Compiler Users Manual and Software Disk \\
Assembler Software for IBM MOLE-HPC-IBM
\end{tabular} & 424410883-001 \\
\hline & 424410897-001 & Users Manual & & 424410897-001 \\
\hline \multirow{4}{*}{COP820/840} & MOLE-BRAIN & Brain Board & Brain Board Users Manual & 420408188-001 \\
\hline & MOLE-COP8-PB1 & Personality Board & COP820/840 Personality Board Users Manual & 420410806-001 \\
\hline & MOLE-COP8-IBM & Assembler Software for IBM & COP800 Software Users Manual and Software Disk PC-DOS Communications Software Users Manual & \[
\begin{aligned}
& 424410527-001 \\
& 420040416-001 \\
& \hline
\end{aligned}
\] \\
\hline & 420410703-001 & Users Manual & & 420410703-001 \\
\hline \multirow[b]{3}{*}{COP888} & MOLE-BRAIN & Brain Board & Brain Board Users Manual & 420408188-001 \\
\hline & MOLE-COP8-PB2 & Personality Board & COP888 Personality Board Users Manual & 420420084-001 \\
\hline & MOLE-COP8-IBM & Assembler Software for IBM & COP800 Software Users Manual and Software Disk PC-DOS Communications Software Users Manual & \[
\begin{aligned}
& 424410527-001 \\
& 420040416-001
\end{aligned}
\] \\
\hline \multirow{4}{*}{COP400} & MOLE-BRAIN & Brain Board & Brain Board Users Manual & 420408188-001 \\
\hline & MOLE-COPS-PB1 & Personality Board & COP400 Personality Board Users Manual & 420408189-001 \\
\hline & MOLE-COPS-IBM & Assembler Software for IBM & COP400 Software Users Manual and Software Disk PC-DOS Communications Software Users Manual & \[
\begin{aligned}
& 424409479-002 \\
& 420040416-001
\end{aligned}
\] \\
\hline & 424410284-001 & Users Manual & & 424410284-001 \\
\hline
\end{tabular}

\section*{DESIGNER KITS}

\section*{HOW TO ORDER DESIGNER KITS}

Designer Kits are self contained development systems that contain all of the components, manuals and software to design a microcontroller based system. Just add an IBM-PC or compatible PC, +5 V DC 1.5 Amps power supply and RS232 cables.

Two types of kits are offered. The Evaluation package contains evaluation software that allows limited code to be developed. The Development package has no restrictions on the assembler software.
\begin{tabular}{c|c|l|l|c}
\hline Microcontroller & \multicolumn{1}{|c|}{\begin{tabular}{c} 
Order \\
Part Number
\end{tabular}} & \multicolumn{1}{c|}{ Description } & \multicolumn{1}{c}{ Includes } & \multicolumn{1}{c}{\begin{tabular}{c} 
Manual \\
Number
\end{tabular}} \\
\hline \multirow{4}{*}{ HPC } & MOLE-HPC-EVALO & \begin{tabular}{l} 
HPC Designer's Kit \\
Evaluation Version
\end{tabular} & \begin{tabular}{l} 
HPC-DB1 Board \\
Evaluation Compiler, \\
Assembler/Linker, \\
Manuals
\end{tabular} & \\
\cline { 2 - 5 } & & MOLE-HPC-DEVLO & \begin{tabular}{l} 
HPC Designer's Kit \\
Development Version
\end{tabular} & \begin{tabular}{l} 
HPC-DB1 Board \\
Evaluation Compiler, \\
FULL Assembler/Linker, \\
Manuals
\end{tabular}
\end{tabular}

DEVELOPMENT SYSTEM ACCESSORIES AND REPLACEMENT PARTS
\begin{tabular}{c|c|c}
\hline Part Type & \begin{tabular}{c} 
Order Part \\
Number
\end{tabular} & Description \\
\hline
\end{tabular}

\section*{MOLE EMULATOR CABLES}
\begin{tabular}{l|l|l}
\hline 68-Pin PGA Cable & MOLE-CBL-68PGA & \begin{tabular}{l} 
Cable used for in-system emulation of the HPC in a 68 PGA package. \\
For the HPC MOLE.
\end{tabular} \\
\hline 68-Pin PLCC Cable & MOLE-CBL-68PCC & \begin{tabular}{l} 
Cable used for in-system emulation of the HPC in a 68 PLCC \\
package. For the HPC MOLE.
\end{tabular} \\
\hline 44-Pin PLCC Cable & MOLE-CBL-44PCC & \begin{tabular}{l} 
Cable used for in-system emulation of the COP8 in a 44 PLCC \\
package. For the COP888 MOLE.
\end{tabular} \\
\hline 28-Pin PLCC Cable & MOLE-CBL-28PCC & \begin{tabular}{l} 
Cable used for in-system emulation of the COP8 in a 28 PLCC \\
package. For the COP8 MOLE.
\end{tabular} \\
\hline 40-Pin DIP Cable & MOLE-CBL-40DIP & \begin{tabular}{l} 
Cable used for in-system emulation of the COP8 in 40-pin DIP \\
packages. For the COP8 MOLE.
\end{tabular} \\
\hline 28-Pin DIP Cable & MOLE-CBL-28DIP & \begin{tabular}{l} 
Cable used for in-system emulation of COP4 and COP8 devices in \\
the 28-pin DIP package. For use with the COP4 and COP8 MOLEs.
\end{tabular} \\
\hline 24-Pin DIP Cable & MOLE-CBL-24DIP & \begin{tabular}{l} 
Cable used for in-system emulation of COP4 and COP8 devices in \\
the 24-pin DIP package. For use with the COP4 and COP8 MOLEs.
\end{tabular} \\
\hline \(20-\) Pin DIP Cable & MOLE-CBL-20DIP & \begin{tabular}{l} 
Cable used for in-system emulation of COP4 and COP8 devices in \\
the 20-pin DIP package. For use with the COP4 and COP8 MOLEs.
\end{tabular} \\
\hline
\end{tabular}

\section*{SUPPORT PRODUCTS}
\begin{tabular}{l|l|l}
\hline COP444 PIG & COP444CP & \begin{tabular}{l} 
A piggy-back emulator product designed to provide programmable \\
form, fit and function emulation for the COP4XXC products in a 28- \\
lead DIP package. An 8k x 8 EPROM sits piggy-back in a socket on \\
top of a hybrid packaged 28-lead COP404C controller.
\end{tabular} \\
\hline COP820/840 PIG & \begin{tabular}{l} 
COP820CP-X \\
COP840CP-X
\end{tabular} & \begin{tabular}{l} 
A piggy-back emulator product designed to provide programmable \\
form, fit and function emulation for the COP820 and COP840 \\
products in a 28-lead DIP package. An 8k x EPROM sits piggy-back \\
in a socket on top of a hybrid packaged 28-lead COP820/840 \\
controller. X is the clock option (from datasheet).
\end{tabular} \\
\hline COP8720 Programmer & MOLE-COP8-PROG & \begin{tabular}{l} 
Adapter board for use in programming the COP8720, 8721 or 8722 \\
devices on the MOLE-Brain board.
\end{tabular} \\
\hline COP888 PIG & TBD & \begin{tabular}{l} 
A piggy-back emulator product designed to provide programmable \\
form, fit and function emulation for the COP888 family.
\end{tabular} \\
\hline HPC PCB Emulator & HPC16083MH & \begin{tabular}{l} 
A form, fit and function programmable emulator for the 68-lead PLCC \\
HPC16083 device used in single-chip mode. Programmed with an \\
adapter board on the MOLE-Brain.
\end{tabular} \\
\hline HPC16083MH Programmer & MOLE-HPC-PROG & Adapter board for programming the HPC16083MH. \\
\hline SYSTEM HARDWARE & \multicolumn{2}{|l|}{} \\
\hline MOLE-Brain & MOLE-BRAIN & Main board component of the MOLE Development System. \\
\hline MOLE Enclosure & TBD & \begin{tabular}{l} 
Kit for complete enclosure of the HPC and COP8 MOLE systems. \\
Includes box, power supply and all cabling required to upgrade \\
existing MOLE Systems.
\end{tabular} \\
\hline
\end{tabular}

\section*{MOLE SOFTWARE SUPPORT FOR THE IBM-PC}
\begin{tabular}{l|l|l}
\hline HPC Assembler & MOLE-HPC-IBMR & Relocating ASMHPC Asembler/Linker/Librarian. \\
\hline HPC C Compiler & MOLE-HPC-IBM-CR & CCHPC C Compiler. Includes the HPC Assembler. \\
\hline HPC Evaluation Software & MOLE-HPC-IBMEVL & \begin{tabular}{l} 
HPC Evaluation software. Includes: ASMHPC and CCHPC evaluation \\
modules and manuals.
\end{tabular} \\
\hline COP8 Assembler & MOLE-COP8-IBM & COP800 Assembler. \\
\hline COP4 Assembler & MOLE-COPS-IBM & COP400 Assembler. \\
\hline Dial-A-Helper & MOLE-DIAL-A-HLP & Dial-A-Helper manual and communications software. \\
\hline
\end{tabular}

\section*{HPC \({ }^{\text {TM }}\) Software Support Package}


Choice of host systems
— IBM \({ }^{\circledR}\) XT/AT PC-DOS
— VAXTM VMSTM
— VAX UNIX \({ }^{\text {® }}\)
CCHPC C Compiler
— ANSI Draft Standard C (February 1986)
- Additional storage class modifiers supported
- Additional statement types included
-Supports embedded assembly code
- Supports multiple source files
- ASM HPC Assembler
- Macro and conditional assembly
- Instruction size optimization
- Symbol table and cross reference output
- Object files are linkable and relocatable

■ LNHPC Linker
- Links multiple relocatable object modules
- Selects required modules from library files
- LIBHPC Librarian
- Supports user developed library modules
■ DBHPC Source Debugger
- High level software debugging
- Real-Time Hardware Emulation
- Source file listing
- Variable set and view
- Set break points at C source level
-Display dynamic function nesting
- Display debugger status
- Call operating system commands

\section*{General Description}

The HPC software support packages provide development system support for the HPC family of 16 -bit single chip microcontrollers. Two software packages are offered that support the HPC: HPC Assembler/Linker/ Librarian and HPC C Compiler. Both packages are available for a choice of host systems: IBM XT/AT PC DOS, VAX VMS and VAX UNIX.
The assembler produces relocatable object modules from the HPC macro assembly language instructions. The object modules are then linked and located to
absolute memory locations. The absolute object module may be downloaded to the HPC MOLETM (Microcontroller OnLine Emulator) development system for debugging.
The C compiler generates assembly source. The C Compiler may optionally pass symbolic information through the assembler and linker to the absolute object module. The source debugger then uses this information for C and Assembly language debugging on the host in conjunction with the MOLE.

\section*{HPC C Compiler-CCHPC Introduction}

The HPC C Compiler (CCHPC) is a full and complete implementation of ANSI Draft Standard C (Feb 1986) for freestanding environment. Certain additions are included to take advantage of special features of the HPC (for the specific needs of microcontrollers). The Enhancements include the support of two non-standard statement types (loop and switchf), non-standard storage class modifiers and the ability to include assembly code in-line. The compiler supports enumerated types of structures by value, functions returning structures, function prototyping and argument checking.
Symbol Names, both internal and external, are 32 characters. Numerics are 16-bit for short or int, 32-bit for long, and 8-bit for char, all as either signed or unsigned; floating point is offered as float of double, both using IEEE format.

\section*{CCHPC SPECIFICATIONS}

Note: Enhancements are boldface.

Name length
Numbers
Integer, Signed and Unsigned
Short and Long
Floating, Single and Double
Preprocessor
\# include
\#define \#define() \#undef
\#if \#ifdef \#ifndef \#if defined \#else \#elif \#endif
Declarations
auto register const volatile BASEPAGE
static static global static function NOLOCAL INTERRUPTn ACTIVE
extern extern global extern function
char short int long signed unsigned float double void
struct union bit field enum
pointer to array of function returning type cast typedef initialization
Statements
; \{...\} expression ; assignment ; structure assignments ;
while () ... ; do ... while () ; for(; ; ;) ... ; loop ()...; if ()... else ...; switch ()...; case : ...; default : ...; switchf ()...; return; break; continue; goto...; ....
Operators
primary: function() array[] struct__union . struct__pointer ->
unary: \(\quad * \&+-!\sim++-{ }^{*}+\quad\) sizeof (typecast)
arithmetic: * / \% \(+-\ll \gg\)
relational: \(<><=>===!=\)
boolean: \& \(\quad \&|\& \&| \mid\)
assignment: \(=+=-=^{*}=f=\%=\gg=\ll=\&={ }^{\wedge}=1=\)
misc.:
Functions
arguments: Numbers, Pointers, Structures
return values: Numbers, Pointers, Structures
forward reference (argument checking)
Library Definition Limited-Freestanding environment
Embedded Assembly Code

32 letters, 2 cases
16-32 bits
16 bits and 32 bits
32 bits and 32 bits

All data types, storage classes and modifiers are supported. Additional storage class modifiers are provided:
BASEPAGE place static variable in faster and more efficient on-chip basepage memory.
NOLOCAL declare function without local variables, thus no stack frame.
INTERRUPTn declare function to execute in response to specific interrupt(s).
ACTIVE declare function to be accessed via faster and more efficient function call mechanism.
All statement types are supported, and two additions are provided:
loop (count) simpler, more efficient for looping command.
switchf (value) faster form of switch command without constraint checking.

\section*{HPC C Compiler-CCHPC Introduction (Continued)}

All operators are supported, and anachronisms have been eliminated (as per the standard). Structure assignment, structure arguments, and structure functions are also supported. Forward reference functions and argument type checking is supported.
Assembly code may be embedded within C programs between special delimiters.

\section*{COMPILER COMMAND FEATURES}

The CCHPC runs under different host operating systems. Depending on the host system and the CCHPC command line options, ordering of the elements and their syntax may vary. In all cases, the command line consists of the command name, options or switches, and the filename to be compiled.
The compiler output, in the form of ASMHPC assembler source statements, is put in a file with the extension ".asm".
The following is a description of the CCHPC options or switches:
Include C code in assembler code output-Assembler output file contains the C source code lines as comments.
Invoke C preprocessor before compilation-Allows the C preprocessor invocation to be skipped.
Invoke an alternative \(C\) preprocessor before com-pilation-Allows an alternative preprocessor to be used.
Setting the stack size-This switch takes a numeric argument in the form of a C constant. If the module being compiled contains the function main, the compiler uses the number as the size of the program's execution stack, in words. The option is ignored if the module does not contain main.
Creating 8-bit wide code-This switch creates code that can be executed from 8 -bit wide memory by avoiding the use of instructions that fetch 16-bit operands (such as JIDW). This option DOES NOT allow the use of 16 -bit values or data in 8-bit memory.
Placing string literals in ROM-The ANSI draft language standard calls for string literals, and individual copies for each usage of the literal to be stored in RAM. This switch allows CCHPC to override this requirement for efficiency, saving startup time, RAM and ROM space. Turn off compiler warning messages.
Indicating directories for include files-This switch takes a string argument which is passed to the \(C\) preprocessor. The \(C\) preprocessor uses it as a directory to search for include files.
Defining symbol names-This switch passes the string argument to the \(C\) preprocessor. It instructs the preprocessor to perform the same function as the \# define, allowing the symbol definitions to be moved to the invocation line.

Undefining symbol names-Similarly, this switch passes a string argument to the C preprocessor. It removes any previous definitions.
Permit old-fashioned constructs-Certain anachronisms from Kernighan and Ritchie \(C\) that are not permitted in ANSI C will be accepted by the compiler if this option is specified. This option is a convenience for users porting a C program to CCHPC from a Kernighan and Ritchie compiler.
Set chip revision level-This switch is used to generate code to work around bugs in specified chip revisions.
Generate symbolic debug information-This option causes the compiler to create symbolic debug information which is passed to the output assembly file.

\section*{BASIC DEFINITIONS}

Names may be arbitrarily long, but only the first 32 characters are significant. Case distinctions are respected.
Constants may be of type decimal, octal, hex, character and string.
Escape sequences for new line, horizontal and vertical tab, backspace, carriage return, form feed, alert, backslash, single quote, double quote, octal and hexidecimal numbers are supported.
Comments imbedded in the source code begin with "/*" and end with "*/". Comments can not be nested.
CCHPC supports the following Data types:
\begin{tabular}{|l|l|}
\hline \multicolumn{1}{|c|}{ Name } & \multicolumn{1}{c|}{ Size in Bits } \\
\hline char & cc8 \\
short & 16 \\
int & 16 \\
enum & 8 or 16 \\
long & 32 \\
signed char & 8 \\
signed short & 16 \\
signed int & 16 \\
signed long & 32 \\
unsigned char & 8 \\
unsigned short & 16 \\
unsigned int & 16 \\
unsigned long & 32 \\
float & 32 \\
double & 32 \\
long double & 32 \\
struct & sum of component sizes \\
union & maximum of component sizes \\
\hline
\end{tabular}

The type "char" is treated as signed. Unsigned operations are treated the same as signed operation, except for multiplication, division, remainder, right shifts and comparisons. For signed integers, the compiler uses an arithmetic right shift. For unsigned integers, a logical shift is used when shifting right.

HPC C Compiler-CCHPC Introduction (Continued)

Keywords const and volatile can be applied to any data. Const indicates that the symbol refers to a location which is read-only. If the symbol is in static or global storage, it will be assigned to ROM memory. Volatile indicates that optimization must not change or reduce the accesses to the symbol.
Since the HPC supports 8 -bit operations, CCHPC does not automatically promote "char" types to "int" when evaluating expressions. For a binary operation, the compiler promotes a "char" to an "int" only if the other operand is a 16 -bit (or more) value or if the result of the operation is required to be a 16 -bit (or more) value. The use of 8 -bit operations yields efficient code without compromising the correctness of the result.
CCHPC uses the standard C preprocessor and any standard preprocessor functions, including " \# define", "\#include" and macros with arguments are supported.
A program is set of intermixed variable and function definitions. Variables must always be defined before use, functions may be defined in any order.
Variable initialization is performed according to the draft ANSI standard rules.
Standard C operators, and their hierarchy are as described in the ANSI standard draft.
CCHPC allows the programmer to imbed assembler code directly in the C source. All data between "/\$" and " \(\$ /\) " is copied directly to the assembler output file generated by CCHPC.

\section*{CCHPC IMPLEMENTATION DEPENDENT CONSIDERATIONS}

\section*{Memory}

CCHPC is designed to execute in a 16 -bit environment. Special care must be taken when using CCHPC in an 8 -bit HPC system.

\section*{Storage Classes}

CCHPC supports the following storage classes:
auto
static
register
typedef
extern
Due to HPC architectural features, the "register" storage class is limited. A variable can be assigned a "register" only if it is of type pointer and only if a register is available. The first "register" pointer variable encountered is assigned to the HPC B register, the second to the HPC \(X\) register and any subsequent ones are treated as "auto" (unless NOLOCAL is in effect, in which case it will be treated as "static").
The default storage class for global declarations is "static". The default storage class for declarations within functions is "auto".

Storage Class Modifiers
To make maximum efficient use of HPC architectural features CCHPC supports the notion of "storage class modifiers". A storage class modifier may appear with or in place of a storage class. Following is the set of storage class modifiers:
\begin{tabular}{|l|l|}
\hline \multicolumn{1}{|c|}{ Keyword } & Applicable to \\
\hline BASEPAGE & variable \\
ACTIVE & function \\
NOLOCAL & function \\
INTERRUPTn & function \\
(where \(n=1\) to 7) & \\
\hline
\end{tabular}

Storage class modifiers may be supplied with each variable or function declaration. The effect of each storage class modifier is described in the following:
BASEPAGE-The variable will be allocated in the BASE section. Accessing a basepage variable is more efficient than accessing any other type of variable but the amount of basepage storage is limited.
ACTIVE-The address of the function is placed in the 16 word JSRP table. Calls to the function will require 1 byte of code. The most frequently called functions should be considered for designation as ACTIVE functions for maximum code efficiency.
NOLOCAL-The functions local variables are not allocated on the run-time stack. Instead, they are allocated in static storage. Access to local variables in a NOLOCAL function will be more efficient since access can be direct rather than indexed from the frame pointer. If a function has no arguments or local variables, then entry and exit from the function will be much more efficient since there will be no need to adjust the frame pointer on entry and exit of the function.
INTERRUPTn-These modifiers can be used to set interrupt vectors (one through seven) to point to a particular function. Any function which has an INTERRUPT storage class modifier has special entry and exit code generated. This code will push all HPC registers (A, B, K, X, PSW and word at RAM address 0 ) onto the stack before executing normal function entry code. Exit code restores all registers before returning from the interrupt.

\section*{C Stack Formation}

The Stack Pointer (SP) is initialized to the start address assigned by the linker. The Stack Pointer always points to the next free location at the top of the stack.
Within a function, the compiler maintains a Frame Pointer which is used to access function arguments and local automatic variables. The Frame Pointer location is reserved by the compiler at location Oxbe.

\section*{HPC C Compiler-CCHPC Introduction (Continued)}

To call a function, the compiler pushes arguments onto the stack in reverse order, performs a jump subroutine to the function, then decrements the Stack Pointer by the number of bytes pushed onto the stack. Since all stack pushes are 16-bits, any 8-bit arguments are automatically promoted to 16-bits. On function entry, the compiler creates new stack and frame pointers for the function. On exit, the stack and frame pointers are restored to the values they had on entry to the function.

\section*{Using In-Line Assembler Code}

CCHPC allows in-line assembler code to be entered in the body of a C function. The assembler code can access any of the currently active variables or can get the address of a variable.

\section*{Efficiency Considerations}

HPC code size and execution time can be optimized by making maximum use of BASEPAGE variables. When BASEPAGE is full, static variables are next most efficient. The least efficient variables are automatic since they require an indirect indexed access. Minimizing the use of longs and floats will improve efficiency. The HPC architecture strongly supports unsigned arithmetic, so the programmer should use unsigned variables except for cases that absolutely require signed arithmetic. The compiler does not attempt to identify common subexpressions for computation only once, so this must be done by the programmer.

\section*{Statements and Implementation}

The following C statements are supported by CCHPC:
\[
\begin{aligned}
& \text { expression; } \\
& \text { if } \\
& \text { if . . . else } \\
& \text { while . . . } \\
& \text { do . . while } \\
& \text { for . . . } \\
& \text { break } \\
& \text { goto } \\
& \text { continue } \\
& \text { return } \\
& \text { return . . . } \\
& \text { case . . } \\
& \text { default } \\
& \text { switch . . . } \\
& \text { switchf . . . } \\
& \text { loop . . }
\end{aligned}
\]

The switch statement will generate an efficient jump table for a set of cases if the cases are sufficiently close, or it will generate individual tests for each case. The switchf statement is the same as the switch statement except that when a jump table is generated for the switchf statement the compiler does not generate the code necessary to check the bounds of the value to be switched on. This creates a more efficient form of the switch statement but the programmer must insure that the value being switched on is in range.

The loop statement is an extension to the ANSI standard. Loop allows the programmer to create a code efficient loop by using the HPC DECSZ instruction. The loop statement may be nested. A break statement inside the loop will cause an immediate exit from the loop.

\section*{Run-Time Notes}

During evaluation of complex expressions, the compiler uses the stack to store intermediate results.
All HPC C programs start with a call to the function "main" with no arguments. Before calling "main", runtime start-up code initializes RAM. The initial values of static or global variables with initialization are stored in ROM and copied to the appropriate variables in RAM. Static or global variables without initialization are cleared to zero. The function "main" must be defined. When "main" returns to the run-time start-up routine it executes the HALT macro provided which puts the chip in an infinite loop.
Since the run-time stack is of fixed size and there is no check for stack overflow, it is up to the programmer to insure that the stack area is large enough to prevent stack overflow.
Memory location zero is reserved by the compiler.
The HPC C Compiler User's Manual provides additional information on the features and functions of CCHPC.

\section*{HPC Cross Assembler-ASMHPC}

\section*{INTRODUCTION}

The MOLE HPC cross-assembler (ASMHPC) is a cross-assembler for the NSC HPC family of microcontrollers. ASMHPC translates symbolic input files into object modules and generates an output listing of the source statements, machine code, memory locations, error messages, and other information useful in debugging and verifying programs.
ASMHPC has the following useful features-
- Macro capability that allows common code sequences to be coded once.
- Conditional code assembly is supported.
- Translates symbolic assembly code modules into object code. Object modules are linkable and relocatable.
- Symbolic names may be defined for any HPC register, memory location or I/O port. Symbols may be defined as byte or word size.
- Symbol table and cross-reference output is provided.
- Full set of Assembler directives are provided for ease of generating vector tables for interrupts, short subroutine calls, jump indirects and other data generation within the object program.
- Data and code sections are user definable. Sections may be relocatable or absolute. Sections

\section*{HPC Cross Assembler-ASMHPC (Continued)}
may be assigned to 8 -bit memory to support the HPG 8-bit mode. Data sections may be assigned to basepage RAM on the HPC to maximize efficient access to variables.
- Accepts assembly source code generated by the HPC C Compiler, CCHPC.
- Full set of Assembler controls for greater flexibility in debugging modules and programs created by ASMHPC.

\section*{ASSEMBLY LANGUAGE ELEMENTS}

\section*{Assembly Language Statement}

Assembly language statements are comprised of four fields of information.
Label field-This is an optional field. It may contain a symbol used to identify a statement referenced by other statements. A symbol used in this manner is called a label.
Operation field-This field contains an identifier which indicates what type of statement is on the line. The identifier may be an instruction mnemonic or an assembler directive. The operation field is required on all assembler statement lines, except those lines which consist of only a label and/or comment.
Operand field-The operand field contains entries that identify data to be acted upon by the operation defined in the operation field. Operand examples are source or target addresses for data movement, immediate data for register initialization, etc.
Comment field-Comments are optional descriptive notes that are included in the program and listings for programmer reference and program documentation. Comments have no effect on the asembled object module file.

\section*{Character Set}

Each assembly language statement is written using the following characters:
Letters-A through Z (a through z)
Numbers-0 through 9
Special Characters-! \(\$ \%^{\prime}()^{*}+,-. / ;:<=>\& \# ? \_\_^{\wedge}\)
Note: Upper and lower case are distinct; \(b^{\star}\) indicates a blank.

\section*{Location Counter}

There is a separate location counter for each program section, and the counter is relative to the start of that section. The assembler uses the location counter in determining where the current statement goes in the current program section. If the program section is relocatable, the linker does the final job of assigning an absolute address to the instruction.

\section*{Symbols and Labels}

Symbols and labels are used to provide a convenient name for values and statements. Symbols and labels have the same rules for construction, only their use distinguishes a symbol from a label.

Rules for symbol or label construction are:
1. The first character must be either a letter, a question mark (?), an underscore (_), a dollar sign (\$) or a period (.).
2. All other characters may be any alphanumeric character, dollar sign (\$), question mark (?) or underscore ( - ).
3. The maximum number of characters in a symbol or label may be selected by the user with the SIZESYMBOL control. The default is 64 .
4. Symbols starting with dollar sign (\$) are local symbols and are defined only within a local region.
5. Labels and symbols are case sensitive.

\section*{Operand Expression Evaluation}

The expression evaluator in the assembler evaluates an expression in the operand field of a source program. The expressions are composed of combinations of terms and operators. An expression may consist of a single term or may consist of two or more terms combined using operators. Terms are-numbers in decimal, hexadecimal, octal or binary, string constants, labels and symbols or the location counter symbol. Each term has four attributes: its' value, relocation type, memory type and size. The relocation type is either absolute or relocatable. The memory type indicates whether the term represents a BASE, RAM8, ROM8, RAM16, ROM16 or null (in the case of an absolute term). The size of a term is null, byte or word.
The operators allowed in ASMHPC are: arithmetic, logical, relational, upper and lower byte extraction and untype operators. Arithmetic operators are \(+,-, *, /\), MOD, SHL, ROL and ROR. The logical operators are NOT, AND, OR and XOR. The relational operators are EQ, NE, GT, LT, GE and LE. Upper and lower extraction operators are HIGH and LOW. The untype operator is \&.
Parentheses are permitted in expressions. Parentheses in expressions override the normal order of evaluation, with the expression(s) within parentheses being evaluated before the outer expressions.
Numbers are represented in ASMHPC in 16-bit 2's complement notation. Signed numbers in this representation have a range of -32768 ( \(x^{\prime} 8000\) ) to +32767 ( \(x^{\prime} 7\) FFF). Unsigned numbers are in the range of 0 to 65535 . String constants are internally represented in the 8 -bit ASCII code. All expression evaluation is done treating terms as unsigned numbers, for example, -1 is treated as having the value \(x^{\prime} F F F F\). The magnitude of the expression must be compatible with the memory storage available for the expression. For example, if the expression is to be stored in an 8 bit memory location, then the value of the evaluated expression must not exceed \(x^{\prime}\) FF.

HPC Cross Assembler-ASMHPC (Cor tinued)

\section*{ASSEMBLY PROCESS}

The ASMHPC assembler performs its functions by reading the assembly language statements sequentially from the beginning of a module or a program to the end, generating the object code and a program as it proceeds.
The ASMHPC assembler is a multi-pass assembler which allows it to resolve forward referenced symbols and labels efficiently. The number of passes can be selected using the PASS control. This allows the user to select the level of optimization of forward referenced instructions.

\section*{MACROS}

Macros help make an assembly language program easier to create, read and maintain. A macro definition is an assembly statement or statements that are referred to by a macro name. The macro may have parameters that are operated upon by the assembly statements. ASMHPC will substitute the macro definition for the macro name with the appropriate parameters during the assembly process. Repetitive or similar code can be defined as macros and the programmer can use the macros to build a library of basic routines. Variables unique to particular applications can be defined in and passed to a particular macro when called by main programs.

\section*{Defining a Macro}

Macros must be defined before they are used in a program. Macro definitions do not generate code. Code is generated only when the macros are called by the assembly program. Macro definitions have a Macro name by which the macro will be referred in the program, declaration of any parameters to be used in the macro, assembler statements that are contained in the macro and directives that define the boundaries of the macro.
Following is the macro definition structure:
```

.MACRO mname [,parameters]
-
-
-

```
macro body
-
-
-
.ENDM
where:
- .MACRO is the assembler directive which initiates the macro definition.
- mname is the name of the macro. Multiple macros can have the same name. The last macro defined is the macro definition used. Macro definitions are retained in the macro definition table; if the current
macro is deleted by the .MDEL directive, the previous definition becomes active. If mname is the same as a valid instruction mnemonic, the macro name is used in place of the normal instruction.
- Parameters are the optional list of parameters used in the macro. Parameters are delimited from mname and additional parameters with commas.
- The macro body is a sequence of assembly language statements and may consist of simple text, text with parameters, and/or macro-time operators.
- .ENDM identifies the end of the macro and must be used to terminate the macro definition.

\section*{Calling a Macro}

Once a macro has been defined, it may be called by a program to generate code. A macro is called by placing the macro name in the operation field of the assembly language statement, followed by the actual value of the parameters to be used (if any). The form of a macro call is:
mname [parameters]
where:
- mname is the previously assigned name in the macro definition and
- parameters are the optional list of input parameters. When a macro is defined without parameters, the parameter list is omitted from the call.
The macro call as well as the expanded macro assembly code will appear on the assembler listing if the appropriate controls are enabled.

\section*{Using Parameters}

The power of a macro can be increased with the use of optional parameters. The parameters allow variable values to be declared when the macro is called.
When parameters are included in a macro call, the following rules apply to the parameter list:
1. One comma and zero or more blanks delimit parameters.
2. A semicolon terminates the parameter list and starts the comment field.
3. Single quotes (') may be included as part of a parameter except as the first character of a parameter.
4. A parameter may be enclosed in single quotes ('), in which case the quotes are removed and the string is used as the parameter. This function allows blanks, commas, or semicolon to be included in the parameter. To include a quote in a quoted parameter, include two quotes ('').
5. Missing or null parameters are treated as strings of length zero.
The macro operator @ references the parameter list in macro call. Using the operator @ in an expression, the number of parameters can be used to control conditional macro expansion. The @ operator may also be

\section*{HPC Cross Assembler—ASMHPC (Continued)}
used with a constant or symbol to reference the individual parameters in the macro parameter list. These capabilities eliminate the need for naming each parameter in the macro definition, which is useful when there are long parameter lists. Using the @ parameter count operator it is possible to create macros which have a variable number of parameters.
The macro operator for concatenation is \({ }^{\wedge}\). In a macro expansion the ^ operator is removed and the strings on each side of the operator concatenated after parameter substitution. This operator provides the ability of creating variable labels through the use of macros.

\section*{Local Symbols}

When a label is defined within a macro, a duplicate definition results with the second and each subsequent call of the macro. This problem can be avoided by using the .MLOC directive to declare labels local to the macro definition.

\section*{Conditional Expansion}

The conditional assembly directives allow the user to generate different lines of code from the same macro simply by varying the parameter values used in the macro calls.

\section*{Nested Macro Calls}

Nested macro calls are supported. A macro definition may call another macro. The number of allowable levels of nesting depends on the sizes of the parameter lists, but at least ten is typical.
A logical extension of the nested macro call is the recursive macro call, that is a macro that calls itself. This is allowed, but the programmer must insure that the call does not create an infinite loop.

\section*{Nested Macro Definitions}

A macro definition may be nested within another macro. Such a macro is not defined until the outer macro is expanded and the nested macro is executed. This allows the creation of special purpose macros based on the outer macro parameters. Using the .MDEL directive and the nested macro capability a macro can be defined only within the range of the macro that uses it.

\section*{Macro Comments}

All lines within a macro definition are stored with the macro, however, any text following "; ;" is removed before being stored. This text will appear on the listing of the macro definition but will not appear on the macro expansion.

\section*{ASSEMBLY LISTING}

The listing generated by ASMHPC contains program assembly language statements, line numbers, page numbers, error messages and a list of the symbols used in the program. The listing of assembly language statements which generate machine code includes the hexadecimal address of memory locations used
for the statement and the contents of these locations. To the left of the instruction, an " \(R\) " indicates a relocatable argument in this instruction, " \(X\) " indicates an external argument, " \(C\) " indicates a complex argument and "+" indicates macro expansion.
The assembler listing optionally includes an alphabetical listing of all symbols used in the program together with their values, absolute or relocatable type, word or byte or null type, section memory type and public or external. Optionally a cross reference of all symbol usage by source line number is given; the defining line number is preceded by a "-".
The total number of errors and warnings, if any, is printed with the listing. Errors and warnings associated with assembly language statements are flagged with descriptive messages on the appropriate statement lines.

\section*{Directives}

Directive statements control the assembly process and may generate data in the object program. The directive name may be preceded by one or more labels, and may be followed by a comment. The directive's name occupies the operation field. Some directives require an operand field expression.

\section*{Assembler Controls}

An assembler control is a command that may be used in the source program on a control line or on the invocation line as an option. A control line is indicated by a \# in column 1 of the source line. Comments may be included on a control line by preceding the comment with a semicolon. Invocation line controls are masters and override the same controls in the program source. Examples of assembler control capabilities are: format control of the assembly listing, enable/disable listing of conditional code and conditional directives, listing of comment lines, macro expansion lines, macro object lines only. Cross references and symbol tables can be generated in the listing file, macro local symbols and constants can be put into the symbol table, number of assembler passes specified, assembler controls saved and restored...

\section*{ASSEMBLER INVOCATION}

ASMHPC invocation will vary somewhat depending upon the host operating system being used. All systems have a similar invocation line format. The arguments for ASMHPC invocation are: the name of the assembly program(s) or module(s) to be assembled, list of assembler options and the name of a command file that contains additional invocation line source filenames and/or options. An assembler invocation line option is an assembler control that is specified in a manner consistent with the requirements of the operating system. When specifying a filename, the name may include a directory path. If no arguments are specified on the invocation line, the ASMHPC HELP menu is displayed.

\section*{HPC Cross-Linker—LNHPC}

\section*{INTRODUCTION}

The MOLE HPC cross-linker (LNHPC) links object files generated by ASMHPC. The result is an absolute load module in various formats, such as the MOLE ".Im" format, INTEL Hex or COFF formats. LNHPC combines a number of ASMHPC relocatable object modules into a single absolute object module with all the relocatable addresses assigned. All external symbol references between modules are resolved, and library object modules are linked as required.
LNHPC creates two outputs:
1. An absolute object module file that can be downloaded to the MOLE development system for emulation and debugging. The output could also be used by the HPC Source Level Debugger if the SYMBOL option was used on CCHPC to create symbolic information.
2. A load map that shows the result of the link with an optional cross reference listing.

\section*{LNHPC MEMORY ALLOCATION}

The Linker places each section in memory based on the attributes of the section and the memory that is available. Available memory is specified by the RANGE command. Each section has the following attributes:
Memory type-BASE, ROM8, ROM16, RAM8, RAM16
Size-determined from the object modules
Absolute-section was specified as absolute in assembler
Fixed-starting address was specified by the SECT command
Ranged-memory range was specified by the SECT command.
Memory is allocated section by section. Sections are allocated in the following order:
1. Each absolute or fixed section is placed in memory at its specified address.
2. Each ranged section is placed in memory within the specified range, regardless of whether this memory has been allocated in the Range Definition. An error will occur if the section can not be located.
3. All remaining sections are allocated as follows: As each section is processed, the ranges for its memory type are examined to find enough free space to allocate the section. Each range is examined in order. The first space large enough to contain the section is used. At this point, the memory allocated is marked used. If not enough memory is available to allocate the section, an error message is displayed. For efficiency, sections which may contain
word aligned data (ROM16, RAM16, BASE which are word aligned) are allocated first. The user will benefit if the word aligned data is placed in these sections and byte data in other sections.
The load map shows the following:
- Range definitions showing the memory ranges specified by the /RANGE option or by the default.
- The Memory Order Map showing the starting and ending addresses of each contiguous range of memory used.
- The Memory Type Map showing how memory is allocated organized by the memory type.
- The Total Memory Map showing the allocation of all ROM and all RAM.
- The Section Table showing each section in the link, along with its starting and ending address. Section attributes are also displayed.

\section*{LINKER INVOCATION}

LNHPC invocation will vary somewhat depending upon the host operating system being used. All systems have a similar invocation line format. The arguments for LNHPC invocation are-the name of the object file(s), module(s) or libraries to be linked, list of linker options and the name of a command file that contains additional invocation line source filenames and/or options. A linker invocation line option is a linker control that is specified in a manner consistent with the requirements of the operating system. When specifying a filename, the name may include a directory path. If no arguments are specified on the invocation line, the LNHPC HELP menu is displayed.

\section*{HPC Cross-Librarian-LIBHPC}

\section*{INTRODUCTION}

The MOLE HPC cross-librarian (LIBHPC) reads object modules produced by ASMHPC and combines them into one file called a library. The linker can then search the library for any undefined external symbols and link the object module associated with the external symbol. LNHPC will only link in those library object modules required to satisfy external references to maximize efficient use of memory space. LIBHPC is a librarian utility that is provided to allow the user to develop standard modules and place them in libraries. The user may add, delete and list modules in a library file. A library of typical C functions is supplied with the HPC C Compiler (CCHPC). This library is an example of the type of library that could be created for an HPC application program. It is intended to be used as a template for the user to create a custom library specific to the application for maximum code efficiency.

\section*{HPC Cross-Librarian—LIBHPC (Continued)}

\section*{LIBRARIAN INVOCATION}

LIBHPC invocation will vary somewhat depending upon the host operating system being used. All systems have a similar invocation line format. The arguments for LIBHPC invocation are-the name of the library file to process, list of librarian options and the name of a command file that contains additional invocation line source filenames and/or options. A librarian invocation line option is a librarian control that is specified in a manner consistent with the requirements of the operating system. When specifying a filename, the name may include a directory path. If no arguments are specified on the invocation line, the LIBHPC HELP menu is displayed.

\section*{HPC Source Debugger-DBHPC}

The HPC Source Debugger is designed to be a source-level debugger for the HPC family of microcontrollers. This package will have capabilities similar to the HPC MOLE, yet offer the support of symbolics and source code debugging facilities for \(C\) language programs. DBHPC will execute on the IBM PC or compatible machines and control the MOLE development station using interactive sequences transparent to the user to effect high level debug functions. DBHPC will also provide download capability to the MOLE.
DBHPC will have the ability to display and modify data as symbolic variables or as variable addressing expressions in the context of the program. Data will be displayed as the variable or expression type, but can be overridden by specifiers derived from "printf"-type controls. The HPC hardware registers are available for display and modification. Those registers defined and used by the program will be available in the context of their use by the program and with the others, e.g. interrupt or processor registers, will also be available, even though the program does not access them.
The debugger will provide hardware Breakpoint capability as supplied by the MOLE. Also available will be software qualification of Breakpoints done by the PC to provide the user with the capability of specifying complex Breakpoint triggering conditions. Breakpoints can be set for execution of functions, source lines or addresses and accesses to variables or data addresses. Singlestepping will be available by source code line or by machine instruction. Functions may be stepped through as if it were a single operation or into the function to examine the internal actions within the
function. During Breakpoint, the trace will record and display the prior 2000 HPC accesses, machine instructions or C source lines.
DBHPC will display source code and search for strings in the source code. The display of source code can be C source from the file, disassembled assembly code, or as \(C\) source with corresponding assembly code intermixed. The \(C\) stack can be displayed showing the current function calling history. The program variables and data may be autoprinted on execution of a Breakpoint.
A history file may be created with DBHPC recording the DBHPC input and responses. The history file, or a simple ASCII file, may be used as input to DBHPC. This provides the capability of re-running debug sessions. Operating system commands can be executed from within DBHPC and control can be passed back to the debugger. A transparent mode will allow interaction through the debugger directly to the MOLE.
DBHPC uses COFF files generated by the HPC C Compiler, Assembler, and Linker to obtain the object code and symbolic information required for debugging. The COFF files are created with the /symbol switch on the CCHPC and ASMHPC packages.
Following is a summary of the commands and features of DBHPC:
\begin{tabular}{ll} 
Commands for Data Manipulation \\
Command & \begin{tabular}{l} 
Options
\end{tabular} \\
& Byte \\
Alter & Word \\
Deposit & Long \\
Find & Float \\
List & Pointer \\
& Chars
\end{tabular}

Type
Modify
These MOLE commands are available on the HPC Debugger with additional arguments. The Byte, Word, ... options are used to define the data type to be used in performing this operation.
The Type and Modify commands have only Byte, Word and Long options.
Added to the MOLE commands for data manipulation is a command for displaying variables, values of expressions and data pointed at by variables or address expressions. This command is called View.

Debug Commands
\begin{tabular}{|l|l|}
\hline Autoprint & Displays user selected information on each Breakpoint, Watchpoint or Singlestep. \\
\hline Breakpoint & MOLE hardware Breakpoint specified with C source trigger conditions. \\
\hline Clear & Clears Breakpoint, Time, Trace, Watchpoint enables. \\
\hline Watchpoint & \begin{tabular}{l} 
Hardware/Software Breakpoint allowing the user to define complex triggering \\
conditions and sequences. The user program will not execute in real time until \\
reaching the Watchpoint condition in all cases.
\end{tabular} \\
\hline Trace & MOLE hardware Trace specified with C source trigger conditions. \\
\hline Time & MOLE Time function specified with C source trigger conditions. \\
\hline Singlestep & Step each C source line. \\
\hline Next Source & Step over a function. \\
\hline Single Inst. & Step each machine instruction. This is the MOLE Singlestep function. \\
\hline Next Inst. & Step over subroutines. This is the MOLE Next function. \\
\hline Reset & Resets the HPC on the MOLE. \\
\hline RGo & Performs a Reset and Go command. \\
\hline Go & \begin{tabular}{l} 
Starts running the HPC or enables a Breakpoint, Trace, Time or Watchpoint \\
command.
\end{tabular} \\
\hline Search & Search Trace memory for specified occurrence. \\
\hline Stack History & Display program stack showing functions, arguments and local variables. \\
\hline List Source & Lists C source code. \\
\hline List Xtended & Lists program as C source followed by assembly code. \\
\hline Put & MOLE Put function allows input of assembly code line-by-line. \\
\hline
\end{tabular}

Commands for Controlling Status
\begin{tabular}{|l|l|}
\hline Radix & Sets default radix for input and display. \\
\hline Trace Mode & Sets mode of Trace. Capture of source line, machine cycle or machine instruction. \\
\hline Status & Display chip and debugger status. \\
\hline Help & Displays Help menu. \\
\hline End & Ends debugger session. \\
\hline History & Create a History file on disk. \\
\hline
\end{tabular}

\section*{Special Commands}
\begin{tabular}{|l|l|}
\hline Load & Load file from disk to MOLE and initialize DBHPC. \\
\hline Map & Map emulation memory on or off-board the MOLE. \\
\hline Bypass & Bypass debugger and communication directly with MOLE. \\
\hline Chip & Define chip and system memory configuration for MOLE. \\
\hline Diagnostic & Run MOLE on-board Diagnostics. \\
\hline 1 & Invoke a shell or execute a DOS command. \\
\hline
\end{tabular}

HPC Source Debugger-DBHPC (Continued)

\section*{HOW TO ORDER HPC SOFTWARE}

HPC software is available for a variety of host environments. To order a software package, select the host system and order the part number listed.
Included, along with the cross assembler, in the software package are two file conversion routines to convert the assembler output (LM) to HEX and to convert HEX to LM. Also included in the software package is a COMM program which facilitates the downloading and uploading between the host and the MOLE, and adds the capability to make the host act as a terminal.

The C compiler package also includes the relocatable assembler. Order one or the other but not both.
An HPC software evaluation package is available (MOLE-HPC-IBMEVAL) that will allow up to 1000 lines of code to be compiled, assembled and linked.

Software Selection Table
\begin{tabular}{|l|l|l|l|c|}
\hline Host* & \multicolumn{1}{|c|}{\begin{tabular}{c} 
Order \\
Part Number
\end{tabular}} & \multicolumn{1}{|c|}{ Description } & \multicolumn{1}{c|}{\begin{tabular}{c} 
Includes
\end{tabular}} & \begin{tabular}{c} 
Manual \\
Number
\end{tabular} \\
\hline IBM-PC & MOLE-HPC-IBMR & \begin{tabular}{l} 
Relocatable Assembler \\
Software for IBM \\
(ASMHPC, LIBHPC, \\
LNHPC, DBHPC)
\end{tabular} & \begin{tabular}{l} 
HPC Software Users Manual \\
and Software Disk \\
PC-DOS Communications \\
Software Users Manual
\end{tabular} & \(424410836-001\) \\
\cline { 2 - 6 } & MOLE-HPC-IBM-CR & \begin{tabular}{l} 
CCompiler for IBM \\
(CCHPC)
\end{tabular} & \begin{tabular}{l} 
HPC C Compilers Users Manual \\
and Software Disk \\
Assembler Software for IBM \\
MOLE-HPC-IBM
\end{tabular} & \(420040416-001\) \\
\hline
\end{tabular}
*VAX, VMS and VAX UNIX will be supported in the near future. Contact field sales for more information.

Section 9
Appendices/ Physical Dimensions

\section*{Section 9 Contents}
Industry Package Cross Reference ..... 9-3
Surface Mount ..... 9-5
PLCC Packaging ..... 9-7
TapePak Packaging ..... 9-11
Physical Dimensions ..... 9-12
Data Bookshelf
Authorized Distributors
\begin{tabular}{|c|c|c|c|c|c|c|c|c|c|}
\hline \multicolumn{10}{|l|}{Industry Package Cross-Reference Guide} \\
\hline & & NSC & Signetics & Intel & Motorola & TI & RCA & Hitachl & NEC \\
\hline  & \[
8-, 14-, 16-,
\] 20-and 28 -Lead Glass/Metal DIP & D & 1 & C & L & & D & C & D \\
\hline  & 8-, 14-16-, 20-, 24- and 28-Lead Low Temperature Ceramic DIP & J & F & D & U & \(J\) & & G & D \\
\hline  & (Narrow Body) & M & D & & D & D & M & MP & G \\
\hline - & (Wide Body) & WM & & & & DW & & & \\
\hline  & \[
\begin{aligned}
& \text { 8-, 14-16-, 20- } \\
& \text { 24- and 28-Lead } \\
& \text { Plastic DIP }
\end{aligned}
\] & N & \[
\begin{aligned}
& V, \\
& A, \\
& B
\end{aligned}
\] & P & P & \[
\begin{aligned}
& \mathrm{P}, \\
& \mathrm{~N}
\end{aligned}
\] & E & P & C \\
\hline
\end{tabular}


National Semiconductor

\section*{Transmission Line Drivers/Receivers}

The common purpose of transmission line drivers and receivers is to transmit data quickly and reliably through a variety of environments over electrically long distances. This task is complicated by the fact that externally introduced noise and ground shifts can severely degrade the data.
The connection between two elements in a system should be considered a transmission line if the transmitted signal takes longer than twice its rise or fall time to travel from the driver to the receiver.

\section*{Single-Ended Data Transmission}

In data processing systems today there are two basic means of communicating between components. One method is single-ended, which uses only one signal line for data transmission, and the other is differential, which uses two signal lines.
The Electronics Industry Association (EIA) has developed several standards to simplify the interface in data communications systems.

\section*{RS-232}

The first of these, RS-232, was introduced in 1962 and has been widely used throughout the industry. RS-232 was developed for single-ended data transmission at relatively slow data rates ( 20 kBaud ) over short distances (up to 50 ft .).

\section*{RS-423}

With the need to transmit data faster and over longer distances, RS-423, a newer standard for single-ended applications, was established. RS-423 extends the maximum data rate to 100 kBaud (up to 30 ft .) and the maximum distance
to 4000 feet (up to 1 kBaud ). RS-423 also requires high impedance driver outputs with power off so as not to load the transmission line.

\section*{Differential Data Transmission}

When transmitting at very high data rates, over long distances and through noisy environments, single-ended transmission is often inadequate. In these applications, differential data transmission offers superior performance. Differential transmission nullifies the effects of ground shifts and noise signals which appear as common mode voltages on the transmission line.

\section*{RS-422}

RS-422 was defined by the EIA for this purpose and allows data rates up to 10 MBaud (up to 40 ft .) and line lengths up to 4000 feet (up to 100 kBaud ).
Drivers designed to meet this standard are well suited for party-line type applications where only one driver is connected to, and transmits on, a bus and up to 10 receivers can receive the data. While a party-line type of application has many uses, RS-422 devices cannot be used to construct a truly multipoint bus. A multipoint bus consists of multiple drivers and receivers connected to a single bus, and any one of them can transmit or receive data.

\section*{RS-485}

To meet the need for truly multipoint communications, the EIA established RS-485 in 1983. RS-485 meets all the requirements of RS-422, but in addition, this new standard allows up to 32 drivers and 32 receivers to be connected to a single bus-thus allowing a truly multipoint bus to be constructed.


Differential Data Transmission (Continued)


TL/00/2901-3

The key features of RS-485:
- Implements a truly multipoint bus consisting of up to 32 drivers and 32 receivers
- An extended common-mode range for both drivers and receivers in TRI-STATE and with power off ( -7 V to +12 V )

Drivers can withstand bus contention and bus faults National Semiconductor produces a variety of drivers, receivers, and transceivers for these four very popular transmission standards and numerous other data transmission requirements.
Shown below is a table that highlights key aspects of the EIA Standards. More detailed comparisons can be found in the various application notes in Section 1.

RS-485 Application

D—Driver
R - Receiver
T-Transceiver


TL/00/2901-4
\begin{tabular}{|c|c|c|c|c|c|}
\hline \multicolumn{2}{|l|}{Specification} & RS-232C & RS-423 & RS-422 & RS-485 \\
\hline \multicolumn{2}{|l|}{Mode of Operation} & Single-Ended & Single-Ended & Differential & Differential \\
\hline \multicolumn{2}{|l|}{Number of Drivers and Receivers Allowed on One Line} & 1 Driver, 1 Receiver & 1 Driver, 10 Receivers & 1 Driver, 10 Receivers & 32 Drivers, 32 Receivers \\
\hline \multicolumn{2}{|l|}{Maximum Cable Length} & 50 feet & 4000 feet & 4000 feet & 4000 feet \\
\hline \multicolumn{2}{|l|}{Maximum Data Rate} & \(20 \mathrm{~kb} / \mathrm{s}\) & \(100 \mathrm{~kb} / \mathrm{s}\) & \(10 \mathrm{Mb} / \mathrm{s}\) & \(10 \mathrm{Mb} / \mathrm{s}\) \\
\hline \multicolumn{2}{|l|}{Driver Output Maximum Voltage} & \(\pm 25 \mathrm{~V}\) & \(\pm 6 \mathrm{~V}\) & -0.25 V to +6 V & -7 V to +12 V \\
\hline \multirow[t]{2}{*}{Driver Output Signal Level} & Loaded & \(\pm 5 \mathrm{~V}\) & \(\pm 3.6 \mathrm{~V}\) & \(\pm 2 \mathrm{~V}\) & \(\pm 1.5 \mathrm{~V}\) \\
\hline & Unloaded & \(\pm 15 \mathrm{~V}\) & \(\pm 6 \mathrm{~V}\) & \(\pm 5 \mathrm{~V}\) & \(\pm 5 \mathrm{~V}\) \\
\hline \multicolumn{2}{|l|}{Driver Load Impedance} & \(3 \mathrm{k} \Omega\) to \(7 \mathrm{k} \Omega\) & \(450 \Omega \mathrm{~min}\) & \(100 \Omega\) & \(54 \Omega\) \\
\hline \multirow[t]{2}{*}{Maximum Driver Output Current (High Impedance State)} & Power On & - - & - - & - & \(\pm 100 \mu \mathrm{~A}\) \\
\hline & Power Off & \(\mathrm{V}_{\text {MAX }} / 300 \Omega\) & \(\pm 100 \mu \mathrm{~A}\) & \(\pm 100 \mu \mathrm{~A}\) & \(\pm 100 \mu \mathrm{~A}\) \\
\hline \multicolumn{2}{|l|}{Slew Rate} & \(30 \mathrm{~V} / \mu \mathrm{s}\) max & Controls Provided & - - - & - \\
\hline \multicolumn{2}{|l|}{Receiver Input Voltage Range} & \(\pm 15 \mathrm{~V}\) & \(\pm 12 \mathrm{~V}\) & -7 V to +7 V & -7 V to +12 V \\
\hline \multicolumn{2}{|l|}{Receiver Input Sensitivity} & \(\pm 3 \mathrm{~V}\) & \(\pm 200 \mathrm{mV}\) & \(\pm 200 \mathrm{mV}\) & \(\pm 200 \mathrm{mV}\) \\
\hline \multicolumn{2}{|l|}{Receiver Input Resistance} & \(3 \mathrm{k} \Omega\) to \(7 \mathrm{k} \Omega\) & \(4 \mathrm{k} \Omega \mathrm{min}\) & \(4 \mathrm{k} \Omega \mathrm{min}\) & \(12 \mathrm{k} \Omega \mathrm{min}\) \\
\hline
\end{tabular}

\section*{Plastic Leaded Chip Carrier (PLCC) Packaging}

\section*{General Description}

The Plastic Leaded Chip Carrier (PLCC) is a miniaturized low cost semiconductor package designed to replace the Plastic Dual-In-Line Package (P-DIP) in high density applications. The PLCC utilizes a smaller lead-to-lead spacing\(0.050^{\prime \prime}\) versus \(0.100^{\prime \prime}\) - and leads on all four sides to achieve a significant footprint reduction over the P-DIP. The rolled under J-bend leadform separates this package style from other plastic quad packages with flat or gull wing lead forms. As with virtually all packages of \(0.050^{\prime \prime}\) or less lead spacing, the PLCC requires surface mounting to printed circuit boards as opposed to the more conventional thru-hole mounting of the P-DIP.

\section*{History}

The Plastic Leaded Chip Carrier with J-bend leadform was first introduced in 1976 as a premolded plastic package. The premolded version has yet to become popular but the quad format with J-Bend leads has been adapted to traditional post molded packaging technology (the same technology used to manufacture the P-DIP). In 1980 National Semiconductor developed a post molded version of the PLCC. The J-bend leadform allowed them to adopt the footprint connection pattern already registered with JEDEC for the leadless chip carrier (LCC). In 1981 a task force was organized within JEDEC to develop a PLCC registration for package I/O counts of \(20,28,44,52,68,84,100\), and 124. A registered outline was completed in 1984 (JEDEC Outline MO-047) after many changes and improvements over the original proposals. This first PLCC registration covers square packages with an equal number of leads on all sides. A second registration, MO-052, was completed in 1985 for rectangular packages with I/O counts of 18, 22, 28 and 32.
Since 1980 many additional semiconductor manufacturers and packaging subcontractors have developed PLCC capability. There are now well over 20 sources with the number growing steadily.

\section*{Surface Mounting}

Surface mounting refers to component attachment whereby the component leads or pads rest on the surface of the PCB instead of the traditional approach of inserting the leads into through-holes which go through the board. With surface mounting there are solder pads on the PCB which align with the leads or pads on the component. The resulting solder joint forms both the mechanical and electrical connection.

\section*{ADVANTAGES}

The primary reason for surface mounting is to allow leads to be placed closer together than the \(0.100^{\prime \prime}\) standard for DIPs with through-hole mounting. Through-hole mounting on smaller than \(0.100^{\prime \prime}\) spacing is difficult to achieve in production and generally avoided. The move to \(0.050^{\prime \prime}\) lead spacing offered with the current generation of surface mounted components, along with a switch from a dual-in-line format to a quad format, has achieved a threefold increase in component mounting density. A need to achieve greater density is a major driving force in today's marketplace.

\section*{MANUFACTURING TECHNIQUES}

Learning how to surface mount components to printed circuit boards requires the user to become educated in new assembly processes not typically associated with throughhole insertion/wave soldering assembly methods.
Surface mounting involves three basic process steps:
1) Application of solder or solder paste to the printed circuit board.
2) Positioning of the component onto the printed circuit board
3) Reflowing of the solder or solder paste.

As with any process, there are many details involved to achieve acceptable throughput and acceptable quality. National Semiconductor offers a surface mounting guide which deals with the specifics of successful surface mounting. We encourage the user to review this document and to contact us if further information on surface mounting is desired.

\section*{Benefits of the PLCC}

There are four principle advantages offered the user by switching from P-DIP to PLCC. These four advantages are outlined below as follows:
1. Increased Density-
- Typically 3 -to-1 size reduction of printed circuit boards. See Figure 1 for a footprint comparison between PLCC and P-DIP. This can be as high as 6 -to1 in certain applications.
- Surface mounting allows components to be placed on both sides of the board.
- Surface mount and thru-hole mount components can be placed on the same board.
- The large diameter thru-holes can be reduced in number, entirely eliminated, or reduced in size (if needed for via connection).
2. Increased Performance-
- Shorter traces on printed circuit boards.
- Better high frequency operation.
- Shorter leads in package. Figure 2 and Table I compare PLCC and P-DIP mechanical and electrical characteristics.
3. Increased Reliability-
- Leads are well protected.
- Fewer connectors.
- Simplified rework.
- Vibration and shock resistant.
4. Reduced Cost-
- Fewer or smaller printed circuit boards.
- Less hardware.
- Same low cost printed circuit board material.
- Plastic packaging material.
- Reduced number of costly plated-through-holes.
- Fewer circuit layers.


FIGURE 1. Footprint Area of PLCC vs. P-DIP


FIGURE 2. Longest Internal Lead PLCC vs. P-DIP

TABLE I. Electrical Performance of PLCC vs. P-DIP (44 I/O PLCC vs. 40 I/O P-DIP, both with Copper Leads)
\begin{tabular}{c|c|c|c|c|}
\hline \multirow{2}{*}{ Criteria } & \multicolumn{2}{|c|}{ Shortest Lead } & \multicolumn{2}{c}{ Longest Lead } \\
\cline { 2 - 5 } & PLCC & P-DIP & PLCC & P-DIP \\
\hline \begin{tabular}{l} 
Lead Resistance \\
(Measured)
\end{tabular} & \(3 \Omega\) & \(4 \Omega\) & \(6 \Omega\) & \(7 \Omega\) \\
\hline \begin{tabular}{l} 
Lead-to-Lead Capacitance \\
(Measured on Adjacent Leads)
\end{tabular} & 0.1 pF & 0.1 pF & 0.3 pF & 3.0 pF \\
\hline \begin{tabular}{l} 
Lead Self-Inductance \\
(Calculated)
\end{tabular} & 3.2 nH & 1.4 nH & 3.5 nH & 19.1 nH \\
\hline
\end{tabular}


FIGURE 3. Package Outline
TABLE II. Principle Dimensions Inches/(Millimeters) (Refer to Figure 3)
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{Lead Count} & \multicolumn{2}{|c|}{Total Width} & \multicolumn{2}{|c|}{Total Height} & \multicolumn{2}{|c|}{Body Width} & \multicolumn{2}{|l|}{Contact Spread} \\
\hline & Min & Max & Min & Max & Min & Max & Min & Max \\
\hline 20 & \[
\begin{gathered}
0.385 \mathrm{sq} . \\
(9.779) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.395 \mathrm{sq} . \\
(10.03)
\end{gathered}
\] & \[
\begin{gathered}
0.165 \mathrm{sq} . \\
(4.191) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.180 \mathrm{sq} . \\
(4.572)
\end{gathered}
\] & \[
\begin{gathered}
0.345 \mathrm{sq} . \\
(8.763) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.355 \mathrm{sq} . \\
(9.017)
\end{gathered}
\] & \[
\begin{gathered}
0.310 \text { sq. } \\
(7.874) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.330 \text { sq. } \\
(8.382)
\end{gathered}
\] \\
\hline 28 & \[
\begin{gathered}
0.485 \mathrm{sq} . \\
(12.32)
\end{gathered}
\] & \[
\begin{gathered}
0.495 \text { sq. } \\
(12.57)
\end{gathered}
\] & \[
\begin{gathered}
0.165 \mathrm{sq} . \\
(4.191)
\end{gathered}
\] & \[
\begin{gathered}
0.180 \text { sq. } \\
(4.572)
\end{gathered}
\] & \[
\begin{gathered}
0.445 \mathrm{sq} . \\
(11.30)
\end{gathered}
\] & \[
\begin{gathered}
0.455 \text { sq. } \\
(11.56)
\end{gathered}
\] & \[
\begin{gathered}
0.410 \text { sq. } \\
(10.41)
\end{gathered}
\] & \[
\begin{gathered}
0.430 \text { sq. } \\
(10.92)
\end{gathered}
\] \\
\hline 44 & \[
\begin{gathered}
0.685 \mathrm{sq} . \\
(17.40)
\end{gathered}
\] & \[
\begin{gathered}
0.695 \text { sq. } \\
(17.65)
\end{gathered}
\] & \[
\begin{gathered}
0.165 \text { sq. } \\
(4.191)
\end{gathered}
\] & \[
\begin{gathered}
0.180 \text { sq. } \\
(4.572)
\end{gathered}
\] & \[
\begin{gathered}
0.645 \mathrm{sq} . \\
(16.38) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.655 \text { sq. } \\
(16.64)
\end{gathered}
\] & \[
\begin{gathered}
0.610 \text { sq. } \\
(15.49)
\end{gathered}
\] & \[
\begin{gathered}
0.630 \text { sq. } \\
(16.00)
\end{gathered}
\] \\
\hline
\end{tabular}
\begin{tabular}{|c|c|c|c|c|c|c|c|c|}
\hline \multirow[t]{2}{*}{\begin{tabular}{l}
Lead \\
Count
\end{tabular}} & \multicolumn{2}{|c|}{Total Width} & \multicolumn{2}{|c|}{Total Height} & \multicolumn{2}{|c|}{Body Width} & \multicolumn{2}{|l|}{Contact Spread} \\
\hline & Min & Max & Min & Max & Min & Max & Min & Max \\
\hline 68 & \[
\begin{gathered}
0.985 \mathrm{sq} . \\
(25.02) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.995 \mathrm{sq} . \\
(25.27) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\hline 0.165 \mathrm{sq} . \\
(4.191) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
\hline 0.180 \mathrm{sq} . \\
(4.572) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.945 \mathrm{sq} . \\
(24.00) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.955 \mathrm{sq} . \\
(24.26) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.910 \mathrm{sq} . \\
(23.11) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.930 \text { sq. } \\
(23.62) \\
\hline
\end{gathered}
\] \\
\hline 84 & \[
\begin{gathered}
1.185 \mathrm{sq} . \\
(30.10)
\end{gathered}
\] & \[
\begin{gathered}
1.195 \mathrm{sq} . \\
(30.36) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
0.165 \mathrm{sq} . \\
(4.191)
\end{gathered}
\] & \[
\begin{gathered}
0.180 \mathrm{sq} . \\
(4.572) \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& 1.150 \text { sq. } \\
& (29.21)
\end{aligned}
\] & \[
\begin{aligned}
& 1.158 \text { sq. } \\
& (29.41)
\end{aligned}
\] & \[
\begin{gathered}
1.110 \mathrm{sq} . \\
(28.20) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
1.130 \mathrm{sq} . \\
(28.70) \\
\hline
\end{gathered}
\] \\
\hline 124 & \[
\begin{gathered}
1.685 \mathrm{sq} . \\
(49.13) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
1.695 \mathrm{sq} . \\
(49.39) \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& 0.180 \mathrm{sq} \text {. } \\
& (4.572) \\
& \hline
\end{aligned}
\] & \[
\begin{gathered}
0.200 \mathrm{sq} . \\
(5.080) \\
\hline
\end{gathered}
\] & \[
\begin{aligned}
& 1.650 \mathrm{sq} . \\
& (41.91)
\end{aligned}
\] & \[
\begin{aligned}
& 1.658 \mathrm{sq} . \\
& (42.11)
\end{aligned}
\] & \[
\begin{gathered}
1.610 \mathrm{sq} . \\
(40.90) \\
\hline
\end{gathered}
\] & \[
\begin{gathered}
1.630 \text { sq. } \\
(41.40) \\
\hline
\end{gathered}
\] \\
\hline
\end{tabular}

\section*{Package Design Criteria}

Experience has taught us there are certain criteria to the PLCC design which must be followed to provide the user with the proper mechanical and thermal performance． These requirements should be carefully reviewed by the user when selecting suppliers for devices in PLCC．Some of these are covered by the JEDEC registration and some are not．These important requirements are listed in Table IV．

\section*{Reliability}

National Semiconductor utilizes an assembly process for the PLCC which is similar to our P－DIP assembly process． We also utilize identical materials．This is a very important point
when considering reliability．Many years of research and de－ velopment have gone into steadily improving our P－DIP quality and maintaining a leadership position in plastic pack－ age reliability．All of this technology can be directly applied to the PLCC．Table \(V\) shows the results of applying this technology to the PLCC．As we make further advances in plastic package reliability，these will also be applied to the PLCC．

\section*{Sockets}

There are several manufacturers currently offering sockets for the plastic chip carrier．Following is a listing of those manufacturers．The listing is divided into test／burn－in and production categories．There may be some individual sock－ ets that will cover both requirements．

TABLE IV．Package Design Criteria
\begin{tabular}{l|c}
\hline \multicolumn{1}{c}{ Criteria } & \begin{tabular}{c} 
Required to Comply with \\
JEDEC Registration
\end{tabular} \\
\hline \begin{tabular}{l} 
Minimum Inside Bend Radius of Lead at Shoulder Equal or Greater than Lead \\
Thickness—to Prevent Lead Cracking／Fatigue
\end{tabular} & Not Required \\
\hline \begin{tabular}{l} 
Minimum One Mil Clearance Between Lead and Plastic Body at all Points－to \\
Provide Lead Compliancy and Prevent Shoulder Joint Cracking／Fatigue
\end{tabular} & Not Required \\
\hline Copper Leads for Low Thermal Resistance & Not Required \\
\hline \begin{tabular}{l} 
Minimum 10 Mil Lead Thickness for Low Thermal Resistance and Good \\
Handling Properties
\end{tabular} & Not Required \\
\hline \begin{tabular}{l} 
Minimum 26 Mil Lead Shoulder Width to Prevent Interlocking of Devices \\
During Handling
\end{tabular} & Yes \\
\hline Maximum 4 Mils coplanarity Across Seating Plane of all Leads & Yes \\
\hline
\end{tabular}

TABLE V. Rellablilty Test Data
(Expressed as Failures per Units Tested)
\begin{tabular}{|l|c|c|c|c|c|}
\hline \multicolumn{1}{|c|}{ Device/Package } & OPL & TMCL & TMSK & BHTL & ACLV \\
\hline LM324/20 Lead & \(0 / 96\) & \(0 / 199\) & \(0 / 50\) & \(0 / 97\) & \(0 / 300\) \\
\hline LF353/20 Lead & \(0 / 50\) & \(0 / 50\) & - & \(0 / 45\) & \(0 / 100\) \\
\hline DS75451/20 Lead & \(0 / 47\) & - & \(0 / 50\) & \(0 / 93\) & \(0 / 179\) \\
\hline DM875191/28 Lead & \(0 / 154\) & \(0 / 154\) & \(0 / 154\) & \(0 / 154\) & \(0 / 154\) \\
\hline DM875181/28 Lead & \(0 / 77\) & \(0 / 77\) & \(0 / 77\) & \(0 / 77\) & \(0 / 77\) \\
\hline
\end{tabular}

OPL \(=\) Dynamic high temperature operating life at \(125^{\circ} \mathrm{C}\) or \(150^{\circ} \mathrm{C}, 1,000\) hours.
TMCL \(=\) Temperature cycle, Air-to-Air, \(-40^{\circ} \mathrm{C}\) to \(+125^{\circ} \mathrm{C}\) or \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}, 2,000\) cycles.
TMSK \(=\) Thermal shock, Liquid-to-Liquid, \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}, 100\) cycles.
BHTL = Biased humidity temperature life, \(85^{\circ} \mathrm{C}, 85 \%\) humidity, 1,000 hours.
ACLV \(=\) Autoclave, \(15 \mathrm{psi}, 121^{\circ} \mathrm{C}, 100 \%\) humidity, 1,000 hours.

\section*{Production Sockets}

AMP
Harrisburg, PA
(715) 564-0100

Augat
Attleboro, MA
(617) 222-2202

Burndy
Norwalk, CT
(203) 838-4444

Methode
Rolling Meadows, IL
(312) 392-3500

Textool
Irving, TX
(214) 259-2676

Thomas \& Betts
Raritan, NJ
(201) 469-4000

\section*{Test/Burn-In Sockets}

Plastronics
Irving, TX
(214) 258-1906

Textool
Irving, TX
(214) 259-2676

Yamaichi c/o Nepenthe Dist. (415) 856-9332

\section*{ADDITIONAL INFORMATION AND SERVICES}

National Semiconductor offers additional Databooks which cover surface mount technology in much greater detail. We also have a surface mount laboratory to provide demonstrations and customer support, as well as technology development. Feel free to contact us about these additional resources.

\section*{TapePak \({ }^{\circledR}\)}

The latest generation in VLSI packaging, TapePak is the package of the future-low-cost, reliable, high-leadcount packaging that's easy to handle, easy to test, and easy to mount. It's also compatible with existing surface-mount technology.
TapePak uses tape-automated bonding technology and a unique outer ring (patent pending) to protect the leads and, at the same time, provide an effective test interface.
This outer ring is molded at the same time as the body of the package and creates test points outside the package leads. The test ring is discarded along with the tape as the package is excised by the automatic pick-and-place machine at the point of assembly.
During testing, the leads themselves never come in contact with the test socket, so lead damage and coplanarity problems are eliminated. The test ring also allows burn-in to be performed on each device.
Not only does this ring protect the leads during handling, testing and assembly, but it also allows leads to be placed on 0.020 -inch \((0.50-\mathrm{mm})\) centers while the test points are placed on 0.050 -inch ( \(1.27-\mathrm{mm}\) ) centers. That way, the test points are compatible with existing automatic test equipment.
As a result, packages can be manufactured in smaller sizes with higher leadcounts and still be compatible with automatic assembly systems. With TapePak, packages contain from 40 to more than 300 leads, yet a 300 -lead package measures only 1.2 inches ( 30.5 mm ) on a side.
A TapePak device can be less than \(1 / 10\) the size of a traditional DIP and \(1 / 3\) the size of other surface-mount packages such as a PLCC.

TapePak was designed to take full advantage of automatic assembly systems with their high speed and precision. It can be used with existing precision surface-mount assembly equipment with minimal modification. The only requirement is an accessory for removing the test ring and forming the leads at the point of assembly.
TapePak also provides a significant improvement in the electrical characteristics of each package. Lead capacitance and inductance, for example, can be reduced up to ten times that of other packages. Signal propagation time is also reduced, and thermal characteristics are improved.
Performance and reliability are improved because there are one-third fewer connections between the die and the PC board. Low-stress molding compounds also improve package reliability. TapePak devices pass stringent environmental tests, including autoclaving at \(121^{\circ} \mathrm{C}\) at 15 psi and thermal shock from \(-65^{\circ} \mathrm{C}\) to \(+150^{\circ} \mathrm{C}\) for 1000 cycles.
No other package takes similar advantage of materiais technology to provide the combination of low cost, high density, testability, damage resistance, and reliability.
To further the technology in the industry and make these advantages available to everyone, National has submitted TapePak specifications to the JEDEC (Joint Electronic Device and Engineering Council) packaging committee as an industry standard. We have also licensed other manufacturers to use TapePak packaging for their own proprietary devices.


NS Package D24C



DAOC (REV H)
NS Package D40C


EsEB (REV C)
NS Package E68B




OPTIONS 2,3


NS Package N24A


NS Package N28B


NS Package N40A



NS Package N48A



V28A (REV G)
NS Package V28A


NS Package V68A


\section*{NOTES}

National Semiconductor

\section*{Bookshelf of Technical Support Information}

National Semiconductor Corporation recognizes the need to keep you informed about the availability of current technical literature.

This bookshelf is a compilation of books that are currently available. The listing that follows shows the publication year and section contents for each book.
Please contact your local National sales office for possible complimentary copies. A listing of sales offices follows this bookshelf.
We are interested in your comments on our technical literature and your suggestions for improvement.
Please send them to:
Technical Communications Dept. M/S 23-200
2900 Semiconductor Drive
P.O. Box 58090

Santa Clara, CA 95052-8090
For a recorded update of this listing plus ordering information for these books from National's Literature Distribution operation, please call (408) 749-7378.

\section*{ALS/AS LOGIC DATABOOK—1987}

Introduction to Bipolar Logic • Advanced Low Power Schottky • Advanced Schottky

\author{
ASIC DESIGN MANUAL/GATE ARRAYS \& STANDARD CELLS-1987 \\ SSI/MSI Functions • Peripheral Functions • LSI/VLSI Functions • Design Guidelines • Packaging
}

\section*{CMOS LOGIC DATABOOK—1988}

CMOS AC Switching Test Circuits and Timing Waveforms •CMOS Application Notes • MM54HC/MM74HC MM54HCT/MM74HCT • CD4XXX • MM54CXXX/MM74CXXX • Surface Mount

\section*{DATA CONVERSION/ACQUISITION DATABOOK—1984}

Selection Guides • Active Filters • Amplifiers - Analog Switches • Analog-to-Digital Converters
Analog-to-Digital Display (DVM) • Digital-to-Analog Converters • Sample and Hold • Sensors/Transducers
Successive Approximation Registers/Comparators • Voltage References

\section*{DATA COMMUNICATION/LAN/UART DATABOOK—Rev. 1}

LAN IEEE 802.3 • High Speed Serial/IBM Data Communications • ISDN Components • UARTs
Modems • Transmission Line Drivers/Receivers

\section*{INTERFACE DATABOOK-1988}

Transmission Line Drivers/Receivers • Bus Transceivers • Peripheral Power Drivers • Display Drivers Memory Support • Microprocessor Support • Level Translators and Buffers • Frequency Synthesis • Hi-Rel Interface

\section*{INTERFACE/BIPOLAR LSI/BIPOLAR MEMORY/PROGRAMMABLE LOGIC DATABOOK-1983}

Transmission Line Drivers/Receivers • Bus Transceivers • Peripheral/Power Drivers
Level Translators/Buffers • Display Controilers/Drivers • Memory Support • Dynamic Memory Support Microprocessor Support • Data Communications Support • Disk Support • Frequency Synthesis Interface Appendices • Bipolar PROMs • Bipolar and ECL. RAMs • 2900 Family/Bipolar Microprocessor Programmable Logic

\section*{INTUITIVE IC CMOS EVOLUTION—1984}

Thomas M. Frederiksen's new book targets some of the most significant transitions in semiconductor technology since the change from germanium to silicon. Intuitive IC CMOS Evolution highlights the transition in the reduction in defect densities and the development of new circuit topologies. The author's latest book is a vital aid to engineers, and industry observers who need to stay abreast of the semiconductor industry.

\section*{INTUITIVE IC OP AMPS—1984}

Thomas M. Frederiksen's new book, Intuitive IC Op Amps, explores the many uses and applications of different IC op amps. Frederiksen's detailed book differs from others in the way he focuses on the intuitive groundwork in the basic functioning concepts of the op amp. Mr. Frederiksen's latest book is a vital aid to engineers, designers, and industry observers who need to stay abreast of the computer industry.

\section*{LINEAR APPLICATIONS HANDBOOK—1986}

The purpose of this handbook is to provide a fully indexed and cross-referenced collection of linear integrated circuit applications using both monolithic and hybrid circuits from National Semiconductor.
Individual application notes are normally written to explain the operation and use of one particular device or to detail various methods of accomplishing a given function. The organization of this handbook takes advantage of this innate coherence by keeping each application note intact, arranging them in numerical order, and providing a detailed Subject Index.

\section*{LINEAR 1 DATABOOK—1988}

Voltage Regulators • Operational Amplifiers • Buffers • Voltage Comparators • Instrumentation Amplifiers • Surface Mount

\section*{LINEAR 2 DATABOOK—1988}

Active Filters • Analog Switches/Multiplexers • Analog-to-Digital • Digital-to-Analog • Sample and Hold Sensors • Voltage References • Surface Mount

LINEAR 3 DATABOOK—1988
Audio Circuits • Radio Circuits • Video Circuits • Motion Control • Special Functions • Surface Mount

\section*{LINEAR SUPPLEMENT DATABOOK—1984}

Amplifiers • Comparators • Voltage Regulators • Voltage References • Converters • Analog Switches Sample and Hold • Sensors • Filters • Building Blocks • Motor Controllers • Consumer Circuits Telecommunications Circuits • Speech • Special Analog Functions

\section*{LS/S/TTL DATABOOK—1987}

Introduction to Bipolar Logic • Low Power Schottky • Schottky • TTL• Low Power

\section*{MASS STORAGE HANDBOOK—Rev. 2}

Winchester Disk Preamplifiers • Winchester Disk Servo Control • Winchester Disk Pulse Detectors Winchester Disk Data Separators/Synchronizers and ENDECs • Winchester Disk Data Controller SCSI Bus Interface Circuits • Floppy Disk Controllers
MEMORY SUPPORT HANDBOOK—1986
Dynamic Memory Control • Error Checking and Correction • Microprocessor Interface and Applications Memory Drivers and Support

\section*{NON-VOLATILE MEMORY DATABOOK—1987}

CMOS EPROMs • EEPROMs • Bipolar PROMs

\section*{SERIES 32000 DATABOOK—1986}

Introduction • CPU-Central Processing Unit • Slave Processors • Peripherals • Data Communications and LAN's Disk Control and Interface • DRAM Interface • Development Tools • Software Support • Application Notes

\section*{RELIABILITY HANDBOOK—1986}

Reliability and the Die • Internal Construction • Finished Package • MIL-STD-883 • MIL-M-38510 The Specification Development Process • Reliability and the Hybrid Device • VLSI/VHSIC Devices Radiation Environment • Electrostatic Discharge • Discrete Device • Standardization Quality Assurance and Reliability Engineering • Reliability and Documentation • Commercial Grade Device European Reliability Programs • Reliability and the Cost of Semiconductor Ownership
Reliability Testing at National Semiconductor • The Total Military/Aerospace Standardization Program 883B/RETSTM Products • MILS/RETSTM Products • 883/RETSTM Hybrids • MIL-M-38510 Class B Products Radiation Hardened Technology • Wafer Fabrication • Semiconductor Assembly and Packaging Semiconductor Packages • Glossary of Terms • Key Government Agencies • AN/ Numbers and Acronyms Bibliography • MIL-M-38510 and DESC Drawing Cross Listing

\section*{TELECOMMUNICATIONS—1987}

Line Card Components • Integrated Services Digital Network Components • Modems
Analog Telephone Components • Application Notes
THE SWITCHED-CAPACITOR FILTER HANDBOOK—1985
Introduction to Filters • National's Switched-Capacitor Filters • Designing with Switched-Capacitor Filters Application Circuits • Filter Design Program • Nomographs and Tables

\section*{TRANSISTOR DATABOOK—1982}

NPN Transistors • PNP Transistors • Junction Field Effect Transistors • Selection Guides • Pro Electron Series Consumer Series • NA/NB/NR Series • Process Characteristics Double-Diffused Epitaxial Transistors Process Characteristics Power Transistors • Process Characteristics JFETs • JFET Applications Notes

\author{
VOLTAGE REGULATOR HANDBOOK—1982 \\ Product Selection Procedures • Heat Flow \& Thermal Resistance • Selection of Commercial Heat Sink Custom Heat Sink Design • Applications Circuits and Descriptive Information • Power Supply Design Data Sheets
}

\section*{48-SERIES MICROPROCESSOR HANDBOOK—1980}

The 48-Series Microcomputers • The 48-Series Single-Chip System • The 48-Series Instruction Set Expanding the 48-Series Microcomputers • Applications for the 48-Series • Development Support Analog I/O Components • Communications Components • Digital I/O Components • Memory Components Peripheral Control Components

\section*{NATIONAL SEMICONDUCTOR CORPORATION DISTRIBUTORS}

\section*{ALABAMA}

Arrow Electronics 1015 Henderson Rd. Huntsville, AL 35818 (205) 837-6955

Bell Industries
1031 Putnam Drive, Suite A
Huntsville, AL 35816
(205) 837-1074

Hamilton/Avnet 4940 Research Drive NW
Huntsville, AL 35805
(205) 837-7210

TWX: 8107262162
Pioneer Technology 4825 University Square Huntsville, AL 35805 (205) 837-9300 TWX: 8107262197

\section*{ARIZONA}

Anthem Electronics 1727 E Weber Dr. Tempe, AZ 85281 (602) 966-6600

Arrow Electronics 4134 East Wood St. Phoenix, AZ 85040 (602) 437-0750 TWX: 9109511550

Bell Industries 1705 W. Fourth St.
Tempe, AZ 8528
(602) 966-7800

TWX: 9109500133
Hamilton/Avnet 30 South McKemy Chandler, AZ 85226 (602) 231 -5t00 TWX: 667450
CALIFORNIA-Northern
Anthem Electronics 1040 East Brokaw Rd. San Jose, CA 95131 (408) 295-4200

TWX: 9103382038
Anthem Electronics 4700 Northgate Blvd. Suite 165
Sacramento, CA 95834
(916) 922-6800

TWX: 5101011419
Arrow Electronics
521 Weddell Drive
Sunnyvale, CA 94089
(408) 745-6600

TWX: 9103399371
Bell Industries
1161 North Fairoaks Ave.
Sunnyvale, CA 94086
(408) 734-8570

TWX: 9103399378
Bell Industries
500 Giuseppe Ct. Suite 6
Roseville, CA 95678
(916) 969-3100

Hamilton/Avnet
1175 Bordeaux
Sunnyvale, CA 94086
(408) 743-3355

TWX: 9103399332

Hamilton/Avnet
4103 Northgate Blvd.
Sacramento, CA 95834
(916) 925-2216

Time Electronics
1339 Moffet Park Dr.
Sunnyvale, CA 94089
(408) 734-9888

TWX: 172233
Zeus Components Inc., Reg 6
N CA/OR/WA/COI
UT/NE/NM/ \& AZ
1580 Old Oakland Rd. \#C205
San Jose, CA 95181
(408) 998-5121

CALIFORNIA-SOuthern
Anthem Electronics
9369 Carroll Park Dr.
San Diego, CA 92121
(619) 453-9005

TWX: 9103351515
Anthem Electronics
1 Oldfield Dr.
Irvine, CA 92718
(714) 768-4444

TWX: 9105951583
Anthem Electronics
20640 Bahama St.
Chatsworth, CA 91311
(818) 700-1000

TWX: 9104932083
Arrow Electronics
9511 Ridgehaven Ct.
San Diego, CA 92123
(619) 565-4800

TWX: 9103351195
Arrow Electronics
2961 Dow Ave.
Tustin, CA 92680
(714) 838-5422

TWX: 9105952860
Arrow Electronics
19748 Dearborn St.
Chatsworth, CA 91311
(818) 701-7500

TWX: 9104932086
Avnet Electronics
350 Mc Cormick Ave.
Irvine Industrial Complex
Costa Mesa, CA 92626
(714) 754-6050

TWX: 9105951928
Bell Industries
306 E. Alondra Blvd.
Gardena, CA 90248
(213) 515-1800

Bell Industries
12322 Monarch St.
Garden Grove, CA 92641
(714) 895-7801

TWX: 9105962362
Bell Industries
1829 Dehavilland Suite A
Thousand Oaks, CA 91320
(805) 499-6821

TWX: 9103213799
Hamilton Electro Sales
3170 Pulliman Street
Costa Mesa, CA 92626
(714) 641-4159

Hamilton Electro Sales
9650 DeSoto
Chatsworth, CA 91311
(818) 700-0440

Hamilton/Avnet
1361B West 190th St
Gardena, CA 90248
(213) 217-6751

Hamilton/Avnet
4545 Viewridge Avenue
San Diego, CA 92123
(619) \(571-7510\)

TWX: 695415
Hamilton/Avnet
3002 East G Street
Ontario, CA 91764
(714) 989-4602

Time Electronics
370 South Crenshaw Blvd.
Suite E-104
Torrance, CA 90503-1727
(213) 320-0880

TWX: 9103496650
Time Electronics
2410 E. Cerritos Ave.
Anaheim, CA 92806
(714) 934-0911

TWX: 9105911234
Time Electronics
8525 Arjons Drive
San Diego, CA 92126
(619) 586-1331

TWX: 858902
Time Electronics
9751 Independence Ave.
Chatsworth, CA 9131
(818) 998-7200

TWX: 9103806274
Zeus Components Inc., Reg 5
San Fernando Valley
5236 Colodny Drive
Agoura Hills, CA 91301
(818) 889-3838

Zeus Components Inc., Reg 5H
All Hughes
22700 Savy Ranch Pkwy.
Yorba Linda, CA 92686
Zeus Components Inc., Reg 8
S CA, SG VLY, OC, SD CTY
22700 Savy Ranch Pkwy.
Yorba Linda, CA 92686
(714) 921-9000

\section*{COLORADO}

Anthem Electronics
373 Inverness Dr. South
Englewood, CO 80112
(303) 790-4500

Arrow Electronics
7060 S Tucson Way
Suite 136
Englewood, CO 80112
(303) 790-4444

TWX: 9109312626
Bell Industries
8155 W. 48th Avenue
Wheatridge, CO 80033
(303) 424-1985

TWX: 9109380393
Hamilton/Avnet
8765 E Orchard Road \#708
Englewood, CO 80111
(303) 779-9998

TWX: 9109350787

CONNECTICUT
Arrow Electronics
12 Beaumont Rd.
Wallingford, CT 06492
(203) 265-7741

TWX: 7104780162
Hamilton/Avnet
Commerce Drive
Commerce Park
Danbury, CT 06810
(203) 797-2800

Anthem Electronics
170 Research Parkway
Meridan, CT 06450
(203) 237-2282

Pioneer Northeast
112 Main St.
Norwalk, CT 06852
(203) 853-1515

TWX: 7104683378
Time Electronics
1701 Highland Ave Cheshire, CT 06410 (203) 271-3200

TWX: 9103806270
FLORIDA
Arrow Electronics
400 Fairway Drive
Deerfield Beach, FL 33441
(305) 429-8200

TWX: 5109559456
Arrow Electronics
37 Skyline Drive *3101
Lake Mary, FL 32746
(407) 323-0252

Bell Industries
10810 72nd St. North *20
Suite 201
Largo, FL 33543
(813) 541-4434

Bell Industries
638 South Military Trail
Deerfield Beach, FL 33442
(305) 421-1997

Hamilton/Avnet
6801 N.W. 15th Way
Ft. Lauderdale, FL 33309
(305) 971-2900

TWX: 5109563097
Hamilton/Avnet
3197 Tech Drive North
St. Petersburg, FL 33702
(813) 576-3930

TWX: 8108630374
Hamilton/Avnet
6947 University Blvd.
Winter Park, FL 32792
(305) 628-3888

Pioneer Technology
221 North Lake Blvd.
Altamonte Springs, FL 32701
(305) 834-9090

TWX: 8108530284
Pioneer Technology
674 South Military Trial
Deerfield Beach, FL 33441
(305) 428-8877

TWX: 5109559653

\section*{NATIONAL SEMICONDUCTOR CORPORATION DISTRIBUTORS (Continued)}

FLORIDA (Continued)
Zeus Components Inc., Reg 4
FL, GA, AL, MI, SC \& TN
1750 West Broadway
Oviedo, FL 32765
(305) 365-3000

GEORGIA
Arrow Electronics
3155 Northwoods Parkway
Suite A
Norcross, GA 30071
(404) 449-8252

TWX: 8107660439
Bell Industries
6690-C Jones Mill Ct.
Norcross, GA 30092
(404) 662-0923

Hamilton/Avnet
5825D Peach Tree Corner E
Norcross, GA 30092
(404) 447.7500

Pioneer Technology 3100F Northwoods Place
Norcross, GA 30071
(404) 448-1711

TWX: 8107664515
illinois
Anthem Electronics
180 Crossen Ave.
Elk Grove Village, IL 60007
(312) 640-6066

Arrow Electronics
1140 West Thorndale Avenue
Itasca, IL 60143
(312) 250-0500

TWX: 9102220351
Bell Industries
515 Busse Road
Ekk Grove Village, II 60007
(312) 640-1910

TWX: 9102234519
Bell Industries
730 West Kilarney
Urbana, IL 61801
(217) 328-1077

Hamilton/Avnet
1130 Thorndale Ave.
Bensenville, IL 60106
(312) 860-7780

Pioneer Electronics
2171 Executive Dr., Suite 200
Addison, iL 60101
(312) 495-9680

TWX: 9102221834

\section*{INDIANA}

Advent Electronics Inc. 8446 Moller Rd. Indianapolis, \(\operatorname{IN} 46268\)
(317) 872-4910

TWX: 8103413228
Arrow Electronics
2495 Directors Row
Suite H
Indianapolis, IN 46241
(317) 243-9353

TWX: 8103413119
Bell Industries
3606 E. Maumee Ave.
Fort Wayne, IN 46803
(219) 423-3422

TWX: 9109970701

Bell Industries-Graham Div.
133 S Pennsylvania St.
Indianapolis, IN 46204
(317) 834-8202

TWX: 8103413481
Hamilton/Avnet
485 Gradle Dr.
Carmel, IN 46032
(317) 844-8333

TWX: 8102603966
Pioneer-Indiana
6408 Castleplace Drive
Indianapolis, IN 46250
(317) 849.7300

\section*{IOWA}

Advent Electronics
682 58th Ave. Court S.W.
Cedar Rapids, IA 52404
(319) 363-0221

TWX: 9105251337
Arrow Electronics
375 Collins Rd. N.E.
Cedar Rapids, IA 52402
(319) 395-7230

TWX: 9104932086
Bell Industries
1221 Park Place N.E.
Cedar Rapids, IA 52402
(319) 395-0730

Hamilton/Avnet
915 33rd Avenue S.W.
Cedar Rapids, IA 52404
(319) 362-4757

\section*{KANSAS}

Arrow Electronics
8208 Melrose Dr.
Suite 210
Lenexa, KS 66214
(913) 541-9542

Hamilton/Avnet
9219 Quivira Rd
Overland Park, KS 66215
(913) 888-8900

Pioneer Standard
10551 Lackmann Road
Lenexa, KS 66215
(913) 492-0500

\section*{MARYLAND}

Arrow Electronics
8300 Guilford Dr.
Columbia, MD 21045
(301) 995-0003

TWX: 7102369005
Hamilton/Avnet
6822 Oak Hall Lane
Columbia, MD 21045
(301) 995-3500

TWX: 7108621861
Anthem Electronics 9020-A Mendenhall Court
Columbia, MD 21045
(301) 964-0040

TWX: 7108621909
Pioneer Technology
9100 Gaither Road
Gaithersburg, MD 20877
(301) 921-0660

TWX: 7108280545
Time Electronics 9051 Red Branch Rd.
Columbia, MD 21045 (301) 964-3090 TWX: 7108622860

Zeus Components Inc., Reg 2
MD, DE, VA, WVA,
NC, RAYTHEON
8930 Route 108
Columbia, MD 21045
(301) 997-1118

MASSACHUSETTS
Arrow Electronics
25 Upton Drive
Wilmington, MA 01887
(617) 935-5134

TWX: 7103936770
Gerber Electronics
128 Carnegle Row
Norwood, MA 02062
(617) 769-6000

TWX: 7103361987
Hamilton/Avnet
10D Centennial Dr.
Peabody, MA 01960
(617) \(531-7430\)

TWX: 7103930382
Anthem Electronics
38 Jonspin Road
Wilmington, MA 01887
(617) 657-5170

TWX: 7103321387
Pioneer Northeast
44 Hartwell Avenue
Lexington, MA 02173
(617) 861-9200

TWX: 7103266617
Time Electronics
10 A Centennial Drive
Peabody, MA 01960
(617) 532-6200

TWX: 7103930171
Zeus Coomponents Inc., Reg 1A
MA, RI, VT, NH, ME \& CANADA 429 Marrett Rd.
Lexington, MA 02173
(617) 863-8800

\section*{MICHIGAN}

Artow Electronics
3510 Roger Chaffee
Memorial Blvd. S.E.
Grand Rapids, MI 49508
(616) 243-0912

Arrow Electronics
755 Phoenix Dr.
Ann Arbor, M1 48108
(313) 971-8220

TWX: 8102236020
Bell Industries
814 Phoenix Dr
Ann Arbor, Ml 48104
(313) 971-9093

Hamilton/Avnet
2215 29th St. S.E.
Grand Rapids, MI 49508
(616) 243-8805

TWX: 8102736921
Hamilton/Avnet
32487 Schoolcraft Road
Livonia, MI 48150
(313) 522-4700

Pioneer Standard 4505 Broadmoor S.E. Grand Rapids, MI 49508 (616) 698-1800 TWX: 5106008456

Pioneer Standard
13485 Stanford
Livonia, Ml 48150
(313) 525-1800

TWX: 8102423271
R. M. Electronics

4310 Roger B Chaffee
Wyoming, MI 49508
(616) 531-9300

\section*{MINNESOTA}

Anthem Electronics
10025 Valley View Rd. \#160
Eden Prairie, MN 55344
(612) 944-5454

Arrow Electronics
5230 73rd Street
Edina, MN 55435
(612) \(830-1800\)

TWX: 9105763125
Hamilton/Avnet
12400 Whitewater Dr.
Minnetonka, MN 55343-9421
(612) 932-0600

TWX: 9105722867
Pioneer-Twin Cities
7625 Golden Triangle Dr.
Suite G
Eden Prairie, MN 55344
(612) 935-5444

TWx: 9105762738
MISSOURI
Arrow Electronics
2380 Schuetz Road St. Louis, MO 63146
(314) 567-6888

TWX: 9107640882
Hamilton/Avnet
13743 Shoreline Ct.-East
Earth City, MO 83045
(314) 344-1200

TWX: 9107620627
Time Electronics 330 Sovereign Ct.
St. Louis, MO 63011-4481
(314) 391-6444

TWX: 9107601893
NEW HAMPSHIRE
Arrow Electronics 3 Perimeter Rd. Manchester, NH 03103 (603) 668-6968 TWX: 7102201684

Bell Industries-C \& H Div. 19 Park Avenue Hudson, NH 03051 (603) 882-1133 TWX: 7102288959

Hamilton/Avnet
444 Industrial Dr . Manchester, NH 03102 (603) 624-9400

\section*{NEW JERSEY-Northern}

Arrow Electronics
6 Century Drive
Parsippany, NJ 07054
(201) 575-5300

TWX: 7107344403
Hamilton/Avnet
10 Industrial Rd.
Fairfield, NJ 07006
(201) 575-3390

TWX: 7107344409

NATIONAL SEMICONDUCTOR CORPORATION DISTRIBUTORS (Continued)

NEW JERSEY-Northern
(Continued)
Anthem Electronics
311 Rt. 46 West
Fairfield, NJ 07006
(201) 227.7960

TWX: 7107344312
Nu Horizons Electronics 39 Route 46
Pinebrook, NJ 07058
(201) 882-8300

Pioneer
45 Route 46
Pine Brook, NJ 07058
(201) 575-3510

TWX: 7107344382
NEW JERESY-Southern
Arrow Electronics
6000 Lincoln Drive East
Marlton, NJ 08053
(609) 596-8000

TWX: 7108970829
Hamilton/Avnet
One Keystone Ave.
Cherry Hill, NJ 08003
(609) 424-0100

TWX: 7109400262

\section*{NEW MEXICO}

Alliance Electronics Inc.
11030 Cochiti S.E.
Albuquerque, NM 87123
(505) 292-3360

TWX: 9109891151
Arrow Electronics
2460 Alamo Ave. S.E.
Albuquerque, NM 87106
(505) 243-4566

TWX: 9109891679
Bell Industries
11728 Linn N.E.
Albuquerque, NM 87123
(505) 292-2700

TWX: 9109890625
Hamilton/Avnet
2524 Baylor Drive S.E.
Albuquerque, NM 87106
(505) 765-1500

TWX: 9109891631
NEW YORK—Upstate
Arrow Electronics
3375 Brighton-Henrietta
Townline Rd.
Rochester, NY 14623
(716) 427-0300

TWX: 5102534766
Hamilton/Avnet
103 Twin Oaks Drive
Syracuse, NY 13206
(315) 437-2641

TWX: 7105411506
Hamilton/Avnet
2060 Town Line Road
Rochester, NY 14623
(716) 475-9130

TWX: 5102535470

Pioneer Northeast
68 Corporate Drive
Binghamton, NY 13904
(607) 722-9300

TWX: 5102520893
Pioneer Northeast
840 Fairport Rd.
Fairport, NY 14450
(716) \(381-7070\)

TWX: 5102537001
Summit Electronics
916 Main Street
Buffalo, NY 14202
(716) 887-2800

TWX: 7105221692
Summit Electronics
292 Commerce Drive
Rochester, NY 14623
(716) 334-8110

Time Electronics
6075 Corporate Dr.
East Syracuse, NY 13057
(315) 432-0355

TWX: 5101006192
NEW YORK-Metro Area
Arrow Electronics
20 Oser Ave.
Hauppauge, NY 11788
(516) 231-1000

TWX: 5102276623
Hamilton/Avnet
833 Motor Parkway
Hauppauge, NY 11788
(516) 434-7413

Hamilton/Avnet Export Div.
1065 Old Country Rd., *211A
Westbury, NY 11590
(516) 997-6868

Anthem Electronics
400 Oser Ave.
Hauppauge, NY 11787
(516) 273-1660

TWX: 5102271042
Nu Horizons Electronics
6000 New Horizons Blvd.
Amityville, NY 11701
(516) 226-6000

Pioneer
60 Crossways Park West
Woodbury, NY 11797
(516) 921-8700

TWX: 7103266617
Time Electronics
70 Marcus Boulevard
Hauppauge, NY 11788
(515) 273-0100

TWX: 858881
Zeus Components Inc., Reg 1
NY/ROCK/NJ/E PA/ CT
100 Midland Ave.
Port Chester, NY 10573
(914) 937.7400

Zeus Components Inc., Reg 1B
Long Island/NYC
2110 Smithtown Ave.
Ronkonkoma, NY 11779
(516) 737-4500

NORTH CAROLINA
Arrow Electronics
5240 Greens Dairy Rd.
Raleigh, NC 27604
(919) 876-3132

TWX: 5109281856
Arrow Electronics
938 Burke Street
Winston-Salem, NC 27101
(919) 725-8711

TWX: 5109313169
Hamilton/Avnet
3510 Spring Forest Road
Raleigh, NC 27601
(919) 878-0810

TWX: 5109281836
Pioneer Technology
9801-A Southern Pine Blvd.
Charlotte, NC 28210
(704) 527-8188

TWX: 8106210366
OHIO
Arrow Electronics
7620 McEwen Rd.
Centerville, OH 45459
(513) 435-5563

TWX: 8104591611
Arrow Electronics
6238 Cochran Rd.
Solon, OH 44139
(216) 248-3990

TWX: 8104279409
Bell Industries
444 Windsor Park Drive
Dayton, OH 45459
(513) 435-8660

Bell Industries
Micro-Mil Division
118 Westpark Road
Dayton, OH 45459
(513) 434-8231

TWX: 8104591615
CAM/OHIO Electronics
749 Miner Road
Highland Heights, OH 44143
(216) 461.4700

TWx: 8104272976
Hamilton/Avnet
954 Senate Drive
Dayton, OH 45459
(513) 439-6700

TWX: 8104502531
Hamilton/Avnet
30325 Bainbridge Rd., Bldg. A
Solon, OH 44139
(216) 831-3500

TWX: 8104279452
Hamilton/Avnet
777 Brooksedge Blvd.
Westerville, OH 43081
(614) 882-7004

Pioneer Standard
4800 East 131st Street
Cleveland, OH 44105
(216) 587-3600

TWX: 8104222210
Pioneer Standard
4433 Interpoint Blvd.
Dayton, OH 45424
(513) 236-9900

TWX: 8104591683

Zous Components Inc., Reg 3
Dayton (DESC)
2912 Springboro St., Ste. 106
Dayton, OH 45439
(914) 937-7400

OKLAHOMA
Arrow Electronics
12111 E. 51st Street
Tulsa, OK 74146
(918) 252-7537

Hamilton/Avnet
12121 East 51st St.
Suite 102A
Tulsa, OK 74146
(918) 252-7297

Quality Components
3158 South 108th East Ave.
Suite 274
Tulsa, OK 74146
(918) 664-8812

Radio Inc.
1000 South Main Street
Tulsa, OK 74119
(918) 587-9123

TWX: 492429
OREGON
Almac-Stroum Electronics
1885 N.W. 169th Place
Beaverton, OR 97006
(503) 629-8090

TWX: 9104678743
Anthem Electronics
9705 S.W. Sunshine Ct.
Suite 900
Beaverton, OR 97005
(503) 643-1114

Arrow Electronics
1800 N.W 167th Place
Suite 145
Beaverton, OR 97006
(503) 645-6456

TWX: 9104640007
Bell Industries
6024 S.W. Jean Rd.
Lake Oswego, OR 97034
(503) \(241-4115\)

TWX: 9104558177
Hamilton/Avnet
6024 S.W. Jean Rd.
Bldg. C, Suite 10
Lake Oswego, OR 97034
(503) 635-7850

PENNSYLVANIA—Eastern

\section*{Arrow Electronics}

650 Seco Rd.
Monroeville, PA 15146
(412) 856-7000

TWX: 7107973894
CAM/RPC IND Electronics
620 Alpha Drive
RIDC Park
Pittsburgh, PA 15238
(412) 782-3770

TWX: 7107953126
Hamilton/Avnet
2800 Liberty Ave.
Pittsburgh, PA 15227
(412) \(281-4150\)

\section*{NATIONAL SEMICONDUCTOR CORPORATION DISTRIBUTORS (Continued)}
\begin{tabular}{|c|c|}
\hline PENNSYLVANIA-Eastern (Continued) & Pioneer Electronics 5853 Point West Drive \\
\hline \multirow[t]{4}{*}{Anthem Electronics 101 Rock Road Horsham, PA 19044 (215) 443-5150} & Houston, TX 77036 \\
\hline & (713) 988-5555 \\
\hline & TWX: 9108811606 \\
\hline & Quality Components \\
\hline Pioneer Technology & 1005 Industrial Blvd. \\
\hline 261 Gibraltar Road & Sugarland, TX 77478 \\
\hline Horsham, PA 19044 & (713) 240-2255 \\
\hline (215) 674-4000 & TWX: 9108817251 \\
\hline TWX: 5106656778 & Quality Components \\
\hline \multirow[t]{6}{*}{Pioneer-Pittsburgh 259 Kappa Drive Ridgepark Pittsburgh, PA 15238 (412) 782-2300 TWX: 7107953122} & 2120M Braker Lane \\
\hline & Austin, TX 78758 \\
\hline & (512) 835-0220 \\
\hline & TWX: 9108741377 \\
\hline & Quality Components \\
\hline & 4257 Kellway Circle \\
\hline Time Electronics & Addison, TX 75001 \\
\hline 600 Clark Ave. & (214) 733-4300 \\
\hline King of Prussia, PA 19406 & TWX: 9106605459 \\
\hline (215) 337-0900 & Zeus Components Inc., Reg 7 \\
\hline TWX: 845317 & TX, AR, OK, LA, KS, MO, IO, NE \\
\hline TENNESSEE & 1800 N. Glenville Rd. \\
\hline Bell Industries & Richardson, TX 75081 (214) 783-7010 \\
\hline Instate: (800) 752-2050 & (214) 783 -7010 \\
\hline Out of State: (800) 433-8301 & UTAH \\
\hline \multirow[t]{2}{*}{TEXAS} & Anthem Electronics \\
\hline & 1615 West 2200 South \# A \\
\hline \multirow[t]{3}{*}{Arrow Electronics 3220 Commander Dr. Carrollton, TX 75006 (214) 380-6464 TWX: 9108605377} & Salt Lake City, UT 84119 (801) 973-8555 \\
\hline & Arrow Electronics \\
\hline & 1946 W. Parkway Blvd. \\
\hline Arrow Electronics 2227 West Braker Lane & \begin{tabular}{l}
Salt Lake City, UT 84119 \\
(801) 973-6913
\end{tabular} \\
\hline Austin, TX 78758 & Bell Industries \\
\hline (512) 835-4180 & 3639 West 2150 South \\
\hline TWX: 9108741348 & Salt Lake City, UT 84120 \\
\hline Arrow Electronics & (801) 972-6969 \\
\hline 10899 Kinghurst Dr. & Hamilton/Avnet \\
\hline Suite 100 & 1585 West 2100 South \\
\hline Houston, TX 77099 & Salt Lake City, UT 84117 \\
\hline (713) 530-4700 & (801) 972-4300 \\
\hline TWX: 910880439 & TWX: 9109254018 \\
\hline Hamilton/Avnet & WASHINGTON \\
\hline 2111 West Walnut Hill Ln. & Almac-Stroum Electronics \\
\hline Irving, TX 75062 & 14360 S.E. Eastgate Way \\
\hline (214) 550.7755 & Bellevue, WA 98007 \\
\hline TWX: 0732359 & (206) 643-9992 \\
\hline Hamilton/Avnet & TWX: 9104442067 \\
\hline 4850 Wright Road \#190 & Anthem Electronics \\
\hline Staford, TX 77477 & 5020 148th Ave. N.E. \\
\hline (713) 240-7733 & Suite 103 \\
\hline TWX: 9108815523 & Redmond, WA 98052 \\
\hline \multirow[t]{2}{*}{Hamilton/Avnet 1807A West Braker Lane} & (206) 881.0850 \\
\hline & TWX: 9109970118 \\
\hline Austin, TX 78758 & Arrow Electronics \\
\hline (512) 837-8911 & 19450 68th Ave. South \\
\hline TWX: 9108741319 & Kent, WA 98032 \\
\hline \multirow[t]{2}{*}{Pioneer Electronics 1826 Kramer Lane} & (206) 575-4420 \\
\hline & TWX: 9104442034 \\
\hline Suite D & Hamilton/Avnet \\
\hline Austin, TX 78758 & 14212 North East 21st \\
\hline (512) 835-4000 & Bellevue, WA 98005 \\
\hline \multirow[t]{5}{*}{\begin{tabular}{l}
Pioneer Standard 13710 Omega Road Dallas, TX 75240 (214) 386-7300 \\
TWX: 9108605563
\end{tabular}} & (206) 453-5844 \\
\hline & \\
\hline & \\
\hline & \\
\hline & \\
\hline
\end{tabular}

WISCONSIN
Arrow Electronics
200 N. Patrick Blvd.
Brookfield, WI 53005
(414) 792-0150

TWX: 9102621193
Bell Industries
W227 N913 Westmound Ave.
Waukesha, WI 53186
(414) 547-8879

TWX: 9102621156
Hamilton/Avnet
2975 Moorland Rd.
New Berlin, Wi 53151
(414) 784-4516

Taylor Electric
1000 West Donges Bay Road
Mequon, WI 53092
(414) 241-4321

TWX: 9102623414
CANADA
Electro Sonic Inc
1100 Gordon Baker Road
Willowdale, Ontario M2H 3B3
(416) 494-1666

TWX: 06525295
Hamilton/Avnet
2550 Boundary Rd. \#105
Burnaby, B.C., V5M \(3 z 0\)
(604) 437-6667

Hamilton/Avnet
2816 21st N.E.
Calgary, Alberta T2E 6 Z2
(403) 250-9380

TWX: 03827642
Hamilton/Avnet
2795 Rue Halpern
St. Laurent, Quebec H4S 1P8
(514) 335-1000

TWX: 6104213731
Hamilton/Avnet
6845 Redwood Drive 3, 4, 5
Mississauga, Ontario L4V 1T1
(416) 677-7432

TWX: 6104928867
Hamilton/Avnet
190 Colonnade Rd.
Nepean, Ontario K2E 7L5
(613) 226-1700

TWX: 0534971
Semad Electronics Ltd.
243 Place Frontenac
Pointe Claire, Quebec H9R \(4 Z 7\)
(514) 694-0860

Semad Electronics Ltd.
3700 Gilmore Way *210
Burnaby, B.C. V5G 4M1
(604) 438-2515

Semad Electronics Ltd.
75 Glendeer Dr. S.E. *210
Calgary, Alberta T2H 2S8
(403) \(252-5664\)

Semad Electronics Ltd. 1827 Woodward Dr. \#303 Ottawa, Ontario K2C OR3 (613) 727-8325

Zentronics
8 Tilbury Ct .
Brampton, Ontario L6T 3T4
(416) 451-9600

TWX: 0697678

\section*{Zentronics}

Edmonton Sales Office
Edmonton, Alberta T6N 1B2
(403) 468-8306

Zentronics
11400 Bridgeport Rd., Unit 108
Richmond, B.C. V6X 1 T2
(604) 273-5575

TWX: 04355844
Zentronics
155 Colonade Rd. So.
Units 17 \& 18
Nepean, Ontario K2E 7K1
(613) 226-8840

Zentronics
\(\mathbf{8 1 7}\) McCaffrey St.
Ville St. Laurent, Quebec H4T 1N3
(514) 737-9700

Zentronics
93-1313 Border St.
Winnipeg, Manitoba R3H OX4
(204) 694-1957

Zentronics
Waterloo Sales Office
Waterloo, Quebec H4T 1N3
(800) 387-2329

Zentronics
Saskatoon Sales Office
Saskatoon, Alberta R3H 0X4
(306) 955-2207

Zentronics
6815 8th St. N.E.
Suite 100
Calgary, Alberta T2E 7H7
(403) 272-1021

TWX: 04355844
ALABAMA
Huntsville
(205) 837-8960
(205) 721-9367
ARIZONA
Tempe
(602) 966-4563
B.c.
Burnaby
(604) 435-8107
CALIFORNIA
Encino
(818) 888-2602
Inglewood
(213) 645-4226
Roseville
(916) 786-5577
San Diego
(619) 587-0666
Santa Clara
(408) 562-5900
Tustin
(714) 259-8880
Woodland Hills
(818) 888-2602
COLORADO
Boulder
(303) 440-3400
Colorado Springs
(303) 578-3319
Englewood
(303) \(790-8090\)
CONNECTICUT
Fairfield
(203) 371-0181
Hamden
(203) 288-1560
\begin{tabular}{l} 
FLORIDA \\
Boca Raton \\
(305) 997-8133 \\
Orlando \\
(305) 629-1720 \\
St. Petersburg \\
(813) 577-1380 \\
GEORGIA \\
Atlanta \\
(404) 396-4048 \\
Norcross \\
(404) 441-2740 \\
ILLINOIS \\
Schaumburg \\
(312) 397-8777 \\
INDIANA \\
Carmel \\
(317) 843-7160 \\
Fort Wayne \\
(219) 484-0722 \\
IOWA \\
Cedar Rapids \\
(319) 395-0090 \\
KANSAS \\
Overland Park \\
(913) 451-8374 \\
MARYLAND \\
Hanover \\
(301) 796-8900 \\
MASSACHUSETTS \\
Burlington \\
(617) 273-3170 \\
Waltham \\
(617) 890-4000 \\
MICHIGAN \\
W. Bloomfield \\
(313) 855-0166 \\
\hline
\end{tabular}

\section*{FLORIDA}

Boca Raton (305) 997-8133

Orlando
05) 629-1720
t. Petersburg

GEORGIA
Atlanta
(404) 396-4048

Norcross
LLINOIS
Schaumburg (312) 397-8777

NDIANA
(317) 843-7160

Fort Wayne
34-0722
Cedar Rapids (319) 395-0090

Overland Park (913) 451-8374

MARYLAND Hanover (301) 796-8900

ASSACHUSETTS (617) 273-3170 altham

MICHIGAN (313) 855-0166
\begin{tabular}{|c|c|}
\hline MinNesota & OREGON \\
\hline Bloomington (612) 835-3322 & Portland
(503) 639-5442) \\
\hline (612) 854-8200 & PENNSYLVANIA \\
\hline NEW JERSEY & Horsham \\
\hline Paramus & (215) 675-6111 \\
\hline (201) 599-0955 & Willow Grove \\
\hline NEW MEXICO & (215) 657-2711 \\
\hline Albuquerque (505) 884-5601 & \begin{tabular}{l}
PUERTO RICO \\
Rio Piedias
\end{tabular} \\
\hline NEW YORK & (809) 758-9211 \\
\hline Endicott
(607) 757-0200 & \begin{tabular}{l}
QUEBEC \\
Dollard Des Ormeaux
\end{tabular} \\
\hline Fairport & (514) 683-0683 \\
\hline (716) 425-1358 & Lachine \\
\hline (716) 223-7700 & (514) 636-8525 \\
\hline Melville
(516) 351-1000 & \\
\hline Wappinger Falls (914) 298-0680 & \[
\text { (512) } 346-3990
\] \\
\hline NORTH CAROLINA & (713) 771-3547 \\
\hline \[
\begin{aligned}
& \text { Cary } \\
& \text { (919) 481-4311 }
\end{aligned}
\] & Richardson
(214) 234-3811 \\
\hline OHIO & UTAH \\
\hline \begin{tabular}{l}
Dayton \\
(513) 435-6886
\end{tabular} & \[
\begin{aligned}
& \text { Salt Lake City } \\
& \text { (801) } 322-4747
\end{aligned}
\] \\
\hline Highland Heights & WASHINGTON \\
\hline (216) 442-1555 & Bellevue \\
\hline (216) 461-0191 & (206) 453-9944 \\
\hline ONTARIO & WISCONSIN \\
\hline Mississauga
(416) 678-2920 & Brookfield (414) 782-1818 \\
\hline Nepean & Milwaukee \\
\hline \begin{tabular}{l}
(404) 441-2740 \\
(613) 596-0411
\end{tabular} & (414) 527-3800 \\
\hline Woodbridge & \\
\hline (416) 746-7120 & \\
\hline
\end{tabular}

Horshan (215) 675-6111 illow Grove

UERTO RICO
Rio Piedias
(809) 758-9211

Dollard Des Ormeaux (514) 683-0683

Lachine
(514) 636-8525

Austin (512) 346-3990
(713) 771-3547

Richardson (214) 234-3811

TAH Salt Lake City

WASHINGTON Bellevue (206) 453-9944

WISCONSIN Brookfield Milwaukee (414) 527-3800

\author{
National Semiconductor \\ 2900 Semiconductor Drive \\ P.O. Box 58090
}

Santa Clara, CA 95052-8090
Tel: (408) 721-5000
TWX: (910) 339-9240

SALES OFFICES
(Continued)

\section*{INTERNATIONAL OFFICES}

Electronica NSC de Mexico SA
Juventino Rosas No. 118-2
Col Guadalupe Inn
Mexico, 01020 D.F. Mexico
Tel: 52-5-524-9402
National Semicondutores Do Brasil Ltda.
Av. Brig. Faria Lima, 1409
6 Andor Salas 62/64
01451 Sao Pauio, SP, Brasil
Tel: (55/11) 212-5066
Telex: 391-1131931 NSER BR
National Semiconductor GmbH
Industriestrasse 10
D-8080 Furstenfeldbruçk
West Germany
Tel: 49-08141-103-0
Telex: 527649
National Semiconductor (UK) Lid. 301 Harpur Centre Horne Lane Bedford MK 40 ITR
United Kingdom
Tel: (0234) 270027
Telex: 826209
National Semiconductor Benelux
Vorstlaan 100
B-1170 Brussels
Belgium
Tel: (02) 6725360
Telex: 61007

National Semiconductor (UK) Lid. 1, Bianco Lunos Alle
DK-1868 Fredriksberg C Denmark
Tel: (01)213211
Telex: 15179
National Semiconductor
Expansion 10000
28, rue de la Redoute
F-92260 Fontenay-aux-Roses
France
Tel: (01) 46608140
Telex: 250956
National Semiconductor S.p.A.
Strada 7, Palazzo R/3
20089 Rozzano
Milanofiori
Italy
Tel: (02) 8242046/7/8/9
National Semiconductor AB
Box 2016
Stensatravagen 13
S-12702 Skarholmen
Sweden
Tel: (08) 970190
Telex: 10731
National Semiconductor
Calle Agustin de Foxa, 27
28036 Madrid
Spain
Tel: (01) 733-2958
Telex: 46133

National Semiconductor
Switzerfand
Alte Winterthurerstrasse 53
Postfach 567
Ch-8304 Wallisellen-Zurich
Switzerland
Tel: (01) 830-2727
Telex: 59000
National Semiconductor
Kauppakartanonkatu 7
SF-00930 Helsinki
Finland
Tel: (0) 338033
Telex: 126116
National Semiconductor Japan Lic.
Sanseido Bldg. 5F
4-15 Nishi Shinjuku
Shinjuku-ku
Tokyo 160 Japan
Tel: 3-299-7001
Fax: 3-299-7000
National Semiconductor
Hong Kong Ltd.
Southeast Asia Marketing
Austin Tower, 4th Floor
22-26A Austin Avenue
Tsimshatsui, Kowloon, H.K.
Tel: 852 3-7243645
Cable: NSSEAMKTG
Telex: 52996 NSSEA HX

National Semiconductor
(Australia) PTY, Litd.
1st Floor, 441 St. Kilda Rd.
Melbourne, 3004
Victory, Australia
Tel: (03) 267-5000
Fax: 61-3-2677458
National Semiconductor (PTE),
Ltd.
200 Cantonment Road 13-01
Southpoint
Singapore 0208
Tel: 2252226
Telex: RS 33877
National Semiconductor (Far East)
Ltd.
Taiwan Branch
P.O. Box 68-332 Taipei

7th Floor, Nan Shan Life Bldg.
302 Min Chuan East Road,
Taipei, Taiwan R.O.C.
Tel: (86) 02-501-7227
Telex: 22837 NSTW
Cable: NSTW TAIPEI
National Semiconductor (Far East)
Ltd.
Korea Office
Room 612,
Korea Fed. of Small Bus. Bldg.
16-2, Yoido-Dong,
Youngdeungpo-Ku
Seoul, Korea
Tel: (02) 784-8051/3 - 785-0696-8
Telex: K24942 NSRKLO```


[^0]:    You'll find National Microcontrollers in:
    Laser Printers
    Disc Controllers
    Telecommunications Systems
    Keyboards
    Airplane Multiplex Systems
    Car Radios
    Engine Control Systems
    Anti-Skid Brake Systems
    Armaments
    Factory Automation
    Medical Equipment
    Fuses
    Scales
    Refrigerators
    Security Systems
    Garage Door Openers
    Camera Aperture Controls
    Office Copiers
    Cable TV Converters
    Televisions
    Video Recorders
    Solar Heating Controls
    Thermostats
    Climate Control Systems
    Intelligent Toys
    Kitchen Timers

[^1]:    DIP
    

    Top View
    TL/DD/8422-4
    Order Number COP224C-XXX/N or COP244C-XXX/N
    See NS Molded Package Number N28B
    Order Number COP224C-XXX/D or COP244C-XXX/D
    See NS Hermetic Package Number D28C

[^2]:    Note 1: All subscripts for alphabetical symbols indicate bit numbers unless explicitly defined (e.g., Br and Bd are explicitly defined). Bits are numbered 0 to N where 0 signifies the least significant bit (low-order, right-most bit). For example, $A_{3}$ indicates the most significant (left-most) bit of the 4 -bit A register. Note 2: For additional information on the operation of the XAS, JID, and LQID instructions, see below.
    Note 3: The JP instruction allows a jump, while in subroutine pages 2 or 3 , to any ROM location within the two-page boundary of pages 2 or 3 . The JP instruction, otherwise, permits a jump to a ROM location within the current 64 -word page. JP may not jump to the last word of a page.
    Note 4: A JSRP transfers program control to subroutine page 2 ( 0010 is loaded into the upper 4 bits of P). A JSRP may not be used when in pages 2 or 3 . JSRP may not jump to the last word in page 2.
    Note 5: The machine code for the lower 4 bits of the LBI instruction equals the binary value of the " d " data minus 1 , e.g., to load the lower four bits of B (Bd) with the value $9\left(1001_{2}\right)$, the lower 4 bits of the LBI instruction equal $8\left(1000_{2}\right)$. To load 0 , the lower 4 bits of the LBI instruction should equal $15(11112)$.
    Note 6: Machine code for operand field $y$ for LEI instruction should equal the binary value to be latched into EN, where a " 1 " or " 0 " in each bit of EN corresponds with the selection or deselection of a particular function associated with each bit. (See Functional Description, EN Register.)

[^3]:    Note 1: $\mathrm{V}_{\mathrm{CC}}$ voltage change must be less than 0.5 V in a 1 ms period to maintain proper operation.
    Note 2: TRI-STATE and LED configurations are excluded.
    Note 3: SO output " 0 " level must be less than 0.6 V for normal operation.

[^4]:    d. L Output (LED)

[^5]:    - = Unbonded Pins
    $+=$ Only in the ROMless Mode

[^6]:    * = > Memory location addressed by B or X or directly.

[^7]:    Dual-In-Line Package
    

    TL/DD/9765-4
    Top View
    Order Number COP888G-XXX/N See NS Molded Package Number N40A Dual-In-Line Package
    

    TL/DD/9765-5

    Top View
    Order Number COP884CG-XXX/N See NS Molded Package Number N28A

[^8]:    *EWDS must be executed before $\mathrm{V}_{\mathrm{CC}}$ drops below 4.5 V to prevent accidental data loss during subsequent power down and/or power up transients.

[^9]:    *The specific registers and/or register names may have changed. Please contact the factory for updated information.

