# MM54HC/74HC <br> HIGH SPEED <br> microCMOS ${ }^{w}$ LOGIC FAMILY <br> DATABOOK 

NATIONAL SEMICONDUCTOR CORPORATION

## MM54HC/74HC HIGH-SPEED CMOS FAMILY DATABOOK

High Speed CMOS AC Diagrams
Application Notes
Connection Diagrams
MM54HC/MM74HC Data Sheets
MM54HCT/MM74HCT Data Sheets
Enhancement Programs
Reliability Report
Ordering and Package Information

## TRADEMARKS

Following is the most current list of National Semiconductor Corporation's trademarks and registered trademarks.

| AbuseableTM | M ${ }^{2} \mathrm{CMOSTM}$ | SERIES/800TM |
| :---: | :---: | :---: |
| Anadig ${ }^{\text {M }}$ | Macrocomponent ${ }^{\text {TM }}$ | SPIRETM |
| Auto-Chem DeflasherTM | Microbus ${ }^{\text {TM }}$ data bus (adjective) | Starlink ${ }^{\text {TM }}$ |
| BI-FETTM | microCMOSTM | STARPLEXTM |
| BLC/BLXTM | MICROWIRETM | STARPLEX IITM |
| CIM ${ }^{\text {TM }}$ | MICRO-DACTM | SuperChip ${ }^{\text {TM }}$ |
| CIMBUSTM | MSTTM, | SYS-16TM |
| CIM-BDTM | Nitride Plus ${ }^{\text {TM }}$ | TAPE-PAKTM |
| CIM-XXX'M | Nitride Plus Oxide ${ }^{\text {TM }}$ | TrapezoidalTM |
| COPSTM microcontrollers | NSC800TM | TRI-CODETM |
| DIBTM | NS16000 TM | TRI-POLYTM |
| DIGITALKERTM | NSX-16TM | TRI-SAFETM |
| DISCERNTM | NURAM ${ }^{\text {TM }}$ | ХMOSTM |
| DNRTM | OXISSTM | XPUTM |
| DPVM ${ }^{\text {™ }}$ | P2CMOSTM | Z STARTM |
| E-Z-LINKTM | Perfect Watch ${ }^{\text {TM }}$ | 883B/RETSTM |
| HEX 3000'м | Polycraft ${ }^{\text {m }}$ | 883S/RETSTM |
| ISETM | POSitalkerTM | The National Anthem ${ }^{\text {® }}$ |
| Integral ISETM | QUAD3000'm | Datachecker ${ }^{\text {® }}$ |
| Intelisplay ${ }^{\text {TM }}$ | RATTM | Maxi-ROM ${ }^{\text {® }}$ |
| ISE-16TM | Shelf-ChekTM | TRI-STATE® |

## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## Introduction

This comprehensive databook provides information on National Semiconductor's MM54HC/MM74HC high speed CMOS family of SSI/MSI/LSI logic components. The family utilizes microCMOSTM Technology* to achieve the input and power supply characteristics of CD4000B CMOS with the high speed and large output drive of 54LS/74LS logic. This combination enables the construction of very high thru-put low power systems.
The MM54HC/MM74HC family has the same pin-out as equivalent 54LS/74LS functions, in addition, many popular CD4000 series logic functions are offered where no equivalent TTL function exists. Also, this high speed logic family incorporates a growing number of new functions not previously implemented in either a CMOS or TTL logic family.
The MM54HCT/MM74HCT are a subfamily of MM54HC/ MM74HC offering TTL compatible inputs. These MM54HCT/MM74HCT devices offer convenient TTL level translation to CMOS for those interface points where only TTL levels are provided, i.e. NMOS microprocessor bus, 54S/74S, 54ALS/74ALS, etc.
The broad line of MM54HC/MM74HC functions greatly simplifies the task of designing complete high speed systems in CMOS.

* National's microCMOSTM Technology consists of N \& P well, oxide-isolated processes with 1, 2 or 3 layers of metal and 1, 2 or 3 layers of polysilicon using either $2,2.5,3$ or 3.5 micron fea-tures-leading to 1 micron and sub-micron in the future.


## Quality and Reliability

As electronic systems become more and more complex, the need for consistently high quality integrated circuits becomes increasingly important. Having recognized this need as far back as the 1970s, National Semiconductor initiated a unique, company-wide Quality Improvement Program. The results have been dramatic and, we believe, unmatched in this industry. Over the years, National has regularly been named by many major customers as "Quality Manufacturer of the Year." We are proud of our success, which sets a standard for others to achieve. And yet our quest for perfection is ongoing, so that customers can continue to rely on National Semiconductor integrated circuits and products in their system designs.

## Numerical Index and Table of Contents

Introduction ..... iii
Numerical Index and Table of Contents ..... iv
High Speed CMOS Product Guide ..... ix
High Speed CMOS Product Availability Guide ..... xiv
SECTION 1 HIGH SPEED CMOS AC DIAGRAMS
AC Parameter Definitions ..... 1-2
MM54HC/MM74HC AC Switching Waveforms and Test Circuits ..... 1-3
MM54HCT/MM74HCT AC Switching Waveforms and Test Circuits ..... 1-5
SECTION 2 APPLICATION NOTES
AN-303 HC-CMOS Power Dissipation ..... 2-2
AN-310 High Speed CMOS Processing ..... 2-7
AN-313 DC Electrical Characteristics of MM54HC/MM74HC CMOS ..... 2-15
AN-314 Interfacing MM54HC/MM74HC High Speed CMOS Logic ..... 2-22
AN-317 AC Electrical Characteristics of High Speed CMOS ..... 2-32
AN-319 Comparison of HC-CMOS, LS-TTL, ALS-TTL and S-TTL ..... 2-37
AN-339 Understanding SCR Latch Up in MM54HC/MM74HC CMOS Circuits ..... 2-43
AN-340 Crystal oscillators Using High Speed CMOS Circuits ..... 2-51
SECTION 3 CONNECTION DIAGRAMS
SECTION 4 MM54HC/MM74HC DATA SHEETS
MM54HC00/MM74HC00 Quad 2-Input NAND Gate ..... 4-2
MM54HC02/MM74HC02 Quad 2-Input NOR Gate ..... 4-5
MM54HC03/MM74HC03 Quad 2-Input Open Drain NAND Gate ..... 4-8
MM54HCU04/MM74HCU04 Hex Inverter (Unbuffered) ..... 4-11
MM54HC04/MM74HC04 Hex Inverter ..... 4-14
MM54HC08/MM74HC08 Quad 2-Input AND Gate ..... 4-17
MM54HC10/MM74HC10 Triple 3-Input NAND Gate ..... 4-20
MM54HC11/MM74HC11 Triple 3-Input AND Gate ..... 4-23
MM54HC14/MM74HC14 Hex Schmitt Trigger ..... 4-26
MM54HC20/MM74HC20 Dual 4-Input NAND Gate ..... 4-29
MM54HC27/MM74HC27 Triple 3-Input NOR Gate ..... 4-32
MM54HC30/MM74HC30 8-Input NAND Gate ..... 4-35
MM54HC32/MM74HC32 Quad 2-Input OR Gate ..... 4-38
MM54HC42/MM74HC42 BCD-to-Decimal Decoder ..... 4-41
MM54HC51/MM74HC51 Dual AND-OR-Invert Gate ..... 4-44
MM54HC58/MM74HC58 Dual AND-OR Gate ..... 4-44
MM54HC73/MM74HC73 Dual J-K Flip-Flop with Clear ..... 4-47
MM54HC74/MM74HC74 Dual D Flip-Flop with Preset and Clear ..... 4-51
MM54HC75/MM74HC75 4-Bit Bistable Latch with $Q$ and $Q$ ..... 4-54
MM54HC76/MM74HC76 Dual J-K Flip-Flop with Preset and Clear ..... 4-57

## Numerical Index and Table of Contents (Continued)

MM54HC85/MM74HC85 4-Bit Magnitude Comparator ..... 4-61
MM54HC86/MM74HC86 Quad Exclusive OR Gate ..... 4-65
MM54HC107/MM74HC107 Dual J-K Flip-Flop with Clear ..... 4-68
MM54HC109/MM74HC109 Dual J-L Flip-Flop with Preset and Clear ..... 4-72
MM54HC112/MM74HC112 Dual J-K Flip-Flop with Preset and Clear ..... 4-75
MM54HC113/MM74HC113 Dual J-K Flip-Flop with Preset ..... 4-79
MM54HC123/MM74HC123 Dual Retriggerable Monostable Multivibrator ..... 4-83
MM54HC125/MM74HC125 Quad Tri-State Buffers ..... 4-88
MM54HC126/MM74HC126 Quad Tri-State Buffers ..... 4-88
MM54HC132/MM74HC132 Quad 2-Input Schmitt Trigger ..... 4-91
MM54HC133/MM74HC133 13-Input NAND Gate ..... 4-94
MM54HC137/MM74HC137 3-to-8 Line Decoder with Address Latches ..... 4-97
MM54HC138/MM74HC138 3-to-8 Line Decoder ..... 4-101
MM54HC139/MM74HC139 Dual 2-to-4 Line Decoder ..... 4-104
MM54HC147/MM74HC147 10-to-4 Line Priority Encoder ..... 4-107
MM54HC149/MM74HC149 8-to-8 Line Priority Encoder ..... 4-110
MM54HC151/MM74HC151 8 Channel Multiplexer ..... 4-113
MM54HC153/MM74HC153 Dual 4 Channel Multiplexer ..... 4-116
MM54HC154/MM74HC154 4-to-16 Line Decoder ..... 4-119
MM54HC157/MM74HC157 Quad 2 Channel Multiplexer ..... 4-123
MM54HC158/MM74HC158 Quad 2 Channel Multiplexer with Inverting Outputs ..... 4-123
MM54HC160/MM74HC160 4-Bit Synchronous Decade Counter ..... 4-127
MM54HC161/MM74HC161 4-Bit Synchronous Binary Counter ..... 4-127
MM54HC162/MM74HC162 4-Bit Synchronous Decade Counter ..... 4-127
MM54HC163/MM74HC163 4-Bit Synchronous Binary Counter ..... 4-127
MM54HC164/MM74HC164 8-Bit Serial-In Parallel-Out Shift Register ..... 4-132
MM54HC165/MM74HC165 8-Bit Parallel-In Serial-Out Shift Register ..... 4-135
MM54HC173/MM74HC173 Tri-State Quad D Flip-Flop ..... 4-139
MM54HC174/MM74HC174 Hex D Flip-Flop with Clear ..... 4-143
MM54HC175/MM74HC175 Quad D Flip-Flop with Clear ..... 4-146
MM54HC181/MM74HC181 4-Bit Arithmetic/Logic.Unit ..... 4-150
MM54HC182/MM74HC182 4-Bit Look Ahead Carry Generator ..... 4-158
MM54HC190/MM74HC190 4-Bit Synchronous Decade Up/Down Counter ..... 4-161
MM54HC191/MM74HC191 4-Bit Synchronous Binary Up/Down Counter ..... 4-161
MM54HC192/MM74HC192 4-Bit Synchronous Decade Up/Down Counter ..... 4-167
MM54HC193/MM74HC193 4-Bit Synchronous Binary Up/Down Counter ..... 4-167
MM54HC194/MM74HC194 4-Bit Bidirectional Shift Register ..... 4-173
MM54HC195/MM74HC195 4-Bit Parallel-In Shift Register ..... 4-177
MM54HC221/MM74HC221 Dual Monostable Multivibrator ..... 4-181
MM54HC237/MM74HC237 3-to-8 Decoder with Address Latches ..... 4-186
MM54HC240/MM74HC240 Inverting Octal Tri-State Buffer ..... 4-190
MM54HC241/MM74HC241 Octal Tri-State Buffer ..... 4-190

## Numerical Index and Table of Contents (Continuéd)

MM54HC242/MM74HC242 Inverting Quad Tri-State Transceivers ..... 4-195
MM54HC243/MM74HC243 Quad Tri-State Transceivers ..... 4-195
MM54HC244/MM74HC244 Octal Tri-State Buffer ..... 4-200
MM54HC245/MM74HC245 Octal Bidirectional Transceiver ..... 4-204
MM54HC251/MM74HC251 8 Channel Tri-State Multiplexer. ..... 4-208
MM54HC253/MM74HC253 Dual 4 Channel Tri-State Multiplexer ..... 4-211
MM54HC257/MM74HC257 Quad 2 Channel Tri-State Multiplexer ..... 4-214
MM54HC259/MM74HC259 8-Bit Addressable Latch ..... 4-217
MM54HC266/MM74HC266 Quad 2-Input Exclusive NOR Gate ..... 4-221
MM54HC273/MM74HC273 Octal D Flip-Flop with Clear ..... 4-224
MM54HC280/MM74HC280 9-Bit Odd/Even Parity Generator. ..... 4-227
MM54HC283/MM74HC283 4-Bit Binary Adder ..... 4-230
MM54HC292/MM74HC292 31-Bit Programmable Frequency Divider ..... 4-234
MM54HC294/MM74HC294 15-Bit Programmable Frequency Divider ..... 4-234
MM54HC298/MM74HC298 Quad 2 Channel Multiplexer with Latches ..... 4-240
MM54HC299/MM74HC299 8-Bit Universal Shift Register ..... 4-244
MM54HC354/MM74HC354 8 Channel Tri-State Multiplexer with Latches ..... 4-249
MM54HC356/MM74HC356 8 Channel Tri-State Multiplexer with Latches ..... 4-249
MM54HC365/MM74HC365 Hex Tri-State Buffer ..... 4-256
MM54HC366/MM74HC366 Inverting Hex Tri-State Buffer ..... 4-256
MM54HC367/MM74HC367 Hex Tri-State Buffer ..... 4-256
MM54HC368/MM74HC368 Inverting Hex Tri-State Buffer ..... 4-256
MM54HC373/MM74HC373 Octal Tri-State D Latch ..... 4-263
MM54HC374/MM74HC374 Octal Tri-State D Flip-Flop ..... 4-266
MM54HC390/MM74HC390 Dual 4-Bit Decade Counter ..... 4-269
MM54HC393/MM74HC393 Dual 4-Bit Binary Counter ..... 4-269
MM54HC̣423/MM74HC423 Dual Retriggerable Monostable Multivibrator ..... 4-274
MM54HC533/MM74HC533 Octal Tri-State D Latch with Inverting Outputs ..... 4-279
MM54HC534/MM74HC534 Octal Tri-State D Flip-Flop with Inverting Outputs . ..... 4-282
MM54HC540/MM74HC540 Inverting Octal Tri-State Buffer ..... 4-285
MM54HC541/MM74HC541 Octal Tri-State Buffer ..... 4-285
MM54HC563/MM74HC563 Octal Tri-State D Latch with Inverting Outputs ..... 4-288
MM54HC564/MM74HC564 Octal Tri-State D Flip-Flop with Inverting Outputs ..... 4-291
MM54HC573/MM74HC573 Octal Tri-State D Latch ..... 4-294
MM54HC574/MM74HC574 Octal Tri-State D Flip-Flop ..... 4-297
MM54HC589/MM74HC589 8-Bit Tri-State Parallel-In Serial-Out Shift Register with Latches ..... 4-300
MM54HC595/MM74HC595 8-Bit Tri-State Serial-In Parallel-Out Shift Register with Latches ..... 4-305
MM54HC597/MM74HC597 8-Bit Tri-State Serial-In Parallel-Out Shift Register with Latches ..... 4-310
MM54HC640/MM74HC640 Inverting Octal Tri-State Transceiver ..... 4-315
MM54HC643/MM74HC643 True/Inverting Octal Tri-State Transceiver. ..... 4-315
MM54HC646/MM74HC646 Octal Tri-State Bus Transceiver/Latch ..... 4-319
MM54HC648/MM74HC648 Inverting Octal Tri-State Bus Transceiver/Latch ..... 4-319.

## Numerical Index and Table of Contents (Continued)

MM54HC688/MM74HC688 8-Bit Equality Comparator ..... 4-325
MM74HC942 300 Baud Modem (+5, -5 Volt Supply) ..... 4-328
MM74HC943 300 Baud Modem (5 Volt Supply) ..... 4-334
MM54HC4002/MM74HC4002 Dual 4-Input NOR Gate ..... 4-340
MM54HC4016/MM74HC4016 Quad Bilateral Analog Switch ..... 4-343
MM54HC4017/MM74HC4017 Decade Counter Divider with 10 Decoded Outputs ..... 4-348
MM54HC4020/MM74HC4020 14 Stage Binary Counter ..... 4-352
MM54HC4024/MM74HC4024 7 Stage Binary Counter ..... 4-352
MM54HC4040/MM74HC4040 12 Stage Binary Counter ..... 4-352
MM54HC4046/MM74HC4046 Phase Lock Loop ..... 4-357
MM54HC4049/MM74HC4049 Hex Inverting Logic Level Down Converter ..... 4-358
MM54HC4050/MM74HC4050 Hex Logic Down Converter ..... 4-358
MM54HC4051/MM74HC4051 8 Channel Analog Multiplexer ..... 4-361
MM54HC4052/MM74HC4052 Dual 4 Channel Analog Multiplexer ..... 4-361
MM54HC4053/MM74HC4053 Triple 2 Channel Analog Multiplexer ..... 4-361
MM54HC4060/MM74HC4060 14 Stage Binary Counter ..... 4-367
MM54HC4066/MM74HC4066 Quad Bilateral Analog Switch ..... 4-371
MM54HC4075/MM74HC4075 Triple 3-Input OR Gate ..... 4-376
MM54HC4078/MM74HC4078 8-Input OR/NOR Gate ..... 4-379
MM54HC4316/MM74HC4316 Quad Bilateral Analog Switch ..... 4-382
MM54HC4351/MM74HC4351 8 Channel Analog Multiplexer with Latches ..... 4-387
MM54HC4352/MM74HC4352 Dual 4 Channel Analog Multiplexer with Latches ..... 4-387
MM54HC4353/MM74HC4353 Triple 2 Channel Analog Multiplexer with Latches ..... 4-387
MM54HC4511/MM74HC4511 BCD-to-7 Segment Latch/Decoder/Driver ..... 4-394
MM54HC4514/MM74HC4514 4-to-16 Decoder with Address Latches ..... 4-399
MM54HC4538/MM74HC4538 Dual Retriggerable Monostable Multivibrator ..... 4-403
MM54HC4543/MM74HC4543 BCD-to-7 Segment Latch/Decoder/Driver for Liquid Crysta! Displays ..... 4-409
MM54HC4560/MM74HC4560 4-Bit NBCD Adder ..... 4-413
SECTION 5 MM54HCT/MM74HCT DATA SHEETS
MM54HCT00/MM74HCT00 Quad 2-Input NAND Gate (TTL Input) ..... 5-2
MM54HCT04/MM74HCT04 Hex Inverter (TTL Input) ..... 5-5
MM54HCT05/MM74HCT05 Hex Inverter with Open Drain Outputs (TTL Input) ..... 5-8
MM54HCT34/MM74HCT34 Hex Non-Inverting Gate (TTL Input) ..... 5-10
MM54HCT74/MM74HCT74 Dual D Flip-Flop with Preset (TTL Input) ..... 5-13
MM54HCT109/MM74HCT109 Dual J-K Flip-Flop with Preset (TTL Input) ..... 5-16
MM54HCT138/MM74HCT138 3-to-8 Line Decoder (TTL Input) ..... 5-19
MM54HCT139/MM74HCT139 Dual 2-to-8 Line Decoder (TTL Input) ..... 5-22
MM54HCT149/MM74HCT149 8-to-8 Line Priority Encoder (TTL Input) ..... 5-25
MM54HCT240/MM74HCT240 Inverting Octal Tri-State Buffer (TTL Input) ..... 5-28
MM54HCT241/MM74HCT241 Octal Tri-State Buffer (TTL Input) ..... 5-28
MM54HCT244/MM74HCT244 Octal Tri-State Buffer (TTL Input) ..... 5-28

## Numerical Index and Table of Contents (continued)

MM54HCT245/MM74HCT245 Octal Bidirectional Transceiver (TTL Input) ..... 5-32
MM54HCT373/MM74HCT373 Octal Tri-State D Latch (TTL Input) ..... 5-35
MM54HCT374/MM74HCT374 Octal Tri-State D Flip-Flop (TTL Input) ..... 5-35
MM54HCT640/MM74HCT640 Inverting Octal Tri-State Transceiver (TTL Input) ..... 5-40
MM54HCT643/MM74HCT643 True/Inverting Octal Tri-State Transceiver (TTL Input) ..... 5-40
MM54HCT688/MM74HCT688 8-Bit Equality Comparator (TTL Input) ..... 5-43
SECTION 6 ENHANCEMENT PROGRAMS
NATIONAL'S A + Program ..... 6-2
NATIONAL'S B + Program ..... 6-4
NATIONAL'S Military 883/38510 Program ..... 6-6
SECTION 7 RELIABILITY REPORT
Reliability of High Speed CMOS Logic PR-11 ..... 7-2
SECTION 8 ORDERING AND PACKAGE INFORMATION
Physical Dimensions ..... 8-2
High Speed CMOS Product Guide
NAND/NOR/Inverting Gates
MM54HC00/MM74HC00 Quad 2-Input NAND Gate ..... 4-2
MM54HCT00/MM74HCT00 Quad 2-Input NAND Gate (TTL Input) ..... 5-2
MM54HC02/MM74HC02 Quad 2-Input NOR Gate ..... 4-5
MM54HC03/MM74HC03 Quad 2-Input Open Drain NAND Gate ..... 4-8
MM54HC04/MM74HC04 Hex Inverter ..... 4-14
MM54HCT04/MM74HCT04 Hex Inverter (TTL Input) ..... 5-5
MM54HCU04/MM74HCU04 Hex Unbuffered Inverter ..... 4-11
MM54HCT05/MM74HCT05 Hex Inverter with Open Drain Outputs (TTL Input) ..... 5-8
MM54HC10/MM74HC10 Triple 3-Input NAND Gate ..... 4-20
MM54HC14/MM74HC14 Hex Schmitt Trigger ..... 4-26
MM54HC20/MM74HC20 Dual 4-Input NAND Gate ..... 4-29
MM54HC27/MM74HC27 Triple 3-Input NOR Gate ..... 4-32
MM54HC30/MM74HC30 8-Input NAND Gate ..... 4-35
MM54HC133/MM74HC133 13-Input NAND Gate ..... 4-94
AND/OR Gates
MM54HC08/MM74HC08 Quad 2-Input AND Gate ..... 4-17
MM54HC11/MM74HC11 Triple 3-Input AND Gate ..... 4-23
MM54HC32/MM54HC32 Quad 2-Input OR Gate ..... 4-38
MM54HCT34/MM74HCT34 Hex Non-Inverting Gate (TTL Input) ..... 5-10
MM54HC4002/MM74HC4002 Dual 4-Input NOR Gate ..... 4-340
MM54HC4075/MM74HC4075 Triple 3-Input OR Gate ..... 4-376
MM54HC4078/MM74HC4078 8-Input OR/NOR Gate ..... 4-379
AND-OR Gates
MM54HC51/MM74HC51 Dual AND-OR-Invert Gate ..... 4-44
MM54HC58/MM74HC58 Dual AND-OR Gate ..... 4-44
Logic Level Converters
MM54HC4049/MM74HC4049 Hex Inverting Logic Level Down Converter ..... 4-358
MM54HC4050/MM74HC4050 Hex Logic Level Down Converter ..... 4-358
XOR/XNOR Gates
MM54HC86/MM74HC86 Quad Exclusive OR Gate ..... 4-65
MM54HC266/MM74HC266 Quad 2-Input Exclusive NOR Gate ..... 4-221
Schmitt Triggers
MM54HC14/MM74HC14 Hex Schmitt Trigger ..... 4-26
MM54HC132/MM74HC132 Quad 2-Input Schmitt Trigger . ..... 4-91
Tri-State Buffers and Transceivers
MM54HC125/MM74HC125 Quad Tri-State Non-inverting Buffer ..... 4-88
MM54HC126/MM74HC126 Quad Tri-State Non-inverting Buffer ..... 4-88
MM54HC240/MM74HC240 Inverting Octal Tri-State Buffer ..... 4-190

## High Speed CMOS Product Guide (Continuod).

Tri-State Buffers and Transceivers (Continued)
MM54HCT240/MM74HCT240 Inverting Octal Tri-State Buffer (TTL Input) ..... 5-28
MM54HC241/MM74HC241 Octal Tri-State Buffer ..... 4-190
MM54HCT241/MM74HCT241 Octal Tri-State Buffer (TTL Input) ..... 5-28
MM54HC242/MM74HC242 Inverting Quad Tri-State Transceivers ..... 4-195
MM54HC243/MM74HC243 Quad Tri-State Transceivers ..... 4-195
MM54HC244/MM74HC244 Octal Tri-State Buffer ..... 4-200
MM54HCT244/MM74HCT244 Octal Tri-State Buffer (TTL Input) ..... 5-28
MM54HC245/MM74HC245 Octal Bidirectional Transceiver ..... 4-204
MM54HCT245/MM74HCT245 Octal Bidirectional Transceiver (TTL Input) ..... 5-32
MM54HC365/MM54HC365 Hex Tri-State Buffer ..... 4-256
MM54HC366/MM54HC366 Inverting Hex Tri-State Buffer ..... 4-256
MM54HC367/MM54HC367 Hex Tri-State Buffer ..... 4-256
MM54HC368/MM54HC368 Inverting Hex Tri-State Buffer ..... 4-256
MM54HC540/MM74HC540 Inverting Octal Tri-State Buffer ..... 4-285
MM54HC541/MM74HC541 Octal Tri-State Buffer ..... 4-285
MM54HC640/MM74HC640 Inverting Octal Tri-State Transceiver ..... 4-315
MM54HCT640/MM74HCT640 Inverting Octal Tri-State Transceiver (TTL Input) ..... 5-40
MM54HC643/MM74HC643 True/Inverting Octal Tri-State Transceiver ..... 4-315
MM54HCT643/MM74HCT643 True/Inverting Octal Tri-State Transceiver (TTL Input) ..... 5-40
MM54HC646/MM74HC646 Octal Tri-State Bus Transceiver/Latch ..... 4-319
MM54HC648/MM74HC648 Inverting Octal Tri-State Bus Transceiver/Latch ..... 4-319
Analog Switches
MM54HC4016/MM74HC4016 Quad Bilateral Analog Switch ..... 4-343
MM54HC4051/MM74HC4051 8 Channel Analog Multiplexer ..... 4-361
MM54HC4052/MM74HC4052 Dual 4 Channel Analog Multiplexer ..... 4-361
MM54HC4053/MM74HC4053 Triple 2 Channel Analog Multiplexer ..... 4-361
MM54HC4066/MM74HC4066 Quad Bilateral Analog Switch ..... 4-371
MM54HC4316/MM74HC4316 Quad Bilateral Analog Switch ..... 4-382
MM54HC4351/MM74HC4351 8 Channel Analog Multiplexer with Latches ..... 4-387
MM54HC4352/MM74HC4352 Dual 4 Channel Analog Multiplexer with Latches ..... 4-387
MM54HC4353/MM74HC4353 Triple 2 Channel Analog Multiplexer with Latches ..... 4-387
Display Drivers
MM54HC4511/MM74HC4511 BCD-to-7 Segment Latch/Decoder/Driver ..... 4-394
MM54HC4543/MM74HC4543 BCD-to-7 Segment Latch/Decoder/Driver for Liquid Crystal Displays ..... 4-409
Arithmetic Circuits/Adders/ALU
MM54HC85/MM74HC85 4-Bit Magnitude Comparator ..... 4-61
MM54HC181/MM74HC181 4-Bit Arithmetic/Logic Unit ..... 4-150
MM54HC182/MM74HC182 4-Bit Look Ahead Carry Generator ..... 4-158
MM54HC280/MM74HC280 9-Bit Odd/Even Parity Generator ..... 4-227
MM54HC283/MM74HC283 4-Bit Binary Adder ..... 4-230

# High Speed CMOS Product Guide (Coninued) 

Arithmetic Circuits/Adders/ALU (Continued)
MM54HC688/MM74HC688 8-Bit Equality Comparator ..... 4-325
MM54HCT688/MM74HCT688 8-Bit Equality Comparator (TTL Input) ..... 5-43
MM54HC4560/MM74HC4560 4-Bit NBCD Adder ..... 4-413
Monostable Multivibrators/Oscillators
MM54HC123/MM74HC123 Dual Retriggerable Monostable Multivibrator ..... 4-83
MM54HC221/MM74HC221 Dual Monostable Multivibrator ..... 4-181
MM54HC423/MM74HC423 Dual Retriggerable Monostable Multivibrator ..... 4-274
MM54HC4046/MM74HC4046 Phase Lock Loop ..... 4-357
MM54HC4538/MM74HC4538 Dual Retriggerable Monostable Multivibrator ..... 4-403
Encoders/Decoders
MM54HC42/MM74HC42 BCD-to-Decimal Decoder ..... $.4-41$
MM54HC137/MM74HC137 3-to-8 Line Decoder with Address Latches ..... 4-97
MM54HC138/MM74HC138 3-to-8 Line Decoder ..... 4-101
MM54HCT138/MM74HCT138 3-to-8 Line Decoder (TTL Input) ..... 5-19
MM54HC139/MM74HC139 Dual 2-to-4 Line Decoder ..... 4-104
MM54HCT139/MM74HCT139 Dual 2-to-4 Line Decoder (TTL Input) ..... 5-22
MM54HC147/MM74HC147 10-to-4 Line Priority Encoder ..... 4-107
MM54HC149/MM74HC149 8-to-8 Line Priority Encoder ..... 4-110
MM54HCT149/MM74HCT149 8-to-8 Line Priority Encoder (TTL Input) ..... 5-25
MM54HC154/MM74HC154 4-to-16 Line Decoder ..... 4-119
MM54HC237/MM74HC237 3-to-8 Decoder with Address Latches ..... 4-186
MM54HC4514/MM74HC4514 4-to-16 Decoder with Address Latches ..... 4-399
Multiplexers
MM54HC151/MM74HC151 8 Channel Multiplexer ..... 4-113
MM54HC153/MM74HC153 Dual 4 Channel Multiplexer. ..... 4-116
MM54HC157/MM74HC157 Quad 2 Channel Multiplexer ..... 4-123
MM54HC158/MM74HC158 Quad 2 Channel Multiplexer with Inverting Outputs ..... 4-123
MM54HC251/MM74HC251 8 Channel Tri-State Multiplexer ..... 4-208
MM54HC253/MM74HC253 Dual 4 Channel Tri-State Multiplexer ..... 4-211
MM54HC257/MM74HC257 Quad 2 Channel Tri-State Multiplexer ..... 4-214
MM54HC298/MM74HC298 Quad 2 Channel Multiplexer with Latches ..... 4-240
MM54HC354/MM74HC354 8 Channel Tri-State Multiplexer with Latches ..... 4-249
MM54HC356/MM74HC356 8 Channel Tri-State Multiplexer with Latches ..... 4-249
Flip-Flops
MM54HC73/MM74HC73•Dual J-K Flip-Flop with Clear ..... 4-47
MM54HC74/MM74HC74 Dual D Flip-Flop with Preset and Clear ..... 4-51
MM54HCT74/MM74HCT74 Dual D Flip-Flop with Preset and Clear (TTL Input) ..... 5-13
MM54HC76/MM74HC76 Dual J-K Flip-Flop with Preset and Clear ..... 4-57

## High Speed CMOS Product Guide (Continued)

Flip-Flops (Continued)
MM54HC107/MM74HC107 Dual J-K Flip-Flop with Clear ..... 4-68
MM54HC109/MM74HC109 Dual J-K Flip-Flop with Preset and Clear ..... 4-72
MM54HCT109/MM74HCT109 Dual J-K Flip-Flop with Preset and Clear (TTL Input) ..... 5-16
MM54HC112/MM74HC112 Dual J-K Flip-Flop with Preset and Clear ..... 4-75
MM54HC113/MM74HC113 Dual J-K Flip-Flop with Preset ..... 4-79
MM54HC173/MM74HC173 Tri-State D Quad Flip-Flop ..... 4-139
MM54HC174/MM74HC174 Hex D Flip-Flop with Clear ..... 4-143
MM54HC175/MM74HC175 Quad D Flip-Flop with Clear ..... 4-146
MM54HC273/MM74HC273 Octal D Flip-Flop with Clear ..... 4-224
MM54HC374/MM74HC374 Octal Tri-State D Flip-Flop ..... 4-266
MM54HCT374/MM74HCT374 Octal Tri-State D Flip-Flop (TTL Input) ..... 5-35
MM54HC534/MM74HC534 Octal Tri-State D Flip-Flop with Inverting Outputs ..... 4-282
MM54HC564/MM74HC564 Octal Tri-State D Flip-Flop with Inverting Outputs ..... 4-291
MM54HC574/MM74HC574 Octal Tri-State D Flip-Flop ..... 4-297
Latches
MM54HC75/MM74HC75 4-Bit Bistable Latch with $Q$ and $Q$ ..... 4-54
MM54HC259/MM74HC259 8-Bit Addressable Latch ..... 4-217
MM54HC373/MM74HC373 Octal Tri-State D Latch ..... 4-263
MM54HCT373/MM74HCT373 Octal Tri-State D Latch (TTL Input) ..... 5-35
MM54HC533/MM74HC533 Octal Tri-State D Latch with Inverting Outputs ..... 4-279
MM54HC563/MM74HC563 Octal Tri-State D Latch with Inverting Outputs ..... 4-288
MM54HC573/MM74HC573 Octal Tri-State D Latch ..... 4-294
Counters
MM54HC160/MM74HC160 4-Bit Synchronous Decade Counter ..... 4-127
) MM54HC161/MM74HC161 4-Bit Synchronous Binary Counter. ..... 4-127
MM54HC162/MM74HC162 4-Bit Synchronous Decade Counter ..... 4-127
MM54HC163/MM74HC163 4-Bit Synchronous Binary Counter ..... 4-127
MM54HC190/MM74HC190 4-Bit Synchronous Decade Up/Down Counter ..... 4-161
MM54HC191/MM74HC191 4-Bit Synchronous Binary Up/Down Counter ..... 4-161
MM54HC192/MM74HC192 4-Bit Synchronous Decade Up/Down Counter ..... 4-167
MM54HC193/MM74HC193 4-Bit Synchronous Binary Up/Down Counter ..... 4-167
MM54HC292/MM74HC292 31-Bit Programmable Frequency Divider ..... 4-234
MM54HC294/MM74HC294 15-Bit Programmable Frequency Divider ..... 4-234
MM54HC390/MM74HC390 Dual 4-Bit Decade Counter ..... 4-269
MM54HC393/MM74HC393 Dual 4-Bit Binary Counter ..... 4-269
MM54HC4017/MM74HC4017 Decade Counter Divider with 10 Decoded Outputs ..... 4-348
MM54HC4020/MM74HC4020 14 Stage Binary Counter ..... 4-352
MM54HC4024/MM74HC4024 7 Stage Binary Counter ..... 4-352
MM54HC4040/MM74HC4040 12 Stage Binary Counter ..... 4-352
MM54HC4060/MM74HC4060 14 Stage Binary Counter ..... 4-367

## High Speed CMOS Product Guide (coninued)

Shift Registers
MM54HC164/MM74HC164 8-Bit Serial-In Parallel-Out Shift Register ..... 4-132
MM54HC165/MM74HC165 8-Bit Parallel-In Serial-Out Shift Register ..... 4-135
MM54HC194/MM74HC194 4-Bit Bidirectional Shift Register ..... 4-173
MM54HC195/MM74HC195 4-Bit Parallel-In Shift Register ..... 4-177
MM54HC299/MM74HC299 8-Bit Universal Shift Register ..... 4-244
MM54HC589/MM74HC589 8-Bit Tri-State Parallel-In Serial-Out Shift Register with Latches ..... 4-300
MM54HC595/MM74HC595 8-Bit Tri-State Serial-In Parallel-Out Shift Register with Latches ..... 4-305
MM54HC597/MM74HC597 8-Bit Tri-State Serial-In Parallel-Out Shift Register with Latches ..... 4-310
Modems
MM74HC942 300 Baud Modem ( +5 , -5 Volt Supply) ..... 4-328
MM74HC943 300 Baud Modem (5 Volt Supply) ..... 4-334

## High Speed CMOS Product Availability Guide

| Device | Function | Production Availability | Device | Function | Production Avallability |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MM54HC/74HC00 | Quad 2-Input NAND Gate | Now | MM54HC/74HC113 | Dual J-K Flip-Flops 'w/Preset | Now |
| MM54HC/74HC02 | Quad 2-Input NOR Gate | Now | MM54HC/74HC123 | Dual Retrigger Monostable Multivibrator | Now |
| MM54HC/74HC03 | 2-Input NAND Gate (Open Drain) | 3Q '83 | MM54HC/74HC125 | Quad TRI-STATE | Now |
| MM54HC/74HCO4 | Hex Inverter | Now |  |  |  |
| MM54HC/74HCU04 | Hex Inverter (Unbuffered) | Now | MM54HC/74HC126 | Quad TRI-STATE <br> Buffer (High Enable) | Now |
| MM54HC/74HC08 | Quad 2-Input AND Gate | Now | MM54HC/74HC132 | Quad 2-Input NAND Schmitt Trigger | Now |
| MM54HC/74HC10 | Triple 3-Input NAND | Now | MM54HC/74HC133 | 13-Input NAND Gate | Now |
| MM54HC/74HC11 | Gate <br> Triple 3-Input AND Gate | Now | MM54HC/74HC137 | 1 to 8 w/Latch Decoder (Inverting Output) | 3Q '83 |
| MM54HC/74HC14 | Hex Inverting Schmitt | Now | MM54HC/74HC138 | 3-8 Line Decoder | Now |
|  | Trigger |  | MM54HC/74HC139 | Dual 2-to-4 Line | Now |
| MM54HC/74HC2O | Dual 4-Input NAND Gate | Now | MM54HC/74HC147 | Decoder <br> 10-to-4 Line Priority | Now |
| MM54HC/74HC27 | Triple 3-Input NOR Gate | Now | MM54HC/74HC149 | Encoder <br> 8-Line to 8-Line Priority Encoder | 4Q '83 |
| MM54HC/74HC30 | 8-Input NAND Gate | Now |  |  | Now |
| MM54HC/74HC32 | Quad 2-Input OR Gate | Now | MM54HC/74HCl5 | 8-Channel Digital <br> Multiplexer | Now |
| MM54HC/74HC42 | BCD-to Decimal Decoder | Now | MM54HC/74HC153 | Dual 4-Input Multiplexer | Now |
| MM54HC/74HC51 | Dual 2-Input AND-ORInverting Gates | 3Q '83 | MM54HC/74HC154 | 4-16 Line Decoder | Now |
| MM54HC/74HC58 | Dual AND/OR Gate | 3Q '83 | MM54HC/74HC157 | Quad 2-Input Multiplexer | Now |
| MM54HC/74HC73 | Dual J-K Flip-Flop w/Clear | Now | MM54HC/74HC158 | Quad 2-Input Multiplexer (Inverting | Now |
| MM54HC/74HC74 | Dual D Flip-Flop w/Preset \& Clear* | Now | MM54HC/74HC160 | Output) Synchronous Decade | Now |
| MM54HC/74HC75 | 4-Bit Bistable Latch w/Q \& Q Output | Now | MM54HC/74HC161 | Counter <br> Synchronous Binary | Now |
| MM54HC/74HC76 | Dual J-K Flip-Flop w/Preset \& Clear | Now | MM54HC/74HC162 | Counter <br> Synchronous Decade | Now |
| MM54HC/74HC85 | 4-Bit Magnitude Comparator | Now | MM54HC/74HC163 | Counter <br> Synchronous Binary | Now |
| MM54HC/74HC86 | Quad 2-Input <br> Exclusive OR (XOR) <br> Gate | Now | MM54HC/74HC164 | Counter <br> 8-Bit Serial-in/ <br> Parallel-out Shift | Now |
| MM54HC/74HC107 | Dual J-K Flip-Flop w/Clear | Now | MM54HC/74HC165 | Register 8-Bit Parallel-in/ | Now |
| MM54HC/74HC109 | Dual J-K Flip-Flop w/Preset \& Clear | Now |  | Serial-out Shift Register |  |
| MM54HC/74HC112 | Dual J-K Flip-Flop w/Preset \& Clear | Now | MM54HC/74HC173 | TRI-STATE Quad D Flip-Flop | 4Q '83 |

High Speed CMOS Product Availability Guide (Continued)

| Device | Function | Production Avallability | Device | Function | Production Avallabillity |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MM54HC/74HC174 MM54HC/74HC175 | Hex D Flip-Flop w/Clear | Now Now | MM54HC/74HC266 | Quad 2-Input Exclusive-NOR (XNOR) Gate | Now |
| MM54HC/74HC175 | Quad D Type Flip-Flop w/Clear | Now | MM54HC/74HC273 | Octal D Flip-Flop | Now |
| MM54HC/74HC181 | 4-Bit Arithmetic Logic Unit | 3Q '83 | MM54HC/74HC280 | 9-Bit Odd/Even Parity Generator/Checker | Now |
| MM54HC/74HC182 | Carry Look Ahead Generator | 3Q '83 | MM54HC/74HC283 | 4-Bit Binary Full Adder | 4Q '83 |
| MM54HC/74HC190 | Up/Down Decade Counter | 4Q '83 | MM54HC/74HC292 | Programmable 31/15 <br> Bit Dividers/Timers | 3Q '83 |
| MM54HC/74HC191 | Up/Down Binary Counter | 4Q '83 | MM54HC/74HC294 | Programmable 31/15 Bit Dividers/Timers | 3Q '83 |
| MM54HC/74HC192 | Synchronous Decade Up/Down Counter | Now | MM54HC/74HC298 | Quad 2-Channel w/Storage Multiplexer | 4Q '83 |
| MM54HC/74HC193 | Synchronous Binary Up/Down Counter | Now | MM54HC/74HC299 | 8 -Bit TRI-STATE <br> Universal Shift Register | Now |
| MM54HC/74HC194 | 4-Bit Bidirectional Universal Shift Register | Now | MM54HC/74HC354 | 8-Channel TRI-STATE Latched Multiplexer | Now |
| MM54HC/74HC195 | 4-Bit Parallel Shift Register | Now | MM54HC/74HC356 | 8-Channel TRI-STATE Latched Multiplexer | Now |
| MM54HC/74HC221 | Dual Monostable Multivibrator | Now | MM54HC/74HC365 | Hex TRI-STATE Buffer | Now |
| MM54HC/74HC237 | 3-to-8 Line <br> Decoder with Address Latches | 3Q '83 | MM54HC/74HC366 MM54HC/74HC367 | Inverting Hex TRI-STATE Buffer Hex TRI-STATE Buffer | Now Now |
| MM54HC/74HC240 | Inverting Octal TRI-STATE Buffer | Now | MM54HC/74HC368 | Inverting Hex TRI-STATE Buffer | Now |
| MM54HC/74HC241 | Octal TRI-STATE <br> Buffer (TTL Buffer) | Now | MM54HC/74HC373 | TRI-STATE Octal D Type Latch | Now |
| MM54HC/74HC242 | Inverting Quad TRI-STATE | Now | MM54HC/74HC374 | TRI-STATE Octal D Type Flip-Flop | Now |
|  | Transceiver |  | MM54HC/74HC390 | Dual 4-Bit Decade Counter | Now |
| MM54HC/74HC243 | Quad TRI-STATE Transceiver | Now | MM54HC/74HC393 | Dual 4-Bit Binary | Now |
| MM54HC/74HC244 | Octal TRI-STATE Buffer | Now | MM54HC/74HC423 | Counter. <br> Dual Non- | Now |
| MM54HC/74HC245 | Octal TRI-STATE Transceiver | Now |  | Retriggerable 1-Shot Multivibrator |  |
| MM54HC/74HC251 | 8-Channel TRI-STATE Multiplexer | Now | MM54HC/74HC533 | TRI-STATE Octal D <br> Type Latch w/Inverting Output | Now |
| MM54HC/74HC253 | Dual 4-Channel TRI-STATE Multiplexer | Now | MM54HC/74HC534 | TRI-STATE Octal D Type Flip-Flop | Now |
| MM54HC/74HC257 | Quad 2-Channel TRI-STATE Multiplexer | Now | MM54HC/74HC540 | Octal TRI-STATE Driver/Buffer | 3Q '83 |
| MM54HC/74HC259 | 8-Bit Addressable Latch 3-to-8 Line Decoder | Now | MM54HC/74HC541 | Octal TRI-STATE Driver/Buffer | 3Q '83 |

## High Speed CMOS Product Availability Guide (Continuod)

| Device | Function | Production Avallability | Device | Function | Production Avallability |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MM54HC/74HC563 | TRI-STATE Octal D (Type Latch (Inverting Output) | Now | MM54HC/74HC4051 | Single 8-Channel w/Storage Multiplexer | 4Q '83 |
| MM54HC/74HC564 | TRI-STATE Octal D | Now |  | Dual 4-Channel w/Storage Multiplexer | 4Q '83 |
|  | Type Flip-Flop w/Inverting Output |  | MM54HC/74HC4053 | Triple 2-Channel w/Storage Multiplexer | 4Q '83 |
| MM54HC/74HC573 | TRI-STATE Octal D Type Latch | Now | MM54HC/74HC4060 | 14-Stage Binary Counter | Now |
| MM54HC/74HC574 | TRI-STATE Octal D Type Flip-Flop | Now | MM54HC/74HC4066 | Quad Bilateral Analog Switch | 4Q '83 |
| MM54HC/74HC589 | 8-Bit Parallel-to-Serial Shift Register | 4Q '83 | MM54HC/74HC4075 | Triple 3-Input OR Gate | Now |
| MM54HC/74HC595 | 8-Bit Parallel-to-Serial Shift Register | 3Q '83 | MM54HC/74HC4316 | Quad Bilateral Analog Switch | Now $4 Q^{\prime} 83$ |
| MM54HC/74HC597 |  | 4Q '83 |  |  | 4Q '83 |
|  | Shift Register |  | MM54HC/74HC4351 | 8-Channel Analog | 4Q '83 |
| MM54HC/74HC640 | Inverting Octal TRI-STATE Transceiver | Now |  | Multiplexer Demultiplexer w/Latch |  |
| MM54HC/74HC643 | Octal TRI-STATE Transceiver | Now | MM54HC/74HC4352 | Dual 4-Channel <br> Multiplexer <br> Demultiplexer | 4Q '83 |
| MM54HC/74HC646 | Non-Inverting Octal Bus Transceiver/ Register | 3Q '83 | MM54HC/74HC4353 | Triple 2-Channel Multiplexer Demultiplexer w/Latch | 4Q '83 |
| MM54HC/74HC648 | Inverting Octal Bus Transceiver/Register | 3Q '83 |  |  |  |
| MM54HC/74HC688 | 8-Bit Magnitude Comparator (Equality Detector) | Now | MM54HC/74HC4511 <br> MM54HC/74HC4538 | BCD-to-7 Segment Latch/Decoder Driver | TBA |
| MM74HC942 | 300 Baud Modem | Now |  | Dual Retriggerable Monostable Multivibrator | Now |
| MM74HC943 | 300 Baud Modem | Now |  | Mulitibrator |  |
| MM54HC/74HC4002 | Dual 4-Input NOR Gate | Now | MM54HC/74HC4543 | BCD-to-7 Segment Latch/Decoder for Liquid Crystal Display | Now |
| MM54HC/74HC4016 | Quad Bilateral Analog Switch | 4Q '83 | MM54HC/74HC4560 | NBCD Adder | 4Q '83 |
| MM54HC/74HC4017 | Decade Counter/ Divider w/10 Decoded | 3Q '83 | MM54HCT/74HCT00 | Quad 2-Input NAND Gate (TTL Input) | 3Q '83 |
| MM54HC/74HC4020 | 14-Stage Binary Counter |  | MM54HCT/74HCT05 | (TTL Input) | 3Q '83 |
|  |  | Now |  | Hex Inverter Open Collector (TTL Input) | 3Q '83 |
| MM54HC/74HC4024 | 7-Stage Ripple Counter | 3Q '83 | MM54HCT/74HCT34 | Hex Buffer (TTL Input) | 3Q '83 |
| MM54HC/74HC4046 | Counter | 4Q '83 | MM54HCT/74HCT74 | Dual D Flip-Flop w/Preset \& Clear (TTL Input) | 4Q '83 |
| MM54HC/74HC4049 | Hex Inverting Logic Level Down Converter | Now, | MM54HCT/74HCT109 | Dual J-K Flip-Flop w/Preset \& Clear (TTL Input) | 4Q '83 |
|  | Hex Logic Level Down Converter | Now | MM54HCT/74HCT138 | 1 of 8 Decoder (TTL Input) | 3Q '83 |

## High Speed CMOS Product Availability Guide (Continued)



Section 1

## AC Switching Waveforms and Test Circuits

## AC Parameter Definitions

$f_{\text {MAX }}$ Operating frequency. This is the fastest speed that a circuit can be toggled.
$t_{\text {PHL }}$ Propagation delay from input to output going low.
tpLH Propagation delay from input to output going high.
$t_{P Z H}$ Enable propagation delay time. This is measured from the input to the output going to an active high level from TRISTATE ${ }^{\circledR}$.
$t_{P Z L}$ Enable propagation delay time. This is measured from the input to the output going to an active low level from TRISTATE.
$t_{\text {PHZ }}$ Disable propagation delay time to the output going from an active high level to TRI-STATE.
tpLZ Disable propagation delay time to the output going from an active low level to TRI-STATE.
$t_{W}$ Input signal pulse width.
ts Input setup time. This is the time that data must be present prior to clocking input transitioning.
$t_{H} \quad$ Input hold time. This is the time that data must remain after clocking input has transitioned.
$t_{\text {REM }}$ Clock removal time. This is the time that an active clear or enable signal must be removed before the clock input transitions.
$t_{r} \quad$ Input signal rise time.
$t_{f} \quad$ Input signal fall time.
${ }^{\mathrm{t}}$ TLH Output Rise time (transition time low to high)
${ }^{\text {tTHL }}$ Output Fall time (transition time high to low)



Note 3: Waveform for negative edge sensitive circuits will be inverted



Note 3: Waveform for negative edge sensitive circuits will be inverted

## Section 2

## Application Notes

## HC-CMOS Power Dissipation

If there is one single characteristic that justifies the existence of CMOS, it is low power dissipation. In the quiescent state, high-speed CMOS draws five to seven orders of magnitude less power than the equivalent LSTTL function. When switching, the amount of power dissipated by both metal gate and high-speed silicon gate CMOS is directly proportional to the operating frequency of the device. This is because the higher the operating frequency, the more often the device is being switched. Since each transition requires power, power consumption increases with frequency.
First, one will find a description of the causes of power consumption in HC-CMOS and LSTTL applications.' Next will follow a comparison of MM54HC/MM74HC to LSTTL power dissipation. Finally, the maximum ratings for power dissipation imposed by the device package will be discussed.

## Quiescent Power Consumption

Ideally, when a CMOS integrated circuit is not switching, there should be no DC current paths from $\mathrm{V}_{\mathrm{CC}}$ to ground, and the device should not draw any supply current at all. However, due to the inherent nature of semiconductors, a small amount of leakage current flows across all reverse-biased diode junctions on the integrated circuit. These leakages are ccaused by thermally-generated charge carriers in the diode area. As the temperature of the diode increases, so do the number of these unwanted charge carriers, hence leakage current increases.
Leakage current is specified for all CMOS devices as ICC. This is the DC current that flows from $V_{C C}$ to ground when all inputs are held at either $V_{C C}$ or ground, and all outputs are open. This is known as the quiescent state:
For the MM54HC/MM74HC family, Icc is specified at ambient temperatures $\left(\mathrm{T}_{\mathrm{A}}\right)$ of $25^{\circ} \mathrm{C}, 85^{\circ} \mathrm{C}$, and $125^{\circ} \mathrm{C}$. There are three different specifications at each temperature, depending on the complexity of the device. The number of diode junctions grows with circuit complexity, thereby increasing the leakage current. The worst case I CC specifications for the MM54HC/MM74HC family are summarized in Table 1. In addition, it should be noted that the maximum I IC current will decrease as the temperature goes below $25^{\circ} \mathrm{C}$.

TABLE 1. Supply Current (lcc) for MM54HC/MM74HC Specified at $\mathrm{V}_{\text {CC }}=6 \mathrm{~V}$

| $\mathbf{T}_{\mathbf{A}}$ | Gate | Buffer | MSI | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $25^{\circ} \mathrm{C}$ | 2.0 | 4.0 | 8.0 | $\mu \mathrm{~A}$ |
| $85^{\circ} \mathrm{C}$ | 20 | 40 | 80 | $\mu \mathrm{~A}$ |
| $125^{\circ} \mathrm{C}$ | 40 | 80 | 160 | $\mu \mathrm{~A}$ |

National Semiconductor
Application Note 303
Kenneth Karakotsios
June 1983


To obtain the quiescent power consumption for any CMOS device, simply multiply ICC by the supply voltage:

$$
\mathrm{P}_{\mathrm{DC}}=\mathrm{I}_{\mathrm{CC}} \mathrm{~V}_{\mathrm{CC}}
$$

Sample calculations show that at room temperature the maximum power dissipation of gate, buffer, and MSI circuits at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ are $10 \mu \mathrm{~W}, 20 \mu \mathrm{~W}$, and $40 \mu \mathrm{~W}$, respectively.

## Dynamic Power Consumption

Dynamic power consumption is basically the result of charging and discharging capacitances. It can be broken down into three fundamental components, which are:

1. Load capacitance transient dissipation
2. Internal capacitance transient dissipation
3. Current spiking during switching.

## Load Capacitance Transient Dissipation

The first contributor to power consumption is the charging and discharging of external load capacitances. Figure 1 is a schematic diagram of a simple CMOS inverter driving a capacitive load. A simple expression for power dissipation as a function of load capacitance can be derived starting with:

$$
Q_{L}=C_{L} V_{C C}
$$

where $C_{L}$ is the load capacitance, and $Q_{L}$ is the charge on the capacitor. If both sides of the equation are divided by the time required to charge and discharge the capacitor (one period, T , of the input signal), we obtain:

$$
\frac{Q_{L}}{T}=C_{L} V_{C C}\left(\frac{1}{T}\right)
$$



TL/L/5021-1 :

## FIGURE 1. Simple CMOS Inverter Driving a Capacitive External Load

Since charge per unit time is current $\left(Q_{L} / T=I\right)$ and the inverse of the period of a waveform is frequency $(1 / T=f)$ :

$$
\mathrm{I}_{\mathrm{L}}=\mathrm{C}_{\mathrm{L}} \mathrm{~V}_{\mathrm{CC}} f
$$

To find the power dissipation, both sides of the equation must be multiplied by the supply voltage ( $\mathrm{P}=\mathrm{VI}$ ), yielding:

$$
P_{L}=C_{L} V_{C C^{2 f}}{ }^{2 f}
$$

One note of caution is in order. If all the outputs of a device are not switching at the same frequency, then the power consumption must be calculated at the proper frequency for each output:

$$
P_{L}=V_{C C^{2}}\left(C_{L 1} f_{1}+C_{L 2} f_{2}+\ldots+C_{L n} f_{n}\right)
$$

Examples of devices for which this may apply are: counters, dual flip-flops with independent clocks, and other integrated circuits containing dual, triple, etc., independent circuits.

## Internal Capacitance Transient Dissipation

Internal capacitance transient dissipation is similar to load capacitance dissipation, except that the internal parasitic "on-chip" capacitance is being charged and discharged. Figure 2 is a diagram of the parasitic nodal capacitances associated with two CMOS inverters.


TL/L/5021-2
FIGURE 2. Parasitic Internal Capacitances Associated with Two Inverters
$\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are capacitances associated with the overlap of the gate area and the source and channel regions of the P and N -channel transistors, respectively. $\mathrm{C}_{3}$ is due to the overlap of the gate and source (output), and is known as the Miller capacitance. $\mathrm{C}_{4}$ and $\mathrm{C}_{5}$ are capacitances of the parasitic diodes from the output to $\mathrm{V}_{\mathrm{CC}}$ and ground, respectively. Thus the total internal capacitance seen by inverter 1 driving inverter 2 is:

$$
C_{1}=C_{1}+C_{2}+2 C_{3}+C_{4}+C_{5}
$$

Since an internal capacitance may be treated identically to an external load capacitor for power consumption calculations, the same equation may be used:

$$
P_{1}=C_{1} V_{C C} 2 f
$$



At this point, it may be assumed that different parts of the internal circuitry are operating at different frequencies. Although this is true, each part of the circuit has a fixed frequency relationship between it and the rest of the device. Thus, one value of an effective $C_{j}$ can be used to compute the internal' power dissipation at any frequency. More will be said about this shortly.

## Current Spiking During Switching

The final contributor to power consumption is current spiking during switching. While the input to a gate is making a transition between logic levels, both the P - and N -channel transistors are turned partially on. This creates a low impedance path for supply current to flow from $V_{C C}$ to ground, as illustrated in Figure 3.
For fast input rise and fall times (shorter than 50 ns for the MM54HC/MM74HC family), the resulting power consumption is frequency dependent. This is due to the fact that the more often a device is switched, the more often the input is situated between logic levels, causing both transistors to be partially turned on. Since this power consumption is proportional to input frequency and specific to a given device in any application, as is $\mathrm{C}_{\mathrm{l}}$, it can be combined with $\mathrm{C}_{\mathrm{l}}$. The resulting term is called " $\mathrm{C}_{\text {PD }}$," the no-load power dissipation capacitance. It is specified for every MM54HC/MM74HC device in the AC Electrical Characteristic section of each data sheet.
It should be noted that as input rise and fall times become longer, the switching current power dissipation becomes more dependent on the amount of time that both the P - and N -channel transistors are turned on, and less related to $\mathrm{C}_{\mathrm{PD}}$ as specified in the data sheets. Figure 4 is a representation of the effective value of $\mathrm{C}_{P D}$ as input rise and fall times increase for the MM54HC/MM74HC08, MM54HC/ MM74HC139, and MM54HC/MM74HC390. To get a fair comparison between the three curves, each is divided by the value of $\mathrm{C}_{\text {PD }}$ for the particular device with fast input rise and fall times. This is represented by "CPDO," the value of $C_{P D}$ specified in the data sheets for each part. This comparison appears in Figure 5. $\mathrm{C}_{P D}$ remains constant for input rise and fall times up to about 20 ns , after which it rises, approaching a linear slope of 1 . The graphs do not all reach a slope of 1 at the same time because of necessary differences in circuit design for each part. The MM54HC/MM74HC08 exhibits the greatest change in $\mathrm{C}_{\text {PD }}$, while the MM54HC/ MM74HC139 shows less of an increase in $\mathrm{C}_{P D}$ at any


FIGURE 3. Equivalent schematic of a CMOS inverter whose input is between logic levels
given frequency. Thus, the power dissipation for most of the parts in the MM54HC/MM74HC family will fall within these two curves. One notable exception is the MM54HC/ MM74HCU04.


TL/L/5021-5
FIGURE 4. Comparison of Typical CpD for MM54HC/MM74HC08, MM54HC/MM74HC139 MM54HC/MM74HC390 as a Function of Input Rise and Fall Time.

$$
t_{\text {rise }}=t_{\text {fall }}, V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}
$$



TL/L/5021-6
FIGURE 5. Normalized Effective CPD (Typical) for Slow Input Rise and Fall Times.
$t_{\text {rise }}=t_{\text {fall }}, V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$

Inputs that do not pull all the way to $V_{C C}$ or ground can also cause an increase in power consumption, for the same reason given for slow rise and fall times. If the input voltage is between the minimum input high voltage and $\mathrm{V}_{\mathrm{CC}}$, then the input N -channel transistor will have a low impedance (i.e., be "turned on") as expected, but the P-channel transistor will not be completely turned off. Similarly, if the input is between ground and the maximum input low voltage, the P channel transistor will be fully on and the N -channel transistor will be partially on. In either case, a resistive path from $V_{C C}$ to ground will occur, resulting in an increase in power consumption.
Combining all the derived equations, we arrive at the following:

$$
P_{\text {TOTAL }}=\left(C_{L}+C_{P D}\right) V_{C C}{ }^{2 f}+I_{C C} V_{C C}
$$

This equation can be used to compute the total power consumption of any MM54HC/MM74HC device, as well as any other CMOS device, at any operating frequency. It includes both DC and AC contributions to power usage. $\mathrm{C}_{P D}$ and $\mathrm{I}_{\mathrm{CC}}$ are supplied in each data sheet for the particular device, and $V_{C C}$ and $f$ are determined by the particular application.

## Comparing HC-CMOS to LSTTL

Although power consumption is somewhat dependent on frequency in LSTTL devices, the majority of power dissipated below 1 MHz is due to quiescent supply current. LSTTL contains many resistive paths from $\mathrm{V}_{\mathrm{CC}}$ to ground, and even when it is not switching, it draws several orders of magnitude greater supply current than HC-CMOS. Figure 6 is a bar graph comparison of quiescent power requirements $\left(\mathrm{V}_{\mathrm{CC}}\right) \times\left(\mathrm{l}_{\mathrm{CC}}\right)$ between LSTTL and HC-CMOS devices.
The reduction in CMOS power consumption as compared to LSTTL devices is illustrated in Figures 7 and 8. These graphs are comparisons of the typical supply current (lcc) required for equivalent functions in MM54HC/MM74HC, MM54HC/MM74C, CD4000, and 54LS/74LS logic families. The currents were measured at room temperature $\left(25^{\circ} \mathrm{C}\right)$ with a supply voltage of 5 V .
Figure 7 represents the supply current required for a quad NAND gate with one gate in the package switching. The MM54HC/MM74HC family draws slightly more supply current than the 54C/74C and CD4000 series. This is mainly due to the large size of the output buffers necessary to source and sink currents characteristic of the LSTTL family. Other reasons include processing differences and the larger internal circuitry required to drive the output buffers at high frequencies. The frequency at which the CMOS device draws as much power as the LSTTL device, known as the power cross-over-frequency, is about 20 MHz .
In Figure 8, which is a comparison of equivalent flip-flops (174) and shift registers (164) from the different logic families, the power cross-over frequency again occurs at about 20 MHz .


TL/L/5021-7
FIGURE 6. High Speed CMOS (HC-CMOS) vs. LSTTL Quiescent Power Consumption

The power cross-over frequency increases as circuit complexity increases. There are two major reasons for this. First, having more devices on an LSTTL integrated circuit means that more resistive paths between $\mathrm{V}_{\mathrm{CC}}$ and ground will occur, and more quiescent current will be required. In a CMOS integrated circuit, although the supply leakage current will increase, it is of such a small magnitude (nanoAmps per device) that there will be very little increase in total power consumption.


TL/L/5021-8
FIGURE 7. Supply Current vs. Input Frequency for Equivalent NAND Gates


TL/L/5021-9
FIGURE 8. Supply Current vs. Frequency

Secondly, as system complexity increases, the precentage of the total system operating at the maximum frequency tends to decrease. Figure 9 shows block diagrams of a CMOS and an equivalent LSTTL system. In this abstract system, there is a block of parts operating at the maximum frequency ( $F_{\text {max }}$ ), a block operating at half $F_{\text {max }}$, a block operating at one quarter $F_{\text {max }}$, and so on. Let us call the power consumed in the first section P1. In a CMOS system, since power consumption is directly proportional to the operating frequency, the amount of power consumed by the second block will be (P1)/2, and the amount used in the third section will be (P1)/4. If the power consumed over a large number of blocks is summed up, we obtain:

```
P
and PTOTAL S2(P1)
```

Now consider the LSTTL system. Again, the power consumed in the first block is P1. The amount of power dissipated in the second block is something less than P1, but greater than ( P 1 )/2. For simplicity, we can assume the best case, that $\mathrm{P} 2=(\mathrm{P} 1) / 2$. The power consumption for all system blocks operating at frequencies $\mathrm{F}_{\max } / 2$ and below will be dominated by quiescent current, which will not change with frequency. The power used by blocks 3 through $n$ will be approximately equal to the power dissipated by block 2 , $(\mathrm{P} 1) / 2$. The total power consumed in the LSTTL system is:

$$
\mathrm{P}_{\text {TOTAL }}=(\mathrm{P} 1+(\mathrm{P} 1) / 2+(\mathrm{P} 1) / 2+\ldots+(\mathrm{P} 1) / 2
$$

$$
\mathrm{P}_{\text {TOTAL }}=\mathrm{P} 1+(\mathrm{N}-1)(\mathrm{P} 1) / 2
$$

and for $n>2, P_{\text {TOTAL }}>2\left(P_{1}\right)$
Thus, an LSTTL system will draw more power than an equivalent HC-CMOS system.


## FIGURE 9. Comparison of Equivalent CMOS and LSTTL Systems

This effect is further illustrated in Figure 10. An arbitrary system is composed of 200 gates, 150 counters, and 150 full adders, with 50 pF loads on all of the outputs. The supply voltage is 5 V , and the system is at room temperature. For this system, the worst case power consumption for CMOS is about an order of magnitude lower than the typical LSTTL power requirements. Thus, as system complexity increases, CMOS will save more power.

## Maximum Power Dissipation Limits

It is important to take into consideration the maximum power dissipation limits imposed on a device by the package when designing with high-speed CMOS. Both the plastic and ceramic packages can dissipate up to 500 mW . Although this limit will rarely be reached in typical high-speed applications, the MM54HC/MM74HC family has such large output current source and sink capabilities that driving a resistive load could possibly take a device to the 500 mW limit. This maximum power dissipation rating should be derated by $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$, starting at $65^{\circ} \mathrm{C}$ for the plastic package and $100^{\circ} \mathrm{C}$ for the ceramic package. This is illustrated in Figures 11 and 12. Thus, if a device in a plastic package is operating at $70^{\circ} \mathrm{C}$, then the maximum power dissipation rating would be $500 \mathrm{~mW}-\left(70^{\circ} \mathrm{C}-65^{\circ} \mathrm{C}\right)\left(12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}\right)=44$ mW . Note that the maximum ambient temperature is $85^{\circ} \mathrm{C}$ for plastic packages and $125^{\circ} \mathrm{C}$ for ceramic packages.


TL/L/5021-11
FIGURE 10. System Power vs. Frequency MMHC74HC vs. LSTTL


FIGURE 11. Plastic Package (MM74HC) High Temperature Power Derating for MM54HC/MM74HC Family


TL/L/5021-13
FIGURE 12. Ceramic Package (MM54HC) High Temperature Power Derating for MM54HC/MM74HC Family

## Summary

The MM54HC/MM74HC high-speed silicon gate CMOS family has quiescent (standby) power consumption five to seven orders of magnitude lower than the equivalent LSTTL function. At high frequencies ( 30 MHz and above), both families consume a similar amount of power for very simple systems. However, as system complexity increases, HCCMOS uses much less power than LSTTL. To keep power consumption low, input rise and fall times should be fast (less than 50 to 100 ns ) and inputs should swing all the way to $\mathrm{V}_{\mathrm{CC}}$ and ground.
There is an easy-to-use equation to compute the power consumption of any HC-CMOS device in any application:

$$
P_{\text {TOTAL }}=\left(C_{L}+C_{P D}\right) V_{C C^{2}} f+I_{C C} V_{C C}
$$

The maximum power dissipation rating is 500 mW per package at room temperature, and must be derated as temperature increases.

## High-Speed CMOS (MM54HC/MM74HC) Processing

National Semiconductor Application Note 310 Kenneth Karakotsios June 1983

The MM54HC/MM74HC logic family achieves its high speed by utilizing microCMOSTM Technology. This is a 3.5 silicon gate P -well CMOS process single layer poly, single layer metal, P -well process with oxide-isolated transistors. Why do silicon-gate transistors (polycrystalline) switch faster than metal-gate transistors? The reason is related both to the parasitic capacitances inherent in integrated circuits and the gain of the transistors. The speed at which an MOS transistor can switch depends on how fast its internal parasitic capacitance, as well as its external load capacitance, can be charged and discharged. Capacitance takes time to be charged and discharged, and hence degrades a transistor's performance. The gain of a transistor is a measure of how well a transistor can charge and discharge a capacitor. Therefore, to increase speed, it is desirable to both decrease parasitic capacitance and increase transistor gain. These advantages are achieved with National's silicon-gate CMOS process. To understand exactly how these improvements occur in silicon-gate CMOS, it is helpful to compare the process to the metal-gate CMOS process.

## Metal-Gate CMOS Processing

Figure 1 through 12 are cross sections of a metal-gate CMOS pair of P - and N -channel transistors with associated guard rings. Guard rings are necessary in metal-gate processing to prevent leakage currents between the sources and drains of separate transistors. The starting material is an N - type silicon substrate covered by a thin layer of thermally grown silicon dioxide $\left(\mathrm{SiO}_{2}\right)$ (Figure 1). Silicon dioxide, also called oxide acts as both a mask for certain processing steps and a dielectric insulator. Figure 2 shows
the addition of a lightly doped P - well in which the N -channel transistors and $P+$ guard rings will later be located. The $P$ - well is ion implanted into the substrate. A thin layer of oxide allows ions to be implanted through it, while a thicker oxide will block ion implantation.
Next, the oxide over the P - well is stripped, and a new layer of oxide is grown. Following this, holes are etched into the oxide where the $\mathrm{P}+$ source, drain, and guard ring diffusions shall occur. The P+regions are diffused, and then additional oxide is grown to fill the holes created for diffusion (Figures 3, 4, and 5). The following step is to cut holes in the oxide to diffuse the N -channel sources, drains and guard bands. Then oxide is again thermally grown (Figures 6 and 7 .
In the following step, the composite mask is created by again cutting holes in the oxide. This defines the areas where contacts and transistor gates will occur (Figure 8). A thin layer of gate oxide is grown over these regions (Figure 9 ), and alignment of this to the source and drain regions is a critical step. If the gate oxide overlaps the source or drain, this will cause additional parasitic capacitance.
Contacts to transistor sources and drains are cut into the thin oxide where appropriate (Figure 10), and then the interconnect metal is deposited (Figure 11). Depositing the metal over the gate areas is also a critical step, for a misalignment will cause extra unwanted overlap capacitance. Figure 12 illustrates the final step in processing, which is to deposit an insulating layer of silicon dioxide over the entire surface of the integrated circuit.


FIGURE 1. Initial Oxidation, Thermally Grown Silicon Dioxide Layer on Silicon Substrate Surface


FIGURE 2. $P$ - Mask and Formation of $P$ - Well Tub in
TL/L/5044-1 Which N-Channel Devices Will Be Located


FIGURE 3. P - Well Oxidation, Thermally Grown Silicon Dioxide Layer Over P - Well Area


FIGURE 4. $P$ + Mask and Formation of Low Resistance $P$ + Type Pockets in P - Well and N -Substrate


FIGURE 5. P + Oxidation, Thermally Grown Silicon
Dioxide Layer Over P + Type Pockets


FIGURE 6. $\mathbf{N}+$ Mask and Formation of Low Resistance $\mathbf{N}+$ Type Pockets in P - Well and N -Substrate


FIGURE 7. $\mathrm{N}+$ Oxidation, Thermally Grown Silicon Dioxide Layer Over N + Type Pockets


FIGURE 8. Composite Mask and Openings to N - and P-Channel Devices


FIGURE 9. Gate Oxidation, Thermally Grown Silicon Dloxide Layer Over N - and P-Channel Devices


TL/L/5044-4
FIGURE 10. Contact Mask and Openings to N - and P-Channel Devices


FIGURE 11. Metallization, Metal Mask, Resulting in Gate Metal and Metal Interconnects


FIGURE 12. Passivation Oxide, Deposited Silicon
Dioxide Over Entire Die Surface

## Silicon-Gate CMOS Processing

The silicon-gate CMOS process starts with the same two steps as the metal-gate process, yielding an N - substrate with an ion-implanted P- well (Figures 13 and 14). That, however, is where the similarity ends. Next, the initial oxide is stripped, and another layer of oxide, called pad oxide, is thermally grown. Also, a layer of silicon nitride is deposited across the surface of the wafer (Figure 15). The nitride prevents oxide growth on the areas it covers. Thus, in Figure 16, the nitride is etched away wherever field oxide is to be grown. The field oxide is a very thick layer of oxide, and it is grown everywhere except in the transistor regions (Figure 17). As an oxide grows in silicon, it consumes the silicon substrate beneath it and combines it with ambient oxygen to produce silicon dioxide. Growth of this very thick oxide causes the oxide to be recessed below the surface of the silicon substrate by a significant amount. A recessed field oxide eliminates the need for guard ring diffusions, because current cannot flow through the field oxide, which completely isolates each transistor from every other transistor.
The next step is to deposit a layer of polycrystalline silicon, also called poly, which will form both the gate areas and a second layer of interconnect (Figure 18). The poly is then etched, and any poly remaining becomes a gate if it is over gate oxide, and interconnect if it is over field oxide. A new layer of oxide is grown over the poly, which will act as an insulator between the poly and the metal interconnect (Figure 19). The poly over the transistor areas is not as wide as the gate oxide. This allows the source and drain diffusions to be ion implanted through the gate oxide. The poly gate itself, along with the field oxide, is used as a mask for implantation. Therefore, the source and drain implants will automatically be aligned to the gate poly, which is what makes this process a self-aligned gate process (Figure 20).
Figure 21 illustrates the steps of cutting contacts into the insulating layer of oxide, so the metal may be connected to gate and field poly, as well as to source and drain implants. A layer of metal is deposited across the entire wafer, and is etched to produce the desired interconnection. Finally, as in metal-gate processing, an insulating layer of oxide is deposited onto the wafer (Figure 22).

## Advantages of Silicon-Gate Processing

There are three major ways in which silicon-gate processing reduces parasitic capacitance: recessed field oxide, lower gate overlap capacitance, and shallower junction depths. Figures 23 and 24 are cross sections of metal gate and silicon gate CMOS circuits, respectively. These figures show the parasitic on-chip capacitances ( $\mathrm{C}_{1}$ through $\mathrm{C}_{4}$ ) for each type of process.
The $\mathrm{N}+$ and $\mathrm{P}+$ source and drain regions, as well as guard ring regions, in the metal-gate process, have two capacitances associated with them: periphery and area capacitances ( $\mathrm{C}_{2}$ and $\mathrm{C}_{1}$ ). These capacitances are associated with the diode junctions between the $\mathrm{P}+$ regions and the N substrate, as well as the $N+$ regions and $P$ - well. The finer line widths of silicon-gate CMOS, coupled with the shallower junction depths, act to decrease the size of these parasitic diodes. Capacitance is proportional to diode area, hence
the diode area reduction results in a significantly reduced parasitic capacitance in silicon-gate CMOS.
Another origin of unwanted capacitance is the area where the gate overlaps the source and drain regions $\left(\mathrm{C}_{4}\right)$. The overlap is much larger in metal-gate processing than in sili-con-gate CMOS. This is due to the fact that the metal-gate must be made wider than the channel width to allow for alignment tolerances. In silicon-gate processing, since the gate acts as the mask for the ion implantation of the source and drain regions, there is no alignment error, which results in greatly reduced overlap.
How does the use of polysilicon gates increase the gain of a MOSFET? Polysilicon may be etched to finer line widths than metal, permitting the fabrication of transistors with shorter gate lengths. The equation that describes the gain of a MOSFET is shown below:

$$
I=\frac{(\text { Beta })(\text { Width })}{2(\text { Length })}[(\text { Gate Voltage })-(\text { Threshold Voltage })]^{2}
$$

Thus, a decrease in gate length will cause an increase in current drive capability. This, in turn, will allow the transistor to charge a capacitance more rapidly, therefore increasing the gain of the transistor. Also, the gate oxide is thinner for the silicon-gate CMOS process. A thinner gate oxide increases the Beta term in the equation, which further increases gain. Finally, although it is not apparent from the processing cross sections, the transistor threshold (turn on) voltage is lower. This is accomplished by the use of ion implants to adjust the threshold.
There is one more advantage of silicon-gate processing that should be noted: the polysilicon provides for an additional layer of interconnect. This allows three levels of interconnect, which are metal, polysilicon, and the $\mathrm{N}+$ and $\mathrm{P}+$ ionimplanted regions. Having these three levels helps to keep the die area down, since much die area is usually taken up by interconnection.
When all these advantages are summed up, the result is a CMOS technology that produces devices as fast as the equivalent LSTTL device. Figure 25 illustrates a comparison between the MM74HC00 buffered NAND gate and the MM74C00, CD4011B, and DM74LS00 NAND gates. The MM74HC00 is about an order of magnitude faster than the CD4011B buffered NAND gate, and about 5 times faster than the unbuffered MM74C00, at 15 pF . As load capacitance increases, the speed differential between metal-gate and silicon-gate CMOS increases, with the MM74HC00 operating as fast as the DM74S00 at any load capacitance.

## Summary

Polycrystalline silicon-gate CMOS has many advantages over metal-gate CMOS. It is faster because on-chip parasitic capacitances are reduced and transistor gains are increased. This is due mainly to a recessed field oxide and a self-aligned gate process. Transistor gains are increased by decreasing transistor lengths and threshold voltages, and increasing beta. Polysilicon also allows for an extra layer of interconnect, which helps to keep die area down.


FIGURE 13. Initial Oxidation, Thermally Grown Silicon Dioxide on N - Silicon Substrate


FIGURE 14. Ion-Implanted $P$ - Tub in Which $N$-Channel Devices Will Be Located


FIGURE 15. Initial Oxide Is Stripped, Pad Oxide Is Thermally Grown, and a Layer of Silicon Nitride Is Deposited Across the Surface of the Wafer .


FIGURE 16. Nitride Is Stripped in Areas Where Field Oxide is to be Grown. Areas Covered by Nitride Will Become Transistor Area


FIGURE 17. Field Oxide Is Thermally Grown. The Nitride Acts as a Barrier to Oxide Growth


FIGURE 18. Nitride is Stripped, Pad Oxide Is Stripped Over Transistor Areas and a Thin Gate Oxide Is Grown Polycrystalline Silicon Is Deposited


TL/L/5044-9
FIGURE 19. Polysilicon Layer Is Etched to Provide Gate and Interconnect Poly Areas. New Layer of Oxidation is Grown


FIGURE 20. N + and P + Source and Drain Regions Are Ion Implanted, and the Reoxidation Is Grown Thicker to Form an Insulating Layer


TL/L/5044-10
FIGURE 21. Contact Openings Are Cut in the Insulating Oxide, and a Layer of Metalization Is Deposited Across the Entire Wafer


FIGURE 22. Metal Mask Is Etched to Provide Interconnect. Vapox ( $\mathbf{S i O}_{2}$ ) Is Deposited Over Entire Surface of Wafer


FIGURE 23. Cross Section of Metal Gate CMOS Process Showing Parasitic On-Chip Capacitances


FIGURE 24. Cross Section of Silicon Gate CMOS Process Showing Parasitic On-Chip Capacitances


FIGURE 25. Propagation Delay vs. Load Capacitance for 2-Input NAND Gate

# DC Electrical Characteristics of MM54HC/MM74HC HighSpeed CMOS Logic 

The input and output characteristics of the MM54HC/ MM74HC high-speed CMOS logic family were conceived to meet several basic goals. These goals are to provide input current and voltage requirements, noise immunity and quiescent power dissipation similar to CD4000 and MM54C/ MM74C metal-gate CMOS logic and output current drives similar to low power Schottky TTL. In addition, to enable merging of TTL and HC-CMOS designs, the MM54HCT/ MM74HCT sub family differs only in their input voltage requirements, which are the same as TTL, to ease interfacing between logic families.
In order to familiarize the user with the MM54HC/MM74HC logic family, its input and output characteristics are discussed in this application note, as well as how these characteristics are affected by various parameters such as power supply voltage and temperature. Also, for those users who have been designing with metal-gate CMOS and TTL logic, notable differences and features of high-speed CMOS are compared to those logic families.

## A Buffered CMOS Logic Family

The MM54HC/MM74HC is a "buffered" logic family like the CD4000B series CMOS. Buffering CMOS logic merely denotes designing the IC so that the output is taken from an inverting buffer stage. For example, the internal circuit implementation of a NAND gate would be a simple NAND followed by two inverting stages. An unbuffered gate would be implemented as a single stage. Both are shown in Figure 1. Most MSI logic devices are inherently buffered because they are inherently multi-stage circuits. Gates and similar
small circuits yield the greatest improvement in performance by buffering.
There are several advantages to buffering this high-speed CMOS family. By using a standardized buffer, the output characteristics for all devices are more easily made identical. Multi-stage gates will have better noise immunity due to the higher gain caused by having several stages from input to output. Also, the output impedance of an unbuffered gate may change with input logic level voltage and input logic combination, whereas buffered outputs are unaffected by input conditions.
Finally, single stage gates implemented in MM54HC/ MM74HC CMOS would require large transistors due to the large output drive requirements. These large devices would have a large input capacitance associated with them. This would affect the speed of circuits driving into an unbuffered gate, especially when driving large fanouts. Buffered gates have small input transistors and correspondingly small input capacitance.
One may think that a major disadvantage of buffered circuits would be speed loss. It would seem that a two or three stage gate would be two to three times slower than a buffered one. However, internal stages are much faster than the output stage and the speed lost by buffering is relatively small.
The one exception to buffering is the MM54HCU04/ MM74HCU04 hex inverter which is unbuffered to enable its use in various linear and crystal oscillator applications.


FIGURE 1. Schematic Diagrams of (a) Unbuffered and (b) Buffered NAND Gate

## CMOS Input Voltage Characteristics

As mentioned before, MM54HC/MM74HC standard input levels are similar to metal-gate CMOS. This enables the high-speed logic family to enjoy the same wide noise margin of CD4000 and MM54C/MM74C logic. With $V_{C C}=5 \mathrm{~V}$ these input levels are 3.5 V for minimum logic " 1 " $\left(\mathrm{V}_{\mathbb{H}}\right)$ and 1.0 V for a logic " 0 " $\left(\mathrm{V}_{\mathrm{IL}}\right)$. The output levels when operated at $V_{C C}=5 \mathrm{~V} \pm 10 \%$ and worst case input levels, are specified to be $\mathrm{V}_{\mathrm{CC}}-0.1$ or 0.1 V . The output levels will actually be within a few millivolts of either $V_{C C}$ or ground.
When operated over the entire supply voltage range, the input logic levels are: $\mathrm{V}_{\mathrm{IH}}=0.7 \mathrm{~V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{IL}}=0.2 \mathrm{~V}_{\mathrm{CC}}$. Figure 2 illustrates the input voltage levels and the noise margin of these circuits over the power supply range. The shaded area indicates the noise margin which is the difference between the input and output logic levels. The logic " 1 " noise margin is $29 \%$ of $V_{C C}$ and the logic " 0 " noise margin is $19 \%$ of $\mathrm{V}_{\mathrm{CC}}$. Also shown for comparison are the 54LS/74LS input levels and noise margins over their supply range.
These input levels are specified on individual data sheets at $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}, 4.5 \mathrm{~V}, 6.0 \mathrm{~V}$. At 2.0 V the input levels are not quite $0.7\left(\mathrm{~V}_{\mathrm{CC}}\right)$ and $0.2\left(\mathrm{~V}_{\mathrm{CC}}\right)$ as at low voltages transistor turn on thresholds become significant. This is shown in Figure 2.


TL/F/5052-3
FIGURE 2. Worst Case Input and Output Voltages Over Operating Supply Range for "HC" and "LS" Logic

The input and output logic voltages and their behavior with temperature variation is determined by the input to output transfer function of the logic circuit. Figure 3a shows the transfer function of the MM54HC00/MM74HC00 NAND gate. As can be seen, the NAND gate has $\mathrm{V}_{\mathrm{CC}}$ and ground output levels and a very sharp transition at about 2.25 V . Thus, good noise immunity is achieved, since input noise of a volt or two will not appear on the output. The transition point is also very stable with temperature, drifting typically 50 or so millivolts over the entire temperature range. As a comparison, the transfer function for a $54 \mathrm{LSOO} / 74 \mathrm{LSOO}$ is plotted in Figure 3b. LSTTL output transitions at about 1.1V and the transition region varies several hundred millivolts over the temperature range. Also, since the transition region is closer to the low logic level, less ground noise can be tolerated on the input.
In typical systems, noise can be capacitively coupled to the signal lines. The amount of voltage coupled by capacitively induced currents is dependent on the impedance of the output driving the signal line. Thus, the lower the output impedance the lower the induced voltage. High-speed CMOS offers improved noise immunity over CD4000 in this respect because its output impedance is one tenth that of CD4000 and so it is about 7 times less susceptible to capacitively induced current noise.

(a)

(b)

## FIGURE 3. Input/Output Transfer Characteristics for (a) 'HCOO and (b) 'LSOO Nand Gate

The MM54HCT/MM74HCT sub-family of MM54HC/ MM74HC logic provides TTL compatible input logic voltage levels. This will enable TTL outputs to be guaranteed to correctly drive CMOS inputs. An incompatibility results because TTL outputs are only guaranteed to pull to a 2.7 V logic high level, which is not high enough to guarantee a valid CMOS logic high input. To design the entire family to be TTL compatible would compromise speed, input noise immunity and circuit size. This sub-family can be used to interface sub-systems implemented using TTL logic to CMOS sub-systems. The input level specifications of MM54HCT/MM74HCT circuits are the same as LSTTL. Minimum input high level is 2.0 V and the maximum low level is 0.8 V using a $5 \mathrm{~V} \pm 10 \%$ supply.

A fairly simple alternative to interfacing from LSTTL is to tie a pull-up resistor from the TTL output to $V_{C C}$, usually 4-10 $k \Omega$. This resistor will ensure that TTL will pull up to $V_{C C}$. (See Interfacing MM54HC/MM74HC High-Speed CMOS Logic application note.)

## High-Speed CMOS Input Current and Capacitance

Both standard "HC" and TTL compatible "HCT" circuits maintain the ultra low input currents inherent in CMOS circuits when CMOS levels are applied. This current is typically less than a nanoamp and is due to reverse leakages of the input protection diodes. Input currents are so small that they can usually be neglected. Since CMOS inputs present essentially no load, their fanout is nearly infinite.

Each CMOS input has some capacitance associated with it, as do TTL inputs. This capacitance is typically $3-5 \mathrm{pF}$ for MM54HC/MM74HC, and is due to package, input protection diode, and transistor gate capacitances. Capacitance information is given in the data sheets and is measured with all pins grounded except the test pin. This method is used because it yields a fairly conservative result and avoids capacitance meter and power supply ground loops and decoupling problems. Figure 4 plots typical input capacitance versus input voltage for HC-CMOS logic with the device powered on. The small peaking at 2.2 V is due to internal Miller feedback capacitance effects.
When comparing MM54HC/MM74HC input currents to TTL logic, 54LS/74LS does need significantly more input current. LSTTL requires $400 \mu \mathrm{~A}$ of current when a logic low is applied and $40 \mu \mathrm{~A}$ in the high state which is significantly more than the worst case $1 \mu \mathrm{~A}$ leakage that MM54HC/ MM74HC has.


FIGURE 4. Input Capacitance vs. Input Voltage for a Typical Device

## MM54HC/MM74HC Power Supply Voltage and Quiescent Current

Figure 5 compares the operating power supply range of high-speed CMOS to TTL and metal-gate CMOS. As can be seen, MM54HC/MM74HC can operate at power supply voltages from $2-6 \mathrm{~V}$. This range is narrower than the $3-15 \mathrm{~V}$ range of CD4000 and MM54C/MM74C CMOS. The narrower range is due to the silicon-gate CMOS process employed which has been optimized to attain high operating frequencies at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$. The 2-6V range is however much wider than the 4.5 V to 5.5 V range specified for TTL circuits, and guaranteeing operation down to 2 V is useful when operating CMOS off batteries in portable or battery backup applications.
The quiescent power supply current of the high-speed CMOS family is very similar to CD4000 and MM54C/ MM74C CMOS. When CMOS circuits are not switching there is no current path between $\mathrm{V}_{\mathrm{CC}}$ and ground, except for leakage currents which are typically much less than 1 $\mu \mathrm{A}$. These are due to diode and transistor leakages.


TL/F/5052-7
FIGURE 5. Comparison of Supply Range for "HC", "LS" and Metal-Gate


FIGURE 6. Typical Quiescent Supply Current Variation with Temperature

Figure 6 illustrates how this leakage increases with temperature by plotting typical leakage current versus temperature for an MSI and SSI device. As a result of this temperature dependence, there is a set of standardized ICc specifications which specify higher current at elevated temperatures. A summary of these specifications are shown in Table 1.

TABLE 1. Standardized Icc Specifications for MM54HC/MM74HC Logic at $25^{\circ} \mathrm{C}, 85^{\circ} \mathrm{C}$ and $125^{\circ} \mathrm{C}$ at $V_{\text {cC }}=6.0 \mathrm{~V}$

| Temperature | Gates | Flip-Flops | MSI |
| :---: | :---: | :---: | :---: |
| $25^{\circ} \mathrm{C}$ | $2 \mu \mathrm{~A}$ | $4 \mu \mathrm{~A}$ | $8 \mu \mathrm{~A}$ |
| $85^{\circ} \mathrm{C}$ | $20 \mu \mathrm{~A}$ | $40 \mu \mathrm{~A}$ | $80 \mu \mathrm{~A}$ |
| $125^{\circ} \mathrm{C}$ | $40 \mu \mathrm{~A}$ | $80 \mu \mathrm{~A}$ | $160 \mu \mathrm{~A}$ |

## Output Characteristics

One of the prime advantages of MM54HC/MM74HC over metal-gate CMOS (besides speed) is the output drive current, which is about ten times CD4000 or MM54C/MM74C logic. The larger output current enables high-speed CMOS to directly drive large fanouts of 54LS/74LS devices, and also enables HC-CMOS to more easily drive large capacitive loads. This improvement in output drive is due to a variety of enhancements provided by the silicon-gate process used. The basic current equation for a MOSFET is:

$$
I=(\text { Beta })(\text { Width } / \text { Length })\left(\left(V_{g}-V_{t}\right) V_{d}-0.5\left(V_{d}^{2}\right)\right)
$$

Where $\mathrm{V}_{\mathrm{g}}$ is the transistor gate voltage, $\mathrm{V}_{\mathrm{t}}$ is the transistor threshold voltage, and $V_{d}$ is the transistor drain voltage which is equivalent to the circuit output voltage. This CMOS process, when compared to metal-gate CMOS, has increased transistor gains, Beta, and lower threshold voltages, $V_{t}$. Also, improved photolithography has reduced the transistor lengths, and wider transistors are also possible because of tighter geometries.
Figure 7 compares the output high and low current specifications of MM74HC, 74LS and metal-gate CMOS for standard device outputs. High-speed CMOS has worst case output low current of 4 mA which is similar to low power Schottky TTL circuits, and offers symmetrical logic high and low currents as well. In addition, CMOS circuits whose functions make them ideal for use driving large capacitive loads have a larger output current of 6 mA . For example, these bus driver outputs are used on the octal flip-flops, latches, buffers, and bidirectional circuits.


FIGURE 7. Comparison of 74HC, 74LS and CD4000/ 74C Output Drive Currents, $\mathrm{IOH}_{\mathrm{OH}}$ and $\mathrm{IOL}_{\mathrm{OL}}$

Table 2 summarizes the various output current specifications for MM54HC/MM74HC CMOS along with their equivalent LSTTL fanouts. As Table 2 shows, the output currents of the MM54HC/MM74HC devices are derated from the MM74HC devices. The derating is caused by the decrease in current drive of the output transistors as temperature is increased. To show this, Figure 8 plots typical output source and sink currents against temperature for both standard and bus driver circuits. This variation is similar to that found in metal-gate CMOS, and so the same $-0.3 \%$ per ${ }^{\circ} \mathrm{C}$ derating that is used to approximate temperature derating of CD4000 and MM54C/MM74C can be applied to $54 \mathrm{HC} / 74 \mathrm{HC}$. As an example, the approximate worst case $25^{\circ} \mathrm{C}$ current drive one would expect by using the $4 \mathrm{~mA} 85^{\circ} \mathrm{C}$ data sheet number would be about 4 mA at $\mathrm{V}_{\text {OUT }}=0.26 \mathrm{~V}$, and this is what is specified in the device data sheets.


FIGURE 8. Typical Output (a) Source and (b) Sink Current Temperature for Standard and Bus Outputs

TABLE 2. Data Sheet Output Current Specifications for MM54HC/MM74HC Logic

| Device <br> $\mathrm{V}_{\text {CC }}=4.5 \mathrm{~V}$ | Output High <br> Current | Output Low <br> Current | LSTTL <br> Fanout |
| :--- | :---: | :---: | :---: |
| Standard 54 HC | $4.0 \mathrm{~mA}\left(\mathrm{~V}_{\text {OUT }}=3.7 \mathrm{~V}\right)$ | $4.0 \mathrm{~mA}\left(\mathrm{~V}_{\text {OUT }}=0.4 \mathrm{~V}\right)$ | 10 |
| Bus Driver 54 HC | $6.0 \mathrm{~mA}\left(\mathrm{~V}_{\text {OUT }}=3.7 \mathrm{~V}\right)$ | $6.0 \mathrm{~mA}\left(\mathrm{~V}_{\text {OUT }}=0.4 \mathrm{~V}\right)$ | 15 |
| Standard 74 HC | $4.0 \mathrm{~mA}\left(\mathrm{~V}_{\text {OUT }}=3.94\right)$ | $4.0 \mathrm{~mA}\left(\mathrm{~V}_{\text {OUT }}=0.33 \mathrm{~V}\right)$ | 10 |
| Bus 74 HC | $6.0 \mathrm{~mA}\left(\mathrm{~V}_{\text {OUT }}=3.94\right)$ | $6.0 \mathrm{~mA}\left(\mathrm{~V}_{\text {OUT }}=0.33 \mathrm{~V}\right)$ | 15 |

The data sheet specifications for output current are measured at only one output voltage for either source or sink current for each of three temperature ranges, room, commercial, and military. The outputs can supply much larger currents if larger output voltages are allowed. This is shown in Figures 9 and 10, which plot output current versus output voltage for both N -channel sink current and P-channel source current. Both standard and bus driver outputs are shown. For example, a standard output would typically sink 20 mA with $\mathrm{V}_{\mathrm{OL}}=1 \mathrm{~V}$, and typically capable of a short circuit current of 50 mA .


FIGURE 9. Typical P-Channel Output Source Current vs. Output Voltage for (a) Standard and (b) Bus Outputs

(a) $\mathrm{TL} / \mathrm{F} / 5052-14$

The output current and voltage characteristics of a logic circuit determine how well that circuit will switch its output when driving capacitive loads and transmission lines. The more current available, the faster the load can be switched. In order for HC-CMOS to achieve LSTTL performance, the outputs should have characteristics similar to LSTTL. This similarity is illustrated in Figure 11 by plotted typical LSTTL and HC-CMOS output characteristics together.
As the supply voltage is decreased, the output currents will decrease. Figure 12a plots the output sink current versus power supply voltage with a 0.4 V output voltage, and Figure 126 plots output source current against power supply with an output voltage of $\mathrm{V}_{\mathrm{CC}}-0.8 \mathrm{~V}$. It is interesting to note that MM54HC/MM74HC powered at $\mathrm{V}_{\mathrm{CC}}=3 \mathrm{~V}$, typically, will still drive 10 LSTTL inputs $\left(T=25^{\circ} \mathrm{C}\right)$.

## Absolute Maximum Ratings

Absolute maximum ratings are a set of guidelines that define the limits of operation for the MM54HC/MM74HC logic devices. To exceed these ratings could cause a device to malfunction and permanently damage itself. These limits are tabulated in Table 3, and their reasons for existing are discussed below.
The largest power supply voltage that should be applied to a device is 7 V . If larger voltages are applied, the transistors will breakdown, or "punch through". The smallest voltage that should be applied to a MM54HC/MM74HC circuit is -0.5 V . If more negative voltages are applied, a substrate diode would become forward biased. In both cases large currents could flow, damaging the device.


FIGURE 11. Comparison of Standard LSTTL and HC-CMOS Output (a) Source and (b) Sink Currents


FIGURE 12. Output (a) Sink and (b) Source Current

## Variation with Power Supply

High-speed CMOS inputs should not have DC voltages applied to them that exceed $V_{C C}$ or go below ground by more than 1.5 V . To do so would forward bias input protection diodes excessive currents which may damage them. In actuality the diodes are specified to withstand 20 mA current. Thus the input voltage can exceed 1.5 V if the designer limits his input current to less than 20 mA . The output voltages should be restricted to no less than -0.5 V and no greater than $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$, or the current must be limited to 20 mA . The same limitations on the input diodes apply to the outputs as well. This includes both standard and TRI-STATE outputs. These are DC current restrictions. In normal high speed systems, line ringing and power supply spiking unavoidably cause the inputs or outputs to glitch above these limits. This will not damage these diodes or internal circuitry. The diodes have been specifically designed to withstand momentary transient currents that would normally occur in high speed systems.

Additionally, there is a maximum rating on the DC output or supply currents as shown in Table 3. This is a restriction dictated by the current capability of the integrated circuit metal traces. Again this is a DC specification and it is expected that during switching transients the output and supply currents could exceed these specifications by several times these numbers.
For most CD4000 and MM54C/MM74C CMOS operating at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, the designer does not need to worry about excessive output currents, since the output transistors usually cannot source or sink enough current to stress the metal or dissipate excessive amounts of power. The high-speed CMOS devices do have much improved output characteristics, so care should be exercised to ensure that they do not draw excessive currents for long durations, i.e., greater than 0.1 seconds. It is also important to ensure that internal dissipation of a circuit does not exceed the package power dissipation. This will usually only occur when driving large currents into small resistive loads.

TABLE 3. Absolute Maximum Ratings for
MM54HC/MM74HC CMOS Logic

| Symbol | Parameter |  | Value | Unit |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | DC Supply Voltage |  | -0.5 to 7.0 | V |
| $\mathrm{V}_{\text {IN }}$ | DC Input Voltage |  | -1.5 to $\mathrm{V}_{C C}+1.5$ | V |
| $\mathrm{V}_{\text {OUT }}$ | DC Output Voltage |  | -0.5 to $\mathrm{V}_{C C}+0.5$ | V |
| lout | DC Current, Per Output Pin | Standard | $\pm 25$ | mA |
|  |  | Bus Driver | $\pm 35$ | mA |
| Icc | DC V ${ }_{C C}$ or Ground Current | Standard | $\pm 50$ | mA |
|  |  | Bus Driver | $\pm 70$ | mA |
| IIK, ${ }_{\text {l }}$ | Input or Output Diode Current |  | $\pm 20$ | mA |

## MM54HC/MM74HC Input Protection

As with any circuits designed with MOS transistors "HC" logic must be protected against damage due to excessive electrostatic discharges, which can sometimes occur during handling and assembly procedures. If no protection were provided, large static voltages appearing across any two pins of a MOS IC could cause damage. However, the new input protection which takes full advantage of the "HC" sili-con-gate process has been carefully designed to reduce the susceptibility of these high-speed CMOS circuits to oxide rupture due to large static voltages. In conjunction with the input protection, the output parasitic diodes also protect the circuit from large static voltages occuring between any input, output, or supply pin.
Figure 13 shows a schematic of the input protection network employed. The network consists of three elements: a polysilicon resistor, a diode connected to $\mathrm{V}_{\mathrm{Cc}}$, and a distributed diode-resistor connected to ground. This high-speed process utilizes the poly resistor to more effectively isolate the input diodes than the diode-resistor used in metal-gate CMOS. This resistor will slow down incoming transients and dissipate some of their energy. Connected to the resistor are the two diodes which clamp the input spike and prevent
large voltages from appearing across the transistor. These diodes are larger than those used in metal-gate CMOS to enable greater current shunting and make them less susceptable to damage. The input network is ringed by $\mathrm{V}_{\mathrm{CC}}$ and ground diffusions, which prevent substrate currents caused by these transients from affecting other circuitry.

The parasitic output diodes (Figure 13) that isolate the output transistor drains from the substrate are also important in preventing damage. They clamp large voltages that appear across the output pins. These diodes are also ringed by $\mathrm{V}_{\mathrm{CC}}$ and ground diffusions to again shunt substrate currents, preventing damage to other parts of the circuit.

## Summary

The MM54HC/MM74HC, because of many process enhancements, does provide a combination of features from 54LS/74LS and metal-gate CMOS logic families. Highspeed CMOS gives the designer increased flexibility in power supply range over LSTTL, much larger output drive than CMOS has previously had, wider noise immunity than 54LS/ 74LS, and low CMOS power consumption.


FIGURE 13. Schematic Diagram of Input and Output Protection Structures

## Interfacing to MM54HC/ MM74HC High-Speed CMOS Logic

On many occasions it might be necessary to interface MM54HC/MM74HC logic to other types of logic or to some other control circuitry. HC-CMOS can easily be interfaced to any other logic family including 54LS/74LS TTL, MM54C/ MM74C, CD4000 CMOS and 10,000 ECL logic. Logic interfacing can be sub-divided into two basic categories: interfacing circuitry operating at the same supply voltage and interfacing to circuitry operating on a different voltage. In the latter case, some logic level translation is usually required, but many easily available circuits simplify this task. Usually, both instances require little or no external circuitry.

## Interfacing Between TTL and MM54HC/MM74HC Logic

This high-speed CMOS family can operate from 2-6V, however, in most applications which interface to TTL, both logic families will probably operate off the same 5 V TTL supply. The interconnection can be broken down into two categories: TTL outputs driving CMOS inputs, and CMOS outputs driving TTL inputs. In both cases the interface is very simple.
In the first case, TTL driving HC, there are some minor differences in TTL specifications for totem-pole outputs and high-speed CMOS input specifications. The TTL output low level is completely compatible with the MM54HC/MM74HC input low, but TTL outputs are specified to have an output high level of 2.4 V (2.7V for LSTTL). High-speed CMOS's

National Semiconductor
Application Note 314
Larry Wakeman
June 1983

logic " 1 " input level is $3.5 \mathrm{~V}\left(\mathrm{~V}_{\mathrm{CC}}=5.0 \mathrm{~V}\right)$, so TTL is not guaranteed to pull a valid CMOS logic "1" level. If the TTL circuit is only driving CMOS, its output voltage is usually about 3.5 V . HC-CMOS typically recognizes levels greater than 3V as a logic high, so in most instances TTL can drive MM74HC/MM54HC.
To see why TTL does not pull up further, Figure 1a shows a typical standard TTL gate's output schematic. As the output pulls up, it can go no higher than two diode voltage drops below $\mathrm{V}_{\mathrm{CC}}$ due to Q2 and D2. So when operating with a 5 V supply, the TTL output cannot go much higher than about 3.5V. Figure 16 shows an LSTTL gate, which has an output structure formed by Q2 and Q4. As the LSTTL output goes high, these two transistors cannot pull higher than two baseemitter voltage drops below $V_{C C}$, and, as above, the output cannot go much higher than 3.5 V . If the output of either the LSTTL or TTL gate is loaded or the off sink transistor has some collector leakages, the output voltage will be lower.
Many LSTTL and ALSTTL circuits take R2 of Figure $2 b$ and instead of connecting it to ground, it is connected to the output. This enables the TTL output to go to 4.3 V ( $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$ ) which is more than adequate to drive CMOS. A simple measurement of open circuit $\mathrm{V}_{\mathrm{OH}}$ can verify this circuit configuration.

(a)

(b)

FIGURE 1. Schematic Diagrams for Typical (a) Standard and
(b) Low Power Schot+ry TTL Outputs

Since LSTTL specifications guarantee a 2.7 V output high level instead of a 3.5 V output high，when designing to the worst case characteristics greater compatibility is some－ times desired．One solution to increase compatibility is to raise the output high level on the TTL output by placing a pull－up resistor from the TTL output to $V_{C C}$ ，as shown in Figure 2．When the output pulls up，the resistor pulls the voltage very close to $\mathrm{V}_{\mathrm{CC}}$ ．The value of the resistor should be chosen based on the LSTTL and CMOS fanout of the LS gate．Figure 3 shows the range of pull－up resistors values versus LS fanout that can be used．For example，if an LSTTL device is driving only CMOS circuits，the resistor val－ ue is chosen from the left axis which corresponds to a zero LSTTL fanout．
A second solution is to use one of the many MM54HCT／ MM74HCT TTL input compatible devices．These circuits have a specially designed input circuit that is compatible with TTL logic levels．Their input high level is specified at 2.0 V and their input low is 0.8 V with $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%$ ．Thus LS can be directly connected to HC logic and the extra pull－ up resistors can be eliminated．The direct interconnection of the TTL to CMOS translators is shown in Figure 4.
If TTL open collector outputs with a pull－up resistor are driv－ ing MM54HC／MM74HC logic，there is no interface circuitry needed as the external pull－up will pull the output to a high level very close to $\mathrm{V}_{\mathrm{CC}}$ ．The value of this pull－up for LS gates has the same constraints as the totem－pole outputs and its value can be chosen from Figure 2 as well．The special TTL to CMOS buffers may also be used in this case， but they are not necessary．．


FIGURE 3．Range of Pull－Up Resistors for Low Power Schottkey TTL to CMOS Interface

When MM54HC／MM74HC outputs are driving TTL inputs， as shown in Figure 5，there is no incompatibility．Both the high and low output voltages are compatible with TTL．The only restriction in high－speed CMOS driving TTL is the same fanout restrictions that apply when TTL is driving TTL．


FIGURE 2．Interfacing LSTTL Outputs to Standard CMOS Inputs Using a Pull－Up Resistor


FIGURE 4. LSTTL Outputs Directly Drives MM54HCT/MM74HCT Logic Directly Which Can Interface to MM54HC/MM74HC


FIGURE 5. High-Speed CMOS Can Directly Connect Up to LSTTL Within its Fanout Restrictions

High-speed CMOS has much improved output drive compared to CD4000 and MM54C/MM74C metal-gate CMOS logic. Figure 6 tabulates the fanout capabilities for this family. MM54HC/MM74HC standard outputs have a fanout capability of driving 10 LSTTL equivalent load and MM74HC bus driver outputs can drive up to 15 LSTTL inputs. It is unlikely that greater fanouts will be necessary, but several gates can be paralleled to increase output drive.

## MM54HC/MM74HC and NMOS/HMOS Interconnection

With the introduction of CMOS circuits that are speed-equivalent to LSTTL, these fast CMOS devices will replace much of the bipolar support logic for many NMOS and HMOS microprocessor and LSI circuits. As a group, there is no real standard set of input and output specifications, but most NMOS circuits conform to TTL logic input and output logic level specifications.
NMOS outputs will typically pull close to $V_{C C}$. As with LSTTL, standard MM54HC/MM74HC CMOS inputs will typically accept NMOS outputs directly. However, to improve compatibility the MM54HCT/MM74HCT series of TTL compatible circuits may be used. These devices are particularly useful in microprocessor systems, since many of the octal devices are bus oriented and have pin-outs with inputs and outputs on opposite sides of the package. As with LSTTL, a second solution is to add a pull-up resistor between the NMOS output and $\mathrm{V}_{\mathrm{CC}}$. Both methods are shown in Figure 7.
MM54HC/MM74HC outputs can directly drive NMOS inputs. In fact, this situation is the same as if high-speed CMOS was driving itself. NMOS circuits have near zero input current and usually have input voltage levels that are TTL compatible. Thus MM54HC/MM74HC needs no additional circuitry to drive NMOS and there is also virtually no DC fanout restriction.

## Interfacing High-Speed CMOS to MM54C/MM74C, CD4000 and CMOS-LSI

MM54HC/MM74HC CMOS and metal-gate CMOS logic interconnection is trivial. When both families are operated for
the same power supply, no interface circuitry is needed. MM54HC/MM74HC, CD4000 and MM54C/MM74C logic families are completely input and output logic level compatible. Since both families have very low input currents, there is essentially no fanout limitations for either family.
The same input and output compatibility of the HC-CMOS makes it also ideal for use interfacing to CMOS-LSI circuits. For example, MM54HC/MM74HC can be directly connected to the NSC800, and 80C48 microprocessors and other $\mathrm{P}^{2} \mathrm{CMOS}$ products, as well as CMOS telecommunications products.

## MM54HC/MM74HC to ECL Interconnection

There may be some instances where an ECL logic system must be connected to high-speed CMOS logic. There are several possible methods to interconnect these families. Figure 8 shows one method which uses the 10125/10525 ECL to TTL interface circuit to go from ECL to HC-CMOS logic and the 10124/10524 to connect CMOS outputs to ECL inputs. These devices allow the CMOS to operate with $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ while the ECL circuitry uses a -5.2 V supply.
An alternate approach would be to operate the CMOS from the -5.2 V ECL supply as shown in Figure 9. Thus CMOS outputs could be directly connected to ECL inputs.

## Logic Interfaces Requiring Level Translation

There are many instances when interfacing from one logic family to another that the other logic family will be operating from a different power supply voltage. If this is the case, a level translation must be accomplished. There are many different permutations of up and down level conversions that may be required. A few of the more likely ones are discussed here.

| HC-CMOS Equivalent | LSTTL |  | TTL |  | S-TTL |  | ALS-TTL |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Fanouts | Min | Typ | Min | Typ | Min | Typ | Min | Typ |
| Standard Output <br> MM54HC/MM74HC | 10 | 20 | 2 | 4 | 2 | 4 | 20 | 40 |
| Bus Driver Output <br> MM54HC/MM74HC | 15 | 30 | 4 | 8 | 3 | 6 | 30 | 60 |

FIGURE 6. Equivalent Fanout Capabilities of
High-Speed CMOS Logic

(a)

(b)

FIGURE 7. Improved Compatibility NMOS to CMOS Connection Using
(a) TTL Input Compatible Devices or (b) External Pull-Up Resistors


If MM54HC/MM74HC is operated in a battery back up application for a TTL system, high-speed CMOS may be operated at $\mathrm{V}_{\mathrm{CC}}=2-3 \mathrm{~V}$ and can be connected to 5V TTL. CMOS operating at 3 V can be directly connected to TTL since its input and output levels are compatible with TTL, and the

TTL output levels are compatible with CMOS inputs, as shown in Figure 10. When high-speed CMOS is operated at 2 V , the TTL outputs will exceed the CMOS power supply and the CMOS outputs will just barely pull high enough to drive TTL, so some level translation will be necessary.

(b)

FIGURE 10. When HC-CMOS Is Operating At $\mathrm{V}_{\mathrm{Cc}}=3 \mathrm{~V}$ No Logic Level Conversion Circuitry Is Needed

CD4000 and MM54C/MM74C metal-gate CMOS logic can be operated over a wider supply range that MM54HC/ MM74HC, and because of this there will be instances when metal-gate CMOS and HC-CMOS will be operated off different supply voltages. Usually 9 V to 15 V CD4000 logic levels
will have to be down converted to 5 V high-speed CMOS levels. Figure 11 shows several possible down conversion techniques using either a CD4049, CD4050, MM54HC4049, MM54HC4050, or MM54C906.

(a)


Since CMOS has a high input impedance, another possibility is to use a resistor voltage divider for down level conversion as shown in Figure 12. Voltage dividers will, however, dissipate some power.

Up conversion from MM54HC/MM74HC to metal-gate CMOS can be accomplished as shown in Figure 13. Here an MM54C906 open drain buffer with a pull-up resistor tied to the larger power supply is used.


FIGURE 12. CMOS to "HC" CMOS Logic Level Translation Using Resistor Divider


FIGURE 13. HC-CMOS to CD4000 or 74C Series CMOS Connection with Logic Level Conversion Using an Open Drain CMOS Circuit


FIGURE 14. Interfacing Between HC-CMOS and High Voltage Control Logic

## High Voltage and Industrial Control Interfaces

On occasion, interfacing to industrial and automotive control systems may be necessary. If these systems operate within the metal-gate CMOS supply range, interfacing MM54HC/ MM74HC to them is similar to interfacing to CD4000 operating at a higher supply. In rugged industrial environments, care may be required to ensure that large transients do not harm the CMOS logic. Figure 14 shows a typical connection to a high voltage system using diode clamps for input and output protection.
The higher drive of HC-CMOS can enable direct connection to relay circuits, but additional isolation is recommended. Clamp diodes should again be used to prevent spikes generated by the relay from harming the CMOS device. For higher current drive an external transistor may be used to interface to high-speed CMOS. Both of these are shown in Figure 15. Also, the higher drive enables easy connection to SCR's and other power control semiconductors as shown in Figure 16.

## Conclusion

Interfacing between different logic families is not at all difficult. In most instances, when no logic level translation between is done, no external circuitry is needed to interconnect logic families. Even though the wide supply range of MM54C/MM74C and CD4000 creates many possible logic level conversion interface situations, most are easily handled by employing a minimum of extra circuitry. Additionally, several special interface devices also simplify logic level conversion.


FIGURE 15. Interfacing MM54HC/MM74HC to Relays


TL/F/5053-18
FIGURE 16. MM54HC/MM74HC Driving an SCR

## AC Characteristics of MM54HC/MM74HC High-Speed CMOS

When deciding what circuits to use for a design, speed is most often a very important criteria. MM54HC/MM74HC is intended to offer the same basic speed performance as low power Schottky TTL while giving the designer the low power and high noise immunity characteristics of CMOS. In other words, HC-CMOS is about ten times faster than CD4000 and MM54C/MM74C metal-gate CMOS logic. Even though HC-CMOS logic does have speeds similar to LSTTL, there are some differences in how this family's speeds are specified, and how various parameters affect circuit performance.
To give the designer an idea of the expected performance, this discussion will include how the AC characteristics of high-speed CMOS are specified. This logic family has been specified so that in the majority of applications, the specifications can be directly applied to the design. Since it is impossible to specify a device under all possible situations, performance variations with power supply, loading and temperature are discussed, and several easy methods for determining propagation delays in nearly any situation are also described. Finally, it is useful to compare the performance of HC-CMOS to 54LS/74LS and to CD4000.

## Data Sheet Specifications

Even though the speeds achieved by this high-speed CMOS family are similar to LSTTL, the input, output and power supply characteristics are very similar to metal-gate CMOS. Because of this, the actual measurements for various timing parameters are not done the same way as TTL. The MM54HCT/MM74HCT TTL input compatible circuits are an exception.
Standard HC-CMOS AC specifications are measured at $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}, 4.5 \mathrm{~V}, 6.0 \mathrm{~V}$ for room, military and commercial temperature ranges. Also HC is specified with LS equivalent supply ( 5.0 V ) and load conditions to enable proper comparison to low power Schottkey TTL. Input signal levels are ground to $\mathrm{V}_{\mathrm{C}}$ with rise and fall times of 6 ns ( $10 \%$ to $90 \%$ ). Since standard CMOS logic has a logic trip point at about mid-supply, and the outputs will transition from ground to $\mathrm{V}_{\mathrm{CC}}$, timing measurements are made from the $50 \%$ points on input and output waveforms. This is shown in Figure 1. Using the mid-supply point gives a more accurate representation of how high-speed CMOS will perform in a CMOS system. This is different from the 1.3 V measurement point and ground to 3 V input waveforms that are used to measure TTL timing.
This output loading used for data sheet specifications fall into two categories, depending on the output drive capability of the specific device. The output drive categories are standard outputs ( $\mathrm{I}_{\mathrm{OL}}=4 \mathrm{~mA}$ ) and bus driver outputs ( $\mathrm{l}_{\mathrm{OL}}=6 \mathrm{~mA}$ ). Timing measurements for standard outputs are made using a 50 pF load. Bus driver circuits are measured using both a 50 pF and 150 pF load. In all AC tests, the test load capacitance includes all stray and test jig capacitances.
TRI-STATE ${ }^{\circledR}$ measurements where the outputs go from an active output level to a high impedance state, are made using the same input waveforms described above, but the timing is measured to the $10 \%$ or $90 \%$ points on the output waveforms. The test circuit load is composed of a 50 pF capacitor and a $1 \mathrm{k} \Omega$ resistor. To test $\mathrm{t}_{\mathrm{PHZ}}$, the resistor is

National Semiconductor Application Note 317
Larry Wakeman June 1983

swiched to ground, and for tpLz it is switched to $V_{C C}$. The TRI-STATE test circuit and typical timing waveforms are shown in Figure 2.
Measurements, where the output goes from the high impedance state to active output, are the same except that measurements are made to the $50 \%$ points and for bus driver devices both 50 pF and 150 pF capacitors are used.

(a)

(b)


TL/F/5067-3
(c)

FIGURE 1. Typical Timing Waveform for (a) Propagation Delays, and (b) Clocked Delays. Also Test Circuit (c) for These Waveforms ( $\mathbf{t}_{\mathrm{r}}=\mathbf{t}_{\mathbf{f}}=\mathbf{n n s}$ )


FIGURE 2. Typical TRI-STATE (a) Timing Waveforms and (b) Test Circuit

Note: Some early data sheets used a different test circuit. This has been changed or will be changed.

The MM54HCT/MM74HCT TTL input compatible devices are intended to operate with TTL devices, and so it makes sense to specify them the same way as TTL. Thus, as shown in Figure 3, typical timing input waveforms use 0-3V levels and timing measurements are made from the 1.3 V levels on these signals. The test circuits used are the same as standard HC input circuits. This is shown in Figure 3. These measurements are compatible with TTL type specified devices.
Specifying standard MM54HC/MM74HC speeds using 2.5V input measurement levels does represent a specification incompatibility between TTL and most RAM/ROM and microprocessor speed specifications. It should not, however, present a design problem. The timing difference that results from using different measurement points is the time it takes for an output to make the extra excursion from 1.3 V to 2.5 V . Thus, for a standard high-speed CMOS output, the extra transition time should result, worst case, in less than a 2 ns increase in the circuit delay measurement for a 50 pF load. Thus in speed critical designs adding 1-2 ns safely enables proper design of HC into the TTL level systems.

## Power Supply Affect on AC Performance

The overall power supply range of MM54HC/MM74HC logic is not as wide as CD4000 series CMOS due to performance optimization for 5 V operation; however, this family can operate over a $2-6 \mathrm{~V}$ range which does enable some versatility,

(a)


TL/F/5067-7
(b)

FIGURE 3. Typical Timing Waveforms for (a) Propagation Delays, and (b) Clocked Delays for 54HCT/ 74HCT Devices ( $t_{r}=t_{f}=6 \mathrm{~ns}$ )
especially when battery operated. Like metal-gate CMOS, lowering the power supply voltage will result in increased circuit delays. Some typical delays are shown in Figure 4. As the supply voltage is decreased from 5 V to 2 V , propagation delays increase by about two to three times, and when the voltage is increased to 6 V , the delays decrease by $10-15 \%$.


FIGURE 4. Typical Propagation Delay Variations of 74HC00, 74HC139, 74HC174 with Power Supply

In some designs it may be important to calculate the expected propagation delays for a specific situation not covered in the data sheet. This can easily be accomplished by using the normalized curve of Figure 5 which plots propagation delay variation constant, $t(V)$, versus power supply voltage normalized to 4.5 V and 5 V operation. This constant, when used with the following equation and the data sheet 5.0 V specifications, yields the required delay at any power supply.

$$
\operatorname{tpD}_{P D}(\mathrm{~V})=[\mathrm{t}(\mathrm{~V})]\left[\mathrm{t}_{\mathrm{PD}}(5 \mathrm{~V})\right] \quad 1.0
$$

Where $t_{P D}(5 \mathrm{~V})$ is the data sheet delay and $\mathrm{t}_{\mathrm{PD}}(\mathrm{V})$ is the resultant delay at the desired supply voltage. This curve can also be used for the $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ specifications.
For example, to calculate the typical delay of the 74 HCOO at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$, the data sheet typical of 9 ns ( 15 pF load) is used. From Figure $5 \mathrm{t}(\mathrm{V})$ is 0.9 , so the 6 V delay would be 8 ns .


TL/F/5067-9
FIGURE 5. MM54HCMM74HC Propagation Delay Variation Vs. Power Supply Normalized to $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$, and $\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}$

## Speed Variation with Capacitive Loading

When high-speed CMOS is designed into a CMOS system, the load on a given output is essentially capacitive, and is the sum of the individual input capacitances, TRI-STATE output capacitances, and parasitic wiring capacitances. As the load is increased; the propagation delay increases. The rate of increase in delay for a particular device is due to the increased charge/discharge time of the output and the load. The rate at which the delay changes is dependent on the output impedance of the MM54HC/MM74HC circuit. As mentioned, for high-speed CMOS, there are two output structures: bus driver and standard.
Figure 6 plots some typical propagation delay variations against load capacitance. To calculate under a particular load condition what the propagation delay of a circuit is, one need only know what the rate of change of the propagation delay with the load capacitance and use this number to extrapolate the delay from the data sheet vaue to the desired value. Figure 7 plots this constant, $\mathrm{t}(\mathrm{C})$, against power supply voltage variation. Thus, by expanding on equation 1.0, the propagation delay at any load and power supply can be calculated using:

$$
t_{P D}(C, V)=\left[t(C)\left(C_{L}-15 p F\right)\right]+\left[t_{P D}(5 \mathrm{~V}) t(\mathrm{~V})\right]
$$

Where $t(V)$ is the propagation delay variation with power supply constant, $\left.\operatorname{tPD}^{(5 V}\right)$ is the data sheet 4.5 V (use ( $\mathrm{C}_{\mathrm{L}}-=50 \mathrm{pF}$ ) in equation) or 5 V delay, $\mathrm{C}_{\mathrm{L}}$ is the load capacitance and $\mathrm{t}_{\mathrm{PD}}(\mathrm{C}, \mathrm{V})$ is the resultant propagation delay at the desired load and supply. This equation's first term is the difference in propagation delay from the desired load and the data sheet specification load. The second term is essentially equation 1.0. If the delay is to be calculated at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$, then $\mathrm{t}(\mathrm{V})=1$ and $\mathrm{t}(\mathrm{C})=0.042 \mathrm{~ns} / \mathrm{pF}$ (standard output), $0.028 \mathrm{~ns} / \mathrm{pF}$ (bus output).
Using the previous 74 HCOO example, the delay at $\mathrm{V}_{\mathrm{CC}}=6 \mathrm{~V}$ and a 100 pF load is:

$$
\operatorname{tPD}(100 \mathrm{pF}, 6 \mathrm{~V})=(0.042)(100-15)+(0.9 \times 9)=11 \mathrm{~ns}
$$



FIGURE 6. Typical Propagation Delay Variation With Load Capacitance for 74HC04, 74HC164, 74HC240, 74HC374


TL/F/5067-11
FIGURE 7. Propagation Delay Capacitance Variation Constant Vs. Power Supply

## Speed Variations with Change in Temperature

Changes in temperature will cause some change in speed. As with CD4000 and other metal-gate CMOS logic parts, MM54HC/MM74HC operates slightly slower at elevated temperatures, and somewhat faster at lower temperatures. The mechanism which causes this variation is the same as that which causes variations in metal-gate CMOS. This
factor is carrier mobility, which decreases with increase in temperature, and this causes a decrease in overall transistor gain which has a corresponding affect on speed.
Figure 8 shows some typical temperature-delay variations for some high-speed CMOS circuits. As can be seen, speeds derate fairly linearly from $25^{\circ} \mathrm{C}$ at about $-0.3 \% / \mathrm{C}$. Thus, $125^{\circ} \mathrm{C}$ propagation delays will be increased about $30 \%$ from $25^{\circ} \mathrm{C} .54 \mathrm{HC} / 74 \mathrm{HC}$ speeds are specified at room temperature, -40 to $85^{\circ} \mathrm{C}$ (commercial temperature range), and -55 to $125^{\circ} \mathrm{C}$ (military range). In virtually all cases the numbers given are for the highest temperature.
To calculate the expected device speeds at any temperature, not specified in the device data sheet, the following equation can be used:

$$
\operatorname{t}_{\mathrm{PD}}(\mathrm{~T})=[1+((\mathrm{T}-25)(0.003))]\left[\mathrm{t}_{\mathrm{PD}}(25)\right]
$$

Where $t_{P D}(T)$ is the delay at the desired temperature, and $t_{\text {PD }}(25)$ is the room temperature delay. Using the 74 HCO example from the previous section, the expected increase in propagation delay when operated at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and $85^{\circ} \mathrm{C}$ is $[1+(85-25)(0.003)](10 \mathrm{~ns})]=12 \mathrm{~ns}$. The expected delay at some other supply can also be calculated by calculating the room temperature delay then calculating the delay at the desired temperature.


FIGURE 8. Typical Propagation Delay Variation With Temperature for $54 \mathrm{HCO2}, 54 \mathrm{HC} 390$, 54HC139, 54HC151

## Output Rise and Fall, Setup and Hold Times and Pulse Width Performance Variations

So far, the previous discussion has been restricted to propagation delay variations, and in most instances, this is the most important parameter to know. Output rise and fall times may also be important. Unlike TTL type logic families HC specifies these in the data sheet. High-speed CMOS outputs were designed to have typically symmetrical rise and fall times. Output rise and fall time variations track very closely the propagation delay variations over temperature and supply. Figure 9 plots rise and fall time against output load at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and at room temperature. Load variation of the transition time is twice the delay variation because delays are measured at halfway points on the waveform transition.
Sểup times and pulse width performance under different conditions may be necessary when using clocked logic circuits. These parameters are indirect measurements
of internal propagation delays. Thus they exhibit the similar temperature and supply dependence as propagation delays. They are, however, independent of output load conditions.


OUTPUT LOAD CAPACITANCE-pF
TL/F/5067-13

> FIGURE 9. Typical Output Rise or Fall Time Vs. Load For Standard and Bus Driver Outputs

## Input Rise and Fall Times

Another speed consideration, though not directly related to propagation delays, is input rise and fall time. As with other high-speed logic families and also CD4000B and 54C/74C CMOS, slow input rise and fall times on input signals can cause logic problems.
Typically, small signal gains for a MM54HC/MM74HC gate is greater than 1000 and, if input signals spend appreciable time between logic states, noise on the input or power supply will cause the output to oscillate during this transition. This oscillation could cause logic eriors in the user's circuit as well as dissipate extra power unnecessarily. For this reason MM54HC/MM74HC data sheets recommend that input rise and fall times be shorter than 500 ns at $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$.
Flip-flops and other clocked circuits also should have their input rise and fall times faster than 500 ns at $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$. If clock input rise and fall times become too long, system noise can generate internal oscillations, causing the internal flip-flops to toggle on the wrong external clock edge. Even if no noise were present, internal clock skew caused by slow rise times could cause the logic to malfunction.
If lońg rise and fall times are unavoidable, Schmitt triggers ('HC14/'HC132) or other special devices that employ Schmitt trigger circuits should be used to speed up these input signals.

## Logic Family Performance Comparison

To obtain a better feeling of how high-speed CMOS compares to bipolar and other CMOS logic families, Figure 10 plots MM54HC/MM74HC, 54LS/74LS and CD4000B logic device speeds versus output loading. HC-CMOS propagation delay and delay variation with load is nearly the same as LSTTL and about ten times faster than metal-gate CMOS. Utilizing a silicon-gate process enables achievement of LSTTL speeds, and the large output drive of this family enables the variation with loading to be nearly the same as LSTTL as well.
When comparing to CD4000 operating at $5 \mathrm{~V}, \mathrm{HC}$-CMOS is typically ten times faster, and about three times faster than CD4000 logic operating at 15V. This is shown in Figure 11.


TL/F/5067-14
FIGURE 10. Comparison of LSTTL and High-Speed CMOS Delays

At 5V CD4000 has about a tenth the output drive of MM54HC/MM74HC and as seen in Figure 10, the capacitive delay variation is much larger.
As shown in Figure 12, the temperature variation of HC CMOS is similar to CD4000. This is due to the same physical phenomenon in both families. The 54LS/74LS logic family has a very different temperature variation, which is due to different circuit parameter variations. One advantage to CMOS is that its temperature variation is predictable, but with LSTTL, sometimes the speed increases and other times speed decreases with temperature.
The inherent symmetry of MM54HC/MM74HC's logic levels and rise and fall times tends to make high to low and low to high propagation delay very similar, thus making these parts easy to use.


TL/F/5067-15
FIGURE 11. Comparison of Metal-Gate CMOS and High-Speed CMOS Delays


TEMPERATURE- ${ }^{\circ} \mathrm{C}$
TL/F/506́7-16
FIGURE 12. Comparison of HC-CMOS, Metal-Gate CMOS, and LSTTL Propagation Delay Vs. Temperature

## Conclusion

High-speed CMOS circuits are speed compatible with 54LS/74LS circuits, not only on the data sheets, but even driving different loads. In general, HC-CMOS provides a large improvement in performance over older metal-gate CMOS.
By using some of the equations and curves detailed here, along with data sheet specifications, the designer can very closely estimate the performance of any MM54HC/ MM74HC device. Even though the above examples illustrate typical performance calculations, a more conservative design can be implemented by more conservatively estimating various constants and using worst case data sheet limits. It is also possible to estimate the fastest propagation delays by using speeds about $0.4-0.7$ times the data sheet typicals and aggressively estimating the various constants.

## Comparison of MM54HC/MM74HC to 54LS/74LS, 54S/74S and 54ALS/74ALS Logic

The MM54HC/MM74HC family of high speed logic components provides a combination of speed and power characteristics that is not duplicated by bipolar logic families or any other CMOS family. This CMOS family has operating speeds similar to low power Schottky (54LS/74LS) technology. MM54HC/MM74HC is approximately half as fast (delays are twice as long) as the 54ALS/74ALS and $54 \mathrm{~S} / 74 \mathrm{~S}$ logic. Compared to CD4000 and 54C/74C, this is an order of magnitude improvement in speed, which is achieved by utilizing an advanced 3.5 micron silicon gate-recessed oxide CMOS process. The MM54HC/MM74HC components are designed to retain all the advantages of older metal gate CMOS, plus provide the speeds required by today's high speed systems.
Another key advantage of the MM54HC/MM74HC family is that it provides the functions and pin outs of the popular 54LS/74LS series logic components. Many functions which are unique to the CD4000 metal gate CMOS family have also been implemented in this high speed technology. In addition, the MM54HC/MM74HC family contains several special functions not previously implemented in CD4000 or 54LS/74LS.
Although the functions and the speeds are the same as 54LS/74LS, some of the electrical characteristics are different from either LS-TTL, S-TTL or ALS-TTL. The following discusses these differences and highlights the advantages and disadvantages of high speed CMOS.

## AC PERFORMANCE

As mentioned previously, the MM54HC/MM74HC logic family has been designed to have speeds equivalent to LS-TTL,

National Semiconductor Application Note 319 Larry Wakeman June 1983
and to be 8-10 times faster than CD4000B and MM54C/ MM74C logic. Table I compares high speed CMOS to the bipolar logic families. HC-CMOS gate delays are typically the same as LS-TTL, and ALS-TTL is two to three times faster. S-TTL is also about twice as fast as HC-CMOS. Flipflop and counter speeds also follow the same pattern.
Also, HC logic's propagation delay variation due to changes in capacitive loading is very similar to LS-TTL. Figure 1 illustrates this by plotting delay versus loading for the various bipolar logic families and MM54HC/MM74HC. HC-CMOS has virtually the same speed and load-delay variation as


TL/F/5101-1

FIGURE 1. HC, LS, ALS, S Comparison of Propagation Delay vs Load for a NAND Gate

TABLE I. COMPARISON OF TYPICAL AC PERFORMANCE OF LS-TTL, S-TTL, ALS-TTL AND HC-CMOS

| Gates |  | LS-TTL | ALS-TTL | HC-CMOS | S-TTL | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 74XX00 | Propagation Delay | 8 | 5 | 8 | 4 | ns |
| 74XX04 | Propagation Delay | 8 | 4 | 8 | 3 | ns |
| Combinational MSI |  |  |  |  |  |  |
| 74XX139 | Propagation Delay Select Enable | $\begin{aligned} & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & 25 \\ & 20 \end{aligned}$ | $\begin{aligned} & 8 \\ & 7 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| 74XX151 | Propagation Delay Address Strobe | $\begin{aligned} & 27 \\ & 26 \end{aligned}$ | $\begin{aligned} & 8 \\ & 7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 17 \end{aligned}$ | $\begin{aligned} & 12 \\ & 12 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| 74XX240 | Propagation Delay Enable/Disable Time | $\begin{aligned} & 12 \\ & 20 \end{aligned}$ | $\begin{aligned} & 3 \\ & 7 \end{aligned}$ | $\begin{aligned} & 10 \\ & 17 \end{aligned}$ | $\begin{gathered} 5 \\ 10 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| Clocked MSI |  |  |  |  |  |  |
| 74XX174 | Propagation Delay Operating Frequency | $\begin{aligned} & 20 \\ & 40 \end{aligned}$ | $\begin{gathered} 7 \\ 50 \end{gathered}$ | $\begin{array}{r} 18 \\ \cdot \quad 50 \end{array}$ | $\begin{gathered} 13 \\ 100 \end{gathered}$ | $\begin{gathered} \mathrm{ns} \\ \mathrm{MHz} \end{gathered}$ |
| 74XX374 | Propagation Delay Enable/Disable Time Operating Frequency | $\begin{aligned} & 19 \\ & 21 \\ & 50 \end{aligned}$ | $\begin{gathered} 7 \\ 9 \\ 50 \end{gathered}$ | $\begin{aligned} & 16 \\ & 17 \\ & 50 \end{aligned}$ | $\begin{gathered} 11 \\ 11 \\ 100 \end{gathered}$ | $\begin{gathered} \text { ns } \\ \mathrm{ns} \\ \mathrm{MHz} \end{gathered}$ |

LS-TTL'and, as is expected, is slower than ALS and S-TTL logic. The slopes of these lines indicate the amount of variation in speed with loading, and are dependent on the output impedance of the particular logic gate. The delay variation of LS-TTL and HC-CMOS is similar whereas ALS-TTL and S-TTL have slightly less variation.

## POWER DISSIPATION

CD4000B and MM54C/MM74C CMOS devices are well known for extremely low quiescent power dissipation, and high speed CMOS retains this feature. Table II compares typical HC static power consumption with LS, ALS and STTL. Even CMOS MSI dissipation is well below $1 \mu \mathrm{~W}$ while LS-TTL dissipation is many milliwatts. This makes MM54HC/MM74HC ideal for battery operated or ultra-low power systems where the system may be put to "sleep" by shutting off the system clock.

TABLE II. COMPARISON OF TYPICAL QUIESCENT SUPPLY CURRENT FOR VARIOUS LOGIC FAMILIES

|  | HC-CMOS | LS-TTL | ALS-TTL | S-TTL |
| :--- | :---: | :---: | :---: | :---: |
| SSI | $0.0025 \mu \mathrm{~W}$ | 5.0 mW | 2.0 mW | 75 mW |
| Flip-Flop | $0.005 \mu \mathrm{~W}$ | 20.0 mW | 10 mW | 150 mW |
| MSI | $0.25 \mu \mathrm{~W}$ | 90 mW | 40 mW | 470 mW |

CMOS dissipation increases proportionately with operating frequency. Doubling the operating frequency doubles the current consumption. This is due to currents generated by charging internal and load capacitances. Figure 2 shows power dissipation versus frequency for a completely unloaded NAND gate, flip-flop and counter implemented in all 4 technologies.
The $L S, S$ and ALS curves are essentially flat because the quiescent currents mask out capacitive effects, except at very high frequencies. Capacitive effects are slightly lower for the TTL families, so that, at high frequencies, CMOS dissipation may actually be more than ALS and LS. However, the power crossover frequency is usually well above the maximum operating frequency of MM54HC/MM74HC.

The previously mentioned curves plot unloaded circuits. When considering typical system power consumption, capacitive loading should also be considered. Table III lists components to implement all the support logic for a small microprocessor based system. By assuming a typical load capacitance of 50 pF , the power dissipation for these devices can be calculated at various average system clock frequencies. Figure 3 plots power consumption for 74 HC , 74LS, 74ALS and 74S logic implementations. Above 1 MHz , capacitive currents now also tend to dominate bipolar power dissipation as well.

TABLE III. HYPOTHETICAL "GLUE" LOGIC FOR A TYPICAL MICROPROCESSOR SYSTEM

| System Components | \# of ICs |
| :--- | :---: |
| Address Decoders ('138) | 10 |
| Address Comparators ('688) | 5 |
| Address/Data Buffers ('240/4) | 10 |
| Address/Data Latches ('373/4) | 20 |
| MSI Control/Gating ('00, '10) | 30 |
| Misc. Counter/Shift Reg ('161, '164) | 20 |
| Flip-Flops ('73/4) | 10 |



TL/F/5101-2
FIGURE 3. Power Consumption for Hypothetical Microprocessor System Support Logic


Since, in a typical system, some sections will operate at a high frequency and other parts at lower frequencies, the average system clock frequency is a simplification. For example, a 10 MHz microprocessor will have a bus cycle frequency of 2 to 5 MHz . Most system and memory components will be accessed a small amount of the time, resulting in effective clock frequencies on the order of 100 kHz for these sections. Thus, the average system clock frequency would be around 1 to 2 MHz , and an 8 to 1 power savings would be realized by using CMOS.
Another simplification was made to calculate system power. CMOS circuits will dissipate much less power when TRISTATE ${ }^{\oplus}$, which would save much power since, in a given bus cycle, only a few buffers will be enabled. LS, ALS and S, however, actually dissipate more power when their outputs are disabled.
Several interesting conclusions can be drawn from Figure 3. First, notice that, at higher frequencies, the bipolar logic families start to dissipate more power. This is a result of current consumption due to switching the load. As the operating frequency approaches infinity, this will be the dominant effect. So, for extremely fast low power systems, minimizing load capacitance and overall operating frequency becomes more important. As lower power TTL logic is introduced, system power will be increasingly dependent on capacitive load effects similar to CMOS.

Second, TTL logic has a slightly smaller logic voltage swing than CMOS. Thus, for a given load, TTL will actually have a lower average load current. So, similar to the unloaded example, at very high frequencies, CMOS could consume more power than TTL. As Figure 5 indicates, these frequencies are usually far above the 30 MHz limit of HC-CMOS or LS-TTL.

## INPUT VOLTAGE CHARACTERISTICS AND NOISE IMMUNITY

To maintain the advantage CMOS has in noise immunity, the input logic levels are defined to be similar to metal gate CMOS. At $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{MM} 54 \mathrm{HC} / \mathrm{MM} 74 \mathrm{HC}$ is designed to have input voltages of $\mathrm{V}_{\mathrm{IH}}=3.5 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IL}}=1.0 \mathrm{~V}$. Additionally , input voltage over the operating supply voltage range is: $\mathrm{V}_{\mathrm{IH}}=0.7 \mathrm{~V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{IL}}=0.2 \mathrm{~V}_{\mathrm{CC}}$. This compares to $\mathrm{V}_{\mathrm{IH}}=2.0 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{IL}}=0.8 \mathrm{~V}$ specified for LS-TTL over its supply range. Figure 4 illustrates the input voltage differences, and the greater noise immunity HC logic has over its supply range. Maintaining wide noise immunity gives HC-CMOS an advantage in many industrial, automotive, and computer applications where high noise levels exist.


TL/F/5101-5
FIGURE 4. Worst-Case Input and Output Voltages Over Operating Supply Range for HC and LS Logic


FIGURE 5. Input-Output Transfer Characteristics for 74XX00 NAND Gate Implemented in (a) HC-CMOS (b) LS-TTL (c) ALS-TTL

Another indication of DC noise immunity is the typical transfer characteristics for the logic families. Figure 5 shows the transfer function of the 74XX00 NAND gate for HC-CMOS, LS-TTL and ALS-TTL. High speed CMOS has a very sharp transition typically at 2.25 V , and this transition point is very stable over temperature. The bipolar logic transfer functions are not as sharp and vary several hundred millivolts over temperature. This sharp transition is due to the large circuit gains provided by triple buffering the HC-CMOS gate compared to the single bipolar gain stage. Figure 6 compares the transfer function of the 'HC08 and the 'ALS08, both of which are double buffered. The 'ALS08 has a sharper transition, but the CMOS gate still has less temperature variation and a more centered trip point. However, the TTL trip point is not dependent on $V_{C C}$ variation as CMOS is.
The high speed CMOS input levels are not totally compatible with TTL output voltage specifications. To make them compatible would compromise noise immunity, die size, and significant speed. The designer may improve compatibility by adding a pull-up resistor to the TTL output. He may also utilize a series of TTL-to-CMOS level converters which are
being provided to ease design of mixed HC/LS/ALS/S systems. These buffers have 0.8 V and 2.0 V TTL input voltage specifications, and provide CMOS compatible outputs. When mixing logic, the noise immunity at the TTL to CMOS interface is no better than LS-TTL, but a substantial savings in power will occur when using MM54HC/MM74HC logic.

## INPÚT CURRENT

The HC family maintains the ultra-low input currents typical of CMOS circuits. This current is less than $1 \mu \mathrm{~A}$ and is caused by input protection diode leakages. This compares to the much larger LS-TTL input currents of 0.4 mA for a low input and $40 \mu \mathrm{~A}$ for a high input. ALS-TTL input currents are 0.2 mA and $20 \mu \mathrm{~A}$ and S -TTL input currents are 3.2 mA and $100 \mu \mathrm{~A}$. Figure 7 tabulates these values. The near zero input current of CMOS eases designing, since a typical input can be viewed as an open circuit. This eliminates the need for fanout restrictions which are necessary in TTL logic designs.


FIGURE 6. Input-Output Transfer Characteristics for 74XX08 AND Gate Implemented in (a) HC-CMOS (b) ALS-TTL


FIGURE 7. Comparison of Input Current Specifications for Various Logic Families

## POWER SUPPLY RANGE

Figure 4 also compares the supply range of MM54HC/ MM74HC logic and LS-TTL. The high speed CMOS family is specified to operate at voltages from 2 V to 6 V . $54 \mathrm{LS}, 54 \mathrm{~S}$ and 54ALS logic is specified to operate from 4.5 V to 5.5 V , and 74 LS and 74 S will operate from 4.75 V to 5.25 V . 74 ALS is specified over a 4.5 V to 5.5 V supply range. This wider operating range for the HC family eases power supply design by eliminating costly regulators and enhances battery operation capabilities.

## OUTPUT DRIVE

Since there was no speed, noise immunity, or power tradeoff, standard HC-CMOS was designed to have similar high current output drive that is characteristic of LS-TTL and ALS-TTL. Schottky TTL has about 5 times the output drive of MM54HC/MM74HC. Thus HC-CMOS has an output low current specification of 4 mA at an output voltage of 0.4 V . In keeping with CD4000B series and 54C/74C series logic, the source and sink currents are symmetrical. Thus HC logic can source 4 mA as well. This large increase in output current for high speed CMOS over CD4000B also has the added advantage of reducing signal line crosstalk which can be of greater concern in high speed systems. Figure 8 compares HC, LS, and ALS specified output currents.
Since TTL logic families do have significant input currents they have a limited fanout capability. Table IV illustrates the limitations of these families, based on their input and
output currents. High speed CMOS is also included. MM54HC/MM74HC has the same CMOS-to-CMOS fanout characteristics as CD4000B, virtually infinite.

TABLE IV. FANOÚT OF HC-CMOS, LS-TTL,
ALS-TTL, S-TTL

| From, To | 74HC | 74LS | 74ALS | 74S |
| :---: | :---: | :---: | :---: | :---: |
| 74 HC | 4000 | 10 | 20 | 2 |
| 74LS | $*$ | 20 | 40 | 4 |
| 74ALS | $*$ | 20 | 40 | 4 |
| 74S | $*$ | 50 | 100 | 10 |

As another indication of the similarity of HC-CMOS to LSTTL, Figure 9 plots typical output currents versus output voltage for LS and HC. The output sink current curves are very similar, but LS source current is somewhat different, due to its emitter-follower output circuitry.
MM54HC/MM74HC bus driving circuits, namely the TRISTATE buffers and latches, have half again as much output current drive as standard outputs. These components have a 6 mA output drive. The 6 mA was chosen based on a trade-off of die size and speed-load variations. This current is less than the 12 mA or more specified for LS and ALS bus driver circuits, because the bus fanout limitations of these families do not apply in CMOS systems. S-TTL bus output sink current is 48 mA .


TL/F/5101-11
FIGURE 8. Output Current Specifications for ALS-TTL, S-TTL and HC-CMOS


FIGURE 9. Comparison of Standard LS-TTL and HC-CMOS Output (a) Source (b) Sink Currents

## OPERATING TEMPERATURE RANGE

The operating temperature range and temperature effects on various HC-CMOS operating parameters differ from bipolar logic. The recommended temperature range for 74LS, 74 S , and 74 ALS is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$, compared to $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ for the 74 HC family. 54 series logic is specified from $-55^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ for all four families.
Temperature variation of operating parameters for the MM54HC/MM74HC family behaves very predictably and is due to the gain decreasing of MOSFET transistors as temperature is increased. Thus the output currents decrease and propagation delays increase at about $0.3 \%$ per degree centigrade.
Figure 10 shows typical propagation delays for the 74XX00 over the $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ temperature range. The ' HCOO 's speed increases almost linearly with temperature, whereas the LS and ALS behave differently.

## A WORD ABOUT PLUG-IN REPLACEMENT OF TTL

MM54HC/MM74HC logic implements TTL equivalent functions with the same pin outs as TTL. HC is not designed to be directly plug-in replaceable, but, with some care, some TTL systems can be converted to MM54HC/MM74HC with little or no modification. The replaceability of HC is determined by several factors.
One factor is the difference in input levels. In systems where all TTL is not being replaced and TTL outputs feed CMOS inputs, the input high voltages, as specified, are not totally compatible. Although TTL outputs will typically drive HC inputs correctly, an external pull-up resistor should be added to the TTL outputs, or an MM54HCT/MM74HCT TTL compatible circuit should be used. This incompatibility tends to limit the designer's ability to intermingle TTL and

HC-CMOS. Note, though, that HC outputs are completely compatible with the various TTL family's input specifications; therefore, there is no problem when HC is driving TTL. Another source of possible problems can occur when the LS design floats device inputs. This practice is not recommended when using LS-TTL, but it is sometimes done. Usually, TTL inputs float high; however, CMOS inputs may float either high or low depending on the static charge on the input. It is therefore important to always tie unused CMOS inputs to either $V_{C C}$ or ground to avoid incorrect logic functioning.
A third factor to consider when replacing any TTL logic is AC performance. The logic functions provided by $54 \mathrm{HC/}$ 74 HC are equivalent to LS-TTL, and the propagation delay, set-up and hold times are similar to LS. However, there are some differences in the way CMOS circuits are implemented which will cause differences in speed. For the most part, these differences are minor, but it is important to verify that they do not affect the design.

## CONCLUSION

The MM54HC/MM74HC family represents a major step forward in CMOS performance. It is a full line family capable of being designed into virtually any application which now uses LS-TTL with substantial improvement in power consumption. ALS and S-TTL primarily offer faster speeds than HCCMOS, but still do not have the input and output advantages or the lower power consumption of CMOS. Because of its high input impedance and large output drive, HC logic is actually easier to use. This, coupled with continued expansion of the $54 \mathrm{HC} / 74 \mathrm{HC}$, will make it an increasingly popular logic family.


FIGURE 10. Propagation Delay Variation Across Temperature for (a) 74LS00 (b) 74ALS00 and (c) 74HC00

# National's Process Enhancements Eliminate the CMOS SCR Latch-Up Problem In 54HC/74HC Logic 

## INTRODUCTION

SCR latch-up is a parasitic phenomena that has existed in circuits fabricated using bulk silicon CMOS technologies. The latch-up mechanism, once triggered, turns on a parasitic SCR internal to CMOS circuits which essentially shorts $V_{C C}$ to ground. This generally destroys the CMOS IC or at the very least causes the system to malfunction. In order to make MM54HC/MM74HC high speed CMOS logic easy to use and reliable it is very important to eliminate latch-up. This has been accomplished through several layout and process enhancements. It is primarily several proprietary innovations in CMOS processing that eliminates the SCR.
First, what is "SCR latch-up?" It is a phenomena common to most monolithic CMOS processes, which involves "turning on" a four layer thyristor structure (P-N-P-N) that appears from $V_{C C}$ to ground. This structure is formed by the parasitic substrate interconnections of various circuit diffusions. It most commonly can be turned on by applying a voltage greater than $V_{C C}$ or less than ground any input or output, which forward biases the input or output protection diodes. Figure 1 schematically illustrates these diodes found in the MM54HC/MM74HC family. Standard CD4000 and MM54C/MM74C logic also has a very similar structure. These diodes can act as the gate to the parasitic SCR, and if enough current flows the SCR will trigger. A second method of turning on the SCR is to apply a very large supply voltage across the device. This will breakdown internal diodes causing enough current to flow to trigger latch up. In HC logic the typical $\mathrm{V}_{\mathrm{CC}}$ breakdown voltage is above 10 V so this method is more uncommon. In either case, once the SCR is turned on a large current will flow from $V_{C C}$ to ground, causing the CMOS circuit to malfunction and possibly damage itself.
CMOS SCR problems can be minimized by proper system design techniques or added external protection circuits, but obviously the reduction or elimination of latch up in the IC itself would ease CMOS system design, increase system reliability and eliminate additional circuitry. For this reason it was important to eliminate this phenomena in National's high speed CMOS logic family.
Characterization of this proprietary high speed CMOS process for latch up has verified the elimination of this parasitic mechanism. In tests conducted under worst case conditions ( $\mathrm{V}_{C C}=8 \mathrm{~V}$ and $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}$ ) it has been impossible to latchup these devices on the inputs or on the outputs.

In testing for latch up, caution must be exercised when trying to force large currents into an IC. As with any integrated circuit there are maximum limitations to the current handling capabilities of the internal metalization, and diodes, and thus they can be damaged by excessive currents. This is discussed later in the test section.
To enable the user to understand what latch up is and how it has been eliminated, it is useful to review the operating of a simple discrete SCR, and then apply this to the CMOS SCR. Since most latch up problems historically have been caused by extraneous noise and system transients, the AC characteristics of CMOS latch are presented. Also various methods of external and internal protection against latch up is discussed as well as example test methods for determining the latch up susceptibility of CMOS IC's.

## SIMPLE DISCRETE SCR OPERATION

To understand the behavior of the SCR structure parasitic to CMOS IC's, it is first useful to review the basic static operation of the discrete SCR, and then apply it to the CMOS SCR. There are two basic trigger methods for this SCR. One is turning on the SCR by forcing current into its gate, and the second is by placing a large voltage across its anode and cathode. Figure 2 shows the basic four layer structure biased into its forward blocking state. The SCR action can be more easily understood if this device is modeled as a cross coupled PNP and NPN transistor as shown in Figure 3.
In the case of latch up caused by forward biasing a diode, if current is injected into the base of Q2, this transistor turns on, and a collector current beta times its base current flows into the base of Q1. Q1 in turn amplifies this current by beta and feeds it back into the base of Q2, where the current is again amplified. If the product of the two transistors' Beta becomes greater than one, $\mathrm{B}(\mathrm{NPN}) \times \mathrm{B}(\mathrm{PNP})>1$, this current multiplication continues until the transistors saturate, and the SCR is triggered. Once the regenerative action occurs a large anode current flows, and the SCR will remain on even after the gate current is removed, if enough anode current flows to sustain latch up. However, if the transistor current gains are small no self sustaining positive feedback will occur, and when the base current is removed the collector current will stop. In a similar manner the SCR can be triggered by drawing current by forward biasing the base of Q1.


FIGURE 1. Schematic Diagram of Input and Output Protection Structures


TL/F/5346-2
FIGURE 2. Simplified SCR Structure



FIGURE 3. Cross-Coupled Transistor Model of SCR
The second case, the SCR may also be triggered without injecting any gate current. In the forward blocking state the small leakage current that is present does not trigger the SCR, but if the voltage is increased to a point where significant leakage currents start conducting, these currents could also trigger the SCR, again forming a low impedance path through the device. The same requirement that the Beta
product of the PNP and NPN be greater than one in order for the SCR to trigger applies here as well. This leakage current trigger is characteristic of Schottkey diode operation.

## THE CMOS SCR: STATIC DC OPERATION

For discussion purposes CMOS SCR latch up characteristics can be divided into two areas. One is the basic operation of the SCR when static DC voltages are applied, and the second is the behavior when transients or pulses are applied.
First looking at the device statically, the parasitic SCR in CMOS integrated circuits is much more complex and its triggering is somewhat different than the simple SCR already discussed. However, the regenerative feedback effect is basically the same. Figure $4 a$ shows a simplified P - well CMOS structure illustrating only the diffusions and the resultant parasitic transistors. The NPN transistor is a vertical device whose emitter is formed by $\mathrm{n}+$ diffusions. The $\mathrm{P}-$ well forms the base and the N - substrate forms the collector of the NPN. The PNP transistor is a lateral device. Its emitter is formed by $p+$ diffusions, its base is the $N$ - substrate, and its collector is the P - well.
Figure $4 b$ illustrates a cross section of a simplified $N$-well process and its corresponding parasitic bipolar transistors. In this process the NPN is a lateral device and the PNP is vertical. Essentially the description of the P-well SCR is the same as the N - well version except the NPN is a low gain lateral device and the PNP is a high gain vertical transistor. Thus the following discussion for the P - well also applies to the N - well with this exception.


FIGURE 4. Simplified Cross Section of CMOS Processes a) $\mathbf{P}$ - well and b) $\mathbf{N}$ - well

The transistors for the P - well CMOS process are drawn schematically in Figure 5, so that their cross coupled interconnection is more easily seen. The SCR structure in Figure 5 differs from that of Figure 3 in two ways. First, the transistors of Figure 5 have multiple emitters, due to the many diffusions on a typical die. One emitter of each transistor could function as the trigger input to the SCR. Secondly, R1 and R2 have been added and are due to P - and N - substrate resistances between the base of each transistor and the substrate power supply contacts.


TL/F/5346-7
FIGURE 5. Schematic of Simple SCR Model
Like the discrete SCR there are two basic methods of turning the CMOS SCR on. The first method is however slightly different. In the CMOS parasitic SCR current cannot be directly injected into the base of one of its transistors. Instead either node G 1 must be raised above $\mathrm{V}_{\mathrm{CC}}$ enough to turn on Q1, or node G2 must be lowered below ground enough to turn on Q2. If G 1 is brought above $\mathrm{V}_{\mathrm{C}}$, current is injected from the emitter of Q1 and is swept to the collector of Q1. The collector of Q1 feeds the base of Q2 and also R2. R2 has the effect of stealing current from the base of Q2, but as current flows through R2 a voltage will appear at the base of Q2. Once this voltage reaches 0.6 volts Q2 will turn on and feed current from its collector back into R1 and into Q1. If 0.6 volts is generated across R1, Q1 then turns on even more.
Again, if the two transistors have enough gain and enough anode current flows to sustain the SCR, it will turn on, and remain on even after G 1 is returned to $\mathrm{V}_{\mathrm{C}}$. The actual requirements for latch up are altered by the two resistors, R1 and R2. Since the resistors shunt some current away from the base of both transistors, the resistors essentially reduce the effective gains of the transistors. Thus the transistors must actually have much higher gains in order to achieve an overall SCR loop gain greater than one, and hence enable the SCR to trigger. The actual equations to show quantitatively how the resistors effect the SCR's behavior could be derived, but it is sufficient to notice that as R1 and R2 become smaller the SCR becomes harder to turn on. IC designers utilize this to reduce latch up.
The second method of turning on the SCR mentioned earlier also applies here. If the supply voltage is raised to a large value, and internal substrate diodes start breaking down excessive leakage currents will flow possibly triggering the SCR. The resistors also affect this trigger method as well, since they steal some of the leakage currents from Q1 and Q2, and hence it takes more current to trigger the SCR. In high speed CMOS the process enhancements reduce the transistor betas and hence eliminate latch up by this mechanism as well.
While useful, the SCR model of Figures 4 and 5 is very simplified, since in actuality the CMOS SCR is a structure
with many transistors interconnected by many resistances. Although still somewhat simiplified, Figure 6 attempts to illustrate how the parasitics on a chip connect. It is important to remember that any transistor or diode diffusion can parasitically form part of the SCR. In the figure transistor Q1 and Q2 are single emitter transistors formed by the input protection diodes. Internal P and N channel transistors have no external connection and are represented by Q3 and Q4. Q5 and Q6 represent output transistor diffusions, and the second emitter corresponds to the output. All of these transistors are connected together by the N - substrate and P well resistances, which are illustrated by the resistor mesh.


FIGURE 6. Distributed Model of CMOS SCR
If any of the emitters associated with the trigger inputs G1G4 become forward biased the SCR may be triggered. Also due to the intertwined nature of this structure, part of the SCR may be initially latched up. in this case only a limited amount of current may flow, but this limited latch up may spread and cause other parts to be triggered until eventually the whole chip is involved.
In general the trigger to the SCR has been conceptualized as a current, since ideally the CMOS input looks into the base of the SCR transistors. However this may not be quite true. There may be some resistance in series with each base, due to substrate or input protection resistances. In newer silicon gate CMOS processes, MM54HC/MM74HC for example, a poly-silicon resistor is used for electrostatic protection, and this enables larger voltages to be applied to the circuit pins without causing latchup. This is because the poly resistor actually forms a current limit resistor in series with the diodes. In most applications the designer is more concerned with accidental application of a large voltage, and the use of the poly resistor internally enables good voltage resistance to latch up. CMOS outputs are directly connected to parasitic output diodes since no poly resistor can be placed on an output without degrading output current drive. Thus the output latch up mechanism is usually thought of as a current.

Temperature variations will affect the amount of current required to trigger the SCR. This is readily understandable since temperature effects the bipolar transistor's gain and the resistance of the base-emitter resistors. Generally, as the temperature is increased less current is needed to cause latch-up. This is because as temperature increases the bipolar transistor's base-emitter voltage decreases and the base-emitter resistor value increases. Figure 7 plots trigger current versus temperature for a sensitive CMOS input. This data was taken on a CMOS device without any layout or process enhancements to eliminate latch up. Increasing temperature from room to $125^{\circ} \mathrm{C}$ will reduce the trigger cur-- rent by about a factor of three. Once the circuit is latched up, heating of the device die caused by SCR currents will actually increase the susceptibility to repeated latch up.


TL/F/5346-9
FIGURE 7. Temperature versus SCR Trigger Current for Special CMOS Test Structure

## OTHER LATCH UP TRIGGER METHODS

There are some other methods of latching up CMOS circuits, they are not as circuit design related and shall only be briefly mentioned. The first is latch up due to radiation bombardment. In hostile environments energetic atomic particals can bombard a CMOS die freeing carriers in the substrate. These carriers then can cause the SCR to trigger. This can be of concern in high radiation environments whichcall for some sort of radiation hardened CMOS logic.
Another latch up mechanism is the application of a fast rise or fall spike to the supply inputs of a CMOS device. Even if insufficient current is injected into the circuit the fast voltage change could trigger latch up. This occurs because the voltage change across the part changes the junction depletion capacitances, and this change in capacitance theoretically could cause a current that would trigger the SCR latch. In actual practice this is very difficult to do because the response time of the SCR (discussed shortiy) is very poor. This is hardly a problem since power supplies must be adequately decoupled anyway.
A third latch up cause which is completely internal to the IC itself and is out of the control of the system designer is internally triggered latch up. Any internal switching node connects to a diode diffusion, and as these diffusions switch the junction depletion capacitance associated with these nodes changes causing a current to be generated. This current could trigger the SCR. The poor frequency response of the SCR tends to make this difficult, but as chip geometries are shrunk packing densities will increase and the gain of the lateral PNP transistor increase. This may increase the latch up susceptibility. It is up to the IC designer to ensure
that this doesn't happen, and care in the layout and circuit design of $54 \mathrm{HC} / 74 \mathrm{HC}$ logic has ensured that this will be avoided.

## THE CMOS SCR: TRANSIENT BEHAVIOR

With the introduction of fast CMOS logic the transient nature of the CMOS SCR phenomena becomes more important because signal line ringing and power supply transients are more prevalent in these systems. Older metal gate CMOS (CD4000 \& 74HC) circuits have slow rise and fall times which do not cause a large amount of line ringing. Power supply spiking is also somewhat less, again due to slow switching times associated with these circuits.
The previous discussion assumed that the trigger to the CMOS SCR was essentially static and was a fixed current. Under these conditions a certain value current will cause the SCR to trigger, but if the trigger is a short pulse the peak value of the pulse current that will trigger the SCR can be much larger than the static DC trigger current. This is due to the poor frequency characteristics of the SCR.
For short noise pulses, $<1 \mu \mathrm{~s}$, the peak current required to latch up a device is dependent on the duty cycle of the pulses. At these speeds it is the average current that causes latch-up. For example, if a $1 \mathrm{MHz} 50 \%$ duty cycle over voltage pulse train is applied to a device that latched with $20 \mathrm{~mA} D C$ current, then typically the peak current required will be about 40 mA . For a $25 \%$ duty cycle the peak current would be 80 mA . An example of this is shown in Figure 8 which plots latch up current against over-voltage pulse width at 1 MHz .


TL/F/5346-10
FIGURE 8. Trigger Current of SCR of Input Overvoltage Pulses at High Repetition Rate on Special Test Unit

If the pulse widths become long, many microseconds, the latch up current will approach the DC value even for low duty cycles. This is shown in Figure 9 which plots peak trigger current vs pulse width for the same test device used in Figure 8. The repetition rate in this case is a slow 2.5 kHz (period $=400 \mu \mathrm{~s}$ ). These long pulse widths approach the trigger time of the SCR, and thus pulses lasting several microseconds are long enough to appear as DC voltages to the SCR. This indirectly indicates the trigger speed of the SCR to be on the order of ten to fifteen microseconds. This is however dependent on the way the IC was designed and the processing used.
In normal high speed systems noise spikes will typically be only a few nanoseconds in duration, and the average duty cycle will be small. So even a device that is not designed to


TL/F/5346-11
FIGURE 9. Trigger Current of Pulse on Special Test Unit SCR for Single Transient Overvoltage
be latch up resistant, will probably not latch up even with significant line ringing on its inputs or outputs (Then again . . .) However, in some systems where inductive or other loads are used transients of several microseconds can be easily generated. For example, some possible applications are automotive and relay drivers. In other CMOS logic families spikes of this nature are much more likely to cause the SCR to trigger, but here again MM54HC/MM74HC high speed CMOS is immune.

## PREVENTING SCR LATCH UP:

## USER SYSTEM DESIGN SOLUTIONS

SCR latch-up can be prevented either on the system level or on the IC level. Since National's MM54HC/MM74HC series will not latch up, this eliminates the need for the system designer to worry about preventing latch up at the system level. This not only eases the design, but negates the need to add external diodes and resistors to protect the CMOS circuit, and hence additional cost. (Note however that even though the devices don't latch up, diode currents should be limited to their Absolute Maximum Ratings listed in the Data Sheets).
If one is using a CMOS device that may latch up, older CD4000 CMOS or another vendors HC for example, and its
input or output voltages may forward bias the input or output diodes then some external circuitry may need to be added to eliminate possible SCR triggering. As with the previous discussions of latch-up preventing SCR latch-up falls into two categories: the static case, and the transient condition. Each is related but has some unique solutions.
In the static condition to ensure SCR latch up does not occur, the simplest solution is to design CMOS systems so that their input/output diodes don't become forward biased. To ease this requirement some special circuits that have some of their input protection diodes removed are provided, and this enables input voltages to exceed the supply range. These devices are MM54HC4049/50, CD4049/50, and MM54C901/2/3/4.
If standard logic is used and input voltages will exceed the supply range, an external network should be added that protects the device by either clamping the input voltage or by limiting the currents which flow through the internal diodes. Figure 10 illustrates various input and output diode clamping circuits that shunt the diode currents when excessive input voltages are applied. Usually either an additional input or output diode is required, rarely both, and if the voltages only exceed one supply then only one diode is necessary. If an external silicon diode is used the current shunt is only partially effective since this diode is in parallel with the internal silicon protection diode, and both diodes clamp to about 0.7 V .

A second method, limiting input current, is very effective in preventing latch-up, and several designs are shown in Figure 11. The simplest approach is a series input resistor. It is recommended that this resistor should be as large as possible without causing excessive speed degradation yet ensure the input current is limited to a safe value. If speed is critical, it is better to use a combination diode-resistor network as shown in Figures 11b and 11c. These input networks effectively limit input currents while using lower input resistors. The series resistor may not be an ideal solution for protecting outputs because it will reduce the effective drive of the output. In most cases this is only a problem when the output must drive a lot of current or must switch large capacitances quickly.


FIGURE 10. External Input and Output Protection Diodes Circuits for Eliminating SCR Latch-up


FIGURE 11. Input Resistor and Resistor-Diode Protection Circuits for Eliminating Latch-up

A third approach is instead of placing resistors in series with the inputs to place them in series with the power supply lines as shown in Figure 12. The resistors must be bypassed by capacitors so that momentary switching currents don't produce large voltage transients across R1 and R2. These resistors can limit input currents but primarily they should be chosen to ensure that the supply current that can flow is less than the holding current of the SCR. Thus even though the input current can cause latch up it cannot be sustained and the IC will not be damaged.


TL/F/5346-14
FIGURE 12. Supply Resistor-Capacitor Circuits for Eliminating Latch-up.

This last solution has the advantage of fewer added components, but also has some disadvantages. This method may not prevent latch up unless the resistors are fairly large, but this will greatly degrade the output current drive and switching characteristics of the device. Secondly, this circuit protects the IC from damage but if diodes currents are applied causing large supply currents, the circuits will logically malfunction where as with other schemes logic malfunction can be prevented as well.

## PREVENTING LATCH UP: IC DESIGN SOLUTIONS

The previous latch up solutions involve adding extra components and hence extra cost and board space. One can imagine that in a microprocessor bus system if for some reason the designer had to protect each output of several CMOS devices that are driving a 16-bit address bus that up to 32 diodes and possibly 16 resistors may need to be added. Thus for the system designer the preferable solution is to use logic that won't latch up.

Most methods previously employed to eliminate latch up are either not effective, increase the die size significantly, and/ or degrade MOS transistor performance. The process enhancements employed on $54 \mathrm{HC} / 74 \mathrm{HC}$ logic circumvent these problems. Primarily it is effective without degrading MOS performance.
When designing CMOS integrated circuits, there are many ways that the SCR action of these circuits can be reduced. One of the several methods of eliminating the SCR is to reduce the effective gain of at least one of the transistors, thus eliminating the regenerative feedback. This can be accomplished either by modifying the process and/or by inserting other parasitic structures to shunt the transistor action. Also the substrate resistances modeled as R1 and R2 in Figures 4 and 5 can be reduced. As these resistances approach zero more and more current is required to develop enough voltage across them to turn on the transistors.
As mentioned, the current gains of the NPN and PNP parasitic transistors directly affect the current required to trigger the latch. Thus some layout and process enhancements can be implemented to reduce the NPN and PNP Betas. In a P-well process the gain of the vertical NPN is determined by the specific CMOS process, and is dependent on junction depths and doping concentrations. These parameters also control the performance of the N-MOS transistors as well and so process modification must be done without degrading CMOS performance. To reduce the gain of the vertical PNP the doping levels of the $P$-well can be increased. This will decrease minority carrier lifetimes. It will also reduce the subtrate resistance lowering the NPN base-emitter resistance. However this will increase parasitic juntion capacitances, and may affect NMOS threshold voltages and carrier mobility. The depth of the well may be increased as well. This will reduce layout density due to increased lateral diffusion, and increase processing time as it will take longer to drive the well deeper into the substrate.
The lateral PNP's gain is determined by the spacing of input and output diode diffusions to active circuitry and minority carrier life times in the N -substrate. The carrier life times are a function of process doping levels as well, and care must be exercised to ensure no MOS transistor performance degradation. Again the doping levels of the substrate can be increased, but this will increase parasitic junction capacitances, and may alter the PMOS threshold characteristics. The spacing between input/output diodes and other


FIGURE 13. Simplified CMOS Cross Section Showing Added Latch-up Reduction Structures
diffusions can be increased. This will increase the PNP's base width, lowering its beta. This may be done only a limited amount without significantly impacting die size and cost.

Another method for enhancing the latch-up immunity of MM54HC/MM74HC is to short out the SCR by creating additional parasitic transistors and reducing the effective substrate resistances. These techniques employ the use of ringing structures (termed guard rings) to surround inputs and outputs with diffusions that are shorted to $V_{C C}$ or ground. These diffusions act to lower the substrate resistances, making it harder to turn on the bipolar transistors. They also act "dummy" collectors that shunt transistor action by collecting charges directly to either $\mathrm{V}_{\mathrm{CC}}$ or ground, rather than through active circuitry. Figure 13 shows a cross section of how this might look and Figure 14 schematically illustrates how these techniques ideally modify the SCR structure.
Ideally, in Figure 14 if the inputs are forward biased any transistor action is immediately shunted to $\mathrm{V}_{\mathrm{CC}}$ or ground through the "dummy" collectors. Any current not collected will flow through the resistors, which are now much lower in value and will not allow the opposite transistor to turn on.


TL/F/5346-15
FIGURE 14. Schematic Representation of SCR with Improvements to Reduce Turn On.

Unfortunately in order to reduce latch up these techniques add quite significantly to the die size, and still may not be completely effective.
The ineffectiveness of the ringing structures at completely eliminating latch up is for one because the collectors are only surface devices and carriers can be injected very deep into the N - substrate. Thus they can very easily go under the fairly small "dummy" collectors and be collected by the relatively large active P - well. A possible solution might be to make the collector diffusions much deeper. This suffers from the same drawbacks as making the well deeper, as well as requiring additional mask steps increasing process complexity. Secondly, the base emitter resistances can be reduced only so much, but again only the surface resistances are reduced. Some transistor action can occur under the P - well and deep in the N - bulk where these surface shorts are only partially effective.
The above discussion described modifications to a P - well process. For an N - well process the descriptions are the same except that instead of a P - well an N - well is used resulting in a vertical PNP instead of an NPN and a lateral NPN instead of a PNP.

These methods are employed in $54 \mathrm{HC} / 74 \mathrm{HC}$ CMOS logic, but in addition processing enhancements were made that effectively eliminate the PNP transistor. The primary enhancement is a modification to the doping profile of the N substrate ( P - well process). This lowers the conductivity of the substrate material while maintaining a lightly dope surface concentration. This allows optimum performance NMOS and PMOS transistors while dramatically reducing the gain of the PNP and its base-emitter resistance. The gain of the PNP is reduced because the minority carrier lifetimes are reduced. This modification also increases the effectiveness of the "dummy" collectors by maintaining carriers closer to the surface. This then eliminates the SCR latch up mechanism.

### 5.0 TESTING SCR LATCH UP

There are several methods and test circuits that can be employed to test for latch up. The one primarily used to characterize the $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is shown in Figure 15. This circuit utilizes several supplies and various meters to either force current into the $V_{C C}$ diodes or force current out of the ground diodes. By controlling the input supply a current is forced into or out of an input or output of the test device. As the input supply voltage is increased the current into the diode increases. Internal transistor action may cause some supply current to flow, but this should not be considered latch up. When latch up occurs the power supply current will jump, and if the input supply is reduced to zero the power supply current should remain. The input trigger current is the input current seen just prior to the supply current jumping. Testing latch-up is a destructive test, but in order to test $54 \mathrm{HC} / 74 \mathrm{HC}$ devices without causing immediate damage, test limits for the amount of input or output currents and supply voltages should be observed. Even though immediate damage is avoided, SCR latch-up test is a destructive test and the IC performance may be degraded when testing to these limits. Therefore parts tested to these limits should not be used for design or production purposes. In the case of National's high speed CMOS logic the definition of "latch-up proof" requires the following test limits when using the standard DC power supply test as is shown in Figure 15.

1. Inputs: When testing latch-up on CMOS inputs the current into these inputs should be limited to less than 70 mA . Application of currents greater than this may damage the input protection poly resistor or input metalization, and prevent further testing of the IC.
2. Outputs: When testing outputs there is a limit to the metalization's current capacity. Output test currents should be limited to 200 mA . This limitation is due again to metalization short term current capabilities, similar to inputs. Application of currents greater than this may blow out the output.
3. Supply: The power supply voltage is recommended to be 7.0 V which is at the absolute maximum limit specified in $54 \mathrm{HC} / 74 \mathrm{HC}$ and is the worst case voltage for testing latch-up. If a device latches up it will short out the power supply and self destruct. (Another Vendors HC may latch-up for example.) It is recommended that to prevent immediate destruction of other vendors parts that the power supply be current limited to less than 300 mA .
It should be remembered that testing SCR latch up is essentially a destructive test even though precautions are taken
to limit the currents. In almost all instances at high temperature, if it is going to occur, latch-up will occur at current values between 0-50 mA.
There are a few special considerations when trying to measure worst case latch up current. Measuring input latch up current is straight forward, just force the inputs above or below the power supply, but to measure an output it must first be set to a high level when forcing it above $V_{C C}$, or to a low level when forcing it below ground. When measuring TriState outputs, the outputs should be disabled, and when measuring analog switches they should be either left open or turned off.
To measure the transient behavior of the test device or to reduce IC heating effects a pulse generator can be used in place of the input supply and an oscilloscope with a current probe should then replace the current meter. Care should be exercised to avoid ground loops in the test hardware as this may short out the supplies.

Although there are several methods of testing latch up, this method is very simple and easy to understand. It also yields conservative data since manually controlling the supplies is a slow process which causes localized heating on the chip prior to latch up, and lowers the latch up current.

### 6.0 CONCLUSION

SCR latch-up in CMOS circuits is a phenomena which when understood can be effectively controlled both from the integrated circuit and system level. National's proprietary CMOS process and layout considerations have eliminated CMOS latch up in the MM54HC/MM74HC family. This will increase the ease of use and design of this family by negating the need for extra SCR protection circuitry as well as very favorable impact system integrity and reliability.

## Testing SCR Latch-Up of HCMOS

VCC DIODE TEST CIRCUIT


GROUND DIODE TEST CIRCUIT


TL/F/5346-17
$T_{A}=125^{\circ} \mathrm{C}$
FIGURE 15. Bench Test Setup for Measuring Latch-up

## HCMOS Crystal Oscillators

With the advent of high speed HCMOS circuits, it is possible to build systems with clock rates of greater than 30 MHz . The familiar gate oscillator circuits used at low frequencies work well at higher frequencies and either L-C or crystal resonators maybe used depending on the stability required. Above 20 MHz , it becomes expensive to fabricate fundamental mode crystals, so overtone modes are used.


Crystal Equivalent Circuit


TL/F/5347-2

## Reactance of Crystal Resonator FIGURE 1.

## Basic Oscillator Theory

The equivalent circuit of a quartz crystal, and its reactance characteristics with frequency are shown in Figure 1. $\mathrm{F}_{\mathrm{R}}$ is called the resonant frequency and is where $L_{1}$ and $C_{1}$ are in series resonance and the crystal looks like a small resistor R1. The frequency $F_{A}$ is the antiresonant frequency and is the point where $L_{1}-C_{1}$ look inductive and resonate with $C_{0}$ to form the parallel resonant frequency $F_{A}, F_{R}$ and $F_{A}$ are usually less than $0.1 \%$ apart. In specifying crystals, the frequency $F_{R}$ is the oscillation frequency to the crystal in a series mode circuit, and $F_{R}$ is the parallel resonant frequency. In a parallel mode circuit, the oscillation frequency will be slightly below $F_{A}$ where the inductive component of the $L_{1}-C_{1}$ arm resonates with $C_{O}$ and the external circuit capacitance. The exact frequency is often corrected by the crystal manufacture to a specified load capacitance, usually 20 or 32 picofarads.

TABLE I Typical Crystal Parameters

| Parameter | $\mathbf{3 2} \mathbf{~ k H z}$ <br> fundamental | $\mathbf{2 0 0} \mathbf{~ k H z}$ <br> fundamental | $\mathbf{2} \mathbf{~ M H z}$ <br> fundamental | $\mathbf{3 0} \mathbf{~ M H z}$ <br> overtone |
| :---: | :---: | :---: | :---: | :---: |
| $\mathrm{R}_{1}$ | $200 \mathrm{k} \Omega$ | $2 \mathrm{k} \Omega$ | $100 \Omega$ | $20 \Omega$ |
| $\mathrm{~L}_{1}$ | 7000 H | 27 H | 529 mH | 11 mH |
| $\mathrm{C}_{1}$ | .003 pF | 0.024 pF | 0.012 pF | 0.0026 pF |
| $\mathrm{C}_{0}$ | 1.7 pF | 9 pF | 4 pF | 6 pF |
| Q | 100 k | 18 k | 54 k | 100 k |

National Semiconductor Application Note 340
Thomas B. Mills


The Pierce oscillator is one of the more popular circuits, and is the foundation for almost all single gate oscillators in use today. In this circuit, Figure 2, the signal from the input to the output of the amplifier is phase shifted 180 degrees. The crystal appears as a large inductor since it is operating in the parallel mode, and in conjunction with $\mathrm{C}_{\mathrm{A}}$ and $\mathrm{C}_{\mathrm{B}}$, forms a pi network that provides an additional 180 degrees of phase shift from output to the input. $C_{A}$ in series with $C_{B}$


TL/F/5347-3
FIGURE 2. Pierce Oscillator
plus any additional stray capacitance form the load capacitance for the crystal. In this circuit, $\mathrm{C}_{\mathrm{A}}$ is usually made about the same value as $\mathrm{C}_{\mathrm{B}}$, and the total value of both capacitors in series is the load capacitance of the crystal which is generally chosen to be 32 pF , making the value of each capacitor 64 pF . The approximation equations of the load impedance, $Z_{1}$, presented to the output of the crystal oscillator's amplifier by the crystal network is:

$$
Z_{L}=\frac{X_{C}{ }^{2}}{R_{L}}
$$

Where $X_{C}=-j / \omega C_{B}$ and $R_{L}$ is the series resistance of the crystal as shown in Table I. Also $\omega=2 \pi f$ where $f$ is the frequency of oscillation.
The ratio of the crystal network's input voltage to it's output voltage is given by:

$$
\frac{e_{A}}{e_{B}}=\frac{\omega C_{B}}{\omega C_{A}}=\frac{C_{B}}{C_{A}}
$$

$C_{A}$ and $C_{B}$ are chosen such that their series combintion capacitance equals the load capacitance specified by the manufacturer, ie 20 pF or 32 pF as mentioned. In order to oscillate the phase shift at the desired frequency around the oscillator loop must be $360^{\circ}$ and the gain of the oscillator loop must be greater or equal to one, or:

$$
\left(A_{A}\right)\left(A_{F}\right) \geq 1
$$

Where $A_{A}$ is amplifier gain and $A_{F}$ is crystal network voltage gain of the crystal $\pi$ network: $e_{A} / e_{B}$. Thus not only should the series combination of $C_{B}$ and $C_{A}$ be chosen. The ratio of the two can be set to adjust the loop gain of the oscillator.
For example if a 2 MHz oscillator is required. Then $R_{L}=100 \Omega$ (Table I). If $e_{A} / e_{B}=1$ and the crystal requires a 32 pF load so $\mathrm{C}_{B}=64 \mathrm{pF}$ and then $\mathrm{C}_{\mathrm{A}}$ becomes 64 pF also. The load presented by the crystal network is $Z_{L}=(1 / 2 \pi$ (2 $\left.\mathrm{MHz})(64 \mathrm{pF})^{2}\right) / 100=16 \mathrm{k} \Omega$

## The CMOS Gate Oscillator

A CMOS gate sufficiently approaches the ideal amplifier shown above that it can be used in almost the same circuit. A review of manufacturers data sheets will reveal there are two types of inverting CMOS gates:
a) Unbuffered: gates composed of a single inverting stage. Voltage gain in the hundreds.
b) Buffered: gates composed of three inverting stages in series. Voltage gains are greater than ten thousand.
CMOS gates must be designed to drive relatively large loads and must supply a fairly large amount of current. In a single gate structure that is biased in its linear region so both devices are on, supply current will be high. Buffered gates are designed with the first and second gates to be much smaller than the output gate and will dissipate little power. Since the gain is so high, even a small signal will drive the output high or low and little power is dissipated. In this manner, unbuffered gates will dissipate more power than buffered gates.
Both buffered and unbuffered gates maybe used as crystal oscillators, with only slight design changes in the circuits.


In this circuit, $R_{F}$ serves to bias the gate in its linear region, insuring oscillation, while $R_{2}$ provides an impedance to add some additional phase shift in conjunction with $\mathrm{C}_{\mathrm{B}}$. It also serves to prevent spurious high frequency oscillations and isolates the output of the gate from the crystal network so a clean square wave can be obtained from the output of the gate. Its value is chosen to be roughly equal to the capacitive reactance of $C_{B}$ at the frequency of oscillation, or the value of load impedance $Z_{L}$ calculated above. In this case, there will be a two to one loss in voltage from the output of the gate to the input of the crystal network due to the voltage divider effect of $R_{2}$ and $Z_{L}$. If $C_{A}$ and $C_{B}$ are chosen equal, the voltage at the input to the gate will be the same as that at the input to the crystal network or one half of the voltage at the output of the gate. In this case, the gate must have a voltage gain of 2 or greater to oscillate. Except at very high frequencies, all CMOS gates have voltage gains well in excess of 10 and satisfactory operation should result. Theory and experiment show that unbuffered gates are more stable as oscillators by as much as 5 to 1. However, unbuffered gates draw more operating power if used in the same circuit as a buffered gate. Power consumption can be minimized by increasing feedback which forces the gate to operate for less time in it's linear region.

When designing with buffered gates, the value of $R_{2}$ or $C_{B}$ may be increased by a factor of 10 or more. This will increase the voltage loss around the feedback loop which is desirable since the gain of the gate is considerably higher than that of an unbuffered gate.
$C_{A}$ and $C_{B}$ form the load capacitance for the crystal. Many crystals are cut for either 20 to 32 picofarad load capacitance. This is the capacitance that will cause the crystal to oscillate at its nominal frequency. Varying this capacitance will vary the frequency of oscillation. Generally designers work with crystal manufacturers to select the best value of load capacitance for their application, unless an off the shelf crystal is selected.

## High Frequency Effects

The phase shift thru the gate may be estimated by considering it's delay time:

Phase Shift $=$ Frequency $X$ Time delay $X 360^{\circ}$
The "typical gate oscillator" works well at lower frequencies where phase shift thru the gate is not excessive. However, above 4 MHz , where 10 nsec of time delay represents $14.4^{\circ}$ of excess phase shift, $R_{2}$ should be changed to a small capacitor to avoid the additional phase shift of $\mathrm{R}_{2}$. The value of this capacitor is approximately $1 / \omega \mathrm{C}$ where $\omega=2 \pi f$, but not less than about 20 pF .


TL/F/5347-5
FIGURE 4. Gate Oscillator for Higher Frequencies

## Improving Oscllator Stability

The CMOS gate makes a mediocre oscillator when compared to a transistor or FET: It draws more power and is generally less stable. However, extra gates are often available and are often pressed into service as oscillators. If improved stability is required, especially from buffered gate oscillators, an approach shown in Figure 5 can be used.


FIGURE 5. Gate oscillator with improved stability

In this circuit, $\mathrm{C}_{\mathrm{A}}$ and $\mathrm{C}_{\mathrm{B}}$ are made large to swamp out the effects of temperature and supply voltage change on the gate input and output impedances. A small capacitor in series with the crystal acts as the crystal load and further isolates the crystal from the rest of the circuit.

## Overtone Crystal Oscillators

At frequencies above 20 MHz , it becomes increasingly difficult to cut or work with crystal blanks and so generally a crystal is used in it's overtone mode. Also, fundamental mode crystals above this frequency have less stability and greater aging rates. All crystals will exhibit the same reactance vs. frequency characteristics at odd overtone frequencies that they do at the fundamental frequency. However, the overtone resonances are not exact multiples of the fundamental, so an overtone crystal must be specified as such.
In the design of an overtone crystal oscillator, it is very important to suppress the fundamental mode, or the circuit will try to oscillate there, or worse, at both the fundamental and the overtone with little predictability as to which. Basically, this requires that the crystal feedback network have more gain at the overtone frequency than the fundamental. This is usually done with a frequency selective network such as a tuned circuit.
The circuit in Figure 6 operates in the parallel mode just as the Pierce oscillator above. The resonant circuit $L_{A}-C_{B}$ is an effective short at the fundamental frequency, and is tuned somewhat below the deferred crystal overtone frequency. Also, $C_{L}$ is chosen to suppress operation in the fundamental mode.
The coil $L_{A}$ may be tuned to produce maximum output and will affect the oscillation frequency slightly. The crystal should be specified so that proper frequency is obtained at maximum output level from the gate.

## Some Practical Design Tips

In the above circuits, some generalizations can be made regarding the selection of component values.
$\mathrm{R}_{\mathrm{F}}$ : Sets the bias point, should be as large as practical.
R1: Isolates the crystal network from the gate output and provides excess phaseshift decreasing the probability of spurious oscillation at high frequencies. Value should be approximately equal to input impedance of the crystal network or reactance of $C_{B}$ at the oscillator frequency. Increasing value will decrease the amount of feedback and improve stability.
$\mathrm{C}_{\mathrm{B}}$ : Part of load for crystal network. Often chosen to be twice the value of the crystal load capacitance. Increasing value will increase feedback.
$\mathrm{C}_{\mathrm{A}}$ : Part of crystal load network. Often chosen to be twice the value of the crystal load capacitance. Increasing value will increase feedback.
$C_{L}$ : Used in place of R1 in high frequency applications. Reactance should be approximately equal to crystal network input impedance.
Oscillator design is an imperfect art at best. Combinations of theoretical and experimental design techniques should be used.
A. Do not design for an excessive amount of gain around the feedback loop. Excessive gain will lead to instability and may result in the oscillator not being crystal controlled.
B. Be sure to worst case the design. A resistor may be added in series with the crystal to simulate worst case crystals. The circuit should not oscillate on any frequency with the crystal out of the circuit.
C. A quick check of oscillator peformance is to measure the frequency stability with supply voltage variations. For HCMOS gates, a change of supply voltage from 2.5 to 6 volts should result in less than 10 PPM change in frequency. Circuit value changes should be evaluated for improvements in stability.


FIGURE 6. Parallel Mode Overtone Circuit
-

Section 3

## Connection Diagrams

MM54HC/MM74HC Logic Connection
Diagrams and Truth Tables


10 Triple 3-Input NAND Gate


TL/F/5153-1

14 Hex Schmitt Trigger


27 Triple 3-Input NOR


11 Triple 3-Input AND Gate


20 Dual 4-Input NAND Gate


30 8-Input NAND Gate

MM54HC/MM74HC Logic Connection Diagrams and Truth Tables

32 Quad 2-Input OR Gate


TL/F/5132-1

34 Hex Non-Inverting Gate


42 BCD-to-Decimal Decoder


## Truth Table

| No. | Inputs |  |  |  | Outputs |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D | C | B | A | 0 | 1 | 2 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| 0 | L |  | L | L | L | H | H |  | H | H | H | H | H | H | H |
| 1 |  | L | L | H | H | L | L. H |  | H | H | H | H |  | H | H |
| 2 | L | L | H | L | H | H | H | L | H | H | H | H | H | H | H |
| 3 |  | L | H | H | H | H | H | H | L | H | H | H | H | H | H |
| 4 | L | H | L | L | H | H | H H | H | H | L | H | H | H | H | H |
| 5 | L | L | L | H | H | H | H | H | H | H | L | H | H | H | H |
| 6 |  | H | H | L | H | H | H | H | H | H | H | L | H | H | H |
| 7 | L | H | H | H | H | H | H | H | H | H | H | H | L | H | H |
| 8 | H | H | L | L | H | H | H |  | H | H | H | H | H | L | H |
| 9 | H | H | L | H | H | H | H. H |  | H | H | H | H | H | H | L |
| INVALID | $\begin{array}{llll} H & L & H & L \\ H & L & H & H \\ H & H & L & L \\ H & H & L & H \\ H & H & H & L \\ H & H & H & H \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ |  | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | HHHHHH | HHHHH | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | H <br> H <br> H <br> H <br> H. <br> H | $\begin{array}{ll} \mathrm{H} & \mathrm{H} \\ \mathrm{H} & \mathrm{H} \\ \mathrm{H} & \mathrm{H} \\ \mathrm{H} & \mathrm{H} \\ \mathrm{H} & \mathrm{H} \\ \mathrm{H} & \mathrm{H} \end{array}$ |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |

$H=$ High Level, L=Low Level

## 58 Dual AND-OR Gate




## Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLR | CLK | J | K | Q | $\overline{\mathbf{Q}}$ |
| L | X | X | X | L | H |
| H | $\downarrow$ | L | L | Q0 | $\overline{\text { Qo }} 0$ |
| H | $\downarrow$ | H | L | H | L |
| H | $\downarrow$ | L | H | L | H |
| H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | X | X | QO | $\overline{\text { QO }}$ |

## 74 Dual D Flip-Flop with Preset and Clear



Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | D | Q | $\overline{\mathbf{Q}}$ |
| L | H | X | X | H | L |
| H | L | X | X | L | H |
| L | L | X | X | H $^{*}$ | H $^{*}$ |
| H | H | $\uparrow$ | H | H | L |
| H | H | $\uparrow$ | L | L | H |
| H | H | L | X | Qo | $\overline{\text { Q0 }} 0$ |

Note: $Q 0=$ the level of $Q$ before the indicated input conditions were established.

* This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level.


## 75 Quad $D$ Latch with $Q$ and $\bar{Q}$



Truth Table

| Inputs |  | Outputs |  |
| :---: | :---: | :---: | :---: |
| D | G | Q | $\overline{\mathbf{Q}}$ |
| L | $H$ | L | H |
| $H$ | $H$ | $H$ | L |
| X | L | $\mathrm{Q}_{0}$ | $\bar{Q}_{0}$ |

$H=$ High Level: L=Low Level
X $=$ Don't Care:
$Q_{0}=$ The level of $Q$ before the transition of $G$
MM54HC/MM74HC Logic Connection Diagrams and Truth Tables

76 Dual J-K Flip-Flop with Preset and Clear


Truth Table

| Inputs |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | J | L | Q | Q |
| L | H | X | X | X | H | L |
| H | L | X | X | X | L | H |
| L | L | X | X | X | L* $^{*}$ | L* |
| H | H | $\downarrow$ | L | L | QO | Q0 |
| H | H | $\downarrow$ | H | L | H | L |
| H | H | $\downarrow$ | L | H | L | H |
| H | H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | H | X | X | QO | $\overline{\text { Q0 } 0}$ |

*This is an unstable condition, and is not guaranteed

## 85 4-Bit Magnitude Comparator


top view
TL/F/5205-1

## Truth Table

| Comparing Inputs |  |  |  | Cascading Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3, B3 | A2, B2 | A1, B1 | A0, BO | $A>B$ | A < B | $A=B$ | A $>$ B | A<B | $\mathbf{A}=\mathbf{B}$ |
| A3 $>$ B3 | X | X | X | $X$ | X | X | H | L | L |
| A3 < B3 | X | X | X | X | X | X | L | H | L |
| $A 3=B 3$ | A2 $>$ B2 | X | X | X | X | X | H | L | L |
| $A 3=B 3$ | $\mathrm{A} 2<\mathrm{B} 2$ | X | X | X | X | X | L | H | L |
| $A 3=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1>\mathrm{B} 1$ | X | X | X | X | H | L | L |
| $A 3=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1<\mathrm{B} 1$ | X | X | X | X | L | H | L |
| $A 3=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $A 1=B 1$ | AO $>$ BO | X | X | X | H | L | L |
| $A 3=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A1}=\mathrm{B} 1$ | $\mathrm{AO}<\mathrm{BO}$ | X | X | X | L | $\mathrm{H}^{\prime}$ | L |
| $A 3=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | H | L | L | H | L | L |
| $A 3=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $A 1=B 1$ | $A 0=B 0$ | L | H | L | L | H | L |
| $A 3=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $A 1=B 1$ | $A 0=B 0$ | X | X | H | L | L | H |
| $A 3=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | H | H | L | L. | L | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $A 1=B 1$ | $A O=B 0$ | L | L | L | H | H | L |



## Truth Table

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Y}$ |
| $L$ | $L$ | $L$ |
| $L$ | $H$ | $H$ |
| $H$ | $L$ | $H$ |
| $H$ | $H$ | $L$ |

$Y=A \oplus B=\bar{A} B+A \bar{B}$

## 107 Dual J-K Flip-Flop with Clear



## Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLR | CLK | J | K | Q | $\overline{\text { Q }}$ |
| L | X | X | X | L | H |
| H | $\downarrow$ | L | L | QO | $\overline{\text { Q0 }}$ |
| H | $\downarrow$ | H | L | H | L |
| H | $\downarrow$ | L | H | L | H |
| H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | X | X | Q0 | Q00 |

## 109 Dual J-K Flip-Flop with Preset and Clear



Truth Table

| Inputs |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | J | $\bar{K}$ | Q | $\overline{\mathbf{Q}}$ |
| L | H | X | X | X | H | L |
| H | L | X | X | X | L | H |
| L | L | X | X | X | H $^{*}$ | H $^{*}$ |
| H | H | $\uparrow$ | L | L | L | H |
| H | H | $\uparrow$ | H | L | TOGGLE |  |
| H | H | $\uparrow$ | L | H | Q0 | $\overline{\text { Q } 0 ~}$ |
| H | H | $\uparrow$ | H | H | H | L |
| H | H | L | X | X | Q0 | $\overline{\text { Q0 }}$ |

MM54HC/MM74HC Logic Connection Diagrams and Truth Tables

112 Dual J-K Flip-Flop with Preset and Clear


Truth Table

| Inputs |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | J | L | Q | Q |
| L | H | X | X | X | H | L |
| H | L | X | X | X | L | H |
| L | L | X | X | X | L* $^{*}$ | L* $^{*}$ |
| H | H | $\downarrow$ | L | L | Q0 | Qo |
| H | H | $\downarrow$ | H | L | H | L |
| H | H | $\downarrow$ | L | H | L | H |
| H | H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | H | X | X | Q0 | $\overline{\text { Q0 } 0 ~}$ |

*This is an unstable condition, and is not guaranteed

## 113 Dual J-K Flip-Flop with Preset



## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLK | J | K | O | $\overline{\mathbf{Q}}$ |
| L | X | X | X | H | L |
| H | $\downarrow$ | L | L | Q0 | $\overline{\text { Q } 0}$ |
| H | $\downarrow$ | H | L | H | L |
| H | $\downarrow$ | L | H | L | H |
| H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | X | X | QO | $\overline{\text { Q } 0 ~}$ |

## 123 Dual Retriggerable Monostable Multivibrator



Truth Table

| Inputs |  |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | A | B | Q | $\bar{Q}$ |  |  |
| $L$ | $X$ | $X$ | $L$ | $H$ |  |  |
| $X$ | $H$ | $X$ | $L$ | $H$ |  |  |
| $X$ | $X$ | $L$ | $L$ | $H$ |  |  |
| $H$ | $L$ | $\uparrow$ | $\Omega$ | $U$ |  |  |
| $H$ | $\downarrow$ | $H$ | $\Omega$ | $工$ |  |  |
| $\uparrow$ | $L$ | $H$ | $\Omega$ | $U$ |  |  |

$H=$ High Level
L = Low Level
$\uparrow=$ Transition from Low to High
$\downarrow=$ Transition from High to Low
$\Omega=$ One High Level Pulse
$\tau \Gamma=$ One Low Level Pulse
X = Irrelevant


## Truth Table

| Inputs |  | Output |
| :---: | :---: | :---: |
| A | C |  |
| H | L | H |
| L | L | L |
| X | $H$ | Z |

126 TRISTATE ${ }^{\circledR}$ Quad Buffer


Truth Table

| Inputs |  | Output |
| :---: | :---: | :---: |
| A | C |  |
| H | H | H |
| L | $H$ | L |
| X | L | Z |

132 Quad 2-Input NAND Schmitt Trigger


133 13-Input NAND


TL/F/5134-1

Diagrams and Truth Tables

137 3-to-8 Line Decoder With Address Latches


TL/F/5310-1

Truth Table

$H=$ high level, $L=$ low level, $X=$ irrelevant

138 3-to-8 Line Decoder


TL/F/5120-1

Truth Table

| Inputs |  |  |  |  | Outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable |  | Select |  |  |  |  |  |  |  |  |  |  |
| G1 | G2* | C | B | A | Y0 | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| X | H | X | X | X | H | H | . H | H | H | H | H | H |
| L | X | X | X | X | H | H | H | H | H | H | H | H |
| H | L | L | L | L | L | H | H | H | H | H | H | H |
| $\mathrm{H}^{\prime}$ | L | L | L | H | H | L | H | H | H | H | H | H |
| H | L | L | H | L | H | H | L | H | H | H | H | H |
| H | L | L | H | H | H | H | H | L | H | H | H | H |
| H | L | H | L | L | H | H | H | H | L | H | H | H |
| H | L | H | L | H | H | H | H | H | H | L | H | H |
| H | L | H | H | L | H | H | H | H | H | H | L | H |
| H | L | H | H | H | H | H | H | H | H | H | H | L |

* $\overline{\mathrm{G} 2}=\mathrm{G} 2 \mathrm{~A}+\mathrm{G} 2 \mathrm{~B}$
$H=$ high level, $L=$ low level, $X=$ don't care


## 139 Dual 2-to-4 Line Decoder



Truth Table

| Inputs |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable | Select |  |  |  |  |  |
| G | B | A | Yo | Y1 | Y2 | Y3 |
| H | X | X | H | H | H | H |
| L | L | L | L | H | H | H |
| L | L | H | H | L | H | H |
| L | H | L | H | H | L | H. |
| L | H | H | H | H | H | L |

$\mathrm{H}=$ high level, $\mathrm{L}=$ low level, $\mathrm{X}=$ don't care


TL/F/5007-1

Truth Table

| Inputs |  |  |  |  |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | D | C | B | A |
| H | H | H | H | H | H | H | H | H | H | H | H | H |
| X | X | X | X | X | X | X | X | L | L | H | H | L |
| X | X | X | X | X | X | X | L | H | L | H | H | H |
| X | X | X | X | X | X | L | H | H | H | L | L | L |
| X | X | X | X | X | L | H | H | H | H | L | L | H |
| X | X | X | X | L | H | H | H | H | H | L | H | L |
| X | X | X | L | H | H | H | H | H | H | L | H | H |
| X | X | L | H | H | H | H | H | H | H | H | L | L |
| X | L | H | H | H | H | H | H | H | H | H | L | H |
| L | H | H | H | H | H | H | H | H | H | H | H | L |

$H=$ High Logic Level, L = Low Logic Level, $X=$ Irrelevant


Truth Table

| Inputs |  |  |  |  |  |  |  |  | Outputs |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | $\overline{\text { RQE }}$ | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | $\overline{\mathbf{R Q P}}$ |
|  | X | X | X | X | X | X | X | H | H | H | H | H | H | H | H | H | H |
| H | H | H | H | H | H | H | H | L | H | H | H | H | H | H | H | H | H |
| X | X | X | X | X | X | X | L | L | H | H | H | H | H | H | H | L | L |
| X | X | X | X | X | X | L | H | L | H | H | H | H | H | H | L | H | L |
| X | X | X | X | X | L | H | H | L | H | H | H | H | H | L | H | H | L |
| X | X | X | X | L | H. | H | H | L | H | H | H | H | L | H | H | H | L |
| X | X | X | L | H | H | H | H | L | H | H | H | L | H | H | H | H | L |
| X | X | L | H | H | H | H | H | L | H | H | L | H | H | H | H | H | L |
| X | L | H | H | H | H | H | H | L | H | L | H | H |  | H | H | H | L |
| L | H | H | H | H | H | H | H | L | L | H | H | H | H | H | H | H | L |

## 1498 Line to 8 Line Priority Encoder

1518 Channel Multiplexer


TL/F/5313-1

## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Select |  |  | Strobe |  |  |
| C | B | A | S | Y | W |
| X | X | X | H | L | H |
| L | L | L | L | D0 | $\overline{\text { D0 }}$ |
| L | L | H | L | D1 | $\overline{\text { D1 }}$ |
| L | H | L | L | D2 | $\overline{\overline{D 2}}$ |
| L | H | H | L | D3 | $\overline{\text { D3 }}$ |
| H | L | L | L | D4 | $\overline{\text { D4 }}$ |
| H | L | H | L | D5 | $\overline{\text { D5 }}$ |
| H | H | L | L | D6 | $\overline{\text { D6 }}$ |
| H | H | H | L | D7 | $\overline{\text { D7 }}$ |

$H=$ High Level, $L=$ Low Level, $X=$ Don't Care D0, D1...D7 = the level of the respective $D$ input

153 Dual 4 Channel Multiplexer


Truth Table

| Select <br> Inputs | Data Inputs |  |  |  |  | Strobe | Output |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | A | C0 | C1 | C2 | C3 | G | Y |
| X | X | X | X | X | X | H | L |
| L | L | L | X | X | X | L | L |
| L | L | H | X | X | X | L | H |
| L | H | X | L | X | X | L | L |
| L | H | X | H | X | X | L | H |
| H | L | X | X | L | X | L | L |
| H | L | X | X | H | X | L | H |
| H | H | X | X | X | L | L | L |

Select inputs $A$ and $B$ are common to both sections.
$H=$ high level, $L=$ low level, $X=$ don't care.

## 154 4-to-16 Line Decoder



## Truth Table

| Inputs |  |  |  |  |  | Low <br> Output |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| G1 | G2 | D | C | B | A | ( |
| L | L | L | L | L | L | 0 |
| L | L | L | L | L | H | 1 |
| L | L | L | L | H | L | 2 |
| L | L | L | L | H | H | 3 |
| L | L | L | H | L | L | 4 |
| L | L | L | H | L | H | 5 |
| L | L | L | H | H | L | 6 |
| L | L | H | L | H | H | 7 |
| L | L | H | L | L | H | 8 |
| L | L | H | L | H | L | 10 |
| L | L | H | L | H | H | 11 |
| L | L | H | H | L | L | 12 |
| L | L | H | H | L | H | 13 |
| L | L | H | H | H | L | H |
| L | H | X | X | X | X | 14 |
| H | L | X | X | X | X | - |
| H | X | X | X | X | - |  |

*All others high

## 157 Quad 2-Input Multiplexer



Truth Table

| Inputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Strobe | Select | A | B | HC157 |
| H | X | X | X | L |
| L | L | L | X | L |
| L' | L | H | X | H |
| L | H | X | L | L |
| L | H | X | H | H |

$H=$ High Level, $L=$ Low Level, $X=$ Irrelevant

## 158 Quad 2-Input Multiplexer (Inverted Outputs)



Function Table

| Inputs |  |  |  | Output Y |
| :---: | :---: | :---: | :---: | :---: |
| Strobe | Select | A | B | HC158 |
| H | X | X | X | H |
| L | L | L | X | H |
| L | L | H | X | L |
| L | H | X | L | H |
| L | H | X | H | L |

$H=$ High Level, L $=$ Low Level, $X=$ Irrelevant

## 160, 161, 162, 163 4-Bit Synchronous Counter



TL/F/5008-1

Truth Tables
'HC160/HC161

| CLK | CLR | ENP | ENT | Load | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| X | L | X | X | X | Clear |
| X | H | H | L | H | Count \& RC disabled |
| X | H | L | H | H | Count disabled |
| X | H | L | L | H | Count \& RC disabled |
| $\uparrow$ | H | X | X | L | Load |
| $\uparrow$ | H | H | H | H | Increment Counter |

$H=$ high level, $L=$ low level
$X=$ don't care, $\uparrow=$ low to high transition
'HC162/HC163

| CLK | CLR | ENP | ENT | Load | Function |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\uparrow$ | L | X | X | X | Clear |
| X | H | H | L | H | Count \& RC disabled |
| X | H | L | H | H | Count disabled |
| X | H | L | L | H | Count \& RC disabled |
| $\uparrow$ | H | X | X | L | Load |
| $\uparrow$ | $H$ | $H$ | $H$ | $H$ | Increment Counter |

## 164 8-Bit Serial-In Parallel-Out Shift Register



## Truth Table

| Inputs |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Clock | A | B | $\mathbf{Q}_{\mathbf{A}}$ | $\mathbf{Q}_{B}$ | ... | $Q_{H}$ |
| L | X | X | X | L | L |  | L |
| H | L | X | X | $Q_{A O}$ | $Q_{B O}$ |  | Q ${ }_{\text {HO }}$ |
| H | $\uparrow$ | H | H | H | $Q_{\text {An }}$ |  | $Q_{G n}$ |
| H | $\uparrow$ | L | X | L | $Q_{\text {An }}$ |  | $Q_{G n}$ |
| H | $\uparrow$ | X | L | L | $Q_{\text {An }}$ |  | $\mathrm{Q}_{\mathrm{Gn}}$ |

H = High Level (steady state), L = Low Level (steady state)
$X=$ Irrelevant (any input, including transitions)
$\uparrow=$ Transition from low to high level.
$Q_{A O}, Q_{B O}, Q_{H O}=$ the level of $Q_{A}, Q_{B}$, or $Q_{H}$, respectively, before the indicated steady state input conditions were established.
$Q_{A n}, Q_{G n}=$ The level of $Q_{A}$ or $Q_{G}$ before the most recent $\uparrow$ transition of the clock; indicated a one-bit shift.
MM54HC/MM74HC Logic Connection Diagrams and Truth Tables

## 165 8-Bit Parallel-In Serial-Out Shift Register



TL/F/5316-1

Function Table

| Inputs |  |  |  |  | Internal Outputs |  | Output$\mathbf{Q}_{\mathbf{H}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Shift/ Load | Clock Inhibit | Clock | Serial | Parallel |  |  |  |
|  |  |  |  | A. . H | $Q_{A}$ | $\mathrm{Q}_{\mathrm{B}}$ |  |
| L | X | X | X | a. . .h |  | b | h |
| H | L | $L$ | X | X | $Q_{A 0}$ | $\mathrm{Q}_{\mathrm{BO}}$ | $Q_{\text {Ho }}$ |
| H | L | $\uparrow$ | H | X | H | $Q_{\text {AN }}$ | $Q_{G N}$ |
| H | L | $\uparrow$ | L | X | L | $Q_{A N}$ | $Q_{G N}$ |
| H | H | X | X | X | $Q_{A 0}$ | $\mathrm{Q}_{\mathrm{BO}}$ | $\mathrm{Q}_{\mathrm{HO}}$ |

$H=$ High Level (steady state), L = Low Level (steady state)
$X=$ Irrelevant (any input, including transitions)
$\uparrow=$ Transition from low to high level
$\mathrm{Q}_{\mathrm{AO}}, \mathrm{Q}_{\mathrm{B} O}, \mathrm{Q}_{\mathrm{HO}}=$ The level of $\mathrm{Q}_{\mathrm{A}}, \mathrm{Q}_{\mathrm{B}}$, or $\mathrm{Q}_{\mathrm{H}}$, respectively, before the indicated steady-state input conditions were established.
$Q_{\mathrm{AN}}, \mathrm{Q}_{\mathrm{GN}}=$ The level of $\mathrm{Q}_{\mathrm{A}}$ or $\mathrm{Q}_{\mathrm{G}}$ before the most recent $\uparrow$ transition of the clock; indicates a one-bit shift.

## 173 TRI-STATE® Quad D Flip-Flop



TL/F/5317-1

Truth Table

| Inputs |  |  |  |  | Output Q |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Clock | Data Enable |  | DataD |  |
|  |  | G1 | G2 |  |  |
| H | X | X | X | X | L |
| L | L | X | X | X | $Q_{0}$ |
| L | $\uparrow$ | H | X | X | $Q_{0}$ |
| L | $\uparrow$ | X | H | X | $Q_{0}$ |
| L | $\uparrow$ | L | L | L | L |
| L | $\uparrow$ | L | L | H | H |

When either M or N (or both) is (are) high the output is disabled to the high-impedance state: however, sequential operation of the flip-flops is not affected.
$\mathrm{H}=$ high level (steady state)
L = low level (steady state)
$\uparrow=$ low-to-high level transition
$\mathrm{X}=$ don't care (any input including transitions)
$Q_{O}=$ the level of $Q$ before the indicated steady state input conditions were established

## 174 Hex D Flip-Flop With Clear



Truth Table (Each Filip-Flop)

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q |
| L | $X$ | $X$ | L |
| $H$ | $\uparrow$ | $H$ | $H$ |
| $H$ | $\uparrow$ | $L$ | $L$ |
| $H$ | $L$ | $X$ | $Q_{0}$ |

$H=$ High level (steady state)
L = Low level (steady state)
X = Don't Care
$\uparrow=$ Transition from low to high level
$Q_{0}=$ The level of $Q$ before the indicated steady-state input conditions were established.

TL/F/5318-1


TL/F/5319-1

Truth Table (Each Fllp-Flop)

| Inputs |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q | $\overline{\mathbf{Q}}$ |
| L | X | X | L | H |
| H | $\uparrow$ | H | H | L |
| H | $\uparrow$ | L | L | H |
| H | L | X | $Q_{0}$ | $\bar{Q}_{0}$ |

$H=$ high level (steady state)
$\mathrm{L}=$ low level (steady state)
$X=$ irrelevant
$\uparrow=$ transition from low to high level
$Q_{0}=$ the level of $Q$ before the indicated steady-state input conditions were established

## 181 4-Bit Arithmetic/Logic Unit



TL/F/5320-1

182 4-Bit Look Ahead Carry Generator


TL/F/5321-1

190, 191 4-Bit Synchronous Up/Down Counter


TL/F/5322-1

Diagrams and Truth Tables
MM54HC/MM74HC Logic Connection Diagrams and Truth Tables

192, 193 4-Bit Synchronous Up/Down Counter


Truth Table

| Count |  | Clear | Load | Function |
| :---: | :---: | :---: | :---: | :--- |
| Up | Down |  |  |  |
| $\uparrow$ | H | L | H | Count Up |
| H | $\uparrow$ | L | H | Count Down |
| X | X | H | X | Clear |
| X | X | L | L | Load |

$H=$ High level
$L=$ Low level
$\uparrow=$ Transition from low-to-high
X = Don't care

## 194 4-Bit Bidirectional Shift Register

## Function Table



| Inputs |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Mode | Clock | Serial | Parallel |  |  |  |  |
| Clear | S1 S2 |  | Left Right | A B C D |  |  |  |  |
| L | $\mathrm{X} \times$ | X | X X | X $\times \times \times$ | L | L | L | L |
| H | X X | L | $x \quad x$ | X X X X | $Q_{A O}$ | Q ${ }_{\text {BO }}$ |  | $Q_{\text {DO }}$ |
| H | H H | $\uparrow$ | X X | a b cced | a | b |  | d |
| H | L H | $\uparrow$ | X H | X $\times$ X $\times 1$ | H |  |  | $Q_{C n}$ |
| H | L H | $\uparrow$ | X L | $\mathrm{X} \times \times \mathrm{X}$ |  | $Q_{\text {An }}$ |  | $Q_{C n}$ |
| H | H L | $\uparrow$ | H X | $\mathrm{X} \times \times \mathrm{x}$ |  | $Q_{\text {cn }}$ |  | H |
| H | H, L | $\uparrow$ | L $X$ | $\times \mathrm{x} \times \times \mathrm{X}$ | $Q_{B n}$ | $Q_{C n}$ |  | L |
| H | L L | X | X X | $\times \times \times \mathrm{X}$ | $Q_{A O}$ | $Q_{B 0}$ | $Q_{\text {CO }}$ | $Q_{D O}$ |

$\mathrm{H}=$ high level (steady state)
$\mathrm{L}=$ low level (steady state)
$X=$ irrelevant (any input, including transitions)
$\uparrow=$ transition from low to high level
$a, b, c, d=$ the level of steady-state input at inputs $A, B, C$, or $D$, respectively. $Q_{A 0}, Q_{B O}, Q_{C 0}, Q_{D O}=$ the level of $Q_{A}, Q_{B}, Q_{C}$, or $Q_{D}$, respectively, before the indicated steady-state input conditions were established.
$Q_{A n}, Q_{B n}, Q_{C n}, Q_{D n}=$ the level of $Q_{A}, Q_{B}, Q_{C}$, respectively, before the most-recent $\uparrow$ transition of the clock.

## 195 4-Bit Parallel Shift Register Function Table



TL/F/5324-1

| Inputs |  |  |  |  |  |  |  |  | Outputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Shlft/ <br> Load | Clock | Serial |  | Parallel |  |  |  | $\mathbf{Q}_{\mathbf{A}}$ | $\mathrm{Q}_{\mathbf{B}}$ | $Q_{C}$ | $Q_{D}$ | $\overline{\mathbf{Q}}_{\mathbf{D}}$ |
|  |  |  | J | $\overline{\mathbf{K}}$ |  | B | C | D |  |  |  |  |  |
| L | X | $\times$ | X | X | X | X | X | X | L | L | L | L | H |
| H | L | $\uparrow$ | X | X | a | b | c | d | a | b | c | d | d |
| H | H | L | X | X | X | X | X | X | $Q_{A O}$ | $\mathrm{Q}_{\text {B0 }}$ | $Q_{c 0}$ | $Q_{\text {Do }}$ | $\bar{Q}_{\text {Do }}$ |
| H | H | $\uparrow$ | L | H | X | X | X | X | $\mathrm{Q}_{\text {AO }}$ | $\mathrm{Q}_{\text {AO }}$ | $Q_{B n}$ | $\mathrm{Q}_{\mathrm{Cn}}$ | $\stackrel{Q}{2}^{\text {ch }}$ |
| H | H | $\uparrow$ | L | L | X | X | X | X | L | $\mathrm{Q}_{\text {An }}$ | $Q_{B n}$ | $Q_{C n}$ | $\underline{Q}_{\text {ch }}$ |
| H | H |  | H | H | X | X | X | X | H | $Q_{\text {An }}$ | $\mathrm{Q}_{\mathrm{Bn}}$ | $Q_{C n}$ | $\underline{Q}_{\text {Q }} \mathrm{Cn}$ |
| H | H | $\uparrow$ | H | L | X | X | X | X | $\bar{Q}_{A n}$ | $Q_{\text {An }}$ | $\mathrm{Q}_{\mathrm{Bn}}$ | $Q_{C n}$ | $Q_{\mathrm{Cn}}$ |

$\mathrm{H}=$ high level (steady state)
$\mathrm{L}=$ low level (steady state)
$\mathrm{X}=$ irrelevant (any input, including transitions)
$\uparrow=$ transition from low to high level
$a, b, c, d=$ the level of steady-state input at inputs $A, B, C$, or $D$, respectively.
$Q_{A 0}, Q_{B 0}, Q_{C 0}, Q_{D 0}=$ the level of $Q_{A}, Q_{B}, Q_{C}$, or $Q_{D}$, respectively, before the indicated steady-state input conditions were established.
 transition of the clock.

221 Dual Monostable Multivibrator


Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | A | B | Q | $\overline{\mathbf{Q}}$ |  |
| L | X | X | L | $H$ |  |
| X | $H$ | $X$ | $L$ | $H$ |  |
| X | X | L | L | $H$ |  |
| $H$ | $L$ | $\uparrow$ | $\Omega$ | $工$ |  |
| $H$ | $\downarrow$ | $H$ | $\Omega$ | $工$ |  |
| $\uparrow$ | $L$ | $H$ | $\Omega$ | $工$ |  |

$$
\begin{aligned}
H & =\text { High Level } \\
L & =\text { Low Level } \\
\uparrow & =\text { Transition from Low to High } \\
\downarrow & =\text { Transition from High to Low } \\
\Omega & =\text { One High Level Pulse } \\
工 & =\text { One Low Level Pulse } \\
X & =\text { Irrelevant }
\end{aligned}
$$

## 237 3－to－8 Line Decoder With Address Latches



TL／F／5326－1

Truth Table

| INPUTS |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ENABLE |  |  | SELECT |  |  |  |  |  |  |  |  |  |  |
| GL | G1 | G2 | C | B | A | Yo | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| X | X | H |  | X | X | L | L | L | L | L | L | L | L |
| X | L | X | X | X | X | L | L | L | L | L | L | L | L |
| L | H | L |  | L | L | H | L | L | L | L | L | L | L |
| L | H | L | L | L | H | L | H | L | L | L | L | L | L |
| L | H | L |  | H | L | L | L | H | L | L | L | L | L |
| L | H | L | L | H | H | L | L | L | H | L | L | L | L |
| L | H | L |  | L | L | L | L | L | L | H | L | L | L |
| L | H | L |  | L | H | L | L | L | L | L | H | L | L |
| L | H | L | H | H | L | L | L | L | L | L | L | H | L |
| L | H | L | H | H | H | L | L | L | L | L | L | L | H |
| H | H | L |  | X | X |  | ress | $\begin{aligned} & \text { orres } \\ & \text { L; all } \end{aligned}$ | oth | ling t |  |  |  |

$H=$ high level，$L=$ low level，$X=$ irrelevant

## 240 Inverting Octal TRI－STATE ${ }^{\circledR}$ Buffer



## Truth Tables

| $1 \bar{G}$ | $1 A$ | $1 Y$ | $2 \bar{G}$ | $2 A$ | $2 Y$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | $H$ | L | L | $H$ |
| L | $H$ | L | L | $H$ | L |
| $H$ | L | Z | $H$ | L | Z |
| $H$ | $H$ | $Z$ | $H$ | $H$ | $Z$ |

$H=$ high level，$L=$ low level，$Z=$ high impedance
MM54HC/MM74HC Logic Connection Diagrams and Truth Tables

241 Octal TRI-STATE® Buffer


## Truth Tables

| $\mathbf{1} \overline{\mathbf{G}}$ | $\mathbf{1 A}$ | $\mathbf{1 Y}$ | $\mathbf{2 G}$ | $\mathbf{2 A}$ | $\mathbf{2 Y}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $L$ | L | L | L | L | Z |
| L | $H$ | $H$ | L | $H$ | $Z$ |
| $H$ | L | $Z$ | $H$ | L | L |
| $H$ | $H$ | $Z$ | $H$ | $H$ | $H$ |

## 242 Inverting Quad Bidirectional Transceiver



## Truth Table

| Control Inputs |  | Data Port Status |  |
| :---: | :---: | :---: | :---: |
| GAB | GBA | A | B |
| H | H | OUTPUT | Input |
| L | H | Isolated | Isolated |
| H | L | Isolated | Isolated |
| L | L | Input | OUTPUT |

## 243 Quad Bidirectional Transceiver



Truth Table

| Control Inputs |  | Data Port Status |  |
| :---: | :---: | :---: | :---: |
| GAB | GBA | A | B |
| H | H | OUTPUT | Input |
| L | H | Isolated | Isolated |
| H | L | Isolated | Isolated |
| L | L | Input | OUTPUT |

## 244 Octal TRI-STATE® Buffer



Truth Table

| $\mathbf{1} \overline{\mathbf{G}}$ | $\mathbf{1 A}$ | $\mathbf{1 Y}$ | $\mathbf{2} \overline{\mathbf{G}}$ | $\mathbf{2 A}$ | $\mathbf{2 Y}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | L |
| L | $H$ | $H$ | L | $H$ | $H$ |
| $H$ | L | $Z$ | $H$ | L | $Z$ |
| $H$ | $H$ | $Z$ | $H$ | $H$ | $Z$ |

$H=$ high level, $L=$ low level, $Z=$ high impedance

## 245 Octal Bidirectional Transceiver



Truth Table

| Control <br> Inputs |  | Operation |
| :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | DIR |  |
| L | L | B data to $A$ bus |
| L | H | A data to $B$ bus |
| H | X | Isolation |

$H=$ high level, $L=$ low level, $X=$ irrelevant

## 251 8-Channel TRI-STATE ${ }^{\circledR}$ Multiplexer



TL/F/5328-1

Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Select |  |  | Strobe | Y | W |
| C | B | A |  |  |  |
| X | X | X | H | Z | Z |
| L | L | L | L | D0 | $\overline{\text { D0 }}$ |
| L | L | H | L | D1 | $\overline{\text { D1 }}$ |
| L | H | L | L | D2 | $\overline{\text { D2 }}$ |
| L | H | H | L | D3 | $\overline{\text { D3 }}$ |
| H | L | L | L | D4 | $\overline{\text { D4 }}$ |
| H | L | H | L | D5 | $\overline{\text { D5 }}$ |
| H | H | L | L | D6 | $\overline{D 6}$ |
| H | H | H | L | D7 | $\overline{\text { D7 }}$ |

$H=$ high logic level, $L=$ logic level
$X=$ irrelevant, $Z=$ high impedance (off)
D0, D1 $\ldots$. $D 7=$ the level of the respective $D$ input
MM54HC/MM74HC Logic Connection Diagrams and Truth Tables

253 Dual 4-Channel TRI-STATE® ${ }^{\circledR}$ Multiplexer

Truth Table

| Select <br> Inputs | Data Inputs |  |  |  |  |  | Output <br> Control |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Output |  |  |  |  |  |  |  |
| B | A | C0 | C1 | C2 | C3 | G | Y |
| X | X | X | X | X | X | H | Z |
| L | L | L | X | X | X | L | L |
| L | L | H | X | X | X | L | H |
| L | H | X | L | X | X | L | L |
| L | H | X | H | X | X | L | H |
| H | L | X | X | L | X | L | L |
| H | L | X | X | H | X | L | H |
| H | H | X | X | X | L | L | L |
| H | H | X | X | X | H | L | H |

Select inputs $A$ and $B$ are common to both sections.
$H=$ high level, $L=$ low level, $X=$ irrelevant, $Z=$ high impedance (off).

## 257 Quad 2-Channel TRI-STATE ${ }^{\circledR}$ Multiplexer



TL/F/5329-1

## 259 8-Bit Addressable Latch




## 273 Octal D Flip-Flop With Clear



## 280 9-Bit Odd/Even Parity Generator/Checker

Function Table

| Numbers of Inputs A <br> thru 1 that are High | Outputs |  |
| :---: | :---: | :---: |
|  | $\Sigma$ Even | $\Sigma$ Odd |
| $0,2,4,6,8$ | $H$ | L |
| $1,3,5,7,9$ | L | H |

[^0]

TL/F/5121~

Truth Table

| Inputs |  | Outputs |
| :--- | :---: | :---: |
| A | B |  |
| L | L | $H$ |
| L | $H$ | L |
| $H$ | L | L |
| $H$ | $H$ | $H$ |

$Y=\overline{A \oplus B}=A B+\overline{A B}$

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q |
| L | X | X | L |
| H | $\uparrow$ | H | H |
| H | $\uparrow$ | L | L |
| H | L | X | $Q_{0}$ |

$H=$ High level (steady state)
$L=$ Low level (steady state)
X = Don't Care
$\uparrow=$ Transition from low to high level
$Q_{0}=$ The level of $Q$ before the indicated steadystate input conditions were established
Truth Table
(Each Flip-Flop)
state input conditions were established

283 4-Bit Binary Adder


Truth Table

|  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Inp |  |  | When $\mathbf{C O}=\mathbf{L}$ |  |  | When $\mathrm{CO}=\mathrm{H}$ |  |  |
|  |  |  |  |  |  | $\begin{gathered} \text { When } \\ \text { C2 } 2=L \\ \hline \end{gathered}$ |  |  | When $\mathbf{C 2}=\mathbf{H}$ |
| A1 A3 | B1 B3 | A2 A4 | B2 ${ }^{\text {B4 }}$ | 1\| 53 | E2 54 | C2 ${ }^{\text {c }}$ | £1 53 | 52 54 | C2 ${ }^{\text {c } 4}$ |
| L | L | L | L | L | L | L | H | L | L |
| H | L | L | L | H | L | L | L | H | $L$ |
| L | H | L |  | H | L | L | L | H | L |
| H | H | L | L | L | H | L | H | H | L |
| L | L | H | L | L | H | L | H | H | L |
| H | L | H | L | H | H | L | L | L | H |
| L | H | H | L | H | H | L | L | L | H |
| H | H | H | L | L | L | H | H | L | H |
| L. | L | L | H | L | H | L | H | H | L |
| H | L | L | H | H | H | L | L. | L | H |
| L | H | L | H | H | H | L | L | L | H |
| H | H | L | H | L |  | H | H | L | H |
| L | L | H | H | L | L | H | H | L | H |
| H | L | H | H | H | L | H | L | H | H |
| L | H | H | H | H | L | H | L | H | H |
| H | H | H | H | L | H | H | H | H | H |

$H=$ High Level, L = Low Level
Note Input conditions at A1, B1, A2, B2, and C0 are used to determine outputs $\mathbf{\Sigma 1}$ and $\mathbf{\Sigma 2}$ and the value of the internal carry C2. The values at C2, A3, B3, A4, and B4 are then used to determine outputs $\Sigma 3, \Sigma 4$, and C4

## 292 Programmable Frequency Dividers/Digital Timer



## 294 Programmable Frequency Dividers/Digital Timer



Truth Table

| CLEAR | CLK 1 | CLK 2 | Q OUTPUT MODE |
| :---: | :---: | :---: | :---: |
| L | X | X | Cleared to L |
| H | $\uparrow$ | L | Count |
| H | L | $\uparrow$ | Count |
| H | H | X | Inhibit |
| H | X | H | Inhibit |

## 298 Quad 2 Channel Multiplexer With Latches



TL/F/5334-2

## Truth Table

| Inputs |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Word Select | Clock | $\mathbf{Q}_{\mathbf{A}}$ | $Q_{B}$ | $Q_{c}$ | OD |
| L | $\downarrow$ | a1 | b1 | c1 | d1 |
| H | $\downarrow$ | a2 | b2 | c2 | d2 |
| X | H | $Q_{A 0}$ | $\mathrm{Q}_{\mathrm{BO}}$ | Q ${ }_{\text {co }}$ | $Q_{\text {DO }}$ |

$H=$ High Level (steady state)
L = Low Level (steady state)
$X=$ Don't Care (any input, including transitions)
$\downarrow=$ Transition from high to low level
a1, a2, etc. = The level of steady-state input at A1, A2, etc.
$Q_{A 0}, Q_{B 0}$, etc. $=$ The level of $Q_{A}, Q_{B}$, etc. entered on the most recent $\downarrow$ transition of the clock input.

## 299 8-Bit Universal Shift Register



TOP VIEW
TL/F/5207-1

## Function Table

| Mode | Inputs |  |  |  |  |  |  |  | Inputs/Outputs |  |  |  |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Clear | Function Select |  | Output Control |  | Clock | Serlal |  | $A / Q_{A}$ | $B / \mathbf{Q}_{\mathbf{B}}$ | $c / a_{c}$ | $\mathbf{D} / Q_{D}$ | $E / Q_{E}$ | $\mathrm{F}^{\prime} \mathbf{Q}_{\mathbf{F}}$ | $\mathbf{G} / \mathbf{Q}_{\mathbf{G}}$ | $\mathbf{H / O} \mathbf{O}_{\mathbf{H}}$ | $\mathbf{Q}_{\mathbf{A}}$, | $\mathbf{Q}_{\mathbf{H}}{ }^{\prime}$ |
|  |  | S1 | So | G1 $\dagger$ | G2 $\dagger$ |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Clear | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & X \\ & L \end{aligned}$ | $\frac{L}{\mathrm{X}}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\mathrm{L}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $L$ | $L$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $L$ |
| Hold | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{X} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{gathered} L \\ L \end{gathered}$ | $\underset{\text { Lor } \mathrm{H}}{\mathrm{X}}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{A 0} \\ & Q_{A 0} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{BO}} \\ & \mathrm{Q}_{\mathrm{BO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{C0}} \\ & \mathrm{Q}_{\mathrm{CO}} \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{D 0} \\ & Q_{D 0} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{EO}} \\ & \mathrm{Q}_{\mathrm{EO}} \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{FO}} \\ & \mathrm{Q}_{\mathrm{FO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{GO}} \\ & \mathrm{Q}_{\mathrm{GO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{HO}} \\ & \mathrm{Q}_{\mathrm{HO}} \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{A O} \\ & Q_{A O} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{HO}} \\ & \mathbf{Q}_{\mathrm{HO}} \\ & \hline \end{aligned}$ |
| Shift Right | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\frac{L}{L}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\hat{\uparrow}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & H \\ & L \end{aligned}$ | $\begin{aligned} & Q_{A n} \\ & Q_{A n} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Bn}} \\ & \mathrm{Q}_{\mathrm{Bn}} \end{aligned}$ | $\begin{aligned} & Q_{C n} \\ & Q_{C n} \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{Dn}} \\ & \mathrm{Q}_{\mathrm{Dn}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{En}} \\ & \mathrm{Q}_{\mathrm{En}} \end{aligned}$ | $\begin{aligned} & Q_{F n} \\ & Q_{F n} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Gn}} \\ & \mathrm{Q}_{\mathrm{G} n} \end{aligned}$ | H | $\begin{aligned} & \mathrm{Q}_{\mathrm{GN}} \\ & \mathrm{Q}_{\mathrm{GN}} \end{aligned}$ |
| Shift Left | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\uparrow$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Bn}} \\ & \mathrm{Q}_{\mathrm{Bn}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Cn}} \\ & \mathrm{Q}_{\mathrm{Cn}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Dn}} \\ & \mathrm{Q}_{\mathrm{Dn}} \end{aligned}$ | $\begin{aligned} & Q_{E n} \\ & Q_{E n} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Fn}} \\ & \mathrm{Q}_{\mathrm{Fn}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Gn}} \\ & \mathrm{Q}_{\mathrm{Gn}} \end{aligned}$ | $\begin{aligned} & \mathbf{Q}_{\mathrm{Hn}} \\ & \mathbf{Q}_{\mathrm{Hn}} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Bn}} \\ & \mathrm{Q}_{\mathrm{Bn}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{~L} \end{aligned}$ |
| Load | H | H | H | X | X | $\uparrow$ | X | X | a | b | c | d | e | $f$ | g | h | a | h |

tWhen one or both controls are high the eight input/output terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.

354, 356 8-Channel TRI-STATE® Multiplexer with Latches

$H=$ high level (steady state)
$L=$ low level (steady state)
$\mathrm{X}=$ irrelevant (any input, including transitions)
$Z=$ high-impedance state (off state)
$\uparrow=$ transition from low to high level

## Function Table

| Inputs |  |  |  |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Select $\dagger$ |  |  | Data Control 'HC354 <br> $\overline{\mathrm{DC}}$ | Clock <br> 'HC356 <br> CLK | Output Enables |  |  |  |  |
| 51 | S2 | So |  |  | G1 | $\overline{\mathrm{G}} 2$ | G3 | W | Y |
| X | X | X | X | X | H | X | X | Z | Z |
| X | X | X | $x$ | X | X | H | X | Z | Z |
| X | X | X | X | X | X | X | L | Z | Z |
| L | L | L | L | $\uparrow$ | L | L | H | $\overline{\mathrm{D}} 0$ | D0 |
| L | L | L | H | HorL | L | L | H | $\overline{\mathrm{D}}^{\mathrm{D}} \mathrm{O}_{n}$ | DOn |
| L | L | H | L | $\uparrow$ | L | L | H | D1 | D1 |
| L | L | H | H | H orL | L | L | H | $\overline{\mathrm{D}} 1{ }^{\text {n }}$ | D1 ${ }^{\text {n }}$ |
| L | H | L | L | $\uparrow$ | L | L | H | D2 | D2 |
| L | H | L | H | HorL |  | L | H | D2n | D2n |
| L | H | H | L | $\uparrow$ | L | L | H | D3 | D3 |
| L | H | H | H | HorL | L | L | H | $\overline{\mathrm{D}} 3_{\mathrm{n}}$ | D3n |
| H | L | L | L | $\uparrow$ | L | L | H | D4 | D4 |
| H | L | L | H | HorL | L | L | H | $\overline{\mathrm{D}} 4^{\text {n }}$ | D4n |
| H | L | H | L | $\uparrow$ | L | L | H | D5 | D5 |
| H | L | H | H | HorL | L | L | H | $\overline{\mathrm{D}} 5_{\mathrm{n}}$ | D5 ${ }^{\text {n }}$ |
| H | H | L | L | $\uparrow$ | L | L | H | D6 | D6 |
| H | H | L | H | HorL | L | L | H | $\overline{\mathrm{D}} 6_{\mathrm{n}}$ | D6n |
| H | H | H | L | $\uparrow$ | L | L | H | $\overline{\text { D7 }}$ | D7 |
| H | H | H | H | Hor L | L | L | H | $\overline{\mathrm{D}} 7_{\mathrm{n}}$ | D7n |

D0. . D7 $=$ the level steady-state inputs at inputs D0 through D7, respectively, at the time of the low-to-high clock transition in the case of 'HC356
$D 0_{n} \ldots D 7_{n}=$ the level of steady state inputs at inputs $D 0$ through $D 7$, respectively, before the most recent low-to-high transition of data control or clock.
$\dagger$ This column shows the input address set-up with $\overline{\mathbf{S C}}$ low.

## 365 Hex TRI-STATE ${ }^{\circledR}$ Buffer



Truth Table

| Inputs |  |  | Output Y |
| :---: | :---: | :---: | :---: |
| G1 | $\overline{\mathrm{G} 2}$ | A |  |
| H | X | X | Z |
| X | H | X | Z |
| L | L | H | H |
| L | L | L | L |

TL/F/5209-1

## 366 Inverting Hex TRI-STATE ${ }^{\circledR}$ Buffer



Truth Table

| Inputs |  |  | Output Y |
| :---: | :---: | :---: | :---: |
| G1 | G2 | A |  |
| H | X | X | Z |
| X | H | X | Z |
| L | L | H | L |
| L | L | L | H |



## Truth Table

| Inputs |  | Output |
| :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | $\mathbf{A}$ |  |
| $H$ | X | Z |
| L | $H$ | L |
| L | L | $H$ |

## 373 Octal TRI-STATE ${ }^{\circledR}$ Latch


MM54HC/MM74HC Logic Connection Diagrams and Truth Tables

374 Octal TRI-STATE® Flip-Flop


TL/F/5336-1

## Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | H |
| L | $\uparrow$ | L | L |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

$H=$ High Level, L = Low Level
X = Don't Care
$\uparrow=$ Transition from low-to-high
$Z=$ High impedance state
$Q_{0}=$ The level of the output before steady state input conditions were established

## 390 Dual 4-Bit Decade Counter



TL/F/5337-1

393 Dual 4-Bit Binary Counter


Truth Table

| Input |  |  |
| :---: | :---: | :--- |
| Clock | Clear | Function |
| $\downarrow$ | L |  |
| X | H | Clear |

423 Dual Retriggerable Monostable Multivibrator


Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | A | B | Q | $\overline{\mathbf{Q}}$ |  |
| L | X | X | L | H |  |
| X | H | X | L | H |  |
| X | X | L | L | H |  |
| H | L | T | $\Omega$ | U |  |
| H | $\downarrow$ | H | $\Omega$ | U |  |

[^1]
## 533 Octal TRI-STATE® Latch with Inverted Outputs



Truth Table

| Output <br> Control | Latch <br> Enable <br> G | Data | Output |
| :---: | :---: | :---: | :---: |
| L | H | H | L |
| L | H | L | H |
| L | L | X | $\bar{Q}_{0}$ |
| H | X | X | Z |

$H=$ high level, $L=$ low level
$Q_{0}=$ level of output before steady-state input conditions were established.
$\mathbf{Z}=$ high impedance

## 534 Octal TRI-STATĖ® Flip-Flops with Inverted Outputs



Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | L |
| L | $\uparrow$ | L | $\mathrm{H}^{\prime}$ |
| L | L | X | $\bar{Q}_{0}$ |
| H | X | X | Z |

H = High Level, L = Low Level
$X=$ Don't Care
$\uparrow=$ Transition from low-to-high
Z = High impedance state
$\bar{Q}_{0}=$ The level of the output before steady state input conditions were established

540 Inverting Octal TRI-STATE® Buffer


541 Octal TRI-STATE® Buffer


## 563 Octal TRI-STATE® Octal Latch with Inverted Outputs



TOP VIEW

564 Octal TRI-STATE® Flip-Flop with Inverted Outputs


Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | $H$ | L |
| L | $\uparrow$ | L | H |
| L | L | X | $\overline{\mathrm{Q}}_{\mathbf{0}}$ |
| H | X | X | Z |

$H=$ High Level, L = Low Level
X = Don't Care
$\uparrow=$ Transition from low-to-high
Z = High Impedance State
$Q_{0}=$ The level of the output before steady state Input conditions were established


TOP VIEW

## Truth Table

| Output <br> Control | Latch <br> Enable | Data | Output |
| :---: | :---: | :---: | :---: |
| L | H | H | H |
| L | $H$ | L | L |
| L | L | X | $Q_{0}$ |
| $H$ | $X$ | $X$ | Z |

$H=$ high level, $L=$ low level
$Q_{0}=$ level of output before steady-state input conditions were established.
Z = high impedance
X = Don't care

## 574 Octal TRI-STATE ${ }^{\circledR}$ Flip-Flop



TL/F/5213-1

Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | H |
| L | $\uparrow$ | L | L |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

$H=$ High Level, L = Low Level
$X=$ Don't Care
$\uparrow=$ Transition from low-to-high
Z $=$ High impedance state
$Q_{0}=$ The level of the output before steady state input conditions were established

## 589 8-Bit Shift Registers with Input Latches



TL/F/5368-1

Truth Table

| RCK | SCK | $\overline{\text { SLOAD }}$ | $\overline{\text { OC }}$ | Function |
| :---: | :---: | :---: | :---: | :--- |
| $\uparrow$ | X | X | X | Data loaded to input latches |
| $\uparrow$ | X | L | H | Data loaded from inputs to <br> shift register |
| No <br> clock <br> edge | X | L | H | Data transferred from <br> input latches to shift <br> register |
| X | X | X | L | Serial output in high <br> impedance state |
| X | $\uparrow$ | H | H | Shift register clocked <br> $Q_{M}=\mathrm{Q}_{\mathrm{n}-1}, \mathrm{Q}_{\mathrm{O}}=$ SER |

MM54HC/MM74HC Logic Connection Diagrams and Truth Tables

595 8-Bit Serial-In Parallel-Out Shift Register with Latches


Truth Table

| RCK | SCK | $\overline{\text { SCLR }}$ | $\overline{\mathbf{G}}$ | Function |
| :---: | :---: | :---: | :---: | :---: |
| X | X | X | 1 | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}=$ Tri-State |
| X | X | L | X | Shift Register cleared <br> $\mathrm{Q}_{H^{\prime}}=0$ |
| X | $\uparrow$ | H | X | Shift Register clocked <br> $\mathrm{Q}_{\mathrm{N}}=\mathrm{Q}_{\mathrm{n}-1}, \mathrm{Q}_{0}=$ SER |
| $\uparrow$ | X | H | X | Contents of Shift <br> Register transferred <br> to output latches |

TL/F/5342-1

## 597 8-Bit Parallel to Serial Shift Register



TL/F/5343-1

Truth Table

| RCK | SCK | SLOAD | SCLR | Function |
| :---: | :---: | :---: | :---: | :--- |
| $\uparrow$ | X | X | X | Data loaded to input latches |
| $\uparrow$ | X | L | H | Data loaded from inputs to <br> shift register |
| No <br> clock <br> edge | X | L | H | Data transferred from <br> input latches to shift <br> register |
| X | X | L | L | Invalid logic, state of <br> shift register indeterminate <br> when signals removed |
| X | X | H | L | Shift register cleared |
| X | $\uparrow$ | H | H | Shift register clocked <br> $\mathrm{Q}_{\mathrm{n}}=\mathrm{Q}_{\mathrm{n}}-1, \mathrm{Q}_{0}=$ SER |

## 640 Inverting Octal Bidirectional Transceiver



Truth Table

| Control <br> Inputs |  | Operation |
| :---: | :---: | :---: |
| $\bar{G}$ | DIR | 640 |
| L | L | $\overline{\mathrm{~B}}$ data to A bus |
| L | H | $\overline{\mathrm{A}}$ data to B bus |
| H | X | Isolation |

$H=$ high level, $L=$ low level, $X=$ irrelevant

643 True/Inverting Octal Bidirectional Transceiver


## Truth Table

| Control <br> Inputs |  | Operation |
| :---: | :---: | :---: |
| $\bar{G}$ | DIR | 643 |
| $L$ | $L$ | B data to A bus |
| $L$ | $H$ | $\bar{A}$ data to $B$ bus |
| $H$ | $X$ | Isolation |

$H=$ high level, $L=$ low level, $X=$ irrelevant
$H=$. High Level $L=$ Low Level $X=$ Irrelevant $\uparrow=$ low-to-high level transition
The data output functions i.e., data at the bus pins may be enabled or disabled by various signals at the $\bar{G}$ and DIR inputs. Data input functions are always enabled.
The data output functions i.e., data at the bus pins will be stored on every low-to-high transition on the clock inputs.

## 688 8-Bit Magnitude Comparator



## Truth Table

| Inputs |  |  |
| :---: | :---: | :---: |
| Data | Enable |  |
| $\mathbf{P}, \mathbf{Q}$ |  | $\mathbf{Q}$ |
| $\mathrm{P}=\mathbf{Q}$ | L | L |
| $\mathrm{P}>\mathrm{Q}$ | L | H |
| $\mathrm{P}<\mathrm{Q}$ | L | H |
| X | H | H |

942300 Baud Modem


943300 Baud Modem (Single Power Supply)


4002 Dual 4-Input NOR Gate


TL/F/5154-1

## 4016 Quad Bilateral Analog Switch



Truth Table

| Input | Switch |
| :---: | :---: |
| CTL | I/O-O/I |
| L | "OFF" |
| H | "ON" |


| 4017 Decade Counter Divider with 10 Decoded Outputs | 402014 Stage Binary Counter |
| :---: | :---: |
| 40247 Stage Ripple Counter | 404012 Stage Binary Counter |
| 4046 Phase Lock Loop | 4049 Hex Inverting Logic Level Down Converter |

MM54HC/MM74HC Logic Connection

4050 Hex Logic Level Down Converter


TL/F/5214-2

40518 Channel Analog Multiplexer


Truth Tables

| Input |  |  |  | "ON" |
| :---: | :---: | :---: | :---: | :---: |
| Channel |  |  |  |  |
| Inh | C | B | A |  |
| H | X | X | X | None |
| L | L | L | L | YO |
| L | L | L | H | Y1 |
| L | L | H | L | Y2 |
| L | L | H | H | Y3 |
| L | H | L | L | Y4 |
| L | H | L | H | Y5 |
| L | H | H | L | Y6 |
| L | H | H | H | Y7 |

TL/F/5353-1

## 4052 Dual 4-Channel Analog Multiplexer



Truth Tables

| Inputs |  |  | "ON" Channels |  |
| :---: | :---: | :---: | :---: | :---: |
| Inh | B | A | $X$ | $Y$ |
| H | X | X | None | None |
| L | L | L | OX | OY |
| L | L | H | $1 X$ | $1 Y$ |
| L | H | L | $2 X$ | $2 Y$ |
| L | H | H | $3 X$ | $3 Y$ |

4053 Triple 2 Channel Analog Multiplexer


Truth Tables

| Input |  |  |  |  | "ON" Channels |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inh | C | B | A | C | b | a |  |
| H | X | X | X | None | None | None |  |
| L | L | L | L | CX | BX | AX |  |
| L | L | L | H | CX | BX | AY |  |
| L | L | H | L | CX | BY | AY |  |
| L | L | H | H | CX | BY | AY |  |
| L | H | L | L | CY | BX | AY |  |
| L | H | L | H | CY | BX | AY |  |
| L | H | H | L | CY | BY | AY |  |
| L | H | H | H | CY | BY | AY |  |

TL/F/5353-3

## 406014 Stage Binary Counter

TL/F/5216-4


## 4066 Quad Analog Switch



Truth Table

| Input | Switch |
| :---: | :---: |
| CTL | I/O-O/I |
| L | "OFF" |
| H | "ON" |

4075 Triple 3-Input OR Gate


4078 8-Input OR/NOR Gate


TL/F/5135-1

4316 Quad Analog Switch with Level Translator


## Truth Table

| Inputs |  | Switch |
| :---: | :---: | :---: |
| $\overline{E n}$ | CTL | I/O-O/I |
| H | X | "OFF" |
| L | L | "OFF" |
| L | H | "ON" |

## 43518 Channel Analog Multiplexer with Latches



Truth Table

| Inh | Inh | $\overline{\text { LE }}$ | C | B | A | "On" Channel |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | X | X | X | X | None |
| X | L | X | X | X | X | None |
| L | H | H | L | L | L | Y0 |
| L | H | H | L | L | H | Y1 |
| L | H | H | L | H | L | Y2 |
| L | H | H | L | H | H | Y3 |
| L | H | H | H | L | L | Y4 |
| L | H | H | H | L | H | Y5 |
| L | H | H | H | H | L | Y6 |
| L | H | H | H | H | H | Y7 |
| L | H | L | X X X X | X | Last Selected Channel "On" |  |
| X | X | $\downarrow$ | X | X | X | Selected Channel Latched |

## 4352 Dual 4 Channel Analog Multiplexer with Latches



TL/F/5372-2

Truth Table

| Inh | $\overline{\text { Inh }}$ | $\overline{\text { LE }}$ | B | A | "On" Channels |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | X | Y |
| $\begin{aligned} & H \\ & X \end{aligned}$ | $\begin{aligned} & X \\ & L \\ & L \end{aligned}$ | X | X $\times$ | X | None None |  |
| L | H | H | 0 | 0 | 0X | OY |
| L | H | H | 0 | 1 | $1 Y$ | 1 Y |
| L | H | H | 1 | 0 | $2 Y$ | 2 Y |
| L | H | H | 1 | 1 | 3 Y | 3 Y |
| L | H | L | X | x | Last Selected Channels "On" Selected Channels Latched |  |
| X | X | $\downarrow$ | X | X |  |  |

## 4353 Triple 2 Channel Analog Multiplexer with Latches




## 4511 BCD-to-7 Segment Latch/Decoder Driver



TL/F/5373-1

Truth Table

| INPUTS |  |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LE | BI | $\overline{L T}$ | D | C | B | A | a | b | c | d | e | 1 | $g$ | DISPLAY |
| x | x | 0 | X | X | X | x | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 |
| $\mathbf{x}$ | 0 | 1 | x | x | x | x | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 2 |
| 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 3 |
| 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 4 |
| 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 5 |
| 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 6 |
| 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 7 |
| 0 | 1 |  | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 |
| 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 9 |
| 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 1 | 1 | 1 | x | x | x | x |  |  |  | * |  |  |  |  |

$\mathrm{x}=$ Don't care

* = Depends upon the BCD code applied during the 0 to 1 transition of LE.
MM54HC/MM74HC Logic Connection Diagrams and Truth Tables

4514 4-to-16 Line Decoder with Address Latch


Truth Table

| LE | Inhibit | Data Inputs |  |  |  | $\begin{aligned} & \text { Selected } \\ & \text { Output } \\ & \text { High } \\ & \hline \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | D | C | B | A |  |
| H | L | L | L | L | L | SO |
| H | L | L | L | L | H | S1 |
| H | L | L | L | H | L | S2 |
| H | L | L | L | H | H | S3 |
| H | L | L | H | L | L | S4 |
| H | L | L | H | L | H | S5 |
| H | L | L | H | H | L | S6 |
| H | L | L | H | H | H | S7 |
| H | L | H | L | L | L | S8 |
| H | L | H | L | L | H | S9 |
| H | L | H | L | H | L | S10 |
| H | L | H | L | H | H | S11 |
| H | L | H | H | L | L | S12 |
| H | L | H | H | L | H | S13 |
| H | L | H | H | H | L | S14 |
| H | L | H | H | H | H | S15 |
| X | H | X | X | X | X | $\begin{gathered} \text { All } \\ \text { Outputs }=0 \\ \hline \end{gathered}$ |
| L | L | X | X | X | X | Latched Data |

4538 Dual Retriggerable Monostable Multivibrator


Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | A | B | Q | $\overline{\mathrm{Q}}$ |  |
| L | X | X | L | H |  |
| X | H | X | L | H |  |
| X | X | L | L | H |  |
| H | L | $\downarrow$ | $\Omega$ | $工$ |  |
| H | T | H | $\Omega$ | U |  |

$H=$ High Level
$L=$ Low Level
$\uparrow=$ Transistion from Low to High
$\Omega=$ One High Level Pulse
$\tau$ = One Low Level Pulse
$X=$ Irrelevant
$\downarrow=$ Transistion from High to Low

Truth Table

| Inputs |  |  |  |  |  |  | Outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LE | BI | Ph* | D | C | B | A | a | b | c | $d$ | e | 1 | g | Display |
| X | H | L | X | X | X | X | L | L | L | L | L | L | L | Blank |
| H | L | L | L | L | L | L | H | H | H | H | H | H | L | 0 |
| H | L | L | L | $L$ | L | H | L | H | H | L | L | L | L | 1 |
| H | L | L | L | L | H | L | H | H | L | H | H | L | H | 2 |
| H | L | L | L | L | H | H | H | H | H | H | L | L | H | 3 |
| H | L | L | L | H | L | L | L | H | H | L | L | H | H | 4 |
| H | $L$ | L | L | H | L | H | H | L | H | H | L | H | H | 5 |
| H | $L$ | L | L | H | H | L | H | L | H | H | H | H | H | 6 |
| H | L | L | L | H | H | H | H | H | H | 1 | L | $L$ | L | 7 |
| H | L | L | H | L | L | L | H | H | H | H | H | H | H | 8 |
| H | L | L | H | L | L | H | H | H | H | H | L | H | H | 9 |
| H | L | L | H | L | H | L | L | L | L | L | L | L | L | Blank |
| H | L | L | H | L | H | H | L | L | L | L | L | L | L | Blank |
| H | L | L | H | H | L | L | L | L | L | L | L | L | L | Blank |
| H | L | L | H | H | L | H | L | L | L | L | L | L | L | Blank |
| H | L | L | H | H | H | L | L | L | L | L | $L$ | L | L | Blank |
| H | L | L | H | H | H | H | L. | L | L | L. | L | L | L | Blank |
| L | L | L | X | X | X | X |  |  |  | ** |  |  |  | ** |
| $\dagger$ | $\dagger$ | H |  |  |  |  |  |  | Com | $\begin{aligned} & \text { bina } \\ & \text { tbov } \end{aligned}$ |  |  |  | $\begin{gathered} \text { Display } \\ \text { as } \\ \text { above } \end{gathered}$ |

X—Don't care
$\dagger=$ Same as above combinations

* $=$ For liquid crystal readouts, apply a square wave to Ph .
** = Depends upon the BCD code previously applied when LE-H


## 4560 4-Bit NBCD Adder



## Truth Table*

| INPUT |  |  |  |  |  |  |  |  | OUTPUT |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A4 | A3 | A2 | A1 | B4 | B3 | B2 | B1 | $\mathrm{C}_{\text {IN }}$ | Cout | S4 | S3 | S2 | S1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 1 | 0 . | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |

*Partial truth table to show logic operation for representative input values

## Section 4

## MM54HC/MM74HC Data

Sheets

## MM54HC00/MM74HC00 Quad 2-Input NAND Gate

## General Description

These NAND gates utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs. All devices have high noise immunity and the ability to drive 10 LSTTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 8 ns

■ Wide power supply range: 2-6V

- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads

Connection Diagram

## Dual-In-Line Package



MM54HC00/MM74HC00
54HCOO (J) $\quad \mathbf{7 4 H C O O}(\mathrm{J}, \mathrm{N})$
Logic Diagram

$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2 \text { ) } \\ \text { Supply Voltage }\left(\mathrm{V}_{\mathrm{CC}}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(\mathrm{V}_{\mathrm{IN}}\right) & -1.5 \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(\mathrm{V}_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current (IK, lok) } & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (louT) } & \pm 25 \mathrm{~mA} \\ \text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (ICC) } & \pm 50 \mathrm{~mA} \\ \left.\text { Storage Temperature Range ( } T_{\mathrm{STG}}\right) & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation }\left(\mathrm{P}_{\mathrm{D}}\right) \text { (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature }\left(\mathrm{T}_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{C C} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (il ${ }^{\prime}$, $\mathrm{I}_{\mathrm{cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay |  | 8 | 15, | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation |  | 2.0 V | 45 | 90 | 113 | 134 | ns |
|  | Delay |  | 4.5 V | 9 | 18 | 23 | 27 | ns |
|  |  |  | 6.0 V | 8 | 15 | 19 | 23 | ns |
| ${ }_{\text {t }}^{\text {LLH, }}$, ${ }_{\text {t }}$ HL | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Cápacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+i_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC02/MM74HC02 Quad 2-Input NOR Gate

## General Description

These NOR gates utilize microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 8 ns
- Wide power supply range: 2-6V

■ Low quiescent supply current: $20 \mu \mathrm{~A}$ maximum (74HC series)

- Low input current: $1 \mu \mathrm{~A}$ maximum
- High output current: 4 mA minimum


## Connection Diagram

Dual-In-Line Package


MM54HC02/MM74HC02
54HC02 (J) 74HCO2 (J,N)

## Logic Diagram

A

TL/F/5294-2

Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage (VCC)
-0.5 to +7.0 V
DC Input Voltage (VIN)
-1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
DC Output Voltage (VOUT)
Clamp Diode Current ( $I_{\mathrm{IK}}, \mathrm{I}_{\mathrm{OK}}$ ) DC Output Current, per pin (lout)
DC V $C C$ or GND Current, per pin (lCC)
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
Storage Temperature Range (TSTG)
Power Dissipation (PD) (Note 3)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
500 mW
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\left(\mathrm{V}_{\mathrm{N}}, \mathrm{V}_{\mathrm{OUT}}\right)$ |  |  |  |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{VCC}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | - Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{IOUT}^{\prime}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\mathrm{lOUT}}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I_{N}}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL $^{\text {t } \text { PLH }}$ | Maximum Propagation <br> Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathbf{C c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation |  | 2.0 V | 45 | 90 | 113 | . 134 | ns |
|  | Delay |  | 4.5 V | 9 | 18 | 23 ' | 27 | ns |
|  |  |  | 6.0 V | 8 | 15 | 19 | 23 | ns |
| ${ }_{\text {t }}^{\text {TLH }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  |  | pF |
| $\mathrm{Cl}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC03/MM74HC03 Quad 2-Input Open Drain NAND Gate

## General Description

These NAND gates utilize microCMOSTM Technology, 3.5 micron silicon gate $P$-well CMOS, to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs. All devices have high noise immunity and the ability to drive 10 LSTTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.
As with standard $544 \mathrm{HC} / 74 \mathrm{HC}$ push-pull outputs there are diodes to both $\mathrm{V}_{\mathrm{CC}}$ and ground. Therefore the output should not be pulled above $V_{C C}$ as it would be clamped to one diode voltage above $\mathrm{V}_{\mathrm{CC}}$. This diode is added to enhance electrostatic protection.

## Features

- Typical propagation delay: 12 ns
- Wide power supply range: 2-6V
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)

■ Low input current: $1 \mu \mathrm{~A}$ maximum

- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


MM54HC03/MM74HC03
54HC03 (J) 74HC03 (J,N)

## Logic Diagram



TL/F/5295-2

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |
| DC Input Voltage( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ |
| DC.Output Voltage(VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current( ${ }_{\text {l }}$, Iok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin(lout) | $\pm 25 \mathrm{~mA}$ |
| DC V $\mathrm{CC}^{\text {or }}$ GND Current, per pin(lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range(TSTG) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation(PD) (Note 3) | 500 mW |
| Lead Temperature(T) (Soldering 10 seconds) | onds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{tr}_{2}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & 1.5 \\ & 3.15 \\ & 4.2 \end{aligned}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {out }}\right\| \leq 20 \mu \mathrm{~A} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Minimum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{H}} \\ & \left.\right\|_{\mathrm{lout}} \mid \leq 20 \mu \mathrm{~A} \\ & \mathrm{R}_{\mathrm{L}}=\infty \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \\ & \left\|\left.\right\|_{\text {OouT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{lout}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| ILKg | Minimum High Level Output Leakage Current | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{\text {IL }} \\ & V_{\text {OUT }}=V_{C C} \end{aligned}$ | 6.0 V |  | 0.5 | 5 | 10 | $\mu \mathrm{A}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { lout }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output, voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (ll N , $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay | $R_{\mathrm{L}}=1 \mathrm{~K} \Omega$ | 10 | 20 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{~K} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{array}{r} 158 \\ 32 \\ 27 \\ \hline \end{array}$ | $\begin{array}{r} 186 \\ 37 \\ 32 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}$ | Maximum Output Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns <br> ns |
| CPD | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  |  | pF |
| $\mathrm{CiN}_{\text {I }}$ | Maximum Input Capacitance |  | - | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$. The power dissipated by $R_{L}$ is not included.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## MM54HCU04／MM74HCU04 Hex Inverter

## General Description

These inverters utilize microCMOSTM Technology， 3.5 micro silicon gate P －well CMOS，to achieve operating speeds simi－ lar to LS－TTL gates with the low power consumption of stan－ dard CMOS integrated circuits．
The MM54HCU04／MM74HCU04 is an unbuffered inverter． It has high noise immunity and the ability to drive 15 LS－TTL loads．The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin－out compatible with the standard 54LS／74LS logic fami－ ly．All inputs are protected from damage due to static dis－ charge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Features

－Typical propagation delay： 7 ns
－Fan out of 15 LS－TTL loads
■ Quiescent power consumption： $10 \mu \mathrm{~A}$ maximum at room temperature
（1．Typical input current： $10^{-5} \mu \mathrm{~A}$

## Connection Diagram

Dual－In－Line Package


TL／F／5296－1
MM54HCU04／MM74HCU04
54HCU04（J）$\quad 74 \mathrm{HCU} 04$（J，N）

Schematic Diagram


| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{VCC}^{+0.5 \mathrm{~V}}$ |
| Clamp Diode Current (lı, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V $\mathrm{CC}^{\text {or GND Current, per pin (lcc) }}$ | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 se | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1.7 \\ & 3.6 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 3.6 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & 1.7 \\ & 3.6 \\ & 4.8 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.8 \\ & 1.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.8 \\ & 1.1 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.8 \\ & 1.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimumi High Level Output Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\mathrm{IL}} \\ & \left\|\mathrm{louT}^{\prime}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 4.0 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 4.0 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & 1.8 \\ & 4.0 \\ & 5.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{GND} \\ & \left\|\mathrm{loUT}^{\prime}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{lout}\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{\text {IH }} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.5 \\ & 0.5 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \\ & \mid \text { lout } \mid \leq 6.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \cdot \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20. | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathrm{N}}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}$, t PLH | Maximum Propagation <br> Delay |  | 7 | 13 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{c c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} . \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 49 \\ & 9.9 \\ & 8.4 \end{aligned}$ | $\begin{aligned} & 82 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 103 \\ 21 \\ 18 \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | 75 15 13 | $\begin{aligned} & 95 \\ & 19 \\ & 16 . \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 90 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 8 | 15 | 15 | 15 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits. .
Typical Applications


TL/F/5296-3
FIGURE 1: Crystal Oscillator


TL/F/5296-4
FIGURE 2: Stable RC Oscillator


FIGURE 3: Schmitt Trigger

## MM54HC04/MM74HC04 Hex Inverter.

## General Description

These Inverters utilize microCMOSTM Technology, $3.5 \mathrm{mi}-$ cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits.
The MM54HC04/MM74HC04 is a triple buffered inverter. It has high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 8 ns
- Fan out of 10 LS-TTL loads

■ Quiescent power consumption: $10 \mu \mathrm{~W}$ maximum at room temperature

- Typical input current: $10-5 \mu \mathrm{~A}$


## Connection Diagram

Dual-In-Line Package


TL/F/5069-1

MM54HC04/MM74HC04
54HC04 (J) 74HCO4 (J,N)

## Logic Diagram



1 of 6 Inverters


Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{I N}$, $\mathrm{l}_{\mathrm{cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL $^{\text {t tPLH }}$ | Maximum Propagation <br> Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathbf{V}_{\mathbf{C c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 55 \\ 11 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & 86 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{array}{r} 108 \\ 24 \\ 20 \\ \hline \end{array}$ | $\begin{gathered} 129 \\ 29 \\ 24 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {LLH, }}$, ${ }_{\text {t }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ | ns ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.

Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC08/MM74HC08 Quad 2-Input AND Gate

## General Description

These AND gates utilize microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. The HC08 has buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 7 ns ( $\mathrm{t}_{\mathrm{PHL}}$ ), 12 ns ( $\mathrm{t}_{\mathrm{PLH}}$ )

■ Fanout of 10 LS-TTL loads

- Quiescent power consumption: $2 \mu \mathrm{~A}$ maximum at room temperature
- Typical input current: $10^{-5} \mu \mathrm{~A}$

Connection Diagram
Dual-In-Line Package


TL/F/5297-1
MM54HC08/MM74HC08
54HC08 (J) 74HC08 (J,N)


## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| ( $\left.\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad V_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathbf{V} \mathbf{C c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | ' | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I \mathrm{H}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {IUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 0.2 \\ 0.2 \end{array}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| tPHL | Maximum Propagation <br> Delay, Output High to Low |  | 12 | 20 | ns |
| tpLH | Maximum Propagation <br> Delay, Output Low to High |  | 7 | 15 | ns |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$ | Maximum Propagation Delay Output High to Low |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 77 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | 121 <br> 24 <br> 20 | $\begin{aligned} & 151 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Output Low to High |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ |  |
| ${ }_{\text {T }}^{\text {TLH }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ |  |
| CPD | Power Dissipation Capacitance (Note 5) | (per gate) |  | 38 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 4 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

National Semiconductor

## MM54HC10/MM74HC10 Triple 3-Input NAND Gate

## General Description

These NAND gates utilize microCMOSTM Technology, 3.5 micron silicon gate $P$-well CMOS, to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs. All devices have high noise immunity and the ability to drive 10 LSTTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 8 ns

■ Wide power supply range: 2-6V
■ Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)

- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-In-Line Package


MM54HC10/MM74HC10
54HC10 (J) 74HC10 (J,N)

## Logic Diagram



$$
\mathbf{Y}=\overline{\mathbf{A B C}}
$$

TL/F/5153-2

Absolute Maximum Ratings (Notes 1 \& 2) Operating Conditions

Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
DC Input Voltage (VIN)
DC Output Voltage (VOUT)
Clamp Diode Current (lı, lok)
DC Output Current, per pin (lout)
DC VCC or GND Current, per pin (lcc)
Storage Temperature Range (TSTG)
Power Dissipation (PD) (Note 3)
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$
-0.5 to +7.0 V
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\left(\mathrm{V}_{\text {IN }}, \mathrm{V}_{\mathrm{OUT}}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\quad \mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{lout}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{array}{r} 0.1 \\ 0.1 \\ 0.1 \end{array}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \\ & \mid \text { lout }^{\prime} \mid \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\underline{I N}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (l|N $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}$, t PLH | Maximum Propagation <br> Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 48 | 90 | 113 | 134 | ns |
|  |  |  | 4.5 V | 10 | 18 | 23 | 27 | ns |
|  |  |  | 6.0 V | 8 | 15 | 19 | 23 | ns |
| ${ }_{\text {t }}^{\text {TLH, }}$, $\mathrm{T}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  |  | pF |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## General Description

These AND gates utilize microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 12 ns

■ Wide power supply range: 2-6V

- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection Diagram



TL/F/5298-1
MM54HC11/MM74HC11
54HC11 (J) $\quad \mathbf{7 4 H C 1 1}(\mathrm{J}, \mathrm{N})$

(1 OF 3 GATES)


## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{C C}=6.0 \mathrm{~V}$ | . | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V | - | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{IOz}_{\mathrm{O}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| tPHL, tPLH | Maximum Propagation <br> Delay |  | 12 | 20 | ns |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation |  | 2.0 V | 48 | 125 | 156 | 190 | ns |
|  | Delay, Output High |  | 4.5 V | 18 | 25 | 31 | 38 | ns |
|  | to Low |  | 6.0 V | 15 | 21 | 27 | 31 | ns |
| ${ }_{\text {t }}$ LH, ${ }^{\text {tTHL }}$ | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 35 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $\mathrm{I}_{\mathrm{S}}=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}} \mathrm{f}+\mathrm{l}_{\mathrm{CC}}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Tést Circuits.

## MM54HC14/MM74HC14 Hex Inverting Schmitt Trigger

## General Description

The MM54HC14/MM74HC14 utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to achieve the low power dissipation and high noise immunity of standard CMOS, as well as the capability to drive 10 LS-TTL loads.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 13 ns
- Wide power supply range: 2-6V
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads

■ Typical hysteresis voltage: 0.9 V at $V_{C C}=4.5 \mathrm{~V}$

## Connection Diagram

Dual-In-Line Package


TL/F/5105-1
MM54HC14/MM74HC14
54HC14(J) 74HC14(J,N)

Schematic Diagram


TL/F/5105-2

| Absolute Maximum Ratings (Notes 1 \& 2) |  | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |  | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage(VCC) | 2 | 6 | $\checkmark$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Clamp Diode Current ( $I_{1 K}, \mathrm{I}_{\text {OK }}$ ) | $\pm 20 \mathrm{~mA}$ | ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) |  |  |  |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ | Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ | MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |  |  |  |  |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 s | conds) $\quad 260^{\circ} \mathrm{C}$ |  |  |  |  |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{T}}+$ | Maximum Positive Going Threshold Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 2.7 \\ & 3.2 \end{aligned}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{T}}-$ | Minimum Negative Going Threshold Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.7 \\ & 1.8 \\ & 2.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{H}}$ | Hysterisis Voltage | Min | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.9 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 0.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.4 \\ & 0.6 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | Max | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.5 \\ & 0.9 \\ & 1.0 \\ & \hline \end{aligned}$ | $\begin{gathered} 1.2 \\ 2.25 \\ 3.0 \\ \hline \end{gathered}$ | $\begin{gathered} 1.2 \\ 2.25 \\ 3.0 \\ \hline \end{gathered}$ | $\begin{gathered} 1.2 \\ 2.25 \\ 3.0 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I L} \\ & \left\|I_{\text {OuT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IUTT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {IH }} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. ( $T$ he $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (l|N, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL tPLH | ｀Maximum Propagation Delay |  | 12 | 22 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{v}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns（unless otherwise speciifed）

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | ． | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 13 \\ & 11 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 156 \\ & 31 \\ & 26 \end{aligned}$ | $\begin{gathered} 188 \\ 38 \\ 32 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {TLH，}}$ ，${ }_{\text {TTHL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance（Note 5） | （per gate） |  | 27 |  |  | ， | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5：$C_{P D}$ determines the no load dynamic power consumption，$P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$ ，and the no load dynamic current consumption， $I_{S}=C_{P D} V_{C C} f+I_{C C}$ ．
Note 6：Refer to Section 1 for Typical MM54／74 HC AC Switching Waveforms and Test Circuits．

## Typical Performance Characteristics



TL／F／5105－3


TL／F／5105－4

## Typical Applications

Low Power Oscillator


$$
\begin{aligned}
& t_{1} \approx R C \ln \frac{V_{T+}}{V_{-T}} \\
& t_{2} \approx R C \ln \frac{V_{C C}-V_{T-}}{V_{C C}-V_{T+}} \\
& f \approx \frac{1}{R C \ln \frac{V_{T+}\left(V_{C C}-V_{T-}\right)}{V_{T-}\left(V_{C C}-V_{T+}\right)}}
\end{aligned}
$$

Note：The equations assume $t_{1}+t_{2} \gg t_{p d 0}+t_{p d 1}$
$\mathrm{V}_{\mathrm{cc}} \longrightarrow$


TL／F／5105－6

## MM54HC20/MM74HC20 Dual 4-Input NAND Gate

## General Description

These NAND gates utilize microCMOSTM Technology, 3.5 micron silicon gate P-Well CMOS, to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs. All devices have high noise immunity and the ability to drive 10 LSTTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 12 ns
- Wide power supply range: 2-6V

■ Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)

- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads a

Connection Diagram
Dual-In-Line Package


TL/F/5299-1
MM54HC20/MM74HC2O
54HC20 (J) $\quad \mathbf{7 4 H C 2 0}(\mathrm{J}, \mathrm{N})$

## Logic Diagram



Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{C}}$ ) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) DC Output Voltage (VOUT) Clamp Diode Current (lı, lok) DC Output Current, per pin (lout) DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICC) Storage Temperature Range ( $\mathrm{T}_{\mathrm{StG}}$ ) Power Dissipation (PD) (Note 3) Lead Temperature (TL) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{I N}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathbb{I}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 45 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & 113 \\ & 23 \\ & 19 \\ & \hline \end{aligned}$ | 134 <br> 27 <br> 23 |  |
| ${ }^{\text {t }}$ LLH, ${ }_{\text {t }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 20 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits. National Semiconductor

## MM54HC27/MM74HC27 Triple 3-Input NOR Gate

## General Description

These NOR gates utilize microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical Propagation Delay: 8 ns
- Wide Operating Supply Voltage Range: 2-6V

■ Low Input Current: $<1 \mu \mathrm{~A}$
■ Low Quiescent Supply Current: $40 \mu \mathrm{~A}$ maximum (74HC series)
■ Fanout of 10 LS-TTL Loads

## Connection Diagram

Dual-In-Line Package


TL/F/5300-1
MM54HC27/MM74HC27
54HC27 (J) 74HC27 (J,N)

## Logic Diagram

$$
Y=\overline{A+B+C}
$$



Absolute Maximum Ratings (Notes ' 1 \& 2)
Operating Conditions

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{1}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{I}_{\mathrm{OK}}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 | nds) $\quad 260^{\circ} \mathrm{C}$ |


|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I L} \\ & \left\|I_{O U T}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{louT}^{\prime}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathrm{IN}}$, $\mathrm{l}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL $^{\text {t }}$ PLH | Maximum Propagation <br> Delay |  | $8^{\circ}$ | 15 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {t }}$ PHL, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation |  | 2.0 V | 45 | 90 | 113 | 134 | ns |
|  | Delay |  | 4.5 V | 9 | 18 | 23 | 27 | ns |
|  |  |  | 6.0 V | 8 | 15 | 19 | 23 | ns |
| ${ }_{\text {t }}^{\text {TLH, }}$, tTHL | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5V | 8 | 15 | 19 | 22 | ns |
|  |  | . | 6.0V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation <br> Capacitance (Note 5) | (per gate) |  | 36 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $\mathrm{I}_{\mathrm{S}}=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}} \mathrm{f}^{2} \mathrm{l}_{\mathrm{CC}}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC30/MM74HC30 8-Input NAND Gate

## General Description

This NAND gate utilizes microCMOSTM Technology, 3.5 mi cron silicon gate $P$-well CMOS, to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. This device has high noise immunity and the ability to drive 10 LSTTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 20 ns

■ Wide power supply range: 2-6V

- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads

Connection Diagram
Dual-In-Line Package


TL/F/5133-1
MM54HC30/MM74HC30
54HC30 (J) 74HC30 (J,N)

Logic Diagram


Absolute Maximum Ratings (Notes $1 \&{ }^{2}$ ) Operating Conditions

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage (VIN) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (ICD) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (llcC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( ${ }_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature (T) (Soldering, 10 | conds) $\quad 260^{\circ} \mathrm{C}$ |


|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| DC Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltag ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | Vcc | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise/Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | 2.0 V |  | 1.5 | 1.5 | 1.5 | V |
|  |  |  | 4.5 V |  | 3.15 | 3.15 | 3.15 | V |
|  |  |  | 6.0 V |  | 4.2 | 4.2 | 4.2 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | 2.0 V |  | 0.3 | 0.3 | 0.3 | V |
|  |  | - | 4.5 V |  | 0.9 | 0.9 | 0.9 | V |
|  |  |  | 6.0 V |  | 1.2 | 1.2 | 1.2 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | 2.0 V | 2.0 | 1.9 | 1.9 | 1.9 |  |
|  |  |  | 2.0 V | 2.0 | 1.9 | 1.9 | 1.9 |  |
|  |  |  | 4.5 V | 4.5 | 4.4 | 4.4 | 4.4 | V |
|  |  |  | 6.0 V | 6.0 | 5.9 | 5.9 | 5.9 | V |
|  |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ |  |  |  |  |  |  |
|  |  | $\|\mathrm{lout}\| \leq 4.0 \mathrm{~mA}$ | 4.5 V | 4.2 | 3.98 | 3.84 | 3.7 | V |
|  |  | $\|\mathrm{lout}\| \leq 5.2 \mathrm{~mA}$ | 6.0 V | 5.7 | 5.48 | 5.34 | 5.2 | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ |  |  |  |  |  |  |
|  |  |  | 2.0 V | 0 | 0.1 | 0.1 | 0.1 | V |
|  |  |  | 4.5 V | 0 | 0.1 | 0.1 | 0.1 | V |
|  |  |  | 6.0 V | 0 | 0.1 | 0.1 | 0.1 | V |
|  |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}}$ |  |  |  |  |  |  |
|  |  | $\mid$ Iout $\mid \leq 4 \mathrm{~mA}$ | 4.5 V | 0.2 | 0.26 | 0.33 | 0.4 | V |
|  |  | $\|\mathrm{lout}\| \leq 5.2 \mathrm{~mA}$ | 6.0 V | 0.2 | 0.26 |  | 0.4 | V |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}$, t PLH | Maximum Propagation Delay |  | 20 | 30 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation |  | 2.0 V | 66 | 160 | 190 | 220 | ns |
|  | Delay |  | 4.5 V | 23 | 35 | 42 | 49 | ns |
|  |  |  | 6.0 V | 18 | 30 | 36 | 42 | ns |
| ${ }_{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  | Rise and Fall |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  | Time |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) |  |  | 34 |  | - |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC32/MM74HC32 Quad 2-Input OR Gate

## General Description

These OR gates utilize microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 10 ns
- Wide power supply range: 2-6V
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)

■ Low input current: $1 \mu \mathrm{~A}$ maximum

- Fanout of 10 LS-TTL loads


## Connection Diagram

## Dual-In-Line Package



M54HC32/MM74HC32
54HC32 (J) $\mathbf{7 4 H C 3 2 ~ ( J , N ) ~}$

## Logic Diagram



| Absolute Maximum Ratings（Notes 1 \＆2） |  | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage（ $\mathrm{V}_{\mathrm{CC}}$ ）－0．5 | -0.5 to +7.0 V |  | Min | Max | Units |
| DC Input Voltage（ $\mathrm{V}_{\mathrm{IN}}$ ） | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage（VCC） | 2 | 6 | V |
| DC Output Voltage（VOUT）$\quad-0.5$ t | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage （ $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ） | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Clamp Diode Current（lı，lok） | $\pm 20 \mathrm{~mA}$ | Operating Temperature Range（ $\mathrm{T}_{\mathrm{A}}$ ） |  |  |  |
| DC Output Current，per pin（lout） | $\pm 25 \mathrm{~mA}$ |  |  |  |  |
| DC V CC or GND Current，per pin（lcc） | $\pm 50 \mathrm{~mA}$ | MM54HC | －55 | $+125$ | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range（ $\mathrm{T}_{\text {STG }}$ ）$\quad-65^{\circ}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |  |
| Power Dissipation（ $\mathrm{P}_{\mathrm{D}}$ ）（Note 3） | 500 mW | $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| Lead Temperature（ $\mathrm{T}_{\mathrm{L}}$ ）（Soldering 10 seconds） | conds）$\quad 260^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| Lead Temperature（TL）（Soldering 10 seconds） | （ | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics（Note 4）

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid l \text { IOUT } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{louT}\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{\text {IN }}=V_{\text {IL }} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6．0V |  | 2.0 | － 20 | 40 | $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（ $\mathrm{V}_{\mathrm{OH}}$ ，and $\mathrm{V}_{\mathrm{OL}}$ ）occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively．（ $T$ he $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（ $\mathrm{l}_{\mathbb{I}} \mathrm{N}$ ， $\mathrm{I}_{\mathrm{cc}}$ ，and $\mathrm{IOz}_{\mathrm{O}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used．

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| tpHL, $^{\text {tPLH }}$ | Maximum Propagation <br> Delay |  | 10 | 18 | ns |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed LImits |  |  |  |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 12 \\ 9 \end{gathered}$ | $\begin{array}{r} 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| ${ }^{\text {tTLH, }}$, ${ }_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{CPD}^{\text {c }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 50 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## National Semiconductor

## MM54HC42／MM74HC42 BCD－to－Decimal Decoder

## General Description

This decoder utilizes microCMOSTM Technology， 3.5 micron silicon gate P －well CMOS．Data on the four input pins select one of the 10 outputs corresponding to the value of the BCD number on the inputs．An output will go low when selected， otherwise it remains high．If the input data is not a valid BCD number all outputs will remain high．The circuit has high noise immunity and low power consumption usually associ－ ated with CMOS circuitry，yet also has speeds comparable to low power Schottky TTL（LS－TTL）circuits，and is capable of driving 10 LS－TTL equivalent loads．
All inputs are protected from damage due to static dis－ charge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Features

■ Typical propagation delay： 15 ns
－Wide supply range：2V－6V
－Low quiescent current： $80 \mathrm{~mA}(74 \mathrm{HC})$
－Fanout of 10 LS－TTL loads

## Truth Table

| No． | Inputs |  |  |  | Outputs |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | D | C | B | A | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 |
| 0 | L |  |  |  | L | H | H | H | H | H | H | H | H | H |
| 1 | L | L | L |  | H | L | H | H | H | H | H | H | H | H |
| 2 | L | L | H | L | H | H | L | H | H | H | H | H | H | H |
| 3 | L | L | H | H | H | H | H | L | H | H | H | H | H | H |
| 4 | L | H | L | L | H | H | H | H | L | H | H | H | H | H |
| 5 | L | H | L | H | H | H | H | $\stackrel{\text { H }}{ }$ | H | L | H | H | H | H |
| 6 | L | H | H | L | H | H | H | H | H | H | L | H | H | H |
| 7 | L | H | H | H | H | H | H | H | H | H | H | L | H | H |
| 8 | H | L | L | L | H | H | H | H | H | H | H | H | L | H |
| 9 | H | L | L | H | H | H | H | H | H | H | H | H | H |  |
| INVALID | $\begin{array}{\|llll} \hline H & L & H & L \\ H & L & H & H \\ H & H & L & L \\ H & H & L & H \\ H & H & H & L \\ H & H & H & H \end{array}$ |  |  |  | $\begin{array}{ll} H & H \\ H & H \\ H & H \\ H & H \\ H & H \\ H & H \end{array}$ |  | H H <br> H H <br> H H <br> H H <br> H H <br> H H | H | H | H | H | H | H | H |
|  |  |  |  |  | H | H |  | H | ， | H |  | H |
|  |  |  |  |  | H | H |  | H | H | H | H | H |
|  |  |  |  |  | H | H |  | H | H | H | H | H |
|  |  |  |  |  | H | H |  | H | H | H | H | H |
|  |  |  |  |  | H | H |  | H | H | H | H |  |

[^2]Logic Diagram


| Absolute Maximum Ratings (Notes 1 \& 2 ) |  |
| :---: | :---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{cc}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V CC or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature (TL) (Soldering 10 | onds) $260^{\circ} \mathrm{C}$ |

## Operating Conditions

Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
DC Input Voltage (VIN)
DC Output Voltage (VOUT)
Clamp Diode Current (lik, lok)

DC VCC or GND Current, per pin (lcC)
Storage Temperature Range (TSTG)

Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V | ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ )

Operating Temperature Range $\left(T_{A}\right)$

| MM74HC |  | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| :---: | :---: | :---: | :---: | :---: |
| MM54HC |  | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |  |
| ( $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ ) | $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$. |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} . \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{loUT}_{\text {OUT }} \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout }^{\leq} \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| V OL | Minimum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{lout} \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{array}{r} 0.33 \\ +\quad 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| 1 N | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \text { louT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t PHL $^{\text {t } \text { PLH }}$ | Maximum Propagation <br> Delay |  | 15 | 25 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 75 | 150 | 189 | 224 | ns |
|  |  |  | 4.5 V | 17 | 30 | 38 | 45 | ns |
|  |  |  | 6.0 V | 15 | 26 | 32 | 38 | ns |
| ${ }^{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  |  |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC51/MM74HC51 Dual AND-OR-Invert Gate MM54HC58/MM74HC58 Dual AND-OR Gate

## General Description

These gates utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/ 74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 10 ns
- Wide power supply range: 2-6V

■ Low quiescent supply current: $20 \mu \mathrm{~A}$ maximum (74 series) 74HC

- Low input current: $1 \mu \mathrm{~A}$ maximum
- High output current: 4 mA minimum


## Connection Diagram

Dual-In-Line Package


TL/F/5302-1
MM54HC51/MM74HC51
54HC51 (J) 74HC51 (J,N)

## Dual-In-Line Package



TL/F/5302-2
MM54HC58/MM74HC58
54HC58 (J) 74HC58 (J,N)


Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {IUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| I | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " pàckage: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{IOZ}_{\mathrm{O}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL $^{\text {t }}$ t |  |  | Maximum Propagation <br> Delay |  | 10 |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | VCC | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$ tpLH | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{array}{r} 158 \\ 32 \\ 27 \\ \hline \end{array}$ | $\begin{array}{r} 186 \\ 37 \\ 32 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {the }}$, ${ }_{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per AND-OR-Gate) |  |  | 20 |  | . | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## National <br> Semiconductor

## MM54HC73/MM74HC73 Dual J-K Flip-Flops with Clear

## General Description

These J-K Flip-Flops utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power dissipation of standard CMOS integrated circuits. These devices can drive 10 LSTTL loads.

These flip-flops are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each one has independent, J, K, CLOCK, and CLEAR inputs and $Q$ and $\bar{Q}$ outputs. CLEAR is independent of the clock and accomplished by a low level on the input. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family.

## Connection Diagram

## Dual-In-Line Package



MM54HC73/MM74HC73
54HC73 (J) 74HC73 (J,N)

All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 16 ns
- Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Low quiescent current: $40 \mu \mathrm{~A}$ ( 74 HC series)
■ High output drive: 10 LS-TTL loads

## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLR | CLK | J | K | Q | $\overline{\text { Q }}$ |
| L | X | X | X | L | H |
| H | $\downarrow$ | L | L | QO | $\overline{\text { Q }} 0$ |
| H | $\downarrow$ | H | L | H | L |
| H | $\downarrow$ | L | H | L | H |
| H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | X | X | Q0 | $\overline{\text { Q O }}$ |

## Logic Diagram


$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2 \text { ) } \\ \text { Supply Voltage }\left(V_{\mathrm{CC}}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(\mathrm{V}_{\mathrm{IN}}\right) & -1.5 \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(\mathrm{V}_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current (lik, lok) } & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (louT) } & \pm 25 \mathrm{~mA} \\ \text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (ICC) } & \pm 50 \mathrm{~mA} \\ \text { Storage Temperature Range (TSTG) } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation ( } \mathrm{P}_{\mathrm{D}} \text { ) (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature }\left(\mathrm{T}_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C} .\end{array}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| $D C$ Input or Output Voltage | 0 | $V_{C C}$ | $V$ |
| $\left(V_{I N}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}} \doteq \mathrm{~V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{lout}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| tphL, $^{\text {tPLH }}$ | Maximum Propagation Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | 16 | 21 | ns |
| $\mathrm{tPHL}^{\text {t }}$ PLH | Maximum Propagation Delay Clear to Q or $\overline{\mathrm{Q}}$ |  | 21 | 26 | ns |
| $\mathrm{t}_{\text {fem }}$ | Minimum Removal Time, Clear to Clock |  | 10 | 20 | ns . |
| ts | Minimum Set Up Time, Jor K to Clock |  | 14 | 20 | ns |
| ${ }_{\text {t }}$ | Minimum Hold Time $J$ or K to Clock |  | -3 | 0 | ns |
| tw | Minimum Pulse Width, Clock or Clear |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathbf{C C}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {m }}^{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 9 \\ 45 \\ 53 \end{gathered}$ | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{aligned} & 4 \\ & 21 \\ & 25 \end{aligned}$ | $\begin{gathered} 3 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 160 \\ & 32 \\ & 27 \end{aligned}$ | $\begin{gathered} 185 \\ 37 \\ 32 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clear to Q or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 155 \\ 31 \\ 26 \end{gathered}$ | $\begin{gathered} 194 \\ 39 \\ 32 \end{gathered}$ | $\begin{gathered} 250 \\ 47 \\ 40 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time J or K to Clock | . . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 77 \\ 15.4 \\ 13 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {th }}$ | Minimum Hold Time J or K from Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -3 \\ & -3 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tw | Minimum Pulse Width Clock or Clear |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 21 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}^{\text {TLH, }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Typical Applications

## N Bit binary ripple counter with enable and reset



TL/F/5072-4

N Bit shift register with clear


## 7

National Semiconductor

## MM54HC74/MM74HC74 <br> Dual D Flip-Flop with Preset and Clear

## General Description

The MM54HC74/MM74HC74 utilizes microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, to achieve operating speeds similar to the equivalent LS-TTL part. It possesses the high noise immunity and low power consumption of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
This flip-flop has independent data, preset, clear, and clock inputs and Q and $\overline{\mathrm{Q}}$ outputs. The logic level present at the data input is transferred to the output during the positive-going transition of the clock pulse. Preset and clear are independent of the clock and accomplished by a low level at the appropriate input.

## Connection Diagram

## Dual-In-Line Package



TOP VIEW

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide power supply range: 2-6V

■ Low quiescent current: $40 \mu \mathrm{~A}$ maximum ( 74 HC series)

- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | D | Q | $\overline{\text { Q }}$ |
| L | H | X | X | H | L |
| H | L | X | X | L | H |
| L | L | X | X | $H^{*}$ | $H^{*}$ |
| H | H | $\uparrow$ | H | H | L |
| H | H | $\uparrow$ | L | L | H |
| H | H | L | X | QO | $\overline{\text { Q } 0}$ |

Note: $\mathrm{QO}=$ the level of Q before the indicated input conditions were established.

* This configuration is nonstable; that is, it will not persist when preset and clear inputs return to their inactive (high) level.

MM54HC74/MM74HC74
54HC74 (J) 74HC74 (J,N)

## Logic Diagram



Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage (VCC)
-0.5 to +7.0 V
DC Input Voltage ( $\mathrm{V}_{\mathbf{I N}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current ( $I_{\mathrm{IK}}, \mathrm{I}_{\mathrm{OK}}$ )
DC Output Current, per pin (Ioút)
DC VCC or GND Current, per pin (ICC).
-1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$
$\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
Storage Temperature Range (TSTG)
Power Dissipation (PD) (Note 3) 500 mW
Lead Temperature (TL) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | , Guaranteed | Imits |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | 。 | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{lout}^{\prime} \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 H} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \mid \text { IOUT } \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.3 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{lout}^{\prime} \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {Iout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I_{N}}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $I_{\mathrm{N}}$, $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating <br> Frequency | 50 | 30 | MHz |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | 16 | 30 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Preset or Clear to Q or $\overline{\mathrm{Q}}$ |  | 25 | 40 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, <br> Preset or Clear to Clock |  | 5 | ns |  |
| $\mathrm{ts}_{\mathrm{S}}$ | Minimum Set Up Time <br> Data to Clock |  | 20 | ns |  |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time <br> Clock to Data |  | ns |  |  |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width <br> Clock, Preset or Clear |  | 16 | ns |  |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 25 \end{gathered}$ | $\begin{gathered} 4 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay Clock to $\mathbf{Q}$ or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \end{aligned}$ | $\begin{aligned} & 221 \\ & 44 \\ & 37 \end{aligned}$ | $\begin{gathered} 261 \\ 52 \\ 44 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}$, tPLH | Maximum Propagation Delay Preset or Clear To $Q$ or $\bar{Q}$ | ${ }^{\circ}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 98 \\ & 30 \\ & 28 \end{aligned}$ | $\begin{gathered} 230 \\ 46 \\ 39 \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 49 \end{gathered}$ | $\begin{gathered} 343 \\ 69 \\ 58 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time <br> Preset or Clear <br> To Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 25 \\ 5 \\ 4 \end{gathered}$ | $\begin{gathered} 32 \\ 6 \\ 5 \end{gathered}$ | $\begin{gathered} 37 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 149 \\ 30 \\ 25 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns <br> ns |
| ${ }^{\text {tw }}$ | Minimum, Pulse Width Clock, Preset or Clear | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 101 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 119 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {TLH, }}$, ${ }_{\text {THLL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns ns ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  |  |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

[^3]National Semiconductor

## MM54HC75/MM74HC75 <br> 4 Bit Bistable Latch with Q and $\mathbf{Q}$ Output

## General Description

This 4-Bit Latch utilizes microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS. To achieve the high noise immunity and low power consumption normally associated with standard CMOS integrated circuits. These devices can drive 10 LS-TTL loads.
This latch is ideally suited for use as temporary storage for binary information processing, input/output, and indicator units. Information present at the data ( $D$ ) input is transferred to the $Q$ output when the enable $(G)$ is high. The $Q$ output will follow the data input as long as the enable remains high. When the enable goes low, the information that was present at the data input at the time the transition occurred is retained at the Q output until the enable is permitted to go high again.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

■ Typical operating frequency: 50 MHz

- Typical propagation delay: 12 ns
- Wide operating supply voltage range: 2-6V
- Low input current: <1 $\mu \mathrm{A}$
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum (74HC series)
- Fanout of 10 LS-TTL loads


## Connection Diagram

## Dual-In-Line Package



## Truth Table

| Inputs |  | Outputs |  |
| :---: | :---: | :---: | :---: |
| $\mathbf{D}$ | $\mathbf{G}$ | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |
| L | H | L | H |
| H | H | H | L |
| X | L | $\mathrm{Q}_{0}$ | $\bar{Q}_{0}$ |

H=High Level: L=Low Level
X = Don't Care:
$Q_{0}=$ The level of $Q$ before the transition of $G$

## MM54HC75/MM54HC75

54HC75 (J) 74HC75 (J,N)

## Logic Diagram



| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (VCc) | -0.5 to +7.0 V |
| DC Input Voltage (VIN) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lik, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
|  | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 s | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 6 | V |
| DC Input or Output Voltage 0 $\left(\mathrm{~V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}\right)$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC - -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Condlitions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , ${ }^{\mathrm{ICC}}$, and lOZ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to Q |  | 14 | 23 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to $\bar{Q}$ |  | 10 | 20 | ns |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation. Delay, Enable to Q |  | 16 | 27 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Enable to $\overline{\mathbf{Q}}$ |  | 11 | 23 | ns |
| ts | Minimum Set Up Time |  |  | 20 | ns |
| $t_{H}$ | Minimum Hold Time |  | -2 | . 0 | ns |
| tw | Minimum Pulse Width |  |  | 16 | ns |

## AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | , Guaranteed | Limits |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 37 \\ & 15 \\ & 14 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 24 \end{gathered}$ | $\begin{aligned} & 156 \\ & 32 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{gathered} 188 \\ 38 \\ 32 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}, t_{\text {PLL }}$ | Maximum Propagation Delay, Data to $\bar{Q}$ |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 29 \\ & 12 \\ & 11 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{gathered} 138 \\ 28 \\ 24 \end{gathered}$ | 165 33 29 | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Enable to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 40 \\ & 18 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{gathered} 145 \\ 29 \\ 25 \end{gathered}$ | $\begin{aligned} & 181 \\ & 36 \\ & 31 \end{aligned}$ | $\begin{gathered} \hline 218 \\ 44 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Enable to $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 36 \\ & 15 \\ & 14 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 22 \end{gathered}$ | $\begin{gathered} 156 \\ 31 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 188 \\ 38 \\ 33 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time Data to Enable |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 40 \\ 10 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Enable to Data |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & -10 \\ & -2 \\ & -2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| tw | Minimum Enable Pulse Width |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 40 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 21 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ -6 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 40 |  |  |  | pF |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance | . |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C}}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC76/MM74HC76 Dual J-K Flip-Flops with Preset and Clear

## General Description

These high speed ( 30 MHz minimum) J-K Flip-Flops utilize microCMOSTM Technology, 3.5 micron silicon P-well CMOS, to achieve, the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
Each flip-flop has independent J, K, PRESET, CLEAR, and CLOCK inputs and $Q$ and $\bar{Q}$ outputs. These devices are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic level on the corresponding input.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 16 ns
- Wide operating voltage range
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $40 \mu \mathrm{~A}$ maximum ( 74 HC series)

■ High output drive: 10 LS-TTL loads

## Truth Table

| Inputs |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | $J$ | L | Q | $\overline{\mathbf{Q}}$ |
| L | H | X | X | X | H | L |
| H | L | x | X | x | L | H |
| L | L | x | X | X | L* | L* |
| H | H | $\downarrow$ | L | L | Q0 | Q0 |
| H | H | $\downarrow$ | H | L | H | L |
| H | H | $\downarrow$ | L | H | L | H |
| H | H | $\downarrow$ | H | H | TOG | GLE |
| H | H | H | X | x | Q0 | $\overline{\mathrm{Q}} 0$ |

*This is an unstable condition, and is not guaranteed

## 54HC76 (J) 74HC76 (J,N)

Logic Diagram



## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\left(\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{OUT}}\right)$ |  |  |  |
| Operating Temperature | Range $\left(T_{\mathrm{A}}\right)$ |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | - | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 4 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathbb{L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l}_{\mathrm{N}}$, $\mathrm{I}_{\mathrm{CC}}$, and IOZ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Q or $\bar{Q}$ |  | 16 | 21 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clear to Q or $\overline{\mathrm{Q}}$ |  | 21 | 26 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Preset to Q or $\overline{\mathrm{Q}}$ |  | 23 | 28 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, |  | 10 | 20 | ns |
| ts | Minimum Set Up Time J or K to Clock |  | 14 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time J or K to Clock |  | -3 | 0 | ns |
| tw | Minimum Pulse Width Preset, Clear or Clock |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 9 \\ 45 \\ 53 \end{gathered}$ | $\begin{aligned} & 5 \\ & 27 \\ & 31 \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to $Q$ or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 100 \\ 20 \\ 17 \end{array}$ | $\begin{gathered} 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 160 \\ 31 \\ 27 \end{gathered}$ | $\begin{gathered} 183 \\ 37 \\ 32 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay Clear to Q or $\bar{Q}$ | ${ }^{\cdot}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 155 \\ 31 \\ 26 \end{gathered}$ | $\begin{gathered} 191 \\ 39 \\ 33 \end{gathered}$ | $\begin{gathered} 250 \\ 47 \\ 40 \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {PHL }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay, Preset to $\mathbf{Q}$ or $\overline{\mathbf{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 137 \\ & 27 \\ & 23 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 210 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 240 \\ 50 \\ 40 \\ \hline \end{gathered}$ | ns ns ns |
| $t_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Time J or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 77 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time J or K from Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -3 \\ & -3 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns <br> ns |
| tw | Minimum, Pulse Width, Preset, Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 21 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ${ }^{\text {t }}$ LLH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 20 . \mathrm{V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  |  |  | pF |
| $\mathrm{ClN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Typical Applications

N Bit presettable ripple counter with enable and reset


# MM54HC85/MM74HC85 4-Bit Magnitude Comparator 

## General Description

The MM54HC85/MM74HC85 is a 4-bit magnitude comparator that utilizes microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. It is designed for high speed comparison of two four bit words. This circuit has eight comparison inputs, 4 for each word; three cascade inputs ( $A<B, A$ $>B, A=B)$; and three decision outputs ( $\mathrm{A}<\mathrm{B}, \mathrm{A}>\mathrm{B}, \mathrm{A}$ $=B)$. The result of a comparison is indicated by a high level on one of the decision outputs. Thus it may be determined whether one word is "greater than," "less than," or "equal to" the other word. By connecting the outputs of the least significant stage to the cascade inputs of the next stage, words of greater than four bits can be compared. In addition the least significant stage must have a high level applied to the $A=B$ input, and a low level to the $A<B$, and $A>B$ inputs.

The comparator's outputs can drive 10 low power Schottky TTL (LS-TTL) equivalent loads, and is functionally, and pin equivalent to the 54LS85/74LS85. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 27 ns
- Wide operating voltage range: 2-6V
u Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Output drive capability: 10 LS-TTL loads

Connection Diagram


MM54HC85/MM74HC85
54HC85 (J) 74HC85 (J,N)
Truth Table

| Comparing Inputs |  |  |  | Cascading Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A3, B3 | A2, B2 | A1, B1 | A0, B0 | A $>$ B | A < B | A $=\mathbf{B}$ | A $>$ B | A < B | $\mathbf{A}=\mathbf{B}$ |
| A3 > B3 | X | X | X | X | X | X | H | L | L |
| A3 < B3 | X | X | X | X | X | X | L | H | L |
| A3 $=$ B3 | $\mathrm{A} 2>\mathrm{B} 2$ | X | X | X | X | X | H | L | L |
| $A 3=B 3$ | $\mathrm{A} 2<\mathrm{B} 2$ | X | X | X | X | X | L | H | L |
| A3 $=$ B3 | $\mathrm{A} 2=\mathrm{B} 2$ | A1 > B1 | X | X | X | X | H | L | L |
| A3 $=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | A1 < B1 | X | X | X | X | L | H | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $A 1=B 1$ | $\mathrm{AO}>\mathrm{BO}$ | X | X | X | H | L | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B1}$ | $\mathrm{AO}<\mathrm{BO}$ | X | X | X | L | H | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $A 1=B 1$ | $A O=B 0$ | H | L | L | H | L | L |
| $A 3=B 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | L | H | L | L | H | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B1}$ | $A 0=B 0$ | X | X | H | L | L | H |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $A 0=B 0$ | H | H | L | L | L | L |
| $\mathrm{A} 3=\mathrm{B} 3$ | $\mathrm{A} 2=\mathrm{B} 2$ | $\mathrm{A} 1=\mathrm{B} 1$ | $\mathrm{AO}=\mathrm{BO}$ | L | L | L | H | H | L |



## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 6 | V |
| DC Input or Output Voltage 0 ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | . 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{array}{r} 1.9 \\ 4.4 \\ 5.9 \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2^{\prime} \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{louT}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| 1 N | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\mathbb{N}}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: - $12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{VOL}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN $\mathrm{I}_{\mathrm{cc}}$, and $\mathrm{IOz}_{\mathrm{O}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}$, top ${ }_{\text {LH }}$ | Maximum Propagation Delay Data Input to $\mathrm{A}<\mathrm{B}$ or $\mathrm{A}>\mathrm{B}$ |  | 20 | 36 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $A=B$ Input to $A=B$ Output |  | 12 | 20 | ns |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay Cascade Input to Output |  | 13 | 26 | ns |
| $\mathrm{tpHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data Input to $A=B$ |  | 20 | 30 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data Input to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 21 \\ 18 \\ \hline \end{gathered}$ | $\begin{array}{r} 210 \\ 42 \\ 36 \\ \hline \end{array}$ | $\begin{gathered} 265 \\ 53 \\ 45 \\ \hline \end{gathered}$ | $\begin{aligned} & 313 \\ & 63 \\ & 53 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data Input to $A=B$ Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 221 \\ 44 \\ 37 \end{gathered}$ | $\begin{array}{r} 261 \\ 52 \\ 44 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $A=B$ Input to $A=B$ Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 158 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 186 \\ 37 \\ 32 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Cascade Input to Output (except A=B) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 16 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{gathered} 155 \\ 31 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ | $\begin{array}{r} 231 \\ 46 \\ \quad 39 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {TLH, }}$, tTHL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance | (Note 5) |  | 80 |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption,
$I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Typical Application




## MM54HC86/MM74HC86 Quad 2-Input Exclusive OR Gate

## General Description

This EXCLUSIVE OR gate utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to achieve operating speeds similar to equivalent LS-TTL gates while maintaining the low power consumption and high noise immunity characteristic of standard CMOS integrated circuits. These gates are fully buffered and have a fanout of 10 LS-TTL loads. The MM54HC/74HC logic family is functionally as well as pin out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 9 ns
- Wide operating voltage range: $2-6 \mathrm{~V}$
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 series)

■ Output drive capability: 10 LS-TTL loads


MM54HC86/MM54HC86
54HC86 (J) 74HC86 (J,N)

## Truth Tables

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| A | B | Y |
| L | L | L |
| L | H | $H$ |
| H | L | H |
| H | H | L |

$Y=A \oplus B=\bar{A} B+A \bar{B}$


| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | .0V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {K, }}$, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 | onds) 26 |

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { Iout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {IOUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1: 0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay |  | 12 | 20 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 60 | 120 | - 151 | 179 | ns |
|  |  |  | 4.5 V | 12 | 24 | 30 | 36 | ns |
|  |  |  | 6.0 V | 10 | 20 | 26 | 30 | ns |
| ${ }_{\text {t }}$ TLH, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 25 |  |  |  | pF |
| Clin | Maximum Input Capacitance | , |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## MM54HC107/MM74HC107 Dual J-K Flip-Flops with Clear

## General Description

These J-K Flip-Flops utilize microCMOSTM Technology, 3.5 micron silicon gate P -Well, to achieve the high noise immunity and low power dissipation of standard CMOS integrated circuits. These devices can drive 10 LS-TTL loads.
These flip-flops are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each one has independent $\mathrm{J}, \mathrm{K}, \mathrm{CLOCK}$, and CLEAR inputs and $Q$ and $\bar{Q}$ outputs. CLEAR is independent of the clock and accomplished by a low level on the input.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

Connection Diagram
Dual-In-Line Package


## Features

- Typical propagation delay: 16 ns
- Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $40 \mu \mathrm{~A}$ ( 74 HC series)
- High output drive: 10 LS-TTL loads


## Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| CLR | CLK | J | K | Q | $\overline{\text { Q }}$ |
| L | X | X | X | L | H |
| H | $\downarrow$ | L | L | QO | $\overline{\text { Q } 0}$ |
| H | $\downarrow$ | H | L | H | L |
| H | $\downarrow$ | L | H | L | H |
| H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | X | X | QO | $\overline{\text { Q } 0}$ |

MM54HC107/MM74HC107
54HC107 (J) $\quad \mathbf{7 4 H C 1 0 7}$ (J,N)

## Logic Diagram



Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( $V_{C C}$ ) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) DC Output Voltage (VOUT) Clamp Diode Current (IIK, IOK) DC Output Current, per pin (lout) DC VCC or GND Current, per pin (ICC)
Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )
Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds)
-0.5 to +7.0 V
-1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW
$260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {iN }}=V_{1 H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu A \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.
MM54HC107/MM74HC107

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating <br> Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation <br> Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | 16 | 21 | ns |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Clear to Q or $\overline{\mathrm{Q}}$ |  | 21 | 26 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, <br> Clear to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time, <br> J or K to Clock |  | 14 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time <br> J or K from Clock |  | -3 | 0 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width, <br> Clock or Clear |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise speciiied)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 9 \\ 45 \\ 53 \end{gathered}$ | $\begin{gathered} 5 \\ 27 \\ 31 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 160 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 185 \\ 37 \\ 32 \end{gathered}$ |  |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay Clear to Q or $\overline{\mathrm{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 155 \\ & 31 \\ & 26 \end{aligned}$ | $\begin{gathered} 194 \\ 39 \\ 32 \end{gathered}$ | $\begin{gathered} 250 \\ 47 \\ 40 \end{gathered}$ | ns ns ns |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 55 \\ 11 \\ 9 \end{array}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time J or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 77 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {th }}$ | Minimum Hold Time J or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -3 \\ & -3 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ W | Minimum Pulse Width Clear or Clock | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 11 \\ & 10 \end{aligned}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 21 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }^{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| CPD | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  |  |  | pF |
| $\mathrm{C}_{1 \mathrm{~N}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.

## Typical Applications



Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## MM54HC109/MM74HC109 Dual J-K Flip-Flops with Preset and Clear

## General Description

These J-K FLIP-FLOPS utilize microCMOSTM Technology, 3.5 micron silicon gate $P$-Well CMOS to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
Each flip flop has independent J, $\bar{K}$ PRESET, CLEAR and CLOCK inputs and $Q$ and $\bar{Q}$ outputs. These devices are edge sensitive to the clock input and change state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic level on the corresponding input.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide operating voltage range: 2-6V

■ Low input current: $1 \mu \mathrm{~A}$ maximum
■ Low quiescent current: $40 \mu \mathrm{~A}$ maximum ( 74 HC series)
■ Output drive capability: 10 LS-TTL loads

Connection Diagram
Dual-In-Line Package.


TL/F/5306-1
MM54HC109/MM74HC109
54HC109 (J) 74HC109 (J,N)
Function Table

| Inputs |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | J | $\overline{\text { K }}$ | Q | $\overline{\mathbf{Q}}$ |
| L | H | X | X | X | H | L |
| H | L | X | X | X | L | H |
| L | L | X | X | X | H* $^{*}$ | H $^{*}$ |
| H | H | $\uparrow$ | L | L | L | H |
| H | H | $\uparrow$ | H | L | TOGLE |  |
| H | H | $\uparrow$ | L | H | QO | $\overline{\text { QO }}$ |
| H | H | $\uparrow$ | H | H | H | L |
| H | H | L | X | X | QO | $\overline{\text { QO }}$ |

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{I}_{\mathrm{OK}}$ ) DC Output Current, per pin (lout) DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICC)
Storage Temperature Range (TSTG) Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature ( $\left.\mathrm{T}_{\mathrm{L}}\right)^{\prime}$ (Soldering 10 seconds) $260^{\circ} \mathrm{C}$
-0.5 to +7.0 V
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
-0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
500 mW

Operating Conditions


## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout }^{\prime} \leq 20 \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IOUT } \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating <br> Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay, Clock to Q or $\overline{\mathrm{Q}}$ |  | 16 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay, Preset or Clear to Q or $\overline{\mathrm{Q}}$ | 21 | 42 | ns |  |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, Preset or Clear to Clock |  |  | 5 | ns |
| $\mathrm{ts}_{\mathrm{s}}$ | Minimum Set Up Time, J or $\overline{\mathrm{K}}$ to Clock |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time, J or $\bar{K}$ to Clock |  | 0 | ns |  |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width: Preset, Clear or Clock |  | 9 | 16 | ns |

## AC Electrical Characteristics

| Symbol | Parameter | Condlitions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 27 \\ & 31 \end{aligned}$ | $\begin{aligned} & 4 \\ & 21 \\ & 24 \end{aligned}$ | $\begin{gathered} 4 \\ 18 \\ 20 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 221 \\ 44 \\ 37 \end{gathered}$ | $\begin{array}{r} 261 \\ 52 \\ 44 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Preset or Clear to $Q$ or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 115 \\ & 23 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 230 \\ 46 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} 343 \\ 69 \\ 58 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -10 \\ 5 \\ 3 \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 4 \end{gathered}$ | $\begin{gathered} 32 \\ 6 \\ 5 \end{gathered}$ | $\begin{gathered} 37 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Time J or $\bar{K}$ to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 119 \\ & 30 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\mathrm{H}}$ | Minimum Hold Time Clock to J or K |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \text { ns } \end{aligned}$ |
| $t^{\text {W }}$ | Minimum Pulse Width Clock, Preset or Clear |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}$ TLH, $\mathrm{t}_{\text {THL }}$ | Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{array}{r} 95 \\ 19 \\ 16 \\ \hline \end{array}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## National Semiconductor

## MM54HC112/MM74HC112 <br> Dual J-K Flip-Flops with Preset and Clear

## General Description

These high speed ( 30 MHz minimum) J-K Flip-Flops utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
Each flip-flop has independent $J, K$, PRESET, CLEAR, and CLOCK inputs and $Q$ and $\bar{Q}$ outputs. These devices are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic level on the corresponding input.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 16 ns

田 Wide operating voltage range
L Low input current: $1 \mu \mathrm{~A}$ maximum

* Low quiescent current: $40 \mu \mathrm{~A}(74 \mathrm{HC}$ series)
ai High output drive: 10 LS-TTL loads


## Connection Diagram

## Dual-In-Line Package



## Truth Table

| Inputs |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | J | L | Q | $\overline{\text { Q }}$ |
| L | H | X | X | X | H | L |
| H | L | X | X | X | L | H |
| L | L | X | X | X | L $^{*}$ | L $^{*}$ |
| H | H | $\downarrow$ | L | L | Q0 | $\overline{\text { Q } 0 ~}$ |
| H | H | $\downarrow$ | H | L | H | L |
| H | H | $\downarrow$ | L | H | L | H |
| H | H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | H | X | X | QO | $\overline{\text { Q0 }}$ |

*This is an unstable condition, and is not guaranteed

MM54HC112/MM74HC112
54HC112 (J) 74HC112 (J,N)

## Logic Diagrams



TL/F/5307-3

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
DC Input Voltage ( $\mathrm{V}_{\mathrm{I}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current (lı, lok)
DC Output Current, per pin (lout)
DC $\mathrm{V}_{\mathrm{CG}}$ or GND Current, per pin (lcc)
Storage Temperature Range (TSTG)
Power Dissipation (PD) (Note 3)
Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds)
-0.5 to +7.0 V
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
-0.5 to $V_{C C}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW
$260^{\circ} \mathrm{C}$

Operating Conditions


DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | Minimum High Level Input Voltage | - . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| $y_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | 0.4 <br> 0.4 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| 1 N | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{cc}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay，Clock to Q or $\bar{Q}$ |  | 16 | 21 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay，Clear to Q or $\bar{Q}$ |  | 21 | 26 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay，Preset to Q or $\bar{Q}$ |  | 23 | 28 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time， Preset or Clear to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time J or K to Clock |  | 14 | 20 | ns |
| ${ }_{\text {th }}$ | Minimum Hold Time J or K from Clock |  | －3 | 0 | ns |
| tw | Minimum Pulse Width Clock Preset or Clear |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$（unless otherwise specified）

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 9 \\ 45 \\ 53 \end{gathered}$ | $\begin{gathered} 5 \\ 27 \\ 31 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay，Clock to Q or $\overline{\mathrm{Q}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 160 \\ & 32 \\ & 27 \end{aligned}$ | $\begin{aligned} & 183 \\ & 37 \\ & 32 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{tpLH}$ | Maximum Propagation Delay，Clear to $Q$ or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 126 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 155 \\ & 31 \\ & 26 \end{aligned}$ | $\begin{aligned} & 191 \\ & 39 \\ & 33 \end{aligned}$ | $\begin{gathered} 250 \\ 47 \\ 40 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tPHL tpLH | Maximum Propagation Delay，Preset to Q or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 137 \\ & 27 \\ & 23 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 210 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 240 \\ 50 \\ 40 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 11 \\ & 9.4 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time J or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 77 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time J or K from Clock |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -3 \\ & -3 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{W}$ | Minimum Pulse Width Preset，Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 55 \\ 11 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {TLH }} \mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \hline 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance（Note 5） | （per flip－flop） |  | 80 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

[^4]
## Typical Applications

N Bit presettable ripple counter with enable and reset


N Bit parallel load/serial load shift register with clear


TL/F/5074-5

## MM54HC113/MM74HC113 Dual J-K Flip-Flops with Preset

## General Description

These high speed J-K Flip-Flops utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, to achieve the high noise immunity and low power dissipation of standard CMOS integrated circuits. These devices can drive 10 LS-TTL loads.
These flip-flops are edge sensitive to the clock input and change state on the negative going transition of the clock pulse. Each one has independent J, K, CLOCK, and PRESET inputs and $Q$ and $\bar{Q}$ inputs. PRESET is independent of the clock and accomplished by a low level on the input.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Connection Diagram and Truth Table

Dual-In-Line Package


| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLK | J | K | O | $\overline{\mathbf{Q}}$ |
| L | X | X | X | H | L |
| H | $\downarrow$ | L | L | QO | Q0 |
| H | $\downarrow$ | H | L | H | L |
| H | $\downarrow$ | L | H | L | H |
| H | $\downarrow$ | H | H | TOGGLE |  |
| H | H | X | X | QO | $\overline{\text { Q0 }}$ |

MM54HC113/MM74HC113

## Features

- Typical propagation delay: 16 ns
- Wide operating voltage range: $2-6 \mathrm{~V}$
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $40 \mu \mathrm{~A}$ ( 74 HC series)

■ High output drive: 10 LS-TTL loads

54HC113 (J) $\quad \mathbf{7 4 H C 1 1 3}$ (J,N)
Logic Diagram

| Absolute Maximum Ratings (Notes 1 \& 2) |  | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |  | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{\mathbb{N}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 |  | v |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| Clamp Diode Current (lı, lok) | $\pm 20 \mathrm{~mA}$ | ( $V_{\text {IN }}, V_{\text {OUt }}$ ) |  |  |  |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ | Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DC V $\mathrm{CCC}^{\text {or GND Current, per pin (ICC) }}$ | $\pm 50 \mathrm{~mA}$ | MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |  |
| Power Dissipation (PD) (Note 3) | 500 mW | $\left(t_{r}, t_{f}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 se | conds) $\quad 260^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{O U T}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| N | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{1 \mathrm{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL, }} \mathrm{tPLH}$ | Maximum Propagation Delay, Clock to Q or $\bar{Q}$ |  | 16 | 21 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Preset to Q or $\bar{Q}$ |  | 23 | 28 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Preset to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time, J or K to Clock |  | 14 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | - Minimum Hold Time, J or K from Clock |  | -3 | 0 | ns |
| $t^{W}$ | Minimum Pulse Width, Preset, Clear or Clock |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathbf{c c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 9 \\ 45 \\ 53 \\ \hline \end{gathered}$ | $\begin{aligned} & 5 \\ & 27 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 24 \\ \hline \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}$, tPLH | Maximum Propagation Delay, Clock to Q or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 33 \end{gathered}$ | $\begin{gathered} 160 \\ 32 \\ 27 \end{gathered}$ | $\begin{array}{r} 183 \\ .37 \\ 32 \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay, Preset to Q or $\overline{\mathbf{Q}}$ | 1 | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 137 \\ & 27 \\ & 23 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 206 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 239 \\ 47 \\ 40 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $t_{\text {REM }}$ | Minimum Removal Time Preset to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 55 \\ 11 \\ 9 \\ \hline \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{array}{r} \hline 150 \\ 30 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| ts | Minimum Set Up Time J or K to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 77 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time J or K from Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -3 \\ & -3 \\ & -3 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{array}{r} 0 \\ 0 \\ -0 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $t_{W}$ | Minimum Pulse Width, Preset, Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 55 \\ 11 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} 100 \\ 20 \\ 18 \\ \hline \end{array}$ | $\begin{array}{r} 120 \\ 24 \\ 20 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}$ LH, ${ }_{\text {t }}^{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | ns ns ns |
| $\mathrm{CrD}^{\text {P }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  | 80 |  | , |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+l_{C C} .}$
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.
MM54HC113/MM74HC113

## Typical Applications



N Bit parallel load/serial load shift register


TL/F/5073-4

## MM54HC123／MM74HC123 <br> Dual Retriggerable Monostable Multivibrator

## General Description

The MM54／74HC123 high speed monostable multivibrators （one shots）utilize microCMOSTM Technology， 3.5 micron silicon gate P －well CMOS．They feature speeds comparable to low power Schottky TTL circuitry while retaining the low power and high noise immunity characteristic of CMOS cir－ cuits．
Each multivibrator features both a negative，$A$ ，and a posi－ tive，B，transition triggered input，either of which can be used as an inhibit input．Also included is a clear input that when taken low resets the one shot．The＇HC123 can be triggered on the positive transition of the clear while $A$ is held low and $B$ is held high．
The＇HC123 is retriggerable．That is it may be triggered re－ peatedly while their outputs are generating a pulse and the pulse will be extended．
Pulse width stability over a wide range of temperature and supply is achieved using linear CMOS techniques．The out－ put pulse equation is simply： $\mathrm{PW}=\left(\mathrm{R}_{\mathrm{EXT}}\right)\left(\mathrm{C}_{\mathrm{EXT}}\right)$ ；where PW is in seconds， R is in ohms，and C is in farads．All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Features

■ Typical propagation delay： 40 ns
－Wide power supply range：2V－6V
－Low quiescent current： $80 \mu \mathrm{~A}$ maximum（ 74 HC series）
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Fanout of 10 LS－TTL loads
－Simple pulse width formula $T=R C$
－Wide pulse range： 400 ns to $\infty$（typ）
－Part to part variation：$\pm 5 \%$（typ）
－Schmitt Trigger A \＆B inputs enable infinite signal input rise and fall times．

## Connection Diagram

Dual－In－Line Package


Timing Component


TL／F／5206－2

MM54HC123／MM74HC123
54HC123（J）$\quad 74 \mathrm{HC123}$（J，N）
Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | A | B | $\mathbf{Q}$ | $\overline{\mathbf{Q}}$ |  |
| $L$ | $X$ | $X$ | $L$ | $H$ |  |
| $X$ | $H$ | $X$ | $L$ | $H$ |  |
| $X$ | $X$ | $L$ | $L$ | $H$ |  |
| $H$ | $L$ | $\uparrow$ | $\Omega$ | $U$ |  |
| $H$ | $\downarrow$ | $H$ | $\Omega$ | $工$ |  |
| $\uparrow$ | $L$ | $H$ | $\Omega$ | $工$ |  |

$H=$ High Level
L＝Low Level
$\uparrow=$ Transition from Low to High
$\downarrow=$ Transition from High to Low
$\Omega=$ One High Level Pulse
$\tau=$ One Low Level Pulse
X $=$ Irrelevant


## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 6 | V |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times (Clear Input) |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| - $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{array}{\|l} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{array}{r}0.3 \\ +\quad 0.9 \\ 1.2 \\ \hline\end{array}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \|\|O U T\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 4 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current (Pins 7, 15) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 5.0$ | $\mu \mathrm{A}$ |
| IN | Maximum Input Current (All other pins) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current (Standby) | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
| ICC | Maximum Active Supply Current (per monostable) | $\begin{aligned} & V_{\mathbb{I N}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{R} / \mathrm{CET}=0.5 \mathrm{~V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c\|} \hline 36 \\ 0.33 \\ 0.7 \\ \hline \end{array}$ | $\begin{array}{r} 80 \\ 1.0 \\ 2.0 \\ \hline \end{array}$ | $\begin{aligned} & 110 \\ & 1.3 \\ & 2.6 \\ & \hline \end{aligned}$ | $\begin{array}{r} 130 \\ 1.6 \\ 3.2 \\ \hline \end{array}$ | $\mu \mathrm{A}$ <br> mA <br> mA |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation Temperature Derating:
Plastic "N" Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
Ceramic " $J$ " Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current ( $l_{\mathrm{I}} \mathrm{I}$, $\mathrm{I}_{\mathrm{CC}}$, and $l^{1}{ }^{2}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$. ns

| Symbol | Parameter | Conditions | Typ | Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Maximum Trigger Propagation Delay <br> A, B or Clear to Q |  | 22 | 33 | ns |
| $t_{\text {PHL }}$ | Maximum Trigger Propagation Delay <br> A, B or Clear to $\bar{Q}$ |  | 25 | 42 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay, Clear to Q |  | 20 | 27 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay, Clear to $\overline{\mathrm{Q}}$ |  | 22 | 33 | ns |
| $t_{\text {W }}$ | Minimum Pulse Width, A, B or Clear |  | 14 | 26 | ns |
| $t_{\text {REM }}$ | Minimum Clear Removal Time |  |  | 0 | ns |
| $t_{\text {WQ(MIN })}$ | Minimum Output Pulse Width | $C_{E X T}=28 \mathrm{pF}$ <br> $R_{E X T}=2 \mathrm{k} \Omega$ | 400 |  | ns |
| $t_{\text {WQ }}$ | Output Pulse Width | $C_{E X T}=1000 \mathrm{pF}$ <br> $R_{E X T}=10 \mathrm{k} \Omega$ | 10 |  | $\mu \mathrm{~s}$ |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions |  | V cc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  |  |  |  |
| $t_{\text {PLH }}$ | Maximum Trigger Propagation Delay, A, B or Clear to Q |  |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 77 \\ & 26 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 169 \\ 42 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 194 \\ 51 \\ 39 \\ \hline \end{gathered}$ | $\begin{array}{r} 210 \\ 57 \\ 44 \\ \hline \end{array}$ | $\begin{array}{r} \mathrm{ns} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \hline \end{array}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Trigger Propagation Delay, A, B or Clear to $\overline{\mathbf{Q}}$ | - |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 88 \\ & 29 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{array}{r} 197 \\ 48 \\ 38 \\ \hline \end{array}$ | $\begin{gathered} 229 \\ 60 \\ 46 \\ \hline \end{gathered}$ | $\begin{gathered} 250 \\ 67 \\ 51 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| tPHL | Maximum Propagation Delay Clear to Q |  |  | $\begin{array}{\|l} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 54 \\ & 23 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{array}{r} 114 \\ 34 \\ 28 \\ \hline \end{array}$ | $\begin{gathered} 132 \\ 41 \\ 33 \end{gathered}$ | $\begin{gathered} 143 \\ 45 \\ 36 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| tpLH | Maximum Propagation Delay Clear to $\overline{\mathrm{Q}}$ |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 56 \\ & 25 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{array}{r} 116 \\ 36 \\ 29 \\ \hline \end{array}$ | $\begin{array}{r} 135 \\ 42 \\ 34 \\ \hline \end{array}$ | $\begin{array}{r} 147 \\ 46 \\ 37 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| tw | Minimum Pulse Width A, B, Clear |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 57 \\ & 17 \\ & 12 . \\ & \hline \end{aligned}$ | $\begin{gathered} 123 \\ 39 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 144 \\ 37 \\ 27 \\ \hline \end{gathered}$ | 157 <br> 42 <br> $\quad 30$ | ns <br> ns <br> ns |
| $t_{\text {REM }}$ | Minimum Clear Removal Time |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns ns ns |
| $\mathrm{t}_{\text {TLH, }} \mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| tWQ(MIN) | Minimum Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=28 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{EXT}}=6 \mathrm{k} \Omega(\mathrm{v} \end{aligned}$ | $c=2 \mathrm{~V})$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 1.5 \\ 450 \\ 380 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \mu \mathrm{s} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }}$ Q $Q$ | Output Pulse Width | $\begin{aligned} & \mathrm{C}_{E X T}=0.1 \mu \mathrm{~F} \\ & \mathrm{R}_{\mathrm{EXT}}=10 \mathrm{k} \Omega \end{aligned}$ | Min | 4.5 V | 1 | 0.9 |  |  | ms |
|  |  |  | Max | 4.5 V | 1 | 1.1 |  |  | ms |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance (Pins 7 \& 15) |  |  |  | 12 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance (Other Inputs) |  |  |  | 6 | 10 | - 10 | 10 | pF |

[^5]

## Theory of Operation



## TRIGGER OPERATION

As shown in Figure 1 and the logic diagram before an input trigger occurs, the one shot is in the quiescent state with the Q output low, and the timing capacitor $\mathrm{C}_{E X T}$ completely charged to $\mathrm{V}_{\mathrm{CC}}$. When the trigger input A goes from $\mathrm{V}_{\mathrm{CC}}$ to GND (while inputs $B$ and clear are held to $\mathrm{V}_{\mathrm{CC}}$ ) a valid trigger is recognized, which turns on comparator C 1 and N Channel transistor N1©. At the same time the output latch is set. With transistor N1 on, the capacitor $\mathrm{C}_{\text {EXT }}$ rapidly discharges toward GND until $\mathrm{V}_{\text {REF1 }}$ is reached. At this point the output of comparator C 1 changes state and transistor N 1 turns off. Comparator C1 then turns off while at the same time comparator C2 turns on. With transistor N1 off, the capacitor $C_{E X T}$ begins to charge through the timing resistor, $R_{\text {EXT }}$, toward $V_{\text {CC. }}$. When the voltage across CEXT equals $V_{\text {REF2 }}$, comparator C2 changes state causing the output latch to reset (Q goes low) while at the same time disabling comparator C2. This ends the timing cycle with the monostable in the quiescent state, waiting for the next trigger.
A valid trigger is also recognized when trigger input $B$ goes from GND to $V_{C C}$ (while input $A$ is at GND and input clear is at $\mathrm{V}_{\mathrm{CC}}{ }^{(2)}$. The 'HC123 can also be triggered when clear goes from GND to $V_{C C}$ (while $A$ is at GND and $B$ is at $\mathrm{V}_{\mathrm{CC}}{ }^{(\text {© })}$
It should be noted that in the quiescent state $\mathrm{C}_{\text {EXT }}$ is fully charged to $\mathrm{V}_{\mathrm{CC}}$ causing the current through resistor $\mathrm{R}_{\text {EXT }}$ to be zero. Both comparators are "off" with the total device current due only to reverse junction leakages. An added feature of the ${ }^{\mathrm{HC}} 123$ is that the output latch is set via
the input trigger without regard to the capacitor voltage. Thus, propagation delay from trigger to $Q$ is independent of the value of $\mathrm{C}_{\mathrm{EXT}}, \mathrm{R}_{\mathrm{EXT}}$, or the duty cycle of the input waveform.

## RETRIGGER OPERATION

The ' HCl 23 is retriggered if a valid trigger occurs (3) followed by another trigger (c) before the Q output has returned to the quiescent (zero) state. Any retrigger, after the timing node voltage at pin or has begun to rise from $\mathrm{V}_{\text {REF1 }}$, but has not yet reached $V_{\text {REF2, }}$, will cause an increase in output pulse width $T$. When a valid retrigger is initiated (4), the voltage at the $R / C_{E X T}$ pin will again drop to $V_{\text {REF1 }}$ before progressing along the RC charging curve toward $\mathrm{V}_{\mathrm{CC}}$. The $Q$ output will remain high until time $T$, after the last valid retrigger.

## RESET OPERATION

These one shots may be reset during the generation of the output pulse. In the reset mode of operation, an input pulse on clear sets the reset latch and causes the capacitor to be fast charged to $V_{C C}$ by turning on transistor Q1 (5). When the voltage on the capacitor reaches $\mathrm{V}_{\text {REF2 }}$, the reset latch will clear and then be ready to accept another pulse. If the clear input is held low, any trigger inputs that occur will be inhibited and the $Q$ and $\bar{Q}$ outputs of the output latch will not change. Since the $Q$ output is reset when an input low level is detected on the $C_{D}$ input, the output pulse $T$ can be made significantly shorter than the minimum pulse width specification.



TL/F/5206-10


TL/F/5206-11

## MM54HC125/MM74HC125 <br> MM54HC126/MM74HC126 TRISTATE ${ }^{\circledR}$ QUAD BUFFERS

## General Description

These are general purpose TRI-STATE high speed non-inverting buffers utilize microCMOSTM technology, 3.5 micron silicon gate $P$-well CMOS. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power dissipation of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. Both circuits are capable of driving up to 15 low power Schottky inputs.
The MM54HC125/MM74HC125 require the TRI-STATE control input C to be taken high to put the output into the high impedance condition, whereas the MM54HC126/ MM74HC126 requires the control input to be low to put the output into high impedance.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Connection Diagrams


$54 \mathrm{HC125}$ (J) $\quad 54 \mathrm{HC125}(\mathrm{~J}, \mathrm{~N})$

## Features

- Typical propagation delay: 13 ns
- Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )

- Fanout of 15 LS-TTL loads

Dual-In-Line


MM54HC126/MM74HC126
54HC126 (J) $54 \mathrm{HC126}$ (J,N)

## Truth Tables

| Inputs |  | Output |
| :--- | :--- | :---: |
| $\mathbf{A}$ | C |  |
| $H$ | L | $H$ |
| L | L | L |
| X | $H$ | Z |

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) DC Output Voltage (VOUT) Clamp Diode Current ( $I_{\text {IK, }}$ I $\mathrm{IOK}_{\text {) }}$

DC Output Current, per pin (lout) DC V $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (lcc)
Storage Temperature Range (TSTG)
Power Dissipation (PD) (Note 3)
Lead Temperature ( $T_{\mathrm{L}}$ ) (Soldering 10 seconds)

## Operating Conditions

| Supply Voltage $\left(V_{C C}\right)$ | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| DC Input or Output Voltage | 0 | 6 | V |
| $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ |  |  |  |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{array}{r} 0.3 \\ 0.9 \\ -\quad 1.2 \end{array}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {IUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.74 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {IUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| loz | Maximum Tri-State Output Leakage Currrent | $\begin{aligned} \mathrm{V}_{\mathrm{IN}} & =\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ \mathrm{~V}_{\mathrm{OUT}} & =\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ \mathrm{C}_{\mathrm{n}} & =\text { Disabled } \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{I N}$, $\mathrm{I}_{\mathrm{Cc}}$, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum <br> Propagation Delay Time |  | 13 | 18 | ns |
| ${ }^{\text {tPZH }}$ | Maximum <br> Output Enable Time to High Level | $R_{L}=1 \mathrm{k} \Omega$ | 13 | 25 | ns |
| tPHZ | Maximum <br> Output Disable Time from High Level | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 17 | 25 | ns |
| $t_{\text {PZL }}$ | Maximum <br> Output Enable Time to Low Level | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 18 | 25 | ns |
| $t_{\text {PLZ }}$ | Maximum <br> Output Disable Time from Low Level | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 13 | 25 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | Temperature ${ }^{\circ} \mathrm{C}$ |  |  |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | $\begin{gathered} 54 \mathrm{HC} / 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ -40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ -55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |  |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{tPLH}$ | Maximum Propagation Delay Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | 150 <br> 30 <br> 25 | ns <br> ns <br> ns |
| $t_{\text {PLH, }} \mathrm{tPHL}$ | Maximum Propagation Delay Time | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 14 \\ & 12 \end{aligned}$ | $\begin{array}{r} 130 \\ 26 \\ 22 \\ \hline \end{array}$ | $\begin{gathered} 163 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{aligned} & 195 \\ & 39 \\ & 33 \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $R_{L}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 14 \\ & 12 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 156 \\ 31 \\ 26 \\ \hline \end{gathered}$ | $\begin{aligned} & 188 \\ & 38 \\ & 31 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $t_{\text {PHZ }}, t_{\text {PL }}$ | Maximum Output Disable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 14 \\ & 12 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 156 \\ 31 \\ 26 \end{gathered}$ | $\begin{aligned} & 188 \\ & 38 \\ & 31 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| tPZL, $^{\text {tPZH }}$ | Maximum Output Enable Time | $\begin{aligned} & C_{L}=150 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 140 \\ & 28 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{aligned} & 210 \\ & 42 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| ${ }^{\text {T TLH }}$, $t_{\text {THL }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{Cout}^{\text {O }}$ | Output Capacitance Outputs |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{CPD}^{\text {. }}$ | Power Dissipation Capacitance (Note 5) | (per gate) <br> Enabled <br> Disabled |  | $\begin{gathered} 45 \\ 6 \end{gathered}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## Logic Diagram



| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathbb{N}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, ${ }_{\text {lok }}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC VCC or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 s | onds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| (VIN, $\left.\mathrm{V}_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics (Note 4)



Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathrm{N}} \mathrm{N}$, $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay |  | 12 | 20 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {tPHL, }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 63 | 125 | 158 | 186 | ns |
|  |  |  | 4.5 V | 13 | 25 | 32 | 37 | ns |
|  |  | , | 6.0 V | 11 | 21 | 27 | 32 | ns |
| ${ }_{\text {t }}^{\text {TLH }}$, $t_{\text {thl }}$ | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  |  |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  |  | 5 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## 徏 <br> National Semiconductor

## MM54HC133/MM74HC133 13-Input NAND Gate

## General Description

This NAND gate utilizes microCMOSTM Technology, $3.5 \mathrm{mi}-$ cron silicon gate P -well CMOS, to achieve operating speeds similar to LSTTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs. All devices have high noise immunity and the ability to drive 10 LSTTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 20 ns

■ Wide power supply range: 2-6V

- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection Diagram

Dual-ln-Line Package


MM54HC133/MM74HC133
54HC133 (J) $\quad \mathbf{7 4 H C 1 3 3}$ (J,N)
Logic Diagram



Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathbb{N}}$, $\mathrm{I}_{\mathrm{CC}}$, and loz ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 20 | 30 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathbf{c c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\mathrm{PHL}}$, | Maximum Propagation |  | 2.0 V | 66 | 160 | 190 | 220 | ns |
| ${ }_{\text {tPLH }}$ | Delay |  | 4.5 V | 23 | 35 | 42 | 49 | ns |
|  |  |  | 6.0 V | 18 | 30 | 36 | 42 | ns |
| ${ }_{\text {t }}^{\text {tin }}$, | Maximum |  | 2.0 V | 25 | 75 | 95 | 110 | ns |
| $\mathrm{t}_{\text {THL }}$ | Output Rise and |  | 4.5 V | 7 | 15 | 19 | 22 | ns |
|  | Fall Time |  | 6.0 V | 6 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  | 34 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## MM54HC137/MM74HC137 3-to-8 Line Decoder With Address Latches (Inverted Output)

## General Description

This device utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to implement a three-to-eight line decoder with latches on the three address inputs. When $\overline{\mathrm{GL}}$ goes from low to high, the address present at the select inputs ( $A, B$ and $C$ ) is stored in the latches. As long as $\overline{G L}$ remains high no address changes will be recognized. Output enable controls, G1 and G2, control the state of the outputs independently of the select or latch-enable inputs. All of the outputs are high unless G1 is high and $\overline{\mathrm{G} 2}$ is low. The HC137 is ideally suited for the implementation of glitchfree decoders in stored-address applications in bus oriented systems.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide supply range: 2-6V
- Latched inputs for easy interfacing.
- Fanout of 10 LS-TTL loads.

Connection Diagram


TL/F/5310-1
MM54HC137/MM74HC137
54HC137 (J) $\quad \mathbf{7 4 H C 1 3 7}$ (J,N)

Functional Block Diagram


Truth Table

| Inputs |  |  |  |  |  | Outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable |  |  | Select |  |  |  |  |  |  |  |  |  |  |
| GL | G1 | $\overline{\mathrm{G}} 2$ | C | B | A | Yo | Y1 | 'Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | H H |
| L | H | L | L | L | L | L | H | H | H | H | H | H | H |
| L | H | L | L | L | H | H | L | H | H | H | H | H | H |
| L | H | L | L | H | L | H | H | L | H | H | H | H | H |
| L | H | L | L | H | H | H | H | H | L | H | H | H | H |
| L | H | L | H | L | L | H | H | H | H | L | H | H | H |
| L | H | L | H | L | H | H | H | H | H | H | L | H | H |
| L | H | L | H | H | L | H | H | H | H | H | H | L | H |
| L | H | L | H | H | H | H | H | H | H | H | H | H | L |
| H | H | L | X | X | X |  | co | $\begin{aligned} & \text { espo } \\ & \text { all ot } \end{aligned}$ | ding $\mathrm{rs}, \mathrm{H}$ | store |  |  |  |

[^6]
Operating Conditions

|  | Min | . Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{Cc}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Outpút Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{array}{r} 0.1 \\ 0.1 \\ 0.1 \end{array}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {IUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu A \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, Icc, and loz) occur for CMOS at the kigher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpLH | Maximum Propagation Delay, A, B or C to any Y Output |  | 14 | 29 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, A, B or C to any Y Output |  | 20 | 42 | ns |
| tpLH | Maximum Propagation Delay $\overline{\mathrm{G}} 2$ to any $Y$ Output |  | 12 | 22 | ns |
| tpHL | Maximum Propagation Delay $\overline{\mathrm{G}} 2$ to any Y Output |  | 15 | 34 | ns |
| $\mathrm{tpLH}^{\text {P }}$ | Maximum Propagation Delay G1 to any Output |  | 13 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay GL to any Output | - | 17 | 34 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation GL to Output |  | 15 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay GL to Output |  | 22 | 34 | ns |
| ts | Minimum Set Up Time at A, B and C inputs |  |  | 20 | ns |
| ${ }_{\text {t }}^{\text {H }}$ | Minimum Hold Time at $A, B$ and $C$ inputs |  |  | 0 | ns |
| tw | Minimum Pulse Width of enabling pulse at $\overline{\mathrm{GL}}$ |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PLH }}$ | Maximum Propagation Delay A, B or C to any Y Output |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 85 \\ & 17 \\ & 14 \end{aligned}$ | $\begin{aligned} & 170 \\ & 34 . \\ & 29 \end{aligned}$ | $\begin{aligned} & 214 \\ & 43 \\ & 36 \end{aligned}$ | $\begin{gathered} 253 \\ 51 \\ 43 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay A, B or C to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} \hline 120 \\ 24 \\ 20 \\ \hline \end{array}$ | $\begin{gathered} 240 \\ 48 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 302 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{gathered} 358 \\ 72 \\ 61 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PLH }}$ | Maximum Propagation Delay G2 to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 65 \\ & 13 \\ & 11 \end{aligned}$ | $\begin{aligned} & 130 \\ & 26 \\ & 22 \end{aligned}$ | $\begin{gathered} 164 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 194 \\ 39 \\ 33 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tpLH | Maximum Propagation Delay G1 to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}$ | Maximum Propagation Delay G1 to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 98 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ | $\begin{gathered} 246 \\ 49 \\ 42 \end{gathered}$ | $\begin{gathered} 291 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tplH }}$ | Maximum Propagation Delay GL to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 88 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{aligned} & 221 \\ & 44 \\ & 37 \end{aligned}$ | $\begin{aligned} & 261 \\ & 52 \\ & 44 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay GL to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 250 \\ & 50 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{gathered} 315 \\ 63 \\ 54 \end{gathered}$ | $\begin{gathered} 373 \\ 75 \\ 63 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay G2, to any Y Output | , | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 98 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 246 \\ 49 \\ 42 \\ \hline \end{gathered}$ | $\begin{gathered} 291 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time at $\mathrm{A}, \mathrm{B}$ and C inputs |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time at $\mathrm{A}, \mathrm{B}$ and C inputs |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 50 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}$ LLH, $\mathrm{t}_{\text {THL }}$ | Output Rise and Fall Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width of Enabling Pulse at GL |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 21 . \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  | 75 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

## Typical Application



TL/F/5310-3
6-Line to 64-Line Decoder with Input Address Storage

## 渚

National Semiconductor

## MM54HC138/MM74HC138 3-to-8 Line Decoder

## General Description

This decoder utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, and is well suited to memory address decoding or data routing applications. The circuit features high noise immunity and low power consumption usually associated with CMOS circuitry, yet has speeds comparable to low power Schottky TTL logic.
The MM54HC138/MM74HC138 has 3 binary select inputs ( $A, B$, and $C$ ). If the device is enabled these inputs determine which one of the eight normally high outputs will go low. Two active low and one active high enables (G1, G2A and $\overline{\mathrm{G} 2 \mathrm{~B}}$ ) are provided to ease the cascading of decoders.

The decoder's outputs can drive 10 low power Schottky TTL equivalent loads, and are functionally and pin equivalent to the $54 \mathrm{LS} 138 / 74 \mathrm{LS} 138$. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads

Connection Diagram
Dual-In-Line Package


TL/F/5120-1
MM54HC138/MM74HC138
$54 \mathrm{HC138}$ (J) $\quad 74 \mathrm{HC138}(\mathrm{~J}, \mathrm{~N})$

## Logic Diagram



Truth Table

| Inputs |  |  |  |  | Outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable |  | Select |  |  |  |  |  |  |  |  |  |  |
| G1 | G2* | C | B | A | Y0 | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| X | H | X | X | X | H | H | H | H | H | H | H | H |
| L | X | X | X | X | H | H | H | H | H | H | H | H |
| H | L | L | L | L | L | H | H | H | H | H | H | H |
| H | L | L | L | H | H | L | H | H | H | H | H | H |
| H | L | L | H | L | H | H | L | H | H | H | H | H |
| H | L | L | H | H | H | H | H | L | H | H | H | H |
| H | L | H | L | L | H | H | H | H | L | H | H | H |
| H | L | H | L | H | H | H | H | H | H | L | H | H |
| H | L | H | H | L | H | H | H | H | H | H | L | H |
| H | L | H | H | H | H | H | H | H | H | H | H | L |

[^7]| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) - | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) -0.5 | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\text {OK }}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | conds) $260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $t_{r}, \mathrm{t}_{\mathrm{f}}$ ) $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 0.3 \\ 0.9 \\ 1.2 \\ \hline \end{array}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {louT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{louT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ${ }_{1}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and IOZ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| tPLH | Maximum Propagation <br> Delay, Binary Select to any Output |  | 18 | 25 | ns |
| tPHL | Maximum Propagation <br> Delay, Binary Select to any Output |  | 28 | 35 | ns |
| tPHL, tPLH | Maximum Propagation <br> Delay, G1 to any Output |  | 18 | 25 | ns |
| tPHL | Maximum Propagation <br> Delay $\overline{\text { G2A }}$ or $\overline{\text { G2B }}$ to <br> Output |  | 23 | 30 | ns |
| tPLH | Maximum Propagation <br> Delay $\overline{\text { G2A }}$ or $\overline{\text { G2B }}$ to <br> Output | 18 | 25 | ns |  |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | VCC | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Binary Select to any Output Low to High |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \\ \hline \end{array}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ |  |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay Binary Select to any Output High to Low |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 200 \\ 40 \\ 34 \\ \hline \end{gathered}$ | $\begin{gathered} 252 \\ 40 \\ 43 \end{gathered}$ | $\begin{gathered} 298 \\ 60 \\ 51 \\ \hline \end{gathered}$ |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay G1 to any Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \\ \hline \end{array}$ | $\begin{gathered} 189 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | ns ns ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay $\overline{\text { G2A }}$ or $\overline{\mathrm{G} 2 \mathrm{~B}}$ to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 82 \\ & 28 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{array}{r} 175 \\ 35 \\ 30 \\ \hline \end{array}$ | $221$ <br> 44 <br> 37 | $\begin{array}{r} 261 \\ 52 \\ \quad 44 \\ \hline \end{array}$ | $\begin{array}{r} \mathrm{ns} \\ \mathrm{~ns} \\ \mathrm{~ns} \end{array}$ |
| $t_{\text {PLH }}$ | Maximum Propagation Delay $\overline{\mathrm{G} 2 \mathrm{~A}}$ or $\overline{\mathrm{G} 2 \mathrm{~B}}$ to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \\ \hline \end{array}$ | $\begin{array}{r} 189 \\ 38 \\ 32 \\ \hline \end{array}$ | $\begin{gathered} \hline 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 3 | 10 | 10 | 10 | $\mu \mathrm{F}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5) |  | 75 |  |  |  | $\mu \mathrm{F}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## 7 National Semiconductor

## MM54HC139/MM74HC139 Dual 2-To-4 Line Decoder

## General Description

This decoder utilizes microCMOSTM Technology,, 3.5 mi cron silicon gate P -well CMOS, and is well suited to memory address decoding or data routing applications. It possesses the high noise immunity and low power consumption usually associated with CMOS circuitry, yet has speeds comparable to low power Schottky TTL logic.
The MM54HC139/MM74HC139 contain two independent one-of-four decoders each with a single active low enable input (G1, or G2). Data on the select inputs (A1, and B1 or A2, and B2) cause one of the four normally high outputs to go low.
The decoder's outputs can drive 10 low power Schottky TTL equivalent loads, and are functionally as well as pin equiva-
lent to the 54LS139/74LS139. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delays -

Select to outputs (4 delays): 18 ns
Select to output ( 5 delays): 28 ns
Enable to output: 20 ns

- Low power: $40 \mu \mathrm{~W}$ quiescent supply power
- Fanout of 10 LS-TTL devices
- Input current maximum $1 \mu \mathrm{~A}$, typical 10 pA


## Truth Table

| Inputs |  |  |  |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable | Select |  |  |  |  |  |  |  |  |  |  |
| G | B | A | Yo | Y1 | Y2 | Y3 |  |  |  |  |  |
| H | X | X | H | H | H | H |  |  |  |  |  |
| L | L | L | L | H | H | H |  |  |  |  |  |
| L | L | H | H | L | H | H |  |  |  |  |  |
| L | H | L | H | H | L | H |  |  |  |  |  |
| L | H | H | H | H | H | L |  |  |  |  |  |

$H=$ high level, $L=$ low level, $X=$ don't care

## Logic Diagram



| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (V) - | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) . | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (V) $\mathrm{V}_{\text {OUT }}$ ) -0.5 | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {IK, }}$ I IOK ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{PD}_{\text {D }}$ ( Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\left(\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\quad \mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & V \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout }_{\text {OUT }} \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{lout}\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { louT } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{lout}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{O H}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Binary Select to any Output 4 levels of delay |  | 18 | 30 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Binary Select to any Output 5 levels of delay |  | 28 | 38 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay, Enable to any Output |  | 19 | 30 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{tPHL} \mathrm{t}_{\text {PL }}$ | Maximum Propagation Delay Binary Select to any Output 4 levels of delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 219 \\ 44 \\ 38 \\ \hline \end{gathered}$ | $\begin{gathered} 254 \\ 51 \\ 44 \\ \hline \end{gathered}$ | ns <br> ns ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay Binary Select to any Output 5 levels of delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{array}{r} 220 \\ 44 \\ 38 \\ \hline \end{array}$ | $\begin{gathered} 275 \\ 55 \\ 47 \\ \hline \end{gathered}$ | $\begin{gathered} 320 \\ 64 \\ 54 \end{gathered}$ |  |
| $\mathrm{tPHL}^{\text {, }}$ tPLH | Maximum Propagation Delay Enable to any Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 115 \\ 23 \\ 19 \\ \hline \end{array}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{gathered} 219 \\ 44 \\ 38 \\ \hline \end{gathered}$ | $\begin{gathered} 254 \\ 51 \\ 44 \\ \hline \end{gathered}$ | ns <br> ns ns |
| ${ }_{\text {t }}^{\text {TLH, }}$, ${ }_{\text {TLLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | 95 19 16 | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ |  |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 3 | 10 | 10 | 10 | $\mu \mathrm{F}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation <br> Capacitance (Note 5) | (Note 5) |  | .$^{75}$ |  |  |  | $\mu \mathrm{F}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{s}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC147／MM74HC147 10－to－4 Line Priority Encoder

## General Description

This high speed 10－to－4 Line Priority Encoder utilizes mi－ croCMOSTm Technology， 3.5 micron silicon gate P－well CMOS．It possesses the high noise immunity and low power consumption of standard CMOS integrated circuits．This de－ vice is fully buffered，giving it a fanout of 10 LS－TTL loads．
The MM54HC147／MM74HC147 features priority encoding of the inputs to ensure that only the highest order data line is encoded．Nine input lines are encoded to a four line BCD output．The implied decimal zero condition requires no input condition as zero is encoded when all nine data lines are at a high logic level．All data inputs and outputs are active at the low logic level．

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin－ out compatible with the standard 54LS／74LS logic family． All inputs are protected from damage due to static dis－ charge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Features

■ Low quiescent power consumption： $40 \mu \mathrm{~W}$ maximum at $25^{\circ} \mathrm{C}$
－High speed： 31 ns propagation delay（typical）
－Very low input current： $10^{-5} \mu \mathrm{~A}$ typical
－Wide supply range： 2 V to 6 V

Connection Diagram
Dual－In－Line Package


TL／F／5007－1

## MM54HC147／MM74HC147

54HC147（J）$\quad 74 \mathrm{HC147}$（J，N）

## Truth Table

| Inputs |  |  |  |  |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | D | C | B | A |
| H | H | H | H | H | H | H | H | H | H | H | H | H |
| X | X | X | X | X | X | X | X | L | L | H | H | L |
| X | X | X | X | X | X | X | L | H | L | H | H | H |
| X | X | X | X | X | X | L | H | H | H | L | L | L |
| X | X | X | X | X | L | H | H | H | H | L | L | H |
| X | X | X | X | L | H | H | H | H | H | L | H | L |
| X | X | X | L | H | H | H | H | H | H | L | H | H |
| X | X | L | H | H | H | H | H | H | H | H | L | L |
| X | L | H | H | H | H | H | H | H | H | H | L | H |
| L | H | H | H | H | H | H | H | H | H | H | H | 1 |

## Logic Diagram



[^8]Absolute Maximum Ratings (Notes $1 \& 2$ ) Operating Conditions

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (V $\mathrm{V}_{\text {OUT }}$ ) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $I_{\text {IK, }}$, $\mathrm{IOK}^{\text {) }}$ | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V $\mathrm{CCC}^{\text {or GND Current, per pin (lcc) }}$ | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 | onds) $260^{\circ} \mathrm{C}$ |


|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or. Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| - $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout }^{\prime} \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{I} \text { OUT } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.7 \\ & 5.2 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{array}{r} 3.7 \\ 5.2 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{louT}^{\prime}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{lout}\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V | , | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ${ }^{\text {ICC }}$ | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathbb{N}}$, $\mathrm{l}_{\mathrm{cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 31 | 38 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 181 | 220 | 275 | 319 | ns |
|  |  |  | 4.5 V | 36 | 44 | 55 | 64 | ns |
|  |  |  | 6.0 V | 31 | 37 | 47 | 54 | ns |
| ${ }_{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  |  | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 180 |  |  |  | pF |
| $\mathrm{CIN}_{\text {I }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC149/MM74HC149 8 Line to 8 Line Priority Encoder

## General Description

This priority encoder utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. It has the high noise immunity and low power consumption typical of CMOS circuits, as well as the speeds and output drive similar to LS-TTL.
This priority encoder accepts 8 input request lines, $\overline{\mathrm{R} 17}-\overline{\mathrm{RIO}}$, and outputs 8 lines, $\overline{\mathrm{RO7}}-\overline{\mathrm{ROO}}$. It is the logical combination of a '148 8-3 line priority encoder driving a '138 3-8 line decoder. Only one request output can be low at a time. The output that is low is dependent on the highest priority request that is low. The order of priority is RI7 highest and RIO lowest. Also provided is and enable input, $\overline{\text { RQE, which when }}$ high forces all outputs high. A request output is also provided, RQP, which goes low when any $\overline{\mathrm{RQP}}$ is active.
All inputs to this device are protected from damage due to electrostatic discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and Ground.

## Connection Diagram



54HC149 (J) 74HC149 (J,N)
Truth Table

| Inputs |  |  |  |  |  |  |  |  | Outputs |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | RQE | 0 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | $\overline{\mathbf{R Q P}}$ |
| X | X | X | X | X | X | X | X | H | H | H | H | H | H | H | H | H | H |
| H | H | H | H | H | H | H | H | L | H | H | H | H | H | H | H | H | H |
| X | X | X | X | X | X | X | L | L | H | H | H | H | H | H | H | L | L |
| X | X | X | X | X | X | L | H | L | H | H | H | H | H | . H | L | H | L |
| X | X | X | X | X | L | H | H | L | H | H | H | H | H | L | H | H | L |
| X | X | X | X | L | H | H | H | L | H | H | H | H | L | H | H | H | L |
| X | X | X | L | H | H | H | H | L | H | H | H | L | H | H | H | . H | L |
| X | X | L | H | H | H | H | H | L | H | H | L | H | H | H | H | H | L |
| X | L | H | H | H | H | H | H | L | H | L | H | H | H | H | H | H | L |
| L | H | H | H | H | H | H | H | L | L | H | H | H | H | H | H | H | L |

Absolute Maximum Ratings (Notes 1 \& 2)

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | .0V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\mathrm{OK}}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{Cc}}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( ${ }_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 | onds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \hline 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{IOUT}^{\prime} \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 1.9 \\ 4.4 \\ 5.9 \\ \hline \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{lOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{lout} \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{l}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay RIn to Any Output |  | 15 | 24 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $\overline{\mathrm{RQP}}$ to Any Output |  | 16 | 26 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathbf{C C}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay RIn to Any Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 140 \\ 28 \\ 24 \\ \hline \end{gathered}$ | $\begin{gathered} 175 \\ 36 \\ 30 \\ \hline \end{gathered}$ | $\begin{array}{r} 210 \\ 42 \\ 36 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{tPLH}, \mathrm{tPHL}$ | Maximum Propagation Delay $\overline{R Q P}$ to Any Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 22 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{\|r} \hline 155 \\ 31 \\ \cdot \quad 26 \\ \hline \end{array}$ | $\begin{gathered} 190 \\ 39 \\ 33 \\ \hline \end{gathered}$ | $\begin{gathered} 230 \\ 46 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| CPD | Power Dissipation Capacitance Note 5 |  |  |  | 70 |  |  | pF |
| CIN | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+I_{C C} .}$
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## Simplified Logic Diagram



National Semiconductor

## MM54HC151/MM74HC151 8-Channel Digital Multiplexer

## General Description

This high speed DIGITAL MULTIPLEXER utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. Along with the high noise immunity and low power dissipation of standard CMOS integrated circuits, it possesses the ability to drive 10 LS-TTL loads. The MM54HC151/ MM74HC151 selects one of the 8 data sources, depending on the address presented on the $A, B$, and $C$ inputs. It features both true ( Y ) and complement (W) outputs. The STROBE input must be at a low logic level to enable this multiplexer. A high logic level at the STROBE forces the W output high and the Y output low.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay data select to output Y : 26 ns
- Wide operating supply voltage range: $2-6 \mathrm{~V}$
- Low input current: <1 $\mu \mathrm{A}$ maximum

■ Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )

- High output drive current: 4 mA minimum

Connection Diagram
Dual-In-Line


OUTPUTS
MM74HC151
54HC151 (J) $\quad 74 \mathrm{HC151}(\mathrm{~J}, \mathrm{~N})$

## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Select |  |  | Strobe S | Y | W |
| C | B | A |  |  |  |
| X | X | X | H | L | H |
| L | L | L | L | D0 | $\overline{\text { DO }}$ |
| L | L | H | L | D1 | $\overline{\mathrm{D} 1}$ |
| L | H | L | L | D2 | $\overline{\mathrm{D} 2}$ |
| L | H | H | L | D3 | $\overline{\text { D3 }}$ |
| H | L | L | L | D4 | $\overline{\text { D4 }}$ |
| H | L | H | L | D5 | $\overline{\mathrm{D} 5}$ |
| H | H | L | L | D6 | $\overline{\text { D6 }}$ |
| H | H | H | L | D7 | $\overline{\text { D7 }}$ |

$H=$ High Level, $L=$ Low Level, $X=$ Don't Care


## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{louT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 0 0 0 | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | - 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. ( $T$ he $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathrm{I}} \mathrm{N}$, $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{O}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> A, B or C to $Y$ |  | 26 | 35 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay <br> A, B or C to W |  | 27 | 35 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay <br> Any D to $Y$ |  | 22 | 29 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay <br> any D to W |  | 24 | 32 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay <br> Strobe to $Y$ |  | 17 | 23 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay <br> Strobe to W |  | 16 | 21 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay A, B or C to Y |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 31 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 256 \\ 51 \\ 44 \\ \hline \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | ns <br> ns ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay A, B or C to W |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 32 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 256 \\ 51 \\ 44 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | ns ns ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay any D to $Y$ |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 70 \\ & 27 \\ & 23 \\ & \hline \end{aligned}$ | $\begin{aligned} & 195 \\ & 39 \\ & 33 \\ & \hline \end{aligned}$ | $\begin{gathered} 244 \\ 49 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 283 \\ 57 \\ 48 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay any D to W |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 29 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{gathered} 185 \\ 37 \\ 32 \\ \hline \end{gathered}$ | $\begin{array}{r} 231 \\ 46 \\ 40 \\ \hline \end{array}$ | $\begin{gathered} 268 \\ 54 \\ 46 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tpLH}$ | Maximum Propagation Delay Strobe to $Y$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{array}{r} 140 \\ 28 \\ 24 \\ \hline \end{array}$ | $\begin{array}{r} 175 \\ 35 \\ 30 \\ \hline \end{array}$ | $\begin{gathered} 203 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Strobe to W |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{array}{r} 127 \\ 25 \\ 22 \\ \hline \end{array}$ | $\begin{array}{r} 159 \\ 32 \\ 28 \\ \hline \end{array}$ | $\begin{gathered} 185 \\ 37 \\ 32 \\ \hline \end{gathered}$ | ns ns ns |
| ${ }_{\text {t }}^{\text {LLH }}$, t ${ }_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 30 \\ 8 \\ 7 \\ \hline \end{array}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{array}{r} 95 \\ 19 \\ +\quad 16 \\ \hline \end{array}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ | ns <br> ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 110 |  |  |  | pF |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance |  | $\stackrel{ }{ }$ | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC153/MM74HC153 Dual 4-Input Multiplexer

## General Description

This 4-to-1 line multiplexer utilizes microCMOSTM Technology, 3.5 micron silicon gate $P$-well CMOS. It has the low power consumption and high noise immunity of standard CMOS integrated circuits. This device is fully buffered, allowing it to drive 10 LS-TTL loads. Information on the data inputs of each multiplexer is selected by the address on the $A$ and $B$ inputs, and is presented on the Y outputs. Each multiplexer possesses a strobe input which enables it when taken to a low logic level. When a high logic level is applied to a strobe input, the output of its associated multiplexer is taken low.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

■ Typical propagation delay: 24 ns

- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads

Connection Diagram


## Truth Table

| Select <br> Inputs |  | Data Inputs |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Strobe | Output |  |  |  |  |  |  |
| B | A | C0 | C1 | C2 | C3 | G | Y |
| X | X | X | X | X | X | H | L |
| L | L | L | X | X | X | L | L |
| L | L | H | X | X | X | L | H |
| L | H | X | L | X | X | L | L |
| L | H | X | H | X | X | L | H |
| H | L | X | X | L | X | L | L |
| H | L | X | X | H | X | L | H |
| H | H | X | X | X | L | L | L |
| H | H | X | X | X | H | L | H |

Select inputs A and B are common to both sections.
$H=$ high level, $L=$ low level, $X=$ don't care.

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) - | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) -1.5 | -1.5 to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) , 0.5 to | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, IOK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( ${ }_{\text {STG }}$ ) $\quad-65^{\circ}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\quad\left(\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.3 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{array}{r} 0.1 \\ 10.1 \\ 0.1 \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{louT}^{2}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }^{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| $\mathrm{I}_{\mathrm{I}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}$, tPLH | Maximum Propagation Delay, Select A or B to Y |  | 26 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Any Data to $Y$ |  | 20 | 23 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tpLH}$ | Maximum Propagation Delay, Strobe to $Y$ |  | 8 | 15 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tpLH}$ | Maximum Propagation Delay, Select A or B to Y |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 131 \\ & 29 \\ & 25 \end{aligned}$ | $\begin{gathered} 158 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 198 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 237 \\ 52 \\ 45 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{tpLH}$ | Maximum Propagation Delay, Any Data to Y | , | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 99 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{gathered} 126 \\ 28 \\ 23 \\ \hline \end{gathered}$ | $\begin{gathered} 158 \\ 35 \\ 29 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 42 \\ 35 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Strobe to $Y$ |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 50 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 86 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 108 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 129 \\ & 29 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {TLH }}, \mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time | $\gamma^{\prime}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\mathbb{N}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5)(per package) Outputs Enabled Outputs Disabled |  | $\begin{aligned} & 90 \\ & 25 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



TL/F/5107-2

## National Semiconductor MM54HC154/MM74HC154 4-to-16 Line Decoder

## General Description

This decoder utilizes microCMOSTM Technology, 3.5 micron silicon gate $P$-well CMOS, and is well suited to memory address decoding or data routing applications. It possesses high noise immunity, and low power consumption of CMOS with speeds similar to low power Schottky TTL circuits.
The MM54HC154/MM74HC154 have 4 binary select inputs ( $A, B, C$, and $D$ ). If the device is enabled these inputs determine which one of the 16 normally high outputs will go low. Two active low enables ( $\overline{\mathrm{G} 1}$ and $\overline{\mathrm{G} 2}$ ) are provided to ease cascading of decoders with little or no external logic.

Each output can drive 10 low power Schottky TTL equivalent loads, and is functionally and pin equivalent to the 54LS154/74LS154. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 21 ns
- Power supply quiescent current: $80 \mu \mathrm{~A}(74 \mathrm{HC})$
- Wide power supply voltage range: 2-6V

■ Low input current: $1 \mu \mathrm{~A}$ maximum

## Connection Diagram

## Dual-In-Line Package



54HC154 (J) 74HC154 (J,N)

## Truth Table

| Inputs |  |  |  |  |  | $\begin{aligned} & \text { Low } \\ & \text { Output* } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { G1 }}$ | $\overline{\mathbf{G 2}}$ | D | C | B | A |  |
| L | L | L | L | L | L | 0 |
| L | L | L | L | L | H | 1 |
| L | L | L | L | H | L | 2 |
| L | L | $L$ | L | H | H | 3 |
| L | L | L | H | L | L | 4 |
| L | L | L | H | L | H | 5 |
| L | L | L | H | H | L | 6 |
| L | L | L | H | H | H | 7 |
| L | L | H | L | L | L | 8 |
| L | L | H | L | L | H | 9 |
| L | L | H | L | H | L | 10 |
| L | L | H | L | H | H | 11 |
| L | L | H | H | L | L | 12 |
| L | L | H | H | L | H | 13 |
| L | L | H | H | H | L | 14 |
| L | L | H | H | H | H | 15 |
| L | H | X | X | X | X | - |
| H | L | X | X | X | X | - |
| H | H | X | X | X | X | - |

*All others high

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | VCC | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}^{*}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{lout}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum <br> Quiescent <br> Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{I N}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, $\overline{\mathrm{G} 1, \overline{\mathrm{G} 2} \text { or } \mathrm{A}, \mathrm{B}, \mathrm{C}, \mathrm{D}}$ |  | 21 | 32 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{C C}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation |  | 2.0 V | 63 | 160 | 190 | 220 | ns |
|  | Delay, $\overline{\mathrm{G} 1}$ or $\overline{\mathrm{G} 2}$ |  | 4.5 V | 24 | 36 | 42 | 46 | ns |
|  | or A, B, C, D |  | 6.0 V | 20 | 30 | 35 | 39 | ns |
| ${ }_{\text {t }}^{\text {TLH }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output |  | 2.0 V | 25 | 75 | 95 | 110 | ns |
|  | Rise and Fall Time |  | 4.5 V | 7 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 6 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance (Note 5) |  |  | 90 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


TL/F/5122-2

# MM54HC157/MM74HC157 Quad 2-Input Multiplexer MM54HC158/MM74HC158 Quad 2-Input Multiplexer (Inverted Output) 

## General Description

These high speed QUAD 2-to-1 LINE DATA SELECTOR/ MULTIPLEXERS utilize microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads.
These devices each consist of four 2-input digital multiplexers with common select and STROBE inputs. On the MM54HC157/MM74HC157, when the STROBE input is at logical " 0 " the four outputs assume the values as selected from the inputs. When the STROBE input is at a logical " 1 " the outputs assume logical " 0 ". The MM54HC158/ MM74HC158 operates in the same manner, except that its outputs are inverted. Select decoding is done internally resulting in a single select input only. If enabled, the select input determines whether the $A$ or $B$ inputs get routed to their corresponding $Y$ outputs.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 14 ns data to any output
- Wide power supply range: $2-6 \mathrm{~V}$
- Low power supply quiescent current: $80 \mu \mathrm{~A}$ maximum (74HC series)
- Fan-out of 10 LS-TTL loads
. Low input current: $1 \mu \mathrm{~A}$ maximum


## Connection Diagrams

Dual-In-LIne Package


54HC157 (J) $\quad \mathbf{7 4 H C 1 5 7}$ (J,N)

Dual-In-LIne Package


MM54HC158/MM74HC158
$54 \mathrm{HC158}$ (J) $\quad \mathbf{7 4 H C 1 5 8 ( J , N )}$

## Function Table

| Inputs |  |  |  | Output Y |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Strobe | Select | A | B | HC157 | HC158 |  |
| H | X | X | X | L | H |  |
| L | L | L | X | L | H |  |
| L | L | H | X | H | L |  |
| L | H | X | L | L | H |  |
| L | H | X | H | H | L |  |

[^9]8GIOHtLNW/8GIOHtSWW ‘LGIOHtLWW/LSIOHtGNW

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathbb{N}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {K, }}$ lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\text {CC }}$ or GND Current, per pin (lcC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 se | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{I} \text { IUT } \mid \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| 1 | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathbf{I N}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J ". package: $-12 \mathrm{~m} \mathrm{~W} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{V}_{\mathrm{OL}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $I_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Própagation Delay, Data to Output |  | 14 | 20 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select to Output |  | 14 | 20 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Strobe to Output |  | 12 | 18 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Data to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 158 \\ 32 \\ 27 \\ \hline \end{gathered}$ | $\begin{array}{r} 186 \\ 37 \\ 32 \\ \hline \end{array}$ | ns <br> ns ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 158 \\ 32 \\ 27 \\ \hline \end{gathered}$ | $\begin{gathered} 186 \\ 37 \\ 32 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Strobe to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 58 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 115 \\ & 23 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 145 \\ 29 \\ 25 \\ \hline \end{gathered}$ | $\begin{array}{r} 171 \\ .34 \\ 29 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {TLH, }}$, tTHL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Logic Diagrams


TL/F/5314-3
'HC157


TL/F/5314-4
'HC158

National Semiconductor
MM54HC160/MM74HC160
Synchronous Decade Counter with Asynchronous Clear MM54HC161/MM74HC161
Synchronous Binary Counter with Asynchronous Clear MM54HC162/MM74HC162

## Synchronous Decade Counter with Synchronous Clear MM54HC163/MM74HC163 <br> Synchronous Binary Counter with Synchronous Clear

## General Description

The MM54HC160/MM74HC160, MM54HC161/ MM74HC161, MM54HC162/MM74HC162, and MM54HC163/MM74HC163 synchronous presettable counters utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, and internal look-ahead carry logic for use in high speed counting applications. They offer the high noise immunity and low power consumption inherent to CMOS with speeds similar to low power Schottky TTL. The 'HC160 and the 'HC162 are 4 bit decade counters, and the 'HC161 and the 'HC163 are 4 bit binary counters. All flipflops are clocked simultaneously on the low to high to transition (positive edge) of the CLOCK input waveform.
These counters may be preset using the LOAD input. Presetting of all four flip-flops is synchronous to the rising edge of CLOCK. When LOAD is held low counting is disabled and the data on the $A, B, C$, and $D$ inputs is loaded into the counter on the rising edge of CLOCK. If the load input is taken high before the positive edge of CLOCK the count operation will be unaffected.
All of these counters may be cleared by utilizing the CLEAR input. The clear function on the MM54HC162/MM74HC162 and MM54HC163/MM74HC163 counters are synchronous to the clock. That is, the counters are cleared on the positive edge of CLOCK while the clear input is held low.

The MM54HC160/MM74HC160 and MM54HC161/ MM74HC161 counters are cleared asynchronously. When the CLEAR is taken low the counter is cleared immediately regardless of the CLOCK.
Two active high enable inputs (ENP and ENT) and a RIPPLE CARRY (RC) output are provided to enable easy cascading of counters. Both ENABLE inputs must be high to count. The ENT input also enables the RC output. When enabled, the RC outputs a positive pulse when the counter overflows. This pulse is approximately equal in duration to the high level portion of the $Q_{A}$ output. The RC output is fed to successive cascaded stages to facilitate easy implementation of N -bit counters.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical operating frequency: 40 MHz
- Typical propagation delay; clock to Q: 18 ns
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Wide power supply range: 2-6V


## Connection Diagram



## Truth Tables

| 'HC160/HC161 |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CLK | CLR | ENP | ENT | Load | Function |  |
| X | L | X | X | X | Clear |  |
| X | H | H | L | H | Count \& RC disabled |  |
| X | H | L | H | H | Count disabled |  |
| X | H | L | L | H | Count \& RC disabled |  |
| $\uparrow$ | H | X | X | L | Load |  |
| $\uparrow$ | H | H | H | H | Increment Counter |  |

$H=$ high level, $L=$ low level
$X=$ don't care, $\uparrow=$ low to high transition

| 'HC162/HC163 |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| CLK | CLR | ENP | ENT | Load | Function |  |
| $T$ | L | X | X | X | Clear |  |
| $X$ | $H$ | $H$ | L | H | Count \& RC disabled |  |
| $X$ | $H$ | L | H | H | Count disabled |  |
| $X$ | $H$ | L | L | H | Count \& RC disabled |  |
| $\uparrow$ | $H$ | $X$ | X | L | Load |  |
| $\uparrow$ | $H$ | $H$ | $H$ | $H$ | Increment Counter |  |

MM54HC160/MM74HC160, MM54HC161/MM74HC161,
MM54HC162/MM74HC162, MM54HC163/MM74HC163

Absolute Maximum Ratings (Notes 1 \& 2)
Operating Conditions
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )

> -0.5 to +7.0 V
> -1.5 to $V_{C C}+1.5 \mathrm{~V}$
> -0.5 to $V_{C C}+0.5 \mathrm{~V}$

DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
DC Output Voltage (Vout)
Clamp Diode Current (IIK, IOK) $\pm 20 \mathrm{~mA}$
DC Output Current, per pin (lout) $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3)
500 mW
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

| Min | Max | Units |  |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\left(\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\text {OUT }}\right)$ |  |  |  |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{C}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 43 | 30 | MHz |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay, Clock to RC |  | 30 | 35 | ns |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay, Clock to Q |  | 29 | 34 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay, ENT to RC |  | 18 | 32 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay, Clear to Q or RC |  | 27 | 38 | ns |
| trem | Minimum Removal Time, Clear to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time Clear, Load, Enable or Data to Clock |  |  | 30 | ns |
| ${ }_{\text {t }}$ | Minimum Hold Time, Data from Clock |  |  | 5 | ns |
| tw | Minimum Pulse Width Clock, Clear, or Load |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{Cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 40 \\ & 45 \end{aligned}$ | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{aligned} & 4 \\ & 21 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 4 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to RC |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 32 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{gathered} 215 \\ 43 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 271 \\ 54 \\ 46 \\ \hline \end{gathered}$ | $\begin{gathered} 320 \\ 64 \\ 54 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q | . | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 95 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 258 \\ 52 \\ 44 \end{gathered}$ | $\begin{aligned} & 305 \\ & 61 \\ & 52 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, ENT to RC |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 90 \\ & 28 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ | $\begin{gathered} 246 \\ 49 \\ 42 \\ \hline \end{gathered}$ | $\begin{gathered} 291 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to Q or RC |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 100 \\ 32 \\ 28 \\ \hline \end{array}$ | $\begin{gathered} 220 \\ 44 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 277 \\ 55 \\ 47 \\ \hline \end{gathered}$ | $\begin{gathered} 328 \\ 66 \\ 55 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} \hline 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 158 \\ & 32 \\ & 27 \end{aligned}$ | $\begin{gathered} 186 \\ 37 \\ 32 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time Clear, Load, Enable or Data to Clock |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 190 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Data from Clock |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} \hline 50 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 63 \\ & 13 \\ & 11 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width Clock, Clear, or Load |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {tTLH, }}$ t ${ }_{\text {THL }}$ | Maximum <br> Output Rise and <br> Fall Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 40 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \hline 1000 \\ & 500 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  |  | 90 |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.
MM54HC160/MM74HC160, MM54HC161/MM74HC161,


Logic Diagrams

MM54HC160/MM74HC160 or MM54HC162/MM74HC162


## Logic Waveforms

160, 162 Synchronous Decade Counters Typical Clear, Preset, Count and Inhibit Sequences


161, 163 Synchronous Binary Counters Typical Clear, Preset, Count and Inhibit Sequences


## MM54HC164/MM74HC164

 8-Bit Serial-in/Parallel-out Shift Register
## General Description

The MM54HC164/MM74HC164 utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. It has the high noise immunity and low consumption of standard CMOS integrated circuits. It also offers speeds comparable to low power Schottky devices.
This 8-BIT SHIFT REGISTER has gated serial inputs and CLEAR. Each register bit is a D-type master/slave flip flop. Inputs A \& B permit complete control over the incoming data. A low at either or both inputs inhibits entry of new data and resets the first flip flop to the low level at the next clock pulse. A high level on one input enables the other input which will then determine the state of the first flip flop. Data at the serial inputs may be changed while the clock is high or low, but only information meeting the setup and hold time requirements will be entered. Data is serially shifted in and out of the 8-BIT REGISTER during the positive going transition of the clock pulse. Clear is independent of the clock and accomplished by a low level at the CLEAR input.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical operating frequency: 50 MHz
- Typical propagation delay: 19 ns (Clock to Q)
- Wide operating supply voltage range: $2-6 \mathrm{~V}$

■ Low input current: <1 $\mu \mathrm{A}$

- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum (74HC series)
- Fanout of 10 LS-TTL loads

Connection Diagram


## Truth Table

| Inputs |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Clock | $\mathbf{A}$ | $\mathbf{B}$ | $\mathbf{Q}_{\mathbf{A}}$ | $\mathbf{Q}_{\mathbf{B}}$ | $\ldots$ | $\mathbf{Q}_{\mathbf{H}}$ |  |
| L | X | X | X | L | L |  | L |  |
| H | L | X | X | $\mathrm{Q}_{\mathrm{AO}}$ | $\mathrm{Q}_{\mathrm{BO}}$ |  | $\mathrm{Q}_{\mathrm{HO}}$ |  |
| H | $\uparrow$ | H | H | H | $\mathrm{Q}_{\mathrm{An}}$ |  | $\mathrm{Q}_{\mathrm{Gn}}$ |  |
| H | $\uparrow$ | L | X | L | $\mathrm{Q}_{\mathrm{An}}$ |  | $\mathrm{Q}_{\mathrm{Gn}}$ |  |
| H | $\uparrow$ | X | L | L | $\mathrm{Q}_{\mathrm{An}}$ |  | $\mathrm{Q}_{\mathrm{Gn}}$ |  |

$\mathrm{H}=$ High Level (steady state), $\mathrm{L}=$ Low Level (steady state)
$X=$ Irrelevant (any input, including transitions)
$\uparrow=$ Transition from low to high level.
$Q_{A O}, Q_{B O}, Q_{H O}=$ the level of $Q_{A}, Q_{B}$, or $Q_{H}$, respectively, before the indicated steady state input conditions were established.
$Q_{A n}, Q_{G n}=$ The level of $Q_{A}$ or $Q_{G}$ before the most recent $\uparrow$ transition of the clock; indicated a one-bit shift.

## Logic Diagram



| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $I_{\text {IK, }}$, IOK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin ( $\mathrm{l}_{\mathrm{CC}}$ ) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 se | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \|l o u T\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $\mathrm{l}_{\mathrm{Cc}}$, and lOz ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating <br> Frequency |  |  | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay, Clock to Output |  | 19 | 30 | ns |
| t $_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay, Clear to Output |  | 23 | 35 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time, <br> Clear to Clock |  | -2 | 0 | ns |
| $\mathrm{ts}_{\mathrm{S}}$ | Minimum Set Up Time <br> Data to Clock |  | 12 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time <br> Clock to Data |  | 1 | 5 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pulse Width <br> Clear or Clock |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 27 \\ & 31 \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} \hline 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 115 \\ & 13 \\ & 20 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 218 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 254 \\ 51 \\ 44 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clear to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 140 \\ & 28 \\ & 24 \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 256 \\ 51 \\ 44 \end{gathered}$ | $\begin{gathered} 297 \\ 59 \\ 51 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -7 \\ & -3 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ |  |
| ts | Minimum Set Up Time Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 14 \\ & 12 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }} \mathrm{H}$ | Minimum Hold Time Clock to Data | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -2 \\ 0 \\ 1 \end{gathered}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | 5 5 5 | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|r} 22 \\ .11 \\ 10 \end{array}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {THL }}, \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) | 5.0 V | 150 |  | - |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Gapacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## MM54HC165/MM74HC165 Parallel-in/Serial-out 8-Bit Shift Register

## General Description

The MM54HC165/MM74HC165 high speed PARALLEL-IN/ SERIAL-OUT SHIFT REGISTER utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. It has the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
This 8-bit serial shift register shifts data from $Q_{A}$ to $Q_{H}$ when clocked. Parallel inputs to each stage are enabled by a low level at the SHIFT/LOAD input. Also included is a gated CLOCK input and a complementary output from the eighth bit.
Clocking is accomplished through a 2 -input NOR gate permitting one input to be used as a CLOCK INHIBIT function. Holding either of the CLOCK inputs high inhibits clocking, and holding either CLOCK input low with the SHIFT/LOAD input high enables the other CLOCK input. Data transfer occurs on the positive going edge of the clock. Parallel load-

## Connection Diagram

Dual-In-Line Package


TL/F/5316-1
MM54HC165/MM74HC165
ing is inhibited as long as the SHIFT/LOAD input is high. When taken low, data at the parallel inputs is loaded directly into the register independent of the state of the clock.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 20 ns (Clock to Q)
- Wide operating supply voltage range: 2-6V

■ Low input current: $<1 \mu \mathrm{~A}$
■ Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum (74HC series)
■ Fanout of 10 LS-TTL loads

## Function Table

| Inputs |  |  |  |  | Internal Outputs | Output $\mathbf{Q}_{\mathbf{H}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Shift/ Load | Clock | Cloc | Serial | Parallel |  |  |
|  | Inhibit |  |  | A. . . H | $\mathbf{Q}_{\mathbf{A}} \quad \mathbf{Q}_{\mathbf{B}}$ |  |
| L | X | X | X | a. . h | a b | h |
| H | L | L | X | X | $Q_{A O} Q_{B O}$ | $Q_{\text {Ho }}$ |
| H | L | $\uparrow$ | H | X | $H Q_{\text {AN }}$ | $Q_{G N}$ |
| H | L | $\uparrow$ | L | X | $L \quad Q_{\text {AN }}$ | $Q_{G N}$ |
| H | H | X | X | X | $Q_{A O} Q_{B 0}$ | $\mathrm{Q}_{\mathrm{HO}}$ |

[^10]$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2 \text { ) } \\ \text { Supply Voltage }\left(\mathrm{V}_{\mathrm{CC}}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(\mathrm{V}_{\mathrm{IN}}\right) & -1.5 \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(\mathrm{V}_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current (l/I, IOK) } & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (louT) } & \pm 25 \mathrm{~mA} \\ \text { DC VCC or GND Current, per pin (ICC) } & \pm 50 \mathrm{~mA} \\ \left.\text { Storage Temperature Range ( } \mathrm{T}_{\mathrm{STG}}\right) & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation ( } \mathrm{P}_{\mathrm{D}} \text { ) (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature }\left(\mathrm{T}_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$
DC Electrical Characteristics

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathbf{C c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{I} \text { OUT } \mid \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 4.2 \\ 5.7 \end{array}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {IUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.4 \\ 0.4 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| 1 N | Maximum Input Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{CC}}=2-6 \mathrm{~V} \\ & \hline \end{aligned}$ | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC 1 | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \\ & V_{C C}=2-6 \mathrm{~V} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. ( $\mathrm{The} \mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l}_{\mathrm{I}}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay H to $\mathrm{Q}_{H}$ or $\overline{\mathrm{Q}}_{\mathrm{H}}$ |  | 15 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Serial Shift/Parallel Load to $Q_{H}$ |  | 13 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Output |  | 15 | 25 | ns |
| ts | Minimum Set Up Time Serial Input to Clock, Parallel or Data to Shift/Load |  | 10 | 20 | ns |
| ts | Minimum Set Up Time Shift/Load to Clock |  | 11 | 20 | ns |
| ts | Minimum Set Up Time Clock Inhibit to Clock |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Serial Input to Clock or <br> Parallel Data to Shift/Load |  |  | 0 | ns |
| tw | Minimum Pulse Width Clock |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \end{aligned}$ | $\begin{aligned} & 5 \\ & 27 \\ & 32 \end{aligned}$ | $\begin{gathered} \hline 4 \\ 21 \\ 25 \end{gathered}$ | $\begin{gathered} \hline 4 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $H$ to $Q_{H}$ or $Q_{H}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 33 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Serial Shift/ <br> Parallel Load to $Q_{H}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 33 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 33 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time Serial Input to Clock, or Parallel Data to Shift/Load |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 35 \\ 11 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time Shift/Load to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 38 \\ 12 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time Clock Inhibit to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 35 \\ 11 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Serial Input to Clock or <br> Parallel Data to Shift/Load |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| tw | Minimum Pulse Width, Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {THL }}$, $\mathrm{T}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 100 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | . | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## Block Diagram



## MM54HC173/MM74HC173 TRI-STATE ${ }^{\text {® }}$ Quad D Flip-Flop

## General Description

The MM54HC173/MM74HC173 is a high speed TRI-STATE QUAD D TYPE FLIP-FLOP that utilizes microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. It possesses the low power consumption and high noise immunity of standard CMOS integrated circuits, and can operate at speeds comparable to the equivalent low power Schottky device. The outputs are buffered, allowing this circuit to drive 15 LS-TTL loads. The large output drive capability and TRI-STATE feature make this part ideally suited for interfacing with bus lines in a bus oriented system.
The four D TYPE FLIP-FLOPS operate synchronously from a common clock. The TRI-STATE outputs allow the device to be used in bus organized systems. The outputs are placed in the TRI-STATE mode when either of the two output disable pins are in the logic " 1 " level. The input disable allows the flip flops to remain in their present states without having to disrupt the clock. If either of the 2 input disables are taken to a logic " 1 " level, the Q outputs are fed back to
the inputs, forcing the flip flops to remain in the same state. Clearing is enabled by taking the CLEAR input to a logic " 1 " level. The data outputs change state on the positive going edge of the clock.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 18 ns
- Wide operating supply voltage range: 2-6V
- TRI-STATE outputs
- Low input current: $<1 \mu \mathrm{~A}$ maximum

■ Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )

- High output drive current: 6 mA minimum

Truth Table

| Inputs |  |  |  |  | Output Q |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Clock | Data Enable |  | Data D |  |
|  |  | G1 | G2 |  |  |
| H | X | X | X | X | L |
| L | L | X | X | X | $Q_{0}$ |
| L | $\uparrow$ | H | X | X | $Q_{0}$ |
| L | $\uparrow$ | X | H | X | $Q_{0}$ |
| L | $\uparrow$ | L | L | L | L |
| L | $\uparrow$ | L | L | H | H |

When either $M$ or $N$ (or both) is (are) high the output is disabled to the high-impedance state: however, sequential operation of the flip-flops is not affected.
$\mathrm{H}=$ high level (steady state)
$\mathrm{L}=$ low level (steady state)
$\uparrow=$ low-to-high level transition
$X=$ don't care (any input including transitions)
$Q_{0}=$ the level of $Q$ before the indicated steady state input conditions were established

| Absolute Maximum Ratings (Notes $1 \& 2$ 2) |  |
| :--- | ---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |
| DC Input Voltage (VIN) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (III, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (louT) | $\pm 35 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICC) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature (TL) (Soldering 10 seconds) | $260^{\circ} \mathrm{C}$ |

## Operating Conditions

| Supply Voltage(VCC) | $\underset{2}{\operatorname{Min}}$ | $\underset{6}{\operatorname{Max}}$ | Units V |
| :---: | :---: | :---: | :---: |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | $\checkmark$ |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | . | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{lout}^{2}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \mid \leq 6.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | - | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or } G N D \\ & \text { Enable }=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (lIN, $\mathrm{I}_{\mathrm{CC}}$, and l l ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed LImit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 45 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay: Clock to Q |  |  | 31 | ns |
| tPHL | Maximum Propagation Delay: Clear to Q |  | 18 | 27 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $R_{L}=1 \mathrm{k} \Omega$ | 18 | 28 | ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 16 | 25 | ns |
| ts | Minimum Data Set Up Time |  |  | 20 | ns |
| ts | Minimum Data Enable Set Up Time |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Data Hold Time |  |  | 0 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Data Enable Hold Time |  |  | 0 | ns |
| tw | Minimum Clock Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 55 \end{aligned}$ | $\begin{aligned} & \hline 5 \\ & 27 \\ & 32 \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 25 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 4 \\ 18 \\ 21 \end{gathered}$ | MHz MHz MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Clock to Q | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 80 \\ 110 \\ \hline \end{gathered}$ | $\begin{array}{r} 175 \\ 225 \\ \hline \end{array}$ | $\begin{array}{r} 220 \\ 280 \\ \hline \end{array}$ | $\begin{array}{r} 262 \\ 338 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 23 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{array}{r} 44 \\ 56 \\ \hline \end{array}$ | $\begin{array}{r} 53 \\ 68 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 26 \end{aligned}$ | $\begin{aligned} & 30 \\ & 38 \end{aligned}$ | $\begin{aligned} & 38 \\ & 48 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {PHL }}$ | Maximum Propagation Delay from Clear to Q | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 70 \\ 100 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 189 \\ & 252 \\ & \hline \end{aligned}$ | $\begin{array}{r} 224 \\ 298 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{FF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 20 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pl} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 17 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PZH }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 70 \\ 100 \\ 20 \\ 25 \\ 17 \\ 22 \\ \hline \end{gathered}$ | $\begin{array}{r} 150 \\ 200 \\ 30 \\ 40 \\ 26 \\ 34 \\ \hline \end{array}$ | $\begin{gathered} 189 \\ 252 \\ 38 \\ 50 \\ 32 \\ 43 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 298 \\ 45 \\ 60 \\ 38 \\ 51 \\ \hline \end{gathered}$ |  |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Data or Data Enable Set Up Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{\|c} \hline 100 \\ .20 \\ 17 \\ \hline \end{array}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {trem }}$ | Minimum Removal Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\cdot$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & 112 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 135 \\ & 26 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Data or Data Enable Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Clear or Clock Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |


| AC Electrical Characteristics (Continued) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {THL }}$, $\mathrm{T}_{\text {TLH }}$ | Maximum Output |  | 2.0 V | 25 | 60 | 75 | 90 | ns |
|  | Rise and Fall Time |  | 4.5 V | 7. | 12 | 15 | 18 | ns |
|  |  |  | 6.0 V | 5 | 10 | 13 | 15 | ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and |  | 2.0 V |  | 1000 | 1000 | 1000 | ns |
|  | Fall Time |  | 4.5 V |  | 500 | 500 | 500 | ns |
|  |  |  | 6.0 V |  | 400 | 400 | 400 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (per flop) |  | 80 |  |  |  | pF |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance | , |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{\mathrm{cc}} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f+1} l_{\text {CC }}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## National Semiconductor

## MM54HC174/MM74HC174 Hex D Flip-Flops With Clear

## General Description

These edge triggered flip-flops utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to implement D-type flip-flops. They possess high noise immunity, low power, and speeds comparable to low power Schottky TTL circuits. This device contains 6 master-slave flip-flops with a common clock and common clear: Data on the D input having the specified setup and hold times is transferred to the $Q$ output on the low to high transition of the CLOCK input. The CLEAR input when low, sets all outputs to a low state

Each output can drive 10 low power Schottky TTL equivalent loads. The MM54HC174/MM74HC174 is functionally as well as pin compatible to the 54LS174/74LS174. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 16 ns
- Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ ( 74 HC series)
- Output drive: 10 LSTTL loads

Logic Diagram

$\mathrm{H}=$ High level (steady state)
$\mathrm{L}=$ Low level (steady state)
X = Don't Care
$\uparrow=$ Transition from low to high level
$Q_{0}=$ The level of $Q$ before the indicated steady-state input conditions were established.

Truth Table
(Each Flip-Flop)

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q |
| L | X | X | L |
| H | $\uparrow$ | H | H |
| H | $\uparrow$ | L | L |
| H | L | X | $Q_{0}$ |


| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{cc}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, IOK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | mA |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( TSTG $^{\text {) }}$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 | nds) $260^{\circ}$ |

## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | , | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \|\mathrm{lOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $. V$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$. )
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN. $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay，Clock or Clear to Output |  | 16 | 30 | ns |
| trem | Minimum Removal Time， Clear to Clock |  | －2 | 5 | ns |
| ts | Minimum Set Up Time Data to Clock |  | 10 | 20 | ns |
| $t_{H}$ | Minimum Hold Time Clock to Data |  | 0 | 5 | ns |
| ${ }^{\text {t }}$ W | Minimum Pulse Width Clock or Clear | ． | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$（unless otherwise specified）

| Symbol | Parameter | Conditions | VCC | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \\ 27 \\ 31 \end{gathered}$ | $\begin{aligned} & 4 \\ & 21 \\ & 24 \end{aligned}$ | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock or Clear to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 206 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 248 \\ 49 \\ 42 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{array}{r} 5 \\ 5 \\ -\quad 5 \end{array}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | ns <br> ns <br> ns |
| ts | Minimum Set Up Time Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 42 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1 \\ & 1 \\ & 1 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width Clock or Clear |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 35 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 106 \\ 20 \\ 18 \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}$ LH，${ }^{\text {t }}$ THL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \mathrm{ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance（Note 5） | （per package） |  | 136 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

[^11]
## MM54HC175/MM74HC175 Quad D-Type Flip-Flop With Clear

## General Description

This high speed D-TYPE FLIP-FLOP with complementary outputs utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, to achieve the high noise immunity and low power consumption of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
Information at the $D$ inputs of the MM54HC175/ MM74HC175 is transferred to the $Q$ and $\bar{Q}$ outputs on the positive going edge of the clock pulse. Both true and compliment outputs from each flip flop are externally available. All four flip flops are controlled by a common clock and a common CLEAR. Clearing is accomplished by a negative pulse at the CLEAR input. All four Q outputs are cleared to a logical " 0 " and all four $\bar{Q}$ outputs to a logical " 1 ".

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 15 ns
- Wide operating supply voltage range: 2-6V
- Low input current: <1 $\mu \mathrm{A}$ maximum

■ Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )

- High output drive current: 4 mA minimum ( 74 HC )

Connection Diagram

## Dual-In-Line Package



Truth Table
(Each Flip-Flop)

| Inputs |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q | $\overline{\mathbf{Q}}$ |
| L | X | X | L | $H$ |
| $H$ | $\uparrow$ | $H$ | $H$ | L |
| H | $\uparrow$ | L | L | $H$ |
| H | L | X | Q $_{0}$ | $\bar{Q}_{\sigma}$ |

$\mathrm{H}=$ high level (steady state)
$L=$ low level (steady state)
$X=$ irrelevant
$\uparrow=$ transition from low to high level
$Q_{0}=$ the level of $Q$ before the indicated steady-state input conditions were established


## Operating Conditions

| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| DC Input or Output Voltage | 2 | 6 | V |
| $\left(\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}\right)$ | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\quad \mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathbf{C c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{IOZ}_{\mathrm{OZ}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics
$. V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating <br> Frequency |  | 60 | 35 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay, Clock to Q or $\overline{\mathrm{Q}}$ |  | 15 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay, Reset to Q or $\bar{Q}$ |  | 13 | 21 | ns |
| $\mathrm{t}_{\text {REC }}$ | Minimum Removal <br> Time, Clear to Clock |  |  | 20 | ns |
| $\mathrm{t}_{\text {S }}$ | Minimum Set Up Time, Data to Clock |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time; Data from Clock |  |  | 0 | ns |
| $\mathrm{t}_{\mathrm{W}} ;$ | Minimum Pulse Width, Clock or Clear |  | 10 | 16 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 60 \\ & 70 \end{aligned}$ | $\begin{gathered} 6 \\ 30 \\ 35 \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \\ \hline \end{gathered}$ | $\begin{aligned} & 4 \\ & 20 \\ & 24 \end{aligned}$ | MHz MHz MHz |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to $\mathbf{Q}$ or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{aligned} & 190 \\ & 38 \\ & 32 \end{aligned}$ | $\begin{gathered} 225 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Reset to $\mathbf{Q}$ or $\bar{Q}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 64 \\ & 14 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 158 \\ & 32 \\ & 27 \end{aligned}$ | $\begin{gathered} 186 \\ 37 \\ 32 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{H}$ | Minimum Hold Time Data from Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | , | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}$ LH, ${ }^{\text {t }}$ THL | Maximum <br> Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  |  | 150 |  | . | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.


# MM54HC181/MM74HC181 <br> Arithmetic Logic Units/Function Generators 

## General Description

These arithmetic logic units (ALU)/function generators utilize microCMOSTM Technology, 3.5 micron silicon gate $P$. well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads.
The MM54HC181/MM74HC181 are arithmetic logic unit (ALU)/function generators that have a complexity of 75 equivalent gates on a monolithic chip. These circuits perform 16 binary arithmetic operations on two 4-bit words as shown in Tables 1 and 2. These operations are selected by the four function-select lines (S0, S1, S2, S3) and include addition, subtraction, decrement, and straight transfer. When performing arithmetic manipulations, the internal carries must be enabled by applying a low-level voltage to the mode control input (M). A full carry look-ahead scheme is made available in these devices for fast, simultaneous carry generation by means of two cascade-outputs (pins 15 and 17) for the four bits in the package. When used in conjunction with the MM54HC182 or MM74HC182, full carry lookahead circuits, high-speed arithmetic operations can be performed. The method of cascading HC182 circuits with these ALU's to provide multi-level full carry look-ahead is illustrated under typical applications data for the MM54HC182/ MM74HC182.

If high speed is not of importance, a ripple-carry input $\left(C_{n}\right)$ and a ripple-carry output ( $\mathrm{C}_{n}+4$ ) are available. However, the ripple-carry delay has also been minimized so that arithmetic manipulations for small word lengths can be performed without external circuitry.

## Features

- Full look-ahead for high-speed operations on long words
- Arithmetic operating Modes:

Addition
Substraction
Shift operand A one position magnitude comparison
Plus Twelve other arithmetic operations

- Logic funtion modes:

Exclusive-OR
Comparator
AND, NAND, OR, NOR
Plus ten other logic operations

- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$

■ Low input current: $1 \mu \mathrm{~A}$ maximum
■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum

## Connection Diagram

## Dual-In-Line Package



## Pin Designations

| Designation | Pin Nos. | Function |
| :---: | :---: | :---: |
| A3, A2, A1, A0 | 19, 21, 23, 2 | Word A Inputs |
| B3, B2, B1, B0 | 18, 20, 22, 1 | Word B Inputs |
| S3, S2, S1, S0 | 3, 4, 5, 6 | Function-Select Inputs |
| $\mathrm{C}_{\mathrm{n}}$ | 7 | Inv. Carry Input |
| M | 8 | Mode Control Input |
| F3, F2, F1, F0 | 13, 11, 10, 9 | Function Outputs |
| $A=B$ | 14 | Comparator Outputs |
| P | 15 | Carry Propagate Output |
| $\mathrm{C}_{\mathrm{n}}+4$ | 16 | Inv. Carry Output |
| G | 17 | Carry Generate Output |
| $\mathrm{V}_{\mathrm{CC}}$ | 24 | Supply Voltage |
| GND | 12 | Ground |

## General Description (Continued)

These circuits will accommodate active-high or active-low data, if the pin designations are interpreted as shown below. Subtraction is accomplished by 1's complement addition where the 1 's complement of the subtrahend is generated internally. The resultant output is $\mathrm{A}-\mathrm{B}-1$, which requires an end-around or forced carry to produce A-B.
The 181 can also be utilized as a comparator. The $A=B$ output is internally decoded from the function outputs (FO, F1, F2, F3) so that when two words of equal magnitude are applied at the $A$ and $B$ inputs, it will assume a high level to indicate equality $(A=B)$. The ALU should be in the subtract mode with $\mathrm{C}_{\mathrm{n}}=\mathrm{H}$ when performing this comparison. The $A=B$ output is open-drain so that it can be wire-AND connected to give a comparison for more than four bits. The carry output $\left(C_{n}+4\right)$ can also be used to supply relative magnitude information. Again, the ALU should be placed in the subtract mode by placing the function select inputs S3, $S 2, S 1, S 0$ at $L, H, H, L$, respectively.
These circuits have been designed to not only incorporate all of the designer's requirements for arithmetic operations,
but also to provide 16 possible functions of two Boolean variables without the use of external circuitry. These logic functions are selected by use of the four function-select inputs (S0, S1, S2, S3) with the mode-control inpu (M) at a high level to disable the internal carry. The 16 logic functions are detailed in Tables 1 and 2 and include exclusiveOR, NAND, AND, NOR, and OR functions.

## ALU SIGNAL DESIGNATIONS

The MM54HC181/MM74HC181 can be used with the signal designations of either Figure 1 or Figure 2.
The logic functions and arithmetic operations obtained with signal designations as in Figure 1 are given in Table 1; those obtained with the signal designations of Figure 2 are given in Table 2.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

| Pin Number | 2 | 1 | 23 | 22 | 21 | 20 | 19 | 18 | 9 | 10 | 11 | 13 | 7 | 16 | 15 | 17 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Active-High Data (Table 1) | AO | B0 | A1 | B1 | A2 | B2 | A3 | B3 | F0 | F1 | F2 | F3 | $\bar{C}_{n}$ | $\overline{\mathrm{C}}_{\mathrm{n}+4}$ | X | Y |
| Active-Low Data (Table 1) | $\overline{\mathrm{A}}$ | $\overline{\mathrm{B}} 0$ | $\overline{\text { A }} 1$ | B1 | A2 | B2 | А ${ }^{\text {3 }}$ | B3 | F0 | F1 | F2 | F3 | $\mathrm{C}_{n}$ | $\mathrm{C}_{\mathrm{n}+4}$ | $\stackrel{\rightharpoonup}{\mathrm{P}}$ | $\overline{\mathrm{G}}$ |


| Input <br> $\mathbf{C}_{\boldsymbol{n}}$ | Output <br> $\mathbf{C}_{\boldsymbol{n}}+\mathbf{4}$ | Active-High Data <br> (Figure 1) | Active-Low Data <br> (Figure 2) |
| :---: | :---: | :---: | :---: |
| $H$ | $H$ | $A \leq B$ | $A \geq B$ |
| $H$ | $L$ | $A>B$ | $A<B$ |
| $L$ | $H$ | $A<B$ | $A>B$ |
| $L$ | $L$ | $A \geq B$ | $A \leq B$ |

Table 1
Figure 1


[^12]General Description (Continued)

Table 2


Figure 2

*Each bit is shifted to the next more significant position.

| Number <br> of <br> Bits | Typical <br> Addition Times | Package Count |  | Carry Method <br> Between <br> ALU's |
| :---: | :---: | :---: | :---: | :---: |
|  | Arithmetic/ <br> Logic Units | Look Ahead <br> Carry Generators | None <br> 1 to 4 <br> 5 to 8 |  |
| 9 to 16 | 30 ns | 1 | 2 | 0 |
| 17 to 64 | 30 ns | 3 or 4 | 1 | Ripple |
|  | 50 ns | 5 to 16 | 2 to 5 | Full Look-Ahead |
| Full Look-Ahead |  |  |  |  |


| Absolute Maximum Ratings (Notes 1 \& 2) | Operating Conditions |  |  |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) -0.5 to +7.0 V | MIn | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) $\quad-1.5$ to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage( $\mathrm{V}_{C C}$ ) 2 | 6 | V |
| DC Output Voltage (VOUT) $\quad-0.5$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | $\mathrm{v}_{\mathrm{Cc}}$ | v |
| Clamp Diode Current (lı, lok) $\pm 20 \mathrm{~mA}$ | ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) |  |  |
| DC Output Current, per pin (lout) $\pm 25 \mathrm{~mA}$ | Operating Temperature Range $\left(T_{A}\right)$ | +85 | ${ }^{\circ} \mathrm{C}$ |
|  | MM54HC | +85 +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $T_{\text {STG }}$ ) $\quad-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |
| Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3) 500 mW | $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| Lead Temperature ( $T_{\nu}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$ | $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ | 500 |  |
|  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage (any output except $A=B$ ) | $\begin{array}{\|l} \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH or }} \mathrm{V}_{\mathrm{IL}} \\ \mathrm{l}_{\text {IOUT }} \leq 20 \end{array}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{array}{\|l} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ \|\mathrm{louT}\| \leq 4.0 \mathrm{~mA} \\ \|\mathrm{louT}\| \leq 5.2 \mathrm{~mA} \\ \hline \end{array}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| ILKg | Maximum Leakage Open Drain Output Current ( $A=B$ Output) | $\begin{aligned} & V_{\text {IN }}=V_{\text {IH }} \text { or } V_{I L} \\ & V_{\text {OUT }}=V_{C C} \end{aligned}$ | 6.0V |  | 0.5 | 5.0 | 10 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{array}{\|l} \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{array}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}}$ or $\mathrm{V}_{\mathrm{IL}}$ \|lout $\mid \leq 4.0 \mathrm{~mA}$ $\mid$ lout $\mid \leq 5.2 \mathrm{~mA}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { v } \\ & \text { v } \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\mathbb{I N}}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $\mathrm{C}_{\mathrm{n}}$ to $\mathrm{C}_{\mathrm{n}}+4$ | . | 13 | 20 | ns |
| tPHL , tPLH | Maximum Propagation Delay From any A or B to $\mathrm{C}_{\mathrm{N}}+4$ | $\begin{aligned} & \mathrm{M}=\mathrm{OV}, \mathrm{~S} 0=\mathrm{S} 3=\mathrm{V} C \mathrm{C} \\ & \mathrm{~S} 1=\mathrm{S} 0=0 \mathrm{~V} \\ & (\overline{\mathrm{Sum}} \text { mode) } \end{aligned}$ | 30 | 45 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any A or B to $\mathrm{C}_{\mathrm{N}}+4$ | $\begin{aligned} & \mathrm{M}=0 \mathrm{~V}, \mathrm{~S} 0=\mathrm{S} 3=0 \mathrm{~V} \\ & \mathrm{~S} 1=\mathrm{S} 2=\mathrm{V}_{\mathrm{CC}} \\ & \text { (Diff. mode }) \end{aligned}$ | 35 | 50 | ns |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay From $\mathrm{C}_{\mathrm{n}}$ to any F | $\mathrm{M}=0 \mathrm{~V}$ <br> (Sum or Diff. mode) | 13 | 20 | ns |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any A or B to G | $\begin{aligned} & M=O V, S 0= \\ & S 3=V C C \\ & S 1=S 2=0 V \\ & \text { (Sum mode) } \end{aligned}$ | 14 | 20 | ns |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay From any A or B to G | $\begin{aligned} & M=O V, S 0= \\ & S 3=O V \\ & S 1=S 2=V_{C C} \\ & \text { (Diff mode) } \end{aligned}$ | 18 | $25$ | ns |
| $t_{\text {tPHL, }}$ tpLH | Maximum Propagation Delay From any A or B to P | $\begin{aligned} & M=0 V, S 0= \\ & S 3=V_{C C} \\ & S 1=S 2=0 V \\ & (\overline{S u m} \text { mode } \end{aligned}$ | 17 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay From any A or B to P | $\begin{aligned} & M=O V, S 0= \\ & S 3=O V \\ & S 1=S 2=V_{C C} \\ & (\overline{\text { Diff }} \text { mode }) \end{aligned}$ | 17 | 25 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=0 V, S 0= \\ & S 3=V_{C C} \\ & S 1=S 2=0 V \\ & (\overline{S u m} \text { mode }) \end{aligned}$ | 28 | 42 | ns |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=O V \\ & S 1=S 2=V_{C C} \\ & (\overline{\text { Diff }} \text { mode }) \end{aligned}$ | 32 | 48 | ns |
| $\mathrm{t}_{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=V_{C C} \\ & \text { (logic mode) } \end{aligned}$ | 32 | 48 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay From any $A$ or $B$ to $A=B$ | $\begin{aligned} & M=0 V, S 0= \\ & S 3=O V \\ & S 1=S 2=V_{C C} \\ & \text { (Diff } \text { mode }) \end{aligned}$ | 36 | 50 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation <br> Delay From $\mathrm{C}_{\mathrm{n}}$ to $\mathrm{C}_{\mathrm{n}}+4$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 17 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{gathered} 160 \\ 30 \\ 25 \end{gathered}$ | $\begin{gathered} 200 \\ 36 \\ 30 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any $A$ or $B$ to $C_{n}+4$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=V C C \\ & S 1=S 2=0 V \\ & \text { (Sum mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 110 \\ & 35 \\ & 30 \end{aligned}$ | $\begin{gathered} 250 \\ 50 \\ 43 \end{gathered}$ | $\begin{aligned} & 325 \\ & 63 \\ & 53 \end{aligned}$ | $\begin{aligned} & 375 \\ & 75 \\ & 65 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any $A$ or $B$ to $C_{n}+4$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=O V \\ & S 1=S 2=V C C \end{aligned}$ <br> ( $\overline{\text { Diff }}$ mode) | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 120 \\ & 40 \\ & 35 \end{aligned}$ | $\begin{gathered} 280 \\ 56 \\ 48 \end{gathered}$ | $\begin{gathered} 350 \\ 70 \\ 60 \end{gathered}$ | $\begin{gathered} 420 \\ 84 \\ 72 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $C_{n}$ to any $F$ | $\begin{aligned} & \mathrm{M}=0 \mathrm{~V} \\ & \text { (Sum or } \\ & \text { Diff mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 17 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 160 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{gathered} 200 \\ 36 \\ 30 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Próopagation Delay From any A or B to G | $\begin{aligned} & M=O V, S 0= \\ & S 3=V C C, \\ & S 1=S 2=0 V \\ & \text { (Sum mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 17 \\ & 14 \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & 160 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{gathered} 200 \\ 36 \\ 30 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay From any $A$ or $B$ to $G$ | $\begin{aligned} & M=0 V, S 0= \\ & S 3=0 V \\ & S 1=S 2 \\ & \text { (Diff mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any A or B to P | $\begin{aligned} & M=O V, S 0= \\ & S 3=V C C \\ & S 1=S 2=0 V \\ & \text { (Sum mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any $A$ or $B$ to $P$ | $\begin{aligned} & \mathrm{M}=0 \mathrm{~V}, \mathrm{SO}= \\ & \mathrm{S} 3=0 \mathrm{~V} \\ & \mathrm{~S} 1=\mathrm{S} 2=\mathrm{V}_{\mathrm{CC}} \\ & \text { (Diff mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=V C C \\ & S 1=S 2=0 V \\ & \text { (Sum mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 115 \\ & 35 \\ & 30 \end{aligned}$ | $\begin{gathered} 240 \\ 48 \\ 41 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | $\begin{gathered} 360 \\ 72 \\ 61 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=O V, S 0= \\ & S 3=O V \\ & S 1=S 2=V_{C C} \\ & \text { (Diff mode) } \end{aligned}$ | $\begin{aligned} & 2: 0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 275 \\ 55 \\ 47 \end{gathered}$ | $\begin{gathered} 344 \\ 69 \\ 59 \end{gathered}$ | $\begin{gathered} 344 \\ 83 \\ 69 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $F_{1}$ | $\begin{aligned} & M=V_{C C} \\ & \text { (logic mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 275 \\ 55 \\ 47 \end{gathered}$ | $\begin{gathered} 344 \\ 60 \\ 59 \end{gathered}$ | $\begin{gathered} \hline 344 \\ 83 \\ 69 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From any $A$ or $B$ to $A=B$ | $\begin{aligned} & \mathrm{M}=0 \mathrm{~V}, \mathrm{SO}= \\ & \mathrm{S} 3=0 \mathrm{~V} \\ & \mathrm{~S} 1=\mathrm{S} 2=\mathrm{V} \mathrm{CC} \\ & \text { (Diff mode) } \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 40 \\ 35 \end{gathered}$ | $\begin{gathered} 280 \\ 56 \\ 48 \end{gathered}$ | $\begin{aligned} & 350 \\ & 70 \\ & 60 \end{aligned}$ | $\begin{gathered} 420 \\ 84 \\ 72 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}$ TLH, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & \hline 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{CIN}_{\text {I }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## Parameter Measurement Information

Logic Mode Test Table
Function Inputs: $\mathbf{S 1}=\mathbf{S 2}=\mathbf{M}=\mathbf{V C C}_{\mathbf{C}}, \mathbf{S 0}=\mathbf{S 3}=\mathbf{0} \mathrm{V}$

| Parameter | Input Under Test | Other Input Same Blt |  | Other Data Inputs |  | Output Under Test | Output Waveform |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Apply Vcc | Apply GND | Apply $V_{C C}$ | Apply GND |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | $A_{1}$ | $\mathrm{B}_{1}$ | None | None | Remaining <br> $A$ and $B, C_{n}$ | $F_{1}$ | Out-of-Phase |
| $\mathrm{tPHL} \mathrm{tPLH}^{\text {a }}$ | $B_{1}$ | $A_{1}$ | None | None | Remaining <br> A and $\mathrm{B}, \mathrm{C}_{\mathrm{n}}$ | $F_{1}$ | Out-of-Phase |

SUM Mode Test Table
Function Inputs: $\mathbf{S 0}=\mathbf{S 3}=\mathbf{V C C}_{\mathbf{C C}} \quad \mathbf{S 1}=\mathbf{S 2}=\mathbf{M}=\mathbf{0} \mathbf{V}$

| Parameter | Input <br> Under <br> Test | Other Input Same Bit |  | Other Data Inputs |  | Output Under Test | Output Waveform |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Apply $V_{c c}$ | Apply GND | Apply $\mathbf{V}_{\text {cc }}$ | Apply GND |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PL }}$ | $A_{1}$ | $\mathrm{B}_{1}$ | None | Remaining $A$ and $B$ | $\mathrm{C}_{\mathrm{n}}$ | $F_{1}$ | In-Phase |
| $\mathrm{t}_{\text {PHL }}$, tPLH | $\mathrm{B}_{1}$ | $A_{1}$ | None | Remaining $A$ and $B$ | $C_{n}$ | $F_{1}$ | In-Phase |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | $A_{1}$ | $\mathrm{B}_{1}$ | None | None | Remaining $A$ and $B, C_{n}$ | P | In-Phase |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tPLH}$ | $\mathrm{B}_{1}$ | $A_{1}$ | None | None ${ }^{\text {- }}$ | Remaining $A$ and $B, C_{n}$ | - P | In-Phase |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | $A_{1}$ | None | $\mathrm{B}_{1}$ | $\begin{gathered} \text { Remaining } \\ \text { B } \\ \hline \end{gathered}$ | $\begin{aligned} & \text { Remaining } \\ & A, C_{n} \end{aligned}$ | G | In-Phase |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | $\mathrm{B}_{1}$ | None | $A_{1}$ | ${\underset{B}{R}}_{\text {Remaining }}$ | Remaining $A, C_{n}$ | G | In-Phase |
| $\mathrm{tPHL}^{\text {t }}$ tPL | $\mathrm{C}_{\mathrm{n}}$ | None | . None | $\begin{gathered} \text { All } \\ \text { A } \end{gathered}$ | $\begin{gathered} \text { All } \\ \text { B } \end{gathered}$ | Any F or $\mathrm{C}_{\mathrm{n}}+4$ | In-Phase |
| ${ }_{\text {tPHL, }}$ tPLH | $A_{1}$ | None | $\mathrm{B}_{1}$ | $\begin{gathered} \text { Remaining } \\ B \\ \hline \end{gathered}$ | Remaining $\mathrm{A}, \mathrm{C}_{\mathrm{n}}$ | $\mathrm{C}_{\mathrm{n}}+4$ | Out-of-Phase |
| $t_{\text {PHL }}$ tPLH | $\mathrm{B}_{1}$ | None | $A_{1}$ | $\underset{B}{\text { Remaining }}$ | Remaining $A, C_{n}$ | $\mathrm{C}_{\mathrm{n}}+4$ | Out-of-Phase |

$\overline{\text { Diff Mode Test Table }}$
Function Inputs: $\mathbf{S 1}=\mathbf{S 2}=\mathbf{V} \mathbf{C}, \mathbf{S 0}=\mathbf{S 3}=\mathbf{M}=\mathbf{0} \mathbf{V}$

| Parameter | Input <br> Under <br> Test | Other Input Same Bit |  | Other Data Inputs |  | Output Under Test | Output Waveform |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Apply $V_{C C}$ | Apply GND | Apply $V_{C C}$ | Apply GND |  |  |
|  | $A_{1}$ | None | $\mathrm{B}_{1}$ | $\begin{gathered} \text { Remaining } \\ \text { A } \end{gathered}$ | $\begin{gathered} \text { Remaining } \\ B, C_{n} \end{gathered}$ | $F_{1}$ | In-Phase |
| ${ }_{\text {tPHL }}$, tPLH | $\mathrm{B}_{1}$ | $A_{1}$ | None | $\begin{gathered} \text { Remaining } \\ \text { A } \end{gathered}$ | $\begin{gathered} \text { Remaining } \\ B, C_{n} \end{gathered}$ | $F_{1}$ | Out-of-Phase |
| ${ }_{\text {tPHL }}, \mathrm{t}_{\text {PLH }}$ | $A_{1}$ | None | $\mathrm{B}_{1}$ | None | Remaining $A$ and $B, C_{n}$ | P | In-Phase |
| tPHL, tPLH | $B_{1}$ | $A_{1}$ | None | None | Remaining $A$ and $B, C_{n}$ | P | Out-of-Phase |
| ${ }_{\text {tPHL }}$, $\mathrm{P}_{\text {PLH }}$ | $A_{1}$ | $\mathrm{B}_{1}$ | None | Nutie | Remaining $A$ and $B, C_{n}$ | G | In-Phase |
| ${ }_{\text {tPHL }}, \mathrm{tPLH}^{\text {P }}$ | $\mathrm{B}_{1}$ | None | $A_{1}$ | None | Remaining $A$ and $B, C_{n}$ | G | Out-of-Phase |
| $t_{\text {PHL }}, \mathrm{tpLH}^{\text {P }}$ | $A_{1}$ | None | $\mathrm{B}_{1}$ | $\begin{gathered} \text { Remaining } \\ \text { A } \\ \hline \end{gathered}$ | $\begin{aligned} & \text { Remaining } \\ & B, C_{n} \\ & \hline \end{aligned}$ | $A=B$ | In-Phase |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | $\mathrm{B}_{1}$ | $A_{1}$ | None | $\begin{gathered} \text { Remaining } \\ \text { A } \end{gathered}$ | Remaining $\mathrm{B}, \mathrm{C}_{\mathrm{n}}$ | $A=B$ | Out-of-Phase |
| $t_{\text {PHL }}, \mathrm{tPLH}$ | $C_{n}$ | None | Noŕe | All $A \text { and } B$ | None | $\begin{gathered} \mathrm{C}_{n}+4 \\ \text { or any } \mathrm{F} \end{gathered}$ | In-Phase |
| ${ }_{\text {tPHL }}$, tPLH | $A_{1}$ | $\mathrm{B}_{1}$ | None | None | Remaining A, B, $C_{n}$ | $C_{n}+4$ | Out-of-Phase |
| tPHL , $\mathrm{PLLH}^{\text {a }}$ | $\mathrm{B}_{1}$ | None | $A_{1}$ | None | Remaining $\mathrm{A}, \mathrm{B}, \mathrm{C}_{\mathrm{n}}$ | $C_{n}+4$ | In-Phase |

## Logic Diagram



TL/F/5320-4

## MM54HC182/MM74HC182 Look-Ahead Carry Generator

## General Description

The MM54HC182/MM74HC182 is a high speed LOOKAHEAD CARRY GENERATOR utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. It has the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
These circuits are capable of anticipating a carry across four binary adders or groups of adders. They are cascadable to perform full look-ahead across n-bit adders. Carry, gener-ate-carry, and propagate-carry functions are provided as shown in the pin designation table.
When used in conjunction with the HC181 arithmetic logic unit, these generators provide high-speed carry look-ahead capability for any word length. Each HC182 generates the look-ahead (anticipated carry) across a group of four ALU's and, in addition, other carry look-ahead circuits may be employed to anticipate carry across sections of four lookahead packages up to $n$-bits. The method of cascading circuits to perform multi-level look-ahead is illustrated under typical application data.

Carry input and output of the ALU's are in their true form, and the carry propagate ( $P$ ) and carry generate ( $G$ ) are in negated form; therefore, the carry functions (inputs, outputs, generate, and propagate) of the look-ahead generators are implemented in the compatible forms for direct connection to the ALU. Reinterpretations of carry functions as explained on the HC181 data sheet are also applicable to and compatible with the look-ahead generator.

## Features

- TTL pinout compatible
- Typical propagation delay: 18 ns (Clock to Q)
- Wide Operating Supply Voltage Range: 2-6V
- Low Input Current: $<1 \mu \mathrm{~A}$
- Low Quiescent Supply Current: $80 \mu \mathrm{~A}$ maximum (74HC Series)
- Fanout of 10 LS-TTL Loads


## Connection Diagram

## Dual-In-Line Package



TL/F/5321-1
MM54HC182/MM74HC182
54HC182 (J) 74HC182 (J,N)

Logic Diagram


TL/F/5321-2

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC) DC Input Voltage (VIN) DC Output Voltage (VOUT)
Clamp Diode Current ( $I_{\mathrm{IK}}, \mathrm{l}_{\mathrm{OK}}$ )
DC Output Current, per pin (IOUT)
DC V ${ }_{C C}$ or GND Current, per pin (ICC)
Storage Temperature Range (TSTG)
Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature $\left(T_{L}\right)$ (Soldering 10 seconds)
-0.5 to +7.0 V
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
-0.5 to $V_{C C}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
500 mW
$260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\quad\left(\mathrm{V}_{\text {IN }}, \mathrm{V}_{\mathrm{OUT}}\right)$ |  |  |  |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |  |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | T $=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { louT }^{\prime} \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay - Pn to $P$ |  | 16 | 24 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay - Cn to any output |  | 18 | 27 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay - Pn or Gn to any output |  | 23 | 35 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise speciifed)

| Symbol | Parameter | Conditions | Vcc | T $=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $T=-54 \text { to } 125^{\circ} \mathrm{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$, tPLH | Maximum Propagation Delay Pn to P |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & 112 \\ & 28 \\ & 22 \end{aligned}$ | $\begin{aligned} & 140 \\ & 35 \\ & 27 \end{aligned}$ | $\begin{gathered} 162 \\ 40 \\ 32 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tpHL tPLH | Maximum Propagation Delay Cn to any output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 20 \\ & 16 \end{aligned}$ | $\begin{aligned} & 125 \\ & 30 \\ & 24 \end{aligned}$ | $\begin{gathered} 156 \\ 37 \\ 30 \end{gathered}$ | $\begin{aligned} & 182 \\ & 44 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tPHL, tPLH | Maximum Propagation Delay <br> Pn or Gn to any output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 62 \\ & 25 \\ & 22 \end{aligned}$ | $\begin{aligned} & 155 \\ & 37 \\ & 33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 194 \\ & 46 \\ & 42 \end{aligned}$ | $\begin{gathered} 225 \\ 54 \\ 48 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {LLH, }}$, THL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance |  |  | 90 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l c c V_{C C}$, and the no load dynamic current consumption,
$I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## Logic Equations

$\mathrm{C}_{\mathrm{n}+\mathrm{x}}=\mathrm{GO}+\mathrm{PO} \mathrm{C}_{\mathrm{n}}$
$C_{n+y}=G 1+P 1 G 0+P 1 P 0 C_{n}$
$\mathrm{C}_{\mathrm{n}+\mathrm{z}}=\mathrm{G} 2+\mathrm{P} 2 \mathrm{G} 1+\mathrm{P} 2 \mathrm{P} 1 \mathrm{PO}_{\mathrm{n}}$
$\overline{\mathrm{G}}=\overline{\mathrm{G} 3+\mathrm{P} 3 \mathrm{G} 2+\mathrm{P} 3 \mathrm{P} 2 \mathrm{G} 1+\mathrm{P} 3 \mathrm{P} 2 \mathrm{P} 1 \mathrm{G0}}$
$\overline{\mathrm{P}}=\overline{\mathrm{P} 3 \mathrm{P} 2 \mathrm{P}_{1} \mathrm{P0}}$
FUNCTION TABLE FOR $\bar{G}$ OUTPUT

| InPUTS |  |  |  |  |  |  | OUTPUT <br> $\overline{\mathbf{G}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\text { G/3 }}$ | $\overline{\mathrm{G}} 2$ | $\overline{\text { G1 }}$ | G0 | ¢3 | P2 | P3 |  |
| L | $\times$ | X | x | X | X | X | L |
| x | L | X | X | L | X | $x$ | $L$ |
| X | X | L | X | L | L | x | L |
| x | x | x | L |  | L | x | L |
| All other combinations |  |  |  |  |  |  | H |

FUNCTION TABLE FOR $\mathbf{C}_{\mathrm{n}+\mathrm{z}}$ OUTPUT

| INPUTS |  |  |  |  |  |  | OUTPUT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| G2 | G1 | $\overline{\mathbf{G}} 0$ | $\overline{\mathbf{P}} 2$ | $\overline{\mathrm{P}} 1$ | P0 | $\mathrm{C}_{\mathrm{n}}$ | $\mathrm{C}_{\mathrm{n}+2}$ |
| L | X | X | X | X | X | X | H |
| X | L | X | L | X | X | X | H |
| X | X | L | L | L | X | X | H |
| X | X | X |  |  | L | H | H |
| All other combinations |  |  |  |  |  |  | L |

$H=$ high level $L=$ low level $X=$ irrelevant
Any inputs not shown in a given table are irrelevant with respect to that output.
Typical Application

## 64-BIT ALU, FULL-CARRY LOOK AHEAD IN THREE LEVELS


$A$ and $B$ inputs, and $F$ outputs of 181 are not shown.

# MM54HC190/MM74HC190 Synchronous Decade Up/Down Counters with Mode Control MM54HC191/MM74HC191 Synchronous Binary Up/Down Counters with Mode Control 

## General Description

These high speed synchronous counters utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. They possess the high noise immunity and low power consumption of CMOS technology, along with the speeds of low power Schottky TTL.
These circuits are synchronous, reversible, up/down counters. The MM54HC191/MM74HC191 are 4-bit binary counters and the MM54HC190/MM74HC190 are BCD counters. Synchronous operation is provided by having all flip-flops clocked simultaneously, so that the outputs change simultaneously when so instructed by the steering logic. This mode of operation eliminates the output counting spikes normally associated with asynchronous (ripple clock) counters.
The outputs of the four master-slave flip-flops are triggered on a low-to-high level transition of the clock input, if the enable input is low. A high at the enable input inhibits counting. Level changes at either the enable input or the down/ up input should be made only when the clock input is high. The direction of the count is determined by the level of the down/up input. When low, the counter counts up and when high, it counts down.
These counters are fully programmable; that is, the outputs may be preset to either level by placing a low on the load input and entering the desired data at the data inputs. The output will change independent of the level of the clock in-
put. This feature allows the counters to be used as moduloN dividers by simply modifying the count length with the preset inputs.
Two outputs have been made available to perform the cascading function: ripple clock and maximum/minimum count. The latter output produces a high-level output pulse with a duration approximately equal to one complete cycle of the clock when the counter overflows or underflows. The ripple clock output produces a low-level output pulse equal in width to the low-level portion of the clock input when an overflow or underflow condition exists. The counters can be easily cascaded by feeding the ripple clock output to the enable input of the succeeding counter if parallel clocking is used, or to the clock input if parallel enabling is used. The maximum/minimum count output can be used to accomplish look-ahead for high-speed operation.

## Features

- Typical propagation delay Clock to output: 24 ns
- Typical operating frequency: 50 MHz
- Wide power supply range: 2-6V

■ Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)

- Low input current: $1 \mu \mathrm{~A}$ maximum


## Connection Diagram



TL/F/5322-1
MM54HC190/MM74HC190, MM54HC191/MM74HC191
54HC190 (J) 74HC190 (J,N)
54HC191 (J) 74HC191 (J,N)
Asynchronous inputs Low input to load sets $Q_{A}=A, Q_{B}=B, Q_{C}=C$, and $Q_{D}=D$

Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current (IIK, IOK) DC Output Current, per pin (lout) DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICC) Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ ) Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3) Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) . $260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) |  |  |  |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
|  | $\mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 |
| $\mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{H} \mathrm{C} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{I H} \text { or } V_{I L} \\ & \left\|i_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. ( $T$ he $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (unless otherwise speciified)

| Symbol | Parameter | From (Input) | To (Output) | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency |  |  |  | 40 | 25 | MHz |
| $\mathrm{tPLH} \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Load | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 30 | 50 | ns |
| $\mathrm{tPLH} \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Data A, $B, C, D$ | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 27 | 40 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Clock | Ripple Clock |  | 16 | 24 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Clock | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | 24 | 36 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Clock | Max/Min |  | 30 | 50 | ns |
| $\mathrm{tPLH}^{\text {, }}$ PHL | Propagation Delay Time | Down/Up | Ripple Clock |  | 29 | 45 | ns |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Down/Up | Max/Min |  | 22 | 33 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Propagation Delay Time | Enable | Ripple Clock |  | 22 | 33 | ns |
| $t_{\text {W(CLOCK) }}$ | Width of Clock, Clear or Load Input Pulse |  |  |  | 10 | 20 | ns |
| $\mathrm{t}_{\text {SETUP }}$ | Data Setup Time |  |  |  |  | 20 | ns |
| $t_{\text {HOLD }}$ | Data Hold Time |  |  |  |  | 0 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | From (Input) | To (Output) | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency |  |  |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 38 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{gathered} 4 \\ 20 \\ 23 \end{gathered}$ | $\begin{gathered} \hline 3 \\ 15 \\ 18 \end{gathered}$ | $\begin{gathered} 2 \\ 13 \\ 15 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PLH, }} \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Load | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ | ! | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 106 \\ 32 \\ 29 \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 49 \end{gathered}$ | $\begin{gathered} \hline 360 \\ 72 \\ 61 \\ \hline \end{gathered}$ | $\begin{gathered} 435 \\ 87 \\ 73 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PLH, }} \mathrm{tPHL}$ | Propagation Delay Time | Data A, B, C, D | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | $\begin{array}{l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 93 \\ & 28 \\ & 25 \end{aligned}$ | $\begin{gathered} 230 \\ 46 \\ 39 \end{gathered}$ | $\begin{gathered} 290 \\ 57 \\ 49 \end{gathered}$ | $\begin{gathered} \hline 345 \\ 69 \\ 58 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\bar{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagation Delay Time | Clock | Ripple Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 62 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} \hline 190 \\ 37 \\ 32 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 37 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PLH, }}$, ${ }_{\text {PHL }}$ | Propagation Delay Time | Clock | $\begin{aligned} & Q_{A}, Q_{B} \\ & Q_{C}, Q_{D} \end{aligned}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 27 \\ & 24 \end{aligned}$ | $\begin{gathered} 220 \\ 44 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 275 \\ 55 \\ 46 \end{gathered}$ | $\begin{gathered} 330 \\ 66 \\ .56 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tpLH, $^{\text {tPHL }}$ | Propagation Delay Time | Clock | Max/Min |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 108 \\ 33 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 290 \\ 58 \\ 49 \end{gathered}$ | $\begin{gathered} 360 \\ 72 \\ 61 \\ \hline \end{gathered}$ | $\begin{aligned} & 435 \\ & 87 \\ & 73 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PLH, }}$ tPHL | Propagation Delay Time | Down/Up | Ripple Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 98 \\ & 30 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{gathered} 265 \\ 53 \\ 45 \end{gathered}$ | $\begin{gathered} 330 \\ 66 \\ 56 \\ \hline \end{gathered}$ | $\begin{gathered} 398 \\ 80 \\ 68 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PLH }}, \mathrm{t}_{\text {PHL }}$ | Propagatior_Delay Time | Down/Up | Max/Min |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 85 \\ & 25 \\ & 23 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} \hline 200 \\ 40 \\ 54 \\ \hline \end{array}$ | $\begin{gathered} 250 \\ 50 \\ 42 \\ \hline \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Propagation Delay Time | Enable | Ripple Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 85 \\ & 25 \\ & 23 \\ & \hline \end{aligned}$ | $\begin{array}{\|c} \hline 200 \\ 40 \\ 34 \\ \hline \end{array}$ | $\begin{gathered} 250 \\ 50 \\ 42 \\ \hline \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Width of Clock, Load or Clear Input Pulse |  |  |  | $\begin{array}{l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tsetup | Data Setup Time |  | . |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 20 \\ 10 \\ 8 \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{aligned} & \hline 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |

MM54HC190/MM74HC190, MM54HC191/MM74HC191

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | From(Input) | To (Output) | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{H}$ | Data Hold Time |  |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {THL }}, \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  |  |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{gathered} \mathrm{s} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \hline \end{gathered}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {N }}$ | Input Capacitance |  |  |  |  | 5 | 10 | 10 | 10 | pF |
| CPD | Power Dissipation Capacitance (Note 5) |  |  |  |  | 100 |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.
Logic Diagrams
'HC190 Decade Counters

$\operatorname{Pin}(16)=V_{\mathrm{CC}}, \operatorname{Pin}(8)=G N D$
TL/F/5322-2
'HC191 Binary Counters


Timing Diagrams
'HC190 Decade Counters Typical Load, Count, and Inhibit Sequences


Sequence:
(1) Load (preset) to BCD seven
(2) Count up to eight, nine, zero, one and two
(3) Inhibit
(4) Count down to one, zero, nine, eight, and seven
'HC191 Decode Counters
Typical Load, Count, and Inhibit Sequence


## Sequence:

(1) Load (preset) to binary thirteen
(2) Count up to fourteen, fifteen, zero, one, and two .
(3) Inhibit
(4) Count down to one, zero, fifteen, fourteen, and thirteen

## MM54HC192/MM74HC192

Synchronous Decade Up/Down Counters MM54HC193/MM74HC193 Synchronous Binary Up/Down Counters

## General Description

These high speed synchronous counters utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to achieve the high noise immunity and low power consumption of CMOS technology, along with the speeds of low power Schottky TTL. The MM54HC192/MM74HC192 is a decade counter, and the MM54HC193/MM74HC193 is a binary counter. Both counters have two separate clock inputs, an UP COUNT input and a DOWN COUNT input. All outputs of the flip-flops are simultaneously triggered on the low to high transition of either clock while the other input is held high. The direction of counting is determined by which input is clocked.
These counters may be preset by entering the desired data on the DATA A, DATA B, DATA C, and DATA D inputs. When the LOAD input is taken low the data is loaded independently of either clock input. This feature allows the counters to be used as divide-by-n counters by modifying the count length with the preset inputs.
In addition both counters can also be cleared. This is accomplished by inputting a high on the CLEAR input. All 4 internal stages are set to a low level independently of either COUNT input.

## Connection Diagram

Dual-In-Line Package


Both a BORROW and CARRY output are provided to enable cascading of both up and down counting functions. The BORROW output produces a negative going pulse when the counter underflows and the CARRY outputs a pulse when the counter overflows. The counters can be cascaded by connecting the CARRY and BORROW outputs of one device to the COUNT UP and COUNT DOWN inputs, respectively, of the next device.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay,

Clock to output: 20 ns

- Typical operating frequency: 27 MHz
- Wide power supply range: 2-6V
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
■ Low input current: $1 \mu \mathrm{~A}$ maximum,


## Truth Table

| Count |  | Clear | Load | Function |
| :---: | :---: | :---: | :---: | :--- |
| Up | Down |  |  |  |
| $\uparrow$ | $H$ | L | H | Count Up |
| H | $\uparrow$ | L | H | Count Down |
| $X$ | $X$ | H | X | Clear |
| $X$ | $X$ | L | L | Load |

$H=$ High level
L = Low level
$\uparrow=$ Transition from low-to-high
X $=$ Don't care


Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) 2 | 6. | V |
| $\begin{aligned} & \text { DC Input or Output Voltage } \\ & \left(V_{\text {IN }}, V_{\text {OUT }}\right) \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2 V$ | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{C C}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | 0.1 <br> 0.1 <br> 0.1 | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{array}{r} 0.4 \\ 0.4 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l}_{\mathrm{I}}$, $I_{c c}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (unless otherwise specified)

| Symbol | Parameter | Conditions |  | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency | Count Up |  | 27 | 20 | MHz |
|  |  | Count Down |  | 31 | 24 | MHz |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Count Up to Carry |  | 17 | 26 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low |  |  | 18 | 24 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Count Down to Borrow |  | 16 | 24 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low |  |  | 15 | 24 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Count Up Or Down to Q |  | 28 | 40 | ns |
| $\mathrm{t}_{\mathrm{PHL}}$ | Maximum Propagation Delay High to Low |  |  | 36 | 52 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Load to Q |  | 30 | 42 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay High to Low |  |  | 40 | 55 | ns |
| tPHL | Maximum Propagation Delay High to Low | Clear to Q |  | 35 | 47 | ns |
| tw | Minimum Pulse Width | Clear | $\begin{aligned} & \text { 'HC192 } \\ & \text { 'HC193 } \end{aligned}$ | $\begin{aligned} & 40 \\ & 20 \end{aligned}$ | $\begin{aligned} & 52 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | Load |  | 10 | 20 | ns |
|  |  | Count Up/Down |  | 15 | 22 | ns |
| $t_{\text {SD }}$ | Minimum Setup time | Data to Load |  | 10 | 20 | ns |
| $t_{H D}$ | Minimum Hold Time |  |  | -3 | 0 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time | Clear Inactive to Clock |  |  | 10 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0 \mathrm{v}$ to $6.0 \mathrm{v}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency |  | 2.0 V | 5 | 3 | 2.5 | 2 | MHz |
|  |  | Count Up | 4.5 V | 25 | 18 | 14 | 12 | MHz |
|  |  |  | 6.0 V | 29 | 20 | 16 | 13 | MHz |
|  |  |  | 2.0 V | 5 | 4 | 3 | 2 | MHz |
|  |  | Count Down | 4.5 V | 27 | 20 | 16 | 11 | MHz |
|  |  |  | 6.0 V | 31 | 23 | 18 | 12 | MHz |
| $t_{\text {PLH }}$ | Maximum Propagation Delay | Count Up to Carry | 2.0 V | 30 | 140 | 175 | 210 | ns |
|  | Low to High |  | 4.5 V | 13 | 28 | 35 | 42 | ns |
|  |  |  | 6.0 V | 11 | 24 | 30 | 36 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay |  | 2.0 V | 39 | 130 | 163 | 195 | ns |
|  | High to Low |  | 4.5 V | 16 | 26 | 33 | 39 | ns |
|  |  |  | 6.0 V | 14 | 22 | 28 | 33 | ns |


| AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Continued) |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions |  | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{array}{\|c\|c\|} \hline 74 \mathrm{HC} & 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} & \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{array}$ |  | Units |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PLH, }}$ tPHL | Maximum Propagation Delay | Count to Borr |  |  | 2.0 V 4.5 V 6.0 V | $\begin{aligned} & 39 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 130 \\ & 26 \\ & 22 \end{aligned}$ | $\begin{gathered} 163 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 195 \\ 39 \\ 33 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\overline{t_{\text {TLH }}, \mathrm{t}_{\text {THL }}}$ | Maximum Output Rise and Fall Time |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} \hline 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & \hline 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {tpl }}$ | Maximum Propagation Delay Low to High | Count Up Or Down to Q |  | $\begin{array}{l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 77 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{gathered} 215 \\ 43 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 269 \\ 54 \\ 46 \\ \hline \end{gathered}$ | $\begin{gathered} 323 \\ 65 \\ 55 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{\text {PHL }}$ | Maximum Propagation Delay High to Low |  |  | 2.0 V 4.5 V 6.0 V | $\begin{aligned} & 95 \\ & 45 \\ & 38 \end{aligned}$ | $\begin{gathered} 275 \\ 55 \\ 47 \end{gathered}$ | $\begin{gathered} 344 \\ 69 \\ 59 \\ \hline \end{gathered}$ | $\begin{aligned} & 413 \\ & 83 \\ & 71 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Low to High | Load to Q |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 85 \\ & 37 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{gathered} 230 \\ 46 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 280 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} 345 \\ 69 \\ 59 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 102 \\ 47 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} 363 \\ 73 \\ 61 \\ \hline \end{gathered}$ | $\begin{gathered} 435 \\ 87 \\ 74 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay High to Low | Clear to |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 85 \\ & 42 \\ & 38 \end{aligned}$ | $\begin{gathered} 265 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & 331 \\ & 66 \\ & 56 \\ & \hline \end{aligned}$ | $\begin{gathered} 398 \\ 80 \\ 68 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| tw | Minimum Pulse Width | Clear | 'HC192 | 2.0 V 4.5 V 6.0 V | $\begin{aligned} & \hline 119 \\ & 42 \\ & 38 \end{aligned}$ | $\begin{gathered} 260 \\ 52 \\ 45 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 325 \\ 65 \\ 56 \end{gathered}$ | $\begin{gathered} 390 \\ 78 \\ 68 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | Load |  | 2.0 V 4.5 V 6.0 V | $\begin{gathered} \hline 31 \\ 10 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | Count Up/Down |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 43 \\ & 17 \\ & 15 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 138 \\ & 28 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 29 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | Clear | 'HC193 | 2.0 V 4.5 V 6.0 V | $\begin{aligned} & 70 \\ & 21 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 26 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{gathered} 163 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 195 \\ 39 \\ 33 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {SD }}$ | Minimum Setup Time | Data <br> To <br> Load |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 22 \\ \hline \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{H D}$ | Minimum Hold Time |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} -30 \\ -3 \\ -3 \end{gathered}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time | Clear Inactive to Clock |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} -20 \\ -3 \\ -2 \end{gathered}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise \& Fall Time |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{array}{\|l\|} \hline 500 \\ 300 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & 500 \\ & 300 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 500 \\ & 300 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{Cl}_{\text {IN }}$ | Input Capacitance |  | , |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{CPD}^{\text {Pr }}$ | Power Dissipation Capacitance (Note 5) |  |  |  | 100 |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical:MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagrams

MM54HC192 Synchronous 4-Bit Up/Down Decade Counter


MM54HC193 Synchronous 4-Bit Up/Down Binary Counter


TL/F/5011-3
MM54HC192/MM74HC192, MM54HC193/MM74HC193
'HC192 Synchronous Decade Counters Typical Clear, Preset, and Count Sequences


Sequences:
(1) Clear outputs to zero
(2) Load (preset) to BCD seven.
(3) Count up to eight, nine, carry, zero, one and two.
(4) Count down to one, zero, borrow, nine, eight, and seven.
'HC193 Synchronous Binary Counters Typical Clear, Load, and Count Sequences


Sequence:
(1) Clear outputs to zero.
(2) Load (preset) to binary thirteen
(3) Count up to fourteen, fifteen, carry, zero, one, and two.
(4) Count down to one, zero, borrow, fifteen, fourteen, and thirteen.

Note A: Clear overrides load data, and count inputs.
Note B: When counting up, count-down input must be high; when counting down, count-up input must be high.

## MM54HC194/MM74HC194 4-Bit Bidirectional Universal Shift Register

## General Description

This 4-bit high speed BIDIRECTIONAL SHIFT REGISTER utilizes microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads. This device operates at speeds similar to the equivalent low power Schottky part.
This BIDIRECTIONAL SHIFT REGISTER is designed to incorporate virtually all of the features a system designer may want in a shift register. It features parallel inputs, parallel outputs, right shift and left shift serial inputs, operating mode control inputs, and a direct overriding clear line. The register has four distinct modes of operation: PARALLEL (broadside) LOAD; SHIFT RIGHT (in the direction $Q_{A}$ toward $Q_{D}$ ); SHIFT LEFT; INHIBIT CLOCK (do nothing).
Synchronous parallel loading is accomplished by applying the four bits of data and taking both mode control inputs, SO and S 1 , high. The data are loaded into their respective flip flops and appear at the outputs after the positive transition of the CLOCK input. During loading, serial data flow is inhibited. Shift right is accomplished synchronously with the rising edge of the clock pulse when S 0 is high and S 1 is low.

Serial data for this mode is entered at the SHIFT RIGHT data input. When S0 is low and S1 is high, data shifts left synchronously and new data is entered at the SHIFT LEFT serial input. Clocking of the flip flops is inhibited when both mode control inputs are low. The mode control inputs should be changed only when the CLOCK input is high. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical operating frequency: 45 MHz
- Typical propagation delay: ns (Clock to Q)
- Wide operating supply voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent supply current: $160 \mu \mathrm{~A}$ maximum (74HC series)
- Fanout of 10 LS-TTL loads

Connection Diagram


MM54HC194/MM74HC194
54HC194 (J) $\quad \mathbf{7 4 H C 1 9 4}$ (J,N)

Function Table

| Inputs |  |  |  |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Mode | Clock | Serial |  | Parallel |  |  |  |  |
| Clear | S1 S2 |  | Left | Right | A B C D | $Q_{A}$ | $Q_{B}$ | Qc | $Q_{D}$ |
| L | X X | X | X | X | $\times \times \times \times$ | L | L | L | L |
| H | X X | L | X | X | X $\times$ X $\times$ | $Q_{\text {AO }}$ | Q ${ }_{\text {B }}$ |  | $Q_{\text {DO }}$ |
| H | H H | $\uparrow$ | X | X | $\begin{array}{llll}a & b & c & d\end{array}$ | a |  |  | dor |
| H | L H | $\uparrow$ | $x$ | H | $\times \times \times \times$ | H |  |  | $Q_{C n}$ |
| H | L H | $\uparrow$ | X | L | $\times \times \times \times$ |  |  |  | $Q_{C n}$ |
| H | H L | $\uparrow$ | H | X |  | $Q_{B n}$ | QCn |  |  |
| H | H L | $\uparrow$ | L | X | $\times \times \times \times$ | $Q_{B n}$ | Qcn |  |  |
| H | L L | X | X | X | $\times \times \times \times$ | $Q_{A 0}$ | $Q_{B 0}$ | $\mathrm{Q}_{\mathrm{CO}}$ | $Q_{D 0}$ |

$H=$ high level (steady state)
$L=$ low level (steady state)
$X=$ irrelevant (any input, including transitions)
$\uparrow=$ transition from low to high level
$a, b, c, d=$ the level of steady-state input at inputs $A, B, C$, or $D$, respectively.
$Q_{A 0}, Q_{B 0}, Q_{C 0}, Q_{D 0}=$ the level of $Q_{A}, Q_{B}, Q_{C}$, or $Q_{D}$, respectively, before the indicated steady-state input conditions were established.
$Q_{A n}, Q_{B n}, Q_{C n}, Q_{D n}=$ the level of $Q_{A}, Q_{B}, Q_{C}$, respectively, before the most-recent $\uparrow$ transition of the clock.


Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\mathrm{N}}, \mathrm{V}_{\text {OUT }}$ ) | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{cc}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\mathbb{I N}}=V_{\mathbb{I H}} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{array}{r} 0.33 \\ 0.33 \\ \hline \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 35 | MHz |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q |  | 17 | 24 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Reset to Q |  | 19 | 25 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Reset Inactive to Clock |  |  | 20 | ns |
| ts | Minimum Set Up Time (A, B, C, D to Clock) |  |  | 20 | ns |
| ts | Minimum Set Up Time Mode Controls to Clock |  | . | 25 | ns |
| tw | Minimum Pulse Width Clock or Reset |  | 9 | 16 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Any Input |  | -3 | 0 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {f MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{gathered} 6 \\ 30 \\ 35 \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ 24 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 15 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 145 \\ & 29 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{gathered} 183 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 216 \\ 45 \\ 37 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Reset to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 15 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 216 \\ 45 \\ 37 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }^{\text {t }}$ HL, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Reset Inactive to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | ns ns |
| ts | Minimum Set Up Time ( $\mathrm{A}, \mathrm{B}, \mathrm{C}$, or D to Clock) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Time <br> Mode Controls to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 156 \\ 31 \\ 26 \end{gathered}$ | $\begin{gathered} 188 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Any Input |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} -10 \\ -3 \\ -3 \end{gathered}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tw | Minimum Pulse Width Clock or Reset |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 89 \\ 8 \end{gathered}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \\ & \hline \end{aligned}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

[^13]MM54HC194/MM74HC194


Timing Diagram


TL/F/5323-3

## MM54HC195/MM74HC195 4-Bit Parallel Shift Register

## General Description

The MM54HC195/MM74HC195 is a high speed 4-bit SHIFT REGISTER utilizes microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads at LS type speeds.
This shift register features parallel inputs, parallel outputs, J $\overline{\mathrm{K}}$ serial inputs, SHIFT/LOAD control input, and a direct overriding CLEAR. This shift register can operate in two' modes: Parallel Load; Shift from $Q_{A}$ towards $Q_{D}$.
Parallel loading is accomplished by applying the four bits of data, and taking the SHIFT/LOAD control input low. The data is loaded into the associated flip flops and appears at the outputs after the positive transition of the clock input. During parallel loading, serial data flow is inhibited. Serial shifting occurs synchronously when the SHIFT/LOAD control input is high. Serial data for this mode is entered at the J-K inputs. These inputs allow the first stage to perform as a $J-\bar{K}$ or TOGGLE flip flop as shown in the truth table.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical operating frequency: 45 MHz
- Typical propagation delay: 16 ns (Clock to Q)
- Wide operating supply voltage range: 2-6V

■ Low input current: $1 \mu \mathrm{~A}$ maximum
■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
■ Fanout of 10 LS-TTL loads

## Connection Diagram



TL/F/5324-1
MM54HC195/MM74HC195

## Logic Diagram



## Function Table

| Inputs |  |  |  |  |  |  |  |  | Outputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | Shift/ Load | Clock | Serial |  | Paraliel |  |  |  | $Q_{A}$ | $Q_{B}$ | $Q_{C}$ | $\mathbf{Q}_{\mathbf{D}}$ | $\overline{\mathbf{Q}}_{\mathbf{D}}$ |
|  |  |  | $J$ | $\overline{\mathbf{K}}$ | A | B | C | D |  |  |  |  |  |
| L | X | X | X | X | X | X | X | X | L | L | L | L | H |
| H | L | $\uparrow$ | X | $x$ | a | b | c | d | a | b | c | d | $\overline{\mathrm{d}}$ |
| H | H | L | X | X | X | X | X | X | $\mathrm{Q}_{\text {A }}$ | $\mathrm{Q}_{\text {B0 }}$ | $Q_{\text {co }}$ | Q 0 | $\overline{\mathrm{Q}}_{\mathrm{DO}}$ |
| H | H | $\uparrow$ | L | H | X | X | X | X | $Q_{\text {A0 }}$ | $Q_{\text {A }}$ | $\mathrm{Q}_{\mathrm{Bn}}$ | $Q_{C n}$ | $\mathrm{Q}_{\mathrm{Cn}}$ |
| H | H | T | L | L | X | X | X | X | L | $Q_{\text {An }}$ | $\mathrm{Q}_{\mathrm{Bn}}$ | $Q_{C n}$ | $\mathrm{Q}_{\mathrm{C}}$ |
| H | H | $\uparrow$ | H | H | X | X | X | X | H | $Q_{A n}$ | $Q_{B n}$ | $Q_{\text {cn }}$ | $\mathrm{Q}_{\mathrm{C}} \mathrm{n}$ |
| H | H | $\uparrow$ | H | L | X | X | X | X | $\overline{\mathrm{Q}}_{\text {An }}$ | $\mathrm{Q}_{\text {An }}$ | $Q_{B n}$ | $\mathrm{Q}_{\mathrm{Cn}}$ | $\mathrm{Q}_{\mathrm{Cn}}$ |

$H$ = high level (steady state)
$\mathrm{L}=$ low level (steady state)
$X=$ irrelevant (any input, including transitions)
$\uparrow=$ transition from low to high level
$a, b, c, d=$ the level of steady-state input at inputs $A, B, C$, or $D$, respectively.
$Q_{A 0}, Q_{B O}, Q_{C 0}, Q_{D 0}=$ the level of $Q_{A}, Q_{B}, Q_{C}$, or $Q_{D}$, respectively, before the indicated steady-state input conditions were established.
$Q_{A n}, Q_{B n}, Q_{C n}=$ the level of $Q_{A, ~} Q_{B}, Q_{C}$, respectively, before the most-recent transition of the clock.
$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2 \text { ) } \\ \text { Supply Voltage }\left(V_{C C}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(\mathrm{V}_{\mathrm{IN}}\right) & -1.5 \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(\mathrm{V}_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \left.\text { Clamp Diode Current ( } l_{\mathrm{IK}}, \mathrm{l}_{\mathrm{OK}}\right) & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (lout) } & \pm 25 \mathrm{~mA} \\ \text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (lCC) } & \pm 50 \mathrm{~mA} \\ \text { Storage Temperature Range (TSTG) } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation }\left(\mathrm{P}_{\mathrm{D}}\right) \text { (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature }\left(\mathrm{T}_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$

## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) 2 | 6 | V |
| $\begin{aligned} & \text { DC Input or Output Voltage } \\ & \left(V_{\text {IN }}, V_{\text {OUT }}\right) \end{aligned}$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | , | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout }^{\prime} \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I_{N}}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathrm{N}} \mathrm{N}$, $\mathrm{I}_{\mathrm{CC}}$, and IOZ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 45 | 30 | MHz |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q |  | 14 | 24 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Reset to Q |  | 16 | 25 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Shift/Load to Clock |  |  | 0 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Reset Inactive to Clock |  |  | 20 | ns |
| ts | Minimum Set Up Time, (A, B, C, D, J, $\bar{K}$ to Clock) |  |  | 20 | ns |
| $\mathrm{t}_{5}$ | Minimum Set Up Time, Shift/Load to Clock |  |  | 25 | ns |
| $t_{W}$ | Minimum Pulse Width Clock or Reset |  |  | 16 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time, any Input except Shift/Load |  |  | 0 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \end{aligned}$ | $\begin{gathered} 6 \\ 30 \\ 35 \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \end{gathered}$ | $\begin{gathered} \hline 4 \\ 20 \\ 24 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}$ | Maximum Propagation Delay, Reset to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 15 \\ & 12 \end{aligned}$ | $\begin{aligned} & \hline 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} \hline 224 \\ 45 \\ 38 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 15 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 145 \\ & 29 \\ & 25 \end{aligned}$ | $\begin{gathered} 183 \\ 37 \\ 31 \end{gathered}$ | $\begin{gathered} 216 \\ 43 \\ 37 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ HLL ${ }^{\text {t }}$ TLH | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time, Shift Load to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -2 \\ & -2 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time, Reset Inactive to Clock |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time, (A, B, C, D, J, $\bar{K}$ to Clock) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time, Shift/Load to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & 156 \\ & 31 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{gathered} 188 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Any Input except Shift/Load |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -10 \\ & -2 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width, Clock or Reset |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} \hline 30 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} \hline 100 \\ 20 \\ 18 \\ \hline \end{array}$ | $\begin{array}{r} \hline 120 \\ 24 \\ 20 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  | 100 |  |  |  | pF |
| $\mathrm{ClN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

[^14]Timing Diagram


## MM54HC221/MM74HC221 <br> Dual Non-Retriggerable Monostable Multivibrator

## General Description

The MM54/74HC221 high speed monostable multivibrators (one shots) utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. They feature speeds comparable to low power Schottky TTL circuitry while retaining the low power and high noise immunity characteristic of CMOS circuits.

Each multivibrator features both a negative, A , and a positive, $B$, transition triggered input, either of which can be used as an inhibit input. Also included is a clear input that when taken low resets the one shot. The 'HC221 can be triggered on the positive transition of the clear while A is held low and B is held high.
The 'HC221 is a non-retriggerable, and therefore cannot be retriggered until the output pulse times out.
Pulse width stability over a wide range of temperature and supply is achieved using linear CMOS techniques. The output pulse equation is simply: $\mathrm{PW}=\left(\mathrm{R}_{\mathrm{EXT}}\right)$ ( $\mathrm{C}_{\mathrm{EXT}}$ ); where PW
is in seconds, $R$ is in ohms, and $C$ is in farads. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 40 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)

回 Low input current: $1 \mu \mathrm{~A}$ maximum

- Fanout of 10 LS-TTL loads
- Simple pulse width formula $T=R C$
- Wide pulse range: 400 ns to $\infty$ (typ)
- Part to part variation: $\pm 5 \%$ (typ)
- Schmitt Trigger A \& B inputs enable infinite signal input rise or fall times

MM54HC221/MM74HC221
54HC221 (J) 74HC221 (J,N)

## Timing Component



TL/F/5206-2

## Connection Diagram

Dual-In-Line Package


TL/F/5206-1

Absolute Maximum Ratings (Notes 1 \& 2)

## Operating Conditions

Supply Voltage (VCC) DC Input Voltage (VIN) DC Output Voltage (VOUT) Clamp Diode Current (lik, lok) DC Output Current, per pin (lout) DC VCC or GND Current, per pin (lcc) Storage Temperature Range (TSTG) Power Dissipation (PD) (Note 3) Lead Temperature ( $T_{\mathrm{L}}$ ) (Soldering 10 seconds)
-0.5 V to +7.0 V
-1.5 V to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
-0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW $260^{\circ} \mathrm{C}$

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | $V$ |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| $\left(V_{I N}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Condlitions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{array}{r} 1.9 \\ 4.4 \\ \cdot \quad 5.9 \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current (Pins 7, 15) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 5.0$ | $\mu \mathrm{A}$ |
| IN | Maximum Input Current (All other pins) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current (Standby) | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
| ICC | Maximum Active Supply Current (per monostable | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & R / C_{E X T}=0.5 V_{C C} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 36 \\ 0.33 \\ 0.7 \end{gathered}$ | $\begin{aligned} & 80 \\ & 1.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 110 \\ & 1.3 \\ & 2.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 1.6 \\ & 3.2 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mathrm{~mA} \\ & \mathrm{~mA} \end{aligned}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current ( $I_{\mathrm{N}}, I_{\mathrm{CC}}$, and $\mathrm{IOZ}^{2}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}$ | Maximum Trigger Propagation Delay A, B or Clear to Q |  | 22 | 36 | ns |
| ${ }^{\text {tpHL }}$ | Maximum Trigger Propagation Delay A, B or Clear to $\bar{Q}$ |  | 25 | 42 | ns |
| tpHL | Maximum Propagation Delay Clear to Q |  | 20 | 31 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clear to $\overline{\mathrm{Q}}$ |  | 22 | 33 | ns |
| tw | Minimum Pulse Width A, B or Clear |  | 14 | 26 | ns |
| $t_{\text {REM }}$ | Minimum Clear Removal Time |  |  | 0 | ns |
| ${ }^{\text {t WQ(MIN }}$ ) | Minimum Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=28 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=2 \mathrm{k} \Omega \end{aligned}$ | 400 |  | ns |
| two | Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=1000 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=10 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 10 |  | $\mu \mathrm{S}$ |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

MM54HC221/MM74HC221

Logic Diagram


## Theory of Operation



## TRIGGER OPERATION

As shown in Figure 1 and the logic diagram before an input trigger occurs, the monostable is in the quiescent state with the Q output low, and the timing capacitor $\mathrm{C}_{\mathrm{EXT}}$ completely charged to $V_{C C}$. When the trigger input $A$ goes from $V_{C C}$ to GND (while inputs $B$ and clear are held to $V_{C C}$ ) a valid trigger is recognized, which turns on comparator C 1 and N Channel transistor N1®. At the same time the output latch is set. With transistor N 1 on, the capacitor $\mathrm{C}_{\text {EXT }}$ rapidly discharges toward GND until $\mathrm{V}_{\text {REF }}$ is reached. At this point the output of comparator C 1 changes state and transistor N1 turns off. Comparator C1 then turns off while at the same time comparator C2 turns on. With transistor N1 off, the capacitor $C_{\text {EXT }}$ begins to charge through the timing resistor, $R_{E X T}$, toward $V_{C C}$. When the voltage across $C_{E X T}$ equals $V_{\text {REF2, }}$, comparator C2 changes state causing the output latch to reset ( Q goes low) while at the same time disabling comparator C 2 . This ends the timing cycle with the monostable in the quiescent state, waiting for the next trigger.
A valid trigger is also recognized when trigger input $B$ goes from GND to $V_{C C}$ (while input $A$ is at GND and input clear is at $\mathrm{V}_{\mathrm{CC}}{ }^{(2)}$. The 'HC221 can also be triggered when clear goes from GND to $V_{C C}$ (while $A$ is at Gnd and $B$ is at $\mathrm{V}_{\mathrm{CC}}{ }^{(\text {© }}$.)
It should be noted that in the quiescent state $C_{E X T}$ is fully charged to $\mathrm{V}_{C C}$ causing the current through resistor R $\mathrm{R}_{\text {EXT }}$
to be zero. Both comparators are "off" with the total device current due only to reverse junction leakages. An added feature of the 'HC221 is that the output latch is set via the input trigger without regard to the capacitor voltage. Thus, propagation delay from trigger to $Q$ is independent of the value of $\mathrm{C}_{\mathrm{EXT}}, \mathrm{R}_{\mathrm{EXT}}$, or the duty cycle of the input waveform.
The 'HC221 is non-retriggerable and will ignore input transitions on $A$ and $B$ until it has timed out (3) and (4).

## RESET OPERATION

These one shots may be reset during the generation of the output pulse. In the reset mode of operation, an input pulse on clear sets the reset latch and causes the capacitor to be fast charged to $\mathrm{V}_{\mathrm{CC}}$ by turning on transistor Q1 (5). When the voltage on the capacitor reaches $\mathrm{V}_{\text {REF2 }}$, the reset latch will clear and then be ready to accept another pulse. If the clear input is held low, any trigger inputs that occur will be inhibited and the $Q$ and $\bar{Q}$ outputs of the output latch will not change. Since the $Q$ output is reset when an input low level is detected on the Clear input, the output pulse $T$ can be made significantly shorter than the minimum pulse width specification.


## MM54HC237/MM74HC237

 3-to-8 Line Decoder With Address Latches
## General Description

These devices utilize microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS, to implement a three-toeight line decoder with latches on the three address inputs. When GL goes from low to high, the address present at the select inputs ( $A, B$ and $C$ ) is stored in the latches. As long as $\overline{\mathrm{GL}}$ remains high no address changes will be recognized. Output enable controls, G1 and G2, control the state of the outputs independantly of the select or latch-enable inputs. All of the outputs are low unless G1 is high and G2 is low. The 'HC237 is ideally suited for the implementation of glitchfree decoders in stored-address applications in bus oriented systems.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide supply range: 2-6V
- Latched inputs for easy interfacing.
- Fanout of 10 LS-TTL loads.


## Connection Diagram



TL/F/5326-1
MM54HC237/MM74HC237
54HC237 (J) 74HC237(J,N)

Functional Block Diagram


Truth Table

$H=$ high level, $L=$ low level, $X=$ irrelevant


## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) 2 | 6 | V |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| ( $t_{r}, t_{f}$ ) $\quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{array}{r} 1.9 \\ 4.4 \\ \hline \quad 5.9 \end{array}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{lout}^{\prime}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {IOUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ${ }^{\text {IN }}$ | Maximum Input Current | $\mathrm{V}_{\mathbf{I N}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OU}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l}_{\mathrm{N}}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpLH | Maximum Propagation Delay A, B or C to any Y Output |  | 20 | 41 | ns |
| tplH | Maximum Propagation Delay A, B or C to any Y Output |  | 16 | 32 | ns |
| tpLH | Maximum Propagation $\overline{\mathrm{GL}}$ to any Y Output |  | 22 | 44 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay GL to any Y Output |  | 17 | 33 | ns |
| tplH | Maximum Propagation Delay G1 or $\overline{\mathrm{G}} 2$ to Output |  | 16 | 35 | ns |
| tPHL | Maximum Propagation Delay G1 or $\overline{\mathrm{G}} 2$ to Output |  | 14 | 25 | ns |
| ts | Minimum Set Up Time at A, B and C inputs |  | 10 | 20 | ns |
| $t_{H}$ | Minimum Hold Time at A, B and C inputs |  | -3 | 0 | ns |
| tw | Minimum Pulse Width of Enabling Pulse at GL |  | 9 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PLH }}$ | Maximum Propagation Delay, A, B or C to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 235 \\ 47 \\ 40 \end{gathered}$ | $\begin{gathered} 296 \\ 59 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} 350 \\ 70 \\ 60 \\ \hline \end{gathered}$ | ns ns ns |
| tPLH | Maximum Propagation Delay, A, B or C to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 19 \\ & 17 \end{aligned}$ | $\begin{gathered} 185 \\ 37 \\ 31 \end{gathered}$ | $\begin{gathered} 233 \\ 47 \\ 40 \\ \hline \end{gathered}$ | $\begin{gathered} 276 \\ 55 \\ 47 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PLH }}$ | Maximum Propagation GL to any $Y$ Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 20 \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 43 \end{gathered}$ | $\begin{aligned} & 315 \\ & 63 \\ & 54 \end{aligned}$ | $\begin{gathered} 373 \\ 75 \\ 63 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tPHL | Maximum Propagation Delay GL to any Y Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{gathered} 190 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 239 \\ 48 \\ 41 \end{gathered}$ | $\begin{gathered} 283 \\ 75 \\ 48 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, G1 or $\overline{\mathrm{G}} 2$ to Output |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{gathered} 200 \\ 40 \\ 34 \\ \hline \end{gathered}$ | $\begin{gathered} 252 \\ 50 \\ 43 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 298 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay G1 or $\overline{\mathrm{G}} 2$ to Output | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 73 \\ & 15 \\ & 12 \end{aligned}$ | $\begin{aligned} & 145 \\ & 29 \\ & 25 \end{aligned}$ | $\begin{gathered} 183 \\ 37 \\ 31 \end{gathered}$ | $\begin{gathered} 216 \\ 43 \\ 37 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time at $A, B$ and $C$ Inputs |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time at $A, B$ and $C$ Inputs |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| tw | Minimum Pulse Width of Enabling Pulse at $\overline{\mathrm{GL}}$ | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t }}$ LH, ${ }^{\text {t }}$ HLL | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  | 75 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{s}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Typical Application



6-Line to 64-Line Decoder with Input Address Storage

## MM54HC240/MM74HC240 <br> Inverting Octal TRI-STATE® Buffer <br> MM54HC241/MM74HC241 Octal TRI-STATE Buffer

## General Description

These Tri-State buffers utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. They possess high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits achieve speeds comparable to low power Schottky devices, while retaining the advantage of CMOS circuitry, i.e., high noise immunity, and low power consumption. Each have a fanout of 15 LS-TTL equivalent inputs.
The MM54HC240/MM74HC240 is an inverting buffer and has two active low enables ( $1 \overline{\mathrm{G}}$ and $2 \overline{\mathrm{G}}$ ). Each enable independently controls 4 buffers. MM54HC241/MM74HC241 is a non-inverting buffer that has one active low enable and one active high enable, each again controlling 4 buffers. Neither device has Schmitt trigger inputs.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 12 ns
- TRI-STATE outputs for connection to system buses
- Wide power supply range: 2-6V
- Low quiescent supply current: $80 \mu \mathrm{~A}$ ( 74 series)

■ Output current: 6 mA

Connection Diagrams Dual-In-Line Packages


MM54HC240/MM74HC240
54HC240 (J) 74HC240 (J,N)

## Truth Tables

| $\mathbf{7} \overline{\mathbf{G}}$ | $\mathbf{1 A}$ | $\mathbf{1 Y}$ | $\mathbf{2} \overline{\mathbf{G}}$ | $\mathbf{2 A}$ | $\mathbf{2 Y}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | H | L | L | H |
| L | H | L | L | H | L |
| H | L | Z | H | L | Z |
| H | H | Z | H | H | Z |

$\mathrm{H}=$ high level, $\mathrm{L}=$ low level, $\mathrm{Z}=$ high impedance

MM54HC241/MM74HC241
54HC241 (J) 74HC241 (J,N)


| ('HC241) |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 $\mathbf{G}$ | 1A | 1Y | 2G | 2A | 2Y |
| L | L | L | L | L | Z |
| L | $H$ | $H$ | L | $H$ | Z |
| H | L | Z | $H$ | L | L |
| $H$ | $H$ | Z | $H$ | $H$ | $H$ |


| pply Voltage (VCC) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{1 \mathrm{~N}}$ ) | -1.5 to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (IIK, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin ( $\mathrm{l}_{\mathrm{CC}}$ ) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 se | conds) $260^{\circ} \mathrm{C}$ |

## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 6.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{lout}^{\prime}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|l_{\text {IUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ${ }_{1} \mathrm{~N}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $l_{\text {Oz }}$ | Maximum Tri-State <br> Output Leakage <br> Current | $\begin{aligned} & V_{\mathrm{IN}}=V_{\mathrm{IH}} \text { or } V_{\mathrm{IL}} \\ & V_{\mathrm{OUT}}=V_{\mathrm{CC}} \text { or } G N D \\ & \bar{G}=V_{\mathrm{IH}}, G=V_{\mathrm{IL}} \end{aligned}$ | 6.0V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\mathbb{I N}}=V_{C C} \text { or } G N D \\ & \mathrm{IOUT}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.


## AC Electrical Characteristics мм54HC240/Мм74HC240

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $t_{P H L}, t_{P L H}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 18 | ns |
| $t_{P Z H}, t_{P Z L}$ | Maximum Enable Delay <br> to Active Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 14 | 28 | ns |
| $t_{P H Z}, t_{P L Z}$ | Maximum Disable Delay <br> from Active Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 13 | 25 | ns |

## AC Electrical Characteristics MM54HC240/MM74HC240

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 80 \end{aligned}$ | $\begin{aligned} & 100 \\ & 150 \end{aligned}$ | $\begin{aligned} & 126 \\ & 190 \end{aligned}$ | $\begin{aligned} & 149 \\ & 224 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 22 \end{aligned}$ | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{aligned} & 30 \\ & 45 \end{aligned}$ | ns ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 11 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 17 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{array}{r} 25 \\ 38 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{PZH}}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & C_{\mathrm{L}}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 75 \\ 100 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 189 \\ & 252 \end{aligned}$ | $\begin{array}{r} 224 \\ 298 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 15 \\ 20 \\ \hline \end{array}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 13 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{array}{r} 32 \\ \times \quad 43 \\ \hline \end{array}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{array}{r} 224 \\ 45 \\ 38 \\ \hline \end{array}$ | ns <br> ns ns |
| ${ }_{\text {t }}^{\text {TLH }}$, ${ }_{\text {t }}^{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ |  |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per buffer) $\begin{aligned} & \bar{G}=V_{I H}, G=V_{I L} \\ & \bar{G}=V_{I L}, G=V_{I H} \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 50 \\ & \hline \end{aligned}$ |  | . |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

AC Electrical Characteristics MM54HC241/MM74HC241
$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions |  | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ |  | 13 | 20 | ns |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Enable Delay to Active Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$. | $1 \overline{\mathrm{G}}$ | 17 | 28 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 2G | 17 | 28 | ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Disable Delay from Active Input | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $1 \overline{\mathrm{G}}$ | 15 | 25 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 2G | 13 | 25 | ns |

## AC Electrical Characteristics MM54HC241/MM74HC241

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55, \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 58 \\ & 83 \\ & \hline \end{aligned}$ | $\begin{aligned} & 115 \\ & 165 \\ & \hline \end{aligned}$ | $\begin{array}{r} 145 \\ 208 \\ \hline \end{array}$ | $\begin{aligned} & 171 \\ & 246 \\ & \hline \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{array}{r} 34 \\ 49 \\ \hline \end{array}$ | ns ns |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 14 \end{aligned}$ | $\begin{aligned} & 20 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 35 \end{aligned}$ | $\begin{array}{r} 29 \\ 42 \\ \hline \end{array}$ | ns ns |
| $t_{\text {PZH, }}, t_{\text {PZL }}$ | Maximum Output Enable | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 75 \\ 100 \end{gathered}$ | $\begin{aligned} & 150 \\ & 200 \end{aligned}$ | $\begin{aligned} & 189 \\ & 252 \end{aligned}$ | $\begin{aligned} & 224 \\ & 298 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{array}{r} 45 \\ 60 \\ \hline \end{array}$ | ns <br> ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 13 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | ns <br> ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {TLLH, }} \mathrm{t}_{\text {THL }}$ | Maximum Output <br> Rise and Fall <br> Time | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | ns <br> ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per buffer) $\begin{aligned} & \overline{\mathrm{G}}=V_{\mathrm{IH}}, G=V_{\mathrm{IL}} \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, G=V_{\mathrm{IH}} \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 50 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20. | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

MM54HC240/MM74HC240, MM54HC241/MM74HC241


National Semiconductor

## MM54HC242/MM74HC242 Inverting Quad TRI-STATE ${ }^{\circledR}$ Transceiver MM54HC243/MM74HC243 Quad TRI-STATE Transceiver

## General Description

These TRI-STATE bi-directional inverting and non-inverting buffers utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, and are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high speed operation when driving large bus capacitances. These circuits possess the low power dissipation and high noise immunity associated with CMOS circuits, but speeds comparable to low power Schottky TTL circuits. They can also drive 15 LS-TTL loads.
The MM54HC242/MM74HC242 is a non-inverting buffer and the MM54HC243/MM74HC243 is an inverting buffer. Each device has one active high enable (GBA), and one active low enable (GAB). GBA enables the A outputs and

GAB enables the $B$ outputs. This device does not have Schmitt trigger inputs.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 12 ns
- TRI-STATE outputs
- Two way asynchronous communication
- High output current: 6 mA (74HC)
- Wide power supply range: 2-6V
- Low quiescent supply current: $80 \mu \mathrm{~A}$ (74HC)


## Connection Diagrams

Dual-In-Line Package


Dual-In-Line Package


## Truth Tables

| Control Inputs |  | Data Port Status |  |
| :---: | :---: | :---: | :---: |
| GAB | GBA | A | B |
| H | H | OUTPUT | Input |
| L | H | Isolated | Isolated |
| H | L | Isolated | Isolated |
| L | L | Input | OUTPUT |


| Control Inputs |  | Data Port Status |  |
| :---: | :---: | :---: | :---: |
| $\overline{\text { GAB }}$ | GBA | A | B |
| H | H | OUTPUT | Input |
| L | H | Isolated | Isolated |
| H | L | Isolated | Isolated |
| L | L | Input | OUTPUT |

MM54HC242/MM74HC242, MM54HC243/MM74HC243

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CO}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathbb{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{VCC}^{+}+1.5 \mathrm{~V}$ |
| DC Output Voltage ( $\mathrm{N}_{\text {OuT }}$ | -0.5 to $\mathrm{Vcc}_{\text {c }}$ |
| Clamp Diode Current ( (1/, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC $\mathrm{V}_{C C}$ or GND Current, per pin (lcc) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range (TsTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) |  |
| Temperature (T) (Soldering | sconds) $260^{\circ} \mathrm{C}$ |

## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 6 | V |
| DC Input or Output Voltage 0 ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{\|l\|} \hline 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{1}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri-State Output Leakage Current | $\begin{aligned} & V_{O U T}=V_{C C} \text { or } G N D \\ & \bar{G} A B=V_{I H}, G B A=V_{I L} \\ & (\bar{G} A B \text { and } G B A \text { only) } \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $\mathrm{I}_{\mathrm{CC}}$, and IOZ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics (MM54HC242/MM74HC242)

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $t_{P H L}, t_{P L H}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 18 | ns |
| $\mathrm{t}_{\mathrm{PZH}}, \mathrm{t}_{\mathrm{PZL}}$ | Maximum Output Enable <br> Time to Active Output | $\mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 17 | 28 | ns |
| $\mathrm{t}_{\mathrm{PHZ}}, \mathrm{t}_{\mathrm{PHL}}$ | Maximum Output Disable <br> Time from Active Output | $\mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 15 | 25 | ns |

## AC Electrical Characteristics MM54HC242/MM74HC242

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 80 \end{aligned}$ | $\begin{aligned} & 100 \\ & 150 \end{aligned}$ | $\begin{aligned} & 126 \\ & 190 \end{aligned}$ | $\begin{aligned} & 149 \\ & 224 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 22 \end{aligned}$ | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{aligned} & 30 \\ & 45 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 11 \\ & 18 \end{aligned}$ | $\begin{aligned} & 17 \\ & 26 \end{aligned}$ | $\begin{aligned} & 21 \\ & 32 \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PZ }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time to Active Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 75 \\ 100 \end{gathered}$ | $\begin{aligned} & 150 \\ & 200 \end{aligned}$ | $\begin{aligned} & 189 \\ & 252 \end{aligned}$ | $\begin{aligned} & 224 \\ & 298 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{array}{r} 45 \\ 60 \\ \hline \end{array}$ | ns <br> ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 13 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {tPHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time from Active Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{array}{r} 189 \\ 38 \\ 32 \\ \hline \end{array}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | ns <br> ns ns |
| ${ }_{\text {t }}^{\text {TLH }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output <br> Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation <br> Capacitance (Note 5) | (per buffer) $\begin{aligned} & \overline{\mathrm{G}}=V_{\mathrm{IH}}, \mathrm{G}=\mathrm{V}_{\mathrm{IL}} \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{G}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ |  | $\begin{array}{r} 12 \\ 50 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

MM54HC242/MM74HC242, MM54HC243/MM74HC243

AC Electrical Characteristics (MM54HC243/MM74HC243)
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{P L H}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 13 | 20 | ns |
| $\mathrm{t}_{\mathrm{PZH}}, \mathrm{t}_{\mathrm{PZL}}$ | Maximum Output Enable <br> Time to Active Output | $R_{\mathrm{L}}=\mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 17 | 28 | ns |
| $t_{\text {PHZ }}, t_{P L Z}$ | Maximum Output Disable <br> Time from Active Output | $R_{\mathrm{L}}=\mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 15 | 25 | ns |

## AC Electrical Characteristics мм54HC243/MM74HC243

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units. |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{tpLH}$ | Maximum Propagation Delay | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 58 \\ & 88 \\ & \hline \end{aligned}$ | $\begin{aligned} & 115 \\ & 165 \\ & \hline \end{aligned}$ | $\begin{array}{r} 145 \\ 208 \\ \hline \end{array}$ | $\begin{array}{r} 171 \\ 246 \\ \hline \end{array}$ | ns <br> ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 14 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 33 \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{aligned} & 34 \\ & 49 \\ & \hline \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ \hline 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 10 \\ & 14 \end{aligned}$ | $\begin{aligned} & 20 \\ & 28 \end{aligned}$ | $\begin{aligned} & 25 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \\ & \hline \end{aligned}$ | ns <br> ns |
| $\mathrm{t}_{\text {PZH }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time to Active Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  | $\begin{gathered} 75 \\ 100 \\ \hline \end{gathered}$ | $\begin{array}{r} 150 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & 189 \\ & 252 \end{aligned}$ | $\begin{array}{r} 224 \\ 298 \\ \hline \end{array}$ | ns <br> ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \\ \hline \end{array}$ |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 13 \\ & 17 \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time from Active Output | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{array}{r} 189 \\ 38 \\ 32 \\ \hline \end{array}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ${ }^{\text {t }}$ LLH, ${ }^{\text {t }}$ THL | Maximum Output <br> Rise and Fall <br> Time | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{array}{r} 90 \\ 18 \\ -15 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per buffer) $\begin{aligned} & \overline{\mathrm{G}}=V_{\mathrm{IH}}, G=V_{\mathrm{IL}} \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}}, \mathrm{G}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ |  | $\begin{aligned} & 12 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{Cout}^{\text {O }}$ | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HC244/MM74HC244 Octal TRI-STATE ${ }^{\circledR}$ Buffer

## General Description

These TRI-STATE buffers utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, and are general purpose high speed non-inverting buffers. They possess high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits achieve speeds comparable to low power Schottky devices, while retaining the advantage of CMOS circuitry, i.e., high noise immunity, and low power consumption. All three devices have a fanout of 15 LS-TTL equivalent inputs.
The MM54HC244/MM74HC244 is a non-inverting buffer and has two active low enables (1G and 2G). Each enable independently controls 4 buffers. This device does not have Schmitt trigger inputs.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and Ground.

Features

- Typical propagation delay: 12 ns
- TRI-STATE outputs for connection to system buses
- Wide power supply range: 2-6V
- Low quiescent supply current: $80 \mu \mathrm{~A}$ ( 74 series)
- Output current: 6 mA

Connection Diagram

## Dual-In-LIne Package



MM54HC244/MM74HC244
54HC244 (J) $\mathbf{7 4 H C 2 4 4 ( J , N ) ~}$

## Truth Table

| 1 $\overline{\mathbf{G}}$ | 1A | 1Y | $\mathbf{2} \overline{\mathbf{G}}$ | 2A | 2Y |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | L |
| L | H | H | L | H | H |
| H | L | Z | H | L | Z |
| H | H | Z | H | H | Z |

[^15]| Absolute Maximum Ratings（Notes $1 \& 2$ ） |  |
| :--- | ---: |
| Supply Voltage $\left(V_{\mathrm{CC}}\right)$ | -0.5 to +7.0 V |
| DC Input Voltage $\left(\mathrm{V}_{\text {IN }}\right)$ | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage $\left(\mathrm{V}_{\mathrm{OUT}}\right)$ | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current（ $\left.l_{\mathrm{IK}}, \mathrm{l}_{\mathrm{OK}}\right)$ | $\pm 20 \mathrm{~mA}$ |
| DC Output Current，per pin（louT） | $\pm 35 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current，per pin（ICC） | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range（ $\left.T_{S T G}\right)$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$（Note 3） | 500 mW |
| Lead Temperature $\left(\mathrm{T}_{\mathrm{L}}\right)$（Soldering 10 seconds） | $260^{\circ} \mathrm{C}$ |

## Operating Conditions



DC Electrical Characteristics（Note 4）

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{array}{r} 0.1 \\ 0.1 \\ 0.1 \end{array}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{\mathrm{IL}} \\ & \mid \text { IOUT } \mid \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| IN | Maximum Input Current ． | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri－State Output Leakage Current | $\begin{aligned} & V_{I N}=V_{I H}, \text { or } V_{I L} \\ & V_{O U T}=V_{C C} \text { or } G N D \\ & \bar{G}=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ${ }^{\text {ICC }}$ | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（ $\mathrm{V}_{\mathrm{OH}}$ ，and $\mathrm{V}_{\mathrm{OL}}$ ）occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $\mathrm{V}_{1 H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively．（The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（liN ， $I_{\mathrm{CC}}$ ，and $\mathrm{I}_{\mathrm{Oz}}$ ）occur for CMOS at the higher voltage and so the 6.0 V values should be used．

## AC Electrical Characteristics MM54HC244/MM74HC244

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 14 | 20 | ns |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Enable Delay to Active Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 17 | 28 | ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Disable Delay From Active Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 15 | 25 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)


Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.


## MM54HC245/MM74HC245 Octal TRI-STATE® ${ }^{\circledR}$ Transceiver

## General Description

These TRI-STATE bi-directional buffers utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, and are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. This circuit possesses the low power consumption and high noise immunity usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits.
Each device has an active low enable input $\overline{\mathrm{G}}$ and a direction control input, DIR. Whèn DIR is high, data flows from the $A$ inputs to the $B$ outputs. When DIR is low, data flows from the B inputs to the A outputs. The MM54HC245/ MM74HC245 transfers true data from one bus to the other.

This device can drive up to 15 LS-TTL Loads, and does not have Schmitt trigger inputs. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 14 ns
- Wide power supply range: 2-6V

E Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )

- Tri-State outputs for connection to bus oriented systems
- High output drive: 6 mA (minimum)


## Connection Diagram

Dual-In-Line Package


## Truth Table

| Control <br> Inputs |  | Operation |
| :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | DIR |  |
| L | L | B data to A bus |
| L | H | A data to B bus |
| H | X | Isolation |

$H=$ high level, $L=$ low level, $X=$ irrelevant

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (VCC) | -0.5 to +7.0 V |
| DC Input Voltage DIR and $\overline{\mathrm{G}}$ pins (VIN) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Input/Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lcD) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin ( ${ }_{\text {cCC }}$ ) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 se | conds) $260^{\circ} \mathrm{C}$ |

Operating Conditions
$\left.\begin{array}{cccc}\text { Supply Voltage }\left(V_{C C}\right) & 2 & \text { Min } & \text { Max }\end{array} \begin{array}{c}\text { Units } \\ \text { VC Input or Output Voltage }\end{array}\right)$

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{I L} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \leq 6.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 6.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Input Leakage <br> Current ( $\overline{\mathrm{G}}$ and DIR) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ to GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | MaximumTri-State Output Leakage Current | $\begin{aligned} & V_{O U T}=V_{C C} \text { or } G N D \\ & \bar{G}=V_{I H}, V_{I N}=V_{I H} \text { or } V_{I L} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $V_{I H}$ and $V_{I L}$ occur at $V_{C C}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l}_{\mathrm{I}} \mathrm{N}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $C_{L}=45 \mathrm{pF}$ | 13 | 17 | ns |
| $\mathrm{tPZH}^{\text {, }}$ tPZL | Maximum Output Enable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 33 | 42 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{tpLz}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 32 | 42 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{f}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{c c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$, <br> $t_{\text {PLH }}$ | Maximum Propagation Delay | $C_{L}=50 \mathrm{pF}$ $C_{L}=150 \mathrm{pF}$ |  | $29$ | $72$ | $88$ | $96$ | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  |  |  |  |  | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  | . 18 |  | 24 | ns |
|  |  | $C_{L}=150 \mathrm{pF}$ | 4.5 V | 18 | 24 | 29 | 32 | ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 18 \end{aligned}$ | $\begin{aligned} & 18 \\ & 01 \end{aligned}$ | $\begin{aligned} & 22 \\ & 29 \end{aligned}$ | $\begin{aligned} & 24 \\ & 32 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\begin{aligned} & \text { tpZH, } \\ & \text { tpZL }^{2} \end{aligned}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 80 \end{aligned}$ | $\begin{aligned} & 184 \\ & 216 \end{aligned}$ | $\begin{aligned} & 224 \\ & 260 \end{aligned}$ | $\begin{aligned} & 240 \\ & 284 \end{aligned}$ | ns ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 41 \end{aligned}$ | $\begin{aligned} & 46 \\ & 54 \end{aligned}$ | $\begin{aligned} & 56 \\ & 65 \end{aligned}$ | $\begin{aligned} & 60 \\ & 71 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 31 \\ & 36 \end{aligned}$ | $\begin{aligned} & 41 \\ & 47 \end{aligned}$ | $\begin{aligned} & 50 \\ & 57 \end{aligned}$ | $\begin{aligned} & 54 \\ & 62 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\begin{aligned} & t_{\mathrm{PHZ}} \\ & t_{\mathrm{PLZ}} \end{aligned}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 47 \\ & 33 \\ & 31 \end{aligned}$ | $\begin{gathered} 172 \\ 43 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 208 \\ 52 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 56 \\ 54 \\ \hline \end{gathered}$ | ns <br> ns ns |
| ${ }_{\text {t }}^{\text {TLH }}$, ${ }_{\text {t }}^{\text {THL }}$ | Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 20 \\ 6 \\ 5 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ |  |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ |  | $\begin{aligned} & 70 \\ & 12 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {IN/OUT }}$ | Maximum Input/Output Capacitance, A or B |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2}+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



## National Semiconductor

## MM54HC251/MM74HC251 8-Channel TRI-STATE ${ }^{\circledR}$ Multiplexer

## General Description

This 8-CHANNEL DIGITAL MULTIPLEXER with TRI-STATE outputs utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. Along with the high noise immunity and low power consumption of standard CMOS integrated circuits, it possesses the ability to drive 10 LS-TTL loads. The large output drive capability and TRI-STATE feature make this part ideally suited for interfacing with bus lines in a bus oriented system.
This multiplexer features both true $(\mathrm{Y})$ and complement (W) outputs as well as a STROBE input. The STROBE must be at a low logic level to enable this device. When the STROBE input is high, both outputs are in the high impedance state. When enabled, address information on the data select inputs determines which data input is routed to the Y and W
outputs. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay

Data Select to Y: 26 ns

- Wide supply range: $2-6 \mathrm{~V}$
- Low power supply quiescent current: $80 \mu \mathrm{~A}$ maximum (74HC)
- TRI-STATE outputs for interface to bus oriented systems


## Connection Diagram



TL/F/5328-1
MM54HC251/MM74HC251
54HC251 (J) 74HC251 (J,N)

## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Select |  |  | Strobe | Y | W |
| C | B | A |  |  |  |
| X | X | X | H | Z | Z |
| L | L | L | L | D0 | $\overline{\text { D0 }}$ |
| L | L | H | L | D1 | $\overline{\text { D1 }}$ |
| L | H | L | L | D2 | $\overline{\text { D2 }}$ |
| L | H | H | L | D3 | $\overline{\text { D3 }}$ |
| H | L | L | L | D4 | $\overline{\text { D4 }}$ |
| H | L | H | L | D5 | $\overline{\text { D5 }}$ |
| H | H | L | L | D6 | $\overline{\text { D6 }}$ |
| H | H | H | L | D7 | $\overline{\text { D7 }}$ |

$H=$ high logic level, $L=$ logic level
$X=$ irrelevant, $Z=$ high impedance (off)
D0, D1 . . D7 $=$ the level of the respective D input

## Logic Diagram




## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) 2 | 6 | V |
| DC Input or Output Voltage $\quad 0$ $\left(\mathrm{~V}_{\text {IN }}, V_{\text {OUT }}\right)$ | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{C C}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & V \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \text { v } \\ & \text { v } \\ & \text { v } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | 0 0 0 | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IOUT } \mid \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI- <br> STATE® Leakage <br> Current | $\begin{aligned} & \text { Strobe }=V_{C C} \\ & V_{\text {OUT }}=V_{C C} \text { or } G N D \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $I_{C C}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay A, B or $C$ to $Y$ |  | 26 | 35 | ns |
| tPHL, $^{\text {P PLH }}$ | Maximum Propagation Delay, A, B or C to W |  | 27 | 35 | ns |
| $\mathrm{tphL}^{\text {t }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay, Any D to Y |  | 22 | 29 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Any D to W |  | 24 | 32 | ns |
| $\mathrm{t}_{\text {PZH }}$, tPZL | Maximum Output Enable Time, W Output | $\begin{aligned} & R_{L}=1 \mathrm{k} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | 19 | 27 | ns |
| $\mathrm{t}_{\text {PZ }}, \mathrm{tPZL}$ | Maximum Output Enable Time, Y Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | 19 | 26 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{tPLZ}$ | Maximum Output Disable Time W Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 26 | 40 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time Y Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 27 | 35 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | V cc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay $A, B$ or $C$ to $Y$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 31 \\ & 26 \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 256 \\ 51 \\ 44 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}$, tPLH | Maximum Propagation Delay, A, B or C to W |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 95 \\ & 32 \\ & 27 \end{aligned}$ | $\begin{gathered} 205 \\ 41 \\ 35 \end{gathered}$ | 256 51 44 | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tPHL, tpLH | Maximum Propagation Delay, Any D to Y |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 27 \\ & 23 \end{aligned}$ | $\begin{array}{\|c\|} \hline 195 \\ 39 \\ 33 \end{array}$ | $\begin{gathered} 244 \\ 49 \\ 41 \end{gathered}$ | $\begin{gathered} 283 \\ 57 \\ 48 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay, Any D to W |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 29 \\ & 25 \end{aligned}$ | $\begin{array}{\|c\|} \hline 185 \\ 37 \\ 32 \end{array}$ | $\begin{gathered} 231 \\ 46 \\ 40 \end{gathered}$ | $\begin{gathered} \hline 268 \\ 54 \\ 46 \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time W Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 188 \\ 38 \\ 33 \end{gathered}$ | $\begin{aligned} & 218 \\ & 44 \\ & 38 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time Y Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 145 \\ & 29 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 181 \\ & 36 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 210 \\ & 42 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time W Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 29 \\ & 25 \end{aligned}$ | $\begin{gathered} 220 \\ 44 \\ 37 \end{gathered}$ | $\begin{gathered} 275 \\ 55 \\ 46 \end{gathered}$ | $\begin{aligned} & 319 \\ & 64 \\ & 54 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time Y Output | $R_{L}=1 k$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{aligned} & 195 \\ & 39 \\ & 33 \end{aligned}$ | $\begin{gathered} 244 \\ 49 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 283 \\ 57 \\ 48 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ HLL, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time | - | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 110 |  |  |  | pF |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## National Semiconductor

MM54HC253/MM74HC253

## Dual 4-Channel TRI-STATE ${ }^{\circledR}$ Multiplexer

## General Description

The MM54HC253/MM74HC253 utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to achieve the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the capability to drive 10 LS-TTL loads. The large output drive and TRI-STATE features of this device make it ideally suited for interfacing with bus lines in bus organized systems. When the output control input is taken high, the multiplexer outputs are sent into a high impedance state.
When the output control is held low, the associated multiplexer chooses the correct output channel for the given input signals determined by the select $A$ and $B$ inputs.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally and pinout compatible with the standard 54LS/74L.S logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 24 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
(1) Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads


## Connection Diagram

## Dual-In-Line Package



TL/F/5108-1
MM54HC253/MM74HC253
54HC253 (J) 74HC253 (J,N)
Truth Table

| Select <br> Inputs |  | Data Inputs |  |  |  |  | Output <br> Control |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| B | A | C0 | C1 | C2 | C3 | G | Y |
| X | X | X | X | X | X | H | Z |
| L | L | L | X | X | X | L | L |
| L | L | H | X | X | X | L | H |
| L | H | X | L | X | X | L | L |
| L | H | X | H | X | X | L | H |
| H | L | X | X | L | X | L | L |
| H | L | X | X | H | X | L | H |
| H | H | X | X | X | L | L | L |

[^16]$H=$ high level, $L=$ low level, $X=$ irrelevant, $Z=$ high impedance (off).

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0V |
| DC Input Voltage ( $\mathrm{V}_{1}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, $\mathrm{l}_{\text {OK }}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature (T) (Soldering 10 | onds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{HH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IOUT } \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \mid \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & \text { Strobe }=V_{C C} \\ & V_{\text {OUT }}=V_{C C} \text { or GND } \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (IIN, $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{I}_{\mathrm{oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathrm{V}_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{P L H}$ | Maximum Propagation <br> Delay, Select A or B to $Y$ | 24 | 30 | ns |  |
| $t_{\text {PHL }}, t_{P L H}$ | Maximum Propagation <br> Delay, any Data to $Y$ | 18 | 23 | ns |  |
| $t_{P Z H}, t_{P Z L}$ | Maximum Output Enable Time <br> Y Output to a Logic Level | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | 13 | 18 | ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time <br> Y Output to High Impedance State | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k}$ | 18 | 27 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select A or B to Y |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 131 \\ & 29 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{gathered} 158 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{aligned} & 198 \\ & 44 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{gathered} 237 \\ 53 \\ 45 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, any Data to $Y$ |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 99 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & 126 \\ & 28 \\ & 23 \\ & \hline \end{aligned}$ | $\begin{aligned} & 158 \\ & 35 \\ & 29 \end{aligned}$ | $\begin{gathered} 189 \\ 42 \\ 35 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 63 \\ & 14 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 113 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 135 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{tpLZ}$ | Maximum Output Disable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 135 \\ 30 \\ 25 \end{gathered}$ | $\begin{gathered} 169 \\ 38 \\ 31 \end{gathered}$ | $\begin{aligned} & 203 \\ & 45 \\ & 38 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }}$ THL, $\mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance (Note 5) | (per package) Outputs Enabled Outputs Disabled |  | $\begin{aligned} & 90 \\ & 25 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC-Switching Waveforms and Test Circuits.

## Logic Diagram

'HC253

MM54HC257/MM74HC257

National Semiconductor

## MM54HC257/MM74HC257 <br> Quad 2-Channel TRI-STATE ${ }^{\circledR}$ Multiplexer

## General Description

This QUAD 2-TO-1 LINE DATA SELECTOR/MULTIPLEXER utilizes microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. Along with the high noise immunity and low power dissipation of standard CMOS integrated circuits, it possesses the ability to drive LS-TTL loads. The large output drive capability coupled with the TRI-STATE feature make this device ideal for interfacing with bus lines in a bus organized system. When the OUTPUT CONTROL input line is taken high, the outputs of all four multiplexers are sent into a high impedance state. When the OUTPUT CONTROL line is low, the SELECT input chooses whether the A or B input is used.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

■ Typical propagation delay: 12 ns

- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)

- TRI-STATE outputs for connection to system buses.


## Connection Diagram

Dual-In-Line Package


TL/F/5329-1
MM54HC257/MM74HC257
54HC257 (J) 74HC257 (J,N)

Logic Diagram


TL/F/5329-2

MM54HC257/MM74HC257

## Truth Table

| Inputs |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Output <br> Control | Select | A | B | Output Y |
| H | X | X | X | Z |
| L | L | L | X | L |
| L | L | H | X | H |
| L | H | X | L | L |
| L | H | X | H | H |

[^17]$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2 \\ \text { Supply Voltage }\left(\mathrm{V}_{\mathrm{CC}}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(\mathrm{V}_{\mathrm{IN}}\right) & -1.5 \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(\mathrm{V}_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current (IIK, IOK) } & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (IOUT) } & \pm 35 \mathrm{~mA} \\ \text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (ICC) } & \pm 70 \mathrm{~mA} \\ \left.\text { Storage Temperature Range ( } \mathrm{I}_{\mathrm{STG}}\right) & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation }\left(\mathrm{P}_{\mathrm{D}}\right) \text { (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature }\left(T_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\left(\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad V_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\text {IL }} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri-State Output Leakage | $\begin{aligned} & V_{O U T}=V_{\text {CC }} \text { or } G N D \\ & O C=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{I}_{\mathbb{N}}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select to any Y Output | $C_{L}=45 \mathrm{pF}$ | 12 | 18 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, A or B to any Y Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 13 | 21 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time, any Y Output to a Logic Level | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 17 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable <br> Time, any Y Output to a High Impedance State | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 15 | 25 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Select to any Y Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 2.0 V | 50 | 100 | 125 | 150 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 2.0 V | 70 | 150 | 189 | 224 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 V | 10 | 20 | 25 | 30 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 4.5 V | 15 | 30 | 38 | 45 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 6.0 V | 9 | 17 | 21 | 25 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 6.0 V | 13 | 26 | 32 | 38 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, A or B to any Y Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 2.0 V | 50 | 110 | 137 | 165 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 2.0 V | 70 | 160 | 200 | 240 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 V | 12 | 22 | 28 | 33 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 4.5 V | 20 | 32 | 40 | 48 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 6.0 V | 10 | 19 | 24 | 33 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 6.0 V | 17 | 27 | 34 | 41 | ns |
| $t_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Any Y Output to a Logic Level | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 2.0 V | 75 | 150 | 189 | 224 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 2.0 V | 100 | 200 | 252 | 298 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 V | 15 | 30 | 38 | 45 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 4.5 V | 20 | 40 | 50 | 60 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 6.0 V | 13 | 26 | 32 | 38 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 6.0 V | 17 | 34 | 43 | 51 | ns |
| tpHZ, tpLZ | Maximum Output Disable Time, any Y Output to a High Inpedance State | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 2.0 V | 75 | 150 | 189 | 224 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 V | 15 | 30 | 38 | 45 | ns |
|  |  |  | 6.0 V | 13 | 26 | 32 | 38 | ns |
| ${ }^{\text {t }}$ HLL, $t_{\text {TLLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 2.0 V |  | 60 | 75 | 90 | ns |
|  |  |  | 4.5 V |  | 12 | 15 | 18 | ns |
|  |  |  | 6.0 V |  | 10 | 13 | 15 | ns |
| $C_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  |  |
|  |  | Enable |  | 30 |  |  |  | pF |
|  |  | Disabled |  | 8 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{I}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## 7 <br> National Semiconductor

## MM54HC259/MM74HC259 <br> 8-Bit Addressable Latch/3-to-8 Line Decoder

## General Description

This device utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to implement an 8 -bit addressable latch, designed for general purpose storage applications in digital systems.
The MM54HC259/MM74HC259 has a single data input (D), 8 latch outputs (Q1-Q8), 3 address inputs ( $A, B$, and $C$ ), a common enable input ( $E$ ), and a common CLEAR input. To operate this device as an addressable latch, data is held on the $D$ input, and the address of the latch into which the data is to be entered is held on the $\mathrm{A}, \mathrm{B}$, and C inputs. When ENABLE is taken low the data flows through to the addressed output. The data is stored when ENABLE transitions from low to high. All unaddressed latches will remain unaffected. With enable in the high state the device is deselected, and all latches remain in their previous state, unaffected by changes on the data or address inputs. To eliminate the possibility of entering erroneous data into the latches, the enable should be held high (inactive) while the address lines are changing.

If enable is held high and CLEAR is taken low all eight latches are cleared to a low state. If enable is low all latches except the addressed latch will be cleared. The addressed latch will instead follow the D input, effectively implementing a 3-to-8 line decoder.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 18 ns
- Wide supply range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)


## Connection Diagram



MM54HC259/MM74HC259
54HC259 (J) 74HC259 (J,N)
Truth Table

| Inputs |  | Outputs of <br> Addressed <br> Latch | Each <br> Other <br> Output | Function |
| :---: | :---: | :---: | :---: | :---: |
| Clear | $\overline{\mathbf{G}}$ | L | D | $\mathrm{Q}_{i 0}$ |
| Addressable Latch |  |  |  |  |
| H | H | $\mathrm{Q}_{i 0}$ | $\mathrm{Q}_{i 0}$ | Memory |
| L | L | D | L | 8-Line Decoder |
| L | H | L | L | Clear |

## Latch Selection Table

| Select Inputs |  | Latch <br> Addressed |  |
| :---: | :---: | :---: | :---: |
| C | B |  | Ld |
| L | L | 0 |  |
| L | L | H | 1 |
| L | H | L | 2 |
| L | H | H | 3 |
| H | L | L | 4 |
| H | L | H | 5 |
| H | H | L | 6 |
| H | H | H | 7 |

$H=$ high level, $L=$ low level.
$D=$ the level at the data input
$Q_{i 0}$ the level of $Q_{i}(i=0,1 \ldots 7$, as appropiate) before the indicated steady-state input conditions were established.
$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2 \text { ) } \\ \text { Supply Voltage }\left(\mathrm{V}_{\mathrm{CC}}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(\mathrm{V}_{\text {IN }}\right) & -1.5 \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(\mathrm{V}_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current (IIK, loK) } & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (louT) } & \pm 25 \mathrm{~mA} \\ \text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (ICC) } & \pm 50 \mathrm{~mA} \\ \text { Storage Temperature Range (TSTG) } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation ( } \mathrm{P}_{\mathrm{D}} \text { ) (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature }\left(\mathrm{T}_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(V) ${ }_{\text {cc }}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{array}{r} 1.9 \\ 4.4 \\ 5.9 \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or. } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| ${ }_{1}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{C}}$, and $\mathrm{IOz}_{\mathrm{O}}$ occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$\left(\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}\right.$ unless otherwise specified.)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Data to Output |  | 18 | 32 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Select to Output |  | 20 | 38 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Enable to Output |  | 20 | 35 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay <br> Clear to Output |  | 17 | 27 | ns |
| $t_{W}$ | Minimum Enable Pulse Width |  | 10 | 16 | ns |
| $t_{W}$ | Minimum Clear Pulse Width |  | 10 | 16 | ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  |  | 500 | ns |
| $t_{s}$ | Minimum Setup Time Select or <br> Data to Enable |  | 15 | 20 | ns |
| $t_{\text {H }}$ | Minimum Hold Time Data or <br> Address to Enable |  | -2 | 0 | ns |

AC Electrical Characteristics $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V}$

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 19 \\ & 17 \end{aligned}$ | $\begin{gathered} 180 \\ 37 \\ 32 \end{gathered}$ | $\begin{gathered} 225 \\ 46 \\ 40 \end{gathered}$ | $\begin{gathered} 250 \\ 52 \\ 45 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Select to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 72 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{gathered} 220 \\ 43 \\ 37 \end{gathered}$ | $\begin{gathered} 275 \\ 54 \\ 46 \end{gathered}$ | $\begin{gathered} 310 \\ 60 \\ 52 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Enable to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 65 \\ & 27 \\ & 23 \end{aligned}$ | $\begin{gathered} 200 \\ 40 \\ 35 \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 44 \end{gathered}$ | $\begin{gathered} 280 \\ 58 \\ 50 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay Clear to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{gathered} 150 \\ 31 \\ 26 \end{gathered}$ | $\begin{gathered} 190 \\ 39 \\ 32 \end{gathered}$ | $\begin{gathered} 210 \\ 44 \\ 37 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width Clear or Enable |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Setup Time Address or Data to Enable |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 15 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 19 \end{gathered}$ | $\begin{gathered} 150 \\ 28 \\ 25 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Address or Data to Enable | . | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -10 \\ & -2 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns <br> ns |
| $t_{\text {TLL }}, \mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ -\quad 19 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 80 |  | . |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Logic Diagram

MM54HC259/MM74HC259


TL/F/5006-2

## 7 National Semiconductor

## MM54HC266/MM74HC266 Quad 2-Input Exclusive NOR Gate

## General Description

This exclusive NOR gate utilizies microCMOSTM Technolo$\mathrm{gy}, 3.5$ micron silicon gate P -well CMOS, to achieve operating speeds similar to equivalent LS-TTL gates while maintaining the low power consumption and high noise immunity characteristic of standard CMOS integrated circuits. These gates are fully buffered and have a fanout of 10 LS-TTL loads. The MM54HC/MM74HC logic family is functionally as well as pin out compatible with the standard 54LS/74LS logic family. However, unlike the 'LS266 which is an open collector gate the 'HC266 has standard CMOS push-pull outputs. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 9 ns
- Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 series)
■ Output drive capability: 10 LS-TTL loads

- Push-pull output


## Connection Diagram

Dual-In-Line Package


TL/F/5330-1
MM54HC266/MM74HC266
54HC266 (J) 74HC266 (J,N)

## Truth Table

| Inputs |  | Outputs |
| :---: | :---: | :---: |
| A | B |  |
| L | L | $H$ |
| L | $H$ | L |
| $H$ | L | L |
| $H$ | $H$ | $H$ |

$Y=\overline{A \oplus B}=A B+\overline{A B}$


## Operating Conditions



## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | VCC | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{1}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { louT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL, tPLH | Maximum Propagation <br> Delay |  | 12 | 20 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}$ tPLH | Maximum Propagation Delay |  | 2.0 V | 60 | 120 | 151 | 179 | ns |
|  |  |  | 4.5 V | 12 | 24 | 30 | 36 | ns |
|  |  |  | 6.0 V | 10 | 20 | 26 | 30 | ns |
| ${ }^{\text {t }}$ HLL, ${ }^{\text {t }}$ LH | Maximum Output Rise and Fall Time |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  |  | - | 4.5 V | 8 | 15 | 19 | 22 | ns |
|  |  |  | 6.0 V | 7 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 25 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC273/MM74HC273 Octal D Flip-Flops With Clear

## General Description

These edge triggered flip-flops utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to implement D-type flip-flops. They possess high noise immunity, low power, and speeds comparable to low power Schottky TTL circuits. This device contains 6 master-slave flip-flops with a common clock and common clear. Data on the $D$ input having the specified setup and hold times is transferred to the Q output on the low to high transition of the CLOCK input. The CLEAR input when low, sets all outputs to a low state.
Each output can drive 10 low power Schottky TTL equivalent loads. The MM54HC273/MM74HC273 is functionally as well as pin compatible to the 54LS273/74LS273. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Connection Diagram

## Dual-In-Line Package



MM54HC273/MM74HC273
54HC273 (J) 74HC273 (J,N)

## Truth Table

(Each Flip-Flop)

| Inputs |  |  | Outputs |
| :---: | :---: | :---: | :---: |
| Clear | Clock | D | Q |
| L | X | X | L |
| H | $\uparrow$ | H | H |
| H | $\uparrow$ | L | L |
| H | L | X | $Q_{0}$ |

$H=$ High level (steady state)
$L=$ Low level (steady state)
$X=$ Don't Care
$\uparrow=$ Transition from low to high level
$Q_{0}=$ The level of $Q$ before the indicated steadystate input conditions were established

## Features

- Typical propagation delay: 18 ns
- Wide operating voltage range
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ ( 74 series)
- Output drive: 10 LSTTL loads


## Logic Diagram



TL/F/5331-2

Absolute Maximum Ratings (Notes 1 and 2) Operating Conditions

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{I}_{\mathrm{OK}}$ ) | 20 mA |
| DC Output Current, per pin (lout) | 25 mA |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ}$ |
| Power Dissipation (PD) (Note 3) | 500 |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 | nds) 26 |


|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| $\left(V_{I N}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { Iout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|{ }_{\text {lout }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|{ }_{\text {Iout }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{IN}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathrm{N}}$, $\mathrm{I}_{\mathrm{CC}}$, and I OZ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Output |  | 18 | 27 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to Output |  | 18 | 27 | ns |
| ${ }_{\text {trem }}$. | Minimum Removal Time, Clear to Clock |  | 10 | 20 | ns |
| ts | Minimum Set Up Time Data to Clock |  | 10 | 20 | ns |
| ${ }_{t} \mathrm{H}$ | Minimum Hold Time Clock to Data | $\because$ | -2 | 0 | ns |
| ${ }^{\text {t }}$ W | Minimum Pulse Width Clock or Clear |  | 10 | 16 | ns |

AC Electrical Characteristics $C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | V cc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \\ 27 \\ 31 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \end{aligned}$ | $\begin{gathered} 160 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 200 \\ 40 \\ 33 \end{gathered}$ | $\begin{gathered} 240 \\ 48 \\ 40 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay, Clear to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \end{aligned}$ | $\begin{gathered} 160 \\ 32 \\ 27 \end{gathered}$ | $\begin{gathered} 200 \\ 40 \\ 33 \end{gathered}$ | $\begin{gathered} 240 \\ 48 \\ 40 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Miṇimum Set Up Time Data to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | ns <br> ns <br> ns |
| $t_{H}$ | Minimum Hold Time Clock to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -10 \\ & -2 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{W}$ | Minimum Pulse Width Clock or Clear |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ HL, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) |  | 175 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MAR54HC280/MNT74HC280 <br> 9-Bit Odd/Even Parity Generator/Checker

## General Description

The MM54HC280/MM74HC280 utilizes microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, to achieve the high noise immunity and low power consumption of standard CMOS integrated circuits. It possesses the ability to drive 10 LS-TTL loads.
This parity generator/checker features odd/even outputs to facilitate operation of either odd or even parity applications. The word length capability is easily expanded by cascading devices. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 28 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads

Connection Diagram
Dual-In-Line Package


TL/F/5121-1
MM54HC280/MM74HC280
.- $54 \mathrm{HC} 280(\mathrm{~J}) \quad 74 \mathrm{HC} 280(\mathrm{~J}, \mathrm{~N})$

Function Table

| Numbers of Inputs A <br> thru 1 that are High | Outputs |  |
| :---: | :---: | :---: |
|  | इ Even | I Odd |
| $0,2,4,6,8$ | H | L |
| $1,3,5,7,9$ | L | H |

[^18]Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC)
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current (IIK, lok)
DC Output Current, per pin (lout)
DC V ${ }_{C C}$ or GND Current, per pin (IcC)
Storage Temperature Range (TSTG)
Power Dissipation (PD) (Note 3)
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| ( $\left.\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{VOH}^{\text {O }}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IouT } \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I \mathrm{~L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathrm{N}} \mathrm{N}$, $\mathrm{I}_{\mathrm{cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpHL $^{\text {t }}$ tPL | Maximum Propagation <br> Delay, Data to $\Sigma$ Even |  | 28 | 35 | ns |
| tpHL $^{\text {t tPLH }}$ | Maximum Propagation <br> Delay, Data to $\Sigma$ Odd |  | 28 | 35 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to $\Sigma$ Even |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 103 \\ 21 \\ 17 \end{gathered}$ | $\begin{gathered} 205 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 258 \\ 52 \\ 44 \end{gathered}$ | $\begin{gathered} 305 \\ 61 \\ 52 \end{gathered}$ | ns <br> ns ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to $\Sigma$ Odd |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 103 \\ 21 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 205 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 258 \\ 52 \\ 44 \\ \hline \end{gathered}$ | $\begin{array}{r} 305 \\ 61 \\ -52 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {TLH }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  | . |  | pF |
| $\mathrm{Cl}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



## General Description

This full adder performs the addition of two 4-bit binary numbers utilizing microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. The sum ( $\Sigma$ ) outputs are provided for each bit and the resultant carry (C4) is obtained from the fourth bit. These adders feature full internal look ahead across all four bits. This provides the system designer with partial look-ahead performance at the economy and reduced package count of a ripple-carry implementation.
The adder logic, including the carry, is implemented in its true form meaning that the end-around carry can be accomplished without the need for logic or level inversion. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Full-carry look-ahead across the four bits
- Systems achieve partial look-ahead performance with the economy of ripple carry
■ Wide supply range: 2 V to 6 V
- Low quiescent power consumption: $8 \mu \mathrm{~A}$ at $25^{\circ} \mathrm{C}$
- Low input current: <1 $\mu \mathrm{A}$

Typical Add Times

| Two | Two |
| :---: | :---: |
| 8 -Bit | $16-$ Bit |
| Words | Words |
| 25 ns | 45 ns |

## Connection Diagram

## Dual-In-Line Package



## Truth Table

|  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  |  |  | $\begin{aligned} & \text { Wh } \\ & \text { co } \end{aligned}$ | $\begin{gathered} \text { en } \\ =L \\ \hline \end{gathered}$ |  |  |  |  |  | $\begin{aligned} & \text { hen } \\ & =H \end{aligned}$ |  |  |  |  |
|  |  |  |  |  |  |  |  |  |  |  |  |  | $\begin{aligned} & \text { en } \\ & =\mathrm{L} \end{aligned}$ |  |  |  |  |  | $\begin{aligned} & \text { hen } \\ & =\mathrm{H} \end{aligned}$ |
| A1 | A3 | B1 | B3 | A2 | A4 | B2 | B4 | $\Sigma 1$ | $\Sigma 3$ | $\Sigma 2$ | $\Sigma 4$ | C2 | C4 | $\Sigma 1$ | $\Sigma 3$ | $\Sigma 2$ | $\Sigma 4$ | C2 | C4 |
|  | L |  |  | L |  |  |  |  | L |  | L |  |  |  | H. |  | L |  | L |
|  | H |  |  |  | L |  | L |  | H |  | L |  |  |  | L |  | H |  | L |
|  | L |  |  |  | L |  | L |  | H |  | L |  |  |  | L |  | H |  | L |
|  | H |  |  |  | L |  | L |  | L |  | H |  | , |  | H |  | H |  | L |
|  | L |  |  |  | H |  | L |  | L |  | H |  | L |  | H |  | H |  | L |
|  | H |  | L |  | H |  | L |  | H | H | H |  | L |  | L |  | L |  | H |
|  | L |  |  |  | H |  | L |  | H |  | H |  | L |  | L |  | L |  | H |
|  | H |  | H |  | H |  | L |  | L |  | L |  | H |  | H |  | L |  | H |
|  | L |  | L |  | L |  | H |  | L |  | H |  | L |  | H |  | H |  | L |
|  | H |  | L |  | L |  | H |  | H |  | H |  | L |  | L |  | L |  | H |
|  | L |  | H |  | L |  | H |  | H |  | H |  | L |  | L |  | L |  | H |
|  | H |  | H |  | L |  | H |  | L |  | L |  | H |  | H |  | L |  | H |
|  | L |  | L |  | H |  | H |  | L |  | ' |  | H |  | H |  | L |  | H |
|  | H |  | L |  | H |  | H |  | H |  | L |  | H |  | L |  | H |  | H |
|  | L |  | H | $\cdots$ | H |  | H |  | H |  | L |  | H |  | L |  | H |  | H |
|  | H |  | H |  | H |  | H |  | L |  | H |  | H |  | H |  | H |  | H |

[^19]

## Operating Conditions



## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IOUT } \mid \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {Out }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {IUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

- Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.

Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $\mathrm{l}_{\mathrm{I}}$, $\mathrm{I}_{\mathrm{cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | - Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {t }}{ }_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay From C0 to $\Sigma 1$ or $\Sigma 2$ |  | 16 | 24 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From C0 to $\Sigma 3$ |  | 16 | 24 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From C0 to $\Sigma 4$ |  | 16 | 24 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $\Sigma_{1}$ |  | 15 | 24 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From C0 to C4 |  | 11 | 17 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to C 4 |  | 12 | 17 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From C0 to $\Sigma 1$ or $\Sigma 2$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 188 \\ 37 \\ 32 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From C0 to $\Sigma 3$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \\ \hline \end{array}$ | $\begin{array}{r} 188 \\ 37 \\ 32 \\ \hline \end{array}$ | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From C0 to $\Sigma 4$ | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \\ \hline \end{array}$ |  | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $\Sigma_{1}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \\ \hline \end{array}$ | $\begin{gathered} 188 \\ 37 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From C0 to C4 |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 52 \\ & 17 \\ & 14 \end{aligned}$ | $\begin{array}{r} 125 \\ 25 \\ 21 \\ \hline \end{array}$ | $\begin{gathered} 156 \\ 31 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 188 \\ 38 \\ 31 \\ \hline \end{gathered}$ |  |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay From $A_{1}$ or $B_{1}$ to $C_{4}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 56 \\ & 18 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} 130 \\ 26 \\ 22 \\ \hline \end{array}$ | $\begin{gathered} 162 \\ 32 \\ 27 \\ \hline \end{gathered}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 28 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ | ns <br> ns ns |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance | . |  | 5 | 10 | 10 | 10 | $\mu \mathrm{F}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | $\mu \mathrm{F}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{s}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical.MM54/7?4C AC Switching Waveforms and Test Circuits.


TL/F/5332-2

## MM54HC292/MM74HC292, MM54HC294/MM74HC294 Programmable Frequency Dividers/Digital Timers

## General Description

These high speed dividers/timers utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads.
These programmable frequency dividers/digital timers contain 31 flip-flops ('HC292) or 15 flip-flops ('HC294) plus 30 gates on a single chip. The count modulo is under digital control of the inputs provided.
Both types feature an active-low clear input to initialize the state of all flip-flops. To facilitate incoming inspection, test points are provided (TP1, TP2, and TP3 on the 'HC292 and TP on the 'HC294). These test points are not intended to drive system loads. Both types feature two clock inputs; either one may be used for clock gating. (See the truth table below.)

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Count divider chain
- Digitally programmable from $2^{2}$ to $2^{n}$

$$
\text { ( } \mathrm{n}=31 \text { for 'HC292, } \mathrm{n}=15 \text { for 'HC294) }
$$

- Usable frequency range from DC to 30 MHz
- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum

- Easily cascadable

■ Output drive capability: 10 LS-TTL loads

## Connection Diagram


'HC292, 'HC294 Truth Table

| CLEAR | CLK 1 | CLK 2 | Q OUTPUT MODE |
| :---: | :---: | :---: | :---: |
| L | X | X | Cleared to L |
| H | $\uparrow$ | L | Count |
| H | L | $\uparrow$ | Count |
| H | H | X | Inhibit |
| H | X | H | Inhibit |



Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{l}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| tPHL tPLH | Maximum Propagation <br> Delay, CLK1, CLK2 to Q Output | $\cdots$ | 80 | 120 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, CLK1, CLK2 to TP Output |  | 80 |  | ns |
| tPHL | Maximum Propagation Delay, $\overline{\text { CLR }}$ to Q Output |  | 80 |  | ns |
| $\mathrm{tPHL}^{\text {l }}$ | Maximum Propagation Delay, $\overline{\mathrm{CLR}}$ to TP Output | $\overline{C L R}$ to TP Output | 80 |  | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, $\overline{\text { CLR }}$ to CLK1, CLK2 | $\overline{\mathrm{CLR}}$ to CLK1, CLK2 | 10 | 20 | ns |
| tw | Minimum Pulse Width $\overline{\mathrm{CLR}}$ to CLK1, CLK2 | CLK1, CLK2 | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \cdot \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 25 \end{gathered}$ | $\begin{array}{r} 3 \\ .18 \\ 21 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay, CLK1, CLK2 to Q Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 300 \\ 80 \\ 70 \\ \hline \end{gathered}$ | $\begin{aligned} & 600 \\ & 120 \\ & 100 \\ & \hline \end{aligned}$ | $\begin{aligned} & 750 \\ & 150 \\ & 125 \end{aligned}$ | $\begin{aligned} & 900 \\ & 180 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$, tpLH | Maximum Propagation Delay, CLK1, CLK2 to TP Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 380 \\ 80 \\ 70 \end{gathered}$ |  |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, CLR to Q Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 380 \\ 80 \\ 70 \end{gathered}$ |  |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tpHL | Maximum Propagation Delay, CLR to TP Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 380 \\ 80 \\ 70 \end{gathered}$ |  | . |  | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time CLR to CLK1, CLK2 |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, ${ }^{\text {T TLH }}$ | Maximum Output Rise and Fall Time <br> (Q Output) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{array}{r} 95 \\ .19 \\ 16 \\ \hline \end{array}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{W}$ | Minimum Pulse Width CLR, CLK1, CLK2 |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} 100 \\ 20 \\ 18 \\ \hline \end{array}$ | $\begin{array}{r} 120 \\ 24 \\ 20 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | $10$ | 10 | pF |

[^20]$I_{S}=C_{P D} V_{C C} f+I_{C}^{\prime} C$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Operation

A brief look at the digital timing capabilities will show that with a $1-\mathrm{MHz}$ input frequency, programming for $2^{10}$ will give a period of 1.024 ms , and $2^{20}$ will give a period of $1.05 \mathrm{~s}, 2^{26}$ will give a period of 1.12 min , and $2^{31}$ will give a period of 35.79 min .

The functional block diagram shows that the count modulo is controlled by an X/Y decoder connected to the modecontrol inputs of several flip-flops. These flip flops with mode controls each have a " $D$ " input connected to the parallel clock line and a " $T$ " input driven by the preceding stage. The parallel clock frequency is always the input frequency divided by four.
The $\mathrm{X} / \mathrm{Y}$ decoder output selected by the programming inputs goes low. While a mode control is low, the " $D$ " input of the flip-flop is enabled, and the signal from the parallel clock line ( $\mathrm{f}_{\mathrm{IN}} \div 4$ ) is passed to the " $T$ " input of the following stage. All the other mode controls are high enabling the " $T$ " inputs and causing each flip-flop in turn to divide by two.

## Functional block diagram (positive logic)

'HC292

MM54HC292/MM74HC292, MM54HC294/MM74HC294

| 'HC292 Function Table |  |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Programming Inputs |  |  |  |  | Frequency Division |  |  |  |  |  |  |  |
|  |  |  |  |  | Q |  | TP1 |  | TP2 |  | TP3 |  |
| E | D | C | B | A | Binary | Decimal | Binary | Decimal | Binary | Decimal | Binary | Decimal |
| L | L | L | L̇ | L | Inhibit | Inhibit Inhibit 48 | Inhibit | Inhibit Inhibit 512 512 | Inhibit Inhibit 217 217 | $\begin{array}{r} \text { Inhibit } \\ \text { Inhibit } \\ 131,072 \\ 131,072 \end{array}$ | Inhibit <br> Inhibit <br> 224 <br> 224 | $\begin{array}{r} \text { Inhibit } \\ \text { Inhibit } \\ 16,777,216 \\ 16,777,216 \end{array}$ |
| L | L | L | L | H | Inhibit |  | Inhibit |  |  |  |  |  |
| L | L | L | H | L | 22 |  | 29 |  |  |  |  |  |
| L | L | L | H | H | $2^{3}$ |  | $2^{9}$ |  |  |  |  |  |
| L | L | H | L | L | 24 | 16 | 29 | 512 | 217 | 131,072 | 224 | 16,777,216 |
| L | L | H | L | H | $2^{5}$ | 32 | 29 | 512 | 217 | 131,072 | 224 | 16,777,216 |
| L | L | H | H | L | $2^{6}$ | 64 | $2^{9}$ | 512 | 217 | 131,072 | 224 | 16,777,216 |
| L | L | H | H | H | 27 | 128 | 29 | 512 | 217 | 131,072 | 224 | 16,777,216 |
| L | H | L | L | L | $2^{8}$ | 256 | $2^{9}$ | 512 | 217 | 131,072 | 22 | 4 |
| L | H | L | L' | H | 29 | 512 | $2^{9}$ | 512 | 217 | 131,072 | 22 | 4 |
| L | H | L | H | L | 210 | 1,024 | 29 | 512 | 217 | 131,072 | 24 | 16 |
| L | H | L | H | H | 211 | 2,048 | 29 | 512 | 217 | 131,072 | 24 | 16 |
| L | H | H | L | L | $2^{12}$ | 4,096 | 29 | 512 | 217 | 131,072 | $2^{6}$ | 64 |
| L | H | H | L | H | $2^{13}$ | 8,192 | 29 | 512 | 217 | 131,072 | 26 | 64 |
| L | H | H | H | L | 214 | 16,384 | 29 | 512 | Disabled |  | $2^{8}$ | 256 |
| L | H | H | H | H | 215 | 32,768 | 29 | 512 | Disable |  | $2^{8}$ | 256 |
| H | L | L | L | L | 216 | 65,536 | 29 | 512 | $2^{3}$ | 8 | 210 | 1,024 |
| H | L | L | L | H | 217 | 131,072 | 29 | 512 | $2^{3}$ | 8 | 210 | 1,024 |
| H | L | L | H | L | $2^{18}$ | 262,144 | $2^{9}$ | 512 | 25 | 32 | 212 | 4,096 |
| H | L | L | H | H | 219 | 524,288 | 29 | 512 | 25 | 32 | $2^{12}$ | 4,096 |
| H | L | H | L | L | 220 | 1,048,576 | 29 | 512 | 27 | 128 | 214 | 16,384 |
| H | L | H | L | H | 221 | 2,097,152 | - $2^{9}$ | 512 | 27 | 128 | 214 | 16,384 |
| H | L | H | H | L | 222 | 4,194,304 | Disabled |  | $2^{9}$ | 512 | 216 | 65,536 |
| H | L | H | H | H | 223 | 8,388,608 | Disabled |  | 29 | 512 | 216 | 65,536 |
| H | H | L | L | L | 224 | 16,777,216 | $2^{3}$ | 8 | 211 | 2,048 | 218 | 262,144 |
| H | H | L | L | H | 225 | 33,554,432 | $2^{3}$ | 8 | 211 | 2,048 | 218 | 262,144 |
| H | H | L | H | L | 226 | 67,108,864 | 25 | 32 | 213 | 8,192 | 220 | 1,048,576 |
| H | H | L | H | H | 227 | 134,217,728 | 25 | 32 | 213 | 8,192 | 220 | 1,048,576 |
| H | H | H | L | L | 228 | 268,435,456 | 27 | 128 | 215 | 32,768 | 222 | 4,194,304 |
| H | H | H | L | H | 229 | 536,870,912 | 27 | 128 | 215 | 32,768 | 222 | 4,194,304 |
| H | H | H | H | L | 230 | 1,073,741,824 | 29 | 512 | 217 | 131,072 | 224 | 16,777,216 |
| H | H | H | H | H | $2^{31}$ | 2,147,483,648 | 29 | 512 | 217 | 131,072 | 224 | 16,777,216 |

## Functional block diagram (positive logic)

'HC294


TL/F/5333-7
'HC294 Function Table

| Programming Inputs |  |  |  | Frequency Division |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Q |  | TP |  |
| D | C | B | A | Binary | Decimal | Binary | Decimal |
| L | L | L | L | Inhibit | Inhibit | Inhibit | Inhibit |
| L | L | L | H | Inhibit | Inhibit | Inhibit | Inhibit |
| L | L | H | L | $2^{2}$ | 4 | $2^{9}$ | 512 |
| L | L | H | H | $2^{3}$ | 8 | $2^{9}$ | 512 |
| L | H | L | L | 24 | 16 | 29 | 512 |
| L | H | L | H | $2^{5}$ | 32 | 29 | 512 |
| L | H | H | L | $2^{6}$ | 64 | 29 | 512 |
| L | H | H | H | $2^{7}$ | 128 |  | Low |
| H | L | L | L | $2^{8}$ | 256 | $2^{2}$ | 4 |
| H | L | L | H | $2^{9}$ | 512 | $2^{3}$ | 8 |
| H | L | H | L | 210 | 1,024 | 24 | 16 |
| H | L | H | H | $2^{11}$ | 2,048 | $2^{5}$ | 32 |
| H | H | L | L | $2^{12}$ | 4,096 | $2^{6}$ | 64 |
| H | H | L | H | $2^{13}$ | 8,192 | $2^{7}$ | 128 |
| H | H | H | L | $2^{14}$ | 16,384 | $2^{8}$ | 256 |
| H | H | H | H | $2^{15}$ | 32,768 | $2^{9}$ | 512 |

## MM54HC298/MM74HC298 Quad 2-Multiplexers With Storage

## General Description

These high speed quad two input multiplexers with storage utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. Both circuits feature high noise immunity and low power consumption associated with CMOS circuitry, along with speeds comparable to low power Schottky TTL logic.
These circuits are controlled by the signals WORD SELECT and CLOCK. When the WORD SELECT input is taken low Word 1 (A1, B1, C1 and D1) is presented to the inputs of the flip-flops, and when WORD SELECT is high Word 2 (A2, B2, C2 and D2) is presented to the inputs of the flip-flops. The selected word is clocked to the output terminals on the negative edge of the clock pulse.

## Connection Diagram



All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{C}}$ and ground.

## Features

- Typical propagation delay,

Clock to output: 20 ns

- Wide power supply range: 2V-6V

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
■ Low input current: $1 \mu \mathrm{~A}$ maximum

Logic Diagram


## Truth Table

| Inputs |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Word <br> Select | Clock | $\mathbf{Q}_{\mathbf{A}}$ | $\mathbf{Q}_{\mathbf{B}}$ | $\mathbf{Q}_{\mathbf{C}}$ | $\mathbf{Q}_{\mathbf{D}}$ |
| L | $\downarrow$ | a1 | b 1 | c 1 | d 1 |
| H | $\downarrow$ | a2 | b 2 | c 2 | d 2 |
| X | H | $\mathrm{Q}_{\mathrm{AO}}$ | $\mathrm{Q}_{\mathrm{B} O}$ | $\mathrm{Q}_{\mathrm{C} O}$ | $\mathrm{Q}_{\mathrm{D} O}$ |


| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {K, }}$, IOK) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (Iout) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin ( $\mathrm{l}_{\mathrm{CC}}$ ) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10'se | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| V OL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{array}{ll}  & 0.1 \\ 0.1 \\ 0.1 \end{array}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (l$l_{I N}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Parameter |  |  | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {PPLH }}$ | Propagation Delay Time, Low-to-High Level Ouput |  |  | 21 | 32 | ns |
| tPHL | Propagation Delay Time, High-to-Low Level Output |  |  | 15 | 32 | ns |
| tw | Width of Clock Pulse, High or Low Level |  |  | 10 | 16 | ns |
| tsetup | Setup Time | Data |  | 5 | 20 | ns |
|  |  | Word Select |  | 10 | 20 |  |
| $\mathrm{t}_{\text {HOLD }}$ | Hold Time | Data |  | -2 | 0 | ns |
|  |  | Word Select |  | -2 | 0 |  |

## AC Electrical Characteristics

$\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter |  | Conditions | Vcc | $\begin{gathered} 54 \mathrm{HC} / 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ \hline \end{gathered}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ |  | Guaranteed Limits |  |  |  |
| ${ }_{\text {tpLH }}$ | Propagation Delay Time Low-to-High Level Output |  |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 75 \\ & 25 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 185 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{aligned} & 231 \\ & 46 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 278 \\ 56 \\ 47 \\ \hline \end{gathered}$ | ns <br> ns ns |
| ${ }_{\text {tPHL }}$ | Propagation Delay Time High-to-Low Level Output |  |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 75 \\ & 25 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 185 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 231 \\ 46 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 278 \\ 56 \\ 47 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| tw | Width of Clock Pulse High or Low Level |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 35 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} 100 \\ 20 \\ 18 \\ \hline \end{array}$ | $\begin{gathered} 120 \\ 24 \\ 21 \end{gathered}$ | ns <br> ns ns |
| ${ }^{\text {t }}$ THL, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time |  |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 90 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tsetup | Set-up Time | Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 35 \\ 5 \\ 4 \\ \hline \end{gathered}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | Word Select |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 40 \\ 10 \\ 9 \end{gathered}$ | $\begin{array}{r} 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ |  |
| thold | Hold Time | Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -10 \\ & -3 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ $\mathrm{ns}$ |
|  |  | Word Select |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & -10 \\ & -3 \\ & -2 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | 1 0 0 0 |  |

## Typical Applications

Figure 1 illustrates a BCD shift register that will shift an entire 4-bit BCD digit in one clock pulse.

When the word select input is high and the registers are clocked, the contents of register 1 is transferred (shifted) to register 2, etc. In effect, the BCD digits are shifted one position. In addition, this application retains a parallel-load capability which means that new BCD data can be entered into the entire register with one clock pulse. This arrangement can be modified to perform the shifting of binary data for any number of bit locations.

Another function that can be implemented with the MM54HC298/MM74HC298 is a register that can be designed specifically for supporting multiplier or division operations. Figure 2 is an example of a one place/two place shift register.
When word select is low and the register is clocked, the outputs of the arithmetic/logic units (ALU's) are shifted one place. When word select is high and the registers are clocked, the data is shifted two places.


FIGURE 1


FIGURE 2

## MM54HC299/MM74HC299

## 8-Bit TRI-STATE ${ }^{\circledR}$ Universal Shift Register

## General Description

This 8-bit TRI-STATE shift/storage register utilizes microCMOSTM Technology, 3.5 micron silicon gate' $P$-well CMOS. Along with the low power consumption and high noise immunity of standard CMOS integrated circuits, it has the ability to drive 15 LS-TTL loads. This circuit also features operating speeds comparable to the equivalent low power Schottky device.
The MM54HC299/MM74HC299 features multiplexed inputs/outputs to achieve full 8 -bit data handling in a single 20 -pin package. Due to the large output drive capability and TRI-STATE feature, this device is ideally suited for interfacing with bus lines in a bus oriented system.
Two function select inputs and two output control inputs are used to choose the mode of operation as listed in the function table. Synchronous parallel loading is accomplished by taking both function select lines S0 and S1 high. This places the TRI-STATE outputs in a high impedance state, which
permits data applied to the input/output lines to be clocked into the register. Reading out of the register can be done while the outputs are enabled in any mode. A direct overriding CLEAR input is provided to clear the register whether the outputs are enabled or disabled.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical operating frequency 40 MHz
- Typical propagation delay: 20 ns

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )

- High output drive for bus applications
- Low quiescent current: $1 \mu \mathrm{~A}$ maximum

Connection Diagram

## Dual-In-Line Package



| Mode | Inputs |  |  |  |  |  |  |  | Inputs/Outputs |  |  |  |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Clear | Function Select |  | Output Control |  | Clock | Serial |  | $A / Q_{A}$ | $B / Q_{B}$ | C/Qc | $D / Q_{D}$ | $E / Q_{E}$ | $\mathrm{F}^{\prime} \mathrm{Q}_{\mathrm{F}}$ | $\mathbf{G} / \mathbf{Q}_{\mathbf{G}}$ | $H / Q_{H}$ | $\mathbf{Q}_{\mathbf{A}}$, | $\mathbf{Q}_{\mathbf{H}}$ |
|  |  | S1 | so | $\overline{\text { G1 }} \dagger$ | $\overline{\text { G2 }} \dagger$ |  | SL | SR |  |  |  |  |  |  |  |  |  |  |
| Clear | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ |
| Hold | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{X} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\underset{\text { Lor } H}{X}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{AO}} \\ & \mathrm{Q}_{\mathrm{AO}} \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{B O} \\ & Q_{B 0} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{CO}} \\ & \mathrm{Q}_{\mathrm{CO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{DO}} \\ & \mathrm{Q}_{\mathrm{DO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{EO}} \\ & \mathrm{Q}_{\mathrm{EO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{FO}} \\ & \mathrm{Q}_{\mathrm{FO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{GO}} \\ & \mathrm{Q}_{\mathrm{GO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{HO}} \\ & \mathrm{Q}_{\mathrm{HO}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{AO}} \\ & \mathrm{Q}_{\mathrm{AO}} \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{HO}} \\ & \mathrm{Q}_{\mathrm{HO}} \end{aligned}$ |
| Shift Right | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\uparrow$ | $\begin{aligned} & x \\ & x \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{gathered} \mathrm{H} \\ \mathrm{~L} \end{gathered}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{An}} \\ & \mathrm{Q}_{\mathrm{An}} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Bn}} \\ & \mathrm{Q}_{\mathrm{Bn}} \end{aligned}$ | $\begin{aligned} & Q_{\mathrm{Cn}} \\ & Q_{\mathrm{Cn}} \end{aligned}$ | $Q_{D n}$ <br> $Q_{D n}$ | $\begin{aligned} & Q_{E n} \\ & Q_{E n} \\ & \hline \end{aligned}$ | $\begin{aligned} & Q_{F n} \\ & Q_{F n} \end{aligned}$ | $Q_{G n}$ $Q_{G n}$ | $\begin{aligned} & H \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{GN}} \\ & \mathrm{Q}_{\mathrm{GN}} \\ & \hline \end{aligned}$ |
| Shift Left | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & L \\ & L \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \uparrow \\ & \uparrow \end{aligned}$ | $\begin{gathered} \mathrm{H} \\ \mathrm{~L} \end{gathered}$ | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $Q_{B n}$ $Q_{B n}$ | $Q_{C n}$ <br> $Q_{C n}$ | $Q_{D n}$ $Q_{D n}$ | $\begin{aligned} & Q_{E n} \\ & Q_{E n} \end{aligned}$ | $\begin{aligned} & Q_{F n} \\ & Q_{F n} \end{aligned}$ | $Q_{G n}$ <br> $Q_{G n}$ | $\begin{aligned} & \mathrm{Q}_{\mathrm{Hn}} \\ & \mathrm{Q}_{\mathrm{Hn}} \end{aligned}$ | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $Q_{B n}$ $Q_{B n}$ | $\begin{gathered} H \\ L \end{gathered}$ |
| Load | H | H | H | X | X | $\uparrow$ | X | X | a | b | c | d | e | $f$ | g | h | a | h |

$\dagger$ When one or both controls are high the eight input/output terminals are disabled to the high-impedance state; however, sequential operation or clearing of the register is not affected.


| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  | $Q_{A^{\prime}} \& Q_{H^{\prime}}$ Outputs | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{louT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IOUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  | $A / Q_{A}$ thru $H / Q_{H}$ Outputs | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout } \leq 6.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {IUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \end{aligned}$ |
|  | $Q_{A}$, and $Q_{H}$, Outputs | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \|\mathrm{IOUT}\| \leq 4 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  | $A / Q_{A}$ thru $H / Q_{H}$ Outputs | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri-State Output <br> Leakage Currrent | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or } \\ & \text { GND } \\ & \bar{G}=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 0.5$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| $\mathrm{l} C \mathrm{C}$ | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \text { louT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current (IIN, ICC, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$

| Symbol | Parameter |  | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | - | 40 | 25 | MHz |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to $Q_{A^{\prime}}$ or $Q_{H^{\prime}}$ |  |  | 25 | 35 | ns |
| ${ }^{\text {tPHL }}$ | Maximum Propagation <br> Delay, Clear to $Q_{A^{\prime}}$ or $Q_{H^{\prime}}$ |  |  | 39 | 40 | ns |
| $\mathrm{tPHL}^{\text {, }}$ tPLH | Maximum Propagation Delay Clock to $Q_{A}-Q_{H}$ |  | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 25 | 35 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation Delay, Clear to $Q_{A}-Q_{H}$ |  | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 28 | 40 | ns |
| $\mathrm{t}_{\text {PZL }}$, tPZH | Maximum Enable Time |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 10 | 35 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Disable Time |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 18 | 25 | ns |
| ts | Minimum Set-Up Time | Select |  |  | 20 | ns |
|  |  | Data |  |  | 20 |  |
| $t_{H}$ | Minimum Hold Time | Select |  |  | 0 | ns |
|  |  | Data |  | : | 0 |  |
| tw | Minimum Pulse Width |  |  | 12 | 20 | ns |
| $t_{\text {REM }}$ | Clear Removal Time |  |  |  | 10 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns unless otherwise specified

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 5 25 29 | $\begin{gathered} 4 \\ 20 \\ 23 \\ \hline \end{gathered}$ | $\begin{array}{r} 3.5 \\ 18 \\ 20 \\ \hline \end{array}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}$, tPLH | Maximum Propagation <br> Delay Clock to $Q_{A^{\prime}}$ or $Q_{H^{\prime}}$ |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 27 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{array}{r} 170 \\ 38 \\ 35 \\ \hline \end{array}$ | $210$ $48$ $44$ | $\begin{gathered} 240 \\ 54 \\ 49 \\ \hline \end{gathered}$ |  |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay Clear to $\mathrm{Q}_{\mathrm{A}^{\prime}}$ or $\mathrm{Q}_{\mathrm{H}^{\prime}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 200 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 250 \\ 55 \\ 46 \end{gathered}$ | $\begin{gathered} 280 \\ 62 \\ 52 \end{gathered}$ |  |
| $t_{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to $Q_{A}-Q_{H}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 65 \\ 100 \\ \hline \end{gathered}$ | $\begin{aligned} & 170 \\ & 206 \end{aligned}$ | $\begin{aligned} & 210 \\ & 260 \\ & \hline \end{aligned}$ | $\begin{aligned} & 240 \\ & 295 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 27 \\ & 34 \end{aligned}$ | $\begin{aligned} & 38 \\ & 46 \end{aligned}$ | $\begin{aligned} & 48 \\ & 57 \end{aligned}$ | $\begin{aligned} & 54 \\ & 66 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 31 \end{aligned}$ | $\begin{aligned} & 35 \\ & 39 \end{aligned}$ | $\begin{aligned} & 44 \\ & 49 \end{aligned}$ | $\begin{aligned} & 49 \\ & 55 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Clock to $Q_{A}-Q_{H}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 70 \\ 110 \\ \hline \end{array}$ | $\begin{array}{r} 200 \\ 236 \\ \hline \end{array}$ | $\begin{array}{r} 250 \\ 295 \\ \hline \end{array}$ | $\begin{aligned} & 280 \\ & 325 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 30 \\ & 37 \\ & \hline \end{aligned}$ | $\begin{aligned} & 44 \\ & 52 \\ & \hline \end{aligned}$ | $\begin{aligned} & 55 \\ & 65 \\ & \hline \end{aligned}$ | $\begin{aligned} & 62 \\ & 75 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 26 \\ & 32 \end{aligned}$ | $\begin{aligned} & 38 \\ & 46 \end{aligned}$ | $\begin{aligned} & 46 \\ & 57 \end{aligned}$ | $\begin{aligned} & 52 \\ & 64 \end{aligned}$ | ns <br> ns |

## AC Electrical Characteristic (Continued)

$C_{\mathrm{L}}=50 \mathrm{pF}$ ns unless otherwise specified

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PZH, }}, t_{\text {PZL }}$ | Maximum Output Enable | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 90 \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} 160 \\ 220 \\ \hline \end{array}$ | $\begin{aligned} & 200 \\ & 275 \\ & \hline \end{aligned}$ | $\begin{array}{r} 225 \\ 310 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 32 \\ & 44 \end{aligned}$ | $\begin{aligned} & 40 \\ & 55 \end{aligned}$ | $\begin{aligned} & 45 \\ & 62 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 19 \\ & 24 \end{aligned}$ | $\begin{aligned} & 28 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & 34 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHz }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{gathered} 160 \\ 32 \\ 28 \end{gathered}$ | $\begin{gathered} 200 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 38 \end{gathered}$ | ns <br> ns ns |
| ts | Minimum Set Up Time, Data Select $S_{L}$ or $S_{R}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{\|c\|} \hline 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 140 \\ 28 \\ 25 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Data Select, $\mathrm{S}_{\mathrm{L}}$ or $\mathrm{S}_{\mathrm{R}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Clear Removal Time | '. | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 10 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 10 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{array}{r} 10 \\ 10 \\ 10 \\ \hline \end{array}$ | ns <br> ns ns |
| ${ }^{\text {tw }}$ | Minimum Fulse Width, Clock and Clear | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{\|c\|} \hline 100 \\ 20 \\ 17 \end{array}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{array}{r} 140 \\ 28 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  |  |  | 500 | 500 | 500 | ns |
| $\mathrm{t}_{\text {THL }}, \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | ns <br> ns ns |
| $\mathrm{CPD}^{\text {d }}$ | Power Dissipation Capacitance | Outputs Enabled Outputs Disabled |  | $\begin{array}{\|l\|} \hline 240 \\ 110 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Tri-State Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines, the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



# MM54HC354/MM74HC354, MM54HC356/MM74HC356 8-Channel TRI-STATE ${ }^{\circledR}$ Multiplexers with Latches 

## General Description

The MM54HC354/MM74HC354 and MM54HC356/ MM74HC356 utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. They exhibit the high noise immunity and low power dissipation of standard CMOS integrated circuits, along with the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
These data selectors/multiplexers contain full on-chip binary decoding to select one of eight data sources. The data select address is stored in transparent latches that are enabled by a low level address on pin 11, $\overline{\text { SC: }}$ Data on the 8 input lines is stored in a parallel input/output register which in the MM54HC354/MM74HC354 is composed of 8 transparent latches enabled by a low level on pin $9, \overline{\mathrm{DC}}$, and in the MM54HC356/MM74HC356 is composed of 8 edge-triggered flip-flops, clocked by a low to high transition on pin 9, CLK. Both true ( Y ) and complementary (W) TRI-STATE outputs are available on both devices.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pinout compatible with the standard 54LS/74LS-TTL logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Transparent latches on data select inputs

■ Choice of data registers:
Transparent ('354)
Edge-triggered ('356)

- TRI-STATE complementary outputs with fan-out of 15 LS-TTL loads
- Typical propagation delay:

Data to output ('354): 32 ns
Clock to output ('346): 35 ns

- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum
- Low input current: $1 \mu \mathrm{~A}$ maximum


## Function Table

| Inputs |  |  |  |  |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Select $\dagger$ |  |  | $\begin{gathered} \begin{array}{c} \text { Data } \\ \text { Control } \end{array} \\ \text { 'HC354 } \\ \overline{D C} \end{gathered}$ | Clock 'HC356 CLK | Output <br> Enables |  |  |  |  |
| S1 | S2 | So |  |  | $\overline{\mathrm{G}} 1$ | G2 | G3 | W | Y |
| X | X | X | X | X | H | X | X | Z | Z |
| X | X | X | X | X | X | H | X | Z | Z |
| X | X | X | X | $x$ | X | X | L | Z | Z |
| L | L | L | L | $\uparrow$ | L | L | H | D0 | D0 |
| L | L | L | H | HorL | L | L | H | $\overline{\mathrm{D}} \mathrm{O}_{\mathrm{n}}$ | D0n |
| L | L | H | L | $\uparrow$ | L | L | H | D1 | D1 |
| L | L | H | H | HorL | L | L | H | $\overline{\mathrm{D}} 1_{n}$ | D1n |
| L | H | L | L | $\uparrow$ | L | L | H | D2 | D2 |
| L | H | L. | H | HorL | L | L | H | $\overline{\mathrm{D}} 2_{\mathrm{n}}$ | D2n |
| L | H | H | L | $\uparrow$ | L. | L | H | D3 | D3 |
| L | H | H | H | HorL | L | L | H | $\stackrel{\rightharpoonup}{\mathrm{D}} 3_{\mathrm{n}}$ | D3 ${ }_{\text {n }}$ |
| H | L | L | L | $\uparrow$ | L | , | H | D4 | D4 |
| H | L | L | H | HorL | L |  | H | $\overline{\mathrm{D}} 4_{\mathrm{n}}$ | D4n |
| H | L | H | L | $\uparrow$ | L | L | H | D5 | D5 |
| H | L | H | H | H or L | L | L | H | $\overline{\mathrm{D}} 5_{\mathrm{n}}$ | $D 5_{n}$ |
| H | H | L | L | $\uparrow$ | L | L | H | D6 | D6 |
| H | H | L | H | HorL | L | L | H | $\overline{\mathrm{D}} \mathrm{V}_{\mathrm{n}}$ | $D 6_{n}$ |
| H | H | H | L | $\uparrow$ | L | L | H | $\overline{\text { D }} 7$ | D7 |
| H | H | H | H | HorL | L | L | H | $\overline{\mathrm{D}} 7_{\mathrm{n}}$ | D7n |

[^21]| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (VCC) -0. | -0.5 V to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{1 \mathrm{~N}}$ ) -1.5V | -1.5 V to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) $\quad-0.5 \mathrm{~V}$ | -0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lcD) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC V CC or GND Current, per pin (lcc) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range ( TSTG) $^{\text {a }}$-65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | seconds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) 2 | 6 | V |
| DC Input or Output Voltage 0 ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | , | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{VOH}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \\ 4.5 \\ 6.0 \\ \hline \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { OUTT } \mid<20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{array}{ll} 0.1 \\ 0.1 \\ 0.1 \end{array} .$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|{ }_{\text {louT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output <br> Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or } \mathrm{GND} \\ & \mathrm{G} 1=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{U U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , ${ }^{\mathrm{I} C}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$
MM54HC354/MM74HC354

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay D0-D7 to either Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 32 | 46 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $\overline{D C}$ to either Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 38 | 53 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay S0-S2 to either Output | $C_{L}=45 \mathrm{pF}$ | 40 | 56 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $\overline{\mathrm{SC}}$ to either Output | $C_{L}=45 \mathrm{pF}$ | 42 | 58 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 17 | 24 | ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 23 | 32 | ns |
| $\mathrm{ts}_{5}$ | Minimum Set-Up Time DO-D7 to $\overline{\mathrm{DC}}, \mathrm{SO}$-S2 to $\overline{\mathrm{SC}}$ |  | 3 | 10 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time D0-D7 to $\overline{\mathrm{CC}}, \mathrm{SO}-\mathrm{S} 2$ to $\overline{\mathrm{SC}}$ |  | 0 | , 5 | ns |
| tw | Minimum Pulse Width, $\overline{\mathrm{SC}}$ or $\overline{\mathrm{DC}}$ |  | 10 | 15 | ns |

MM54HC356/MM74HC356

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay CLK to either Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 35 | 50 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay S0-S2 to either Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 40 | 56 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $\overline{\mathrm{SC}}$ to either Output | $C_{L}=45 \mathrm{pF}$ | 42 | 58 | ns |
| $\mathrm{t}_{\text {PZH, }}$ tpZL | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \hline \end{aligned}$ | 17 | 24 | ns |
| $\mathrm{t}_{\mathrm{PH} \mathrm{Z}, \mathrm{t}_{\text {PL }} \mathrm{Z}}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 23 | 32 | ns |
| ts | Minimum Set-Up Time DO-D7 to CLK, S0-S2 to $\overline{\mathrm{SC}}$ |  | 3 | 10 | ns |
| $t_{H}$ | Minimum Hold Time D0-D7 to CLK, S0-S2 to $\overline{\text { SC }}$ |  | 0 | 5 | ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width, $\overline{\text { SC }}$ or CLK |  | 10 | 15 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0-6.0 \mathrm{~V}, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)
MM54HC354/MM74HC354

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {tPHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay D0-D7 to either Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 90 \\ 100 \end{gathered}$ | $\begin{aligned} & 235 \\ & 275 \end{aligned}$ | $\begin{aligned} & 294 \\ & 344 \end{aligned}$ | $\begin{aligned} & 352 \\ & 412 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 40 \end{aligned}$ | $\begin{aligned} & 47 \\ & 55 \end{aligned}$ | $\begin{aligned} & 59 \\ & 68 \end{aligned}$ | $\begin{aligned} & 70 \\ & 83 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 26 \\ & 32 \end{aligned}$ | $\begin{aligned} & 40 \\ & 46 \end{aligned}$ | $\begin{aligned} & 50 \\ & 58 \end{aligned}$ | $\begin{aligned} & 60 \\ & 69 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{tpLH}$ | Maximum Propagation Delay $\overline{D C}$ to either Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 115 \\ & 125 \end{aligned}$ | $\begin{aligned} & 270 \\ & 310 \end{aligned}$ | $\begin{aligned} & 337 \\ & 387 \end{aligned}$ | $\begin{aligned} & 405 \\ & 465 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 40 \\ & 46 \\ & \hline \end{aligned}$ | $\begin{aligned} & 54 \\ & 62 \end{aligned}$ | $\begin{array}{r} 68 \\ 78 \\ \hline \end{array}$ | $\begin{aligned} & 82 \\ & 93 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 32 \\ & 38 \end{aligned}$ | $\begin{aligned} & 46 \\ & 52 \end{aligned}$ | $\begin{aligned} & 58 \\ & 66 \end{aligned}$ | $\begin{aligned} & 69 \\ & 78 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tPHL tPLH | Maximum Propagation Delay S0-S2 to either Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 120 \\ & 130 \end{aligned}$ | $\begin{aligned} & 285 \\ & 325 \end{aligned}$ | $\begin{array}{r} 356 \\ 406 \end{array}$ | $\begin{aligned} & 427 \\ & 488 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 42 \\ & 50 \end{aligned}$ | $\begin{aligned} & 57 \\ & 65 \end{aligned}$ | $\begin{aligned} & 71 \\ & 81 \end{aligned}$ | $\begin{aligned} & 86 \\ & 97 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 34 \\ & 40 \end{aligned}$ | $\begin{aligned} & 48 \\ & 55 \end{aligned}$ | $\begin{aligned} & 60 \\ & 69 \end{aligned}$ | $\begin{aligned} & 72 \\ & 82 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{tPLH}$ | - Maximum Propagation Delay $\overline{\mathrm{SC}}$ to either Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 120 \\ & 110 \\ & \hline \end{aligned}$ | $\begin{aligned} & 300 \\ & 340 \\ & \hline \end{aligned}$ | $\begin{aligned} & 375 \\ & 425 \\ & \hline \end{aligned}$ | $\begin{aligned} & 450 \\ & 510 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 52 \end{aligned}$ | $\begin{aligned} & 60 \\ & 68 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{gathered} 90 \\ 102 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 36 \\ & 42 \end{aligned}$ | $\begin{aligned} & 51 \\ & 58 \end{aligned}$ | $\begin{aligned} & 64 \\ & 72 \end{aligned}$ | $\begin{aligned} & 77 \\ & 87 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {P }} \mathrm{H}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 60 \end{aligned}$ | $\begin{aligned} & 125 \\ & 165 \end{aligned}$ | $\begin{aligned} & 156 \\ & 206 \end{aligned}$ | $\begin{aligned} & 188 \\ & 248 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 18 \\ & 25 \end{aligned}$ | $\begin{aligned} & 25 \\ & 33 \end{aligned}$ | $\begin{aligned} & 31 \\ & 41 \end{aligned}$ | $\begin{array}{r} 38 \\ +\quad 49 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 15 \\ & 21 \end{aligned}$ | $\begin{aligned} & 21 \\ & 28 \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \end{aligned}$ | $\begin{aligned} & 32 \\ & 42 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 68 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 165 \\ & 33 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{gathered} 206 \\ 40 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 248 \\ 46 \\ 42 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ts | Minimum Set-Up Time D0-D7 to $\overline{\mathrm{DC}}, \mathrm{SO} 0-\mathrm{S} 2$ to $\overline{\mathrm{SC}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 6 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 60 \\ & 13 \\ & 13 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time DO-D7 to $\overline{\mathrm{DC}}, \mathrm{SO}-\mathrm{S} 2$ to $\overline{\mathrm{SC}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | 5 5 5 | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | ns <br> ns <br> ns |
| tw | Minimum Pulse Width $\overline{\mathrm{SC}}$ or $\overline{\mathrm{DC}}$ | - | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 80 \\ & 16 \\ & 15 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 120 \\ & 27 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{5}, t_{f}$ | Maximum Input Rise and Fall Time ${ }^{\text { }}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {the }}$, ${ }_{\text {THL }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | (per package) Active TRI-STATE |  | $\begin{array}{r} 150 \\ 50 \\ \hline \end{array}$ | . |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{Clin}^{\text {I }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)
MM54HC356/MM74HC356

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay CLK to either Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 110 \end{aligned}$ | $\begin{aligned} & 225 \\ & 295 \end{aligned}$ | $\begin{aligned} & 318 \\ & 369 \end{aligned}$ | $\begin{aligned} & 338 \\ & 442 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 36 \\ & 42 \end{aligned}$ | $\begin{aligned} & 51 \\ & 59 \end{aligned}$ | $\begin{aligned} & 63 \\ & 73 \end{aligned}$ | $\begin{aligned} & 76 \\ & 90 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 28 \\ & 34 \end{aligned}$ | $\begin{aligned} & 43 \\ & 50 \end{aligned}$ | $\begin{aligned} & 53 \\ & 63 \end{aligned}$ | $\begin{aligned} & 64 \\ & 75 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay S0-S2 to either Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 120 \\ & 130 \end{aligned}$ | $\begin{aligned} & 285 \\ & 325 \end{aligned}$ | $\begin{aligned} & 356 \\ & 406 \end{aligned}$ | $\begin{aligned} & 427 \\ & 488 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 42 \\ & 50 \end{aligned}$ | $\begin{aligned} & 57 \\ & 65 \end{aligned}$ | $\begin{aligned} & 71 \\ & 81 \end{aligned}$ | $\begin{aligned} & 86 \\ & 97 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 34 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 48 \\ & 55 \end{aligned}$ | $\begin{aligned} & 60 \\ & 69 \\ & \hline \end{aligned}$ | $\begin{aligned} & 72 \\ & 82 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $\overline{\mathrm{SC}}$ to either Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 120 \\ 110 \\ \hline \end{array}$ | $\begin{aligned} & 300 \\ & 340 \end{aligned}$ | $\begin{aligned} & 375 \\ & 425 \end{aligned}$ | $\begin{aligned} & 450 \\ & 510 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 52 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 68 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{gathered} 90 \\ 102 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 36 \\ & 42 \end{aligned}$ | $\begin{aligned} & 51 \\ & 58 \\ & \hline \end{aligned}$ | $\begin{aligned} & 64 \\ & 72 \end{aligned}$ | $\begin{aligned} & 77 \\ & 87 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {t }}$ PZH, $\mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{array}{r} 125 \\ 165 \\ \hline \end{array}$ | $\begin{array}{r} 156 \\ 206 \\ \hline \end{array}$ | $\begin{array}{r} 188 \\ 248 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 18 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 33 \end{aligned}$ | $\begin{aligned} & 31 \\ & 41 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 49 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 15 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 28 \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 32 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {P }}$ PHZ, tpLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 68 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 206 \\ 41 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 248 \\ 49 \\ 42 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set-Up Time DO-D7 to CLK, S0-S2 to $\overline{\mathrm{SC}}$ | $\cdot$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 6 \\ & 3 \\ & 3 \end{aligned}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time D0-D7 to CLK, S0-S2 to $\overline{\mathrm{SC}}$ |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| tw | Minimum Pulse Width $\overline{\mathrm{SC}}$ to CLK |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 30 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 80 \\ & 16 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time | , | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{array}{\|c\|} \hline 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}$ LH, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | ns ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per package) Active TRI-STATE |  | $\begin{array}{\|c} 150 \\ 50 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

[^22]MM54HC354/MM74HC354, MM54HC356/MM74HC356
'HC354 Logic Diagram


## 'HC356 Logic Diagram



# MM54HC365/MM74HC365 Hex TRI-STATE® Buffer MM54HC366/MM74HC366 Inverting Hex TRI-STATE Buffer MM54HC367/MM74HC367 Hex TRI-STATE Buffer MM54HC368/MM74HC368 Inverting Hex TRI-STATE Buffer 

## General Description

These TRI-STATE buffers are general purpose high speed inverting and non-inverting buffers that utilize microCMOSTM Technology, 3.5 micron silicon gate $P$-well CMOS. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power dissipation of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits. All 4 circuits are capable of driving up to 15 low power Schottky inputs.
The MM54/74HC366 and the MM54/74HC368 are inverting buffers, where as the MM54/74HC365 and the MM54/ 74HC367 are non-inverting buffers. The MM54/74HC365 and the MM54/74HC366 have two Tri-State control inputs ( $\overline{\mathrm{G} 1}$ and $\overline{\mathrm{G} 2}$ ) which are NORed together to control all six
gates. The MM54/74HC367 and the MM54/74HC368 also have two output enables, but one enable ( $\overline{\mathrm{G} 1}$ ) controls 4 gates and the other ( $\overline{\mathrm{G} 2}$ ) controls the remaining 2 gates.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 15 ns
- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$

■ Low input current: $1 \mu \mathrm{~A}$ maximum

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 series)
- Output drive capability: 15 LS-TTL loads


## Connection Diagram Dual-In-Line Packages



54HC365 (J) 74HC365 (J,N)


MM54HC367/MM74HC367
54HC367 (J) 74HC367 (J,N)


MM54HC366/MM74HC366
54HC366 (J) 74HC366 (J,N)


MM54HC368/MM74HC368
TL/F/5209-4
54HC368 (J) 74HC368 (J,N)


Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.
MM54HC365/MM74HC365, MM54HC366/MM74HC366


AC Electrical Characteristics мM54НС365/ММ74НС365
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tpLH}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 15 | 22 | ns |
| $\mathrm{t}_{\text {PZH, }}$, $\mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 29 | 40 | ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 25 | 36 | ns |

## AC Electrical Characteristics мм54НС365/Мм74НС365

$\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathbf{V}_{\mathbf{C c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 35 \\ 45 \\ 14 \\ 17 \\ 11 \\ 15 \end{array}$ | $\begin{aligned} & 105 \\ & 135 \\ & 24 \\ & 29 \\ & 19 \\ & 24 \end{aligned}$ | $\begin{gathered} 130 \\ 168 \\ 30 \\ 36 \\ 24 \\ 30 \end{gathered}$ | $\begin{aligned} & 150 \\ & 205 \\ & 36 \\ & 45 \\ & 28 \\ & 36 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 98 \\ & 31 \\ & 38 \\ & 25 \\ & 29 \\ & \hline \end{aligned}$ | $\begin{gathered} 230 \\ 245 \\ 44 \\ 53 \\ 35 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 287 \\ 306 \\ 55 \\ 66 \\ 43 \\ 51 \end{gathered}$ | $\begin{gathered} 345 \\ 367 \\ 66 \\ 80 \\ 52 \\ 62 \\ \hline \end{gathered}$ |  |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{tplZ}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 58 \\ & 26 \\ & 22 \end{aligned}$ | $\begin{gathered} 175 \\ 44 \\ 37 \end{gathered}$ | $\begin{gathered} 218 \\ 55 \\ 46 \end{gathered}$ | $\begin{gathered} 260 \\ 66 \\ 55 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLL }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance (Note 5) | Any Enabled A Input Any Disabled A Input |  | $\begin{aligned} & 45 \\ & 8 \end{aligned}$ |  |  |  | pF <br> pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Truth Table

| Inputs |  |  | Output |
| :---: | :---: | :---: | :---: |
| $\overline{\text { G1 }}$ | G2 | A |  |
| H | X | X | Z |
| X | H | X | Z |
| L | L | H | H |
| L | L | L | L |

## AC Electrical Characteristics мМ54НСЗ66/ММ74НСз66

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 18 | ns |
| $\mathrm{t}_{\text {PZL }}, \mathrm{t}_{\text {PZH }}$ | Maximum Output Enable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 29 | 40 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 25 | 36 | ns |

## AC Electrical Characteristics мм54НСз66/Мм74нСз66

$\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 33 \\ & 43 \\ & 12 \\ & 16 \\ & 10 \\ & 14 \end{aligned}$ | $\begin{gathered} \hline 82 \\ 107 \\ 19 \\ 26 \\ 16 \\ 22 \end{gathered}$ | $\begin{gathered} 102 \\ 134 \\ 24 \\ 32 \\ 20 \\ 27 \end{gathered}$ | $\begin{gathered} 125 \\ 160 \\ 30 \\ 39 \\ 24 \\ 33 \end{gathered}$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns |
| ${ }_{\text {t }}$ PZH, ${ }_{\text {t }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 98 \\ & 31 \\ & 38 \\ & 25 \\ & 29 \\ & \hline \end{aligned}$ | $\begin{gathered} 230 \\ 245 \\ 44 \\ 53 \\ 35 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 287 \\ 306 \\ 55 \\ 66 \\ 43 \\ 51 \end{gathered}$ | $\begin{gathered} 345 \\ 367 \\ 66 \\ 80 \\ 52 \\ 62 \end{gathered}$ | ns <br> ns <br> ns <br> ns <br> ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 58 \\ & 26 \\ & 22 \end{aligned}$ | $\begin{gathered} 175 \\ 44 \\ 37 \end{gathered}$ | $\begin{gathered} 218 \\ 55 \\ 46 \end{gathered}$ | $\begin{gathered} 260 \\ 66 \\ 55 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | Any Enabled <br> A Input <br> Any Disabled <br> A Input |  | $\begin{gathered} 45 \\ 6 \end{gathered}$ |  |  |  | pF <br> pF |
| $\mathrm{Cl}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance | . |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Truth Table

| Inputs |  |  | Output |
| :---: | :---: | :---: | :---: |
| $\overline{\text { G1 }}$ | $\overline{\text { G2 }}$ | A |  |
| H | X | X | Z |
| X | H | X | Z |
| L | L | H | L |
| L | L | L | H |

MM54HC365/MM74HC365, MM54HC366/MM74HC366
MM54HC367/MM74HC367, MM54HC368/MM74HC368

AC Electrical Characteristics мМ54НС367/ММ74НС367
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions $^{\text {Typ }}$ | Guaranteed <br> Limit | Units |  |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 13 | 22 | ns |
| tpZL $\mathrm{t}_{\text {PZH }}$ | Maximum Output Enable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 23 | 37 | ns |
| tphZ $\mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 25 | 33 | ns |

## AC Electrical Characteristics мМ54НСЗ67/ММ74НС367

$V_{C C}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 2.0 V | 35 | 105 | 130 | 150 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 2.0V | 45 | 135 | 168 | 205 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 V | 14 | 24 | 30 | 36 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 4.5 V | 17 | 29 | 36 | 45 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 6.0 V | 11 | 19 | 24 | 28 | ns |
|  |  | $C_{L}=150 \mathrm{pF}$ | 6.0 V | 15 | 24 | 30 | 36 | ns |
| ${ }_{\text {t }}^{\text {PZ }}$, $\mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  |  |  |  |  | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 2.0 V | 69 | 172 | 216 | 250 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 2.0 V | 75 | 187 | 233 | 280 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 V | 24 | 38 | 47 | 57 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 4.5 V | 29 | 46 | 57 | 69 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 6.0 V | 22 | 35 | 43 | 52 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 6.0 V | 26 | 42 | 52 | 63 | ns |
| $t_{\text {tPHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 2.0 V | 47 | 117 | 146 | 220 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 4.5 V | 22 | 35 | 44 | 52 | ns |
|  |  |  | 6.0V | 19 | 31 | 39 | 46 | ns |
| ${ }_{\text {t }}^{\text {THL, }}$, $\mathrm{t}_{\text {tLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 2.0 V | 25 | 60 | 75 | 90 | ns |
|  |  |  | 4.5 V | 7 | 12 | 15 | 18 | ns |
|  |  |  | 6.0V | 6 | 10 | 13 | 15 | ns |
| CPD | Power Dissipation Capacitance (Note 5) | Any Enabled |  | 45 |  |  |  | pF |
|  |  | A Input |  |  |  |  |  |  |
|  |  | Any Disabled A Input |  | 8 |  |  |  | pF |
|  |  |  |  |  |  |  |  |  |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Truth Table

| Inputs |  | Output |
| :---: | :---: | :---: |
| $\mathbf{G}$ | $\mathbf{A}$ |  |
| H | X | $\mathbf{Z}$ |
| L | $H$ | $H$ |
| L | L | L |

## AC Electrical Characteristics ММ54НС368/ММ74НС368

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 11 | 18 | ns |
| $\mathrm{t}_{\text {PZL }}, \mathrm{t}_{\text {PZH }}$ | Maximum Output Enable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 23 | 37 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable <br> Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 19 | 33 | ns |

## AC Electrical Characteristics мм54НСз68/ММ74НСз68

$V_{C C}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathbf{C c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 33 \\ & 43 \\ & 12 \\ & 16 \\ & 10 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} \hline 82 \\ 107 \\ 19 \\ 26 \\ 16 \\ 22 \\ \hline \end{gathered}$ | $\begin{gathered} 102 \\ 134 \\ 24 \\ 32 \\ 20 \\ 27 \\ \hline \end{gathered}$ | 125 160 30 39 24 33 |  |
| $t_{\text {PZH }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 69 \\ & 75 \\ & 24 \\ & 29 \\ & 22 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 172 \\ & 187 \\ & 38 \\ & 46 \\ & 35 \\ & 42 \\ & \hline \end{aligned}$ | 216 <br> 233 <br> 47 <br> 57 <br> 43 <br> 52 | 250 280 57 69 52 63 |  |
| $t_{\text {t }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 47 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & 117 \\ & 35 \\ & 31 \end{aligned}$ | $\begin{gathered} 146 \\ 44 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 220 \\ 52 \\ 46 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {THL }}$, $\mathrm{T}_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | Any Enabled A Input Any Disabled A Input | . | $\begin{gathered} 45 \\ 6 \end{gathered}$ |  |  |  | pF <br> pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Input Capacitance |  |  | 10 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Truth Table

| Inputs |  | Output |
| :---: | :---: | :---: |
| $\mathbf{~} \mathbf{G}$ | $\mathbf{A}$ |  |
| H | X | $\mathbf{Z}$ |
| L | $H$ | L |
| L | L | $H$ |

## Logic Diagrams



TL/F/5209-5
MM54HC365/MM74HC365


TL/F/5209-7
MM54HC367/MM74HC367


TL/F/5209-6
MM54HC366/MM74HC366


TL/F/5209-8

MM54HC368/MM74HC368

## National Semiconductor <br> MM54HC373/MM74HC373 TRI-STATE ${ }^{\circledR}$ Octal D-Type Latch

## General Description

These high speed OCTAL D-TYPE LATCHES utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
When the LATCH ENABLE input is high, the $Q$ outputs will follow the D inputs. When the LATCH ENABLE goes low, data at the $D$ inputs will be retained at the outputs until LATCH ENABLE returns high again. When a high logic level is applied to the OUTPUT CONTROL input, all outputs go to a high impedance state, regardless of what signals are pres-
ent at the other inputs and the state of the storage elements.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 18 ns
- Wide operating voltage range: 2 to 6 volts
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 series)

■ Output drive capability: 15 LS-TTL loads

## Connection Diagram



MM54HC373/MM74HC373
54HC373 (J) 74HC373 (J,N)

## Truth Table

| Output <br> Control | Latch <br> Enable <br> G | Data | 373. <br> Output |
| :---: | :---: | :---: | :---: |
| L | $H$ | H | H |
| L | H | L | H |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

$H=$ high level, $L=$ low level
$Q_{0}=$ level of output before steady-state input condi-
tions were established.
$\mathbf{Z}=$ high impedance

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage (VIN) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lik, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 se | conds) $\quad 260^{\circ} \mathrm{C}$ |

Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current (lik, lok)
DC Output Current, per pin (lout)
DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (Icc) Power Dissipation (PD) 500 mW
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

## DC Electrical Characteristics



| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$. | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \|l o u T\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{array}{r} 1.9 \\ 4.4 \\ .5 .9 \end{array}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V | . | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri-State Output Leakage Current | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L}, O C=V_{I H} \\ & V_{O U T}=V_{C C} \text { or } G N D \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{l}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $l_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL, $^{\text {tPLH }}$ | Maximum Propagation Delay, Data to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 18 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 21 | 30 | ns |
| $\mathrm{t}_{\text {PZH, }}$ tPZL | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \hline \end{aligned}$ | 20 | 28 | ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 18 | 25 | ns |
| ts | Minimum Set Up Time |  |  | 5 | ns |
| $t_{H}$ | Minimum Hold Time |  |  | 10 | ns |
| tw | Minimum Pulse Width |  | 9 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=\mathbf{2 5}{ }^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\mathrm{T}_{\mathrm{A}}=-54 \mathrm{HC} \text { to } 125^{\circ} \mathrm{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to Q | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \end{aligned}$ | $\begin{array}{r} 150 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & 188 \\ & 250 \end{aligned}$ | $\begin{aligned} & 225 \\ & 300 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 19 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 63 \\ 110 \\ \hline \end{gathered}$ | $\begin{array}{r} 175 \\ 225 \\ \hline \end{array}$ | $\begin{array}{r} 220 \\ 280 \\ \hline \end{array}$ | $\begin{array}{r} 263 \\ 338 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 25 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{array}{r} 44 \\ 56 \\ \hline \end{array}$ | $\begin{aligned} & 52 \\ & 68 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 49 \\ & \hline \end{aligned}$ | $\begin{array}{r} 45 \\ 59 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \end{aligned}$ | $\begin{aligned} & 188 \\ & 250 \\ & \hline \end{aligned}$ | $\begin{aligned} & 225 \\ & 300 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 19 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHZ }}$, tPLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \end{aligned}$ | $\begin{aligned} & \hline 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 188 \\ 37 \\ 31 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 5 \\ & 2 \\ & 2 \end{aligned}$ | $\begin{gathered} 25 \\ 5 \\ 5 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 31 \\ 6 \\ 6 \end{gathered}$ | $\begin{gathered} \hline 38 \\ 8 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 20 \\ 6 \\ 6 \end{gathered}$ | $\begin{aligned} & 50 \\ & 10 \\ & .10 \end{aligned}$ | $\begin{aligned} & 60 \\ & 13 \\ & 13 \end{aligned}$ | $\begin{aligned} & 75 \\ & 20 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {tw }}$ | Minimum Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} \hline 120 \\ 24 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }}$, ${ }^{\text {L }}$, ${ }_{\text {TLLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \text { (per latch) } \\ & O C=V_{C C} \\ & O C=G N D \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  |  | . | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

National Semiconductor

## MM54HC374/MM74HC374

## TRI-STATE ${ }^{\circledR}$ Octal D-Type Flip-Flop

## General Description

These high speed Octal D-Type Flip-Flops utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
These devices are positive edge triggered flip-flops. Data at the D inputs, meeting the setup and hold time requirements, are transferred to the Q outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum

- Compatible with bus-oriented systems
- Output drive capability: 15 LS-TTL loads


## Connection Diagram



MM54HC374/MM74HC374
54HC374 (J) $\quad \mathbf{7 4 H C 3 7 4 ( J , N ) ~}$

## Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | H |
| L | $\uparrow$ | L | L |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

$H=$ High Level, $L=$ Low Level
$X=$ Don't Care
$\uparrow=$ Transition from low-to-high
Z = High impedance state
$Q_{0}=$ The level of the output before steady state input conditions were established

| Absolute Maximum Ratings（Notes 1 \＆2） |  |
| :---: | :---: |
| Supply Voltage（ $\mathrm{V}_{\mathrm{CC}}$ ）－ | -0.5 to +7.0 V |
| DC Input Voltage（ $\mathrm{V}_{\text {IN }}$ ）－1．5 | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage（VOUT） | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current（lik，lok） | $\pm 20 \mathrm{~mA}$ |
| DC Output Current，per pin（lout） | $\pm 35 \mathrm{~mA}$ |
| DC V $\mathrm{CCC}^{\text {or GND Current，per pin（lcc）}}$ | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range（TSTG）－65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation（ $\mathrm{PD}_{\mathrm{D}}$ ） | 500 mW |
| Lead Temperature（ $\mathrm{T}_{\mathrm{L}}$ ）（Soldering 10 seconds） | conds）$\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage（ $\mathrm{V}_{\mathrm{CC}}$ ） 2 | 6 | V |
| DC Input or Output Voltage 0 （ $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ） | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range（ $\mathrm{T}_{\mathrm{A}}$ ） |  |  |
| MM74HC－40 | ＋85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC－-55 | ＋125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 6.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri－State <br> Output Leakage <br> Current | $\begin{aligned} & V_{I N}=V_{I H}, O C=V_{I H} \\ & V_{O U T}=V_{C C} \text { or } G N D \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| lcc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．

Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages（ $\mathrm{V}_{\mathrm{OH}}$ ，and $\mathrm{V}_{\mathrm{OL}}$ ）occur for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively．（The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V ．）The worst case leakage current（liN ， $\mathrm{I}_{\mathrm{CC}}$ ，and $\mathrm{I}_{\mathrm{OZ}}$ ）occur for CMOS at the higher voltage and so the 6.0 V values should be used．

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 35 | MHz |
| $t_{\text {PHL }}, \mathrm{tPLH}$ | Maximum Propagation Delay Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 20 | 32 | ns |
| $\mathrm{t}_{\text {PZ }}$, tpZL. | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 19 | 28 | ns |
| $t_{\text {PHZ }}$, tpLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 17 | 25 | ns |
| ts | Minimum Set Up Time |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  |  | 5 | ns |
| $t_{W}$ | Minimum Pulse Width |  | 9 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 6 \\ 30 \\ 35 \\ \hline \end{gathered}$ | $\begin{array}{r} 5 \\ 24 \\ -\quad 28 \\ \hline \end{array}$ | $\begin{gathered} 4 \\ 20 \\ 23 \\ \hline \end{gathered}$ | MHz MHz MHz |
| $t_{\text {PHL }}$ tpLH | Maximum Propagation Delay, Clock to Q | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 68 \\ 110 \end{gathered}$ | $\begin{aligned} & 180 \\ & 230 \end{aligned}$ | $\begin{aligned} & 225 \\ & 288 \end{aligned}$ | $\begin{aligned} & 270 \\ & 345 \end{aligned}$ | ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 36 \\ & 46 \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \end{aligned}$ | $\begin{aligned} & 48 \\ & 69 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 20 \\ & 28 \end{aligned}$ | $\begin{aligned} & 31 \\ & 40 \end{aligned}$ | $\begin{array}{r} 39 \\ 50 \\ \hline \end{array}$ | $\begin{aligned} & 46 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {tPZH, }} \mathrm{tpzL}$ | Maximum Output Enable | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \end{aligned}$ | $\begin{aligned} & 150 \\ & 200 \end{aligned}$ | $\begin{aligned} & 189 \\ & 250 \end{aligned}$ | $\begin{aligned} & 225 \\ & 300 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 19 \\ & 26 \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \end{aligned}$ | ns ns |
| ${ }_{\text {tPHz }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \end{aligned}$ | $\begin{aligned} & \hline 150 \\ & 30 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 189 \\ & 37 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \\ \hline \end{array}$ | ns ns ns |
| ${ }_{t}$ | Minimum Hold Time | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 25 5 5 | 31 5 5. | $\begin{gathered} 38 \\ 5 \\ 5 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {w }}$ W | Minimum Pulse Width | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} 100 \\ \times \quad 20 \\ 18 \\ \hline \end{array}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ |  |
| ${ }_{\text {t }}^{\text {THL }}$, ${ }_{\text {T }}^{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}} \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{array}{r} 1000 \\ 500 \\ 400 \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \text { (per flip-flop) } \\ & O C=V_{C C} \\ & O C=G N D \end{aligned}$ | - | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  | ! | - | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF . |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

# MM54HC390/MM74HC390 Dual 4-Bit Decáade Counter MM54HC393/MM74HC393 Dual 4-Bit Binary Counter 

## General Description

These counter circuits contain independent ripple carry counters and utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. The MM54HC390/MM74HC390 incorporate dual decade counters, each composed of a di-vide-by-two and a divide-by-five counter. The divide-by-two and divide-by-five counters can be cascaded to form dual decade, dual bi-quinary, or various combinations up to a single divide-by-100 counter. The MM54HC393/M74HC393 contain two 4-bit ripple carry binary counters, which can be cascaded to create a single divide-by-256 counter.
Each of the two 4-bit counters is incremented on the high to low transition (negative edge) of the clock input, and each has an independent clear input. When clear is set high all four bits of each counter are set to a low level. This enables count truncation and allows the implementation of divide-byN counter configurations.
Each of the counters outputs can drive 10 low power Schottky TTL equivalent loads. These counters are function-
aly as well as pin equivalent to the 54LS390/74LS390 and the 54LS393/74LS393, respectively. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{C}}$ and ground.

## Features

- Typical operating frequency: 50 MHz
- Typical propagation delay: $13 \mathrm{~ns}\left(\mathrm{Ck}\right.$ to $\left.\mathrm{Q}_{\mathrm{A}}\right)$
- Wide operating supply voltage range: 2-6V

■ Low input current: $<1 \mu \mathrm{~A}$
■ Low quiescent supply current: $80 \mu \mathrm{~A}$ maximum (74HC series)

- Fanout of 10 LS-TTL loads


## Connection Diagrams

Dual-In-Line Package


MM54HC390/MM74HC390

Dual-In-Line Package
OUTPUTS


TL/F/5337-2

MM54HC393/MM74HC393
54HC393 (J) 74HC393 (J,N)
ع6\&כHtLWW/E6EOHtSWW ‘06EOHtLWW/06EOHtSWN


## Operating Conditions



## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{louT}^{\prime} \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout }^{\leq} \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{V_{N}}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note.4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics мM54НСЗ90/ММ74НС390

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency, Clock $A$ or $B$ |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $Q_{A}$ Output |  | 12 | 20. | ns |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $Q_{C}$ ( $Q_{A}$ connected to Clock B) |  | 32 | 50 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $B$ to $Q_{B}$ or $Q_{D}$ |  | 15 | 21 | ns |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay, Clock B to $\mathrm{Q}_{\mathrm{C}}$ |  | 20 | 32 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to any Output |  | 15 | 28 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Clear to Clock |  | -2 | 5 | ns |
| tw | Minimum Pulse Width, Clear or Clock |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \\ 27 \\ 31 \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Clock A to $Q_{A}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 21 \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{gathered} 180 \\ 35 \\ 31 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock A to $Q_{C}$ ( $Q_{A}$ connected to Clock B) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 290 \\ 58 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} 360 \\ 72 \\ 62 \end{gathered}$ | $\begin{gathered} 430 \\ 87 \\ 75 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock B to $Q_{B}$ or $Q_{D}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 16 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{gathered} 130 \\ 26 \\ 22 \\ \hline \end{gathered}$ | $\begin{gathered} 160 \\ 33 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ | ns ns ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock B to $\mathrm{Q}_{\mathrm{C}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 185 \\ 37 \\ 32 \end{gathered}$ | $\begin{gathered} 230 \\ 46 \\ 40 \end{gathered}$ | $\begin{gathered} 280 \\ -\quad 55 \\ 48 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to any Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 17 \\ & 15 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 210 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 250 \\ 49 \\ 42 \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {REM }}$ | Minimum Removal Time Clear to Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clear or Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {tL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns ns ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance (Note 5) | (per counter) |  | 55 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

[^23]
## AC Electrical Characteristics мM54НС393/ММ74НС393

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $Q_{A}$ |  | 13 | 20 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $Q_{B}$ |  | 19 | 35 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $\mathrm{Q}_{\mathrm{C}}$ |  | 23 | 42 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock $A$ to $Q_{D}$ |  | 27 | . 50 . | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to any Q |  | 15 | 28 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time |  | -2 | 5 | ns |
| tw | Minimum Pulse Width Clear or Clock |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 1 | $\begin{gathered} 5 \\ 27 \\ 31 \end{gathered}$ |  | $\begin{gathered} 3 \\ 18 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock A to $Q_{A}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 21 \end{gathered}$ | $\begin{array}{r} 150 \\ 30 \\ 26 \end{array}$ | $\begin{gathered} 180 \\ 35 \\ 31 \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock A to $Q_{B}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 68 \\ & 23 \\ & 20 \end{aligned}$ | $\begin{gathered} 190 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 240 \\ 47 \\ 40 \end{gathered}$ | $\begin{gathered} 285 \\ 57 \\ 48 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay Clock A to $\mathrm{Q}_{\mathrm{C}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 90 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 240 \\ 48 \\ 41 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 51 \end{gathered}$ | $\begin{gathered} 360 \\ 72 \\ 61 \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to $Q_{D}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} .290 \\ 58 \\ 50 \end{gathered}$ | $\begin{gathered} 360 \\ 72 \\ 62 \end{gathered}$ | $\begin{gathered} 430 \\ 87 \\ 75 \end{gathered}$ | ns ns ns |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay Clear to any Q | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 54 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{gathered} 165 \\ 33 \\ 28 \end{gathered}$ | $\begin{gathered} 210 \\ 41 \\ 35 \end{gathered}$ | $\begin{gathered} 250 \\ 49 \\ 42 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| trem | Minimum Cleąr Removal Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width Clear or Clock | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | ns ns ns |
| ${ }^{\text {t }}$ ¢ $\mathrm{LL}, \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns <br> ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time | . |  |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per counter) |  | 42 |  |  |  | pF |
| $\mathrm{Cl}_{1 \mathrm{~N}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

[^24]
## Logic Timing Waveforms



National Semiconductor

## MM54HC423/MM74HC423 Dual Retriggerable Monostable Multivibrator

## General Description

The MM54/74HC423 high speed monostable multivibrators (one shots) utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. They feature speeds comparable to low power Schottky TTL circuitry while retaining the low power and high noise immunity characteristic of CMOS circuits.
Each multivibrator features both a negative, $A$, and a positive, B, transition triggered input, either of which can be used as an inhibit input. Also included is a clear input that when taken low resets the one shot. The 'HC423 cannot be triggered from clear.
The 'HC423 is retriggerable. That is they may be triggered repeatedly while their outputs are generating a pulse and the pulse will be extended.
Pulse width stability over a wide range of temperature and supply is achieved using linear CMOS techniques. The output pulse equation is simply: $\mathrm{PW}=\left(\mathrm{R}_{\mathrm{EXT}}\right)\left(\mathrm{C}_{E X T}\right)$; where PW
is in seconds, $R$ is in ohms, and $C$ is in farads. All inputs are protected from damage due to static discharge by diodes to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 40 ns

Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)

- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads
- Simple pulse width formula $T=R C$
- Wide pulse range: 400 ns to $\infty$ (typ)
- Part to part variation: $\pm 5 \%$ (typ)
- Schmitt Trigger A \& B inputs allow infinite rise and fall times on these inputs


## Connection Diagram Dual-In-Line Package



MM54HC423/MM74HC423
54HC423 (J) 74HC423 (J,N)

## Truth Table

| Inputs |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Clear | A | B | Q | $\bar{Q}$ |  |
| $L$ | $X$ | $X$ | $L$ | $H$ |  |
| $X$ | $H$ | $X$ | $L$ | $H$ |  |
| $X$ | $X$ | $L$ | $L$ | $H$ |  |
| $H$ | $L$ | $T$ | $\Omega$ | $工$ |  |
| $H$ | $\perp$ | $H$ | $\Omega$ | $工$ |  |

$H=$ High Level
L = Low Level
$\uparrow=$ Transition from Low to High
$\downarrow=$ Transition from High to Low
$\Omega=$ One High Level Pulse
$\tau=$ One Low Level Pulse
$\mathrm{X}=$ Irrelevant

Absolute Maximum Ratings (Notes 1 \& 2)

## Operating Conditions

Supply Voltage(VCC) DC Input Voltage(VIN) DC Output Voltage(Vout) Clamp Diode Current( (IK, IOK) DC Output Current, per pin(lout) DC V ${ }_{\text {CC }}$ or GND Current, per pin(ICC) -0.5 V to +7.0 V
-1.5 V to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$
-0.5 V to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$

Storage Temperature Range(TSTG) Power Dissipation(PD) (Note 3) $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW Lead Temperature( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\quad\left(\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{\mathrm{A}}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | $\cdot$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 3.96 \\ & 5.46 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {IOUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| IIN | Maximum Input Current (Pins 7, 15) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 5.0 V |  | 0.5 | 0.5 | 0.5 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current (All other pins) | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current (Standby) | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
| ICC | Maximum Active Supply Current (per monostable) | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{C C} \text { or } \mathrm{GND} \\ & \mathrm{R} / \mathrm{C}_{E X T}=0.5 \mathrm{~V}_{C C} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 36 \\ 0.33 \\ 0.7 \end{gathered}$ | $\begin{aligned} & 80 \\ & 1.0 \\ & 2.0 \end{aligned}$ | $\begin{aligned} & 110 \\ & 1.3 \\ & 2.6 \\ & \hline \end{aligned}$ | $\begin{aligned} & 130 \\ & 1.6 \\ & 3.2 \end{aligned}$ | $\mu \mathrm{A}$ mA mA |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation Temperature Derating: Plastic "N" Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Ceramic " J " Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}, \mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply: Worst-case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current (l) $\mathrm{l}_{\mathrm{N}}$, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {tPLH }}$ | Maximum Trigger Propagation Delay, A, B to Q |  | 22 | 33 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Trigger Propagation Delay, A, B to $\bar{Q}$ |  | 25 | 42 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to Q |  | 20 | 27 | ns |
| ${ }_{\text {tplH }}$ | Maximum Propagation Delay, Clear to $\bar{Q}$ | . | 22 | 33 | ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width, A, B or Clear |  | 14 | 26 | ns |
| trem | Minimum Clear Removal Time |  |  | 0 | ns |
| ${ }^{\text {t WQ(MI }}$ <br> N ) | Minimum Output Pulse Width | $\begin{aligned} & \mathrm{C}_{E X T}=28 \mathrm{pF} \\ & \mathrm{R}_{E X T}=2 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 400 |  | ns |
| two | Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=1000 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{EXT}}=10 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 10 |  | $\mu \mathrm{s}$ |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (Unless otherwise specified)

| Symbol | Parameter | Conditions |  | $\mathrm{V}_{\mathbf{C c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Trigger Propagation Delay, A, B or Clear to Q |  |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 77 \\ & 26 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 169 \\ 42 \\ 32 \\ \hline \end{array}$ | $\begin{gathered} 194 \\ 51 \\ 39 \\ \hline \end{gathered}$ | $\begin{gathered} 210 \\ 57 \\ 44 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Trigger Propagation Delay, A, B or Clear to $\overline{\mathbf{Q}}$ . | . |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 88 \\ & 29 \\ & 24 \end{aligned}$ | $\begin{array}{\|c\|} \hline 197 \\ 48 \\ 38 \end{array}$ | $\begin{aligned} & 229 \\ & 60 \\ & 46 \end{aligned}$ | $\begin{gathered} 250 \\ 67 \\ 51 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, Clear to Q |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 54 \\ & 23 \\ & 19 \end{aligned}$ | $\begin{gathered} 114 \\ 34 \\ 28 \end{gathered}$ | $\begin{aligned} & 132 \\ & 41 \\ & 33 \end{aligned}$ | $\begin{gathered} 143 \\ 45 \\ 36 \end{gathered}$ | ns <br> ns <br> ns |
| tPLH | Maximum Propagation Delay, Clear to $\bar{Q}$ |  |  | $\begin{array}{l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 56 \\ & 25 \\ & 20 \end{aligned}$ | $\begin{array}{\|l\|} \hline 116 \\ 36 \\ 29 \end{array}$ | $\begin{gathered} 135 \\ 42 \\ 34 \end{gathered}$ | $\begin{gathered} 147 \\ 46 \\ 37 \end{gathered}$ | ns <br> ns <br> ns |
| tw | Minimum Pulse Width, A, B, Clear |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 57 \\ & 17 \\ & 12 \end{aligned}$ | $\begin{gathered} 123 \\ 30 \\ 21 \end{gathered}$ | $\begin{gathered} 144 \\ 37 \\ 27 \end{gathered}$ | $\begin{array}{r} 157 \\ 42 \\ 30 \end{array}$ | ns <br> ns <br> ns |
| $t_{\text {REM }}$ | Minimum Clear Removal Time |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns <br> ns |
| $t_{\text {WQ(MIN }}$ | Minimum Output Pulse Width | $\begin{aligned} & \mathrm{C}_{E X T}=28 \mathrm{pF} \\ & \mathrm{R}_{E X T}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{EXT}}=6 \mathrm{k} \Omega(\mathrm{~V} \end{aligned}$ | $c=2 V)$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.5 \\ & 450 \\ & 380 \\ & \hline \end{aligned}$ |  | . |  | $\mu \mathrm{S}$ <br> ns <br> ns |
| twQ | Output Pulse Width | $\begin{aligned} & \mathrm{C}_{\mathrm{EXT}}=0.1 \mu \mathrm{~F} \\ & \mathrm{R}_{\mathrm{EXT}}=10 \mathrm{k} \Omega \end{aligned}$ | Min | 4.5 V | 1 | 0.9 |  |  | ms |
|  |  |  | Max | 4.5 V | 1 | 1.1 |  |  | ms |
| ${ }_{\text {t }}^{\text {TLH, }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{array}{r} 110 \\ 22 \\ 19 \\ \hline \end{array}$ |  |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance (Pins 7 \& 15) |  | - |  | 12 | 20 | 20 | 20 | pF |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance (Other Inputs) |  |  |  | 6 | 10 | 10 | 10 | pF |

## Logic Diagram



## Theory of Operation



FIGURE 1.

## TRIGGER OPERATION

As shown in Figure 1 and the logic diagram before an input trigger occurs, the one-shot is in the quiescent state with the Q output low, and the timing capacitor $\mathrm{C}_{E X T}$ completely charged to $V_{C C}$. When the trigger input $A$ goes from $V_{C C}$ to GND (while inputs $B$ and clear are held to $\mathrm{V}_{\mathrm{CC}}$ ) a valid trigger is recognized; which turns on comparator C 1 and N Channel transistor N1®. At the same time the output latch is set. With transistor N 1 on, the capacitor $\mathrm{C}_{\mathrm{EXT}}$ rapidly discharges toward GND until $\mathrm{V}_{\text {REF } 1}$ is reached. At this point the output of comparator C 1 changes state and transistor N 1 turns off. Comparator C1 then turns off while at the same time comparator C2 turns on. With transistor N1 off, the capacitor $C_{\text {EXT }}$ begins to charge through the timing resistor, $R_{E X T}$, toward $V_{C C}$. When the voltage across $C_{E X T}$ equals $V_{\text {REF2 }}$, comparator C2 changes state causing the output latch to reset (Q goes low) while at the same time disabling comparator C2. This ends the timing cycle with the one-shot in the quiescent state, waiting for the next trigger.
A valid trigger is also recognized when trigger input $B$ goes from GND to $\mathrm{V}_{\mathrm{CC}}$ (while input A is at GND and input clear is at $V_{C C}{ }^{(2)}$.)
It should be noted that in the quiescent state $\mathrm{C}_{\text {EXt }}$ is fully charged to $\mathrm{V}_{\mathrm{CC}}$ causing the current through resistor $\mathrm{R}_{E X T}$ to be zero. Both comparators are "off" with the total device current due only to reverse junction leakages. An added feature of the 'HC423 is that the output latch is set via the input trigger without regard to the capacitor voltage. Thus, propagation delay from trigger to $Q$ is independent of the value of $\mathrm{C}_{E X T}, \mathrm{R}_{E X T}$, or the duty cycle of the input waveform.

## RETRIGGER OPERATION

The 'HC423 is retriggered if a valid trigger occurs (3) followed by another trigger (4) before the Q output has returned to the quiescent (zero) state. Any retrigger, after the timing node voltage at pin or has begun to rise from $\mathrm{V}_{\text {REF1 }}$, but has not yet reached $V_{\text {REF2 }}$, will cause an increase in output pulse width $T$. When a valid retrigger is initiated (4), the voltage at the R/C $\mathrm{C}_{\text {EXT }}$ pin will again drop to $\mathrm{V}_{\text {REF1 }}$ before progressing along the RC charging curve toward $V_{D D}$. The $Q$ output will remain high until time $\cdot T$, after the last valid retrigger.

## RESET OPERATION

These one shots may be reset during the generation of the output pulse. In the reset mode of operation, an input pulse on clear sets the reset latch and causes the capacitor to be fast charged to $\mathrm{V}_{\mathrm{CC}}$ by turning on transistor Q1 (5). When the voltage on the capacitor reaches $V_{\text {REF2 }}$, the reset latch will clear and then be ready to accept another pulse. If the clear input is held low, any trigger inputs that occur will be inhibited and the $Q$ and $\bar{Q}$ outputs of the output latch will not change. Since the Q output is reset when an input low level is detected on the $C_{D}$ input, the output pulse $T$ can be made significantly shorter than the minimum pulse width specification.



TL/F/5206-10

Typical 1ms Pulse Width Variation vs. Temperature


TL/F/5206-11

## 7 National Semiconductor

## MM54HC533/MM74HC533 TRI-STATE Octal D-Type Latch with Inverted Outputs

## General Description

These high speed OCTAL D-TYPE LATCHES utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
When the LATCH ENABLE input is high, the Q outputs will follow the inversion of the $D$ inputs. When the LATCH ENABLE goes low, data at the $D$ inputs will be retained at the outputs until LATCH ENABLE returns high again. When a high logic level is applied to the OUTPUT CONTROL input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 13 ns
- Wide operating voltage range: 2 to 6 volts

■ Low input current: $1 \mu \mathrm{~A}$ maximum
■ Low quiescent current: $80 \mu \mathrm{~A}$, maximum ( 74 HC series)

- Compatible with bus-oriented systems
- Output drive capability: 15 LS-TTL loads


## Connection Diagram

## Dual-In-Line Package



TL/F/5339-1
MM54HC533/MM74HC533
54HC533 (J) 74HC533 (J,N)

## Truth Table

| Output <br> Control | Latch <br> Enable <br> G | Data | Output |
| :---: | :---: | :---: | :---: |
| L | H | H | L |
| L | H | L | H |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

[^25]

Supply Voltage (VCC)
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current ( $\mathrm{I}_{\mathrm{IK}}, \mathrm{I}_{\mathrm{OK}}$ )
DC Output Current, per pin (IOUT)
DC VCC or GND Current, per pin (lcC)

Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ )
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$
DC Electrical Characteristics

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |


| Symbol | Parameter | Conditions | $V_{\mathbf{C c}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | 1.5 <br> 3.15 <br> 4.2 | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|{ }_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{array}{r} 3.7 \\ 5.2 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| 1 N | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri-State Output Leakage Current | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L}, O C=V_{I H} \\ & V_{O U T}=V_{C C} \text { or } G N D \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to $\bar{Q}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 18 | 25 | ns |
| $\mathrm{t}_{\mathrm{pHL}}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Enable to $\bar{Q}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 21 | 30 | ns |
| $t_{\text {PZH }}, t_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \hline \end{aligned}$ | 20 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 18 | 25 | ns |
| ts | Minimum Set Up Time |  |  | 5 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  |  | 10 | ns |
| tw | Minimum Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to $\bar{Q}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \end{aligned}$ | $\begin{array}{r} 150 \\ 200 \\ \hline \end{array}$ | $\begin{aligned} & 188 \\ & 250 \end{aligned}$ | $\begin{aligned} & 225 \\ & 300 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 19 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Enable to $\bar{Q}$ | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{\|c\|} \hline 63 \\ 110 \\ \hline \end{array}$ | $\begin{array}{r} 175 \\ 225 \\ \hline \end{array}$ | $\begin{array}{r} 220 \\ 280 \\ \hline \end{array}$ | $\begin{array}{r} 263 \\ 338 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \end{array}$ | $\begin{aligned} & 25 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{array}{r} 44 \\ 56 \\ \hline \end{array}$ | $52$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 21 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 49 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 59 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $R_{L}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 200 \\ \hline \end{array}$ | $\begin{array}{r} 188 \\ 250 \\ \hline \end{array}$ | $\begin{array}{r} 225 \\ 300 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 19 \\ & 26 \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHZ }}$ tPLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 188 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 5 \\ & 2 \\ & 2 \end{aligned}$ | $\begin{gathered} 25 \\ 5 \\ 5 \end{gathered}$ | $\begin{gathered} \hline 31 \\ 6 \\ 6 \end{gathered}$ | $\begin{gathered} 38 \\ 8 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 20 \\ 6 \\ 6 \end{gathered}$ | $\begin{aligned} & 50 \\ & 10 \\ & 10 \end{aligned}$ | $\begin{aligned} & 60 \\ & 13 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 20 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| tw | Minimum Pulse Width | . | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} \hline 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {THL, }}$ tTLH | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \text { (per latch) } \\ & O C=V_{C C} \\ & O C=G n d \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

[^26] $I_{s}=C_{P D} V_{c C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC534／MM74HC534 <br> TRI－STATE® Octal D－Type Flip－Flop with Inverted Outputs

## General Description

These high speed Octal D－Type Flip－Flops utilize micro－ CMOSTM Technology， 3.5 micron silicon gate P－well CMOS． They possess the high noise immunity and low power con－ sumption of standard CMOS integrated circuits，as well as the ability to drive 15 LS－TTL loads．Due to the large output drive capability and the TRI－STATE feature，these devices are ideally suited for interfacing with bus lines in a bus orga－ nized system．
These devices are positive edge triggered flip－flops．Data at the $D$ inputs，meeting the setup and hold time requirements， are transferred to the $\overline{\mathbf{Q}}$ outputs on positive going transi－ tions of the CLOCK（CK）input．When a high logic level is applied to the OUTPUT CONTROL（OC）input，all outputs go to a high impedance state，regardless of what signals are present at the other inputs and the state of the storage elements．

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed，function，and pinout compatible with the standard 54LS／74LS logic family．All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Features

－Typical propagation delay： 15 ns
－Wide operating voltage range：2－6V
－Low input current： $1 \mu \mathrm{~A}$ maximum
■ Low quiescent current： $80 \mu \mathrm{~A}$ maximum
－Compatible with bus－oriented systems
－Output drive capability： 15 LS－TTL loads

## Connection Diagram

## Dual－In－Line Package



MM54HC534／MM74HC534
54HC534（J）74HC534（J，N）

## Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| $L$ | $\uparrow$ | $H$ | $L$ |
| $L$ | $\uparrow$ | $L$ | $H$ |
| $L$ | L | X | $\bar{Q}_{0}$ |
| $H$ | $X$ | $X$ | $Z$ |

$H=$ High Level，L＝Low Level
$X=$ Don＇t Care
$\uparrow=$ Transition from low－to－high
$Z=$ High impedance state
$\overline{\mathrm{Q}}_{0}=$ The level of the output before steady state input conditions were established


## Operating Conditions

| Supply Voltage $\left(V_{C C}\right)$ | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| DC Input or Output Voltage | 0 | 6 | V |
| $\left(V_{I N}, V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ | $V_{C C}$ | V |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $V_{C C}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| OOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {IOUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L}, O C=V_{I H} \\ & V_{\text {OUT }}=V_{\text {CC }} \text { or } G N D \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " $N$ " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathbb{N}}$, $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 V_{V} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  |  | 35 | MHz |
|  | Maximum Propagation Delay Clock to $\overline{\mathbf{Q}}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 23 | 32 | ns |
| tPZH, $^{\text {t }}$ PZL | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 21 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 19 | 25 | ns |
| ts | Minimum Set Up Time |  | 10 | 20 | ns |
| ${ }_{\text {t }}^{\text {H }}$ | Minimum Hold Time |  | 0 | 5 | ns |
| tw | Minimum Pulse Width |  | 9 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{c c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | $C_{L}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 6 \\ 30 \\ 35 \\ \hline \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \end{gathered}$ | $\begin{array}{r} 4 \\ 20 \\ 23 \\ \hline \end{array}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to $\bar{Q}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 68 \\ 110 \\ \hline \end{gathered}$ | $\begin{aligned} & 180 \\ & 230 \end{aligned}$ | $\begin{array}{r} 225 \\ 288 \\ \hline \end{array}$ | $\begin{aligned} & 270 \\ & 345 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 36 \\ & 46 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \\ & \hline \end{aligned}$ | $\begin{aligned} & 48 \\ & 69 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 20 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 46 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PZH }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 50 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 200 \\ \hline \end{array}$ | $\begin{array}{r} 189 \\ 250 \\ \hline \end{array}$ | $\begin{array}{r} 225 \\ 300 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 29 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 19 \\ & 25 \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 50 \\ & 21 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 37 \\ 31 \\ \hline \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {ts }}$ | Minimum Set Up Time |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }} \mathrm{H}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 5 5 5 | $\begin{array}{r} 5 \\ 5 \\ 5 \\ \hline \end{array}$ | $\begin{aligned} & 5 \\ & 5 \\ & 5 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| tw | Minimum Pulse Width |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }}$ THL, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time | $C_{L}=50 \mathrm{pF}$ | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  |  |  | $\begin{array}{\|c\|} \hline 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | (per flip-flop) $\begin{aligned} & \mathrm{OC}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{OC}=\mathrm{Gnd} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## $\pi$ <br> National Semiconductor

MM54HC540/MM74HC540
Inverting Octal TRI-STATE ${ }^{\circledR}$ Buffer
MM54HC541/MM74HC541
Octal TRI-STATE Buffer

## General Description

These TRI-STATE buffers utilize microCMOSTM Technology, 3.5 micron silicon gate $P$-well CMOS. They possess high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits achieve speeds comparable to low power Schottky devices, while retaining the advantage of CMOS circuitry, i.e., high noise immunity, and low power consumption. Both devices have a fanout of 15 LS-TTL equivalent inputs.
The MM54HC540/MM74HC540 is an inverting buffer and the MM54HC541/MM74HC541 is a non-inverting buffer. The TRI-STATE control gate operates as a two-input NOR such that if either $\overline{\mathrm{G} 1}$ or $\overline{\mathrm{G} 2}$ are high, all eight outputs are in the high-impedance state.

In order to enhance PC board layout, the 'HC540 and 'HC541 offers a pinout having inputs and outputs on opposite sides of the package. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{cc}}$ and ground.

## Features

- Typical propagation delay: 12 ns
- TRI-STATE outputs for connection to.system buses

■ Wide power supply range: 2-6V

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Output current: 6 mA

Connection Diagram

## Dual-In-Line Package



MM54HC540/MM74HC540
54HC540 (J) 74HC540 (J,N)


TL/F/5341-2
MM54HC541/MM74HC541
54HC541 (J) 74HC541 (J,N)
เtGOHtLWW/LゅGOHtSWW 'OtSOHtLWW/OtGOHtSWW

Absolute Maximum Ratings (Notes 1 \& 2) Operating Conditions

| pply Voltage (VCC) | 0.5 to +7.0V |
| :---: | :---: |
| DC Input Voltage (VIN) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{ICD}^{\text {) }}$ | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (lcc) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 s | onds) $260^{\circ} \mathrm{C}$ |


| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) . 2 | 6 | V |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $\mathrm{V}_{C C}$ | V |
| Operating Temperature Range( $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{cc}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IUTT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri-State <br> Output Leakage <br> Current | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L}, \bar{G}=V_{I H} \\ & V_{\text {OUT }}=V_{C C} \text { or } G N d \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{VOH}_{\mathrm{O}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN, $I_{\mathrm{cc}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay (540) | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 18 | ns |
| t $_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay (541) | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 14 | 20 | ns |
| t $_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable <br> Time | $\mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 17 | 28 | ns. |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable <br> Time | $\mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 15 | 25 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay (540) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 83 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 150 \\ & \hline \end{aligned}$ | $\begin{aligned} & 126 \\ & 190 \\ & \hline \end{aligned}$ | $\begin{array}{r} 149 \\ 224 \\ \hline \end{array}$ | ns ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 22 \end{aligned}$ | $\begin{aligned} & 20 \\ & 30 \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \end{aligned}$ | $\begin{aligned} & 30 \\ & 45 \end{aligned}$ | ns ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 11 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 17 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 38 \\ & \hline \end{aligned}$ | ns <br> ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay (541) | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 2.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{r} 58 \\ 83 \\ \hline \end{array}$ | $\begin{array}{r} 115 \\ 165 \\ \hline \end{array}$ | $\begin{array}{r} 145 \\ 208 \\ \hline \end{array}$ | $\begin{aligned} & 171 \\ & 246 \\ & \hline \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{r} 14 \\ 17 \\ \hline \end{array}$ | $\begin{aligned} & 23 \\ & 33 \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \end{aligned}$ | $\begin{array}{r} 34 \\ 49 \\ \hline \end{array}$ | ns <br> ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 11 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} 20 \\ 28 \\ \hline \end{array}$ | $\begin{aligned} & 25 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{array}{r} 29 \\ 42 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }_{\text {tPZH, }}$ t $_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 75 \\ 100 \end{gathered}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{array}{r} 189 \\ 252 \\ \hline \end{array}$ | $\begin{aligned} & 224 \\ & 298 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{\|l} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 15 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 13 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{array}{r} 32 \\ 43 \\ \hline \end{array}$ | $\begin{aligned} & 38 \\ & 51 \end{aligned}$ | ns <br> ns |
| ${ }^{\text {t }}$ PHZ,$t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 26 \end{aligned}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ |  |
| ${ }^{\text {t }}$ HLL ${ }^{\text {t }}$ TLH | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{OC}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{OC}=\mathrm{GND} \end{aligned}$ |  | $\begin{aligned} & 10 \\ & 50 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{Cl}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance | - |  | 15 | 20 | 20 | 20. | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC563/MM74HC563 <br> TRI-STATE ${ }^{\circledR}$ Octal D-Type Latch with Inverted Outputs

## General Description

These high speed OCTAL D-TYPE LATCHES utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
When the LATCH ENABLE (LE) input is high, the Q outputs will follow the inversion of the D inputs. When the LATCH ENABLE goes low, data at the D inputs will be retained at the outputs until LATCH ENABLE returns high again. When a high logic level is applied to the OUTPUT CONTROL input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function and pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 13 ns
- Wide operating voltage range: 2 to 6 volts
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 series)
- Compatible with bus-oriented systems
- Output drive capability: 15 LS-TTL loads

Connection Diagram
Dual-In-Line Package


54HC563 (J) 74HC563 (J,N)

## Truth Table

| Output <br> Control | Latch <br> Enable | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $H$ | $H$ | L |
| L | $H$ | L | H |
| L | L | X | Q0 |
| $H$ | $X$ | $X$ | $Z$ |

$H=$ high level, $L=$ low level
$Q_{0}=$ level of output before steady-state input conditions were established
$\mathbf{Z}=$ high impedance

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lcc) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (Iout) | $\pm 35 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 se | conds) $260^{\circ} \mathrm{C}$ |

Operating Conditions

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{array}{\|l} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | . | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mid l o u t ~_{\text {IOUT }} \leq 6.0 \mathrm{~mA}\right. \\ & \mid \text { IIOUT } \mid \leq 7.8 \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{r} 0 \\ 0 \\ 0 \\ \hline \end{array}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage Current | $\begin{aligned} & V_{O U T}=V_{C C} \text { or } \mathrm{GND} \\ & \mathrm{O}_{\mathrm{C}}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{l}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ |  |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( V OH , and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{1 H}$ value at 5.5 V , is 3.85 V .) The worst case leakage current (lIN, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL , $\mathrm{P}_{\text {PLH }}$ | Maximum Propagation Delay, Data to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 19 | ns |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| tPZH, $^{\text {PRZ }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 13 | 25 | ns |
| $t_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 11 | 20 | ns |
| ts | Minimum Set Up Time |  | 10 | 15 | ns |
| $t_{H}$ | Minimum Hold Time |  | 2 | 5 | ns |
| tw | Minimum Pulse Width |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{tPHL}, \mathrm{tPLH}$ | Maximum Propagation Delay, Data to $\overline{\mathbf{Q}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 58 \end{aligned}$ | $\begin{aligned} & 110 \\ & 150 \end{aligned}$ | $\begin{array}{r} 138 \\ 188 \end{array}$ | $\begin{aligned} & 165 \\ & 225 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 14 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 28 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{aligned} & 33 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 19 \end{aligned}$ | $\begin{aligned} & 19 \\ & 26 \end{aligned}$ | $\begin{aligned} & 24 \\ & 33 \end{aligned}$ | $\begin{aligned} & 29 \\ & 39 \end{aligned}$ | ns ns |
| ${ }_{\text {tPHL }}$, tPLH | Maximum Propagation Delay, Clock to $\overline{\mathbf{Q}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 46 \\ & 60 \end{aligned}$ | $\begin{aligned} & 115 \\ & 155 \end{aligned}$ | $\begin{array}{r} 143 \\ 194 \\ \hline \end{array}$ | $\begin{aligned} & 173 \\ & 233 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 14 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{array}{r} 35 \\ 47 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{array}{r} 20 \\ 27 \\ \hline \end{array}$ | $\begin{aligned} & 25 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 41 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {teZH, }}$ tpzL | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 67 \end{aligned}$ | $\begin{aligned} & 140 \\ & 180 \end{aligned}$ | $\begin{aligned} & 175 \\ & 225 \\ & \hline \end{aligned}$ | $\begin{aligned} & 210 \\ & 270 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{array}{r} 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{array}{r} 15 \\ 24 \\ \hline \end{array}$ | $\begin{aligned} & 28 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{array}{r} 35 \\ 45 \\ \hline \end{array}$ | $\begin{aligned} & 42 \\ & 54 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 14 \\ 22 \\ \hline \end{array}$ | $\begin{aligned} & 24 \\ & 31 \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{array}{r} 36 \\ 47 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {PHZ }}, \mathrm{tpLZ}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 13 \\ & 12 \end{aligned}$ | $\begin{aligned} & \hline 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 156 \\ 31 \\ 27 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 188 \\ & 38 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 25 <br> 5 <br> 4 | 31 <br> 6 <br> 5 | $\begin{array}{r} 38 \\ 7 \\ 6 \\ \hline \end{array}$ | ns <br> ns <br> ns |
| tw | Minimum Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 120 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $t_{t}, t_{f}$ | Maximum Output Rise and Fall Time | - | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 1000 \\ 500 \\ 400 \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {TLH, }}$, ${ }_{\text {THL }}$ | Maximum Output Rise and Fall Time | . $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{array}{r} 90 \\ 18 \\ 15 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{OE}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{OE}=\mathrm{GND} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## 捲 <br> National Semiconductor

## MM54HC564/MM74HC564

## TRI-STATE® Octal D-Type Flip-Flop with Inverted Outputs

## General Description

These octal D-type flip-flops utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
These devices are positive edge triggered flip-flops. Data at the D inputs, meeting the set-up and hold time requirements, are transferred to the $\bar{Q}$ outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 15 ns
- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC Series)
- Compatible with bus-oriented systems

Output drive capability: 15 LS-TTL loads


TOP VIEW
TL/F/5211-1
MM54HC564/MM74HC564
54HC564 (J) 74HC564 (J,N)

## Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| L | $\uparrow$ | $H$ | L |
| L | $\uparrow$ | L | $\bar{H}_{0}$ |
| L | L | X | Q $_{0}$ |
| $H$ | $X$ | $X$ | $Z$ |

[^27]$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2 \text { ) } \\ \text { Supply Voltage }\left(V_{\mathrm{CC}}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(\mathrm{V}_{\mathrm{IN}}\right) & -1.5 \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(\mathrm{V}_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current (l/I, loK) } & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (louT) } & \pm 35 \mathrm{~mA} \\ \left.\text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (I } \mathrm{ICC}\right) & \pm 70 \mathrm{~mA} \\ \text { Storage Temperature Range }\left(\mathrm{T}_{\mathrm{STG}}\right) & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation }\left(\mathrm{P}_{\mathrm{D}}\right) \text { (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature }\left(\mathrm{T}_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$

Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\left(\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature | Range $\left(T_{A}\right)$ |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{l}_{\text {OUT }} \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {Iout }}\right\| \leq 6.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l} 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| lin | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{O}_{\mathrm{C}}=\mathrm{V}_{\mathrm{IH}} \\ & \hline \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current ( $I_{N}, I_{C C}$, and $l_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{t}}=6$ ns

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 35 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 13 | 25 | ns |
| tphZ tPLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 11 | 20 | ns |
| ts | Minimum Set-Up Time |  |  | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  |  | 0 | ns |
| tw | Minimum Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0-6.0 \mathrm{v}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 6 \\ 30 \\ 35 \end{gathered}$ | $\begin{aligned} & 5 \\ & 24 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{gathered} 4 \\ 20 \\ 23 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to $\bar{Q}$ | $\begin{array}{\|l\|} \hline \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ \hline \end{array}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 51 \end{aligned}$ | $\begin{aligned} & 115 \\ & 155 \end{aligned}$ | $\begin{aligned} & 143 \\ & 194 \\ & \hline \end{aligned}$ | $\begin{aligned} & 173 \\ & 233 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{r} 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \end{array}$ | $\begin{aligned} & 13 \\ & 19 \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \end{aligned}$ | $\begin{aligned} & 29 \\ & 47 \end{aligned}$ | $\begin{aligned} & 35 \\ & 47 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 27 \end{aligned}$ | $\begin{aligned} & 25 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 41 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PZH }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 59 \\ & \hline \end{aligned}$ | $\begin{array}{r} 140 \\ 180 \\ \hline \end{array}$ | $\begin{array}{r} 175 \\ 225 \\ \hline \end{array}$ | $\begin{aligned} & 210 \\ & 270 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 20 \end{aligned}$ | $\begin{aligned} & 28 \\ & 36 \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{array}{r} 42 \\ 54 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{array}{\|l\|} \hline \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ \hline \end{array}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 24 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \end{aligned}$ | $\begin{aligned} & 36 \\ & 47 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPHZ }} \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 156 \\ 31 \\ 27 \end{gathered}$ | $\begin{gathered} 188 \\ 38 \\ 32 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set-Up Time | - | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, ${ }_{\text {t }}$ LLH | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & \hline 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ |  |
| tw | Minimum Pulse Width |  | $\begin{array}{\|c\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \diamond \end{array}$ | $\begin{gathered} 30 \\ 8 \\ 7 \end{gathered}$ | $\begin{aligned} & \hline 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & \hline 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} \hline 120 \\ 24 \\ 20 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{CrD}^{\text {P }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{OC}=\mathrm{VCC} \\ & \mathrm{OC}=\mathrm{GND} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{Cout}^{\text {OU }}$ | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

MM54HC573/MM74HC573
TRI-STATE ${ }^{\circledR}$ Octal D-Type Latch

## General Description

These high speed octal D-type latches utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
When the LATCH ENABLE(LE) input is high, the Q outputs will follow the D inputs. When the LATCH ENABLE goes low, data at the $D$ inputs will be retained at the outputs until LATCH ENABLE returns high again. When a high logic level is applied to the OUTPUT CONTROL input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 13 ns
- Wide operating voltage range: 2 to 6 volts
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Compatible with bus-oriented systems

■ Output drive capability: 15 LS-TTL loads


MM54HC573/MM74HC573
54HC573 (J) 74HC573 (J,N)

## Truth Table

| Output <br> Control | Latch <br> Enable | Data | Output |
| :---: | :---: | :---: | :---: |
| L | H | H | H |
| L | H | L | L |
| L | L | X | $\mathrm{Q}_{0}$ |
| H | X | X | Z |

$H=$ high level, $L=$ low level
$Q_{0}=$ level of output before steady-state input conditions were established.
$\mathbf{Z}=$ high impedance
$X=$ Don't care


Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst-case leakage current ( $I_{\mathrm{N}}, \mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.
MM54HC573/MM74HC573

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Data to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 19 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $\mathrm{t}_{\text {PZH, }}$, $\mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 13 | 25 | ns |
| $t_{\text {PHZ }}, \mathrm{tPLZ}$ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 11 | 20 | ns |
| ts | Minimum Set Up Time |  | 10 | 15 | ns |
| ${ }_{H}$ | Minimum Hold Time |  | 2 | 5 | ns |
| tw | Minimum Pulse Width |  | 10 | 16 | ns |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL, }}$ tPLH | Maximum Propagation Delay Data to $\overline{\mathbf{Q}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 58 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 150 \end{aligned}$ | $\begin{aligned} & 138 \\ & 188 \end{aligned}$ | $\begin{array}{r} 165 \\ 225 \end{array}$ | ns <br> ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 14 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 28 \\ & 38 \\ & \hline \end{aligned}$ | $\begin{array}{r} 33 \\ 40 \\ \hline \end{array}$ | ns |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 12 \\ 19 \\ \hline \end{array}$ | $\begin{aligned} & 19 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 24 \\ & 33 \end{aligned}$ | $\begin{aligned} & 29 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{tPHL}^{\text {t }}$ PLH | Maximum Propagation Delay, Clock to $\overline{\mathbf{Q}}$ | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 46 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{array}{r} 115 \\ 155 \\ \hline \end{array}$ | $\begin{array}{r} 143 \\ 194 \\ \hline \end{array}$ | $\begin{aligned} & 173 \\ & 233 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 14 \\ & 21 \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \end{aligned}$ | $\begin{aligned} & 29 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 12 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{array}{r} 20 \\ 27 \\ \hline \end{array}$ | $\begin{aligned} & 25 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 41 \end{aligned}$ | ns <br> ns |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 55 \\ & 67 \end{aligned}$ | $\begin{aligned} & 140 \\ & 180 \end{aligned}$ | $\begin{aligned} & 175 \\ & 225 \end{aligned}$ | $\begin{aligned} & 210 \\ & 270 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 15 \\ 24 \\ \hline \end{array}$ | $\begin{aligned} & 28 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \\ & \hline \end{aligned}$ | $\begin{aligned} & 42 \\ & 54 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 22 \end{aligned}$ | $\begin{aligned} & 24 \\ & 31 \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \end{aligned}$ | $\begin{aligned} & 36 \\ & 47 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 40 \\ & 13 \\ & 12 \end{aligned}$ | $\begin{aligned} & \hline 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 156 \\ & 31 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{array}{r} 188 \\ \quad 38 \\ 32 \\ \hline \end{array}$ | $\begin{array}{ll} \hline \text { ns } \\ \text { ns } & . \\ \text { ns } \\ \hline \end{array}$ |
| ts | Minimum Set Up Time | . | $\begin{array}{r} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }_{4}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 25 <br> 5 <br> 4 | $\begin{gathered} 31 \\ 6 \\ 5 \\ \hline \end{gathered}$ | $\begin{gathered} 38 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | 30 <br> 9 <br> 8 | 80 <br> 16 <br> 14 | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {TLH, }}$, ${ }_{\text {THL }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{OE}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{OE}=\mathrm{GND} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ |  | , |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{COUT}^{\text {che }}$ | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}{ }^{f}+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## 7 <br> National Semiconductor <br> MM54HC574/MM74HC574 TRI-STATE ${ }^{\circledR}$ Octal D-Type Flip-Flop

## General Description

These high speed octal D-type flip-flops utilize microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. They possess the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads. Due to the large output drive capability and the TRI-STATE feature, these devices are ideally suited for interfacing with bus lines in a bus organized system.
These devices are positive edge triggered flip-flops. Data at the D inputs, meeting the set-up and hold time requirements, are transferred to the Q outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.

The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 15 ns
- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$

Low input current: $1 \mu \mathrm{~A}$ maximum

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum
- Compatible with bus-oriented systems

■ Output drive capability: 15 LS-TTL loads

## Dual-In-Line Package



TOP VIEW
TL/F/5213-1
MM54HC574/MM74HC574
54HC574 (J) 74HC574 (J,N)

Truth Table

| Output <br> Control | Clock | Data | Output |
| :---: | :---: | :---: | :---: |
| $L$ | $\uparrow$ | $H$ | $H$ |
| $L$ | $\uparrow$ | $L$ | $L$ |
| $L$ | $L$ | $X$ | $Q_{0}$ |
| $H$ | $X$ | $X$ | $Z$ |

[^28]| Absolute Maximum Ratings (Notes 1 \& 2 |  |
| :---: | :---: |
| Supply Voltage (VCC) | -0.5 to +7.0V |
| DC Input Voltage ( $\mathrm{V}_{1 \times}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\text {K, }}$ Iok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC V $\mathrm{CC}^{\text {or GND Current, }}$ per pin (lcC) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 | onds) $260^{\circ} \mathrm{C}$ |

## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | i - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{VOH}^{\text {O }}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $V_{I N}=V_{I H} \text { or } V_{I L}$ <br> $\mid$ loutl $\leq 20 \mu \mathrm{~A}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{OUT}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{O}_{\mathrm{C}}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ | 6.0V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{O U T}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst-case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst-case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst-case leakage current ( $I_{N}, I_{C C}$, and $I_{O Z}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{t}}=\mathrm{t}_{\mathrm{t}}=6$ ns

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 35 | MHz |
| $t_{\text {PHL }}$ t tPLH | Maximum Propagation Delay, Clock to Q | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $t_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \hline \end{aligned}$ | 13 | 25 | ns |
| $\mathrm{tPHz}^{\text {, }}$ tPLZ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \hline \end{aligned}$ | 11 | 20 | ns |
| $\mathrm{t}_{5}$ | Minimum Set-Up Time |  |  | 20 | ns |
| $t_{H}$ | Minimum Hold Time |  |  | 0 | ns |
| tw | Minimum Pulse Width |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 6 \\ 30 \\ 35 \end{gathered}$ | $\begin{gathered} 5 \\ 24 \\ 28 \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ 23 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Clock to $\bar{Q}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 40 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & 115 \\ & 155 \\ & \hline \end{aligned}$ | $\begin{array}{r} 143 \\ 194 \\ \hline \end{array}$ | $\begin{aligned} & 173 \\ & 233 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 13 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 47 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 41 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 59 \end{aligned}$ | $\begin{array}{r} 140 \\ 180 \\ \hline \end{array}$ | $\begin{array}{r} 175 \\ 225 \\ \hline \end{array}$ | $\begin{array}{r} 210 \\ 270 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 20 \end{aligned}$ | $\begin{aligned} & 28 \\ & 36 \\ & \hline \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & 42 \\ & 54 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 12 \\ & 18 \end{aligned}$ | $\begin{aligned} & 24 \\ & 31 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 39 \\ & \hline \end{aligned}$ | $\begin{aligned} & 36 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{L}=1 \mathrm{k} \Omega \\ & C_{L}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 156 \\ & 31 \\ & 27 \\ & \hline \end{aligned}$ | $\begin{aligned} & 188 \\ & 38 \\ & 32 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set-Up Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {THL }}$, $\mathrm{T}_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{W}$ | Minimum Pulse Width |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Output Rise andFall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{OC}=\mathrm{VCC} \\ & \mathrm{OC}=\mathrm{GND} \end{aligned}$ |  | $\begin{aligned} & 30 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC589/MMA74HC589 8-Bit Shift Registers with Input Latches and TRI-STATE ${ }^{\circledR}$ Serial Output

## General Description

This high speed shift register utilizes microCMOSTM Technology, 3.5 micron silicon gate $P$-well CMOS, to achieve the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads.
The 'HC589 comes in a 16-pin package and consists of an 8 -bit storage latch feeding a parallel-in, serial-out 8 -bit shift register. Both the storage register and shift register have positive-edge triggered clocks. The shift register also has direct load (from storage) and a Tri-State output to enable the wire-ORing of multiple devices on a serial bus.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Connection Diagram

Dual-In-Line Package


MM54HC589/MM74HC589
54HC589 (J) 74HC589 (J,N)

## Features

- 8-Bit parallel storage register inputs
- Wide operating voltage range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Shift register has direct overriding load

■ Guaranteed shift frequency . . . DC to 30 MHz

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC Series)
- TRI-STATE output for 'Wire-OR'


## Truth Table

| RCK | SCK | $\overline{\text { SLOAD }}$ | $\overline{\mathbf{O C}}$ | Function |
| :---: | :---: | :---: | :---: | :--- |
| $\uparrow$ | X | X | X | Data loaded to input latches |
| $\uparrow$ | X | L | H | Data loaded from inputs to <br> shift register |
| No <br> clock <br> edge | X | L | H | Data transferred from <br> input latches to shift <br> register |
| X | X | X | L | Serial output in high <br> impedance state |
| X | $\uparrow$ | H | H | Shift register clocked <br> $\mathrm{Q}_{\mathrm{M}}=\mathrm{Q}_{\mathrm{n}-1}, \mathrm{Q}_{\mathrm{O}}=$ SER |

Absolute Maximum Ratings (Notes 1 \& ${ }^{2}$ )
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current (l| $\mathrm{l}_{\mathrm{K}}, l_{\mathrm{OK}}$ ) DC Output Current, per pin (lout) DC $V_{C C}$ or GND Current, per pin (ICC)
Storage Temperature Range (TSTG)
Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 6 | V |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level. Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {IUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (l/N, $\mathrm{I} C \mathrm{C}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V}, T_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency for SCK |  | 50 | 30 | MHz |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SCK to $\mathrm{Q}_{H^{\prime}}$ |  |  | 30 | ns |
| $\mathrm{tPHL}^{\text {, }}$ tPLH | Maximum Propagation Delay From $\overline{S L O A D}$ to $Q_{H^{\prime}}$ |  |  | 30 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From RCK to $\mathrm{Q}_{H^{\prime}}$ | $\overline{\text { SLOAD }}=$ logic ' O ' | 25 | 45 | ns |
| teZH, $^{\text {tPZL }}$ | Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 18 | 28 | ns |
| $t_{\text {PHZ }}$, tPLZ | Output Disable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 19 | 25 | ns |
| ${ }_{\text {ts }}$ | Minimum Set Up Time From RCK to SCK |  | 10 | 20 | ns |
| ts | Minimum Set Up Time From SER to SCK |  | 10 | 20 | ns |
| ts | Minimum Set Up Time From Inputs A thru H to RCK |  | 10 | 20 | ns |
| $t_{H}$ | Minimum Hold Time |  | -3 | 0 | ns |
| tw | Minimum Pulse Width SCK, FCK, SLOAD | , | 8 | 16 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0-6 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency for SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 5 \\ 27 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 4 \\ 21 \\ 25 \end{gathered}$ | $\begin{gathered} 4 \\ 18 \\ 21 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| ${ }_{\text {t }}$ HLL, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SCK to $\mathrm{Q}_{\mathrm{H}^{\prime}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 62 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 220 \\ 43 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 266 \\ 52 \\ 45 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SLOAD to $Q_{H^{\prime}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 62 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{array}{r} 220 \\ 43 \\ \quad 37 \\ \hline \end{array}$ | $\begin{gathered} 266 \\ 52 \\ 45 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}$, tpLH | Maximum Propagation Delay From RCK to $\mathbf{Q}_{\mathbf{H}^{\prime}}$ | $\overline{\text { SLOAD }}=$ logic ${ }^{\prime} \mathrm{O}^{\prime}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 31 \\ 28 \\ \hline \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 43 \\ \hline \end{gathered}$ | $\begin{aligned} & 312 \\ & 63 \\ & 53 \\ & \hline \end{aligned}$ | $\begin{gathered} 375 \\ 75 \\ 65 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 22 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{array}{r} \mathrm{ns} \\ \mathrm{~ns} \\ \mathrm{~ns} \\ \hline \end{array}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 22 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \end{gathered}$ | ns ns ns |
| ts | Minimum Set Up Time From RCK to SCK | $r$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 22 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time From SER to SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 22 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Time From Inputs A thru H to RCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 22 \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {H }} \mathrm{H}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tw | Minimum Pulse Width <br> SCK, RCK, $\overline{\text { SCLE }}, \overline{\text { SLOAD }}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {r }}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1500 \\ 500 \\ 400 \end{array}$ | $\begin{array}{r} 1500 \\ 500 \\ 400 \end{array}$ | $\begin{gathered} 1500 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  | Maximum Output Rise and Fall Time | " | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 6 \\ 5 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 12 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Functional Block Diagram (positive logic)

MM54HC589/MM74HC589


Logic Timing Diagram


## MM54HC595/MM74HC595 8-Bit Shift Registers with Output Latches

## General Description

This high speed shift register utilizes microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. This device possesses the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 15 LS-TTL loads.
This device contains an 8-bit serial-in, parallel-out shift register that feeds an 8-bit D-type storage register. The storage register has 8 TRI-STATE ${ }^{\circledR}$ outputs. Separate clocks are provided for both the shift register and the storage register. The shift register has a direct-overriding clear, serial input, and serial output (standard) pins for cascading. Both the shift register and storage register use positive-edge triggered clocks. If both clocks are connected together, the shift register state will always be one clock pulse ahead of the storage register.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC Series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- 8-Bit Serial-In, Parallel-Out Shift Register

With Storage

- Wide operating voltage range: 2V-6V
- Cascadable
- Shift Register Has Direct Clear
- Guaranteed Shift Frequency: DC to 30 MHz


## Connection Diagram

Dual-In-Line Package


TL/F/5342-1
MM54HC595/MM74HC595
54HC595 (J) 74HC595 (J,N)

## Truth Table

| RCK | SCK | $\overline{\text { SCLR }}$ | $\overline{\mathbf{G}}$ | Function |
| :---: | :---: | :---: | :---: | :---: |
| X | X | X | 1 | $\mathrm{Q}_{\mathrm{A}}$ thru $\mathrm{Q}_{\mathrm{H}}=$ Tri-State |
| X | X | L | X | Shift Register cleared <br> $\mathrm{Q}_{H^{\prime}}=0$ |
| X | $\uparrow$ | H | X | Shift Register clocked <br> $\mathrm{Q}_{\mathrm{N}}=\mathrm{Q}_{\mathrm{n}-1}, \mathrm{Q}_{0}=$ SER |
| $\uparrow$ | X | H | X | Contents of Shift <br> Register transferred <br> to output latches |



## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \left\|\mathrm{lout}^{\prime}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  | $Q_{H}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\begin{array}{l} \text { IOUT } \\ \text { lout } \end{array}\right\| \leq 5.0 \mathrm{~mA} \\ & \hline 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 4.2 \\ 5.2 \\ \hline \end{array}$ | $\begin{array}{r} 3.98 \\ 5.48 \\ \hline \end{array}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
|  | $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\begin{array}{l} \text { Iout } \\ \text { lout } \end{array}\right\| \leq 7.8 \mathrm{~mA} \\ & \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  | $\mathrm{Q}_{\mathrm{H}}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\lvert\, \begin{array}{l} \text { OUT } \\ \text { lout } \end{array} \leq 4 \mathrm{~mA}\right. \\ & \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{array}{r} 0.33 \\ 0.33 \end{array}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
|  | $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\lvert\, \begin{array}{l} \text { IOUT } \\ \text { IOUT } \end{array} \leq 6.0 \mathrm{~mA}\right. \\ & \hline 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| l Oz | Maximum Tri-State Output Leakage | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or } \text { GND } \\ & \text { Enable }=V_{I H} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{VOL}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{HL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{I N}$, $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{IOZ}_{\mathrm{O}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency of SCK |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, SCK to Q $_{H^{\prime}}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 20 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, RCK to $Q_{A}$ thru $Q_{H}$ | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 18 | 30 | ns |
| $\mathrm{t}_{\text {PZH, }}$, tPZL | Maximum Output Enable Time From $\bar{G}$ to $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 17 | 28 | ns |
|  | Maximum Output Disable Time From $\bar{G}$ to $Q_{A}$.thru $Q_{H}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 15 | 25 | ns |
| ${ }^{\text {ts }}$ | Minimum Set Up Time From SER to SCK |  |  | 20 | ns |
| ts | Minimum Set Up Time From SCLR to SCK |  |  | 20 | ns |
| ts | Minimum Set Up Time From SCK to RCK (See Note 5) |  |  | 40 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time From SER to SCK |  |  | 0 | ns |
| $t_{W}$ | Minimum Pulse Width of SCK or RCK |  |  | 16 | ns |

Note 5: This setup time ensures the register will see stable data from the shift-register outputs. The clocks may be connected together in which case the storage register state will be one clock pulse behind the shift register.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{aligned} & 4 \\ & 21 \\ & 25 \end{aligned}$ | $\begin{gathered} \hline 4 \\ 18 \\ 21 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SCK to $\mathrm{Q}_{\mathrm{H}^{\prime}}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 58 \\ & 83 \end{aligned}$ | $\begin{aligned} & 115 \\ & 165 \end{aligned}$ | $\begin{aligned} & 145 \\ & 208 \end{aligned}$ | $\begin{array}{r} 171 \\ \cdot 246 \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 23 \\ & 33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \\ & \hline \end{aligned}$ | $\begin{aligned} & 34 \\ & 49 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & \hline 10 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 25 \\ & 35 \end{aligned}$ | $\begin{aligned} & 29 \\ & 42 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ t $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From RCK to $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 70 \\ 105 \\ \hline \end{gathered}$ | $\begin{aligned} & 150 \\ & 200 \\ & \hline \end{aligned}$ | $\begin{aligned} & 188 \\ & 225 \\ & \hline \end{aligned}$ | $\begin{array}{r} 225 \\ 250 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 28 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 18 \\ & 26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 33 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PZH }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable From $\bar{G}$ to $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 75 \\ 100 \\ \hline \end{array}$ | $\begin{array}{r} 150 \\ 200 \\ \hline \end{array}$ | $\begin{array}{r} 189 \\ 252 \\ \hline \end{array}$ | $\begin{array}{r} 224 \\ 298 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 13 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 32 \\ & 43 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 51 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time From $\bar{G}$ to $Q_{A}$ thru $Q_{H}$ | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \\ \hline \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 32 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 45 \\ 38 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time From SER to SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ts | Minimum Set Up Time From $\overline{\text { SCLR }}$ to SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ts | Minimum Set Up Time From SCK to RCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 200 \\ 40 \\ 34 \\ \hline \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 42 \\ \hline \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 50 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time SER to SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tw | Minimum Pulse Width of SCK or RCLK | , | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \hline 30 \\ 9 \\ 8 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} \hline 120 \\ 24 \\ 22 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 7 \\ 6 \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & \hline 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| CPD | Power Dissipation Capacitance, Outputs Enabled (Note 6) | $\begin{aligned} & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  | $\begin{gathered} 90 \\ 150 \end{gathered}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |
| $\mathrm{CIN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 6: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 7: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.


## MM54HC597/MM74HC597 8-Bit Shift Registers with Input Latches

## General Description

This high speed shift register utilize microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. It has the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads.
The 'HC597 comes in a 16-pin package and consists of an 8 -bit storage latch feeding a parallel-in, serial-out 8 -bit shift register. Both the storage register and shift register have positive-edge triggered clocks. The shift register also has direct load (from storage) and clear inputs
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- 8-Bit Parallel Storage Register Inputs
- Wide operating voltage range: 2V-6V
- Shift Register has Direct Overriding Load and Clear
- Guaranteed Shift Frequency . . . DC to 30 MHz
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum


## Truth Table

| RCK | SCK | SLOAD | $\overline{\text { SCLR }}$ | Function |
| :---: | :---: | :---: | :---: | :---: |
| $\uparrow$ | X | X | X | Data loaded to input latches |
| $\uparrow$ | X | L | H | Data loaded from inputs to shift register |
| No clock edge | X | L | H | Data transferred from input latches to shift register |
| X | X | L | L | Invalid logic, state of shift register indeterminate when signals removed |
| X | X | H | L | Shift register cleared |
| X | $\uparrow$ | H | H | Shift register clocked $Q_{n}=Q_{n}-1, Q_{0}=\operatorname{SER}$ |

MM54HC597/MM74HC597
54HC597 (J) $\quad \mathbf{7 4 H C 5 9 7}$ (J,N)


Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $I_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency for SCK |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SCK to $\mathrm{Q}_{\mathrm{H}^{\prime}}$ |  | 20 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SLOAD to Q $_{H^{\prime}}$ |  | 20 | 30 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From RCK to $Q_{H^{\prime}}$ | $\overline{\text { SLOAD }}=\operatorname{logic}^{\prime} 0$ ' | 25 | 45 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay From SCLR to $\mathrm{Q}_{H^{\prime}}$ |  | 20 | 30 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, SCLR to SCK |  | 10 | 20 | ns |
| ts | Minimum Set Up Time From RCK to SCK |  | 30 | 40 | ns |
| ts | Minimum Set Up Time From SER to SCK |  | 10 | 20 | ns |
| ts | Minimum Set Up Time From Inputs A thru H to RCK |  | 10 | 20 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | -2 | 0 | ns |
| tw | Minimum Pulse Width SCK, RCK, SCLR SLOAD |  | 10 | 16 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency for SCK |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 45 \\ & 50 \end{aligned}$ | $\begin{gathered} 5 \\ 27 \\ 32 \end{gathered}$ | $\begin{aligned} & 4 \\ & 21 \\ & 25 \end{aligned}$ | $\begin{gathered} 4 \\ 18 \\ 21 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay From SCK to QH' $^{\prime}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 62 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 220 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From SLOAD to $Q_{H^{\prime}}$ |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 65 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 220 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From RCK to $Q_{H^{\prime}}$ | $\overline{\text { SLOAD }}=$ Logic '0' | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{array}{\|r\|} \hline 120 \\ 30 \\ 28 \\ \hline \end{array}$ | $\begin{gathered} 250 \\ 50 \\ 43 \end{gathered}$ | $\begin{gathered} 312 \\ 65 \\ 53 \\ \hline \end{gathered}$ | $\begin{gathered} 375 \\ 75 \\ 65 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay From SCLR to $\mathrm{Q}_{\mathrm{H}}$ ' |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 66 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 220 \\ 44 \\ 38 \\ \hline \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {REM }}$ | Minimum Removal Time SCLR to SCK |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | ns ns ns |
| ts | Minimum Set Up Time From RCK to SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 200 \\ 40 \\ 34 \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 42 \\ \hline \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 50 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| ts | Minimum Set Up Time From SER to SCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | ns ns ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ts | Minimum Set Up Time From Inputs A thru H to RCK |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \\ \hline \end{array}$ | ns ns ns |
| $t_{H}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns ns |
| tw | Minimum Pulse Width SCK, RCK, $\overline{\text { SCLR }}, \overline{S L O A D}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{aligned} & 100 \\ & 20 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ |  |
| $\mathrm{tr}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| ${ }_{\text {t }}^{\text {THL }}$, ${ }^{\text {T }}$ LH | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ $\mathrm{ns}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Functional Block Diagram (Positive logic)
'HC597


TL/F/5343-2

## MM54HC640/MM74HC640 Inverting Octal TRI-STATE ${ }^{\circledR}$ Transceiver MM54HC643/MM74HC643 True-Inverting Octal TRI-STATE Transceiver

## General Description

These TRI-STATE bi-directional buffers utilize microCMOSTM Technology, 3.5 micron silicon gate $P$-well CMOS, and are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power consumption and high noise immunity usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits.
Each device has an active enable $\bar{G}$ and a direction control input, DIR. When DIR is high, data flows from the A inputs to the $B$ outputs. When DIR is low, data flows from the $B$ inputs to the A outputs. The MM54HC640/MM74HC640 transfers inverted data from one bus to other and the MM54HC643/ MM74HC643 transfers inverted data from the $A$ bus to the $B$ bus and true data from the $B$ bus to the $A$ bus.

These devices can drive up to 15 LS-TTL Loads, and all inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 14 ns
- Wide power supply range: $2-6 \mathrm{~V}$
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- Tri-State outputs for connection to bus oriented systems
- High Output Drive: $6 \mathrm{~mA}(\mathrm{~min})$


## Connection Diagrams

Dual-In-Line Package


MM54HC640/MM74HC640
54HC640 (J) $74 \mathrm{HC640}$ (J,N)

Dual-In-Line Package


MM54HC643/MM74HC643
54HC643 (J) 74HC643 (J,N)

Truth Table

| Control <br> Inputs |  | Operation |  |
| :---: | :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | DIR | 640 | 643 |
| L | L | $\bar{B}$ data to A bus | B data to A bus |
| L | H | $\bar{A}$ data to B bus | $\bar{A}$ data to B bus |
| H | X | Isolation | Isolation |

$H=$ high level, $L=$ low level, $X=$ irrelevant

$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2) \\ \text { Supply Voltage }\left(V_{\mathrm{CC}}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage } \mathrm{DIR} \text { and } \overline{\mathrm{G}} \text { pins }\left(\mathrm{V}_{\mathrm{IN}}\right) & -1.5 \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(\mathrm{V}_{\mathrm{IN}}, \mathrm{V}_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current }\left(I_{\mathrm{CD}}\right) & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (louT) } & \pm 35 \mathrm{~mA} \\ \text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (ICC) } & \pm 70 \mathrm{~mA} \\ \left.\text { Storage Temperature Range ( } \mathrm{T}_{\mathrm{STG}}\right) & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation (P) (Note 3) } & 500 \mathrm{~mW} \\ \left.\text { Lead Temperature ( } \mathrm{T}_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C} .\end{array}$

## Operating Conditions

| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| DC Input or Output Voltage <br> $\left(\mathrm{V}_{\text {IN }}, \mathrm{V}_{\mathrm{OUT}}\right)$ | 2 | 6 | V |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 7.8 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {IOUT }}\right\| \leq 6.0 \mathrm{~mA} \\ & \left\|{ }_{\text {lout }}\right\| \leq 7.8 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Input Leakage <br> Current ( $\bar{G}$ and DIR) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri-State Output Leakage Current | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \text { Enable }=\mathrm{V}_{I H} \\ & \hline \end{aligned}$ | 6.0V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{P L H}$ | Maximum Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 13 | 17 | ns |
| $\mathrm{t}_{\mathrm{PHZ}}, \mathrm{t}_{\mathrm{PLZ}}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 33 | 42 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\mathrm{PLZ}}$ | Maximum Output Disable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ <br> $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ | 32 | 42 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL, }}$ <br> tpli | Maximum Propagation Delay | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 29 \\ & 38 \end{aligned}$ | $\begin{aligned} & 72 \\ & 96 \end{aligned}$ | $\begin{gathered} 88 \\ 116 \end{gathered}$ | $\begin{gathered} 96 \\ 128 \end{gathered}$ | ns <br> ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{array}{\|l} 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 14 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{aligned} & 18 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{aligned} & 22 \\ & 29 \\ & \hline \end{aligned}$ | $\begin{aligned} & 24 \\ & 32 \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 14 \\ & 18 \end{aligned}$ | $\begin{aligned} & 18 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{array}{r} 22 \\ \quad 29 \\ \hline \end{array}$ | $\begin{aligned} & 24 \\ & 32 \\ & \hline \end{aligned}$ | ns <br> ns |
| $\begin{aligned} & \text { tpZH, }^{\text {P }} \\ & \text { tpZL } \end{aligned}$ | Maximum Output Enable | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 80 \end{aligned}$ | $\begin{aligned} & 184 \\ & 216 \end{aligned}$ | $\begin{aligned} & 224 \\ & 260 \end{aligned}$ | $\begin{aligned} & 240 \\ & 284 \end{aligned}$ | ns <br> ns |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 35 \\ & 41 \\ & \hline \end{aligned}$ | $\begin{aligned} & 46 \\ & 54 \\ & \hline \end{aligned}$ | $\begin{aligned} & 56 \\ & 65 \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 71 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 31 \\ & 36 \end{aligned}$ | $\begin{aligned} & 41 \\ & 47 \end{aligned}$ | $\begin{aligned} & 50 \\ & 57 \end{aligned}$ | $\begin{array}{r} 54 \\ 62 \\ \hline \end{array}$ | ns <br> ns |
| $\begin{aligned} & \text { tpHZ, } \\ & \text { tpLZ } \end{aligned}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 47 \\ & 33 \\ & 31 \end{aligned}$ | $\begin{gathered} 172 \\ 43 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 208 \\ 52 \\ 50 \\ \hline \end{gathered}$ | $\begin{gathered} 224 \\ 56 \\ 54 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 20 \\ 6 \\ 5 \\ \hline \end{gathered}$ | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & 643 \mathrm{~B}-\mathrm{A} \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \\ & 640(643 \mathrm{~A}-\mathrm{B}) \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IL}} \\ & 643 \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}} \\ & 640(643 \mathrm{~A}-\mathrm{B}) \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ |  | $\begin{gathered} 100 \\ 120 \\ 12 \\ 6 \\ \hline \end{gathered}$ |  |  |  | pF <br> pF <br> pF <br> pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {IN/OUT }}$ | Maximum Input/Output Capacitance, A or B | . |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $\mathrm{I}_{\mathrm{S}}=\mathrm{C}_{\mathrm{PD}} \mathrm{V}_{\mathrm{CC}} \mathrm{f}+\mathrm{I}_{\mathrm{CC}}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Logic Diagrams


TL/F/5344-3
'HC640

'HC643

MM54HC646/MM74HC646
Non-Inverting Octal Bus Transceiver/Registers
MM54HC648/MM74HC648
Inverting Octal Bus Transceiver/Registers

## General Description

These transceivers utilize microCMOSTM Technology, 3.5 micron silicon gate $P$-well CMOS, and contain two sets of TRI-STATE® outputs, two sets of D-type flip-flops, and control circuitry designed for high speed multiplexed transmission of data.
Six control inputs enable this device to be used as a latched transceiver, unlatched transceiver, or a combination of both. As a latched transceiver, data from one bus is stored for later retrieval by the other bus. Alternately real time bus data (unlatched) may be directly transferred from one bus to another.
Circuit operation is determined by the G, DIR, CAB, CBA, SAB, SBA control inputs. The enable input, $G$, controls whether any bus outputs are enabled. The direction control, DIR, determines which bus is enabled, and hence the direction data flows: The SAB, SBA inputs control whether the latched data (stored in D type flip flops), or the bus data (from other bus input pins) is transferred. Each set of flip-
flops has its own clock CAB, and CBA, for storing data. Data is latched on the rising edge of the clock.
Each output can drive up to 15 low power Schottky TTL loads. These devices are functionally and pin compatible to their LS-TTL counterparts. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 14 ns

■ TRI-STATE outputs

- Bi-directional communication
- Wide power supply range: 2-6V
- Low quiescent supply current: $160 \mu \mathrm{~A}$ maximum ( 74 HC )
- High output current: 6 mA (74HC)

Connection Diagrams


| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{I}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (l\|k, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC V ${ }_{\text {cC }}$ or GND Current, per pin (lcc) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature (T) (Soldering 10 | nds) $260^{\circ} \mathrm{C}$ |

## Operating Conditions



DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{H}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 12 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{1 H} \text { or } V_{I L} \\ & \left\|\begin{array}{l} \text { louT } \\ \text { lout } \end{array}\right\| \leq 6.0 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.96 \\ & 5.46 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {IUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \left\lvert\, \begin{array}{l} \text { louT } \\ \text { lout } \end{array} \leq 6.07 .8 \mathrm{~mA}\right. \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{G}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{I N}$, $\mathrm{I}_{\mathrm{CC}}$, and IOZ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

Truth Table

| Inputs |  |  |  |  |  | Data 1/0 |  | Operation or Function |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | DIR | CAB | CBA | SAB | SBA | A1 Thru A8 | B1 Thru B8 | 646 | 648 |
| $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | HorL $\uparrow$ | Hor L | $\begin{aligned} & \mathrm{x} \\ & \mathrm{x} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | Input | Input | Isolation <br> Store A and B Data | Isolation <br> Store A and B Data |
| L | $\begin{aligned} & \mathrm{L} \\ & \mathrm{~L} \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \end{aligned}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{aligned} & \hline x \\ & x \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | Output | Input | Real Time B Data to A Bus Stored B Data to A Bus | Real Time $\bar{B}$ Data to $A$ Bus Stored $\bar{B}$ Data to $A$ Bus |
| L | $\begin{aligned} & \mathrm{H} \\ & \mathrm{H} \end{aligned}$ | $\begin{gathered} \text { X } \\ \text { H or L } \end{gathered}$ | $\begin{aligned} & \hline X \\ & X \end{aligned}$ | $\begin{aligned} & \mathrm{L} \\ & \mathrm{H} \end{aligned}$ | $\begin{aligned} & \mathrm{X} \\ & \mathrm{X} \end{aligned}$ | Input | Input | Real Time A Data to B Bus Stored A Data to B Bus | Real Time $\bar{A}$ Data to $B$ Bus Stored $\bar{A}$ Data to B Bus |

$H=$ High Level $L=$ Low Level $X=$ Irrelevant $\uparrow=$ low-to-high level transition
The data output functions i.e., data at the bus pins may be enabled or disabled by various signals at the $\bar{G}$ and DIR inputs. Data input functions are always enabled.
The data output functions i.e., data at the bus pins will be stored on every low-to-high transition on the clock inputs.

AC Electrical Characteristics $\mathbf{M} 544 \mathrm{HC} 646 / \mathrm{MM} 74 \mathrm{HC} 646$
$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 45 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, A or B Input to B or A Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 14 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, CBA or CAB Input to A or B Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 31 | 40 | ns |
| $\mathrm{t}_{\mathrm{PHL}}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B high | $C_{L}=45 \mathrm{pF}$ | 35 | 50 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tPLH}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B low | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 35 | 50 | ns |
| $\mathrm{t}_{\text {PZH, }}, \mathrm{t}_{\text {PZL }}$ | Maximum Enable Time $\bar{G}$ or DIR Input to A or B Output | $\begin{aligned} \mathrm{R}_{\mathrm{L}} & =1 \mathrm{k} \Omega \\ \mathrm{C}_{\mathrm{L}} & =45 \mathrm{pF} \end{aligned}$ | 18 | 33 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Disable Time, $\bar{G}$ or DIR,Input to A or B Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 17 | 30 | ns |

## AC Electrical Characteristics MM54HC646/MM74HC646

$V_{C C}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | $C_{L}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 27 \\ & 31 \end{aligned}$ | $\begin{aligned} & 4 \\ & 21 \\ & 24 \\ & \hline \end{aligned}$ | $\begin{gathered} 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, A or B Input to B or A Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 80 \end{aligned}$ | $\begin{aligned} & 180 \\ & 200 \end{aligned}$ | $\begin{aligned} & 189 \\ & 250 \end{aligned}$ | $\begin{aligned} & 225 \\ & 300 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 18 \\ & 22 \\ & \hline \end{aligned}$ | $\begin{aligned} & 26 \\ & 35 \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{tPHL} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, CBA or CAB Input to A or B Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 110 \\ & 150 \end{aligned}$ | $\begin{aligned} & 220 \\ & 270 \end{aligned}$ | $\begin{aligned} & 275 \\ & 338 \end{aligned}$ | $\begin{aligned} & 330 \\ & 405 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 31 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{array}{r} 44 \\ 54 \\ \hline \end{array}$ | $\begin{aligned} & 55 \\ & 68 \end{aligned}$ | $\begin{aligned} & 66 \\ & 81 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 28 \\ & 34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 38 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{array}{r} 47 \\ 59 \\ \hline \end{array}$ | $\begin{aligned} & 57 \\ & 71 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with $A$ or $B$ high | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 180 \\ & 210 \\ & \hline \end{aligned}$ | $\begin{aligned} & 290 \\ & 340 \\ & \hline \end{aligned}$ | $\begin{aligned} & 363 \\ & 425 \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 435 \\ & 510 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & \hline 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 39 \\ & 47 \end{aligned}$ | $\begin{aligned} & 58 \\ & 68 \end{aligned}$ | $\begin{aligned} & 72 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{gathered} 87 \\ 102 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 34 \\ & 39 \end{aligned}$ | $\begin{aligned} & 50 \\ & 58 \end{aligned}$ | $\begin{aligned} & 63 \\ & 72 \end{aligned}$ | $75$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |


| AC Electrical Characteristics MM54HC646/MM74HC646 (Continued) $\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {t }}$ PHL, ${ }^{\text {tPLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with $A$ or $B$ low | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 180 \\ & 210 \end{aligned}$ | $\begin{aligned} & 290 \\ & 340 \end{aligned}$ | $\begin{aligned} & 363 \\ & 425 \end{aligned}$ | $\begin{aligned} & 435 \\ & 510 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{gathered} C_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{gathered}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 39 \\ & 47 \end{aligned}$ | $\begin{aligned} & 58 \\ & 68 \end{aligned}$ | $\begin{aligned} & 72 \\ & 85 \end{aligned}$ | $\begin{gathered} 87 \\ 102 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 34 \\ 39 \\ \hline \end{array}$ | $\begin{aligned} & 50 \\ & 58 \end{aligned}$ | $\begin{aligned} & 63 \\ & 72 \end{aligned}$ | $\begin{aligned} & 75 \\ & 87 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }}$ PZH, ${ }^{\text {t }}$ PZH | Maximum Output Enable Time, $\overline{\mathrm{G}}$ Input or DIR to A or B Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 80 \\ 120 \\ \hline \end{gathered}$ | $\begin{aligned} & 175 \\ & 225 \\ & \hline \end{aligned}$ | $\begin{aligned} & 219 \\ & 281 \end{aligned}$ | $\begin{aligned} & 263 \\ & 338 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & 44 \\ & 56 \end{aligned}$ | $\begin{aligned} & 53 \\ & 68 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 21 \\ 27 \\ \hline \end{array}$ | $\begin{aligned} & 30 \\ & 38 \end{aligned}$ | $\begin{aligned} & 37 \\ & 48 \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {PHZ }}$, t $_{\text {PLZ }}$ | Maximum Output Disable Time, $\overline{\mathrm{G}}$ Input to A or B Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 85 \\ & 23 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 219 \\ 44 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $t_{\text {THL }} \mathrm{t}_{\text {TLLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{array}{r} 75 \\ 15 \\ 13 \\ \hline \end{array}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{ts}_{5}$ | Minimum Set Up Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} \hline 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} \hline 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{array}{r} 150 \\ 30 \\ 25 \\ \hline \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $t_{H}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| tw | Minimum Pulse Width of Clock | - | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{array}{r} 120 \\ 24 \\ 21 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \\ 6.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| CPD | Power Dissipation Capacitance (Note 5) |  | - |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Input Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

## AC Electrical Characteristics $\mathbf{~ м ~} 54 \mathrm{HC} 648 / \mathrm{MM} 74 \mathrm{HC} 648$

$V_{C C}=5 V, T_{A}=25^{\circ} C, t_{r}=t_{f}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | - | 44 | 30 | MHz |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, A or B Input to B or A Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 14 | 25 | ns |
| $t_{\text {PHL }}$ t $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, CBA or CAB Input to A or B Output | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 31 | 40 | ns |
| $\mathrm{t}_{\text {PHL }}$ t $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B high | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 35 | 50 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B low | $C_{L}=50 \mathrm{pF}$ | 35 | 50 | ns |
| $\mathrm{tPZH}, \mathrm{t}_{\text {PZL }}$ | Maximum Enable Time $\bar{G}$ Input to A or B Output | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \end{aligned}$ | 18 | 33 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Disable <br> Time, $\bar{G}$ Input to <br> A or B Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \end{aligned}$ | 17 | 30 | ns |

## AC Electrical Characteristics mм54HC648/MM74HC648

$\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\dot{T}_{A}=-54 \mathrm{HC} \text { to } 125^{\circ} \mathrm{C}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 5 \\ & 27 \\ & 31 \end{aligned}$ | $\begin{gathered} 4 \\ 21 \\ 24 \\ \hline \end{gathered}$ | $\begin{gathered} 3 \\ 18 \\ 20 \\ \hline \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, A or B Input to B or A Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 60 \\ & 80 \end{aligned}$ | $\begin{aligned} & 180 \\ & 200 \end{aligned}$ | $\begin{aligned} & 189 \\ & 250 \end{aligned}$ | $\begin{aligned} & 225 \\ & 300 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \\ & \hline \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 18 \\ 22 \\ \hline \end{array}$ | $\begin{aligned} & 26 \\ & 35 \end{aligned}$ | $\begin{aligned} & 31 \\ & 44 \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 53 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }^{\text {tPHL }}$, tPLH | Maximum Propagation Delay, CBA or CAB Input to A or B Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 110 \\ 150 \\ \hline \end{array}$ | $\begin{aligned} & 220 \\ & 270 \\ & \hline \end{aligned}$ | $\begin{array}{r} 275 \\ 338 \\ \hline \end{array}$ | $\begin{array}{r} 330 \\ 405 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 31 \\ & 40 \end{aligned}$ | $\begin{aligned} & 44 \\ & 54 \\ & \hline \end{aligned}$ | $\begin{aligned} & 55 \\ & 68 \end{aligned}$ | $\begin{aligned} & 66 \\ & 81 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 28 \\ & 34 \end{aligned}$ | $\begin{aligned} & 38 \\ & 47 \end{aligned}$ | $\begin{aligned} & 47 \\ & 59 \end{aligned}$ | $\begin{aligned} & 57 \\ & 71 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with $A$ or $B$ high | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{r} 180 \\ 210 \\ \hline \end{array}$ | $\begin{aligned} & 290 \\ & 340 \\ & \hline \end{aligned}$ | $\begin{aligned} & 363 \\ & 425 \\ & \hline \end{aligned}$ | $\begin{aligned} & 435 \\ & 510 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{gathered} \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ \hline \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 39 \\ & 47 \\ & \hline \end{aligned}$ | $\begin{aligned} & 58 \\ & 68 \end{aligned}$ | $\begin{aligned} & 72 \\ & 85 \\ & \hline \end{aligned}$ | $\begin{gathered} 87 \\ 102 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 34 \\ & 39 \end{aligned}$ | $\begin{aligned} & 50 \\ & 58 \end{aligned}$ | $\begin{aligned} & 63 \\ & 72 \end{aligned}$ | $\begin{aligned} & 75 \\ & 87 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |


| AC Electrical Characteristics Mм54HC648/MM74HC648 (Continued) $\mathrm{V}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, SBA or SAB Input to A or B Output, with A or B low | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 180 \\ & 210 \end{aligned}$ | $\begin{aligned} & 290 \\ & 340 \end{aligned}$ | $363$ | $\begin{aligned} & 435 \\ & 510 \end{aligned}$ | ns <br> ns |
|  |  | $\begin{gathered} C_{\mathrm{L}}=50 \mathrm{pF} \\ \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 39 \\ & 47 \end{aligned}$ | $\begin{aligned} & 58 \\ & 68 \end{aligned}$ | $\begin{aligned} & 72 \\ & 85 \end{aligned}$ | $\begin{gathered} 87 \\ 102 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 34 \\ & 39 \end{aligned}$ | $\begin{aligned} & 50 \\ & 58 \end{aligned}$ | $\begin{aligned} & 63 \\ & 72 \end{aligned}$ | $\begin{aligned} & 75 \\ & 87 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PzL }}, t_{\text {PZL }}$ | Maximum Output Enable Time, $\bar{G}$ Input or DIR to A or B Output | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ |  |  |  |  |  |  |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 2.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 80 \\ 120 \end{gathered}$ | $\begin{aligned} & 175 \\ & 225 \end{aligned}$ | $\begin{aligned} & 219 \\ & 281 \end{aligned}$ | $\begin{aligned} & 263 \\ & 338 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 23 \\ & 31 \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & 44 \\ & 56 \end{aligned}$ | $\begin{aligned} & 53 \\ & 68 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 21 \\ & 27 \end{aligned}$ | $\begin{aligned} & 30 \\ & 38 \end{aligned}$ | $\begin{aligned} & 37 \\ & 48 \end{aligned}$ | $\begin{aligned} & 45 \\ & 57 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {t }}$ Hz, tPLZ | Maximum Output Disable Time, $\bar{G}$ Input to $\mathbf{A}$ or $B$ Output | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 85 \\ & 23 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 219 \\ 44 \\ 37 \\ \hline \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \\ \hline \end{gathered}$ |  |
| $\mathrm{t}_{\text {THL }}$, $\mathrm{T}_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 60 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 90 \\ & 18 \\ & 15 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ts | Minimum Set Up Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 25 \\ 21 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ |  |
| tw | Minimum Pulse Width of Clock |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 21 \end{gathered}$ |  |
| $t_{\text {f }}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation <br> Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC688/MM74HC688 8-Bit Magnitude Comparator (Equality Detector)

## General Description

This equality detector utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to compare bit for bit two 8 -bit words and indicates whether or not they are equal. The $\overline{\mathrm{P}=\mathrm{Q}}$ output indicates equality when it is low. A single active low enable is provided to facilitate cascading of several packages and enable comparison of words greater than 8 bits.
This device is useful in memory block decoding applications, where memory block enable signals must be generated from computer address information.
The comparator's output can drive 10 low power Schottky equivalent loads. This comparator is functionally and pin
compatible to the 54LS688/74LS688. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 20 ns
- Wide power supply range: 2-6V
- Low quiescent current: $80 \mu \mathrm{~A}$ (74 series)
- Large output current: 4 mA ( 74 series)


## Connection and Logic Diagrams

Dual-In-Line Package


54HC688 (J) 74HC688 (J,N)

## Truth Table

| Inputs |  |  |
| :---: | :---: | :---: |
| Data | Enable |  |
| $\mathbf{P}, \mathbf{Q}$ |  |  |
| $\mathrm{P}=\mathrm{Q}$ | L | L |
| $\mathrm{P}>\mathrm{Q}$ | L | H |
| $\mathrm{P}<\mathrm{Q}$ | L | H |
| X | H | H |

$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \text { and 2) } \\ \text { Supply Voltage }\left(\mathrm{V}_{\mathrm{CC}}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(\mathrm{V}_{I N}\right) & -1.5 \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(\mathrm{V}_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current (IIK, loK) } & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (louT) } & \pm 25 \mathrm{~mA} \\ \text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (ICC) } & \pm 50 \mathrm{~mA} \\ \text { Storage Temperature Range (TSTG) } & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation }\left(\mathrm{P}_{\mathrm{D}}\right) \text { (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature }\left(\mathrm{T}_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$
Absolute Maximum Ratings (Notes 1 and 2) Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{C C}$ ) 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | $\mathrm{V}_{C C}$ | V |
| Operating Temperature Range ( $T_{A}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{array}{r} 0.1 \\ 0.1 \\ 0.1 \end{array}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| t PHL $^{\text {t }}$ PLH | Maximum Propagation <br> Delay, Any P or Q to Output |  | 21 | 30 | ns |
| t PLH, $^{\text {tPHL }}$ | Maximum Propagation <br> Delay, Enable to any Output |  | 14 | 20 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 60 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \\ \hline \end{gathered}$ | $\begin{gathered} 220 \\ 44 \\ 38 \\ \hline \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 45 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{array}{r} 120 \\ 24 \\ 20 \\ \hline \end{array}$ | $\begin{aligned} & 150 \\ & 30 \\ & 25 \\ & \hline \end{aligned}$ | $\begin{gathered} 180 \\ 36 \\ 30 \end{gathered}$ | ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation <br> Capacitance (Note 5) |  |  | 45 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM74HC942 300 Baud Modem

## General Description

The MM74HC942 is a full duplex low speed modem．It pro－ vides a 300 baud bidirectional series interface for data com－ munication over telephone lines and other narrow band－ width channels．It is Bell 103 compatible．
The MM74HC942 utilizes microCMOSTM Technology， 2 lay－ ers of polysilicon and 1 layer of metal P －well CMOS． Switched capacitor techniques are used to perform analog signal processing．

## MODULATOR SECTION

The modulator contains a frequency synthesizer and a sine wave synthesizer．It produces a phase coherent frequency shift keyed（FSK）output．

## LINE DRIVER AND HYBRID SECTION

The line driver and hybrid are designed to facilitate connec－ tion to a $600 \Omega$ phone line．They can perform two to four wire conversion and drive the line at 0 dBm ．

## DEMODULATOR SECTION

The demodulator incorporates anti－aliasing filters，a receive filter，limiter，discriminator，and carrier detect circuit．The nine pole receive filter provides 60 dB of transmitted tone rejection．The discriminator is fully balanced for stable operation．

## Features

Drives $600 \Omega$ at 0 dBm
－All filters on chip
－Transmit level adjustment compatible with universal service order code
－TTL and CMOS compatible logic
－All inputs protected against static damage
－$\pm 5 \mathrm{~V}$ supplies
－Low power consumption
－Full duplex answer or originate operation
－Analog loopback for self test
－Power down mode

## Applications

－Built－in low speed modems
－Remote data collection
■ Radio telemetry
－Credit verification
－Stand－alone modems
－Point－of－sale terminals
－Tone signalling systems
－Remote process control

## Connection Diagram

Dual－In－Line Package


TL／F／5348－1．

## MM74HC942

74HC942（J，N）

Block Diagram



## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.5 | 5.5 | V |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{BB}}\right)$ | -4.5 | -5.5 | V |
| DC Input or Output Voltage | 0 | $\mathrm{~V}_{\mathrm{CC}}$ | V |
| $\left(\mathrm{V}_{\text {IN }}, \mathrm{V}_{\mathrm{OUT}}\right)$ |  |  |  |
| Operating Temperature Range $\left(\mathrm{T}_{\mathrm{A}}\right)$ |  |  |  |
| $\quad$ MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times <br> $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{f}\right)$ |  |  |  |
| Crystal frequency | 500 | ns |  |

DC Electrical Characteristics

| Symbol | Parameter | Conditions | T $=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 3.15 | 3.15 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 1.1 | 1.1 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ | Vcc | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 0.1 \\ 0.26 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C}, V_{I L}=G N D \\ & A L B \text { or } S Q T=G N D \\ & \text { Transmit Level }=-9 \mathrm{dBm} \end{aligned}$ | 8.0 |  |  | mA |
| 'ICC | Power Down Supply Current | $\begin{aligned} & A L B=S Q T=V_{C C} \\ & V_{I H}=V_{C C}, V_{I L}=G N D \end{aligned}$ |  |  | 250 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic "N" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic "J" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
*The demodulator specifications apply to the MM74HC942 operating with a modulator having frequency accuracy, phase jitter and harmonic content equal to or better than the MM74HC942 modulator.

## AC Electrical Characteristics

Unless otherwise specified all specifications apply to the MM74HC942 over the range $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C} u s i n g$ a $\mathrm{V}_{\mathrm{CC}}=+5 \mathrm{~V}$ $\pm 10 \%$, a $\mathrm{V}_{\mathrm{BB}}=-5 \mathrm{~V} \pm 10 \%$ and a $3.579 \mathrm{MHz} \pm 0.1 \%$ crystal.*


## RECEIVE FILTER AND HYBRID

|  | Hybrid Input Impedance <br> (Pins 15 and 16) |  | 50 |  | $\mathrm{k} \Omega$ |  |
| :--- | :--- | :--- | :--- | :--- | :---: | :---: |
|  | FTLC Output Impedance |  | 10 |  | 50 | $\mathrm{k} \Omega$ |
|  | Adjacent Channel Rejection | RXA2 = GND TXA = GND or $\mathrm{V}_{\mathrm{CC}}$ <br> Input to RXA1 | 60 |  | dB |  |

DEMODULATOR (INCORPORATING HYBRID, RECEIVE FILTER AND DISCRIMINATOR)

|  | Carrier Amplitude |  | -48 |  | -12 | dBm |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
|  | Dynamic Range |  |  | 36 |  | dB |
|  | Bit Jitter | SNR $=30 \mathrm{~dB}$ <br> Input $=-38 \mathrm{dBm}$ <br> Baud Rate $=300$ Baud |  | 100 |  | $\mu \mathrm{~S}$ |
|  | Bit Bias $\quad 1$ |  |  | 5 |  | $\%$ |
|  | Carrier Detect Trip Points | CDA $=1.2 \mathrm{~V}$ Off to On <br> On to Off |  | -44 | -47 | dBm <br> dBm |

## AC Specification Circuit



| Pin <br> No. | Name | Function |
| :---: | :---: | :---: |
| 1 | DSI | Driver Summing Input: This may be used to transmit externally generated tones such as dual tone multifrequency (DTMF) dialing signals. |
| 2 | ALB | Analog Loop Back: A logic high on this pin causes the modulator output to be connected to the demodulator input so that data is looped back through the entire chip. This is used as a chip self test. If ALB and SQT are simultaneously held high the chip powers down. |
| 3 | $\overline{C D}$ | Carrier Detect: This pin goes to a logic low when carrier is sensed by the carrier detect circuit. |
| 4 | CDT | Carrier Detect Timing: A capacitor on this pin sets the time interval that the carrier must be present before the $\overline{\mathrm{CD}}$ goes low. |
| 5 | RXD | Received Data: This is the data outpin pin. |
| 6 | $\mathrm{V}_{C C}$ | Positive Supply Pin: A +5 V supply is recommended. |
| 7 | CDA | Carrier Detect Adjust: This is used for adjustment of the carrier detect threshold. Carrier detect hysteresis is set at 3 dB . |
| 8 | XTALD | Crystal Drive: XTALD and XTALS connect to a 3.5795 MHz crystal to generate a crystal locked clock for the chip. If an external circuit requires this clock XTALD should be sensed. If a suitable clock is already available in the system, XTALD can be driven. |
| 9 | XTALS | Crystal Sense: Refer to pin 8 for details. |
| 10 | FTLC | Filter Test/Limiter Capacitor: This is connected to a high impedance output of the receive filter. It may thus be used to evalu- |

## Functional Description

## INTRODUCTION

A modem is a device for transmitting and receiving serial data over a narrow bandwidth communication channel. The MM74HC942 uses frequency shift keying (FSK) of an audio frequency tone. The tone may be transmitted over the switched telephone network and other voice grade channels. The MM74HC942 is also capable of demodulating FSK signals. By suitable tone allocation and considerable signal processing the MM74HC942 is capable of transmitting and receiving data simultaneously.
The tone allocation by the MM74HC942 and other Bell 103 compatible modems is shown in Table I. The terms "originate" and "answer" which define the frequency allocation come from use with telephones. The modem on the end of the line which initiates the call is called the originate modem. The other modem is the answer modem.

TABLE I BELL 103 ALLOCATION

| Data | Originate Modem |  | Answer Modem |  |
| :--- | :---: | :---: | :---: | :---: |
|  | Transmit | Receive | Transmit | Receive |
| Space | 1070 Hz | 2025 Hz | 2025 Hz | 1070 Hz |
| Mark | 1270 Hz | 2225 Hz | 2225 Hz | 1270 Hz |

ate filter performance. This pin may also be driven to evaluate the demodulator. RXA1 and RXA2 must be grounded during this test.
For normal modem operation FTLC is AC grounded via a $0.1 \mu \mathrm{~F}$ bypass capacitor.

Transmitted Data: This is the data input.
Negative Supply: The recommended supply is -5 V .
O/ $\overline{\mathrm{A}} \quad$ Originate/ Answer mode select: When logic high this pin selects the originate mode of operation.
14 SQT Squelch Transmitter: This disables the modulator when held high. The EXI input remains active. If SQT and ALB are simultaneously held high the chip powers down.
15 RXA2 Receive Analog \#2: RXA2 and RXA1 are analog inputs. When connected as recommended they produce a $600 \Omega$ hybrid.
16 RXA1 Receive Analog \#1: See RXA2 for details.
17 TXA Transmit Analog: This is the output of the line driver.
18 EXI
External Input: This is a high impedance input to the line driver. This input may be used to transmit externally generated tones. When not used for this purpose it should be grounded.
GND Ground: This defines the chip OV.
20 TLA Transmit Level Adjust: A resistor from this pin to $V_{C C}$ sets the transmit level.

| 11 | TXD | Transmitted Data: This is the data input. |
| :--- | :--- | :--- |
| 12 | V $_{\text {BB }}$ | Negative Supply: The recommended supply <br> is $-5 V$. |
| 13 | O/ $\bar{A}$ | Originate/Answer mode select: When logic <br> high this pin selects the originate mode of <br> operation. |
| 14 | SQT | Squelch Transmitter: This disables the mod- <br> ulator when held high. The EXI input re- <br> mains active. If SQT and ALB are simulta- <br> neously held high the chip powers down. |
| 15 | RXA2 | Receive Analog \#2: RXA2 and RXA1 are <br> analog inputs. When connected as recom- <br> mended they produce a 600 hybrid. |
| 16 | RXA1 | Receive Analog \#1: See RXA2 for details. |
| 17 | TXA | Transmit Analog: This is the output of the <br> line driver. |
| 18 | EXI | External Input: This is a high impedance in- <br> put to the line driver. This input may be used <br> to transmit externally generated tones. <br> When not used for this purpose it should be <br> grounded. |
| 19 | GND | Ground: This defines the chip oV. <br> Transmit Level Adjust: A resistor from this |
| pin to VCC sets the transmit level. |  |  |

## Functional Description (Continued)

## THE DEMODULATOR SECTION

## The Receive Filter

The demodulator recovers the data from the received signals. The signal from the hybrid is a mixture of transmitted signal, received signals and noise. The first stage of the receive filter is an anti-alias filter which attenuates high frequency noise before sampling occurs. The signal then goes to the second stage of the receive filter where the transmitted tones and other noise are filtered from the received signal. This is a switched capacitor nine pole filter providing at least 60 dB of transmitted tone rejection. This also provides high attenuation at 60 Hz , a common noise component.

## The Discriminator

The first stage of the discriminator is a hard limiter. The hard limiter removes from the received signal any amplitude modulation which may bias the demodulator toward a mark or a space. It compares the output of the receive filter to the voltage on the $0.1 \mu \mathrm{~F}$ capacitor on the FTLC pin.
The hard limiter output connects to two parallel bandpass filters in the discriminator. One filter is tuned to the mark frequency and the other to the space frequency. The outputs of these filters are rectified, filtered and compared. If the output of the mark path exceeds the output of the space path the RXD output goes high. The opposite case sends RXD low.
The demodulator is implemented using precision switched capacitor techniques. The highly critical comparators in the limiter and discriminator are auto-zeroed for low offset.

## Carrier Detector

The output of the discriminator is meaningful only if there is sufficient carrier being received. This is established in the carrier detection circuit which measures the signal on the line. If this exceeds a certain level for a preset period (adjustable by the CDT pin) the $\overline{C D}$ output goes low indicating that carrier is present. Then the carrier detect threshold is lowered by 3 dB . This provides hysteresis ensuring the $\overline{\mathrm{CD}}$ output remains stable. If carrier is lost $\overline{C D}$ goes high after the preset delay and the threshold is increased by 3 dB .

## MODULATOR SECTION

The modulator consists of a frequency synthesizer and a sine wave synthesizer. The frequency produces one of four tones depending on the $O / \bar{A}$ and TXD piṇs. The frequencies are synthesized to high precision using a crystal oscillator and variable dual modulus counter. The counters used respond quickly to data changes, introducing negligible bit jitter while maintaining phase coherence.
The sine wave synthesizer uses switched capacitors to "look up" the voltages of the sine wave. This sampled signal is then further processed by switched capacitor and continuous filters to ensure the high spectral purity required by FCC regulations.

## Applications Information

## TRANSMIT LEVEL ADJUSTMENT

The transmitted power levels of Table II refer to the power delivered to a $600 \Omega$ load from the external $600 \Omega$ source impedance. The voltage on the load is half the TXA voltage. This should be kept in mind when designing interface circuits which do not match the load and source impedances. The transmit level is programmable by placing a resistor
from TLA to VCC. With a 5.5 k resistor the line driver transmits a maximum of -9 dBm . Since most lines from a phone installation to the exchange provide 3 dB of attenuation the maximum level reaching the exchange will be -12 dBm . This is the maximum level permitted by most telephone companies. Thus with this programming the MM74HC942 will interface to most telephones. This arrangement is called the "permissive arrangement". The disadvantage with the permissive arrangement is that when the loss from a phone to the exchange exceeds 3 dB , no compensation is made and SNR may be unnecessarily degraded.
SNR can be maximized by adjusting the transmit level until the level at the exchange reaches -12 dBm . This must be done with the cooperation of the telephone company. The programming resistor used is specific for a given installation and is often included in the telephone jack at the installation. The modem is thus programmable and can be used with any jack correctly wired. This arrangement is called the universal registered jack arrangement and is possible with the MM74HC942. The values of resistors required to program the MM74HC942 follow the most common code in use; the universal service order code. The required resistors are given in Table II.

TABLE II Universal Service Order Code Resistor Values

| Line <br> Loss <br> (dB) | Transmit <br> Level <br> (dBm) | Programming <br> Resistor (RTLL) <br> (Ohms) |
| :---: | :---: | :---: |
| 0 | -12 | 0 Open |
| 1 | -11 | 19,800 |
| 2 | -10 | 9,200 |
| 3 | -9 | 5,490 |
| 4 | -8 | 3,610 |
| 5 | -7 | 2,520 |
| 6 | -6 | 1,780 |
| 7 | -5 | 1,240 |
| 8 | -4 | 866 |
| 9 | -3 | 562 |
| 10 | -2 | 336 |
| 11 | -1 | 150 |
| 12 | 0 | 0 |

## CARRIER DETECT THRESHOLD ADJUSTMENT

The carrier detect threshold is directly proportional to the voltage on CDA. This pin is connected internally to a high impedance source. This source has a nominal Thevenin equivalent voltage of 1.2 V and output impedance of $100 \mathrm{k} \Omega$. By forcing the voltage on CDA the carrier detect threshold may be adjusted. To find the voltage required for a given threshold the following equation may be used;

$$
\begin{aligned}
& V_{C D A}=244 \times V_{O N} \\
& V_{C D A}=345 \times V_{O F F}
\end{aligned}
$$

## CARRIER DETECT TIMING ADJUSTMENT

CDT: A capacitor on pin 4 sets the time interval that the carrier must be present before $\overline{C D}$ goes low. It also sets the time interval that carrier must be removed before $\overline{\mathrm{CD}}$ returns high. The relevant timing equations are:
$T_{\overline{C D L}} \cong 6.4 \times \mathrm{C}_{\mathrm{CDT}}$ for $\overline{\mathrm{CD}}$ going low
$\mathrm{T}_{\overline{\mathrm{CD}} \mathrm{H}} \cong 0.54 \times \mathrm{C}_{\mathrm{CDT}}$ for $\overline{\mathrm{CD}}$ going high
Where $T \overline{C D L} \& T_{\overline{C D}}$ are in seconds, and $\mathrm{C}_{\mathrm{CDT}}$ is in $\mu \mathrm{F}$.

## Applications Information (Continued)

## DESIGN PRECAUTIONS

Power supplies to digital systems may contain high amplitude spikes and other noise. To optimize performance of the MM74HC942 operating in close proximity to digital systems, supply and ground noise should be minimized. This involves attention to power supply design and circuit board layout.

Power supply decoupling close to the device is recommended. Ground loops should be avoided. For further discussion of these subjects see the Audio/Radio Handbook published by National Semiconductor Corporation.

$\mathrm{C}_{\mathrm{CDT}}$ and $\mathrm{R}_{\text {TLA }}$ should be chosen to suit the application. See the Applications Information for more details.
Complete Acoustically Coupled 300 Baud Modem


Note: The efficiency of the acoustic coupling will set the valves of R1 and R2.

National Semiconductor

## MM74HC943 300 Baud Modem

## General Description

The MM74HC943 is a full duplex low speed modem. It provides a 300 baud bidirectional serial interface for data communication over telephone lines and other narrow bandwidth channels. It is Bell 103 compatible.
The MM74HC943 utilizes microCMOSTM Technology, 2 layers of polysilicon and 1 layer metal P-well CMOS. Switched capacitor techniques are used to peform analog signal processing.

## MODULATOR SECTION

The modulator contains a frequency synthesizer and a sine wave synthesizer. It produces a phase coherent frequency shift keyed (FSK) output.

## LINE DRIVER AND HYBRID SECTION

The line driver and hybrid are designed to facilitate connection to a $600 \Omega$ phone line. They can perform two to four wire conversion and drive the line at -9 dBm .

## DEMODULATOR SECTION

The demodulator incorporates anti-aliasing filters, a receive filter, limiter, discriminator, and carrier detect circuit. The nine pole receive filter provides 60 dB of transmitted tone rejection. The discriminator is fully balanced for stable operation.

## Features

- 5V supply
- Drives $600 \Omega$ at -9 dBm
- All filters on chip
- Transmit level adjustment compatible with universal service order code
- TTL and CMOS compatible logic
- All inputs protected against static damage
- Low power consumption
- Full duplex answer or originate operation
- Analog loopback for self test
- Power down mode


## Applications

■ Built-in low speed modems

- Remote data collection
- Radio telemetry
- Credit verification
- Stand-alone modems
- Point-of-sale terminals
- Tone signaling systems
- Remote process control


## Connection Diagram

## Dual-In-Line Package



Block Diagram


| Absolute Maximum Ratings (Notes 1 \& 2) |  | Operating Conditions |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{\mathbb{I}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage(VCC) $\quad 4.5$ | 5.5 | V |
| DC Output Voltage (VOUT) | -0.5 to $V_{C C}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | $\mathrm{V}_{\text {cc }}$ | V |
| Clamp Diode Current (lı, lok) | $\pm 20 \mathrm{~mA}$ | ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) |  |  |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ | Operating Temperature Range $\left(T_{A}\right)$ |  |  |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ | Input Rise or Fall Times |  |  |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | $\left(t_{r}, t_{f}\right)$ | 500 | ns |
| Power Dissipation (PD) (Note 3) | 500 mW | Crystal frequency | 3.579 | MHz |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 | conds) $260^{\circ} \mathrm{C}$ |  |  |  |

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 3.15 | 3.15 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 1.1 | ; 1.1 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \mid \text { Iout } \mid=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ | Vcc | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { louT } \mid=20 \mu A \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, V_{\mathrm{CC}}=4.5 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 0.1 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{GND} \\ & \mathrm{ALB} \text { or } \mathrm{SQT}=\mathrm{GND} \\ & \text { Transmit Level }=-9 \mathrm{dBm} \end{aligned}$ | 8.0 |  |  | mA |
| ICC | Power Down Supply Current | $\begin{aligned} & \mathrm{ALB}=\mathrm{SQT}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{IL}}=\mathrm{GND} \end{aligned}$ |  |  | 250 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
*The demodulator specifications apply to the MM74HC943 operating with a modulator having frequency accuracy, phase jitter and harmonic content equal to or better than the MM74HC943 modulator.

## AC Electrical Characteristics

Unless otherwise specified all specifications apply to the MM74HC943 over the range $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ using a $\mathrm{V}_{\mathrm{CC}}$ of +5 V $\pm 10 \%$, and a $3.579 \mathrm{MHz} \pm 0.1 \%$ crystal.*

| Symbol | Parameter | Conditions |  | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| TRANSMITTER |  |  |  |  |  |  |  |
| FCE | Carrier Frequency Error |  |  |  | 1 | 4 | Hz |
|  | Power Output | $\begin{aligned} & V_{C C}=5.0 \mathrm{~V} \\ & R_{\mathrm{L}}=1.2 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & R_{\text {TLA }}=5490 \\ & R_{\text {TLA }}=\infty \end{aligned}$ |  | $\begin{gathered} -9 \\ -12 \end{gathered}$ |  | dBm <br> dBm |
|  | 2nd Harmonic Energy |  |  |  | -56 |  | dBm |

RECEIVE FILTER AND HYBRID

|  | Hybrid Input Impedance <br> (Pins 15 and 16) |  | 50 |  | $\mathrm{k} \Omega$ |
| :--- | :--- | :--- | :--- | :--- | :---: |
|  | FTLC Output Impedance |  | 10 |  | 50 |
|  | Adjacent Channel Rejection | RXA2 = GNDA, TXD = GND or VCC <br> Input to RXA1 | 60 | $\mathrm{k} \Omega$ |  |

DEMODULATOR (INCORPORATING HYBRID, RECEIVE FILTER AND DISCRIMINATOR)

|  | Carrier Amplitude |  | -48 |  | -12 | dBm |
| :--- | :--- | :--- | :---: | :---: | :---: | :---: |
|  | Dynamic Range |  |  | 36 |  | dB |
|  | Bit Jitter | SNR $=30 \mathrm{~dB}$ <br> Input $=-38 \mathrm{dBm}$ <br> Baud Rate $=300$ Baud |  |  | 100 |  |
|  | Bit Bias |  |  |  |  |  |
|  | Carrier Detect Trip Points | $\mathrm{CDA}=1.2 \mathrm{~V}$ |  | Off to On <br> On to Off |  | -44 <br> -47 |

## AC Specification Circuit



## Description of Pin Functions

| $\begin{aligned} & \text { Pin } \\ & \text { No. } \end{aligned}$ | Name | Function |
| :---: | :---: | :---: |
| 1 | DSI | Driver Summing Input: This input may be used to transmit externally generated tones such as dual tone multifrequency (DTMF) dialing signals. |
| 2 | ALB | Analog Loop Back: A logic high on this pin causes the modulator output to be connected to the demodulator input so that data is looped back through the entire chip. This is used as a chip self test. If ALB and SQT are simultaneously held high the chip powers down. |
| 3 | $\overline{C D}$ | Carrier Detect: This pin goes to a logic low when carrier is sensed by the carrier detect circuit. |
| 4 | CDT | Carrier Detect Timing: A capacitor on this pin sets the time interval that the carrier must be present before the $\overline{\mathrm{CD}}$ goes low. |
| 5 | RXD | Received Data: This is the data output pin. |
| 6 | $V_{C C}$ | Positive Supply Pin: A +5 V supply is recommended. |
| 7 | CDA | Carrier Detect Adjust: This is used for adjustment of the carrier detect threshold. Carrier detect hysteresis is set at 3 dB . |
| 8 | XTALD | Crystal Drive: XTALD and XTALS connect to a 3.5795 MHz crystal to generate a crystal locked clock for the chip. If an external circuit requires this clock XTALD should be sensed. If a suitable clock is already available in the system. XTALD can be driven. |
| 9 | XTALS | Crystal Sense: Refer to pin 8 for details. |
| 10 | FTLC | Filter Test/Limiter Capacitor: This is connected to a high impedance output of the receiver filter. It may thus be used to evalu- |

## Functional Description

## introduction

A modem is a device for transmitting and receiving serial data over a narrow bandwidth communication channel. The MM74HC943 uses frequency shift keying (FSK) of audio frequency tone. The tone may be transmitted over the switched telephone network and other voice grade channels. The MM74HC943 is also capable of demodulating FSK signals. By suitable tone allocation and considerable signal processing the MM74HC943 is capable of transmitting and receiving data simultaneously.
The tone allocation used by the MM74HC943 and other Bell 103 compatible modems is shown in Table I. The terms "originate" and "answer" which define the frequency allocation come from use with telephones. The modem on the end of the line which initiates the call is called the originate modem. The other modem is the answer modem.

TABLE I. Bell 103 Tone Allocation

| Data | Originate Modem |  | Answer Modem |  |
| :--- | :---: | :---: | :---: | :---: |
|  | Transmit | Receive | Transmit | Receive |
| Space | 1070 Hz | 2025 Hz | 2025 Hz | 1070 Hz |
| Mark | 1270 Hz | 2225 Hz | 2225 Hz | 1270 Hz |

ate filter performance. This pin may also be driven to evaluate the demodulator. RXA1 and RXA2 must be grounded during this test.
For normal modem operation FTLC is AC grounded via a $0.1 \mu \mathrm{~F}$ bypass capacitor.
11 TXD Transmitted Data: This is the data input.
12 GND Ground: This defines the chip OV.
13 O/ Originate/ $\overline{A n s w e r}$ mode select: When logic high this pin selects the originate mode of operation.
14 SQT

15 RXA2

16 RXA
17 TXA

18 EXI

Analog Ground: Analog signals within the chip are referred to this pin.
20 TLA
Squelch Transmitter: This disables the modulator when held high. The EXI input remains active. If SQT and ALB are simultaneously held high the chip powers down.
Receive Analog \#2: RXA2 and RXA1 are analog inputs. When connected as recommended they produce a $600 \Omega$ hybrid.
Receive Analog \#1: See RXA2 for details.
Transmit Analog: This is the output of the line driver.
External Input: This is a high impedance input to the line driver. This input may be used to transmit externally generated tones. When not used for this purpose it should be grounded.

Transmit Level Adjust: A resistor from this pin to $V_{C C}$ sets the transmit level.

## THE LINE INTERFACE

The line interface section performs two to four wire conversion and provides impedance matching between the modem and the phone line.

## THE LINE DRIVER

The line driver is a power amplifier for driving the line. If the modem is operating as an originate modem, the second harmonics of the transmitted tones fall close to the frequencies of the received tones and degrade the received signal to noise ratio (SNR). The line driver must thus produce low second harmonic distortion.

## THE HYBRID

The voltage on the telephone line is the sum of the transmitted and received signals. The hybrid subtracts the transmitted voltage from the voltage on the telephone line. If the telephone line was matched to the hybrid impedance, the output of the hybrid would be only the received signal. This rarely happens because telephone line characteristic impedances vary considerably. The hybrid output is thus a mixture of transmitted and received signals.

## Functional Description (Continued)

## THE DEMODULATOR SECTION

## The Receive Filter

The demodulator recovers the data from the received signals. The signal from the hybrid is a mixture of transmitted signal, received signals and noise. The first stage of the receive filter is an anti-alias filter which attenuates high frequency noise before sampling occurs. The signal then goes to the second stage of the receive filter where the transmitted tones and other noise are filtered from the received signal. This is a switch capacitor nine pole filter providing at least 60 dB of transmitted tone rejection. This also provides high attenuation at 60 Hz , a common noise component.

## The Discriminator

The first stage of the discriminator is a hard limiter. The hard limiter removes from the received signal any amplitude modulation which may bias the demodulator toward a mark or a space. It compares the output of the receive filter to the voltage on the $0.1 \mu \mathrm{~F}$ capacitor on the FTLC pin.
The hard limiter output connects to two parallel bandpass filters in the discriminator. One filter is tuned to the mark frequency and the other to the space frequency. The outputs of these filters are rectified, filtered and compared. If the output of the mark path exceeds the output of the space path the RXD output goes high. The opposite case sends RXD low.
The demodulator is implemented using precision switched capacitor techniques The highly critical comparators in the limiter and discriminator are auto-zeroed for low offset.

## Carrier Detector

The output of the discriminator is meaningful only if there is sufficient carrier being received. This is established in the carrier detection circuit which measures the signal on the line. If this exceeds a certain level for a preset period (adjustable by the CDT pin) the $\overline{\mathrm{CD}}$ output goes low indicating that carrier is present. Then the carrier detect threshold is lowered by 3 dB . This provides hysteresis ensuring the $\overline{\mathrm{CD}}$ output remains stable. If carrier is lost $\overline{C D}$ goes high after the preset delay and the threshold is increased by 3 dB .

## MODULATOR SECTION

The modulator consists of a frequency synthesizer and a sine wave synthesizer. The frequency synthesizer produces one of four tones depending on the $O / \bar{A}$ and TXD pins. The frequencies are synthesized to high precision using a crystal oscillator and variable dual modulus counter.
The counters used respond quickly to data changes, introducing negligible bit jitter while maintaining phase coherence.
The sine wave synthesizer uses switched capacitors to "look up" the voltages of the sine wave. This sampled signal is then further processed by switched capacitor and continuous filters to ensure the high spectral purity required by FCC regulations.

## Applications Information

## TRANSMIT LEVEL ADJUSTMENT

The transmitted power levels of Table II refer to the power delivered to a $600 \Omega$ load from the external $600 \Omega$ source impedance. The voltage on the load is half the TXA voltage. This should be kept in mind when designing interface circuits which do not match the load and source inpedances. The transmit level is programmable by placing a resistor
from TLA to $V_{\mathrm{CC}}$. With a 5.5 k resistor the line driver transmits a maximum of -9 dBm . Since most lines from a phone installation to the exchange provide 3 dB of attenuation the maximum level reaching the exchange will be -12 dBm . This is the maximum level permitted by most telephone companies. Thus with this programming the MM74HC943 will interface to most telephones. This arrangement is called the "permissive arrangement". The disadvantage with the permissive arrangement is that when the loss from a phone to the exchange exceeds 3 dB , no compensation is made and SNR may be unnecessarily degraded.

TABLE II. Universal Service Order Code Resistor Values

| Line <br> Loss <br> (dB) | Transmit <br> Level <br> $(\mathbf{d B m})$ | Programming <br> Resistor (R <br> (RLA) |
| :---: | :---: | :---: |
| 0 | -12 | Open |
| 1 | -11 | 19,800 |
| 2 | -10 | 9,200 |
| 3 | -9 | 5,490 |

## CARRIER DETECT THRESHOLD ADJUSTMENT

The carrier detect threshold is directly proportional to the voltage on CDA. This pin is connected internally to a high impedance source. This source has a nominal Thevenin equivalent voltage of 1.2 V and output impedance of $100 \mathrm{k} \Omega$. By forcing the voltage on CDA the carrier detect threshold may be adjusted. To find the voltage required for a given threshold the following equation may be used;

$$
\begin{aligned}
& V_{C D A}=244 \times V_{O N} \\
& V_{C D A}=345 \times V_{O F F}
\end{aligned}
$$

## CARRIER DETECT TIMING ADJUSTMENT

CDT: A capacitor on pin 4 sets the time interval that the carrier must be present before $\overline{C D}$ goes low. It also sets the time interval that carrier must be removed before $\overline{\mathrm{CD}}$ returns high. The relevant timing equations are:
$T_{\overline{C D L}} \cong 6.4 \times \mathrm{C}_{\mathrm{CDT}}$ for $\overline{\mathrm{CD}}$ going low
$T \overline{C D H} \cong 0.54 \times \mathrm{C}_{\mathrm{CDT}}$ for $\overline{\mathrm{CD}}$ going high
Where $T_{\overline{C D L}}$ \& $T_{\overline{C D H}}$ are in seconds, and $C_{C D T}$ is in $\mu \mathrm{F}$.

## DESIGN PRECAUTIONS

Power supplies to digital systems may contain high amplitude spikes and other noise. To optimize performance of the MM74HC943 operating in close proximity to digital systems, supply and ground noise should be minimized. This involves attention to power supply design and circuit board layout. Power supply decoupling close to the device is recommended. Ground loops should be avoided. For further discussion of these subjects see the Audio/Radio Handbook published by National Semiconductor Corporation.

## Applications Information (Continued)

Interface Circuits for MM74HC943 300 Baud Modem


TL/F/5348-4
TL/F/5348-5
$\mathrm{C}_{\text {CDT }}$ and $\mathrm{R}_{\text {TLA }}$ should be chosen to suit the application. See the Applications Information for more details.

## Complete Acoustically Coupled 300 Baud Modem



Note: The efficiency of the acoustic coupling will set the values of R1 and R2.

## MM54HC4002/MM74HC4002 Dual 4-Input NOR Gate

## General Description

These NOR gates utilize microCMOSTм Technology, $3.5 \mathrm{mi}-$ cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard $54 \mathrm{LS} / 74 \mathrm{LS}$ logic family. The $54 \mathrm{HC} 4002 / 74 \mathrm{HC} 4002$ is functionally equivalent and pin-out compatible with the CD4002B. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 8 ns

■ Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$

- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)

■ Low input current: $1 \mu \mathrm{~A}$ maximum
■ Fanout of 10 LS-TTL loads

## Connection Diagrams



54HC4002 (J) 74HC4002 (J,N)

$$
\mathbf{Y}=\overline{\mathbf{A}+\mathbf{B}+\mathbf{C}+\mathbf{D}}
$$

| Absolute Maximum Ratings (Notes $1 \& 2$ ) |  |
| :--- | ---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage $\left(\mathrm{V}_{\mathrm{IN}}\right)$ | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage $\left(\mathrm{V}_{\mathrm{OUT}}\right)$ | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\left.\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\mathrm{OK}}\right)$ | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (louT) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (lCC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\left.\mathrm{T}_{\mathrm{STG}}\right)$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ (Note 3) | 500 mW |
| Lead Temperature $\left(\mathrm{T}_{\mathrm{L}}\right)$ (Soldering 10 seconds) | $260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $T_{A}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{I \mathrm{~L}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|l_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & V_{\text {IN }}=V_{I H} \text { or } V_{\text {IL }} \\ & \left\|l_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| 1 N | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{l}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL $^{\text {t } \mathrm{tPLH}}$ | Maximum Propagation <br> Delay |  | 11 | 20 | ns |

## AC Electrical Characteristics

| $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{tPHL}, \mathrm{tPLH}$ | Maximum PropagationDelay |  | 2.0 V | 40 | 120 | 151 | 179 | ns |
|  |  |  | 4.5 V | 12 | 24 | 30 | 36 | ns |
|  |  |  | 6.0 V | 10 | 20 | 26 | 30 | ns |
| ${ }^{\text {t }}$ LH, ${ }_{\text {t }}$ THL | Maximum Output |  | 2.0 V | 30 | 75 | 95 | 110 | ns |
|  | Rise and Fall |  | 4.5 V | 10 | 15 | 19 | 22 | ns |
|  | Time |  | 6.0 V | 9 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 25 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## MM54HC4016/MM74HC4016 Quad Analog Switch

## General Description

These devices are digitally controlled analog switches implemented in microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. These switches have low 'on' resistance and low 'off' leakages. They are bidirectional switches, thus any analog input may be used as an output and vice-versa. The ' 4016 devices allow control of up to 12 V (peak) analog signals with digital control signals of the same range. Each switch has its own control input which disables each switch when low. All analog inputs and outputs and digital inputs are protected from electrostatic damage by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

Typical switch enable time: 15 ns

- Wide analog input voltage range: $0-12 \mathrm{~V}$
- Low 'on' resistance: $50 \Omega$ typ
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- Matched switch characteristics
- Individual switch controls


## Truth Table

| Input | Switch |
| :---: | :---: |
| CTL | I/O-O/I |
| L | "OFF" |
| H | "ON" |



TL/F/5350-1

Connection Diagram
Dual-In-Line

MM54HC4016/MM74HC4016
54HC4016 (J) 74HC4016 (J,N)

## MM54HC4016/MM74HC4016




## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) 2 | 12 | V |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC - 40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{c c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 6.3 \\ 8.4 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 6.3 \\ 8.4 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 6.3 \\ 8.4 \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \\ & V \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \\ & v \end{aligned}$ |
| RoN | Maximum 'ON' Resistance (See Note 5) | $\begin{aligned} & V_{C T L}=V_{I H}, I S=.1 \mathrm{~mA} \\ & V_{I S}=V_{C C} \text { to } G N D \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ | $\begin{gathered} 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{\|r\|} \hline 100 \\ 50 \\ 30 \\ \hline \end{array}$ |  | . |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
|  |  | $\begin{aligned} & V_{C T L}=V_{I H}, I_{S}=.1 \mathrm{~mA} \\ & V_{I S}=V_{C C} \text { or } G N D \\ & (\text { Figure 1) } \\ & \hline \end{aligned}$ | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 120 \\ 50 \\ 35 \\ 20 \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| RON | Maximum 'ON' Resistance Matching | $\begin{aligned} & V_{C T L}=V_{I H} \\ & V_{I S}=V_{C C} \text { to } G N D \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 9.0 \mathrm{~V} \\ & 12 . \mathrm{V} \end{aligned}$ | $\begin{gathered} 10 \\ 5 \\ 5 \end{gathered}$ |  | , |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| IN | Maximum Control Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & V_{C C}=2-6 V \end{aligned}$ |  |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| IIZ | Maximum Switch 'OFF' Leakage Current | $V_{O S}=V_{C C}$ or GND <br> $V_{\text {IS }}=G N D$ or $V_{C C}$ <br> $V_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IL}}$ (Figure 2) | $\begin{gathered} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 10 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ |  |  |  | nA <br> nA <br> nA |
| IIZ | Maximum Switch 'ON' Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{OS}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ (Figure 3) | 5.5 V <br> 9.0 V <br> 12.0 V | $\begin{aligned} & 10 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ |  |  |  | nA <br> nA <br> nA |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{array}{r} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 2.0 \\ 8.0 \\ 16.0 \end{gathered}$ | $\begin{gathered} 20 \\ 80 \\ 160 \end{gathered}$ | $\begin{gathered} 40 \\ 160 \\ 320 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case on resistances (RON) occurs for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current occur for CMOS at the higher voltage and so these values should be used.
Note 5: At supply voltages ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) approaching 2 V the analog switch on resistance becomes extremely non-linear. Therefore it is recommended that these devices be used to transmit digital only when using these supply voltages.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V} \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}$ to $6 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{c c}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed Limits |  |  |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay Switch In to Out |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 4 \\ 3 \end{gathered}$ |  |  |  | ns <br> ns <br> ns <br> ns |
| ${ }_{\text {t }}^{\text {PZL }}$, $\mathrm{t}_{\text {PZH }}$ | Maximum Switch Turn "ON" Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 32 \\ 8 \\ 6 \\ 5 \end{gathered}$ |  |  |  | ns <br> ns <br> ns <br> ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Switch Turn "OFF" Delay |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 45 \\ 15 \\ 10 \\ 8 \end{gathered}$ |  |  |  | ns <br> ns <br> ns ns |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Switch Frequency Response $20 \log \left(V_{1} / V_{0}\right)=-3 \mathrm{Db}$ |  | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 9.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ |  |  | . | MHz <br> MHz |
|  | Cross Talk Control to Switch | (Figure 7) | 4.5V | 180 |  |  |  | $\mathrm{mV} \mathrm{P}^{\text {P }}$ |
|  | Cross Talk Between Any Two Switches (Frequency at -50 dB ) | (Figure 8) | 4.5 V |  |  |  |  | MHz |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Control Input Capacitance |  |  | 5 | 10. | 10 | 10 | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Switch Input Capacitance |  |  | 15 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Feedthrough Capacitance | $\mathrm{V}_{\mathrm{CLT}}=\mathrm{GND}$ |  | 5 |  |  |  | pF |

## Typical Performance Characteristics



TL/F/5350-17

## AC Test Circuits and Switching Time Waveforms



TL/F/5350-3
FIGURE 1. "ON" Resistance


FIGURE 2. "OFF" Channel Leakage Current


TL/F/5350-5
FIGURE 3. "ON" Channel Leakage Current


TL/F/5350-6


TL/F/5350-7

FIGURE 4. t $_{\text {PHL }}$, tpLH Propagation Delay Time Signal Input to Signal Output


FIGURE 5. $\mathrm{t}_{\text {PLL }}, \mathrm{t}_{\text {PLZ }}$ Propagation Delay Time Control to Signal Output

## AC Test Circuits and Switching Time Waveforms (Continued)



FIGURE 6. $\mathrm{t}_{\mathrm{PZH}}, \mathrm{t}_{\mathrm{PHZ}}$ Propagation Delay Time Control to Signal Output


FIGURE 7. Crosstalk: Control Input to Signal Output


TL/F/5350-15


FIGURE 8: Crosstalk Between Any Two Switches

## MM54HC4017/MM74HC4017 Decade Counter/Divider with 10 Decoded Outputs

## General Description

The MM54HC4017/MM74HC4017 is a 5 -stage Johnson counter with 10 decoded outputs that utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. Each of the decoded outputs is normally low and sequentially goes high on the low to high transition of the clock input. Each output stays high for one clock period of the 10 clock period cycle. The CARRY output transitions low to high after OUTPUT 10 goes low, and can be used in conjuncton with the CLOCK ENABLE to cascade several stages. The CLOCK ENABLE input disables counting when in the high state. A RESET input is also provided which when taken high sets all the decoded outputs low.
The MM54HC4017/MM74HC4017 is functionally and pinout equivalent to the CD4017BM/CD4017BC. It can drive
up to 10 low power Schottky equivalent loads. All inputs are protected from damage due to static discharge by diodes from $V_{C C}$ and ground.

## Features

■ Wide power supply range: 2-6V

- Typical operating frequency: 30 MHz
- Fanout of 10 LS-TTL loads.

■ Low quiescent current: $80 \mu \mathrm{~A}$ ( 74 HC series)
■ Low input current: $1.0 \mu \mathrm{~A}$

Dual-In-Line and Flat Package


TL/F/5351-1
MM54HC4017/MM74HC4017
54HC4017 (J) 74HC4017 (J,N)

Absolute Maximum Ratings (Notes $1 \& 2$ )
Supply Voltage (VCC) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\mathrm{OK}}$ )
DC Output Current, per pin (lout)
DC $V_{C C}$ or GND Current, per pin (ICC)
Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )
Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature ( $T_{\mathrm{L}}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) 2 | 6 | V |
| DC Input or Output Voltage $\quad 0$ $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $\mathrm{V}_{\text {CC }}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $V_{C C}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | 1.5 <br> 3.15 <br> 4.2 | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { IOUT } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \text { louT }=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages. $\left(\mathrm{V}_{\mathrm{OH}}\right.$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{I L}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{I H}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $I^{\prime} \mathrm{C}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency | Measured with respect to carry line | 50 | 30 | MHz |
| $t_{\text {PHL }}$ tpLH | Maximum Propagation Delay, Enable to Carry-Out Line |  | 26 | 44 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Enable Decode-Out Lines |  | 27 | 44 | ns |
| $\mathrm{tPHL}^{\text {t }}$ tPLH | Maximum Propagation Delay, Reset or Clock to Decode Out |  | 23 | 40 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay, Reset or Clock to Carry Out |  | 23 | 40 | ns |
| ts | Minimum Clock Inhibit Data Set-Up Time |  | 12 | 20 | ns |
| tw | Minimum Clock or Reset Pulse Width |  | 8 | 16 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Reset Removal Time |  | 10 | 20 | ns |

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=2.0-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}} 50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} \text { 54HC } \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency | Measured with respect to carry line | 2.0 V 4.5 V 6.0 V |  | $\begin{gathered} 4 \\ 20 \\ 23 \end{gathered}$ | $\begin{gathered} 3 \\ 16 \\ 18 \end{gathered}$ | $\begin{gathered} 3 \\ 13 \\ 15 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Própagation Delay, Enable to Carry-Out Line |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 89 \\ & 25 \\ & 20 \end{aligned}$ | $\begin{array}{\|c\|} \hline 250 \\ 50 \\ 43 \end{array}$ | $\begin{gathered} 312 \\ 63 \\ 54 \end{gathered}$ | $\begin{gathered} 375 \\ 75 \\ 65 \end{gathered}$ | ns ns ns |
| $\mathrm{t}_{\text {PHL }} \cdot \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Enable to Decode Out Line |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 90 \\ & 25 \\ & 20 \end{aligned}$ | $\begin{array}{\|c\|} \hline 250 \\ 50 \\ 43 \\ \hline \end{array}$ | $\begin{gathered} 312 \\ 63 \\ 54 \\ \hline \end{gathered}$ | $\begin{gathered} 375 \\ 75 \\ 65 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Reset or Clock to Decode Out |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 82 \\ & 22 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 230 \\ 46 \\ 39 \\ \hline \end{array}$ | $\begin{gathered} 288 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} 345 \\ 69 \\ 59 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PHL }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Reset or Clock to Carry Out |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 82 \\ & 22 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{array}{\|c\|} \hline 230 \\ 46 \\ 39 \\ \hline \end{array}$ | $\begin{gathered} 288 \\ 58 \\ 49 \\ \hline \end{gathered}$ | $\begin{gathered} 345 \\ 69 \\ 59 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| tw | Minimum Reset or Clock Pulse Width |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 30 \\ 9 \\ 8 \\ \hline \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 21 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $t_{\text {REM }}$ | Minimum Reset Removal Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} \hline 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{aligned} & 125 \\ & 25 \\ & 21 \\ & \hline \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, ${ }^{\text {T }}$ LH | Maximum Output Rise and Fall Time |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 30 \\ 8 \\ 7 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| $t_{r}, t_{f}$ | Minimum Input Rise and Fall Time |  | $\begin{array}{l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{array}{\|c\|} \hline 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | (per package) |  |  |  |  |  | pF |
| $\mathrm{ClN}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.

## Logic Diagram

MM54HC4017/MM74HC4017


TL/F/5351-2

## Timing Diagram


MM54HC4020/MM74HC4020, MM54HC4024/MM74HC4024, MM54HC4040/MM74HC4040

National Semiconductor

## MM54HC4020/MM74HC4020 14 Stage Binary Counter MM54HC4024/MM74HC4024 7 Stage Binary Counter MM54HC4040/MM74HC4040 12 Stage Binary Counter

## General Description

The MM54HC4020/MM74HC4020, MM54HC4024/ MM74HC4024, MM54HC4040/MM74HC4040, are high speed binary ripple carry counters. These counters are implemented utilizing microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS, to achieve speed performance similar to LS-TTL logic while retaining the low power and high noise immunity of CMOS.
The 'HC4020 is a 14 stage counter, the ' HC 4040 is a 12 stage counter, and the 'HC4024 is a 7 stage counter. All these devices are incremented on the falling edge (negative transition) of the input clock, and all their outputs are reset to a low level by applying a logical high on their reset input.

These devices are pin equivalent to the CD4020, CD4024 and CD4040 respectively. All inputs are protected from damage due to static discharge by protection diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical propagation delay: 16 ns
- Wide operating voltage range: 2-6V
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
m Output drive capability: 10 LS-TTL loads

Connection Diagrams
Dual-In-Line Packages


MM54HC4020/MM74HC4020 54HC4020 (J) 74HC4020 (J, N)


MM54HC4024/MM74HC4024
54HC4024 (J) 74HC4024 (J, N)


MM54HC4040/MM74HC4040
54HC4040 (J) 74HC4040 (J, N)


DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{1 \mathrm{~L}} \\ & \left\|\left.\right\|_{\text {Iout } \mid} \leq 4.0 \mathrm{~mA}\right. \\ & \left\|{ }_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \\ & \hline \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \mid \text { lout } \mid \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & .26 \\ & .26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{1 \mathrm{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. ( $T$ he $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{I N}$, icc, and loz) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics
$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 25 | MHz |
| $t_{\text {PHL }} t_{\text {PLH }}$ | Maximum Propagation <br> Delay Clock to Q | (Note 5) | 17 | 35 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation <br> Delay Reset to Any Q |  | 16 | 40 | ns |
| $t_{\text {REM }}$ | Minimum Reset <br> Removal Time |  | 10 | 20 | ns |
| $t_{W}$ | Minimum Pulse Width |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency ('4020 and '4040) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 40 \\ & 50 \end{aligned}$ | $\begin{gathered} 4 \\ 20 \\ 24 \end{gathered}$ | $\begin{gathered} 3 \\ 16 \\ 19 \end{gathered}$ | $\begin{gathered} 3 \\ 13 \\ 16 \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency ('4024) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 50 \\ & 60 \end{aligned}$ | $\begin{gathered} 5 \\ 25 \\ 29 \end{gathered}$ | $\begin{gathered} 4 \\ 20 \\ 23 \end{gathered}$ | $\begin{gathered} 3 \\ 17 \\ 20 \end{gathered}$ | MHz <br> MHz <br> MHz |
| $t_{\text {PHL }}, \mathrm{tPLH}$ | Maximum Propagation Delay Clock to $Q_{1}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{gathered} 210 \\ 42 \\ 36 \end{gathered}$ | $\begin{gathered} 265 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & 313 \\ & 63 \\ & 53 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay Reset to Q ('4024 only) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 21 \\ & 18 \end{aligned}$ | $\begin{gathered} 210 \\ 42 \\ 36 \end{gathered}$ | $\begin{gathered} 265 \\ 53 \\ 45 \end{gathered}$ | $\begin{gathered} 313 \\ 63 \\ 53 \end{gathered}$ | ns ns ns |
| tPHL | Maximum Propagation Delay Reset to Any Q ('4020 and '4040) |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 72 \\ & 24 \\ & 20 \end{aligned}$ | $\begin{gathered} 240 \\ 40 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 302 \\ 60 \\ 51 \end{gathered}$ | $\begin{gathered} 358 \\ 72 \\ 61 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $t_{\text {REM }}$ | Minimum Reset Removal Time | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 16 \end{aligned}$ | $\begin{aligned} & 126 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 149 \\ 50 \\ 25 \end{gathered}$ | ns <br> ns <br> ns |
| tw | Minimum Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 90 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 18 \end{gathered}$ | $\begin{array}{r} 120 \\ 24 \\ 20 \end{array}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }_{\text {t }}^{\text {LLH }}$, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  |  | . | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | ns ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 6) | (per package) |  | 55 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: Typical Propagation delay time to any output can be calculated using: $t_{p}=17+12(N-1) n s$; where $N$ is the number of the output, $Q_{W}$, at $V_{C C}=5 \mathrm{~V}$.
Note 6: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 7: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.


MM54HC4020/MM74HC4020, MM54HC4024/MM74HC4024, MM54HC4040/MM74HC4040


# MM54HC4046/MM74HC4046 Micropower Phase-Locked Loop 

## General Description

The HC4046 micropower phase-locked loop (PLL) utilizes microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS, and consists of a low power, linear, voltage-controlled oscillator (VCO), a source follower, a zener diode, and two phase comparators. The two phase comparators have a common signal input and a common comparator input. The signal input can be directly coupled for a large voltage signal, or capacitively coupled to the self-biasing amplifier at the signal input for a small voltage signal.
Phase comparator I, an exclusive OR gate, provides a digital error signal (phase comp. I Out) and maintains $90^{\circ}$ phase shifts at the VCO center frequency. Between signal input and comparator input (both at $50 \%$ duty cycle), it may lock onto the signal input frequencies that are close to harmonics of the VCO center frequency.
Phase comparator II is an edge-controlled digital memory network. It provides a digital error signal (phase comp. II Out) and lock-in signal (phase pulses) to indicate a locked condition and maintains a $0^{\circ}$ phase shift between signal input and comparator input.
The linear voltage-controlled oscillator (VCO) produces an output signal (VCO Out) whose frequency is determined by the voltage at the $\mathrm{VCO}_{\mathbb{I}}$ input, and the capacitor and resistors connected to pin $\mathrm{C1}_{\mathrm{A}}, \mathrm{C1}_{\mathrm{B}}, \mathrm{R} 1$ and R2.
The source follower output of the $\mathrm{VCO}_{\mathrm{N}}$ (demodulator Out) is used with an external resistor of $10 \mathrm{k} \Omega$ or more.

The INHIBIT input, when high, disables the VCO and source follower to minimize standby power consumption.

## Features

■ Wide supply voltage range 2.0 V to 6.0 V
■ Low dynamic power consumption

- VCO frequency
- Low frequency drift with temperature
- High VCO linearity


## Applications

- FM demodulator and modulator
- Frequency synthesis and multiplication
- Frequency discrimination
- Data synchronization and conditioning
- Voltage-to-frequency conversion
- Tone decoding
- FSK modulation
- Motor speed control


## Block and Connection Diagrams



FIGURE 1


# MM54HC4049/MM74HC4049 Hex Inverting Logic Level Down Converter MM54HC4050/MM74HC4050 Hex Logic Level Down Converter 

## General Description

The MM54HC4049/MM74HC4049 and the MM54HC4050/ MM74HC4050 utilize microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS, and have a modified input protection structure that enables these parts to be used as logic level translators which will convert high level logic to a low level logic while operating from the low logic supply. For example, $0-15 \mathrm{~V}$ CMOS logic can be converted to $0-5 \mathrm{~V}$ logic when using a 5 V supply. The modified input protection has no diode connected to $\mathrm{V}_{\mathrm{CC}}$ thus allowing the input voltage to exceed the supply. The lower zener diode protects the input from both positive and negative static voltages. In addition each part can be used as a simple buffer or inverter without level translation. The MM54HC4049/MM74HC4049
is pin and functionally compatible to the CD4049BM/ CD4049BC and the MM54HC4050/MM74HC4050 is compatible to the CD4050BM/CD4050BC

## Features

- Typical propagation delay: 8 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent supply current: $20 \mu \mathrm{~A}$ maximum ( 74 HC )
- Fanout of 10 LS-TTL loads


## Connection Diagrams

Dual-In-Line Package


MM54HC4049/MM74HC4049
54HC4049 (J) 74HC4049 (J,N)

Dual-In-Line Package


MM54HC4050/MM74HC4050
54HC4050 (J) $\quad \mathbf{7 4 H C 4 0 5 0}$ (J,N)

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC)
DC Input Voltage (VIN)
DC Output Voltage (VOUT)
Clamp Diode Current (IZK, IOK)
DC Output Current, per pin (lout)
DC $V_{C C}$ or GND Current, per pin (ICC)
-0.5 to +7.0 V
-1.5 to $\mathrm{V}_{\mathrm{CC}}+18 \mathrm{~V}$
-0.5 to $V_{C C}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3)
500 mW
Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| DC Input Voltage | 0 | 15 | V |
| ( $\mathrm{V}_{\text {IN }}$ ) |  | $\mathrm{V}_{\mathrm{Cc}}$ | V |
| DC Output Voltage (VOUT) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \mathrm{C} \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | , | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {IUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\left.\right\|_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l} 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {Out }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & V_{I N}=15 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & \pm 0.1 \\ & \pm 0.5 \end{aligned}$ | $\begin{gathered} \pm 1.0 \\ \pm 5 \end{gathered}$ | $\begin{gathered} \pm 1.0 \\ \pm 5 \end{gathered}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \\ & \hline \end{aligned}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$ and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $I_{\mathrm{CC}} \mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voitage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t $_{\text {PHL }}$, t $_{\text {PLH }}$ | Maximum Propagation Delay |  | 8 | 15 | ns |

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{cc}}$ | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40^{\circ} \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{array}{r} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55^{\circ} \text { to } \end{array}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay |  | 2.0 V | 30 | 76 | 92 | 106 | ns |
|  |  |  | 4.5 V | 10 | 17 | 20 | 26 | ns |
|  |  |  | 6.0 V | 9 | 15 | 18 | 20 | ns |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Maximum Output |  | 2.0 V | 25 | 75 | 95 | 110 | ns |
|  | Rise and Fall |  | 4.5 V | 7 | 15 | 19 | 22 | ns |
|  | Time |  | 6.0 V | 6 | 13 | 16 | 19 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 25 |  |  | , | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

National Semiconductor

# MM54HC4051／MM74HC4051 <br> 8 Channel Analog Multiplexer MM54HC4052／MM74HC4052 Dual 4 Channel Analog Multiplexer MM54HC4053／MM74HC4053 Triple 2 Channel Analog Multiplexer 

## General Description

These multiplexers are digitally controlled analog switches implemented in microCMOSTM Technology， 3.5 micron sili－ con gate P－well CMOS．These switches have low＂on＂re－ sistance and low＂off＂leakages．They are bidirectional switches，thus any analog input may be used as an output and visa－versa．Also these switches contain linearization cir－ cuitry which lowers the on resistance and increases switch linearity．These devices allow control of up to $\pm 6 \mathrm{~V}$（peak） analog signals with digital control signals of 0 to 6 V ．Three supply pins are provided for $V_{C C}$ ，Ground，and $V_{E E}$ ．This enables the connection of $0-5 \mathrm{~V}$ logic signals when $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ and an analog input range of $\pm 5 \mathrm{~V}$ when $V_{E E}=5 \mathrm{~V}$ ．All three devices also have an inhibit control which when high will disable all switches to their off state． All analog inputs and outputs and digital inputs are protect－ ed from electrostatic damage by diodes to $V_{C C}$ and ground． MM54HC4051／MM74HC4051：This device connects togeth－ er the outputs of 8 switches，thus achieving an 8 Channel Multiplexer．The binary code placed on the A，B，and C se－ lect lines determine which one of the eight switches in＂on＂， and connects one of the eight inputs to the common output． MM54HC4052／MM74HC4052：This device connects to－ gether the outputs of 4 switches in two sets，thus achieving
a pair of 4 channel multiplexers．The binary code placed on the $A$ ，and $B$ select lines determine which switch in each 4 channel section is＂on＂，connecting one of the four inputs in each section to its common output．This enables the imple－ mentation of a 4 channel differential multiplexer．
MM54HC4053／MM74HC4053：This device contains 6 switches whose outputs are connected together in pairs， thus implementing a triple 2 channel multiplexer，or the equivalent of 3 single－pole－double throw configuration．Each of the A，B，or C select lines independently controls one pair of switches，selecting one of the two switches to be＂on＂．

## Features

－Wide analog input voltage range：$\pm 6 \mathrm{~V}$
■ Low＂on＂resistance： 50 typ．（ $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=4.5 \mathrm{~V}$ ）
30 typ．$\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=9 \mathrm{~V}\right)$
－Logic level translation to enable 5 V logic with $\pm 5 \mathrm{~V}$ analog signals
■ Low quiescent current： $80 \mu \mathrm{~A}$ maximum（ 74 HC ）
－Matched Switch characteristic

## Connection Diagrams

Dual－In－Line Package

MM54HC4051/MM74HC4051, MM54HC4052/MM74HC4052, MM54HC4053/MM74HC4053

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.5 V |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{EE}}$ ) | +0.5 to -7.5 V |
| Control Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| Switch I/O Voltage ( $\mathrm{V}_{10}$ ) | $\mathrm{V}_{\mathrm{EE}}-0.5$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{IIK}_{\mathrm{K}}$, $\mathrm{IOK}^{\text {) }}$ | $\pm 20 \mathrm{~mA}$ |
| Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| $V_{C C}$ or GND Current, per pin (Icc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $T_{L}$ ) (Soldering 10 | 0 seconds) . $260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 2 | 6 | V |
| Supply Voltage(VEE) | 0 | -6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | $\checkmark$ |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right)$ | $\mathrm{V}_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
|  | $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathrm{V}_{\mathrm{EE}}$ | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 V 4.5 V 6.0 V |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage | , |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| RON | Maximum "ON" Resistance (See Note 5) | $\begin{aligned} & \mathrm{V}_{\mathrm{CTL}}=\mathrm{V}_{I H}, I_{S}=0.1 \mathrm{~mA} \\ & \mathrm{~V}_{I S}=\mathrm{V}_{\mathrm{CC}} \text { to } \mathrm{GND} \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 40 \\ & 30 \\ & 20 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
|  |  | $\begin{aligned} & V_{C T L}=V_{I H}, I_{S}=0.1 \mathrm{~mA} \\ & V_{I S}=V_{C C} \text { or } G N D \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 100 \\ 40 \\ 20 \\ 15 \end{gathered}$ | . |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| RON | Maximum "ON"Resistance Matching | $\begin{aligned} & V_{C T L}=V_{I H} \\ & V_{I S}=V_{C C} \text { to } G N D \end{aligned}$ | GND -4.5 V -6.0 V | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 10 \\ 5 \\ 5 \end{gathered}$ |  |  | . | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| IN | Maximum Control Input Current | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{CC}}=2-6 \mathrm{~V} \end{aligned}$ |  |  |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| IIZ | Maximum Switch "OFF" Leakage Current | $\begin{aligned} & V_{O S}=V_{C C} \text { or } G N D \\ & V_{I S}=G N D \text { or } V_{C C} \\ & V_{C T L}=V_{I I} \text { ( } \text { (Figure 2) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10 \\ & 20 \end{aligned}$ |  |  |  | $\begin{aligned} & \text { nA } \\ & \text { nA } \end{aligned}$ |
| $1 / 2$ | Maximum Switch "ON" Leakage Current | $\begin{aligned} & V_{O S}=V_{C C} \text { or } G N D \\ & V_{C T L}=V_{I H} \\ & \text { (Figure 3) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{l\|} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 20 \\ & 40 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & { }_{\text {IOUT }}=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{array}{\|c\|} \hline \text { GND } \\ -6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & \hline 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 8 \\ 16 \\ \hline \end{gathered}$ | $\begin{gathered} 80 \\ 160 \\ \hline \end{gathered}$ | $\begin{aligned} & 160 \\ & 320 \end{aligned}$ | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case on resistances ( $\mathrm{R}_{\mathrm{ON}}$ ) occurs for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current occur for CMOS at the higher voltage and so the 5.5 V values should be used.
Note 5: At supply voltages ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) approaching 2 V the analog switch on resistance becomes extremely non-linear. Therefore it is recommended that these devices be used to transmit digital only when using these supply voltages.

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | $\mathbf{V E E}^{\text {e }}$ | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Switch In to Out |  | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 5 \\ 4 \\ 3 \end{gathered}$ |  |  |  | ns <br> ns <br> ns <br> ns |
| $t_{\text {PZL }}, \mathrm{t}_{\text {PZH }}$ | Maximum Switch Turn "ON" Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 92 \\ & 18 \\ & 16 \\ & 15 \end{aligned}$ |  | . |  | ns <br> ns <br> ns <br> ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Switch Turn "OFF" Delay |  | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 65 \\ & 28 \\ & 18 \\ & 16 \end{aligned}$ |  |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Minimum Switch Frequency Response $20 \log \left(V_{1} / V_{0}\right)=3 \mathrm{~dB}$ |  | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ |  | . | \% | MHz <br> MHz |
|  | Cross Talk Control to Switch | (Figure 7) | -4.5V | 4.5 V | 180 |  |  |  | $\mathrm{mV} \mathrm{P}_{\text {- }}$ |
|  | Cross Talk Between Any Two Switches (Frequency at -50 dB ) | (Figure 8) | -4.5V | 4.5 V |  |  |  |  | MHz |
| $\mathrm{Cl}_{\mathrm{IN}}$ | Maximum Control Input Capacitance |  |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Switch Input Capacitance | Input <br> 4051 Common <br> 4052 Common <br> 4053 Common |  |  | $\begin{aligned} & 15 \\ & 90 \\ & 45 \\ & 30 \\ & \hline \end{aligned}$ |  |  | - | pF |
| $\mathrm{Cl}_{\mathrm{IN}}$ | Maximum Feedthrough Capacitance |  |  |  | 5 |  |  |  | pF |

Truth Tables

| '4051 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Input |  |  |  | "ON" <br> Channel |
| Inh | C | B | A |  |
| H | X | X | X | None |
| L | L | L | L | Yo |
| L | L | L | H | Y1 |
| L | L | H | L | Y2 |
| L | L | H | H | Y3 |
| L | H | L | L | Y4 |
| L | H | L | H | Y5 |
| L | H | H | L | Y6 |
| L | H | H | H | Y7 |


| $\mathbf{4 0 5 2}$ |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Inputs |  |  | "ON" Channels |  |
| Inh | B | A | X | Y |
| H | X | X | None | None |
| L | L | L | $0 X$ | $0 Y$ |
| L | L | H | $1 X$ | $1 Y$ |
| L | H | L | $2 X$ | $2 Y$ |
| L | H | H | $3 X$ | $3 Y$ |

'4053

| Input |  |  |  |  | "ON" Channels |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Inh | C | B | A | C | b | a |  |
| H | X | X | X | None | None | None |  |
| L | L | L | L | CX | BX | AX |  |
| L | L | L | H | CX | BX | AY |  |
| L | L | H | L | CX | BY | AY |  |
| L | L | H | H | CX | BY | AY |  |
| L | H | L | L | CY | BX | AY |  |
| L | H | L | H | CY | BX | AY |  |
| L | H | H | L | CY | BY | AY |  |
| L | H | H | H | CY | BY | AY |  |

## AC Test Circuits and Switching Time Waveforms



TL/F/5353-4
FIGURE 1. "ON" Resistance


FIGURE 2. "OFF" Channel Leakage Current


TL/F/5353-6
FIGURE 3. "ON" Channel Leakage Current


TL/F/5353-7

FIGURE 4. t $_{\text {PHL }}$, PLH Propagation Delay Time Signal Input to Signal Output


FIGURE 5. $t_{\text {pZL }}, t_{\text {PLz }}$ Propagation Delay Time Control to Signal Output

## AC Test Circuits and Switching Time Waveforms (Continued)



TL/F/5353-9
FIGURE 6. $\mathrm{t}_{\mathrm{PzH}}, \mathrm{t}_{\mathrm{PHZ}}$ Propagation Delay TIme Control to Signal Output


FIGURE 7. Crosstalk: Control Input to Signal Output

$v_{(S(1)}$


FIGURE 8. Crosstalk Between Any Two Switches

## Typical Performance Characteristics


MM54HC4051/MM74HC4051, MM54HC4052/MM74HC4052, MM54HC4053/MM74HC4053

Logic Diagrams


MM54HC4053/MM64HC4053


National Semiconductor MM54HC4060／MM74HC4060 14 Stage Binary Counter

## General Description

The MM54HC4060／MM74HC4060 is a high speed binary ripple carry counter．These counters are implemented utiliz－ ing microCMOSTM technology， 3.5 micron silicon gate P － well CMOS，to achieve speed performance similar to LS－ TTL logic while retaining the low power and high noise im－ munity of CMOS．
The＇HC4060 is a 14 stage counter，this device increments on the falling edge（negative transition）of the input clock， and all their outputs are reset to a low level by applying a logical high on their reset input．The＇HC4060 also has two additional inputs to enable easy connection of either an RC or crystal oscillator．

This device is pin equivalent to the CD4060．All inputs are protected from damage due to static discharge by protec－ tion diodes to $V_{\mathrm{CC}}$ and ground．

## Features

－Typical propagation delay： 16 ns
－Wide operating voltage range：2－6V
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Low quiescent current： $80 \mu \mathrm{~A}$ maximum（ 74 series）
－Output drive capability： 10 LS－TTL loads
MicroCMOS is a Trademark of National Semiconductor Corp．

## Connection Diagram

## Dual－In－Line Package



MM54HC4060／MM74HC4060
54HC4060（J）74HC4060（J，N）

## Logic Diagram

MM54HC4060／MM74HC4060


| Absolute Maximum Ratings (Notes $1 \& 2$ ) |  |
| :--- | ---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | -0.5 to +7.0 V |
| DC Input Voltage $\left(\mathrm{V}_{\mathrm{IN}}\right)$ | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage $\left(\mathrm{V}_{\mathrm{OUT}}\right)$ | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current $\left(I_{\mathrm{CD}}\right)$ | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin(lout) | $\pm 25 \mathrm{~mA}$ |
| DC Vcc or GND Current, per pin $\left(l_{\mathrm{CC}}\right)$ | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range $\left(T_{\mathrm{STG}}\right)$ | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation $\left(\mathrm{P}_{\mathrm{D}}\right)$ (Note 3) | 500 mW |
| Lead Temperature $\left(T_{L}\right)$ (Soldering 10 seconds) | $260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{C C}$ ) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| - MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{gathered} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{v} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|{ }_{\text {lout }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{1 \mathrm{H}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating: plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{\mathrm{N}}, \mathrm{I}_{\mathrm{ICC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | 40 | 20 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Clock to Q4 | (Note 5) | 40 | 55 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PL }}$ | Maximum Propagation <br> Delay Reset to Any Q |  | 16 | 40 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Reset <br> Removal Time |  | 10 | 20 | ns |
| $t_{\text {W }}$ | Minimum Pulse Width |  | 10 | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} T_{A} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} T_{A} 54 H C \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 10 \\ & 40 \\ & 50 \\ & \hline \end{aligned}$ | $\begin{gathered} 4 \\ 20 \\ 24 \\ \hline \end{gathered}$ | $\begin{gathered} 3 \\ 16 \\ 19 \end{gathered}$ | $\begin{gathered} 3 \\ 13 \\ 16 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to $Q_{4}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 120 \\ 42 \\ 35 \end{gathered}$ | $\begin{gathered} 300 \\ 60 \\ 47 \end{gathered}$ | $\begin{gathered} 375 \\ 75 \\ 59 \\ \hline \end{gathered}$ | $\begin{gathered} 450 \\ 90 \\ 62 \\ \hline \end{gathered}$ |  |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay Reset to Any Q |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 72 \\ & 24 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 240 \\ 48 \\ 41 \\ \hline \end{gathered}$ | $\begin{gathered} 302 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{gathered} 358 \\ 72 \\ 61 \\ \hline \end{gathered}$ |  |
| $t_{\text {REM }}$ | Minimum Reset Removal Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{array}{r} 125 \\ 25 \\ 21 \\ \hline \end{array}$ | $\begin{gathered} 150 \\ 30 \\ 25 \end{gathered}$ | ns <br> ns ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{array}{r} 120 \\ 24 \\ 20 \\ \hline \end{array}$ | ns ns ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 1000 \\ 500 \\ 400 \end{array}$ | $\begin{array}{r} 1000 \\ 500 \\ 400 \\ \hline \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }^{\text {t }}$ HLL ${ }^{\text {t }}$ TLH | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | ns <br> ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 6) | (per package) |  | 55 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: Typical Propagation delay time to any output can be calculated using: tp $17+12(\mathrm{~N}-1) \mathrm{ns}$; where N is the number of the output, $\mathrm{Q}_{\mathrm{W}}$, at $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$.
Note 6: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 7: Refer to Section 1 for Typical MM54/74 HC AC Switching Waveforms and Test Circuits.


## MM54HC4066/MM74HC4066 Quad Analog Switch

## General Description

These devices are digitally controlled analog switches utilizing microCMOSTM Technology, 3.5 micron silicon gate P well CMOS. These switches have low "on" resistance and low "off" leakages. They are bidirectional switches, thus any analog input may be used as an output and visa-versa. Also the '4066 switches contain linearization circuitry which lowers the "on" resistance and increases switch linearity. The '4066 devices allow control of up to 12V (peak) analog signals with digital control signals of the same range. Each switch has its own control input which disables each switch when low. All analog inputs and outputs and digital inputs are protected from electrostatic damage by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Typical switch enable time: 15 ns
- Wide analog input voltage range: 0-12V

■ Low "on" resistance: 30 typ. ('4066)

- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- Matched switch characteristics
- Individual switch controls


## Truth Table

| Input | Switch |
| :---: | :---: |
| CTL | I/O-O/I |
| L | "OFF" |
| H | "ON" |

Connection Diagram


TL/F/5350-1

MM54HC4066/MM74HC4066
54HC4066 (J) 74HC4066 (J,N)
Schematic Diagram
MM54HC4066/MM74HC4066


| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $V_{C C}$ ) | -0.5 to +15 V |
| DC Control Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) $\quad-1.5$ | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Switch I/O Voltage ( $\mathrm{V}_{10}$ ) $\quad \mathrm{V}_{\mathrm{EE}}-0.5$ to | $\mathrm{V}_{\mathrm{EE}}-0.5$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V CC or GND Current, per pin (lcc) | c) $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) -65 | ) $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{L}$ ) (Soldering 10 seconds) | 0 seconds) $260^{\circ} \mathrm{C}$ |

DC Electrical Characteristics (Note 4)

Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage(VCC) 2 | 12 | V |
| DC Input or Output Voltage $\left(\mathrm{V}_{\text {IN }}, V_{\text {OUT }}\right)$ | VCC | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| ( $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ ) $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\dot{V}_{C C}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=9.0 \mathrm{~V}$ | 400 | ns |


| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 6.3 \\ 8.4 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 5.3 \\ 8.4 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 6.3 \\ 8.4 \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.8 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| RON | Maximum "ON" Resistance (See Note 5) | $\begin{aligned} & V_{C T L}=V_{I H}, I_{S}=.1 \mathrm{~mA} \\ & V_{I S}=V_{G C} \text { to } G N D \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 9.0 \mathrm{~V} \\ & 12.0 \\ & \hline \end{aligned}$ | $\begin{array}{r} 100 \\ 50 \\ 30 \\ \hline \end{array}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
|  |  | $\begin{aligned} & V_{C T L}=V_{I H}, I_{S}=.1 \mathrm{~mA} \\ & V_{I S}=V_{C C} \text { or } G N D \\ & \text { (Figure 1) } \end{aligned}$ | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \\ \hline \end{gathered}$ | $\begin{array}{\|c\|} \hline 120 \\ 50 \\ 35 \\ 20 \\ \hline \end{array}$ |  | , | . | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| RON | Maximum "ON" Resistance Matching | $\begin{aligned} & V_{C T L}=V_{I H} \\ & V_{I S}=V_{C C} \text { to GND } \end{aligned}$ | $\left\|\begin{array}{c} 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{array}\right\|$ | $\begin{gathered} 10 \\ 5 \\ 5 \end{gathered}$ |  | . |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| IN | Maximum Control Input Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & V_{C C}=2-6 V \end{aligned}$ |  |  | $\pm 0.1$. | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| IIZ | Maximum Switch "OFF" Leakage Current | $\begin{aligned} & V_{\mathrm{OS}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{IS}}=\mathrm{GND} \text { or } \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IL}} \text { (Figure 2) } \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 10 \\ & 15 \\ & 20 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| IIZ | Maximum Switch "ON" Leakage Current | $\begin{aligned} & V_{O S}=V_{C C} \text { or } G N D \\ & V_{C T L}=V_{I H} \\ & \text { (Figure 3) } \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 10 \\ & 15 \\ & 20 \end{aligned}$ |  | . |  | nA <br> nA <br> nA |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & \text { IQUT }=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} 5.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} 2.0 \\ 8.0 \\ 16.0 \end{gathered}$ | $\begin{gathered} 20 \\ 80 \\ 160 \end{gathered}$ | $\begin{gathered} 40 \\ 160 \\ 320 \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case on resistance ( $\mathrm{R}_{\mathrm{ON}}$ ) occurs for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current occurs for CMOS at the higher voltage and so the 5.5 V values should be used.
Note 5: At supply voltages ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) approaching 2 V the analog switch on resistance becomes extremely non-linear. Therefore it is recommended that these devices be used to transmit digital only when using these supply voltages.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V} \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}-6 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Switch In to Out |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 25 \\ 5 \\ 4 \\ 3 \end{gathered}$ | $\begin{gathered} 50 \\ 10 \\ 8 \\ 7 \end{gathered}$ | $\begin{gathered} 13 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 15 \\ & 12 \\ & 11 \end{aligned}$ | ns <br> ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PZL }}, \mathrm{t}_{\text {PZH }}$ | Maximum Switch Turn "ON" Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 1.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 32 \\ 8 \\ 6 \\ 5 \end{gathered}$ | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & 12 \end{aligned}$ | 100 20 18 15 | $\begin{gathered} 120 \\ 24 \\ 21 \\ 18 \end{gathered}$ | ns <br> ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Switch Turn "OFF" Delay |  | $\begin{gathered} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 9.0 \mathrm{~V} \\ 12.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 45 \\ 15 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 20 \\ & 16 \end{aligned}$ | $\begin{array}{r} 187 \\ 38 \\ 25 \\ 20 \end{array}$ | $\begin{gathered} 225 \\ 45 \\ 30 \\ 24 \end{gathered}$ |  |
| $f_{\text {MAX }}$ | Minimum Switch Frequency Response $20 \log \left(V_{1} / V_{0}\right)=3 \mathrm{~dB}$ |  | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 9.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ |  |  |  | MHz <br> MHz |
|  | Cross Talk Control to Switch | (Figure 7) | 4.5V | 180 |  |  |  | $\mathrm{mV} \mathrm{P}_{\text {-P }}$ |
|  | Cross Talk Between Any Two Switches (Frequency at -50 dB ) | (Figure 8) | 4.5V |  |  |  |  | MHz |
| $\mathrm{CiN}_{\text {in }}$ | Maximum Control Input Capacitance |  | . | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Switch Input Capacitance | Input |  | 15 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Feedthrough Capacitance | $\mathrm{V}_{\mathrm{CTL}}=\mathrm{GND}$ |  | 5 |  |  |  | pF |

## AC Test Circuits and Switching Time Waveforms



TL/F/5355-3
FIGURE 1. "ON" Resistance

FIGURE 2. "OFF" Channel Leakage Current


TL/F/5̦369-5
FIGURE 3. "ON" Channel Leakage Current


TL/F/5355-6
FIGURE 4. tpHL , tpLH Propagation Delay Time Signal Input to Signal Output


TL/F/5355-7
FIGURE 5. $t_{\text {PZL, }}$ tplz Propagation Delay Time Control to Signal Output

## AC Test Circuits and Switching Time Waveforms (Continued)



TL/F/5355-8
FIGURE 6. $t_{\text {PZH }}, t_{\text {PHZ }}$ Propagation Delay Time Control to Signal Output


FIGURE 7. Crosstalk: Control Input to Signal Output


FIGURE 8: Crosstalk Between Any Two Switches
TL/F/5355-10

## Typical Performance Characteristics



## MM54HC4075/MM74HC4075 Triple 3-Input OR Gate

## General Description

These OR gates utilize microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. All gates have buffered outputs, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is functionally as well as pin-out compatible with the standard $54 \mathrm{LS} / 74 \mathrm{LS}$ logic family. The $54 \mathrm{HC} 4075 / 74 \mathrm{HC} 4075$ is functionally equivalent and pin-out compatible with the CD4075B and MC14075B metal gate CMOS devices. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 11 ns
- Wide power supply range: $2 \mathrm{~V}-6 \mathrm{~V}$
- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)

■ Low input current: $1 \mu \mathrm{~A}$ maximum
■ Fanout of 10 LS-TTL loads

## Connection Diagram

Dual-In-Line Package


TL/F/5155-1
MM54HC4075/MM74HC4075
54HC4075 (J) 74HC4075 (J,N)

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\mathrm{OK}}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (ICC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 se | conds) $\quad 260^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC)

Clamp Diode Current (IK, IOK)
DC Output Current, per pin (lout)
DC V ${ }_{\text {CC }}$ or GND Current, per pin (Icc)

Power Dissipation (PD) (Note 3) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(V_{C C}\right)$ | 2 | 6 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| $\left(\mathrm{~V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| ( $\left.\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right) \quad \mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\quad \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\quad \mathrm{~V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|I_{\text {IUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{I H}$ and $\mathrm{V}_{\mathbb{I L}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current ( $l_{I N}$, ${ }^{\circ} \mathrm{CC}$, and $\mathrm{I}_{\mathrm{O}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| t PHL $^{\text {t } \mathrm{t}_{\text {PL }}}$ | Maximum Propagation <br> Delay |  | 11 | 20 | ns |

## AC Electrical Characteristics

$V_{C C}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 40 \\ & 12 \\ & 10 \\ & \hline \end{aligned}$ | $\begin{aligned} & 115 \\ & 23 \\ & 20 \\ & \hline \end{aligned}$ | $\begin{gathered} 145 \\ 29 \\ 25 \\ \hline \end{gathered}$ | $\begin{aligned} & 171 \\ & 34 \\ & 29 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| ${ }_{\text {t }}$ LLH, ${ }_{\text {t }}$ (HL | Maximum Output. <br> Rise and Fall <br> Time | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| CPD | Power Dissipation Capacitance (Note 5) | (per gate) |  | 30 |  |  | , | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5; $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## $\cdots$ National Semiconductor

## MM54HC4078/MM74HC4078 8-Input NOR/OR Gate

## General Description

These NOR gates utilize microCMOSTM Technology, 3.5 mi cron silicon gate P -well CMOS, to achieve operating speeds similar to LS-TTL gates with the low power consumption of standard CMOS integrated circuits. Both outputs are buffered, providing high noise immunity and the ability to drive 10 LS-TTL loads. The $54 \mathrm{HC} 4078 / 74 \mathrm{HC} 4078$ is functionally equivalent and pin-out compatible with the CD4078B. All inputs are protected from damage due to static discharge by internal diode clamps to $V_{C C}$ and ground.

## Features

- Typical propagation delay: 15 ns

■ Wide power supply range: 2-6V

- Low quiescent current: $20 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum

■ Fanout of 10 LS-TTL loads

Connection Diagram


TL/F/5135-1
MM54HC4078/MM74HC4078
54HC4078 (J) 74HC4078 (J,N)

Logic Diagram


## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage (VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{lout}^{\prime}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }^{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & v \end{aligned}$ |
| VOL | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { IOUT } \mid \leq 4 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $4.5 \mathrm{~V}$ $6.0 \mathrm{~V}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics $\mathbf{M M 5 4 H C 4 0 7 8 / / / 7 4 H C 4 0 7 8}$

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| tPHL, tPLH | Maximum Propagation <br> Delay, Y to Output |  | 14 | 22 | ns |
| tpHL $^{\text {t }}$ PLH | Maximum Propagation <br> Delay, K to Output |  | 16 | 24 | ns |

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}$ to $6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Y to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 47 \\ & 17 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{array}{r} 130 \\ 26 \\ 22 \\ \hline \end{array}$ | $\begin{array}{r} 160 \\ 33 \\ 28 \\ \hline \end{array}$ | $\begin{gathered} 195 \\ 39 \\ 33 \\ \hline \end{gathered}$ |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, K to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 50 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{gathered} 140 \\ 28 \\ 24 \\ \hline \end{gathered}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 210 \\ 42 \\ 36 \end{gathered}$ |  |
| ${ }_{\text {t }}^{\text {tLh, }}$, ${ }_{\text {the }}$ | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 10 \\ 9 \\ \hline \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \\ & \hline \end{aligned}$ |  |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per gate) |  | 100 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | - 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## MM54HC4316/MM74HC4316 Quad Analog Switch with Level Translator

## General Description

These devices are digitally controlled analog switches implemented in microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. These switches have low "on" resistance and low "off". leakages. They are bidirectional switches, thus any analog input may be used as an output and vice-versa. Three supply pins are provided on the '4316 to implement a level translator which enables this circuit to operate with $0-6 \mathrm{~V}$ logic levels and up to $\pm 6 \mathrm{~V}$ analog switch levels. The ' 4316 also has a common enable input in addition to each switch's control which when low will disable all switches to their off state. All analog inputs and outputs and digital inputs are protected from electrostatic damage by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Connection Diagram

## Dual-In-Line Package



TL/F/5369-1
MM54HC4316/MM74HC4316
54HC4316 (J) $\quad \mathbf{7 4 H C 4 3 1 6 ( J , N )}$

## Features

- Typical switch enable time: 20 ns
- Wide analog input voltage range: $\pm 6 \mathrm{~V}$
- Low "on" resistance: 50 typ. ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=4.5 \mathrm{~V}$ ) 30 typ. $\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=9 \mathrm{~V}\right)$
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HC )
- Matched switch characteristics
- Individual switch controls plus a common enable


## Truth Table

| Inputs |  | Switch |
| :---: | :---: | :---: |
| $\overline{E n}$ | CTL | I/O-O/I |
| H | X | "OFF" |
| L | L | "OFF" |
| L | H | "ON" |

## Logic Diagram



| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) -0.5 | -0.5 to +7.5 V |
| Supply Voltage (VEE) + | +0.5 to -7.5V |
| DC Control Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) -1.5 | -1.5 to $\mathrm{V}_{C C}+1.5 \mathrm{~V}$ |
| DC Switch I/O Voltage ( $\mathrm{V}_{1}$ ) $\quad \mathrm{V}_{\mathrm{EE}}-0.5$ to | $\mathrm{V}_{\mathrm{EE}}-0.5$ to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (IK, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V $\mathrm{CC}^{\text {or GND Current, per pin (lcc) }}$ | c) $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ ) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ (Soldering 10 seconds) | 0 seconds) $260^{\circ} \mathrm{C}$ |

Operating Conditions

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | VEE | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{array}{c\|} \hline 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{array}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & V \\ & v \\ & V \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| RON | Minimum "ON" Resistance (See Note 5) | $\begin{aligned} & \mathrm{V}_{\mathrm{CTL}}=\mathrm{V}_{I \mathrm{H}}, \mathrm{I}_{\mathrm{S}}=.1 \mathrm{~mA} \\ & \mathrm{~V}_{\mathrm{IS}}=\mathrm{V}_{\mathrm{CC}} \text { to } \mathrm{GND} \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 100 \\ & 40 \\ & 30 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
|  |  | $\begin{aligned} & V_{C T L}=V_{I H}, I_{S}=.1 \mathrm{~mA} \\ & V_{I S}=V_{C C} \text { or } G N D \\ & \text { (Figure 1) } \end{aligned}$ | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\left\|\begin{array}{l} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}\right\|$ | $\begin{gathered} 200 \\ 50 \\ 20 \\ 15 \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| RON | Maximum "ON" Resistance Matching | $\begin{aligned} & V_{\mathrm{CTL}}=\mathrm{V}_{I H} \\ & \mathrm{~V}_{I S}=\mathrm{V}_{\mathrm{CC}} \text { to } \mathrm{GND} \end{aligned}$ | $\begin{aligned} & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{array}{\|l\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{gathered} 10 \\ 5 \\ 5 \\ \hline \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| $\mathrm{I}_{1}$ | Maximum Control Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  |  | 6.0 V | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| IIZ | Maximum Switch "OFF" Leakage Current | $\begin{aligned} & V_{O S}=V_{C C} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\text {IS }}=\mathrm{GND} \text { or } \mathrm{V}_{\mathrm{CC}} . \\ & \mathrm{V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IL}} \text { (Fig 2) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{l\|} \hline 5.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 10 \\ & 10 \end{aligned}$ |  |  |  | nA $n A$ |
| IIZ | Maximum Switch "ON" Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{OS}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IH}} \\ & (\text { Figure 3) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{l\|} \hline 5.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ |  |  |  | nA $\mathrm{n} A$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \\ \hline \end{gathered}$ | $\begin{array}{\|l} \hline 6.0 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{aligned} & 2.0 \\ & 8.0 \\ & \hline \end{aligned}$ | $\begin{aligned} & 20 \\ & 80 \\ & \hline \end{aligned}$ | $\begin{gathered} 40 \\ 160 \\ \hline \end{gathered}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case on resistances ( $\mathrm{R}_{\mathrm{ON}}$ ) occurs for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current occurs for CMOS at the higher voltage and so the 5.5 V values should be used.
Note 5: At supply voltages ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ) approaching 2 V the analog switch on resistance becomes extremely non-linear. Therefore it is recommended that these devices be used to transmit digital only when using these supply voltages.

| AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{EE}}=0 \mathrm{~V}-6 \mathrm{~V} \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ (unle |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | Vee | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
|  |  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL, }} \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Switch In to Out |  | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 5 \\ 4 \\ 3 \end{gathered}$ | $\begin{gathered} 50 \\ 10 \\ 8 \\ 7 \end{gathered}$ | $\begin{gathered} 38 \\ 13 \\ 10 \\ 9 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 12 \\ & 10 \end{aligned}$ | ns ns ns ns |
| $\mathrm{tpzL}^{\text {, }}$ tPZH | Maximum Switch Turn "ON" Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 32 \\ 8 \\ 6 \\ 5 \end{gathered}$ | $\begin{aligned} & 100 \\ & 20 \\ & 15 \\ & 14 \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 19 \\ 18 \end{gathered}$ | $\begin{aligned} & 150 \\ & 30 \\ & 23 \\ & 21 \end{aligned}$ | ns <br> ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Switch Turn "OFF" Delay |  | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 45 \\ 15 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 165 \\ & 35 \\ & 30 \\ & 28 \end{aligned}$ | $\begin{gathered} 206 \\ 43 \\ 37 \\ 35 \end{gathered}$ | $\begin{gathered} 250 \\ 53 \\ 45 \\ 42 \end{gathered}$ | ns <br> ns ns |
| $\mathrm{f}_{\text {MAX }}$ | Minimum Switch Frequency Response $20 \log \left(V_{1} / V_{0}\right)=3 \mathrm{~dB}$ | , | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ |  |  |  | MHz <br> MHz |
|  | Cross Talk Control to Switch | (Figure 7) | -4.5V | 4.5 V | 180 |  |  |  | $\mathrm{mV} \mathrm{P}-\mathrm{P}$ |
|  | Cross Talk Between Any Two Switches (Frequency at -50 dB) | (Figure 8) | -4.5V | 4.5 V |  |  |  |  | MHz |
| $\mathrm{C}_{\text {IN }}$ | Maximum Control Input Capacitance | , |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Switch Input Capacitance | Input |  |  | 15 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Feedthrough Capacitance | $\mathrm{V}_{\mathrm{CTL}}=\mathrm{GND}$ |  |  | 5 |  |  |  | pF |

## AC Test Circuits and Switching Time Waveforms



TL／F／5369－3
FIGURE 1．＂ON＂Resistance


FIGURE 2．＂OFF＂Channel Leakage Current


TL／F／5355－6

FIGURE 4．tpHL，$t_{\text {PLH }}$ Propagation Delay Time Signal Input to Signal Output


FIGURE 5． $\mathrm{t}_{\text {PLL }}, \mathrm{t}_{\text {pLz }}$ Propagation Delay Time Control to Signal Output

## AC Test Circuits and Switching Time Waveforms (Continued)





TL/F/5355-8
FIGURE 6. $\mathrm{t}_{\mathrm{PZH}}, \mathrm{t}_{\mathrm{PHZ}}$ Propagation Delay Time Control to Signal Output


FIGURE 7. Crosstalk: Control Input to Signal Output

$V_{I S(1)}$


FIGURE 8: Crosstalk Between Any Two Switches

## Typical Performance Characteristics



# MM54HC4351/MM74HC4351 8 Channel Analog Multiplexer with Latches MM54HC4352/MM74HC4352 <br> Dual 4 Channel Analog Multiplexer with Latches MM54HC4353/MM74HC4353 Triple 2 Channel Analog Multiplexer with Latches 

## General Description

These multiplexers are digitally controlled analog switches implemented in microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS. These switches have low "on" resistance and low "off" leakages. They are bidirectional switches, thus any analog input may be used as an output and vice-versa. Also these switches contain linearization circuitry which lowers the "on" resistance and increases switch linearity. These devices allow control of up to $\pm 6 \mathrm{~V}$ (peak) analog signals with digital control signals of 0 to 6 V . The analog channel select lines are latched to enable storage of the selected channel. This storage register is composed of flow through latches that follow the data when $\overline{L E}$ is high and latch the data when $\overline{L E}$ is taken low.
Three supply pins are provided for $\mathrm{V}_{\mathrm{CC}}$, Ground, and $\mathrm{V}_{\mathrm{EE}}$. This enables the connection of $0-5 \mathrm{~V}$ logic signals when $V_{C C}=5 \mathrm{~V}$ and an analog input range of $\pm 5 \mathrm{~V}$ when $\mathrm{V}_{\mathrm{EE}}=-5 \mathrm{~V}$. All three devices also have an inhibit control which when high will disable all switches to their off state. All analog inputs and outputs and digital inputs are protected from electrostatic damage by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground. MM54HC4351/MMHC4351: This device connects together the outputs of 8 switches, thus acheiving an 8 Channel Multiplexer. The binary code placed on the A, B, and C select lines determine which one of the eight switches in "on", and connects one of the eight inputs to the common output.
MM54HC4352/MM74HC4352: This device connects together the outputs of 4 switches in two sets, thus achieving
a pair of 4 channel multiplexers. The binary code placed on the A, and B select lines determine which switch in each 4 channel section is "on", connecting one of the four inputs in each section to its common output. This enables the implementation of a 4 channel differential multiplexer.
MM54HC4353/MM74HC4353: This device contains 6 switches whose outputs are connected together in pairs, thus implementing a triple 2 channel multiplexer, or the equivalent of a single-pole-double throw configuration. Each of the A, B, or C select lines independently controls one pair of switches, selecting one of the two switches to be "on".

## Features.

■ Typical Switch Enable Time: 18 ns

- Wide analog input voltage range: $\pm 6 \mathrm{~V}$
- Low "on" resistance: 50 typ. ( $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}=4.5 \mathrm{~V}$ )

30 typ. $\left(V_{C C}-V_{E E}=9 \mathrm{~V}\right)$

- Logic level translation to enable 5 V logic with $\pm 5$ analog signals
■ Low quiescent current: $80 \mu \mathrm{~A} \max$. $(74 \mathrm{HC})$
- Matched Switch characteristics.
- Latched Select Lines to enable interface to multiplexed data buses.


## Connection Diagrams



MM54HC4351/MM74HC4351
54HC4351 (J) 74HC4351 (J,N)


MM54HC4352/MM74HC4352
54HC4352 (J) 74HC4352 (J,N)


MM54HC4353/MM74HC4353
54HC4353 (J) 74HC4353 (J,N)
MM54HC4351／MM74HC4351，MM54HC4352／MM74HC4352，


DC Electrical Characteristics（Note 4）

| Symbol | Parameter | Conditions | Vee | $\mathbf{V c c}_{\text {cc }}$ | $\mathrm{T}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | ，， |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \\ \hline \end{array}$ |  | $\begin{array}{\|c\|} \hline 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{array}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VIL | Maximum Low Level Input Voltage |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| RON | Maximum＂ON＂Resistance （See Note 5） | $\begin{aligned} & V_{C T L}=V_{I H}, I_{S}=.1 \mathrm{~mA} \\ & V_{I S}=V_{C C} \text { to } G N D \\ & \text { (Figure 1) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{array}{\|c\|} \hline 4.5 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \\ \hline \end{array}$ | $\begin{aligned} & 40 \\ & 30 \\ & 20 \\ & \hline \end{aligned}$ |  | ． |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
|  |  | $\begin{aligned} & V_{C T L}=V_{I H}, I_{S}=.1 \mathrm{~mA} \\ & V_{I S}=V_{C C} \text { or } G N D \\ & (\text { Figure } 1) \end{aligned}$ | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c} 100 \\ 40 \\ 20 \\ 15 \end{array}$ |  | ． |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| RON | Maximum＂ON＂Resistance Matching | $\begin{aligned} & V_{C T L}=V_{I H} \\ & V_{I S}=V_{C C} \text { to } G N D \end{aligned}$ | $\begin{array}{\|c\|} \hline \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \\ \hline \end{array}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 10 \\ 5 \\ 5 \end{gathered}$ |  |  |  | $\begin{aligned} & \Omega \\ & \Omega \\ & \Omega \end{aligned}$ |
| 1 N | Maximum Control Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| IIZ | Maximum Switch＂OFF＂ Leakage Current | $\begin{aligned} & \mathrm{V}_{\mathrm{OS}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{IS}}=\mathrm{GND} \text { or } \mathrm{V}_{\mathrm{CC}} \\ & \mathrm{~V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IL}} \text { (Fig. 2) } \\ & \hline \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\left\lvert\, \begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}\right.$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ |  | ． |  | $\begin{aligned} & \mathrm{nA} \\ & \mathrm{nA} \end{aligned}$ |
| $1 / 2$ | Maximum Switch＂ON＂ Leakage Current | $\begin{aligned} & V_{O S}=V_{C C} \text { or } \mathrm{GND} \\ & \mathrm{~V}_{\mathrm{CTL}}=\mathrm{V}_{\mathrm{IH}} \\ & \text { (Figure 3) } \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 15 \\ & 20 \end{aligned}$ |  |  |  | $\mathrm{nA}$ nA |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & \text { louT }=0 \mu \mathrm{~A} \end{aligned}$ | $\begin{gathered} \text { GND } \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 6.0 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | ． | $\begin{array}{r} 8.0 \\ 16 \\ \hline \end{array}$ | $\begin{gathered} 80 \\ 160 \end{gathered}$ | $\begin{array}{r} 160 \\ 320 \\ \hline \end{array}$ | $\mu \mathrm{A}$ $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case on resistances（ $\mathrm{R}_{\mathrm{ON}}$ ）occurs for HC at 4.5 V ．Thus the 4.5 V values should be used when designing with this supply．Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively．（The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V ．）The worst case leakage current occur for CMOS at the higher voltage and so the 5.5 V values should be used．
Note 5：At supply voltages（ $\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{EE}}$ ）approaching 2 V the analog switch on resistance becomes extremely non－linear．Therefore it is recommended that these devices be used to transmit digital only when using these supply voltages．

## AC Electrical Characteristics

| Symbol | Parameter | Conditions | Vee | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay Switch in to Out |  | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 25 \\ 5 \\ 4 \\ 3 \end{gathered}$ |  |  |  | ns <br> ns <br> ns <br> ns |
| $\mathrm{tPZL}^{\text {, }}$ tPZH | Maximum Switch Turn "ON" Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\begin{gathered} \text { GND } \\ \text { GND } \\ -4.5 \mathrm{~V} \\ -6.0 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 92 \\ & 18 \\ & 16 \\ & 15 \end{aligned}$ |  |  | $\cdots$ | ns <br> ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Switch Turn "OFF" Delay |  | $\begin{aligned} & \text { GND } \\ & \text { GND } \\ & -4.5 \mathrm{~V} \\ & -6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 65 \\ & 20 \\ & 18 \\ & 16 \end{aligned}$ |  |  |  | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {s }}$ | Maximum Setup Time, Data to LE |  |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{gathered} 125 \\ 24 \\ 21 \end{gathered}$ | $\begin{gathered} 150 \\ 28 \\ 24 \end{gathered}$ |  |
| $\mathrm{t}_{\mathrm{H}}$ | Maximum Hold Time, LE to Data |  | . | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns <br> ns <br> ns |
| $\mathrm{f}_{\text {MAX }}$ | Minimum Switch Frequency Response $20 \log \left(V_{1} / V_{O}\right)=-3 \mathrm{~dB}$ | (Figure 6) | $\begin{gathered} \text { GND } \\ -4.5 \mathrm{~V} \end{gathered}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 4.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 100 \\ & 120 \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{MHz} \\ & \mathrm{MHz} \end{aligned}$ |
|  | Cross Talk Control to Switch | (Figure 7) | $-4.5 \mathrm{~V}$ | 4.5V | 180 |  | 1 |  | mV PP |
|  | Cross Talk Between Any Two Switches (Frequency at -50 dB) | (Figure 8) | $-4.5 \mathrm{~V}$ | 4.5V |  |  |  |  | MHz |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Control Input Capacitance |  |  |  | 5 | 10 | 10 | 10 | pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Switch Input Capacitance | Input <br> '4351 Common <br> '4352 Common <br> '4353 Common |  |  | $\begin{aligned} & 15 \\ & 90 \\ & 45 \\ & 30 \end{aligned}$ |  | , |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Feedthrough Capacitance |  |  |  | 5 |  |  |  | pF |

MM54HC4351/MM74HC4351, MM54HC4352/MM74HC4352,

## Logic Diagrams



Logic Diagrams (Continued)
'HC4351

| Inh | Inh | LE | C | B | A | "On" Channel |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | X | X | X | X | None |
| X | L | X | X | X | X | None |
| L | H | H | L | L | L | Yo |
| L | H | H | L | L | H | Y1 |
| L | H | H | L | H | L | Y2 |
| L | H | H | L | H | H | Y3 |
| L | H | H | H | L | L | Y4 |
| L | H | H | H | L | H | Y5 |
| L | H | H | H | H | L | Y6 |
| L | H | H | H | H | H | Y7 |
| L | H | L | X | X | X | Last Selected Channel "On" |
| X | X |  | X | X | X | Selected Channel Latched |

'HC4352

| Inh | Inh | $\overline{\text { LE }}$ | B | A | "On" Channels |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | X | Y |
| H | X | X | X | X | None None |  |
| X | L | X | X | X |  |  |
| L | H | H | 0 | 0 | OX | OY |
| L | H | H | 0 | 1 | 1 Y | 1 Y |
| L | H | H | 1 | 0 | $2 Y$ | $2 Y$ |
| L | H | H | 1 | 1 | 3 Y | $3 Y$ |
| L | $H$ $X$ | L | X | X | Last Selected Channels "On" Selected Channels Latched |  |

'HC4353

| Inh | Inh | $\overline{\text { LE }}$ | C | B | A |  | Cha |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  |  | C | B | A |
| H | X | X | X | X | X | None None |  |  |
| X | L | X | X | X | X |  |  |  |
| L | H | H | L | L | L | CX | BX | AX |
| L | H | H | L | L | H | CX | BX | AY |
| L | H | H | L | H | L | CX | BY | AX |
| L | H | H | L | H | H | CX | BY | AY |
| L | H | H | H | L | L | CY | BX | AX |
| L | H | H | H | L | H | CY | BX | AY |
| L | H | H | H | H. | L | CY | BY | AX |
| L | H | H | H | H | H | CY | BY | AY |
| L | H | L | X | X | X | Last Selected Channels "On" Selected Channels Latched |  |  |
| X | X | $\downarrow$ | X | X | X |  |  |  |

## Typical Performance Characteristics



TL/F/5372-7


## AC Test Circuits and Switching Time Waveforms



TL/F/5372-8
FIGURE 1. "ON" Resistance


FIGURE 2. "OFF" Channel Leakage Current


TL/F/5372-10
FIGURE 3. "ON" Channel Leakage Current


TL/F/5372-11
FIGURE 4. t $_{\text {PHL }}$, tPLH Propagation Delay Time Signal Input to Signal Output


FIGURE 5. tpZL, $_{\text {PLZ }}$ Propagation Delay Time Control to Signal Output

## AC Test Circuits and Switching Time Waveforms (Continued)



TL/F/5372-13
FIGURE 6. $\mathbf{t}_{\mathbf{P Z H}}$, t $_{\text {PHZ }}$ Propagation Delay Time Control to Signal Output


FIGURE 7. Crosstalk: Control Input to Signal Output

$V_{I S(1)}$


TL/F/5372-15
FIGURE 8: Crosstalk Between Any Two Switches

## MM54HC4511/MM74HC4511 BCD-to-Seven Segment Latch/Decoder/Driver

## General Description

This high speed latch/decoder/driver utilizes microCMOSTM Technology, 3.5 micron silicon gate P -well CMOS. It has the high noise immunity and low power consumption of standard CMOS integrated circuits, as well as the ability to drive 10 LS-TTL loads. The circuit provides the functions of a 4-bit storage latch, an 8421 BCD-to-seven segment decoder, and an output drive capability. Lamp test ( $\overline{\mathrm{LT}}$ ), blanking ( $\overline{\mathrm{BI}})$, and latch enable (LE) inputs are used to test the display, to turnoff or pulse modulate the brightness of the display, and to store a BCD code, respectively. It can be used with sevensegment light emitting diodes (LED), incandescent, fluorescent, gas discharge, or liquid crystal readouts either directly or indirectly.
Applications include instrument (e.g., counter, DVM, etc.) display driver, computer/calculator display driver, cockpit display driver, and various clock, watch, and timer uses.
The $54 \mathrm{HC} / 74 \mathrm{HC}$ logic family is speed, function, and pinout compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Connection Diagram

## Dual-In-Line Package



## Features

- Latch Storage of Input Data
- Blanking Input
- Lamp Test Input
- Low Power Consumption Characteristics of CMOS Devices
- Wide Operating Voltage Range: 2 to 6 Volts
- Low Input Current: $1 \mu \mathrm{~A}$ Maximum
- Low Quiescent Current: $80 \mu \mathrm{~A}$ Maximum Over Full Temperature Range (74 series)


## Truth Table

| INPUTS |  |  |  |  |  |  | OUTPUTS |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| LE | BI | $\overline{L T}$ | D | C | B | A | a | b | c | d | e | 1 | $g$ | DISPLAY |
| X | $\mathbf{x}$ | 0 | x | $x$ | X | x | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 |
| $\mathbf{x}$ | 0 | 1 | x | $x$ | x | x | 0 | 0 | 0 | . 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0 | 1 | 1 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 2 |
| 0 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 3 |
| 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | 4 |
| 0 | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 1 | 1 | 5 |
| 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 6 |
| 0 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 7 |
| 0 | 1 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 8 |
| 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 9 |
| 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |  |
| 1 | 1 | 1 | x | x | x | x |  |  |  | * |  |  |  | * |

$x=$ Don't care

* = Depends upon the BCD code applied during the 0 to 1 transition of LE.

Absolute Maximum Ratings (Notes 1 and 2)
Supply Voltage ( $V_{C C}$ )
DC Input Voltage ( $\mathrm{V}_{\mathbb{N}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current (Ік, lок)
DC Output Current, per pin (lout)
DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (IcC)
Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )
Power Dissipation (PD) (Note 3)
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $\quad 260^{\circ} \mathrm{C}$

Operating Conditions


## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathbf{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 0.3 \\ 0.9 \\ 1.2 \\ \hline \end{array}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 7.5 \mathrm{~mA} \\ & \mid \text { lout } \mid \leq 9.75 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{louT}\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \text { V } \\ & \text { V } \\ & \text { V } \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{lout}\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{1}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.

Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{I H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{I}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.
MM54HC4511/MM74HC4511

AC Electrical Characteristics $V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Inputs A thru D to any Output |  | 60 | 120 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $\overline{\mathrm{BI}}$ to any Output |  | 60 | 120 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From LT to any Output |  | 60 | 120 | ns |
| ts | Minimum Set Up Time Inputs A thru D to LE | . | 10 | 20 | ns |
| $t_{H}$ | Minimum Hold Time Inputs A thru D to LE |  | -3 | 0 | ns |
| $t_{W}$ | Minimum Pulse Width for LE |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from Inputs A thru D to any Output | $\begin{aligned} & \mathrm{LE}=0 \mathrm{~V} \\ & \mathrm{LT}=\mathrm{V}_{\mathrm{CC}} \\ & \overline{\mathrm{BI}}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 300 \\ 60 \\ 51 \\ \hline \end{array}$ | $\begin{aligned} & 600 \\ & 120 \\ & 102 \end{aligned}$ | $\begin{aligned} & 756 \\ & 151 \\ & 129 \\ & \hline \end{aligned}$ | $\begin{aligned} & 894 \\ & 179 \\ & 152 \\ & \hline \end{aligned}$ |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from $\overline{\mathrm{BI}}$ to any Output | $\overline{\mathrm{LT}}=\mathrm{V}_{\mathrm{CC}}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & 600 \\ & 120 \\ & 102 \end{aligned}$ | $\begin{aligned} & 756 \\ & 151 \\ & 129 \\ & \hline \end{aligned}$ | $\begin{aligned} & 894 \\ & 179 \\ & 152 \end{aligned}$ |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay from $\overline{L T}$ to any Output | $\overline{\mathrm{Bl}}=0 \mathrm{~V}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 300 \\ 60 \\ 51 \\ \hline \end{gathered}$ | $\begin{aligned} & 600 \\ & 120 \\ & 102 \\ & \hline \end{aligned}$ | $\begin{array}{r} 756 \\ 151 \\ 129 \\ \hline \end{array}$ | $\begin{aligned} & 894 \\ & 179 \\ & 152 \\ & \hline \end{aligned}$ | ns <br> ns <br> ns |
| ts | Minimum Set Up Time Inputs A thru D to LE |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{array}{r} 100 \\ 20 \\ 17 \\ \hline \end{array}$ | $\begin{gathered} 126 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 149 \\ 30 \\ 25 \\ \hline \end{gathered}$ | ns ns ns |
| $t_{H}$ | Minimum Hold Time Inputs A thru D to LE |  | $\begin{aligned} & \hline 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pulse Width for LE |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \\ & \hline \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \\ \hline \end{gathered}$ | $\begin{gathered} 120 \\ 24 \\ 20 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{array}{r} 1000 \\ \\ \hline \quad 500 \\ 400 \end{array}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | ns <br> ns ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance | . |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## INPUTS

A, B, C, D (Pins 7, 1, 2, 6)—BCD data inputs. A (pin 7) is the least-significant data bit and $D$ (pin 6) is the most significant bit. Hexadecimal data A-F at these inputs will cause the outputs to assume a logic low, offering an alternate method of blanking the display.

## OUTPUTS

a-g-Decoded, buffered outputs. These outputs, unlike the 4511, have CMOS drivers, which will produce typical CMOS output voltage levels.

## Output Characteristics $\left(\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}\right)$


*The expected minimum curves are not guarantees, but are design aids.

## Typical Applications



Typical Common Cathode LED Connection

## CONTROLS

$\overline{B I}$ (Pin 4)—Active-low display blanking input. A logic low on this input will cause all outputs to be held at a logic low, thereby blanking the display. LT is the only input that will override the BI input.
$\overline{\mathbf{L T}}$ (Pin 3)-Active-low lamp test. A low logic level on this input causes all outputs to assume a logic high. This input allows the user to test all segments of a display, with a single control input. This input is independent of all other inputs.
LE (Pin 5)-Latch enable input. This input controls the 4-bit transparent latch. A logic high on this input latches the data present at the $A, B, C$ and $D$ inputs; a logic low allows the data to be transmitted through the latch to the decoder.


TL/F/5373~3


TL/F/5373-5 Incandescent Bulb Driving Circuit
LIStOHtLWW/LIStOHtGWW

Logic Diagram
'HC4511


TL/F/5373-6

Display


Segment Identification


National

## MM5AHCA514/MM74HC4514 <br> 4-to-16 Line Decoder with Latch

## General Description

This utilizes microCMOSTM Technology, 3.5 micron silicon gate P-well CMOS decoder, which is well suited to memory address decoding or data routing application. It possesses high noise immunity and low power dissipation usually associated with CMOS circuitry, yet speeds comparable to low power Schottky TTL circuits. It can drive up to 10 LS-TTL loads.
The MM54HC4514/MM74HC4514 contain a 4-to-16 line decoder and a 4-bit latch. The latch can store the data on the select inputs, thus allowing a selected output to remain high even though the select data has changed. When the LATCH ENABLE input to the latches is high the outputs will change with the inputs. When LATCH ENABLE goes low the data on the select inputs is stored in the latches. The four select inputs determine which output will go high provided the

INHIBIT input is low. If the INHIBIT input is high all outputs are held low thus disabling the decoder.
The MM54HC4514/MM74HC4514 is functionally and pinout equivalent to the CD4514BM/CD4514BC and the MC1451BA/MC1451BC. All inputs are protected against damage due to static discharge diodes from $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

■ Typical propagation delay: 18 ns

- Low quiescent power: $80 \mu \mathrm{~A}$ maximum ( 74 HC series)
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Fanout of 10 LS-TTL loads ( 74 HC series)


## Connection Diagram

Dual-In-Line Package


INPUTS

Truth Table

| LE | Inhibit | Data Inputs |  |  |  | Selected Output High |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | D | C | B | A |  |
| H | L | L | L | L | L | So |
| H | L | L | L | L | H | S1 |
| H | L | L | L | H | L | S2 |
| H | L | L | L | H | H | S3 |
| H | L | L | H | L | L | S4 |
| H | L | L | H | L | H | S5 |
| H | L | L | H | H | L | S6 |
| H | L | L | H | H | H | S7 |
| H | L | H | L | L | L | S8 |
| H | L | H | L | L | H | S9 |
| H | L | H | L | H | L | S10 |
| H | L | H | L | H | H | S11 |
| H | L | 'H | H | L | L | S12 |
| H | L | H | H | L | H | S13 |
| H | L | H | H | H | L | S14 |
| H | L | H | H | H | H | S15 |
| X | H | X | X | X | X | All <br> Outputs $=0$ |
|  |  |  |  |  |  | Latched Data |
| L | L | X | X | X | X |  |

Absolute Maximum Ratings (Notes 1 and 2)

Supply Voltage (VCC) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) DC Output Voltage (VOUT) Clamp Diode Current (IIK, lok) DC Output Current, per pin (Iout) DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (lcc) Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ ) Power Dissipation ( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3)

Operating Conditions


DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage. |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{array}{r} 3.84 \\ 5.34 \\ \hline \end{array}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \|\mathrm{IOUT}\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{array}{r} 0.26 \\ 0.26 \\ \hline \end{array}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| In | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathbb{H}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathbb{I H}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{PF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tPHL | Maximum Propagation Delay Data to Output |  | 18 | 30 | ns |
| tpLH | Maximum Propagation Delay Data to Output |  | 24 | 45 | ns |
| tpHL | Maximum Propagation Delay LE to Output |  | 18 | 30 | ns |
| tpLH | Maximum Propagation Delay LE to Output |  | 24 | 45 | ns |
| tPHL | Maximum Propagation Delay Inhibit to Output |  | 16 | 30 | ns |
| tpLH | Maximum Propagation Delay Inhibit to Output |  | . 18 | 30 | ns |
| ts | Minimum Set Up Time, Date to LE |  |  | 20 | ns |
| $t_{H}$ | Minimum Hold Time, LE to Data |  |  | 0 | ns |
| $t_{H}$ | Minimum Pulse Width, Latch Enable |  |  | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=2.0 \mathrm{~V}-6.0 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns (unless otherwise speciiied)

| Symbol | Parameter | Conditions | VCc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {tpHL }}$ | Maximum Propagation Delay Data to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 220 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Data to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 120 \\ 27 \\ 22 \end{array}$ | $\begin{gathered} 250 \\ 50 \\ 43 \end{gathered}$ | $\begin{aligned} & 312 \\ & 65 \\ & 53 \end{aligned}$ | $\begin{gathered} 375 \\ 75 \\ 65 \end{gathered}$ |  |
| ${ }^{\text {tpHL }}$ | Maximum Propagation Delay LE to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 19 \\ & 17 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 220 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PLH }}$ | Maximum Propagation Delay LE to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} 120 \\ 27 \\ 22 \end{array}$ | $\begin{gathered} 250 \\ 50 \\ 43 \end{gathered}$ | $\begin{gathered} 312 \\ 65 \\ 53 \end{gathered}$ | $\begin{gathered} 375 \\ 75 \\ 65 \end{gathered}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay Inhibit to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 70 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 220 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \end{gathered}$ |  |
| ${ }_{\text {tpLH }}$ | Maximum Propagation Delay Inhibit to Output |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 80 \\ & 19 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{aligned} & 175 \\ & 35 \\ & 30 \\ & \hline \end{aligned}$ | $\begin{gathered} 220 \\ 44 \\ 38 \\ \hline \end{gathered}$ | $\begin{gathered} 263 \\ 53 \\ 45 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| ts | Minimum Set Up Time, Data to LE |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 100 \\ & 20 \\ & 17 \\ & \hline \end{aligned}$ | $\begin{gathered} 125 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 150 \\ 30 \\ 25 \\ \hline \end{gathered}$ | ns <br> ns <br> ns |
| $t_{H}$ | Minimum Hold Time, LE to Data |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | 0 0 0 | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | ns ns ns |
| $t_{\text {w }}$ | Minimum Pulse Width, Latch Enable |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{gathered} 100 \\ 20 \\ 17 \end{gathered}$ | $\begin{array}{r} 120 \\ 24 \\ 20 \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ ns |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance |  |  |  |  |  |  | pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance | . |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Logic Diagram


TL/F/5215-2

## National <br> Semiconductor

## MM54HC4538/MM74HC4538 Dual Retriggerable Monostable Multivibrator

## General Description

The MM54HC4538/MM74HC4538 high speed monostable multivibrators (one shots) are implemented in microCMOSTM Technology, 3.5 micron silicon gate $P$-well CMOS. They feature speeds comparable to low power Schottky TTL circuitry while retaining the low power and high noise immunity characteristic of CMOS circuits.
Each multivibrator features both a negative, $A$, and a positive, B, transition triggered input, either of which can be used as an inhibit input. Also included is a clear input that when taken low resets the one shot. The 'HC4538 is retriggerable. That is, it may be triggered repeatedly while their outputs are generating a pulse and the pulse will be extended.

Pulse width stability over a wide range of temperature and supply is achieved using linear CMOS techniques. The out-
put pulse equation is simply: $\mathrm{PW}=0.7(\mathrm{R})(\mathrm{C})$ where PW is in seconds, R is in Ohms, and C is in Farads. This device is pin compatible with the CD4528, and the CD4538 one shots. All inputs are protected from damage due to static discharge by diodes to Vcc and ground.

## Features

- Schmitt trigger on A and B inputs

■ Wide power supply range: 2-6V

- Typical Trigger Propagation Delay: 32 ns

■ Fanout of 10 LS-TTL loads (74HC)
■ Low Input current: $1 \mu \mathrm{~A}$ max

## Block Diagram



RX AND CX ARE EXTERNAL COMPONENTS

> Absolute Maximum Ratings (Notes 1 and 2)
> Supply Voltage (VCC) DC Input Voltage $\left(\mathrm{V}_{\mathrm{IN}}\right)$ DC Output Voltage(VOUT) Clamp Diode Current( IIK, $^{\text {IOK }}$ ) DC Output Current, per pin(lout) DC $V_{C C}$ or GND Current, per pin(ICC) Storage Temperature Range(TSTG) Power Dissipation( $\mathrm{PD}_{\mathrm{D}}$ ) (Note 3)
> Lead Temperature(TL) (Soldering 10 seconds) $\quad 260^{\circ} \mathrm{C}$ -0.5 to +7.0 V
> -1.5 to $\mathrm{Vcc}+1.5 \mathrm{~V}$
> -0.5 to $\mathrm{Vcc}+0.5 \mathrm{~V}$
> $\pm 20 \mathrm{~mA}$
> $\pm 25 \mathrm{~mA}$
> $\pm 50 \mathrm{~mA}$
> $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$

## Operating Conditions

| Min | Max | Units |
| :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{C C}$ ) 2 | 6. | V |
| DC Input or Output Voltage 0 ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times (Reset only) |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\text {IH }}$ | Minimum High Level Input Voltage |  | $\begin{array}{\|l\|} 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | 1.5 <br> 3.15 <br> 4.2 | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output 'Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 4.0 \mathrm{~mA} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{array}{r} 3.98 \\ 5.48 \end{array}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output* Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{l}_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|\left\|\mathrm{l}_{\mathrm{OUT}}\right\| \leq 5.2 \mathrm{~mA}\right. \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current (Pins 2, 14) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current (All other pins) | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or GND } \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \\ & \text { Pins } 2 \text { and } 14=0.5 V_{C C} \end{aligned}$ | 6.0 V | 100 | 150 | 250 | 400 | $\mu \mathrm{A}$ |

Note 1: Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation Temperature Derating: Plastic " N " Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ Ceramic " J " Package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current


AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{v}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| tpLH | Maximum Propagation Delay A, or B to Q |  | 23 | 45 | ns |
| tPHL | Maximum Propagation Delay A, or B to $\overline{\mathrm{Q}}$ |  | 26 | 50 | ns |
| tPHL | Maximum Propagation Delay Clear to Q |  | 23 | 45 | ns |
| tpLH | Maximum Propagation Delay Clear to $\overline{\mathrm{Q}}$ |  | 26 | 45 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum Pluse Width A, B or Clear |  | 10 | 16 | ns |

## AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$ (Unless otherwise specified)

| Symbol | Parameter | Conditions |  | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{array}{c\|} \hline 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{array}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PLH }}$ | Maximum Propagation Delay A, or B to Q |  |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} 100 \\ 25 \\ 21 \\ \hline \end{gathered}$ | $\begin{gathered} 250 \\ 50 \\ 43 \\ \hline \end{gathered}$ | $\begin{aligned} & 315 \\ & 63 \\ & 54 \\ & \hline \end{aligned}$ | $\begin{gathered} 373 \\ 75 \\ 63 \\ \hline \end{gathered}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| tPHL | Maximum Propagation Delay A, or B to $\bar{Q}$ |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & \hline 110 \\ & 28 \\ & 23 \end{aligned}$ | $\begin{gathered} 275 \\ 55 \\ 47 \end{gathered}$ | $\begin{gathered} 347 \\ 69 \\ 59 \end{gathered}$ | $\begin{aligned} & 410 \\ & 82 \\ & 70 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHL }}$ | Maximum Propagation Delay Clear to Q |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 100 \\ & 25 \\ & 21 \end{aligned}$ | $\begin{gathered} 250 \\ 50 \\ 43 \end{gathered}$ | $\begin{aligned} & 315 \\ & 63 \\ & 54 \end{aligned}$ | $\begin{aligned} & 373 \\ & 75 \\ & 63 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $t_{\text {PLH }}$ | Maximum Propagation Delay Clear to $\overline{\mathbf{Q}}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  |  | $\begin{aligned} & 110 \\ & 28 \\ & 23 \end{aligned}$ | $\begin{gathered} 275 \\ 55 \\ 47 \end{gathered}$ | $\begin{gathered} 347 \\ 69 \\ 59 \end{gathered}$ | $\begin{aligned} & 410 \\ & 82 \\ & 70 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \\ & \text { ns } \\ & \hline \end{aligned}$ |
| ${ }_{\text {t }}$ LH, $\mathrm{t}_{\text {THL }}$ | Maximum Output Rise and Fall Time |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ | $\begin{gathered} \hline 30 \\ 10 \\ 8 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ | $\begin{aligned} & \hline \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time (Reset only) |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{gathered} 1000 \\ 500 \\ 400 \end{gathered}$ | $\begin{aligned} & 1000 \\ & 500 \\ & 400 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| tw | Minimum Pluse Width A, B, Clear |  |  | $\begin{array}{\|l\|} \hline 2.0 \mathrm{~V} \\ 4.5 \mathrm{~V} \\ 6.0 \mathrm{~V} \end{array}$ |  | $\begin{aligned} & 80 \\ & 16 \\ & 14 \end{aligned}$ | $\begin{aligned} & 101 \\ & 20 \\ & 17 \end{aligned}$ | $\begin{array}{r} 119 \\ 24 \\ 20 \end{array}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \mathrm{~ns} \end{aligned}$ |
| two | Output Pulse Width | $\begin{aligned} & C x=12 \mathrm{pF} \\ & \mathrm{Rx}=1 \mathrm{k} \Omega \end{aligned}$ | Min | $\begin{array}{l\|} \hline 3.0 \mathrm{~V} \\ 5.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 283 \\ & 147 \end{aligned}$ | $\begin{aligned} & 190 \\ & 120 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
|  |  |  | Max | $\begin{array}{l\|} \hline 3.0 \mathrm{~V} \\ 5.0 \mathrm{~V} \end{array}$ | $\begin{aligned} & 283 \\ & 147 \end{aligned}$ | $\begin{aligned} & 400 \\ & 185 \end{aligned}$ |  |  | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| ${ }^{\text {t W }}$ Q | Output Pulse Width | $\begin{aligned} & C x=100 \mathrm{pF} \\ & \mathrm{Rx}=10 \mathrm{k} \Omega \end{aligned}$ | Min | $\begin{aligned} & 3.0 \mathrm{~V} \\ & 5.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 1.0 \end{aligned}$ |  |  |  | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \end{aligned}$ |
|  |  |  | Max | $\begin{aligned} & \hline 3.0 \mathrm{~V} \\ & 5.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 1.2 \\ & 1.0 \end{aligned}$ |  |  |  | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~S} \end{aligned}$ |
| twQ | Output Pulse Width | $\begin{aligned} & \mathrm{Cx}=1000 \mathrm{pF} \\ & \mathrm{Rx}=10 \mathrm{k} \Omega \end{aligned}$ | Min | $\begin{aligned} & 3.0 \mathrm{~V} \\ & 5.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10.5 \\ & 10.0 \end{aligned}$ | $\begin{aligned} & 9.4 \\ & 9.3 \end{aligned}$ |  | . | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \end{aligned}$ |
|  |  |  | Max | $\begin{aligned} & 3.0 \mathrm{~V} \\ & 5.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 10.5 \\ & 10.0 \end{aligned}$ | $\begin{aligned} & 11.6 \\ & 11.7 \end{aligned}$ |  |  | $\begin{aligned} & \mu \mathrm{S} \\ & \mu \mathrm{~s} \end{aligned}$ |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance (Pins 2 \& 14) |  |  |  | 25 |  |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance (Other Inputs) |  |  |  | 5 | 10 | 10 | 10 | pF |
| CPD | Power Dissipation Capacitance (Note 5) | (per one shot) |  |  | 150. |  |  |  | pF |
| $\Delta{ }^{\text {W }}$ WQ | Pulse Width Match Between Circuits in Same Package |  |  |  | $\pm 1$ |  |  |  | \% |

Note 5: $C_{P D}$ determines the no load dynamic consumption, $P_{D}=C_{P D} V_{C C}{ }^{2 f}+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



## Circuit Operation

The 'HC4538 operates as follows (refer to logic diagram). In the quiescent state, the external timing capacitor, $\mathrm{C}_{\mathrm{x}}$, is charged to $\mathrm{V}_{\mathrm{CC}}$. When a trigger occurs, the Q output goes high and $\mathrm{C}_{\mathrm{X}}$ discharges quickly to the lower reference voltage ( $V_{\text {REF }}$ Lower $=1 / 3 V_{C C}$ ). $C_{X}$ then charges, through $R_{X}$, back up to the upper reference voltage ( $V_{\text {REF }}$ Upper $=2 / 3$ $\mathrm{V}_{\mathrm{CC}}$ ), at which point the one-shot has timed out and the Q output goes low.
The following, more detailed description of the circuit operation refers to both the logic diagram and the timing diagram.

## QUIESCENT STATE

In the quiescent state, before an input trigger appears, the output latch is high and the reset latch is high (\#1 in logic diagram).
Thus the Q output (pin 6 or 10) of the monostable multivibrator is low (\#2, timing diagram).

The output of the trigger-control circuit is low (\#3), and transistors M1, M2, and M3 are turned off. The external timing capacitor, $C_{X}$, is charged to $V_{C C}(\# 4)$, and the upper reference circuit has a low output (\#5). Transistor M4 is turned on and transmission gate T1 is turned off. Thus the lower reference circuit has $V_{C C}$ at the noninverting input and a resulting low output (\#6).
In addition, the output of the trigger-control reset circuit is low.

## TRIGGER OPERATION

The 'HC4538 is triggered by either a rising-edge signal at input A (\#7) or a falling-edge signal at input B (\#8), with the unused trigger input and the Reset input held at the voltage levels shown in the Function Table. Either trigger signal will cause the output of the trigger-control circuit to go high (\#9).

## Timing Diagram



The trigger-control circuit going high simultaneously initiates three events. First, the output latch goes low, thus taking the Q output of the 'HC4538 to a high state (\#10). Second, transistor M3 is turned on, which allows the external timing capacitor, $C_{X}$, to rapidly discharge toward ground (\#11). (Note that the voltage across $\mathrm{C}_{\mathrm{X}}$ appears at the input of the upper reference circuit comparator). Third, transistor M4 is turned off and transmission gate T1 is turned on, thus allowing the voltage across $C_{X}$ to also appear at the input of the lower reference circuit comparator.
When $C_{X}$ discharges to the reference voltage of the lower reference circuit (\#12), the outputs of both reference circuits will be high (\#13). The trigger-control reset circuit goes high, resetting the trigger-control circuit flip-flop to a low state (\#14). This turns transistor M3 off again, allowing CX to begin to charge back up toward $\mathrm{V}_{\mathrm{CC}}$, with a time constant $t=R_{X} C_{X}$ (\#15). In addition, transistor M4 is turned on and transmission gate T1 is turned off. Thus a high voltage level is applied to the input of the lower reference circuit comparator, causing its output to go low (\#16). The monostable multivibrator may be retriggered at any time after the triggercontrol circuit goes low.

When $\mathrm{C}_{X}$ charges up to the reference voltage of the upper reference circuit (\#17), the output of the upper reference circuit goes low (\#18). This causes the output latch to tog-
gle, taking the Q output of the 'HC4538 to a low state (\#19) and completing the time-out cycle.

## RESET OPERATION

A low voltage applied to the Reset pin always forces the $Q$ output of the 'HC4538 to a low state.
The timing diagram illustrates the case in which reset occurs (\#20) while $C_{X}$ is charging up toward the reference voltage of the upper reference circuit (\#21). When a reset occurs, the output of the reset latch goes low (\#22), turning on transistor M1. Thus $\mathrm{C}_{\mathrm{X}}$ is allowed to quickly charge up to $V_{C C}$ (\#23) to await the next trigger signal.

## RETRIGGER OPERATION

In the retriggerable mode, the 'HC4538 may be retriggered during timing out of the output pulse at any time after the trigger-control circuit flip-flop has been reset (\#24). Because the trigger-control circuit flip-flop resets shortly after $\mathrm{C}_{\mathrm{X}}$ has discharged to the reference voltage of the lower reference circuit (\#25), the minimum retrigger time, $t_{\text {rr }}$ is a function of internal propagation delays and the discharge time of $\mathrm{C}_{\mathrm{X}}$ :
$\mathrm{t}_{\mathrm{rr}}(\mathrm{ns}) \cong 72+\frac{\mathrm{V}_{\mathrm{CC}}(\text { volts }) \bullet \mathrm{C}_{\mathrm{X}}(\mathrm{pF})}{30.5}$, at room temperature

## POWER-DOWN CONSIDERATIONS

Large values of $C_{X}$ may cause problems when powering down the HC4538 because of the amount of energy stored in the capacitor. When a system containing this device is powered down, the capacitor may discharge from $V_{C C}$ through the input protection diodes at pin 2 or pin 14. Current through the protection diodes must be limited to 30 mA ; therefore, the turn-off time of the $\mathrm{V}_{\mathrm{CC}}$ power supply must not be faster than $t=V_{C C}{ }^{\bullet} \mathrm{C}_{x} /(30 \mathrm{~mA})$. For example, if $V_{C C}=5 \mathrm{~V}$ and $C_{X}=15 \mu \mathrm{~F}$, the $\mathrm{V}_{\mathrm{CC}}$ supply must turn off no faster than $t=(15 \mathrm{~V}) \bullet(15 \mu \mathrm{~F}) / 30 \mathrm{~mA}=2.5 \mathrm{~ms}$. This is usually not a problem because power supplies are heavily filtered and cannot discharge at this rate.
When a more rapid decrease of $V_{C C}$ to zero volts occurs, the HC4538 may sustain damage. To avoid this possibility, use an external clamping diode, $\mathrm{D}_{\mathrm{x}}$, connected from $\mathrm{V}_{\mathrm{C}}$ to the $\mathrm{C}_{\mathrm{X}}$ pin.

National Semiconductor

## MM54HC4543／MM74HC4543 BCD－to－7 Segment Latch／Decoder／Driver for Liquid Crystal Displays

## General Description

The MM54HC4543／MM74HC4543 BCD－to－7 segment latch／decoder／driver utilize microCMOSTM Technology， 3.5 micron silicon gate P －well CMOS，and can be used either as a high speed decoder or as a display driver．This circuit contains a 4－bit latch，BCD－to－7 segment decoder，and 7 output drivers．Data on the input pins flow through to the output when the LATCH ENABLE（LE）is high and is latched on the high to low transition of the LE input．The PHASE input（PH）controls the polarity of the 7 segment outputs． When PH is low the outputs are true 7 segment，and when PH is high the outputs are inverted 7 segment．When the PHASE input is driven by a liquid crystal display（LCD）back－ plane waveform the segment pins output the correct seg－ ment waveform for proper LCD AC drive voltages．
In addition a BLANKING INPUT（BI）is provided，which will blank the display．

## Connection Diagram <br> Dual－In－Line Package



54HC4543（J）74HC4543（J，N）

The MM54HC4543／MM74HC4543 are functionally and pin－ out equivalent to the CD4543BC／CD4543BM and the MC14543BA／MC14543BC．All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Features

－Typical propagation delay： 60 ns
－Supply voltage range：2－6V
－Maximum input current： $1 \mu \mathrm{~A}$
Maximum quiescent supply current： $80 \mu \mathrm{~A}(74 \mathrm{HC})$
－Display blanking
－Low dynamic power consumption

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (V) $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) -1.5 | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) -0.5 | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\text {OK }}$ ) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcC) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{TSTG}_{\text {S }}$ ) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | conds) $\quad 260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 2 | 6 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\mathrm{N}}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $V_{C C}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HC | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ |  | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ |  | 500 | ns |
| $\mathrm{V}_{\mathrm{CC}}=6.0 \mathrm{~V}$ |  | 400 | ns |

DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | $\mathbf{V}_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ |  | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \\ & \hline \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| $\mathrm{VOH}^{\text {O }}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \mathrm{loUT}^{\prime} \leq 0.4 \mathrm{~mA} \\ & \mid \text { IOUT } \mid \leq 0.52 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mid \text { IOUT }\| \leq 20 \mu \mathrm{~A} \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0 \\ & 0 \\ & 0 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 0.4 \mathrm{~mA} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\| \leq 0.52 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input . <br> Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0V | . | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (llN, $\mathrm{I}_{\mathrm{Cc}}$, and $\mathrm{l}_{\mathrm{Oz}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, T_{A}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| t pHL, $^{\text {tPLH }}$ | Maximum Propagation <br> Delay Data LE, BI, Ph to Output |  | 60 | 100 | ns |
| $\mathrm{ts}_{\mathrm{s}}$ | Minimum Set Up Time <br> LE to Data |  | 20 | ns |  |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time <br> Data to LE |  |  | 10 | ns |
| $\mathrm{t}_{\mathrm{W}}$ | Minimum LE Pulse Width |  |  | 16 | ns |

'AC Electrical Characteristics $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6$ ns (unless otherwise specified)

| Symbol | Parameter | Conditions | $V_{\text {cc }}$ | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation <br> Delay Data LE, Ph, BI to Output |  | 2.0 V | 300 | 600 | 760 | 895 | ns |
|  |  |  | 4.5 V | 60 | 120 | 151 | 179 | ns |
|  |  |  | 6.0 V | 51 | 102 | 129 | 152 | ns |
| ts | Minimum Set Up Time LE to Data |  | 2.0 V |  | 100 | 125 | 150 | ns |
|  |  |  | 4.5 V |  | 20 | 25 | 30 | ns |
|  |  |  | 6.0 V |  | 17 | 21 | 25 | ns |
| ${ }_{\text {t }}^{\mathrm{H}}$ | Minimum Hold Time Data to LE |  | 2.0 V |  | 50 | 63 | 75 | ns |
|  |  |  | 4.5 V |  | 10 | 13 | 15 | ns |
|  |  | . | 6.0 V |  | 9 | 11 | 13 | ns |
| tw | Minimum LE Pulse Width |  | 2.0 V |  | 80 | 100 | 120 | ns |
|  |  |  | 4.5 V |  | 16 | 20 | 24 | ns |
|  |  |  | 6.0 V |  | 14 | 17 | 20 | ns |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  |  |  | pF |
|  |  |  |  |  |  |  |  |  |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

## Logic Diagram



## Typical Applications



TL/F/5128-4

National

## MM54HC4560/MM74HC4560 4 Bit BCD Adder

## General Description

This silicon gate CMOS adder performs the addition at LSTTL speeds of two 4-bit numbers in NBCD (natural binary coded decimal) format, resulting in sum and carry outputs in NBCD code.

This device can also subtract when one set of inputs is 9's Complemented
All inputs and outputs are active high. The carry input for the least significant digit is connected to GND for no carry in.
All inputs are protected from damage due to static discharge by internal diode clamps to. $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Features

- Wide supply range: 2 V to 6 V
- Low quiescent consumption: $8 \mu \mathrm{~A}$ at $25^{\circ} \mathrm{C}$
- Low input current: $<1 \mu \mathrm{~A}$
- Fanout of 10 LS-TTL loads


## Connection Diagram

## Dual-In-Line Package



MM54HC4560/MM74HC4560
54HC4560 (J) 74HC4560 (J,N)

## Truth Table*

| INPUT |  |  |  |  |  |  |  |  | OUTPUT |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| A4 | A3 | A2 | A1 | B4 | B3 | B2 | B1 | $\mathrm{C}_{\text {IN }}$ | Cout | S4 | S3 | S2 | S1 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 |
| 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 |
| 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 0 |
| 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 0 | 0 | 1 | 1 |
| 0 | 1 | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 0 |
| 1 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | 1 |

[^29]MM54HC4560/MM74HC4560

Operating Conditions
Supply Voltage (VCC)
DC Input Voltage (VIN)
DC Output Voltage (VOUT)
Clamp Diode Current ( (IK, lok)
DC Output Current, per pin (lout)
DC $V_{\mathrm{CC}}$ or GND Current, per pin (ICC)
Storage Temperature Range (TSTG)
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$
Power Dissipation (PD) (Note 3) 500 mW
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $300^{\circ} \mathrm{C}$

| Supply Voltage (VCC) Min | $\begin{gathered} \operatorname{Max} \\ 6 \end{gathered}$ | Units V |
| :---: | :---: | :---: |
| DC Input or Output Voltage 0 $\left(V_{\text {IN }}, V_{\text {OUT }}\right)$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |
| MM74HC -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HC -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |
| $\left(t_{r}, t_{f}\right) \quad V_{C C}=2.0 \mathrm{~V}$ | 1000 | ns |
| $\mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V}$ | 500 | ns |
| $\mathrm{V}_{C C}=6.0 \mathrm{~V}$ | 400 | ns |

## DC Electrical Characteristics (Note 4)

| Symbol | Parameter | Conditions | V cc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ |  | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \end{gathered}$ | $\begin{gathered} 1.5 \\ 3.15 \\ 4.2 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | . | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & 0.3 \\ & 0.9 \\ & 1.2 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| VOH | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.0 \\ & 4.5 \\ & 6.0 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & 1.9 \\ & 4.4 \\ & 5.9 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \|\mathrm{IOUT}\| \leq 4.0 \mathrm{~mA} \\ & \left\|{ }_{\text {lout }}\right\| \leq 5.2 \mathrm{~mA} \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{aligned} & 3.98 \\ & 5.48 \end{aligned}$ | $\begin{aligned} & 3.84 \\ & 5.34 \end{aligned}$ | $\begin{aligned} & 3.7 \\ & 5.2 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\| \leq 20 \mu A \end{aligned}$ | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | 0 0 0 | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{array}{r} 0.1 \\ 0.1 \\ 0.1 \\ \hline \end{array}$ | $\begin{aligned} & 0.1 \\ & 0.1 \\ & 0.1 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
|  |  | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\| \leq 4 \mathrm{~mA} \\ & \left\|I_{\text {OUT }}\right\| \leq 5.2 \mathrm{~mA} \\ & \hline \end{aligned}$ | $\begin{aligned} & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 0.2 \\ & 0.2 \end{aligned}$ | $\begin{aligned} & 0.26 \\ & 0.26 \\ & \hline \end{aligned}$ | $\begin{aligned} & 0.33 \\ & 0.33 \end{aligned}$ | $\begin{aligned} & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \end{aligned}$ |
| ${ }_{1}$ | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND | 6.0 V |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ | 6.0 V |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic "N" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: For a power supply of $5 \mathrm{~V} \pm 10 \%$ the worst case output voltages ( $\mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$ ) occur for HC at 4.5 V . Thus the 4.5 V values should be used when designing with this supply. Worst case $\mathrm{V}_{\mathrm{IH}}$ and $\mathrm{V}_{\mathrm{IL}}$ occur at $\mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ and 4.5 V respectively. (The $\mathrm{V}_{\mathrm{IH}}$ value at 5.5 V is 3.85 V .) The worst case leakage current (liN , $\mathrm{I}_{\mathrm{CC}}$, and $\mathrm{l}_{\mathrm{OZ}}$ ) occur for CMOS at the higher voltage and so the 6.0 V values should be used.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tPLH}$ | Maximum Propagation Delay From A or B to Sn |  |  | 30 | ns |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From A or B to $\mathrm{C}_{\text {OUT }}$ |  |  | 30 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $\mathrm{C}_{\mathrm{IN}}$ to COUT |  |  | 25 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $\mathrm{C}_{\mathrm{IN}}$ to Sn |  |  | 25 | ns |

## AC Electrical Characteristics

$C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Vcc | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HC} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HC} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From A or B to Sn |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{aligned} & 75 \\ & 21 \\ & 18 \\ & \hline \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{array}{r} 219 \\ 44 \\ 38 \\ \hline \end{array}$ | $\begin{gathered} 262 \\ 53 \\ 45 \end{gathered}$ | ns <br> ns ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From A or B to Cout |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 73 \\ & 20 \\ & 18 \end{aligned}$ | $\begin{gathered} 175 \\ 35 \\ 30 \end{gathered}$ | $\begin{gathered} 219 \\ 44 \\ 38 \end{gathered}$ | $\begin{gathered} 262 \\ 53 \\ 45 \end{gathered}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $\mathrm{C}_{\mathrm{IN}}$ to $\mathrm{C}_{\mathrm{OUT}}$ |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 63 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{array}{r} 225 \\ 45 \\ -\quad 39 \end{array}$ | ns <br> ns <br> ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From $\mathrm{C}_{\mathrm{IN}}$ to Sn |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 63 \\ & 18 \\ & 16 \end{aligned}$ | $\begin{gathered} 150 \\ 30 \\ 26 \end{gathered}$ | $\begin{gathered} 189 \\ 38 \\ 32 \end{gathered}$ | $\begin{gathered} 225 \\ 45 \\ 39 \end{gathered}$ | ns <br> ns <br> ns |
|  | Maximum Output Rise and Fall Time |  | $\begin{aligned} & 2.0 \mathrm{~V} \\ & 4.5 \mathrm{~V} \\ & 6.0 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 30 \\ 8 \\ 6 \end{gathered}$ | $\begin{aligned} & 75 \\ & 15 \\ & 13 \\ & \hline \end{aligned}$ | $\begin{aligned} & 95 \\ & 19 \\ & 16 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 22 \\ & 19 \end{aligned}$ |  |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | $\mu \mathrm{F}$ |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5) |  |  |  |  |  | $\mu \mathrm{F}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

Section 5

## MM54HCT/MM74HCT Data Sheets

## MM54HCT00/MM74HCT00 Quad 2 Input NAND Gate

## General Description

The MM54HCT00/MM74HCT00 are logic functions fabricated using microCMOSTM Technology, 3.0 micron silicon gate N -well CMOS, which provides the inherent benefits of CMOS-low quiescent power and wide power supply range. These devices are input and output characteristic and pinout compatible with standard DM54LS/74LS logic families. All inputs are protected from static discharge damage by internal diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LS-

TTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL, LS pin-out and threshold compatible
- Fast switching: $t_{\text {PLH }}, \mathrm{t}_{\mathrm{PHL}}=8 \mathrm{~ns}$ (typ)
. Low power: $10 \mu \mathrm{~W}$ at DC, 2.5 mW at $>5 \mathrm{MHz}$
- High fan-out, 10 LS-TTL loads

Connection Diagram


54HCT00 (J) 74HCT00 (J,N)

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage (VCC)
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) DC Output Voltage (VOUT) Clamp Diode Current (IIK, IOK) DC Output Current, per pin (IOUT) DC $V_{C C}$ or GND Current, per pin (lcc) Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3)
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds)
-0.5 to +7.0 V
-1.5 to $V_{C C}+1.5 \mathrm{~V}$
-0.5 to $V_{C C}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$
$-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ 500 mW
$260^{\circ} \mathrm{C}$

## Operating Conditions



DC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} . \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | $V$ |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage | $\cdots$ |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage |  | $\begin{gathered} V_{C C} \\ 4.2 \\ 5.7 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} v_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{Cc}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Lèvel Voltage | $\begin{aligned} \mathrm{V}_{\mathrm{IN}} & =\mathrm{V}_{\mathrm{IH}} \\ \mid \text { lout } & =20 \mu \mathrm{~A} \\ \text { lout } & =4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ \text { lout } & =4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{1 N}=\mathrm{V}_{\mathrm{CC}}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |
| . |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4 V (Note 4) | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note: 4: This is measured per input with all other inputs held at $\mathrm{V}_{\mathrm{CC}}$ or ground.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise noted)
$\left.\begin{array}{c|c|c|c|c|c}\hline \text { Symbol } & \text { Parameter } & \text { Conditions } & \text { Typ } & \text { Guaranteed Limit } & \text { Units } \\ \hline t_{\text {PLH }}, t_{\text {PHL }} & \text { Maximum Propagation Delay } & & 10 & 15 & \ddots\end{array}\right]$ ns $\quad$.

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{v} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $t_{\text {PLH }}, t_{\text {PHL }}$ | Maximum Propagation Delay |  | 10 | 18 | 24 | 27 | ns |
| $\mathrm{t}_{\text {THL }} \mathrm{t}_{\text {TLL }}$ | Maximum Output Rise \& Fall Time |  | 8 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5) | 20 |  |  |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

National Semiconductor

## MM54HCT04/74HCT04 Hex Inverter

## General Description

The MM54HCT04/74HCT04 are logic functions fabricated using microCMOSTM Technology, 3.0 micron silicon gate N well CMOS, which provides the inherent benefits of CMOS low quiescent power and wide power supply range, but are input and output characteristic as well as pin-out compatible with standard DM54LS/74LS devices. The MM54HCT04/ MM74HCT04, triple buffered, inverting hex inverters, feature low power dissipátion and fast switching times. All inputs are protected from static discharge by internal diodes to $V_{C C}$ and ground.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL, LS pin-out and threshold compatible
- Fast switching: $T_{P L H}, T_{P H L}=8 \mathrm{~ns}$ (typ)
- Low power: $10 \mu \mathrm{~W}$ at DC, 2.5 mW at 5 MHz
- High fan-out: $\geq 10$ LS loads
- Inverting, triple buffered


## Connection Diagram

54HCT04 (J) 74HCT04 (J,N)


Absolute Maximum Ratings (Notes 1 \& 2)<br>Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) DC Output Voltage (VOUT) Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{I}_{\mathrm{OK}}$ ) DC Output Current, per pin (IOUT) DC V ${ }_{C C}$ or GND Current, per pin (lcC) Storage Temperature Range (TSTG) -0.5 to +7.0 V -1.5 to $V_{C C}+1.5 \mathrm{~V}$<br>-0.5 to $V_{C C}+0.5 \mathrm{~V}$ $\pm 20 \mathrm{~mA}$ - $\pm 25 \mathrm{~mA}$ $\pm 50 \mathrm{~mA}$ Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) 00 mW $260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times ( $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ ) |  | 500 | ns |

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  | . | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I L} \\ & \left\|l_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\text {CC }}=5.5 \mathrm{~V} . \end{aligned}$ | $\begin{array}{\|c}  \\ \hline \\ \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{gathered} V_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I_{N}}=V_{C C} \text { or } G N D \\ & \text { louT }=0 \mu \mathrm{~A} \end{aligned}$ |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4 V (Note 4) | 100 |  |  | . | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note: 4: This is measured per input with all other inputs held at $V_{C C}$ or ground.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| tpLH, $^{\text {tPHL }}$ | Maximum Propagation <br> Delay |  | 10 | 15 | $\mathrm{~ns}^{\prime}$ |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{tPLH}, \mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay |  | 10 | 18 | 24 | 27 | ns |
| $\mathrm{t}_{\text {THL }}, \mathrm{t}_{\text {TLL }}$ | Maximum Output Rise \& Fall Time |  | 8 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5) | 20 |  |  |  | pF |
| CIN | Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power comsumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, Is $=C_{P D} V_{C C} f$ +lcc .
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

## MM54HCT05/MM74HCT05 Hex Inverter (Open Drain)

## General Description

The MM54HCT05/MM74HCT05 are logic functions fabricated using microCMOSTM Technology, 3.0 micron silicon gate N-well CMOS, which provides the inherent benefits of CMOS-low quiescent power and wide power supply range. These devices are also input-output characteristically and pin-out compatible with standard DM54LS/DM74LS logic families. The MM54HCT05/MM74HCT05 open drain Hex Inverter requires the addition of an external resistor to perform a wire-NOR function.
All inputs are protected from static discharge damage by internal diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- Open drain for wire-NOR function
- LS-TTL pinout and threshold compatible
- Fan-out of 10 LS-TTL loads
- Typical propagation delays:
tpLH (with $1 \mathrm{k} \Omega$ resistor) 10 ns
$t_{\text {PHL }}$ (with $1 \mathrm{k} \Omega$ resistor) 8 ns


## Connection Diagram



Logic Diagram


TL/F/5358-2

Typical Application


| Supply Voltage (VCC) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{1}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage ( $\mathrm{V}_{\text {OUT }}$ ) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V $\mathrm{CCC}^{\text {or GND Current, per pin (lcc) }}$ | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{TSTG}^{\text {a }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature (TL) (Soldering 10 se | conds) $260^{\circ} \mathrm{C}$ |

## Operating Conditions

|  | Min | Max | Units |
| :--- | :---: | :---: | :---: |
| Supply Voltage $\left(\mathrm{V}_{\mathrm{CC}}\right)$ | 4.5 | 5.5 | V |
| DC Input or Output Voltage | 0 | $V_{C C}$ | V |
| (VIN,$\left.V_{\text {OUT }}\right)$ |  |  |  |
| Operating Temperature Range $\left(T_{A}\right)$ <br> MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times <br> $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

DC Electrical Characteristics ${ }^{-}\left(V_{C C}=5 \mathrm{~V} \pm 10 \%\right.$, unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| VIL. | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L}, R_{L}=1 \mathrm{k} \mu \\ & \left\|{ }_{\text {IOUT }}\right\|=20 \mu \mathrm{~A} \end{aligned}$ | VCC | $V_{c c} 0.1$ | $V_{c c} 0.1$ | $V_{c c} 0.1$ | V |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \mid \text { lout }=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & v \\ & v \\ & v \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ILKG | Minimum High Level Output Leakage Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {IH }}$ or $\mathrm{VIL}, \mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |  | 0.5 | 5.0 | 10 | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{VA} \end{aligned}$ |  | $2.0$ | 20 | 40 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V} \text { or } 0.4 \mathrm{~V} \\ & \text { (Note 4) } \end{aligned}$ | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: This is measured per input with all other inputs held at $\mathrm{V}_{\mathrm{CC}}$ or ground.
AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6$ ns unless otherwise noted.

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}$ | Maximum Propagation Delay | $R_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 8 | 15 | ns |
| $\mathrm{t}_{\mathrm{PLH}}$ | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 9 | 16 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 10 | 18 | 24 | 27 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 12 | 20 | 25 | 30 | ns |
| ${ }_{\text {t }}^{\text {HLL }}$ | Maximum Output Fall Time |  | 10 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\mathrm{PD}}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \text { (per gate) } \\ & \mathrm{R}_{\mathrm{L}}=\infty \\ & \hline \end{aligned}$ |  | 20 |  |  | pF |
| $\mathrm{CIN}_{\text {I }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ unless otherwise noted.

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}$ | Maximum Propagation <br> Delay | $R_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $8 \cdot$ | 15 | ns |
| $\mathrm{t}_{\text {PL }}$ | Maximum Propagation <br> Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 9 | 16 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ unless otherwise specified

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 10 | 18 | 24 | 27 | ns |
| ${ }_{\text {tplH }}$ | Maximum Propagation Delay | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 12 | 20 | 25 | 30 | ns |
| ${ }_{\text {t }}^{\text {THL }}$ | Maximum Output Fall Time |  | 10 | 15 | 19 | 22 | ns |
| CPD | Power Dissipation Capacitance (Note 5) | (per gate) $\mathrm{R}_{\mathrm{L}}=\infty$ |  | 20 |  |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  | - | 5 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

Absolute Maximum Ratings（Notes 1 \＆2）
Supply Voltage（VCC）
DC Input Voltage（ $\mathrm{V}_{\mathrm{IN}}$ ）
DC Output Voltage（VOUT）
Clamp Diode Current（ $\mathrm{I}_{\mathrm{K}}, \mathrm{l}_{\mathrm{OK}}$ ） DC Output Current，per pin（lout）
DC $V_{C C}$ or GND Current，per pin（lcC） Storage Temperature Range（ $\mathrm{T}_{\text {STG }}$ ） Power Dissipation（ $\mathrm{P}_{\mathrm{D}}$ ）（Note 3） Lead Temperature（ $T_{L}$ ）（Soldering 10 seconds） $260^{\circ} \mathrm{C}$

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage（VCC） | 4.5 | 5.5 | V |
| DC Input or Output Voltage （ $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ） | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range（ $T_{A}$ ） |  |  |  |
| MM74HCT | －40 | ＋85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | －55 | ＋125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$（unless otherwise specified）

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | ． 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|r} \hline V_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{gathered} V_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{array}{r} 0.1 \\ 0.4 \\ 0.4 \\ \hline \end{array}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or GND } \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ |  | 2.0 | 20 | 40 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ or 0．4V（Note 4） | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1：Absolute Maximum Ratings are those values beyond which damage to the device may occur．
Note 2：Unless otherwise specified all voltages are referenced to ground．
Note 3：Power Dissipation temperature derating－plastic＂ N ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ ；ceramic＂ J ＂package：$-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ ．
Note 4：This is measured per input with all other inputs held at $V_{C C}$ or ground．

AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PLH }}, t_{\text {PHL }}$ | Maximum Propagation Delay |  | 10 | 15 | ns |

## AC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$, (unless otherwise noted)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\mathrm{PLH}}, \mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay |  | 10 | 17 | 21 | 24 | ns |
| ${ }_{\text {t }}^{\text {THL }}$, ${ }_{\text {t }}^{\text {TLH }}$ | Maximum Output Rise \& Fall Time |  | 8 | 15 | 19 | 22 | ns |
| CPD | Power Dissipation Capacitance | (Note 5) | 20 |  |  |  | pF |
| $\mathrm{Cl}_{\mathrm{IN}}$ | Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

## MM54HCT74／MM74HCT74 Dual D Flip－Flop with Preset and Clear

## General Description

The MM54HCT74／MM74HCT74 utilizes microCMOSTM Technology， 3.0 micron silicon gate N －well CMOS，to achieve operation speeds similar to the equivalent LS－TTL part．It possesses the high noise immunity and low power consumption of standard CMOS integrated circuits，along with the ability to drive 10 LS－TTL loads．
This flip－flop has independent data，preset，clear，and clock inputs and $Q$ and $\bar{Q}$ outputs．The logic level present at the data input is transferred to the output during the positive－go－ ing transition of the clock pulse．Preset and clear are inde－ pendent of the clock and accomplished by a low level at the appropriate input．
The $54 \mathrm{HCT} / 74 \mathrm{HCT}$ logic family is functionally and pinout compatible with the standard 54LS／74LS logic family．All inputs are protected from damage due to static discharge by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground．

MM54HCT／MM74HCT devices are intended to interface be－ tween TTL and NMOS components and standard CMOS devices．These parts are also plug in replacements for LS－ TTL devices and can be used to reduce power consumption in existing designs．

## Features

■ Typical propagation delay： 20 ns
－Low quiescent current： $40 \mu \mathrm{~A}$ maximum（74HCT series）
－Low input current： $1 \mu \mathrm{~A}$ maximum
－Fanout of 10 LS－TTL loads

## Truth Table

| Inputs |  |  |  | Outputs |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | D | Q | $\overline{\mathbf{Q}}$ |
| L | H | X | X | H | L |
| H | L | X | X | L | H |
| L | L | X | X | H＊$^{*}$ | H＊$^{*}$ |
| H | H | $\uparrow$ | $H$ | $H$ | L |
| H | H | $\uparrow$ | L | L | H |
| H | H | L | X | Q0 | Q0 |

Note：$Q 0=$ the level of $Q$ before the indicated input condi－ tions were established．
＊This configuration is nonstable；that is，it will not persist when preset and clear inputs return to their inactive（high）level．

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) $\quad-0.5$ | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current ( $\mathrm{l}_{\mathrm{K}}$, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (Iout) | $\pm 25 \mathrm{~mA}$ |
| DC V $\mathrm{CCC}^{\text {or GND Current, per pin (ICC) }}$ | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | onds) $\quad 260^{\circ} \mathrm{C}$ |

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\text {IH }} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{r} V_{\mathrm{Cc}} \\ 4.2 \\ 5.7 \end{array}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| V OL | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{I H} \text { or } \mathrm{V}_{I \mathrm{I}} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\mathrm{CC}}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{I N}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \end{aligned}$ |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4 V (ivote 4) | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: This is measured per pin. All other inputs are held at $V_{C C}$ Ground.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }_{\text {f MAX }}$ | Maximum Operatin Frequency From Clock to $Q$ or $\bar{Q}$ |  | 50 | 30 | MHz |
| ${ }_{\text {tPHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Clock to Q or $\overline{\mathrm{Q}}$ |  | 18 | 30 | ns |
| $t_{\text {PHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Preset or Clear to Q or $\overline{\mathrm{Q}}$ |  | 18 | 30 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Preset or Clear to Clock |  |  | 20 | ns |
| ts | Minimum Set Up Time Data to Clock |  |  | 20 | ns |
| $t_{H}$ | Minimum Hold Time Clock to Data |  | -3 | 0 | ns |
| ${ }^{\text {tw }}$ | Minimum Pulse Width Clock, Preset or Clear |  | 8 | 16 | ns |

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \% \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Operating Frequency |  |  | 27 | 21 | 18 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Clock to Q or Q |  | 21 | 35 | 44 | 52 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Preset or Clear to Q or $\overline{\mathrm{Q}}$ |  | 21 | 35 | 44 | 52 | ns |
| $\mathrm{t}_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  |  | 20 | 25 | 30 | ns |
| ts | Minimum Set Up Time Data to Clock |  |  | 20 | 25 | 30 , | ns |
| $t_{H}$ | Minimum Hold Time Clock to Data |  | -3 | 0 | 0 | 0 | ns |
| ${ }_{\text {t }}$ w | Minimum Pulse Width Clock, Preset or Clear |  | 9 | 16 | 20 | 24 | ns |
| $\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}$ | Maximum Input Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| $\mathrm{t}_{\text {THL }}, \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  |  | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  |  | . |  | pF |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+l_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and-Test Circuits.

# MM54HCT109/MM74HCT109 Dual J-K Flip-Flops with Preset and Clear 

## General Description

These high speed J-K FLIP-FLOPS utilize microCMOSTM Technology, 3.0 micron silicon gate N -well CMOS. They possess the low power consumption and high noise immunity of standard CMOS integrated circuits, along with the ability to drive 10 LS-TTL loads.
Each flip flop has independent $J, \bar{K}$, PRESET, CLEAR, and CLOCK inputs and Q and $\overline{\mathrm{Q}}$ outputs. These devices are edge sensitive to the clock input and change state on the positive going transition of the clock pulse. Clear and preset are independent of the clock and accomplished by a low logic level on the corresponding input.
The $54 \mathrm{HCT} / 74 \mathrm{HCT}$ logic family is functionally as well as pin-out compatible with the standard 54LS/74LS logic family. All inputs are protected from damage due to static dischage by internal diode clamps to $\mathrm{V}_{\mathrm{CC}}$ and ground.

## Connection Diagram

## Dual-In-Line Package



MM54HCT109/MM74HCT109
54HCT109 (J) 74HCT109 (J,N)

MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- Typical propagation delay: 20 ns
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $40 \mu \mathrm{~A}$ maximum ( 74 HCT series)
- Output drive capability: 10 LS-TTL loads


## Function Table

| Inputs |  |  |  | Outputs |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PR | CLR | CLK | J | $\bar{K}$ | Q | $\overline{\text { Q }}$ |
| L | H | X | X | X | H | L |
| H | L | X | X | X | L | H |
| L | L | X | X | X | H* $^{*}$ | H $^{*}$ |
| H | H | $\uparrow$ | L | L | L | H |
| H | H | $\uparrow$ | H | L | TOGGLE |  |
| H | H | $\uparrow$ | L | H | Q0 | $\overline{\text { Qo }}$ |
| H | H | $\uparrow$ | H | H | H | L |
| H | H | L | X | X | Q0 | Qu |

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) DC Output Voltage (VOUT) Clamp Diode Current ( $\mathrm{I}_{\mathrm{K}}, \mathrm{I}_{\mathrm{OK}}$ )

$$
\pm 20 \mathrm{~mA}
$$ DC Output Current, per pin (IOUT)

$$
\pm 25 \mathrm{~mA}
$$ . DC V ${ }_{C C}$ or GND Current, per pin (ICC)

$$
\pm 50 \mathrm{~mA}
$$ Storage Temperature Range ( $\mathrm{T}_{\mathrm{STG}}$ )

$$
-65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C}
$$ Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds)

$$
\begin{array}{r}
-0.5 \text { to }+7.0 \mathrm{~V} \\
-1.5 \text { to } V_{C C}+1.5 \mathrm{~V} \\
-0.5 \text { to } V_{C C}+0.5 \mathrm{~V}
\end{array}
$$

500 mW $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500. | ns |

## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathbf{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  | $\cdots$ | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{Cc}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} . \\ & \left\|\mathrm{l}_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {IOUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 4.0 | 40 | 80 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4 V (Note 4) | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voitages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin, all other inputs held at $V_{C C}$ or GND.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $f_{\text {MAX }}$ | Maximum Operating Frequency |  | 50 | 30 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Clock to Q or $\overline{\mathrm{Q}}$ |  | 18 | 30 | ns |
| $\mathrm{tPHL}^{\text {t }}$ t ${ }_{\text {PLH }}$ | Maximum Propagation Delay From Preset or Clear to $Q$ or $\bar{Q}$ |  | 18 | 30 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time, Preset or Clear to Clock |  |  | 20 | ns |
| $\mathrm{t}^{\text {s }}$ | Minimum Set Up Time J or $\bar{K}$ Clock |  | 10 | 20 | ns |
| ${ }_{\text {th }}$ | Minimum Hold Time Clock to Jor $\bar{K}$ |  | -3 | 0 | ns |
| tw | Minimum Pulse Width Clock, Preset or Clear |  | 8 | 16 | ns |

## AC Electrical Characteristics

| $\mathrm{V}_{C C}=5.0 \mathrm{~V} \pm 10 \% \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified) |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $f_{\text {max }}$ | Maximum Operating Frequency |  |  | 27 | 22 | 18 | MHz |
| ${ }^{\text {tPHL }}$, tPLH | Maximum Propagation Delay From Clock to Q or $\bar{Q}$ |  | 22 | 35 | 44 | 52 | ns |
| ${ }^{\text {tPHL }}$, $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay From Preset or Clear to Q or $\bar{Q}$ |  | 22 | 35 | 44 | 52 | ns |
| $t_{\text {REM }}$ | Minimum Removal Time Preset or Clear to Clock |  |  | 20 | 25 | 30 | ns |
| ts | Minimum Set Up Time J or $\bar{K}$ to Clock |  | 10 | 20 | 25 | 30 | ns |
| $t_{H}$ | Minimum Hold Time Clock to Jor $\overline{\mathrm{K}}$ |  | -3 | 0 | 0 | 0 | ns |
| tw | Minimum Pulse Width Clock, Preset or Clear |  |  | 16 | 20 | 24 | ns |
| $t_{r}, t_{f}$ | Maximum Input Rise and Fall Time |  |  | 500 | 500 | 500 | ns |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  |  | 15 | . 19 | 22 | ns |
| $\mathrm{CPD}^{\text {P }}$ | Power Dissipation Capacitance (Note 5) | (per flip-flop) |  |  |  |  | pF' |
| $\mathrm{C}_{\mathrm{N}}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

## MM54HCT138/MM74HCT138 3-to-8 Line Decoder

## General Description

This decoder utilizes microCMOSTM Technology, 3.0 micron silicon gate N -well CMOS, and are well suited to memory address decoding or data routing applications. Both circuits feature high noise immunity and low power consumption usually associated with CMOS circuitry, yet have speeds comparable to low power Schottky TTL logic.
The MM54HCT138/MM74HCT138 have 3 binary select inputs ( $A, B$, and $C$ ). If the device is enabled these inputs determine which one of the eight normally high outputs will go low. Two active low and one active high enables (G1, G2A and G2B) are provided to ease the cascading decoders.
The decoders' output can drive 10 low power Schottky TTL equivalent loads and are functionally and pin equivalent to the $54 \mathrm{LS} 138 / 74 \mathrm{LS} 138$. All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.

MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL Input Compatible
- Typical propagation delay: 20 ns

■ Low quiescent current: $80 \mu \mathrm{~A}$ maximum ( 74 HCT series)
■ Low input current: $1 \mu \mathrm{~A}$ maximum

- Fanout of 10 LS-TTL loads

Connection Diagram
Dual-In-Line Package


## Logic Diagram



## Truth Table

| Inputs |  |  |  |  | Outputs |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable |  | Select |  |  |  |  |  |  |  |  |  |  |
| G1 | $\overline{\text { G2 }}^{*}$ | C | B | A | YO | Y1 | Y2 | Y3 | Y4 | Y5 | Y6 | Y7 |
| X | H |  | X | X | H | H | H | H | H | H | H | H |
| L | X | X | X | X | H | H | H | H | H | H | H | H |
| H | L |  | L | L | L | H | H | H | H | H | H | H |
| H | L | L | L | H | H | L | H | H | H | H | H | H |
| H | L | L | H | L | H | H | L | H | H | H | H | H |
| H | L | L | H | H | H | H | H | L | H | H | H | H |
| H | L | H | L | L | H | H | H | H | L | H | H | H |
| H | L | H | L | H | H | H | H | H | H | L | H | H |
| H | L | H | H | L | H | H | H | H | H | H | L | H |
| H | L | H | H | H | H | H | H | H | H | H | H | L |

[^30]$H=$ high level $L=$ low level $X=$ dont't care

$\begin{array}{lr}\text { Absolute Maximum Ratings (Notes } 1 \& 2 \text { ) } \\ \text { Supply Voltage }\left(\mathrm{V}_{\mathrm{CC}}\right) & -0.5 \text { to }+7.0 \mathrm{~V} \\ \text { DC Input Voltage }\left(\mathrm{V}_{\mathrm{IN}}\right) & -1.5 \text { to } \mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V} \\ \text { DC Output Voltage }\left(\mathrm{V}_{\mathrm{OUT}}\right) & -0.5 \text { to } \mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V} \\ \text { Clamp Diode Current (l/I, loK) } & \pm 20 \mathrm{~mA} \\ \text { DC Output Current, per pin (lout) } & \pm 25 \mathrm{~mA} \\ \text { DC } \mathrm{V}_{\mathrm{CC}} \text { or GND Current, per pin (lCC) } & \pm 50 \mathrm{~mA} \\ \text { Storage Temperature Range }\left(\mathrm{T}_{\mathrm{STG}}\right) & -65^{\circ} \mathrm{C} \text { to }+150^{\circ} \mathrm{C} \\ \text { Power Dissipation }\left(\mathrm{P}_{\mathrm{D}}\right) \text { (Note 3) } & 500 \mathrm{~mW} \\ \text { Lead Temperature }\left(\mathrm{T}_{\mathrm{L}}\right) \text { (Soldering } 10 \text { seconds) } & 260^{\circ} \mathrm{C}\end{array}$

## Operating Conditions



## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage | , |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\mathbb{I N}}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{IN}}=2.4 \mathrm{~V}$ or 0.4 V ( Note 4) | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: This is measured per input pin. All other inputs are held at $V_{C C}$ or ground.

AC Electrical Characteristics $T_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :--- | :--- | :---: | :---: |
| $t_{\text {PHL }}$ | Maximum Propagation Delay, A, B, or C to Output |  | 20 | 35 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay, A, B, or C to Output |  | 13 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, G1 to Y Output |  | 14 | 25 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, G1 to Y Output |  | 13 | $25 \cdot$ | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay, $\overline{\mathrm{G} 2 \mathrm{~A}}$ or $\overline{\text { G2B }}$ to Y Output |  | 17 | 30 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, $\overline{\mathrm{G} 2 \mathrm{~A}}$ or $\overline{\text { G2B }}$ to Y Output |  | 13 | 25 | ns |

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \% C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }^{\text {tPHL }}$ | Maximum Propagation Delay A, B, or C to Output |  | 24 | 40 | 50 | 60 | ns |
| ${ }^{\text {tpLH }}$ | Maximum Propagation Delay A, B, or C to Output |  | 18 | 30 | 38 | 45 | ns |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay G1 to Y Output |  | 17 | 30 | 38 | 45 | ns |
| ${ }_{\text {tpLH }}$ | Maximum Propagation Delay G1 to Y Output |  | 20 | 30 | 38 | 45 | ns |
| ${ }_{\text {tPHL }}$ | Maximum Propagation Delay $\overline{\text { G2A }}$ or $\overline{\text { G2B }}$ to $Y$ Output |  | 23 | 35 | 43 | 52 | ns |
| $\mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay $\overline{\mathrm{G} 2 \mathrm{~A}}$ or $\overline{\mathrm{G} 2 \mathrm{~B}}$ to $Y$ Output | . | 18 | 30 | - 38 | 45 | ns |
| ${ }_{\text {t }}^{\text {THL }}$, $\mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time |  |  | 15 | 19 | 22 | ns |
| $\mathrm{CIN}_{\text {I }}$ | Input Capacitance | ' |  | 5 | 10 | 10 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5) |  |  |  |  | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

## MM54HCT139/MM74HCT139 Dual 2-To-4 Line Decoder

## General Description

This decoder utilizes microCMOSTM Technology, 3.0 micron silicon gate N -well CMOS, and is well suited to memory address decoding or data routing applications. It possesses the high noise immunity and low power consumption usually associated with CMOS circuitry, yet has speeds comparable to low power Schottky TTL logic.
The MM54HCT139/MM74HCT139 contains two independent one-of-four decoders each with a single active low enable input (G1, or G2). Data on the select inputs (A1 and B1, or A2 and B2) cause one of the four normally high outputs to go low.
These devices are input and output characteristic and pinout compatible with standard DM54LS/74LS logic families. All inputs are protected from static discharge damage by internal diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground. MM54HCT/MM74HCT
devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LS-TTL devices and can be used to reduce power consumption in existing designs.

## Features

- LS-TTL pin-out and threshold compatibility
- Typical propagation delays:

Select to output (4 delays): 19 ns
Select to output ( 5 delays): 24 ns
Enable to output: 20 ns

- Fanout of 10 LS-TTL loads


## Connection Diagram



TL/F/5311-1

MM54HCT139/MM74HCT139
54HCT139 (J) 74HCT139 (J,N)

## Truth Table

| Inputs |  |  | Outputs |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Enable | Select |  |  |  |  |  |
| G | B | A | Yo | Y1 | Y2 | Y3 |
| H | X | X | H | H | H | H |
| L | L | L | L | H | H | H |
| L | L | H | H | L | H | H |
| L | H | L | H | H | L | H |
| L | H | H | H | H | H | L |

$H=$ high level, $L=$ low level, $X=$ don't care

## Logic Diagram

1⁄2 MM54HCT139/MM74HCT139



Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin, all other inputs held at $V_{C C}$ and GND.

## AC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise noted.)

| Symbol | Parameter | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :---: | :---: | :---: |
| t PHL $^{\|c\|} t_{\text {PLH }}$ | Maximum Propagation <br> Delay Binary Select to Any Output <br> 4 levels of delay | 19 | 30 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Binary Select to Any Output <br> 5 levels of delay | 24 | 38 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Enable to any Output | 20 | 30 | ns |

## AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{C}_{\mathrm{L}}=50$ pf (unless otherwise noted.)

| Symbol | Parameter | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{A}=-40^{\circ} \mathrm{C} \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Typ | Guàranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay, Binary Select to Any Output, 4 levels of delay | 21 | 35 | 44 | 53 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay, Binary Select to Any Output, 5 levels of delay | 26 | 44 | 55 | 66 | ns |
| $t_{\text {PHL }}, \mathrm{tPLH}$ | Maximum Propagation Delay Enable to Any Output | 21 | 35 | 44 | 53 | ns |
| ${ }^{\text {t }}$, ${ }^{\text {LL }}$, ${ }_{\text {TLH }}$ | Maximum Output Rise and Fall Time | 9 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) |  |  |  |  | pF |
| $\mathrm{Cl}_{\text {IN }}$ | Maximum Input Capacitance | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{F D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no ioad dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

# MM54HCT149／MM74HCT149 8 Line to 8 Line Priority Encoder 

## General Description

This priority encoder is implemented in microCMOSTM Technology， 3.0 micron silicon gate N －well CMOS．It has the high noise immunity and low power consumption typical of CMOS circuits，as well as the speeds and output drive simi－ lar to LS－TTL．
This priority，encoder accepts 8 input request lines，$\overline{\text { RI7 }}-$ $\overline{\mathrm{RIO}}$ ，and outputs 8 lines，$\overline{\mathrm{RO7}}-\overline{\mathrm{ROO}}$ ．It is the logical combi－ nation of a＇1488－3 line priority encoder driving a＇138 3－8 line decoder．Only one request output can be low at a time． The output that is low is dependent on the highest priority request input that is low．The order of priority is $\overline{\mathrm{RI7}}$ highest and $\overline{\text { RIO }}$ lowest．Also provided is and enable input，$\overline{R Q E}$ ， which when high forces all outputs high．A request output is also provided，$\overline{R Q P}$ ，which goes low when any $\overline{\mathrm{RI}}$ is active．
All inputs to this device are protected from damage due to electrostatic discharge by diodes to $V_{C C}$ and Ground．

MM54HCT／MM74HCT devices are intended to interface be－ tween TTL and NMOS components and standard CMOS devices．These parts are also plug in replacements for LS－ TTL devices and can be used to reduce power consumption in existing designs．

## Features

－Typical propagation delay： 20 ns
－Low quiescent current： $80 \mu \mathrm{~A}$ maximum（74HCT series）
Low input current： $1 \mu \mathrm{~A}$ maximum
－Fanout of 10 LS－TTL loads
－Internal switched pull up resistors provided to reduce power consumption

## Connection Diagram



TL／F／5312－1
MM54HCT149／MM74HCT149
54HCT149（J）74HCT149（J，N）

Truth Table

| Inputs |  |  |  |  |  |  |  |  | Outputs |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 1 | 2 | 3 | 4 | 5 | 6 |  | RQE |  | 1 | 1 | 2 | 34 | 4 | 5 | 67 |  | RQP |
|  | X X | X | X | X | X | X |  | H |  |  | H | H | H | H | H | H H |  | H |
|  | H H | H | H | H | H | H |  | L |  | H | H | H | H | H | H | HH |  | H |
|  | $\times \times$ | $\times$ | X | X | X | $\times$ | L | L |  | H | H | H | H | H | H | H L |  | L |
|  | X X | X | X | X | X | L | H | L |  | H | H | H | H | H | H | L H |  | L |
|  | X X | X | X | X | L | H | H | L |  | H | H | H | H | H | L | H H |  | L |
| X | X X | X | X | L | H | H | H | L |  | H | H | H | H | L | H | H H |  | L |
| X | X X | X | L | H | H | H |  | L |  | H |  | H | H | H | H | H H |  | L |
| X | X X | L | H | H | H | H |  | L |  | H |  | － | H | H | H | H H |  | L |
| X | X L | H | H | H | H | H |  | L |  | H |  | H |  |  |  | H H |  | L |
| L | H | H | H |  | H | H |  | L |  | L |  |  |  | H | H | H H |  | L |

Absolute Maximum Ratings (Notes $1 \&{ }^{2}$ )
Operating Conditions

| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| :---: | :---: |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lik, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ |
| DC $\mathrm{V}_{\mathrm{CC}}$ or GND Current, per pin (lcc) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 se | conds) $\quad 260^{\circ} \mathrm{C}$ |



DC Electrical Characteristics $\mathrm{v}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{array}{\|l\|} \hline V_{I N}=V_{I H} \text { or } V_{I L} \\ \left\|I_{\text {OUT }}\right\|=20 \mu A \\ \left\|l_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ \left\|l_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{array}$ | $\begin{array}{\|r} \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \left\|l_{\text {OUT }}\right\|=4.8 \mathrm{~mA}, V_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IIN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mu \mathrm{~A} \\ & \hline \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4V (Note 4) | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Uniless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic "N" package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per input, other inputs held at $V_{C C}$ or GND.

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{t}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL, }}$ tPLH | Maximum Propagation Delay RQE to any Output |  | 16 | 20 | ns |
| $\mathrm{t}_{\text {PLL }}$, tPHL | Maximum Propagation Delay $\mathrm{R}_{\text {IN }}$ to R $\mathrm{R}_{\text {ON }}$ (same Output) |  | 17 | 22 | ns |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay $\mathrm{RIN}_{\text {IN }}$ to a different Output |  | 18 | 23 | ns |

AC Electrical Characteristics $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{C}_{\mathrm{L}}=50$ pf $\mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

|  | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 74 HCT 54 HCT <br> $\mathrm{T}_{\mathrm{A}}=-40$ to $85^{\circ} \mathrm{C}$ $\mathrm{T}_{\mathrm{A}}=-55$ to $125^{\circ} \mathrm{C}$ |  | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{tPLH}$ | Maximum Propagation Delay RQE to any Output |  | 17 | 23 | 29 | 35 | ns |
| $\mathrm{tpLH}^{\text {t }}$ tPHL | Maximum Propagation Delay $\mathrm{R}_{\text {IN }}$ to R ON (same Output) |  | 18 | 25 | 31 | 46 | ns |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay RIN to a different Output |  | 20 | 26 | 33 | 39 | ns |
| ${ }_{\text {t }}{ }_{\text {THL }}$, ${ }_{\text {T }}$ | Maximum Output Rise and Fall Time |  | 10 | 15 | 19 | 22 | ns |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance | (Note 5) |  | 50 |  |  | pF |
| $\mathrm{ClN}^{\text {IN }}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.
Simplified Logic Diagram


National Semiconductor

# MM54HCT240/MM74HCT240 Inverting Octal TRI-STATE ${ }^{\circledR}$ Buffer MM54HCT241/MM74HCT241 Octal TRI-STATE Buffer MM54HCT244/MM74HCT244 Octal TRI-STATE Buffer 

## General Description

These TRI-STATE buffers utilize microCMOSTM Technology, 3.0 micron silicon gate N -well CMOS, and are general purpose high speed inverting and non-inverting buffers. They possess high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits achieve speeds comparable to low power Schottky devices, while retaining the low power consumption of CMOS. All three devices are TTL input compatible and have a fanout of 15 LS-TTL equivalent inputs.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.
The MM54HCT240/MM74HCT240 is an inverting buffer and the MM54HCT244/MM74HCT244 is non-inverting buff-
er. Each device has two active low enables (1G and 2G), and each enable independently controls 4 buffers. MM54HCT241/MM74HCT241 is also a non-inverting buffer like the 244 except that the 241 has one active high enable, each again controlling 4 buffers.
All inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and Ground.

## Features

- TTL input compatible
- Typical propagation delay: 12 ns
- TRI-STATE outputs for connection to system buses
- Low quiescent current: $80 \mu \mathrm{~A}$

■ Output current: 6 mA

## Connection Diagrams

## Dual-In-Line Packages



| Absolute Maximum Ratings (Notes 1 \& 2) |  | Operating Conditions |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |  | Min | Max | Units |
| DC Input Voltage ( $\mathrm{V}_{\text {IN }}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ | Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | 4.5 | 5.5 | V |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ | DC Input or Output Voltage | 0 | $\mathrm{V}_{\text {CC }}$ | V |
| Clamp Diode Current ( $\mathrm{I}_{\text {K, }}$, IOK) | $\pm 20 \mathrm{~mA}$ | (VIN, $\mathrm{V}_{\text {OUT }}$ ) |  |  |  |
| DC Output Current, per pin (lout) | $\pm 35 \mathrm{~mA}$ | Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| DC V CC or GND Current, per pin (ICC) | $\pm 70 \mathrm{~mA}$ | MM54HCT | $-55$ | +125 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ ) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ | Input Rise or Fall Times |  |  |  |
| Power Dissipation (PD) (Note 3) | 500 mW | $\left(t_{r}, t_{t}\right)$ |  | 500 | ns |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 s | conds) $260^{\circ} \mathrm{C}$ |  |  |  |  |

## DC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage | . |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\mathrm{IL}}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \mid \text { lout }=20 \mu \mathrm{~A} \\ & \mid \text { louT }=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { lout } \end{aligned}=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} .$ | $\begin{array}{\|c} \hline \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|l_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {IUT }}\right\|=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { lout } \mid=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0,33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE Output Leakage Current | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{G}=\mathrm{V}_{I H} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| - Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{\text {IN }}=V_{C C} \text { or } G N D \\ & \text { IOUT }=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4 V (Note 4) | 100 |  | - |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J ", package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per input. All other inputs at $V_{C C}$ or GND.

## Truth Tables

'HC240

| $\mathbf{1} \overline{\mathbf{G}}$ | $\mathbf{1 A}$ | $\mathbf{1 Y}$ | $\mathbf{2} \overline{\mathbf{G}}$ | $\mathbf{2 A}$ | $\mathbf{2 Y}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | $H$ | L | L | H |
| L | $H$ | L | L | $H$ | L |
| $H$ | L | $Z$ | $H$ | L | Z |
| $H$ | $H$ | $Z$ | $H$ | $H$ | $Z$ |

'HC241

| $\mathbf{1} \mathbf{G}$ | $\mathbf{1 A}$ | $\mathbf{1 Y}$ | $\mathbf{2 G}$ | $\mathbf{2 A}$ | $\mathbf{2 Y}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | Z |
| L | $H$ | $H$ | L | $H$ | $Z$ |
| $H$ | L | $Z$ | $H$ | L | L |
| $H$ | $H$ | $Z$ | $H$ | $H$ | $H$ |

## 'HC244

| 1 $\overline{\mathbf{G}}$ | 1A | 1Y | $\mathbf{2} \overline{\mathbf{G}}$ | $\mathbf{2 A}$ | $\mathbf{2 Y}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $L$ | $L$ | $L$ | $L$ | $L$ | $L$ |
| $L$ | $H$ | $H$ | $L$ | $H$ | $H$ |
| $H$ | $L$ | $Z$ | $H$ | $L$ | $Z$ |
| $H$ | $H$ | $Z$ | $H$ | $H$ | $Z$ |

[^31]MM54HCT241/MM74HCT241, MM54HCT244/MM74HCT244, MM54HCT240/MM74HCT240

AC Electrical Characteristics MM54HCT240/MM74HCT240
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limits | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Output <br> Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 12 | 18 | ns |
| tPZL, $^{\text {tPZH }}$ | Maximum Output <br> Enable Time | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 14 | 28 | ns |
| $\mathrm{t}_{\text {PLZ }}, \mathrm{t}_{\text {PHZ }}$ | Maximum Output <br> Disable Time | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 13 | 25 | ns |

## AC Electrical Characteristics мм54НСТ240/ММ74НСТ240

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | imits |  |
| ${ }_{\text {tpHL }}$ tPLH | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 12 | 20 | 25 | 30 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 22 | 30 | 38 | 45 | ns |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 15 | 30 | 38 | 45 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 20 | 40 | 50 | 60 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | 15 | 30 | 38 | 45 | ns |
| $\mathrm{t}_{\text {THL }}, \mathrm{t}_{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 6 | 12 | 15 | 18 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per output) | $\begin{aligned} \overline{\mathrm{G}} & =\mathrm{V}_{\mathrm{CC}} \\ \overline{\mathrm{G}} & =\mathrm{GND} \end{aligned}$ | $\begin{aligned} & 12 \\ & 50 \\ & \hline \end{aligned}$ |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

AC Electrical Characteristics мм54НСТ241/ММ74НСТ241, ММ54НСТ $244 /$ ММ7ийСТ244
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$, (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}$, tPLH | Maximum Output Propagation Delay | $C_{L}=45 \mathrm{pF}$ | 13 | 20 | ns |
| $t_{\text {PZL }}, t_{\text {PZH }}$ | Maximum Output Enable Time | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 17 | 28 | ns |
| $t_{\text {PLZ }}, \mathrm{t}_{\text {PHZ }}$ | Maximum Output Disable Time | $\begin{aligned} & C_{L}=5 \mathrm{pF} \\ & R_{L}=1 \mathrm{k} \Omega \end{aligned}$ | 15 | 25 | ns |

## AC Electrical Characteristics мм54НСТ241/ММ74НСТ241, ММ54НСТ244/ММ74НСТ244

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Imits |  |
| $t_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 14 | 23 | 29 | 34 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 17 | 33 | 42 | 49 | ns |
| $t_{\text {PZH, }}, t_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 17 | 30 | 38 | 45 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 22 | 40 | 50 | 60 | ns |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | 17 | 30 | 38 | 45 | ns |
| ${ }^{\text {THL }}$, ${ }_{\text {T }}^{\text {TLH }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 6 | 12 | 15 | 18 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per output) | $\begin{aligned} & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{CC}} \\ & \overline{\mathrm{G}}=\mathrm{GND} \end{aligned}$ | $\begin{aligned} & 12 \\ & 45 \\ & \hline \end{aligned}$ |  |  |  | $\mathrm{pF}$ $\mathrm{pF}$ |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$. Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

## Logic Diagrams



National Semiconductor

## MM54HCT245/MM74HCT245 Octal TRI-STATE ${ }^{\circledR}$ Transceiver

## General Description

This TRI-STATE bi-directional buffer utilizes microCMOSTM Technology, 3.0 micron silicon gate N -well CMOS, and is intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits.
All three devices are TTL input compatible and can drive up to 15 LS-TTL loads, and all inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.
MM54HCT245/MM74HCT245 has one active low enable input (G), and a direction control (DIR). When the DIR input is high, data flows from the $A$ inputs to the $B$ outputs. When DIR is low, data flows from $B$ to $A$.
MM54HCT/74HCT devices are intended to interface between TTL and NMOS components and standard CMOS

## Connection Diagram



MM54HCT245/MM74HCT245
54HCT245 (J) 74HCT245 (J,N)
devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL Input Compatible
- Octal TRI-STATE outputs for $\mu$ p bus applications: 6 mA , typ.
- High speed: 12 ns typical propagation delay
- Low Power: $80 \mu \mathrm{~A}$ (74 Series)


## Truth Table

| Control <br> Inputs | Operation |  |
| :---: | :---: | :---: |
| $\overline{\mathbf{G}}$ | DIR | 245 |
| L | L | B data to A bus |
| L | H | A data to B bus |
| H | X | isolation |

$H=$ high level $L=$ low level, $X=$ irrelevant

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ )
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
DC Output Voltage (VOUT)
Clamp Diode Current ( $I_{\mathrm{IK}}, \mathrm{l}_{\mathrm{OK}}$ )
DC Output Current, per pin (lout)
DC $V_{C C}$ or GND Current, per pin (ICC)
Storage Temperature Range (TSTG)
Power Dissipation (PD) (Note 3)
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max. | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | VCC | V |
| Operating Temperature Range( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

## DC Electrical Characteristics

( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, unless otherwise specified.)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| V OH | Minimum High Level Output Voltage | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|c} \hline \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{array}{\|c} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{array}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \\ & \hline \end{aligned}$ |
| V OL | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{1 \mathrm{~N}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|l_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { lout }_{\text {OUT }} \mid=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & V \\ & v \\ & v \\ & \hline \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri-State <br> Output Leakage <br> Current | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{IH}} \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & I_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4V (Note 4) | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per input. All other inputs at $\mathrm{V}_{\mathrm{CC}}$ or ground.

## AC Electrical Characteristics мм54НСТ245／ММ74НСТ245

$V_{C C}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ ，（unless otherwise specified）

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :---: | :--- | :---: | :---: | :---: | :---: |
| tpHL，$^{\text {tPLH }}$ | Maximum Output <br> Propagation Delay | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 15 | 20 | ns |
| tPZL，$^{\text {tPZH }}$ | Maximum Output <br> Enable Time | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 18 | 28 | ns |
| tpLZ t tHZ | Maximum Output <br> Disable Time | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 16 | 25 | ns |

## AC Electrical Characteristics мM54НСТ245／74НСТ245

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$（unless otherwise specified）

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | Limits |  |
| tPHL tPLH | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 14 | 23 | 29 | 34 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 17 | 30 | 38 | 45 | ns |
| ${ }_{\text {tPZH，}} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 17 | 30 | 38 | 45 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 20 | 35 | 43 | 52 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $R_{L}=1 \mathrm{k} \Omega$ |  | 18 | 30 | 38 | 45 | ns |
| ${ }_{\text {t }}^{\text {THL，}}$ ，${ }_{\text {tilh }}$ | Maximum Output Rise and Fall Time | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 8 | 12 | 15 | 18 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{P D}$ | Power Dissipation Capacitance | （Note 5） <br> $\overline{\mathrm{G}}$ | $V_{C C}$ <br> GND |  |  |  | ： | pF |

Note 5：$C_{F D}$ determines the no load power consumption，$P_{D}=C_{P D} V_{C C}{ }^{2} i+l_{C C} V_{C C}$ ，and the no load dynamic current consumption，$I_{S}=C_{P D} V_{C C} f+I_{C C}$ ．
Note 6：Refer to Section 1 for Typical MM54／74HCT AC Switching Waveiorms and Test Circuits．

## MM54HCT373/MM74HCT373 TRI-STATE ${ }^{\circledR}$ Octal D-Type Latch MM54HCT374/MM74HCT374 TRI-STATE Octal D-Type Flip-Flop

## General Description

The MM54HCT373/MM74HCT373 Octal D-TYPE LATCHES and MM54HCT374/MM74HCT374 Octal D-TYPE FLIP FLOPS utilize microCMOSTM Technology, 3.0 micron silicon gate N -well CMOS, which provides the inherent benefits of low power consumption and wide power supply range, but are LS-TTL input and output characteristic \& pinout compatible. The TRI-STATE outputs are capable of driving 15 LS TTL loads. All inputs are protected from damage due to static discharge by internal diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.
When the MM54HCT373/MM74HCT373 LATCH ENABLE input is high, the Q outputs will follow the D inputs. When the LATCH ENABLE goes low, data at the D inputs will be retained at the outputs until LATCH ENABLE returns high again. When a high logic level is applied to the OUTPUT CONTROL input, all outputs go to a high impedance state, regardless of what signals are present at the other inputs and the state of the storage elements.
The MM54HCT374/MM74HCT374 are positive edge triggered flip-flops. Data at the D inputs, meeting the setup and hold time requirements, are transferred to the Q outputs on positive going transitions of the CLOCK (CK) input. When a high logic level is applied to the OUTPUT CONTROL (OC) input, all outputs go to a high impedance state,
regardless of what signals are present at the other inputs and the state of the storage elements.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL input characteristic compatible
- Typical propagation delay: 15 ns
- Low input current: $1 \mu \mathrm{~A}$ maximum
- Low quiescent current: $80 \mu \mathrm{~A}$ maximum
- Compatible with bus-oriented systems
- Output drive capability: 15 LS-TTL loads


## Connection Diagrams



Dual-In-Line Package


## MM54HCT374/MM74HCT374

54HCT374 (J) 74HCT374 (J,N)


## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage(VCC) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{C C}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times $\left(t_{r}, t_{f}\right)$ |  | 500 | ns |

## DC Electrical Characteristics

$\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $V_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|I_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|I_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & V_{C C} \\ & 4.2 \\ & 5.7 \end{aligned}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.98 \\ 4.98 \\ \hline \end{gathered}$ | $\begin{gathered} V_{C C}-0.1 \\ 3.84 \\ 4.84 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-0.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \\ & \hline \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \\ & \hline \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{v} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{I}_{\mathrm{N}}$ | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum TRI-STATE <br> Output Leakage <br> Current | $\begin{aligned} & V_{\text {OUT }}=V_{\text {CC }} \text { or GND } \\ & \text { Enable }=V_{I H} \text { or } \text { VIL } \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$ | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | $\bigcirc 8.0$ | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4V (Note 4) | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin. All others tied to $\mathrm{V}_{\mathrm{CC}}$ or ground.

## AC Electrical Characteristics мм 44 H стз7з/Мм74НСтз7з

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :--- | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Data to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 18 | 25 | ns |
| $\mathrm{t}_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay <br> Latch Enable to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 21 | 30 | ns |
| $\mathrm{t}_{\text {PZH }}, \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay <br> Control to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 20 | 28 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Disable Propagation Delay <br> Control to Output | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 18 | 25 | ns |
| $t_{\text {W }}$ | Minimum Clock Pulse Width |  |  | 16 | ns |
| $\mathrm{t}_{\mathrm{S}}$ | Minimum Setup Time Data to Clock |  |  | 5 | ns |
| $t_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  |  | 10 | ns |

## AC Electrical Characteristics мм 4 НСстз7з/ММ74НСт 373

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Data to Output | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \\ & \hline \end{aligned}$ |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay Latch Enable to Output. | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 25 \\ & 32 \end{aligned}$ | $\begin{aligned} & 35 \\ & 45 \end{aligned}$ | $\begin{aligned} & 44 \\ & 56 \end{aligned}$ | $\begin{aligned} & 53 \\ & 68 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \\ & R_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 21 | 30 | 37 | 45 | ns |
| tw | Minimum Clock Pulse Width |  |  | 16 | 20 | 24 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 5 | 6 | 8 | ns |
| $t_{H}$ | Minimum Hold Time Clock to Data |  |  | 10 | 13 | 20 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{G}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

## Truth Tables

| Output <br> Control | Enable <br> G | Data | 373 <br> Output | 573 <br> Output |
| :---: | :---: | :---: | :---: | :---: |
| L | H | H | H | L |
| L | H | L | L | H |
| L | L | X | $\mathrm{Q}_{0}$ | $\overline{\text { Q0 }}$ |
| H | X | X | Z | Z |

$H=$ high level, $L=$ low level
$Q_{0}=$ level of output before steady-state input conditions were established.
$\mathbf{Z}=$ high impedance
'374

| Output <br> Control | Clock | Data | Output <br> (374) | Output <br> (534) |
| :---: | :---: | :---: | :---: | :---: |
| L | $\uparrow$ | H | H | L |
| L | $\uparrow$ | L | L | H |
| L | L | X | $\mathrm{Q}_{0}$ | $\overline{Q_{0}}$ |
| H | X | X | Z | Z |

$H=$ High Level, $L=$ Low Level
X = Don't Care
$\uparrow=$ Transition from low-to-high
$Z=$ High impedance state
$Q_{0}=$ The level of the output before steady state input conditions were established.
MM54HCT373/MM74HCT373 MM54HCT374/MM74HCT374

AC Electrical Characteristics мм54Нст374/ММ74НСТ 374
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns} \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limit | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency |  | 50 | 30 | MHz |
| $t_{\text {PHL }}$, tPLH | Maximum Propagation Delay to Output | $\mathrm{C}_{\mathrm{L}}=45 \mathrm{pF}$ | 20 | 32 | ns |
| ${ }_{\text {tPZH, }}$ tPZL | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 19 | 28 | ns |
| t $_{\text {PHZ }}$, tPLZ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & \mathrm{C}_{\mathrm{L}}=5 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | 17 | 25 | ns |
| tw | Minimum Clock Pulse Width |  |  | 20 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 5 | ns |
| $t_{H}$ | Minimum Hold Time Clock to Data |  |  | 16 | ns |

## AC Electrical Characteristics мм54НСт374/ММ74НСТ 374

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$-(unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{A}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{f}_{\text {MAX }}$ | Maximum Clock Frequency |  |  | 30 | 24 | 20 | MHz |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Propagation Delay to Output | $\begin{aligned} & C_{\mathrm{L}}=50 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=150 \mathrm{pF} \end{aligned}$ | $\begin{aligned} & 22 \\ & 30 \end{aligned}$ | $\begin{aligned} & 36 \\ & 46 \end{aligned}$ | $\begin{array}{r} 45 \\ 57 \\ \hline \end{array}$ | $\begin{aligned} & 48 \\ & 69 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {tPZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Enable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & C_{L}=150 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \hline \end{aligned}$ | $\begin{aligned} & 21 \\ & 30 \end{aligned}$ | $\begin{aligned} & 30 \\ & 40 \end{aligned}$ | $\begin{aligned} & 37 \\ & 50 \end{aligned}$ | $\begin{aligned} & 45 \\ & 60 \end{aligned}$ | $\begin{aligned} & \text { ns } \\ & \text { ns } \end{aligned}$ |
| $t_{\text {PHZ }}, t_{\text {PLZ }}$ | Maximum Disable Propagation Delay Control to Output | $\begin{aligned} & C_{L}=50 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 21 | 30 | 37 | 45 | ns |
| tw | Minimum Clock Pulse Width |  |  | 16 | 20 | 24 | ns |
| ts | Minimum Setup Time Data to Clock |  |  | 20 | 25 | 30 | ns |
| $\mathrm{t}_{\mathrm{H}}$ | Minimum Hold Time Clock to Data |  |  | 5 | 5 | 5 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | $\begin{aligned} & \mathrm{G}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{G}=\mathrm{GND} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$. Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Clrcults.


# MM54HCT640/MM74HCT640 Inverting Octal TRI-STATE® Transceiver MM54HCT643/MM74HCT643 True-Inverting Octal TRI-STATE Transceiver 

## General Description

These TRI-STATE bi-directional buffers utilize microCMOSTM Technology, 3.0 micron silicon gate N -well CMOS, and are intended for two-way asynchronous communication between data buses. They have high drive current outputs which enable high speed operation even when driving large bus capacitances. These circuits possess the low power consumption of CMOS circuitry, yet have speeds comparable to low power Schottky TTL circuits.
All devices are TTL input compatible and can drive up to 15 LS-TTL loads, and all inputs are protected from damage due to static discharge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground.
Both the MM54HCT640/MM74HCT640 and the MM54HCT643/MM74HCT643 have one active-low enable input (G), and a direction control (DIR). When the DIR input is high, data flows from the $A$ inputs to the $B$ outputs. When DIR is low, data flows from B to A. The MM54HCT640/ MM54HCT640 transfers inverted data from one bus to the
other. The MM54HCT643/MM54HCT643 transfers inverted data from the $A$ bus to the $B$ bus and non-inverted data from the $B$ bus to the $A$ bus.
MM54HCT/MM74HCT devices are intended to interface between TTL and NMOS components and standard CMOS devices. These parts are also plug in replacements for LSTTL devices and can be used to reduce power consumption in existing designs.

## Features

- TTL Input Compatible
- Octal TRI-STATE outputs for $\mu \mathrm{P}$ bus applications: 6 mA , typical.
- High Speed: 12 ns typical propagation delay
- Low power: $80 \mu \mathrm{~A}$ maximum ( 74 HCT )

Connection Diagrams


MM54HCT640/MM74HCT640


MM54HCT643/MM74HCT643
54HCT643 (J) 74HCT643 (J,N)

## Truth Table

| Control <br> Inputs | Operation |  |  |
| :--- | :---: | :---: | :---: |
| $\bar{G}$ | DIR | 640 | 643 |
| L | L | $\bar{B}$ data to A bus | B data to A bus |
| L | H | $\bar{A}$ data to $B$ bus | $\bar{A}$ data to $B$ bus |
| $H$ | $X$ | Isolation | Isolation |

$H=$ high level, $L=$ low tevel, $X=$ irrelevant

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}$ ) | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathbf{I}}$ ) | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) | -0.5 to $\mathrm{V}_{C C}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, Iok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (louT) | $\pm 35 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (ICC) | $\pm 70 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation (PD) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering | ds) $\quad 260^{\circ} \mathrm{C}$ |

Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{CC}}$ ) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(t_{r}, t_{f}\right)$. |  | 500 | ns |

DC Electrical Characteristics ( $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%$, unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{\mathrm{IH}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| $\mathrm{V}_{\text {IL }}$ | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=V_{I H} \text { or } V_{I L} \\ & \left\|I_{\text {OUT }}\right\|=20 \mu A \\ & \mid \text { IOUT } \mid=6.0 \mathrm{~mA}, V_{C C}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=7.2 \mathrm{~mA}, V_{C C}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \end{gathered}$ | $\begin{gathered} V_{C C} 0.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} 0.1 \\ 3.84 \\ 4.84 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} 0.1 \\ 3.7 \\ 4.7 \end{gathered}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
| $\mathrm{V}_{\mathrm{OL}}$ | Maximum Low Level Voltage | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{IH}} \text { or } \mathrm{V}_{\mathrm{IL}} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=20 \mu \mathrm{~A} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=6.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \left\|\mathrm{I}_{\text {OUT }}\right\|=7.2 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & V \\ & V \\ & V \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\mathbb{I N}}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| loz | Maximum Tri-State Output Leakage Current | $\begin{aligned} & V_{\text {OUT }}=V_{\mathrm{CC}} \text { or } G N D \\ & \text { Enable }=V_{I H} \text { or } V_{\mathrm{IL}} \end{aligned}$ |  | $\pm 0.5$ | $\pm 5.0$ | $\pm 10$. | $\mu \mathrm{A}$ |
| ICC | Maximum Quiescent Supply Current | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}} \text { or } \mathrm{GND} \\ & \mathrm{I}_{\mathrm{OUT}}=0 \mathrm{VA} \end{aligned}$ |  | 8 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \mathrm{V}_{\mathbb{N}}=2.4 \mathrm{~V} \text { or } 0.4 \mathrm{~V} \\ & \text { (Note 4) } \end{aligned}$ | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per input. All other inputs held at $V_{C C}$ or ground.

## AC Electrical Characteristics мм54НСТ640/Мм74НСт640

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Output <br> Propagation Delay | $C_{\mathrm{L}}=45 \mathrm{pF}$ | 13 | 20 | ns |
|  | $\mathrm{t}_{\mathrm{L}}=1 \mathrm{~kL}, \mathrm{t}_{\text {PZH }}$ | Maximum Output <br> Enable Time | 17 | 28 | ns |
| $\mathrm{t}_{\text {PLZ }}, \mathrm{t}_{\text {PHZ }}$ | Maximum Output <br> Disable Time | $\mathrm{C}_{\mathrm{L}}=5 \mathrm{pF}$ <br> $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | 16 | 25 | ns |

## AC Electrical Characteristics мМ54НСТ640/ММ74НСТ 640

$V_{C C}=5.0 \mathrm{~V} \pm 10 \%, t_{r}=t_{f}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions |  | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | imits |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 14 | 23 | 29 | 34 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 17 | 30 | 38 | 45 | ns |
| $\mathrm{t}_{\text {PZH }}, \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 17 | 30 | 38 | 45 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 20 | 35 | 43 | 52 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & R_{\mathrm{L}}=1 \mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \\ & \hline \end{aligned}$ |  | 18 | 30 | 38 | 45 | ns |
| ${ }_{\text {t }}^{\text {THL }}$, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time . |  |  | 6 | 12 | 15 | 18 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance |  |  | 5 | . 10 | 10 | 10 | pF |
| Cout | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per output) | $\begin{aligned} & \overline{\mathrm{G}}=\mathrm{V}_{\mathrm{CC}} \\ & \overline{\mathrm{G}}=\mathrm{GND} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

AC Electrical Characteristics MM54HCT643/ММ74HCT643
$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | Typ | Guaranteed Limits | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{t}_{\text {PHL }}$, tPLH | Maximum Output Propagation Delay | $\begin{aligned} & C_{\mathrm{L}}=45 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 13 | 20 | ns |
| $\mathrm{t}_{\text {PZL }}, \mathrm{t}_{\text {PZH }}$ | Maximum Output Enable Time |  | 17 | 28 | ns |
| $\mathrm{t}_{\text {PLZ }}, \mathrm{t}_{\text {PHZ }}$ | Maximum Output Disable Time | $\begin{aligned} & C_{L}=5 \mathrm{pF} \\ & \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega \end{aligned}$ | 16 | 25 | ns |

## AC Electrical Characteristics мм54НСт643/ММ74НСт643

$\mathrm{V}_{\mathrm{CC}}=5.0 \mathrm{~V} \pm 10 \%, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symboi | Parameter | Conditions |  | $\mathrm{T}_{\text {A }}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ T_{\hat{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | Typ |  | Guaranteed | imits |  |
| $\mathrm{t}_{\text {PHL }}, \mathrm{t}_{\text {PLH }}$ | Maximum Output Propagation Delay | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ |  | 14 | 23 | 29 | 34 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ |  | 17 | 30 | 38 | 45 | ns |
| $\mathrm{t}_{\text {PZH, }} \mathrm{t}_{\text {PZL }}$ | Maximum Output Enable Time | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ | $\mathrm{C}_{\mathrm{L}}=50 \mathrm{pF}$ | 17 | 30 | 38 | 45 | ns |
|  |  |  | $\mathrm{C}_{\mathrm{L}}=150 \mathrm{pF}$ | 20 | 35 | 43 | 52 | ns |
| $\mathrm{t}_{\text {PHZ }}, \mathrm{t}_{\text {PLZ }}$ | Maximum Output Disable Time | $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=\mathrm{k} \Omega \\ & \mathrm{C}_{\mathrm{L}}=50 \mathrm{pF} \end{aligned}$ |  | 18 | 30 | 38 | 45 | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| ${ }_{\text {t }}^{\text {THL }}$, ${ }^{\text {t }}$ LLH | Maximum Output Rise and Fall Time |  |  | 6 | 12 | 15 | 18 | ns |
| $\mathrm{C}_{\text {IN }}$ | Maximum Input Capacitance | . |  | 5 | 10 | 10 | 10 | pF |
| COUT | Maximum Output Capacitance |  |  | 15 | 20 | 20 | 20 | pF |
| $\mathrm{C}_{\text {PD }}$ | Power Dissipation Capacitance (Note 5) | (per output) | $\begin{aligned} & \overline{\mathrm{G}}=V_{C C} \\ & \overline{\mathrm{G}}=\mathrm{GND} \end{aligned}$ |  |  |  |  | $\begin{aligned} & \mathrm{pF} \\ & \mathrm{pF} \end{aligned}$ |

Note 5: $C_{P D}$ determines the no load power consumption. $P_{D}=C_{P D} V_{C C}{ }^{2 f}+I_{C C} V_{C C}$. The no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

National Semiconductor

## MM54HCT688／MM74HCT688 8－Bit Magnitude Comparator（Equality Detector）

## General Description

This equality detector utilizes microCMOSTM Technology， 3.0 micron silicon gate N －well CMOS to compare bit for bit two 8 －bit words and indicate whether or not they are equal． The $\overline{P=Q}$ output indicates equality when it is low．A single active low enable is provided to facilitate cascading of sev－ eral packages and enable comparison of words greater than 8 bits．
This device is useful in memory block decoding applica－ tions，where memory block enable signals must be generat－ ed from computer address information．
The comparator combines the low power consumption of CMOS，but inputs are compatible with TTL logic levels，and the output can drive 10 low power Schottky equivalent loads．

MM54HCT／MM74HCT devices are intended to interface be－ tween TTL and NMOS components and standard CMOS devices．These parts are also plug in replacements for LS－ TTL devices and can be used to reduce power consumption in existing designs．
All inputs are protected from damage due to static dis－ charge by diodes to $\mathrm{V}_{\mathrm{CC}}$ and ground．

## Features

－TTL Input Compatible
－Typical propagation delay： 20 ns
－Low quiescent current： $80 \mu \mathrm{~A}$ maximum（74HCT series）
■ Large output current： 4 mA

## Connection and Logic Diagrams

## Dual－In－Line Package



MM54HCT688／MM74HCT688
54HCT688（J）74HCT688（J，N）

## Truth Table

| Inputs |  |  |
| :---: | :---: | :---: |
| Data | Enable |  |
| $\mathbf{P}=\mathbf{Q}, \mathbf{Q}$ |  |  |
| $\mathrm{P}=\mathrm{Q}$ | L | L |
| $\mathrm{P}>\mathrm{Q}$ | L | H |
| $\mathrm{P}<\mathrm{Q}$ | L | H |
| X | H | H |



TL／F／5018－2

| Absolute Maximum Ratings (Notes 1 \& 2) |  |
| :---: | :---: |
| Supply Voltage (V) - | -0.5 to +7.0 V |
| DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) -1.5 | -1.5 to $\mathrm{V}_{\mathrm{CC}}+1.5 \mathrm{~V}$ |
| DC Output Voltage (VOUT) -0.5 | -0.5 to $\mathrm{V}_{\mathrm{CC}}+0.5 \mathrm{~V}$ |
| Clamp Diode Current (lı, lok) | $\pm 20 \mathrm{~mA}$ |
| DC Output Current, per pin (lout) | $\pm 25 \mathrm{~mA}$ |
| DC V ${ }_{\text {CC }}$ or GND Current, per pin (lcc) | $\pm 50 \mathrm{~mA}$ |
| Storage Temperature Range (TSTG) -65 | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation ( $\mathrm{P}_{\mathrm{D}}$ ) (Note 3) | 500 mW |
| Lead Temperature ( $\mathrm{T}_{\mathrm{L}}$ ) (Soldering 10 seconds) | conds) $\quad 260^{\circ} \mathrm{C}$ |

Absolute Maximum Ratings (Notes 1 \& 2)
Supply Voltage ( $\mathrm{V}_{\mathrm{Cc}}$ )
DC Input Voltage ( $\mathrm{V}_{\mathrm{IN}}$ )
Vout

DC Output Current, per pin (IOUT)
DC V ${ }_{C C}$ or GND Current, per pin (lcc)
Storage Temperature Range ( $\mathrm{T}_{\text {STG }}$ )
Lead Temperature ( $T_{L}$ ) (Soldering 10 seconds) $260^{\circ} \mathrm{C}$

## Operating Conditions

|  | Min | Max | Units |
| :---: | :---: | :---: | :---: |
| Supply Voltage( $\mathrm{V}_{\mathrm{Cc}}$ ) | 4.5 | 5.5 | V |
| DC Input or Output Voltage ( $\mathrm{V}_{\text {IN }}, \mathrm{V}_{\text {OUT }}$ ) | 0 | $\mathrm{V}_{\mathrm{CC}}$ | V |
| Operating Temperature Range ( $\mathrm{T}_{\mathrm{A}}$ ) |  |  |  |
| MM74HCT688 | -40 | +85 | ${ }^{\circ} \mathrm{C}$ |
| MM54HCT688 | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |
| Input Rise or Fall Times |  |  |  |
| $\left(\mathrm{t}_{\mathrm{r}}, \mathrm{t}_{\mathrm{f}}\right.$ ) |  | 500 | ns |

## DC Electrical Characteristics

$\left(V_{C C}=5 \mathrm{~V} \pm 10 \%\right.$ unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-55 \text { to } 125^{\circ} \mathrm{C} \\ \hline \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| $\mathrm{V}_{1 \mathrm{H}}$ | Minimum High Level Input Voltage |  |  | 2.0 | 2.0 | 2.0 | V |
| VIL | Maximum Low Level Input Voltage |  |  | 0.8 | 0.8 | 0.8 | V |
| $\mathrm{V}_{\mathrm{OH}}$ | Minimum High Level Output Voltage | $\begin{aligned} & V_{I N}=0.8 \mathrm{~V} \text { or } 2.0 \mathrm{~V} \\ & \mid \text { IOUT } \mid=20 \mu \mathrm{~A} \\ & \left\|\left.\right\|_{\text {OUT }}\right\|=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{array}{\|r} \hline \mathrm{V}_{\mathrm{CC}} \\ 4.2 \\ 5.7 \\ \hline \end{array}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-.1 \\ 3.98 \\ 4.98 \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-.1 \\ 3.84 \\ 4.84 \\ \hline \end{gathered}$ | $\begin{gathered} \mathrm{V}_{\mathrm{CC}}-.1 \\ 3.7 \\ 4.7 \\ \hline \end{gathered}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{v} \end{aligned}$ |
| $\mathrm{V}_{\text {OL }}$ | Maximum Low Level Voltage | $\begin{aligned} & V_{\text {IN }}=\mathrm{V} 0.8 \mathrm{~V} \text { or } 2.0 \mathrm{~V} \\ & \mid \text { IOUT } \mid=20 \mu \mathrm{~A} \\ & \mid \text { IOUT } \mid=4.0 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=4.5 \mathrm{~V} \\ & \mid \text { IOUT } \mid=4.8 \mathrm{~mA}, \mathrm{~V}_{\mathrm{CC}}=5.5 \mathrm{~V} \end{aligned}$ | $\begin{gathered} 0 \\ 0.2 \\ 0.2 \\ \hline \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.26 \\ 0.26 \end{gathered}$ | $\begin{gathered} 0.1 \\ 0.33 \\ 0.33 \\ \hline \end{gathered}$ | $\begin{aligned} & 0.1 \\ & 0.4 \\ & 0.4 \end{aligned}$ | $\begin{aligned} & \mathrm{V} \\ & \mathrm{~V} \\ & \mathrm{~V} \end{aligned}$ |
| IN | Maximum Input Current | $\mathrm{V}_{\text {IN }}=\mathrm{V}_{\text {CC }}$ or GND |  | $\pm 0.1$ | $\pm 1.0$ | $\pm 1.0$ | $\mu \mathrm{A}$ |
| Icc | Maximum Quiescent Supply Current | $\begin{aligned} & V_{I N}=V_{C C} \text { or } G N D \\ & l_{\text {OUT }}=0 \mu \mathrm{~A} \end{aligned}$ |  | 8.0 | 80 | 160 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {IN }}=2.4 \mathrm{~V}$ or 0.4 V ( Note 4) | 100 |  |  |  | $\mu \mathrm{A}$ |

Note 1: Absolute Maximum Ratings are those values beyond which damage to the device may occur.
Note 2: Unless otherwise specified all voltages are referenced to ground.
Note 3: Power Dissipation temperature derating - plastic " N " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $65^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$; ceramic " J " package: $-12 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ from $.100^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$.
Note 4: Measured per pin. All other inputs held at $\mathrm{V}_{\mathrm{CC}}$ or ground.

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{C}_{\mathrm{L}}=15 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$

| Symbol | Parameter | Conditions | Typ | Guaranteed <br> Limit | Units |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $t_{\text {PHL }}, t_{\text {PLH }}$ | Maximum Propagation <br> Delay - P or Q to output |  | 19 | 30 | ns |
| $t_{\text {PHL }}$ | Maximum Propagation <br> Delay - Enable to output |  | 13 | 20 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation <br> Delay - Enable to output |  | 10 | 18 | ns |

## AC Electrical Characteristics

$V_{C C}=5 \mathrm{~V} \pm 10 \%, C_{L}=50 \mathrm{pF}, \mathrm{t}_{\mathrm{r}}=\mathrm{t}_{\mathrm{f}}=6 \mathrm{~ns}$ (unless otherwise specified)

| Symbol | Parameter | Conditions | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | $\begin{gathered} 74 \mathrm{HCT} \\ \mathrm{~T}_{\mathrm{A}}=-40 \text { to } 85^{\circ} \mathrm{C} \end{gathered}$ | $\begin{gathered} 54 \mathrm{HCT} \\ T_{A}=-55 \text { to } 125^{\circ} \mathrm{C} \end{gathered}$ | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Typ | Guaranteed Limits |  |  |  |
| ${ }_{\text {tPHL }}, t_{\text {PLH }}$ | Maximum Propagation Delay - P or Q to output |  | 22 | 34 | 42 | 51 | ns |
| $\mathrm{t}_{\text {PHL }}$ | Maximum Propagation Delay - Enable to output |  | 16 | 23 | 29 | 35 | ns |
| $t_{\text {PLH }}$ | Maximum Propagation Delay - Enable to output |  | 13 | 21 | 26 | 32 | ns |
| ${ }^{\text {t }}$ HL, ${ }^{\text {t }}$ TLH | Maximum Output Rise and Fall Time |  | 8 | 15 | 19 | 22 | ns |
| $\mathrm{CPD}_{\text {P }}$ | Power Dissipation Capacitance (Note 5) |  |  | 60 |  | . | pF |
| $\mathrm{C}_{\mathrm{IN}}$ | Maximum Input Capacitance |  | 5 | 10 | 10 | 10 | pF |

Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C}+I_{C C}$.
Note 6: Refer to Section 1 for Typical MM54/74HCT AC Switching Waveforms and Test Circuits.

Section 6
Enhancement Programs

## National's A+ Program

A+ Program: A comprehensive program that utilizes Na tional's experience gained from participation in the many Military/Aerospace programs.
A program that not only assures high quality but also increases the reliability of molded integrated circuits.
The A+ program is intended for users who cannot perform incoming inspection of ICs or do not wish to do so, yet need significantly better than usual incoming quality and higher reliability levels for their standard integrated circuits.
Users who specify $A+$ processed parts will find that the program:

- Eliminates incoming electrical inspection.
- Eliminates the need for, and thus the added cost of, independent testing laboratories.
- Reduces the cost of reworking assembled boards.
- Reduces field failures.
- Reduces equipment down time.
- Reduces the need for excess inventories due to yield loss incurred as a result of processing performed at independent testing laboratories.


## The A + Program Saves You Money

It is a widely accepted fact that down-time of equipment is costly not only in lost hours of machine usage but also costly in the repair and maintenance cycle. One of the added advantages of the $A+$ program is the burn-in screen, which is one of the most effective screening procedures in the semiconductor industry. Failure rates as a result of the burnin can be decreased many times. The objective of burn-in is to stress the device much higher than it would be stressed during normal usage.

## Reliability vs. Quality

The words "reliability" and "quality" are often used interchangeably, as though they connoted identical facets of a product's merit. But reliability and quailty are different, and IC users must understand the essential difference between the two concepts in order to evaluate properly the various vendors' programs for products improvement that are generally available, and National's A+ program in particular.
The concept of quality gives us information about the population and faulty IC devices among good devices, and generally relates to the number of faulty devices that arrive at a user's plant. But looked at in another way, quality can instead relate to the number of faulty ICs that escape detection at the IC vendor's plant.
It is the function of a vendor's Quality Control arm to monitor the degree of success of that vendor in reducing the number of faulty ICs that escape detection. Quality Control does this by testing the outgoing parts on a sampled basis. The Acceptable Quality Level (AQL) in turn determines the stringency of the sampling. As the AQL decreases it becomes more difficult for defective parts to escape detection, thus the quality of the shipped parts increases.

The concept of reliability, on the other hand, refers to how well a part that is initially good will withstand its environment. Reliability is measured by the precentage of parts that fail in a given period of time.
Thus the difference between quality and reliability means the ICs of high quality may, in fact be of low reliability, while those of low quality may be of high reliability.

## Improving the Reliability of Shipped Parts

The most important factor that affects a part's reliability is its construction: the materials used and the method by which they are assembled.
Reliability cannot be tested into a part. Still, there are tests and procedures that an IC vendor can implement which will subject the IC to stresses in excess of those that it will endure in actual use, and which will eliminate marginal, shortlife parts.
In any test of reliability the weaker parts will normally fail first. Further, stress tests will accelerate, or shorten, the time of failure of the weak parts. Because the stress tests cause weak parts to fail prior to shipment to the user, the population of shipped parts will in fact demonstrate a higher reliability in use.

## National's A+. Program

National has combined the successful B+ program with the Military/Aerospace processing specifications and provides the $A+$ program as the best practical approach to maximum quality and reliability on molded devices. The following flow chart shows how we do it step by step.


## SEM

Randomly selected wafers are taken from production regularly and subjected to SEM analysis.

## Epoxy B Processing for All Molded Parts

At National, all molded semiconductors, including ICs, have been built by this process for some time now. All processing steps, inspections, and QC monitoring are designed to provide highly reliable products. (A reliability report is available that gives, in detail, the background of Epoxy B, the reason for its selection at National, and reliability data that proves its success.)

## Six Hour, $150^{\circ} \mathrm{C}$ Bake

This stress places the die bond and all wire bonds into a combined tensile and shear stress mode, and helps eliminate marginal bonds and electrical connections.

## National's A + Program (Continued)

A high temperature test with voltages applied places the die under the most severe stress possible. The test is actually performed at $100^{\circ} \mathrm{C}-15^{\circ} \mathrm{C}$ higher than the commercial ambient limit. All devices are thoroughly exercised at the $100^{\circ} \mathrm{C}$ ambient.

## Electrical Testing

Every device is tested at $25^{\circ} \mathrm{C}$ for functional and DC parameters.

## Burn-in Test

Each device is burned-in for 160 hours at a minimum junction temperature of $+125^{\circ} \mathrm{C}$ or under equivalent conditions of time and temperature, as established by a time-temperature regression curve based on 0.96 eV activation energy. All burn-in done under steady-state conditions unless otherwise specified.

## DC Functional and Parametric Tests

These room-temperature functional and parametric tests are the normal, final tests through which all National products pass.


## Thermal Shock Monitor

Samples from each package type are selected at random each week and submitted to cycles of liquid to liquid thermal shock $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$. In addition, samples are selected every four weeks and subjected to 2000 temperature cycles of $0^{\circ} \mathrm{C}$ to $+25^{\circ} \mathrm{C}$.

## Tighter-than-normal QC Inspection Plans

Most vendors sample inspect outgoing parts to a $0.3 \%$ AQL. When you specify the A+ program, we sample your parts to a $0.035 \%$ AQL at room temperature and $0.05 \%$ AQL at $T_{A}$ Max. This eight times tightening (from 0.3 to $0.035 \%$ AQL) coupled with three $100 \%$ electrical tests, dramatically reduces the number of "escapes" and allows us to guarantee the AQLs listed below.

Ship Parts

Here are the QC sample plans used in our A+ test program:

| Test | Temperature | AQL |
| :--- | :---: | :---: |
| Electrical Functionality | $25^{\circ} \mathrm{C}$ |  |
| Parametric, DC | $25^{\circ} \mathrm{C}$ |  |$\}$|  | $0.035 \%$ |
| :---: | :---: |
| Parametric, AC | $25^{\circ} \mathrm{C}$ |

## National's B + Program

B+ Program: a comprehensive program that assures high quality and high reliability of molded integrated circuits.
The B+ program improves both the quality and the reliability of National's digital, linear, and CMOS Epoxy B integrated circuit products. It is intended for the manufacturing user who cannot perform incoming inspection of ICs, or does not wish to do so, yet needs significantly-better-than-usual incoming quality and reliability levels for standard ICs.
Integrated circuit users who specify B+' processed parts will find that the program:

- Eliminates incoming electrical inspection.
- Eliminates the need for, and thus the added cost of, independent testing laboratories.
- Reduces the cost of reworking assembled boards.
- Reduces field failures.
- Reduces equipment down time.


## Reliability Saves You Money

With the increases population of integrated circuits in modern electronic systems has come an increased concern with IC failures in such systems.
And rightly so, for at last two reasons.
First of all, the effect of component reliability on system reliability can be quite dramatic. For example, suppose that you, as a system manufacturer, were to choose an IC that is 99 percent reliable. You would find that if your system used only 70 such ICs, the overall reliability of the system's IC portion would be only 50 percent. In other words, only one out of two of your systems would operate. The result? A system very costly to produce and probably very difficult to sell.
Secondly, whether the system is large or small you cannot afford to be hounded by the spectre of unnecessary maintenance costs. Not only because labor, repair, and rework costs have risen-and promise to continue to rise-but also because field replacement may be prohibitively expensive. If you ship a system that contains a marginally-performing IC, an IC that later fails in the field, the cost of replacement may be-literally-hundreds of times more than the cost of the failed IC itself.

## Improving The Rellability of Shipped Parts

The most important factor that affects a part's reliability is its construction: the materials used and the method by which they are assembled.
Now, it's true that reliability cannot be tested into a part. Still, there are tests and procedures that an IC vendor can implement, which will subject the IC to stresses in excess of those that it will endure in actual use, and which will eliminate most marginal, short-life parts.
In any test for reliability the weaker parts will normally fail first. Further, stress tests will accelerate, or shorten, the time to failure of the weak parts. Because the stress tests cause weak parts to fail prior to shipment to the user, the population of shipped parts will in fact demonstrate a higher reliability in use.

## Quality Improvement

When an IC vendor specifies 100 percent final testing of its parts then, in theory, every shipped part should be a good part. However, in any population of mass-produced items there does exist some small percentage of defective parts.
One of the best ways to reduce the number of such faulty parts is, simply, to retest the parts prior to shipment. Thus, if there is a one percent chance that a bad part will escape detection initially, retesting the parts reduces that probability to only 0.01 percent. (A comparable tightening of the QC group's sampled-test plan ensures the maintenance of the improved quality level.)

## National's B + Program Gets It All Together

We've stated that the $B+$ program improves both the quality and the reliability of National's molded integrated circuits, and pointed out the difference between those two concepts. Now, how do we bring them together? The answer is in the $B+$ program processing, which is a continuum of stress and double testing. With the exception of the final QC inspection, which is sampled, all steps of the $B+$ process are performed on 100 percent of the program parts. The following flow chart shows how we do it, step by step.


SEM
Randomly selected wafers are taken from production regularly and subjected to SEM analysis.

## Epoxy B Processing for All Molded Parts

At National, all molded semiconductors, including ICs, have been built by this process for some time now. All processing steps, inspections, and QC monitoring are designed to provide highly reliable products. (A reliability report is available that gives, in detail, the background of Epoxy B, the reason for its selection at National, and reliability data that proves its success.)

## Six Hour, $150^{\circ} \mathrm{C}$ Bake

This stress places the die bond and all wire bonds into a combined tensile and shear stress mode, and helps eliminate marginal bonds and electrical connections.

## High Temperature $\left(100^{\circ} \mathrm{C}\right)$ Functional Electrical Test

A high temperature test such as this with voltages applied places the die under the most severe stress possible: The test is actually performed at $100^{\circ} \mathrm{C}-$

## National's B + Program (Continued)

$15^{\circ} \mathrm{C}$ higher than the commercial ambient limit. All devices are thoroughly exercised at the $100^{\circ} \mathrm{C}$ ambient. (Even though Epoxy B processing has virtually eliminated thermal intermittents, we perform this test to ensure against even the remote possibility of such a problem. Remember, the emphasis in the $B+$ program is on the elimination of those margin-ally-performing devices that would otherwise lower field reliability of the parts.)

## DC Functional and Parametric Tests

These room-temperature functional and parametric tests are the normal, final tests through which all National products pass.

Thermal Shock Monitor
Samples from each package type are selected at random each week and submitted to 100 cycles of liquid to liquid thermal shock $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$. In addition, samples are selected every four weeks and subjected to 2000 temperature cycles of $0^{\circ} \mathrm{C}$ to $+25^{\circ} \mathrm{C}$.

Tighter-than-normal QC Inspection Plans
Most vendors sample inspect outgoing parts to a $0.3 \%$ AQL. When you specify the B+ program, we sample your parts to a $0.035 \%$ AQL at room temperature and $0.05 \%$ AQL at $T_{A}$ Max. This eight times tightening (from 0.3 to $0.035 \%$ AQL) coupled with two $100 \%$ electrical tests, dramatically reduces the number of "escapes" and allows us to guarantee the AQLs listed below.

## Ship Parts

Here are the QC sampling plans used in our B+ test program:

Test
Electrical Functionality
Parametric, DC
Parametric, AC
Electrical Functionality
Parametric, DC
Mechanical

| Critical | - | $0.01 \%$ |
| :--- | :--- | :--- |
| Major | - | $0.28 \%$ |

AQL
0.035\% 0.1\%
0.05\%
0.01\%
0.28\%

# MM54HC/883 <br> A High Speed CMOS Family for High Reliability Systems 

At National Semiconductor, there has historically been a close relationship between our growth in CMOS technology and our growth in the Mil/Aero portion of the integrated circuit marketplace. National began manufacturing CMOS devices in 1971 and was one of the first companies to qualify CMOS logic devices to MIL-M-38510. Today, National is the acknowledged leader in advanced CMOS technology and is one of the leading supplier's of Military/Aerospace ICs. These two aspects of leadership come together to provide the industry's premier Mil/Aero logic family-54HC/ 883 B and $54 \mathrm{HC} / 883 \mathrm{~S}$ high speed CMOS.
National's 54 HC screening utilizes the Class $B$ and Class $S$ requirements of MIL-STD-883 and MIL-M-38510. National's 883B/RETSTM 54HC devices are processed through the most compliant Class B screening flow offered off-the-shelf by any semiconductor manufacturer. Prior to its release to production, each device must pass the full Group A, B, C, and D qualification defined in Method 5005 of MIL-STD-883. Production screening is performed in accordance with Method 5004 of MIL-STD-883, with quality conformance testing in accordance with Method 5005. The quality conformance test frequency is as defined in MIL-M-38510. The production lines utilized operate with the same level of control as the MIL-M-38510 line, and use the same specifications for calibration, rework, resubmission, and operator certification as JAN products.
The manufacturing system is tailored to MIL-M-38510 because we feel that MIL-M-38510 provides clear and unequivocal procedures. JAN parts have clearly defined electrical test and burn-in requirements. National provides this same level of definition and standardization through the RETS (which is explained in detail in National's Reliability Handbook), a simplified, but comprehensive description of the actual electrical testing performed on each device type.
At the time of this book's printing, we are preparing RET's for the entire $54 \mathrm{HC} / 883 \mathrm{~B}$ high speed CMOS family.
National has also looked toward the needs of the space vehicle manufacturers, and has developed a program for Class S devices, 883S/RETSTM. This program provides material screened to the Class S requirements of Method 5004 of MIL-STD-883, with quality conformance testing in accordance with the Class $S$ requirements of Method 5005. All 883S/RETS devices are manufactured entirely in the U.S.
The screening flows for 883B/RETS and 883S/RETS are shown in Figures 1 and 2 respeçtively.
The military specifications employed in the National screening flows are dynamic documents. They are subject to continual review and revision by the government. As changes are made to these key documents, National will continue to incorporate those changes into the 883B/RETS and 883S/ RETS programs in order to ensure that the parts provided will enable systems manufacturers to maximize the reliability and performance of their equipment.
Military screened 54HC high speed CMOS devices, both Class B and Class S, will provide the military systems manufacturer with the best combination of performance, reliability, and power consumption available in the marketplace.


TL/F/9999-1 FIGURE 1: National's 883B/RETSTM Class $\mathbf{B}$ screening flow

## NOTES:

1. ALL METHODS REFERENCED ARE MIL-STD-883 TEST METHODS.
2. THESE TESTS ARE PERFORMED ON A SAMPLE BASIS. ALL OTHER TESTS ARE PERFORMED $100 \%$.
3. ACCEPTANCE CRITERIA SHALL BE IN ACCORDANCE WITH MIL-M-38510.
4. THE PDA FOR STATIC I AND STATIC II BURN-IN SHALL BE 5\% TOTAL.
5. THE PDA INCLUDES $\triangle$ FAILURES.
6. GROUP A AND BOND PULL AND DIE SHEAR TESTING OF GROUP B MAY BE PERFORMED ON-LINE.
7. ALL ELECTRICAL TESTING SHALL BE IN ACCORDANCE WITH THE APPLICABLE RETS OR THE APPLICABLE MIL-S-38510 DETAIL SPECIFICATION.


## Section 7

## Reliability Report

# 勿RELIABILITY REPORT 

Reliability of

High Speed CMOS Logic

National

Semiconductor

## RELIABILITY REPORT

## INTRODUCTION

Until recently, the primary reasons for the popularity of CMOS logic circuits have been low power dissipation, tolerance to wider variations in power supply voltage, and the flexibility of using a broader range of power supplies. Although the acceptance of CMOS in logic applications has been increasing over the past decade, its growth has been limited by its inherently slower speed compared with its bipolar counterparts.
The metal gate technology, from which all of the popular CMOS families were built, typically yielded a 90 ns propagation delay for a buffered gate, and a guaranteed maximum more than double that, whereas, the bipolar equivalents in the popular low power Schottky family provided typical delay of 8 ns with maximums of 15 . Under real-world demands of increasingly faster computer processing times, many systems simply could not use CMOS and at the same time meet system specifications.
The arrival of the silicon gate process allowed CMOS to make its largest technological improvement since its inception. By employing this process, National Semiconductor has been able to increase CMOS speeds to the point where they are now equal to LS speeds, while still maintaining the earlier power dissipation and supply voltage attractiveness.
Series $54 \mathrm{HC} / 74 \mathrm{HC}$ High Speed CMOS was announced in the summer of 1981 and will include, when fully developed, nearly 200 logic devices. Many of these devices will be equivalents to those functions popular today in both "LS" and " 4000 " families.

## Prepared by



Dave Tovar
Manager, CMOS Product Engineering

Approved by


Tapan Pramanik
Manager, CMOS Reliability Engineering

## KEY FEATURES OF THE SERIES 54HC/74HC FAMILY

- LS speeds at CMOS power
- Operation over a 2 V to 6 V power supply range
- Output sink and source capability of 4 mA
- AC guarantees across the applicable temperature range


## HIGH SPEED (HC) CMOS DEVICE FABRICATION

High Speed CMOS wafer fabrication is designed to produce reliable, high performance devices which require minimum handling restrictions. At National Semiconductor, these objectives are achieved through the use of advanced materials, process innovations, and rigorous controls.
This high speed logic family represents an advanced 3.5 micron, single metal, polysilicon gate, oxide-isolated CNiOS process. This process makes use of advanced technologies, including extensive use of ion implantations to tightly control substrate profiles.
National's HC processing permits the fabrication of MOS transistors with threshold voltages on the order of one-half that of the more conventional metal gate process. Coupled with thinner gate oxides and self-aligning gates, these lower threshold voltages allow higher speed circuit operation with lower supply voltages. In addition, the threshold voltage distribution from run to run is much tighter, so that long term uniformity of device characteristics is assured.
Figure 1 represents the cross section of the HC process employed at National.


FIGURE 1. HCMOS Cross Section

## ACCELERATED LIFE TEST

Accelerated life testing at elevated temperatures is a principal method of simulating long-term operation within a short period of time. This method is particularly useful because it provides a means of accelerating time-to-failure of temperature sensitive failure mechanisms. As a result, data is gathered for failure rate predictions at any operating field ambient.
The following tests have been conducted at an ambient temperature of $125^{\circ} \mathrm{C}$ with devices biased at a maximum voltage of 5.5 volts. Complete functional and parametric testing to data sheet specifications is performed at reported data points.

## HIGH TEMPERATURE BIAS RELIABILITY TEST RESULTS $125^{\circ} \mathrm{C}$ OPERATION AT 5.5 VOLTS

CERDIP, GLASS SEALED HERMETIC DIP, J

| Device | Rel Lot \# | SS | 168 Hours | 500 Hours | 1000 Hours |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MM54HC04J | RBC71305 | 51 | $1(1)$ | 0 | 0 |
| MM54HC04J | RBC72012 | 360 | $1(2)$ | 0 | 0 |
| MM54HC139J | RBC72177 | 200 | 0 | 0 | Stopped |
| MM54HC164J | RBC72178 | 192 | 0 | 0 | Stopped |
| MM54HC00J | RBC72196 | 256 | 0 | 0 | 0 |
| MM54HC390J | RBC72223 | 189 | 0 | 0 | 0 |
| MM54HC393J | RBC72224 | 127 | 0 | 0 | 0 |
| MM54HC04J | RBC72346 | 324 | 0 | 0 | 0 |
| MM54HC174J | RBC72348 | 255 | 0 | 0 |  |

Actual Failure Rate $=2 / 1,757,664$ device-hours

$$
=0.11 \% \text { per } 1000 \mathrm{hrs} \text { at } 125^{\circ} \mathrm{C} .
$$

Notes: (1) Parametric Failure
(2) Gate Oxide Rupture

M DIP EPOXY MOLDED, $N$

| Device | Rel Lot \# | SS | 168 Hours | 500 Hours | 1000 Hours |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MM54HC04N | 72011 | 358 | 0 | 0 | 0 |
| MM54HC04N | 72064 | 384 | 0 | 0 | 0 |
| MM54HCO4N | 72065 | 384 | 0 | 0 | 0 |
| MM54HC00N | 72084 | 120 | 0 | 0 | 0 |
| MM54HC164N | 72142 | 256 | 0 | 0 | 0 |
| MM54HC688N | 72320 | 122 | 0 | 0 | 0 |
| MM54HC393N | 72339 | 104 | $1(1)$ | 0 | 0 |
| MM54HC390N | 72347 | 64 | 0 | 0 | 0 |
| MM54HC349N | 72349 | 108 | 0 | 0 |  |

Actual Failure Rate $=1 / 1,900,000$ device-hours

$$
=0.05 \% \text { per } 1000 \mathrm{hrs} \text { at } 125^{\circ} \mathrm{C} .
$$

Notes: (1) Parametric Failure
Quiescent current leakages were measured on molded pieces of two lots subjected to both HTOpL and T\&H. Measurements were conducted before and after testing. Results are listed in Table 1.

TABLE 1
Average lcc Shifts for Lots MM54HC04A RBC72064 and RBC72065 (Units In Nanoamps)

| Test | Leg | Ss | Average At <br> O Hours | Average At <br> 1000 Hours |
| :---: | :---: | :---: | :---: | :---: |
| HTOpL | A | 48 | 4 | 3 |
|  | B | 48 | 21 | 25 |
|  | C | 48 | 0 | 2 |
|  | D | 48 | 0 | 0 |
| T\&H | A | 48 | 2 | 19 |
|  | B | 48 | 17 | 12 |
|  | C | 48 | 16 | 14 |
|  | D | 48 | 18 | 18 |
| HTOpL | A | 48 | 0 | 0 |
|  | B | 48 | 0 | 0 |
|  | C | 48 | 0 | 0 |
| T\&H | A | 48 | 0 | 0 |
|  | B | 48 | 0 | 0 |

Threshold voltage measurements were also read before and after on one lot of cerdip and two lots of molded DIPs. Results are listed in Table 2.

TABLE 2
$V_{\mathbf{T}}$ Shifts After 1000 Hours Burn-In (Units In Volts)

| Lot | Leg | SS | Pre |  | Post |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | Avg. <br> $V_{T N}$ | Avg. <br> VTP | Avg. <br> $V_{T N}$ | Avg. <br> $V_{\text {TP }}$ |
| 72012,J | A | 48 | . 387 | . 579 | . 390 | . 580 |
|  | B | 48 | . 347 | . 570 | . 402 | . 580 |
|  | C | 48 | . 394 | . 570 | . 440 | . 580 |
|  | D | 48 | . 350 | . 567 | . 336 | . 580 |
| 72064,N | A | 48 | . 470 | . 580 | . 472 | . 570 |
|  | B | 48 | . 530 | . 580 | . 499 | . 571 |
|  | C | 48 | . 400 | . 527 | . 467 | . 570 |
|  | D | 48 | . 471 | . 519 | . 518 | . 575 |
| 72065,N | A | 48 | . 428 | . 580 | . 423 | . 572 |
|  | B | 48 | . 453 | . 579 | . 448 | . 570 |
|  | C | 48 | . 380 | . 529 | . 412 | . 570 |
|  | D | 48 | . 402 | . 526 | . 453 | . 572 |

## YRELIABILITY REPORT

## RESULTS

HC high temperature bias failure rates are calculated and derated at $85^{\circ} \mathrm{C}$ and $45^{\circ} \mathrm{C}$ operating environments for molded dual-inline packages. The Arrhenius relationship is employed to compute the equivalent derated failure rate using an activation energy of 1.0 eV . An average confidence limit of $60 \%$ is reported for these derated figures as seen in Table 3.

Table 3
High Temperature Operating Life Test $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$ Static

60\% Confidence Level

| Device | Lots | Qty | Dev. <br> Hours | \# Fail | $\lambda @$ <br> $\mathbf{1 2 5} \mathbf{C}$ | $\lambda @$ <br> $\mathbf{8 5} \mathbf{C}$ | $\lambda @$ <br> $\mathbf{4 5} \mathbf{C}$ |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Various | 9 | 1,900 | $1,900,000$ | 1 | 0.1032 | 0.0039 | $6.7100 \times 10^{-5}$ |

$\lambda=$ Failure Rate; \%/1000 Hours at Temperature.
(This data can be further extrapolated to lower temperatures using a 1.0 eV activation energy as illustrated in the failure rate versus temperature plot of Figure 2.)
$1000 /{ }^{\circ} \mathrm{K}$


FIGURE 2. Failure Rate vs Temperature

## TEMPERATURE HUMIDITY BIAS TEST (THB)

The steady state humidity test at $85^{\circ} \mathrm{C}$ and $85 \%$ relative humidity is the most common temperature/humidity test in use today. This is an accelerated test; that is, it involves stress levels considerably in excess of the field-use levels encountered by a device. The test is intended to trigger moisture-related failure mechanisms occurring over a period of months or years in the field. Results are seen below.

| Device | Rel Lot \# | SS | 168 Hours | $\mathbf{5 0 0}$ Hours | $\mathbf{1 0 0 0}$ Hours |
| :---: | :---: | :---: | :---: | :---: | :---: |
| MM54HC04N | RBC72011 | 340 | 0 | 0 | 0 |
| MM54HC04N | RBC72064 | 192 | 0 | 0 | 0 |
| MM54HC04N | RBC72065 | 192 | $1(1)$ | 0 | $1(1)$ |
| MM54HC00N | RBC72084 | 96 | 0 | $1(1)$ | 0 |
| MM54HC393N | RBC72339 | 95 | $2(1,2)$ | 0 | $1(3)$ |
| MM54HC04N | RBC73025 | 225 | 0 | 0 | 0 |
| MM54HC390N | RBC72347 | 48 | 0 | 0 | 0 |

Cumulative Percent Failures at $1000 \mathrm{Hrs}=6 / 1188=0.51 \%$
Note: 1. Parametric Failures
2. Continuity Failures
3. Functional Failure

## BIASED PRESSURE POT TEST

Another commonly used test is the "pressure cooker" test. This test is usually performed with devices in an operating mode while being exposed to saturated steam ( $100 \% \mathrm{RH}$ ). The most common condition is $115^{\circ} \mathrm{C}$. At saturation, this temperature corresponds to a water vapor pressure of 1489 mm Hg ( 28.8 psia). Due to its severity, this test is destructive to virtually all plastic packages. It creates failure mechanisms which would never be triggered at temperature and humidity extremes found in even the most severe application. For this reason, the test is limited to a relative few number of hours, and results are interpreted on a purely qualitative, comparative basis.

Biased Pressure Pot Test Results
$\mathrm{T}_{\mathrm{A}}=115^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.5 \mathrm{~V}$

| Device | Rel Lot \# | SS | 96 Hours | 192 Hours |
| :---: | :---: | :---: | :---: | :---: |
| MM54HC04N | RBC72064 | 75 | 0 | 0 |
| MM54HC04N | RBC72065 | 75 | 0 | 0 |
| MM54HC00N | RBC72084 | 75 | 0 | 0 |
| MM54HC04N | RBC73025 | 148 | 0 | 0 |
| MM54HC174N | RBC73024 | 54 | 0 | 1 |

## IMPROVED INPUT PROTECTION

The single most prevalent cause of "infant mortality" field failures in CMOS microcircuits is generally gate oxide damage. This can result from any transient voltage condition, such as electrostatic discharge (ESD), inductive spikes, etc. An improved input protection circuitry which takes full advantage of the HC silicon gate process has been carefully designed to reduce the susceptibility of these HC circuits to oxide ruptures due to large static voltages.
In conjunction with the input protection, the output parasitic diodes also protect the circuit from large static voltages occurring between any input, output, or supply pin.

## ZRELIABILITY REPORT

Figure 3 shows a schematic of the input protection network employed. The network consists of three elements: a polysilicon resistor, a diode connected to $\mathrm{V}_{\mathrm{CC}}$, and a distributed diode resistor connected to ground. This HC process utilizes the polyresistor to more effectively isolate the input diodes than the diode resistor used in metal gate CMOS. This resistor will slow down incoming transients and also helps to dissipate some of the energy. Connected to the resistor are the two diodes which clamp the input spike and prevent large voltages from appearing across the transistor. These diodes are larger than those used in metal gate CMOS, to enable greater current shunting and make them less susceptible to damage. The input network is ringed by $V_{C C}$ and ground diffusions, which prevent the substrate currents caused by these transients from affecting other circuitry.
The parasitic output diodes that isolate the output transistor drains from the substrate are also important in preventing damage. They clamp large voltages that appear across the output pins. These diodes are also ringed by $\mathrm{V}_{\mathrm{CC}}$ and ground diffusions to again shunt substrate currents, thus preventing damage to other parts of the circuit.


FIGURE 3. Input Protection Network

## HIGH SPEED LOGIC INPUT PROTECTION ZAP TEST

Input gates of twenty MM54HC00N were subjected to a high voltage ( $\mathrm{V}_{\mathrm{ZAP}}$ ) burst in order to test input protection circuits. The inputs under test were subjected to a voltage pulse from a 100 pF source charged to 1000 V and 2000 V respectively, according to the test circuit shown in Figure 4.


R1 = current limiting resistor; R2 $=\mathbf{1 . 5 k}$

Each input under test was subjected to a sequential $\mathrm{V}_{\text {ZAP }}$ accordingly:

| Positive | Negative |
| :---: | :---: |
| (1) $V_{D D}$ | Input |
| (2) Input | $V_{D D}$ |
| (3) Input | $V_{S S}$ |
| (4) $V_{S S}$ | Input |
| (5) Output | Input |
| (6) Input | Output |

$V_{\text {ZAP }}$ six times ( $6 \times$ ) for each condition. ZAP results appear in Table 4.

TABLE 4
$V_{\text {ZAP }}$ Test Results

|  | Condition 1 | Condition 2 |
| :---: | :---: | :---: |
| Voltage | 1000 V | 2000 V |
| Capacitance | 100 pF | 100 pF |
| Energy Discharged | $50 \mu \mathrm{~J}$ | $200 \mu \mathrm{~J}$ |
| Result | $0 / 20^{*}$ | $0 / 20^{*}$ |

*Input leakages equal to or less than 4 nA .

HIGH SPEED LOGIC HTOPL BUY-OFF
In addition to ongoing long-term reliability studies and audits, National does an initial 168 hours high temperature bias design buy-off on every single HC product type before it is released into production. The primary reason behind this program is to assure the capture of any design-related reliability problem which might pass through all electrical tests. Accelerated conditions are the same as previously mentioned, i.e., $\mathrm{T}_{\mathrm{A}}=125^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CC}}=5.5$ volts, burn-in time is 168 hours.

| Device | SS | Results at 168 Hours |
| :--- | :---: | :---: |
| MM74HC00N | 45 | 0 |
| MM74HC02N | 50 | 0 |
| MM74HC04N | 50 | 0 |
| MM74HCU04N | 50 | 0 |
| MM74HC08N | 49 | 0 |
| MM74HC10J | 50 | 0 |
| MM74HC11J | 50 | 0 |
| MM74HC14N | 48 | 0 |
| MM74HC73J | 50 | 0 |
| MM74HC76J | 50 | 0 |
| MM74HC86J | 50 | 0 |
| MM74HC107J | 50 | 0 |
| MM74HC112J | 40 | 0 |
| MM74HC113J | 50 | 0 |
| MM74HC139N | 45 | 0 |
| MM74HC147N | 50 | 0 |
| MM74HC151N | 50 | 0 |
| MM74HC160J | 50 | 0 |
| MM74HC161J | 50 | 0 |
| MM74HC164N | 45 | 0 |
| MM74HC174N | 45 | 0 |
| MM74HC192N | 50 | 0 |
| MM74HC193N | 49 | 0 |
| MM74HC242N | 50 | 0 |
| MM74HC251J | 50 | 0 |
| MM74HC253N | 50 | 0 |
| MM74HC259N | 50 | 0 |
| MM74HC266J | 50 | 0 |
| MM74HC390N | 49 | 0 |
| MM74HC393N | 50 | 0 |
| MM74HC688N | 50 | 0 |

## HANDLING AND TEST GUIDE

## Introduction

All CMOS low threshold devices are susceptible to damage by the electrostatic discharge (ESD) of energy through the devices. Although all CMOS devices have input protection networks which are effective in a large number of device-handling situations, they are not effective in $100 \%$ of the cases (please refer to specific devices in National's CMOS Databook).
In order to be totally safe, proper handling procedures must be used to eliminate damage and subsequent yield loss caused by static electrical charges. It is the purpose of this application guide to outline proper handling procedures for CMOS devices.

## General Handling Procedures

1. The leads of CMOS devices must be in contact with conductive material to avoid build-up of static charge. Containers used for transporting or storing CMOS components should be made of such material or lined with antistatic protection. Rails for handling and shipping MOS devices must be made of electrically conductive material or be made static-free by an appropriate surface coating. In no case will CMOS devices be inserted into polystyrene foam or other high dielectric materials. Any surface coating which is not at ground potential must not come in direct contact with device pins.
2. Devices must be packed in conductive containers, rails or envelopes for storing. In addition, devices must be kept at ground potential and should never come in contact with nonconductive plastics.
3. All electrical equipment must be hard-wired to ground. Soldering iron tips, metal parts of fixtures and tools, and all handling systems must be grounded.

## Cleaning

1. Devices should be cleaned by a solvent which will assure complete removal of foreign matter, flux, residual matter, etc., from the exterior of the package.
2. A static neutralizing ion blower should be used when manually cleaning devices or subassemblies with brushes.
3. All automatic cleaning should be grounded.
4. All cleaning baskets should be grounded.

## Assembly

1. Subassembly modules and printed circuit boards should be manufactured and handled using the same procedures as those described above for individual CMOS devices.
2. CMOS parts should be the last to be inserted into printed circuit boards or systems so as to avoid overhandling.
3. Circuit boards containing CMOS devices which are being transported between work stations and test areas should be contained in antistatic material or have all board terminals shorted together using a conductive shorting bar. Only handling trays of conductive material should be used.
4. All automatic insertion equipment, solder machines, metallic parts of conveyor systems, and soldering irons should be grounded.

Note: These precautions should be taken until the subassembly is inserted into the complete system in which the proper voltages are applied. Subassemblies should never be constructed, fixtured, stored, or transported in polystyrene or any other high dielectric materials.

## General Operating Procedures

The National CMOS product line is comprised of many different device types for a variety of applications. The following operating procedures apply in a general sense to all CMOS devices, but reference to device specification sheets is still necessary to assure correct operating values.
A. Before making any physical connections or applying any external signal sources, be sure that all power supplies are off. Be sure, also, to observe proper static ground conditions.
B. Power supplies should be turned up slowly to the necessary voltages so as to avoid rapid supply changes.
C. After power supplies have been turned on, apply external input signals.

Note: Failure to perform the power-on procedure in this order can result in damage to CMOS circuitry.
D. To power down, remove input signals, then turn power supplies off slowly.
E. If CMOS devices are operated at an elevated environmental temperature, allow devices to reach room temperature before they are powered down.
F. Do not leave inputs to any CMOS device unused. For NAND gates, the unused inputs should be tied to $V_{D D}$; unused inputs to NOR gates should be tied to ground.

## Testing

1. Use grounded metallic fixtures where possible. Any surface that is not at ground potential should not come into direct contact with device pins.
2. Use a static-neutralizing ion air blower when running automatic handlers. Use conductive handling trays when transferring devices.
3. Do not insert devices or boards with power turned on.
4. Ensure that AC signals do not cause excessive current leakage.

## Electrical Fallure Modes Caused by Improper Handling

If proper handling techniques are not followed, the generation of static electrical discharges may damage the CMOS devices, resulting in inoperable or degraded parts. Typical failure modes are:
a. Shorted or open gates
b. Shorted input protection diodes
c. Open metal paths in the device input circuitry
d. Degraded device characteristics

The presence of these failure modes can be detected easily using a transistor curve tracer.

Section 8
Ordering and Package Information

All dimensions in inches (millimeters)


NS Package J14A


NS Package J16A


NS Package J18A




NS Package N20A


NS Package N24C


National Semiconductor Corporation
2900 Semicondúctor Drive
Santa Clara, California 95051
Tel: (408) 721-5000
TWX: (910) $339-9240$

## Electronica NSC de Mexico SA

Hegel No. 153-204
Mexico 5 D.F. Mexico
Tel: (905) 531-1689, 531-0569, 531-8204
Telex: 017-73559

## National Semiconductores

Do Brasil Ltda.
Avda Brigadeiro Faria Lima 830
8 ANDAR
01452 Sao Paulo. Brasil
Tel: 212-1181
Telex: 1131931 NSBR


National Semiconductor GmbH
Furstenriederstrasse Nr. 5
D-8000 Munchen 21
West Germany
Tel: (089) 560 12-0
Telex: 522772
National Semiconductor (UK) Ltd.
301 Harpur Centre
Horne Lane
Bedford MK40 1TR
United Kingdom
Tel: 0234-47147
Telex: 826209
National Semiconductor Benelux
Ave. Charles Quint 545
B-1080 Bruxelles
Belgium
Tel: (02) 4661807
Telex: 61007
National Semiconductor (UK) Ltd.
1, Bianco Lunos Alle
DK-1868 Copenhagen V
Denmark
Tel: (01) 213211
Telex: 15179
National Semiconductor
Expansion 10000
28, Rue de la Redoute
F. 92260 Fontenay-aux-Roses

France
Tel: (01) 660-8140
Telex: 250956
National Semiconductor S.p.A.
Via Solferino 19
20121 Milano
Italy
Tel: (02) 345-2046/7/8/9
Telex: 332835
National Semiconductor AB
Box 2016
Stensätravägen $4 / 11$ TR
S-12702 Skaerholmen
Sweden
Tel: (08) 970190
Telex: 10731
National Semiconductor
Calle Nunez Morgado 9
(Esc. Dcha. 1-A)
E-Madrid 16
Spain
Tel: (01) 733-2954/733-2958
Telex: 46133
National Semiconductor Switzerland
Alte Winterhurerstrasse 53
Postfach 567
CH-8304 Wallisellen-Zurich
Tel: (01) 830-2727
Telex: 59000

## National Semiconductor

Pasilanraitio 6C
SF-00240 Helsinki 24
Finland
Tel: (90) 140344
Telex: 124854
NS Japan K.K.
POB 4152 Shinjuku Center Building
1-25-1 Nishishinjuku, Shinjuku-ku
Tokyo 160, Japan
Tel: (03) 349-0811
Telex: 232-2015 NSCJ.J
National Semiconductor (Hong Kong) Ltd.
1st Floor
Cheung Kong Electronic Bldg.
4 Hing Yip Street
Kwun Tong
Kowloon, Hong Kong
Tel: 3-899235
Telex: 43866 NSEHK HX
Cable: NATSEMI HX
NS Electronics Pty. Ltd.
Cnr. Stud Rd. \& Mtn. Highway
Bayswater, Victoria 3153
Australia
Tel: 03-729-6333
Telex: 32096
National Semiconductor (PTE) Ltd.
10th Floor
Pub Building, Devonshire Wing
Somerset Road
Singapore 0923
Tel: 652700047
Telex: NAT SEMI RS 21402
National Semiconductor (Far East) Ltd.
Taiwan Branch
P.O. Box 68-332 Taipei

3rd Fir. Apollo Bldg. No. 281-7
Chung HSIAO E. Rd., Sec. 4
Taipei, Taiwan R.O.C.
Tel: 7310393-4, 7310465-6
Telex: 22837 NSTW
Cable: NSTW TAIPEI
National Semiconductor (HK) Ltd.
Korea Liaison Office
6th Floor, Kunwon Bldg.
2.1 GA Mookjung-Dong

Choong-Ku, Seoul
C.P.O. Box 7941 Seoul

Tel: 267-9473
Telex: K24942


[^0]:    $H=$ high level, $L=$ low level

[^1]:    $H=$ High Level
    L = Low Level
    $\uparrow=$ Transition from Low to High
    $\downarrow=$ Transition from High to Low
    $\Omega=$ One High Level Pulse
    $\tau=$ One Low Level Pulse
    $X=$ Irrelevant

[^2]:    $H=$ High Level，L＝Low Level

[^3]:    Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
    Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

[^4]:    Note 5：$C_{P D}$ determines the no load dynamic power consumption，$P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$ ，and the no load dynamic current consumption， $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
    Note 6：Refer to Section 1 for Typical MM54／74HC AC Switching Waveforms and Test Circuits．

[^5]:    Note 5: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

[^6]:    $H=$ high level, $L=$ low level, $X=$ irrelevant

[^7]:    * $\overline{\mathrm{G} 2}=\mathrm{G} 2 \mathrm{~A}+\mathrm{G} 2 \mathrm{~B}$
    $H=$ high level, $L=$ low level, $X=$ don't care

[^8]:    $H=$ High Logic Level，$L=$ Low Logic Level，$X=$ Irrelevant

[^9]:    $H=$ High Level, $L=$ Low Level, $X=$ irrelevant

[^10]:    $H=$ High Level (steady state), L = Low Level (steady state)
    $X=$ Irrelevant (any input, including transitions)
    $\uparrow=$ Transition from low to high level
    $\mathrm{Q}_{\mathrm{A} 0}, \mathrm{Q}_{\mathrm{B} 0}, \mathrm{Q}_{\mathrm{HO}}=$ The level of $\mathrm{Q}_{\mathrm{A}}, \mathrm{Q}_{\mathrm{B}}$, or $\mathrm{Q}_{\mathrm{H}}$, respectively, before the indicated steady-state input conditions were established.
    $\mathrm{Q}_{\mathrm{AN}}, \mathrm{Q}_{\mathrm{GN}}=$ The level of $\mathrm{Q}_{\mathrm{A}}$ or $\mathrm{Q}_{\mathrm{G}}$ before the most recent $\uparrow$ transition of the clock; indicates a one-bit shift.

[^11]:    Note 5：$C_{P D}$ determines the no load dynamic power consumption，$P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$ ，and the no load dynamic current consumption， $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
    Note 6：Refer to Section 1 for Typical MM54／74 HC AC Switching Waveforms and Test Circuits．

[^12]:    *Each bit is shifted to the next more significant position.

[^13]:    Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
    Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

[^14]:    Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
    Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

[^15]:    $H=$ high level, $L=$ low level, $Z=$ high impedance

[^16]:    Select inputs A and B are common to both sections.

[^17]:    $H=$ high level, $L=$ low level, $X=$ irrelevant, $Z=$ high impedance, (off)

[^18]:    $H=$ high level, $L=$ low level

[^19]:    $H=$ High Level, $L=$ Low Level
    Note input conditions at A1, B1, A2, B2, and C0 are used to determine outputs $\Sigma 1$ and $\Sigma 2$ and the value of the internal carry C 2 . The values at $\mathrm{C} 2, \mathrm{~A} 3, \mathrm{~B} 3, \mathrm{~A} 4$, and $\mathrm{B4}$ are then used to determine outputs $\Sigma 3, \Sigma 4$, and C 4

[^20]:    Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption,

[^21]:    $H=$ high level (steady state)
    $L=$ low level (steady state)
    $X=$ irrelevant (any input, including transitions)
    $Z=$ high-impedance state (off state)
    $\uparrow=$ transition from low to high level
    DO...D7 = the level steady-state inputs at inputs D0 through D7, respectively, at the time of the low-to-high clock transition in the case of 'HC356
    $D 0_{n} \ldots D 7_{n}=$ the level of steady state inputs at inputs D0 through D7,
    respectively, before the most recent low-to-high transition of data control or clock.
    $\dagger$ This column shows the input address set-up with $\overline{\mathrm{SC}}$ low.

[^22]:    Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
    Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

[^23]:    Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+l_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
    Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

[^24]:    Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2} f+I_{C C} V_{C C}$, and the no load dynamic current consumption, $I_{S}=C_{P D} V_{C C} f+I_{C C}$.
    Note 6: Refer to Section 1 for Typical MM54/74HC AC Switching Waveforms and Test Circuits.

[^25]:    $H=$ high level, $L=$ low level
    $Q_{0}=$ level of output before steady-state input conditions were established.
    Z $=$ high impedance

[^26]:    Note 5: $C_{P D}$ determines the no load dynamic power consumption, $P_{D}=C_{P D} V_{C C}{ }^{2}+l_{C C} V_{C C}$, and the no load dynamic current consumption,

[^27]:    $H=$ High Level, $L=$ Low Level
    X = Don't Care
    $\uparrow=$ Transition from low-to-high
    $Z=$ High Impedance State
    $Q_{0}=$ The level of the output before steady state Input conditions were established

[^28]:    H = High Level, L = Low Level
    X = Don't Care
    $\uparrow=$ Transition from low-to-high
    Z $=$ High impedance state
    $Q_{0}=$ The level of the output before steady state input conditions were established

[^29]:    *Partial truth table to show logic operation for representative input values

[^30]:    * $\overline{\mathrm{G} 2}=\overline{\mathrm{G} 2 \mathrm{~A}}+\overline{\mathrm{G} 2 \mathrm{~B}}$

[^31]:    $H=$ high level, $L=$ low level, $Z=$ high impedance

