

# MOTOROLA



# **MEMORY DATA**



| 1        | Selector Guide and Cross Reference  |
|----------|-------------------------------------|
| 2        | MOS Dynamic RAMs                    |
| 3        | General MOS Static RAMs             |
| 4        | CMOS Fast Static RAMs               |
| 5        | Special Application MOS Static RAMs |
| <b>6</b> | MOS EEPROM                          |
| 7        | MECL Memories                       |
| 8        | Military Products                   |
| 9        | Reliability Information             |
| 10       | Applications Information            |
| 11       | Mechanical Data                     |

# **DATA CLASSIFICATION**

# **Product Preview**

This heading on a data sheet indicates that the device is in the formative stages or in design (under development). The disclaimer at the bottom of the first page reads: "This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice."

# Advance Information

This heading on a data sheet indicates that the device is in sampling, preproduction, or first production stages. The disclaimer at the bottom of the first page reads: "This document contains information on a new product. Specifications and information herein are subject to change without notice."

# Fully Released

A fully released data sheet contains neither a classification heading nor a disclaimer at the bottom of the first page. This document contains information on a product in full production. Guaranteed limits will not be changed without written notice to your local Motorola Semiconductor Sales Office.



# **MEMORIES**

Prepared by Technical Information Center

Motorola has developed a broad range of reliable memories for virtually any digital data processing system application. Complete specifications for the individual circuits are provided in the form of data sheets. In addition, a selector guide is included to simplify the task of choosing the best combination of circuits for optimum system architecture.

New Motorola memories are being introduced continually. For the latest releases, and additional technical information or pricing, contact your nearest authorized Motorola distributor or Motorola sales office.

Motorola reserves the right to make changes without further notice to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others. Motorola products are not authorized for use as components in life support devices or systems intended for surgical implant into the body or intended to support or sustain life. Buyer agrees to notify Motorola of any such intended end use whereupon Motorola shall determine availability and suitability of its product or products for the use intended. Motorola and @ are registered trademarks of Motorola, Inc. Motorola, Inc. is an Equal Employment Opportunity/Affirmative Action Employer.

Series F © MOTOROLA INC., 1989 Previous Edition © 1988 "All Rights Reserved"

# **CONTENTS**

|                   |                                                                                | Page  |
|-------------------|--------------------------------------------------------------------------------|-------|
| Alphanumeric Inde | ex                                                                             | viii  |
| CHAPTER 1         |                                                                                |       |
|                   |                                                                                | 1-2   |
|                   |                                                                                |       |
| Oross Hererene    | * *************************************                                        | 1-5   |
| CHAPTER 2-MC      | OS DYNAMIC RAMs                                                                |       |
| MCM6256B          | 256K × 1, 100/120/150 ns, Page Mode, NMOS                                      | 2-3   |
| MCM6257B          | 256K × 1, 100/120/150 ns, Nibble Mode, NMOS                                    | 2-15  |
| MCM41464A         | 64K × 4, 100/120/150 ns, Page Mode, NMOS                                       |       |
| MCM511000A,       | 1M×1, 70/80/100 ns, Page Mode, CMOS                                            | 2-39  |
| MCM51L1000A       | 1M×1, 70/80/100 ns, Page Mode, CMOS, Lower Power                               | 2-39  |
| MCM511001A        | 1M×1, 70/80/100 ns, Nibble Mode, CMOS                                          | 2-54  |
| MCM511002A        | 1M×1, 70/80/100 ns, Static Column, CMOS                                        | 2-69  |
| MCM514256A,       | 256K × 4, 70/80/100 ns, Fast Page Mode, CMOS                                   | 2-84  |
| MCM51L4256A       | 256K × 4, 70/80/100 ns, Fast Page Mode, CMOS, Lower Power                      | 2-84  |
| MCM514258A        | 256K × 4, 70/80/100 ns, Static Column, CMOS                                    | 2-99  |
| MCM81000          | 1M×8 DRAM Module, 80/100 ns, Fast Page Mode, CMOS                              |       |
| MCM91000          | 1M×9 DRAM Module, 80/100 ns, Fast Page Mode, CMOS                              | 2-116 |
| CHAPTER 3—GE      | NERAL MOS STATIC RAMs                                                          |       |
| MCM2018A          | 2K × 8, 35/45 ns, NMOS                                                         | 3-3   |
| MCM6064,          | 8K × 8, 100/120 ns, CMOS                                                       |       |
| MCM60L64          | 8K × 8, 100/120 ns, CMOS, Lower Power                                          |       |
| MCM60256,         | 32K × 8, 85/100/120 ns, CMOS                                                   |       |
| MCM60L256         | 32K × 8, 85/100/120 ns, CMOS, Lower Power                                      |       |
| MCM60256APC       | 32K × 8, 100 ns, CMOS, Industrial Temperature Range                            |       |
|                   |                                                                                |       |
| CHAPTER 4-CM      | IOS FAST STATIC RAMs                                                           |       |
| MCM1423           | 4K × 4, 40 ns, Equivalent to IMS1423                                           | 4-3   |
| MCM6164,          | $8K \times 8$ , $45/55$ ns, $\overline{E1}$ , $E2$ , and $\overline{G}$ Inputs | 4-8   |
| MCM61L64          | 8K × 8, 45/55 ns, Lower Power                                                  | 4-8   |
| MCM6164C          | 8K × 8, 55/70 ns, -40 to 85°C                                                  | 4-16  |
| MCM6168           | 4K×4, 45/55/70 ns                                                              | 4-24  |
| MCM6205-20        | 32K × 9, 20/25 ns, Output Enable                                               | 4-29  |
| MCM6206           | 32K × 8, 35/45 ns, Output Enable                                               | 4-30  |
| MCM6206-20        | 32K × 8, 20/25 ns, Output Enable                                               |       |
| MCM6207           | 256K × 1, 20/25 ns, Separate Input and Output Pins                             | 4-36  |
| MCM6208           | 64K×4, 20/25 ns                                                                |       |
| MCM6209           | 64K × 4, 20/25 ns, Output Enable                                               |       |
| MCM6226-30        | 128K × 8, 30 ns, Output Enable                                                 | 4-46  |
| MCM6228-25        | 256K × 4. 25 ns. Output Enable                                                 | 4-47  |

# **CONTENTS (Continued)**

|             |                                                                       | Page  |
|-------------|-----------------------------------------------------------------------|-------|
| MCM6264     | 8K×8, 30/35/45/55 ns, Output Enable                                   | 4-48  |
| MCM6264-25  | 8K × 8, 25 ns, Output Enable                                          |       |
| MCM6268     | 4K × 4, 25/35/45/55 ns                                                |       |
| MCM6268-20  | 4K × 4, 20 ns                                                         |       |
| MCM6269     | 4K × 4, 25/35 ns, Fast Chip Select                                    |       |
| MCM6270     | 4K × 4, 20/25/35 ns, Output Enable                                    | 4-68  |
| MCM6287     | 64K × 1, 25/35 ns, Separate Input and Output Pins                     | 4-73  |
| MCM6287-15  | 64K × 1, 15 ns, Separate Input and Output Pins                        | 4-81  |
| MCM6287-20  | 64K × 1, 20 ns, Separate Input and Output Pins                        | 4-81  |
| MCM6288     | 16K × 4, 25/30/35/45 ns                                               | 4-86  |
| MCM6288-15  | 16K×4, 15 ns                                                          | 4-91  |
| MCM6288-20  | 16K × 4, 20 ns                                                        |       |
| MCM6290     | 16K × 4, 25/30/35/45 ns, Output Enable                                | 4-86  |
| MCM6290-15  | 16K × 4, 15 ns, Output Enable                                         | 4-91  |
| MCM6290-20  | 16K × 4, 20 ns, Output Enable                                         | 4-96  |
|             |                                                                       |       |
|             | PECIAL APPLICATION MOS STATIC RAMS                                    |       |
| MCM68HC34   | Dual-Port RAM                                                         |       |
| MCM4180     | 4K × 4, 22/25/30 ns, Cache Tag                                        |       |
| MCM4180-20  | 4K × 4, 20 ns, Cache Tag                                              |       |
| MCM6292     | 16K × 4, 25/30/35 ns, Synchronous, Transparent Outputs                |       |
| MCM6293     | 16K × 4, 20/25/30 ns, Synchronous, Output Registers                   |       |
| MCM6294     | 16K × 4, 20/25/30 ns, Synchronous, Output Registers and Output        |       |
|             | Enable                                                                | 5-41  |
| MCM6295     | 16K × 4, 25/30/35 ns, Synchronous, Transparent Outputs and            |       |
|             | Output Enable                                                         |       |
| MCM62350    | 4K × 4, 22/25/30 ns, Cache Tag                                        |       |
| MCM62350-20 | 4K × 4, 20 ns, Cache Tag                                              |       |
| MCM62351    | 4K × 4, 22/25/30 ns, Cache Tag                                        |       |
| MCM62351-20 | 4K × 4, 20 ns, Cache Tag                                              |       |
| MCM62963    | 4K × 10, 20/25/30 ns, Synchronous, Output Registers                   |       |
| MCM62964    | 4K × 10, 20/25/30 ns, Synchronous, Output Registers and Output Enable |       |
| MCM62965    | 4K × 10, 25/30/35 ns, Synchronous, Transparent Outputs and            |       |
|             | Output Enable                                                         |       |
| MCM62973    | 4K × 12, 20/25/30 ns, Synchronous, Output Registers                   | 5-110 |
| MCM62974    | 4K × 12, 20/25/30 ns, Synchronous, Output Registers and Output        |       |
| •           | Enable                                                                | 5-115 |
| MCM62975    | 4K × 12, 25/30/35 ns, Synchronous, Transparent Outputs and            |       |
|             | Output Enable                                                         | 5-119 |
|             |                                                                       |       |
| CHAPTER 6-M |                                                                       |       |
| MCM2814     | 256×8                                                                 | 6-3   |

# **CONTENTS** (Continued)

|                 |                                                                | Page  |
|-----------------|----------------------------------------------------------------|-------|
| CHAPTER 7-MI    | FCI MEMORIES                                                   |       |
| MC10H145        | 16×4 Register File, 6 ns                                       | 7-3   |
| MC10H155        | 8×2 Content Addressable                                        |       |
| MCM10139        | 32×8 PROM, 20 ns                                               |       |
| MCM10143        | 8×2 Multiport Register File, 15.3 ns                           |       |
| MCM10144        | 256×1 RAM, 26 ns                                               |       |
| MCM10145        | 16×4 Register File, 15 ns                                      |       |
| MCM10146        | 1024×1 RAM, 29 ns                                              |       |
| MCM10147        | 128×1 RAM, 15 ns                                               |       |
| MCM10148        | 64×1 RAM, 15 ns                                                |       |
| MCM10149*10     | 256×4 PROM, 10 ns                                              |       |
| MCM10149*25     | 256×4 PROM, 25 ns                                              |       |
| MCM10152        | 256×1 RAM, 15 ns                                               |       |
|                 |                                                                | , .0  |
|                 | LITARY CMOS PRODUCTS                                           |       |
| Military 4180   | 4K × 4 CMOS Cache Tag, 35/45 ns                                |       |
| Military 6164   | 8K × 8 CMOS SRAM, 55/70 ns                                     |       |
| Military 6168   | 4K×4 CMOS SRAM, 55/70 ns                                       |       |
| Military 6206   | 32K × 8 CMOS SRAM, 45/55/70/100 ns                             |       |
| Military 6268   | 4K×4 CMOS SRAM, 35/45 ns                                       |       |
| Military 6287   | 64K×1 CMOS SRAM, 35/45 ns                                      |       |
| Military 6288   | 16K×4 CMOS SRAM, 35/45 ns                                      |       |
| Military 93415  | 1024 × 1 TTL RAM, 60 ns, Open Collector                        |       |
| Military 93422, | 256×4 TTL RAM, 60 ns                                           |       |
| 93L422,         | 256×4 TTL RAM, 75 ns                                           |       |
| 93L422A         | 256×4 TTL RAM, 55 ns                                           |       |
| Military 93425  | 1024×1 TTL RAM, 60 ns                                          | 8-41  |
| CHAPTER 9-RE    | LIABILITY INFORMATION                                          | 9-1   |
| CHAPTER 10-A    | PPLICATIONS INFORMATION                                        |       |
| DRAMs           |                                                                |       |
| DRAM Ref        | resh Modes (AN987)                                             | 10-2  |
| Page, Nibb      | le, and Static Column Modes: High-Speed, Serial-Access Options |       |
| on 1M-B         | it + DRAMs (AN986)                                             | 10-4  |
| Fast Static RAN |                                                                |       |
| Avoiding B      | us Contention in Fast Access RAM Designs (AN971)               | 10-8  |
|                 | ata Errors with Fast Static RAMs (AN973)                       |       |
|                 | tion Static RAMs                                               |       |
| 25 MHz Lo       | gical Cache for an MC68020 (AN984)                             | 10-15 |
| Designing a     | a Cache for a Fast Processor (AR270)                           | 10-29 |
|                 | System Performance Using Synchronous SRAMs (AR260)             |       |
|                 | ency System Operation Using Synchronous SRAMs (AR258)          |       |
| Motorola's      | Radical SRAM Design Speeds Systems 40% (AR256)                 | 10-46 |
| CHAPTER 11. M   | IECHANICAL DATA                                                |       |
|                 | mensions                                                       | 11-2  |
|                 | Reel Data for Surface Mount Devices                            |       |

MOTOROLA MEMORY DATA

# **ALPHANUMERIC INDEX**

| Device<br>Number | Function                                                                       | Page<br>Number |
|------------------|--------------------------------------------------------------------------------|----------------|
| MC10H145         | 16×4 Register File, 6 ns                                                       | 7-3            |
| MC10H155         | 8×2 Content Addressable                                                        | 7-6            |
| MCM10139         | 32×8 PROM, 20 ns                                                               | 7-11           |
| MCM10143         | 8×2 Multiport Register File, 15.3 ns                                           | 7-16           |
| MCM10144         | 256×1 RAM, 26 ns                                                               | 7-20           |
| MCM10145         | 16 × 4 Register File, 15 ns                                                    | 7-24           |
| MCM10146         | 1024×1 RAM, 29 ns                                                              | 7-18           |
| MCM10147         | 128×1 RAM, 15 ns                                                               | 7-32           |
| MCM10148         | 64×1 RAM, 15 ns                                                                | 7-36           |
| MCM10149*10      | 256×4 PROM, 10 ns                                                              | 7-38           |
| MCM10149*25      | 256 × 4 PROM, 25 ns                                                            | 7-42           |
| MCM10152         | 256×1 RAM, 15 ns                                                               | 7-45           |
| MCM1423          | 4K × 4, 40 ns, Equivalent to IMS1423                                           | 4-3            |
| MCM2018A         | 2K × 8, 35/45 ns, NMOS                                                         | 3-3            |
| MCM2814          | 256×8                                                                          | 6-3            |
| MCM41464A        | 64K × 4, 100/120/150 ns, Page Mode, NMOS                                       |                |
| MCM4180          | 4K × 4, 22/25/30 ns, Cache Tag                                                 | 5-11           |
| MCM4180-20       | 4K × 4, 20 ns, Cache Tag                                                       | 5-18           |
| MCM51L1000A      | 1M×1, 70/80/100 ns, Page Mode, CMOS, Lower Power                               | 2-39           |
| MCM511000A       | 1M×1, 70/80/100 ns, Page Mode, CMOS                                            |                |
| MCM511001A       | 1M×1, 70/80/100 ns, Nibble Mode, CMOS                                          |                |
| MCM511001A       | 1M×1, 70/80/100 ns, Static Column, CMOS                                        | 2-69           |
| MCM51L4256A      | 256K × 4, 70/80/100 ns, Fast Page Mode, CMOS, Lower                            |                |
|                  | Power                                                                          | 2-84           |
| MCM514256A       | 256K × 4, 70/80/100 ns, Fast Page Mode, CMOS                                   | 2-84           |
| MCM514258A       | 256K × 4, 70/80/100 ns, Static Column, CMOS                                    | 2-99           |
| MCM60L64         | 8K×8, 100/120 ns, CMOS, Lower Power                                            | 3-8            |
| MCM6064          | 8K×8, 100/120 ns, CMOS                                                         |                |
| MCM60L256        | 32K × 8, 85/100/120 ns, CMOS, Lower Power                                      |                |
| MCM60256         | 32K × 8, 85/100/120 ns, CMOS                                                   | 3-14           |
| MCM60256APC      | 32K × 8, 100 ns, CMOS, Industrial Temperature Range                            | 3-22           |
| MCM61L64         | 8K × 8, 45/55 ns, Lower Power                                                  |                |
| MCM6164          | $8K \times 8$ , $45/55$ ns, $\overline{E1}$ , $E2$ , and $\overline{G}$ Inputs |                |
| MCM6164C         | 8K × 8, 55/70 ns, -40 to 85°C                                                  |                |
| MCM6168          | 4K × 4, 45/55/70 ns                                                            |                |
| MCM6205-20       | 32K×9, 20/25 ns, Output Enable                                                 |                |
| MCM6206          | 32K × 8, 35/45 ns, Output Enable                                               |                |
| MCM6206-20       | 32K × 8, 20/25 ns, Output Enable                                               |                |
| MCM6207          | 256K × 1, 20/25 ns, Separate Input and Output Pins                             |                |
| MCM6208          | 64K × 4, 20/25 ns                                                              |                |
| MCM6209          | 64K × 4, 20/25 ns, Output Enable                                               |                |
| MCM6226-30       | 128K × 8, 30 ns, Output Enable                                                 |                |
| MCM6228-25       | 256K × 4, 25 ns, Output Enable                                                 |                |
|                  | , , ;, <del></del>                                                             |                |

# **ALPHANUMERIC INDEX (Continued)**

| Device        |                                                            | Page   |
|---------------|------------------------------------------------------------|--------|
| Number        | Function                                                   | Number |
| MCM62350-20   | 4K × 4, 20 ns, Cache Tag                                   | 5-67   |
| MCM62351      | 4K × 4, 22/25/30 ns, Cache Tag                             | 5-77   |
| MCM62351-20   | 4K × 4, 20 ns, Cache Tag                                   |        |
| MCM6256B      | 256K × 1, 100/120/150 ns, Page Mode, NMOS                  |        |
| MCM6257B      | 256K × 1, 100/120/150 ns, Nibble Mode, NMOS                |        |
| MCM6264       | 8K × 8, 30/35/45/55 ns, Output Enable                      |        |
| MCM6264-25    | 8K × 8, 25 ns, Output Enable                               |        |
| MCM6268       | 4K × 4, 25/35/45/55 ns                                     |        |
| MCM6268-20    | 4K × 4, 20 ns                                              |        |
| MCM6269       | 4K × 4, 25/35 ns, Fast Chip Select                         |        |
| MCM6270       | 4K × 4, 20/25/35 ns, Output Enable                         |        |
| MCM6287       | 64K × 1, 25/35 ns, Separate Input and Output Pins          |        |
| MCM6287-15    | 64K × 1, 15 ns, Separate Input and Output Pins             |        |
| MCM6287-20    | 64K × 1, 20 ns, Separate Input and Output Pins             |        |
| MCM6288       | 16K × 4, 25/30/35/45 ns                                    |        |
| MCM6288-15    |                                                            |        |
|               | 16K × 4, 15 ns                                             |        |
| MCM6288-20    | 16K × 4, 20 ns                                             |        |
| MCM6290       | 16K × 4, 25/30/35/45 ns, Output Enable                     |        |
| MCM6290-15    | 16K × 4, 15 ns, Output Enable                              |        |
| MCM6290-20    | 16K × 4, 20 ns, Output Enable                              |        |
| MCM6292       | 16K × 4, 25/30/35 ns, Synchronous, Transparent Outputs     |        |
| MCM6293       | 16K × 4, 20/25/30 ns, Synchronous, Output Registers        | 5-33   |
| MCM6294       | 16K × 4, 20/25/30 ns, Synchronous, Output Registers and    |        |
|               | Output Enable                                              |        |
| MCM6295       | 16K × 4, 25/30/35 ns, Synchronous, Transparent Outputs and |        |
|               | Output Enable                                              |        |
| MCM62350      | 4K × 4, 22/25/30 ns, Cache Tag                             |        |
| MCM62350-20   | 4K×4, 20 ns, Cache Tag                                     |        |
| MCM62351      | 4K × 4, 22/25/30 ns, Cache Tag                             | 5-77   |
| MCM62351-20   | 4K × 4, 20 ns, Cache Tag                                   |        |
| MCM62963      | 4K × 10, 20/25/30 ns, Synchronous, Output Registers        | 5-97   |
| MCM62964      | 4K × 10, 20/25/30 ns, Synchronous, Output Registers and    |        |
|               | Output Enable                                              | 5-102  |
| MCM62965      | 4K × 10, 25/30/35 ns, Synchronous, Transparent Outputs and |        |
|               | Output Enable                                              | 5-106  |
| MCM62973      | 4K × 12, 20/25/30 ns, Synchronous, Output Registers        | 5-110  |
| MCM62974      | 4K × 12, 20/25/30 ns, Synchronous, Output Registers and    |        |
|               | Output Enable                                              | 5-115  |
| MCM62975      | 4K × 12, 25/30/35 ns, Synchronous, Transparent Outputs and |        |
|               | Output Enable                                              | 5-119  |
| MCM68HC34     | Dual-Port RAM                                              | 5-3    |
| MCM81000      | 1M×8 DRAM Module, 80/100 ns, Fast Page Mode, CMOS          | 2-114  |
| MCM91000      | 1M×9 DRAM Module, 80/100 ns, Fast Page Mode, CMOS          |        |
| B.4111. 4400  | 444.0400.0.1. T05/45                                       | 0.0    |
| Military 4180 | 4K × 4 CMOS Cache Tag, 35/45 ns                            |        |
| Military 6164 | 8K×8 CMOS SRAM, 55/70 ns                                   |        |
| Military 6168 | 4K×4 CMOS SRAM, 55/70 ns                                   |        |
| Military 6206 | 32K×8 CMOS SRAM, 45/55/70/100 ns                           | 8-15   |

# **ALPHANUMERIC INDEX (Continued)**

| Device<br>Number | Function                                | Page<br>Number |
|------------------|-----------------------------------------|----------------|
| Military 6268    | 4K×4 CMOS SRAM, 35/45 ns                | 8-17           |
| Military 6287    | 64K×1 CMOS SRAM, 35/45 ns               |                |
| Military 6288    | 16K×4 CMOS SRAM, 35/45 ns               |                |
| Military 93415   | 1024 × 1 TTL RAM, 60 ns, Open Collector |                |
| Military 93422,  | 256 × 4 TTL RAM, 60 ns                  |                |
| 93L422,          | 256×4 TTL RAM, 75 ns                    |                |
| 93L422A          | 256×4 TTL RAM, 55 ns                    |                |
| Military 93425   | 1024×1 TTL RAM, 60 ns                   |                |

# Selector Guide and Cross Reference

| Selector Guide . |  |  |  |  |  |  |  |  |  |  |  | 1. | -2 |  |
|------------------|--|--|--|--|--|--|--|--|--|--|--|----|----|--|
| Cross Reference  |  |  |  |  |  |  |  |  |  |  |  | 1. | Į  |  |

# MOS/CMOS

# MOS/CMOS Dynamic RAMs

(+5 V, 0 to 70°C)

| Organization | Part Number                              | Access Time (ns max) | Pins       |
|--------------|------------------------------------------|----------------------|------------|
| 64K×4        | MCM41464AP10 (P)                         | 100                  | 18         |
|              | MCM41464AP12 (P)                         | 120                  | 18         |
|              | MCM41464AP15 (P)                         | c√ 150               | 18         |
| 256K×1       | MCM6256BP10 (R)                          | 100                  | 16         |
|              | MCM6256BP12 (P)                          | 120                  | 16         |
|              | MCM6256BP15 (P)                          | 150                  | 16         |
|              | MCM6257BP10 (N)                          | 100                  | 16         |
|              | MCM6257BP12 (N)                          | 120                  | 16         |
|              | MCM6257BP15 (N)                          | 150                  | 16         |
| 256K×4       | MCM514256AP70 (P)#                       | 70                   | 20         |
|              | MCM514256AP80 (P)#                       | 80                   | 20         |
|              | MCM514256AP10 (P)#                       | 100                  | 20         |
|              | MCM514256AJ70 (P)#                       | 70                   | 20/26      |
|              | MCM514256AJ80 (P)#                       | 80                   | 20/26      |
|              | MCM514256AJ10 (P)#                       | 100                  | 20/26      |
|              | MCM514256AZ70 (P)#                       | 70                   | 20         |
|              | MCM514256AZ80 (P)#                       | 80                   | 20         |
|              | MCM514256AZ10 (P)#                       | 100                  | 20         |
|              | MCM514258AP70 (S)                        | 70                   | 20         |
|              | MCM514258AP80 (S)                        | 80                   | 20         |
|              | MCM514258AP10 (S)                        | 100                  | 20         |
|              | MCM514258AJ70 (S)                        | 70                   | 20/26      |
|              | MCM514258AJ80 (S)                        | 80                   | 20/26      |
|              | MCM514258AJ10 (S)                        | 100                  | 20/26      |
|              | MCM514258AZ70 (S)                        | 70                   | 20         |
|              | MCM514258AZ80 (S)                        | 80                   | 20         |
|              | 14101410142304210                        | 100                  | 20         |
| 1M×1         | MCM511000AP70 (P)#                       | 70                   | 18         |
|              | INICINIOT TOOCAT GO                      | 80                   | 18         |
|              | 11101110111000111110                     | 100                  | 18         |
|              | 1                                        | 70                   | 20/26      |
|              | MCM511000AJ80 (P)#<br>MCM511000AJ10 (P)# | 80<br>100            | 20/26      |
|              | 1110111011100011010                      | l                    |            |
|              | MCM511000AZ70 (P)#<br>MCM511000AZ80 (P)# | 70<br>80             | 20<br>20   |
|              | MCM511000AZ30 (P)#                       | 100                  | 20         |
|              |                                          |                      |            |
|              | MCM511001AP70 (N)<br>MCM511001AP80 (N)   | 70<br>80             | 18         |
|              | MCM511001AP80 (N)                        | 100                  | 18<br>18   |
|              |                                          |                      |            |
|              | MCM511001AJ70 (N)<br>MCM511001AJ80 (N)   | 70<br>80             | 20/26      |
|              | MCM511001AJ10 (N)                        | 100                  | 20/26      |
|              | MCM511001AZ70 (N)                        | 70                   |            |
|              | MCM511001AZ70 (N)                        | 80                   | 20         |
|              | MCM511001AZ10 (N)                        | 100                  | 20         |
|              | MCM511002AP70 (S)                        | 70                   |            |
|              | MCM511002AP70 (S)                        | 80                   | 18<br>  18 |
|              | MCM511002AP10 (S)                        | 100                  | 18         |
|              | MCM511002AJ70 (S)                        | 70                   | 20/26      |
|              | MCM511002AJ80 (S)                        | 80                   | 20/26      |
|              | MCM511002AJ10 (S)                        | 100                  | 20/26      |
|              | MCM511002AZ70 (S)                        | 70                   | 20         |
|              | MIGHIOT TOOLS ALTO                       | 80                   | 20         |
|              | MCM511002AZ80 (S)                        |                      |            |

(P) Page Mode (S) Static Column

(N) Nibble Mode

#Low power version available; order by MCM51L. . .

**CMOS Dynamic RAM Modules** (+5 V, 0 to 70°C; 30-Lead SIMM Package)

| Organization | Part Number | Access Time (ns max) | Pins |
|--------------|-------------|----------------------|------|
| 1M×8         | MCM81000S80 | 80                   | 30   |
|              | MCM81000S10 | 100                  | 30   |
| 1M×9         | MCM91000S80 | 80                   | 30   |
|              | MCM91000S10 | 100                  | 30   |

## **MOS Static RAMs**

(+5 V, 0 to 70°C)

| Organization | Part Number | Access Time (ns max) | Pins |
|--------------|-------------|----------------------|------|
| 2K×8         | MCM2018AN35 | 35                   | 24   |
|              | MCM2018AN45 | 45                   | 24   |

## **CMOS Static RAMs**

(+5 V, 0 to 70°C unless otherwise noted)

| Organization | Part Number                             | Access Time<br>(ns max) | Pins |
|--------------|-----------------------------------------|-------------------------|------|
| 4K×4         | MCM1423P45                              | .0. 40                  | 20   |
|              | IMS1423P-45<br>MCM6168P45<br>MCM6168P55 | 40                      | 20   |
|              | MCM6168P45                              | 45<br>55<br>70          | 20   |
|              |                                         | ८०`55                   | 20   |
|              | MCM6168P70 N                            | 70                      | 20   |
|              | MCM6268P20                              | 20                      | 20   |
|              | MCM6268P25                              | 25                      | 20   |
|              | MCM6268P35                              | 35                      | 20   |
|              | MCM6268P45                              | 45                      | 20   |
| l            | MCM6268P55                              | 55                      | 20   |
|              | MCM6269P25 (1)                          | 25                      | 20   |
|              | MCM6269P35 (1)                          | 35                      | 20   |
|              | MCM6270P20                              | 20                      | 22   |
|              | MCM6270P25                              | 25                      | 22   |
|              | MCM6270P35                              | 35                      | 22   |
|              | MCM6270J20                              | 20                      | 24   |
|              | MCM6270J25                              | 25                      | 24   |
|              | MCM6270J35                              | 35                      | 24   |
| 8K×8         | MCM6064P10                              | 100                     | 28   |
|              | MCM6064P12                              | 120                     | 28   |
|              | MCM60L64P10                             | 100                     | 28   |
|              | MCM60L64P12                             | 120                     | 28   |
|              | MCM6164C45                              | 45                      | 28   |
|              | MCM6164C55                              | 55                      | 28   |
|              | MCM61L64C45                             | 45                      | 28   |
|              | MCM61L64C55                             | 55                      | 28   |
|              | MCM6164CC55 (2)                         | 55                      | 28   |
|              | MCM6164CC70 (2)                         | 70                      | 28   |
|              | MCM6264P25*                             | 25                      | 28   |
|              | MCM6264P30                              | 30                      | 28   |
|              | MCM6264P35                              | 35                      | 28   |
|              | MCM6264P45                              | 45                      | 28   |
|              | MCM6264P55                              | 55                      | 28   |
|              | MCM6264J25*                             | 25                      | 28   |
|              | MCM6264J30                              | 30                      | 28   |
| [            | MCM6264J35                              | 35                      | 28   |
|              | MCM6264J45                              | 35                      | 28   |
| L            | MCM6264J55                              | 55                      | 28   |

(Continued)

\*To be introduced

(1) Fast chip select version

(2) Industrial temperature range, -40 to 85°C

# **SELECTOR GUIDE (Continued)**

## **CMOS Static RAMs (Continued)**

| Organization | Part Number                                                             | Access Time                                  | Pins                                   |
|--------------|-------------------------------------------------------------------------|----------------------------------------------|----------------------------------------|
|              |                                                                         | (ns max)                                     |                                        |
| 16K×4        | MCM6288P15*                                                             | 15                                           | 22                                     |
|              | MCM6288P20*<br>MCM6288P25                                               | 20<br>25                                     | 22                                     |
|              | MCM6288P30                                                              | 25<br>30                                     | 22                                     |
|              | MCM6288P35                                                              | 35                                           | 22                                     |
|              | MCM6288P45                                                              | 45                                           | 22                                     |
|              | MCM6290P15* (3)                                                         | 15                                           | 24                                     |
|              | MCM6290P20* (3)                                                         | 20                                           | 24                                     |
|              | MCM6290P25 (3)                                                          | 25                                           | 24                                     |
|              | MCM6290P30 (3)                                                          | 30                                           | 24                                     |
|              | MCM6290P35 (3)                                                          | 35                                           | 24                                     |
|              | MCM6290P45 (3)                                                          | 45                                           | 24                                     |
|              | MCM6290J15* (3)<br>MCM6290J20* (3)                                      | 15                                           | 24                                     |
|              | MCM6290J20* (3)<br>MCM6290J25 (3)                                       | 20<br>25                                     | 24                                     |
|              | MCM6290J30 (3)                                                          | 30                                           | 24<br>24                               |
|              | MCM6290J35 (3)                                                          | 35                                           | 24                                     |
|              | MCM6290J45 (3)                                                          | 45                                           | 24                                     |
| 64K×1        | MCM6287P15                                                              | 15                                           | 22                                     |
| n I          | MCM6287P20                                                              | 20                                           | 22                                     |
|              | MCM6287P25                                                              | 25                                           | 22                                     |
|              | MCM6287P35                                                              | 35                                           | 22                                     |
|              | MCM6287J15                                                              | 15                                           | 24                                     |
|              | MCM6287J20                                                              | 20                                           | 24                                     |
|              | MCM6287J25                                                              | 25                                           | 24                                     |
|              | MCM6287J35                                                              | 35                                           | 24                                     |
| 32K×8        | MCM60256AP85                                                            | 85                                           | 28                                     |
|              | MCM60256AP10                                                            | 100                                          | 28                                     |
|              | MCM60256AP12                                                            | 120                                          | 28                                     |
|              | MCM60L256AP85                                                           | 85                                           | 28                                     |
|              | MCM60L256AP10<br>MCM60L256AP12                                          | 100<br>120                                   | 28<br>28                               |
|              | MCM60256APC10 (2)                                                       |                                              | <del></del>                            |
|              |                                                                         | 100                                          | 24                                     |
|              | MCM6206P20*                                                             | 20                                           | 28                                     |
|              | MCM6206P25*<br>MCM6206P35*                                              | 25<br>35                                     | 28<br>28                               |
|              | MCM6206P45*                                                             | 45                                           | 28                                     |
|              | MCM6206J20*                                                             | 20                                           | 28                                     |
|              | MCM6206J25*                                                             | 25                                           | 28                                     |
|              | MCM6206J35*                                                             | 35                                           | 28                                     |
|              | MCM6206J45*                                                             | 45                                           | 28                                     |
| 32K×9        | MCM6205P20*                                                             | 20                                           | 32                                     |
|              | MCM6205P25*                                                             | 25                                           | 32                                     |
|              | MCM6205J20*                                                             | 20                                           | 32                                     |
|              | MCM6205J25*                                                             | 25                                           | 32                                     |
| 64K×4        | MCM6208P20*                                                             | 20                                           | 24                                     |
|              | MCM6208P25*                                                             | 25                                           | 24                                     |
|              | MCM6208J20*                                                             | 20                                           | 24                                     |
|              | MCM6208J25*                                                             | 25                                           | 24                                     |
|              | MCM6209P20*                                                             | 20                                           | 28                                     |
|              | MCM6209P25*                                                             | 25                                           | 28                                     |
|              |                                                                         |                                              |                                        |
|              | MCM6209J20*                                                             | 20                                           | 28                                     |
|              | MCM6209J20*<br>MCM6209J25*                                              | 20<br>25                                     | 28<br>28                               |
| 256K × 1     |                                                                         |                                              | ı                                      |
| 256K × 1     | MCM6209J25*                                                             | 25                                           | 28                                     |
| 256K×1       | MCM6209J25* MCM6207P20* MCM6207P25* MCM6207J20*                         | 25<br>20<br>25<br>20                         | 28<br>24                               |
| 256K×1       | MCM6209J25*<br>MCM6207P20*<br>MCM6207P25*                               | 25<br>20<br>25                               | 28<br>24<br>24                         |
| 256K×1       | MCM6209J25* MCM6207P20* MCM6207P25* MCM6207J20*                         | 25<br>20<br>25<br>20                         | 28<br>24<br>24<br>24                   |
|              | MCM6209J25* MCM6207P20* MCM6207P25* MCM6207J20* MCM6207J25*             | 25<br>20<br>25<br>20<br>25                   | 28<br>24<br>24<br>24<br>24<br>24       |
|              | MCM6209J25* MCM6207P20* MCM6207P25* MCM6207J20* MCM6207J25* MCM6226P30* | 25<br>20<br>25<br>20<br>25<br>20<br>25<br>30 | 28<br>24<br>24<br>24<br>24<br>24<br>32 |

<sup>\*</sup>To be introduced

# **Synchronous Static RAMs**

(+5 V, 0 to 70°C unless otherwise noted)

| Organization | Part Number   | Access Time<br>(ns max) | Pins |
|--------------|---------------|-------------------------|------|
| 16K×4        | MCM6292P25*   | 25                      | 28   |
|              | MCM6292P30*   | 30                      | 28   |
|              | MCM6292P35*   | 35                      | 28   |
|              | MCM6292J25*   | 25                      | 28   |
|              | MCM6292J30*   | 30                      | 28   |
|              | MCM6292J35*   | 35                      | 28   |
|              | MCM6293P20*   | 20                      | 28   |
|              | MCM6293P25*   | 25                      | 28   |
|              | MCM6293P30*   | 30                      | 28   |
|              | MCM6293J20*   | 20                      | 28   |
|              | MCM6293J25*   | 25                      | 28   |
|              | MCM6293J30*   | 30                      | 28   |
|              | MCM6294P20*   | 20                      | 28   |
|              | MCM6294P25    | 25                      | 28   |
|              | MCM6294P30    | 30                      | 28   |
|              | MCM6294J20*   | 20                      | 28   |
|              | MCM6294J25    | 25                      | 28   |
|              | MCM6294J30    | 30                      | 28   |
|              | MCM6295P25    | 25                      | 28   |
|              | MCM6295P30    | 30                      | 28   |
|              | MCM6295P35    | 35                      | 28   |
|              | MCM6295J25    | 25                      | 28   |
|              | MCM6295J30    | 30                      | 28   |
|              | MCM6295J35    | 35                      | 28   |
| 4K×10        | MCM62963FN20* | 20                      | 44   |
|              | MCM62963FN25* | 25                      | 44   |
|              | MCM62963FN30* | 30                      | 44   |
|              | MCM62964FN20* | 20                      | 44   |
|              | MCM62964FN25* | 25                      | 44   |
|              | MCM62964FN30* | 30                      | 44   |
|              | MCM62965FN25* | 25                      | 44   |
|              | MCM62965FN30* | 30                      | 44   |
|              | MCM62965FN35* | 35                      | 44   |
| 4K×12        | MCM62973FN20* | 20                      | 44   |
|              | MCM62973FN25* | 25                      | 44   |
|              | MCM62973FN30* | 30                      | 44   |
|              | MCM62974FN20* | 20                      | 44   |
|              | MCM62974FN25* | 25                      | 44   |
|              | MCM62974FN30* | 30                      | 44   |
|              | MCM62975FN25* | 25                      | 44   |
|              | MCM62975FN30* | 30                      | 44   |
|              | MCM62975FN35* | 35                      | 44   |

# **CMOS Dual Port RAM**

(+5 V, 0 to 70°C)

| Organization | Part Number | Number Access Time (ns max) |          |
|--------------|-------------|-----------------------------|----------|
| 256×8        | MCM68HC34L  | 240                         | 40<br>40 |
|              | MCM68HC34P  | 240                         |          |

## **CMOS EEPROM**†

(+5 V, 0 to 70°C)

| Organization | Part Number  | Access Time<br>(μs) | Pins |
|--------------|--------------|---------------------|------|
| 256×8        | MCM2814P 3.5 | 3.5                 |      |

<sup>†</sup>Available in Europe only.

<sup>(2)</sup> Industrial temperature range, -40 to 85°C

<sup>(3)</sup> Output enable version

# **SELECTOR GUIDE (Continued)**

# Cache Tag RAMs

(+5 V, 0 to 70°C unless otherwise noted)

| Organization | Part Number  | Address to<br>Match Time<br>(ns max) | Pins |
|--------------|--------------|--------------------------------------|------|
| 4K×4         | MCM62350P20* | 20                                   | 24   |
|              | MCM62350P22* | 22                                   | 24   |
|              | MCM62350P25  | 25                                   | 24   |
|              | MCM62350P30  | 30                                   | 24   |
|              | MCM62350J20* | 20                                   | 24   |
|              | MCM62350J22* | 22                                   | 24   |
|              | MCM62350J25  | 25                                   | 24   |
|              | MCM62350J30  | 30                                   | 24   |
|              | MCM62351P20* | 20                                   | 24   |
|              | MCM62351P22* | 22                                   | 24   |
|              | MCM62351P25  | 25                                   | 24   |
|              | MCM62351P30  | 30                                   | 24   |
|              | MCM62351J20* | 20                                   | 24   |
|              | MCM62351J22* | 22                                   | 24   |
|              | MCM62351J25  | 25                                   | 24   |
| , i          | MCM62351J30  | 30                                   | 24   |
|              | MCM4180P20*  | 20                                   | 22   |
|              | MCM4180P22*  | 22                                   | 22   |
|              | MCM4180P25   | 25                                   | 22   |
|              | MCM4180P30   | 30                                   | 22   |
|              | MCM5180J20*  | 20                                   | 24   |
|              | MCM4180J22*  | 22                                   | 24   |
|              | MCM4180J25   | 25                                   | 24   |
|              | MCM4180J30   | 30                                   | 24   |

<sup>\*</sup>To be introduced

# MECL

#### **RAMs**

(0 to 75°C)

| Organization | Part Number | Access Time (ns max) | Pins |  |
|--------------|-------------|----------------------|------|--|
| 8×2          | MCM10143    | 15.3                 | 24   |  |
| 16×4         | MCM10145    | 15                   | 16   |  |
| 16×4         | MC10H145    | 6                    | 16   |  |
| 64×1         | MCM10148    | 15                   | 16   |  |
| 128 × 1      | MCM10147    | 15                   | 16   |  |
| 256×1        | MCM10144    | 26                   | 16   |  |
| 256 × 1      | MCM10152    | 15                   | 16   |  |
| 1024 × 1     | MCM10146    | 29                   | 16   |  |

# **PROMs**

(0 to 75°C)

| Organization | Part Number | Access Time<br>(ns max) | Pins |
|--------------|-------------|-------------------------|------|
| 32×8         | MCM10139    | 20                      | 16   |
| 256×4        | MCM10149-10 | 10                      | 16   |
| 256×4        | MCM10149-25 | 25                      | 16   |

## CAM

(0 to 75°C)

| Organization | Part Number | Associate Time (ns max) | Pins |
|--------------|-------------|-------------------------|------|
| 8×2          | MCM10H155   | 7                       | 18   |

# **MILITARY PRODUCTS**

## **CMOS Static RAMs**

(+5 V, -55 to 125°C)

| Organization | Part Number    | Access Time<br>(ns max) | Pins |
|--------------|----------------|-------------------------|------|
| 4K×4         | 6168-55/BRAJC  | - 55                    | 20   |
|              | 6168-55/BUAJC  | 55                      | 20   |
|              | 6168-70/BRAJC  | 70                      | 20   |
|              | 6168-70/BUAJC  | 70                      | 20   |
|              | 6268-35/BRAJC  | 35                      | 20   |
|              | 6268-35/BUAJC  | 35                      | 20   |
|              | 6268-45/BRAJC  | 45                      | 20   |
|              | 6268-45/BUAJC  | 45                      | 20   |
| 8K×8         | 6164-55/BXAJC  | 55                      | 28   |
|              | 6164-55/BUAJC  | 55                      | 32   |
|              | 6164-70/BXAJC  | 70                      | 28   |
|              | 6164-70/BUAJC  | 70                      | 32   |
| 16K×4        | 6288-35/BXAJC  | 35                      | 22   |
|              | 6288-35/BUAJC  | 35                      | 22   |
|              | 6288-45/BXAJC  | 45                      | 22   |
|              | 6288-45/BUAJC  | 45                      | 22   |
| 64K×1        | 6287-35/BXAJC  | 35                      | 22   |
|              | 6287-35/BUAJC  | 35                      | 22   |
|              | 6287-45/BXAJC  | 45                      | 22   |
|              | 6287-45/BUAJC  | 45                      | 22   |
| 32K×8        | 6206-45/BXAJC* | 45                      | 28   |
|              | 6206-55/BXAJC* | 55                      | 28   |
|              | 6206-70/BXAJC* | 70                      | 28   |

# **CMOS Cache Tag RAMs**

(+5 V, -55 to 125°C)

| Organization | Part Number Access Time (ns max) |    | Pins |
|--------------|----------------------------------|----|------|
| 4K×4         | 4180-35/BXAJC*                   | 35 | 22   |
|              | 4180-45/BXAJC*                   | 45 | 22   |

# TTL RAMs

(+5 V, -55 to 125°C)

| Organization | panization Part Number |    | Pins |  |
|--------------|------------------------|----|------|--|
| 256K×4       | 93422/BWAJC            | 60 | 22   |  |
|              | 93L422/BWAJC           | 75 | 22   |  |
|              | 93L422A/BWAJC          | 55 | 22   |  |
| 1024×1       | 93415/BEAJC            | 45 | 16   |  |
|              | 93415/BFAJC            | 45 | 16   |  |
|              | 93425/BEAJC            | 45 | 16   |  |
|              | 93425/BFAJC            | 45 | 16   |  |

<sup>\*</sup>To be introduced

# **CROSS REFERENCE**

The part numbers in the first column are arranged in alphanumeric sequence. The "Motorola Part Number" denotes what is believed to be the functional equivalent by pin function, except for differences in select/enable functions.

NOTE: The user must verify speed, power, and package interchangeability based on detailed specifications

Motorola does not assume any liability arising out of the application or use of any product

# MOS Dynamic RAM Cross Reference

| Competition<br>Part | Motorola    | Organization |
|---------------------|-------------|--------------|
| Number              | Part Number | Organization |
| AM90C255            | MCM6256B    | 256K×1       |
| AM90C256            | MCM6256B    | 256K×1       |
| HM50464             | MCM41464    | 64K×4        |
| HM511000            | MCM511000A  | 1M×1         |
| HM511001            | MCM511001A  | 1M×1         |
| HM511002            | MCM511002A  | 1M×1         |
| HM51256             | MCM6256B    | 256K×1       |
| HM51256L            | MCM6256B    | 256K×1       |
| HY51C100            | MCM511000A  | 1M×1         |
| HY51C256            | MCM6256B    | 256K×1       |
| HY51C464            | MCM41464    | 64K×4        |
| HY51256L            | MCM6256B    | 256K×1       |
| HY51464             | MCM41464    | 64K×4        |
| KM41256A            | MCM6256B    | 256K×1       |
| LH21256             | MCM6256B    | 256K×1       |
| LH2464              | MCM41464    | 64K×4        |
| LH2465              | MCM41464    | 64K×4        |
| LH64256             | MCM514256A  | 256K×4       |
| LH65257             | MCM514258A  | 256K×4       |
| M41256N             | MCM6256B    | 256K×1       |
| M41256P             | MCM6256B    | 256K×1       |
| M441024K            | MCM514258A  | 256K×4       |
| M441024P            | MCM514256A  | 256K×4       |
| M5M4C1000           | MCM511000A  | 1M×1         |
| M5M4C1001           | MCM511001A  | 1M×1         |
| M5M4C1002           | MCM511002A  | 1M×1         |
| M5M44C256           | MCM514256A  | 256K×4       |
| M5M44C258           | MCM514258A  | 256K×4       |
| M5M4464             | MCM41464    | 64K×4        |
| MB81256             | MCM6256B    | 256K×1       |
| MB81464             | MCM41464    | 64K×4        |
| MN41256             | MCM6256B    | 256K×1       |
| MSM41000            | MCM511000A  | 1M×1         |
| MSM41001            | MCM511001A  | 1M×1         |
| MSM41004            | MCM514256A  | 256K×4       |
| MSM41005            | MCM514258A  | 256K×4       |
| MSM41256            | MCM6256B    | 256K × 1     |
| MSM41464            | MCM41464    | 64K×4        |
| MT1256              | MCM6256B    | 256K×1       |
| MT4064              | MCM41464    | 64K×4        |
| TC511000            | MCM511000A  | 1M×1         |
| TC511001            | MCM511001A  | 1M×1         |
| TC511002            | MCM511002A  | 1M×1         |
| TMM41256            | MCM6256B    | 256K×1       |
| TMM41464A           | MCM41464    | 64K×4        |

# **MOS DRAMs (Continued)**

| Competition<br>Part<br>Number | Part Part Number |        |  |  |  |
|-------------------------------|------------------|--------|--|--|--|
| TMS4256                       | MCM6256B         | 256K×1 |  |  |  |
| TMS4C1024                     | MCM511000A       | 1M×1   |  |  |  |
| TMS4C1025                     | MCM511001A       | 1M×1   |  |  |  |
| TMS4C1027                     | MCM511002A       | 1M×1   |  |  |  |
| TMS44C256                     | MCM514256A       | 256K×4 |  |  |  |
| TMS44C257                     | MCM514258A       | 256K×4 |  |  |  |
| TMS4464                       | MCM41464         | 64K×4  |  |  |  |
| μPD41256                      | MCM6256B         | 256K×1 |  |  |  |
| μPD41464                      | MCM41464         | 64K×4  |  |  |  |
| μPD421000                     | MCM511000A       | 1M×1   |  |  |  |
| μPD421001                     | MCM511001A       | 1M×1   |  |  |  |
| μPD421002                     | MCM511002A       | 1M×1   |  |  |  |

# **MOS Static RAM Cross Reference**

| Part<br>Number | Motorola<br>Part Number | Organization |
|----------------|-------------------------|--------------|
| Am2168         | MCM1423/6268/IMS1423    | 4K×4         |
| Am2169         | MCM6269                 | 4K×4         |
| Am9128         | MCM2018A                | 2K×8         |
| Am99C164       | MCM6288                 | 16K×4        |
| Am99C165       | MCM6290                 | 16K×4        |
| Am99C641       | MCM6287                 | 64K×1        |
| Am99C68        | MCM1423/6268            | 4K×4         |
| Am99C88        | MCM6164/61L64/6264      | 8K×8         |
| Am99C88        | MCM6064/60L64           | 8K×8         |
| Am99C88L       | MCM6164/61L64/6264      | 8K×8         |
| Am99L68        | MCM1423/6268            | 4K×4         |
| CDM62256       | MCM60256A/60L256A       | 32K×8        |
| CDM6264        | MCM6064/60L64           | 8K×8         |
| CXK5464        | MCM6288                 | 16K×4        |
| CXK5814        | MCM2018A                | 2K×8         |
| CXK58255       | MCM6206                 | 32K×8        |
| CXK5864        | MCM6164/61L64/6264      | 8K×8         |
| CXK5865        | MCM6164/61L64/6264      | 8K×8         |
| CY7C128        | MCM2018A                | 2K×8         |
| CY7C164        | MCM6288                 | 16K×4        |
| CY7C166        | MCM6290                 | 16K×4        |
| CY7C168        | MCM6268                 | 4K×4         |
| CY7C169        | MCM6269                 | 4K×4         |
| CY7C185        | MCM6264                 | 8K×8         |
| CYC7186        | MCM6164/61L64           | 8K×8         |

Continued

# **CROSS REFERENCE (Continued)**

# **MOS SRAMs (Continued)**

| D           | Ba I-                    | T            |
|-------------|--------------------------|--------------|
| Part        | Motorola<br>Part Number  | Organization |
| Number      | Part Number              |              |
| CY7C187     | MCM6287                  | 64K×1        |
| CY7C197     | MCM6207                  | 256K×1       |
| CY7C198     | MCM6206                  | 32K×8        |
| F1600       | MCM6287                  | 64K×1        |
| F1620/F1621 | MCM6288                  | 16K×4        |
| F1622       | MCM6290                  | 16K×4        |
| GM76C88     | MCM6064/60L64            | 8K×8         |
| HM3-65768   | MCM6268                  | 4K×4         |
| HM3-65787   | MCM6287                  | 64K×1        |
| HM3-65788   | MCM6288                  | 16K×4        |
| HM6168H     | MCM6268                  | 4K×4         |
| HM6168HL    | MCM6268                  | 4K×4         |
| HM62256     | MCM60256A/60L256A        | 32K×8        |
| HM6264      | MCM6164/61L64/6064/6264  | 8K×8         |
| HM6264L     | MCM6164/61L64/60L64/6264 | 8K×8         |
|             |                          | <del></del>  |
| HM6268      | MCM6268                  | 4K×4         |
| HM6268L     | MCM6268                  | 4K×4         |
| HM6287      | MCM6287                  | 64K×1        |
| HM6287L     | MCM6287                  | 64K×1        |
| HM-6516     | MCM2018A                 | 2K×8         |
| HM-65162    | MCM2018A                 | 2K×8         |
| HM-65172    | MCM2018A                 | 2K×8         |
| HM65681     | MCM6268                  | 4K×4         |
| HM65768     | MCM6268                  | 4K×4         |
| HM6788      | MCM6288                  | 16K×4        |
| HM6789      | MCM6290                  | 16K×4        |
| HM8832      | MCM60256A                | 32K×8        |
| HY2116      | MCM2018A                 | 2K×8         |
| HY61C16     | MCM2018A                 | 2K×8         |
| HY61C68     | MCM6268                  | 4K×4         |
|             |                          | <b>.</b>     |
| HY61C68L    | MCM6268                  | 4K×4         |
| HY6116      | MCM2018A                 | 2K×8         |
| HY62C64     | MCM6164/61L64/6264       | 8K×8         |
| HY62C87     | MCM6287                  | 64K×1        |
| HY62C88     | MCM6288                  | 16K×4        |
| HY63C256    | MCM6206                  | 32K×8        |
| IDT6116L    | MCM2018A                 | 2K×8         |
| IDT6116S    | MCM2018A                 | 2K×8         |
| IDT6168L    | MCM6268                  | 4K×4         |
| IDT6168LA   | MCM6268                  | 4K×4         |
| IDT6168S    | MCM1423                  | 4K×4         |
| IDT6168SA   | MCM6268                  | 4K×4         |
| IDT6169SA   | MCM6269                  | 4K×4         |
| IDT71256L   | MCM60L256A               | 32K×8        |
| IDT71256S   | MCM60256A                | 32K×8        |
|             |                          |              |
| IDT7164L    | MCM61L64/60L64           | 8K×8         |
| IDT7164S    | MCM6164/6064/6264        | 8K×8         |
| IDT7187L    | MCM6287                  | 64K×1        |
| IDT7187S    | MCM6287                  | 64K×1        |
| IDT7188L    | MCM6288                  | 16K×4        |
| IDT7188S    | MCM6288                  | 16K×4        |
| IDT7198L    | MCM6290                  | 16K×4        |
| IDT7198S    | MCM6290                  | 16K×4        |
| IDT71256    | MCM6206                  | 32K×8        |
| IDT71257S   | MCM6207                  | 256K×1       |
| IDT8M864L   | MCM60L64                 | 8K×8         |
| IMS1420     | MCM6268                  | 4K×4         |
| IMS1420L    | MCM6268                  | 4K×4         |
| IMS1421     | MCM6269                  | 4K×4         |
| IMS1423     | MCM6268                  | 4K×4         |
| 11710 1720  | 1110110200               | 1 71. ^ 4    |

| Part                 | Motorola                      |                 |
|----------------------|-------------------------------|-----------------|
| Number               | Part Number                   | Organization    |
| IMS1600              | MCM6287                       | 64K×1           |
| IMS1601              | MCM6287                       | 64K×1           |
| IMS1620              | MCM6288                       | 16K×4           |
| IMS1624<br>IMS1630   | MCM6290<br>MCM6164/61L64/6264 | 16K×4<br>8K×8   |
|                      |                               |                 |
| KM6264<br>LH52251    | MCM6064<br>MCM6207            | 8K×8<br>256K×1  |
| MB61C71A             | MCM6287                       | 64K×1           |
| MB81C68              | MCM6268                       | 4K×4            |
| MB81C68A             | MCM6268                       | 4K×4            |
| MB81C68W             | MCM6268                       | 4K×4            |
| MB81C69A<br>MB81C71  | MCM6269<br>MCM6287            | 4K×4<br>64K×1   |
| MB81C74              | MCM6288                       | 16K×4           |
| MB81C78              | MCM6164/61L64/6264            | 8K×8            |
| MB8128               | MCM2018A                      | 2K×8            |
| MB8168               | MCM6268                       | 4K×4            |
| MB8171               | MCM6287                       | 64K×1           |
| MB8416A              | MCM2018A<br>MCM2018A          | 2K×8            |
| MB8416A-L            |                               | 2K×8            |
| MB8417A<br>MB8417A-L | MCM2018A<br>MCM2018A          | 2K×8            |
| MB8418A              | MCM2018A                      | 2K×8<br>2K×8    |
| MB8418A-L            | MCM2018A                      | 2K×8            |
| MB84256              | MCM60256A                     | 32K×8           |
| MB8464               | MCM6064/60L64                 | 8K×8            |
| MB8464-L             | MCM60L64                      | 8K×8            |
| MK41H68              | MCM6268                       | 4K×4            |
| MK41H69<br>MK41H80   | MCM6269<br>MCM4180            | 4K×4<br>4K×4    |
| MK4802               | MCM2018A                      | 2K×8            |
| MSM2128              | MCM2018A                      | 2K×8            |
| MSM5128              | MCM2018A                      | 2K×8            |
| MSM5165              | MCM6064/60L64                 | 8K×8            |
| MSM5165L             | MCM6064/60L64                 | 8K×8            |
| MSM5257              | MCM6207                       | 256K×1          |
| MS6168<br>MS6264     | MCM6268<br>MCM6164/6IL64/6264 | 4K×4<br>8K×8    |
| MS6264L              | MCM61L64                      | 8K×8            |
| MS6287               | MCM6287                       | 64K×1           |
| MS6288               | MCM6288                       | 16K×4           |
| M5M21C68             | MCM6268                       | 4K×4            |
| M5M5116<br>M5M5117   | MCM2018A<br>MCM2018A          | 2K×8            |
| M5M5117<br>M5M5118   | MCM2018A<br>MCM2018A          | 2K×8<br>2K×8    |
| M5M5165              | MCM6164/61L64/6264            | 8K×8            |
| M5M5165-L            | MCM6164/61L64/6264            | 8K×8            |
| M5M5178P             | MCM6264                       | 8K×8            |
| M5M5187              | MCM6287                       | 64K×1           |
| M5M5188              | MCM6288                       | 16K×4           |
| M5M5189              | MCM6290                       | 16K×4           |
| MT5C2561<br>MT5C2568 | MCM6207<br>MCM6206            | 256K×1<br>32K×8 |
| NMC2116              | MCM2018A                      | 2K×8            |
| NMC6164              | MCM6164/61L64/6264            | 8K×8            |
| NMC6164L             | MCM6164/61L64/6264            | 8K×8            |
| P4C164               | MCM6264                       | 8K×8            |
| P4C168               | MCM6268                       | 4K×4            |
| P4C187<br>P4C188     | MCM6287<br>MCM6288            | 64K×1<br>16K×4  |
| . 70100              | 1                             | 101.^7          |

# **CROSS REFERENCE (Continued)**

# **MOS SRAMs (Continued)**

| Part      | Motorola                 |              |
|-----------|--------------------------|--------------|
| Number    | Part Number              | Organization |
| P4C198    | MCM6290                  | 16K×4        |
| P4C1257   | MCM6207                  | 256K×1       |
| PS6168    | MCM6268                  | 4K×4         |
| SCM21C16  | MCM2018A                 | 2K×8         |
| SCM6116   | MCM2018A                 | 2K×8         |
| SCM6116L  | MCM2018A                 | 2K×8         |
| SMJ5517   | MCM2018A                 | 2K×8         |
| SRM2016   | MCM2018A                 | 2K×8         |
| SRM20256  | MCM60256A                | 32K×8        |
| SRM2064   | MCM6064/60L64            | 8K×8         |
| SRM2261   | MCM6287                  | 64K×1        |
| SRM2264   | MCM6164/61L64/6064/60L64 | 8K×8         |
| SRM2268   | MCM6268                  | 4K×4         |
| SRM2274   | MCM6288                  | 16K×4        |
| SRM2275H  | MCM6290                  | 16K×4        |
| SR16K4    | MCM6268                  | 4K×4         |
| SR64E4    | MCM6290                  | 16K×4        |
| SR64K1    | MCM6287                  | 64K×1        |
| SR64K4    | MCM6288                  | 16K×4        |
| SR64K8    | MCM6164/61L64/6264       | 8K×8         |
| SSL4180   | MCM4180                  | 4K×4         |
| SSM6168   | MCM6268                  | 4K×4         |
| SSM6170   | MCM6270                  | 4K×4         |
| SSM7164   | MCM6264                  | 8K×8         |
| SSM7166   | MCM6290                  | 16K×4        |
| SSM7188   | MCM6288                  | 16K×4        |
| SSM7192   | MCM6292                  | 16K×4        |
| SSM7193   | MCM6293                  | 16K×4        |
| SSM7194   | MCM6294                  | 16K×4        |
| SSM7195   | MCM6295                  | 16K×4        |
| STC2168   | MCM6268                  | 4K×4         |
| STC2168L  | MCM6268                  | 4K×4         |
| STC2168M  | MCM6268                  | 4K×4         |
| STC6264   | MCM6064/60L64            | 8K×8         |
| S6516     | MCM2018A                 | 2K×8         |
| TC5517B   | MCM2018A                 | 2K×8         |
| TC5517B-L | MCM2018A                 | 2K×8         |
| TC5518C   | MCM2018A                 | 2K×8         |
| TC5518C-L | MCM2018A                 | 2K×8         |
| TC55257   | MCM60256                 | 32K×8        |
| TC55257L  | MCM60L256A               | 32K×8        |
| TC55416   | MCM6288                  | 16K×4        |
| TC55417   | MCM6290                  | 16K×4        |
| TC5561    | MCM6287                  | 64K×1        |
| TC5562    | MCM6287                  | 64K×1        |

|                     | T                       | 1            |
|---------------------|-------------------------|--------------|
| Part<br>Number      | Motorola<br>Part Number | Organization |
|                     |                         |              |
| TC5565              | MCM6064/60L64           | 8K×8         |
| TC5565-L            | MCM6064/60L64           | 8K×8         |
| TMM2015A            | MCM2018A                | 2K×8         |
| TMM2016<br>TMM2016A | MCM2018A<br>MCM2018A    | 2K×8         |
|                     |                         | 2K×8         |
| TMM2018             | MCM2018A                | 2K×8         |
| TMM2019             | MCM2018A                | 2K×8         |
| TMM2063             | MCM6064/60L64           | 8K×8         |
| TMM2064             | MCM6064/60L64           | 8K×8         |
| TMM2068             | MCM6268                 | 4K×4         |
| TMM2088             | MCM6164/61L64/6264      | 8K×8         |
| TMS4016             | MCM2018A                | 2K×8         |
| UM2128              | MCM2018A                | 2K×8         |
| UM2129              | MCM2016H                | 2K×8         |
| UM6116              | MCM2018A                | 2K×8         |
| UM6168              | MCM6268                 | 4K×4         |
| μPD4016             | MCM2018A                | 2K×8         |
| μPD4168             | MCM6064                 | 8K×8         |
| μPD42832            | MCM60256A               | 32K×8        |
| μPD4314             | MCM6268                 | 4K×4         |
| μPD43256            | MCM60256A               | 32K×8        |
| μPD43257-L          | MCM60L256A              | 32K×8        |
| μPD4361             | MCM6287                 | 64K×1        |
| μPD4362             | MCM6288                 | 16K×4        |
| μPD4364             | MCM6164/61L64/6264      | 8K×8         |
| μPD4364L            | MCM6064/60L64           | 8K×8         |
| μPD446              | MCM2018A                | 2K×8         |
| μPD4464             | MCM6064/60L64           | 8K×8         |
| μPD449              | MCM2018A                | 2K×8         |
| VT20C68             | MCM6268                 | 4K×4         |
| VT20C69             | MCM6269                 | 4K×4         |
| VT64KS4             | MCM6288                 | 16K×4        |
| VT65KS4             | MCM6290                 | 16K×4        |
| V61C62              | MCM6288                 | 16K×4        |
| V61C68              | MCM6268                 | 4K×4         |
| V62C64              | MCM6164/61L64/6264      | 8K×8         |
| 51C68               | MCM6268                 | 4K×4         |
| 51C69               | MCM6269                 | 4K×4         |
| 8808CL              | MCM60L64                | 8K×8         |
| 8832C               | MCM60256A               | 32K×8        |

MOTOROLA MEMORY DATA

# 2

# MOS Dynamic RAMs

| MCM6256B    | 256K × 1, 100/120/150 ns, Page Mode, NMOS                 | 2-3   |
|-------------|-----------------------------------------------------------|-------|
| MCM6257B    | 256K × 1, 100/120/150 ns, Nibble Mode, NMOS               | 2-15  |
| MCM41464A   | 64K × 4, 100/120/150 ns, Page Mode, NMOS                  | 2-27  |
| MCM511000A, | 1M×1, 70/80/100 ns, Page Mode, CMOS                       | 2-39  |
| MCM51L1000A | 1M×1, 70/80/100 ns, Page Mode, CMOS, Lower Power          | 2-39  |
| MCM511001A  | 1M×1, 70/80/100 ns, Nibble Mode, CMOS                     | 2-54  |
| MCM511002A  | 1M × 1, 70/80/100 ns, Static Column, CMOS                 | 2-69  |
| MCM514256A, | 256K × 4, 70/80/100 ns, Fast Page Mode, CMOS              | 2-84  |
| MCM51L4256A | 256K × 4, 70/80/100 ns, Fast Page Mode, CMOS, Lower Power | 2-84  |
| MCM514258A  | 256K × 4, 70/80/100 ns, Static Column, CMOS               | 2-99  |
| MCM81000    | 1M×8 DRAM Module, 80/100 ns, Fast Page Mode, CMOS 2       | 2-114 |
| MCM91000    | 1M × 9 DRAM Module 80/100 ns. East Page Mode, CMOS        | 2-116 |

# MOS/CMOS Dynamic RAMs

(+5 V, 0 to 70°C)

| Organization | Part Number        | Access Time (ns max) | Pins  |
|--------------|--------------------|----------------------|-------|
| 64K×4        | MCM41464AP10 (P)   | 100                  | 18    |
| ,            | MCM41464AP12 (P)   | /(120                | 18    |
|              | MCM41464AP15 (P)   | S 150                | 18    |
| -256K×1      | MCM6256BP10 (P)    | 100                  | 16    |
| ļ            | MCM6256BP12        | 120                  | 16    |
|              | MCM6256BP15 (P)    | 150                  | 16    |
| l            | MCM6257BP10 ○ (N)  | 100                  | 16    |
| 1            | MCM6257BP12 (N)    | 120                  | 16    |
|              | MCM6257BP15 (N)    | 150                  | 16    |
| 256K×4       | MCM514256AP70 (P)# | 70                   | 20    |
| ĺ            | MCM514256AP80 (P)# | 80                   | 20    |
|              | MCM514256AP10 (P)# | 100                  | 20    |
|              | MCM514256AJ70 (P)# | 70                   | 20/26 |
| · ·          | MCM514256AJ80 (P)# | 80                   | 20/26 |
| ļ            | MCM514256AJ10 (P)# | 100                  | 20/26 |
|              | MCM514256AZ70 (P)# | 70                   | 20    |
| i            | MCM514256AZ80 (P)# | 80                   | 20    |
| ĺ            | MCM514256AZ10 (P)# | 100                  | 20    |
|              | MCM514258AP70 (S)  | 70                   | 20    |
|              | MCM514258AP80 (S)  | 80                   | 20    |
|              | MCM514258AP10 (S)  | 100                  | 20    |
| [            | MCM514258AJ70 (S)  | 70                   | 20/26 |
| l            | MCM514258AJ80 (S)  | 80                   | 20/26 |
|              | MCM514258AJ10 (S)  | 100                  | 20/26 |
| 1            | MCM514258AZ70 (S)  | 70                   | 20    |
|              | MCM514258AZ80 (S)  | 80                   | 20    |
|              | MCM514258AZ10 (S)  | 100                  | 20    |

| Organization | Part Numbe    | r     | Access Time<br>(ns max) | Pins  |
|--------------|---------------|-------|-------------------------|-------|
| 1M×1         | MCM511000AP70 | (P)#  | 70                      | 18    |
|              | MCM511000AP80 | (P)#  | 80                      | 18    |
|              | MCM511000AP10 | (P)#  | 100                     | 18    |
|              | MCM511000AJ70 | (P)#  | 70                      | 20/26 |
| ,            | MCM511000AJ80 | (P)#  | 80                      | 20/26 |
|              | MCM511000AJ10 | (P)#  | 100                     | 20/26 |
|              | MCM511000AZ70 | (P)#  | - 70                    | 20    |
|              | MCM511000AZ80 | (P)#  | 80                      | 20    |
|              | MCM511000AZ10 | (P)#  | 100                     | 20    |
| ,            | MCM511001AP70 | (N)   | 70                      | 18    |
|              | MCM511001AP80 | (N)   | 80                      | 18    |
|              | MCM511001AP10 | (N)   | 100                     | 18    |
|              | MCM511001AJ70 | (N) . | 70                      | 20/26 |
| 1.5          | MCM511001AJ80 | (N)   | 80                      | 20/26 |
|              | MCM511001AJ10 | (N)   | 100                     | 20/26 |
|              | MCM511001AZ70 | (N)   | 70                      | 20    |
|              | MCM511001AZ80 | (N)   | 80                      | 20    |
|              | MCM511001AZ10 | (N)   | 100                     | 20    |
|              | MCM511002AP70 | (S)   | 70                      | 18    |
|              | MCM511002AP80 | (S)   | 80                      | 18    |
|              | MCM511002AP10 | (S)   | 100                     | 18    |
|              | MCM511002AJ70 | (S)   | 70                      | 20/26 |
|              | MCM511002AJ80 | (S)   | 80                      | 20/26 |
|              | MCM511002AJ10 | (S)   | 100                     | 20/26 |
|              | MCM511002AZ70 | (S)   | 70                      | 20    |
|              | MCM511002AZ80 | (S)   | 80                      | 20    |
|              | MCM511002AZ10 | (S)   | 100                     | 20    |

# **CMOS Dynamic RAM Modules**

(+5 V, 0 to 70°C; 30-Lead SIMM Package)

| Organization | Part Number | Access Time<br>(ns max) | Pins |
|--------------|-------------|-------------------------|------|
| 1M×8         | MCM81000S80 | 80                      | 30   |
|              | MCM81000S10 | 100                     | 30   |
| 1M×9         | MCM91000S80 | 80                      | 30   |
|              | MCM91000S10 | 100                     | 30   |

<sup>#</sup>Low power version available; order by MCM51L. . .

<sup>(</sup>P) Page Mode (N) Nibble Mode (S) Static Column

# 256K-Bit Dynamic RAM

The MCM6256B is a 262,144 bit, high-speed, dynamic random access memory. Organized as 262,144 one-bit words and fabricated using N-channel silicon-gate MOS technology, this single +5 volt supply dynamic RAM combines high performance with low cost and improved reliability. All inputs and outputs are fully TTL compatible.

By multiplexing row and column address inputs, the MCM6256B requires only nine address lines and permits packaging in standard 16-pin 300 mil wide dual-in-line packages. Complete address decoding is done on-chip with address latches incorporated. Data out (Q) is controlled by CAS allowing greater system flexibility.

The MCM6256B features "page mode" which allows random column accesses of the 512 bits within the selected row.

- Organized as 262,144 Words of 1 Bit
- Single +5 Volt Operation (±10%)
- Maximum Access Time: MCM6256B-10 = 100 ns

MCM6256B-12 = 120 ns

MCM6256B-15 = 150 ns

● Low Power Dissipation: MCM6256B-10 = 440 mW Maximum (Active)

MCM6256B-12 = 396 mW Maximum (Active)

MCM6256B-15 = 358 mW Maximum (Active) 28 mW Maximum (Standby)

- Three-State Data Output
- Early-Write Common I/O Capability
- 256 Cvcle, 4 ms Refresh
- RAS-Only Refresh Mode
- CAS Before RAS Refresh
- Hidden Refresh
- Page Mode Capability

n (Standby)



# MCM6256B



P PACKAGE PLASTIC CASE 648D

| PIN ASSIGNMENT    |     |    |                  |  |  |  |  |  |  |
|-------------------|-----|----|------------------|--|--|--|--|--|--|
| A8 E              | 1 • | 16 | ov <sub>ss</sub> |  |  |  |  |  |  |
| 00                | 2   | 15 | CAS              |  |  |  |  |  |  |
| ₩ E               | 3   | 14 | þa               |  |  |  |  |  |  |
| RAS               | 4   | 13 | ] A6             |  |  |  |  |  |  |
| A0 [              | 5   | 12 | D A3             |  |  |  |  |  |  |
| A2 E              | 6   | 11 | ) A4             |  |  |  |  |  |  |
| A1 E              | 7   | 10 | A5               |  |  |  |  |  |  |
| v <sub>cc</sub> E | 8   | 9  | <b>D</b> A7      |  |  |  |  |  |  |
| •                 |     |    | •                |  |  |  |  |  |  |

| PIN NAMES |  |  |  |  |  |   |   |     |    |    |    |               |    |
|-----------|--|--|--|--|--|---|---|-----|----|----|----|---------------|----|
| A0-A8     |  |  |  |  |  |   | : |     |    |    |    | Address Inpu  | ıt |
| D         |  |  |  |  |  |   |   |     |    |    |    | Data i        | n  |
| α         |  |  |  |  |  |   |   |     |    |    |    | Data Ou       | ıt |
| ₩         |  |  |  |  |  |   |   |     |    | F  | ₹e | ad/Write Inpu | ıt |
| RAS .     |  |  |  |  |  |   |   | F   | ₹c | W  | ,  | Address Strob | е  |
| CAS .     |  |  |  |  |  | ( | C | ole | un | nr | 1  | Address Strob | е  |
| Vcc .     |  |  |  |  |  |   |   |     |    |    |    | Power (+5 V   | () |
| Vss .     |  |  |  |  |  |   |   |     |    |    |    | Groun         | d  |

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                         | Symbol                             | Value       | Unit |
|------------------------------------------------|------------------------------------|-------------|------|
| Power Supply Voltage                           | Vcc                                | -1 to +7    | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | 1 to +7     | ٧    |
| Data Out Current                               | lout                               | 50          | mA   |
| Power Dissipation                              | PD                                 | 600         | mW   |
| Operating Temperature Range                    | TA                                 | 0 to +70    | °C   |
| Storage Temperature Range                      | T <sub>stg</sub>                   | -55 to +150 | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

## DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol | Min  | Тур | Max | Unit | Notes |
|------------------------------------------|--------|------|-----|-----|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5  | 5.0 | 5.5 | ٧    | 1     |
|                                          | VSS    | 0    | 0   | 0   | ٧    | 1     |
| Logic 1 Voltage, All Inputs              | VIH    | 2.4  | -   | 6.5 | V    | 1     |
| Logic 0 Voltage, All Inputs              | VIL    | -1.0 | -   | 0.8 | V    | 1     |

#### **DC CHARACTERISTICS**

| Characteristic                                                                                                      | Symbol               | Min  | Max  | Unit | Notes |
|---------------------------------------------------------------------------------------------------------------------|----------------------|------|------|------|-------|
| V <sub>CC</sub> Power Supply Current                                                                                | ICC1                 |      |      | mA   | 2     |
| MCM6256B-10, t <sub>RC</sub> = 190 ns                                                                               |                      | -    | 80   |      |       |
| MCM6256B-12, t <sub>RC</sub> =220 ns                                                                                | ì                    | -    | 72   |      | 1     |
| MCM6256B-15, t <sub>RC</sub> = 260 ns                                                                               |                      | _    | 65   |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) (RAS = CAS = V <sub>IH</sub> )                                       | ICC2                 |      | 5.0  | mA   |       |
| V <sub>CC</sub> Power Supply Current During RAS only Refresh Cycles (CAS = V <sub>IH</sub> )                        | ICC3                 |      |      | mA   | 2     |
| MCM6256B-10, t <sub>RC</sub> =190 ns                                                                                |                      | _    | 70   |      |       |
| MCM6256B-12, t <sub>RC</sub> =220 ns                                                                                | Ì                    | -    | 62   | l    |       |
| MCM6256B-15, t <sub>RC</sub> =260 ns                                                                                |                      |      | 55   |      |       |
| V <sub>CC</sub> Power Supply Current During Page Mode Cycle (RAS = V <sub>IL</sub> )                                | ICC4                 |      |      | mA   | 2     |
| MCM6256B-10, tp <sub>C</sub> = 100 ns                                                                               |                      | _    | 60   |      |       |
| MCM6256B-12, tp <sub>C</sub> = 120 ns                                                                               |                      | -    | 55   |      |       |
| MCM6256B-15, tpC = 145 ns                                                                                           |                      |      | 50   |      |       |
| V <sub>CC</sub> Power Supply Current During CAS Before RAS Refresh                                                  | I <sub>CC5</sub>     |      |      | mA   | 2     |
| MCM6256B-10, t <sub>RC</sub> =190 ns                                                                                | ţ                    | -    | .70  | ĺ    |       |
| MCM6256B-12, t <sub>RC</sub> =220 ns                                                                                |                      | -    | 62   |      |       |
| MCM6256B-15, t <sub>RC</sub> = 260 ns                                                                               |                      |      | . 55 |      |       |
| Input Leakage Current (VSS <vin<vcc)< td=""><td>lkg(I)</td><td>- 10</td><td>10</td><td>μА</td><td></td></vin<vcc)<> | lkg(I)               | - 10 | 10   | μА   |       |
| Output Leakage Current (CAS at Logic 1, VSS < Vout < VCC)                                                           | l <sub>lkg</sub> (O) | - 10 | 10   | μΑ . |       |
| Output Logic 1 Voltage (I <sub>out</sub> = -5 mA)                                                                   | VoH                  | 2.4  | _    | ٧    |       |
| Output Logic 0 Voltage (I <sub>out</sub> =4.2 mA)                                                                   | VOL                  |      | 0.4  | ٧    |       |

#### CAPACITANCE (f = 1.0 MHz, T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5 V, Periodically Sampled Rather Than 100% Tested)

| Parameter                                        |             | Symbol          | Тур | Max | Unit | Notes |
|--------------------------------------------------|-------------|-----------------|-----|-----|------|-------|
| Input Capacitance                                | A0-A8, D    | C <sub>in</sub> | _   | 5   | pF   | 3     |
|                                                  | RAS, CAS, W |                 | _   | 7   | pF   | 3     |
| Output Capacitance (CAS = VIH to Disable Output) | Q           | Cout            | _   | 7   | pF   | 3     |

#### NOTES:

- All voltages referenced to Vss.
- 2. Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open.
- 3. Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation:  $C = I\Delta t/\Delta V$ .

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (See Notes 1, 2, 3, and 5)

| <b>3</b>                                                     | Syr                 | nbol             | мсм6 | 256B-10 | мсме | 256B-12 | мсм6 | 256B-15 |      | None  |
|--------------------------------------------------------------|---------------------|------------------|------|---------|------|---------|------|---------|------|-------|
| Parameter                                                    | Standard            | Alternate        | Min  | Max     | Min  | Max     | Min  | Max     | Unit | Notes |
| Random Read or Write Cycle Time                              | <sup>t</sup> RELREL | tRC              | 190  | _       | 220  | _       | 260  | -       | ns   | 4, 5  |
| Read-Write Cycle Time                                        | <sup>t</sup> RELREL | tRWC             | 200  | _       | 240  | _       | 285  | _       | ns   | 4, 5  |
| Read-Modify-Write Cycle Time                                 | <sup>t</sup> RELREL | tRMW             | 220  |         | 260  | _       | 310  | _       | ns   | 4, 5  |
| Access Time from RAS                                         | <sup>t</sup> RELQV  | t <sub>RAC</sub> | -    | 100     | _    | 120     | _    | 150     | ns   | 6, 7  |
| Access Time from CAS                                         | †CELQV              | tCAC             | _    | 50      | _    | 60      | _    | 75      | ns   | 7, 8  |
| Output Buffer and Turn-Off Delay                             | tCEHQZ              | <sup>t</sup> OFF | 5    | 25      | 5    | 30      | 5    | 35      | ns   | 9     |
| RAS Precharge Time                                           | <sup>t</sup> REHREL | tRP              | 80   | _       | 90   | _       | 100  | _       | ns   |       |
| RAS Pulse Width                                              | <sup>t</sup> RELREH | tRAS             | 100  | 10,000  | 120  | 10,000  | 150  | 10,000  | ns   | _     |
| CAS Pulse Width                                              | <sup>t</sup> CELCEH | tCAS             | 50   | 10,000  | 60   | 10,000  | 75   | 10,000  | ns   | _     |
| RAS to CAS Delay Time                                        | †RELCEL             | tRCD             | 25   | 50      | 25   | 60      | 25   | 75      | ns   | 10    |
| Row Address Setup Time                                       | †AVREL              | †ASR             | 0    | _       | 0    | _       | 0    | _       | ns   | _     |
| Row Address Hold Time                                        | tRELAX              | <sup>t</sup> RAH | 15   | _       | 15   | _       | 15   | _       | ns   |       |
| Column Address Setup Time                                    | †AVCEL              | tASC             | 0    | _       | 0    | _       | 0    | _       | ns.  | _     |
| Column Address Hold Time                                     | <sup>t</sup> CELAX  | <sup>t</sup> CAH | 20   | _       | 25   | _       | 30   | _       | ns   | _     |
| Column Address Hold Time Referenced to RAS                   | tRELAX              | t <sub>AR</sub>  | 70   | _       | 85   | _       | 105  | _       | ns   | _     |
| Transition Time (Rise and Fall)                              | ŧŢ                  | tŢ               | 3    | 50      | 3    | 50      | 3    | 50      | ns   | _     |
| Read Command Setup Time                                      | †WHCEL              | †RCS             | 0    | _       | 0    | _       | 0    | _       | ns   |       |
| Read Command Hold Time Referenced to $\overline{\text{CAS}}$ | <sup>t</sup> CEHWX  | <sup>t</sup> RCH | 0    | _       | 0    | _       | 0    | _       | ns   | 11    |
| Read Command Hold Time Referenced to RAS                     | <sup>t</sup> REHWX  | tRRH             | 10   | -       | 15   | _       | 20   | _       | ns   | 11    |
| Write Command Hold Time                                      | tCELWH              | tWCH             | 20   | _       | 25   | _       | 30   | _       | ns   | _     |
| Write Command Hold Time Referenced to RAS                    | tRELWH              | twcr             | 70   | _       | 85   | _       | 105  | _       | ns   | _     |
| Write Command Pulse Width                                    | tWLWH               | tWP              | 20   | _       | 25   | _       | 30   | _       | ns   | _     |
| Write Command to RAS Lead Time                               | †WLREH              | tRWL             | 25   | _       | 35   | _       | 45   | _       | ns   | _     |
| Write Command to CAS Lead Time                               | †WLCEH              | tCWL             | 25   | _       | 35   | _       | 45   | _       | ns   | _     |
| Data in Setup Time                                           | †DVCEL              | tDS              | 0    | _       | 0    | _       | 0    | _       | ns   | 12    |
| Data in Hold Time                                            | <sup>t</sup> CELDX  | tDH              | 20   | _       | 25   | _       | 30   | _       | ns   | 12    |
| Data in Hold Time Referenced to RAS                          | <sup>t</sup> RELDX  | <sup>t</sup> DHR | 70   | _       | 85   | _       | 105  | _       | ns   | _     |
| CAS to RAS Precharge Time                                    | tCEHREL             | tCRP             | 10   | _       | 10   | _       | 10   | _       | กร   | _     |
| RAS Hold Time                                                | <sup>t</sup> CELREH | tRSH             | 50   | _       | 60   | _       | 75   | _       | ns   | _     |
| Refresh Period                                               | tRVRV               | tRFSH            | _    | 4       | _    | 4       | _    | 4       | ms   | _     |

(continued)

#### NOTES:

- 1. VIH min and VIL max are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL.
- 2. An initial pause of 200 µs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed.
- The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transmit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner.
- 4. The specifications for t<sub>RC</sub> (min) and t<sub>RMW</sub> (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C≤T<sub>A</sub>≤70°C) is assured.
- 5. AC measurements t<sub>T</sub> = 5.0 ns.
- 6. Assumes that t<sub>RCD</sub> ≤t<sub>RCD</sub> (max).
- 7. Measured with a current load equivalent to 2 TTL (-200  $\mu$ A, +4 mA) loads and 100 pF with the data output trip points set at  $V_{OH}$  = 2.0 V and  $V_{OL}$  = 0.8 V.
- 8. Assumes that t<sub>RCD</sub>≥t<sub>RCD</sub> (max).
- 9. topp (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.
- 10. Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>.
- 11. Either tRRH or tRCH must be satisfied for a read cycle.
- These parameters are referenced to CAS leading edge in random write cycles and to WRITE leading edge in delayed write or read-modifywrite cycles.

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (Continued)

| B                                                  | Syr                 | nbol              | мсм6 | 256B-10 | мсм6 | 256B-12 | MCM6256B-15 |     | 11-14 | N-4   |
|----------------------------------------------------|---------------------|-------------------|------|---------|------|---------|-------------|-----|-------|-------|
| Parameter                                          | Standard            | Alternate         | Min  | Max     | Min  | Max     | Min         | Max | Unit  | Notes |
| Write Command Setup Time                           | tWLCEL              | twcs              | 0    | _       | 0    | _       | 0           | _   | ns    | 13    |
| CAS to Write Delay                                 | tCELWL              | tCWD              | 30   | _       | 40   | _       | 50          | -   | ns    | 13    |
| RAS to Write Delay                                 | <sup>t</sup> RELWL  | tRWD              | 80   | _       | 100  | _       | 125         | _   | ns    | 13    |
| CAS Hold Time                                      | <sup>t</sup> RELCEH | tCSH              | 100  | _       | 120  | _       | 150         | _   | ns    | _     |
| CAS Precharge Time                                 | †CEHCEL             | tCPN              | 15   | _       | 20   | _       | 25          | _   | ns    | _     |
| CAS Precharge Time (Page Mode Cycle Only)          | †CEHCEL             | tCP               | 40   | _       | 50   | _       | 60          | _   | ns    |       |
| Page Mode Cycle Time                               | †CELCEL             | tPC               | 100  | _,      | 120  | _       | 145         | _   | ns    | _     |
| Page Mode Read-Write Cycle Time                    | †CELCEL             | <sup>t</sup> PRWC | 110  | _       | 140  | _       | 170         | _   | ns    | _     |
| Page Mode Read-Modify-Write Cycle Time             | †CELCEL             | tPRMW             | 130  | _       | 160  | _       | 195         |     | ns    | _     |
| CAS Hold Time for CAS Before RAS Refresh           | †RELCEH             | tCHR              | 30   | _       | 30   | _       | 30          | _   | ns    | _     |
| CAS Setup Time for CAS Before RAS Refresh          | †RELCEL             | tCSR              | 10   | _       | 10   | _       | 10          | _   | ns    |       |
| CAS Precharge to CAS Active Time                   | <sup>t</sup> REHCEL | tRPC              | 0    | _       | 0    | _       | 0           | _   | ns    |       |
| CAS Precharge Time for CAS Before RAS Counter Test | <sup>†</sup> CEHCEL | tCPT              | 40   | _       | 50   | _       | 60          | -   | ns    | _     |

#### NOTES:

#### **READ CYCLE TIMING**



<sup>13.</sup> twcs, tcwp, and trwp are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if twcs ≥twcs (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tcwp≥tcwp (min) and trwp≥trwp (min), the cycle is read-write cycle and the data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate.



#### READ-WRITE/READ-MODIFY-WRITE CYCLE



#### PAGE MODE READ CYCLE



#### PAGE MODE WRITE CYCLE





#### HIDDEN REFRESH CYCLE (READ)



## **HIDDEN REFRESH CYCLE (WRITE)**



## **CAS BEFORE RAS REFRESH COUNTER TEST CYCLE**



#### **DEVICE INITIALIZATION**

On power-up an initial pause of 200 microseconds is required for the internal substrate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the device. During an extended inactive state of the device (greater than 4 milliseconds with device powered up), the wake up sequence (8 active cycles) will be necessary to assure proper device operation.

#### ADDRESSING THE RAM

The nine address nins on the device are time multiplexed with two separate 9-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active negative) called the row address strobe (RAS) and the column address strobe (CAS). A total of eighteen address bits will decode one of the 262,144 cell locations in the device. The column address strobe follows the row address strobe by a specified minimum and maximum time called "tRCD," which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up his external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. There are, however, two other variations in addressing the 256K RAM, one is called the RAS only refresh cycle (described later) where an 8-bit row address field is presented on the input pins and latched by the RAS clock. The most significant bit on Row Address A8 (pin 1) is not required for refresh. The other variation, which is called page mode, allows the user to column access the 512 bits within a selected row. (See PAGE-MODE CYCLES section.)

#### **READ CYCLE**

A read cycle is referred to as a normal read cycle to differentiate it from a page mode read cycle, a read-while-write cycle, and read-modify-write cycle which are covered in a later section.

The memory read cycle begins with the row addresses valid and the RAS clock transitioning from VIH to the VIL level. The CAS clock must also make a transition from VIH to the VIL level at the specified tRCD timing limits when the column addresses are latched. Both the RAS and CAS clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the CAS clock must be active before or at the tRCD maximum specification for an access (data valid) from the RAS clock edge to be guaranteed (tRAC). If the tRCD maximum condition is not met, the access (tCAC) from the CAS clock active transition will determine read access time. The external CAS signal is ignored until an internal RAS signal is available. This gating feature on the CAS clock will allow the external CAS signal to become active as soon as the row address hold time (tRAH) specification has been met and defines the tRCD minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the CAS clock.

Once the clocks have become active, they must stay active for the minimum (t<sub>RAS</sub>) period for the  $\overline{\text{RAS}}$  clock and the

minimum (t<sub>CAS</sub>) period for the CAS clock. The RAS clock must stay inactive for the minimum (t<sub>RP</sub>) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle.

Data out is not latched and is valid as long as the  $\overline{\text{CAS}}$  clock is active; the output will switch to the three-state mode when the  $\overline{\text{CAS}}$  clock goes inactive. To perform a read cycle, the write ( $\overline{\text{W}}$ ) input must be held at the V<sub>IH</sub> level from the time the  $\overline{\text{CAS}}$  clock makes its active transition (tRCS) to the time when it transitions into the inactive (tRCH) mode.

#### WRITE CYCLE

A write cycle is similar to a read cycle except that the Write  $\langle \overline{W} \rangle$  clock must go active (V|\_L level) at or before the  $\overline{CAS}$  clock goes active at a minimum tw\_Cs time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in are referenced to the active transition of the  $\overline{CAS}$  clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time (t\_CWL) and the row strobe to write lead time (t\_RWL). These define the minimum time that  $\overline{RAS}$  and  $\overline{CAS}$  clocks need to be active after the write operation has started ( $\overline{W}$  clock at  $V|_L$  level).

It is also possible to perform a late write cycle. For this cycle the write clock is activated after the  $\overline{\text{CAS}}$  goes low which is beyond tWCS minimum time. Thus the parameters tCWL and tRWL must be satisfied before terminating this cycle. The difference between an early write cycle and a late write cycle is that in a late write cycle the write  $(\overline{\text{W}})$  clock can occur much later in time with respect to the active transition of the  $\overline{\text{CAS}}$  clock. This time could be as long as 10 microseconds —  $\text{It}_{\text{WM}} + \text{tRP} + 2\text{tT}$ .

At the start of an early write cycle, the data out is in a high impedance condition and remains inactive throughout the cycle. The data out remains three-state because the active transition of the write  $\overline{(W)}$  clock prevents the  $\overline{CAS}$  clock from enabling the data-out buffers. The three-state condition (high impedance) of the data out pin during a write cycle can be effectively utilized in systems that have a common input/output bus. The only stipulation is that the system use only early write mode operations for all write cycles to avoid bus contention.

# READ-MODIFY-WRITE AND READ-WHILE-WRITE CYCLES

As the name implies, both a read and a write cycle are accomplished at a selected bit during a single access. The read-modify-write cycle is similar to the late write cycle discussed above.

For the read-modify-write cycle a normal read cycle is initiated with the write  $(\overline{W})$  clock at the V<sub>IH</sub> level until the read data occurs at the device access time (t<sub>RAC</sub>). At this time the write  $(\overline{W})$  clock is asserted. The data in is setup and held with respect to the active edge of the write clock. The cycle described assumes a zero modify time between read and write.

Another variation of the read-modify-write cycle is the read-while-write cycle. For this cycle,  $t_{CWD}$  plays an important role. A read-while-write cycle starts as a normal read cycle with the write  $(\overline{W})$  clock being asserted at minimum  $t_{CWD}$  time, depending upon the application. This results in starting a write operation to the selected cell even before data out

occurs. The minimum specification on tcwp assures that data out does occur. In this case, the data in is set up with respect to write  $(\overline{W})$  clock active edge.

#### PAGE-MODE CYCLES

Page mode operation allows fast successive data operations at the 512 column locations on a given row. Page access ( $t_{CAC}$ ) is typically half the regular RAS clock access ( $t_{RAC}$ ) on the Motorola 256K dynamic RAM. Page mode operation consists of holding the RAS clock active while cycling the CAS clock to access the column locations determined by the 9-bit column address field

The page cycle is always initiated with a row address being provided and latched by the  $\overline{RAS}$  clock, followed by the column address and  $\overline{CAS}$  clock. From the timing illustrated, the initial cycle is a normal read or write cycle, that has been previously described, followed by the shorter  $\overline{CAS}$  cycles (tpc). The  $\overline{CAS}$  cycle time (tpc) consists of the  $\overline{CAS}$  clock active time (tcAS), and  $\overline{CAS}$  clock precharge time (tcp) and two transitions. In addition to read and write cycles, a read-modify-write cycle can also be performed in a page mode operation. For a read-modify-write or read-while-write type cycle, the conditions normal to that mode of operation will apply in the page mode also. In practice, any combination of read, write and read-modify-write cycles can be performed to suit a particular application.

#### REFRESH CYCLES

The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the bits need to be refreshed at least once every 4 milliseconds. This is accomplished by sequentially cycling through the 256 row address locations every 4 milliseconds, (i.e., at least one row every 15.6 microseconds like the 64K dynamic RAM). A normal read or write operation to the RAM will serve to refresh all the bits (1024) associated with the particular rows decoded.

#### RAS-Only Refresh

In this refresh method, the system must perform a  $\overline{RAS}$ -only cycle on 256 row addresses every 4 milliseconds. The row addresses are latched in with the  $\overline{RAS}$  clock, and the

associated internal row locations are refreshed. As the heading implies, the  $\overline{\text{CAS}}$  clock is not required and must be inactive or at a  $V_{\text{IH}}$  level.

#### CAS Before RAS Refresh

This refresh cycle is initiated when  $\overline{RAS}$  falls, after  $\overline{CAS}$  has been low (by tCSR). This activates the internal refresh counter which generates the address to be refreshed. Externally applied addresses are ignored during the automatic refresh cycle. If the output buffer was off before the automatic refresh cycle, the output will stay in the high impedance state. If the output was enabled by  $\overline{CAS}$  in the previous cycle, the data out will be maintained during the automatic refresh cycle as long as  $\overline{CAS}$  is held active (hidden refresh).

#### Hidden Refresh

The hidden refresh method allows refresh cycles to be performed while maintaining valid data at the output pin. Hidden refresh is performed by holding  $\overline{\text{CAS}}$  at  $V_{|L}$  and taking  $\overline{\text{RAS}}$  high and after a specified precharge period (tRp), executing a  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh cycle. (See Figure 1.)

#### CAS BEFORE RAS REFRESH COUNTER TEST

The internal refresh operation of MCM6256B can be tested by  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh counter test. This cycle performs read/write operation taking the internal counter address as row address and the input address as column address.

The test is performed after a minimum of 8  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  cycles as initialization cycles. The test procedure is as follows.

- 1. Write a "0" into all memory cells.
- Select any column address and read the "0"s written in step 1. Write a "1" into each cell of the selected column by performing CAS before RAS Refresh Counter Test Read-Write Cycle (see timing diagram). Repeat 256 times.
- 3. Read the "1"s (use a normal read mode) written in step
- Select the same column address as step 2, read the "1"s and write a "0" into each cell by performing CAS before RAS Refresh Counter Test Read-Write Cycle (see timing diagram). Repeat 256 times.
- Read the "0"s (use a normal read mode) written in step
- Repeat steps 1 through 5 using complement data.



Figure 1. Hidden Refresh Cycle

# ORDERING INFORMATION (Order by Full Part Number)



# 256K×1 Nibble Mode Dynamic RAM

The MCM6257B is a 262,144 bit, high-speed, dynamic random access memory. Organized as 262,144 one-bit words and fabricated using N-channel silicon-gate MOS technology, this single +5 volt supply dynamic RAM combines high performance with low cost and improved reliability. All inputs and outputs are fully TTL compatible.

By multiplexing row and column address inputs, the MCM6257B requires only nine address lines and permits packaging in standard 16-pin 300 mil wide dual-in-line packages. Complete address decoding is done on-chip with address latches incorporated. Data out (Q) is controlled by CAS allowing greater system flexibility.

The MCM6257B features "nibble mode" which allows serial access of 4 bits of data at a high data rate.

- Single +5 Volt Operation (±10%)
- Maximum Access Time: MCM6257B-10 = 100 ns

MCM6257B-12 = 120 ns

MCM6257B-15 = 150 ns

● Low Power Dissipation: MCM6257B-10 = 440 mW Maximum (Active)

MCM6257B-12 = 396 mW Maximum (Active)

MCM6257B-15 = 358 mW Maximum (Active)

28 mW Maximum (Standby)

- Three-State Data Output
- Early-Write Common I/O Capability
- 256 Cycle, 4 ms Refresh
- CAS Before RAS and RAS-Only Refresh Mode.
- Hidden Refresh
- Fast Nibble Mode Access and Cycle Time (MCM6257B-10) = 25 ns Access Time 50 ns Cycle Time



# MCM6257B





| PIN NAMES                    |  |  |  |  |  |  |  |  |  |  |  |
|------------------------------|--|--|--|--|--|--|--|--|--|--|--|
| A0-A8 Address Input          |  |  |  |  |  |  |  |  |  |  |  |
| D Data In                    |  |  |  |  |  |  |  |  |  |  |  |
| Q Data Out                   |  |  |  |  |  |  |  |  |  |  |  |
| W Read/Write Input           |  |  |  |  |  |  |  |  |  |  |  |
| RAS Row Address Strobe       |  |  |  |  |  |  |  |  |  |  |  |
| CAS Column Address Strobe    |  |  |  |  |  |  |  |  |  |  |  |
| V <sub>CC</sub> Power (+5 V) |  |  |  |  |  |  |  |  |  |  |  |
| VSS Ground                   |  |  |  |  |  |  |  |  |  |  |  |

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                         | Symbol                             | Value       | Unit |
|------------------------------------------------|------------------------------------|-------------|------|
| Power Supply Voltage                           | Vcc                                | -1 to +7    | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -1 to +7    | ٧    |
| Data Out Current                               | lout                               | 50          | mA   |
| Power Dissipation                              | PD                                 | 600         | mW   |
| Operating Temperature Range                    | TA                                 | 0 to +70    | °C   |
| Storage Temperature Range                      | T <sub>stq</sub>                   | -55 to +150 | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol          | Min   | Тур | Max | Unit | Notes |
|------------------------------------------|-----------------|-------|-----|-----|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5   | 5.0 | 5.5 | V    | 1     |
|                                          | VSS             | 0     | 0   | 0   | V    | 1     |
| Input High Voltage, All Inputs           | V <sub>IH</sub> | 2.4   | _   | 6.5 | V    | 1     |
| Input Low Voltage, All Inputs            | VIL             | - 1.0 |     | 0.8 | V    | 1     |

#### DC CHARACTERISTICS

| Characteristic                                                                                                       | Symbol              | Min  | Max | Unit | Notes |
|----------------------------------------------------------------------------------------------------------------------|---------------------|------|-----|------|-------|
| V <sub>CC</sub> Power Supply Current                                                                                 | lcc1                |      |     | mA   | 2     |
| MCM6257B-10, t <sub>RC</sub> = 190 ns                                                                                | "                   | _    | 80  |      |       |
| MCM6257B-12, t <sub>RC</sub> = 220 ns                                                                                |                     | -    | 72  |      |       |
| MCM6257B-15, t <sub>RC</sub> = 260 ns                                                                                |                     |      | 65  |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) ( <del>RAS</del> = <del>CAS</del> = V <sub>IH</sub> )                 | ICC2                | -    | 5.0 | mA   |       |
| V <sub>CC</sub> Power Supply Current During RAS only Refresh Cycles (CAS = V <sub>IH</sub> )                         | ICC3                |      |     | mA   | 2     |
| MCM6257B-10, t <sub>RC</sub> = 190 ns                                                                                |                     | _    | 70  |      |       |
| MCM6257B-12, t <sub>RC</sub> =220 ns                                                                                 |                     | -    | 62  |      | 1     |
| MCM6257B-15, t <sub>RC</sub> = 260 ns                                                                                |                     | -    | 55  |      |       |
| VCC Power Supply Current During Nibble Mode Cycle (RAS = VIL)                                                        | ICC4                |      |     | mA   | 2     |
| MCM6257B-10, t <sub>NC</sub> =50 ns                                                                                  |                     | -    | 50  |      |       |
| MCM6257B-12, t <sub>NC</sub> = 60 ns                                                                                 |                     | -    | 48  |      | ĺ     |
| MCM6257B-15, t <sub>NC</sub> = 70 ns                                                                                 |                     | _    | 45  |      |       |
| V <sub>CC</sub> Power Supply Current During CAS Before RAS Refresh                                                   | ICC5                |      |     | mA   | 2     |
| MCM6257B-10, t <sub>RC</sub> = 190 ns                                                                                |                     | -    | 70  | 1    | 1     |
| MCM6257B-12, t <sub>RC</sub> =220 ns                                                                                 |                     | -    | 62  |      |       |
| MCM6257B-15, t <sub>RC</sub> =260 ns                                                                                 |                     | -    | 55  |      |       |
| Input Leakage Current (VSS <vin<vcc)< td=""><td>likg(I)</td><td>- 10</td><td>10</td><td>μΑ</td><td></td></vin<vcc)<> | likg(I)             | - 10 | 10  | μΑ   |       |
| Output Leakage Current (CAS at Logic 1, VSS < Vout < VCC)                                                            | l <sub>lkg(O)</sub> | - 10 | 10  | μΑ   |       |
| Output High Voltage (I <sub>OH</sub> = -5 mA)                                                                        | Voн                 | 2,4  | _   | V    |       |
| Output Low Voltage (I <sub>OL</sub> =4.2 mA)                                                                         | VOL                 | -    | 0.4 | V    |       |

#### CAPACITANCE (f = 1.0 MHz, TA = 25°C, VCC = 5 V, Periodically Sampled Rather Than 100% Tested)

| Parameter                                        |             | Symbol | Тур | Max | Unit | Notes |
|--------------------------------------------------|-------------|--------|-----|-----|------|-------|
| Input Capacitance                                | A0-A8, D    | Cin    | -   | . 5 | pF   | 3     |
|                                                  | RAS, CAS, W | ,•     | _   | 7   | pF   | 3     |
| Output Capacitance (CAS = VIH to Disable Output) | a           | Cout   | _   | 7   | pF   | 3     |

#### NOTES:

- 1. All voltages referenced to Vss.
- 2. Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open.
- 3. Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation:  $C = I\Delta t/\Delta V$ .

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

## READ, WRITE, AND READ-MODIFY-WRITE CYCLES (See Notes 1, 2, 3, and 5)

|                                            | Syr                 | nbol             | мсме | 257B-10 | мсм6 | 257B-12 | мсм6 | 257B-15 |      | Notes |
|--------------------------------------------|---------------------|------------------|------|---------|------|---------|------|---------|------|-------|
| Parameter                                  | Standard            | Alternate        | Min  | Max     | Min  | Max     | Min  | Max     | Unit | Notes |
| Random Read or Write Cycle Time            | †RELREL             | tRC              | 190  | _       | 220  | _       | 260  | _       | ns   | 4, 5  |
| Read-Write Cycle Time                      | tRELREL             | tRWC             | 200  | _       | 240  | _       | 285  | _       | ns   | 4, 5  |
| Read-Modify-Write Cycle Time               | †RELREL             | tRMW             | 220  | _       | 260  | _       | 310  | _       | ns   | 4, 5  |
| Access Time from RAS                       | †RELQV              | tRAC             | _    | 100     | _    | 120     | _    | 150     | ns   | 6, 7  |
| Access Time from CAS                       | †CELQV              | tCAC             | _    | 50      | _    | 60      | _    | 75      | ns   | 7, 8  |
| Output Buffer and Turn-Off Delay           | tCEHQZ              | tOFF             | 5    | 25      | 5    | 30      | 5    | 35      | ns   | 9     |
| RAS Precharge Time                         | <sup>t</sup> REHREL | tRP              | 80   | _       | 90   | _       | 100  | _       | ns   | _     |
| RAS Pulse Width                            | <sup>t</sup> RELREH | t <sub>RAS</sub> | 100  | 10,000  | 120  | 10,000  | 150  | 10,000  | ns   | _     |
| CAS Pulse Width                            | <sup>t</sup> CELCEH | tCAS             | 50   | 10,000  | 60   | 10,000  | 75   | 10,000  | ns   | _     |
| RAS to CAS Delay Time                      | <sup>t</sup> RELCEL | tRCD             | 25   | 50      | 25   | 60      | 25   | 75      | ns   | 10    |
| Row Address Setup Time                     | †AVREL              | t <sub>ASR</sub> | 0    | _       | 0    | _       | 0    | _       | ns   |       |
| Row Address Hold Time                      | tRELAX              | <sup>t</sup> RAH | 15   | _       | 15   | _       | 15   | _       | ns   | -     |
| Column Address Setup Time                  | tAVCEL              | tASC             | 0    | _       | 0    | _       | 0    | _       | ns   | _     |
| Column Address Hold Time                   | <sup>t</sup> CELAX  | tCAH             | 20   | _       | 25   | -       | 30   | _       | ns   | _     |
| Column Address Hold Time Referenced to RAS | <sup>t</sup> RELAX  | <sup>t</sup> AR  | 70   | _       | 85   | _       | 105  | _       | ns   | _     |
| Transition Time (Rise and Fall)            | tŢ                  | tΤ               | 3    | 50      | 3    | 50      | 3    | 50      | ns   | _     |
| Read Command Setup Time                    | †WHCEL              | tRCS             | 0    | _       | 0    | _       | 0    | _       | ns   | _     |
| Read Command Hold Time Referenced to CAS   | <sup>t</sup> CEHWX  | tRCH             | 0    | _       | 0    | _       | 0    | _       | ns   | 11    |
| Read Command Hold Time Referenced to RAS   | tREHWX              | tRRH             | 10   | -       | 15   | _       | 20   | _       | ns   | 11    |
| Write Command Hold Time                    | tCELWH              | tWCH             | 20   | -       | 25   | _       | 30   | _       | ns   | _     |
| Write Command Hold Time Referenced to RAS  | tRELWH              | tWCR             | 70   | -       | 85   | _       | 105  | _       | ns   | _     |
| Write Command Pulse Width                  | tWLWH               | tWP              | 20   | -       | 25   | _       | 30   | _       | ns   | _     |
| Write Command to RAS Lead Time             | †WLREH              | tRWL             | 25   | _       | 35   | _       | 45   | _       | ns   | -     |
| Write Command to CAS Lead Time             | †WLCEH              | tCWL             | 25   | _       | 35   | _       | 45   | _       | ns   |       |
| Data in Setup Time                         | <sup>t</sup> DVCEL  | t <sub>DS</sub>  | 0    | _       | 0    | _       | 0    | _       | ns   | 12    |
| Data in Hold Time                          | <sup>t</sup> CELDX  | tDH              | 20   | -       | 25   | _       | 30   | _       | ns   | 12    |
| Data in Hold Time Referenced to RAS        | <sup>t</sup> RELDX  | <sup>t</sup> DHR | 70   | _       | 85   | _       | 105  | _       | ns   | _     |
| CAS to RAS Precharge Time                  | <sup>t</sup> CEHREL | tCRP             | 10   | _       | 10   | _       | 10   | _       | ns   | _     |
| RAS Hold Time                              | <sup>t</sup> CELREH | tRSH             | 50   | _       | 60   | _       | 75   | _       | ns   | _     |
| Refresh Period                             | tRVRV               | tRFSH            | _    | 4       | _    | 4       |      | 4       | ms   | _     |

(continued)

#### NOTES:

- 1. V<sub>IH</sub> min and V<sub>IL</sub> max are reference levels for measuring timing of input signals. Transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>.
- 2. An initial pause of 200 μs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed.
- The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transmit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner.
- The specifications for t<sub>RC</sub> (min) and t<sub>RMW</sub> (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C≤T<sub>A</sub>≤70°C) is assured.
- 5. AC measurements  $t_T = 5.0$  ns.
- 6. Assumes that t<sub>RCD</sub>≤t<sub>RCD</sub> (max).
- 7. Measured with a current load equivalent to 2 TTL ( $-200~\mu\text{A}$ , +4~mA) loads and 100 pF with the data output trip points set at  $V_{OH} = 2.0~\text{V}$  and  $V_{OL} = 0.8~\text{V}$ .
- Assumes that t<sub>RCD</sub>≥t<sub>RCD</sub> (max).
- 9. topp (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.
- Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>.
- 11. Either tRRH or tRCH must be satisfied for a read cycle.
- These parameters are referenced to CAS leading edge in random write cycles and to WRITE leading edge in delayed write or read-modifywrite cycles.

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (Continued)

| D                                                              | Syr                 | nbol             | мсм6 | 257B-10      | мсм6 | 257B-12 | мсм6 | 257B-15 | Unit |       |
|----------------------------------------------------------------|---------------------|------------------|------|--------------|------|---------|------|---------|------|-------|
| Parameter                                                      | Standard            | Alternate        | Min  | Max          | Min  | Max     | Min  | Max     | Unit | Notes |
| Write Command Setup Time                                       | tWLCEL              | twcs             | 0    | _            | 0    | _       | 0    | _       | ns   | 13    |
| CAS to Write Delay                                             | tCELWL              | tCWD             | 30   | _            | 40   | _       | 50   | _       | ns   | 13    |
| RAS to Write Delay                                             | tRELWL              | tRWD             | 80   | -            | 100  | _       | 125  | _       | ns   | 13    |
| CAS Hold Time                                                  | <sup>t</sup> RELCEH | tCSH             | 100  | _            | 120  | _       | 150  | _       | ns   | _     |
| CAS Precharge Time                                             | <sup>t</sup> CEHCEL | tCPN             | 15   | _            | 20   | _       | 25   | _       | ns   |       |
| Nibble Mode Cycle Time                                         | <sup>t</sup> CEHCEH | tNC              | 50   | -            | 60   | _       | 70   |         | ns   | _     |
| Nibble Mode Read-Write/Read-Modify-Write Cycle Time            | <sup>t</sup> CEHCEH | tNRWC            | 75   | <del>-</del> | 90   | _       | 105  | _       | ns   | -     |
| Nibble Mode Access Time                                        | tCELGV              | tNCAC            | 25 , | _            | 30   | _       | 40   | _       | ns   | _     |
| Nibble Mode CAS Pulse Width                                    | <sup>t</sup> CELCEH | tNCAS            | 25   | _            | 30   | _       | 40   | _       | ns   | _     |
| Nibble Mode CAS Precharge Time                                 | <sup>t</sup> CEHCEL | tNCP             | 15   | _            | 20   | _       | 20   | _       | ns   | -     |
| Nibble Mode RAS Hold Time (Read)                               | <sup>t</sup> CELREH | tNRRSH           | 20   | _            | 25   | _       | 30   | _       | ns   | _     |
| Nibble Mode RAS Hold Time (Write)                              | <sup>t</sup> CELREH | tNWRSH           | 40   | _            | 45   | _       | 50   | _       | ns   | _     |
| Nibble Mode CAS to Write Delay Time                            | tCELWH              | tNCWD            | 25   | _            | 30   | _       | 40   | _       | ns   | -     |
| Nibble Mode Write Command to $\overline{\text{CAS}}$ Lead Time | †WLCEH              | tNCWL            | 20   | -            | 25   | -       | 30   | _       | ns   | 1     |
| CAS Hold Time for CAS Before RAS Refresh                       | <sup>t</sup> RELCEH | tCHR             | 30   |              | 30   | _       | 30   | _       | ns   | _     |
| CAS Setup Time for CAS Before RAS Refresh                      | †RELCEL             | <sup>t</sup> CSR | 10   | -            | 10   | _       | 10   | _       | ns   | 1     |
| CAS Precharge to CAS Active Time                               | <sup>t</sup> REHCEL | tRPC             | 0    | _            | 0    | _       | 0    | _       | ns   | -     |
| CAS Precharge Time for CAS Before RAS Counter Test             | <sup>t</sup> CEHCEL | tCPT             | 40   |              | 50   | -       | 60   | _       | ns   | _     |

#### NOTES:

### **READ CYCLE TIMING**



Notes:
13. tWCS, tCWD, and tRWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if tWCS, tCWD, (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tCWD≥tCWD (min) and tRWD≥tRWD (min), the cycle is read-write cycle and the data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate.



#### READ-WRITE/READ-MODIFY-WRITE CYCLE



# NIBBLE MODE READ CYCLE



### **NIBBLE MODE WRITE CYCLE (EARLY WRITE)**



# NIBBLE MODE READ-WRITE/READY-MODIFY-WRITE CYCLE



# HIDDEN REFRESH CYCLE (READ)



# HIDDEN REFRESH CYCLE (WRITE)



# **CAS** BEFORE **RAS** REFRESH COUNTER TEST CYCLE



#### **DEVICE INITIALIZATION**

On power-up an initial pause of 200 microseconds is required for the internal substrate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the device. During an extended inactive state of the device (greater than 4 milliseconds with device powered up), the wake up sequence (8 active cycles) will be necessary to assure proper device operation.

#### ADDRESSING THE RAM

The nine address pins on the device are time multiplexed with two separate 9-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active negative) called the row address strobe (RAS) and the column address strobe (CAS). A total of eighteen address bits will decode one of the 262,144 cell locations in the device. The column address strobe follows the row address strobe by a specified minimum and maximum time called "tRCD," which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up his external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. There are, however, two other variations in addressing the 256K RAM, one is called the RAS only refresh cycle (described later) where an 8-bit row address field is presented on the input pins and latched by the RAS clock. The most significant bit on Row Address A8 (pin 1) is not required for refresh. The other variation, which is called nibble mode, allows the user to access 4 bits serially. (See NIBBLE MODE section.)

#### READ CYCLE

A read cycle is referred to as a normal read cycle to differentiate it from a page mode read cycle, a read-while-write cycle, and read-modify-write cycle which are covered in a later section.

The memory read cycle begins with the row addresses valid and the RAS clock transitioning from VIH to the VIL level. The CAS clock must also make a transition from VIH to the VIL level at the specified tRCD timing limits when the column addresses are latched. Both the RAS and CAS clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the CAS clock must be active before or at the tRCD maximum specification for an access (data valid) from the RAS clock edge to be guaranteed (tRAC). If the tRCD maximum condition is not met, the access (t<sub>CAC</sub>) from the CAS clock active transition will determine read access time. The external CAS signal is ignored until an internal RAS signal is available. This gating feature on the CAS clock will allow the external CAS signal to become active as soon as the row address hold time (trah) specification has been met and defines the tRCD minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the CAS clock.

Once the clocks have become active, they must stay active for the minimum ( $t_{RAS}$ ) period for the  $\overline{RAS}$  clock and the minimum ( $t_{CAS}$ ) period for the  $\overline{CAS}$  clock. The  $\overline{RAS}$  clock must stay inactive for the minimum ( $t_{RP}$ ) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle.

Data out is not latched and is valid as long as the  $\overline{CAS}$  clock is active; the output will switch to the three-state mode when the  $\overline{CAS}$  clock goes inactive. To perform a read cycle, the write  $\overline{(W)}$  input must be held at the  $V_{IH}$  level from the time the  $\overline{CAS}$  clock makes its active transition ( $t_{RCS}$ ) to the time when it transitions into the inactive ( $t_{RCH}$ ) mode.

#### WRITE CYCLE

A write cycle is similar to a read cycle except that the Write  $(\overline{W})$  clock must go active (VIL level) at or before the  $\overline{CAS}$  clock goes active at a minimum tyVCS time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in are referenced to the active transition of the  $\overline{CAS}$  clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time (tCWL) and the row strobe to write lead time (tRWL). These define the minimum time that  $\overline{RAS}$  and  $\overline{CAS}$  clocks need to be active after the write operation has started ( $\overline{W}$  clock at VII level).

It is also possible to perform a late write cycle. For this cycle the write clock is activated after the  $\overline{\text{CAS}}$  goes low which is beyond tWCS minimum time. Thus the parameters tCWL and tRWL must be satisfied before terminating this cycle. The difference between an early write cycle and a late write cycle is that in a late write cycle the write  $(\overline{\text{W}})$  clock can occur much later in time with respect to the active transition of the  $\overline{\text{CAS}}$  clock. This time could be as long as 10 microseconds —  $\text{It}_{\text{WM}}$  + tRP + 2tT).

At the start of an early write cycle, the data out is in a high impedance condition and remains inactive throughout the cycle. The data out remains three-state because the active transition of the write  $(\overline{W})$  clock prevents the  $\overline{CAS}$  clock from enabling the data-out buffers. The three-state condition (high impedance) of the data out pin during a write cycle can be effectively utilized in systems that have a common input/output bus. The only stipulation is that the system use only early write mode operations for all write cycles to avoid bus contention.

# READ-MODIFY-WRITE AND READ-WHILE-WRITE CYCLES

As the name implies, both a read and a write cycle are accomplished at a selected bit during a single access. The read-modify-write cycle is similar to the late write cycle discussed above.

For the read-modify-write cycle a normal read cycle is initiated with the write  $(\overline{W})$  clock at the V<sub>IH</sub> level until the read data occurs at the device access time (t<sub>RAC</sub>). At this time the write  $(\overline{W})$  clock is asserted. The data in is setup and held with respect to the active edge of the write clock. The cycle described assumes a zero modify time between read and write.

Another variation of the read-modify-write cycle is the readwhile-write cycle. For this cycle, town plays an important role. A read-while-write cycle starts as a normal read cycle with the write  $(\overline{W})$  clock being asserted at minimum  $t_{CWD}$  time, depending upon the application. This results in starting a write operation to the selected cell even before data out occurs. The minimum specification on  $t_{CWD}$  assures that data out does occur. In this case, the data in is set up with respect to write  $(\overline{W})$  clock active edge.

#### **NIBBLE MODE**

Nibble mode allows high speed serial read, write, or readmodify-write access of 2, 3, or 4 bits of data. The bits of data that may be accessed during nibble mode are determined by the 8 row addresses and the 8 column addresses. The 2 bits of addresses (CA8, RA8) are used to select 1 of the 4 nibble bits for initial access. After the first bit is accessed by the normal mode, the remaining nibble bits may be accessed by toggling CAS "high" then "low" while RAS remains "low". Toggling CAS causes RA8 and CA8 to be incremented internally while all other address bits are held constant and makes the next nibble bit available for access.

If more than 4 bits are accessed during nibble mode, the address sequence will begin to repeat. If any bit is written during nibble mode, the new data will be read on any subsequent access. If the write operation is executed again on subsequent access, the new data will be written into the selected cell location.

#### REFRESH CYCLES

The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the bits need to be refreshed at least once every 4 milliseconds. This is accomplished by sequentially cycling through the 256 row address locations every 4 milliseconds, (i.e., at least one row every 15.6 microseconds like the 64K dynamic RAM). A normal read or write operation to the RAM will serve to refresh all the bits (1024) associated with the particular rows decoded.

### RAS-Only Refresh

In this refresh method, the system must perform a  $\overline{RAS}$ -only cycle on 256 row addresses every 4 milliseconds. The row addresses are latched in with the  $\overline{RAS}$  clock, and the

associated internal row locations are refreshed. As the heading implies, the  $\overline{\text{CAS}}$  clock is not required and must be inactive or at a VIH level.

#### CAS Before RAS Refresh

This refresh cycle is initiated when  $\overline{RAS}$  falls, after  $\overline{CAS}$  has been low (by  $t_{CSR}$ ). This activates the internal refresh counter which generates the address to be refreshed. Externally applied addresses are ignored during the automatic refresh cycle. If the output buffer was off before the automatic refresh cycle, the output will stay in the high impedance state. If the output was enabled by  $\overline{CAS}$  in the previous cycle, the data out will be maintained during the automatic refresh cycle as long as  $\overline{CAS}$  is held active (hidden refresh).

#### Hidden Refresh

The hidden refresh method allows refresh cycles to be performed while maintaining valid data at the output pin. Hidden refresh is performed by holding  $\overline{\text{CAS}}$  at  $\text{V}_{\text{IL}}$  and taking  $\overline{\text{RAS}}$  high and after a specified precharge period (tpp), executing a  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh cycle. (See Figure 1.)

#### CAS BEFORE RAS REFRESH COUNTER TEST

The internal refresh operation of MCM6257B can be tested by  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh counter test. This cycle performs read/write operation taking the internal counter address as row address and the input address as column address.

The test is performed after a minimum of 8  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  cycles as initialization cycles. The test procedure is as follows.

- 1. Write a "0" into all memory cells.
- Select any column address and read the "0"s written in step 1. Write a "1" into each cell of the selected column by performing CAS before RAS Refresh Counter Test Read-Write Cycle (see timing diagram). Repeat 256 times.
- Read the "1"s (use a normal read mode) written in step 2.
- Select the same column address as step 2, read the "1"s and write a "0" into each cell by performing CAS before RAS Refresh Counter Test Read-Write Cycle (see timing diagram). Repeat 256 times.
- Read the "0"s (use a normal read mode) written in step
- 6. Repeat steps 1 through 5 using complement data.



Figure 1. Hidden Refresh Cycle

# ORDERING INFORMATION (Order by Full Part Number)



MCM6257BP15

# Advance Information

# 64K×4 Dynamic RAM

The MCM41464A is a 262,144 bit, high-speed, dynamic random access memory. Organized as 65,536 words of 4 bits, and fabricated using N-channel silicon-gate MOS technology, this new single +5 volt supply dynamic RAM combines high performance with low cost and improved reliability.

By multiplexing row and column address inputs, the MCM41464A requires only eight address lines and permits packaging in standard 18-pin 300 mil wide dual-in-line packages. Complete address decoding is done on-chip with address latches incorporated.

All inputs and outputs, including clocks, are fully TTL compatible. The MCM41464A incorporates a one transistor cell design and dynamic storage techniques.

The MCM41464A features "page mode" which allows random column accesses of the 256 bits within the selected row.

- Organized as 65,536 Words of 4 Bits
- Single +5 Volt Operation (±10%)
- Maximum Access Time: MCM41464A-10 = 100 ns

MCM41464A-12 = 120 ns MCM41464A-15 = 150 ns

● Low Power Dissipation: MCM41464A-10 = 440 mW

MCM41464A-12 = 396 mW Maximum (Active)

MCM41464A-15 = 358 mW Maximum (Active)

28 mW Maximum (Standby)

- Three-State Data Output
- Early-Write Common 1/O Capability
- 256 Cycle, 4 ms Refresh
- CAS Before RAS Refresh Mode
- Hidden Refresh
- RAS-Only Refresh Mode
- Page Mode Capability



# MCM41464A





| PIN NAMES                    |
|------------------------------|
| A0-A7 Address Input          |
| DQ0-DQ3 Data Input/Output    |
| G Output Enable              |
| W Read/Write Input           |
| RAS Row Address Strobe       |
| CAS Column Address Strobe    |
| V <sub>CC</sub> Power (+5 V) |
| V <sub>SS</sub> Ground       |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                         | Symbol           | Value       | Unit |
|------------------------------------------------|------------------|-------------|------|
| Power Supply Voltage                           | Vcc              | -1 to +7    | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | Vin, Vout        | -1 to +7    | ٧    |
| Data Out Current                               | lout             | 50          | mΑ   |
| Power Dissipation                              | PD               | 600         | mW   |
| Operating Temperature Range                    | TA               | 0 to +70    | °C   |
| Storage Temperature Range                      | T <sub>stg</sub> | -55 to +150 | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol | Min  | Тур | Max | Unit | Notes |
|------------------------------------------|--------|------|-----|-----|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5  | 5.0 | 5.5 | V    | 1     |
|                                          | VSS    | 0    | 0 . | 0   | V    | 1     |
| Input High Voltage, All Inputs           | VIH    | 2.4  | _   | 6.5 | V    | 1     |
| Input Low Voltage, All Inputs            | VIL    | -1.0 |     | 0.8 | V    | 1     |

#### **DC CHARACTERISTICS**

| Characteristic                                                                                                                                     | Symbol               | Min  | Max | Unit | Notes |
|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------|-----|------|-------|
| V <sub>CC</sub> Power Supply Current                                                                                                               | Icc1                 |      |     | mA   | 2     |
| MCM41464A-10, t <sub>RC</sub> = 190 ns                                                                                                             |                      | -    | 80  |      |       |
| MCM41464A-12, t <sub>RC</sub> =220 ns                                                                                                              |                      | -    | .72 |      |       |
| MCM41464A-15, t <sub>RC</sub> = 260 ns                                                                                                             |                      |      | 65  |      |       |
| $V_{CC}$ Power Supply Current (Standby) ( $\overline{RAS} = \overline{CAS} = V_{IH}$ )                                                             | I <sub>CC2</sub>     | _    | 5.0 | mA   |       |
| V <sub>CC</sub> Power Supply Current During RAS only Refresh Cycles (CAS = V <sub>IH</sub> )                                                       | lCC3                 |      |     | mA   | 2     |
| MCM41464A-10, $t_{RC} = 190 \text{ ns}$                                                                                                            |                      | i –  | 70  |      | l     |
| MCM41464A-12, t <sub>RC</sub> = 220 ns                                                                                                             |                      | _    | 62  |      |       |
| MCM41464A-15, t <sub>RC</sub> = 260 ns                                                                                                             |                      |      | 55  | İ    |       |
| V <sub>CC</sub> Power Supply Current During Page Mode Cycle (RAS = V <sub>IL</sub> )                                                               | ICC4                 |      |     | mA   | 2     |
| MCM41464A-10, $t_{PC} = 100 \text{ ns}$                                                                                                            |                      |      | 70  |      | ł     |
| MCM41464A-12, $t_{PC} = 120 \text{ ns}$                                                                                                            | l                    | -    | 55  | -    |       |
| MCM41464A-15, t <sub>PC</sub> = 145 ns                                                                                                             |                      |      | 50  |      |       |
| V <sub>CC</sub> Power Supply Current During CAS Before RAS Refresh                                                                                 | ICC5                 |      |     | mA   | 2     |
| MCM41464A-10, t <sub>RC</sub> = 190 ns                                                                                                             | '                    | -    | 70  | j    | )     |
| MCM41464A-12, t <sub>RC</sub> =220 ns                                                                                                              |                      | _    | 62  |      | ł     |
| MCM41464A-15, t <sub>RC</sub> = 260 ns                                                                                                             |                      |      | 55  |      |       |
| Input Leakage Current (VSS <vin<vcc)< td=""><td>llkg(1)</td><td>- 10</td><td>10</td><td>μΑ</td><td></td></vin<vcc)<>                               | llkg(1)              | - 10 | 10  | μΑ   |       |
| Output Leakage Current (CAS at Logic 1, VSS <vout<vcc)< td=""><td>l<sub>lkg</sub>(0)</td><td>- 10</td><td>10</td><td>μА</td><td></td></vout<vcc)<> | l <sub>lkg</sub> (0) | - 10 | 10  | μА   |       |
| Output High Voltage (I <sub>OH</sub> = −5 mA)                                                                                                      | Voн                  | 2.4  |     | V    |       |
| Output Low Voltage (I <sub>OL</sub> = 4.2 mA)                                                                                                      | VOL                  |      | 0.4 | V    |       |

CAPACITANCE (f = 1.0 MHz, T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5 V, Periodically Sampled Rather Than 100% Tested)

| Parameter                                        |             | Symbol | Max | Unit | Notes |
|--------------------------------------------------|-------------|--------|-----|------|-------|
| Input Capacitance                                | A0-A7, D    | Cin    | 5   | pF   | 3     |
|                                                  | RAS, CAS, W |        | 7   | pF   | 3     |
| Output Capacitance (CAS = VIH to Disable Output) | Q           | Cout   | 7   | pF   | 3     |

- 1. All voltages referenced to  $V_{\mbox{SS}}$ .
- 2. Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open.
- 3. Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation:  $C = I\Delta t/\Delta V$ .

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (See Notes 1, 2, 3, and 5)

|                                            | Syr                 | nbol             | MCM41 | 464A-10 | MCM41 | 464A-12 | MCM41      | 464A-15 |      |       |
|--------------------------------------------|---------------------|------------------|-------|---------|-------|---------|------------|---------|------|-------|
| Parameter                                  | Standard            | Alternate        | Min   | Max     | Min   | Max     | Min        | Max     | Unit | Notes |
| Random Read or Write Cycle Time            | <sup>t</sup> RELREL | tRC              | 190   | _       | 220   | _       | 260        | _       | ns   | 4, 5  |
| Read-Modify-Write Cycle Time               | †RELREL             | tRMW             | 260   | _       | 300   | _       | 355        | _       | ns   | 4, 5  |
| Access Time from RAS                       | <sup>t</sup> RELQV  | tRAC             | _     | 100     | _     | 120     | _          | 150     | ns   | 6, 7  |
| Access Time from CAS                       | tCELQV              | tCAC             | -     | 50      | -     | 60      | 1          | 75      | ns   | 7, 8  |
| Output Buffer and Turn-Off Delay           | tCEHQZ              | tOFF             | 0     | 30      | 0     | 35      | 0          | 40      | ns   | 9     |
| RAS Precharge Time                         | <sup>t</sup> REHREL | t <sub>RP</sub>  | 80    | _       | 90    | _       | 100        |         | ns   |       |
| RAS Pulse Width                            | <sup>t</sup> RELREH | tRAS             | 100   | 10,000  | 120   | 10,000  | 150        | 10,000  | ns   | _     |
| CAS Pulse Width                            | †CELCEH             | tCAS             | 50    | 10,000  | 50    | 10,000  | 75         | 10,000  | ns   | _     |
| RAS to CAS Delay Time                      | †RELCEL             | tRCD             | 20    | 50      | 25    | 60      | 25         | 75      | ns   | 10    |
| Row Address Setup Time                     | †AVREL              | †ASR             | 0     | _       | 0     | _       | 0          |         | ns   |       |
| Row Address Hold Time                      | <sup>t</sup> RELAX  | <sup>t</sup> RAH | 10    | _       | 15    | _       | 15         | _       | ns   |       |
| Column Address Setup Time                  | †AVCEL              | tASC             | 0     | _       | 0     | _       | 0          | _       | ns   |       |
| Column Address Hold Time                   | †CELAX              | <sup>t</sup> CAH | 20    | -       | 25    | _       | <b>3</b> 5 | _       | ns   |       |
| Column Address Hold Time Referenced to RAS | tRELAX              | tAR              | 70    | _       | 85    |         | 110        | _       | ns   | _     |
| Transition Time (Rise and Fall)            | ŧΤ                  | ŧŢ               | 3     | 50      | 3     | 50      | 3          | 50      | ns   |       |
| Read Command Setup Time                    | †WHCEL              | †RCS             | 0     | _       | 0     | _       | 0          | _       | ns   |       |
| Read Command Hold Time                     | tCEHWX              | tRCH             | 0     | _       | 0     | _       | 0          | _       | ns   | 11    |
| Read Command Hold Time Referenced to RAS   | <sup>t</sup> REHWX  | tRRH             | 10    | -       | 15    | _       | 20         | -       | ns   | 11    |
| Write Command Hold Time Referenced to CAS  | <sup>t</sup> CELWH  | tWCH             | 30    | -       | 35    | _       | 45         | _       | ns   | _     |
| Write Command Hold Time Referenced to RAS  | tRELWH              | tWCR             | 80    | _       | 95    | _       | 120        | _       | ns   |       |
| Write Command Pulse Width                  | tWLWH               | ₹WP              | 30    | _       | 35    | _       | 45         |         | ns   |       |
| Write Command to RAS Lead Time             | tWLREH              | tRWL             | 30    | _       | 35    | _       | 45         | _       | ns   |       |
| Write Command to CAS Lead Time             | †WLCEH              | tCWL             | 30    | _       | 35    | _       | 45         | _       | ns   |       |
| Data in Setup Time                         | †DVCEL              | tDS              | 0     | _       | 0     | -       | 0          | _       | ns   | 12    |
| Data in Hold Time                          | †CELDX              | tDH              | 30    | _       | 35    | -       | 45         | _       | ns   | 12    |
| Data in Hold Time Referenced to RAS        | <sup>t</sup> RELDX  | tDHR             | 80    | -       | 95    | -       | 120        | _       | ns   | _     |
| CAS to RAS Precharge Time                  | <sup>t</sup> CEHREL | tCRP             | 10    | _       | 10    | _       | 10         | _       | ns   |       |
| RAS Hold Time                              | <sup>t</sup> CELREH | tRSH             | 50    | _       | 60    |         | 75         | _       | ns   | _     |
| Refresh Period                             | tRVRV               | tRFSH            | _     | 4       | _     | 4       | _          | 4       | ms   | _     |

(continued)

- 1. VIH min and VIL max are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL.
- 2. An initial pause of 200 μs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed.
- The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transmit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner.
- The specifications for t<sub>RC</sub> (min) and t<sub>RMW</sub> (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C≤T<sub>A</sub>≤70°C) is assured.
- 5. AC measurements  $t_T = 5.0$  ns.
- Assumes that t<sub>RCD</sub>≤t<sub>RCD</sub> (max).
- 7. Measured with a current load equivalent to 2 TTL ( $-200~\mu\text{A}$ , +4~mA) loads and 100 pF with the data output trip points set at  $V_{OH} = 2.0~\text{V}$  and  $V_{OL} = 0.8~\text{V}$ .
- Assumes that t<sub>RCD</sub>≥t<sub>RCD</sub> (max).
- 9. topp (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.
- 10. Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>.
- 11. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle.
- These parameters are referenced to CAS leading edge in random write cycles and to WRITE leading edge in delayed write or read-modifywrite cycles.

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (Continued)

|                                                    | Syr      | nbol      | MCM4 | 1464A-10 |     |     | MCM41464A-15 |     |      |       |
|----------------------------------------------------|----------|-----------|------|----------|-----|-----|--------------|-----|------|-------|
| Parameter                                          | Standard | Alternate | Min  | Max      | Min | Max | Min          | Max | Unit | Notes |
| Write Command Setup Time                           | tWLCEL   | twcs      | 0    |          | 0   | _   | 0            | _   | ns   | 13    |
| CAS to Write Delay                                 | tCELWL   | tCWD      | 85   | _,       | 100 | _   | 120          | _   | ns   | 13    |
| RAS to Write Delay                                 | tRELWL   | tRWD      | 135  | _        | 160 | -   | 195          | _   | ns   | 13    |
| CAS Hold Time                                      | †RELCEH  | tCSH      | 100  | _        | 120 | _   | 150          | _   | ns   | _     |
| CAS Precharge Time                                 | tCEHCEL  | tCPN      | 20   | _        | 20  | -   | 25           | _   | ns   | _     |
| CAS Precharge Time (Page Mode Cycle Only)          | tCEHCEL  | tCP       | 40   | _        | 50  |     | 60           | _   | ns   | _     |
| Page Mode Cycle Time                               | †CELCEL  | tPC       | 100  | _        | 120 | _   | 145          | _   | ns   | _     |
| G Access Time                                      | tGLQV    | tGA       | _    | 25       | -   | 30  | -            | 40  | ns   | _     |
| G to Data Delay                                    | tGHDX    | tGD       | 25   | -        | 30  | _   | 40           | -   | ns   | _     |
| Output Buffer Turn-off Delay Time from G           | tGHQZ    | tGZ       | 0    | 25       | 0   | 30  | 0            | 40  | ns   | _     |
| G Command Hold Time                                | tWLGH    | tGH       | 25   | _        | 30  | _   | 40           | _   | ns   | _     |
| RAS Hold Time Referenced to G                      | tGLREH   | tROH      | 10   | _        | 10  | _   | 10           |     | ns   | _     |
| CAS Hold Time for CAS Before RAS Refresh           | †RELCEH  | tCHR      | 30   | -        | 30  | _   | 30           | _   | ns   | -     |
| CAS Setup Time for CAS Before RAS Refresh          | †RELCEL  | tCSR      | 10   | _        | 10  | _   | 10           | _   | ns   | _     |
| CAS Precharge to CAS Active Time                   | †REHCEL  | tRPC      | 0    | _        | 0   | _   | 0            | _   | ns   | _     |
| CAS Precharge Time for CAS Before RAS Counter Test | †CEHCEL  | tCPT      | 20   | _        | 50  | -   | 60           | -   | ns   | _     |

#### NOTES:

13. twcs, tcwb, and trwb are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if twcs≥twcs (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tcwb≥tcwb (min) and trwb (min), the cycle is read-write cycle and the data out will contain data read from the selected cell; if neither of the above sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate.

# READ CYCLE



#### WRITE CYCLE (EARLY WRITE)



# WRITE CYCLE (G CONTROLLED WRITE)



# **READ-MODIFY-WRITE CYCLE**



# PAGE MODE READ CYCLE







# CAS BEFORE RAS REFRESH CYCLE (W, G, and A0-A7 are Don't Care)





# CAS BEFORE RAS REFRESH COUNTER TEST CYCLE --- tras -RAS tCSR tRSH-CAS COLUMN ADDRESSES trcs · READ CYCLE DQQ-DQ3 VALID DATA-OUT WRITE CYCLE DQ0-DQ3 VALID DATA-IN tCWL tcwd READ-WRITE/READ-MODIFY-WRITE CYCLE DQ0-DQ3 DATA-IN v<sub>IL</sub>/v<sub>OL</sub> -

#### **DEVICE INITIALIZATION**

On power-up an initial pause of 200 microseconds is required for the internal substrate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the device. During an extended inactive state of the device (greater than 4 milliseconds with device powered up), the wake up sequence (8 active cycles) will be necessary to assure proper device operation.

#### ADDRESSING THE RAM

The eight address pins on the device are time multiplexed with two separate 8-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active negative) called the row address strobe (RAS) and the column address strobe (CAS). A total of 16 address bits will decode one of the 65,536 cell locations in the device. The column address strobe follows the row address strobe by a specified minimum and maximum time called "tRCD," which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up his external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. There are, however, other variations in addressing the RAM, the refresh modes (RAS only refresh; CAS before RAS refresh; hidden refresh), another mode called page mode allows the user to column access the 256 bits within a selected row. The refresh mode and page mode operations are described in more detail later on.

#### READ CYCLE

A read cycle is referred to as a normal read cycle to differentiate it from a page mode read cycle, a read-while-write cycle, and read-modify-write cycle which are covered in a later section.

The memory read cycle begins with the row addresses valid and the RAS clock transitioning from VIH to the VIL level. The CAS clock must also make a transition from VIH to the VII level at the specified tRCD timing limits when the column addresses are latched. Both the RAS and CAS clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the CAS clock must be active before or at the tRCD maximum specification for an access (data valid) from the RAS clock edge to be guaranteed (tRAC). If the tRCD maximum condition is not met, the access (t<sub>CAC</sub>) from the CAS clock active transition will determine read access time. The external CAS signal is ignored until an internal RAS signal is available. This gating feature on the CAS clock will allow the external CAS signal to become active as soon as the row address hold time (trah) specification has been met and defines the tRCD minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the CAS clock.

Once the clocks have become active, they must stay active for the minimum ( $t_{RAS}$ ) period for the RAS clock and the

minimum (t<sub>CAS</sub>) period for the <del>CAS</del> clock. The <del>RAS</del> clock must stay inactive for the minimum (t<sub>RP</sub>) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle.

Data out is not latched and is valid as long as the  $\overline{CAS}$  and  $\overline{G}$  clocks are active; the output will switch to the three-state mode when either the  $\overline{CAS}$  or  $\overline{G}$  clock goes inactive. To perform a read cycle, the write  $\overline{(W)}$  input must be held at the VIH level from the time the  $\overline{CAS}$  clock makes its active transition (tRCS) to the time when it transitions into the inactive (tRCH) mode.

### WRITE CYCLE

A write cycle is similar to a read cycle except that the Write  $(\overline{W})$  clock must go active  $(V_{|L}|$  level) at or before the  $\overline{CAS}$  clock goes active at a minimum  $t_{WCS}$  time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in are referenced to the active transition of the  $\overline{CAS}$  clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time  $(t_{CWL})$  and the row strobe to write lead time  $(t_{RWL})$ . These define the minimum time that  $\overline{RAS}$  and  $\overline{CAS}$  clocks need to be active after the write operation has started  $|\overline{W}|$  clock at  $V_{|L}|$  level).

It is also possible to perform a late write cycle. For this cycle the write clock is activated after the  $\overline{CAS}$  goes low which is beyond tWCS minimum time. Thus the parameters tCWL and tRWL must be satisfied before terminating this cycle. The difference between an early write cycle and a late write cycle is that in a late write cycle the write  $(\overline{W})$  clock can occur much later in time with respect to the active transition of the  $\overline{CAS}$  clock. This time could be as long as 10 microseconds —  $[t_{RWI} + t_{RP} + 2t_T]$ .

In a late write or a ready-modify-write cycle,  $\overline{G}$  must be at the V<sub>IH</sub> level to bring the output buffers to high impedance prior to data-in being valid.

At the start of an early write cycle, the data out is in a high impedance condition and remains inactive throughout the cycle. The data out remains three-state because the active transition of the write  $(\overline{W})$  clock prevents the  $\overline{CAS}$  clock from enabling the data-out buffers. The three-state condition (high impedance) of the data out pin during a write cycle can be effectively utilized in systems that have a common input/output bus. The only stipulation is that the system use only early write mode operations for all write cycles to avoid bus contention.

#### **READ-MODIFY-WRITE CYCLE**

As the name implies, both a read and a write cycle are accomplished at a selected bit during a single access. The read-modify-write cycle is similar to the late write cycle discussed above.

For the read-modify-write cycle a normal read cycle is initiated with the write  $(\overline{W})$  clock at the V<sub>IH</sub> level until the read data occurs at the device access time  $(t_{RAC})$ . At this time the write  $(\overline{W})$  clock is asserted. The data in is setup and held with respect to the active edge of the write clock. The cycle described assumes a zero modify time between read and write.

#### PAGE-MODE CYCLES

Page mode operation allows fast successive data operations at the 256 column locations. Page access ( $t_{CAC}$ ) is typically half the regular  $\overline{RAS}$  clock access ( $t_{RAC}$ ) on the Motorola 256K dynamic RAM. Page mode operation consists of holding the  $\overline{RAS}$  clock active while cycling the  $\overline{CAS}$  clock to access the column locations determined by the 8-bit column address field

The page cycle is always initiated with a row address being provided and latched by the  $\overline{RAS}$  clock, followed by the column address and  $\overline{CAS}$  clock. From the timing illustrated, the initial cycle is a normal read or write cycle, that has been previously described, followed by the shorter  $\overline{CAS}$  cycles (tpc). The  $\overline{CAS}$  cycle time (tpc) consists of the  $\overline{CAS}$  clock active time (tcAS), and  $\overline{CAS}$  clock precharge time (tcp) and two transitions. In addition to read and write cycles, a read-modify-write cycle can also be performed in a page mode operation. For a read-modify-write cycle, the conditions normal to that mode of operation will apply in the page mode also. In practice, any combination of read, write and read-modify-write cycles can be performed to suit a particular application.

#### REFRESH CYCLES

The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the bits need to be refreshed at least once every 4 milliseconds. This is accomplished by sequentially cycling through the 256 row address locations every 4 milliseconds, (i.e., at least one row every 15.6 microseconds). A normal read or write operation to the RAM will serve to refresh all the bits associated with the particular rows decoded.

### RAS-Only Refresh

In this refresh method, the system must perform a  $\overline{RAS}$ -only cycle on 256 row addresses every 4 milliseconds. The row addresses are latched in with the  $\overline{RAS}$  clock, and the associated internal row locations are refreshed. As the heading implies, the  $\overline{CAS}$  clock is not required and must be inactive or at a  $V_{IH}$  level.

#### CAS Before RAS Refresh

 $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refreshing available on the MCM41464A offers an alternate refresh method. If  $\overline{\text{CAS}}$  is held on low for the specified period (t<sub>CSR</sub>) before  $\overline{\text{RAS}}$  goes to low, on chip refresh control clock generators and the refresh address counter are enabled, and an internal refresh operation takes place

After the refresh operation is performed, the refresh address counter is automatically incremented in preparation for the next  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh operation.

#### Hidden Refresh

An optional feature of the MCM41464A is that refresh cycle may be performed while maintaining valid data at the output pin. This is referred to as Hidden Refresh. Hidden Refresh is performed by holding CAS at V<sub>IL</sub> and taking RAS high and after a specified precharge period (t<sub>RP</sub>), executing a CAS before RAS refresh cycle. (see Figure 1 below)

#### CAS BEFORE RAS REFRESH COUNTER TEST

The internal refresh operation of MCM41464A can be tested by  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh counter test. This cycle performs read/write operation taking the internal counter address as row address and the input address as column address.

The test is performed after a minimum of 8  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  cycles as initialization cycles. The test procedure is as follows.

- 1. Write a "0" into all memory cells.
- Select any column address and read the "0"s written in step 1. Write a "1" into each cell of the selected column by performing CAS before RAS Refresh Counter Test Read-Write Cycle (see timing diagram). Repeat 256 times.
- 3. Read the "1"s (use a normal read mode) written in step
- Select the same column address as step 2, read the "1"s and write a "0" into each cell by performing CAS before RAS Refresh Counter Test Read-Write Cycle (see timing diagram). Repeat 256 times.
- 5. Read the "0"s (use a normal read mode) written in step
- 6. Repeat steps 1 through 5 using complement data.



Figure 1. Hidden Refresh Cycle

# ORDERING INFORMATION (Order by Full Part Number)



# Advance Information

# 1M×1 CMOS Dynamic RAM

The MCM511000A is a  $1.0\mu$  CMOS high-speed, dynamic random access memory. It is organized as 1,048,576 one-bit words and fabricated with CMOS silicon-gate process technology. Advanced circuit design and fine line processing provide high performance, improved reliability, and low cost.

The MCM511000A requires only 10 address lines; row and column address inputs are multiplexed. The device is packaged in a standard 300-mil dual-in-line plastic package (DIP), a 300-mil J-lead small outline package, and a 100-mil zig-zag in-line package (ZIP).

- Three-State Data Output
- Early-Write Common I/O Capability
- Fast Page Mode Capability
- Test Mode Capability
- TTL-Compatible Inputs and Output
- RAS Only Refresh
- CAS Before RAS Refresh
- Hidden Refresh
- 512 Cycle Refresh: MCM511000A = 8 ms

MCM51L1000A = 64 ms

- Unlatched Data Out at Cycle End Allows Two Dimensional Chip Selection
- Fast Access Time (tRAC):

MCM511000A-70 and MCM51L1000A-70 = 70 ns (Max) MCM511000A-80 and MCM51L1000A-80 = 80 ns (Max) MCM511000A-10 and MCM51L1000A-10 = 100 ns (Max)

Low Active Power Dissipation:

MCM511000A-70 and MCM51L1000A-70 = 440 mW (Max) MCM511000A-80 and MCM51L1000A-80 = 385 mW (Max) MCM511000A-10 and MCM51L1000A-10 = 330 mW (Max)

Low Standby Power Dissipation:

MCM511000A and MCM51L1000A = 11 mW (Max, TTL Levels) MCM511000A =  $5.5~\rm mW$  (Max, CMOS Levels)

MCM51L1000A = 1.1 mW (Max, CMOS Levels)

# MCM511000A MCM51L1000A



P PACKAGE PLASTIC CASE 707A



J PACKAGE PLASTIC SMALL OUTLINE CASE 822



Z PACKAGE
PLASTIC
ZIG-ZAG IN-LINE
CASE 836

| PIN NAMES                    |
|------------------------------|
| A0-A9 Address Input          |
| D Data Input                 |
| Q Data Output                |
| W Read/Write Enable          |
| RAS Row Address Strobe       |
| CAS Column Address Strobe    |
| V <sub>CC</sub> Power (+5 V) |
| VSS Ground                   |
| TF Test Function Enable      |
| NC No Connection             |



This document contains information on a new product. Specifications and information herein are subject to change without notice.



#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                         | Symbol                             | Value       | Unit |
|------------------------------------------------|------------------------------------|-------------|------|
| Power Supply Voltage                           | Vcc                                | -1 to +7    | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -1 to +7    | ٧    |
| Test Function Input Voltage                    | V <sub>in(TF)</sub>                | -1 to +10.5 | ٧    |
| Data Out Current                               | lout                               | 50          | mA   |
| Power Dissipation                              | PD                                 | 600         | mW   |
| Operating Temperature Range                    | TA                                 | 0 to +70    | °C   |
| Storage Temperature Range                      | T <sub>sta</sub>                   | -55 to +150 | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

# RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol   | Min                   | Тур | Max                  | Unit | Notes |
|------------------------------------------|----------|-----------------------|-----|----------------------|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc      | 4.5                   | 5.0 | 5.5                  | ٧    | 1     |
|                                          | VSS      | 0                     | 0   | 0                    |      |       |
| Logic High Voltage, All Inputs           | VIH      | 2.4                   | _   | 6.5                  | ٧    | 1     |
| Logic Low Voltage, All Inputs            | VIL      | -1.0                  | -   | 0.8                  | >    | 1     |
| Test Function Input High Voltage         | VIH (TF) | V <sub>CC</sub> + 4.5 |     | 10.5                 | ٧    | 1     |
| Test Function Input Low Voltage          | VIL (TF) | -1.0                  | _   | V <sub>CC</sub> +1.0 | ٧    | 1     |

#### DC CHARACTERISTICS

| Characteristic                                                                                                                          | Symbol              | Min  | Max | Unit | Notes |
|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|-----|------|-------|
| V <sub>CC</sub> Power Supply Current                                                                                                    | ICC1                |      |     | mA   | 2     |
| MCM511000A-70 and MCM51L1000A-70, t <sub>RC</sub> = 130 ns                                                                              |                     | -    | 80  | ĺ    | ĺ     |
| MCM511000A-80 and MCM51L1000A-80, t <sub>RC</sub> = 150 ns                                                                              |                     | -    | 70  | ŀ    |       |
| MCM511000A-10 and MCM51L1000A-10, t <sub>RC</sub> = 180 ns                                                                              |                     |      | 60  |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) (RAS = CAS = V <sub>IH</sub> )                                                           | I <sub>CC2</sub>    | _    | 2.0 | mA   |       |
| V <sub>CC</sub> Power Supply Current During RAS only Refresh Cycles (CAS = V <sub>IH</sub> )                                            | ICC3                |      |     | mA   | 2     |
| MCM511000A-70 and MCM51L1000A-70, t <sub>RC</sub> =130 ns                                                                               |                     | -    | 80  | 1    | 1     |
| MCM511000A-80 and MCM51L1000A-80, t <sub>RC</sub> = 150 ns                                                                              |                     | -    | 70  | ŀ    |       |
| MCM511000A-10 and MCM51L1000A-10, t <sub>RC</sub> = 180 ns                                                                              |                     |      | 60  |      |       |
| V <sub>CC</sub> Power Supply Current During Fast Page Mode Cycle (RAS = V <sub>IL</sub> )                                               | ICC4                |      |     | mA   | 2     |
| MCM511000A-70 and MCM51L1000A-70, tpc = 40 ns                                                                                           |                     | -    | 60  | ł    | 1     |
| MCM511000A-80 and MCM51L1000A-80, t <sub>PC</sub> = 45 ns                                                                               |                     | -    | 50  | }    | }     |
| MCM511000A-10 and MCM51L1000A-10, t <sub>PC</sub> = 55 ns                                                                               |                     |      | 40  |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) (RAS = CAS = V <sub>CC</sub> - 0.2 V) MCM511000A                                         | ICC5                | _    | 1.0 | mA   |       |
| MCM51L1000A                                                                                                                             |                     | -    | 200 | μΑ   | }     |
| V <sub>CC</sub> Power Supply Current During CAS Before RAS Refresh Cycle                                                                | ICC6                |      |     | mA   | 2     |
| MCM511000A-70 and MCM51L1000A-70, t <sub>RC</sub> = 130 ns                                                                              |                     | - '  | 80  |      |       |
| MCM511000A-80 and MCM51L1000A-80, t <sub>RC</sub> = 150 ns                                                                              |                     | -    | 70  |      |       |
| MCM511000A-10 and MCM51L1000A-10, t <sub>RC</sub> = 180 ns                                                                              |                     | _    | 60  |      |       |
| V <sub>CC</sub> Power Supply Current, Battery Backup Mode—MCM51L1000A only                                                              | ICC7                | _    | 200 | μA   |       |
| (t <sub>RC</sub> = 125 μs; t <sub>RAS</sub> = 1 μs min; <del>CAS</del> = <del>CAS</del> Before <del>RAS</del> Cycle or 0.2 V; A0-A9, W, |                     |      |     | ·    |       |
| $D = V_{CC} - 0.2 \text{ V or } 0.2 \text{ V}$                                                                                          |                     |      |     | l    | Ì     |
| Input Leakage Current (Except TF) (0 V ≤ V <sub>in</sub> ≤ 6.5 V)                                                                       | l <sub>lkg(I)</sub> | - 10 | 10  | μΑ   |       |
| Input Leakage Current (TF) (0 V≤V <sub>in(TF)</sub> ≤V <sub>CC</sub> +0.5 V)                                                            | llkg(I)             | - 10 | 10  | μΑ   |       |
| Output Leakage Current (CAS = VIH, 0 V≤Vout≤5.5 V)                                                                                      | likg(O)             | - 10 | 10  | μΑ   |       |
| Test Function Input Current ( $V_{CC} + 4.5 \text{ V} \le V_{in(TF)} \le 10.5 \text{ V}$ )                                              | lin(TF)             | _    | 1   | mA   |       |
| Output High Voltage (IOH = -5 mA)                                                                                                       | VoH                 | 2.4  | _   | V    |       |
| Output Low Voltage (I <sub>OL</sub> = 4.2 mA)                                                                                           | VOL                 | _    | 0.4 | V    |       |

# CAPACITANCE (f = 1.0 MHz, T<sub>A</sub> = 25°C, V<sub>CC</sub> = 5 V, Periodically Sampled Rather Than 100% Tested)

| Parameter                                        | Symbol          | Max | Unit | Notes |
|--------------------------------------------------|-----------------|-----|------|-------|
| Input Capacitance A0-A9, D                       | C <sub>in</sub> | 5   | рF   | 3     |
| RAS, CAS, W, TF                                  |                 | 7   | рF   | 3     |
| Output Capacitance (CAS = VIH to Disable Output) | Cout            | 7   | рF   | 3     |

- 2. Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open.

  2. Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open.
- 3. Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation:  $C = I\Delta t/\Delta V$ .

### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (See Notes 1, 2, 3, 4, and 5)

| Parameter                                  | Symbol              |                   |     |         |     |         | MCM511000A-10<br>MCM51L1000A-10 |         |    | Notes |
|--------------------------------------------|---------------------|-------------------|-----|---------|-----|---------|---------------------------------|---------|----|-------|
|                                            | Standard            | Alternate         | Min | Max     | Min | Max     | Min                             | Max     |    |       |
| Random Read or Write Cycle Time            | <sup>t</sup> RELREL | tRC               | 130 | _       | 150 | _       | 180                             | -       | ns | 6     |
| Read-Write Cycle Time                      | †RELREL             | tRWC              | 155 | _       | 175 | _       | 210                             | _       | ns | 6     |
| Page Mode Cycle Time                       | †CELCEL             | tPC               | 40  | _       | 45  | _       | 55                              | -       | ns |       |
| Page Mode Read-Write Cycle Time            | †CELCEL             | <sup>t</sup> PRWC | 65  | _       | 70  | _       | 85                              | -       | ns |       |
| Access Time from RAS                       | tRELQV              | tRAC              | _   | 70      | _   | 80      | _                               | 100     | ns | 7, 8  |
| Access Time from CAS                       | tCELQV              | tCAC              | _   | 20      | _   | 20      | -                               | 25      | ns | 7, 9  |
| Access Time from Column Address            | tAVQV               | tAA               | _   | 35      | _   | 40      | _                               | 50      | ns | 7, 10 |
| Access Time from Precharge CAS             | tCEHQV              | <sup>t</sup> CPA  | _   | 35      | _   | 40      | _                               | 50      | ns | 7     |
| CAS to Output in Low-Z                     | †CELQX              | tCLZ              | 0   | . –     | 0   | _       | 0                               | _       | ns | 7     |
| Output Buffer and Turn-Off Delay           | tCEHQZ              | tOFF              | 0   | 20      | 0   | 20      | 0                               | 20      | ns | 11    |
| Transition Time (Rise and Fall)            | tΤ                  | tŢ                | 3   | 50      | 3   | 50      | 3                               | 50      | ns |       |
| RAS Precharge Time                         | †REHREL             | tRP               | 50  | _       | 60  |         | 70                              | -       | ns |       |
| RAS Pulse Width                            | <sup>t</sup> RELREH | tRAS              | 70  | 10,000  | 80  | 10,000  | 100                             | 10,000  | ns |       |
| RAS Pulse Width (Fast Page Mode)           | <sup>t</sup> RELREH | tRASP             | 70  | 100,000 | 80  | 100,000 | 100                             | 100,000 | ns |       |
| RAS Hold Time                              | <sup>t</sup> CELREH | tRSH              | 20  | -       | 20  | -       | 25                              | -       | ns |       |
| CAS Hold Time                              | <sup>t</sup> RELCEH | tCSH              | 70  | _       | 80  | -       | 100                             | _       | ns |       |
| CAS Pulse Width                            | †CELCEH             | tCAS              | 20  | 10,000  | 20  | 10,000  | 25                              | 10,000  | ns |       |
| RAS to CAS Delay Time                      | †RELCEL             | tRCD              | 20  | 50      | 20  | 60      | 25                              | 75      | ns | 12    |
| RAS to Column Address Delay Time           | tRELAV              | tRAD              | 15  | 35      | 15  | 40      | 20                              | 50      | ns | 13    |
| CAS to RAS Precharge Time                  | <sup>†</sup> CEHREL | tCRP              | 5   | _       | 5   | _       | 5                               | _       | ns |       |
| CAS Precharge Time (Page Mode Cycle Only)  | <sup>t</sup> CEHCEL | tCP               | 10  | _       | 10  | _       | 10                              | _       | ns |       |
| Row Address Setup Time                     | tAVREL              | tASR              | 0   | _       | 0   | - ,     | 0                               | _       | ns |       |
| Row Address Hold Time                      | †RELAX              | tRAH              | 10  | _       | 10  | _       | 15                              | _       | ns |       |
| Column Address Setup Time                  | tAVCEL              | tASC              | 0   | _       | 0   | _       | 0                               | _       | ns |       |
| Column Address Hold Time                   | †CELAX              | tCAH              | 15  | _       | 15  | _       | 20                              | _       | ns |       |
| Column Address Hold Time Referenced to RAS | tRELAX              | tAR               | 55  | _       | 60  | _       | 75                              | _       | ns |       |
| Column Address to RAS Lead Time            | †AVREH              | tRAL:             | 35  | _       | 40  |         | 50                              | _       | ns |       |

(continued)

- 1. VIH min and VIL max are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL.
- 2. An initial pause of 200 μs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed.
- 3. The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transmit between V<sub>|H</sub> and V<sub>|H</sub> (or between V<sub>|L</sub> and V<sub>|H</sub>) in a monotonic manner.
- 4. AC measurements t<sub>T</sub> = 5.0 ns.
- 5. TF pin must be at V<sub>IL</sub> or open if not used.
- The specifications for t<sub>RC</sub> (min) and t<sub>RWC</sub> (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C≤T<sub>A</sub>≤70°C) is assured.
- 7. Measured with a current load equivalent to 2 TTL (-200  $\mu$ A, +4 mA) loads and 100 pF with the data output trip points set at  $V_{OH}$  = 2.0 V and  $V_{OL}$  = 0.8 V.
- 8. Assumes that t<sub>RCD</sub>≤t<sub>RCD</sub> (max).
- 9. Assumes that tRCD≥tRCD (max).
- 10. Assumes that t<sub>RAD</sub>≥t<sub>RAD</sub> (max).
- 11. topp (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.
- 12. Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>.
- 13. Operation within the t<sub>RAD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RAD</sub> (max) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max), then access time is controlled exclusively by t<sub>AA</sub>.

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (Continued)

| Parameter                                          | Symbol              |                   |     |         | MCM511000A-80<br>MCM51L1000A-80 |         |     |         |    | Notes |
|----------------------------------------------------|---------------------|-------------------|-----|---------|---------------------------------|---------|-----|---------|----|-------|
|                                                    | Standard            | Alternate         | Min | Max     | Min                             | Max     | Min | Max     |    |       |
| Read Command Setup Time                            | †WHCEL              | tRCS              | 0   | -       | 0                               | _       | 0   | _       | ns |       |
| Read Command Hold Time Referenced to CAS           | <sup>t</sup> CEHWX  | tRCH              | 0   | -       | 0                               | _       | 0   | _       | ns | 14    |
| Read Command Hold Time Referenced to RAS           | <sup>t</sup> REHWX  | tRRH              | 0   | -       | 0                               | -       | 0   | _       | ns | 14    |
| Write Command Hold Time Referenced to CAS          | <sup>t</sup> CELWH  | tWCH              | 15  | -       | 15                              | -       | 20  | -       | ns |       |
| Write Command Hold Time Referenced to RAS          | <sup>t</sup> RELWH  | tWCR              | 55  | 1       | 60                              | -       | 75  |         | ns |       |
| Write Command Pulse Width                          | tWLWH               | tWP               | 15  | _       | 15                              | _       | 20  | _       | ns |       |
| Write Command to RAS Lead Time                     | †WLREH              | tRWL              | 20  | _       | 20                              | _       | 25  | _       | ns |       |
| Write Command to CAS Lead Time                     | †WLCEH              | tCWL              | 20  | _       | 20                              | _       | 25  | _       | ns |       |
| Data in Setup Time                                 | †DVCEL              | tDS               | 0   | _       | 0                               | _       | 0   | _       | ns | 15    |
| Data in Hold Time                                  | †CELDX              | <sup>t</sup> DH   | 15  | _       | 15                              | _       | 20  | T -     | ns | 15    |
| Data in Hold Time Referenced to RAS                | <sup>t</sup> RELDX  | <sup>t</sup> DHR  | 55  | _       | 60                              | _       | 75  | _       | ns |       |
| Refresh Period MCM511000A<br>MCM51L1000A           | tR∨R∨               | tRFSH             | _   | 8<br>64 | _                               | 8<br>64 | _   | 8<br>64 | ms |       |
| Write Command Setup Time                           | †WLCEL              | twcs              | 0   | _       | 0                               | _       | 0   | _       | ns | 16    |
| CAS to Write Delay                                 | †CELWL              | tcwp              | 20  | -       | 20                              | _       | 25  | _       | ns | 16    |
| RAS to Write Delay                                 | tRELWL              | tRWD              | 70  | -       | 80                              | _       | 100 | _       | ns | 16    |
| Column Address to Write Delay Time                 | †AVWL               | tAWD              | 35  | _       | 40                              | _       | 50  | _       | ns | 16    |
| CAS Setup Time for CAS Before RAS Refresh          | <sup>t</sup> RELCEL | tCSR              | 10  | -       | 10                              | -       | 10  | _       | ns |       |
| CAS Hold Time for CAS Before RAS Refresh           | <sup>t</sup> RELCEH | tCHR              | 30  | -       | 30                              | -       | 30  | _       | ns |       |
| CAS Precharge to CAS Active Time                   | <sup>t</sup> REHCEL | tRPC              | 0   | -       | 0                               | -       | 0   | _       | ns |       |
| CAS Precharge Time for CAS Before RAS Counter Test | <sup>†</sup> CEHCEL | tCPT              | 40  | _       | 40                              | -       | 50  | -       | ns |       |
| CAS Precharge Time                                 | <sup>t</sup> CEHCEL | tCPN              | 10  | -       | 10                              | -       | 15  | _       | ns |       |
| Test Mode Enable Setup Time Referenced to RAS      | TEHREL              | <sup>†</sup> TES  | 0   | -       | 0                               | -       | 0   | _       | ns |       |
| Test Mode Enable Hold Time Referenced to RAS       | <sup>t</sup> REHTEL | <sup>t</sup> TEHR | 0   | _       | 0                               | -       | 0   | -       | ns |       |
| Test Mode Enable Hold Time Referenced to CAS       | <sup>t</sup> CEHTEL | †TEHC             | 0   | -       | 0                               | -       | 0   | -       | ns |       |

- 14. Enter t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle.
- 15. These parameters are referenced to CAS leading edge in random write cycles and to W leading edge in delayed write or read-modify-write cycles.
- 16. tWCS, tRWD, tCWD, and tAWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if tWCS≥tWCS (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tCWD≥tCWD (min), tRWD≥tRWD (min), and tAWD≥tAWD (min), the cycle is a read-write cycle and the data out will contain data read from the selected cell. If neither of these sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate.







MOTOROLA MEMORY DATA

#### **FAST PAGE MODE WRITE CYCLE (EARLY WRITE)** - trasp VIH: RAS trsh tcp. tcastCPN-CAS - trah tasc tasr-> tASC→ tasc-†CAH tCAH ROW COLUMN COLUMN COLUMN ADDRESSES ADDRESS ADDRESS ADDRESS **ADDRESS** twcs trad : + twch tWCR twcs-> twcn tos tnH tos tos→ - tDH VALID DATA D (DATA IN) VALID DATA VALID DATA VOH - HIGH Z -Q (DATA OUT) **FAST PAGE MODE READ-WRITE CYCLE** RAS VIL tcsh--tcrp tRCD-CAS





# CAS BEFORE RAS REFRESH CYCLE (W and A0 to A9 are Don't Care)



### HIDDEN REFRESH CYCLE (READ)



# HIDDEN REFRESH CYCLE (WRITE)



### **CAS BEFORE RAS REFRESH COUNTER TEST CYCLE**



#### **DEVICE INITIALIZATION**

On power-up an initial pause of 200 microseconds is required for the internal substrate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the device. During an extended inactive state of the device (greater than 4 milliseconds with device powered up), the wake up sequence (8 active cycles) will be necessary to assure proper device operation.

#### ADDRESSING THE RAM

The ten address pins on the device are time multiplexed with two separate 10-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active negative) called the row address strobe (RAS) and the column address strobe (CAS). A total of twenty address bits will decode one of the 1,048,576 cell locations in the device. The column address strobe follows the row address strobe by a specified minimum and maximum time called "tRCD," which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up his external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. There are, however, two other variations in addressing the 1M RAM, one is called the RAS only refresh cycle (described later) where a 9-bit row address field is presented on the input pins and latched by the RAS clock. The most significant bit on Row Address A9 is not required for refresh. The other variation, which is called page mode, allows the user to column access all 1024 bits within a selected row. (See PAGE-MODE CYCLES section.)

#### **READ CYCLE**

A read cycle is referred to as a normal read cycle to differentiate it from a page mode read cycle, a read-while-write cycle, and read-modify-write cycle which are covered in a later section.

The memory read cycle begins with the row addresses valid and the RAS clock transitioning from VIH to the VIL level. The CAS clock must also make a transition from VIH to the VIL level at the specified tRCD timing limits when the column addresses are latched. Both the RAS and CAS clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the CAS clock must be active before or at the tRCD maximum specification for an access (data valid) from the RAS clock edge to be guaranteed (tRAC). If the tRCD maximum condition is not met, the access (tCAC) from the CAS clock active transition will determine read access time. The external CAS signal is ignored until an internal RAS signal is available. This gating feature on the CAS clock will allow the external CAS signal to become active as soon as the row address hold time (tRAH) specification has been met and defines the tRCD minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the CAS clock.

Once the clocks have become active, they must stay active for the minimum (tras) period for the RAS clock and the

minimum (t<sub>CAS</sub>) period for the <del>CAS</del> clock. The <del>RAS</del> clock must stay inactive for the minimum (t<sub>RP</sub>) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle.

Data out is not latched and is valid as long as the  $\overline{CAS}$  clock is active; the output will switch to the three-state mode when the  $\overline{CAS}$  clock goes inactive. To perform a read cycle, the write  $(\overline{W})$  input must be held at the V<sub>IH</sub> level from the time the  $\overline{CAS}$  clock makes its active transition (t<sub>RCS</sub>) to the time when it transitions into the inactive (t<sub>RCH</sub>) mode.

#### WRITE CYCLE

A write cycle is similar to a read cycle except that the Write  $\overline{(W)}$  clock must go active  $(V_{|L|}$  level) at or before the  $\overline{CAS}$  clock goes active at a minimum twcs time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in are referenced to the active transition of the  $\overline{CAS}$  clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time (t\_CWL) and the row strobe to write lead time (t\_RWL). These define the minimum time that  $\overline{RAS}$  and  $\overline{CAS}$  clocks need to be active after the write operation has started ( $\overline{W}$  clock at V|L level).

It is also possible to perform a late write cycle. For this cycle the write clock is activated after the  $\overline{CAS}$  goes low which is beyond tWCS minimum time. Thus the parameters tCWL and tRWL must be satisfied before terminating this cycle. The difference between an early write cycle and a late write cycle is that in a late write cycle the write  $(\overline{W})$  clock can occur much later in time with respect to the active transition of the  $\overline{CAS}$  clock. This time could be as long as 10 microseconds —  $[t_RWL + t_RP + 2t_T]$ .

At the start of an early write cycle, the data out is in a high impedance condition and remains inactive throughout the cycle. The data out remains three-state because the active transition of the write  $(\overline{W})$  clock prevents the  $\overline{CAS}$  clock from enabling the data-out buffers. The three-state condition (high impedance) of the data out pin during a write cycle can be effectively utilized in systems that have a common input/output bus. The only stipulation is that the system use only early write mode operations for all write cycles to avoid bus contention.

# READ-MODIFY-WRITE AND READ-WHILE-WRITE CYCLES

As the name implies, both a read and a write cycle are accomplished at a selected bit during a single access. The read-modify-write cycle is similar to the late write cycle discussed above.

For the read-modify-write cycle a normal read cycle is initiated with the write  $(\overline{W})$  clock at the V<sub>IH</sub> level until the read data occurs at the device access time (t<sub>RAC</sub>). At this time the write  $(\overline{W})$  clock is asserted. The data in is setup and held with respect to the active edge of the write clock. The cycle described assumes a zero modify time between read and write.

Another variation of the read-modify-write cycle is the read-while-write cycle. For this cycle,  $t_{CWD}$  plays an important role. A read-while-write cycle starts as a normal read cycle with the write  $(\overline{W})$  clock being asserted at minimum  $t_{CWD}$  time, depending upon the application. This results in starting a write operation to the selected cell even before data out

occurs. The minimum specification on t<sub>CWD</sub> assures that data out does occur. In this case, the data in is set up with respect to write  $(\overline{W})$  clock active edge.

#### PAGE-MODE CYCLES

Page mode operation allows fast successive data operations at all 1024 column locations on a selected row. Page access (tCAC) is typically half the regular  $\overline{RAS}$  clock access (tRAC) on the Motorola 1M dynamic RAM. Page mode operation consists of holding the  $\overline{RAS}$  clock active while cycling the  $\overline{CAS}$  clock to access the column locations determined by the 10-bit column address field.

The page cycle is always initiated with a row address being provided and latched by the RAS clock, followed by the column address and CAS clock. From the timing illustrated, the initial cycle is a normal read or write cycle, that has been previously described, followed by the shorter CAS cycles (tpc). The CAS cycle time (tpc) consists of the CAS clock active time (tcAS), and CAS clock precharge time (tcp) and two transitions. In addition to read and write cycles, a read-modify-write cycle can also be performed in a page mode operation. For a read-modify-write or read-while-write type cycle, the conditions normal to that mode of operation will apply in the page mode also. In practice, any combination of read, write and read-modify-write cycles can be performed to suit a particular application.

#### **REFRESH CYCLES**

The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the bits need to be refreshed at least once every 8 milliseconds for MCM511000A (64 milliseconds for MCM51L1000A). This is accomplished by sequentially cycling through the 512 row address locations every 8 milliseconds for MCM511000A (64 milliseconds for MCM51L1000A), (i.e., at least one row every 15.6 microseconds for MCM511000A, or 124.8 microseconds for MCM51L1000A). A normal read or write operation to the RAM will also refresh all the bits (2048) associated with the particular row(s) decoded.

#### **RAS-Only Refresh**

In this refresh method, the system must perform a RASonly cycle on 512 row addresses every 8 milliseconds for MCM511000A (64 milliseconds for MCM51L1000A). The row addresses are latched in with the RAS clock, and the associated internal row locations are refreshed. As the heading implies, the  $\overline{\text{CAS}}$  clock is not required and must be inactive or at a VIH level.

#### CAS Before RAS Refresh

This refresh cycle is initiated when RAS falls, after CAS has been low (by tcsr). This activates the internal refresh counter which generates the row address to be refreshed. Externally applied addresses are ignored during the automatic refresh cycle. If the output buffer was off before the automatic refresh cycle, the output will stay in the high impedance state. If the output was enabled by CAS in the previous cycle, the data out will be maintained during the automatic refresh cycle as long as CAS is held active (hidden refresh).

#### **Hidden Refresh**

The hidden refresh method allows refresh cycles to be performed while maintaining valid data at the output pin. Hidden refresh is performed by holding  $\overline{\text{CAS}}$  at V<sub>IL</sub> and taking  $\overline{\text{RAS}}$  high and after a specified precharge period (tRp), executing a  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh cycle. (See Figure 1.)

#### CAS BEFORE RAS REFRESH COUNTER TEST

The internal refresh counter of this device can be tested with a CAS before RAS refresh counter test. This refresh counter test is performed with a read-write operation. During this test, the internal refresh counter generates the row address, while the external address input supplies the column address. The entire array is refreshed after 512 test cycles, as indicated by the check data written in each row. See CAS before RAS refresh counter test cycle timing diagram.

The test can be performed only after a minimum of 8 CAS before RAS initialization cycles. The test procedure is as follows:

- 1. Write "0"s into all memory cells (normal write mode).
- Select a column address, read "0" out and write "1" into the cell by performing CAS before RAS refresh counter test, read-write cycle. Repeat this operation 512 times.
- Read "1"s (normal read mode), which were written at step 2.
- Using the same column as in step 2, read "1" out and write "0" into the cell by performing CAS before RAS refresh counter test, read-write cycle. Repeat this operation 512 times.
- Read "0"s (normal read mode), which were written at step 4.
- 6. Repeat steps 1 to 5 using complement data.



Figure 1. Hidden Refresh Cycle

#### **TEST MODE**

Internal organization of this device (256K × 4) allows it to be tested as if it were a 256K×1 DRAM. Only nine of the ten addresses (A0-A8) are used in test mode; A9 is internally disabled. A test mode write cycle writes data, D (data in), to a bit in each of the four 256K × 1 blocks (B0-B3), in parallel. A test mode read cycle reads a bit in each of the four blocks. If data is the same in all four bits, Q (data out) is the same as the data in each bit. If data is not the same in all four bits, Q is high Z. See truth table and block diagram.

Test mode can be used in any timing cycle, including page mode cycles. The test mode function is enabled by holding the "TF" pin on "super voltage" for the specified period (tTFS, tTEHR, tTEHC; see TEST MODE CYCLE).
"Super voltage" = VCC+4.5 V

#### where

 $4.5 \text{ V} < \text{V}_{CC} < 5.5 \text{ V}$  and maximum voltage = 10.5 V. A9 is ignored in test mode. In normal operation, the "TF" pin must either be connected to VIL, or left open.

Test Mode Truth Table D В0 В1 В2 вз Q 0 0 0 0 0 1 1 Any Other High-Z



#### **TEST FUNCTION BLOCK DIAGRAM**



# ORDERING INFORMATION (Order by Full Part Number)



# Advance Information

# 1M×1 CMOS Dynamic RAM

The MCM511001A is a  $1.0\mu$  CMOS high-speed, dynamic random access memory. It is organized as 1,048,576 one-bit words and fabricated with CMOS silicon-gate process technology. Advanced circuit design and fine line processing provide high performance, improved reliability, and low cost. The fast nibble mode feature allows high-speed serial access of up to 4 bits of data.

The MCM511001A requires only 10 address lines; row and column address inputs are multiplexed. The device is packaged in a standard 300-mil dual-in-line plastic package (DIP), a 300-mil J-lead small outline package, and a 100-mil zig-zag in-line package (ZIP).

- Three-State Data Output
- Early-Write Common I/O Capability
- Fast Nibble Mode Capability
- Test Mode Capability
- TTL-Compatible Inputs and Output
- RAS Only Refresh
- CAS Before RAS Refresh
- Hidden Refresh
- 512 Cycle, 8 ms Refresh
- Unlatched Data Out at Cycle End Allows Two Dimensional Chip Selection
- Fast Access Time (t<sub>RAC</sub>): MCM511001A-70 = 70 ns (Maximum)

MCM511001A-80 = 80 ns (Maximum) MCM511001A-10 = 100 ns (Maximum)

Low Active Power Dissipation: MCM511001A-70 = 440 mW (Maximum)

MCM511001A-80 = 385 mW (Maximum) MCM511001A-10 = 330 mW (Maximum)

Low Standby Power Dissipation: 11 mW (Maximum, TTL Levels)

5.5 mW (Maximum, CMOS Levels)

# MCM511001A



| PIN NAMES                    |  |  |  |  |  |  |  |  |  |  |  |  |  |
|------------------------------|--|--|--|--|--|--|--|--|--|--|--|--|--|
| A0-A9 Address Input          |  |  |  |  |  |  |  |  |  |  |  |  |  |
| D Data Input                 |  |  |  |  |  |  |  |  |  |  |  |  |  |
| Q Data Output                |  |  |  |  |  |  |  |  |  |  |  |  |  |
| W Read/Write Enable          |  |  |  |  |  |  |  |  |  |  |  |  |  |
| RAS Row Address Strobe       |  |  |  |  |  |  |  |  |  |  |  |  |  |
| CAS Column Address Strobe    |  |  |  |  |  |  |  |  |  |  |  |  |  |
| V <sub>CC</sub> Power (+5 V) |  |  |  |  |  |  |  |  |  |  |  |  |  |
| VSS Ground                   |  |  |  |  |  |  |  |  |  |  |  |  |  |
| TF Test Function Enable      |  |  |  |  |  |  |  |  |  |  |  |  |  |
| NC No Connection             |  |  |  |  |  |  |  |  |  |  |  |  |  |



This document contains information on a new product. Specifications and information herein are subject to change without notice.



#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                         | Symbol                             | Value       | Unit |
|------------------------------------------------|------------------------------------|-------------|------|
| Power Supply Voltage                           | Vcc                                | -1 to +7    | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -1 to +7    | ٧    |
| Test Function Input Voltage                    | V <sub>in(TF)</sub>                | -1 to +10.5 | ٧    |
| Data Out Current                               | lout                               | 50          | mA   |
| Power Dissipation                              | PD                                 | 600         | mW   |
| Operating Temperature Range                    | TA                                 | 0 to +70    | °C   |
| Storage Temperature Range                      | T <sub>stg</sub>                   | -55 to +150 | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

# RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol          | Min                  | Тур | Max  | Unit | Notes |
|------------------------------------------|-----------------|----------------------|-----|------|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5                  | 5.0 | 5.5  | V    | 1     |
|                                          | Vss             | 0                    | 0   | 0    | 1    |       |
| Logic High Voltage, All Inputs           | VIH             | 2.4                  | _   | 6.5  | V    | 1     |
| Logic Low Voltage, All Inputs            | V <sub>IL</sub> | -1.0                 | -   | 0.8  | V    | 1     |
| Test Function Input High Voltage         | VIH (TF)        | V <sub>CC</sub> +4.5 |     | 10.5 | V    | 1     |

| Characteristic                                                                                              | Symbol              | Min          | Max         | Unit | Notes |
|-------------------------------------------------------------------------------------------------------------|---------------------|--------------|-------------|------|-------|
| V <sub>CC</sub> Power Supply Current                                                                        | I <sub>CC1</sub>    |              |             | mA   | 2     |
| MCM511001A-70, t <sub>RC</sub> = 130 ns                                                                     |                     | _            | 80          |      | Į.    |
| MCM511001A-80, $t_{RC} = 150 \text{ ns}$                                                                    |                     | -            | 70          |      |       |
| MCM511001A-10, t <sub>RC</sub> =180 ns                                                                      |                     | _            | 60          |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) (RAS = CAS = V <sub>IH</sub> )                               | ICC2                | _            | 2.0         | mA   |       |
| V <sub>CC</sub> Power Supply Current During RAS only Refresh Cycles (CAS = V <sub>IH</sub> )                | I <sub>CC3</sub>    |              |             | mA   | 2     |
| MCM511001A-70, t <sub>RC</sub> = 130 ns                                                                     |                     | -            | 80          |      | ļ     |
| MCM511001A-80, t <sub>RC</sub> = 150 ns                                                                     | ŀ                   | -            | 70          |      | 1     |
| MCM511001A-10, t <sub>RC</sub> =180 ns                                                                      |                     |              | 60          |      |       |
| V <sub>CC</sub> Power Supply Current During Nibble Mode Cycle (RAS=V <sub>IL</sub> )                        | ICC4                |              |             | mA   | 2     |
| MCM511001A-70, t <sub>NC</sub> =35 ns                                                                       | 1                   | -            | 60          |      |       |
| MCM511001A-80, t <sub>NC</sub> = 35 ns                                                                      |                     |              | 50          |      |       |
| MCM511001A-10, t <sub>NC</sub> = 40 ns                                                                      | ·                   |              | 40          |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) ( <del>RAS</del> = <del>CAS</del> = V <sub>CC</sub> − 0.2 V) | I <sub>CC5</sub>    | _            | 1.0         | mA   |       |
| V <sub>CC</sub> Power Supply Current During CAS Before RAS Refresh Cycle                                    | ICC6                |              |             | mA   | 2     |
| MCM511001A-70, t <sub>RC</sub> = 130 ns                                                                     |                     | -            | 80          |      |       |
| MCM511001A-80, t <sub>RC</sub> = 150 ns                                                                     |                     | -            | 70          | 1 .  |       |
| MCM511001A-10, t <sub>RC</sub> = 180 ns                                                                     |                     | _            | 60          |      |       |
| Input Leakage Current (Except TF) (0 V≤Vin≤6.5 V)                                                           | l <sub>lkg(I)</sub> | - 10         | 10          | μΑ   |       |
| Input Leakage Current (TF) (0 V≤V <sub>in(TF)</sub> ≤V <sub>CC</sub> +0.5 V)                                | l <sub>lkg(I)</sub> | - 10         | 10          | μΑ   |       |
| Output Leakage Current (CAS=VIH, 0 V≤Vout≤5.5 V)                                                            | llkg(O)             | - 10         | 10          | μΑ   |       |
| Test Function Input Current (V <sub>CC</sub> +4.5 V≤V <sub>in(TF)</sub> ≤10.5 V)                            | lin(TF)             | _            | . 1         | mA   |       |
| Output High Voltage (I <sub>OH</sub> = -5 mA)                                                               | VoH                 | 2.4          | _           | V    |       |
| Output Low Voltage (I <sub>OL</sub> =4.2 mA)                                                                | VOL                 | _            | 0.4         | V    |       |
|                                                                                                             | <del></del>         | <del>*</del> | <del></del> | •    |       |

# CAPACITANCE (f = 1.0 MHz, TA = 25°C, VCC = 5 V, Periodically Sampled Rather Than 100% Tested)

| Parameter                                        |                 | Symbol           | Max | Unit | Notes |
|--------------------------------------------------|-----------------|------------------|-----|------|-------|
| Input Capacitance                                | A0-A9, D        | C <sub>in</sub>  | 5   | pF   | 3     |
|                                                  | RAS, CAS, W, TF |                  | 7   | pF   | 3     |
| Output Capacitance (CAS = VIH to Disable Output) | Q               | C <sub>out</sub> | 7   | pF   | 3     |

- All voltages referenced to VSS.
   Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open.
- 3. Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation:  $C = I\Delta t/\Delta V$ .

## AC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_{\Delta} = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (See Notes 1, 2, 3, 4, and 5)

|                                            | Syn                 | nbol      | MCM51 | 1001A-70 | MCM51 | 1001A-80 | MCM51 | 1001A-10 | 11-4 |       |
|--------------------------------------------|---------------------|-----------|-------|----------|-------|----------|-------|----------|------|-------|
| Parameter                                  | Standard            | Alternate | Min   | Max      | Min   | Max      | Min   | Max      | Unit | Notes |
| Random Read or Write Cycle Time            | tRELREL.            | tRC       | 130   | _        | 150   | _        | 180   | _        | ns   | 6     |
| Read-Write Cycle Time                      | †RELREL             | tRWC      | 155   | _        | 175   | _        | 210   |          | ns   | 6     |
| Nibble Mode Cycle Time                     | †CEHCEH             | tNC       | 35    | _        | 35    | _        | 40    |          | ns   |       |
| Nibble Mode Read-Write Cycle Time          | <sup>t</sup> CEHCEH | tNRMW     | 55    | _        | 55    | _        | 65    | _        | ns   |       |
| Access Time from RAS                       | tRELQV              | tRAC      | _     | 70       | _     | 80       | _     | 100      | ns   | 7, 8  |
| Access Time from CAS                       | tCELQV              | tCAC      |       | 20       |       | 20       | _     | 25       | ns   | 7, 9  |
| Access Time from Column Address            | tAVQV               | tAA       | _     | 35       | _     | 40       | _     | 50       | ns   | 7, 10 |
| Nibble Mode Access Time                    | tCELQV              | tNCAC     | _     | 15       | _     | 15       | _     | 20       | ns   | 7     |
| CAS to Output in Low-Z                     | †CELQX              | tCLZ      | 0     | 1        | 0     | _        | 0     | _        | ns   | 7     |
| Output Buffer and Turn-Off Delay           | tCEHQZ              | tOFF      | 0     | 20       | 0     | 20       | 0     | 20       | ns   | 11    |
| Transition Time (Rise and Fall)            | ŧΤ                  | tΤ        | 3     | 50       | 3     | 50       | 3     | 50       | ns   |       |
| RAS Precharge Time                         | <sup>t</sup> REHREL | tRP       | 50    | -        | 60    | _        | 70    | _        | ns   |       |
| RAS Pulse Width                            | <sup>t</sup> RELREH | tRAS      | 70    | 10,000   | 80    | 10,000   | 100   | 10,000   | ns   |       |
| RAS Hold Time                              | tCELREH             | tRSH      | 20    | _        | 20    | -        | 25    | _        | ns   |       |
| CAS Hold Time                              | <sup>t</sup> RELCEH | tCSH      | 70    | _        | 80    | _        | 100   | _        | ns   |       |
| CAS Pulse Width                            | <sup>t</sup> CELCEH | tCAS      | 20    | 10,000   | 20    | 10,000   | 25    | 10,000   | ns   |       |
| RAS to CAS Delay Time                      | †RELCEL             | tRCD      | 20    | 50       | 20    | 60       | 25    | 75       | ns   | 12    |
| RAS to Column Address Delay Time           | tRELAV              | tRAD      | 15    | 35       | 15    | 40       | 20    | 50       | ns   | 13    |
| CAS to RAS Precharge Time                  | <sup>t</sup> CEHREL | tCRP      | 5     | _        | 5     | _        | 5     | _        | ns   |       |
| CAS Precharge Time                         | <sup>t</sup> CEHCEL | tCPN      | 10    | _        | 10    | _        | 10    | _        | ns   |       |
| Row Address Setup Time                     | †AVREL              | tASR      | 0     | -        | 0     | -        | 0     | _        | ns   |       |
| Row Address Hold Time                      | tRELAX              | †RAH      | 10    | _        | 10    | _        | 15    | _        | ns   |       |
| Column Address Setup Time                  | †AVCEL              | tASC      | 0     | -        | 0     | _        | 0     | _        | ns   |       |
| Column Address Hold Time                   | <sup>t</sup> CELAX  | tCAH      | 15    | _        | 15    | _        | 20    | _        | ns   |       |
| Column Address Hold Time Referenced to RAS | tRELAX              | tAR       | 55    | _        | 60    | _        | 75    | _        | ns   |       |
| Column Address to RAS Lead Time            | <sup>t</sup> AVREH  | tRAL      | 35    | _        | 40    | _        | 50    | _        | ns   |       |

(continued)

- 1. V<sub>IH</sub> min and V<sub>IL</sub> max are reference levels for measuring timing of input signals. Transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>.
- 2. An initial pause of 200 µs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed.
- 3. The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transmit between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner.
- 4. AC measurements t<sub>T</sub> = 5.0 ns.
- 5. The TF pin must be at VIL or open if not used.
- The specifications for t<sub>RC</sub> (min) and t<sub>RWC</sub> (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C≤T<sub>A</sub>≤70°C) is assured.
- Measured with a current load equivalent to 2 TTL (-200 μA, +4 mA) loads and 100 pF with the data output trip points set at VOH=2.0 V and VOL=0.8 V.
- 8. Assumes that t<sub>RCD</sub> ≤t<sub>RCD</sub> (max).
- Assumes that t<sub>RCD</sub>≥t<sub>RCD</sub> (max).
- 10. Assumes that t<sub>RAD</sub>≥t<sub>RAD</sub> (max).
- 11. toff (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.
- 12. Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>.
- 13. Operation within the t<sub>RAD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RAD</sub> (max) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max), then access time is controlled exclusively by t<sub>AA</sub>.

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (Continued)

|                                                    | Syr                 | nbol              | мсм51 | 1001A-70 | MCM51 | 1001A-80 | MCM51 | 1001A-10 | 11   | A1-4  |
|----------------------------------------------------|---------------------|-------------------|-------|----------|-------|----------|-------|----------|------|-------|
| Parameter                                          | Standard            | Alternate         | Min   | Max      | Min   | Max      | Min   | Max      | Unit | Notes |
| Read Command Setup Time                            | †WHCEL              | tRCS              | 0     | _        | 0     | _        | 0     | _        | ns   |       |
| Read Command Hold Time Referenced to CAS           | †CEHWX              | tRCH              | 0     | _        | 0     | _        | . 0   | _        | ns   | 14    |
| Read Command Hold Time Referenced to RAS           | tREHWX              | tRRH              | 0     | _        | 0     | _        | 0     | _        | ns   | 14    |
| Write Command Hold Time Referenced to CAS          | tCELWH              | tWCH              | 15    | _        | - 15  |          | 20    | _        | ns   |       |
| Write Command Hold Time Referenced to RAS          | tRELWH              | twcr              | 55    | _        | 60    | _        | 75    | _        | ns   |       |
| Write Command Pulse Width                          | tWLWH               | tWP               | 15    |          | 15    | _        | 20    | _        | ns   |       |
| Write Command to RAS Lead Time                     | tWLREH              | tRWL              | 20    | _        | 20    | _        | 25    | _        | ns   |       |
| Write Command to CAS Lead Time                     | †WLCEH              | tCWL              | 20    | _        | 20    | _        | 25    | _        | ns   |       |
| Data in Setup Time                                 | †DVCEL              | tDS               | 0     | _        | 0     | _        | 0     | _        | ns   | 15    |
| Data in Hold Time                                  | †CELDX              | tDH               | 15    | -        | 15    | _        | 20    | _        | ns   | 15    |
| Data in Hold Time Referenced to RAS                | tRELDX              | tDHR              | 55    | _        | 60    | ì        | 75    | ı        | ns   |       |
| Refresh Period                                     | tRVRV               | tRFSH             | _     | 8        | _     | 8        | _     | 8        | ms   |       |
| Write Command Setup Time                           | tWLCEL              | twcs              | 0     | _        | 0     | _        | 0     | -        | ns   | 16    |
| CAS to Write Delay                                 | tCELWL.             | tCWD              | 20    | _        | 20    | _        | 25    | _        | ns   | 16    |
| RAS to Write Delay                                 | <sup>t</sup> RELWL  | tRWD              | 70    | _        | 80    | _        | 100   | _        | ns   | 16    |
| Column Address to Write Delay Time                 | tAVWL               | tAWD              | 35    | -        | 40    | _        | 50    | -        | ns   | 16    |
| CAS Setup Time for CAS Before RAS Refresh          | †RELCEL             | <sup>t</sup> CSR  | 10    | _        | 10    | _        | 10    | _        | ns   |       |
| CAS Hold Time for CAS Before RAS Refresh           | <sup>t</sup> RELCEH | tCHR              | 30    | _        | 30    | _        | 30    | _        | ns   |       |
| RAS Precharge to CAS Active Time                   | <sup>t</sup> REHCEL | tRPC              | 0     | -        | 0     | _        | 0     | _        | ns   |       |
| CAS Precharge Time for CAS Before RAS Counter Test | <sup>†</sup> CEHCEL | <sup>t</sup> CPT  | 40    | -        | 40    | 1        | 50    | -        | ns   |       |
| Nibble Mode Pulse Width                            | <sup>t</sup> CELCEH | tNCAS             | 15    | -        | 15    | -        | 20.   | -        | ns   |       |
| Nibble Mode CAS Precharge Time                     | <sup>t</sup> CEHCEL | <sup>t</sup> NCP  | 10    | -        | 10    | _        | 10    | _        | ns   |       |
| Nibble Mode RAS Hold Time                          | <sup>t</sup> CELREH | tNRSH             | 15    | _        | 15    | -        | 20    | _        | ns   |       |
| Nibble Mode CAS to Write Delay Time                | <sup>t</sup> CELWL  | <sup>t</sup> NCWD | 15    | _        | 15    | _        | 20    | _        | ns   |       |
| Nibble Mode Write Command to RAS Lead Time         | tWLREH              | tNRWL             | 15    | _        | 15    |          | 20    | _        | ns   |       |
| Nibble Mode Write Command to CAS Lead<br>Time      | †WLCEH              | tNCWL             | 15    | . — "    | 15    | -        | 20    | _        | ns   |       |
| Test Mode Enable Setup Time Referenced to RAS      | TEHREL              | <sup>†</sup> TES  | 0     | _        | 0     | _        | 0     | _        | ns   |       |
| Test Mode Enable Hold Time Referenced to RAS       | <sup>t</sup> REHTEL | <sup>t</sup> TEHR | 0     | -        | 0     | -        | 0     | 1        | ns   |       |
| Test Mode Enable Hold Time Referenced to CAS       | <sup>‡</sup> CEHTEL | †TEHC             | 0     | _        | 0     | _        | Ō     | -        | ns   |       |

- 14. Enter tRRH or tRCH must be satisfied for a read cycle.
- These parameters are referenced to CAS leading edge in random write cycles and to W leading edge in delayed write or read-modify-write cycles.
- 16. tWCS, tRWD, tCWD, and tAWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if tWCS≥tWCS (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tCWD≥tCWD (min), tRWD≥tRWD (min), and tAWD≥tAWD (min), the cycle is a read-write cycle and the data out will contain data read from the selected cell. If neither of these sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate.



# **EARLY WRITE CYCLE** RAS trcd tcsh-CAS V<sub>IL</sub> – - tral · tasr → tASC -⊢tCAH → COLUMN ADDRESSES ADDRESS tRAHtcwLtwcs trwl. -tDH → D (DATA IN) VALID DATA tDHR-Q (DATA OUT) – HIGH Z – V<sub>OL</sub> -







# CAS BEFORE RAS REFRESH CYCLE (W and A0 to A9 are Don't Care)



# **HIDDEN REFRESH CYCLE (READ)**



# HIDDEN REFRESH CYCLE (WRITE)



# **CAS** BEFORE **RAS** REFRESH COUNTER TEST CYCLE



#### **DEVICE INITIALIZATION**

On power-up an initial pause of 200 microseconds is required for the internal substrate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the device. During an extended inactive state of the device (greater than 4 milliseconds with device powered up), the wake up sequence (8 active cycles) will be necessary to assure proper device operation.

#### ADDRESSING THE RAM

The ten address pins on the device are time multiplexed with two separate 10-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active negative) called the row address strobe (RAS) and the column address strobe (CAS). A total of twenty address bits will decode one of the 1.048.576 cell locations in the device. The column address strobe follows the row address strobe by a specified minimum and maximum time called "tRCD," which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up his external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. There are, however, two other variations in addressing the 1M RAM, one is called the RAS only refresh cycle (described later) where a 9-bit row address field is presented on the input pins and latched by the RAS clock. The most significant bit on Row Address A9 is not required for refresh. The other variation, which is called nibble mode, allows the user to access 4 bits serially. (See NIBBLE MODE section.)

#### READ CYCLE

A read cycle is referred to as a normal read cycle to differentiate it from a page mode read cycle, a read-while-write cycle, and read-modify-write cycle which are covered in a later section.

The memory read cycle begins with the row addresses valid and the RAS clock transitioning from VIH to the VIL level. The CAS clock must also make a transition from VIH to the VIL level at the specified tRCD timing limits when the column addresses are latched. Both the RAS and CAS clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the CAS clock must be active before or at the tRCD maximum specification for an access (data valid) from the RAS clock edge to be guaranteed (tRAC). If the tRCD maximum condition is not met, the access (tCAC) from the CAS clock active transition will determine read access time. The external CAS signal is ignored until an internal RAS signal is available. This gating feature on the CAS clock will allow the external CAS signal to become active as soon as the row address hold time (tRAH) specification has been met and defines the tRCD minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the CAS clock.

Once the clocks have become active, they must stay active for the minimum ( $t_{RAS}$ ) period for the  $\overline{RAS}$  clock and the minimum ( $t_{CAS}$ ) period for the  $\overline{CAS}$  clock. The  $\overline{RAS}$  clock must stay inactive for the minimum ( $t_{RP}$ ) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle.

Data out is not latched and is valid as long as the  $\overline{CAS}$  clock is active; the output will switch to the three-state mode when the  $\overline{CAS}$  clock goes inactive. To perform a read cycle, the write  $(\overline{W})$  input must be held at the  $V_{IH}$  level from the time the  $\overline{CAS}$  clock makes its active transition (tRCS) to the time when it transitions into the inactive (tRCH) mode.

#### WRITE CYCLE

A write cycle is similar to a read cycle except that the Write  $\overline{(W)}$  clock must go active (V|\_L level) at or before the  $\overline{CAS}$  clock goes active at a minimum twcs time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in are referenced to the active transition of the  $\overline{CAS}$  clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time (tcwl) and the row strobe to write lead time (trwl). These define the minimum time that  $\overline{RAS}$  and  $\overline{CAS}$  clocks need to be active after the write operation has started ( $\overline{W}$  clock at V|\_L level).

It is also possible to perform a late write cycle. For this cycle the write clock is activated after the  $\overline{\text{CAS}}$  goes low which is beyond tWCS minimum time. Thus the parameters tCWL and tRWL must be satisfied before terminating this cycle. The difference between an early write cycle and a late write cycle is that in a late write cycle the write  $(\overline{\text{W}})$  clock can occur much later in time with respect to the active transition of the  $\overline{\text{CAS}}$  clock. This time could be as long as 10 microseconds —  $[t_{\overline{\text{RW}}}]$   $[t_{\overline{\text{RW}}}]$   $[t_{\overline{\text{RW}}}]$ 

At the start of an early write cycle, the data out is in a high impedance condition and remains inactive throughout the cycle. The data out remains three-state because the active transition of the write  $(\overline{W})$  clock prevents the  $\overline{\text{CAS}}$  clock from enabling the data-out buffers. The three-state condition (high impedance) of the data out pin during a write cycle can be effectively utilized in systems that have a common input/output bus. The only stipulation is that the system use only early write mode operations for all write cycles to avoid bus contention.

# READ-MODIFY-WRITE AND READ-WHILE-WRITE CYCLES

As the name implies, both a read and a write cycle are accomplished at a selected bit during a single access. The read-modify-write cycle is similar to the late write cycle discussed above.

For the read-modify-write cycle a normal read cycle is initiated with the write  $(\overline{W})$  clock at the V<sub>IH</sub> level until the read data occurs at the device access time (t<sub>RAC</sub>). At this time the write  $(\overline{W})$  clock is asserted. The data in is setup and held with respect to the active edge of the write clock. The cycle described assumes a zero modify time between read and write.

Another variation of the read-modify-write cycle is the readwhile-write cycle. For this cycle, town plays an important role. A read-while-write cycle starts as a normal read cycle with the write  $(\overline{W})$  clock being asserted at minimum t<sub>CWD</sub> time, depending upon the application. This results in starting a write operation to the selected cell even before data out occurs. The minimum specification on t<sub>CWD</sub> assures that data out does occur. In this case, the data in is set up with respect to write  $(\overline{W})$  clock active edge.

## **NIBBLE MODE**

Nibble mode allows high speed serial read, write, or read-modify-write access to 2, 3, or 4 bits of data. The bits of data that may be accessed during nibble mode are determined by the 9 row addresses and the 9 column addresses. The 2 bits of addresses (CA9, RA9) are used to select 1 of the 4 nibble bits for initial access. After the first bit is accessed by the normal mode, the remaining nibble bits may be accessed by toggling CAS "high" then "low" while RAS remains "low". Toggling CAS causes RA9 and CA9 to be incremented internally while all other address bits are held constant and makes the next nibble bit available for access.

If more than 4 bits are accessed during nibble mode, the address sequence will begin to repeat. If any bit is written during nibble mode, the new data will be read on any subsequent access. If the write operation is executed again on subsequent access, the new data will be written into the selected cell location.

#### REFRESH CYCLES

The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the bits need to be refreshed at least once every 8 milliseconds. This is accomplished by sequentially cycling through the 512 row address locations every 8 milliseconds, (i.e., at least one row every 15.6 microseconds). A normal read or write operation to the RAM will serve to refresh all the bits (2048) associated with the particular rows decoded.

### **RAS-Only Refresh**

In this refresh method, the system must perform a RAS-only cycle on 512 row addresses every 8 milliseconds. The row addresses are latched in with the RAS clock, and the associated internal row locations are refreshed. As the heading implies, the CAS clock is not required and must be inactive or at a VIH level.

#### CAS Before RAS Refresh

This refresh cycle is initiated when RAS falls, after CAS has been low (by tcsr). This activates the internal refresh counter which generates the address to be refreshed. Externally applied addresses are ignored during the automatic refresh cycle. If the output buffer was off before the automatic refresh cycle, the output will stay in the high impedance state. If the output was enabled by CAS in the previous cycle, the data out will be maintained during the automatic refresh cycle as long as CAS is held active (hidden refresh).

#### Hidden Refresh

The hidden refresh method allows refresh cycles to be performed while maintaining valid data at the output pin. Hidden refresh is performed by holding  $\overline{\text{CAS}}$  at  $\text{V}_{\text{IL}}$  and taking  $\overline{\text{RAS}}$  high and after a specified precharge period (txp), executing a  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh cycle. (See Figure 1.)

## **CAS BEFORE RAS REFRESH COUNTER TEST**

The internal refresh counter of this device can be tested with a CAS before RAS refresh counter test. This refresh counter test is performed with a read-write operation. During this test, the internal refresh counter generates the row address, while the external address input supplies the column address. The entire array is refreshed after 512 test cycles, as indicated by the check data written in each row. See CAS before RAS refresh counter test cycle timing diagram.

The test can be performed only after a minimum of 8 CAS before RAS initialization cycles. The test procedure is as follows:

- 1. Write "0"s into all memory cells (normal write mode).
- Select a column address, read "0" out and write "1" into the cell by performing CAS before RAS refresh counter test, read-write cycle. Repeat this operation 512 times.
- Read "1"s (normal read mode), which were written at step 2.
- Using the same column as in step 2, read "1" out and write "0" into the cell by performing CAS before RAS refresh counter test, read-write cycle. Repeat this operation 512 times.
- Read "0"s (normal read mode), which were written at step 4.
- 6. Repeat steps 1 to 5 using complement data.



Figure 1. Hidden Refresh Cycle

# **TEST MODE**

Internal organization of this device (256K  $\times$  4) allows it to be tested as if it were a 256K  $\times$  1 DRAM. Only nine of the ten addresses (A0-A8) are used in test mode; A9 is internally disabled. A test mode write cycle writes data, D (data in), to a bit in each of the four 256K  $\times$  1 blocks (B0-B3), in parallel. A test mode read cycle reads a bit in each of the four blocks. If data is the same in all four bits, Q (data out) is the same as the data in each bit. If data is not the same in all four bits, Q is high Z. See truth table and block diagram.

Test mode can be used in any timing cycle except nibble mode cycles. The test mode function is enabled by holding the "TF" pin on "super voltage" for the specified period (t<sub>TES</sub>, t<sub>TEHR</sub>, t<sub>TEHC</sub>; see TEST MODE CYCLE).

"Super voltage" = V<sub>CC</sub> + 4.5 V

where

4.5 V < V<sub>CC</sub> <5.5 V and maximum voltage = 10.5 V. A9 is ignored in test mode. In normal operation, the "TF" pin must either be connected to V<sub>IL</sub>, or left open.

Test Mode Truth Table

|   | D | ВО | B1  | B2    | В3 | Q      |
|---|---|----|-----|-------|----|--------|
| 1 | 0 | 0  | 0   | 0     | 0  | 0      |
| 1 | 1 | 1  | 1   | 1 1   | 1  | 1      |
| 1 | _ |    | Any | Other |    | High-Z |



# **TEST FUNCTION BLOCK DIAGRAM**



# ORDERING INFORMATION (Order by Full Part Number)



# Advance Information

# 1M×1 CMOS Dynamic RAM

The MCM511002A is a 1.0 µ CMOS high-speed, dynamic random access memory. It is organized as 1,048,576 one-bit words and fabricated with CMOS silicon-gate process technology. Advanced circuit design and fine line processing provide high performance, improved reliability, and low cost. The static column mode feature allows column data to be accessed upon the column address transition when  $\overline{RAS}$  and  $\overline{CS}$  are held low, similar to static RAM operation.

The MCM511002A requires only 10 address lines; row and column address inputs are multiplexed. The device is packaged in a standard 300-mil dual-in-line plastic package (DIP), a 300-mil J-lead small outline package, and a 100-mil zig-zag in-line package (ZIP).

- Three-State Data Output
- Early-Write Common I/O Capability
- Static Column Mode Capability
- Test Mode Capability
- TTL-Compatible Inputs and Output
- RAS Only Refresh
- CS Before RAS Refresh
- Hidden Refresh
- 512 Cycle, 8 ms Refresh
- Unlatched Data Out at Cycle End Allows Two Dimensional Chip Selection
- Fast Access Time (tRAC): MCM511002A-70 = 70 ns (Maximum)

MCM511002A-80 = 80 ns (Maximum)

MCM511002A-10 = 100 ns (Maximum)

Low Active Power Dissipation: MCM511002A-70 = 440 mW (Maximum) MCM511002A-80 = 385 mW (Maximum) MCM511002A-10 = 330 mW (Maximum)

 Low Standby Power Dissipation: 11 mW (Maximum, TTL Levels) 5.5 mW (Maximum, CMOS Levels)

# MCM511002A



P PACKAGE PLASTIC CASE 707A



J PACKAGE PLASTIC SMALL OUTLINE **CASE 822** 



7 PACKAGE **PLASTIC** ZIG-ZAG IN-LINE **CASE 836** 

|           |                      | _ |  |  |  |  |  |  |  |  |  |  |  |  |
|-----------|----------------------|---|--|--|--|--|--|--|--|--|--|--|--|--|
|           | PIN NAMES            |   |  |  |  |  |  |  |  |  |  |  |  |  |
| A0-A9 .   | Address Inpu         | t |  |  |  |  |  |  |  |  |  |  |  |  |
| D         | Data Inpu            | t |  |  |  |  |  |  |  |  |  |  |  |  |
| α         | Data Outpu           | t |  |  |  |  |  |  |  |  |  |  |  |  |
| ₩         | Read/Write Enable    | e |  |  |  |  |  |  |  |  |  |  |  |  |
| RAS       | Row Address Strobe   | 8 |  |  |  |  |  |  |  |  |  |  |  |  |
| <u>CS</u> | Chip Selec           | t |  |  |  |  |  |  |  |  |  |  |  |  |
| Vcc · ·   | Power (+5 V          | ) |  |  |  |  |  |  |  |  |  |  |  |  |
| VSS · ·   | Ground               | d |  |  |  |  |  |  |  |  |  |  |  |  |
| TF        | Test Function Enable | e |  |  |  |  |  |  |  |  |  |  |  |  |
| NC        | No Connection        | n |  |  |  |  |  |  |  |  |  |  |  |  |

# ZIG-ZAG IN-LINE



|                   |                                                             |                                                                 |                                                                 |                                                     | A9 =                                         |                |
|-------------------|-------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------|----------------------------------------------|----------------|
|                   | _                                                           |                                                                 | SMAL                                                            | L OUTLINE                                           | a =                                          | 3 3            |
| PIN<br>ASSIGNMENT | D [ 1 ● W [ 2 RAS [ 3 TF [ 4                                | 18 ] V <sub>SS</sub><br>17 ] Q<br>16 ] <del>CS</del><br>15 ] A9 | D [ 1<br>W [ 2<br>Ras [ 3<br>TF [ 4<br>NC [ 5                   | 26 ] V <sub>SS</sub> 25 ] Q 24 ] CS 23 ] NC 22 ] AB | D = RAS = AO = | 5   ==   V<br> |
|                   | A0 [ 5<br>A1 [ 6<br>A2 [ 7<br>A3 [ 8<br>V <sub>CC</sub> [ 9 | 14 ] A8<br>13 ] A7<br>12 ] A6<br>11 ] A5<br>10 ] A4             | A0 [ 9<br>A1 [ 10<br>A2 [ 11<br>A3 [ 12<br>V <sub>CC</sub> [ 13 | 18 ] A8<br>17 ] A7<br>16 ] A6<br>15 ] A5<br>14 ] A4 | A2                                           | 1 18 1 18 1    |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

# **BLOCK DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                         | Symbol                             | Value       | Unit |
|------------------------------------------------|------------------------------------|-------------|------|
| Power Supply Voltage                           | Vcc                                | -1 to +7    | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -1 to +7    | ٧    |
| Test Function Input Voltage                    | V <sub>in(TF)</sub>                | -1 to +10.5 | ٧    |
| Data Out Current                               | lout                               | 50          | mΑ   |
| Power Dissipation                              | PD                                 | 600         | mW   |
| Operating Temperature Range                    | TA                                 | 0 to +70    | °င   |
| Storage Temperature Range                      | T <sub>stg</sub>                   | -55 to +150 | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

# RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol   | Min                  | Тур | Max  | Unit | Notes |
|------------------------------------------|----------|----------------------|-----|------|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc      | 4.5                  | 5.0 | 5.5  | V    | 1     |
|                                          | VSS      | 0                    | 0   | 0    | ]    |       |
| Logic High Voltage, All Inputs           | ViH      | 2.4                  | _   | 6.5  | V    | 1     |
| Logic Low Voltage, All Inputs            | VIL      | -1.0                 | _   | 0.8  | V    | 1     |
| Test Function Input High Voltage         | VIH (TF) | V <sub>CC</sub> +4.5 | _   | 10.5 | V    | 1     |

## DC CHARACTERISTICS

| Characteristic                                                                                     | Symbol               | Min      | Max | Unit | Notes |
|----------------------------------------------------------------------------------------------------|----------------------|----------|-----|------|-------|
| V <sub>CC</sub> Power Supply Current                                                               | ICC1                 |          |     | mA   | 2     |
| MCM511002A-70, t <sub>RC</sub> = 130 ns                                                            | •••                  | _        | 80  |      |       |
| MCM511002A-80, t <sub>RC</sub> = 150 ns                                                            |                      | _        | 70  |      |       |
| MCM511002A-10, t <sub>RC</sub> =180 ns                                                             |                      |          | 60  |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) (RAS = CS = V <sub>IH</sub> )                       | ICC2                 | _        | 2.0 | mA   |       |
| V <sub>CC</sub> Power Supply Current During RAS only Refresh Cycles (CS = V <sub>IH</sub> )        | ICC3                 |          |     | mA   | 2     |
| MCM511002A-70, t <sub>RC</sub> = 130 ns                                                            |                      | -        | 80  |      |       |
| MCM511002A-80, t <sub>RC</sub> = 150 ns                                                            |                      | -        | 70  |      |       |
| MCM511002A-10, t <sub>RC</sub> = 180 ns                                                            |                      |          | 60  |      |       |
| V <sub>CC</sub> Power Supply Current During Static Column Mode Cycle (RAS = CS = V <sub>IL</sub> ) | ICC4                 |          |     | mA   | 2     |
| MCM511002A-70, t <sub>SC</sub> = 40 ns                                                             | ***                  | -        | 60  |      | l     |
| MCM511002A-80, t <sub>SC</sub> =45 ns                                                              |                      | -        | 50  |      |       |
| MCM511002A-10, t <sub>SC</sub> = 50 ns                                                             |                      |          | 40  |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) (\$\overline{RAS} = \overline{CS} = V_{CC} - 0.2 V) | I <sub>CC5</sub>     | - '      | 1.0 | mA   |       |
| V <sub>CC</sub> Power Supply Current During CS Before RAS Refresh Cycle                            | ICC6                 |          |     | mA   | 2     |
| MCM511002A-70, t <sub>RC</sub> = 130 ns                                                            |                      | -        | 80  |      |       |
| MCM511002A-80, t <sub>RC</sub> = 150 ns                                                            |                      | -        | 70  |      |       |
| MCM511002A-10, t <sub>RC</sub> = 180 ns                                                            |                      | <u> </u> | 60  |      |       |
| Input Leakage Current (Except TF) (0 V≤V <sub>in</sub> ≤6.5 V)                                     | l <sub>lkg(I)</sub>  | -10      | 10  | μА   |       |
| Input Leakage Current (TF) (0 V≤V <sub>In(TF)</sub> ≤V <sub>CC</sub> +0.5 V)                       | likg(i)              | -10      | 10  | μА   |       |
| Output Leakage Current (CS = VIH, 0 V ≤ Vout ≤ 5.5 V)                                              | l <sub>lkg</sub> (O) | -10      | 10  | μА   |       |
| Test Function Input Current (V <sub>CC</sub> +4.5 V≤V <sub>in(TF)</sub> ≤10.5 V)                   | lin(TF)              | _        | 1   | mA   |       |
| Output High Voltage (I <sub>OH</sub> = -5 mA)                                                      | Voн                  | 2.4      | -   | V    |       |
| Output Low Voltage (I <sub>OL</sub> = 4.2 mA)                                                      | V <sub>OL</sub>      | _        | 0.4 | V    |       |

 $\textbf{CAPACITANCE} \text{ (f = 1.0 MHz, $T_A = 25^{\circ}$C, $V_{CC} = 5$ V, Periodically Sampled Rather Than 100\% Tested)}$ 

| Parameter                                                     | Symbol | Max | Unit | Notes |  |
|---------------------------------------------------------------|--------|-----|------|-------|--|
| Input Capacitance A0-A9, D                                    | Cin    | 5   | pF   | 3     |  |
| RAS, CS, W, TF                                                |        | 7   | pF   | 3     |  |
| Output Capacitance (CS = V <sub>IH</sub> to Disable Output) Q | Cout   | 7   | pF   | 3     |  |

- 1. All voltages referenced to  $V_{\mbox{\scriptsize SS}}.$
- 2. Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open.
- 3. Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation:  $C = I\Delta t/\Delta V$ .

### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### READ, WRITE, AND READ-MODIFY-WRITE CYCLES (See Notes 1, 2, 3, 4, and 5)

|                                                   | Syn      | nbol             | MCM51 | 1002A-70 | MCM51 | 1002A-80 | MCM51 | 1002A-10 |      |       |
|---------------------------------------------------|----------|------------------|-------|----------|-------|----------|-------|----------|------|-------|
| Parameter                                         | Standard | Alternate        | Min   | Max      | Min   | Max      | Min   | Max      | Unit | Notes |
| Random Read or Write Cycle Time                   | tRELREL  | tRC              | 130   | _        | 150   |          | 180   | _        | ns   | 6     |
| Read-Write Cycle Time                             | tRELREL  | tRWC             | 155   | _        | 155   | _        | 210   | _        | ns   | 6     |
| Static Column Mode Cycle Time                     | †AVAV    | tsc              | 40    | _        | 45    |          | 50    | l –      | ns   |       |
| Static Column Mode Read-Write Cycle Time          | tAVAV    | tSRWC            | 70    | _        | 80    | _        | 100   | _        | ns   |       |
| Access Time from RAS                              | †RELQV   | tRAC             | _     | 70       | _     | 80       | _     | 100      | ns   | 7, 8  |
| Access Time from CS                               | tCELQV   | †CAC             | _     | 20       | _     | 20       | _     | 25       | ns   | 7, 9  |
| Access Time from Column Address                   | tAVQV    | tAA              | _     | 35       | _     | 40       | _     | 50       | ns   | 7, 10 |
| Access Time from Last Write                       | tWLQV    | tALW             | _     | 65       | _     | 75       | _     | 95       | ns   | 7, 11 |
| CS to Output in Low-Z                             | †CELQX   | tCLZ             | 0     | _        | 0     | _        | 0     | _        | ns   | 7     |
| Output Buffer and Turn-Off Delay                  | †CEHQZ   | <sup>t</sup> OFF | 0     | 20       | 0     | 20       | 0     | 20       | ns   | 12    |
| Data Out Hold from Address Change                 | tAXQX    | tAOH             | 5     | _        | 5     | _        | - 5   | T -      | ns   |       |
| Data Out Enable from Write                        | tWHQV    | tow              | _     | 20       | _     | 20       | _     | 25       | ns   |       |
| Data Out Hold from Write                          | twhox    | twон             | 0     | -        | 0     | _        | - 0   | T -      | ns   |       |
| Transition Time (Rise and Fall)                   | tΤ       | ŧΤ               | 3     | 50       | 3     | 50       | 3     | 50       | ns   |       |
| RAS Precharge Time                                | tREHREL  | t <sub>RP</sub>  | 50    | _        | 60    | _        | 70    | _        | ns   |       |
| RAS Pulse Width                                   | tRELREH  | tRAS             | . 70  | 10,000   | 80    | 10,000   | 100   | 10,000   | ns   |       |
| RAS Pulse Width (Static Column Mode)              | tRELREH  | tRASC            | 70    | 100,000  | 80    | 100,000  | 100   | 100,000  | ns   |       |
| RAS Hold Time                                     | tCELREH  | tRSH             | 20    | -        | 20    | _        | 25    | _        | ns   |       |
| CS Hold Time                                      | †RELCEH  | tcsH             | 70    | _        | 80    | _        | 100   | _        | ns   |       |
| CS Pulse Width                                    | †CELCEH  | tcs              | 20    | 10,000   | 20    | 10,000   | 25    | 10,000   | ns   |       |
| CS Pulse Width (Static Column Mode)               | †CELCEH  | tcsc             | 20    | 100,000  | 20    | 100,000  | 25    | 100,000  | ns   |       |
| RAS to CS Delay Time                              | †RELCEL  | tRCD             | 20    | 50       | 20    | 60       | 25    | 75       | ns   | 13    |
| RAS to Column Address Delay Time                  | tRELAV   | tRAD             | 15    | 35       | 15    | 40       | 20    | 50       | ns   | 14    |
| ÇS to RAS Precharge Time                          | tCEHREL. | tCRP             | 5     | _        | 5     | _        | 5     | _        | ńs   |       |
| CS Precharge Time (Static Column Mode Cycle Only) | tCEHCEL  | tCP              | 10    | _        | 10    | _        | 10    | _        | ns   |       |
| Row Address Setup Time                            | tAVREL   | tASR             | 0     | _        | 0     | _        | 0     | _        | ns   |       |
| Row Address Hold Time                             | †RELAX   | †RAH             | 10    | _        | 10    | _        | 15    | _        | ns   |       |

(continued)

- 1. VIH min and VIL max are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL.
- 2. An initial pause of 200 µs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed.
- The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transition between V<sub>IH</sub> and V<sub>IH</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner.
- 4. AC measurements t<sub>T</sub> = 5.0 ns.
- 5. TF pin must be at VIL or open if not used.
- The specifications for t<sub>RC</sub> (min) and t<sub>RWC</sub> (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C≤T<sub>A</sub>≤70°C) is assured.
- 7. Measured with a current load equivalent to 2 TTL (-200  $\mu$ A, +4 mA) loads and 100 pF with the data output trip points set at VOH=2.0 V and VOL=0.8 V.
- Assumes that t<sub>RCD</sub>≤t<sub>RCD</sub> (max).
- Assumes that t<sub>RCD</sub>≥t<sub>RCD</sub> (max).
- 10. Assumes that t<sub>RAD</sub>≥t<sub>RAD</sub> (max), and/or t<sub>LWAD</sub>≥t<sub>LWAD</sub> (max).
- 11. Assumes that tLWAD≤tLWAD (max).
- 12. tOFF (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.
- 13. Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>.
- 14. Operation within the t<sub>RAD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RAD</sub> (max) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max), then access time is controlled exclusively by t<sub>AA</sub>.

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (Continued)

| _                                                | Syn                 | nbol              | MCM51 | 1002A-70   | MCM51 | 1002A-80 | MCM51 | 1002A-10 | I    |       |
|--------------------------------------------------|---------------------|-------------------|-------|------------|-------|----------|-------|----------|------|-------|
| Parameter                                        | Standard            | Alternate         | Min   | Max        | Min   | Max      | Min   | Max      | Unit | Notes |
| Column Address Setup Time                        | †AVCEL              | tASC              | 0     |            | 0     | _        | 0     | _        | ns   |       |
| Column Address Hold Time                         | tCELAX              | tCAH              | 15    | -          | 15    | _        | 20    | _        | ns   |       |
| Write Address Hold Time Referenced to RAS        | tRELAX              | tAWR              | 55    | -          | 60    | _        | 75    | _        | ns   |       |
| Column Address Hold Time Referenced to RAS       | <sup>t</sup> RELAX  | tAR               | 80    | _          | 90    | _        | 115   | _        | ns   |       |
| Column Address to RAS Lead Time                  | <sup>t</sup> AVREH  | †RAL              | 35    | _          | 40    | _        | 50    | _        | ns   |       |
| Column Address Hold Time Referenced to RAS High  | tREHAX              | <sup>t</sup> AH   | 5     | -          | 5     | _        | 10    | _        | ns   | 15    |
| Write Command to CS Lead Time                    | †WLCEH              | tCWL              | 20    | _          | 20    | _        | 25    | -        | ns   |       |
| Last Write to Column Address Delay Time          | tWLAV               | tLWAD             | 20    | 30         | 20    | 35       | 25    | 45       | ns   | 16    |
| Last Write to Column Address Hold Time           | tWLAX               | tAHLW             | 65    | _          | 75    | _        | 95    | _        | ns   |       |
| Read Command Setup Time                          | †WHCEL              | tRCS              | 0     | _          | 0     | _        | 0     | _        | ns   |       |
| Read Command Hold Time                           | <sup>t</sup> CEHWX  | tRCH              | 0     | _          | 0     | _        | 0     | _        | ns   | 17    |
| Read Command Hold Time Referenced to RAS         | tREHWX              | tRRH              | 0     | -          | 0     | _        | 0     | _        | ns   | 17    |
| Write Command Hold Time                          | †CELWX              | tWCH              | 15    | _          | 15    | _        | 20    | _        | ns   | 18    |
| Write Command Hold Time Referenced to RAS        | tRELWH              | twcr              | 55    | _          | 60    | -        | 75    | -        | ns   |       |
| Write Command Pulse Width                        | tWLWH               | tWP               | 15    | _          | 15    | _        | 20    | -        | ns   |       |
| Write Command Inactive Time                      | tWHWL               | twi               | 10    | _          | 10    | _        | 10    | _        | ns   |       |
| Write Command to RAS Lead Time                   | tWLREH              | tRWL              | 20    | _          | 20    | _        | 25    | _        | ns   |       |
| Data In Setup Time                               | †DVCEL              | tDS               | 0     | _          | 0     | _        | 0     | _        | ns   | 19    |
| Data In Hold Time                                | †CELDX              | tDH               | 15    | _          | 15    | _        | 20    | _        | ns   | 19    |
| Data In Hold Time Referenced to RAS              | †RELDX              | <sup>t</sup> DHR  | 55    | -          | 60    | _        | 75    | _        | ns   |       |
| Refresh Period                                   | tRVRV               | tRFSH             | _     | 8          | _     | 8        | _     | 8        | ms   |       |
| Write Command Setup Time (Output Data Disable)   | tWLCEL              | twcs              | 0     | -          | 0     | -        | 0     | _        | ns   | 18    |
| CS to Write Delay                                | <sup>t</sup> CELWL  | tCWD              | 20    | <u>-</u> - | 20    | _        | 25    | -        | ns   | 18    |
| RAS to Write Delay                               | tRELWL              | tRWD              | 70    | _          | 80    | -        | 100   | _        | ns   | 18    |
| Column Address to Write Delay Time               | tAVWL               | tAWD              | 35    | _          | 40    | _        | 50    | _        | ns   | 18    |
| CS Setup Time for CS Before RAS Refresh          | †RELCEL             | tCSR              | 10    | _          | 10    | -        | 10    | _        | ns   |       |
| CS Hold Time for CS Before RAS Refresh           | <sup>t</sup> RELCEH | tCHR              | 30    | _          | 30    | _        | 30    | _        | ns   |       |
| CS Precharge to CS Active Time                   | <sup>t</sup> REHCEL | tRPC              | 0     | -          | 0     | -        | 0     | _        | ns   |       |
| CS Precharge Time for CS Before RAS Counter Test | †CEHCEL             | <sup>‡</sup> CPT  | 40    | -          | 40    |          | 50    | -        | ns   |       |
| CS Precharge Time                                | <sup>†</sup> CEHCEL | tCPN              | 10    | _          | 10    | _        | 15    | _        | ns   |       |
| Test Mode Enable Setup Time Referenced to RAS    | <sup>t</sup> TEHREL | <sup>†</sup> TES  | 0     | _          | 0     | -        | 0     | _        | ns   |       |
| Test Mode Enable Hold Time Referenced to RAS     | <sup>t</sup> REHTEL | <sup>†</sup> TEHR | 0     | _          | 0     | -        | 0     | _        | ns   |       |
| Test Mode Enable Hold Time Referenced to CAS     | <sup>t</sup> CEHTEL | †TEHC             | 0     | _          | 0     | _        | 0     | _        | ns   |       |

- 15. tAH is time required to latch column address.
- 16. Operation within the t<sub>LWAD</sub> limit ensures that t<sub>ALW</sub> can be met. t<sub>LWAD</sub> (max) is specified as a reference point only; if t<sub>LWAD</sub> is greater than the specified t<sub>LWAD</sub> (max) limit, then access time is controlled exclusively by t<sub>AA</sub>.
- 17. Either tRRH or tRCH must be satisfied for a read cycle.
- 18. tWCS, tWCH, tRWD, tCWD, and tAWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only. If twCS≥twCS (min) and twCH≥twCH (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tRWD≥tRWD (min), tCWD≥tCWD (min), and tAWD≥tAWD (min), the cycle is a read-write cycle and the data out will contain data read from the selected cell. If neither of these sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate.
- 19. These parameters are referenced to  $\overline{\text{CS}}$  leading edge in random write cycles and to  $\overline{\text{W}}$  leading edge in delayed write or read-modify-write cycles.

# **READ CYCLE**



# **EARLY WRITE CYCLE**









# STATIC COLUMN MODE WRITE CYCLE (EARLY WRITE) (B)



#### STATIC COLUMN MODE READ-WRITE CYCLE RAS $V_{\text{IL}}$ tRAL tRWL **trah** ROW COLUMN COLUMN ADDRESSES ADDRESS **ADDRESS** tasc tSRWC tCRP - tLWAD tĊWD VIH-CS tRCS-·tÁWD tcwl - tawd tos VALID D (DATA IN) DATA DATA -+AOH--tALW V<sub>OH</sub> -Q (DATA OUT) HIGH Z -VALID DATA VALID DATA V<sub>0L</sub> -





Q (DATA OUT)

# 

# HIDDEN REFRESH CYCLE (WRITE)

VALID DATA

toff-



# **CS BEFORE RAS REFRESH COUNTER TEST CYCLE** ADDRESSES V<sub>IL</sub> -COLUMN ADDRESS tAA . READ CYCLE ----tcac-Q (DATA OUT) VALID DATA WRITE CYCLE Q (DATA OUT) - HIGH Z -VALID DATA READ-WRITE CYCLE ADDRESSES COLUMN ADDRESS Q (DATA OUT) VALID DATA

#### **DEVICE INITIALIZATION**

On power-up an initial pause of 200 microseconds is required for the internal substrate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the device. During an extended inactive state of the device (greater than 4 milliseconds with device powered up), the wake up sequence (8 active cycles) will be necessary to assure proper device operation.

#### ADDRESSING THE RAM

The ten address pins on the device are time multiplexed with two separate 10-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active negative) called the row address strobe (RAS) and chip select (CS). A total of twenty address bits will decode one of the 1,048,576 cell locations in the device. The column address strobe follows the row address strobe by a specified minimum and maximum time called "tRCD," which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up his external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. There are, however, two other variations in addressing the 1M RAM, one is called the RAS only refresh cycle (described later) where a 9-bit row address field is presented on the input pins and latched by the RAS clock. The most significant bit on Row Address A9 is not required for refresh. The other variation, which is called static column mode, allows the user to column access the 1024 bits within a selected row. (See STATIC COL-UMN CYCLES section.)

## **READ CYCLE**

A read cycle is referred to as a normal read cycle to differentiate it from a page mode read cycle, a read-while-write cycle, and read-modify-write cycle which are covered in a later section.

The memory read cycle begins with the row addresses valid and the RAS clock transitioning from VIH to the VII level. The CS clock must also make a transition from VIH to the VIL level at the specified tRCD timing limits when the column addresses are latched. Both the RAS and CS clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the CS clock must be active before or at the tRCD maximum specification for an access (data valid) from the RAS clock edge to be guaranteed (tRAC). If the tRCD maximum condition is not met, the access (t<sub>CAC</sub>) from the CS clock active transition will determine read access time. The external CS signal is ignored until an internal RAS signal is available. This gating feature on the CS clock will allow the external CS signal to become active as soon as the row address hold time (tRAH) specification has been met and defines the tRCD minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the CS clock.

Once the clocks have become active, they must stay active for the minimum (t<sub>RAS</sub>) period for the RAS clock and the minimum (t<sub>CS</sub>) period for the CS clock. The RAS clock must

stay inactive for the minimum (tpp) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle.

Data out is not latched and is valid as long as the  $\overline{CS}$  clock is active; the output will switch to the three-state mode when the  $\overline{CS}$  clock goes inactive. To perform a read cycle, the write  $\overline{(W)}$  input must be held at the V<sub>IH</sub> level from the time the  $\overline{CS}$  clock makes its active transition (t<sub>RCS</sub>) to the time when it transitions into the inactive (t<sub>RCH</sub>) mode.

#### WRITE CYCLE

A write cycle is similar to a read cycle except that the Write  $\overline{(W)}$  clock must go active (V<sub>|L</sub> level) at or before the  $\overline{CS}$  clock goes active at a minimum twCS time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in are referenced to the active transition of the  $\overline{CS}$  clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time (tCWL) and the row strobe to write lead time (tRWL). These define the minimum time that  $\overline{RAS}$  and  $\overline{CS}$  clocks need to be active after the write operation has started ( $\overline{W}$  clock at V<sub>|L</sub> level).

It is also possible to perform a late write cycle. For this cycle the write clock is activated after the  $\overline{\text{CS}}$  goes low which is beyond twcs minimum time. Thus the parameters tcwL and tRWL must be satisfied before terminating this cycle. The difference between an early write cycle and a late write cycle is that in a late write cycle the write  $(\overline{W})$  clock can occur much later in time with respect to the active transition of the  $\overline{\text{CS}}$  clock. This time could be as long as 10 microseconds —  $[t_{\overline{RWL}} + t_{\overline{RP}} + 2t_{\overline{L}}]$ .

At the start of an early write cycle, the data out is in a high impedance condition and remains inactive throughout the cycle. The data out remains three-state because the active transition of the write  $(\overline{W})$  clock prevents the  $\overline{CS}$  clock from enabling the data-out buffers. The three-state condition (high impedance) of the data out pin during a write cycle can be effectively utilized in systems that have a common input/output bus. The only stipulation is that the system use only early write mode operations for all write cycles to avoid bus contention.

# READ-MODIFY-WRITE AND READ-WHILE-WRITE CYCLES

As the name implies, both a read and a write cycle are accomplished at a selected bit during a single access. The read-modify-write cycle is similar to the late write cycle discussed above.

For the read-modify-write cycle a normal read cycle is initiated with the write  $(\overline{W})$  clock at the V<sub>IH</sub> level until the read data occurs at the device access time (t<sub>RAC</sub>). At this time the write  $(\overline{W})$  clock is asserted. The data in is setup and held with respect to the active edge of the write clock. The cycle described assumes a zero modify time between read and write.

Another variation of the read-modify-write cycle is the read-while-write cycle. For this cycle,  $t_{CWD}$  plays an important role. A read-while-write cycle starts as a normal read cycle with the write  $(\overline{W})$  clock being asserted at minimum  $t_{CWD}$  time, depending upon the application. This results in starting a write operation to the selected cell even before data out occurs. The minimum specification on  $t_{CWD}$  assures that data out does occur. In this case, the data in is set up with respect to write  $(\overline{W})$  clock active edge.

#### STATIC COLUMN CYCLES

Static column operation allows fast successive data operations at the 1024 column locations within a row. Access time is typically half the regular RAS clock access (tRAC). Static column operation is achieved by holding both RAS and CS low, and selecting the column location determined by the 10-bit column address field.

The static column cycle is always initiated with a row address being provided and latched by the RAS clock, followed by a column address and CS clock, as in a normal read or write cycle. Subsequent column addresses are accessed at a higher speed (tAA, tALW, tOW, or tCAC, depending on the previous and intended operation), as the column address field is changed. Read, write, and read-write operations can be performed and mixed in any order when the device is in the static column mode.

#### REFRESH CYCLES

The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the bits need to be refreshed at least once every 8 milliseconds. This is accomplished by sequentially cycling through the 512 row address locations every 8 milliseconds, (i.e., at least one row every 15.6 microseconds). A normal read or write operation to the RAM will refresh all the bits (2048) associated with the particular row decoded.

#### RAS-Only Refresh

In this refresh method, the system must perform a  $\overline{\text{RAS}}$ -only cycle on 512 row addresses every 8 milliseconds. The row addresses are latched in with the  $\overline{\text{RAS}}$  clock, and the associated internal row locations are refreshed. As the heading implies, the  $\overline{\text{CS}}$  clock is not required and must be inactive or at a Vi<sub>H</sub> level.

#### CS Before RAS Refresh

This refresh cycle is initiated when  $\overline{RAS}$  falls, after  $\overline{CS}$  has been low (by  $t_{CSR}$ ). This activates the internal refresh counter which generates the row address to be refreshed. Externally applied addresses are ignored during the automatic refresh cycle. If the output buffer was off before the automatic refresh cycle, the output will stay in the high impedance state. If the output was enabled by  $\overline{CS}$  in the previous cycle, the data out will be maintained during the automatic refresh cycle as long as  $\overline{CS}$  is held active (hidden refresh).

#### Hidden Refresh

The hidden refresh method allows refresh cycles to be performed while maintaining valid data at the output pin. Hidden refresh is performed by holding  $\overline{\text{CS}}$  at  $\text{V}_{|L}$  and taking  $\overline{\text{RAS}}$  high and after a specified precharge period (tqp), executing a  $\overline{\text{CS}}$  before  $\overline{\text{RAS}}$  refresh cycle. (See Figure 1.)

#### **CS BEFORE RAS REFRESH COUNTER TEST**

The internal refresh counter of this device can be tested with a  $\overline{CS}$  before  $\overline{RAS}$  refresh counter test. This refresh counter test is performed with a read-write operation. During this test, the internal refresh counter generates the row address, while the external address input supplies the column address. The entire array is refreshed after 512 test cycles, as indicated by the check data written in each row. See  $\overline{CS}$  before  $\overline{RAS}$  refresh counter test cycle timing diagram.

The test can be performed only after a minimum of 8 CS before RAS initialization cycles. The test procedure is as follows:

- 1. Write "0"s into all memory cells (normal write mode).
- Select a column address, read "0" out and write "1" into the cell by performing CS before RAS refresh counter test, read-write cycle. Repeat this operation 512 times.
- Read "1"s (normal read mode), which were written at step 2.
- Using the same column as in step 2, read "1" out and write "0" into the cell by performing CS before RAS refresh counter test, read-write cycle. Repeat this operation 512 times.
- Read "0"s (normal read mode), which were written at step 4.
- 6. Repeat steps 1 to 5 using complement data.

#### **TEST MODE**

Internal organization of this device (256K  $\times$  4) allows it to be tested as if it were a 256K  $\times$  1 DRAM. Only nine of the ten addresses (A0-A8) are used in test mode; A9 is internally disabled. A test mode write cycle writes data, D (data in), to a bit in each of the four 256K  $\times$  1 blocks (B0-B3), in parallel. A test mode read cycle reads a bit in each of the four blocks. If data is the same in all four bits, Q (data out) is the same as the data in each bit. If data is not the same in all four bits, Q is high Z. See truth table and block diagram.

Test mode can be used in any timing cycle, including page mode cycles. The test mode function is enabled by holding



Figure 1. Hidden Refresh Cycle

the "TF" pin on "super voltage" for the specified period (tTES, tTEHR, tTEHC; see TEST MODE CYCLE).

# "Super voltage" = V<sub>CC</sub> + 4.5 V

#### where

4.5 V < V<sub>CC</sub> < 5.5 V and maximum voltage = 10.5 V. A9 is ignored in test mode. In normal operation, the "TF" pin must either be connected to  $V_{IL}$ , or left open.

Test Mode Truth Table

|   | D | B0                        | B1 | B2 | B3  | a |  |  |  |  |
|---|---|---------------------------|----|----|-----|---|--|--|--|--|
| 1 | 0 | 0                         | 0  | 0  | 0   | 0 |  |  |  |  |
| 1 | 1 | 1                         | 1  | 1  | 1 1 | 1 |  |  |  |  |
|   | _ | 1 1 1 1 1 1 1 — Any Other |    |    |     |   |  |  |  |  |



# **TEST FUNCTION BLOCK DIAGRAM**



# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers—MCM511002AP70 MCM511002AP80

MCM511002AP80 MCM511002AP10 MCM511002AJ70 MCM511002AJ80 MCM511002AJ10

MCM511002AZ70 MCM511002AZ80 MCM511002AZ10

# Advance Information

# 256K×4 CMOS Dynamic RAM

The MCM514256A is a  $1.2\mu$  CMOS high-speed, dynamic random access memory. It is organized as 262,144 four-bit words and fabricated with CMOS silicon-gate process technology. Advanced circuit design and fine line processing provide high performance, improved reliability, and low cost.

The MCM514256A requires only nine address lines; row and column address inputs are multiplexed. The device is packaged in a standard 300-mil dual-in-line package (DIP), a 300-mil J-lead small outline package (SOJ), and a 100-mil zig-zag in-line package (ZIP).

- Three-State Data Output
- Fast Page Mode Capability
- TTL-Compatible Inputs and Output
- RAS Only Refresh
- CAS Before RAS Refresh
- Hidden Refresh
- 512 Cycle, 8 ms Refresh
- Unlatched Data Out at Cycle End Allows Two Dimensional Chip Selection
- Fast Access Time (tRAC):

MCM514256A-70 and MCM51L4256A-70 = 70 ns (Max) MCM514256A-80 and MCM51L4256A-80 = 80 ns (Max) MCM514256A-10 and MCM51L4256A-10 = 100 ns (Max)

Low Active Power Dissipation:

MCM514256A-70 and MCM51L4256A-70 = 440 mW (Max) MCM514256A-80 and MCM51L4256A-80 = 385 mW (Max) MCM514256A-10 and MCM51L4256A-10 = 330 mW (Max)

Low Standby Power Dissipation:
 11 mW (Max), TTL Levels

5.5 mW (Max), CMOS Levels

# MCM514256A MCM51L4256A



| PIN NAMES                 |   |
|---------------------------|---|
| A0-A8 Address Input       | ŧ |
| DQ0-DQ3 Data Input/Output | t |
| G Output Enable           | , |
| W Read/Write Input        | t |
| RAS Row Address Strobe    | • |
| CAS Column Address Strobe | • |
| VCC Power (+5 V)          | ١ |
| VSS Ground                | ı |
| NC No Connection          |   |

#### **ZIG-ZAG IN-LINE SMALL OUTLINE** CAS D02 **DUAL-IN-LINE** DUS D 000 Vee 20 D VSS DQ1 🗖 2 nonfi 1 4 25 D DQ3 19 🛭 003 ₩ 🛮 3 24 🛮 🖸 🖸 D01 PIN DQ1 🛮 2 23 CAS 18 002 **ASSIGNMENT** RAS [ 4 17 D CAS 22 h G RASI NC D 5 A0 16 D G NC D 5 AO 🛚 15 L A8 A2 14 DA7 A0 ☐ 9 13 D A6 12 A5

This document contains information on a new product. Specifications and information herein are subject to change without notice.

# **BLOCK DIAGRAM**



#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                         | Symbol                             | Value       | Unit |
|------------------------------------------------|------------------------------------|-------------|------|
| Power Supply Voltage                           | Vcc                                | -1 to +7    | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -1 to +7    | ٧    |
| Data Out Current                               | lout                               | 50          | mA   |
| Power Dissipation                              | PD                                 | 1           | w    |
| Operating Temperature Range                    | TA                                 | 0 to +70    | °C   |
| Storage Temperature Range                      | T <sub>stq</sub>                   | -55 to +150 | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol          | Min   | Тур | Max | Unit | Notes |
|------------------------------------------|-----------------|-------|-----|-----|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5   | 5.0 | 5.5 | V    | 1     |
|                                          | V <sub>SS</sub> | 0     | 0   | 0   | ]    |       |
| Logic High Voltage, All Inputs           | ViH             | 2.4   | _   | 6.5 | V    | 1     |
| Logic Low Voltage, All Inputs            | VII             | - 1.0 | _   | 0.8 | V    | 1     |

#### DC CHARACTERISTICS

| Characteristic                                                                                         | Symbol               | Min  | Max | Unit | Notes |
|--------------------------------------------------------------------------------------------------------|----------------------|------|-----|------|-------|
| V <sub>CC</sub> Power Supply Current                                                                   | ICC1                 |      |     | mA   | 2     |
| MCM514256A-70 and MCM51L4256A-70, t <sub>RC</sub> = 130 ns                                             |                      | -    | 80  |      | İ     |
| MCM514256A-80 and MCM51L4256A-80, t <sub>RC</sub> = 150 ns                                             |                      | -    | 70  |      |       |
| MCM514256A-10 and MCM51L4256A-10, t <sub>RC</sub> = 180 ns                                             |                      | _    | 60  |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) ( <del>RAS</del> = <del>CAS</del> = V <sub>IH</sub> )   | ICC2                 | _    | 2.0 | mA   |       |
| V <sub>CC</sub> Power Supply Current During RAS only Refresh Cycles (CAS = V <sub>IH</sub> )           | ICC3                 |      |     | mA   | 2     |
| MCM514256A-70 and MCM51L4256A-70, t <sub>RC</sub> = 130 ns                                             |                      | -    | 80  |      |       |
| MCM514256A-80 and MCM51L4256A-80, t <sub>RC</sub> = 150 ns                                             |                      | -    | 70  |      |       |
| MCM514256A-10 and MCM51L4256A-10, t <sub>RC</sub> = 180 ns                                             |                      |      | 60  |      |       |
| V <sub>CC</sub> Power Supply Current During Fast Page Mode Cycle (RAS = V <sub>IL</sub> )              | ICC4                 |      |     | mA   | 2     |
| MCM514256A-70 and MCM51L4256A-70, tpC = 40 ns                                                          |                      | -    | 60  |      | 1     |
| MCM514256A-80 and MCM51L4256A-80, tpc = 45 ns                                                          |                      | -    | 50  | 1    |       |
| MCM514256A-10 and MCM51L4256A-10, t <sub>PC</sub> = 55 ns                                              |                      |      | 40  |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) (RAS = CAS = V <sub>CC</sub> - 0.2 V) MCM514256A        | I <sub>CC5</sub>     | _    | 1.0 | mA   |       |
| MCM51L4256A                                                                                            |                      | _    | 200 | μA   |       |
| V <sub>CC</sub> Power Supply Current During CAS Before RAS Refresh Cycle                               | ICC6                 |      |     | mA   | 2     |
| MCM514256A-70 and MCM51L4256A-70, t <sub>RC</sub> = 130 ns                                             |                      | _    | 80  |      |       |
| MCM514256A-80 and MCM51L4256A-80, t <sub>RC</sub> = 150 ns                                             |                      | -    | 70  |      |       |
| MCM514256A-10 and MCM51L4256A-10, t <sub>RC</sub> = 180 ns                                             |                      | _    | 60  |      |       |
| V <sub>CC</sub> Power Supply Current, Battery Backup Mode—MCM51L4256A only                             | ICC7                 | _    | 200 | μA   |       |
| (t <sub>RC</sub> = 125 μs; t <sub>RAS</sub> = 1 μs min; CAS = CAS Before RAS Cycle or 0.2 V; A0-A8, G, | -,                   |      |     |      |       |
| $\overline{W}$ , DQ0-DQ3= $V_{CC}$ -0.2 V or 0.2 V)                                                    |                      |      |     |      |       |
| Input Leakage Current (0 V≤Vin≤6.5 V)                                                                  | l <sub>lkg(I)</sub>  | - 10 | 10  | μА   |       |
| Output Leakage Current (CAS=V <sub>IH</sub> , 0 V≤V <sub>out</sub> ≤5.5 V)                             | l <sub>lkg</sub> (0) | - 10 | 10  | μΑ   |       |
| Output High Voltage (I <sub>OH</sub> = -5 mA)                                                          | Voн                  | 2.4  | _   | ٧    |       |
| Output Low Voltage (I <sub>OL</sub> = 4.2 mA)                                                          | VOL                  | _    | 0.4 | ٧    |       |

# CAPACITANCE (f = 1.0 MHz, TA = 25°C, VCC = 5 V, Periodically Sampled Rather Than 100% Tested)

|                                    | Parameter      |                | Symbol          | Max | Unit | Notes |
|------------------------------------|----------------|----------------|-----------------|-----|------|-------|
| Input Capacitance                  |                | A0-A8          | C <sub>in</sub> | 5   | pF   | 3     |
|                                    | •              | G, RAS, CAS, W |                 | 7   | pF   | 3     |
| Output Capacitance (CAS = VIH to D | isable Output) | DQ0-DQ3        | Cout            | 7   | pF   | 3     |

- All voltages referenced to VSS.
   Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open.
- 3. Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation:  $C = I\Delta t/\Delta V$ .

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_{\Delta} = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

#### READ, WRITE, AND READ-MODIFY-WRITE CYCLES (See Notes 1, 2, 3, and 4)

| Parameter                                   | Syr                 | nbol              |     | 1256A-70<br><i>1</i> 256A-70 |     | 4256A-80<br>.4256A-80 |     | 4256A-10<br>.4256A-10 | Unit | Notes |
|---------------------------------------------|---------------------|-------------------|-----|------------------------------|-----|-----------------------|-----|-----------------------|------|-------|
|                                             | Standard            | Alternate         | Min | Max                          | Min | Max                   | Min | Max                   |      |       |
| Random Read or Write Cycle Time             | <sup>t</sup> RELREL | tRC               | 130 | _                            | 150 | _                     | 180 | _                     | ns   | 5     |
| Read-Modify-Write Cycle Time                | <sup>t</sup> RELREL | tRMW              | 185 | _                            | 205 | _                     | 245 | _                     | ns   | 5     |
| Fast Page Mode Cycle Time                   | †CELCEL             | tPC               | 40  | _                            | 45  | _                     | 55  | _                     | ns   |       |
| Fast Page Mode Read-Modify-Write Cycle Time | <sup>†</sup> CELCEL | <sup>t</sup> PRMW | 95  | -                            | 100 | -                     | 115 | _                     | ns   |       |
| Access Time from RAS                        | <sup>t</sup> RELQV  | tRAC              | _   | 70                           | _   | 80                    | _   | 100                   | ns   | 6, 7  |
| Access Time from CAS                        | †CELQV              | †CAC              | _   | 20                           | _   | 20                    | _   | 25                    | ns   | 6, 8  |
| Access Time from Column Address             | tAVQV               | tAA               | _   | 35                           | _   | 40                    | _   | 50                    | ns   | 6, 9  |
| Access Time from Precharge CAS              | †CEHQV              | <sup>t</sup> CPA  | _   | 35                           | _   | 40                    | _   | 50                    | ns   | 6     |
| CAS to Output in Low-Z                      | †CELQX              | tCLZ              | 0   | _                            | 0   | _                     | 0   | _                     | ns   | 6     |
| Output Buffer and Turn-Off Delay            | tCEHQZ              | tOFF              | 0   | 20                           | 0   | 20                    | 0   | 20                    | ns   | 10    |
| Transition Time (Rise and Fall)             | tŢ                  | ŧτ                | 3   | 50                           | 3   | 50                    | 3   | 50                    | ns   |       |
| RAS Precharge Time                          | <sup>t</sup> REHREL | tRP               | 50  | _                            | 60  | _                     | 70  | _                     | ns   |       |
| RAS Pulse Width                             | tRELREH             | tRAS              | 70  | 10,000                       | 80  | 10,000                | 100 | 10,000                | ns   |       |
| RAS Pulse Width (Fast Page Mode)            | tRELREH             | tRASP             | 70  | 100,000                      | 80  | 100,000               | 100 | 100,000               | ns   |       |
| RAS Hold Time                               | <sup>t</sup> CELREH | tRSH              | 20  |                              | 20  | _                     | 25  | _                     | ns   |       |
| CAS Hold Time                               | <sup>t</sup> RELCEH | tCSH              | 70  | _                            | 80  | _                     | 100 | _                     | ns   |       |
| CAS Pulse Width                             | †CELCEH             | †CAS              | 20  | 10,000                       | 20  | 10,000                | 25  | 10,000                | ns   |       |
| RAS to CAS Delay Time                       | †RELCEL             | tRCD              | 20  | 50                           | 20  | 60                    | 25  | 75                    | ns   | 11    |
| RAS to Column Address Delay Time            | †RELAV              | tRAD              | 15  | 35                           | 15  | 40                    | 20  | 50                    | ns   | 12    |
| CAS to RAS Precharge Time                   | tCEHREL.            | tCRP              | 5   | _                            | 5   | _                     | 10  | _                     | ns   |       |
| CAS Precharge Time                          | <sup>t</sup> CEHCEL | tCPN              | 10  | -                            | 10  | _                     | 15  | _                     | ns   |       |
| CAS Precharge Time (Page Mode Cycle Only)   | <sup>†</sup> CEHCEL | <sup>t</sup> CP   | 10  | _                            | 10  | -                     | 10  | _                     | ns   |       |
| Row Address Setup Time                      | †AVREL              | tASR              | 0   | _                            | 0   | _                     | 0   | _                     | nş   |       |
| Row Address Hold Time                       | †RELAX              | tRAH              | 10  | _                            | 10  | _                     | 15  | _                     | ns   | I     |
| Column Address Setup Time                   | †AVCEL              | tASC              | 0   | _                            | . 0 | _                     | 0   |                       | ns   |       |
| Column Address Hold Time                    | †CELAX              | †CAH              | 15  | _                            | 15  | _                     | 20  | _                     | ns   |       |
| Column Address Hold Time Referenced to RAS  | tRELAX              | <sup>t</sup> AR   | 55  | _                            | 60  | _                     | 75  | _                     | ns   |       |
| Column Address to RAS Lead Time             | <sup>t</sup> AVREH  | tRAL              | 35  | _                            | 40  | _                     | 50  | _                     | ns   |       |

(continued)

- 1. VIH min and VIL max are reference levels for measuring timing of input signals. Transition times are measured between VIH and VIL.
- 2. An initial pause of 200 µs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed.
- The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transition between V<sub>IH</sub> and V<sub>IL</sub> (or between V<sub>IL</sub> and V<sub>IH</sub>) in a monotonic manner.
- 4. AC measurements t<sub>T</sub> = 5.0 ns.
- The specifications for t<sub>RC</sub> (min) and t<sub>RMW</sub> (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C≤T<sub>A</sub>≤70°C) is assured.
- 6. Measured with a current load equivalent to 2 TTL (-200  $\mu$ A, +4 mA) loads and 100 pF with the data output trip points set at  $V_{OH}$ =2.0 V and  $V_{OL}$ =0.8 V.
- 7. Assumes that t<sub>RCD</sub>≤t<sub>RCD</sub> (max).
- 8. Assumes that tRCD≥tRCD (max).
- 9. Assumes that t<sub>RAD</sub>≥t<sub>RAD</sub> (max).
- toff (max) and/or tgz (max) defines the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.
- 11. Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>.
- 12. Operation within the t<sub>RAD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RAD</sub> (max) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max), then access time is controlled exclusively by t<sub>AA</sub>.

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (Continued)

| Parameter                                          | Syr                 | nbol             |      | 4256A-70<br>4256A-70 | MCM514<br>MCM51L | 1256A-80<br>4256A-80 |     | 4256A-10<br>.4256A-10 | Unit | Notes |
|----------------------------------------------------|---------------------|------------------|------|----------------------|------------------|----------------------|-----|-----------------------|------|-------|
|                                                    | Standard            | Alternate        | Min  | Max                  | Min              | Max                  | Min | Max                   |      |       |
| Read Command Setup Time                            | †WHCEL              | tRCS             | 0    | _                    | 0                | _                    | 0   | _                     | ns   |       |
| Read Command Hold Time                             | <sup>t</sup> CEHWX  | tRCH             | 0    | _                    | 0                | _                    | 0   | -                     | ns   | 13    |
| Read Command Hold Time Referenced to RAS           | <sup>t</sup> REHWX  | tRRH             | 0    | -                    | 0                | _                    | 0   | _                     | ns   | 13    |
| Write Command Hold Time Referenced to CAS          | tCELWH              | twcH             | 15   | _                    | 15               | _                    | 20  | _                     | ns   |       |
| Write Command Hold Time Referenced to RAS          | tRELWH              | twcr             | 55   | -                    | 60               | -                    | 75  | _                     | ns   |       |
| Write Command Pulse Width                          | †WLWH               | tWP              | 15   | _                    | 15               | _                    | 20  | _                     | ns   |       |
| Write Command to RAS Lead Time                     | †WLREH              | tRWL             | 20   | _                    | 20               | _                    | 25  | _                     | ns   |       |
| Write Command to CAS Lead Time                     | †WLCEH              | tcwL             | 20   | _                    | 20               | _                    | 25  | -                     | ns   |       |
| Data in Setup Time                                 | †DVCEL.             | tDS              | 0    | _                    | 0                | -                    | 0   | _                     | ns   | 14    |
| Data in Hold Time                                  | <sup>‡</sup> CELDX  | <sup>t</sup> DH  | 15   | _                    | 15               | -                    | 20  | _                     | ns   | 14    |
| Data in Hold Time Referenced to RAS                | †RELDX              | †DHR             | 55   | _                    | 60               | -                    | 75  | _                     | ns   |       |
| Refresh Period MCM514256A<br>MCM51L4256A           | <sup>t</sup> RVRV   | tRFSH            | _    | 8<br>64              | _                | 8<br>64              | -   | 8<br>64               | ms   |       |
| Write Command Setup Time                           | †WLCEL              | twcs             | 0    | - ,                  | 0                | _                    | 0   | _                     | ns   | 15    |
| CAS to Write Delay                                 | †CELWL              | tcwp             | 50   | _                    | 50               | _                    | 60  | _                     | ns   | 15    |
| RAS to Write Delay                                 | †RELWL              | tRWD             | 100  | _                    | 110              | -                    | 135 | _                     | ns   | 15    |
| Column Address to Write Delay Time                 | †AVWL               | tAWD             | 65   | _                    | 70               | _                    | 85  | _                     | ns   | 15    |
| CAS Setup Time for CAS Before RAS<br>Refresh       | <sup>†</sup> RELCEL | †CSR             | . 10 | -                    | 10               | -                    | 10  | _                     | ns   |       |
| CAS Hold Time for CAS Before RAS<br>Refresh        | <sup>t</sup> RELCEH | <sup>‡</sup> CHR | 30   | -                    | 30               | _                    | 30  | _                     | ns   |       |
| RAS Precharge to CAS Active Time                   | <sup>t</sup> REHCEL | tRPC             | 0    | _                    | 0                | _                    | 0   | _                     | ns   |       |
| CAS Precharge Time for CAS Before RAS Counter Test | †CEHCEL             | <sup>‡</sup> CPT | 40   | _                    | 40               | _                    | 50  | _                     | ns   |       |
| RAS Hold Time Referenced to G                      | <sup>t</sup> GLREH  | tROH             | 10   | _                    | 10               | _                    | 20  | _                     | ns   |       |
| G Access Time                                      | tGLQV               | <sup>t</sup> GA  | _    | 20                   | -                | 20                   | _   | 25                    | ns   |       |
| G to Data Delay                                    | tGLHDX              | tGD              | 20   | _                    | 20               | -                    | 25  | _                     | ns   |       |
| Output Buffer Turn-Off Delay Time from G           | tGHQZ               | tGZ              | 0    | 20                   | 0                | 20                   | 0   | 25                    | ns   | 10    |
| G Command Hold Time                                | tWLGL               | tGH ·            | 20   | _                    | 20               | _                    | 25  | _                     | ns   |       |

- 13. Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle.
- These parameters are referenced to CAS leading edge in random write cycles and to W leading edge in delayed write or read-modify-write cycles.
- 15. tWCS, tRWD, tCWD, and tAWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if tWCS≥tWCS (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tCWD≥tCWD (min), tRWD≥tRWD (min), and tAWD≥tAWD (min), the cycle is a read-modify-write cycle and the data out will contain data read from the selected cell. If neither of these sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate.



MOTOROLA MEMORY DATA



MOTOROLA MEMORY DATA



MOTOROLA MEMORY DATA

#### FAST PAGE MODE READ-MODIFY-WRITE CYCLE

Same Same



## RAS ONLY REFRESH CYCLE (W and G are Don't Care)



## CAS BEFORE RAS REFRESH CYCLE (W, G, and A0-A8 are Don't Care)



#### HIDDEN REFRESH CYCLE (READ)



#### HIDDEN REFRESH CYCLE (WRITE)



#### CAS BEFORE RAS REFRESH COUNTER TEST CYCLE



#### **DEVICE INITIALIZATION**

On power-up an initial pause of 200 microseconds is required for the internal substrate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the device. During an extended inactive state of the device (greater than 4 milliseconds with device powered up), the wake up sequence (8 active cycles) will be necessary to assure proper device operation.

#### ADDRESSING THE RAM

The nine address pins on the device are time multiplexed with two separate 9-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active negative) called the row address strobe (RAS) and the column address strobe (CAS). A total of 18 address bits will decode one of the 262,144 cell locations in the device. The column address strobe follows the row address strobe by a specified minimum and maximum time called "tRCD," which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up his external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. There are, however, other variations in addressing the RAM, the refresh modes (RAS only refresh; CAS before RAS refresh; hidden refresh), another mode called page mode allows the user to column access the 512 bits within a selected row. The refresh mode and page mode operations are described in more detail later on.

#### **READ CYCLE**

A read cycle is referred to as a normal read cycle to differentiate it from a page mode read cycle, a read-while-write cycle, and read-modify-write cycle which are covered in a later section.

The memory read cycle begins with the row addresses valid and the RAS clock transitioning from VIH to the VII level. The CAS clock must also make a transition from VIH to the VIL level at the specified tRCD timing limits when the column addresses are latched. Both the RAS and CAS clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the CAS clock must be active before or at the tRCD maximum specification for an access (data valid) from the RAS clock edge to be guaranteed (tRAC). If the tRCD maximum condition is not met, the access (tCAC) from the CAS clock active transition will determine read access time. The external CAS signal is ignored until an internal RAS signal is available. This gating feature on the CAS clock will allow the external CAS signal to become active as soon as the row address hold time (trah) specification has been met and defines the tRCD minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the CAS clock.

Once the clocks have become active, they must stay active for the minimum ( $t_{RAS}$ ) period for the  $\overline{RAS}$  clock and the

minimum (t<sub>CAS</sub>) period for the CAS clock. The RAS clock must stay inactive for the minimum (t<sub>RP</sub>) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle.

Data out is not latched and is valid as long as the  $\overline{\text{CAS}}$  and  $\overline{\text{G}}$  clocks are active; the output will switch to the three-state mode when either the  $\overline{\text{CAS}}$  or  $\overline{\text{G}}$  clock goes inactive. To perform a read cycle, the write  $(\overline{W})$  input must be held at the V<sub>IH</sub> level from the time the  $\overline{\text{CAS}}$  clock makes its active transition (tRCS) to the time when it transitions into the inactive (tRCH) mode.

#### WRITE CYCLE

A write cycle is similar to a read cycle except that the Write  $\overline{(W)}$  clock must go active  $(V|_L|$  level) at or before the  $\overline{CAS}$  clock goes active at a minimum twCS time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in are referenced to the active transition of the  $\overline{CAS}$  clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time (tCWL) and the row strobe to write lead time (tRWL). These define the minimum time that  $\overline{RAS}$  and  $\overline{CAS}$  clocks need to be active after the write operation has started ( $\overline{W}$  clock at  $V|_L|$  level).

It is also possible to perform a late write cycle. For this cycle the write clock is activated after the  $\overline{\text{CAS}}$  goes low which is beyond tWCS minimum time. Thus the parameters tCWL and tRWL must be satisfied before terminating this cycle. The difference between an early write cycle and a late write cycle is that in a late write cycle the write  $(\overline{\text{W}})$  clock can occur much later in time with respect to the active transition of the  $\overline{\text{CAS}}$  clock. This time could be as long as 10 microseconds — [trW] + trP + 2tr].

In a late write or a ready-modify-write cycle,  $\overline{G}$  must be at the  $V_{IH}$  level to bring the output buffers to high impedance prior to data-in being valid.

At the start of an early write cycle, the data out is in a high impedance condition and remains inactive throughout the cycle. The data out remains three-state because the active transition of the write  $(\overline{W})$  clock prevents the  $\overline{CAS}$  clock from enabling the data-out buffers. The three-state condition (high impedance) of the data out pin during a write cycle can be effectively utilized in systems that have a common input/output bus. The only stipulation is that the system use only early write mode operations for all write cycles to avoid bus contention.

#### **READ-MODIFY-WRITE CYCLE**

As the name implies, both a read and a write cycle are accomplished at a selected bit during a single access. The read-modify-write cycle is similar to the late write cycle discussed above.

For the read-modify-write cycle a normal read cycle is initiated with the write  $(\overline{W})$  clock at the V<sub>IH</sub> level until the read data occurs at the device access time (t<sub>RAC</sub>). At this time the write  $(\overline{W})$  clock is asserted. The data in is setup and held with respect to the active edge of the write clock. The cycle described assumes a zero modify time between read and write.

#### **PAGE-MODE CYCLES**

Page mode operation allows fast successive data operations at the 512 column locations. Page access (t<sub>CAC</sub>) is typically half the regular RAS clock access (t<sub>RAC</sub>) on the Motorola 1M dynamic RAM. Page mode operation consists of holding the RAS clock active while cycling the CAS clock to access the column locations determined by the 9-bit column address field.

The page cycle is always initiated with a row address being provided and latched by the RAS clock, followed by the column address and CAS clock. From the timing illustrated, the initial cycle is a normal read or write cycle, that has been previously described, followed by the shorter CAS cycles (tpc). The CAS cycle time (tpc) consists of the CAS clock active time (tcAS), and CAS clock precharge time (tcp) and two transitions. In addition to read and write cycles, a read-modify-write cycle can also be performed in a page mode operation. For a read-modify-write cycle, the conditions normal to that mode of operation will apply in the page mode also. In practice, any combination of read, write and read-modify-write cycles can be performed to suit a particular application.

#### REFRESH CYCLES

The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the bits need to be refreshed at least once every 8 milliseconds. This is accomplished by sequentially cycling through the 512 row address locations every 8 milliseconds, (i.e., at least one row every 15.6 microseconds). A normal read or write operation to the RAM will serve to refresh all the bits associated with the particular row decoded.

#### RAS-Only Refresh

In this refresh method, the system must perform a  $\overline{\text{RAS}}$ -only cycle on 512 row addresses every 8 milliseconds. The row addresses are latched in with the  $\overline{\text{RAS}}$  clock, and the associated internal row locations are refreshed. As the heading implies, the  $\overline{\text{CAS}}$  clock is not required and must be inactive or at a VIH level.

#### CAS Before RAS Refresh

CAS before RAS refreshing available on the MCM514256A offers an alternate refresh method. If CAS is held on low for

the specified period (tCSR) before RAS goes to low, on chip refresh control clock generators and the refresh address counter are enabled, and an internal refresh operation takes place.

After the refresh operation is performed, the refresh address counter is automatically incremented in preparation for the next  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh operation.

#### Hidden Refresh

An optional feature of the MCM514256A is that a refresh cycle may be performed while maintaining valid data at the output pin. This is referred to as Hidden Refresh. Hidden Refresh is performed by holding  $\overline{\text{CAS}}$  at  $V_{IL}$  and taking  $\overline{\text{RAS}}$  high and after a specified precharge period ( $t_{RP}$ ), executing a  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh cycle. (see Figure 1 below)

#### **CAS BEFORE RAS REFRESH COUNTER TEST**

The internal refresh counter of this device can be tested with a CAS before RAS refresh counter test. This refresh counter test is performed with a read-write operation. During this test, the internal refresh counter generates the row address, while the external address input supplies the column address. The entire array is refreshed after 512 test cycles, as indicated by the check data written in each row. See CAS before RAS refresh counter test cycle timing diagram.

The test can be performed only after a minimum of 8 CAS before RAS initialization cycles. The test procedure is as follows.

- 1. Write a "0"s into all memory cells (normal write mode).
- Select a column address, read "0" out and write "1" into the cell by performing CAS before RAS refresh counter test, read-write cycle. Repeat this operation 512 times.
- Read "1"s (normal read mode), which were written at step 2.
- Using the same column as in step 2, read "1" out and write "0" into the cell by performing CAS before RAS refresh counter test, read-write cycle. Repeat this operation 512 times.
- Read "0"s (normal read mode), which were written at step 4.
- 6. Repeat steps 1 to 5 using complement data.



Figure 1. Hidden Refresh Cycle

## ORDERING INFORMATION (Order by Full Part Number)



#### Advance Information

### 256K×4 CMOS Dynamic RAM

The MCM514258A is a  $1.0\mu$  CMOS high-speed, dynamic random access memory. It is organized as 262,144 four-bit words and fabricated with CMOS silicon-gate process technology. Advanced circuit design and fine line processing provide high performance, improved reliability, and low cost.

The MCM514258A requires only nine address lines; row and column address inputs are multiplexed. The device is packaged in a standard 300-mil dual-in-line package (DIP), a 300-mil J-lead small outline package, and a 100-mil zig-zag in-line package (ZIP).

- Three-State Data Output
- Static Column Mode Capability
- TTL-Compatible Inputs and Output
- RAS Only Refresh
- CS Before RAS Refresh
- Hidden Refresh
- 512 Cycle, 8 ms Refresh
- Unlatched Data Out at Cycle End Allows Two Dimensional Chip Selection
- Fast Access Time (tRAC):

MCM514258A-70 = 70 ns (Max)MCM514258A-80 = 80 ns (Max)

MCM514258A-10 = 100 ns (Max)

Low Active Power Dissipation:

MCM514258A-70 = 440 mW (Max) MCM514258A-80 = 385 mW (Max)

MCM514258A-80 = 330 mW (Max)

Low Standby Power Dissipation:

11 mW (Max), TTL Levels 5.5 mW (Max), CMOS Levels MCM514258A



| PIN NAMES                    |
|------------------------------|
| A0-A8 Address Input          |
| DQ0-DQ3 Data Input/Output    |
| G Output Enable              |
| W Read/Write Input           |
| RAS Row Address Strobe       |
| CS Chip Select               |
| V <sub>CC</sub> Power (+5 V) |
| VSS Ground                   |
| NC No Connection             |



This document contains information on a new product. Specifications and information herein are subject to change without notice.

#### **BLOCK DIAGRAM**



#### ABSOLUTE MAXIMUM RATINGS (See Note)

| ABOUTO I INFORMACIONI INTERNACIONI             |                                    |             |      |
|------------------------------------------------|------------------------------------|-------------|------|
| Rating                                         | Symbol                             | Value       | Unit |
| Power Supply Voltage                           | Vcc                                | -1 to +7    | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -1 to +7    | ٧    |
| Data Out Current                               | lout                               | 50          | mA   |
| Power Dissipation                              | PD                                 | 1           | w    |
| Operating Temperature Range                    | TA                                 | 0 to +70    | °C   |
| Storage Temperature Range                      | T <sub>sta</sub>                   | -55 to +150 | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol          | Min  | Тур | Max | Unit | Notes |
|------------------------------------------|-----------------|------|-----|-----|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5  | 5.0 | 5.5 | V    | 1     |
|                                          | V <sub>SS</sub> | 0    | 0   | 0   |      |       |
| Logic High Voltage, All Inputs           | VIH             | 2.4  | _   | 6.5 | V    | 1     |
| Logic Low Voltage, All Inputs            | VIL             | -1.0 | _   | 0.8 | V    | 1     |

#### **DC CHARACTERISTICS**

| Characteristic                                                                                | Symbol           | Min        | Max | Unit | Notes |
|-----------------------------------------------------------------------------------------------|------------------|------------|-----|------|-------|
| V <sub>CC</sub> Power Supply Current                                                          | lcc1             |            |     | mA   | 2     |
| MCM514258A-70, t <sub>RC</sub> = 130 ns                                                       | 1                | _          | 80  |      | Ì     |
| MCM514258A-80, t <sub>RC</sub> = 150 ns                                                       | 1                | -          | 70  | ľ    |       |
| MCM514258A-10, t <sub>RC</sub> = 180 ns                                                       |                  | -          | 60  |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) (RAS = CS = V <sub>IH</sub> )                  | ICC2             | _          | 2.0 | mA   |       |
| V <sub>CC</sub> Power Supply Current During RAS only Refresh Cycles (CS = V <sub>IH</sub> )   | ICC3             |            |     | mA   | 2     |
| MCM514258A-70, t <sub>RC</sub> = 130 ns                                                       |                  | -          | 80  |      | Ì     |
| MCM514258A-80, t <sub>RC</sub> = 150 ns                                                       |                  | _          | 70  |      |       |
| MCM514258A-10, t <sub>RC</sub> = 180 ns                                                       |                  | -          | 60  |      |       |
| V <sub>CC</sub> Power Supply Current During Static Column Mode Cycle (RAS = V <sub>IL</sub> ) | ICC4             |            |     | mA   | 2     |
| MCM514258A-70, t <sub>SC</sub> = 40 ns                                                        | 1                | _          | 60  |      |       |
| MCM514258A-80, t <sub>SC</sub> = 45 ns                                                        |                  | <b> </b> - | 50  |      |       |
| MCM514258A-10, t <sub>SC</sub> = 55 ns                                                        |                  | _          | 40  |      |       |
| V <sub>CC</sub> Power Supply Current (Standby) (RAS = CS = V <sub>CC</sub> - 0.2 V)           | I <sub>CC5</sub> | _          | 1.0 | mA   |       |
| V <sub>CC</sub> Power Supply Current During CS Before RAS Refresh Cycle                       | I <sub>CC6</sub> |            |     | mA   | 2     |
| MCM514258A-70, t <sub>RC</sub> = 130 ns                                                       |                  | -          | 80  |      |       |
| MCM514258A-80, t <sub>RC</sub> = 150 ns                                                       |                  | -          | 70  |      | i     |
| MCM514258A-10, t <sub>RC</sub> = 180 ns                                                       |                  | _          | 60  |      |       |
| Input Leakage Current (0 V≤V <sub>in</sub> ≤6.5 V)                                            | likg(i)          | - 10       | 10  | μΑ   |       |
| Output Leakage Current (CS = V <sub>IH</sub> , 0 V ≤ V <sub>Out</sub> ≤ 5.5 V)                | llkg(O)          | - 10       | 10  | μΑ   | -     |
| Output High Voltage (IOH = -5 mA)                                                             | Voн              | 2.4        | _   | V    |       |
| Output Low Voltage (I <sub>OL</sub> =4.2 mA)                                                  | VOL              | _          | 0.4 | ٧    |       |

#### CAPACITANCE (f = 1.0 MHz, TA = 25°C, VCC = 5 V, Periodically Sampled Rather Than 100% Tested)

| Parameter                                       |               | Symbol           | Max | Unit | Notes |
|-------------------------------------------------|---------------|------------------|-----|------|-------|
| Input Capacitance                               | A0-A8         | C <sub>in</sub>  | 5   | pF   | 3     |
|                                                 | G, RAS, CS, W |                  | 7   | pF   | 3     |
| Output Capacitance (CS = VIH to Disable Output) | DQ0-DQ3       | C <sub>out</sub> | 7   | pF   | 3     |

#### NOTES:

- All voltages referenced to VSS.
   Current is a function of cycle rate and output loading; maximum current is measured at the fastest cycle rate with the output open.
- 3. Capacitance measured with a Boonton Meter or effective capacitance calculated from the equation:  $C = I\Delta t/\Delta V$ .

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### READ, WRITE, AND READ-MODIFY-WRITE CYCLES (See Notes 1, 2, 3, and 4)

|                                                 | Syn                 | nbol              | MCM51 | 4258A-70 | MCM51 | 4258A-80 | MCM51 | l       |      |       |
|-------------------------------------------------|---------------------|-------------------|-------|----------|-------|----------|-------|---------|------|-------|
| Parameter                                       | Standard            | Alternate         | Min   | Max      | Min   | Max      | Min   | Max     | Unit | Note  |
| Random Read or Write Cycle Time                 | †RELREL             | tRC               | 130   | _        | 150   | _        | 180   | _       | ns   | 5     |
| Read-Modify-Write Cycle Time                    | †RELREL             | tRMW              | 185   | _        | 205   | _        | 245   |         | ns   | 5     |
| Static Column Mode Cycle Time                   | t <sub>AVAV</sub>   | tsc               | 40    | _        | 45    | -        | . 55  |         | ns   |       |
| Static Column Mode Read-Modify-Write Cycle Time |                     | <sup>t</sup> SRMW | 100   | _        | 110   | -        | 135   | _       | ns   |       |
| Access Time from RAS                            | tRELQV              | tRAC              | _     | 70       | . –   | 80       | _     | 100     | ns   | 6, 7  |
| Access Time from CS                             | tCELQV              | †CAC              | _     | 25       | _     | 25       |       | 30      | ns   | 6, 8  |
| Access Time from Column Address                 | tAVQV               | tAA               | _     | 35       | _     | 40       | _     | 50      | ns   | 6, 9  |
| Access Time from Last Write                     | tWLQV               | tALW              | _     | 65       | _     | 75       | _     | 95      | ns   | 6, 10 |
| CS to Output in Low-Z                           | †CELQX              | tCLZ              | 0     | _        | 0     | _        | 0     |         | ns   | 6     |
| Output Buffer and Turn-Off Delay                | <sup>t</sup> CEHQZ  | tOFF              | 0     | 20       | - 0   | 20       | 0     | 30      | ns   | 11    |
| Output Data Hold Time from Column Address       | tAXQX               | <sup>t</sup> AOH  | · 5   | _        | 5     |          | 5     | _       | ns   |       |
| Output Data Enable Time from Write              | twhav               | tow               | _     | 20       | _     | 20       | _     | 30      | ns   |       |
| Transition Time (Rise and Fall)                 | tΤ                  | ŧΤ                | 3     | 50       | 3     | 50       | 3     | 50      | ns   |       |
| RAS Precharge Time                              | <sup>t</sup> REHREL | tRP               | 50    | _        | 60    | _        | 70    | _       | ns   |       |
| RAS Pulse Width                                 | <sup>t</sup> RELREH | †RAS              | 70    | 10,000   | 80    | 10,000   | 100   | 10,000  | ns   |       |
| RAS Pulse Width (Static Column Mode)            | <sup>t</sup> RELREH | tRASC             | 70    | 100,000  | 80    | 100,000  | 100   | 100,000 | ns   |       |
| CS to RAS Hold Time                             | <sup>t</sup> CELREH | tRSH              | 25    | _        | 25    | T -      | 30    | _       | ns   |       |
| RAS to CS Hold Time                             | †RELCEH             | tCSH              | 70    | _        | 80    | _        | . 100 | -       | ns   |       |
| CS Pulse Width                                  | <sup>t</sup> CELCEH | tcs               | 25    | 10,000   | 25    | 10,000   | 30    | 10,000  | ns   |       |
| CS Pulse Width (Static Column Mode)             | <sup>t</sup> CELCEH | tcsc              | 25    | 100,000  | 25    | 100,000  | 30    | 100,000 | ns   |       |
| RAS to CS Delay Time                            | †RELCEL             | tRCD              | 20    | 45       | 20    | 55       | 25    | 70      | ns   | 12    |
| RAS to Column Address Delay Time                | tRELAV              | tRAD              | 15    | 35       | 15    | 40       | 20    | 50      | ns   | 13    |
| CS to RAS Precharge Time                        | <sup>t</sup> CEHREL | tCRP              | 5     | _        | 5     | _        | 5     | _       | ns   |       |
| CS Precharge Time                               | <sup>t</sup> CEHCEL | tCPN              | 10    | _        | 10    | _        | 15    | _       | ns   |       |
| CS Precharge Time (Static Column Mode)          | <sup>t</sup> CEHCEL | tCP               | 10    | _        | 10    |          | 10    | _       | ns   |       |
| Row Address Setup Time                          | †AVREL              | tASR .            | 0     | _        | . 0   | _        | 0     | _       | ns   |       |
| Row Address Hold Time                           | †RELAX              | t <sub>RAH</sub>  | 10    | _        | 10    | l –      | 15    | _       | ns   |       |
| Column Address Setup Time                       | †AVCEL              | tASC              | 0     |          | 0     | _        | 0     | _       | ns   |       |
| Column Address Hold Time                        | †CELAX              | <sup>t</sup> CAH  | 15    |          | 15    | -        | 20    | _       | ns   |       |
| Write Address Hold Time Referenced to RAS       | tRELAX              | tAWR              | 55    | _        | 60    |          | 75    | _       | ns   |       |
| Column Address Hold Time Referenced to RAS      | tRELAX              | t <sub>AR</sub>   | 85    |          | 95    | -        | 115   | _       | ns   |       |
| Column Address to RAS Lead Time                 | tAVREH              | tRAL              | 35    | _        | 40    | _        | 50    | _       | ns   |       |

#### NOTES:

(continued)

- 1. V<sub>IH</sub> min and V<sub>IL</sub> max are reference levels for measuring timing of input signals. Transition times are measured between V<sub>IH</sub> and V<sub>IL</sub>.
- 2. An initial pause of 200 µs is required after power-up followed by 8 RAS cycles before proper device operation is guaranteed.
- 3. The transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transition between V<sub>IH</sub> and V<sub>IH</sub> (or between V<sub>IH</sub> and V<sub>IH</sub>) in a monotonic manner.
- 4. AC measurements t<sub>T</sub> = 5.0 ns.
- The specifications for t<sub>RC</sub> (min) and t<sub>RMW</sub> (min) are used only to indicate cycle time at which proper operation over the full temperature range (0°C≤T<sub>A</sub>≤70°C) is assured.
- 6. Measured with a current load equivalent to 2 TTL (-200  $\mu$ A, +4 mA) loads and 100 pF with the data output trip points set at  $V_{OH}$  = 2.0 V and  $V_{OL}$  = 0.8 V.
- Assumes that t<sub>RCD</sub>≤t<sub>RCD</sub> (max).
- Assumes that t<sub>RCD</sub>≥t<sub>RCD</sub> (max).
- 9. Assumes that t<sub>RAD</sub>≥t<sub>RAD</sub> (max).
- 10. Assumes that tLWAD ≤tLWAD (max).
- 11. toff (max) and/or t<sub>GZ</sub> define the time at which the output achieves the open circuit condition and is not referenced to output voltage levels.
- Operation within the t<sub>RCD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RCD</sub> (max) is specified as a reference point only; if t<sub>RCD</sub> is
  greater than the specified t<sub>RCD</sub> (max) limit, then access time is controlled exclusively by t<sub>CAC</sub>.
- 13. Operation within the t<sub>RAD</sub> (max) limit ensures that t<sub>RAC</sub> (max) can be met. t<sub>RAD</sub> (max) is specified as a reference point only; if t<sub>RAD</sub> is greater than the specified t<sub>RAD</sub> (max), then access time is controlled exclusively by t<sub>AA</sub>.

READ, WRITE, AND READ-MODIFY-WRITE CYCLES (Continued)

|                                                  | Syr                 | nbol             | MCM51 | 4258A-70 | MCM51 | 4258A-80 | MCM51 | 4258A-10 |      | Notes |  |
|--------------------------------------------------|---------------------|------------------|-------|----------|-------|----------|-------|----------|------|-------|--|
| Parameter                                        | Standard            | Alternate        | Min   | Max      | Min   | Max      | Min   | Max      | Unit | Notes |  |
| Column Address Hold Time Referenced to RAS       | tREHAX              | <sup>t</sup> AH  | 10    | -        | 10    | _        | 10    | -        | ns   | 14    |  |
| Last Write to Column Address Delay Time          | †WLAV               | tLWAD            | 20    | 30       | 20    | 35       | 25    | 45       | ns   | 15    |  |
| Last Write to Column Address Hold Time           | tWLAX               | tAHLW            | 65    | _        | 75    | _        | 95    | l –      | ns   |       |  |
| Read Command Setup Time Referenced to CS         | tWHCEL              | tRCS             | 0     | -        | 0     | _        | 0     | -        | ns   |       |  |
| Read Command Hold Time Referenced to CS          | tCEHWX              | tRCH             | 0     | _        | 0     | _        | 0     | - T      | ns   | 16    |  |
| Read Command Hold Time Referenced to RAS         | tREHWX              | tRRH             | 0     | -        | 0     | -        | 0     | _        | ns   | 16    |  |
| Write Command Hold Time (Output Data Disable)    | <sup>t</sup> CEHWH  | twcH             | 15    | _        | 15    | -        | 20    | _        | ns   | 17    |  |
| Write Command Hold Time Referenced to RAS        | tRELWH              | twcr             | 55    | -        | 60    | -        | 75    |          | ns   |       |  |
| Write Command Pulse Width                        | tWLWH               | tWP              | 15    | _        | 15    | _        | 20    | _        | ns   |       |  |
| Write Inactive Time                              | tWHWL               | tWI              | 10    | _        | 10    | _        | 10    | _        | ns   |       |  |
| Write Command to RAS Lead Time                   | †WLREH              | tRWL             | 20    | _        | 20    | _        | 25    | _        | ns   |       |  |
| Write Command to CS Lead Time                    | †WLCEH              | tcwL             | 20    | _        | 20    | -        | 25    |          | ns   |       |  |
| Data in Setup Time                               | †DVCEL              | tDS              | 0     | _        | 0     | _        | 0     | _        | ns   | 18    |  |
| Data in Hold Time                                | †CELDX              | tDH              | 15    | _        | 15    | _        | 20    | _        | ns   | 18    |  |
| Data in Hold Time Referenced to RAS              | †RELDX              | †DHR             | 55    | -        | 60    | -        | 75    | _        | ns   |       |  |
| Refresh Period                                   | tRVRV               | tRFSH            | _     | 8        | -     | 8        | _     | 8        | ms   |       |  |
| Write Command Setup Time (Output Data Disable)   | tWLCEL              | twcs             | 0     | _        | 0     | -        | 0     | _        | ns   | 17    |  |
| CS to Write Delay (RMW Cycle)                    | †CELWL              | tCWD             | 55    | _        | 55    | _        | 65    | _        | ns   | 17    |  |
| RAS to Write Delay (RMW Cycle)                   | tRELWL.             | tRWD             | 100   | -        | 110   |          | 135   | _        | ns   | 17    |  |
| Column Address to Write Delay Time               | tAVWL               | tAWD             | 65    | _        | 70    | _        | 85    | _        | ns   | 17    |  |
| CS Setup Time for CS Before RAS Refresh          | <sup>t</sup> CELREL | tCSR             | 10    | _        | 10    | _        | 10    | _        | ns   |       |  |
| CS Hold Time for CS Before RAS Refresh           | <sup>t</sup> RELCEH | tCHR             | 30    | _        | 30    |          | 30    | _        | ns   |       |  |
| RAS Precharge to CS Active Time                  | <sup>t</sup> REHCEL | tRPC             | 0     | _        | 0     | _        | 0     | _        | ns   |       |  |
| CS Precharge Time for CS Before RAS Counter Test | †CEHCEL             | <sup>‡</sup> CPT | 40    | -        | 40    | -        | 50    | _        | ns   |       |  |
| RAS Hold Time Referenced to G                    | tGLREH              | tROH             | 10    |          | 10    | -        | 20    | _        | ns   |       |  |
| G Access Time                                    | †GLQV               | tGA              | -     | 25       | _     | 25       | _     | 30       | ns   |       |  |
| G to Data Delay                                  | <sup>‡</sup> GHDX   | tGD              | 20    | _        | 20    | -        | 25    | _        | ns   |       |  |
| Output Buffer Turn-Off Delay Time from G         | tGHQZ               | tGZ              | 0     | 20       | 0     | 20       | 0     | 25       | ns   | 11    |  |
| G Command Hold Time                              | tWLGL               | <sup>t</sup> GH  | 20    | _        | 20    | _        | 25    | _        | ns   |       |  |

#### NOTES:

- 14. tan is the condition to latch the column address when RAS transitions from low to high.
- 15. Operation within the specified t<sub>LWAD</sub> (max) limit ensures that t<sub>ALW</sub> (max) can be met. t<sub>LWAD</sub> (max) is specified as a reference point only; if t<sub>LWAD</sub> is greater than the specified t<sub>LWAD</sub> (max) limit, then access time is controlled exclusively by t<sub>AA</sub>.
- 16. Either tRRH or tRCH must be satisfied for a read cycle.
- 17. tWCH, tWCS, tRWD, tCWD, and tAWD are not restrictive operating parameters. They are included in the data sheet as electrical characteristics only; if tWCS≥tWCS (min) and tWCH≥tWCH (min), the cycle is an early write cycle and the data out pin will remain open circuit (high impedance) throughout the entire cycle; if tCWD≥tCWD (min), tRWD≥tRWD (min), and tAWD≥tAWD (min), the cycle is a read-modify-write cycle and the data out will contain data read from the selected cell. If neither of these sets of conditions is satisfied, the condition of the data out (at access time) is indeterminate.
- 18. These parameters are referenced to  $\overline{\text{CS}}$  leading edge in random write cycles and to  $\overline{\text{W}}$  leading edge in delayed write or read-modify-write cycles.



## WRITE CYCLE (EARLY WRITE) (G is Don't Care)





MOTOROLA MEMORY DATA

#### STATIC COLUMN MODE READ CYCLE trasctRP-RAS VIL -- trah tAH tsc COLUMN COLUMN COLUMN ADDRESSES ADDRESS **ADDRESS ADDRESS** - tasc tCRP-CS trrh ◆¹RCS→ tres tRCH trch → torr -→ tGA tGZ → <sup>t</sup>rac -taoh tCAC tOFF VOH DQO-DQ3 — HIGH Z-VALID DATA VOL -

## STATIC COLUMN MODE WRITE CYCLE (EARLY WRITE) (A) (G is Don't Care)

tclz→



## STATIC COLUMN MODE WRITE CYCLE (EARLY WRITE) (B) (G is Don't Care)



#### STATIC COLUMN MODE READ-MODIFY-WRITE CYCLE



MOTOROLA MEMORY DATA



#### HIDDEN REFRESH CYCLE (READ)



#### HIDDEN REFRESH CYCLE (WRITE)



#### CS BEFORE RAS REFRESH COUNTER TEST CYCLE



#### **DEVICE INITIALIZATION**

On power-up an initial pause of 200 microseconds is required for the internal substrate generator pump to establish the correct bias voltage. This is to be followed by a minimum of eight active cycles of the row address strobe (clock) to initialize the various dynamic nodes internal to the device. During an extended inactive state of the device (greater than 4 milliseconds with device powered up), the wake up sequence (8 active cycles) will be necessary to assure proper device operation.

#### ADDRESSING THE RAM

The nine address pins on the device are time multiplexed with two separate 9-bit address fields that are strobed at the beginning of the memory cycle by two clocks (active low) called the row address strobe (RAS) and the column address strobe (CS). A total of 18 address bits will decode one of the 262,144 cell locations in the device. The column address strobe follows the row address strobe by a specified minimum and maximum time called "tRCD," which is the row to column strobe delay. This time interval is also referred to as the multiplex window which gives flexibility to a system designer to set up his external addresses into the RAM. These conditions have to be met for normal read or write cycles. This initial portion of the cycle accomplishes the normal addressing of the device. There are, however, other variations in addressing the RAM, the refresh modes (RAS only refresh; CS before RAS refresh; hidden refresh), another mode called static column mode allows the user to column access the 512 bits within a selected row. The refresh mode and static column mode operations are described in more detail later on.

#### READ CYCLE

A read cycle is referred to as a normal read cycle to differentiate it from a static column mode read cycle, a read-while-write cycle, and read-modify-write cycle which are covered in a later section.

The memory read cycle begins with the row addresses valid and the RAS clock transitioning from VIH to the VII level. The CS clock must also make a transition from VIH to the VIL level at the specified tRCD timing limits when the column addresses are latched. Both the RAS and CS clocks trigger a sequence of events which are controlled by several delayed internal clocks. Also, these clocks are linked in such a manner that the access time of the device is independent of the address multiplex window. The only stipulation is that the CS clock must be active before or at the tRCD maximum specification for an access (data valid) from the RAS clock edge to be guaranteed (tRAC). If the tRCD maximum condition is not met, the access (t<sub>CAC</sub>) from the CS clock active transition will determine read access time. The external CS signal is ignored until an internal RAS signal is available. This gating feature on the  $\overline{\text{CS}}$  clock will allow the external  $\overline{\text{CS}}$  signal to become active as soon as the row address hold time (trah) specification has been met and defines the tRCD minimum specification. The time difference between tRCD minimum and tRCD maximum can be used to absorb skew delays in switching the address bus from row to column addresses and in generating the CS clock.

Once the clocks have become active, they must stay active for the minimum ( $t_{RAS}$ ) period for the  $\overline{RAS}$  clock and the minimum ( $t_{CS}$ ) period for the  $\overline{CS}$  clock. The  $\overline{RAS}$  clock must stay inactive for the minimum ( $t_{RP}$ ) time. The former is for the completion of the cycle in progress, and the latter is for the device internal circuitry to be precharged for the next active cycle.

Data out is not latched and is valid as long as the  $\overline{CS}$  and  $\overline{G}$  clocks are active; the output will switch to the three-state mode when either the  $\overline{CS}$  or  $\overline{G}$  clock goes inactive. To perform a read cycle, the write  $(\overline{W})$  input must be held at the V<sub>IH</sub> level from the time the  $\overline{CS}$  clock makes its active transition (tRCS) to the time when it transitions into the inactive (tRCH) mode.

#### WRITE CYCLE

A write cycle is similar to a read cycle except that the Write  $\overline{(W)}$  clock must go active (V<sub>|L</sub> level) at or before the  $\overline{CS}$  clock goes active at a minimum twcs time. If the above condition is met, then the cycle in progress is referred to as an early write cycle. In an early write cycle, the write clock and the data in are referenced to the active transition of the  $\overline{CS}$  clock edge. There are two important parameters with respect to the write cycle: the column strobe to write lead time (tcwL) and the row strobe to write lead time (tRWL). These define the minimum time that  $\overline{RAS}$  and  $\overline{CS}$  clocks need to be active after the write operation has started ( $\overline{W}$  clock at V<sub>|L</sub> level).

It is also possible to perform a late write cycle. For this cycle the write clock is activated after the  $\overline{CS}$  goes low which is beyond twcs minimum time. Thus the parameters tcwL and tRwL must be satisfied before terminating this cycle. The difference between an early write cycle and a late write cycle is that in a late write cycle the write  $\langle \overline{W} \rangle$  clock can occur much later in time with respect to the active transition of the  $\overline{CS}$  clock. This time could be as long as 10 microseconds— $\lfloor t_RWL + t_RP + 2t_T \rfloor$ .

In a late write or a ready-modify-write cycle,  $\overline{G}$  must be at the VIH level to bring the output buffers to high impedance prior to data-in being valid.

At the start of an early write cycle, the data out is in a high impedance condition and remains inactive throughout the cycle. The data out remains three-state because the active transition of the write  $(\overline{W})$  clock prevents the  $\overline{CS}$  clock from enabling the data-out buffers. The three-state condition (high impedance) of the data out pin during a write cycle can be effectively utilized in systems that have a common input/output bus. The only stipulation is that the system use only early write mode operations for all write cycles to avoid bus contention.

#### **READ-MODIFY-WRITE CYCLE**

As the name implies, both a read and a write cycle are accomplished at a selected bit during a single access. The read-modify-write cycle is similar to the late write cycle discussed above.

For the read-modify-write cycle a normal read cycle is initiated with the write  $(\overline{W})$  clock at the  $V_{IH}$  level until the read data occurs at the device access time  $(t_{RAC})$ . At this time the write  $(\overline{W})$  clock is asserted. The data in is setup and held with respect to the active edge of the write clock. The cycle described assumes a zero modify time between read and write.

#### STATIC COLUMN MODE CYCLES

Output buffers are always on when the device is in the static column mode and  $\overline{CS}$  clock is not cycled, resulting in fewer transients and simpler operation. The static column mode allows faster access (tAA) to any of the 512 column addresses on a given row, typically at half the standard (tRAC) rate for randomly performed operations. Static column mode operation consists of changing column addresses while holding the  $\overline{RAS}$  and  $\overline{CS}$  clocks active. A new column location can be accessed with each static column cycle (tSC).

Static column mode operation is initiated with a standard read or write cycle. The row address is latched by the  $\overline{\text{RAS}}$  clock transition to active, followed by column addresses and  $\overline{\text{CS}}$  clock. Performing an address cycle (tSC) while  $\overline{\text{RAS}}$  and  $\overline{\text{CS}}$  clocks remain active constitutes the first static column cycle. Subsequent static column cycles can be performed as long as the  $\overline{\text{RAS}}$  and  $\overline{\text{CS}}$  clocks are held active. The first access (data out) occurs at the standard (tRAC) rate. All of the read operations in static column mode following the initial operation are measured at the faster rate (tAA), provided all other timing minimums are maintained. Static column cycle time determines how fast successive bits are read.

Any combination of read, write, or read-modify-write operations can be performed in the static column mode. The conditions normal to each operation apply when the device is operated in this mode.

#### REFRESH CYCLES

The dynamic RAM design is based on capacitor charge storage for each bit in the array. This charge will tend to degrade with time and temperature. Therefore, to retain the correct information, the bits need to be refreshed at least once every 8 milliseconds. This is accomplished by sequentially cycling through the 512 row address locations every 8 milliseconds, (i.e., at least one row every 15.6 microseconds). A normal read or write operation to the RAM will serve to refresh all the bits associated with the particular rows decoded.

#### RAS-Only Refresh

In this refresh method, the system must perform a RAS-only cycle on 512 row addresses every 8 milliseconds. The row addresses are latched in with the RAS clock, and the associated internal row locations are refreshed. As the heading implies, the  $\overline{CS}$  clock is not required and must be inactive or at a V<sub>IH</sub> level.

#### CS Before RAS Refresh

CS before RAS refreshing available on the MCM514258A offers an alternate refresh method. If CS is held on low for the specified period (tCSR) before RAS goes to low, on chip refresh control clock generators and the refresh address counter are enabled, and an internal refresh operation takes place.

After the refresh operation is performed, the refresh address counter is automatically incremented in preparation for the next  $\overline{CS}$  before  $\overline{RAS}$  refresh operation.

#### Hidden Refresh

An optional feature of the MCM514258A is that refresh cycle may be performed while maintaining valid data at the output pin. This is referred to as Hidden Refresh. Hidden Refresh is performed by holding  $\overline{\text{CS}}$  at  $V_{IL}$  and taking  $\overline{\text{RAS}}$  high and after a specified precharge period ( $t_{RP}$ ), executing a  $\overline{\text{CS}}$  before  $\overline{\text{RAS}}$  refresh cycle. (see Figure 1 below)

#### **CS BEFORE RAS REFRESH COUNTER TEST**

The internal refresh counter of this device can be tested with a  $\overline{\text{CS}}$  before  $\overline{\text{RAS}}$  refresh counter test. This refresh counter test is performed with a read-write operation. During this test, the internal refresh counter generates the row address, while the external address input supplies the column address. The entire array is refreshed after 512 test cycles, as indicated by the check data written in each row. See  $\overline{\text{CS}}$  before  $\overline{\text{RAS}}$  refresh counter test cycle timing diagram.

The test can be performed only after a minimum of 8  $\overline{\text{CS}}$  before  $\overline{\text{RAS}}$  initialization cycles. The test procedure is as follows.

- 1. Write a "0"s into all memory cells (normal write mode).
- Select a column address, read "0" out and write "1" into the cell by performing CS before RAS refresh counter test, read-write cycle. Repeat this operation 512 times.
- Read "1"s (normal read mode), which were written at step 2.
- Using the same column as in step 2, read "1" out and write "0" into the cell by performing CS before RAS refresh counter test, read-write cycle. Repeat this operation 512 times.
- Read "0"s (normal read mode), which were written at step 4.
- 6. Repeat steps 1 to 5 using complement data.



Figure 1. Hidden Refresh Cycle

## ORDERING INFORMATION (Order by Full Part Number)



2

#### Product Preview

# 1M×8 Bit Dynamic Random Access Memory Module

The MCM81000L and MCM81000S are 8M, dynamic random access memory (DRAM) modules organized as 1,048,576  $\times$  8 bits. The modules are 30-lead single-in-line memory modules (SIMM) or 30-pin single-in-line packages (SIP) consisting of eight MCM511000 DRAMs housed in a 20/26 J-lead small outline package (SOJ) and mounted on a substrate along with a 0.22  $\mu F$  decoupling capacitor mounted under each DRAM. The MCM511000 is a  $1.0\mu$  CMOS high speed, dynamic random access memory organized as 1,048,576 one-bit words and fabricated with CMOS silicon-gate process technology.

- Three-State Data Output
- Early-Write Common I/O Capability
- Fast Page Mode Capability
- TTL-Compatible Inputs and Outputs
- RAS Only Refresh
- CAS Before RAS Refresh
- Hidden Refresh
- 512 Cycle, 8 ms Refresh
- Consists of Eight 1M DRAMs and Eight 0.22 μF Decoupling Capacitors
- Unlatched Data Out at Cycle End Allows Two Dimensional Chip Selection
- Fast Access Time (tRAC):

MCM81000-80 = 80 ns (Max) MCM81000-10 = 100 ns (Max)

Low Active Power Dissipation:

MCM81000-80 = 3.0 W (Max)

MCM81000-10 = 2.6 W (Max)

■ Low Standby Power Dissipation:

TTL Levels = 88 mW (Max)
CMOS Levels = 44 mW (Max)

- CAS Control for Eight Common I/O Lines
- Available in Edge Connector (MCM81000S) or Pin Connector (MCM81000L)

# 

#### MCM81000





|      | PIN NAMES |   |   |  |  |  |  |  |  |   |    |   |   |    |                 |
|------|-----------|---|---|--|--|--|--|--|--|---|----|---|---|----|-----------------|
| A0-A | 9         |   |   |  |  |  |  |  |  |   |    |   |   |    | Address Inputs  |
| DQ0- | D         | a | 7 |  |  |  |  |  |  |   |    |   | C | a  | ta Input/Output |
| CAS  |           |   |   |  |  |  |  |  |  | С | oł | u | m | n  | Address Strobe  |
|      |           |   |   |  |  |  |  |  |  |   |    |   |   |    | Address Strobe  |
| ₩    |           |   |   |  |  |  |  |  |  |   |    |   |   | R  | ead/Write Input |
|      |           |   |   |  |  |  |  |  |  |   |    |   |   |    | Power (+5 V)    |
|      |           |   |   |  |  |  |  |  |  |   |    |   |   |    | Ground          |
| NC . |           |   |   |  |  |  |  |  |  |   |    |   |   | ٠. | No Connection   |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### **FUNCTIONAL BLOCK DIAGRAM**



#### **Product Preview**

# 1M×9 Bit Dynamic Random Access Memory Module

The MCM91000L and MCM91000S are 9M, dynamic random access memory (DRAM) modules organized as 1,048,576  $\times$  9 bits. The modules are 30-lead single-in-line memory modules (SIMM) or 30-pin single-in-line packages (SIP) consisting of nine MCM511000 DRAMs housed in a 20/26 J-lead small outline package (SOJ) and mounted on a substrate along with a 0.22  $\mu F$  decoupling capacitor mounted under each DRAM. The MCM511000 is a 1.0 $\mu$  CMOS high speed, dynamic random access memory organized as 1,048,576 one-bit words and fabricated with CMOS silicon-gate process technology.

- Three-State Data Output
- Early-Write Common I/O Capability
- Fast Page Mode Capability
- TTL-Compatible Inputs and Outputs
- RAS Only Refresh
- CAS Before RAS Refresh
- Hidden Refresh
- 512 Cycle, 8 ms Refresh
- Consists of Nine 1M DRAMs and Nine 0.22 μF Decoupling Capacitors
- Unlatched Data Out at Cycle End Allows Two Dimensional Chip Selection
- Fast Access Time (tRAC):

MCM91000-80 = 80 ns (Max)

MCM91000-10 = 100 ns (Max)

• Low Active Power Dissipation:

MCM91000-80 = 3.5 W (Max) MCM91000-10 = 3.0 W (Max)

- Low Standby Power Dissipation:
  - TTL Levels = 99 mW (Max) CMOS Levels = 50 mW (Max)
- CAS Control for Eight Common I/O Lines
- CAS Control for Separate I/O Pair
- Available in Edge Connector (MCM91000S) or Pin Connector (MCM91000L)



#### MCM91000





| PIN NAMES                 |
|---------------------------|
| A0-A9 Address Inputs      |
| DQ0-DQ7 Data Input/Output |
| D8                        |
| Q8 Data Output            |
| CAS Column Address Strobe |
| RAS Row Address Strobe    |
| W                         |
| CAS8                      |
| VCC Power (+5 V)          |
| VSS Ground                |
| NC No Connection          |
|                           |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### **FUNCTIONAL BLOCK DIAGRAM**



## General MOS Static RAMs

| MCM2018A  | 2K × 8, 35/45 ns, NMOS                              | 3-3  |
|-----------|-----------------------------------------------------|------|
| MCM6064,  | 8K × 8, 100/120 ns, CMOS                            | 3-8  |
| MCM60L64  | 8K × 8, 100/120 ns, CMOS, Lower Power               | 3-8  |
| MCM60256, | 32K × 8, 85/100/120 ns, CMOS                        | 3-14 |
|           | 32K × 8, 85/100/120 ns, CMOS, Lower Power           |      |
|           | 32K × 8, 100 ns, CMOS, Industrial Temperature Range |      |

#### **MOS Static RAMs**

(+5 V, 0 to 70°C)

| Organization | Part Number | Access Time<br>(ns max) | Pins |
|--------------|-------------|-------------------------|------|
| 2K×8         | MCM2018AN35 | 35                      | 24   |
|              | MCM2018AN45 | 45                      | 24   |

#### **CMOS Static RAMs**

(+5 V, 0 to 70°C unless otherwise noted)

| Organization | Part Number       | Access Time<br>(ns max) | Pins |
|--------------|-------------------|-------------------------|------|
| 8K×8         | MCM6064P10        | 100                     | 28   |
|              | MCM6064P12        | 120                     | 28   |
|              | MCM60L64P10       | 100                     | 28   |
|              | MCM60L64P12       | 120                     | 28   |
| 32K×8        | MCM60256AP85      | 85                      | 28   |
|              | MCM60256AP10      | 100                     | 28   |
|              | MCM60256AP12      | 120                     | 28   |
|              | MCM60L256AP85     | 85                      | 28   |
|              | MCM60L256AP10     | 100                     | 28   |
|              | MCM60L256AP12     | 120                     | 28   |
|              | MCM60256APC10 (2) | 100                     | 24   |

(2) Industrial temperature range,  $-40\ to\ 85^{o}C$ 

#### Fast 16K Bit Static RAM

The MCM2018A is a 16,384 bit static random access memory organized as 2048 words by 8 bits, fabricated using Motorola's high-performance silicon-gate MOS (HMOS) technology. It uses an innovative design approach which combines the ease-of-use features of fully static operation (no external clocks or timing strobes required) with the reduced standby power dissipation associated with clocked memories. To the user this means low standby power dissipation without the need for address setup and hold times, nor reduced data rates due to cycle times that are longer than access times. Perfect for cache and sub-100 ns buffer memory systems, this high speed static RAM is intended for applications that demand superior performance and reliability.

Chip enable  $(\overline{E})$  controls the power-down feature. It is not a clock but rather a chip control that affects power consumption. In less than a cycle time after  $\overline{E}$  goes high, the part automatically reduces its power requirements and remains in this low-power standby mode as long as  $\overline{E}$  remains high. This feature provides significant system-level power savings.

The MCM2018A is in a 24-pin dual-in-line 300 mil wide package with the industry standard JEDEC approved pinout.

- Single +5 V Operation, ±10%
- Fully Static: No Clock or Timing Strobe Required
- Fast Access Time: MCM2018A-35 = 35 ns (Maximum)
   MCM2018A-45 = 45 ns (Maximum)
- Power Supply Current: 135 mA Maximum (Active)
   20 mA Maximum (Standby)
- Three-State Output

#### **BLOCK DIAGRAM**



#### MCM2018A





| PIN NAMES                     |      |  |  |  |  |  |  |  |  |  |
|-------------------------------|------|--|--|--|--|--|--|--|--|--|
| A0-A10                        | nput |  |  |  |  |  |  |  |  |  |
| DQ0-DQ7 Data Input/Ou         | tput |  |  |  |  |  |  |  |  |  |
| W Write Er                    | able |  |  |  |  |  |  |  |  |  |
| G Output Er                   |      |  |  |  |  |  |  |  |  |  |
| Ē Chip Er                     |      |  |  |  |  |  |  |  |  |  |
| V <sub>CC</sub> +5 V Power Su |      |  |  |  |  |  |  |  |  |  |
| V <sub>SS</sub> Gro           | ound |  |  |  |  |  |  |  |  |  |

#### MODE SELECTION

| Mode        | Ē | G | w | V <sub>CC</sub> Current | DΦ     |
|-------------|---|---|---|-------------------------|--------|
| Standby     | Н | х | х | ISB                     | High Z |
| Read        | L | L | Н | lcc                     | α      |
| Write Cycle | L | х | L | Icc                     | D      |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                 | Symbol                             | Value        | Unit |
|----------------------------------------|------------------------------------|--------------|------|
| Power Supply Voltage                   | Vcc                                | -0.5 to +7.0 | ٧    |
| Voltage on Any Pin With Respect to VSS | V <sub>in</sub> , V <sub>out</sub> | -0.5 to +7.0 | >    |
| DC Output Current                      | lout                               | ± 20         | mA   |
| Power Dissipation                      | PD                                 | 1.1          | Watt |
| Temperature Under Bias                 | T <sub>bias</sub>                  | -10 to +80   | °C   |
| Operating Temperature Range            | TA                                 | 0 to +70     | °C   |
| Storage Temperature Range              | T <sub>stg</sub>                   | -65 to +150  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol          | Min   | Тур | Max | Unit |
|------------------------------------------|-----------------|-------|-----|-----|------|
| Supply Voltage (Operating Voltage Range) | V <sub>CC</sub> | 4.5   | 5.0 | 5.5 | V    |
|                                          | V <sub>SS</sub> | 0     | 0   | 0   | ٧    |
| Input Voltage                            | V <sub>IH</sub> | 2.0   | 3.0 | 6.0 | ٧    |
|                                          | V <sub>IL</sub> | -0.5* | ,0  | 0.8 | ٧    |

<sup>\*</sup>The device will withstand undershoots to the -2.5 volt level with a maximum pulse width of 50 ns. This is periodically sampled rather than 100% tested.

#### DC CHARACTERISTICS

| Parameter                                                                                                   | Symbol               | Min   | Max | Unit |
|-------------------------------------------------------------------------------------------------------------|----------------------|-------|-----|------|
| Input Leakage Current (V <sub>CC</sub> = 5.5 V, V <sub>in</sub> = GND to V <sub>CC</sub> )                  | l <sub>lkg(I)</sub>  | - 1.0 | 1.0 | μА   |
| Output Leakage Current ( $\overline{E} = V_{IH}$ or $\overline{G} = V_{IH}$ , $V_{I/O} = GND$ to $V_{CC}$ ) | l <sub>lkg</sub> (O) | - 1.0 | 1.0 | μА   |
| Operating Power Supply Current (E=V <sub>IL</sub> , I <sub>I/O</sub> =0 mA)                                 | Icc                  | _     | 135 | mA   |
| Standby Power Supply Current (E=V <sub>IH</sub> )                                                           | ISB                  | _     | 20  | mA   |
| Output Low Voltage (I <sub>OL</sub> =8.0 mA)                                                                | VOL                  | _     | 0.4 | V    |
| Output High Voltage (I <sub>OH</sub> = -4.0 mA)                                                             | Voн                  | 2.4   | _   | ٧    |

#### $\textbf{CAPACITANCE} \text{ (f = 1.0 MHz, } T_{\mbox{\scriptsize A}} = 25^{o}\mbox{\scriptsize C}, \text{ Periodically Sampled Rather Than 100\% Tested)}$

| Characteristic    |                              | Symbol           | Тур    | Max    | Unit |
|-------------------|------------------------------|------------------|--------|--------|------|
| Input Capacitance | All Inputs Except E and DQ E | Cin              | 3<br>5 | 5<br>7 | pF   |
| I/O Capacitance   | DQ                           | C <sub>I/O</sub> | 5      | 7      | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub>=5 V  $\pm$  10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

#### READ CYCLE (See Note 1)

| Davamatav                                                              | Symbol            |                 | MCM2018A-35 |     | MCM2018A-45 |     |       |       |
|------------------------------------------------------------------------|-------------------|-----------------|-------------|-----|-------------|-----|-------|-------|
| Parameter                                                              | Standard          | Alternate       | Min         | Max | Min         | Max | Units | Notes |
| Address Valid to Address Valid (Read Cycle Time)                       | tAVAV             | tRC             | 35          | _   | 45          | _   | ns    |       |
| Address Valid to Output Valid (Address Access Time)                    | tAVQV             | †AC             | _           | 35  | _           | 45  | ns    |       |
| Chip Enable Low to Chip Enable High (Read Cycle Time)                  | tELEH             | tRC             | 35          | _   | 45          | -   | ns    |       |
| Chip Enable Low to Output Valid (Chip Enable Access Time)              | tELQV             | tACS            | _           | 35  | _           | 45  | ns    |       |
| Output Enable Low to Output Valid (Output Enable Access Time)          | tGLQV             | <sup>t</sup> OE | _           | 20  | _           | 20  | ns    |       |
| Chip Enable Low to Output Invalid (Chip Enable to Output Active)       | tELQX             | tCLZ            | 5           | _   | 5           | _   | ns    | 2     |
| Chip Enable High to Output High Z (Chip Disable to Output Disable)     | <sup>t</sup> EHQZ | tCHZ            | 0           | 20  | 0           | 20  | ns    | 2     |
| Output Enable Low to Output Invalid (Output Enable to Output Active)   | tGLQX             | toLZ            | 0           |     | 0           | -   | ns    | 2     |
| Output Enable High to Output High Z (Output Disable to Output Disable) | tGHOZ             | tonz            | 0           | 20  | 0           | 20  | ns    | 2     |
| Address Invalid to Output Invalid (Output Hold Time)                   | tAXQX             | tон             | 5           | _   | 5           | _   | ns    |       |
| Chip Enable Low to Power Up                                            | †ELICCH           | tPU             | 0           | _   | 0           | _   | ns    |       |
| Chip Enable High to Power Down                                         | †EHICCL           | tPD             | _           | 20  | _           | 20  | ns    |       |

#### NOTES:

- 1. Transition time specification applies for all input signals. In addition to meeting the transition rate specification, all input signals must transition between V<sub>IL</sub> and V<sub>IH</sub> (or between V<sub>IH</sub> and V<sub>IL</sub>) in a monotonic manner.
- 2. Transition is measured ±200 mV from the steady state output voltage with the output loading specified in Figure 1.
- 3. In read cycle 2, all addresses are valid prior to or coincident with chip enable (E) transition low.



MOTOROLA MEMORY DATA

#### WRITE CYCLE (See Notes 1 and 2)

| Parameter                                                          | Syn      | nbol            | MCM2018A-35 |     | MCM2018A-45 |     |       |       |
|--------------------------------------------------------------------|----------|-----------------|-------------|-----|-------------|-----|-------|-------|
| Parameter                                                          | Standard | Alternate       | Min         | Max | Min         | Max | Units | Notes |
| Address Valid to Address Valid (Write Cycle Time)                  | †AVAV    | tWC             | 35          | _   | 45          | _   | nsi   |       |
| Chip Enable Low to Write High (Chip Enable to End of Write)        | tELWH    | <sup>t</sup> EW | 30          | _   | 40          | . — | ns    |       |
| Address Valid to Chip Enable Low (Address Setup to Chip Enable)    | †AVEL    | t <sub>AS</sub> | 0           | _   | 0           |     | ns    |       |
| Address Valid to Write Low (Address Setup to Write)                | tĄVWL    | tAS             | 0           | -   | 0           | -   | ns    |       |
| Address Valid to Write High                                        | tAVWH    | tAW             | 30          | _   | 40          | -   | ns    | 3 -   |
| Write Low to Write High (Write Pulse Width)                        | tWLWH    | tWP             | 30          | _   | 35          | -   | ns    |       |
| Write High to Address Don't Care (Address Hold After End of Write) | tWHAX    | twr             | 0           | _   | 0           | _   | ns    | 4     |
| Write High to Output Don't Care (Output Active After End of Write) | tWHQX    | tWLZ            | 0           | _   | 0           | _   | ns    | 5     |
| Write Low to Output High Z (Write Enable to Output Disable)        | tWLQZ    | twHZ            | 0           | 20  | 0           | 20  | ns    | 5     |
| Data Valid to Write High (Data Setup to End of Write)              | tDVWH    | tDS             | 15          | _   | 20          | _   | ns    | 3     |
| Write High to Data Don't Care (Data Hold After End of Write)       | twhox    | <sup>t</sup> DH | 0           | _   | 0           | _   | ns    | 3, 5  |
| Output Enable High to Output High Z                                | tGHQZ    | tonz            | 0           | 20  | 0 -         | 20  | ns    |       |

#### NOTES:

- 1. Write enable  $(\overline{\mathbf{W}})$  must be high during all address transitions.
- 2. If the chip enable ( $\overline{\mathbb{E}}$ ) low transition occurs simultaneously with the write enable ( $\overline{\mathbb{W}}$ ) transition, the output remains in a high impedance state.
- 3. Both chip enable (Ē) and write enable (W) must be active (low) to write data into the memory. Either signal can terminate the write cycle by going high. Data in setup and hold timing should be referenced to the rising edge of the signal that terminates the write.
- 4. twhax is measured from the earlier of, chip enable (E) or write enable (W) going high to the end of write cycle.
- 5. Output enable (G) can be either low or high during a write cycle. If chip enable (E) and G are both low during this period then the data input/output (DQ) pins are in the output state. Under these conditions input signals of opposite phase to the outputs must not be applied.

#### WRITE CYCLE 1 (W Controlled)







Figure 1. Output Load

## ORDERING INFORMATION (Order by Full Part Number)



# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

### Advance Information

# 8K×8 Bit CMOS Static Random Access Memory

The MCM6064 is a 65,536 bit low-power static random access memory organized as 8192 words of 8 bits, fabricated using silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides greater reliability. The maximum operating current is 5 mA/MHz and corresponding maximum power consumption is 27.5 mW/MHz.

The chip enable pins ( $\overline{\text{E1}}$  and  $\overline{\text{E2}}$ ) are not clocks. Either pin, when asserted false, causes the part to enter a low power standby mode. The part will remain in standby mode until both pins are asserted true again. For MCM6064 typical standby current is 3  $\mu$ A, with a maximum of 100  $\mu$ A. For MCM60L64 typical standby current is 1  $\mu$ A. The availability of active high and active low chip enable pins provides more system design flexibility than single chip enable devices.

The MCM6064 is available in a 600 mil, 28 pin plastic dual-in-line package.

- Single 5 V Supply, ±10%
- 8K×8 Organization
- Fully Static No Clock or Timing Strobes Necessary
- Low Power Dissipation—248 mW (Maximum Active)
- Two Chip Enable Inputs for More System Design Flexibility and Low Power Standby Mode
- Battery Backup Capability (MCM60L64)
- Data Retention Supply Voltage = 2.0 V to 5.5 V
- All Inputs and Outputs Are TTL Compatible
- Pin Compatible with 2764 EPROM Family
- Three State Outputs
- Fast Access Times:

MCM6064-10 and MCM60L64-10 = 100 ns (Max) MCM6064-12 and MCM60L64-12 = 120 ns (Max)

#### **BLOCK DIAGRAM**



## MCM6064 MCM60L64



| PIN               | PIN ASSIGNMENT |    |                 |  |  |  |  |  |  |
|-------------------|----------------|----|-----------------|--|--|--|--|--|--|
| NC                | 1 •            | 28 | v <sub>cc</sub> |  |  |  |  |  |  |
| A12 🕻             | 2              | 27 | þ₩              |  |  |  |  |  |  |
| A7 🕻              | 3              | 26 | E2              |  |  |  |  |  |  |
| A6 [              | 4              | 25 | 1 A8            |  |  |  |  |  |  |
| A5 [              | 5              | 24 | ] A9            |  |  |  |  |  |  |
| A4 [              | 6              | 23 | ]A11            |  |  |  |  |  |  |
| A3 [              | 7              | 22 | ρĒ              |  |  |  |  |  |  |
| ' A2 [            | 8              | 21 | A10             |  |  |  |  |  |  |
| A1 [              | 9              | 20 | DET             |  |  |  |  |  |  |
| A0 [              | 10             | 19 | DQ7             |  |  |  |  |  |  |
| DQO <b>[</b>      | 11             | 18 | D06             |  |  |  |  |  |  |
| DQ1 <b>C</b>      | 12             | 17 | DQ5             |  |  |  |  |  |  |
| DQ2 [             | 13             | 16 | DQ4             |  |  |  |  |  |  |
| v <sub>ss</sub> E | 14             | 15 | <b>1</b> DQ3    |  |  |  |  |  |  |
|                   |                |    | •               |  |  |  |  |  |  |

| PIN NAMES                         |
|-----------------------------------|
| A0-A12 Address                    |
| W Write Enable                    |
| E1, E2                            |
| G Output Enable                   |
| DQ0-DQ7 Data Input/Output         |
| V <sub>CC</sub> +5 V Power Supply |
| V <sub>SS</sub> Ground            |
| NC No Connection                  |
|                                   |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

#### TRUTH TABLE

| Ē1 | E2 | G | W | Mode            | Supply Current | I/O Pin          |
|----|----|---|---|-----------------|----------------|------------------|
| Н  | Х  | Х | Х | Not Selected    | ISB            | High Z           |
| Х  | L  | Х | Х | Not Selected    | ISB            | High Z           |
| L  | Н  | Н | Н | Output Disabled | Icc            | High Z           |
| L  | Н  | L | Н | Read            | Icc            | D <sub>out</sub> |
| L  | н  | Х | L | Write           | Icc            | D <sub>in</sub>  |

X = don't care

#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                    | Symbol                             | Value                        | Unit |
|-------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                      | Vcc                                | 7                            | ٧    |
| Voltage to Any Pin with Respect to VSS    | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Power Dissipation (T <sub>A</sub> = 25°C) | PD                                 | 1.0                          | w    |
| Temperature Under Bias                    | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                     | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                       | T <sub>stg</sub>                   | -55 to +150                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | Min   | Тур | Max                   | Unit |
|------------------------------------------|--------|-------|-----|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                   | V    |
| Input High Voltage                       | VIH    | 2.2   | -   | V <sub>CC</sub> + 0.3 | V    |
| Input Low Voltage                        | VIL    | -0.3* | _   | 0.8                   | V    |

 $<sup>\</sup>text{*V}_{\text{IL}} \text{ (min)} = -0.3 \text{ V dc; V}_{\text{IL}} \text{ (min)} = -3.0 \text{ V ac (pulse width } \leq 50 \text{ ns)}$ 

#### DC CHARACTERISTICS

| Parameter                                                                                                                                                                                                                                             | Symbol              | Min | Тур    | Max       | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|--------|-----------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                                                                                                                                                                      | l <sub>lkg(l)</sub> | _   | < 0.01 | ±1.0      | μА   |
| Output Leakage Current ( $\overline{E1} = V_{IH}$ , $E2 = V_{IL}$ , or $\overline{G} = V_{IH}$ , $V_{out} = 0$ to $V_{CC}$ )                                                                                                                          | l <sub>lkg(O)</sub> | _   | < 0.01 | ± 1.0     | μΑ   |
| DC Supply Current ( $\overline{E1} = V_{IL}$ , E2 = $V_{IH}$ , $V_{in} = V_{IH}$ or $V_{IL}$ )                                                                                                                                                        | Icc                 | _   | _      | 10        | mA   |
| AC Supply Current ( $\overline{\text{E1}} = \text{V}_{\text{IL}}$ , E2 = V <sub>IH</sub> , V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>out</sub> = 0) MCM6064-10: t <sub>AVAV</sub> = 100 ns MCM6064-12: t <sub>AVAV</sub> = 120 ns | ICCA                | _   |        | 45<br>40  | mA   |
| Standby Current ( $\overline{E1} = V_{IH}$ or $E2 = V_{IL}$ )                                                                                                                                                                                         | ISB1                | _   | _      | 3.0       | mA   |
| Standby Current (E1 ≥ V <sub>CC</sub> − 0.2 or E2 ≤ 0.2 V) MCM6064<br>MCM60L64                                                                                                                                                                        | ISB2                | _   | 3<br>1 | 100<br>30 | μΑ   |
| Output Low Voltage (I <sub>OL</sub> =4.0 mA)                                                                                                                                                                                                          | VOL                 | _   | _      | 0.4       | V    |
| Output High Voltage (IOH = -1.0 mA)                                                                                                                                                                                                                   | Voн                 | 2.4 |        |           | V    |

#### CAPACITANCE (Periodically Sampled Rather Than 100% Tested)

| Characteris                             | tic                  | Symbol           | Min | Max | Unit |
|-----------------------------------------|----------------------|------------------|-----|-----|------|
| Input Capacitance (Vin=0 V)             | All Inputs Except DQ | C <sub>in</sub>  |     | 6   | pF   |
| I/O Capacitance (V <sub>I/O</sub> =0 V) | DQ                   | C <sub>1/O</sub> | _   | 8   | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

| Input Pulse Levels                              | Output Timing Measurement Reference Levels 0.8 and 2.2 V |
|-------------------------------------------------|----------------------------------------------------------|
| Input Rise/Fall Time                            | Output Load                                              |
| Input Timing Measurement Reference Levels 1.5 V |                                                          |

#### **READ CYCLE** (See Note 1)

| Parameter                       | Symbol Alt        |        | MCM6064-10<br>MCM60L64-10 |     | MCM6064-12<br>MCM60L64-12 |     | Unit | Notes |
|---------------------------------|-------------------|--------|---------------------------|-----|---------------------------|-----|------|-------|
|                                 |                   | Symbol | Min                       | Max | Min                       | Max |      |       |
| Read Cycle Time                 | t <sub>AVAV</sub> | tRC    | 100                       | _   | 120                       | _   | ns   | _     |
| Address Access Time             | tAVQV             | tAA    | _                         | 100 | _                         | 120 | ns   | _     |
| E1 Access Time                  | tE1LQV            | tAC1   | _                         | 100 | _                         | 120 | ns   | _     |
| E2 Access Time                  | tE2HQV            | tAC2   | _                         | 100 | _                         | 120 | ns   | _     |
| G Access Time                   | tGLQV             | tOE    | _                         | 50  | _                         | 60  | ns   |       |
| Output Hold from Address Change | tAXQX             | tон    | 20                        | _   | 20                        | _   | ns   | _     |
| Chip Enable to Output Low-Z     | te1LQX, te2HQX    | tCLZ   | 10                        | _   | 10                        | _   | ns   | 2, 3  |
| Output Enable to Output Low-Z   | tGLQX             | tOLZ   | 5                         | _   | 5                         | _   | ns   | 2, 3  |
| Chip Enable to Output High-Z    | tE1HQZ, tE2LQZ    | tCHZ   | 0                         | 35  | 0                         | 40  | ns   | 2, 3  |
| Output Enable to Output High-Z  | tGHQZ             | tOHZ   | 0                         | 35  | 0                         | 40  | ns   | 2, 3  |

- NOTES:

  1. W is high at all times for read cycles.
  - 2. All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.
  - 3. These parameters are periodically sampled and not 100% tested.





Figure 1. AC Test Load

WRITE CYCLE 1 (W CONTROLLED) (See Note 1)

| Parameter                     | Symbol            | Symbol Alt | MCM6064-10<br>MCM60L64-10 |     | MCM6064-12<br>MCM60L64-12 |     | Unit | Notes |
|-------------------------------|-------------------|------------|---------------------------|-----|---------------------------|-----|------|-------|
|                               |                   | Symbol     | Min                       | Max | Min                       | Max |      |       |
| Write Cycle Time              | †AVAV             | twc        | 100                       | _   | 120                       | _   | ns   | _     |
| Address Setup Time            | t <sub>AVWL</sub> | tAS        | 0                         | _   | 0                         | _   | ns   | _     |
| Address Valid to End of Write | tAVWH             | tAW        | 80                        | _   | 85                        | _   | ns   | -     |
| Write Pulse Width             | twlwh             | tWP        | 60                        |     | 70                        | _   | ns   | 2     |
| Data Valid to End of Write    | tDVWH             | tDW        | 40                        | _   | 50                        | _   | ns   |       |
| Data Hold Time                | twhox             | tDH.       | 0                         | _   | 0                         | _   | ns   | 3     |
| Write Low to Output in High-Z | tWLQZ             | twHZ       | 0                         | 35  | 0                         | 40  | ns   | 4, 5  |
| Write High to Output Low-Z    | twhox             | tWLZ       | 5                         | _   | 5                         | _   | ns   | 4, 5  |
| Write Recovery Time           | tWHAX             | twr        | 0                         | _   | 0                         | _   | ns   | _     |

#### NOTES:

- I. A write cycle starts at the latest transition of a low  $\overline{\text{E1}}$ , low  $\overline{\text{W}}$  or high  $\overline{\text{E2}}$ . A write cycle ends at the earliest transition of a high  $\overline{\text{E1}}$ , high  $\overline{\text{W}}$  or low  $\overline{\text{E2}}$ .
- 2. If  $\overline{W}$  goes low coincident with or prior to  $\overline{E1}$  low or E2 high then the outputs will remain in a high impedance state.
- 3. During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.
- 4. All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.
- 5. These parameters are periodically sampled and not 100% tested.



#### WRITE CYCLE 2 (E1, E2 CONTROLLED) (See Note 1)

| Parameter                     | Symbol                                  | Alt    | MCM6064-10<br>MCM60L64-10 |     | MCM6064-12<br>MCM60L64-12 |     | Unit | Notes |
|-------------------------------|-----------------------------------------|--------|---------------------------|-----|---------------------------|-----|------|-------|
|                               |                                         | Symbol | Min                       | Max | Min                       | Max | 1    |       |
| Write Cycle Time              | †AVAV                                   | twc    | 100                       | _   | 120                       | _   | ns   | _     |
| Address Setup Time            | <sup>t</sup> AVE1L <sup>, t</sup> AVE2H | tAS    | 0                         | _   | 0                         | _   | ns   | 2     |
| Address Valid to End of Write | tÁVE1H, tAVE2L                          | tAW    | 80                        | _   | 85                        |     | ns   | 2     |
| Chip Enable to End of Write   | te1LE1H, te2HE2L                        | tcw    | 80                        | _   | 85                        | _   | ns   | 2, 3  |
| Data Valid to End of Write    | tDVE1H, tDVE2L                          | tDW    | 40                        | _   | 50                        |     | ns   | 2     |
| Data Hold Time                | tE1HDX, tE2LDX                          | tDH    | 0                         | _   | 0                         | _   | ns   | 2, 4  |
| Write Recovery Time           | tE1HAX, tE2LAX                          | twr    | 0                         | _   | 0                         | _   | ns   | 2, 5  |

#### NOTES:

- 1. A write cycle starts at the latest transition of a low \$\overline{E1}\$, low \$\overline{W}\$ or high \$\overline{E2}\$. A write cycle ends at the earliest transition of a high \$\overline{E1}\$, high \$\overline{W}\$ or low \$\overline{E2}\$.

  2. \$\overline{E1}\$ and \$\overline{E2}\$ timings are identical when \$\overline{E2}\$ signals are inverted.

  3. If \$\overline{W}\$ goes low coincident with or prior to \$\overline{E1}\$ low or \$\overline{E2}\$ high then the outputs will remain in a high impedance state.

  4. During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.

- 5. W must be high during all address transitions.



#### DATA RETENTION CHARACTERISTICS (TA = 0 to +70°C)

| Parameter                                                                       | Symbol | Min    | Тур | Max | Unit |
|---------------------------------------------------------------------------------|--------|--------|-----|-----|------|
| V <sub>CC</sub> for Data Retention (E1 ≥ V <sub>CC</sub> − 0.2 V or E2 ≤ 0.2 V) | VDR    | 2.0    | _   | 5.5 | V    |
| Data Retention Current (E1 ≥ V <sub>CC</sub> − 0.2 or E2 ≤ 0.2 V)               | ICCDR  |        |     |     | μА   |
| MCM6064: V <sub>CC</sub> =3.0 V                                                 | ì      | -      | _   | 50  |      |
| $V_{CC} = 5.5 \text{ V}$                                                        | 1      |        | _   | 100 |      |
| MCM60L64: V <sub>CC</sub> = 3.0 V                                               | Ì      | -      | _   | 15  | Ì    |
| V <sub>CC</sub> =5.5 V                                                          |        | -      | _   | 30  |      |
| Chip Disable to Data Retention Time                                             | tCDR   | 0      | -   | _   | ns   |
| Operation Recovery Time                                                         | trec   | tAVAV* | _   | _   | ns   |

<sup>\*</sup>t<sub>AVAV</sub> = Read Cycle Time



# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers—MCM6064P10 MCM6064P12 MCM60L64P10 MCM60L64P12

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

### Advance Information

# 32K×8 Bit CMOS Static Random Access Memory

The MCM60256A is a 262,144 bit low-power static random access memory organized as 32,768 words of 8 bits, fabricated using silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides greater reliability. The operating current is 5 mA/MHz (typ) and the minimum cycle time is 85 ns.

Chip enable ( $\overline{E}$ ) controls the power-down feature. It is not a clock but rather a chip control that affects power consumption. When  $\overline{E}$  is a logic high, the part is placed in low power standby mode. The maximum standby current for MCM60L256A is 2  $\mu$ A (TA = 25°C). Chip enable also controls the data retention mode. Another control feature, output enable ( $\overline{G}$ ) allows access to the memory contents as fast as 45 ns (MCM60256A-85). Thus the MCM60256A is suitable for use in various microprocessor

application systems where high speed, low power, and battery backup are required.

The MCM60256A is offered in a 600 mil, 28 pin plastic dual-in-line package as well as the 330 mil, 28 pin plastic small outline gullwing package.

- Single 5 V Supply, ±10%
- 32K×8 Organization
- Fully Static No Clock or Timing Strobes Necessary
- Low Power Dissipation—27.5 mW/MHz (Typical Active)
- Output Enable and Chip Enable Inputs for More System Design Flexibility and Low Power Standby Mode
- Battery Backup Capability (MCM60L256A)
- Data Retention Supply Voltage = 2.0 V to 5.5 V
- All Inputs and Outputs Are TTL Compatible
- Three State Outputs
- Fast Access Times: MCM60256A-85 and MCM60L256A-85 = 85 ns (Max)

MCM60256A-10 and MCM60L256A-10 = 100 ns (Max) MCM60256A-12 and MCM60L256A-12 = 120 ns (Max)



## MCM60256A MCM60L256A



| PIN ASSI             | GNMENT              |
|----------------------|---------------------|
| A14 € 1 •            | 28 JV <sub>CC</sub> |
| A12 [ 2              | 27 🕽 👿              |
| A7 <b>[</b> 3        | 26 A13              |
| A6 🛘 4               | 25 <b>1</b> A8      |
| A5 🛭 5               | 24 A9               |
| A4 E 6               | 23 A11              |
| A3 <b>E</b> 7        | 22 <b>d</b> G       |
| A2 <b>E</b> 8        | 21 A10              |
| A1 E 9               | 20 <b>  T</b> E     |
| A0 🛭 10              | 19 🛭 007            |
| DQO 🗖 11             | 18 🛭 006            |
| DQ1 🖸 12             | 17 005              |
| DQ2 🗗 13             | 16 DQ4              |
| V <sub>SS</sub> E 14 | 15 003              |

| PÍN NAMES                         |
|-----------------------------------|
| A0-A14 Address                    |
| $\overline{W}$ Write Enable       |
| E Chip Enable                     |
| G Output Enable                   |
| DQ0-DQ7 Data Input/Output         |
| V <sub>CC</sub> +5 V Power Supply |
| V <sub>SS</sub> Ground            |

This document contains information on a new product. Specifications and information herein are subject to charige without notice.

#### TRUTH TABLE

| Ē | G | W | Mode            | Supply Current | I/O Pin          |
|---|---|---|-----------------|----------------|------------------|
| Н | Х | X | Not Selected    | ISB            | High Z           |
| L | Н | Н | Output Disabled | Icc            | High Z           |
| L | L | Н | Read            | lcc            | D <sub>out</sub> |
| L | Х | L | Write           | lcc            | D <sub>in</sub>  |

X = don't care

ABSOLUTE MAXIMUM RATINGS (See Note)

| ADSOLUTE MINAMINION MATINGS (             | de More                            |                              |      |
|-------------------------------------------|------------------------------------|------------------------------|------|
| Rating                                    | Symbol                             | Value                        | Unit |
| Power Supply Voltage                      | Vcc                                | -0.3 to 7.0                  | V    |
| Voltage to Any Pin with Respect to VSS    | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Power Dissipation (T <sub>A</sub> = 25°C) | PD                                 | 1.0                          | w    |
| Operating Temperature                     | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                       | T <sub>sta</sub>                   | -55 to +150                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | ٧    |
| Input High Voltage                       | VIH    | 2.2   | _   | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.3* | _   | 0.8                  | V    |

 $V_{IL}$  (min) = -0.3 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq 50$  ns)

#### DC CHARACTERISTICS

| Parameter                                                                                                                                      | Symbol               | Min | Тур    | Max  | Unit |
|------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|--------|------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                                                               | likg(I)              | _   | < 0.01 | ±1.0 | μА   |
| Output Leakage Current ( $\overline{E} = V_{IH}$ or $\overline{G} = V_{IH}$ or $\overline{W} = V_{IL}$ , $V_{out} = 0$ to $V_{CC}$ )           | l <sub>lkg</sub> (O) |     | < 0.01 | ±1.0 | μА   |
| Operating Current (Read Cycle) (E=V <sub>IL</sub> , W=V <sub>IH</sub> , Other Input=V <sub>IH</sub> /V <sub>IL</sub> , I <sub>out</sub> =0 mA) | ICCA1                |     |        |      | mA   |
| MCM60256A, MCM60L256A: t <sub>AVAV</sub> = 1 μs                                                                                                |                      | -   | 10     | -    |      |
| MCM60256A, MCM60L256A-85: t <sub>AVAV</sub> = 85 ns                                                                                            |                      | _   | -      | 70   |      |
| MCM60256A, MCM60L256A-10: t <sub>AVAV</sub> = 100 ns                                                                                           |                      | _   | -      | 70   |      |
| MCM60256A, MCM60L256A-12: t <sub>AVAV</sub> = 120 ns                                                                                           |                      |     |        | 70   | ]    |
| $(\overline{E} = 0.2 \text{ V}, \overline{W} = V_{CC} - 0.2 \text{ V}, \text{ Other Input} = V_{CC} - 0.2 \text{ V}/0.2 \text{ V},$            | ICCA2                |     |        |      |      |
| $I_{Out} = 0 \text{ mA}$ MCM60256A, MCM60L256A: $I_{AVAV} = 1 \mu s$                                                                           |                      | _   | 5      | _    |      |
| MCM60256A, MCM60L256A-85: t <sub>AVAV</sub> = 85 ns                                                                                            |                      | _   | -      | 60   |      |
| MCM60256A, MCM60L256A-10: t <sub>AVAV</sub> = 100 ns                                                                                           | i                    | _   | i –    | 60   | 1 1  |
| MCM60256A, MCM60L256A-12: t <sub>AVAV</sub> = 120 ns                                                                                           |                      |     |        | 60   |      |
| Standby Current (E=V <sub>IH</sub> )                                                                                                           | ISB1                 | _   | _      | 3.0  | mA   |
| Standby Current (Ē≥V <sub>CC</sub> −0.2 V, V <sub>CC</sub> =2.0 to 5.5 V) MCM60256A                                                            | ISB2                 | _   | 2      | 100  | μА   |
| MCM60L256A                                                                                                                                     |                      | -   | -      | 30   |      |
| MCM60L256A (T <sub>A</sub> = 25°C)                                                                                                             |                      |     | -      | 2    | 1    |
| Output Low Voltage (I <sub>OL</sub> = 4.0 mA)                                                                                                  | V <sub>OL</sub>      | _   | _      | 0.4  | V    |
| Output High Voltage (IOH = ~1.0 mA)                                                                                                            | Voн                  | 2.4 |        | _    | V    |

Typical values are referenced to TA = 25°C and VCC = 5.0 V

 $\textbf{CAPACITANCE} \text{ (f = 1 MHz, } T_{\mbox{\scriptsize A}} = 25^{\circ}\mbox{\scriptsize C}, \text{ Periodically Sampled Rather Than 100\% Tested)}$ 

| Characteristic                            |                      | Symbol           | Min | Max | Unit |
|-------------------------------------------|----------------------|------------------|-----|-----|------|
| Input Capacitance (V <sub>in</sub> = 0 V) | All Inputs Except DQ | C <sub>in</sub>  | _   | 10  | рF   |
| I/O Capacitance (V <sub>I/O</sub> =0 V)   | DQ                   | C <sub>I/O</sub> | _   | 10  | рF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

| Input Pulse Levels                              | Output Timing Measurement Reference Levels 0.8 and 2.2 V Output Load See Figure 1 |
|-------------------------------------------------|-----------------------------------------------------------------------------------|
| Input Timing Measurement Reference Levels 1.5 V |                                                                                   |

#### **READ CYCLE** (See Note 1)

| Parameter                       | Symbol            | Alt    | MCM60 | 256A-85<br>L256A-85 |      | 256A-10<br>L256A-10 |     | 256A-12<br>L256A-12 | Unit | Notes |
|---------------------------------|-------------------|--------|-------|---------------------|------|---------------------|-----|---------------------|------|-------|
|                                 |                   | Symbol | Min   | Max                 | Min  | Max                 | Min | Max                 |      |       |
| Read Cycle Time                 | t <sub>AVAV</sub> | tRC    | 85    | _                   | 100  | -                   | 120 | _                   | ns   | _     |
| Address Access Time             | tAVQV             | tAA    | _     | 85                  | _    | 100                 | -   | 120                 | ns   | _     |
| E Access Time                   | tELQV             | tAC    | _     | 85                  | _    | 100                 | -   | 120                 | ns   | _     |
| G Access Time                   | tGLQV             | tOE    | _     | 45                  | _    | 50                  | _   | 60                  | ns   | _     |
| Output Hold from Address Change | tAXQX             | tОН    | 5     | -                   | - 10 | -                   | 10  | _                   | ns   | _     |
| Chip Enable to Output Low-Z     | tELQX             | tCLZ   | 10    | _                   | 10   | _                   | 10  | _                   | ns   | 2, 3  |
| Output Enable to Output Low-Z   | tGLQX             | toLZ   | 5     | _                   | 5    | 1                   | 5   |                     | ns   | 2, 3  |
| Chip Enable to Output High-Z    | tEHQZ             | tCHZ   | 0     | 30                  | . 0  | 50                  | 0   | 60                  | ns   | 2, 3  |
| Output Enable to Output High-Z  | tGHQZ             | tOHZ   | 0     | 30                  | 0    | 40                  | 0   | 50                  | ns   | 2, 3  |

#### NOTES:

- 1. W is high at all times for read cycles.
- 2. All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.

  3. These parameters are periodically sampled and not 100% tested.



Figure 1. AC Test Load

#### WRITE CYCLE 1 AND 2 (See Note 1)

| Parameter                     | Symbol            | Alt    |     | )256A-85<br>L256A-85 |     | 0256A-10<br>L256A-10 |     | 256A-12<br>L256A-12 | Unit | Notes |
|-------------------------------|-------------------|--------|-----|----------------------|-----|----------------------|-----|---------------------|------|-------|
|                               |                   | Symbol | Min | Max                  | Min | Max                  | Min | Max                 |      |       |
| Write Cycle Time              | t <sub>AVAV</sub> | twc    | 85  | -                    | 100 | _                    | 120 | -                   | ns   | _     |
| Address Setup Time            | tAVWL/tAVEL       | tAS    | 0   | _                    | 0   | _                    | 0   | _                   | ns   | _     |
| Address Valid to End of Write | tavwh/taveh       | tAW    | 80  | _                    | 95  | _                    | 115 | _                   | ns   | _     |
| Write Pulse Width             | †WLWH             | tWP    | 60  | _                    | 70  | _                    | 80  | -                   | ns   | 2     |
| Data Valid to End of Write    | tDVWH/tDVEH       | tDW    | 40  | _                    | 40  | _                    | 50  | _                   | ns   |       |
| Data Hold Time                | tWHDX/tEHDX       | tDH    | 0   | _                    | 0   | _                    | 0   | _                   | ns   | _     |
| Write Low to Output in High-Z | twLqz             | twHZ   | 0   | 30                   | 0   | 50                   | 0   | 60                  | ns   | 3, 4  |
| Write High to Output Low-Z    | twhax             | tWLZ   | 10  | _                    | 10  | _                    | 10  | _                   | ns   | 3, 4  |
| Write Recovery Time           | twhax/tehax       | tWR    | 5   | _                    | 5   | _                    | 5   | _                   | ns   | 5     |
| Chip Enable to End of Write   | telWH/teleH       | tcw    | 65  | _                    | 90  | _                    | 100 | _                   | ns   | _     |

#### NOTES:

- 1. Outputs are in high impedance state if  $\overline{\mathbf{G}}$  is high during Write Cycle.
- 2. A write occurs during the overlap (twp) of a low  $\overline{E}$  and a low  $\overline{W}$ . If  $\overline{W}$  goes low prior to  $\overline{E}$  low then outputs will remain in a high impedance state.
- All high-Z and low-Z parameters are considered in a high or low impedance state when the outputs have made a 100 mV transition from the previous steady state voltage.
- 4. These parameters are periodically sampled and not 100% tested.
- 5. two is measured from the earlier of  $\overline{E}$  or  $\overline{W}$  going high to the end of write cycle.

#### WRITE CYCLE 1 (W CONTROLLED)



#### WRITE CYCLE 2 (E Controlled)



### DATA RETENTION CHARACTERISTICS (TA = 0 to +70°C)

| Parameter                                                     |                                    | Symbol           | Min   | Тур | Max | Unit |
|---------------------------------------------------------------|------------------------------------|------------------|-------|-----|-----|------|
| V <sub>CC</sub> for Data Retention (E≥V <sub>CC</sub> -0.2 V) |                                    | V <sub>DR</sub>  | 2.0   | _   | 5.5 | ٧    |
| Data Retention Current (E≥V <sub>CC</sub> -0.2 V)             | MCM60256A : V <sub>CC</sub> =3.0 V | ICCDR            | _     | _   | 50  | μΑ   |
|                                                               | V <sub>CC</sub> =5.5 V             |                  | _     | _   | 100 |      |
|                                                               | MCM60L256A: V <sub>CC</sub> =3.0 V |                  | _     | _   | 20  |      |
|                                                               | $V_{CC} = 5.5 \text{ V}$           |                  | _     | -   | 30  |      |
| Chip Disable to Data Retention Time                           |                                    | tCDR             | 0     | _   | _   | ns   |
| Operation Recovery Time                                       |                                    | t <sub>rec</sub> | *VAVA | _   | _   | ns   |

<sup>\*</sup>t<sub>AVAV</sub> = Read Cycle Time

#### **DATA RETENTION MODE**



NOTE: If the VIH of E is 2.4 V in operation, ISB1 current flows during the period that the VCC voltage is decreasing from 4.5 V to 2.4 V.



Figure 1. Input High Voltage versus Supply Voltage



Figure 2. Input Low Voltage versus Supply Voltage



Figure 3. Operating Current versus Ambient Temperature



Figure 4. I<sub>SB1</sub> Standby Current versus Ambient Temperature



Figure 5. ISB2 Standby Current versus Ambient Temperature





Figure 6. Operating Current versus Frequency (Read)

Figure 7. Operating Current versus Frequency (Write)



Figure 8. ISB2 Standby Current versus Supply Voltage



Figure 9. Access Time versus Supply Voltage



Figure 10. Access Time versus Ambient Temperature

## ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers—MCM60256AP85 MCM60L256AP85
MCM60256AP10 MCM60L256AP10
MCM60256AP12 MCM60L256AP12
MCM60256AF85 MCM60256AF10
MCM60L256AF12
MCM60L256AF12
MCM60L256AF12
MCM60L256AF12

### Advance Information

# 32K × 8 Bit CMOS Static Random Access Memory

### Industrial Temperature Range: - 40 to 85°C

The MCM60256APC is a 262,144 bit low-power static random access memory organized as 32,768 words of 8 bits, fabricated using silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides greater reliability. The operating current is 5 mA/MHz (typ) and the cycle time is 100 ns.

Chip enable  $(\overline{E})$  controls the power-down feature. It is not a clock but rather a chip control that affects power consumption. When  $\overline{E}$  is a logic high, the part is placed in low power standby mode. The maximum standby current is  $2~\mu A$  ( $T_A = 25^{\circ}C$ ). Chip enable also controls the data retention mode. Another control feature, output enable  $(\overline{G})$  allows access to the memory contents as fast as 50 ns. Thus the MCM60256APC is suitable for use in various microprocessor application systems where high speed, low power, and battery backup are required.

The MCM60256APC is offered in a 600 mil, 28 pin plastic dual-in-line package.

- Single 5 V Supply, ±10%
- 32K×8 Organization
- Fully Static No Clock or Timing Strobes Necessary
- Low Power Dissipation—27.5 mW/MHz (Typical Active)
- Output Enable and Chip Enable Inputs for More System Design Flexibility and Low Power Standby Mode
- Battery Backup Capability (Maximum Standby Current = 2 μA @ 25°C)
- Data Retention Supply Voltage = 2.0 V to 5.5 V
- All Inputs and Outputs Are TTL Compatible
- Three State Outputs
- Fast Access Time: MCM60256APC10 = 100 ns (Max)

#### **BLOCK DIAGRAM**



### **MCM60256APC**



| PIN ASSIGNMENT       |                      |  |  |
|----------------------|----------------------|--|--|
| A14 1 ●              | 28 ] V <sub>CC</sub> |  |  |
| A12 2                | 27 <b>] ₩</b>        |  |  |
| A7 🕻 3               | 26 A13               |  |  |
| A6 🛘 4               | 25 A8                |  |  |
| A5 🛭 5               | 24 <b>]</b> A9       |  |  |
| A4 [ 6               | 23 A11               |  |  |
| A3 🛛 7               | 22 🕽 👨               |  |  |
| A2 🛘 8               | 21 A10               |  |  |
| A1 🕻 9               | 20 <b>]</b> Ē        |  |  |
| A0 🛘 10              | 19 🕽 007             |  |  |
| 000 🕻 11             | 18 🕽 🗓 🗓             |  |  |
| DQ1 <b>(</b> 12      | 17 🕽 👊 🖂             |  |  |
| 002 🕻 13             | 16 🕽 👊               |  |  |
| V <sub>SS</sub> [ 14 | 15 🕽 👊               |  |  |

|                 | PIN NAMES         |   |
|-----------------|-------------------|---|
| A0-A14          | Address           | ; |
|                 | Write Enable      |   |
|                 | Chip Enable       |   |
| Ğ               | Output Enable     | ŧ |
|                 | Data Input/Output |   |
|                 | +5 V Power Supply |   |
| V <sub>SS</sub> | Ground            | ı |
| L,,             |                   |   |

This document contains information on a new product. Specifications and information herein are subject to charge without notice.

#### **TRUTH TABLE**

| Ē | G | W | Mode            | Supply Current | I/O Pin          |
|---|---|---|-----------------|----------------|------------------|
| Н | X | х | Not Selected    | ISB            | High Z           |
| L | Н | Н | Output Disabled | Icc            | High Z           |
| L | L | Н | Read            | Icc            | D <sub>out</sub> |
| L | х | L | Write           | Icc            | D <sub>in</sub>  |

X = don't care

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                    | Symbol           | Value                        | Unit |
|-------------------------------------------|------------------|------------------------------|------|
| Power Supply Voltage                      | Vcc              | -0.3 to 7.0                  | ٧    |
| Voltage to Any Pin with Respect to VSS    | Vin, Vout        | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Power Dissipation (T <sub>A</sub> = 25°C) | PD               | 1.0                          | w    |
| Operating Temperature                     | TA               | -40 to 85                    | °C   |
| Storage Temperature                       | T <sub>stg</sub> | -55 to +150                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub> = -40 to 85°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | ٧    |
| Input High Voltage                       | VIH    | 2.2   | -   | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.3* | _   | 0.8                  | ٧    |

 $V_{IL}$  (min) = -0.3 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq 50$  ns)

#### DC CHARACTERISTICS

| Parameter                                                                                                                                                       | Symbol              | Min | Тур    | Max      | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----|--------|----------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                                                                                | l <sub>lkg(l)</sub> | -   | < 0.01 | ±1.0     | μА   |
| Output Leakage Current ( $\overline{E} = V_{IH}$ or $\overline{G} = V_{IH}$ or $\overline{W} = V_{IL}$ , $V_{out} = 0$ to $V_{CC}$ )                            | llkg(O)             | -   | < 0.01 | ±1.0     | μА   |
| Operating Current (Read Cycle) $(\overline{E}=V_{ L},\overline{W}=V_{ H},$ Other Input= $V_{ H}/V_{ L},$ $I_{out}=0$ mA) $t_{AVQV}=1$ $\mu$ s $t_{AVQV}=100$ ns | ICCA1               | -   | 10<br> | _<br>70  | mA   |
| $(\overline{E}=0.2\ V,\ \overline{W}=V_{CC}-0.2\ V,\ Other\ Input=V_{CC}-0.2\ V/0.2\ V,\ I_{AVQV}=1\ \mu s$ $t_{AVQV}=100\ ns$                                  | ICCA2               | -   | 5<br>— | <br>60   |      |
| Standby Current (E=V <sub>IH</sub> )                                                                                                                            | ISB1                | _   | _      | 3.0      | mA   |
| Standby Current (Ē≥V <sub>CC</sub> −0.2 V, V <sub>CC</sub> =2.0 to 5.5 V) (T <sub>A</sub> =25°C)                                                                | ISB2                | _   | 2 –    | 100<br>2 | μΑ   |
| Output Low Voltage (I <sub>OL</sub> = 4.0 mA)                                                                                                                   | VOL                 | _   | _      | 0.4      | V    |
| Output High Voltage (IOH = -1.0 mA)                                                                                                                             | Voн                 | 2.4 |        | _        | V    |

Typical values are referenced to  $T_A = 25^{\circ}C$  and  $V_{CC} = 5.0 \text{ V}$ 

#### CAPACITANCE (f = 1 MHz, T<sub>A</sub> = 25°C, Periodically Sampled Rather Than 100% Tested)

|                                         | Characteristic       | Symbol           | Min | Max | Unit |
|-----------------------------------------|----------------------|------------------|-----|-----|------|
| Input Capacitance (Vin=0 V)             | All Inputs Except DQ | C <sub>in</sub>  | -   | 10  | pF   |
| I/O Capacitance (V <sub>I/O</sub> =0 V) | DQ                   | C <sub>I/O</sub> | -   | 10  | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=-40 to 85°C, Unless Otherwise Noted)

| Input Pulse Levels                              | Output Timing Measurement Reference Levels 0.8 and 2.2 V |
|-------------------------------------------------|----------------------------------------------------------|
| Input Rise/Fall Time                            | Output Load See Figure 1                                 |
| Input Timing Measurement Reference Levels 1.5 V |                                                          |

#### READ CYCLE (See Note 1)

| Parameter                       | Symbol | Alt<br>Symbol   | Min | Max | Unit | Notes |
|---------------------------------|--------|-----------------|-----|-----|------|-------|
| Read Cycle Time                 | tAVAV  | tRC             | 100 | _   | ns   | _     |
| Address Access Time             | †AVQV  | tAA             | -   | 100 | ns   | _     |
| E Access Time                   | tELQV  | tAC             |     | 100 | ns   | _     |
| G Access Time                   | tGLQV  | <sup>t</sup> OE | _   | 50  | ns   | _     |
| Output Hold from Address Change | tAXQX  | tон             | 10  | _   | ns   | _     |
| Chip Enable to Output Low-Z     | tELOX  | tCLZ            | 10  | _   | ns   | 2, 3  |
| Output Enable to Output Low-Z   | tGLOX  | toLZ            | 5   | _   | ns   | 2, 3  |
| Chip Enable to Output High-Z    | tehoz  | tCHZ            | 0   | 50  | ns   | 2, 3  |
| Output Enable to Output High-Z  | tGHQZ  | tOHZ            | 0   | 40  | ns   | 2, 3  |

#### NOTES:

- 1. W is high at all times for read cycles.
- All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 100 mV transition from the previous steady state voltage.
- 3. These parameters are periodically sampled and not 100% tested.





Figure 1. AC Test Load

#### WRITE CYCLE 1 AND 2 (See Note 1)

| Parameter                     | Symbol      | Alt<br>Symbol | Min | Max | Unit | Notes |
|-------------------------------|-------------|---------------|-----|-----|------|-------|
| Write Cycle Time              | tAVAV       | tWC           | 100 | _   | ns   | _     |
| Address Setup Time            | tAVWL/tAVEL | tAS           | 0   | _   | ns   | _     |
| Address Valid to End of Write | tAVWH/tAVEH | tAW           | 95  | _   | ns   | _     |
| Write Pulse Width             | tWLWH       | tWP           | 70  | _   | ns   | 2     |
| Data Valid to End of Write    | tDVWH/tDVEH | tDW           | 40  | _   | ns   |       |
| Data Hold Time                | tWHDX/tEHDX | tDH           | 0   | _   | ns   |       |
| Write Low to Output in High-Z | twLoz       | tWHZ          | 0   | 50  | ns   | 3, 4  |
| Write High to Output Low-Z    | twhox       | tWLZ          | 10  | _   | ns   | 3, 4  |
| Write Recovery Time           | twhax/tehax | twR           | 5   | _   | ns   | 5     |
| Chip Enable to End of Write   | telWH/teleH | tcw           | 90  | _   | ns   |       |

#### NOTES:

- Outputs are in high impedance state if G is high during Write Cycle.
- 2. A write occurs during the overlap (twp) of a low E and a low W. If W goes low prior to E low then outputs will remain in a high impedance state.
- 3. All high-Z and low-Z parameters are considered in a high or low impedance state when the outputs have made a 100 mV transition from the previous steady state voltage.
- These parameters are periodically sampled and not 100% tested.
   twR is measured from the earlier of E or W going high to the end of write cycle.

#### WRITE CYCLE 1 (W CONTROLLED)



#### WRITE CYCLE 2 (E Controlled)



#### DATA RETENTION CHARACTERISTICS ( $T_A = -40 \text{ to } 85^{\circ}\text{C}$ )

| Parameter                                                                                                              | Symbol           | Min    | Тур | Max       | Unit |
|------------------------------------------------------------------------------------------------------------------------|------------------|--------|-----|-----------|------|
| V <sub>CC</sub> for Data Retention (E≥V <sub>CC</sub> -0.2 V)                                                          | VDR              | 2.0    | _   | 5.5       | ٧    |
| Data Retention Current ( $\overline{E} \ge V_{CC} - 0.2 \text{ V}$ ) $V_{CC} = 3.0 \text{ V}$ $V_{CC} = 5.5 \text{ V}$ | ICCDR            | 1 1    | -   | 50<br>100 | μА   |
| Chip Disable to Data Retention Time                                                                                    | <sup>t</sup> CDR | 0      | -   | _         | ns   |
| Operation Recovery Time                                                                                                | t <sub>rec</sub> | tAVAV* | _   | _         | ns   |

<sup>\*</sup>tAVAV = Read Cycle Time

#### **DATA RETENTION MODE**



NOTE: If the  $V_{IH}$  of  $\overline{E}$  is 2.4 V in operation,  $I_{SB1}$  current flows during the period that the  $V_{CC}$  voltage is decreasing from 4.5 V to 2.4 V.

## ORDERING INFORMATION (Order by Full Part Number)



Full Part Number-MCM60256APC10

## 4

# **CMOS Fast Static RAMs**

| MCM1423    | 4K × 4, 40 ns, Equivalent to IMS1423 4-3                                       |
|------------|--------------------------------------------------------------------------------|
| MCM6164,   | $8K \times 8$ , $45/55$ ns, $\overline{E1}$ , $E2$ , and $\overline{G}$ Inputs |
| MCM61L64   | 8K × 8, 45/55 ns, Lower Power 4-8                                              |
| MCM6164C   | 8K × 8, 55/70 ns, -40 to 85°C 4-16                                             |
| MCM6168    | 4K × 4, 45/55/70 ns 4-24                                                       |
| MCM6205-20 | 32K × 9, 20/25 ns, Output Enable 4-29                                          |
| MCM6206    | 32K × 8, 35/45 ns, Output Enable 4-30                                          |
| MCM6206-20 | 32K × 8, 20/25 ns, Output Enable 4-35                                          |
| MCM6207    | 256K × 1, 20/25 ns, Separate Input and Output Pins 4-36                        |
| MCM6208    | 64K × 4, 20/25 ns 4-41                                                         |
| MCM6209    | 64K × 4, 20/25 ns, Output Enable 4-41                                          |
| MCM6226-30 | 128K × 8, 30 ns, Output Enable 4-46                                            |
| MCM6228-25 | 256K × 4, 25 ns, Output Enable 4-47                                            |
| MCM6264    | 8K × 8, 30/35/45/55 ns, Output Enable 4-48                                     |
| MCM6264-25 | 8K × 8, 25 ns, Output Enable 4-53                                              |
| MCM6268    | 4K×4, 25/35/45/55 ns 4-58                                                      |
| MCM6268-20 | 4K × 4, 20 ns 4-63                                                             |
| MCM6269    | 4K × 4, 25/35 ns, Fast Chip Select 4-58                                        |
| MCM6270    | 4K × 4, 20/25/35 ns, Output Enable 4-68                                        |
| MCM6287    | 64K × 1, 25/35 ns, Separate Input and Output Pins 4-73                         |
| MCM6287-15 | 64K × 1, 15 ns, Separate Input and Output Pins 4-81                            |
| MCM6287-20 | 64K × 1, 20 ns, Separate Input and Output Pins 4-81                            |
| MCM6288    | 16K × 4, 25/30/35/45 ns 4-86                                                   |
| MCM6288-15 | 16K × 4, 15 ns 4-91                                                            |
| MCM6288-20 | 16K × 4, 20 ns 4-96                                                            |
| MCM6290    | 16K × 4, 25/30/35/45 ns, Output Enable 4-86                                    |
| MCM6290-15 | 16K × 4, 15 ns, Output Enable 4-91                                             |
| MCM6290-20 | 16K × 4. 20 ns. Output Enable                                                  |

### **CMOS Static RAMs**

(+5 V, 0 to 70°C unless otherwise noted)

| Organization | Part Numbe                 | er                          | Access Time<br>(ns max) | Pins     |
|--------------|----------------------------|-----------------------------|-------------------------|----------|
| 4K×4         | MCM1423P45<br>IMS1423P-45  | ( . e                       | 40<br>40                | 20<br>20 |
|              | MCM6168P45                 | -1010                       | 00 AL                   | 20       |
|              | MCM6168P55                 | <sup>6</sup> O <sub>6</sub> | 55                      | 20       |
|              | MCM6168P70                 | A                           | © <sup>™</sup> 70       | 20       |
|              | MCM6268P20                 |                             | 20                      | 20       |
|              | MCM6268P25                 |                             | 25                      | 20       |
|              | MCM6268P35                 |                             | 35                      | 20       |
|              | MCM6268P45                 |                             | 45                      | 20       |
|              | MCM6268P55                 |                             | 55                      | 20       |
|              | MCM6269P25                 | (1)                         | 25                      | 20       |
|              | MCM6269P35                 | (1)                         | 35                      | 20       |
|              | MCM6270P20                 |                             | 20                      | 22       |
|              | MCM6270P25                 |                             | 25                      | 22       |
|              | MCM6270P35                 |                             | 35                      | 22       |
|              | MCM6270J20                 |                             | 20                      | 24       |
|              | MCM6270J25                 |                             | 25                      | 24       |
|              | MCM6270J35                 |                             | 35                      | 24       |
| 8K×8         | MCM6164C45                 |                             | 45                      | 28       |
|              | MCM6164C55                 |                             | 55                      | 28       |
|              | MCM61L64C45                |                             | 45                      | 28       |
|              | MCM61L64C55                |                             | 55                      | 28       |
|              | MCM6164CC55                | (2)                         | 55                      | 28       |
|              | MCM6164CC70                | (2)                         | 70                      | 28       |
|              | MCM6264P25*                |                             | 25                      | 28       |
|              | MCM6264P30                 |                             | 30                      | 28       |
|              | MCM6264P35                 |                             | 35                      | 28       |
|              | MCM6264P45                 |                             | 45                      | 28       |
|              | MCM6264P55                 |                             | 55                      | 28       |
|              | MCM6264J25*                |                             | . 25 .                  | 28       |
|              | MCM6264J30<br>MCM6264J35   |                             | 30<br>35                | 28<br>28 |
|              | MCM6264J45                 |                             | 35<br>35                | 28       |
|              | MCM6264J55                 |                             | 55                      | 28       |
| 16K×4        | MCM6288P15*                |                             | 15                      | 22       |
| IONAT        | MCM6288P20*                |                             | 20                      | 22       |
|              | MCM6288P25                 |                             | 25                      | 22       |
|              | MCM6288P30                 |                             | 30                      | 22       |
|              | MCM6288P35                 |                             | 35                      | 22       |
|              | MCM6288P45                 |                             | 45                      | 22       |
|              | MCM6290P15*                | (3)                         | 15                      | 24       |
|              | MCM6290P20*                | (3)                         | 20                      | 24       |
|              | MCM6290P25                 | (3)                         | 25                      | 24       |
|              | MCM6290P30                 | (3)                         | 30                      | 24       |
|              | MCM6290P35                 | (3)<br>(3)                  | 35<br>45                | 24       |
|              | MCM6290P45                 | (3)                         | 45                      | 24       |
|              | MCM6290J15*<br>MCM6290J20* | (3)                         | 15                      | 24       |
|              | MCM6290J20*<br>MCM6290J25  | (3)                         | 20<br>25                | 24<br>24 |
|              | MCM6290J30                 | (3)                         | 30                      | 24       |
| ,            | MCM6290J35                 | (3)                         | 35                      | 24       |
|              | MCM6290J45                 | (3)                         | 45                      | 24       |

| Organization | Part Number                | Access Time<br>(ns max) | Pins     |
|--------------|----------------------------|-------------------------|----------|
| 64K×1        | MCM6287P15                 | 15                      | 22       |
|              | MCM6287P20                 | 20                      | 22       |
| 1            | MCM6287P25                 | 25                      | 22       |
|              | MCM6287P35                 | 35                      | 22       |
|              | MCM6287J15                 | 15                      | 24       |
|              | MCM6287J20                 | 20                      | 24       |
|              | MCM6287J25                 | 25                      | 24       |
|              | MCM6287J35                 | 35                      | 24       |
| 32K×8        | MCM6206P20*                | 20                      | 28       |
|              | MCM6206P25*                | 25                      | 28       |
|              | MCM6206P35*                | 35                      | 28       |
| ļ            | MCM6206P45*                | 45                      | 28       |
|              | MCM6206J20*                | 20                      | 28       |
|              | MCM6206J25*                | 25                      | 28       |
|              | MCM6206J35*                | 35                      | 28       |
|              | MCM6206J45*                | 45                      | 28       |
| 32K×9        | MCM6205P20*                | 20                      | 32       |
|              | MCM6205P25*                | 25                      | 32       |
| ł            | MCM6205J20*                | 20                      | 32       |
|              | MCM6205J25*                | 25                      | 32       |
| 64K×4        | MCM6208P20*                | 20                      | 24       |
| 1            | MCM6208P25*                | 25                      | 24       |
|              | MCM6208J20*                | 20                      | 24       |
| 1            | MCM6208J25*                | 25                      | 24       |
|              | MCM6209P20*                | 20                      | 28       |
|              | MCM6209P25*                | 25                      | 28       |
| (            | MCM6209J20*                | 20                      | 28       |
| 1            | MCM6209J25*                | 25                      | 28       |
| 256K×1       | MCM6207P20*                | 20                      | 24       |
|              | MCM6207P25*                | 25                      | 24       |
| 1            | MCM6207J20*                | 20                      | 24       |
| 1            | MCM6207J25*                | 25                      | 24       |
| 128K×8       | MCM6226P30*                | 30                      | 32       |
| 1201. ^ 0    | MCM6226J30*                | 30                      | 32       |
| 256K×4       | MCM6228P25*                | 25                      | <u> </u> |
| 200K×4       | MCM6228P25*<br>MCM6228J25* | 25<br>25                | 28       |
|              | IVICIVIOZZOJZO"            |                         |          |

<sup>\*</sup>To be introduced
(1) Fast chip select version
(2) Industrial temperature range, -40 to 85°C
(3) Output enable version

# 4K×4 Bit Static Random Access Memory

The MCM1423 is a 16,384-bit static random access memory organized as 4096 words of 4 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption, provides greater reliability, and provides protection against soft errors caused by alpha particles. Fast access time makes this device suitable for cache and other sub-50 ns applications, especially those requiring just a little faster address access time (40 ns).

The chip enable (Ē) pin is not a clock. In less than a cycle time after Ē goes high, the part enters a low-power standby mode, remaining in that state until Ē goes low again. This feature reduces system power requirements without degrading access performance

The MCM1423 is available in a 300 mil, 20 pin plastic dual in-line package with the JEDEC standard pinout.

- Single 5 V Supply, ± 10%
- 4K×4 Bit Organization
- Fully Static—No Clock or Timing Strobes Necessary
- Protects Against Soft Errors Caused by Alpha Particle
- Fast Access Time (Maximum):

Address Chip Enable 40 ns 45 ns

Low Power Operation: 80 mA Max (Active)
 20 mA Max (Standby—TTLL)

2 mA Max (Standby—Full Rail)

#### BLOCK DIAGRA (LSB) A5 VCC ΔΛ **VSS** MEMORY MATRIX ROW A2 128 ROWS × DECODER 128 COLUMNS Δ3 A6 (MSB) กกก COLUMN UO COLUMN DECODER 001 INPIIT DATA 002 CONTROL 003

### MCM1423\*



|   | PIN               | ASSIGN | IME | NT                |
|---|-------------------|--------|-----|-------------------|
| 4 | A4 [              | 1 •    | 20  | l v <sub>cc</sub> |
|   | A5 [              | 2      | 19  | A3                |
|   | A6 [              | 3      | 18  | A2                |
|   | A7 [              | 4      | 17  | A1                |
|   | A8 [              | 5      | 16  | AO                |
|   | A9 [              | 6      | 15  | DQO               |
| 2 | ₩ A10 [           | 7      | 14  | DQ1               |
|   | A11 d             | 8      | 13  | DQ2               |
|   | Ēď                | 9      | 12  | DQ3               |
| , | v <sub>ss</sub> [ | 10     | 11  | W                 |
|   | L                 |        |     |                   |

| PIN NAMES             |  |   |  |   |  |   |  |   |   |                 |
|-----------------------|--|---|--|---|--|---|--|---|---|-----------------|
| A0-A11                |  |   |  |   |  |   |  |   |   | .Address Input  |
|                       |  |   |  |   |  |   |  |   |   | . Write Enable  |
|                       |  |   |  |   |  |   |  |   |   | Chip Enable     |
| DQ0-DQ3               |  |   |  |   |  |   |  | D | a | ta Input/Output |
|                       |  |   |  |   |  |   |  |   |   | / Power Supply  |
| V <sub>SS</sub> · · · |  | • |  | • |  | • |  |   |   | Ground          |

<sup>\*</sup>This device may also be ordered as IMS1423P-45.

#### TRUTH TABLE

| Ē | Ē ₩ Mode |              | Supply Current | I/O Pin |
|---|----------|--------------|----------------|---------|
| Н | Х        | Not Selected | ISB            | High-Z  |
| L | Н        | Read         | lcc            | Dout    |
| L | L        | Write        | lcc            | Din     |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                         | Value                        | Unit |
|------------------------------------------------|------------------------------|------|
| Power Supply Voltage (V <sub>CC</sub> )        | -0.5 to +7.0                 | >    |
| Voltage Relative to VSS for Any Pin Except VCC | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                       | ± 20                         | mA   |
| Power Dissipation                              | , 1.0                        | W    |
| Operating Temperature                          | 0 to +70                     | °C   |
| Storage Temperature                            | - 55 to + 125                | °C   |
| Temperature Under Bias                         | - 10 to +85                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                           | Symbol | Min   | Тур | Max                     | Unit |
|-------------------------------------|--------|-------|-----|-------------------------|------|
| Supply Voltage (Operating Range)    | Vcc    | 4.5   | 5.0 | 5.5                     | V    |
| Input High Voltage (See note below) | VIH    | 2.0   | _   | V <sub>CC</sub> + 0.3 V | ٧    |
| Input Low Voltage (See note below)  | VIL    | -0.3* | _   | 0.8                     | V    |

<sup>\*</sup> $V_{IL}$  (min) = -0.3 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

NOTE: Address rise and fall times while the chip is selected are 50 ns maximum.

#### **DC CHARACTERISTICS**

| Parameter                                                                                                      | Symbol           | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------------------------------------------|------------------|-----|-----|-----|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to 5.5 V)                                               | քլը              | _   | _   | 1.0 | μΑ   |
| Output Leakage Current ( $\overline{E} = V_{IH}$ or $\overline{W} = V_{IL}$ ; $V_{out} = 0$ to $V_{CC}$ )**    | lOL              | _   | _   | 2.0 | μΑ   |
| Power Supply Current ( $\overline{E} = V_{JL}$ ; $V_{in} = V_{JL}$ or $V_{IH}$ , $I_{out} = 0$ mA)**           | lcc              | _   | _   | 80  | mA   |
| Standby Current (E = V <sub>IH</sub> )                                                                         | ISB1             | _   | _   | 20  | mA   |
| Standby Current ( $\overline{E} \ge V_{CC} - 0.2 \text{ V}$ ) (0.2 $V \ge V_{in} \ge V_{CC} - 0.2 \text{ V}$ ) | I <sub>SB2</sub> | _   | -   | 2   | mA   |
| Output Low Voltage (IOL = 8.0 mA)                                                                              | VOL              | _   |     | 0.4 | V    |
| Output High Voltage (I <sub>OH</sub> = -4.0 mA)                                                                | Уон              | 2.4 | _   | _   | V    |

<sup>\*\*</sup>Input levels less than -0.3 V or greater than V<sub>CC</sub>+0.3 V will cause I/O and power supply currents to exceed maximum rating.

#### **CAPACITANCE** (f = 1.0 MHz, $T_A = 25$ °C, periodically sampled rather than 100% tested)

|                   | Characteristic      | Symbol           | Min | Тур    | Max    | Unit |
|-------------------|---------------------|------------------|-----|--------|--------|------|
| Input Capacitance | All Inputs Except E | C <sub>in</sub>  | -   | 3<br>5 | 5<br>7 | pF   |
| I/O Capacitance   |                     | C <sub>I/O</sub> | _   | 5      | 7      | pF   |



### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(VCC = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

Input Timing Measurement Reference Level . . . . . 1.5 V Input Pulse Levels . . . . . . 0 to 3.0 V Input Rise/Fall Time . . . . . . . . . 5 ns

Output Timing Mesurement Reference Level . . . . . . 1.5 V Output Load . . . . . . . . . . . . See Figure 1A

READ CYCLE 1 (E=VIL)

| Parameter                       | Syn               | nbol      | MCM1 | 423P45 | Unit |
|---------------------------------|-------------------|-----------|------|--------|------|
| rarameter                       |                   | Alternate | Min  | Max    | Unit |
| Read Cycle Time                 | t <sub>AVAV</sub> | tRC       | 40   | _      | ns   |
| Address Access Time             | tAVQV             | tAA       | _    | 40     | ns   |
| Output Hold from Address Change | tAXQX             | tОН       | 5    | _      | ns   |



#### READ CYCLE 2 (E is Clocked)

| Parameter                       | Syr               | Symbol    |     | MCM1423P45 |      | Notes |
|---------------------------------|-------------------|-----------|-----|------------|------|-------|
| Parameter                       | Standard          | Alternate | Min | Max        | Unit | Notes |
| Read Cycle Time                 | t <sub>AVAV</sub> | tRC       | 40  |            | ns   |       |
| Address Access Time             | <sup>t</sup> AVQV | tAA       | _   | 40         | ns   |       |
| E Access Time                   | tELQV             | tACS      | _   | 45         | ns   |       |
| E Low to Output Active          | tELQX             | tLZ       | 5   | _          | ns   | 1     |
| E High to Output High-Z         | tEHOZ             | tHZ       | 0   | 20         | ns   | 1     |
| Output Hold from Address Change | tAXQX             | tон       | 3   |            | ns   |       |
| Power Up Time                   | tELICCH           | tPU       | 0   | _          | ns   |       |
| Power Down Time                 | tEHICCL           | tPD       |     | 45         | ns   |       |

#### NOTE:

<sup>1.</sup> Measured with ac load of Figure 1B. Parameter is sampled and not 100% tested. Transition measured ±500 mV from steady-state voltage.



MOTOROLA MEMORY DATA

#### WRITE CYCLE 1 (W Controlled) (See Note 1)

|                               | Syn      | Symbol    |     |     |      | <b>.</b> |
|-------------------------------|----------|-----------|-----|-----|------|----------|
| Parameter                     | Standard | Alternate | Min | Max | Unit | Notes    |
| Write Cycle Time              | tAVAV    | twc       | 40  | _   | ns   |          |
| Address Setup Time            | †AVWL    | tAS       | 0   | _   | ns   |          |
| Address Valid to End of Write | tAVWH    | tAW       | 35  | _   | ns   |          |
| Write Pulse Width             | tWLWH    | tWP       | 35  | _   | ns   |          |
| Data Valid to End of Write    | tDVWH    | tDW       | 15  | _   | ns   |          |
| Data Hold Time                | tWHDX    | tDH       | 5   | _   | ns   |          |
| Write Low to Output High-Z    | tWLQZ    | twz       | 0   | 20  | ns   | 2, 3     |
| Write High to Output Active   | twhax    | tow       | 6   | _   | ns   | 2, 3     |
| Write Recovery Time           | twhax    | twr       | 5   | _   | ns   |          |
| E Low to End of Write         | tELWH    | tcw       | 35  | _   | ns   |          |

#### NOTES:

- 1. A Write occurs during the overlap of a low  $\overline{W}$  and a low  $\overline{E}$ .
- Measured with the ac load of Figure 1B. Parameter is sampled and not 100% tested. Transition measured ±500 mV from steady-state voltage.
- 3. When the outputs are active, data of opposite logic level to an output must not be applied.



#### WRITE CYCLE 2 (E Controlled) (See Note 1)

| Parameter                     | Syr   | nbol      | MCM1 | 423P45 | Unit |
|-------------------------------|-------|-----------|------|--------|------|
| raidiletei                    |       | Alternate | Min  | Max    | Unit |
| Write Cycle Time              | tAVAV | twc       | 40   | _      | ns   |
| Address Setup Time            | tAVEL | tAS       | 0    | _      | ns   |
| Address Valid to End of Write | tAVEH | tAW       | 35   | _      | ns   |
| Write Pulse Width             | tELEH | tEW       | 35   | _      | ns   |
| Data Valid to End of Write    | †DVEH | tDW       | 15   | _      | ns   |
| Data Hold Time                | tEHDX | tDH       | 5    | _      | ns   |
| Write Recovery Time           | tEHAX | tWR       | 5    | _      | ns   |
| Write Low to End of Write     | tWLEH | tWP       | 35   | _      | ns   |

#### NOTE:

1. If  $\overline{E}$  goes low coincident with or after  $\overline{W}$  low, and  $\overline{E}$  goes high before or coincident with  $\overline{W}$  high, the I/O will remain in a high impedance condition.



#### TIMING PARAMETER ABBREVIATIONS

signal name from which interval is defined transition direction for first signal signal name to which interval is defined transition direction for second signal

The transition definitions used in this data sheet are:

- H = transition to high
- L = transition to low
- V = transition to valid
- X = transition to invalid or don't care
- Z = transition to off (high impedance)

#### TIMING LIMITS

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

## ORDERING INFORMATION (Order by Full Part Number)



Full Part Number — MCM1423P45
NOTE: This device may also be ordered as IMS1423P-45.

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# 8K×8 Bit Fast Static Random Access Memory

The MCM6164/MCM61L64 is a 65,536 bit static random access memory organized as 8192 words of 8 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides greater reliability.

The chip enable pins (E1 and E2) are not clocks. Either pin, when asserted false, causes the part to enter a low power standby mode. The part will remain in standby mode until both pins are asserted true again. The availability of active high and active low chip enable pins provides more system design flexibility than single chip enable devices.

The MCM6164/MCM61L64 is available in a 600 mil, 28 pin ceramic dual-in-line package, with JEDEC standard pinout.

- Single 5 V Supply, ±10%
- 8K × 8 Organization
- Fully Static No Clock or Timing Strobes Necessary
- Fast Access Time 45, 55 ns (Maximum)
- Low Power Dissipation 495, 440 mW (Maximum, Active)
- Low Power/Data Retention Version (MCM61L64)
- Fully TTL Compatible
- Three State Data Outputs
- ◆ Also Available in Industrial Temperature Range (-40 to 85°C) as MCM6164C

#### **BLOCK DIAGRAM**



## MCM6164 MCM61L64



| PIN               | PIN ASSIGNMENT |    |                 |  |  |  |  |  |  |
|-------------------|----------------|----|-----------------|--|--|--|--|--|--|
| NC [              | 1 •            | 28 | v <sub>cc</sub> |  |  |  |  |  |  |
| A12 [             | 2              | 27 | J₩              |  |  |  |  |  |  |
| A7 [              | 3              | 26 | ] E2            |  |  |  |  |  |  |
| A6 [              | 4              | 25 | 3AE             |  |  |  |  |  |  |
| A5 🛭              | 5              | 24 | ] A9            |  |  |  |  |  |  |
| A4 [              | 6              | 23 | 1A11            |  |  |  |  |  |  |
| A3 [              | 7              | 22 | þē              |  |  |  |  |  |  |
| A2 [              | 8.             | 21 | 1A10            |  |  |  |  |  |  |
| A1 [              | 9              | 20 | ) ET            |  |  |  |  |  |  |
| A0 [              | 10             | 19 | D027            |  |  |  |  |  |  |
| DQ0 <b>[</b>      | 11             | 18 | D06             |  |  |  |  |  |  |
| DQ1 <b>C</b>      | 12             | 17 | DQ5             |  |  |  |  |  |  |
| DQ2 <b>[</b>      | 13             | 16 | DQ4             |  |  |  |  |  |  |
| v <sub>SS</sub> C | 14             | 15 | 003             |  |  |  |  |  |  |

| PIN NAMES                         | _ |
|-----------------------------------|---|
| A0-A12 Address                    | ; |
| W Write Enable                    | • |
| E1, E2 Chip Enable                |   |
| G Output Enable                   |   |
| DQ0-DQ7 Data Input/Output         |   |
| V <sub>CC</sub> +5 V Power Supply |   |
| VSS Ground                        |   |
| NC No Connection                  | ı |

#### **TRUTH TABLE**

| Ē1 | E2 | G | W | Mode            | Supply Current  | I/O Pin          |
|----|----|---|---|-----------------|-----------------|------------------|
| Н  | ×  | × | X | Not Selected    | I <sub>SB</sub> | High Z           |
| X  | L  | X | X | Not Selected    | ISB             | High Z           |
| L  | н  | н | Н | Output Disabled | Icc             | High Z           |
| L  | Н  | L | Н | Read            | <sup>l</sup> cc | D <sub>out</sub> |
| L  | Н  | x | L | Write           | ¹cc             | D <sub>in</sub>  |

X = don't care

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| oltage Relative to V <sub>SS</sub> for Any in Except V <sub>CC</sub> utput Current (per I/O) ower Dissipation (T <sub>A</sub> = 25°C) emperature Under Bias | Symbol                             | Value                        | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                                                                                                                                        | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC                                                                                                           | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                                                                                                                                    | l <sub>out</sub>                   | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)                                                                                                                   | PD                                 | 1.0                          | w    |
| Temperature Under Bias                                                                                                                                      | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                                                                                                                                       | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                                                                                                                                         | T <sub>stg</sub>                   | -65 to +150                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(VCC=5.0 V ±10%, TA=0 to 70°C, Unless Otherwise Noted)

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | VIH    | 2.2   | -   | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage                        | VIL    | -0.3* | -   | 0.8                  | ٧    |

<sup>\*</sup>V<sub>IL</sub> (min) = -0.3 V dc, V<sub>IL</sub> (min) = -3.0 V (pulse width  $\leq 20$  ns)

#### **DC CHARACTERISTICS**

| Characteristic                                                                                                                                | Symbol               | Min | Тур      | Max       | Unit     |
|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|----------|-----------|----------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                                                              | l <sub>ikg(i)</sub>  |     | < 0.01   | ±1.0      | μΑ       |
| Output Leakage Current ( $\overline{E1} = V_{IH}$ , $E2 = V_{IL}$ , or $\overline{G} = V_{IH}$ , $V_{out} = 0$ to $V_{CC}$ )                  | l <sub>lkg</sub> (O) | _   | < 0.01   | ±1.0      | μΑ       |
| Power Supply Current t <sub>AVAV</sub> = 45 ns (E1 = V <sub>IL</sub> , E2 = V <sub>IH</sub> , I <sub>out</sub> = 0) t <sub>AVAV</sub> = 55 ns |                      | _   | 50<br>40 | 90<br>80  | mA       |
| Standby Current (E1 = V <sub>IH</sub> or E2 = V <sub>IL</sub> )                                                                               | ISB1                 | _   | 1.3      | 3.0       | mA       |
| Standby Current (E1 ≥ V <sub>CC</sub> − 0.2 V or E2 ≤ 0.2 V)   MCM6164<br>  MCM61L64                                                          | ISB2                 | _   | _<br>5   | 1.0<br>50 | mA<br>μA |
| Output Low Voltage (IOL = 8.0 mA)                                                                                                             | VOL                  | _   | 0.15     | 0.4       | ٧        |
| Output High Voltage (IOH = -4.0 mA)                                                                                                           | Voн                  | 2.4 | 3.0      |           | ٧        |

Typical values are referenced to  $T_A = 25^{\circ}C$  and  $V_{CC} = 5.0 \text{ V}$ 

#### CAPACITANCE (f = 1.0 MHz, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Character                | istic                | Symbol | Max | Unit |
|--------------------------|----------------------|--------|-----|------|
| Input Capacitance        | All Inputs Except DQ | Cin    | 6   | pF   |
| Input/Output Capacitance | DQ                   | CI/O   | 8   | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

 $(V_{CC} = 5 V \pm 10\%, T_A = 0 \text{ to } +70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 0.8 V and 2.0 V |
|------------------------------------------------|-----------------------------------------------------------|
| Input Pulse Levels                             | Output LoadFigure 1                                       |
| Input Rise/Fall Time                           |                                                           |

#### **READ CYCLE** (See Note 1)

| Characteristic                  | Symbol         | Alt             |     | 6164-45<br>1L64-45 |     | 6164-55<br>1L64-55 | Unit                    | Notes |
|---------------------------------|----------------|-----------------|-----|--------------------|-----|--------------------|-------------------------|-------|
|                                 |                | Symbol          | Min | Max                | Min | Max                | ns ns ns ns ns ns ns ns |       |
| Read Cycle Time                 | tAVAV          | tRC             | 45  |                    | 55  | _                  | ns                      | _     |
| Address Cycle Time              | tAVQV          | tAA             | _   | 45                 | _   | 55                 | ns                      | _     |
| E1 Access Time                  | tE1LQV         | tAC1            | -   | 45                 | _   | 55                 | ns                      | _     |
| E2 Access Time                  | tE2HQV         | tAC2            | _   | 45                 | _   | 55                 | ns                      |       |
| G Access Time                   | tGLQV          | <sup>t</sup> OE | -   | 20                 | -   | 25                 | ns                      |       |
| Output Hold from Address Change | tAXQX          | tОН             | 5   | _                  | 5   | _                  | ns                      | _     |
| Chip Enable to Output Low-Z     | tE1LQX, tE2HQX | tCLZ            | 5   | _                  | 5   |                    | ns                      | 2, 3  |
| Output Enable to Output Low-Z   | tGLOX          | ţOLZ            | 0   | _                  | 0   | _                  | ns                      | 2, 3  |
| Chip Enable to Output High-Z    | te1HQZ, te2LQZ | tCHZ            | 0   | 20                 | 0   | 20                 | ns                      | 2, 3  |
| Output Enable to Output High-Z  | tGHOZ          | tOHZ            | 0   | 20                 | 0   | 20                 | ns                      | 2, 3  |

#### NOTES:

- 1. W is high at all times for read cycles.
- All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.
- 3. Periodically sampled rather than 100% tested.



#### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.



Figure 1. Test Load

MCM6164 • MCM61L64

#### WRITE CYCLE 1 (W CONTROLLED) (See Note 1)

| Characteristic                | Symbol Alt<br>Symbo | ) MICINIOITO |     |     |     |     | Unit | Notes |
|-------------------------------|---------------------|--------------|-----|-----|-----|-----|------|-------|
|                               |                     | Symbol       | Min | Max | Min | Max | ]    |       |
| Write Cycle Time              | t <sub>AVAV</sub>   | twc          | 45  | _   | 55  | _   | ns   | -     |
| Address Setup Time            | †AVWL               | tAS          | 0   | _   | 0   | _   | ns   | -     |
| Address Valid to End of Write | tAVWH               | tAW          | 40  | -   | 50  | l – | ns   | _     |
| Write Pulse Width             | tWLWH               | tWP          | 25  | -   | 30  | _   | ns   | 2     |
| Data Valid to End of Write    | †DVWH               | tDW          | 20  | _   | 25  | _   | ns   | -     |
| Data Hold Time                | twhox               | tDH          | 0   | -   | 0   | -   | ns   | 3     |
| Write Low to Output in High-Z | tWLQZ               | tWHZ         | 0   | 20  | 0   | 20  | ns   | 4, 5  |
| Write High to Output Low-Z    | twhox               | tow          | 5   | _   | 5   | -   | ns   | 4, 5  |
| Write Recovery Time           | twhax               | twr          | 0   | _   | 0   | _   | ns   | _     |

#### NOTES:

- 1. A write cycle starts at the latest transition of a low E1, low W or high E2. A write cycle ends at the earliest transition of a high E1, high W or low E2.
- 2. If  $\overline{W}$  goes low coincident with or prior to  $\overline{E1}$  low or E2 high then the outputs will remain in a high impedance state.
- 3. During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.
- All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the
  previous steady state voltage.
- 5. Periodically sampled rather than 100% tested.



# TYPICAL CHARACTERISTICS



Figure 2. Access Time Versus Address Input Levels

#### WRITE CYCLE 2 (ENABLE CONTROLLED) (See Notes 1 and 2)

| Characteristic                | Symbol Alt Symbol  | MCM6164-45<br>MCM61L64-45 |     | MCM6164-55<br>MCM61L64-55 |     | Unit | Notes |   |
|-------------------------------|--------------------|---------------------------|-----|---------------------------|-----|------|-------|---|
|                               |                    | Symbol                    | Min | Max                       | Min | Max  |       | 1 |
| Write Cycle Time              | †AVAV              | twc                       | 45  | _                         | 55  | _    | ns    | _ |
| Address Setup Time            | tAVE1L             | tAS                       | 0   | _                         | 0   | _    | ns    | _ |
| Address Valid to End of Write | tAVE1H             | tAW                       | 40  | _                         | 50  | _    | ns    | _ |
| Chip Enable to End of Write   | tE1LE1H            | tcw                       | 40  | _                         | 50  |      | ns    | 3 |
| Data Valid to End of Write    | <sup>t</sup> DVE1H | tDW                       | 20  | _                         | 25  |      | ns    | _ |
| Data Hold Time                | tE1HDX             | tDH                       | 0   | _                         | 0   |      | ns    | 4 |
| Write Recovery Time           | tE1HAX             | twr                       | 0   | _                         | 0   | l –  | ns    | _ |

#### NOTES:

- 1. A write cycle starts at the latest transition of a low E1, low W or high E2. A write cycle ends at the earliest transition of a high E1, high W or low E2.
- 2. Et and E2 timings are identical when E2 signals are inverted.

  3. If W goes low coincident with or prior to E1 low or E2 high then the outputs will remain in a high impedance state.
- 4. During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.



#### LOW VCC DATA RETENTION CHARACTERISTICS (TA = 0 to +70°C) (MCM61L64 Only)

| Characteristic                                                                                                                                                          | Symbol           | Min    | Тур | Max | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------|-----|-----|------|
| $V_{CC}$ for Data Retention<br>( $\overline{E1} \ge V_{CC} - 0.2 \text{ V or } E2 \le 0.2 \text{ V, } V_{in} \ge V_{CC} - 0.2 \text{ V or } V_{in} \le 0.2 \text{ V}$ ) | V <sub>DR</sub>  | 2.0    | 1.0 | 7.0 | ٧    |
| Data Retention Current<br>(V <sub>CC</sub> =3.0 V, <del>E</del> 1≥2.8 V or E2≤0.2 V, V <sub>in</sub> ≥2.8 V or V <sub>in</sub> ≤0.2 V)                                  | ICCDR            | -      | 10  | 30  | μА   |
| Chip Disable to Data Retention Time (see waveform below)                                                                                                                | tCDR             | 0      | -   |     | ns   |
| Operation Recovery Time (see waveform below)                                                                                                                            | t <sub>rec</sub> | tAVAV* |     |     | ns   |

<sup>\*</sup>t<sub>AVAV</sub> = Read Cycle Time



## TYPICAL CHARACTERISTICS (Continued)



Figure 3. Standby Current Versus Temperature



Figure 4. Standby Current Versus Supply Voltage



Figure 5. Standby Current Versus Temperature



Figure 6. Standby Current Versus Supply Voltage



Figure 7. Supply Current Versus Temperature



Figure 8. Supply Current Versus Supply Voltage

## TYPICAL CHARACTERISTICS (Continued)



Figure 9. Supply Current Versus Frequency

Figure 10. Supply Current Versus Cycle Time





Figure 11. Access Time Versus Temperature

Figure 12. Access Time Versus Supply Voltage





Figure 13. Access Time Versus Temperature

Figure 14. Access Time Versus Supply Voltage

# ORDERING INFORMATION (Order by Full Part Number)



# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

## Advance Information

# 8K×8 Bit Fast Static Random Access Memory

Industrial Temperature Range: -40 to 85°C

The MCM6164C is a 65,536 bit static random access memory organized as 8192 words of 8 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides greater reliability. With its operating temperature range of  $-40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  and hermetic package, the MCM6164C is ideally suited for harsh industrial type environments.

The chip enable pins ( $\overline{\text{E1}}$  and E2) are not clocks. Either pin, when asserted false, causes the part to enter a low power standby mode. The part will remain in standby mode until both pins are asserted true again. The availability of active high and active low chip enable pins provides more system design flexibility than single chip enable devices.

The MCM6164C is available in a 600 mil, 28 pin ceramic dual-in-line package with the JEDEC standard pinout.

- Single 5 V Supply, ±10%
- 8K×8 Organization
- Fully Static—No Clock or Timing Strobes Necessary
- Fast Access Time -- 55 or 70 ns (Maximum)
- Low Power Dissipation—440 or 385 mW (Maximum, Active)
- Fully TTL Compatible
- Three State Data Outputs
- Also Available in Commercial Temperature Range (0 to 70°C) as MCM6164/MCM61L64

#### **BLOCK DIAGRAM**



### MCM6164C





| PIN NAMES                                                              |  |  |  |  |  |  |
|------------------------------------------------------------------------|--|--|--|--|--|--|
| A0-A12                                                                 |  |  |  |  |  |  |
| VCC + 5 V Power Supply           VSS Ground           NC No Connection |  |  |  |  |  |  |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

#### TRUTH TABLE

| Ē1 | E2 | G | W | Mode            | Supply Current | I/O Pin          |
|----|----|---|---|-----------------|----------------|------------------|
| н  | X  | X | X | Not Selected    | ISB            | High Z           |
| х  | L  | X | х | Not Selected    | ISB            | High Z           |
| L  | Н  | н | Н | Output Disabled | lcc            | High Z           |
| L  | н  | L | Н | Read            | lcc            | D <sub>out</sub> |
| L  | Н  | х | L | Write           | ¹cc            | Din              |

X = don't care

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                                                    | Symbol                             | Value                        | Unit |  |
|---------------------------------------------------------------------------|------------------------------------|------------------------------|------|--|
| Power Supply Voltage                                                      | Vcc                                | -0.5 to +7.0                 | ٧    |  |
| Voltage Relative to V <sub>SS</sub> for Any<br>Pin Except V <sub>CC</sub> | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |  |
| Output Current (per I/O)                                                  | lout                               | ± 20                         | mA   |  |
| Power Dissipation (T <sub>A</sub> = 25°C)                                 | PD                                 | 1.0                          | W    |  |
| Temperature Under Bias                                                    | T <sub>bias</sub>                  | - 10 to +85                  | °C   |  |
| Operating Temperature                                                     | TA                                 | -40 to +85                   | °C   |  |
| Storage Temperature                                                       | T <sub>stg</sub>                   | 65 to + 150                  | °C   |  |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>= -40 to 85°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | VIH    | 2.2   | _   | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.3* | _   | 0.8                  | V    |

 $V_{IL}$  (min) = -0.3 V dc,  $V_{IL}$  (min) = -3.0 V (pulse width  $\leq$ 20 ns)

#### DC CHARACTERISTICS

| Characteristic                                                                                                      |                                                          | Symbol  | Min | Тур      | Max      | Unit |
|---------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------|-----|----------|----------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                                    |                                                          | likg(I) |     | < 0.01   | ±2.0     | μА   |
| Output Leakage Current ( $\overline{E1} = V_{IH}$ , $E2 = V_{IL}$ , or $\overline{G} = V_{IH}$ , $V_{out} = V_{IH}$ | =0 to V <sub>CC</sub> )                                  | lkg(0)  |     | < 0.01   | ±2.0     | μА   |
| Power Supply Current<br>(E1 = V <sub>IL</sub> , E2 = V <sub>IH</sub> , l <sub>out</sub> = 0)                        | $t_{AVAV} = 55 \text{ ns}$<br>$t_{AVAV} = 70 \text{ ns}$ | lcc     | _   | 40<br>35 | 80<br>70 | mA   |
| Standby Current (E1 = V <sub>IH</sub> or E2 = V <sub>IL</sub> )                                                     |                                                          | ISB1    |     | 1.3      | 3.0      | mA   |
| Standby Current (E1≥V <sub>CC</sub> -0.2 V or E2≤0.2 V)                                                             |                                                          | ISB2    | _   | 0.005    | 1.0      | mA   |
| Output Low Voltage (IOL = 8.0 mA)                                                                                   |                                                          | VOL     | _   | 0.15     | 0.4      | V    |
| Output High Voltage (IOH = -4.0 mA)                                                                                 |                                                          | VOH     | 2.4 | 3.0      | _        | ٧    |

Typical values are referenced to  $T_{\mbox{\scriptsize A}}\!=\!25^{\mbox{\scriptsize o}}\mbox{\scriptsize C}$  and  $\mbox{\scriptsize V}_{\mbox{\scriptsize CC}}\!=\!5.0~\mbox{\scriptsize V}$ 

#### CAPACITANCE (f = 1.0 MHz, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic           |                      |                  | Max | Unit |
|--------------------------|----------------------|------------------|-----|------|
| Input Capacitance        | All Inputs Except DQ | C <sub>in</sub>  | 6   | pF   |
| Input/Output Capacitance | DQ                   | C <sub>I/O</sub> | 8   | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

 $(V_{CC} = 5 \text{ V} \pm 10\%, T_A = -40 \text{ to } +85^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V            |
|-----------------------------------------------------------|
| Input Pulse Levels                                        |
| Input Rise/Fall Time                                      |
| Output Timing Measurement Reference Level 0.8 V and 2.0 V |
| Output Load                                               |



Figure 1. Test Load

#### READ CYCLE (See Note 1)

|                                 |                    | Alt             | MCM6164CC55 |     | MCM6164CC70 |     |       |
|---------------------------------|--------------------|-----------------|-------------|-----|-------------|-----|-------|
| Parameter                       | Symbol             | Symbol          | Min         | Max | Min         | Max | Notes |
| Read Cycle Time                 | † <sub>AVAV</sub>  | tRC             | 55          | T - | 70          | _   | l –   |
| Address Cycle Time              | tAVQV              | tAA             | _           | 55  | _           | 70  | T -   |
| E1 Access Time                  | tE1LQV             | tAC1            | _           | 55  | -           | 70  | _     |
| E2 Access Time                  | t <sub>E2HQV</sub> | tAC2            | _           | 55  | _           | 70  | T -   |
| G Access Time                   | tGLQV              | <sup>t</sup> OE | _           | 25  |             | 30  | Γ-    |
| Output Hold from Address Change | tAXQX              | <sup>t</sup> OH | 5           | _   | 5           | _   | _     |
| Chip Enable to Output Low-Z     | te1lox, te2hox     | tCLZ            | 5           | _   | 5           |     | 2, 3  |
| Output Enable to Output Low-Z   | tGLQX              | tOLZ            | 0           | _   | 0           | _   | 2, 3  |
| Chip Enable to Output High-Z    | te1HQZ, te2LQZ     | tCHZ            | 0           | 20  | 0           | 20  | 2, 3  |
| Output Enable to Output High-Z  | tGHOZ              | tOHZ            | 0           | 20  | 0           | 20  | 2, 3  |

### NOTES:

- 1.  $\overline{W}$  is high at all times for read cycles.
- All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.
- 3. Periodically sampled rather than 100% tested.



#### WRITE CYCLE 1 (W CONTROLLED) (See Note 1)

| 0                             | Symbol            | MCM6164CC55 |     | MCM6164CC70 |     |     |       |
|-------------------------------|-------------------|-------------|-----|-------------|-----|-----|-------|
| Parameter                     |                   | Symbol      | Min | Max         | Min | Max | Notes |
| Write Cycle Time              | t <sub>AVAV</sub> | twc         | 55  | _           | 70  |     | _     |
| Address Setup Time            | †AVWL             | tAS         | 0   | _           | 0   | _   | _     |
| Address Valid to End of Write | tAVWH             | tAW         | 50  | -           | 60  | _   | _     |
| Write Pulse Width             | tWLWH             | tWP         | 30  | _           | 40  | _   | 2     |
| Data Valid to End of Write    | tDVWH             | tDW         | 25  | _           | 30  | _   |       |
| Data Hold Time                | twhox             | tDH         | 0   | _           | 0   | _   | 3     |
| Write Low to Output in High-Z | twLQZ             | tWHZ        | 0   | 20          | 0   | 20  | 4, 5  |
| Write High to Output Low-Z    | twhox             | tow         | 5   | _           | 5   | _   | 4, 5  |
| Write Recovery Time           | tWHAX             | twr         | 0   | _           | 0   | _   | _     |

#### NOTES:

- 1. A write cycle starts at the latest transition of a low  $\overline{\text{E1}}$ , low  $\overline{\text{W}}$  or high  $\overline{\text{E2}}$ . A write cycle ends at the earliest transition of a high  $\overline{\text{E1}}$ , high  $\overline{\text{W}}$  or low  $\overline{\text{E2}}$ .
- 2. If W goes low coincident with or prior to E1 low or E2 high then the outputs will remain in a high impedance state.
- 3. During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.
- All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the
  previous steady state voltage.
- 5. Periodically sampled rather than 100% tested.



#### **TIMING PARAMETER ABBREVIATIONS**

signal name from which interval is defined transition direction for first signal signal name to which interval is defined transition direction for second signal

The transition definitions used in this data sheet are:

- H = transition to high
- L = transition to low
- V = transition to valid
- X = transition to invalid or don't care
- Z = transition to off (high impedance)

#### TIMING LIMITS

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

#### WRITE CYCLE 2 (ENABLE CONTROLLED) (See Notes 1 and 2)

| Parameter                     |                     | Alt    | MCM6164CC55 |     | MCM6164CC70 |     | l     |
|-------------------------------|---------------------|--------|-------------|-----|-------------|-----|-------|
| - Farameter                   | Symbol              | Symbol | Min         | Max | Min         | Max | Notes |
| Write Cycle Time              | t <sub>AVAV</sub>   | twc    | 55          | _   | 70          |     | _     |
| Address Setup Time            | tAVE1L              | tAS    | 0           | _   | 0           | _   | -     |
| Address Valid to End of Write | t <sub>AVE1H</sub>  | tAW    | 50          | _   | 60          |     | _     |
| Chip Enable to End of Write   | <sup>t</sup> E1LE1H | tcw    | 50          | _   | 60          | _   | 3     |
| Data Valid to End of Write    | <sup>t</sup> DVE1H  | tDW    | 25          | T - | 30          | _   | _     |
| Data Hold Time                | te1HDX              | tDH    | 0           | _   | 0           | _   | 4     |
| Write Recovery Time           | tE1HAX              | twr    | 0           | _   | 0           | _   |       |

#### NOTES:

- 1. A write cycle starts at the latest transition of a low E1, low W or high E2. A write cycle ends at the earliest transition of a high E1, high W or low E2.
- 2. Et and E2 timings are identical when E2 signals are inverted.

  3. If W goes low coincident with or prior to E1 low or E2 high then the outputs will remain in a high impedance state.
- 4. During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.



#### TYPICAL CHARACTERISTICS



Figure 2. Standby Current Versus Temperature



Figure 3. Standby Current Versus Supply Voltage



Figure 4. Standby Current Versus Temperature



Figure 5. Standby Current Versus Supply Voltage



Figure 6. Supply Current Versus Temperature



Figure 7. Supply Current Versus Supply Voltage

## TYPICAL CHARACTERISTICS (Continued)



Figure 8. Supply Current Versus Frequency

Figure 9. Supply Current Versus Cycle Time





Figure 10. Access Time Versus Temperature

Figure 11. Access Time Versus Supply Voltage





Figure 12. Access Time Versus Temperature

Figure 13. Access Time Versus Supply Voltage

## ORDERING INFORMATION (Order by Full Part Number)



Full Part Number - MCM6164CC55 or MCM6164CC70

## 4K × 4 Bit Static Random Access Memory

. The MCM6168 is a 16,384-bit static random access memory organized as 4096 words of 4 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides greater reliability. Fast access time makes this device suitable for cache and other high speed applications.

The chip enable  $(\overline{E})$  pin is not a clock. In less than a cycle time after  $\overline{E}$  goes high, the part enters a low-power standby mode, remaining in that state until  $\overline{E}$  goes low again. This feature provides reduced system power requirements without degrading access time performance.

The MCM6168 is available in a 300 mil, 20 lead plastic dual-in-line package with the standard JEDEC pinout.

- Single 5 V Supply, ± 10%
- 4K×4 Bit Organization
- Fully Static—No Clock or Timing Strobes Necessary
- Three State Output
- Fast Access Time (Maximum):

| ,,,,,      | Ad        | dress |   | Chip | Enable |
|------------|-----------|-------|---|------|--------|
| MCM6168-45 |           | 15 ns |   | 186  | 45 ns  |
| MCM6168-55 | 5         | 60 ns |   | Ę    | 55 ns  |
| MCM6168-70 | - E       | 60 ns | 1 | -    | 70 ns  |
|            | BY: YOU - | VIII  |   | 355  | 75. 40 |

- Low Power Operation: 80 mA Max (Active)
  20 mA Max (Standby—TTL Levels)
  2 mA Max (Standby—CMOS Levels)
- Fully TTL Compatible



### MCM6168





|           | PIN NAMES         |  |  |  |  |  |
|-----------|-------------------|--|--|--|--|--|
| A0-A11    |                   |  |  |  |  |  |
|           | Write Enable      |  |  |  |  |  |
|           | Chip Enable       |  |  |  |  |  |
| DQ0-DQ3   | Data Input/Output |  |  |  |  |  |
| VCC · · · | +5 V Power Supply |  |  |  |  |  |
| vss · · · | Ground            |  |  |  |  |  |

#### **TRUTH TABLE**

| Ē | w | Mode         | V <sub>CC</sub> Current | I/O Pin |
|---|---|--------------|-------------------------|---------|
| Н | × | Not Selected | ISB1, ISB2              | High-Z  |
| L | н | Read         | 'cc                     | Dout    |
| L | L | Write        | lcc                     | Din     |

- in

#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | V    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                          | lout                               | ± 20                         | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | w    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | Min  | Тур | Max                  | Unit | Notes |
|------------------------------------------|--------|------|-----|----------------------|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5  | 5.0 | 5.5                  | ٧    |       |
| Input High Voltage                       | VIH    | 2.0  | _   | V <sub>CC</sub> +0.3 | ٧    | 1     |
| Input Low Voltage                        | VIL    | -0.3 | _   | 0.8                  | ٧    | 1, 2  |

#### DC CHARACTERISTICS

| Parameter                                                                                                 | Symbol              | Min | Max  | Unit | Notes |
|-----------------------------------------------------------------------------------------------------------|---------------------|-----|------|------|-------|
| Input Leakage Current (All Inputs, V <sub>in</sub> =0 to V <sub>CC</sub> )                                | l <sub>lkg(I)</sub> | _   | ±1.0 | μΑ   |       |
| Output Leakage Current ( $\overline{E} = V_{IH}$ or $\overline{W} = V_{IL}$ , $V_{out} = 0$ to $V_{CC}$ ) | l <sub>lkg(O)</sub> | _   | ±2.0 | μΑ   | 3     |
| Power Supply Current (E=V <sub>IL</sub> , I <sub>out</sub> =0 mA)                                         | Icc                 | _   | 80   | mA   | 3     |
| TTL Standby Current (E=V <sub>IH</sub> )                                                                  | I <sub>SB1</sub>    | _   | 20   | mA   |       |
| CMOS Standby Current (Ē≥V <sub>CC</sub> -0.2 V, V <sub>in</sub> ≤0.2 V or ≥V <sub>CC</sub> -0.2 V)        | I <sub>SB2</sub>    | _   | 2    | mA   |       |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                                             | V <sub>OL</sub>     | _   | 0.4  | V    |       |
| Output High Voltage (I <sub>OH</sub> = -4.0 mA)                                                           | VOH                 | 2.4 | _    | V    |       |

#### **CAPACITANCE** (f = 1.0 MHz, $T_A = 25$ °C, Periodically Sampled Rather Than 100% Tested)

| Characteristic                                       | Symbol           | Тур    | Max    | Unit |
|------------------------------------------------------|------------------|--------|--------|------|
| Input Capacitance All Inputs Except \$\overline{E}\$ | C <sub>in</sub>  | 3<br>5 | 5<br>7 | pF   |
| I/O Capacitance                                      | C <sub>I/O</sub> | 5      | 7      | pF   |

#### NOTES:

- 1. Address rise and fall times while the chip is selected are 50 ns maximum.
- 2.  $V_{IL}(min) = -0.3 \text{ V dc}$ ;  $V_{IL}(min) = -3.0 \text{ V ac (pulse width } \le 20 \text{ ns)}$ .
- 3. Input levels less than -0.3 V or greater than  $V_{CC} + 0.3$  V will cause I/O and power supply currents to exceed maximum rating.

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub> = 0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 0.8 and 2.0 V |
|------------------------------------------------|---------------------------------------------------------|
| Input Pulse Levels                             | Output Load Figure 1A Unless Otherwise Noted            |
| Input Rise/Fall Time                           |                                                         |

#### READ CYCLE (See Note 1)

| Parameter                       | Syn      | Symbol    |     | CM6168-45 MCM |     | MCM6168-55 |     | MCM6168-70 |      |       |
|---------------------------------|----------|-----------|-----|---------------|-----|------------|-----|------------|------|-------|
| Parameter                       | Standard | Alternate | Min | Max           | Min | Max        | Min | Max        | Unit | Notes |
| Read Cycle Time                 | †AVAV    | tRC       | 45  | . –           | 55  | _          | 70  | _          | ns   |       |
| Address Access Time             | tAVQV    | tAA       | -   | 45            | _   | 50         | _   | 60         | ns   |       |
| E Access Time                   | tELQV    | tACS      | _   | 45            | _   | 55         | _   | 70         | ns   |       |
| E Low to Output Active          | tELQX    | tLZ       | 10  | _             | 10  | _          | 10  | _          | ns   | 2, 3  |
| E High to Output High-Z         | tEHQZ    | tHZ       | 0   | 15            | 0   | 20         | 0   | 25         | ns   | 2, 3  |
| Output Hold from Address Change | tAXQX    | tОН       | 5   | _             | 5   | _          | 5   | _          | ns   |       |
| Power Up Time                   | tELICCH  | tPU       | 0   | _             | 0   | _          | 0   | _          | ns   |       |
| Power Down Time                 | tEHICCL  | tPD       | _   | 45            | _   | 55         | _   | 70         | ns   |       |

#### NOTES:

- 1.  $\overline{W}$  is high for read cycle.
- 2. Transition is measured  $\pm 500$  mV from steady-state voltage with load of Figure 1B.
- 3. This parameter is sampled and not 100% tested.
- 4. Device is continuously selected ( $\overline{E} = V_{|L}$ ).
- 5. Addresses valid prior to or coincident with E going low.

#### **READ CYCLE 1** (See Note 4 Above)



#### READ CYCLE 2 (See Note 5 Above)



WRITE CYCLE 1 (W Controlled; See Note 1)

| Parameter                     | Syn      | Symbol    |     | CM6168-45 MCM |     | MCM6168-55 |     | MCM6168-70 |      |       |
|-------------------------------|----------|-----------|-----|---------------|-----|------------|-----|------------|------|-------|
| Parameter                     | Standard | Alternate | Min | Max           | Min | Max        | Min | Max        | Unit | Notes |
| Write Cycle Time              | †AVAV    | twc       | 40  | _             | 50  | _          | 60  | _          | ns   |       |
| Address Setup Time            | tAVWL    | tAS       | 0   | _             | 0   | _          | 0   | _          | ns   |       |
| Address Valid to End of Write | tAVWH    | tAW       | 35  | _             | 45  | _          | 55  | _          | ns   |       |
| Write Pulse Width             | tWLWH    | tWP       | 35  | _             | 45  | _          | 55  | _          | ns   |       |
| Data Valid to End of Write    | tDVWH    | tDW       | 15  | _             | 20  | _          | 25  | _          | ns   |       |
| Data Hold Time                | twhox    | tDH       | 3   | <u> </u>      | 3   | _          | 3   | _          | ns   |       |
| Write Low to Output High-Z    | tWLQZ    | twz       | _   | 20            | _   | 25         | _   | 30         | ns   | 2, 3  |
| Write High to Output Active   | twhox    | tow       | 5   | _             | 5   | _          | 5   | _          | ns   | 2, 3  |
| Write Recovery Time           | twhax    | twr       | 5   | _             | 5 . |            | 5   | _          | ns   |       |

#### NOTES:

- 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
- 2. Transition is measured ±500 mV from steady-state voltage with load in Figure 1B.
- 3. Parameter is sampled and not 100% tested.



#### **AC TEST LOADS**



#### Figure 1A Figure 1B

#### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

#### WRITE CYCLE 2 (E Controlled; See Note 1)

| Parameter                     | Syn               | Symbol    |     | 6168-45 | мсм | 6168-55 | MCM6168-70 |     |      | l     |
|-------------------------------|-------------------|-----------|-----|---------|-----|---------|------------|-----|------|-------|
|                               | Standard          | Alternate | Min | Max     | Min | Max     | Min        | Max | Unit | Notes |
| Write Cycle Time              | †AVAV             | twc       | 40  | _       | 50  | _       | 60         | _   | ns   |       |
| Address Setup Time            | tAVEL             | tAS       | 0   | _       | 0   | _       | 0          | _   | ns   |       |
| Address Valid to End of Write | tAVEH             | tAW       | 35  | _       | 45  | _       | 55         | _   | ns   |       |
| Write Pulse Width             | tELEH             | tcw       | 35  | _       | 45  |         | 55         | _   | ns   | 2, 3  |
| Data Valid to End of Write    | <sup>t</sup> DVEH | tDW       | 15  | _       | 20  | _       | 25         | _   | ns   |       |
| Data Hold Time                | tEHDX             | tDH       | 3   | _       | 3   | _       | 3          | _   | ns   |       |
| Write Recovery Time           | tEHAX             | twr       | 5   | _       | 5   | _       | 5          | -   | ns   |       |

#### NOTES:

- OTES:

  1. A write occurs during the overlap of  $\overline{\mathbb{E}}$  low and  $\overline{\mathbb{W}}$  low.

  2. If  $\overline{\mathbb{E}}$  goes low coincident with or after  $\overline{\mathbb{W}}$  goes low, the output will remain in a high impedance condition.

  3. If  $\overline{\mathbb{E}}$  goes high coincident with or before  $\overline{\mathbb{W}}$  goes high, the output will remain in a high impedance condition.



#### **ORDERING INFORMATION** (Order by Full Part Number)



MCM6168P70

### **Product Preview**

## 32K×9 Bit Fast Static Random Access Memory

The MCM6205-20 is a 294,912 bit static random access memory organized as 32,768 words of 9 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides for greater reliability.

The chip enable pins ( $\overline{E1}$  and  $\overline{E2}$ ) are not clocks. Either pin, when asserted false, causes the part to enter a low power standby mode. This feature provides significant system-level power savings. The part will remain in standby mode until both pins are asserted true again. Another control feature, output enable ( $\overline{G}$ ), allows access to the memory contents as fast as 10 ns (MCM6205-20).

The MCM6205-20 is packaged in a 300 mil, 32 pin plastic dual-in-line package or a 32 lead 300 mil plastic SOJ package with the JEDEC standard pinout.

- Single 5 V Supply, ±10%
- Fast Access Time 20/25 ns (Maximum)
- Low Power Dissipation
- Chip Controls: Chip Enable (E1, E2) for Reduced-Power Standby Mode
   Output Enable (G) for Fast Access to Data
- Three State Outputs
- Fully TTL Compatible
- High Board Density SOJ Package Available

## 

## MCM6205-20



| PIN ASS              | IGNMENT            |
|----------------------|--------------------|
| NC [ 1 ●             | 32 V <sub>CC</sub> |
| NC [ 2               | 31 DA14            |
| A8 🛮 3               | 30 <b>]</b> E2     |
| A7 🗖 4               | 29 <b>] ₩</b>      |
| A6 🛭 5               | 28 A13             |
| A5 🛭 6               | 27 <b>]</b> A9     |
| A4 🖸 7               | 26 A10             |
| A3 🛮 8               | 25 A11             |
| A2 🗖 9               | 24 🕽 🖥             |
| A1 🖸 10              | 23 A12             |
| A0 🗖 11              | 22 <b>]</b> Ēī     |
| 000 🕻 12             | 21 008             |
| DQ1 <b>[</b> 13      | 20 🛘 007           |
| DQ2 🗖 14             | 19 🛭 006           |
| DQ3 <b>[</b> 15      | 18 🕽 005           |
| V <sub>SS</sub> [ 16 | 17 🛭 🖸 🖸           |

| PIN NAMES                         |
|-----------------------------------|
| A Address                         |
| W Write Enable                    |
| E1, E2 Chip Enable                |
| G Output Enable                   |
| DQ0-DQ8 Data Input/Output         |
| V <sub>CC</sub> +5 V Power Supply |
| VSS Ground                        |
| NC No Connection                  |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

### Advance Information

## 32K×8 Bit Fast Static Random Access Memory

The MCM6206 is a 262,144 bit static random access memory organized as 32,768 words of 8 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides for greater reliability.

Chip enable  $(\overline{E})$  controls the power-down feature. It is not a clock but rather a chip control that affects power consumption. In less than a cycle time after  $\overline{E}$  goes high, the part automatically reduces its power requirements and remains in this low-power standby mode as long as  $\overline{E}$  remains high. This feature provides significant system-level power savings. Another control feature, output enable  $(\overline{G})$  allows access to the memory contents as fast as 15 ns (MCM6206-35).

The MCM6206 is packaged in a 600 mil, 28 pin plastic dual-in-line package or a 28 lead 400 mil plastic SOJ package with the JEDEC standard pinout.

- Single 5 V Supply, ±10%
- Fully Static-No Clock or Timing Strobes Necessary
- Fast Access Time 35 or 45 ns (Maximum)
- Low Power Dissipation
- Three State Outputs
- Fully TTL Compatible

#### **BLOCK DIAGRAM**



### MCM6206



| PIN ASSIGNMENT  |                      |  |  |  |  |  |
|-----------------|----------------------|--|--|--|--|--|
| A14 1 •         | 28 1 V <sub>CC</sub> |  |  |  |  |  |
| A12 [ 2         | 27 🕽 ₩               |  |  |  |  |  |
| A7 [ 3          | 26 A13               |  |  |  |  |  |
| A6 🕻 4          | 25 <b>]</b> A8       |  |  |  |  |  |
| A5 🕻 5          | 24 🛮 A9              |  |  |  |  |  |
| A4 🕻 6          | 23 A11               |  |  |  |  |  |
| A3 🕻 7          | 22 🛮 🖥               |  |  |  |  |  |
| A2 🖺 8          | 21 A10               |  |  |  |  |  |
| A1 🕻 9          | 20 🛛 🖥               |  |  |  |  |  |
| A0 E 10         | 19 🛭 007             |  |  |  |  |  |
| DQO <b>E</b> 11 | 18 🕽 006             |  |  |  |  |  |
| DQ1 🛭 12        | 17 DQ5               |  |  |  |  |  |
| DQ2 🕻 13        | 16 🕽 👊               |  |  |  |  |  |
| VSS E 14        | 15 <b>0</b> DQ3      |  |  |  |  |  |

| PIN             | NAMES             |
|-----------------|-------------------|
| A0-A14          | Address           |
| ₩               | Write Enable      |
| Ē               | Chip Enable       |
| G               | Output Enable     |
|                 | Data Input/Output |
|                 | 5 V Power Supply  |
| V <sub>SS</sub> | Ground            |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

#### TRUTH TABLE

| Ē | G | w | Mode            | Supply<br>Current | I/O Pin          |
|---|---|---|-----------------|-------------------|------------------|
| Н | X | х | Not Selected    | ISB               | High Z           |
| L | Н | Н | Output Disabled | <sup>I</sup> cc   | High Z           |
| L | L | Н | Read            | Icc               | D <sub>out</sub> |
| L | Х | L | Write           | lcc               | D <sub>in</sub>  |

X-Don't Care

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                          | l <sub>out</sub>                   | ± 20                         | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature - Plastic                     | T <sub>sta</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

#### **DC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub>=5.0  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | Min   | Тур | Max                   | Unit |
|------------------------------------------|--------|-------|-----|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                   | V    |
| Input High Voltage                       | VIH    | 2.2   | _   | V <sub>CC</sub> + 0.3 | V    |
| Input Low Voltage                        | VIL    | -0.3* | _   | 0.8                   | V    |

 $<sup>*</sup>V_{IL}$  (min) = -0.3 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq$  20 ns)

#### DC CHARACTERISTICS

| Parameter                                                                                        |                                                            | Symbol               | Min | Max        | Unit     |
|--------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------|-----|------------|----------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )                      |                                                            | l <sub>lkg(l)</sub>  | _   | ± 1.0      | μΑ       |
| Output Leakage Current (E=V <sub>IH</sub> , or G=V <sub>IH</sub> , V <sub>out</sub> =0 to 5.5 V) |                                                            | l <sub>lkg</sub> (O) | _   | ± 1.0      | μА       |
| Power Supply Current (E=V <sub>IL</sub> , I <sub>Out</sub> =0)                                   | (t <sub>AVAV</sub> = 35 ns)<br>(t <sub>AVAV</sub> = 45 ns) | lcc<br>lcc           | _   | 120<br>110 | mA<br>mA |
| Standby Current (E=V <sub>IH</sub> ) (TTL Levels)                                                |                                                            | ISB1                 | _   | 20         | mA       |
| Standby Current (Ē ≥ V <sub>CC</sub> -0.2 V) (CMOS Levels)                                       |                                                            | I <sub>SB2</sub>     | _   | 15         | mA       |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                                    |                                                            | VOL                  | _   | 0.4        | V        |
| Output High Voltage (IOH = -4.0 mA)                                                              |                                                            | VoH                  | 2.4 | _          | V        |

#### **CAPACITANCE** (f = 1.0 MHz, $T_A = 25$ °C, periodically sampled and not 100% tested.)

| Characteristic    | Symbol           | Max | Unit |
|-------------------|------------------|-----|------|
| Input Capacitance | C <sub>in</sub>  | 6   | pF   |
| I/O Capacitance   | C <sub>I/O</sub> | 8   | рF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub>=5 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

| Input Pulse Levels                              | Output Timing Measurement Reference Levels 1.5 V |
|-------------------------------------------------|--------------------------------------------------|
| Input Rise/Fall Time                            | Output Load                                      |
| Input Timing Measurement Reference Levels 1.5 V |                                                  |

#### READ CYCLE 1 & 2 (See Note 1)

| P                               |                   | Alt              | мсм      | 6206-35 | мсм | 6206-45 | Unit | Notes |
|---------------------------------|-------------------|------------------|----------|---------|-----|---------|------|-------|
| Parameter                       | Symbol            | Symbol           | Min      | Max     | Min | Max     |      |       |
| Read Cycle Time                 | †AVAV             | tRC              | 35       | _       | 45  | _       | ns   | _     |
| Address Access Time             | tAVQV             | tAA              | <b>–</b> | 35      | -   | 45      | ns   | _     |
| E Access Time                   | t <sub>ELQV</sub> | <sup>t</sup> AC  | _        | 35      | _   | 45      | ns   |       |
| G Access Time                   | tGLQV             | tOE              | _        | 15      | _   | 20      | ns   | _     |
| Enable Low to Enable High       | tELEH             | tcw              | 35       | _       | 45  | _       | ns   | -     |
| Output Hold from Address Change | tAXQX             | tон              | 5        | _       | 5   | _       | ns   | 2     |
| Chip Enable to Output Low-Z     | tELQX             | tCLZ             | 10       | _       | 10  | _       | ns   | 2, 3  |
| Output Enable to Output Low-Z   | tGLQX             | toLZ             | 0        | -       | 0   | _       | ns   | 2, 3  |
| Chip Enable to Output High-Z    | tehoz             | <sup>t</sup> CHZ | 0        | 20      | 0   | 20      | ns   | 2, 3  |
| Output Enable to Output High-Z  | tGHOZ             | tOHZ             | 0        | 20      | 0   | 20      | ns   | 2, 3  |

#### NOTES:

- 1. W is high at all times for read cycles.
- 2. All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.
- 3. These parameters are periodically sampled and not 100% tested.



#### WRITE CYCLE 1 & 2 (See Note 1)

|                                                             | 0                                      | Alt             | мсм | 6206-35 | мсм | 6206-45 | Unit | Notes |
|-------------------------------------------------------------|----------------------------------------|-----------------|-----|---------|-----|---------|------|-------|
| Parameter                                                   | Symbol                                 | Symbol          | Min | Max     | Min | Max     | Unit | Notes |
| Write Cycle Time                                            | †AVAV                                  | twc             | 35  | _       | 45  | _       | ns   | _     |
| Address Setup to Write Low<br>Address Setup to Enable Low   | <sup>t</sup> AVWL<br><sup>t</sup> AVEL | †AS             | 0   | _       | 0   | _       | ns   | 2     |
| Address Valid to Write High<br>Address Valid to Enable High | <sup>t</sup> AVWH<br><sup>t</sup> AVEH | <sup>t</sup> AW | 25  | _       | 35  | _       | ns   |       |
| Data Valid to Write High<br>Data Valid to Enable High       | <sup>t</sup> DVWH<br><sup>t</sup> DVEH | tDW             | 15  | _       | 20  | _       | ns   | -     |
| Data Hold From Write High<br>Data Hold From Enable High     | tWHDX<br>tEHDX                         | <sup>t</sup> DH | 0   | -       | 0   | _       | ns   | _     |
| Write Recovery Time<br>Enable Recovery Time                 | twhax<br>tehax                         | twr             | 0   | _       | 0   | -       | ns   | 2     |
| Chip Enable to End of Write<br>Enable Low to Enable High    | <sup>t</sup> ELWH<br><sup>t</sup> ELEH | tcw             | 25  | _       | 35  | _       | ns   | 1     |
| Write Pulse Width                                           | †WLWH                                  | tWP             | 25  |         | 30  |         | ns   | 3     |
| Write Low to Output High-Z                                  | twloz                                  | tWHZ            | 0   | 20      | 0   | 20      | ns   | 4, 5  |
| Write High to Output Low-Z                                  | twhox                                  | tWLZ            | 5   | _       | 5   | _       | ns   | 4, 5  |

#### NOTES:

- A write cycle starts at the latest transition of a low \(\overline{E}\) or low \(\overline{W}\). A write cycle ends at the earliest transition of a high \(\overline{E}\) or high \(\overline{W}\).
- 2. W must be high during all address transitions.
- 3. If  $\overline{G}$  is enabled, allow an additional 15 ns tWLWH to avoid bus contention.
- All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.
- 5. These parameters are periodically sampled and not 100% tested.



Figure 1. Test Load

#### WRITE CYCLE 1 (W Controlled)



### WRITE CYCLE 2 (E Controlled)



## ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers—MCM6206P35 MCM6206J35 MCM6206J35R2 MCM6206P45 MCM6206J45 MCM6206J45R2

### **Product Preview**

## 32K × 8 Bit Fast Static Random Access Memory

The MCM6206-20 is a 262,144 bit static random access memory organized as 32,768 words of 8 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides for greater reliability.

Chip enable  $(\overline{E})$  controls the power-down feature. It is not a clock but rather a chip control that affects power consumption. When asserted false, the part reduces its power requirements and remains in this standby mode as long as  $\overline{E}$  remains high. Another control feature, output enable  $(\overline{G})$ , allows access to the memory contents as fast as 8 ns (MCM6206-20).

The MCM6206-20 is packaged in a 300 mil, 28 pin plastic dual-in-line package or a 28 lead 300 mil plastic SOJ package with the JEDEC standard pinout.

- Single 5 V Supply, ±10%
- Fast Access Time -20/25 ns (Maximum)
- Chip Controls: Chip Enable (E) for Reduced-Power Standby Mode Output Enable (G) for Fast Access to Data
- Three State Outputs
- Fully TTL Compatible
- High Board Density SOJ Package Available

#### **BLOCK DIAGRAM**



## MCM6206-20





| PIN NAMES                         |
|-----------------------------------|
| A0-A14 Address                    |
| W Write Enable                    |
| E Chip Enable                     |
| র Output Enable                   |
| DQ0-DQ7 Data Input/Output         |
| V <sub>CC</sub> +5 V Power Supply |
| VSS Ground                        |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

### Product Preview

## 256K×1 Bit Static Random Access Memory

The MCM6207 is a 262,144 bit static random access memory organized as 262,144 words of 1 bit, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption for greater reliability.

The chip enable  $(\overline{E})$  pin is not a clock. In less than a cycle time after  $\overline{E}$  goes high, the part enters a low-power standby mode, remaining in that state until  $\overline{E}$  goes low again. This feature provides reduced system power requirements without degrading access time performance.

The MCM6207 is available in a 300 mil, 24 lead plastic DIP and in a 300 mil, surface-mount SOJ package.

- Single 5 V + 10% Power Supply
- Fast Access Time: 20/25 ns
- Equal Address and Chip Enable Access Time
- Separate Data Input and Three State Output
- Fully TTL Compatible
- Low Power Operation: 140/130 mA Maximum, Active AC
- High Board Density SOJ Package Available

#### **BLOCK DIAGRAM**



### MCM6207





|        | PIN NAMES |  |  |  |  |  |  |  |  |  |  |  |   |     |   |   |               |
|--------|-----------|--|--|--|--|--|--|--|--|--|--|--|---|-----|---|---|---------------|
| A0-A17 |           |  |  |  |  |  |  |  |  |  |  |  |   |     |   |   | Address Input |
|        |           |  |  |  |  |  |  |  |  |  |  |  |   |     |   |   | Write Enable  |
| Ē      |           |  |  |  |  |  |  |  |  |  |  |  |   |     |   |   | . Chip Enable |
| D      |           |  |  |  |  |  |  |  |  |  |  |  |   |     |   |   | Data Input    |
| α      |           |  |  |  |  |  |  |  |  |  |  |  |   |     |   |   | . Data Output |
| Vcc .  |           |  |  |  |  |  |  |  |  |  |  |  | + | - 5 | ١ | / | Power Supply  |
| VSS .  |           |  |  |  |  |  |  |  |  |  |  |  |   |     |   |   | Ground        |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### **TRUTH TABLE**

| Ē | W | Mode         | V <sub>CC</sub> Current | Output | Cycle       |
|---|---|--------------|-------------------------|--------|-------------|
| Н | × | Not Selected | ISB1, ISB2              | High-Z | _           |
| L | н | Read         | ICCA                    | Dout   | Read Cycle  |
| L | L | Write        | ICCA                    | High-Z | Write Cycle |

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current                                    | lout                               | ±20                          | mA   |
| Power Dissipation                                 | PD                                 | 1.0                          | W    |
| Temperature Under Bias (T <sub>A</sub> = 25°C)    | T <sub>bias</sub>                  | -10 to +85                   | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature - Plastic                     | T <sub>stg</sub>                   | - 55 to + 125                | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | Min   | Тур      | Max                  | Unit |
|------------------------------------------|--------|-------|----------|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0      | 5.5                  | ٧    |
| Input High Voltage                       | VIH    | 2.0   | 1        | V <sub>CC</sub> +0.3 | >    |
| Input Low Voltage                        | VIL    | -0.5* | <u>-</u> | 0.8                  | ٧    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -2.0 V ac (pulse width  $\leq 20$  ns)

#### DC CHARACTERISTICS

| Paramete                                             | r                                     | Symbol | Min | Тур   | Max | Unit |
|------------------------------------------------------|---------------------------------------|--------|-----|-------|-----|------|
| Input Leakage Current (All Inputs, Vin=0 t           | l <sub>lkg(l)</sub>                   | -      | -   | ± 1.0 | μА  |      |
| Output Leakage Current (E=VIH, Vout=0                | l <sub>lkg</sub> (O)                  | -      | _   | ±1.0  | μА  |      |
| AC Supply Current (I <sub>out</sub> =0 mA)           | MCM6207-20: t <sub>AVAV</sub> = 20 ns | ICCA   | _   | 110   | 140 | mA   |
|                                                      | MCM6207-25: t <sub>AVAV</sub> = 25 ns |        | -   | 100   | 130 |      |
| TTL Standby Current (E=V <sub>IH</sub> , No Restrict | ions on Other Inputs)                 | ISB1   | _   | 30    | 40  | mA   |
| CMOS Standby Current (Ē≥V <sub>CC</sub> -0.2 V,      | No Restrictions on Other Inputs)      | ISB2   | -   | 20    | 30  | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)        |                                       |        |     | _     | 0.4 | V    |
| Output High Voltage (IOH = -4.0 mA)                  |                                       | VoH    | 2.4 | -     | _   | V    |

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, T<sub>A</sub> = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristi      | Symbol              | Тур             | Max | Unit |    |
|--------------------|---------------------|-----------------|-----|------|----|
| Input Capacitance  | All Inputs Except E | C <sub>in</sub> | 4   | 6    | pF |
|                    | E                   |                 | 5   | 7    |    |
| Output Capacitance |                     | Cout            | 5   | 7    | pF |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$  10%, T<sub>A</sub> = 0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load See Figure 1A                       |
| Input Rise/Fall Time                           |                                                 |

#### **READ CYCLE** (See Note 1)

| D                               | Syn               | nbol            | мсм | 6207-20 | мсм | 6207-25 | Unit | Name  |
|---------------------------------|-------------------|-----------------|-----|---------|-----|---------|------|-------|
| Parameter                       | Standard          | Alternate       | Min | Max     | Min | Max     | Unit | Notes |
| Read Cycle Time                 | t <sub>AVAV</sub> | tRC             | 20  | _       | 25  | _       | ns   | 2     |
| Address Access Time             | tAVQV             | t <sub>AA</sub> | _   | 20      | _   | 25      | ns   |       |
| Enable Access Time              | t <sub>ELQV</sub> | tACS            | _   | 20      | _   | 25      | ns   | 3     |
| Output Hold from Address Change | tAXQX             | tон             | 4   |         | 5   | _       | ns   | ,     |
| Enable Low to Output Active     | tELQX             | tLZ             | 4   |         | 5   |         | ns   | 4,5,6 |
| Enable High to Output High-Z    | tEHQZ             | tHZ             | 0   | 8       | 0   | 10      | ns   | 4,5,6 |
| Power Up Time                   | tELICCH           | tpU             | 0   |         | 0   |         | ns   |       |
| Power Down Time                 | tEHICCL           | tPD             | _   | 20      | _   | 25      | ns   |       |

#### NOTES:

- 1.  $\overline{W}$  is high for read cycle.
- 2. All read cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Addresses valid prior to or coincident with  $\overline{\mathsf{E}}$  going low.
- 4. At any given voltage and temperature, tehoz max, is less than telox min, both for a given device and from device to device.
- 5. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B.
- 6. This parameter is sampled and not 100% tested.
- 7. Device is continuously selected ( $\overline{E} = V_{IL}$ ).

#### READ CYCLE 1 (See Note 7 Above)



#### READ CYCLE 2 (See Note 3 Above)



WRITE CYCLE 1 (W Controlled, See Note 1)

| Parameter                     | Syr               | Symbol          |     | MCM6207-20 |     | MCM6207-25 |      | Notes |
|-------------------------------|-------------------|-----------------|-----|------------|-----|------------|------|-------|
| Parameter                     | Standard          | Alternate       | Min | Max        | Min | Max        | Unit | Notes |
| Write Cycle Time              | t <sub>AVAV</sub> | twc             | 20  | _          | 25  | _          | ns - | 2     |
| Address Setup Time            | t <sub>AVWL</sub> | t <sub>AS</sub> | 0   | _          | 0   | _          | ns   |       |
| Address Valid to End of Write | tAVWH             | tAW             | 15  | _          | 20  | _          | ns   |       |
| Write Pulse Width             | twlwh             | tWP             | 12  | _          | 15  | _          | ns   |       |
| Data Valid to End of Write    | t <sub>DVWH</sub> | tDW             | 8   | _          | 10  | _          | ns   |       |
| Data Hold Time                | twhox             | tDH             | 0   | _          | 0   | _          | ns   |       |
| Write Low to Output High-Z    | twloz             | twz             | 0   | 7          | 0   | 10         | ns   | 3,4   |
| Write High to Output Active   | twhax             | tow             | ,5  | _          | 5   | _          | ns   | 3,4   |
| Write Recovery Time           | twhax             | twr             | 0   | _          | 0   | _          | ns   |       |

#### NOTES:

- 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
- 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Transition is measured  $\pm 500$  mV from steady-state voltage with load in Figure 1B.
- 4. Parameter is sampled and not 100% tested.



#### **AC TEST LOADS**



Figure 1A

Figure 1B

#### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

WRITE CYCLE 2 (E Controlled, See Note 1)

| · D                           | Syr               | Symbol          |     | MCM6207-20 |     | MCM6207-25 |      | Notes |
|-------------------------------|-------------------|-----------------|-----|------------|-----|------------|------|-------|
| Parameter                     | Standard          | Alternate       | Min | Max        | Min | Max        | Unit | Notes |
| Write Cycle Time              | t <sub>AVAV</sub> | twc             | 20  |            | 25  | _          | ns   | 2     |
| Address Setup Time            | tAVEL             | t <sub>AS</sub> | 0   |            | 0   | _          | ns   |       |
| Address Valid to End of Write | <sup>t</sup> AVEH | tAW             | 15  | _          | 20  | _          | ns   |       |
| Enable to End of Write        | teleh             | tcW             | 12  | _          | 15  | _          | ns   | 3,4   |
| Enable to End of Write        | tELWH             | tcw             | 12  | _          | 15  | _          | ns   |       |
| Write Pulse Width             | †WLEH             | tWP             | 12  |            | 15  | _          | ns   |       |
| Data Valid to End of Write    | <sup>t</sup> DVEH | tDW             | 8   |            | 10  | - ,        | ns   |       |
| Data Hold Time                | tEHDX             | t <sub>DH</sub> | 0   | _          | 0   | _          | ns   |       |
| Write Recovery Time           | tEHAX             | twr             | 0   | _          | 0   | _          | ns   |       |

#### NOTES:

- 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
- 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
- 3. If E goes low coincident with or after  $\overline{W}$  goes low, the output will remain in a high impedance condition. 4. If E goes high coincident with or before  $\overline{W}$  goes high, the output will remain in a high impedance condition.



#### ORDERING INFORMATION (Order by Full Part Number)



### Product Preview

### 64K×4 Bit Static RAMs

The MCM6208 and MCM6209 are 262,144 bit static random access memories organized as 65,536 words of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption for greater reliability.

The chip enable (Ē) pin is not a clock. In less than a cycle time after Ē goes high, the part enters a low-power standby mode, remaining in that state until Ē goes low again. This feature reduces system power requirements without degrading access time performance.

The MCM6209 has both chip enable (E) and output enable (G) inputs, allowing greater system flexibility. Either input, when high, will force the outputs to high impedance.

- Single 5 V ± 10% Power Supply
- Fast Access Time (Maximum): MCM6209

  (xx = 08 or 09) Address Chip Enable Output Enable

  MCM62xx-20 20 ns 20 ns 10 ns

  MCM62xx-25 25 ns 25 ns 12 ns
- Equal Address and Chip Enable Access Time
- Output Enable (G) Feature for Increased System Flexibility and to Eliminate Bus Contention Problems (MCM6209)
- Low Power Operation: 140/130 mA Maximum, Active AC
- Fully TTL Compatible—Three-State Data Output



## MCM6208 MCM6209



| PIN               | ASSIGNI<br>MCM620 |                      |
|-------------------|-------------------|----------------------|
| AO [              | 1 • 2             | 24 D VCC             |
| A1 [              | 2 2               | 23 A15               |
| A2 [              | 3 2               | 22 <b>]</b> A14      |
| A3 [              | 4 :               | 21 <b>]</b> A13      |
| A4 [              | 5 2               | 20 <b>]</b> A12      |
| A5 [              | 6                 | 19 <b> </b> A11      |
| A6 [              | 7                 | 18 A10               |
| A7 [              | 8                 | 17 000               |
| A8 [              | 9                 | 16 🛮 100 1           |
| A9 [              | 10                | 15 002               |
| ĒĆ                | 11                | 14 🛚 003             |
| v <sub>SS</sub> C | 12                | 13 🕽 ₩               |
|                   | MCM620            | 9                    |
| NC [              | 1 •               | 28 J V <sub>CC</sub> |
| A0 [              | 2                 | 27 A15               |
| A1 [              | 3                 | 26 A14               |
| A2 [              | 4                 | 25 A13               |
| A3 [              | 5                 | 24 🛮 A12             |
| A4 [              | 6                 | 23 A11               |
| A5 [              | 7                 | 22 D A10             |
| A6 [              | 8                 | 21 NC                |
| A7 [              | 9                 | 20 ] NC              |
| A8 [              | 10                | 19 000               |
| A9 [              |                   | 18 001               |
| ĒQ                | 12                | 17 002               |
| Ē                 | 13                | 16 003               |
| V <sub>SS</sub> [ | 14                | 15 ] W               |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### MCM6208 TRUTH TABLE

| Ē | W | Mode         | V <sub>CC</sub> Current | Output | Cycle       |
|---|---|--------------|-------------------------|--------|-------------|
| Н | Х | Not Selected | ISB1, ISB2              | High-Z | _           |
| L | н | Read         | ICCA                    | Dout   | Read Cycle  |
| L | L | Write        | ICCA                    | High-Z | Write Cycle |

#### MCM6209 TRUTH TABLE

| Ē   | Ğ | w  | Mode         | V <sub>CC</sub> Current | I/O Pin | Cycle       |   |
|-----|---|----|--------------|-------------------------|---------|-------------|---|
| Н   | х | ×  | Not Selected | ISB                     | High-Z  | _           | l |
| L   | н | н  | Read         | ICCA                    | High-Z  | -           | ١ |
| L · | L | H· | Read         | ICCA                    | Dout    | Read Cycle  | ١ |
| L   | X | L  | Write        | ICCA                    | Din     | Write Cycle |   |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |
| Output Current (per I/O)                          | l <sub>out</sub>                   | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | Min   | Тур | Max                   | Unit |
|------------------------------------------|--------|-------|-----|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | vcc    | 4.5   | 5.0 | 5.5                   | ٧    |
| Input High Voltage                       | VIH    | 2.0   | -   | V <sub>CC</sub> + 0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.5* | -   | 0.8                   | ٧    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -2.0 V ac (pulse width  $\leq 20$  ns)

#### **DC CHARACTERISTICS**

| Parameter                                                                            |                           | Symbol              | Min | Тур | Max  | Unit |
|--------------------------------------------------------------------------------------|---------------------------|---------------------|-----|-----|------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                     |                           | l <sub>lkg(l)</sub> |     | -   | ±1.0 | μΑ   |
| Output Leakage Current (E=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> ) |                           | likg(O)             | _   | -   | ±1.0 | μΑ   |
| AC Supply Current (I <sub>out</sub> =0 mA)                                           | t <sub>AVAV</sub> = 20 ns | ICCA                | _   | 110 | 140  | mA   |
|                                                                                      | t <sub>AVAV</sub> = 25 ns |                     | _   | 100 | 130  |      |
| TTL Standby Current (E=VIH, No Restrictions on Other Inputs)                         |                           | ISB1                | _   | 30  | 40   | mA   |
| CMOS Standby Current (Ē≥V <sub>CC</sub> - 0.2 V, No Restrictions on Other            | r Inputs)                 | ISB2                | _   | 20  | 30   | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                        |                           | VOL                 | _   | _   | 0.4  | ٧    |
| Output High Voltage (IOH = -4.0 mA)                                                  |                           | Voн                 | 2.4 | _   | _    | V    |

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic    |                     | Symbol           | Тур | Max | Unit |
|-------------------|---------------------|------------------|-----|-----|------|
| Input Capacitance | All Inputs Except E | C <sub>in</sub>  | 4   | 6   | pF   |
| I/O Capacitance   | E                   | C <sub>I/O</sub> | 5   |     | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load Figure 1A Unless Otherwise Noted    |
| Input Rise/Fall Time                           |                                                 |

#### **READ CYCLE** (See Note 1)

| Parameter                           |         | Symbol   |           | MCM6208-20<br>MCM6209-20 |     | MCM6208-25<br>MCM6209-25 |     | Units | Notes |
|-------------------------------------|---------|----------|-----------|--------------------------|-----|--------------------------|-----|-------|-------|
|                                     |         | Standard | Alternate | Min                      | Max | Min                      | Max |       |       |
| Read Cycle Time                     |         | †AVAV    | tRC       | 20                       | _   | 25                       | _   | ns    | 2     |
| Address Access Time                 |         | tAVQV    | tAA       | _                        | 20  | _                        | 25  | ns    |       |
| Enable Access Time                  |         | tELQV    | tACS      |                          | 20  | _                        | 25  | ns    | 3     |
| Output Hold from Address Change     |         | tAXQX    | tон       | 4                        |     | 5                        | _   | ns    |       |
| Output Enable Access Time           | MCM6209 | tGLQV    | tQE       | _                        | 10  | _                        | 12  | ns    |       |
| Output Enable Low to Output Active  | MCM6209 | tGLQX    | tLZ       | 3                        | _   | 4                        | _   | ns    | 4,5,6 |
| Output Enable High to Output High-Z | MCM6209 | tGHQZ    | tHZ       | 0                        | 6   | 0                        | 8   | ns    | 4,5,6 |
| Enable Low to Output Active         |         | †ELQX    | tLZ       | 4                        | _   | 5                        | _   | ns    | 4,5,6 |
| Enable High to Output High-Z        |         | tEHQZ    | tHZ       | 0                        | 8   | 0                        | 10  | ns    | 4,5,6 |
| Power Up Time                       |         | †ELICCH  | tpU       | 0                        | _   | 0                        | _   | ns    |       |
| Power Down Time                     |         | †EHICCL  | tPD       | _                        | 20  | _                        | 25  | ns    |       |

NOTES: 1. W is high for read cycle.

- 2. All read cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Addresses valid prior to or coincident with E going low.
- At any given voltage and temperature, t<sub>EHOZ</sub> max is less than t<sub>ELOX</sub> min, and t<sub>GHOZ</sub> max is less than t<sub>GLOX</sub> min, both for a given device and from device to device.
- 5. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B.
- 6. This parameter is sampled and not 100% tested.
- 7. Device is continuously selected ( $\overline{E} = V_{|L}$ ) and  $\overline{G} = V_{|L}$  (MCM6209 only).

#### READ CYCLE 1 (See Note 7 Above)



WRITE CYCLE 1 (W Controlled, See Notes 1 and 6)

| Parameter                     | Syr      | Symbol          |     | MCM6208-20<br>MCM6209-20 |     | 5208-25<br>5209-25 | Units | Notes |
|-------------------------------|----------|-----------------|-----|--------------------------|-----|--------------------|-------|-------|
|                               | Standard | Alternate       | Min | Max                      | Min | Max                |       |       |
| Write Cycle Time              | †AVAV    | twc             | 20  |                          | 25  |                    | ns    | 2     |
| Address Setup Time            | †AVWL    | tAS             | 0   | _                        | 0   | _                  | ns    |       |
| Address Valid to End of Write | tAVWH    | tAW             | 15  | _                        | 20  | _                  | ns    |       |
| Write Pulse Width             | twlwh    | twp             | 15  | _                        | 20  | _                  | ns    |       |
| Data Valid to End of Write    | tDVWH    | tDW             | 8   | _                        | .10 | _                  | ns    |       |
| Data Hold Time                | tWHDX    | t <sub>DH</sub> | 0   | _                        | 0   | _                  | ns    |       |
| Write Low to Output High-Z    | twLoz    | twz             | 0   | 7                        | 0   | 10                 | ns    | 3,4,5 |
| Write High to Output Active   | twhox    | tow             | 5   | _                        | 5   | _                  | ns    | 3,4,5 |
| Write Recovery Time           | twhax    | twr             | 0   | _                        | 0   | _                  | ns    |       |

NOTES: 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

- 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Transition is measured  $\pm 500$  mV from steady-state voltage with load in Figure 1B.
- 4. Parameter is sampled and not 100% tested.
- 5. At any given voltage and temperature, twLoz max is less than twHoX min both for a given device and from device to device.
  6. MCM6209, if  $\overline{G}$  goes low coincident with or after  $\overline{W}$  goes low, the output will remain in a high impedance state.



#### **AC TEST LOADS**



Figure 1A

Figure 1B

WRITE CYCLE 2 (E Controlled, See Notes 1 and 5)

| Parameter                     | Syr      | nbol      | MCM6208-20<br>MCM6209-20 |     | MCM6208-25<br>MCM6209-25 |     | Units | Notes |
|-------------------------------|----------|-----------|--------------------------|-----|--------------------------|-----|-------|-------|
|                               | Standard | Alternate | Min                      | Max | Min                      | Max |       |       |
| Write Cycle Time              | tAVAV    | twc       | 20                       | _   | 25                       |     | ns    | 2     |
| Address Setup Time            | tAVEL    | tAS       | 0                        | l – | 0                        | _   | ns    |       |
| Address Valid to End of Write | †AVEH    | tAW       | 15                       |     | 20                       | _   | ns    |       |
| Enable to End of Write        | tELEH    | tcw       | 12                       | _   | 15                       | _   | ns    | 3,4   |
| Enable to End of Write        | tELWH    | tcw       | 12                       | _   | 15                       | _   | ns    | 3,4   |
| Write Pulse Width             | tWLEH    | tWP       | 12                       | _   | 15                       | _   | ns    |       |
| Data Valid to End of Write    | tDVEH    | tDW       | 8                        | _   | 10                       | _   | ns    |       |
| Data Hold Time                | tEHDX    | tDH .     | 0                        | _   | 0                        | _   | ns    |       |
| Write Recovery Time           | tEHAX    | twr       | 0                        | _   | 0                        | _   | ns    |       |

- NOTES: 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
  - 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
  - 3. If E goes low coincident with or after W goes low, the output will remain in a high impedance condition.

  - 4. If E goes high coincident with or before W goes high, the output will remain in a high impedance condition.

    5. MCM6209, if G goes low coincident with or after W goes low, the output will remain in a high impedance state.



#### **ORDERING INFORMATION** (Order by Full Part Number)



Full Part Numbers - MCM6208P20 MCM6208P25 MCM6208J20 MCM6208J25 MCM6208J20R2 MCM6208J25R2

MCM6209P20

MCM6209J20

MCM6209J20R2

MCM6209P25

MCM6209J25

MCM6209J25R2

MOTOROLA MEMORY DATA

### **Product Preview**

## 128K × 8 Bit Fast Static Random Access Memory

The MCM6226-30 is a 1,048,576 bit static random access memory organized as 131,072 words of 8 bits, fabricated using high-performance silicon-gate CMOS (HCMOS) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides for greater reliability.

The output enable (G) feature allows fast access to the memory contents.

The MCM6226-30 is packaged in a 400 mil, 32 pin plastic dual-in-line package or a 32 lead 400 mil plastic SOJ package with the JEDEC standard pinout.

- Single 5 V Supply, ±10%
- Fully Static-No Clock or Timing Strobes Necessary
- Fast Access Time 30 ns (Maximum)
- Low Power Dissipation—140 mA
- Three Chip Controls; Chip Select
  - S Chip Select
  - G for Fast Access to Data
- Three State Outputs
- Fully TTL Compatible



## MCM6226-30



| PIN          | ASSIC | BNMI | ENT              |
|--------------|-------|------|------------------|
| NC [         | 1 •   | 32   | ov <sub>cc</sub> |
| A [          | 2     | 31   | <b>b</b> ∧       |
| ΑC           | 3     | 30   | S/NC             |
| ΑC           | 4     | 29   | yw               |
| ۸Ľ           | 5     | 28   | þa i             |
| ΑC           | 6     | 27   | ] A              |
| AC           | 7     | 26   | ]A               |
| ۸E           | 8     | 25   | ) A              |
| AC           | 9     | 24   | ] <u>G</u>       |
| ΑC           | 10    | 23   | ja               |
| ΑĽ           | 11    | 22   | j <u>s</u>       |
| ΑC           | 12    | 21   | DQ7              |
| 000          | 13    | 20   | 3 DQ6            |
| DQ1 <b>[</b> | 14    | 19   | DQ5              |
| DQ2 [        | 15    | 18   | DQ4              |
| vss C        | 16    | 17   | ] DQ3            |

| PIN NAMES                 |
|---------------------------|
| A0-A16 Address            |
| W Write Enable            |
| উ Chip Enable             |
| S Chip Enable             |
| G Output Enable           |
| DQ0-DQ7 Data Input/Output |
| VCC +5 V Power Supply     |
| Vss Ground                |
| NC No Connection          |
|                           |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

### Product Preview

## 256K × 4 Bit Fast Static Random Access Memory

The MCM6228-25 is a 1,048,576 bit static random access memory organized as 262,144 words of 4 bits, fabricated using high-performance silicon-gate CMOS (HCMOS) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides for greater reliability.

The output enable  $(\overline{G})$  feature allows fast access to the memory contents.

The MCM6228-25 is packaged in a 400 mil, 28 pin plastic dual-in-line package or a 28 lead 400 mil plastic SOJ package with the JEDEC standard pinout.

- Single 5 V Supply, ±10%
- Fully Static—No Clock or Timing Strobes Necessary
- Fast Access Time 25 ns (Maximum)
- Low Power Dissipation 140 mA
- Two Chip Controls; S Chip Select
  - G for Fast Access to Data
- Three State Outputs
- Fully TTL Compatible



**BLOCK DIAGRAM** 

## MCM6228-25



| PIN               | ASSIG | NMENT                |
|-------------------|-------|----------------------|
| A [               | 1 •   | 28 ] V <sub>CC</sub> |
| ΑC                | 2     | 27 🛮 A               |
| A C               | 3     | 26 🛮 A               |
| ۸C                | 4     | 25 🛮 A               |
| ΑC                | 5     | 24 🕽 A               |
| A C               | 6     | 23 🏿 A               |
| ΑC                | 7     | 22 🏿 A               |
| ΑC                | 8 .   | 21 DA                |
| ΑC                | 9     | 20 <b>)</b> NC       |
| ΑC                | 10    | 19 🕽 003             |
| ΑC                | 11    | 18 002               |
| ₹[                | 12    | 17 001               |
| <u> </u>          | 13    | 16 <b>]</b> DQO      |
| v <sub>SS</sub> [ | 14    | 15 <b>] ₩</b>        |
| ·                 |       |                      |

| PIN NAMES                         |
|-----------------------------------|
| A0-A17 Address                    |
| W Write Enable                    |
| S Chip Select                     |
| G Output Enable                   |
| DQ0-DQ3 Data Input/Output         |
| V <sub>CC</sub> +5 V Power Supply |
| VSS Ground                        |
| NC No Connection                  |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

## 8K×8 Bit Fast Static RAM

The MCM6264 is a 65,536 bit static random access memory organized as 8192 words of 8 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption which provides greater reliability.

The chip enable pins ( $\overline{\text{E1}}$  and  $\overline{\text{E2}}$ ) are not clocks. Either pin, when asserted false, causes the part to enter a low power standby mode. The part will remain in standby mode until both pins are asserted true again. The availability of active high and active low chip enable pins provides more system design flexibility than single chip enable devices.

The MCM6264 is available in 300 and 600 mil, 28 pin plastic dual-in-line packages and 300 and 400 mil, 28 pin plastic SOJ packages. All packages feature the JEDEC standard pinout.

- Single 5 V Supply, ±10%
- 8K×8 Organization
- Fully Static-No Clock or Timing Strobes Necessary
- Fast Access Time 30, 35, 45, 55 ns (Maximum)
- Low Power Operation 105, 100, 90, 80 mA (Maximum, Active)
- Three State Outputs
- All Inputs and Outputs are TTL Compatible
- Output Enable (G) Feature for Increased System Flexibility and to Eliminate Bus Contention Problems

#### **BLOCK DIAGRAM**



### MCM6264



WP PACKAGE 600 MIL PLASTIC CASE TBD



NJ PACKAGE 300 MIL SOJ CASE 810B

#### PIN ASSIGNMENT 28 D V<sub>CC</sub> 27 DW 26 DE2 25 has A6 🛭 24 🛮 A9 A5 [ 23 A11 22 D G 21 A10 A2 [ 20 DET 19 1 007 A0 [ 10 ال موم 18 🛮 006 DO1 1 12 17 DQ5 16 D DQ4 DQ2 🗖 13 15 003

|        | PIN NAMES         |
|--------|-------------------|
| A0-A12 | Address           |
| ₩      | Write Enable      |
|        | Chip Enable       |
|        | Output Enable     |
|        | Data Input/Output |
|        | +5 V Power Supply |
|        | Ground            |
| NC     | No Connection     |

#### **TRUTH TABLE**

| Ē1 | E2 | G | w | Mode            | Supply Current | I/O Pin          |
|----|----|---|---|-----------------|----------------|------------------|
| Н  | Х  | Х | Х | Not Selected    | ISB            | High Z           |
| X  | L  | Х | Х | Not Selected    | ISB            | High Z           |
| L  | Н  | Н | Н | Output Disabled | lcc            | High Z           |
| L  | Н  | ٦ | Н | Read            | lcc            | D <sub>out</sub> |
| L  | Ħ  | Х | L | Write           | Icc            | Din              |

X = don't care

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | V    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                          | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | w    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(VCC=5.0 V  $\pm$  10%, TA=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol          | Min   | Тур | Max                  | Unit |
|------------------------------------------|-----------------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | vcc             | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | V <sub>IH</sub> | 2.2   |     | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage                        | V <sub>IL</sub> | -0.3* | -   | 0.8                  | V    |

 $V_{IL}$  (min) = -0.3 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

#### **DC CHARACTERISTICS**

| Parameter                                                                                                                      |                              | Symbol               | Min | Max   | Unit |
|--------------------------------------------------------------------------------------------------------------------------------|------------------------------|----------------------|-----|-------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                                               |                              | l <sub>lkg(l)</sub>  | _   | ± 1.0 | μА   |
| Output Leakage Current ( $\overline{E1} = V_{IH}$ , $E2 = V_{IL}$ , or $\overline{G} = V_{IH}$ , $V_{out} = 0$ to $V_{C0}$     | C)                           | l <sub>lkg</sub> (0) | -   | ± 1.0 | μΑ   |
| Power Supply Current                                                                                                           | (t <sub>AVAV</sub> = 30 ns)  | lcc                  | _   | 105   | mA   |
| $(\overline{E1} = V_{IL}, E2 = V_{IH}, I_{out} = 0)$                                                                           | $(t_{AVAV} = 35 \text{ ns})$ |                      | _   | 100   |      |
|                                                                                                                                | $(t_{AVAV} = 45 \text{ ns})$ |                      | _   | 90    |      |
| L                                                                                                                              | $(t_{AVAV} = 55 \text{ ns})$ |                      | _   | 80    |      |
| Standby Current (E1 = V <sub>IH</sub> or E2 = V <sub>IL</sub> )                                                                |                              | I <sub>SB1</sub>     |     | 10    | mΑ   |
| Standby Current (E1≥V <sub>CC</sub> -0.2 V or E2≤0.2 V, V <sub>in</sub> =V <sub>IH</sub> or V <sub>in</sub> =V <sub>IL</sub> ) |                              | ISB2                 | _   | 5     | mΑ   |
| Output Low Voltage (I <sub>OL</sub> =8.0 mA)                                                                                   |                              | VOL                  | _   | 0.4   | ٧    |
| Output High Voltage (IOH = -4.0 mA)                                                                                            |                              | Voн                  | 2.4 |       | ٧    |

#### **CAPACITANCE** (f = 1.0 MHz, dV = 3.0 V, $T_A = 25^{\circ}\text{C}$ , Periodically Sampled Rather Than 100% Tested)

| Characteristic                         | Symbol           | Max | Unit |
|----------------------------------------|------------------|-----|------|
| Input Capacitance All Inputs Except DQ | C <sub>in</sub>  | 6   | pF   |
| I/O Capacitance DQ                     | C <sub>I/O</sub> | 8   | pF   |

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

| Input Pulse Levels                                       |
|----------------------------------------------------------|
| Input Rise/Fall Time                                     |
| Input Timing Measurement Reference Levels 1.5 V          |
| Output Timing Measurement Reference Levels 0.8 and 2.0 V |
| Output Load See Figure 1                                 |



Figure 1. Test Load

#### READ CYCLE (See Note 1)

| Parameter                          | Symbol            | Alt<br>Symbol   | MCM6264-30 |          | MCM6264-35 |     | MCM6264-45 |     | MCM6264-55 |     | l    | <b>.</b> . |
|------------------------------------|-------------------|-----------------|------------|----------|------------|-----|------------|-----|------------|-----|------|------------|
|                                    |                   |                 | Min        | Max      | Min        | Max | Min        | Max | Min        | Max | Unit | Notes      |
| Read Cycle Time                    | †AVAV             | tRC             | 30         | _        | 35         | _   | 45         | _   | 55         | -   | ns   | _          |
| Address Cycle Time                 | t <sub>AVQV</sub> | tAA             | _          | 30       | _          | 35  | _          | 45  | _          | 55  | ns   | -          |
| E1 Access Time                     | tE1LQV            | tAC1            | -          | 30       | _          | 35  | _          | 45  | -          | 55  | ns   | _          |
| E2 Access Time                     | tE2HQV            | tAC2            | _          | 30       | _          | 35  | _          | 45  | -          | 55  | ns   | -          |
| G Access Time                      | tGLQV             | <sup>t</sup> OE | _          | 12.5     | _          | 15  | _          | 20  | _          | 25  | ns . | _          |
| Output Hold from Address<br>Change | tAXQX             | tОН             | 5          | -        | 5          | -   | 5          | . – | 5          | -   | ns   | _          |
| Chip Enable to Output Low-Z        | te1LQX, te2HQX    | tCLZ            | 5          | <b>-</b> | 5          | _   | 5          | -   | 5          | _   | ns   | 2, 3       |
| Output Enable to Output Low-Z      | tGLQX             | toLZ            | 0          | _        | 0          | -   | 0          | _   | 0          | _   | ns   | 2, 3       |
| Chip Enable to Output High-Z       | tE1HQZ, tE2LQZ    | tCHZ            | 0.         | 15       | 0          | 15  | 0          | 15  | 0          | 15  | ns   | 2, 3       |
| Output Enable to Output High-Z     | tGHOZ             | tonz            | 0          | 15       | 0          | 15  | 0          | 15  | 0          | 15  | ns   | 2, 3       |

#### NOTES:

- 1. W is high at all times for read cycles.
- 2. All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.
- 3. These parameters are periodically sampled and not 100% tested.



#### WRITE CYCLE 1 (W CONTROLLED) (See Note 1)

| Parameter                     | Symbol            | Alt<br>Symbol   | MCM6264-30 |     | MCM6264-35 |     | MCM6264-45 |     | MCM6264-55 |     |      |       |
|-------------------------------|-------------------|-----------------|------------|-----|------------|-----|------------|-----|------------|-----|------|-------|
|                               |                   |                 | Min        | Max | Min        | Max | Min        | Max | Min        | Max | Unit | Notes |
| Write Cycle Time              | <sup>t</sup> AVAV | twc             | 30         | -   | 35         | _   | 45         | -   | 55         | -   | ns   | -     |
| Address Setup Time            | <sup>†</sup> AVWL | tAS             | 0          | _   | 0          | _   | 0          | _   | 0          | _   | ns   | _     |
| Address Valid to End of Write | <sup>t</sup> AVWH | tAW             | 22.5       | -   | 25         | -   | 35         | _   | 45         | _   | ns   | _     |
| Write Pulse Width             | †WLWH             | tWP             | 17.5       | _   | .20        | _   | 25         | _   | 30         | _   | ns   | 3     |
| Data Valid to End of Write    | <sup>t</sup> DVWH | t <sub>DW</sub> | 12.5       | _   | 15         | _   | 20         | -   | 25         | _   | ns   | _     |
| Data Hold Time                | tWHDX             | tDH             | 0          | _   | 0          | _   | 0          | _   | 0          | _   | ns   | 3     |
| Write Low to Output in High-Z | twLoz             | twHZ            | 0          | 15  | 0          | 15  | 0          | 15  | 0          | 15  | ns   | 4, 5  |
| Write High to Output Low-Z    | twhax             | tow             | 5          | _   | 5          | _   | 5          | _   | 5          | _   | ns   | 4, 5  |
| Write Recovery Time           | \$WHAX            | twr             | 0          | -   | 0          | -   | 0          | -   | 0          | _   | ns   | -     |

#### NOTES:

- Note: The starts at the latest transition of a low E1, low W, or high E2. A write cycle ends at the earliest transition of a high E1, high W, or low E2.
- 2. If W goes low coincident with or prior to E1 low or E2 high then the outputs will remain in a high impedance state.
- 3. During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.
- 4. All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.
- 5. These parameters are periodically sampled and not 100% tested.



#### TIMING PARAMETER ABBREVIATIONS

signal name from which interval is defined transition direction for first signal signal name to which interval is defined transition direction for second signal

The transition definitions used in this data sheet are:

- H = transition to high
- L = transition to low
- V = transition to valid
- X = transition to invalid or don't care
- Z = transition to off (high impedance)

#### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

#### WRITE CYCLE 2 (ENABLE CONTROLLED) (See Note 1)

| Parameter                     | Symbol              | Alt<br>Symbol   | MCM6264-30 |     | MCM6264-35 |     | MCM6264-45 |     | MCM6264-55 |     |      |       |
|-------------------------------|---------------------|-----------------|------------|-----|------------|-----|------------|-----|------------|-----|------|-------|
|                               |                     |                 | Min        | Max | Min        | Max | Min        | Max | Min        | Max | Unit | Notes |
| Write Cycle Time              | t <sub>AVAV</sub>   | twc             | 30         | -   | 35         | -   | 45         | _   | 55         | -   | ns   | _     |
| Address Setup Time            | t <sub>AVE1L</sub>  | tAS             | 0          | _   | 0          | _   | 0          | -   | 0          | -   | ns   | 2     |
| Address Valid to End of Write | tAVE1H              | t <sub>AW</sub> | 22.5       | _   | 25         | _   | 35         | -   | 45         | _   | ns   | 2     |
| Chip Enable to End of Write   | <sup>t</sup> E1LE1H | tcw             | 22.5       | -   | 25         | _   | 35         | _   | 45         | _   | ns   | 2, 3  |
| Data Valid to End of Write    | <sup>t</sup> DVE1H  | tDW             | 12.5       | -   | 15         | _   | 20         | _   | 25         | _   | ns   | 2     |
| Data Hold Time                | t <sub>E1HDX</sub>  | tDH             | 0          |     | 0          | _   | 0          | _   | 0          | _   | ns   | 2, 4  |
| Write Recovery Time           | tE1HAX              | twn             | 0          | _   | 0          | _   | 0          | _   | 0          | _   | ns   | 2     |

#### NOTES:

- Note that the latest transition of a low E1, low W, or high E2. A write cycle ends at the earliest transition of a high E1, high W, or low E2.
- 2. E1 and E2 timings are identical when E2 signals are inverted.
- 3. If W goes low coincident with or prior to E1 low or E2 high then the outputs will remain in a high impedance state.
- 4. During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.



## ORDERING INFORMATION (Order by Full Part Number)



### Product Preview

## 8K×8 Bit Fast Static RAM

The MCM6264-25 is a 65,536 bit static random access memory organized as 8192 words of 8 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption which provides greater reliability.

The chip enable pins ( $\overline{\text{E1}}$  and  $\overline{\text{E2}}$ ) are not clocks. Either pin, when asserted false, causes the part to enter a low power standby mode. The part will remain in standby mode until both pins are asserted true again. The availability of active high and active low chip enable pins provides more system design flexibility than single chip enable devices.

The MCM6264-25 is available in a 300 mil, 28 pin plastic dual-in-line package and a 300 mil, 28 pin plastic SOJ packages. All packages feature the JEDEC standard pinout.

- Single 5 V Supply, ±10%
- 8K×8 Organization
- Fully Static—No Clock or Timing Strobes Necessary
- Fast Access Time-25 ns (Maximum)
- Low Power Operation—110 mA (Maximum, Active)
- Three State Outputs
- All Inputs and Outputs are TTL Compatible
- Output Enable (G) Feature for Increased System Flexibility and to Eliminate Bus Contention Problems

#### **BLOCK DIAGRAM**



### MCM6264-25





| PIN NAMES                         |
|-----------------------------------|
| A0-A12 Address                    |
| W Write Enable                    |
| E1, E2 Chip Enable                |
| G Output Enable                   |
| DQ0-DQ7 Data Input/Output         |
| V <sub>CC</sub> +5 V Power Supply |
| VSS Ground                        |
| NC No Connection                  |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

# TRUTH TABLE

| E1 | E2 | G | W   | Mode            | Supply Current | I/O Pin          |
|----|----|---|-----|-----------------|----------------|------------------|
| Н  | Х  | х | Х   | Not Selected    | ISB            | High Z           |
| Х  | L  | Х | Х   | Not Selected    | ISB            | High Z           |
| L  | Н  | Н | H · | Output Disabled | Icc            | High Z           |
| ·L | Н  | L | Н   | Read            | lcc            | D <sub>out</sub> |
| L  | Н  | х | L   | Write           | Icc            | D <sub>in</sub>  |

X = don't care

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

# ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                          | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | w    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | -10 to +85                   | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

# RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol          | Min   | Тур | Max                  | Unit     |
|------------------------------------------|-----------------|-------|-----|----------------------|----------|
| Supply Voltage (Operating Voltage Range) | · Vcc           | 4.5   | 5.0 | 5.5                  | <b>v</b> |
| Input High Voltage                       | V <sub>IH</sub> | 2.2   | -   | V <sub>CC</sub> +0.3 | >        |
| Input Low Voltage                        | V <sub>IL</sub> | -0.3* |     | 0.8                  | ٧        |

 $V_{IL}$  (min) = -0.3 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

# DC CHARACTERISTICS

| Parameter                                                                                                                      | Symbol           | Min | Max  | Unit |
|--------------------------------------------------------------------------------------------------------------------------------|------------------|-----|------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                                               | likg(i)          | _   | ±1.0 | μΑ   |
| Output Leakage Current ( $\overline{E1} = V_{IH}$ , $E2 = V_{IL}$ , or $\overline{G} = V_{IH}$ , $V_{out} = 0$ to $V_{CC}$ )   | llkg(O)          | _   | ±1.0 | μΑ   |
| Power Supply Current ( $\overline{E1} = V_{IL}$ , $E2 = V_{IH}$ , $I_{out} = 0$ , $t_{AVAV} = 25$ ns)                          | Icc              | _   | 105  | mA   |
| Standby Current (E1 = VIH or E2 = VIL)                                                                                         | ISB1             | _   | 10   | mA   |
| Standby Current (E1≥V <sub>CC</sub> -0.2 V or E2≤0.2 V, V <sub>in</sub> =V <sub>IH</sub> or V <sub>in</sub> =V <sub>IL</sub> ) | I <sub>SB2</sub> | _   | 5    | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                                                                  | VOL              | _   | 0.4  | V    |
| Output High Voltage (IOH = -4.0 mA)                                                                                            | Voн              | 2.4 | _    | V    |

# $\textbf{CAPACITANCE} \text{ (f=1.0 MHz, dV=3.0 V, T}_{\mbox{A}} = 25^{\circ}\mbox{C, Periodically Sampled Rather Than 100\% Tested)}$

| Characteristic                    |        |                  | Max | Unit |
|-----------------------------------|--------|------------------|-----|------|
| Input Capacitance All Inputs Exce | ept DQ | C <sub>in</sub>  | 6   | pF   |
| I/O Capacitance                   | DΩ     | C <sub>I/O</sub> | 8   | pF   |

# AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

 Input Pulse Levels
 .0 to 3.0 V

 Input Rise/Fall Time
 .5 ns

 Input Timing Measurement Reference Levels
 .1.5 V

 Output Timing Measurement Reference Levels
 .0.8 and 2.0 V

 Output Load
 . See Figure 1



Figure 1. Test Load

# **READ CYCLE** (See Note 1)

| <b>D</b>                        | 01                | Alt             | МСМ | 3264-25 |                                              | Notes |
|---------------------------------|-------------------|-----------------|-----|---------|----------------------------------------------|-------|
| Parameter                       | Symbol            | Symbol          | Min | Max     | Unit  Ins Ins Ins Ins Ins Ins Ins Ins Ins In | Notes |
| Read Cycle Time                 | t <sub>AVAV</sub> | t <sub>RC</sub> | 25  | _       | ns                                           | _     |
| Address Cycle Time              | †AVQV             | <sup>t</sup> AA | _   | 25      | ns                                           | _     |
| E1 Access Time                  | tE1LQV            | tAC1            | _   | 25      | ns                                           | _     |
| E2 Access Time                  | tE2HQV            | tAC2            | _   | 25      | ns                                           | _     |
| G Access Time                   | tGLQV             | <sup>t</sup> OE | _   | 10      | ns                                           | _     |
| Output Hold from Address Change | tAXQX             | tон             | 5   | -       | ns                                           | -     |
| Chip Enable to Output Low-Z     | tE1LQX, tE2HQX    | tCLZ            | 5   | _       | ns                                           | 2, 3  |
| Output Enable to Output Low-Z   | tGLQX             | tOLZ            | 0   | _       | ns                                           | 2, 3  |
| Chip Enable to Output High-Z    | tE1HOZ, tE2LOZ    | tCHZ            | 0   | 15      | ns                                           | 2, 3  |
| Output Enable to Output High-Z  | tGHQZ             | tOHZ            | 0   | 15      | ns                                           | 2, 3  |

#### NOTES:

- 1. W is high at all times for read cycles.
- 2. All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.
- 3. These parameters are periodically sampled and not 100% tested.



#### WRITE CYCLE 1 (W CONTROLLED) (See Note 1)

| Danson - 4                    | 0                 | Alt             | Alt MCM6264 | MCM6264-25 |      | Naca  |
|-------------------------------|-------------------|-----------------|-------------|------------|------|-------|
| Parameter                     | Symbol            | Symbol          | Min         | Max        | Unit | Notes |
| Write Cycle Time              | †AVAV             | twc             | 25          | _          | ns   | _     |
| Address Setup Time            | †AVWL             | tAS             | 0           | _          | ns   |       |
| Address Valid to End of Write | t <sub>AVWH</sub> | tAW             | 20          | _          | ns   |       |
| Write Pulse Width             | tWLWH             | tWP             | 15          | _          | ns   | 3     |
| Data Valid to End of Write    | tD/WH             | tDW             | 10          | _          | ns   | -     |
| Data Hold Time                | tWHDX             | <sup>t</sup> DH | 0           | _          | ns   | 3     |
| Write Low to Output in High-Z | twloz             | twHZ            | 0           | 15         | ns   | 4, 5  |
| Write High to Output Low-Z    | twhox             | tow             | 5           | _          | ns   | 4, 5  |
| Write Recovery Time           | twhax             | twR             | 0           | _          | ns   | _     |

#### NOTES:

- 1. A write cycle starts at the latest transition of a low  $\overline{\text{E1}}$ , low  $\overline{\text{W}}$ , or high  $\overline{\text{E2}}$ . A write cycle ends at the earliest transition of a high  $\overline{\text{E1}}$ , high  $\overline{\text{W}}$ , or low  $\overline{\text{E2}}$ .
- 2. If W goes low coincident with or prior to E1 low or E2 high then the outputs will remain in a high impedance state.
- 3. During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.
- 4. All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.
- 5. These parameters are periodically sampled and not 100% tested.



# TIMING PARAMETER ABBREVIATIONS



The transition definitions used in this data sheet are:

- H = transition to high
- L = transition to low
- V = transition to valid
- X = transition to invalid or don't care
- Z=transition to off (high impedance)

#### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

#### WRITE CYCLE 2 (ENABLE CONTROLLED) (See Note 1)

| P                             |                    | Alt    | MCM6264-25 |     |      |       |
|-------------------------------|--------------------|--------|------------|-----|------|-------|
| Parameter                     | Symbol             | Symbol | Min        | Max | Unit | Notes |
| Write Cycle Time              | †AVAV              | twc    | 25         | _   | ns   | _     |
| Address Setup Time            | tAVE1L             | tAS    | 0          | _   | ns   | 2     |
| Address Valid to End of Write | t <sub>AVE1H</sub> | tAW    | 20         | -   | ns   | 2     |
| Chip Enable to End of Write   | tE1LE1H            | tcw    | 20         | _   | ns   | 2, 3  |
| Data Valid to End of Write    | t <sub>DVE1H</sub> | tDW    | 10         | _   | ns   | 2     |
| Data Hold Time                | tE1HDX             | tDH    | 0          | _   | ns   | 2, 4  |
| Write Recovery Time           | te1HAX             | twr    | 0          | _   | ns   | 2     |

#### NOTES:

- Note: 1. A write cycle starts at the latest transition of a low \$\overline{E1}\$, low \$\overline{W}\$, or high \$\overline{E2}\$. A write cycle ends at the earliest transition of a high \$\overline{E1}\$, high \$\overline{W}\$, or low \$\overline{E2}\$.
- 2. E1 and E2 timings are identical when E2 signals are inverted.
- 3. If W goes low coincident with or prior to E1 low or E2 high then the outputs will remain in a high impedance state.
- 4. During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.



# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers - MCM6264P25

MCM6264NJ25

MCM6264NJ25R2

# 4K×4 Bit Static Random Access Memory

The MCM6268 and MCM6269 are 16,384-bit static random access memories organized as 4096 words of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides greater reliability. Fast access time makes this device suitable for cache and other sub-50 ns applications.

The MCM6268 uses a chip enable (Ē) function which is not a clock. In less than a cycle time after Ē goes high, the part enters a low-power standby mode, remaining in that state until Ē goes low again. This device also incorporates internal power down circuitry that will reduce active current for less than 100% duty cycle applications. These features provide reduced system power requirements without degrading access time performance.

Similar in design to the Motorola MCM6268, the MCM6269 features an enhanced chip select circuit allowing access to data in as little as 12 ns.

Both devices are available in a 20 lead plastic dual-in-line package and feature the standard JEDEC pinout.

- Single 5 V Supply, ±10%
- 4K×4 Bit Organization
- Fully Static—No Clock or Timing Strobes Necessary
- Three State Output
- Fully TTL Compatible
- Fast Access Time (Maximum) (xx = 68 or 69):

|            |         | MCM6268     | MCM6269     |
|------------|---------|-------------|-------------|
|            | Address | Chip Enable | Chip Select |
| MCM62xxP25 | 25 ns   | 25 ns       | 12 ns       |
| MCM62xxP35 | 35 ns   | 35 ns       | 15 ns       |
| MCM6268P45 | 45 ns   | 45 ns       |             |
| MCM6268P55 | 55 ns   | 55 ns       |             |

• Low Power Operation: 110 mA Maximum, Active AC



# MCM6268 MCM6269





#### **TRUTH TABLE**

| Ē/S | w | Mode         | V <sub>CC</sub> Current<br>(MCM6268) | V <sub>CC</sub> Current<br>(MCM6269) | I/O Pin | Cycle       |
|-----|---|--------------|--------------------------------------|--------------------------------------|---------|-------------|
| Н   | х | Not Selected | ISB1, ISB2                           | Icc                                  | High-Z  | _           |
| L   | н | Read         | Icc                                  | Icc                                  | Dout    | Read Cycle  |
| L   | L | Write        | Icc                                  | Icc                                  | Din     | Write Cycle |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this highimpedance circuit.

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | ٧.   |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |
| Output Current (per I/O)                          | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | -10 to +85                   | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | - 55 to + 125                | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> =  $5.0 \text{ V} \pm 10\%$ , T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

# RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | VIH    | 2.0   | _   | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | V    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

# **DC CHARACTERISTICS**

| Parameter                                                                                                               | Sy              | mbol  | Min | Max  | Unit |
|-------------------------------------------------------------------------------------------------------------------------|-----------------|-------|-----|------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                                        | l <sub>l</sub>  | kg(I) | _   | ±1.0 | μА   |
| Output Leakage Current (E or S=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> )                               | l <sub>jj</sub> | kg(O) | _   | ±1.0 | μА   |
| AC Supply Current (I <sub>out</sub> ≈ 0 mA) MCM6268/69                                                                  | 9-25, 35        | Icc   | _   | 110  | mA   |
| MCM6268                                                                                                                 | 3-45, 55        |       | _   | 80   |      |
| TTL Standby Current (E=V <sub>IH</sub> , No Restrictions on Other Inputs) (MCM6268)                                     | ı               | SB1   | _   | 20   | mA   |
| CMOS Standby Current (Ē≥V <sub>CC</sub> -0.2 V, No Restrictions on Other Inputs) MCM6268                                | 3-25, 35        | SB2   | _   | 15   | mA   |
| MCM6268                                                                                                                 | 3-45, 55        |       | _   | 2    |      |
| $(\overline{S} \ge V_{CC} - 0.2 \text{ V}, V_{in} \le 0.2 \text{ V}, \text{ or } \ge V_{CC} - 0.2 \text{ V})$ (MCM6269) |                 | ISB   | _   | 15   |      |
| Output Low Voltage (I <sub>OL</sub> =8.0 mA)                                                                            | ,               | VOL   | _   | 0.4  | V    |
| Output High Voltage (I <sub>OH</sub> = -4.0 mA)                                                                         | ,               | ∕он   | 2.4 | -    | ٧    |

# CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, T<sub>A</sub> = 25°C, Periodically Sampled Rather Than 100% Tested)

| CI                | aracteristic                   | Symbol           | Min | Тур    | Max    | Unit |
|-------------------|--------------------------------|------------------|-----|--------|--------|------|
| Input Capacitance | All Inputs Except E, S<br>E, S | C <sub>in</sub>  | _   | 4<br>5 | 6<br>7 | pF   |
| I/O Capacitance   |                                | C <sub>I/O</sub> | _   | 5      | 7      | pF   |

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5 V \pm 10\%, T_A = 0 \text{ to } +70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Reference Level |                                              |
|-----------------------|----------------------------------------------|
| Input Pulse Levels    | Output Load Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time  |                                              |

# **READ CYCLE** (See Note 1)

| Parameter                                 | Syn                 | nbol      |     | 268P25<br>269P25 |     | 268P35<br>269P35 | мсме | 268P45 | мсме | MCM6268P55 |    | Notes |
|-------------------------------------------|---------------------|-----------|-----|------------------|-----|------------------|------|--------|------|------------|----|-------|
|                                           | Standard            | Alternate | Min | Max              | Min | Max              | Min  | Max    | Min  | Max        |    |       |
| Read Cycle Time                           | tAVAV               | tRC       | 25  | _                | 35  | _                | 40   | _      | 55   | _          | ns | 2     |
| Address Access Time                       | tAVQV               | tAA       | _   | 25               | _   | 35               | _    | 40     |      | 50         | ns |       |
| Enable Access Time (MCM6268)              | tELQV               | tACS      | _   | 25               | _   | 35               | _    | 45     | _    | 55         | ns |       |
| Select Access Time (MCM6269)              | tSLQV               | tACS      | _   | 12               | _   | 15               |      |        |      |            | ns |       |
| Output Hold from Address Change           | tAXQX               | tOH.      | 5   |                  | 5   | _                | 5    | _      | 5    | _          | ns |       |
| Enable Low to Output Active               | t <sub>ELQX</sub>   | tLZ       | 5   | _                | 5   | _                | 10   | _      | 10   | -          | ns | 3,4,5 |
| Select Low to Output Active (MCM6269)     | tslox               | tLZ       | 5   | _                | 5   | _                |      |        |      |            | ns | 3,4,5 |
| Enable High to Output High-Z              | teHQZ               | tHZ       | 0   | 10               | 0   | 15               | 0    | 15     | 0    | 20         | ns | 3,4,5 |
| Select High to Output High-Z<br>(MCM6269) | tshoz               | tHZ       | 0   | 10               | 0   | 15               |      |        | i.   |            | ns | 3,4,5 |
| Power Up Time (MCM6268)                   | †ELICCH             | tPU       | 0   | - T              | 0   | _                | 0    | -      | 0    | -          | ns |       |
| Power Down Time (MCM6268)                 | <sup>t</sup> EHICCL | tPD       | _   | 20               | _   | 30               | _    | 45     | _    | 55         | ns |       |

#### NOTES:

- 1. W is high for read cycle.
- 2. All read cycle timing is referenced from the last valid address to the first transitioning address.
- 3. At any given voltage and temperature, tEHOZ (or tSHOZ) max, is less than tELOX (or tSLOX) min, both for a given device and from device to device.
- 4. Transition is measured  $\pm 500$  mV from steady-state voltage with load of Figure 1B.
- 5. This parameter is sampled and not 100% tested.
- 6. Device is continuously selected (\overline{E} or \overline{S} = V<sub>|L</sub>).
  7. Addresses valid prior to or coincident with \overline{E} or \overline{S} going low.

# READ CYCLE 1 (See Note 6 Above)



# READ CYCLE 2 (See Note 7 Above)



WRITE CYCLE 1 (W Controlled, See Note 1)

| Parameter                     | Syn      | nbol            |     | 268P25<br>269P25 |     | 268P35<br>269P35 | MCM6268P45 MCM6268P |     | 268P55 | Unit | Notes |       |
|-------------------------------|----------|-----------------|-----|------------------|-----|------------------|---------------------|-----|--------|------|-------|-------|
|                               | Standard | Alternate       | Min | Max              | Min | Max              | Min                 | Max | Min    | Max  |       | 1 1   |
| Write Cycle Time              | tAVAV    | twc             | 25  | -                | 35  | -                | 40                  | _   | 50     | _    | ns    | 2     |
| Address Setup Time            | tAVWL    | tAS             | 0   | _                | 0   | _                | 0                   | _   | 0      | _    | ns    |       |
| Address Valid to End of Write | tAVWH    | tAW             | 20  |                  | 30  | _                | 35                  | _   | 45     | _    | ns    |       |
| Write Pulse Width             | tWLWH    | tWP             | 20  | _                | 25  | -                | 35                  | -   | 45     | _    | ns    |       |
| Data Valid to End of Write    | tDVWH    | tDW             | 10  | _                | 15  | _                | 15                  | _   | 20     | _    | ns    |       |
| Data Hold Time                | tWHDX    | <sup>t</sup> DH | 0   | _                | 0   | _                | 0                   | _   | 0      | _    | ns    |       |
| Write Low to Output High-Z    | tWLQZ    | twz             | 0   | 10               | 0   | 15               | 0                   | 20  | 0      | 25   | ns    | 3,4,5 |
| Write High to Output Active   | tWHQX    | tow             | 5   | _                | 5   | -                | 5                   | _   | 5      | _    | ns    | 3,4,5 |
| Write Recovery Time           | tWHAX    | twR             | 0   | _                | 0   | -                | 0                   | _   | 0      | _    | ns    |       |

#### NOTES:

- 1. A write occurs during the overlap of  $\overline{E}$  or  $\overline{S}$  low and  $\overline{W}$  low.
- 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Transition is measured ±500 mV from steady-state voltage with load in Figure 1B.
- 4. Parameter is sampled and not 100% tested.
- 5. At any given voltage and temperature, twLOZ max, is less than twHOX min, both for a given device and from device to device.



# **AC TEST LOADS**



Figure 1A

Figure 1B

#### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

WRITE CYCLE 2 (E, S Controlled; See Note 1)

| Parameter                        | Sym             | nbol            | MCM6 | 268P25<br>269P25 |     | 268P35<br>269P35 | мсме | 268P45 | мсме | MCM6268P55 |    | Notes |
|----------------------------------|-----------------|-----------------|------|------------------|-----|------------------|------|--------|------|------------|----|-------|
|                                  | Standard        | Alternate       | Min  | Max              | Min | Max              | Min  | Max    | Min  | Max        |    |       |
| Write Cycle Time                 | tAVAV           | twc             | 25   | _                | 35  | -                | 40   | _      | 50   | _          | ns | 2     |
| Address Setup Time               | tAVEL,<br>tAVSL | tAS             | 0    | _                | 0   | 1                | 0    | _      | 0    | -          | ns |       |
| Address Valid to End of Write    | tAVEH,<br>tAVSH | <sup>t</sup> AW | 20   | _                | 30  | 1                | 35   | -      | 45   | -          | ns |       |
| Enable to End of Write (MCM6268) | tELEH           | tcw             | 20   | _                | 30  | -                | - 35 | _      | 45   |            | ns | 3,4   |
| Select to End of Write (MCM6269) | tSLSH           | tcw             | 20   | _                | 30  |                  |      |        |      |            | ns | 3,4   |
| Enable to End of Write (MCM6268) | tELWH           | tcw             | 20   | _                | 30  | _                | - 30 | _      | 30   | _ ,        | ns |       |
| Select to End of Write (MCM6269) | tSLWH           | tcw             | 20   | _                | 30  |                  |      |        |      |            | ns |       |
| Write Pulse Width                | tWLEH,<br>tWLSH | tWP             | 20   | -                | 25  | -                | 30   | _      | 30   | _          | ns |       |
| Data Valid to End of Write       | tDVSH           | <sup>t</sup> DW | 10   | _                | 15  | -                | 15   | -      | 20   | _          | ns |       |
| Data Hold Time                   | tehdx,          | tDH             | 0    | _                | 0   | -                | 0    | - :    | 0    | _          | ns |       |
| Write Recovery Time              | tEHAX,<br>tSHAX | tWR             | 0    | _                | 0   | -                | 0    | -      | 0    | -          | ns |       |

#### NOTES:

- 1. A write occurs during the overlap of E or S low and W low.
- 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
- 3. If E or S goes low coincident with or after W goes low, the output will remain in a high impedance condition.

  4. If E or S goes high coincident with or after W goes high, the output will remain in a high impedance condition.



# **ORDERING INFORMATION** (Order by Full Part Number)



Full Part Numbers-MCM6268P25 MCM6268P45 MCM6268P35 MCM6268P55

MCM6269P25

MCM6269P35

# Advance Information

# 4K × 4 Bit Static Random Access Memory

The MCM6268-20 is a 16,384-bit static random access memory organized as 4096 words of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides greater reliability. Fast access time makes this device suitable for cache and other sub-25 ns applications.

The chip enable (Ē) function is not a clock. In less than a cycle time after Ē goes high, the part enters a low-power standby mode, remaining in that state until Ē goes low again. This device also incorporates internal power down circuitry that will reduce active current for less than 100% duty cycle applications. These features provide reduced system power requirements without degrading access time performance.

The MCM6268-20 is available in a 20 lead plastic dual-in-line package and features the standard JEDEC pinout.

- Single 5 V Supply, ±10%
- 4K×4 Bit Organization
- Fully Static—No Clock or Timing Strobes Necessary
- Three State Output
- Fully TTL Compatible
- Fast Access Time (Maximum)

Address Chip Enable
MCM6268P20 20 ns 20 ns

Low Power Operation: 110 mA Maximum, Active AC



# MCM6268-20



| PIN ASSI             | GNMENT               |
|----------------------|----------------------|
| A4 [ 1 ●             | 20 ] V <sub>CC</sub> |
| A5 🕻 2               | 19 🕽 A3              |
| A6 🛛 3               | 18 🕽 A2              |
| A7 🕻 4               | 17 A1                |
| A8 🖸 5               | 16 JAO               |
| A9 🛭 6               | 15 000               |
| A10[ 7               | 14 001               |
| A11 [ 8              | 13 002               |
| <b>Ē</b> ☐ 9         | 12 003               |
| V <sub>SS</sub> [ 10 | 11 JW                |
|                      |                      |

| PIN NAMES                 |  |  |  |  |  |  |  |  |
|---------------------------|--|--|--|--|--|--|--|--|
| A0-A11Address Input       |  |  |  |  |  |  |  |  |
| W Write Enable            |  |  |  |  |  |  |  |  |
| E Chip Enable             |  |  |  |  |  |  |  |  |
| DQ0-DQ3 Data Input/Output |  |  |  |  |  |  |  |  |
| VCC +5 V Power Supply     |  |  |  |  |  |  |  |  |
| VSS · · · · · Ground      |  |  |  |  |  |  |  |  |
|                           |  |  |  |  |  |  |  |  |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

#### **TRUTH TABLE**

| Ē  | w   | Mode         | V <sub>CC</sub> Current | I/O Pin         | Cycle       |
|----|-----|--------------|-------------------------|-----------------|-------------|
| Н  | х   | Not Selected | ISB1, ISB2              | High-Z          | _           |
| L  | . н | Read         | Icc                     | Dout            | Read Cycle  |
| L: | L   | Write        | ICC                     | D <sub>in</sub> | Write Cycle |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

# **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |
| Output Current (per I/O)                          | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | -10 to +85                   | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> =  $5.0 \text{ V} \pm 10\%$ , T<sub>A</sub> =  $0 \text{ to } 70^{\circ}\text{C}$ , Unless Otherwise Noted)

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | ٧    |
| Input High Voltage                       | ViH    | 2.0   | _   | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | ٧    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

# **DC CHARACTERISTICS**

| Parameter                                                                            |                      | Min | Max   | Unit |
|--------------------------------------------------------------------------------------|----------------------|-----|-------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                     | likg(i)              | _   | ± 1.0 | μΑ   |
| Output Leakage Current (E=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> ) | l <sub>lkg</sub> (0) | _   | ±1.0  | μΑ   |
| AC Supply Current (I <sub>out</sub> =0 mA)                                           | Icc                  | -   | 110   | mA   |
| TTL Standby Current (E=V <sub>IH</sub> , No Restrictions on Other Inputs)            | ISB1                 | _   | 20    | mA   |
| CMOS Standby Current (Ē≥V <sub>CC</sub> -0.2 V, No Restrictions on Other Inputs)     | ISB2                 | _   | 15    | mA   |
| Output Low Voltage (IOL=8.0 mA)                                                      | VOL                  | _   | 0.4   | V    |
| Output High Voltage (I <sub>OH</sub> = -4.0 mA)                                      | Voн                  | 2.4 | _     | V    |

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characte          | ristic              | Symbol           | Min | Тур    | Max    | Unit |
|-------------------|---------------------|------------------|-----|--------|--------|------|
| Input Capacitance | All Inputs Except E | C <sub>in</sub>  | _   | 4<br>5 | 6<br>7 | рF   |
| I/O Capacitance   |                     | C <sub>I/O</sub> | -   | 5      | 7      | pF   |

# **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

| Input Reference Level | Output Reference Level                       |
|-----------------------|----------------------------------------------|
| Input Pulse Levels    | Output Load Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time  |                                              |

#### READ CYCLE (See Note 1)

| Parameter                       | Syn      | Symbol    |     | MCM6268P20 |      |       |
|---------------------------------|----------|-----------|-----|------------|------|-------|
| Parameter                       | Standard | Alternate | Min | Max        | Unit | Notes |
| Read Cycle Time                 | †AVAV    | tRC       | 20  | T -        | ns   | 2     |
| Address Access Time             | tAVQV    | tAA       | _   | 20         | ns   |       |
| Enable Access Time              | †ELQV    | tACS      | _   | 20         | ns   |       |
| Output Hold from Address Change | tAXQX    | tОН       | 4   | _          | ns   |       |
| Enable Low to Output Active     | tELQX    | tLZ       | 4   | T -        | ns   | 3,4,5 |
| Enable High to Output High-Z    | tehoz    | tHZ       | 0   | 8          | ns   | 3,4,5 |
| Power Up Time                   | tELICCH  | tPU       | 0   |            | ns   |       |
| Power Down Time                 | †EHICCL  | tPD       | _   | 20         | ns   |       |

# NOTES:

- 1.  $\overline{W}$  is high for read cycle.
- 2. All read cycle timing is referenced from the last valid address to the first transitioning address.
- At any given voltage and temperature, t<sub>EHOZ</sub> max, is less than t<sub>ELOX</sub> min, both for a given device and from device to device.
   Transition is measured ±500 mV from steady-state voltage with load of Figure 1B.
- 5. This parameter is sampled and not 100% tested.
- 6. Device is continuously selected ( $\overline{E} = V_{II}$ ).
- 7. Addresses valid prior to or coincident with E going low.

# READ CYCLE 1 (See Note 6 Above) tAVQV A (ADDRESS) †AXQX Q (DATA OUT) PREVIOUS DATA VALID DATA VALID **tavav** READ CYCLE 2 (See Note 7 Above) <sup>t</sup>avav A (ADDRESS) **telay** E (CHIP ENABLE) **←** | telox → <sup>t</sup>EHQZ Q (DATA OUT) -DATA VALID tavav telicch : + tehiccl -Vcc SUPPLY CURRENT ISB

# WRITE CYCLE 1 (W Controlled, See Note 1)

| i                             | Syn               | Symbol    |     | MCM6268P20 |      | I     |
|-------------------------------|-------------------|-----------|-----|------------|------|-------|
| Parameter                     | Standard          | Alternate | Min | Max        | Unit | Notes |
| Write Cycle Time              | t <sub>AVAV</sub> | twc       | 20  | _          | ns   | 2     |
| Address Setup Time            | tAVWL             | tAS       | 0   |            | ns   |       |
| Address Valid to End of Write | tAVWH             | tAW       | 15  | _          | ns   |       |
| Write Pulse Width             | tWLWH             | tWP       | 15  | _          | ns   |       |
| Data Valid to End of Write    | tDVWH             | tDW       | 10  | _          | ns   |       |
| Data Hold Time                | twhox             | tDH       | 0   | _          | ns   |       |
| Write Low to Output High-Z    | twloz             | twz       | 0   | 8          | ns   | 3,4,5 |
| Write High to Output Active   | twhox             | tow       | 4   | _          | ns   | 3,4,5 |
| Write Recovery Time           | twhax             | twr       | 0   | _          | ns   |       |

#### NOTES:

- 1. A write occurs during the overlap of E low and W low.
- 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Transition is measured ±500 mV from steady-state voltage with load in Figure 1B.
- 4. Parameter is sampled and not 100% tested.
- 5. At any given voltage and temperature, twLOZ max is less than twHOX min, both for a given device and from device to device.



# **AC TEST LOADS**



Figure 1A

Figure 1B

# **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

WRITE CYCLE 2 (E Controlled; See Note 1)

| Parameter                     | Sym               | Symbol          |     | MCM6268P20 |      |       |
|-------------------------------|-------------------|-----------------|-----|------------|------|-------|
| Parameter                     | Standard          | Alternate       | Min | Max        | Unit | Notes |
| Write Cycle Time              | t <sub>AVAV</sub> | twc             | 20  | _          | ns   | 2     |
| Address Setup Time            | t <sub>AVEL</sub> | tAS             | 0   |            | ns   |       |
| Address Valid to End of Write | t <sub>AVEH</sub> | tAW             | 15  | _          | ns   |       |
| Enable to End of Write        | teleh             | tcw             | 15  | _          | ns   | 3,4   |
| Enable to End of Write        | tELWH             | tcw             | 15  | _          | ns   |       |
| Write Pulse Width             | †WLEH             | twp             | 15  |            | ns   |       |
| Data Valid to End of Write    | tDVEH             | tDW             | 10  | _          | ns   |       |
| Data Hold Time                | †EHDX             | t <sub>DH</sub> | 0   |            | ns   |       |
| Write Recovery Time           | tEHAX             | twr             | 0   | _          | ns   |       |

# NOTES:

- A write occurs during the overlap of \(\overline{E}\) low and \(\overline{W}\) low.
   All write cycle timing is referenced from the last valid address to the first transitioning address.
- If E goes low coincident with or after W goes low, the output will remain in a high impedance condition.
   If E goes high coincident with or before W goes high, the output will remain in a high impedance condition.



# **ORDERING INFORMATION** (Order by Full Part Number)



Full Part Numbers -- MCM6268P20

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# Advance Information

# 4K×4 Bit Static RAM

The MCM6270 is a 16,384-bit static random access memory organized as 4096 words of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption for greater reliability.

The MCM6270 is equipped with both chip enable  $(\overline{\mathbf{E}})$  and output enable  $(\overline{\mathbf{G}})$  inputs, allowing for greater system flexibility. Either input, when high, will force the outputs to high impedance.

- Single 5 V Supply, ±10%
- Fully Static-No Clock or Timing Strobes Necessary
- Three-State Outputs
- Fully TTL Compatible
- Fast Access Time (Maximum):

|            | Address | Chip Enable | Output Enable |
|------------|---------|-------------|---------------|
| MCM6270-20 | 20 ns   | 20 ns       | 10 ns         |
| MCM6270-25 | 25 ns   | 25 ns       | 12 ns         |
| MCM6270-35 | 35 ns   | 35 ns       | 14 ns         |

- Low Power Operation: 110 mA Maximum, Active AC
- Output Enable (G) Feature for Increased System Flexibility and to Eliminate Bus Contention Problems



| PIN NAMES                                                                                                          |                                                             |  |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------|--|--|--|--|--|
| A0-A11 Address Input DQ0-DQ3 . Data Input/Output $\overline{W}$ Write Enable $\overline{\mathbb{G}}$ Output Enable | V <sub>CC</sub> +5 V Power Supply<br>V <sub>SS</sub> Ground |  |  |  |  |  |

# MCM6270



| PIN                          | ASSIGN      | ME                         | :NT                             |
|------------------------------|-------------|----------------------------|---------------------------------|
| D                            | UAL-IN-     | LIN                        | E                               |
| A4 [                         | 1 •         | 22                         | ov <sub>cc</sub>                |
| A5 [                         | 2           | 21                         | ] A3                            |
| A6 🕻                         | 3           | 20                         | ] A2                            |
| , A7 🕻                       | 4           | 19                         | ]A1                             |
| A8 🗖                         | 5           | 18                         | ] AO                            |
| A9 [                         | 6           | 17                         | ] NC                            |
| A10 🛛                        | 7           | 16                         | 000                             |
| A11 [                        | 8           | 15                         | ] DQ1                           |
| Ēď                           | 9           | 14                         | DQ2                             |
| ed                           | 10          | 13                         | D03                             |
| v <sub>ss</sub> [            | 11          | 12                         | D₩                              |
| SM                           | IALL OU     | TLI                        | NE                              |
| A4 [                         | 1 •         | 24                         | o <sub>cc</sub>                 |
| A5 [                         | 2           | 23                         | ] A3                            |
| A6 [                         | 3           |                            | ] A2                            |
| A7 [                         | 4           | 21                         | ] A1                            |
| <b>18</b> A                  | 5           | 20                         | AO                              |
|                              |             |                            |                                 |
| NC [                         |             | 19                         | ) NC                            |
| NC L<br>A9 [                 |             |                            | D NC                            |
| 7                            | 7           | 18                         |                                 |
| A9 [                         | 7<br>8      | 18<br>17                   | ] NC                            |
| A9[<br>A10[<br>A11[          | 7<br>8      | 18<br>17<br>16<br>15       | ] NC<br>] DQO<br>] DQ1<br>] DQ2 |
| A9 [<br>A10 [<br>A11 [<br>Ē[ | 7<br>8<br>9 | 18<br>17<br>16<br>15<br>14 | ] NC<br>] DQO<br>] DQ1          |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

# TRUTH TABLE

| Ē | Ğ | w | Mode         | V <sub>CC</sub> Current | I/O Pin | Cycle       |
|---|---|---|--------------|-------------------------|---------|-------------|
| н | х | х | Not Selected | ISB                     | High-Z  | _           |
| L | н | Н | Read         | ICCA                    | High-Z  | _           |
| L | L | н | Read         | ICCA                    | Dout    | Read Cycle  |
| L | х | L | Write        | ICCA                    | Din     | Write Cycle |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

# ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage (V <sub>CC</sub> )           | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                          | l <sub>out</sub>                   | ±20                          | mA   |
| Power Dissipation (+25°C)                         | PD                                 | 1.0                          | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | ٧    |
| Input High Voltage                       | VIH    | 2.0   | _   | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | V    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq$ 20 ns)

#### **DC CHARACTERISTICS**

| Parameter                                                                                                                            | Symbol  | Min | Max  | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------|---------|-----|------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                                                     | likġ(i) | -   | ±1.0 | μΑ   |
| Output Leakage Current ( $\overline{E} = V_{IH}$ or $\overline{G} = V_{IH}$ or $\overline{W} = V_{IL}$ , $V_{out} = 0$ to $V_{CC}$ ) | likg(O) | _   | ±1.0 | μΑ   |
| AC Supply Current (I <sub>out</sub> =0 mA)                                                                                           | ICCA    | _   | 110  | mA   |
| TTL Standby Current (E=V <sub>IH</sub> , No Restrictions on Other Inputs)                                                            | ISB1    | _   | 20   | mA   |
| CMOS Standby Current (Ē≥V <sub>CC</sub> -0.2 V, No Restrictions on Other Inputs)                                                     | ISB2    | _   | 15   | mA   |
| Output Low Voltage (IOL = 8.0 mA)                                                                                                    | VOL     |     | 0.4  | V    |
| Output High Voltage (IOH = -4.0 mA)                                                                                                  | VoH     | 2.4 | -    | V    |

# $\textbf{CAPACITANCE} \ \, (\text{f} = 1.0 \ \text{MHz}, \ \text{dV} = 3.0 \ \text{V}, \ \text{T}_{\mbox{A}} = 25^{\circ}\mbox{C}, \ \text{Periodically Sampled Rather Than 100\% Tested})$

| Characteristic    |                     | Symbol           | Тур    | Max    | Unit |
|-------------------|---------------------|------------------|--------|--------|------|
| Input Capacitance | All Inputs Except E | C <sub>in</sub>  | 4<br>5 | 6<br>7 | pF   |
| I/O Capacitance   | DQ                  | C <sub>I/O</sub> | 5      | 7      | pF   |

# **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(VCC=5 V ±10%, TA=0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load Figure 1A Unless Otherwise Noted    |
| Input Rise/Fall Time                           |                                                 |

# **READ CYCLE** (See Note 1)

| Parameter                           | Syn               | nbol      | MCM6270-20 |     | MCM6270-25 |      | MCM6270-35 |     | 11-14 |       |
|-------------------------------------|-------------------|-----------|------------|-----|------------|------|------------|-----|-------|-------|
| rarameter                           | Standard          | Alternate | Min        | Max | Min        | Max  | Min        | Max | Unit  | Notes |
| Read Cycle Time                     | t <sub>AVAV</sub> | tRC       | 20         | -   | 25         | 1    | 35         | , 1 | ns    | 2     |
| Address Access Time                 | tAVQV             | tAA       | -          | 20  | _          | 25   | -          | 35  | ns    |       |
| Chip Enable Access Time             | tELQV             | tACS      | _          | 20  | _          | 25   | 1          | 35  | ns    |       |
| Output Enable Access Time           | tGLQV             | tOE       | -          | 10  | -          | 12   | 1          | 14  | ns    |       |
| Output Hold from Address Change     | tAXQX             | tон       | 4          | _   | 5          | 1    | .5         | 1   | ns    |       |
| Chip Enable Low to Output Active    | tELQX             | tLZ       | 4          | -   | . 5        | 1.   | 5          | 1   | ns    | 3,4,5 |
| Chip Enable High to Output High-Z   | t <sub>EHQZ</sub> | tHZ       | 0          | 8 . | 0          | 10   | 0          | 15  | ns    | 3,4,5 |
| Output Enable Low to Output Active  | tGLQX             | tLZ       | 0          | _   | 0          | -    | 0          | 1   | ns    | 3,4,5 |
| Output Enable High to Output High-Z | tGHQZ             | tHZ       | 0          | 8   | 0          | 10   | 0          | 15  | ns    | 3,4,5 |
| Power Up Time                       | tELICCH           | t₽U       | Ō          | -   | 0          | 1    | 0          | ı   | ns    |       |
| Power Down Time                     | tEHICCL           | tPD       | _          | 20  |            | - 20 | _          | 30  | ns    |       |

NOTES: 1. W is high for read cycle.

- 2. All read cycle timing is referenced from the last valid address to the first transitioning address.
- 3. At any given voltage and temperature, tehoz max is less than telox min, and tehoz max is less than telox min, both for a given device and from device to device.
- 4. Transition is measured  $\pm 500$  mV from steady-state voltage with load of Figure 1B.
- 5. This parameter is sampled and not 100% tested.
- 6. Device is continuously selected ( $\overline{E} = V_{|L}$ ,  $\overline{G} = V_{|L}$ ).
- 7. Addresses valid prior to or coincident with E going low.

# **READ CYCLE 1** (See Note 6 Above)



WRITE CYCLE 1 (W Controlled, See Notes 1 and 2)

| Parameter                     | Syn      | nbol      | MCM6270-20 |     | MCM6270-25 |     | MCM6270-35 |     | Unit | Nadan |
|-------------------------------|----------|-----------|------------|-----|------------|-----|------------|-----|------|-------|
| rarameter                     | Standard | Alternate | Min        | Max | Min        | Max | Min        | Max | Unit | Notes |
| Write Cycle Time              | tAVAV    | twc       | 20         | _   | 25         | _   | 35         | 1   | ns   | 3     |
| Address Setup Time            | †AVWL    | tAS       | 0          | _   | 0          | _   | 0          | _   | ns   |       |
| Address Valid to End of Write | tAVWH    | tAW       | 15         |     | 20         | _   | 30         | _   | ns   |       |
| Write Pulse Width             | twlwh    | tWP       | 15         | _   | 20         | _   | 25         | _   | ns   |       |
| Data Valid to End of Write    | tDVWH    | tDW       | 10         | _   | 10         | -   | 15         | _   | ns   |       |
| Data Hold Time                | twhox    | tDH       | Ó          | _   | 0          | _   | 0          | _   | ns   |       |
| Write Low to Output High-Z    | twLoz    | twz       | 0          | 8   | 0          | 10  | 0          | 15  | ns   | 4,5,6 |
| Write High to Output Active   | twhax    | tow       | 4          | _   | 5          | _   | 5          | _   | ns   | 4,5,6 |
| Write Recovery Time           | twhax    | twr       | 0          | _   | 0          | -   | 0          | -   | ns   |       |

#### NOTES:

- 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
- If G goes low coincident with or after W goes low, the output will remain in a high impedance state.
   All write cycle timing is referenced from the last valid address to the first transitioning address.
- 4. Transition is measured  $\pm 500$  mV from steady-state voltage with load in Figure 1B.
- 5. Parameter is sampled and not 100% tested.
- 6. At any given voltage and temperature, tWLOZ max, is less than tWHOX min, both for a given device and from device to device.



# **AC TEST LOADS**



Figure 1A

Figure 1B

WRITE CYCLE 2 (E Controlled; See Notes 1 and 2)

| Parameter                     | Syn               | nbol            | MCM6270-20 |     | MCM6270-25 |     | MCM6270-35 |     | Unit | Mada  |
|-------------------------------|-------------------|-----------------|------------|-----|------------|-----|------------|-----|------|-------|
|                               | Standard          | Alternate       | Min        | Max | Min        | Max | Min        | Max | Unit | Notes |
| Write Cycle Time              | †AVAV             | twc             | 20         | -   | 25         | _   | 35         | _   | ns   | 3     |
| Address Setup Time            | †AVEL             | tAS             | 0          | _   | 0          | _   | 0          | _   | ns   |       |
| Address Valid to End of Write | t <sub>AVEH</sub> | tAW             | 15         | -   | 20         | -   | 30         | _   | ns   |       |
| Chip Enable to End of Write   | †ELEH             | tcw             | 15         | -   | 20         | _   | 30         | _   | ns   | 4,5   |
| Chip Enable to End of Write   | tELWH             | tcw             | 15         | _   | 20         | _   | 30         | _   | ns   | 4,5   |
| Write Pulse Width             | tWLEH             | tWP             | 15         | _   | 20         | _   | 25         | _   | ns   |       |
| Data Valid to End of Write    | †DVEH             | tDW             | 10 -       | -   | 10         | -   | 15         | _   | ns   |       |
| Data Hold Time                | †EHDX             | <sup>t</sup> DH | 0          | _   | 0          | _   | 0          | , – | ns   |       |
| Write Recovery Time           | tEHAX             | twr             | 0          | _   | 0          | _   | 0          | _   | ns   |       |

#### NOTES:

- 1. A write occurs during the overlap of E low and W low.
- 2. If  $\overline{G}$  goes low coincident with or after  $\overline{W}$  goes low, the output will remain in a high impedance state.
- 3. All write cycle timing is referenced from the last valid address to the first transitioning address.
- 4. If E goes low coincident with or after W goes low, the output will remain in a high impedance condition.

  5. If E goes high coincident with or before W goes high, the output will remain in a high impedance condition.



# **ORDERING INFORMATION** (Order by Full Part Number)



MOTOROLA MEMORY DATA

# 64K×1 Bit Static Random Access Memory

The MCM6287 is a 65,536 bit static random access memory organized as 65,536 words of 1 bit, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption for greater reliability.

The chip enable  $(\bar{E})$  pin is not a clock. In less than a cycle time after  $\bar{E}$  goes high, the part enters a low-power standby mode, remaining in that state until  $\bar{E}$  goes low again. This device also incorporates internal power down circuitry that will reduce active current for less than 100% duty cycle applications. These features provide reduced system power requirements without degrading access time performance.

The MCM6287 is available in a 300 mil, 22 lead plastic DIP and a 24 lead, 300 mil, surface-mount SOJ package. Both feature JEDEC standard pinout.

- Single 5 V ±10% Power Supply
- Fast Access Time: 25/35 ns
- Equal Address and Chip Enable Access Time
- Low Power Operation: 120/110 mA Maximum, Active AC
- High Board Density SOJ Available
- Three State Data Output
- Fully TTL Compatible

#### **BLOCK DIAGRAM**



# MCM6287



CASE 810A

| PIN               | ASSIGN       | ME  | NT               |  |  |  |  |  |  |  |
|-------------------|--------------|-----|------------------|--|--|--|--|--|--|--|
| C                 | DUAL-IN-LINE |     |                  |  |  |  |  |  |  |  |
| A0 [              | 1 •          | 22  | Dv <sub>cc</sub> |  |  |  |  |  |  |  |
| A1 [              | 2            | 21  | A15              |  |  |  |  |  |  |  |
| A2 [              | 3            | 20  | DA14             |  |  |  |  |  |  |  |
| АЗ 🛭              | 4            | 19  | ] A13            |  |  |  |  |  |  |  |
| A4 E              | 5            | 18  | ] A12            |  |  |  |  |  |  |  |
| A5 🕻              | 6            | 17  | DA11             |  |  |  |  |  |  |  |
| A6 E              | 7            | 16  | A10              |  |  |  |  |  |  |  |
| A7 🛭              | 8            | 15  | ] A9             |  |  |  |  |  |  |  |
| αŒ                | 9            | 14  | ] A8             |  |  |  |  |  |  |  |
| ₩d                |              | 13  | po I             |  |  |  |  |  |  |  |
| v <sub>ss</sub> E | 11           | 12  | PĒ               |  |  |  |  |  |  |  |
| SM                | IALL OUT     | LII | NE               |  |  |  |  |  |  |  |
| AO E              | 1 •          | 24  | ov <sub>cc</sub> |  |  |  |  |  |  |  |
| A1 [              | 2            | 23  | A15              |  |  |  |  |  |  |  |
| A2 [              | 3            | 22  | A14              |  |  |  |  |  |  |  |
| A3 E              |              | 21  | <b>]</b> A13     |  |  |  |  |  |  |  |
| A4 [              | 5            | 20  | A12              |  |  |  |  |  |  |  |
| A5 [              | 6            | 19  | NC               |  |  |  |  |  |  |  |
| NC [              |              | 18  | ]A11             |  |  |  |  |  |  |  |
| A6 <b>[</b>       | 8            | 17  | A10              |  |  |  |  |  |  |  |
| A7 🕻              | 9            |     | A9               |  |  |  |  |  |  |  |
| αC                | 10           | 15  | 1 A8             |  |  |  |  |  |  |  |
| ₩Ĺ                |              | 14  | D D              |  |  |  |  |  |  |  |
| v <sub>SS</sub> E | 12           | 13  | Þē               |  |  |  |  |  |  |  |

| PIN NAMES                 |    |  |  |  |  |  |  |  |  |  |  |  |
|---------------------------|----|--|--|--|--|--|--|--|--|--|--|--|
| A0-A15Address Inp         |    |  |  |  |  |  |  |  |  |  |  |  |
| W Write Ena               |    |  |  |  |  |  |  |  |  |  |  |  |
| ĒChip Ena                 |    |  |  |  |  |  |  |  |  |  |  |  |
| DData inp                 |    |  |  |  |  |  |  |  |  |  |  |  |
| QData Outp                |    |  |  |  |  |  |  |  |  |  |  |  |
| V <sub>CC</sub> Power (+5 |    |  |  |  |  |  |  |  |  |  |  |  |
| V <sub>SS</sub> Grou      |    |  |  |  |  |  |  |  |  |  |  |  |
| NC No Connecti            | on |  |  |  |  |  |  |  |  |  |  |  |

#### **TRUTH TABLE**

| Ē   | w | Mode         | V <sub>CC</sub> Current | Output | Cycle       |
|-----|---|--------------|-------------------------|--------|-------------|
| н   | х | Not Selected | ISB1, ISB2              | High-Z | _           |
| l L | н | Read         | ICCA                    | Dout   | Read Cycle  |
| L   | L | Write        | ICCA                    | High-Z | Write Cycle |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | V    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Output Current (per I/O)                          | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Stcrage Temperature — Plastic<br>Ceramic          | T <sub>stg</sub>                   | -55 to +125<br>-65 to +150   | °C   |

NOTE: Per.nanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> =  $5.0 \text{ V} \pm 10\%$ , T<sub>A</sub> =  $0 \text{ to } 70^{\circ}\text{C}$ , Unless Otherwise Noted)

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol          | Min   | Тур | Max                    | Unit     |
|------------------------------------------|-----------------|-------|-----|------------------------|----------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5   | 5.0 | 5.5                    | ٧        |
| Input High Voltage                       | V <sub>IH</sub> | 2.0   | _   | V <sub>C</sub> C + 0.3 | ٧        |
| Input Low Voltage                        | VIL             | -0.5* | _   | 0.8                    | <b>V</b> |

<sup>\*</sup> $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

# DC CHARACTERISTICS

| Parameter                                                                  |                                       | Symbol           | Min | Max  | Unit |
|----------------------------------------------------------------------------|---------------------------------------|------------------|-----|------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> =0 to V <sub>CC</sub> ) |                                       | lkg(I)           |     | ±1.0 | μА   |
| Output Leakage Current (E=VIH, Vout=0 to VCC)                              |                                       | llkg(O)          | _   | ±1.0 | μΑ   |
| AC Supply Current (I <sub>out</sub> = 0 mA)                                | MCM6287-25: t <sub>AVAV</sub> =25 ns  | ICCA             | _   | 120  | mA   |
|                                                                            | MCM6287-35: t <sub>AVAV</sub> = 35 ns | ICCA             |     | 110  |      |
| TTL Standby Current (E=VIH, No Restrictions on Oth                         | ner Inputs)                           | ISB1             | _   | 20   | mA   |
| CMOS Standby Current (E≥V <sub>CC</sub> - 0.2 V, No Restriction            | ons on Other Inputs)                  | I <sub>SB2</sub> | _   | 15   | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                              |                                       | VOL              | _   | 0.4  | V    |
| Output High Voltage (IOH = -4.0 mA)                                        |                                       | Voн              | 2.4 | _    | V    |

# $\textbf{CAPACITANCE} \ \, (\text{f} = 1.0 \ \text{MHz}, \ \text{dV} = 3.0 \ \text{V}, \ \text{T}_{\mbox{A}} = 25^{\circ}\mbox{C}, \ \text{Periodically Sampled Rather Than 100\% Tested})$

| Characteristic     |                     | Symbol           | Тур    | Max    | Unit |
|--------------------|---------------------|------------------|--------|--------|------|
| Input Capacitance  | All Inputs Except E | C <sub>in</sub>  | 4<br>5 | 6<br>7 | pF   |
| Output Capacitance |                     | C <sub>out</sub> | 5      | 7      | pF   |

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5 \text{ V} \pm 10\%, T_A = 0 \text{ to } +70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load Figure 1A Unless Otherwise Noted    |
| Input Rise/Fall Time                           |                                                 |

#### READ CYCLE (See Note 1)

| Down store                      | Syr               | Symbol          |     | MCM6287-25 |     | 6287-35 | Unit   | Notes |
|---------------------------------|-------------------|-----------------|-----|------------|-----|---------|--------|-------|
| Parameter                       | Standard          | Alternate       | Min | Max        | Min | Max     | J Onit | Notes |
| Read Cycle Time                 | t <sub>AVAV</sub> | tRC             | 25  | _          | 35  | _       | ns     | 2     |
| Address Access Time             | tAVQV             | t <sub>AA</sub> | _   | 25         | _   | 35      | ns*    |       |
| Enable Access Time              | tELQV             | tACS            | _   | 25         | _   | 35      | ns     | 3     |
| Output Hold from Address Change | tAXQX             | tон             | 5   | _          | 5   | _       | ns     |       |
| Enable Low to Output Active     | tELQX             | tLZ             | 5   | _          | 5   |         | ns     | 4,5,6 |
| Enable High to Output High-Z    | tEHQZ             | tHZ             | 0   | 15         | 0   | 15      | ns     | 4,5,6 |
| Power Up Time                   | †ELICCH           | tpU             | 0   | _          | 0   |         | ns     |       |
| Power Down Time                 | †EHICCL           | tPD             | _   | 25         | _   | 30      | ns     |       |

#### NOTES:

1. W is high for read cycle.

v<sub>CC</sub> I<sub>CC</sub>

SUPPLY

- 2. All read cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Addresses valid prior to or coincident with  $\overline{\mathsf{E}}$  going low.
- 4. At any given voltage and temperature, teHOZ max, is less than teLOX min, both for a given device and from device to device.
- 5. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B.
- 6. This parameter is sampled and not 100% tested.
- 7. Device is continuously selected ( $\overline{E} = V_{IL}$ ).

# READ CYCLE 1 (See Note 7 Above)



tEHICCL →

tAVQV

telicch ·

# WRITE CYCLE 1 (W Controlled, See Note 1)

|                               | Syn      | Symbol          |     | MCM6287-25 |     | MCM6287-35 |      |       |
|-------------------------------|----------|-----------------|-----|------------|-----|------------|------|-------|
| Parameter                     | Standard | Alternate       | Min | Max        | Min | Max        | Unit | Notes |
| Write Cycle Time              | tAVAV    | twc             | 25  |            | 35  | _          | ns   | 2     |
| Address Setup Time            | tAVWL    | tAS             | 0   | _          | 0   | _          | ns   |       |
| Address Valid to End of Write | †AVWH    | tAW             | 20  | _          | 25  | _          | ns   |       |
| Write Pulse Width             | twlwh    | tWP             | 20  | _          | 20  | _          | ns   |       |
| Data Valid to End of Write    | tDVWH    | tDW             | 15  | l –        | 15  | _          | ns   |       |
| Data Hold Time                | twhox    | t <sub>DH</sub> | 0   | Γ-         | 0   | _          | ns   |       |
| Write Low to Output High-Z    | twLoz    | twz             | 0   | 15         | 0   | 15         | ns   | 3,4   |
| Write High to Output Active   | twhox    | tow             | 5   | _          | 5   | _          | ns   | 3,4   |
| Write Recovery Time           | tWHAX    | tWR             | 0   | _          | 0   | _          | ns   |       |

#### NOTES:

- 1. A write occurs during the overlap of  $\overline{\mathbf{E}}$  low and  $\overline{\mathbf{W}}$  low.
- 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Transition is measured  $\pm 500$  mV from steady-state voltage with load in Figure 1B.
- 4. Parameter is sampled and not 100% tested.



# AC TEST LOADS



# TIMING LIMITS The table of tir

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

WRITE CYCLE 2 (E Controlled, See Note 1)

| Paris and a                   | Syr               | Symbol          |     | MCM6287-25 |     | MCM6287-35 |      |       |
|-------------------------------|-------------------|-----------------|-----|------------|-----|------------|------|-------|
| Parameter                     | Standard          | Alternate       | Min | Max        | Min | Max        | Unit | Notes |
| Write Cycle Time              | tAVAV             | twc             | 25  | -          | 35  | _          | ns   | 2     |
| Address Setup Time            | <sup>t</sup> AVEL | t <sub>AS</sub> | 0   | _          | 0   | _          | ns   |       |
| Address Valid to End of Write | <sup>t</sup> AVEH | tAW             | 20  | -          | 25  | _          | ns   |       |
| Enable to End of Write        | t <sub>ELEH</sub> | tcw             | 20  | _          | 25  | _          | ns   | 3,4   |
| Enable to End of Write        | tELWH             | tcw             | 20  | _          | 25  | _          | ns   |       |
| Write Pulse Width             | tWLEH             | tWP             | 20  | _          | 20  | _          | ns   |       |
| Data Valid to End of Write    | <sup>t</sup> DVEH | t <sub>DW</sub> | 15  | _          | 15  | _          | ns   |       |
| Data Hold Time                | tEHDX             | t <sub>DH</sub> | 0   | _          | 0   | -          | ns   |       |
| Write Recovery Time           | tEHAX             | twr             | 0   | _          | 0   |            | ns   |       |

# NOTES:

- A write occurs during the overlap of \$\overline{E}\$ low and \$\overline{W}\$ low.
   All write cycle timing is referenced from the last valid address to the first transitioning address.
   If \$\overline{E}\$ goes low coincident with or after \$\overline{W}\$ goes low, the output will remain in a high impedance condition.
   If \$\overline{E}\$ goes high coincident with or before \$\overline{W}\$ goes high, the output will remain in a high impedance condition.



# TYPICAL CHARACTERISTICS



CYCLE RATE = 100%

CYCLE RATE = 100%

CYCLE RATE = 100%

CYCLE RATE = 100%

Figure 2. Relative Power versus Cycle Time

Figure 3. Active Supply Current versus Chip Enable Input Voltage





Figure 4. Active Supply Current versus Temperature

Figure 5. Active Supply Current versus Supply Voltage





Figure 6. Standby Supply Current versus Temperature

Figure 7. Standby Supply Current versus Supply Voltage

# **TYPICAL CHARACTERISTICS (Continued)**



Figure 8. Address and Enable Access Times versus
Temperature



Figure 9. Address and Enable Access Times versus Supply Voltage



Figure 10. Data Setup Time versus Temperature



Figure 11. Data Setup Time versus Supply Voltage



Figure 12. Output Sink Current versus Output Voltage



Figure 13. Output Source Current versus Output Voltage

# **ORDERING INFORMATION** (Order by Full Part Number)



Full Part Numbers - MCM6287P25

MCM6287J25 MCM6287J25R2 MCM6287J35 MCM6287J35R2

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# Advance Information

# 64K×1 Bit Static Random Access Memory

The MCM6287-15/MCM6287-20 is a 65,536 bit static random access memory organized as 65,536 words of 1 bit, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption for greater reliability.

The chip enable (Ē) pin is not a clock. In less than a cycle time after Ē goes high, the part enters a low-power standby mode, remaining in that state until Ē goes low again. This feature provides reduced system power requirements without degrading access time performance.

The MCM6287-15/MCM6287-20 is available in a 300 mil, 22 lead plastic DIP or a 24 lead, 300 mil, surface-mount SOJ package. All feature JEDEC standard pinout.

- Single 5 V ± 10% Power Supply
- Fast Access Time: 15/20 ns
- Equal Address and Chip Enable Access Time
- Low Power Operation: 140/130 mA Maximum, Active AC
- High Board Density SOJ
- Three State Data Output
- Fully TTL Compatible



# MCM6287-15 MCM6287-20



| PIN ASSIGNMENT    |         |      |                   |  |
|-------------------|---------|------|-------------------|--|
| Ε                 | UAL-IN- | LIN  | E                 |  |
| A0 [              | 1 •     | 22   | l v <sub>cc</sub> |  |
| A1 [              | 2       | 21   | ] A15             |  |
| A2 [              | 3       | 20   | ] A14             |  |
| A3 [              | 4       | 19   | ] A13             |  |
| A4 [              | 5       | 18   | ]A12              |  |
| A5 [              | 6       | 17   | ]A11              |  |
| A6 [              | 7       | 16   | ] A10             |  |
| A7 [              |         | 1    | ] A9              |  |
| ٥٥                |         |      | 3AE               |  |
| ₩□                |         | 13   |                   |  |
| v <sub>SS</sub> [ | 11      | 12   | ]Ē                |  |
| Si                | MALL OL | ITLI | NE                |  |
| A0 [              | 1 •     | 24   | bv <sub>cc</sub>  |  |
| A1 [              | 2       | 23   | 1A15              |  |
| A2 [              | 3       | 22   | DA14              |  |
| A3 [              | 4       | 21   | 1 A13             |  |
| A4 [              | 5       | 20   | 1 A12             |  |
| A5 [              | 1       |      | DNC               |  |
| NC [              | 7       | 18   | ]A11              |  |
| A6 [              | 1       |      | DA10              |  |
| A7 [              |         |      | ] A9              |  |
| _                 | 10      |      | ] A8              |  |
| _                 | 11      |      | 0                 |  |
| v <sub>ss</sub> [ | 12      | 13   | Pē                |  |
| L                 |         |      |                   |  |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

#### TRUTH TABLE

| Ē   | w | Mode         | V <sub>CC</sub> Current | Output | Cycle       |
|-----|---|--------------|-------------------------|--------|-------------|
| . н | х | Not Selected | ISB1, ISB2              | High-Z | _           |
| L   | н | Read         | ICCA                    | Dout   | Read Cycle  |
| L   | L | Write        | ICCA                    | High-Z | Write Cycle |

ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧.   |
| Output Current (per I/O)                          | lout                               | ± 20                         | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | -10 to +85                   | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature - Plastic                     | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> =  $5.0 \text{ V} \pm 10\%$ , T<sub>A</sub> =  $0 \text{ to } 70^{\circ}\text{C}$ , Unless Otherwise Noted)

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol | Min   | Тур | Max                   | Unit |
|------------------------------------------|--------|-------|-----|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                   | V    |
| Input High Voltage                       | VIH    | 2.0   | _   | V <sub>CC</sub> + 0.3 | V    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                   | V    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -2.0 V ac (pulse width  $\leq$  20 ns)

#### DC CHARACTERISTICS

| Parameter                                                                            |                                        | Symbol              | Min | Тур | Max  | Unit |
|--------------------------------------------------------------------------------------|----------------------------------------|---------------------|-----|-----|------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )          |                                        | l <sub>lkg(l)</sub> | _   | _   | ±1.0 | μΑ   |
| Output Leakage Current (E=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> ) |                                        | llkg(O)             | _   | . – | ±1.0 | μΑ   |
| AC Supply Current (Iout=0 mA)                                                        | MCM6287-15: t <sub>AVAV</sub> = 15 ns  | ICCA                | _   | 110 | 140  | mA   |
|                                                                                      | MCM6287-20: $t_{AVAV} = 20 \text{ ns}$ |                     | _   | 100 | 130  |      |
| TTL Standby Current (E=VIH, No Rest                                                  | rictions on Other Inputs)              | ISB1                | _   | 30  | 40   | mA   |
| CMOS Standby Current (Ē≥V <sub>CC</sub> -0.2 V                                       | , No Restrictions on Other Inputs)     | ISB2                | _   | 20  | 30   | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                        |                                        | VOL                 | _   | _   | 0.4  | V    |
| Output High Voltage (I <sub>OH</sub> = -4.0 mA)                                      |                                        | Voн                 | 2.4 | _   | _    | V    |

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, T<sub>A</sub> = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic              |              | Symbol          | Тур    | Max    | Unit |
|-----------------------------|--------------|-----------------|--------|--------|------|
| Input Capacitance All Input | uts Except E | C <sub>in</sub> | 4<br>5 | 6<br>7 | pF   |
| Output Capacitance          |              | Cout            | 5      | 7      | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

 $(V_{CC} = 5 V \pm 10\%, T_A = 0 \text{ to } +70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load Figure 1A Unless Otherwise Noted    |
| Input Rise/Fall Time                           |                                                 |

#### **READ CYCLE** (See Note 1)

|                                 | Syr               | Symbol    |     | MCM6287-15 |     | MCM6287-20 |      | Notes |
|---------------------------------|-------------------|-----------|-----|------------|-----|------------|------|-------|
| Parameter                       | Standard          | Alternate | Min | Max        | Min | Max        | Unit | Notes |
| Read Cycle Time                 | t <sub>AVAV</sub> | tRC       | 15  | _          | 20  | _          | ns   | 2     |
| Address Access Time             | tAVQV             | tAA       | _   | 15         | _   | 20         | ns   |       |
| Enable Access Time              | tELQV             | tACS      | _   | 15         |     | 20         | ns   | 3     |
| Output Hold from Address Change | tAXQX             | tон       | 4   | _          | 4   | _          | ns   |       |
| Enable Low to Output Active     | tELQX             | tLZ       | 4   | _          | 4   | _          | ns   | 4,5,6 |
| Enable High to Output High-Z    | tEHOZ             | tHZ       | 0   | 6          | 0   | 8          | ns   | 4,5,6 |
| Power Up Time                   | †ELICCH           | tPU       | 0   | _          | 0   | _          | ns   |       |
| Power Down Time                 | †EHICCL           | tPD       | _   | 15         | _   | 20         | ns   |       |

#### NOTES:

- 1. W is high for read cycle.
- 2. All read cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Addresses valid prior to or coincident with E going low.
- 4. At any given voltage and temperature, temoz max, is less than telox min, both for a given device and from device to device.
- 5. Transition is measured  $\pm 500$  mV from steady-state voltage with load of Figure 1B.
- 6. This parameter is sampled and not 100% tested.
- 7. Device is continuously selected ( $\overline{E} = V_{|L}$ ).

# READ CYCLE 1 (See Note 7 Above)



READ CYCLE 2 (See Note 3 Above)



#### WRITE CYCLE 1 (W Controlled, See Note 1)

| B                             | Syr      | Symbol    |     | MCM6287-15 |     | MCM6287-20 |      |       |
|-------------------------------|----------|-----------|-----|------------|-----|------------|------|-------|
| Parameter                     | Standard | Alternate | Min | Max        | Min | Max        | Unit | Notes |
| Write Cycle Time              | tavav    | twc       | 15  | T -        | 20  | l –        | ns   | 2     |
| Address Setup Time            | †AVWL    | tAS       | 0   | _          | 0   |            | ns   |       |
| Address Valid to End of Write | tAVWH    | tAW       | 12  | _          | 15  | _          | ns   |       |
| Write Pulse Width             | twlwh    | tWP       | 9   | _          | 12  | _          | ns   |       |
| Data Valid to End of Write    | tDVWH    | tDW       | 7   | _          | 8   | _          | ns   |       |
| Data Hold Time                | twhox    | tDH       | 0   | _          | 0   | _          | ns   |       |
| Write Low to Output High-Z    | twloz    | twz       | 0   | 5          | 0   | 7          | ns   | 3,4   |
| Write High to Output Active   | twhox    | tow       | 4   | _          | 5   | _          | ns   | 3,4   |
| Write Recovery Time           | twhax    | twr       | 0   |            | 0   | _          | ns   |       |

#### NOTES

- 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
- 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Transition is measured ±500 mV from steady-state voltage with load in Figure 1B.
- 4. Parameter is sampled and not 100% tested.



#### AC TEST LOADS



#### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

# WRITE CYCLE 2 (F Controlled, See Note 1)

| D                             | Syr               | Symbol    |     | MCM6287-15 |     | MCM6287-20 |      |       |
|-------------------------------|-------------------|-----------|-----|------------|-----|------------|------|-------|
| Parameter                     | Standard          | Alternate | Min | Max        | Min | Max        | Unit | Notes |
| Write Cycle Time              | t <sub>AVAV</sub> | twc       | 15  | _          | 20  | _          | ns   | 2     |
| Address Setup Time            | tAVEL             | tAS       | 0   | -          | 0   | _          | ns   |       |
| Address Valid to End of Write | tAVEH             | tAW       | 12  | _          | 15  | _          | ns   |       |
| Enable to End of Write        | teleh             | tcw       | 9   | _          | 12  | _          | ns   | 3,4   |
| Enable to End of Write        | tELWH             | tcw       | 9   | _          | 12  | _          | ns   |       |
| Write Pulse Width             | tWLEH             | tWP       | 9   | - T        | 12  | _          | ns   |       |
| Data Valid to End of Write    | †DVEH             | tDW       | 7   | _          | 8   | _          | ns   |       |
| Data Hold Time                | tEHDX             | tDH       | 0   | _          | 0   | _          | ns . |       |
| Write Recovery Time           | tEHAX             | twr       | 0   | _          | υ   | _          | ns   |       |

# NOTES:

- 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

- All write cycle timing is referenced from the last valid address to the first transitioning address.
   If E goes low coincident with or after W goes low, the output will remain in a high impedance condition.
   If E goes high coincident with or before W goes high, the output will remain in a high impedance condition.



# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers-MCM6287P15 MCM6287J15 MCM6287J15R2

MCM6287P20 MCM6287J20 MCM6287J20R2

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# 16K×4 Bit Static RAMs

The MCM6288 and MCM6290 are 65,536 bit static random access memories organized as 16,384 words of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption for greater reliability.

The chip enable  $(\overline{E})$  pin is not a clock. In less than a cycle time after  $\overline{E}$  goes high, the part enters a low-power standby mode, remaining in that state until  $\overline{E}$  goes low again. These devices also incorporate internal power down circuitry that will reduce active current for less than 100% duty cycle applications. These features reduce system power requirements without degrading access time performance.

The MCM6290 has both chip enable  $(\overline{\mathbf{E}})$  and output enable  $(\overline{\mathbf{G}})$  inputs, allowing greater system flexibility. Either input, when high, will force the outputs to high impedance.

- Single 5 V ± 10% Power Supply
  - Fast Access Time (Maximum): MCM6290 (xx = 88 or 90)**Output Enable** Address Chip Enable MCM62xx-25 25 ns 25 ns 12 ns MCM62xx-30 30 ns 30 ns 15 ns MCM62xx-35 35 ns 35 ns 15 ns 45 ns MCM62xx-45 45 ns 20 ns
- Equal Address and Chip Enable Access Time
- Output Enable (G) Feature for Increased System Flexibility and to Eliminate Bus Contention Problems (MCM6290)
- Low Power Operation: 120/110/100 mA Maximum, Active AC
- Fully TTL Compatible—Three-State Data Output



| PIN NAMES                   |                                                             |  |  |  |  |
|-----------------------------|-------------------------------------------------------------|--|--|--|--|
| DQ0-DQ3 Data Input/Output W | E Chip Enable  NC No Connection  VCC +5 V Power Supply  VSS |  |  |  |  |

# MCM6288 MCM6290



| PIN               | PIN ASSIGNMENT |                   |  |  |  |
|-------------------|----------------|-------------------|--|--|--|
|                   | MCM6288        | _                 |  |  |  |
| A0 [              | 1 • 22         | D v <sub>CC</sub> |  |  |  |
| A1 [              |                | ] A13             |  |  |  |
| A2 [              | 3 20           | A12               |  |  |  |
| A3 [              | 4 19           | A11               |  |  |  |
| A4 [              | 5 18           | A10               |  |  |  |
| A5 [              | 6 17           | ] A9              |  |  |  |
| A6 [              |                | 3 000             |  |  |  |
| A7 [              | 8 15           | ] DQ1             |  |  |  |
| A8 [              |                | D02               |  |  |  |
| [ EQ              |                | D03               |  |  |  |
| v <sub>ss</sub> c | 11 12          | J₩                |  |  |  |
| ,                 | MCM6290        |                   |  |  |  |
| AO [              | 1 • 24         | l v <sub>cc</sub> |  |  |  |
| A1 [              | 2 23           | 1 A13             |  |  |  |
| A2 [              | 3 22           | A12               |  |  |  |
| A3 [              | 4 21           | ) A11             |  |  |  |
| A4 [              | 5 20           | ] A10             |  |  |  |
| A5 [              | 6 19           | ] A9              |  |  |  |
| A6 [              | 7 18           | DINC .            |  |  |  |
| A7 [              | 8 17           | J 000             |  |  |  |
| AB [              |                | D01               |  |  |  |
| ĒŪ                |                | D02               |  |  |  |
| 64                |                | D D03             |  |  |  |
| V <sub>SS</sub> [ | 12 13          | þ∞                |  |  |  |

#### MCM6288 TRUTH TABLE

| Ē | w | Mode         | V <sub>CC</sub> Current | Output | Cycle       |
|---|---|--------------|-------------------------|--------|-------------|
| Н | Х | Not Selected | ISB1, ISB2              | High-Z | _           |
| L | Н | Read         | ICCA                    | Dout   | Read Cycle  |
| L | L | Write        | ICCA                    | High-Z | Write Cycle |

#### MCM6290 TRUTH TABLE

| Ē | G | w | Mode         | V <sub>CC</sub> Current | I/O Pin | Cycle       |
|---|---|---|--------------|-------------------------|---------|-------------|
| Н | Х | Х | Not Selected | <sup>I</sup> SB         | High-Z  | _           |
| L | н | н | Read         | ICCA                    | High-Z  | <b> </b> -  |
| L | L | н | Read         | ICCA                    | Dout    | Read Cycle  |
| L | Х | L | Write        | ICCA                    | Din     | Write Cycle |

**ABSOLUTE MAXIMUM RATINGS (See Note)** 

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | >    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |
| Output Current (per I/O)                          | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | 10 to +85                    | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -55 to +125                  | °ç   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> =  $5.0 \text{ V} \pm 10\%$ , T<sub>A</sub> =  $0 \text{ to } 70^{\circ}\text{C}$ , Unless Otherwise Noted)

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol | Min   | Тур | Max                   | Unit |
|------------------------------------------|--------|-------|-----|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                   | ٧    |
| Input High Voltage                       | VIH    | 2.0   | _   | V <sub>CC</sub> + 0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.5* |     | 0.8                   | V    |

<sup>\*</sup>V<sub>IL</sub> (min) = -0.5 V dc; V<sub>IL</sub> (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

# DC CHARACTERISTICS

| Parameter                                                                            |                           | Symbol   | Min | Max  | Unit |
|--------------------------------------------------------------------------------------|---------------------------|----------|-----|------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )          |                           | l lkg(l) | _   | ±1.0 | μА   |
| Output Leakage Current (E=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> ) |                           | llkg(O)  | _   | ±1.0 | μΑ   |
| AC Supply Current (I <sub>out</sub> =0 mA)                                           | t <sub>AVAV</sub> = 25 ns | ICCA     | _   | 120  | mA   |
|                                                                                      | t <sub>AVAV</sub> = 30 ns | ,        | _   | 120  | 1    |
|                                                                                      | t <sub>AVAV</sub> = 35 ns |          | _   | 110  | 1    |
|                                                                                      | t <sub>AVAV</sub> = 45 ns | ,        | _   | 100  | 1    |
| TTL Standby Current (E=V <sub>IH</sub> , No Restrictions on Other Inputs)            |                           | ISB1     | _   | 20   | mA   |
| CMOS Standby Current (Ē≥V <sub>CC</sub> -0.2 V, No Restrictions on Other II          | nputs)                    | ISB2     | -   | 15   | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                        |                           | VOL      | _   | 0.4  | V    |
| Output High Voltage (IOH = -4.0 mA)                                                  |                           | Voн      | 2.4 | _    | V    |

# CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, T<sub>A</sub> = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic    |                     | Symbol           | Тур    | Max    | Unit |
|-------------------|---------------------|------------------|--------|--------|------|
| Input Capacitance | All Inputs Except E | C <sub>in</sub>  | 4<br>5 | 6<br>7 | pF   |
| I/O Capacitance   |                     | C <sub>I/O</sub> | 5      | 7      | pF   |

# **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$  10%, T<sub>A</sub> = 0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load Figure 1A Unless Otherwise Noted    |
| Input Rise/Fall Time                           |                                                 |

#### READ CYCLE (See Note 1)

| Parameter                              |         | Symbol              |           | MCM6288-25<br>MCM6290-25 |     |     |     |     |     | MCM6288-45<br>MCM6290-45 |     |    | Notes |
|----------------------------------------|---------|---------------------|-----------|--------------------------|-----|-----|-----|-----|-----|--------------------------|-----|----|-------|
|                                        |         | Standard            | Alternate | Min                      | Max | Min | Max | Min | Max | Min                      | Max |    |       |
| Read Cycle Time                        |         | †AVAV               | tRC       | 25                       | _   | 30  | _   | 35  | _   | 45                       | _   | ns | 2     |
| Address Access Time                    |         | tAVQV               | tAA       | _                        | 25  | _   | 30  | -   | 35  | _                        | 45  | ns |       |
| Enable Access Time                     |         | tELQV               | tACS      | _                        | 25  | _   | 30  | -   | 35  | -                        | 45  | ns | 3     |
| Output Hold from Address Change        |         | tAXQX               | tон       | 5                        | _   | 5   | -   | 5   | _   | 5                        | _   | ns |       |
| Output Enable Access Time              | MCM6290 | tGLQV               | tQE       | _                        | 12  | _   | 15  | -   | 15  | -                        | 20  | ns |       |
| Output Enable Low to<br>Output Active  | MCM6290 | tGLQX               | tLZ       | 0                        | -   | 0   | -   | 0   | -   | 0                        | -   | ns | 4,5,6 |
| Output Enable High to<br>Output High-Z | MCM6290 | <sup>†</sup> GHOZ   | tHZ       | 0                        | 10  | 0   | 12  | 0   | 15  | 0                        | 15  | ns | 4,5,6 |
| Enable Low to Output Active            |         | tELQX               | tLZ       | 5                        | _   | 5   | _   | 5   | _   | · 5                      | -   | ns | 4,5,6 |
| Enable High to Output High-Z           |         | †EHQZ               | tHZ       | 0                        | 10  | 0   | 12  | 0   | 15  | 0                        | 15  | ns | 4,5,6 |
| Power Up Time                          |         | <sup>t</sup> ELICCH | tPU       | 0                        | _   | 0   | _   | 0   | _   | 0                        | _   | ns |       |
| Power Down Time                        |         | tEHICCL             | tPD       | _                        | 25  | _   | 30  | _   | 30  | _                        | 40  | ns |       |

NOTES: 1. W is high for read cycle.

- 2. All read cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Addresses valid prior to or coincident with  $\overline{\textbf{E}}$  going low.
- At any given voltage and temperature, t<sub>EHOZ</sub> max is less than t<sub>ELOX</sub> min, and t<sub>GHOZ</sub> max is less than t<sub>GLOX</sub> min, both for a
  given device and from device to device.
- 5. Transition is measured  $\pm 500$  mV from steady-state voltage with load of Figure 1B.
- 6. This parameter is sampled and not 100% tested.
- 7. Device is continuously selected ( $\overline{E} = V_{|L}$ ) and  $\overline{G} = V_{|L}$  (MCM6290 only).

# **READ CYCLE 1** (See Note 7 Above)



WRITE CYCLE 1 (W Controlled, See Notes 1 and 6)

| Parameter                     | Symbol   |                 |     |     | MCM6288-30<br>MCM6290-30 |     |     |     |     |     |    | Notes   |
|-------------------------------|----------|-----------------|-----|-----|--------------------------|-----|-----|-----|-----|-----|----|---------|
|                               | Standard | Alternate       | Min | Max | Min                      | Max | Min | Max | Min | Max |    |         |
| Write Cycle Time              | tAVAV    | tWC             | 25  | _   | 30                       | -   | 35  | _   | 45  | _   | ns | 2       |
| Address Setup Time            | tAVWL    | tAS             | 0   | _   | 0                        | _   | 0   | _   | 0   | _   | ns |         |
| Address Valid to End of Write | tAVWH    | tAW             | 20  | _   | 25                       | _   | 30  | _   | 35  | _   | ns |         |
| Write Pulse Width             | tWLWH    | tWP             | 20  | _   | 25                       | _   | 30  | _   | 35  | _   | ns |         |
| Data Valid to End of Write    | tDVWH    | tDW             | 10  | _   | 12                       | -   | 15  | -   | 20  | _   | ns |         |
| Data Hold Time                | tWHDX    | <sup>t</sup> DH | 0   | _   | 0                        |     | 0   | _   | 0   | _   | ns |         |
| Write Low to Output High-Z    | tWLQZ    | twz             | 0   | 10  | 0                        | 12  | 0   | 15  | 0   | 15  | ns | 3,4,5,6 |
| Write High to Output Active   | twhox    | tow             | 5   | _   | 5                        | _   | 5   | _   | 5   | _   | ns | 3,4,5   |
| Write Recovery Time           | tWHAX    | tWR             | 0   | _   | 0                        | -   | 0   | -   | 0   | -   | ns |         |

NOTES: 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

- 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Transition is measured  $\pm 500$  mV from steady-state voltage with load in Figure 1B.
- 4. Parameter is sampled and not 100% tested.
- 5. At any given voltage and temperature, two are seen to the two the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the seen that the see



# **AC TEST LOADS**



Figure 1A

Figure 1B

WRITE CYCLE 2 (E Controlled, See Notes 1 and 5)

| Parameter                     | Syr               | mbol            |     |     | 8-25 MCM6288-30<br>0-25 MCM6290-30 |     |     |     |     |     | Unit | Notes |
|-------------------------------|-------------------|-----------------|-----|-----|------------------------------------|-----|-----|-----|-----|-----|------|-------|
| ,                             | Standard          | Alternate       | Min | Max | Min                                | Max | Min | Max | Min | Max |      |       |
| Write Cycle Time              | tAVAV             | tWC             | 25  | 1   | 30                                 | 1   | 35  | _   | 45  | -   | ns   | 2     |
| Address Setup Time            | tAVEL             | t <sub>AS</sub> | 0   | _   | 0                                  | -   | 0   | _   | 0   |     | ns   |       |
| Address Valid to End of Write | tAVEH             | tAW             | 20  | _   | 25                                 | -   | 30  | -   | 35  | _   | ns   |       |
| Enable to End of Write        | tELEH             | tcw             | 20  | _   | 25                                 | -   | 30  | -   | 35  | -   | ns   | 3,4   |
| Enable to End of Write        | <sup>t</sup> ELWH | tcW             | 20  | _   | 25                                 | -   | 30  | -   | 35  | _   | ns   | 3,4   |
| Write Pulse Width             | tWLEH             | tWP             | 20  | _   | 25                                 | -   | 30  | -   | 35  | -   | ns   |       |
| Data Valid to End of Write    | tDVEH             | tDW             | 10  | _   | 12                                 | _   | 15  | _   | 20  | _   | ns   |       |
| Data Hold Time                | tEHDX             | <sup>t</sup> DH | 0   | _   | 0                                  | _   | 0   | _   | 0   | _   | ns   |       |
| Write Recovery Time           | tEHAX             | twr.            | 0   | _   | 0                                  |     | 0   | -   | 0   | _   | ns   |       |

- NOTES: 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
  - 2. All write cycle timing is referenced from the last valid address to the first transitioning address.

  - 3. If  $\overline{E}$  goes low coincident with or after  $\overline{W}$  goes low, the output will remain in a high impedance condition.

    4. If  $\overline{E}$  goes high coincident with or before  $\overline{W}$  goes high, the output will remain in a high impedance condition.

    5. MCM6290, if  $\overline{G}$  goes low coincident with or after  $\overline{W}$  goes low, the output will remain in a high impedance state.



## **ORDERING INFORMATION** (Order by Full Part Number)



## **MOTOROLA SEMICONDUCTOR** TECHNICAL DATA

## Product Preview

## 16K×4 Bit Static RAMs

The MCM6288-15 and MCM6290-15 are 65,536 bit static random access memories organized as 16,384 words of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption for greater reliability.

The chip enable (E) pin is not a clock. In less than a cycle time after E goes high, the part enters a low-power standby mode, remaining in that state until E goes low again. This feature reduces system power requirements without degrading access time performance.

The MCM6290-15 has both chip enable  $(\overline{E})$  and output enable  $(\overline{G})$  inputs, allowing greater system flexibility. Either input, when high, will force the outputs to high impedance.

- Single 5 V ± 10% Power Supply
- Fast Access Time (Maximum): (xx = 88 or 90)MCM62xx-15

Chip Enable 15 ns

MCM6290-15 **Output Enable** 8 ns

Equal Address and Chip Enable Access Time

Output Enable (G) Feature for Increased System Flexibility and to Eliminate Bus Contention Problems (MCM6290-15)

15 ns

- Low Power Operation: 140 mA Maximum, Active AC
- Fully TTL Compatible—Three-State Data Output



# MCM6288-15 MCM6290-15



| PIN               | ASSIGNM   | IENT                |
|-------------------|-----------|---------------------|
|                   | MCM6288-  | 15                  |
| A0 [              | 1 • 2     | 2 ] V <sub>CC</sub> |
| A1 [              | 2 2       | 1 A13               |
| A2 [              | 3 2       | 0 A12               |
| A3 [              | 4 1       | 9 A11               |
| A4 [              | 5 1       | 8 <b>]</b> A10      |
| A5 [              | 6 1       | 7 <b>]</b> A9       |
| A6 [              | 7 1       | 6 1000              |
| A7 [              | 8 1       | 5 <b>[</b> ] DQ1    |
| A8 [              | 9 1       | 4   002             |
| ĒŪ                | 10 1      | 3 🛮 003 ·           |
| v <sub>ss</sub> c | 11 1      | 2 1 ₩               |
| !                 | MCM6290-1 | 15                  |
| A0 [              | 1 ● 2     | 4 D VCC             |
| A1 [              | 2 2       | 3 A13               |
| A2 [              | 3 2       | 2 A12               |
| A3 [              | 4 2       | 1 DA11              |
| A4 [              | 5 2       | 0 <b>]</b> A10      |
| A5 [              | 6 1       | 9 [] ea [] e        |
| A6 [              | 7 1       | 8 <u> </u> ] NC     |
| A7 [              | 8 1       | 7 🗓 0000            |
| ] 8A              | 9 .1      | 6 0001              |
| ĒQ                | 10 1      | 5 <b>[</b> ] DO2 [  |
| Ē [               | 11 1      | 4 D03               |
| v <sub>SS</sub> C | 12 1      | 3 🕽 ₩               |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### MCM6288-15 TRUTH TABLE

| Ē | w | Mode         | V <sub>CC</sub> Current | Output | Cycle       |
|---|---|--------------|-------------------------|--------|-------------|
| Н | х | Not Selected | ISB1, ISB2              | High-Z |             |
| L | н | Read         | ICCA                    | Dout   | Read Cycle  |
| L | L | Write        | ICCA                    | High-Z | Write Cycle |

#### MCM6290-15 TRUTH TABLE

| Ē | Ğ. | w | Mode         | V <sub>CC</sub> Current | I/O Pin | Cycle       |
|---|----|---|--------------|-------------------------|---------|-------------|
| н | х  | х | Not Selected | I <sub>SB</sub>         | High-Z  | _           |
| L | н  | н | Read         | ICCA                    | High-Z  | _           |
| L | L  | н | Read         | ICCA                    | Dout    | Read Cycle  |
| L | X  | L | Write        | ICCA                    | Din     | Write Cycle |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                                                    | Symbol                             | Value                        | Unit |
|---------------------------------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                                                      | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to V <sub>SS</sub> for Any<br>Pin Except V <sub>CC</sub> | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                                                  | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)                                 | PD                                 | 1.0                          | W    |
| Temperature Under Bias                                                    | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                                                     | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                                                       | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol | Min   | Тур | Max                   | Unit |
|------------------------------------------|--------|-------|-----|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                   | ٧    |
| Input High Voltage                       | VIH    | 2.0   | _   | V <sub>CC</sub> + 0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                   | ٧    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -2.0 V ac (pulse width  $\leq 20$  ns)

#### DC CHARACTERISTICS

| Parameter                                                                            | Symbol               | Min | Тур | Max   | Unit |
|--------------------------------------------------------------------------------------|----------------------|-----|-----|-------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> =0 to V <sub>CC</sub> )           | l <sub>lkg(I)</sub>  | _   | _   | ±1.0  | μА   |
| Output Leakage Current (E=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> ) | l <sub>lkg</sub> (O) | _   | _   | ± 1.0 | μА   |
| AC Supply Current (I <sub>out</sub> = 0 mA) t <sub>AVAV</sub> = 15 ns                | ICCA                 | _   | 110 | 140   | mA   |
| TTL Standby Current (E=VIH, No Restrictions on Other Inputs)                         | I <sub>SB1</sub>     | _   | 30  | 40    | mA   |
| CMOS Standby Current (Ē≥V <sub>CC</sub> −0.2 V, No Restrictions on Other Inputs)     | ISB2                 | _   | 20  | 30    | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                        | VOL                  | _   | _   | 0.4   | V    |
| Output High Voltage (I <sub>OH</sub> = -4.0 mA)                                      | Voн                  | 2.4 | _   | _     | V    |

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Chara             | cteristic           | Symbol           | Тур    | Max    | Unit |
|-------------------|---------------------|------------------|--------|--------|------|
| Input Capacitance | All Inputs Except E | C <sub>in</sub>  | 4<br>5 | 6<br>7 | pF   |
| I/O Capacitance   |                     | C <sub>I/O</sub> | 5      | 7      | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$  10%, T<sub>A</sub> = 0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load Figure 1A Unless Otherwise Noted    |
| Input Rise/Fall Time                           |                                                 |

#### **READ CYCLE** (See Note 1)

| Parameter                               |          | Syn               | nbol      | MCM6288-15<br>MCM6290-15 |     | Units                                        | Notes |
|-----------------------------------------|----------|-------------------|-----------|--------------------------|-----|----------------------------------------------|-------|
|                                         |          | Standard          | Alternate | Min                      | Max | Units  Ins Ins Ins Ins Ins Ins Ins Ins Ins I |       |
| Read Cycle Time                         |          | <sup>t</sup> AVAV | tRC       | 15                       | _   | ns                                           | 2     |
| Address Access Time                     |          | tAVQV             | †AA       | _                        | 15  | ns                                           |       |
| Enable Access Time                      |          | t <sub>ELQV</sub> | †ACS      | _                        | 15  | ns                                           | 3     |
| Output Hold from Address Change         |          | tAXQX             | tОН       | 4                        | _   | ns                                           |       |
| Output Enable Access Time MCN           | A6290-15 | tGLQV             | tQE       | _                        | 8   | ns                                           |       |
| Output Enable Low to Output Active MCN  | A6290-15 | tGLQX             | tLZ       | 2                        | _   | ns                                           | 4,5,6 |
| Output Enable High to Output High-Z MCN | A6290-15 | tGHQZ             | tHZ       | 0                        | 5   | ns                                           | 4,5,6 |
| Enable Low to Output Active             |          | †ELQX             | tLZ       | 4                        | _   | ns                                           | 4,5,6 |
| Enable High to Output High-Z            |          | tEHQZ             | tHZ       | 0                        | 6   | ns                                           | 4,5,6 |
| Power Up Time                           |          | †ELICCH           | tpU       | 0                        | _   | ns                                           |       |
| Power Down Time                         |          | †EHICCL           | tPD       | _                        | 15  | ns                                           |       |

NOTES: 1. W is high for read cycle.

- 2. All read cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Addresses valid prior to or coincident with  $\overline{\mathsf{E}}$  going low.
- 4. At any given voltage and temperature, tehoz max is less than telox min, and tehoz max is less than telox min, both for a given device and from device to device.
- 5. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B.
- 6. This parameter is sampled and not 100% tested.
- 7. Device is continuously selected ( $\overline{E} = V_{|L}$ ) and  $\overline{G} = V_{|L}$  (MCM6290-15 only).

#### **READ CYCLE 1** (See Note 7 Above)



MOTOROLA MEMORY DATA

WRITE CYCLE 1 (W Controlled, See Notes 1 and 6)

| Parameter                     | Syn      | nbol      | MCM6288-15<br>MCM6290-15 |     | Units | Notes |
|-------------------------------|----------|-----------|--------------------------|-----|-------|-------|
|                               | Standard | Alternate | Min                      | Max | ]     |       |
| Write Cycle Time              | tAVAV    | twc       | 15                       | _   | ns    | 2     |
| Address Setup Time            | tAVWL    | tAS       | 0                        | _   | ns    |       |
| Address Valid to End of Write | tAVWH    | tAW       | 12                       | -   | ns    |       |
| Write Pulse Width             | tWLWH    | tWP       | 12                       | -   | ns    |       |
| Data Valid to End of Write    | tDVWH    | tDW       | 7                        | _   | ns    |       |
| Data Hold Time                | twhox    | tDH       | 0                        | _   | ns    |       |
| Write Low to Output High-Z    | tWLQZ    | twz       | 0                        | 5   | ns    | 3,4,5 |
| Write High to Output Active   | twhox    | tow       | 4                        | _   | ns    | 3,4,5 |
| Write Recovery Time           | twhax    | twr       | 0                        | _   | ns    |       |

- NOTES: 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
  - 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
  - 3. Transition is measured ±500 mV from steady-state voltage with load in Figure 1B.
  - 4. Parameter is sampled and not 100% tested.
  - 5. At any given voltage and temperature,  $t_{WLQZ}$  max is less than  $t_{WHQX}$  min both for a given device and from device to device. 6. MCM6290-15, if  $\overline{G}$  goes low coincident with or after  $\overline{W}$  goes low, the output will remain in a high impedance state.



#### **AC TEST LOADS**



Figure 1A

Figure 1B

WRITE CYCLE 2 (E Controlled, See Notes 1 and 5)

| Parameter                     | Syn               | nbol            | MCM6288-15<br>MCM6290-15 |     | Units                                        | Notes |
|-------------------------------|-------------------|-----------------|--------------------------|-----|----------------------------------------------|-------|
|                               | Standard          | Alternate       | Min                      | Max | Units  Ins Ins Ins Ins Ins Ins Ins Ins Ins I |       |
| Write Cycle Time              | tavav             | twc             | 15                       | _   | ns                                           | 2     |
| Address Setup Time            | †AVEL             | tAS             | 0                        | _   | ns                                           |       |
| Address Valid to End of Write | †AVEH             | tAW             | 12                       | _   | ns                                           |       |
| Enable to End of Write        | teleh             | tcw             | 9                        | _   | ns                                           | 3,4   |
| Enable to End of Write        | tELWH             | tcw             | 9                        | _   | ns                                           | 3,4   |
| Write Pulse Width             | tWLEH             | tWP             | 9                        | _   | ns                                           |       |
| Data Valid to End of Write    | <sup>t</sup> DVEH | tDW             | 7                        | _   | ns                                           |       |
| Data Hold Time                | tEHDX             | <sup>t</sup> DH | 0                        | _   | ns                                           |       |
| Write Recovery Time           | t <sub>EHAX</sub> | twr.            | 0                        |     | ns                                           |       |

- NOTES: 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
  - 2. All write cycle timing is referenced from the last valid address to the first transitioning address.

  - If E goes low coincident with or after W goes low, the output will remain in a high impedance condition.
     If E goes low coincident with or before W goes low, the output will remain in a high impedance condition.
     MCM6290-15, if G goes low coincident with or after W goes low, the output will remain in a high impedance state.



## **ORDERING INFORMATION** (Order by Full Part Number)



MOTOROLA MEMORY DATA

## **MOTOROLA SEMICONDUCTOR** TECHNICAL DATA

## Advance Information

## 16K × 4 Bit Static RAMs

The MCM6288-20 and MCM6290-20 are 65,536 bit static random access memories organized as 16,384 words of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. Static design eliminates the need for external clocks or timing strobes. while CMOS circuitry reduces power consumption for greater reliability.

The chip enable (E) pin is not a clock. In less than a cycle time after E goes high, the part enters a low-power standby mode, remaining in that state until E goes low again. These devices also incorporate internal power down circuitry that will reduce active current for less than 100% duty cycle applications. These features reduce system power requirements without degrading access time performance.

The MCM6290-20 has both chip enable  $(\overline{E})$  and output enable  $(\overline{G})$  inputs, allowing greater system flexibility. Either input, when high, will force the outputs to high impedance.

20 ns

MCM6290-20

Output Enable

10 ns

- Single 5 V + 10% Power Supply
- Fast Access Time (Maximum): (xx = 88 or 90)
  - Chip Enable Addrage MCM62xx-20 20 ns
- Equal Address and Chip Enable Access Time Output Enable (G) Feature for Increased System Flexibility and to Eliminate Bus Contention Problems (MCM6290-20)
- Low Power Operation: 120 mA Maximum, Active AC
- Fully TTL Compatible -- Three-State Data Output



# MCM6288-20 MCM6290-20



| PIN ASSIGNMENT    |            |                   |  |  |  |  |
|-------------------|------------|-------------------|--|--|--|--|
|                   | MCM6288-20 |                   |  |  |  |  |
| A0 [              | 1 • 22     | vcc               |  |  |  |  |
| A1 [              | 2 21       | 1 A13             |  |  |  |  |
| A2 [              | 3 20       | ] A12             |  |  |  |  |
| A3 [              | 4 19       | ]A11              |  |  |  |  |
| A4 [              | 5 18       | ] A10             |  |  |  |  |
| A5 [              | 6 17       | 1 A9              |  |  |  |  |
| A6 [              | 7 16       | 2000              |  |  |  |  |
| A7 [              | 8 15       | 001               |  |  |  |  |
| A8 [              | 9 14       | 002               |  |  |  |  |
| ĒQ                | 10 13      | ] D03             |  |  |  |  |
| v <sub>ss</sub> [ | 11 12      | :þ₩               |  |  |  |  |
|                   | MCM6290-2  | 0                 |  |  |  |  |
| A0 [              | 1 • 24     | D v <sub>cc</sub> |  |  |  |  |
| A1 [              | 2 23       | 1 A13             |  |  |  |  |
| A2 [              | 3 22       | 2 A12             |  |  |  |  |
| A3 [              | 4 21       | ] A11             |  |  |  |  |
| A4 [              | 5 20       | 1 A10             |  |  |  |  |
| A5 [              | 6 19       | 9A [              |  |  |  |  |
| A6 [              | 7 18       | I NC              |  |  |  |  |
| A7 [              | 8 17       | <b>1</b> 000      |  |  |  |  |
| A8 [              | 9 16       | D01               |  |  |  |  |
| Ē                 | 10 19      | 002               |  |  |  |  |
| G [               | 11 14      | 003               |  |  |  |  |
| V <sub>SS</sub> [ | 12 1:      | a h w             |  |  |  |  |

This document contains information on a new product. Specifications and information here are subject to change without notice.

#### MCM6288-20 TRUTH TABLE

| Ē | w | Mode         | V <sub>CC</sub> Current | Output | Cycle       |
|---|---|--------------|-------------------------|--------|-------------|
| Н | х | Not Selected | ISB1, ISB2              | High-Z | _           |
| L | Н | Read         | ICCA                    | Dout   | Read Cycle  |
| L | L | Write        | ICCA                    | High-Z | Write Cycle |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### MCM6290-20 TRUTH TABLE

| Ē | IG | W | Mode         | V <sub>CC</sub> Current | I/O Pin | Cycle       |
|---|----|---|--------------|-------------------------|---------|-------------|
| Н | х  | х | Not Selected | ISB                     | High-Z  | _           |
| L | н  | н | Read         | ICCA                    | High-Z  |             |
| L | L  | н | Read         | ICCA                    | Dout    | Read Cycle  |
| L | Х  | L | Write        | ICCA                    | Din     | Write Cycle |

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                          | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | w    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | -10 to +85                   | °C   |
| Operating Temperature                             | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

## **DC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> =  $5.0 \text{ V} \pm 10\%$ , T<sub>A</sub> =  $0 \text{ to } 70^{\circ}\text{C}$ , Unless Otherwise Noted)

### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol          | Min   | Тур | Max                   | Unit |
|------------------------------------------|-----------------|-------|-----|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5   | 5.0 | 5.5                   | ٧    |
| Input High Voltage                       | V <sub>IH</sub> | 2.0   | _   | V <sub>CC</sub> + 0.3 | V    |
| Input Low Voltage                        | V <sub>IL</sub> | -0.5* | _   | 0.8                   | ٧    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

## DC CHARACTERISTICS

| Parameter                                                                            | Symbol               | Min | Max   | Unit |
|--------------------------------------------------------------------------------------|----------------------|-----|-------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                     | l <sub>lkg(I)</sub>  | _   | ± 1.0 | μΑ   |
| Output Leakage Current (E=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> ) | l <sub>lkg</sub> (O) | -   | ± 1.0 | μΑ   |
| AC Supply Current (I <sub>Out</sub> = 0 mA) t <sub>AVAV</sub> = 20 ns                | ICCA                 | -   | 120   | mA   |
| TTL Standby Current (E=VIH, No Restrictions on Other Inputs)                         | ISB1                 | -   | 20    | mA   |
| CMOS Standby Current (E≥V <sub>CC</sub> -0.2 V, No Restrictions on Other Inputs)     | ISB2                 | -   | 15    | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                        | VOL                  | _   | 0.4   | V    |
| Output High Voltage (I <sub>OH</sub> = -4.0 mA)                                      | VoH                  | 2.4 |       | V    |

## $\textbf{CAPACITANCE} \text{ (f=1.0 MHz, dV=3.0 V, T}_{\mbox{A}} = 25^{o}\mbox{C, Periodically Sampled Rather Than 100\% Tested)}$

| Characteristic                        | Symbol           | Тур    | Max    | Unit |
|---------------------------------------|------------------|--------|--------|------|
| Input Capacitance All Inputs Except E | C <sub>in</sub>  | 4<br>5 | 6<br>7 | pF   |
| I/O Capacitance                       | C <sub>I/O</sub> | 5      | 7      | рF   |

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

#### READ CYCLE (See Note 1)

| Parameter                              |           | Syn      | nbol      | MCM6288-20<br>MCM6290-20 |     | Units | Notes |
|----------------------------------------|-----------|----------|-----------|--------------------------|-----|-------|-------|
|                                        |           | Standard | Alternate | Mín                      | Max | 1     |       |
| Read Cycle Time                        |           | †AVAV    | tRC       | 20                       | _   | ns    | 2     |
| Address Access Time                    |           | tAVQV    | tAA       |                          | 20  | ns    |       |
| Enable Access Time                     |           | †ELQV    | tACS      | _                        | 20  | ns    | 3     |
| Output Hold from Address Change        |           | tAXQX    | tОН       | 4                        | _   | ns    |       |
| Output Enable Access Time MCI          | VI6290-20 | tGLQV    | tQE       | _                        | 10  | ns    |       |
| Output Enable Low to Output Active MCI | VI6290-20 | tGLQX    | tLZ       | 0                        | -   | ns    | 4,5,6 |
| Output Enable High to Output High-Z MC | VI6290-20 | tGHOZ    | tHZ       | 0                        | 8   | ns    | 4,5,6 |
| Enable Low to Output Active            |           | tELQX    | tLZ       | 4                        | _   | ns    | 4,5,6 |
| Enable High to Output High-Z           |           | tEHQZ    | tHZ       | 0                        | 8   | ns    | 4,5,6 |
| Power Up Time                          |           | tELICCH  | tpU       | 0                        | _   | ns    |       |
| Power Down Time                        |           | †EHICCL  | tPD       | _                        | 20  | ns    |       |

NOTES: 1. W is high for read cycle.

- 2. All read cycle timing is referenced from the last valid address to the first transitioning address.
- 3. Addresses valid prior to or coincident with E going low.
- 4. At any given voltage and temperature, tehoz max is less than telox min, and tehoz max is less than telox min, both for a given device and from device to device.
- 5. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B.
- 6. This parameter is sampled and not 100% tested.
- 7. Device is continuously selected ( $\overline{E} = V_{IL}$ ) and  $\overline{G} = V_{IL}$  (MCM6290-20 only).

#### READ CYCLE 1 (See Note 7 Above)



WRITE CYCLE 1 (W Controlled, See Notes 1 and 6)

| Parameter                     | Syn               | nbol            | MCM6288-20<br>MCM6290-20 |     | Units    | Notes |
|-------------------------------|-------------------|-----------------|--------------------------|-----|----------|-------|
|                               | Standard          | Alternate       | Min                      | Max | <u>l</u> |       |
| Write Cycle Time              | t <sub>AVAV</sub> | twc             | 20                       | _   | ns       | 2     |
| Address Setup Time            | †AVWL             | t <sub>AS</sub> | 0                        | _   | ns       |       |
| Address Valid to End of Write | tAVWH             | taw             | 15                       | _   | ns       |       |
| Write Pulse Width             | tWLWH             | tWP             | 15                       | _   | ns       |       |
| Data Valid to End of Write    | tDVWH             | tDW             | 10                       |     | ns       |       |
| Data Hold Time                | twhox             | <sup>t</sup> DH | 0                        | _   | ns       |       |
| Write Low to Output High-Z    | tWLQZ             | twz             | 0                        | 8   | ns       | 3,4,5 |
| Write High to Output Active   | twhax             | tow             | 4                        | _   | ns       | 3,4,5 |
| Write Recovery Time           | tWHAX             | twr             | 0                        | _   | ns       |       |

- NOTES: 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.
  - 2. All write cycle timing is referenced from the last valid address to the first transitioning address.
  - 3. Transition is measured ±500 mV from steady-state voltage with load in Figure 1B.
  - 4. Parameter is sampled and not 100% tested.
  - 5. At any given voltage and temperature, twLOZ max is less than twHOX min both for a given device and from device to device.
  - 6. MCM6290-20, if G goes low coincident with or after W goes low, the output will remain in a high impedance state.



## AC TEST LOADS



Figure 1A

#### WRITE CYCLE 2 (E Controlled, See Notes 1 and 5)

| Parameter                     | Syr               | nbol            | MCM6288-20<br>MCM6290-20 |     | Units | Notes |
|-------------------------------|-------------------|-----------------|--------------------------|-----|-------|-------|
|                               | Standard          | Alternate       | Min                      | Max |       |       |
| Write Cycle Time              | t <sub>AVAV</sub> | twc             | 20                       | _   | ns    | 2     |
| Address Setup Time            | †AVEL             | tAS             | 0                        |     | ns    |       |
| Address Valid to End of Write | <sup>t</sup> AVEH | t <sub>AW</sub> | . 15                     | _   | ns    |       |
| Enable to End of Write        | <sup>†</sup> ELEH | tcw             | 15                       | _   | ns    | 3,4   |
| Enable to End of Write        | t <sub>ELWH</sub> | tcw             | 15                       | _   | ns    | 3,4   |
| Write Pulse Width             | tWLEH             | tWP             | 15                       | _   | ns    |       |
| Data Valid to End of Write    | <sup>t</sup> DVEH | tDW             | 10                       | _   | ns    |       |
| Data Hold Time                | tEHDX             | <sup>t</sup> DH | 0                        | _   | ns    |       |
| Write Recovery Time           | tEHAX             | twr             | 0                        | _   | ns    |       |

- NOTES: 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

  - All write occurs during the overlap of E low and w low.
     All write cycle timing is referenced from the last valid address to the first transitioning address.
     If E goes low coincident with or after W goes low, the output will remain in a high impedance condition.
     If E goes high coincident with or before W goes high, the output will remain in a high impedance condition.
     MCM6290-20, if G goes low coincident with or after W goes low, the output will remain in a high impedance state.



## ORDERING INFORMATION (Order by Full Part Number)



# Special Application MOS Static RAMs

| MCM68HC34   | Dual-Port RAM 5-3                                              |
|-------------|----------------------------------------------------------------|
| MCM4180     | 4K × 4, 22/25/30 ns, Cache Tag 5-11                            |
| MCM4180-20  | 4K × 4, 20 ns, Cache Tag 5-18                                  |
| MCM6292     | 16K × 4, 25/30/35 ns, Synchronous, Transparent Outputs 5-25    |
| MCM6293     | 16K × 4, 20/25/30 ns, Synchronous, Output Registers 5-33       |
| MCM6294     | 16K × 4, 20/25/30 ns, Synchronous, Output Registers and Output |
|             | Enable                                                         |
| MCM6295     | 16K × 4, 25/30/35 ns, Synchronous, Transparent Outputs and     |
|             | Output Enable 5-49                                             |
| MCM62350    | 4K × 4, 22/25/30 ns, Cache Tag                                 |
| MCM62350-20 | 4K × 4, 20 ns, Cache Tag 5-67                                  |
| MCM62351    | 4K × 4, 22/25/30 ns, Cache Tag 5-77                            |
| MCM62351-20 | 4K × 4, 20 ns, Cache Tag 5-87                                  |
| MCM62963    | 4K × 10, 20/25/30 ns, Synchronous, Output Registers 5-97       |
| MCM62964    | 4K × 10, 20/25/30 ns, Synchronous, Output Registers and Output |
|             | Enable                                                         |
| MCM62965    | 4K × 10, 25/30/35 ns, Synchronous, Transparent Outputs and     |
|             | Output Enable 5-106                                            |
| MCM62973    | 4K × 12, 20/25/30 ns, Synchronous, Output Registers 5-110      |
| MCM62974    | 4K × 12, 20/25/30 ns, Synchronous, Output Registers and Output |
|             | Enable                                                         |
| MCM62975    | 4K × 12, 25/30/35 ns, Synchronous, Transparent Outputs and     |
|             | Output Enable 5-119                                            |

## **Synchronous Static RAMs**

(+5 V, 0 to 70°C unless otherwise noted)

| Organization | Part Number              | Access Time<br>(ns max) | Pins |
|--------------|--------------------------|-------------------------|------|
| 16K×4        | MCM6292P25*              | 25                      | 28   |
|              | MCM6292P30*              | 30                      | 28   |
|              | MCM6292P35*              | 35                      | 28   |
|              | MCM6292J25*              | 25                      | 28   |
|              | MCM6292J30*              | 30                      | 28   |
|              | MCM6292J35*              | 35                      | 28   |
|              | MCM6293P20*              | 20                      | 28   |
|              | MCM6293P25*              | 25                      | 28   |
|              | MCM6293P30*              | 30                      | 28   |
|              | MCM6293J20*              | 20                      | 28   |
|              | MCM6293J25*              | 25                      | 28   |
|              | MCM6293J30*              | 30                      | 28   |
|              | MCM6294P20*              | 20                      | 28   |
|              | MCM6294P25               | 25<br>25                | 28   |
|              | MCM6294P30               | 30                      | 28   |
|              | MCM6294J20*              | 20                      | 28   |
|              | MCM6294J25               | 20<br>25                | 28   |
|              | MCM6294J30               | 30                      | 28   |
|              | MCM6295P25               | 25                      | 28   |
|              | MCM6295P25<br>MCM6295P30 | 30                      | 28   |
|              | MCM6295P35               | 35                      | 28   |
| • ,          | MCM6295J25               | 25                      | 28   |
|              | MCM6295J25<br>MCM6295J30 | 30                      | 28   |
|              | MCM6295J35               | 35                      | 28   |
|              |                          |                         |      |
| 4K×10        | MCM62963FN20*            | 20                      | 44   |
|              | MCM62963FN25*            | 25<br>30                | 44   |
|              | MCM62963FN30*            |                         |      |
|              | MCM62964FN20*            | 20                      | 44   |
|              | MCM62964FN25*            | 25                      | 44   |
|              | MCM62964FN30*            | 30                      | 44   |
|              | MCM62965FN25*            | 25                      | 44   |
| ,            | MCM62965FN30*            | 30                      | 44   |
|              | MCM62965FN35*            | 35                      | 44   |
| .4K×12       | MCM62973FN20*            | 20                      | 44   |
|              | MCM62973FN25*            | 25                      | 44   |
|              | MCM62973FN30*            | 30                      | 44   |
|              | MCM62974FN20*            | 20                      | 44   |
|              | MCM62974FN25*            | 25                      | 44   |
|              | MCM62974FN30*            | . 30                    | 44   |
|              | MCM62975FN25*            | 25                      | 44   |
|              | MCM62975FN30*            | 30                      | 44   |
|              | MCM62975FN35*            | 35                      | 44   |

## **CMOS Dual Port RAM**

(+5 V, 0 to 70°C)

| Organiz | ation | Part Number | Access Time<br>(ns max) | Pins |
|---------|-------|-------------|-------------------------|------|
| 256 ×   | 8     | MCM68HC34L  | 240                     | 40   |
|         | į     | MCM68HC34P  | 240                     | 40   |

## Cache Tag RAMs

(+5 V, 0 to 70°C unless otherwise noted)

| Organization | Part Number  | Address to<br>Match Time<br>(ns max) | Pins |
|--------------|--------------|--------------------------------------|------|
| 4K×4         | MCM62350P20* | 20                                   | 24   |
|              | MCM62350P22* | 22                                   | 24   |
|              | MCM62350P25  | 25                                   | 24   |
| ,            | MCM62350P30  | 30                                   | 24   |
|              | MCM62350J20* | . 20                                 | 24   |
|              | MCM62350J22* | 22                                   | 24   |
| l            | MCM62350J25  | 25                                   | 24   |
|              | MCM62350J30  | 30                                   | 24   |
|              | MCM62351P20* | 20                                   | 24   |
|              | MCM62351P22* | 22                                   | 24   |
|              | MCM62351P25  | 25                                   | 24   |
|              | MCM62351P30  | 30                                   | 24   |
|              | MCM62351J20* | 20                                   | 24   |
|              | MCM62351J22* | 22                                   | 24   |
|              | MCM62351J25  | 25                                   | 24   |
|              | MCM62351J30  | 30                                   | 24   |
| el .         | MCM4180P20*  | 20                                   | 22   |
|              | MCM4180P22*  | 22                                   | 22   |
|              | MCM4180P25   | 25                                   | 22   |
| ,            | MCM4180P30   | 30                                   | 22   |
|              | MCM5180J20*  | 20                                   | 24   |
|              | MCM4180J22*  | 22                                   | 24   |
|              | MCM4180J25   | 25                                   | 24   |
| ,            | MCM4180J30   | 30                                   | 24   |

<sup>\*</sup>To be introduced



## **MCM68HC34**

## Advance Information

# **Dual-Port RAM Memory Unit**

The MCM68HC34 is a dual-port RAM memory (DPM) unit which enables two processors, arbitrarily referred to a "A" and "B", operating on two separate buses to exchange data without interfering with devices on the other bus. It contains 256 bytes of dual-port RAM which is the medium actually used for the interchange of data.

The dual-port memory unit contains six semaphore registers that provide a means for controlling access to the dual-port RAM or any other shared resources. It also contains interrupt registers which provide a means for the processors to interrupt each other.

- High-Speed CMOS (HCMOS) Structure
- Six Read Write Semaphore Registers
- 256 Bytes of Dual-Port RAM
- Eight Address Lines

#### FIGURE 1 — BLOCK DIAGRAM



This document contains information on a new product. Specifications and information herein are subject to change without notice.

### ABSOLUTE MAXIMUM RATINGS

| Rating                    | Symbol           | Value              | Unit |
|---------------------------|------------------|--------------------|------|
| Supply Voltage            | Vcc              | -0.3 to 7.0        | ٧    |
| Input Voltage, All Inputs | V <sub>in</sub>  | Vss-0.3 to Vcc+0.5 | ٧    |
| Operating Temperature     | TA               | 0 to 70            | °C   |
| Storage Temperature       | T <sub>stg</sub> | - 55 to 150        | °C   |

#### THERMAL CHARACTERISTICS

| Characteristic     | Symbol | Value | Unit |
|--------------------|--------|-------|------|
| Thermal Resistance | θJA    |       | C W  |
| Cerdip             |        | 60    |      |
| Plastic            |        | 100   |      |
| PLCC               |        | 60    |      |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit. Unused inputs must be ted to an appropriate logic level (either V<sub>CC</sub> or V<sub>SS</sub>) to reduce leakage currents and increase reliability.

FIGURE 2 - BUS TIMING LOAD



DC ELECTRICAL CHARACTERISTCS (V<sub>CC</sub> = 5.0 Vdc ±5%, V<sub>SS</sub> = 0 Vdc, T<sub>\Delta</sub> = 0°C to 70°C unless otherwise noted)

| Characteristics                               | Symbol           | Min                  | Max                  | Unit |
|-----------------------------------------------|------------------|----------------------|----------------------|------|
| Input High Voltage (see Note 1)               | VIH              | 20                   | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage (see Note 2)                | V <sub>IL</sub>  | V <sub>SS</sub> -0.3 | 0.8                  | ٧    |
| Input Current                                 |                  |                      |                      |      |
| $(V_{ID} = 0 \text{ to } V_{CC})$             | lın              | -                    | 1.0                  | μΑ   |
| Output Leakage Current                        | loz              | -                    | 10.0                 | μΑ   |
| Output High Voltage                           |                  |                      |                      |      |
| $(I_{Load} = -100 \mu\text{A})$               | Voн              | 2.4                  | _                    | ٧    |
| $(I_{Load} = \langle 10.0  \mu A)$            |                  | V <sub>CC</sub> -0.1 |                      |      |
| Output Low Voltage                            |                  |                      |                      |      |
| $(I_{Load} = 1.6 \text{ mA})$                 | VoL              | -                    | 0.4                  | ٧    |
| $(I_{Load} = < 10.0 \ \mu A)$                 |                  | -                    | 0.1                  |      |
| Current Drain - Outputs Unloaded              |                  |                      |                      |      |
| Operating — Ea, Eb = 1 MHz, Both Sides Active | IDD              | -                    | 30                   | mΑ   |
| Input Capacitance                             | C <sub>in</sub>  | _                    | 10                   | pF   |
| Output Capacitance                            |                  |                      |                      |      |
| (AD0-AD7 and D0-D7)                           | C <sub>out</sub> |                      | 12                   | pF   |

## NOTES:

- 1. Input high voltage as stated is for all inputs except MODE. In the case of MODE, input high voltage is tied to VCC.
- Input low voltage as stated is for all inputs except MODE. In the case of MODE, input low voltage is tied to V<sub>SS</sub> or is floating. If floating, the voltage will be internally pulled to V<sub>SS</sub>.

BUS TIMING (See Notes 1 and 2 and Figure 2)

| ldent<br>Number | Characteristics                              | Symbol                          | Min | Max | Unit |
|-----------------|----------------------------------------------|---------------------------------|-----|-----|------|
| 1               | Cycle Time                                   | t <sub>cyc</sub>                | 800 | -   | ns   |
| 2               | Pulse Width, E Low                           | PWEL                            | 300 |     | ns   |
| 3               | Pulse Width, E High                          | PWEH                            | 325 | _   | ns   |
| 4               | Input Rise and Fall Time                     | t <sub>r</sub> , t <sub>f</sub> | _   | 30  | ns   |
| 8               | Read/Write Hold Time                         | tRWH                            | 10  |     | ns   |
| 9               | Non-Multiplexed Address, RS Hold Time        | t <sub>A</sub> H                | 10  | _   | ns   |
| 12              | Non-Multiplexed Address, RS Valid Time to Eb | tAV                             | 20  | -   | ns   |
| 13              | R/W, Chip Select Setup Time                  | tRWS                            | 20  | -   | ns _ |
| 15              | Chip Select Hold Time                        | tCH                             | 0   |     | ns   |
| 18              | Read Data Hold Time                          | t <sub>DHR</sub>                | 20  | 75  | ns   |
| 21              | Write Data Hold Time                         | tDHW                            | 10  | _   | ns   |
| 24              | Address Setup Time for Latch                 | tASL                            | 20  |     | ns   |
| 25              | Address Hold Time for Latch                  | tAHL                            | 20  | -   | ns   |
| 26              | Delay Time E to AS Rise                      | tASD                            | 60  | _   | ns   |
| 27              | Pulse Width, AS High                         | PWASH                           | 110 | _   | ns   |
| 28              | Address Strobe to E Delay                    | tASED                           | 20  | -   | ns   |
| 30              | Read Data Delay Time                         | t <sub>DDR</sub>                | _   | 240 | ns   |
| 31              | Write Data Setup Time                        | tDSW                            | 100 | _   | ns   |

## NOTES:

- 1. Timing numbers relative to one side only. No numbers are intended to be cross-referenced from one side to the other.
- 2. Measurement points shown for ac timing are 0.8 V and 2.0 V, unless otherwise specified.

## **BUS TIMING DIAGRAMS**



#### SIGNAL DESCRIPTION

The following paragraphs contain a brief description of the input and output signals.

#### VCC AND VSS

These pins supply power to the DPM.  $V_{CC}$  is  $\pm 5$  volts  $\pm 5\%$  and  $V_{SS}$  is 0 volts or ground.

#### E CLOCK INPUTS (Ea AND Eb)

These are the input clocks from the respective processors and are positive during the latter portion of the bus cycle.

#### REGISTER SELECT INPUTS (RSa AND RSb)

These inputs function as register select inputs. A high on the RSa for side A or RSb for side B input allows selection of the semaphore and interrupt registers respectively for side A and side B by the lower three address bits. A low on RSa or RSb selects 256 bytes of RAM from side A or side B respectively.

#### CHIP SELECT INPUTS (CS1a AND CS1b)

These inputs function as chip select inputs for their respective sides.  $\overline{CS1}a$  must be low to select side A and  $\overline{CS1}b$  must be low to select side B. If  $\overline{CS1}a$  is high, side A is deselected. If  $\overline{CS1}b$  is high, side B is deselected.

#### MODE SELECT (MODE)

In normal operation, this pin should always be connected to VCC (MODE=1). Each side has three states controlled by RSa and  $\overline{\text{CS1}}$ a for side A and RSb and  $\overline{\text{CS1}}$ b for side B.

If  $\overline{CS1}$ a is high, side A cannot be accessed. If  $\overline{CS1}$ a is low, side A accesses either 256 bytes of RAM or the six semaphore registers and the two interrupt registers depending on the level of RSa. If RSa is low, 256 bytes of RAM are accessed and if RSa is high, the six semaphores and two interrupt registers are accessed.

The six semaphore and two interrupt registers are redundantly mapped in the 256 byte mode. That is, only the low order three bits select one of eight registers and the upper five bits of address are not decoded. Refer to Table 1.

TABLE 1 - SIDE A CONTROL SIGNAL OPERATION

| 100  | , LL 1 — J | DL A CC | MITTOL SIGNAL OF LIVETION                                  |
|------|------------|---------|------------------------------------------------------------|
| Mode | CS1a       | RSa     | Operation                                                  |
| 1    | 0          | 0       | Access 256 Byte RAM Side A                                 |
| 1    | 0          | 1       | Access Semaphore/IRQ Side A on Lower Three Bits of Address |
| 1    | 1          | X       | Side A Not Selected                                        |

The three states for side B in the 256 byte mode are controlled in the manner as side A using RSb and  $\overline{CS1}b$  except that side B uses separated address and data inputs. Refer to Table 2.

TABLE 2 - SIDE B CONTROL SIGNAL OPERATION

|               | , LL 2 0 | IDE D GC                                                  | ATTITUE OF BILLIANT        |
|---------------|----------|-----------------------------------------------------------|----------------------------|
| Mode CS1b RSb |          | RSb                                                       | Operation                  |
| 1             | 0        | 0                                                         | Access 256 Byte RAM Side B |
| 1             | 0        | Access Semaphore/IRQ Side     on Lower Three Bits of Addr |                            |
| 1             | 1        | X                                                         | Side B Not Selected        |

#### INTERRUPT REQUEST OUTPUTS (IRQa AND IRQb)

These pins are active low open-drain outputs. A write to address F9 from one side asserts an interrupt, if not masked on the other side. A write to address F9 sets this pin low.

# B SIDE ADDRESS BUS INPUTS (A0-A7) AND B SIDE BIDIRECTIONAL DATA BUS (D0-D7)

When the B side is run from a multiplexed bus processor, the B side address pins are connected to the B side data pins, respectively (A0 to D0, A1 to D1, etc.).

#### SYSTEM RESET INPUT (RESET)

A low level on this input causes the semaphore registers to be set to the states shown in Table 5 under **SEMAPHORE REGISTERS** and clears both bits of both IRO registers to zeros. The RAM data is unaffected by RESET.

#### ADDRESS STROBE INPUTS (ASa AND ASb)

The ASa input demultiplexes the eight low order address lines from the data lines on the A side. The falling edge of ASa latches the A side address within the DPM. The ASb input is used in the same manner when the B side is connected to a multiplexed bus. It must be connected to a high level when the B side is connected to a non-multiplexed bus.

#### A SIDE MULTIPLEXED ADDRESS/ BIDIRECTIONAL DATA BUS (AD0-AD7)

The A side can only be used with a multiplexed address/data bus. The A side addresses are on these lines during the time ASa is high. The lines are used as bidirectional data lines during the time Ea is high.

#### **DUAL-PORT RAM**

The dual-port memory unit contains 256 bytes of dual-port RAM that is accessed from either processor. It is selected in either case by eight address lines, register select, and chip select inputs. The direction of data transfer is controlled by the respective read/write ( $R/\overline{W}a$  or  $R/\overline{W}b$ ) line. The dual-port RAM enables the processors to exchange data without interfering with devices on the other bus.

Simultaneous accesses by both sides of different locations of dual-port RAM will cause no ambiguities. Simultaneous reads by both sides of the same dual-port RAM location gives the proper data to both sides. On a simultaneous write and read of the same location, the data written is put into RAM but the data read is undefined. Simultaneous writes to

the same RAM location result in undefined data being stored. Thus, simultaneous writes and simultaneous write and read to the same location should be avoided. The semaphore registers provide a tool for determining when the shared RAM is available.

#### **SEMAPHORE REGISTERS**

The dual-port memory unit contains six read/write semaphore registers. Only two bits of each register are used. Bit 7 is the semaphore (SEM) bit and bit 6 is the ownership (OWN) bit. The remaining six bits will read all zeros.

Each semaphore register is able to arbitrate simultaneous accesses to it. The semaphore register bits provide a mechanism for controlling accesses to the shared RAM but there are no hardware controls of the dual-port RAM by the semaphore registers.

Table 3 is the truth table for when a semaphore register is accessed by one of the processors. When a semaphore register is written, the actual data written is disregarded but the SEM bit is set to zero. When the register is read, the resulting SEM bit is one (for the next read). The data obtained from the read is interpreted as: SEM bit equals zero — resource available, SEM bit equals one — resource not available.

TABLE 3 - ONE PROCESSOR SEMAPHORE BIT TRUTH TABLE

| Original<br>SEM Bit | R/W | Data<br>Read | Resulting<br>SEM Bit |
|---------------------|-----|--------------|----------------------|
| 0                   | R.  | 0*           | 1                    |
| 1                   | R   | 1*           | 1                    |
| 0                   | W   | _            | 0                    |
| 1                   | W   | _            | 0                    |

<sup>\*0 =</sup> Resource Available

Table 4 shows the truth table if both processors read or read and write the same semaphore register at the same time. The A processor always reads the actual SEM bit. The B processor reads the SEM bit except during the simultaneous read of a clear SEM bit. This ensures that during a simultaneous read, only the A processor reads a clear SEM bit and therefore has priority to the shared RAM.

TABLE 4 — SIMULTANEOUS ACCESS OF OF SEMAPHORE REGISTER TRUTH TABLE

| Original | A   | Processor | B Processor    |           | Resulting |
|----------|-----|-----------|----------------|-----------|-----------|
| SEM Bit  | R/W | Data Read | R/W            | Data Read | SEM Bit   |
| 0        | R   | 0         | R              | 1*        | 1         |
| 1        | R   | 1*        | $\overline{w}$ | -         | 0         |
| 1        | w   | -         | R              | 1,        | 0         |
| 1        | R   | 1*        | R              | 1*        | 1         |

<sup>\*0=</sup> Resource Available

The ownership bit is a read-only bit that indicates which processor last set the SEM bit. The OWN bit is set to a one whenever the SEM bit is set from zero to one. The OWN bit as read by one processor is the complement of the bit read by the other processor.

The reset state of the semaphore registers is defined in Table 5. The A processor owns all of the semaphore registers

except the second semaphore register which is owned by the B processor.

TABLE 5 - RESET STATE OF SEMAPHORE REGISTERS

| Semaphore<br>Register | A Pro   | Processor B Process |         | ocessor |
|-----------------------|---------|---------------------|---------|---------|
| Number                | SEM Bit | OWN Bit             | SEM Bit | OWN Bit |
| 1                     | 1       | 1                   | 1       | 0       |
| 2                     | 1       | 0                   | 1       | 1       |
| 3                     | 1       | 1                   | 1       | 0       |
| 4                     | 1       | 1                   | 1       | 0       |
| 5                     | 1       | 1                   | 1       | 0       |
| 6                     | 1       | 1                   | 1       | 0       |

A state diagram for a semaphore register is shown in Figure 3.

FIGURE 3 - STATE DIAGRAM FOR SEMAPHORE REGISTER



#### NOTES:

- 1. Writes to a semaphore register are valid only if SEM = 1 and OWN = 1.
- When A and B simultaneously read a semaphore register, the hardware handles it as a read by A followed by a read by B.

#### INTERRUPT REGISTERS

The dual-port memory unit contains two addressable locations at F8 and F9 on both sides that control the interrupt (IRQ) operation between the processors. Although there is only one hardware register for each side, for purposes of explanation the register accessed at location F8 is referred to

<sup>1 =</sup> Resource Not Available

<sup>1 =</sup> Resource Not Available

as the IRQX status register and the register accessed at location F9 is referred to as the IRQX control register (refer to Table 6). The registers each consisting of two bits have identical bit arrangements. Bit 6 is the enable bit and bit 7 is the flag bit. The other six bits are not used and always read as zero. When RESET is asserted, both bits are cleared to zero.

Table 7 summarizes the bits involved when reading or writing to the status or control registers at F8 or F9. The enable bits on either side (A or B) track the data that is written into the status register from that side. Writes to the control register do not alter data. The actual data written is disregarded but the action sets the flag bit in the other side's register and asserts an interrupt signal if enabled.

The following describes how the B side interrupt is asserted from the A side. The A side interrupt is controlled in a similar manner

When the enable bit in the IRQb status register is set (bit 6= 1), a write to IRQa control register sets the flag bit in the IRQb status register (bit 7= 1) and causes an interrupt on the B side by setting the IRQb pin low. Reading the IRQb status

register reads the state of the B side enable and flag bits. Reading the IROb control register also reads the enable and flag bits but in addition, clears the B side flag bit (bit 7=0) and clears the B side interrupt by removing the low condition on the IROb pin.

The enable bit in the IRQb status register (bit 6) is changed by writing the proper data to bit 6 of the IRQb status register. If the B side enable bit is zero, interrupts are prevented on the B side. However, a write to the IRQa control register still sets the B side flag bit.

#### INTERNAL REGISTER ADDRESSES

Table 8 shows the address of the RAM, IRO, and semaphore registers. The addresses to these registers are the same whether accessed from the A or B side. The address and data buses are multiplexed on the A side. The B side has separate address and data buses. The B side can be used on a multiplexed bus by connecting the corresponding address and data bit pins together (AO to DO, A1 to D1, etc.) and using the B side address strobe input pin.

TABLE 6 - IRQ REGISTERS

| 17,022 0 110,000,000 |               |       |        |             |  |  |
|----------------------|---------------|-------|--------|-------------|--|--|
| Location             | Register Name | Bit 7 | Bit 6  | Bits 5 to 0 |  |  |
| A Side F8            | IRQa Status   | Flag  | Enable | Not Used    |  |  |
| A Side F9            | IRQa Control  | Flag  | Enable | Not Used    |  |  |
| B Side F8            | IRQb Status   | Flag  | Enable | Not Used    |  |  |
| B Side F9            | IRQb Control  | Flag  | Enable | Not Used    |  |  |

**TABLE 7 — INTERRUPT OPERATION** 

| Operation                   | Action Taken                   |
|-----------------------------|--------------------------------|
| A Reads IRQa Status at F8   | Read EA and FA                 |
| A Writes IRQa Status at F8  | Writes to EA                   |
| A Reads IRQa Control at F9  | Read EA and FA; Clear FA       |
| A Writes IRQa Control at F9 | Set FB; Assert IRQB if Enabled |
| B Reads IRQb Status at F8   | Read EB and FB                 |
| B Writes IRQb Status at F8  | Writes to EB                   |
| B Reads IRb Control at F9   | Read EB and FB; Clear FB       |
| B Writes IRQb Control at F9 | Set FA; Assert IRQA if Enabled |

F8 and F9 are Address Locations EA and FA are A Side Enable and Flag Bits EB and FB are B Side Enable and Flag Bits

TABLE 8 - REGISTER LOCATIONS

|     |         | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
|-----|---------|-----------------------------------------|
| RS  | Address | Register Name                           |
| 0   | 00-FF   | Dual Ported RAM                         |
| 1   | 00-07   | IRQ and Semaphore                       |
| 1   | 08-0F   | IRQ and Semaphore                       |
| 1   | 10-17   | IRQ and Semaphore                       |
| ] 1 | 18-1F   | IRQ and Semaphore                       |
| l   | •       |                                         |
| 1   | •       | IRQ and Semaphore                       |
| ł   | •       |                                         |
| 1   | E0-E7   | IRQ and Semaphore                       |
| 1   | E8-EF   | IRQ and Semaphore                       |
| 1   | F0-F7   | IRQ and Semaphore                       |
| 1   | F8-FF   | IRQ and Semaphore                       |

#### Where:

X is 0 through F of the upper four bits of the address (note that only the lower three bits of the address are decoded): X0 and X8 IRQa or IRQb Status

X1 and X9 IRQa or IRQb Control X2 and XA Semaphore 1

X3 and XB Semaphore 2 X4 and XC Semaphore 3

X5 and XD Semaphore 4 X6 and XE Semaphore 5 X7 and XF Semaphore 6

## ORDERING INFORMATION (T<sub>A</sub> = 0° to 70°C)

| Package Type        | Order Number |
|---------------------|--------------|
| Cerdip<br>S Suffix  | MCM68HC34S   |
| Plastic<br>P Suffix | MCM68HC34P   |
| PLCC<br>FN Suffix   | MCM68HC34FN  |

## PIN ASSIGNMENT

| ∨cc <b>[</b>    |      | 40 🕽 CS1        | b |
|-----------------|------|-----------------|---|
| RESET [         | 2    | 39 <b>1</b> Eb  |   |
| CS1a            | 3    | 38 RSb          |   |
| Ea 🕻            | 4    | 37 <b>□</b> R/₩ | Ī |
| RSa 🕻           | 5    | 36 🛮 ASb        | ) |
| R/₩a [          | 6    | 35 A0           |   |
| ASa 🕻           | 7    | 34 1 A1         |   |
| MODE [          | 8    | 33 <b>1</b> A2  |   |
| AD0             | 9    | 32 <b>1</b> A3  |   |
| AD1             | 10 . | 31 <b>1</b> A4  |   |
| AD2             | 11   | 30 <b>1</b> A5  |   |
| AD3             | 12   | 29 <b>1</b> A6  |   |
| AD4             | 13   | 28 <b>1</b> A7  |   |
| AD5             | 14   | 27 <b>D</b> D7  |   |
| AD6             | 15   | 26 🗖 D6         |   |
| AD7             | 16   | 25 🗖 D5         |   |
| ĪRQa 🕻          | 17   | 24 <b>D</b> D4  |   |
| ٧ <sub>SS</sub> | 18   | 23 D3           |   |
| IRQb 🕻          | 19   | 22 <b>D</b> D2  |   |
| D0 <b>[</b>     | 20   | 21 D D1         |   |
|                 |      |                 |   |

# 4K × 4 Bit Cache Address Tag Comparator

The MCM4180 is a 16,384 bit cache address tag comparator organized as 4096 tags of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. The device integrates a 4K × 4 SRAM core with an on-board comparator for efficient implementation of a cache memory.

The device has a CLR pin for flash clear of the RAM, useful for system initialization.

The MCM4180 compares RAM contents with current input data. The result is either an active high match level for a cache hit, or an active low level for a cache miss.

The MCM4180 is available in 22 lead plastic DIP and 24 lead SOJ packages.

- Single 5 V ± 10% Power Supply
- Fast Address to Match Time:
- 22/25/30 ns max
- Fast Data to Match Time:
- 10/12/15 ns max
- Fast Read of Tag RAM Contents: 25/30/35 ns max
- Flash Clear of the Tag RAM (CLR Pin)
- Pin and Function Compatible with MK41H80



## MCM4180





#### TRUTH TABLE

| W  | G | CLR | DQ0-DQ3         | Match  | Mode    |
|----|---|-----|-----------------|--------|---------|
| Н  | Н | Н   | Compare Din     | Valid  | Compare |
| L  | X | н   | D <sub>in</sub> | Assert | Write   |
| H. | L | н   | Dout            | Assert | Read    |
| X  | Х | L   | High-Z          | Assert | Clear   |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit.

#### ABSOLUTE MAXIMUM RATINGS (Voltages referenced to VSS = 0 V)

| Symbol                            | Value                                                                                                 | Unit                                                                                                                                                                                                                  |
|-----------------------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vcc                               | -0.5 to +7.0                                                                                          | V                                                                                                                                                                                                                     |
| V <sub>in</sub> /V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5                                                                          | ٧                                                                                                                                                                                                                     |
| lout                              | 40<br>20                                                                                              | mA                                                                                                                                                                                                                    |
| PD                                | 1.0                                                                                                   | W                                                                                                                                                                                                                     |
| TA                                | 0 to +70                                                                                              | °C                                                                                                                                                                                                                    |
| T <sub>stg</sub>                  | -55 to +125                                                                                           | °C                                                                                                                                                                                                                    |
| T <sub>bias</sub>                 | -10 to +85                                                                                            | °C                                                                                                                                                                                                                    |
|                                   | V <sub>CC</sub> V <sub>in</sub> /V <sub>out</sub> lout P <sub>D</sub> T <sub>A</sub> T <sub>stg</sub> | Symbol         Value           VCC         -0.5 to +7.0           Vin/Vout         -0.5 to VCC+0.5           Iout         40           20         PD           TA         0 to +70           Tstg         -55 to +125 |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

#### **DC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS (Referenced to VSS = 0 V)

| Parameter                                | Symbol            | Min   | Тур | Max                  | Unit     |
|------------------------------------------|-------------------|-------|-----|----------------------|----------|
| Supply Voltage (Operating Voltage Range) | Vcc               | 4.5   | 5.0 | 5.5                  | ٧        |
| Input High Voltage                       | VIH               | 2.2   |     | V <sub>CC</sub> +0.3 | <b>v</b> |
| Input Low Voltage                        | · V <sub>IL</sub> | -0.5* | _   | 0.8                  | >        |

 $V_{IL} \min = -0.5 \text{ V dc}$ ;  $V_{IL} \min = -3.0 \text{ V ac (pulse width } \leq 20 \text{ ns)}$ 

#### DC CHARACTERISTICS

| Characteristic                                                                       | Symbol               | Min | Max  | Unit |
|--------------------------------------------------------------------------------------|----------------------|-----|------|------|
| Input Leakage Current (All Inputs V <sub>in</sub> =0 to V <sub>CC</sub> )            | likg(I)              |     | ±1.0 | μΑ   |
| Output Leakage Current, Except Match Output (G=VIH, Vout=0 to VCC)                   | l <sub>lkg</sub> (O) | -   | ±1.0 | μΑ   |
| AC Supply Current (I <sub>out</sub> =0 mA, t <sub>AVAV</sub> =t <sub>AVQV</sub> max) | ICCA                 | _   | 140* | mA   |
| Output Low Voltage (I/O Pins: IOL = 8.0 mA, Match Output: IOL = 12.0 mA)             | VOL                  | _   | 0.4  | ٧    |
| Output High Voltage (I/O Pins: IOH = -4.0 mA, Match Output: IOH = -10.0 mA)          | Vон                  | 2.4 |      | V    |

<sup>\*</sup>ICC active current for the clear cycle exceeds this specification. However, this is a transient phenomenon and will not affect the power dissipation of the device. Good decoupling of the local power supply should always be used.

### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic           | Symbol             | Тур | Max | Unit |
|--------------------------|--------------------|-----|-----|------|
| Input Capacitance        | C <sub>in</sub>    | 4   | 5   | pF   |
| I/O Capacitance          | C <sub>out</sub>   | 5   | 7   | pF   |
| Match Output Capacitance | C <sub>match</sub> | 6   | 7   | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load (I/O Pins) See Figure 1a            |
| Input Rise/Fall Time                           | Output Load (Match Output) See Figure 1c        |

## **READ CYCLE** (See Note 1)

| Characteristic                  | Syr      | Symbol           |     | MCM4180-22 |     | MCM4180-25 |     | MCM4180-30 |      | l     |
|---------------------------------|----------|------------------|-----|------------|-----|------------|-----|------------|------|-------|
| Characteristic                  | Standard | Alternate        | Min | Max        | Min | Max        | Min | Max        | Unit | Notes |
| Read Cycle Time                 | tAVAV    | tRC              | 25  | _          | 30  |            | 35  | _          | ns   |       |
| Address Access Time             | tAVQV    | tAA              | -   | 25         | _   | 30         | -   | 35         | ns   |       |
| G Access Time                   | tGLQV    | <sup>t</sup> OEA | _   | 10         | _   | 12         | _   | 15         | ns   |       |
| Output Hold from Address Change | tAXQX    | tон              | 5   | _          | 5   | -          | 5   | _          | ns   |       |
| G Low to Output Active          | tGLQX    | <sup>t</sup> OEL | 5   | -          | 5   | _          | 5   | _          | ns   | 2     |
| G High to Output High-Z         | tGHQZ    | tOEZ             | _   | 8          | _   | 10         | _   | 10         | ns   | 2     |
| G Low to Match Assert           | tGLMX    | <sup>t</sup> CH  | 0   | 10         | 0   | 12         | 0   | 15         | ns   |       |

#### NOTES:

- 1.  $\overline{CLR} = V_{IH}$ ,  $\overline{W} = V_{IH}$  continuously during read cycles.
- 2. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

#### READ CYCLE (ADDRESS CONTROLLED) G (CONTROLLED) tAVAV -TAVAV A (ADDRESS) tavov tAVQV ·tGLQV G (OUTPUT ENABLE) $(\overline{G} = V_{1L})$ tGLQX <sup>t</sup>GHQZ taxqx→ PREVIOUS DATA VALID HIGH-Z DATA VALID Q (DATA OUT) DATA VALID - tglmx (ASSERTED) MATCH VALID



#### COMPARE CYCLE (See Note 1)

|                                | Symbol   |                  | MCM4180-22 |     | MCM4180-25 |     | MCM4180-30 |     |      |       |
|--------------------------------|----------|------------------|------------|-----|------------|-----|------------|-----|------|-------|
| Characteristic                 | Standard | Alternate        | Min        | Max | Min        | Max | Min        | Max | Unit | Notes |
| Compare Cycle Time             | tavav    | t <sub>C</sub>   | 25         | _   | 30         |     | 35         | -   | ns   |       |
| Address Valid to Match Valid   | tAVMV    | tACA             | _          | 22  | -          | 25  | _          | 30  | ns   |       |
| G High to Match Valid          | tGHMV    | <sup>t</sup> GCA | _          | 15  | -          | 18  | _          | 20  | ns   |       |
| Data Valid to Match Valid      | tDVMV    | <sup>t</sup> DCA | _          | 10  | _          | 12  | _          | 15  | ns   |       |
| Match Hold from G Low          | tGLMX    | <sup>t</sup> CH  | .0         | 10  | 0          | 12  | 0          | 15  | ns   |       |
| Match Hold from Address Change | tAXMX    | tACH             | 5          | -   | 5          | _   | 5          | _   | ns   |       |
| Match Hold from Data Invalid   | tDXMX    | <sup>t</sup> DCH | 3          | _   | 3          | _   | 3          | _   | ns   |       |
| G Low to Output Active         | tGLQX    | tLZ              | 5          | _   | 5          | _   | 5          | _   | ns   | 2     |
| G High to Output High-Z        | tGHOZ    | tHZ .            | _          | 8   | _          | 10  |            | 10  | ns   | 2     |

#### NOTES:

- A compare cycle is performed when CLR, W, and G are all high.
- 2. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

#### **COMPARE CYCLE**



## WRITE CYCLE (See Note 1)

|                                     | Symbol   |                 | MCM4180-22 |     | MCM4180-25 |     | MCM4180-30 |     |      | <b>N</b> |
|-------------------------------------|----------|-----------------|------------|-----|------------|-----|------------|-----|------|----------|
| Characteristic                      | Standard | Alternate       | Min        | Max | Min        | Max | Min        | Max | Unit | Notes    |
| Write Cycle Time                    | †AVAV    | twc             | 25         | _   | 30         |     | 35         | _   | ns   |          |
| Write Pulse Width                   | tWLWH    | tWEW            | 18         | -   | 20         | _   | 25         | _   | ns   |          |
| Address Setup to Beginning of Write | tAVWL    | tAS             | 0          | _   | 0          | _   | 0          | -   | ns   |          |
| Address Valid to End of Write       | tAVWH    | tAW             | 18         | _   | 20         | _   | 25         | _   | ns   |          |
| Data Valid to End of Write          | tDVWH    | tDS             | 10         | 1   | 12         | -   | 14         | -   | ns   |          |
| Data Hold from Write End            | tWHDX    | <sup>t</sup> DH | 0          | -   | 0          | _   | 0          | _   | ns   |          |
| Write Low to Output High-Z          | twLoz    | tHZ             | 0          | 9   | 0          | 10  | 0          | 12  | ns   | 2        |
| Address Hold from Write End         | tWHAX    | tWAH            | 0          | -   | 0          | ı   | 0          | _   | ns   |          |
| Write Low to Match Assert           | tWLMX    | tWCH            | 0          | 15  | 0          | 15  | 0          | 18  | ns   |          |
| Write High to Match Valid           | twhmv    | tWCA            |            | 22  |            | 25  | -          | 30  | ns   |          |
| Write High to Output Active         | tWHQX    | tLZ             | 5          | _   | 5          | _   | 5          | _   | ns   | 2        |

## NOTES:

- A write occurs during the overlap of W low and CLR high.
- 2. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

## WRITE CYCLE



#### CLEAR CYCLE (See Note 1)

| <b>.</b>                                           |                  | Symbol                           |                          | MCM4180-22 |     | MCM4180-25 |     | MCM4180-30 |     |      |       |
|----------------------------------------------------|------------------|----------------------------------|--------------------------|------------|-----|------------|-----|------------|-----|------|-------|
| Characteristic                                     |                  | Standard                         | Alternate                | Min        | Max | Min        | Max | Min        | Max | Unit | Notes |
| CLR Low to Inputs Recognized<br>(Clear Cycle Time) | A<br>G<br>W<br>D | tCLAV<br>tCLGV<br>tCLWV<br>tCLDV | tCR<br>tCR<br>tCR<br>tCR | _          | 70  | _          | 70  | _          | 70  | ns   | 2     |
| CLR Pulse Width                                    |                  | tCLCH                            | tCLP                     | 25         | _   | 30         | -   | 35         | _   | ns   | 2     |
| CLR Low to Inputs Don't Care                       | A<br>G<br>D<br>W | tCLAX<br>tCLGX<br>tCLDX<br>tCLWX | tcx<br>tcx<br>tcx<br>tcx | 0          | _   | 0          | _   | 0          | -   | ns   |       |
| CLR Low to Match Assert                            |                  | tCLMX                            | tMH                      | 0          | 15  | 0          | 18  | 0          | 20  | ns   |       |
| CLR Low to Output High-Z                           |                  | tCLOZ                            | tCZ                      | _          | 15  | _          | 18  | _          | 20  | ns   | 3     |

#### NOTES:

- 1. The address, data,  $\overline{W}$ , and  $\overline{G}$  inputs are a don't care during a clear cycle.
- 2. The clear cycle is initiated at the falling edge of CLR.
- 3. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

#### **CLEAR CYCLE**



# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers — MCM4180P22 MCM4180J22 MCM4180J22R2 MCM4180P25 MCM4180J25 MCM4180J25R2

MCM4180P30 MCM4180J30 MCM4180J30R2

## **MOTOROLA SEMICONDUCTOR TECHNICAL DATA**

## **Product Preview**

# 4K×4 Bit Cache Address Tag Comparator

The MCM4180 is a 16,384 bit cache address tag comparator organized as 4096 tags of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. The device integrates a 4K × 4 SRAM core with an on-board comparator for efficient implementation of a cache memory.

The device has a CLR pin for flash clear of the RAM, useful for system initialization.

The MCM4180 compares RAM contents with current input data. The result is either an active high match level for a cache hit, or an active low level for a cache miss.

20 ns max

The MCM4180 is available in 22 lead plastic DIP and 24 lead SOJ packages.

- Single 5 V ± 10% Power Supply
- Fast Address to Match Time:
- Fast Data to Match Time:
- 10 ns max Fast Read of Tag RAM Contents: 20 ns max
- Flash Clear of the Tag RAM (CLR Pin)
- Pin and Function Compatible with MK41H80

#### **BLOCK DIAGRAM**



| PIN NAMES                         |  |  |  |  |  |  |  |  |  |
|-----------------------------------|--|--|--|--|--|--|--|--|--|
| A0-A11 Address Inputs             |  |  |  |  |  |  |  |  |  |
| W Write Enable                    |  |  |  |  |  |  |  |  |  |
| G Output Enable                   |  |  |  |  |  |  |  |  |  |
| CLR Flash Clear Input             |  |  |  |  |  |  |  |  |  |
| MATCH Match (Hit) Output          |  |  |  |  |  |  |  |  |  |
| DQ0-DQ3 Data Input/Output         |  |  |  |  |  |  |  |  |  |
| V <sub>CC</sub> +5 V Power Supply |  |  |  |  |  |  |  |  |  |
| VSS Ground                        |  |  |  |  |  |  |  |  |  |
| NC No Connection                  |  |  |  |  |  |  |  |  |  |
|                                   |  |  |  |  |  |  |  |  |  |

## MCM4180-20



| PIN ASSIGNMENT    |           |                  |  |  |  |  |  |  |
|-------------------|-----------|------------------|--|--|--|--|--|--|
| DUAL-IN-LINE      |           |                  |  |  |  |  |  |  |
| A4 [              | 1 • 22    | D <sub>VCC</sub> |  |  |  |  |  |  |
| A5 [              | 2 21      | 1A3              |  |  |  |  |  |  |
| A6 [              | 3 20      | ] A2             |  |  |  |  |  |  |
| A7 [              | 4 19      | DA1              |  |  |  |  |  |  |
| A8 [              | 5 18      | DA0              |  |  |  |  |  |  |
| A9 [              | 6 17      | D CLR            |  |  |  |  |  |  |
| A10[              | 7 16      | D03              |  |  |  |  |  |  |
| A11 [             | 8 15      | 002              |  |  |  |  |  |  |
| <u>@</u> [        |           | ] DQ1            |  |  |  |  |  |  |
| ₩d                |           | ) DQO            |  |  |  |  |  |  |
| v <sub>ss</sub> [ | 11 12     | MATCH            |  |  |  |  |  |  |
| SN                | IALL OUTL | NE               |  |  |  |  |  |  |
| A4 [              | 1 ● 24    | 1v <sub>cc</sub> |  |  |  |  |  |  |
| A5 [              | 2 23      | ] A3             |  |  |  |  |  |  |
| A6 [              | 3 22      | ] A2             |  |  |  |  |  |  |
| A7 [              | 4 21      | ] A1             |  |  |  |  |  |  |
| A8 [              | 5 20      | D AO             |  |  |  |  |  |  |
| A9 [              | 6 19      | NC               |  |  |  |  |  |  |
| NC [              | 7 18      | CLR              |  |  |  |  |  |  |
| A10[              | 8 17      | D03              |  |  |  |  |  |  |
| A11 [             | 9 16      | D02              |  |  |  |  |  |  |
| 60                |           | DQ1              |  |  |  |  |  |  |
| w (               |           | ] DGO            |  |  |  |  |  |  |
| V <sub>SS</sub> [ | 12 13     | МАТСН            |  |  |  |  |  |  |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### TRUTH TABLE

| W | G | CLR | DQ0-DQ3         | Match  | Mode    |
|---|---|-----|-----------------|--------|---------|
| Н | Н | Н   | Compare Din     | Valid  | Compare |
| L | × | н   | D <sub>in</sub> | Assert | Write   |
| н | L | н   | Dout            | Assert | Read    |
| Х | × | L   | High-Z          | Assert | Clear   |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit.

#### ABSOLUTE MAXIMUM RATINGS (Voltages referenced to V<sub>SS</sub> = 0 V)

| Uni     | Value                            | Symbol                                         | Rating                                                                                                |  |
|---------|----------------------------------|------------------------------------------------|-------------------------------------------------------------------------------------------------------|--|
| +7.0 V  | -0.5 to +7.0                     | Vcc                                            | Power Supply Voltage                                                                                  |  |
| C+0.5 V | -0.5 to V <sub>CC</sub> +0.5     | V <sub>in</sub> /V <sub>out</sub>              | Voltage Relative to VSS for Any Pin<br>Except VCC                                                     |  |
| mA      | 40<br>20                         | lout                                           | Output Current Match Output I/O Pins, Per I/O                                                         |  |
| W       | 1.0                              | · PD                                           | Power Dissipation (T <sub>A</sub> = 25°C)                                                             |  |
| 70 °C   | 0 to +70                         | TA                                             | Operating Temperature                                                                                 |  |
| ·125 °C | -55 to +125                      | T <sub>stg</sub>                               | Storage Temperature                                                                                   |  |
| +85 °C  | - 10 to +85                      | T <sub>bias</sub>                              | Temperature Under Bias                                                                                |  |
|         | 20<br>1.0<br>0 to +7<br>-55 to + | P <sub>D</sub> T <sub>A</sub> T <sub>stg</sub> | I/O Pins, Per I/O Power Dissipation (T <sub>A</sub> = 25°C) Operating Temperature Storage Temperature |  |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS (Referenced to V<sub>SS</sub>=0 V)

| Parameter                                | Symbol          | Min   | Тур | Max                  | Unit |
|------------------------------------------|-----------------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5   | 5.0 | 5.5                  | >    |
| Input High Voltage                       | VIH             | 2.2   | _   | V <sub>CC</sub> +0.3 | >    |
| Input Low Voltage                        | V <sub>IL</sub> | -0.5* | _   | 0.8                  | V    |

 $V_{IL}$  min = -0.5 V dc;  $V_{IL}$  min = -3.0 V ac (pulse width  $\leq 20$  ns)

## DC CHARACTERISTICS

| Characteristic                                                                                      | Symbol               | Min | Max  | Unit |
|-----------------------------------------------------------------------------------------------------|----------------------|-----|------|------|
| Input Leakage Current (All Inputs V <sub>in</sub> =0 to V <sub>CC</sub> )                           | likg(i)              | _   | ±1.0 | μΑ   |
| Output Leakage Current, Except Match Output (G=VIH, Vout=0 to VCC)                                  | l <sub>lkg</sub> (O) | _   | ±1.0 | μΑ   |
| AC Supply Current (I <sub>out</sub> =0 mA, t <sub>AVAV</sub> =t <sub>AVQV</sub> max)                | ICCA                 | _   | 140* | mA   |
| Output Low Voltage (I/O Pins: I <sub>OL</sub> = 8.0 mA, Match Output: I <sub>OL</sub> = 12.0 mA)    | VoL                  | _   | 0.4  | V    |
| Output High Voltage (I/O Pins: I <sub>OH</sub> = -4.0 mA, Match Output: I <sub>OH</sub> = -10.0 mA) | Voн                  | 2.4 | _    | V    |

<sup>\*</sup>ICC active current for the clear cycle exceeds this specification. However, this is a transient phenomenon and will not affect the power dissipation of the device. Good decoupling of the local power supply should always be used.

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic           | Symbol             | Тур | Max | Unit |
|--------------------------|--------------------|-----|-----|------|
| Input Capacitance        | C <sub>in</sub>    | 4   | 5   | pF   |
| I/O Capacitance          | C <sub>out</sub>   | 5   | 7   | pF   |
| Match Output Capacitance | C <sub>match</sub> | 6   | 7   | pF   |

## **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load (I/O Pins) See Figure 1a            |
| Input Rise/Fall Time                           | Output Load (Match Output) See Figure 1c        |

#### **READ CYCLE** (See Note 1)

| Characteristic                  | Syn      | nbol             | МСМ | 4180-20 |      |       |
|---------------------------------|----------|------------------|-----|---------|------|-------|
| Characteristic                  | Standard | Alternate        | Min | Max     | Unit | Notes |
| Read Cycle Time                 | tAVAV    | tRC              | 20  | _       | ns   |       |
| Address Access Time             | tAVQV    | tAA              | _   | 20      | ns   |       |
| G Access Time                   | tGLQV    | <sup>t</sup> OEA | _   | 9       | ns   |       |
| Output Hold from Address Change | tAXQX    | tОН              | 5   | _       | ns   |       |
| G Low to Output Active          | tGLOX    | <sup>‡</sup> OEL | 3   |         | ns   | 2     |
| G High to Output High-Z         | tGHQZ    | tOEZ             | _   | 8       | ns   | 2     |
| G Low to Match Assert           | tGLMX    | tCH t            | 0   | 15      | ns   |       |

## NOTES:

- CLR = V<sub>IH</sub>, W = V<sub>IH</sub> continuously during read cycles.
   Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.





## **COMPARE CYCLE** (See Note 1)

| Characteristic                 | Syn               | nbol             | мсм | 4180-20 | 11-14 |       |
|--------------------------------|-------------------|------------------|-----|---------|-------|-------|
|                                | Standard          | Alternate        | Min | Max     | Unit  | Notes |
| Compare Cycle Time             | †AVAV             | tC               | 20  |         | ns    |       |
| Address Valid to Match Valid   | tAVMV             | †ACA             | _   | 20      | ns    |       |
| G High to Match Valid          | tGHMV             | tGCA             | -   | 15      | ns    |       |
| Data Valid to Match Valid      | tDVMV             | <sup>t</sup> DCA | _   | .10     | ns    |       |
| Match Hold from G Low          | <sup>‡</sup> GLMX | <sup>t</sup> CH  | 0   | 15      | ns    |       |
| Match Hold from Address Change | tAXMX             | <sup>t</sup> ACH | 5   | _       | ns    |       |
| Match Hold from Data Invalid   | tDXMX             | <sup>t</sup> DCH | 3   | _       | ns    |       |
| G Low to Output Active         | tGLQX             | tLZ              | 3   | _       | ns    | 2     |
| G High to Output High-Z        | tGHOZ             | tHZ              | _   | 8       | ns    | 2     |

## NOTES:

- A compare cycle is performed when CLR, W, and G are all high.
   Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

## COMPARE CYCLE



## WRITE CYCLE (See Note 1)

| Characteristic                      | Symbol            |                 | MCM4180-20 |     |      | Natar |
|-------------------------------------|-------------------|-----------------|------------|-----|------|-------|
|                                     | Standard          | Alternate       | Min        | Max | Unit | Notes |
| Write Cycle Time                    | tAVAV             | twc             | 20         | _   | ns   |       |
| Write Pulse Width                   | tWLWH             | tWEW            | 14         | _   | nś   |       |
| Address Setup to Beginning of Write | tAVWL             | tAS             | 0          |     | ns   |       |
| Address Valid to End of Write       | <sup>t</sup> AVWH | tAW             | 16         | _   | ns   |       |
| Data Valid to End of Write          | tDVWH             | tDS             | 10         | _   | ns   |       |
| Data Hold from Write End            | tWHDX             | <sup>t</sup> DH | 0          | _   | ns   |       |
| Write Low to Output High-Z          | tWLQZ             | tHZ             | 0          | 8   | ns   | 2     |
| Address Hold from Write End         | tWHAX             | tWAH            | 0          | _   | ns   |       |
| Write Low to Match Assert           | tWLMX             | tWCH            | 0          | 15  | ns   |       |
| Write High to Match Valid           | tWHMV             | tWCA            | -          | 20  | ns   |       |
| Write High to Output Active         | twhox             | tLZ             | 3          |     | ns,  | 2     |

#### NOTES

- A write occurs during the overlap of W low and CLR high.
- 2. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

#### WRITE CYCLE



#### CLEAR CYCLE (See Note 1)

| Oh ann adaistic                                           |                                  | Symbol                   |     | MCM4180-20 |      |       |
|-----------------------------------------------------------|----------------------------------|--------------------------|-----|------------|------|-------|
| Characteristic                                            | Standard                         | Alternate                | Min | Max        | Unit | Notes |
| CLR Low to Inputs Recognized  (Clear Cycle Time)  G  W  D | tCLAV<br>tCLGV<br>tCLWV<br>tCLDV | tCR<br>tCR<br>tCR<br>tCR | -   | 70         | ns   | 2     |
| CLR Pulse Width                                           | tCLCH                            | tCLP                     | 20  | _          | ns   | 2     |
| CLR Low to Inputs Don't Care  A G D W                     | tCLAX<br>tCLGX<br>tCLDX<br>tCLWX | tCX<br>tCX<br>tCX<br>tCX | 0   | _          | ns   |       |
| CLR Low to Match Assert                                   | tCLMX                            | tMH                      | 0   | 15         | ns   |       |
| CLR Low to Output High-Z                                  | tCLQZ                            | tcz                      | _   | 15         | ns   | 3     |

#### NOTES:

- 1. The address, data,  $\overline{W}$ , and  $\overline{G}$  inputs are a don't care during a clear cycle. 2. The clear cycle is initiated at the falling edge of  $\overline{\text{CLR}}$ .
- 3. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

## CLEAR CYCLE



# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers—MCM4180P20 MCM4180J20 MCM4180J20R2

# 16K × 4 Bit Synchronous Static RAM with Transparent Outputs

The MCM6292 is a 65,536 bit synchronous static random access memory organized as 16,384 words of 4 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates input registers, high speed SRAM, and high-drive capability output latching onto a single monolithic circuit for reduced parts count implementation of cache data RAM and writeable control store applications.

Synchronous design allows precise cycle control with the use of an external clock (K), while CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

The address (A0–A13), data (D0–D3), write  $(\overline{W})$ , and chip enable  $(\overline{E})$  inputs are all clock (K) controlled, positive-edge-triggered, noninverting registers.

The MCM6292 provides transparent output operation when K is low for access of RAM data within the same cycle (output data is latched when K is high).

Write operations are internally self-timed and initiated by the rising edge of the K input. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals.

The MCM6292 is available in a 300-mil, 28-pin plastic DIP as well as a 400-mil, 28-pin plastic SOJ package.

- Single 5 V ± 10% Power Supply
- Fast Access and Cycle Times: 25/30/35 ns Max
- Address, Data Input, E, and W Registers On-Chip
- Transparent Output Latch for Access Within the Same Cycle
- High Output Drive Capability
- Internally Self-Timed Write Pulse Generation
- Separate Data Input and Data Output Pins
- High Board Density SOJ Package Available
- Typical Applications: General-Purpose Buffer Storage, Writeable Control Store, Data Cache, or Cache Tag



## MCM6292



# PIN ASSIGNMENT

| A5 [              | 1 • | 28 | o v <sub>cc</sub>  |
|-------------------|-----|----|--------------------|
| A6 [              | 2   | 27 | ] A4               |
| A7 [              | 3   | 26 | ] A3               |
| A8 [              | 4   | 25 | A2                 |
| A9 [              | 5   | 24 | ΙA1                |
| A10[              | 6   | 23 | 1 AO               |
| A11[              | 7   | 22 | D3                 |
| A12               | 8   | 21 | <b>]</b> D2        |
| À13 🛭             | 9   | 20 | <b>0</b> 3         |
| 00 [              | 10  | 19 | <b>1</b> 02        |
| D1 [              | 11  | 18 | <b>1</b> 01        |
| ĒC                | 12  | 17 | Q0                 |
| κ[                | 13  | 16 | þ₩                 |
| v <sub>ss</sub> [ | 14  | 15 | v <sub>sso</sub> , |
|                   |     |    |                    |

\*For minimum cycle/low noise applications, VSSQ should be isolated from VSS.

| PIN NAMES |                      |  |  |  |
|-----------|----------------------|--|--|--|
| A0-A13    | Address inputs       |  |  |  |
|           | Write Enable         |  |  |  |
|           | Chip Enable          |  |  |  |
|           | Data Inputs          |  |  |  |
|           | Data Outputs         |  |  |  |
|           | Clock Input          |  |  |  |
|           | . +5 V Power Supply  |  |  |  |
|           | Ground               |  |  |  |
| vssa      | Output Buffer Ground |  |  |  |

1-47 --

#### TRUTH TABLE

| Ē   | w | Operation    | O0-O3            |
|-----|---|--------------|------------------|
| L ' | L | Write        | High Z           |
| , L | н | Read         | D <sub>out</sub> |
| Н   | х | Not Selected | High Z           |

NOTE: The values of  $\overline{E}$  and  $\overline{W}$  are valid inputs for the setup and hold times relative to the K rising edge.

## ABSOLUTE MAXIMUM RATINGS (Voltages referenced to VSS=VSSO=0 V)

| Rating                                                 | Symbol                             | Value                        | Unit |
|--------------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                                   | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS/VSSQ for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                               | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)              | PD                                 | 1.0                          | W    |
| Temperature Under Bias                                 | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                                  | · T <sub>A</sub>                   | 0 to +70                     | °C   |
| Storage Temperature                                    | T <sub>stg</sub>                   | −55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

This device contains circuitry that will ensure the output devices are in High Z at power up. Care should be taken by the user to ensure that all clocks are at  $V_{\parallel}L$  or  $V_{\parallel}H$  during power up to prevent spurious read cycles from occurring.

## DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

## RECOMMENDED OPERATING CONDITIONS (Voltages referenced to VSS=VSSQ=0 V)

| Parameter                                | Symbol          | Min   | Тур | Max                  | Unit |
|------------------------------------------|-----------------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | VIH             | 2.0   | _   | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage                        | V <sub>IL</sub> | -0.5* | _   | 0.8                  | V    |

<sup>\*</sup>V<sub>IL</sub> (min) = -0.5 V dc; V<sub>IL</sub> (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

## DC CHARACTERISTICS

| Parameter                                                                                                                                                                        | Symbol               | Min | Max  | Unit |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-----|------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> =0 to V <sub>CC</sub> )                                                                                                       | l <sub>lkg(i)</sub>  |     | ±1.0 | μА   |
| Output Leakage Current (E=VIH, Vout=0 to VCC, Outputs must be high-Z)                                                                                                            | l <sub>lkg</sub> (0) | -   | ±1.0 | μΑ   |
| AC Supply Current (Ē=V <sub>IL</sub> , I <sub>out</sub> =0 mA, All Inputs=V <sub>IL</sub> or V <sub>IH</sub> , Cycle<br>Time≥t <sub>KHKH</sub> min)                              | ICCA                 | -   | 140  | mA   |
| Standby Current ( $\overline{E}$ =V <sub>IH</sub> , V <sub>IH</sub> $\geq$ 3.0 V, V <sub>IL</sub> $\leq$ 0.4 V, I <sub>out</sub> =0 mA, Cycle Time $\geq$ t <sub>KHKH</sub> min) | I <sub>SB1</sub>     | _   | 55   | mA   |
| Output Low Voltage (I <sub>OL</sub> = 12.0 mA)                                                                                                                                   | V <sub>OL</sub>      | _   | 0.4  | V    |
| Output High Voltage (I <sub>OH</sub> = -10.0 mA)                                                                                                                                 | · V <sub>OH</sub>    | 2.4 |      | V    |

## CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic     | Symbol          | Тур | Max | Uņit |
|--------------------|-----------------|-----|-----|------|
| Input Capacitance  | C <sub>in</sub> | 4   | 6   | pF   |
| Output Capacitance | Cout            | 7   | 10  | pF   |

## AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to  $\pm$  70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V  |
|------------------------------------------------|--------------------------------------------------|
| Input Pulse Levels                             | Output Load See Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time                           |                                                  |

## READ CYCLE (See Note 1)

| B                             |             | 0                                                           | MCM6292-25 |     | MCM6292-30 |     | MCM6292-35 |     |      |       |
|-------------------------------|-------------|-------------------------------------------------------------|------------|-----|------------|-----|------------|-----|------|-------|
| Parameter                     |             | Symbol                                                      | Min        | Max | Min        | Max | Min        | Max | Unit | Notes |
| Read Cycle Time               |             | tKHKH                                                       | 25         | _   | 30         | _   | 35         | _   | ns   | 2     |
| Clock Access Time             |             | tκHQV                                                       | _          | 25  | -          | 30  | _          | 35  | ns   | 4, 6  |
| Data Valid from Clock Low     |             | tKLQV                                                       | _          | 10  | _          | 13  | _          | 15  | ns   | 5, 6  |
| Output Hold from Clock Low    |             | tKLQX                                                       | 0          | _   | 0          | _   | 0          | _   | ns   | 3, 6  |
| Clock Low to Q High Z (E=VIH) |             | tKLQZ                                                       | _          | 10  | _          | 13  |            | 15  | ns   | 3, 6  |
| Clock Low Pulse Width         |             | <sup>t</sup> KLKH                                           | 5          | _   | 5          | _   | 5          | _   | ns   |       |
| Clock High Pulse Width        |             | <sup>t</sup> KHKL                                           | 5          | _   | 5          | T - | 5          | _   | ns   |       |
| Setup Times for:              | Ē<br>A<br>W | <sup>t</sup> EVKH<br><sup>t</sup> AVKH<br><sup>t</sup> WHKH | 5          | _   | 5          | _   | 5          | -   | ns   | 7     |
| Hold Times for:               | Ē<br>A<br>W | <sup>t</sup> KHEX<br><sup>t</sup> KHAX<br><sup>t</sup> KHWX | 3          | _   | 3          | -   | 3          | _   | ns   | 7     |

## NOTES:

- 1. A read is defined by  $\overline{W}$  high and  $\overline{E}$  low for the setup and hold times.
- 2. All read cycle timing is referenced from K.
- 3. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled not 100% tested.
- 4. For Read Cycle 1 timing, clock high pulse width <(t<sub>KHQV</sub>-t<sub>KLQV</sub>).
- 5. For Read Cycle 2 timing, clock high pulse width  $\geq$  (t<sub>KHQV</sub>-t<sub>KLQV</sub>).
- 6. K must be at a low level for outputs to transition.
- 7. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

## **AC TEST LOADS**



Figure 1A

Figure 1B

## READ CYCLE 1 (See Note 1)



## READ CYCLE 2 (See Note 2)



- For Read Cycle 1 timing, clock high pulse width <(t<sub>KHQV</sub> t<sub>KLQV</sub>).
   For Read Cycle 2 timing, clock high pulse width ≥(t<sub>KHQV</sub> t<sub>KLQV</sub>).

## WRITE CYCLE (W Controlled, See Note 1)

| Parameter                  |                  |                                  | MCM6292-25 |     | MCM6292-30 |     | MCM6292-35 |     |      |       |
|----------------------------|------------------|----------------------------------|------------|-----|------------|-----|------------|-----|------|-------|
|                            |                  | Symbol                           | Min        | Max | Min        | Max | Min        | Max | Unit | Notes |
| Write Cycle Time           |                  | <sup>t</sup> KHKH                | 25         | _   | 30         | _   | 35         | _   | ns   | 2     |
| Clock Low to Output High Z |                  | tKLQZ                            | _          | 10  | _          | 13  | _          | 15  | ns   | 3     |
| Setup Times for:           | Ē<br>A<br>₩<br>D | tEVKH tAVKH tWLKH tDVKH          | 5          | _   | 5          | _   | 5          | _   | ns   | 4     |
| Hold Times for:            | Ē<br>W<br>D      | tKHEX<br>tKHAX<br>tKHWX<br>tKHDX | 3          | -   | 3          | _   | 3          | _   | ns   | 4     |

- 1. A write is performed when  $\overline{W}$  and  $\overline{E}$  are both low for the specified setup and hold times.
- 2. All write cycle timing is referenced from K.
- 3. K must be at a low level for outputs to transition.
- This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.



## APPLICATIONS INFORMATION

The Motorola family of synchronous SRAMs is designed to provide a performance and parts count advantage in applications such as writeable control stores, memory mapping, and cache memory. The on-board input registers eliminate the need for external latch chips in systems where addresses and data are not on the bus long enough to satisfy standard SRAM setup and hold times. Latches on the output port provide extended hold times independent of address or other device input changes to better meet system access requirements. The clock (K) input controls the operation of the input registers and output latches, and provides a direct means of synchronizing the SRAM to a system clock.

The MCM6292 offers transparent output operation, which allows output data access within the same tKHKH cycle. This feature lends itself well to applications requiring RAM data to

be set up on the system bus prior to the next rising clock edge. On the rising edge of the clock (K) signal, the output data for the previous cycle is latched until the next falling clock edge. When the clock (K) signal is low, the output is allowed to transition relative to the most recent rising clock (K) edge.

Figure 2 shows a typical system configuration using four MCM6292 chips. The system addresses are tied to the MCM6292s in parallel, while system data is distributed among the four input data ports of 4 bits each. Output data is tied to a separate output data bus to exploit the separate I/O configuration of the MCM6292. The clock (K) signal is a logical derivation of the system clock.

Figure 3 shows typical bus timing for the configuration of Figure 2. The system bus supplies address, data, and control signals, while accepting data from the memory on rising clock edges. In some applications, the clock (K) signal may need to be a delayed system clock to allow adequate address and data setup times.



\*From read/write controller.

Figure 2. Typical Configuration for a 16-Bit Bus



- 1. The system supplies address, data, and control information and accepts data from memory on the rising edge of the system clock.
- 2. The memory clock is delayed 10 ns (for this example) to allow input information to propagate to the memory chips.

Figure 3. Nonpipeline System Timing

## ORDERING INFORMATION (Order by Full Part Number)



## MOTOROLA SEMICONDUCTOR TECHNICAL DATA

## 16K×4 Bit Synchronous Static RAM with Output Registers

The MCM6293 is a 65,536 bit synchronous static random access memory organized as 16,384 words of 4 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates input registers, high speed SRAM, and high-drive capability output registers onto a single monolithic circuit for reduced parts count implementation of cache data RAM and writeable control store applications.

Synchronous design allows precise cycle control with the use of an external clock (K), while CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

The address (A0-A13), data (D0-D3), write  $(\overline{W})$ , and chip enable  $(\overline{E})$  inputs are all clock (K) controlled, positive-edge-triggered, noninverting registers.

The MCM6293 provides output register operation. At the rising edge of K, the RAM data from the previous K high cycle is presented. This function is well suited to fully pipelined applications.

Write operations are internally self-timed and initiated by the rising edge of the K input. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals.

The MCM6293 is available in a 300-mil, 28-pin plastic DIP as well as a 400-mil, 28-pin plastic SOJ package.

- Single 5 V ± 10% Power Supply
- Fast Cycle Times: 20/25/30 ns Max
- Fast Clock (K) Access Times: 10/13/15 ns Max
- Address, Data Input, E, and W Registers On-Chip
- **Output Registers for Fully Pipelined Applications**
- High Output Drive Capability
- Internally Self-Timed Write Pulse Generation
- Separate Data Input and Data Output Pins
- High Board Density SOJ Package Available
- Typical Applications: General-Purpose Buffer Storage, Writeable Control Store, Data Cache, or Cache Tag

## **BLOCK DIAGRAM**



## MCM6293



| PIN ASSIGNMENT               |     |    |                    |  |  |  |
|------------------------------|-----|----|--------------------|--|--|--|
| A5 [                         | 1 • | 28 | o v <sub>CC</sub>  |  |  |  |
| A6 [                         | 2   | 27 | A4                 |  |  |  |
| A7 [                         | 3   | 26 | ] A3               |  |  |  |
| A8 [                         | 4   | 25 | A2                 |  |  |  |
| A9 [                         | 5   | 24 | ]A1                |  |  |  |
| A10[                         | 6   | 23 | ] A0               |  |  |  |
| A11 [                        | 7   | 22 | <b>1</b> D3        |  |  |  |
| A12 [                        | 8   | 21 | D2                 |  |  |  |
| A13[                         | 9   | 20 | ] Q3               |  |  |  |
| DO [                         | 10  | 19 | 02                 |  |  |  |
| D1 <b>[</b>                  | 11  | 18 | ] 01               |  |  |  |
| ĒC                           | 12  | 17 | ] ao               |  |  |  |
| κC                           | 13  | 16 | ₽₩                 |  |  |  |
| v <sub>SS</sub> [            | 14  | 15 | v <sub>ssa</sub> * |  |  |  |
| *For minimum cycle/low noise |     |    |                    |  |  |  |

| PIN NAMES             |  |  |  |  |  |  |  |
|-----------------------|--|--|--|--|--|--|--|
| A0-A13 Address Inputs |  |  |  |  |  |  |  |
| W Write Enable        |  |  |  |  |  |  |  |
| E Chip Enable         |  |  |  |  |  |  |  |
| D0-D3 Data Inputs     |  |  |  |  |  |  |  |
| Q0-Q3 Data Outputs    |  |  |  |  |  |  |  |
| K Clock Input         |  |  |  |  |  |  |  |
| VCC +5 V Power Supply |  |  |  |  |  |  |  |
| Vee Ground            |  |  |  |  |  |  |  |

applications, VSSQ should be

isolated from VSS

## TRUTH TABLE

| Ē     | w | Operation    | Q0-Q3            |
|-------|---|--------------|------------------|
| . L . | L | Write        | High Z           |
| L     | Н | Read         | D <sub>out</sub> |
| н     | X | Not Selected | High Z           |

NOTE: The values of  $\overline{E}$  and  $\overline{W}$  are valid inputs for the setup and hold times relative to the K rising edge.

## ABSOLUTE MAXIMUM RATINGS (Voltages referenced to VSS = VSSQ = 0 V)

| Rating                                                 | Symbol                             | Value                        | Unit       |
|--------------------------------------------------------|------------------------------------|------------------------------|------------|
| Power Supply Voltage                                   | Vcc                                | -0.5 to +7.0                 | ٧          |
| Voltage Relative to VSS/VSSQ for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | <b>v</b> . |
| Output Current (per I/O)                               | lout                               | ± 20                         | mA         |
| Power Dissipation (T <sub>A</sub> = 25°C)              | PD                                 | 1.0                          | W          |
| Temperature Under Bias                                 | T <sub>bias</sub>                  | - 10 to +85                  | °C         |
| Operating Temperature                                  | TA                                 | 0 to +70                     | °C         |
| Storage Temperature                                    | T <sub>stg</sub>                   | - 55 to + 125                | °C         |
|                                                        |                                    |                              |            |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high state voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

This device contains circuitry that will ensure the output devices are in High Z are power up. Care should be taken by the user to ensure that all clocks are at V<sub>IL</sub> or V<sub>IH</sub> during power up to prevent spurious read cycles from occurring.

## DC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

## RECOMMENDED OPERATING CONDITIONS (Voltages referenced to VSS=VSSQ=0 V)

|                                          | 00 00           | <u> </u> |     |                      |      |
|------------------------------------------|-----------------|----------|-----|----------------------|------|
| Parameter                                | Symbol          | Min      | Тур | Max                  | Unit |
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5      | 5.0 | 5.5                  | ` Vʻ |
| Input High Voltage                       | V <sub>IH</sub> | 2.0      | _   | V <sub>CC</sub> +0.3 | >    |
| Input Low Voltage                        | VIL             | -0.5*    |     | 0.8                  | ٧    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq$ 20 ns)

## DC CHARACTERISTICS

| Parameter                                                                                                                                        | Symbol              | Min        | Max  | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------|------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                                                                 | l <sub>lkg(l)</sub> | _          | ±1.0 | μА   |
| Output Leakage Current (E=VIH, Vout=0 to VCC, Outputs must be high-Z)                                                                            | llkg(O)             | _          | ±1.0 | μΑ   |
| AC Supply Current (Ē=V <sub>IL</sub> , I <sub>out</sub> =0 mA, All Inputs=V <sub>IH</sub> or V <sub>IL</sub> , Cycle Time≥t <sub>KHKH</sub> min) | ICCA                | <b>-</b> , | 140  | , mA |
| Standby Current (E=V <sub>IH</sub> , V <sub>IH</sub> ≥3.0 V, V <sub>IL</sub> ≤0.4 V, I <sub>out</sub> =0 mA, Cycle Time≥t <sub>KHKH</sub> min)   | ISB1                | -          | 55   | mA   |
| Output Low Voltage (I <sub>OL</sub> = 12.0 mA)                                                                                                   | VOL                 |            | 0.4  | ٧    |
| Output High Voltage (IOH = -10.0 mA)                                                                                                             | Voн                 | 2.4        | _    | ٧    |

## CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic     | Symbol          | Тур | Max | Unit |
|--------------------|-----------------|-----|-----|------|
| Input Capacitance  | C <sub>in</sub> | 4   | 6   | pF   |
| Output Capacitance | Cout            | 7   | 10  | pF   |

## AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V  |
|------------------------------------------------|--------------------------------------------------|
| Input Pulse Levels                             | Output Load See Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time                           |                                                  |

## **READ CYCLE** (See Note 1)

| Parameter                      |             | мсм                                                         | 6293-20 | мсм | 6293-25 | MCM6293-30 |     |     |      |       |
|--------------------------------|-------------|-------------------------------------------------------------|---------|-----|---------|------------|-----|-----|------|-------|
| Parameter                      |             | Symbol                                                      | Min     | Max | Min     | Max        | Min | Max | Unit | Notes |
| Read Cycle Time                |             | tKHKH                                                       | 20      | _   | 25      | _          | 30  | _   | ns   | 2     |
| Clock Access Time              |             | tKHQV                                                       | _       | 10  |         | 10         | _   | 13  | ns   | 3     |
| Output Active from Clock High  |             | tKHQX                                                       | 0       | l – | 0       | _          | 0   | _   | ns   | 4     |
| Clock High to Q High Z (E=VIH) |             | tKHQZ                                                       | _       | 10  | _       | 10         | _   | 13  | ns   | 4     |
| Clock Low Pulse Width          |             | tKLKH                                                       | 5       | _   | 5       | _          | 5   |     | ns   |       |
| Clock High Pulse Width         |             | <sup>t</sup> KHKL                                           | - 5     | _   | 5       | _          | 5   | -   | ns   |       |
| Setup Times for:               | Ē<br>A<br>W | <sup>t</sup> EVKH<br><sup>t</sup> AVKH<br><sup>t</sup> WHKH | 5       | _   | 5       | _          | 5   | _   | ns   | 5     |
| Hold Times for:                | Ē<br>A<br>W | tKHEX<br>tKHAX<br>tKHWX                                     | 3       |     | 3       | -,         | 3   | _   | ns   | 5     |

#### NOTES:

- 1. A read is defined by  $\overline{W}$  high and  $\overline{E}$  low for the setup and hold times.
- 2. All read cycle timing is referenced from K.
- 3. Valid data from K high will be the data stored at the address of the last valid read cycle.
- 4. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled not 100% tested. At any given voltage and temperature, t<sub>KHOZ</sub> max is less than t<sub>KHOX</sub> min for a given device.
- 5. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

## **AC TEST LOADS**



Figure 1A



Figure 1B



## **READ CYCLE 2 (See Note 1)**



NOTE:

1. The outputs  $Q_{n-3}$  and  $Q_{n-2}$  are derived from two previous read cycles where  $\overline{W} = V_{IH}$  and  $\overline{E} = V_{IL}$  for those cycles.

## WRITE CYCLE (W Controlled, See Note 1)

| Parameter                                             | Cb.al                           | мсм | 6293-20 | мсм | 6293-25 | мсм | 6293-30 | Unit | Notes |
|-------------------------------------------------------|---------------------------------|-----|---------|-----|---------|-----|---------|------|-------|
| Parameter                                             | Symbol                          | Min | Max     | Min | Max     | Min | Max     | Unit | Notes |
| Write Cycle Time                                      | tkHKH                           | 20  | _       | 25  | -       | 30  | _       | ns   | 2     |
| Clock High to Output High Z $(\overline{W} = V_{IL})$ | tKHQZ                           | _   | 10      | _   | 10      | -   | 13      | ns   | 3     |
| Ť                                                     | E tevkh A tavkh W twlkh D tovkh | 5   | _       | 5   | _       | 5   | _       | ns   | 4     |
| Hold Times for:                                       | E tKHEX A tKHAX W tKHWX D tKHDX | 3   | _       | 3   | -       | 3   | -       | ns   | 4     |

- 1. A write is performed when  $\overline{W}$  and  $\overline{E}$  are both low for the specified setup and hold times.
- 2. All write cycle timing is referenced from K.
- 3. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled not 100% tested. At any
- given voltage and temperature, t<sub>KHOZ</sub> max is less than t<sub>KHOX</sub> min for a given device.

  4. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for **ALL** rising edges of clock (K) while the device is selected.



## **APPLICATIONS INFORMATION**

The Motorola family of synchronous SRAMs is designed to provide a performance and parts count advantage in applications such as writeable control stores, memory mapping, and cache memory. The on-board input registers eliminate the need for external latch chips in systems where addresses and data are not on the bus long enough to satisfy standard SRAM setup and hold times. Registers on the output port provide extended hold times independent of address or other device input changes to better meet system access requirements. The clock (K) input controls the operation of the input registers and output registers, and provides a direct means of synchronizing the SRAM to a system clock.

The MCM6293 offers registered output operation. On the

rising edge of the clock (K) signal, the output data for the previous cycle is latched until the next rising clock edge.

Figure 2 shows a typical system configuration using four MCM6293 chips. The system addresses are tied to the MCM6293s in parallel, while system data is distributed among the four input data ports of 4 bits each. Output data is tied to a separate output data bus to exploit the separate I/O configuration of the MCM6293. The clock (K) signal is a logical derivation of the system clock.

Figure 3 shows typical bus timing for the configuration of Figure 2. The system bus supplies address, data, and control signals, while accepting data from the memory on rising clock edges. In some applications, the clock (K) signal may need to be a delayed system clock to allow adequate address and data setup times.



\*From read/write controller.

Figure 2. Typical Configuration for a 16-Bit Bus



- 1. The system supplies address, data, and control information and accepts data from memory on the rising edge of the system clock.
- 2. The memory clock is delayed 10 ns (for this example) to allow input information to propagate to the memory chips.

Figure 3. Pipeline System Timing

## ORDERING INFORMATION (Order by Full Part Number)



MCM6293P25 MCM6293P30 MCM6293J20 MCM6293J25 MCM6293J30

MCM6293J25R2 MCM6293J30R2

# 16K × 4 Bit Synchronous Static RAM with Output Registers and Output Enable

The MCM6294 is a 65,536 bit synchronous static random access memory organized as 16,384 words of 4 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates input registers, high speed SRAM, and high-drive capability output registers onto a single monolithic circuit for reduced parts count implementation of cache data RAM and writeable control store applications. Synchronous design allows precise cycle control with the use of an external clock (K), while CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

The address (A0-A13), data (D0-D3), and write  $(\overline{W})$  inputs are all clock (K) controlled, positive-edge-triggered, noninverting registers.

The MCM6294 provides output register operation. At the rising edge of K, the RAM data from the previous K high cycle is presented. This function is well suited to fully pipelined applications.

The output enable  $(\overline{G})$  provides asynchronous bus control for common I/O or bank switch applications.

Write operations are internally self-timed and initiated by the rising edge of the K input. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals.

The MCM6294 is available in a 300-mil, 28-pin plastic DIP as well as a 400-mil, 28-pin plastic SOJ package.

- Single 5 V ± 10% Power Supply
- Fast Cycle Times: 20/25/30 ns Max
- Fast Clock (K) Access Times: 10/13/15 ns Max
- Address, Data Input, and W Registers On-Chip
- Output Enable for Asynchronous Bus Control
- Output Registers for Fully Pipelined Applications
- High Output Drive Capability
- Internally Self-Timed Write Pulse Generation
- Separate Data Input and Data Output Pins
- High Board Density SOJ Package Available
- Typical Applications: General-Purpose Buffer Storage, Writeable Control Store, Data Cache, or Cache Tag



## MCM6294



| PIN ASSIGNMENT    |      |          |                     |  |  |  |
|-------------------|------|----------|---------------------|--|--|--|
| A5 [              | 1 •  | 28       | vcc                 |  |  |  |
| A6 [              | 2    | 27       | ) A4                |  |  |  |
| A7 🛭              | 3    | 26       | 1A3                 |  |  |  |
| A8 [              | 4    | 25       | 1A2                 |  |  |  |
| A9 [              | 5    | 24       | ]A1                 |  |  |  |
| A10 [             | 6    | 23       | ] AO                |  |  |  |
| A11 [             | 7    | 22       | ] D3                |  |  |  |
| A12 [             | 8    | 21       | D2                  |  |  |  |
| A13 [             | 9    | 20       | <b>1</b> 03         |  |  |  |
| D0 <b>[</b>       | 10   | 19       | <b>]</b> 02         |  |  |  |
| D1 <b>C</b>       | 11   | 18       | <b>]</b> a1         |  |  |  |
| Ē                 | 12   | 17       | ] ao                |  |  |  |
| кф                | 13   | 16       | J₩                  |  |  |  |
| v <sub>SS</sub> C | .14  | 15       | v <sub>ssa</sub> *. |  |  |  |
| *For mir          | imum | cycle/le | ow noise            |  |  |  |

\*For minimum cycle/low noise applications, V<sub>SSQ</sub> should be isolated from V<sub>SS</sub>.

| PIN NAMES                             |  |  |  |  |  |  |  |  |  |
|---------------------------------------|--|--|--|--|--|--|--|--|--|
| A0-A13 Address Inputs                 |  |  |  |  |  |  |  |  |  |
| W Write Enable                        |  |  |  |  |  |  |  |  |  |
| G Output Enable                       |  |  |  |  |  |  |  |  |  |
| D0-D3 Data Inputs                     |  |  |  |  |  |  |  |  |  |
| Q0-Q3 Data Outputs                    |  |  |  |  |  |  |  |  |  |
| K Clock Input                         |  |  |  |  |  |  |  |  |  |
| VCC +5 V Power Supply                 |  |  |  |  |  |  |  |  |  |
| VSS Ground                            |  |  |  |  |  |  |  |  |  |
| V <sub>SSQ</sub> Output Buffer Ground |  |  |  |  |  |  |  |  |  |

## TRUTH TABLE

| w | Operation | O0-O3            |
|---|-----------|------------------|
| L | Write     | High Z           |
| Н | Read      | D <sub>out</sub> |

NOTE: The value  $\overline{W}$  is a valid input for the setup and hold times relative to the K rising edge.

ABSOLUTE MAXIMUM RATINGS (Voltages referenced to VSS = VSSO = 0 V)

| Rating                                                 | Symbol                             | Value                        | Unit |
|--------------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                                   | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS/VSSQ for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                               | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)              | PD                                 | 1.0                          | w    |
| Temperature Under Bias                                 | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                                  | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                                    | T <sub>sta</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

This device contains circuitry that will ensure the output devices are in High Z at power up. Care should be taken by the user to ensure that all clocks are at V<sub>IL</sub> or V<sub>IH</sub> during power up to prevent spurious read cycles from occurring.

## DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

## RECOMMENDED OPERATING CONDITIONS (Voltages referenced to VSS=VSSQ=0 V)

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | VIH    | 2.0   | _   | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | V    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width ≤20 ns)

## DC CHARACTERISTICS

| Parameter                                                                                                    | Symbol              | Min | Max   | Unit |
|--------------------------------------------------------------------------------------------------------------|---------------------|-----|-------|------|
| Input Leakage Current (All Inputs, Vin=0 to VCC)                                                             | likg(i)             | _   | ± 1.0 | μΑ   |
| Output Leakage Current (G=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> , Outputs must be high-Z) | l <sub>lkg(O)</sub> | _   | ±1.0  | μΑ   |
| AC Supply Current (G=V <sub>IL</sub> , I <sub>out</sub> =0 mA, Cycle Time=t <sub>KHKH</sub> min)             | ICCA                | _   | 140   | mA   |
| Output Low Voltage (I <sub>OL</sub> = 12.0 mA)                                                               | VOL                 | _   | 0.4   | V    |
| Output High Voltage (I <sub>OH</sub> = -10.0 mA)                                                             | Voн                 | 2.4 | _     | V    |

## CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic     |      | Тур | Max | Unit |
|--------------------|------|-----|-----|------|
| Input Capacitance  | Cin  | 4   | 6   | pF   |
| Output Capacitance | Cout | 7   | 10  | рF   |

## AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output LoadSee Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time                           |                                                 |

## **READ CYCLE** (See Note 1)

| Parameter                     |        | мсм                                    | 6294-20 | MCM6294-25 |     | MCM6294-30 |     |      |       |      |
|-------------------------------|--------|----------------------------------------|---------|------------|-----|------------|-----|------|-------|------|
|                               | Symbol | Min                                    | Max     | Min        | Max | Min        | Max | Unit | Notes |      |
| Read Cycle Time               |        | tKHKH                                  | 20      | _          | 25  | _          | 30  | _    | ns    | 2    |
| Clock Access Time             |        | tKHQV                                  | _       | 10         |     | 10         | _   | 13   | ns    | 3    |
| Output Active from Clock High |        | tKHQX                                  | 0 -     | _          | 0   | _          | 0   | _    | ns    | 4    |
| Clock Low Pulse Width         |        | tKLKH                                  | 5       | _          | 5   | _          | 5   | _    | ns    |      |
| Clock High Pulse Width        |        | tKHKL                                  | 5       | I –        | 5   | _          | 5   | -    | ns    |      |
| Setup Times for:              | A<br>W | <sup>t</sup> AVKH<br><sup>t</sup> WHKH | 5       | -          | 5   | _          | 5   | -    | ns    | 5    |
| Hold Times for:               | A<br>₩ | tKHAX<br>tKHWX                         | 3       | -          | 3   | _          | 3   | _    | ns    | 5    |
| G High to Q High Z            |        | tGHQZ                                  | _       | - 10       | _   | 10         | _   | 13   | ns    | 4, 6 |
| G Low to Q Active             |        | tGLQX                                  | 0       | _          | 0   | _          | 0   | _    | ns    | 4, 6 |
| G Low to Q Valid              |        | tGLQV                                  | _       | 10         | _   | 10         | _   | 13   | ns    |      |

#### NOTES:

- 1. A read is defined by  $\overline{W}$  high for the setup and hold times.
- 2. All read cycle timing is referenced from K or from G.
- 3. Valid data from K high will be the data stored at the address of the last valid read cycle.
- 4. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled not 100% tested.
- 5. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.
- 6. At any given voltage and temperature, tGHOZ max is less than tGLOX min for a given device.

## **AC TEST LOADS**



Figure 1A

Figure 1B

## READ CYCLE 1 (See Note 1)





NOTE:

1. The outputs  $Q_{n-3}$  and  $Q_{n-2}$  are derived from two previous read cycles, where  $\overline{W} = V_{IH}$  for those cycles.

## WRITE CYCLE (W Controlled, See Note 1)

|                                                         |             |                         | MCM6294-20 |     | MCM6294-25 |     | MCM6294-30 |     |      |       |
|---------------------------------------------------------|-------------|-------------------------|------------|-----|------------|-----|------------|-----|------|-------|
| Parameter                                               |             | Symbol                  | Min        | Max | Min        | Max | Min        | Max | Unit | Notes |
| Write Cycle Time                                        |             | tKHKH                   | 20         | _   | 25         | _   | 30         |     | ns   | 2     |
| Clock High to Output High Z ( $\overline{W} = V_{IL}$ ) |             | tKHQZ                   | -          | 10  | _          | 10  | _          | 13  | ns   | 3     |
| G High to Q High Z                                      |             | tGHQZ                   | _          | 10  | _          | 10  | _          | 13  | ns   | 4     |
| Setup Times for:                                        | A<br>₩<br>D | tavkh<br>twlkh<br>tdvkh | 5          | _   | 5          | _   | 5          | -   | ns   | 5     |
| Hold Times for:                                         | A<br>₩<br>D | tKHAX<br>tKHWX<br>tKHDX | 3          | -   | 3          | _   | 3          | -   | ns   | 5     |

## NOTES:

- 1. A write is performed when  $\overline{\mathbf{W}}$  is low for the specified setup and hold times.
- 2. All write cycle timing is referenced from K or from  $\overline{G}$ .
- Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. At any given voltage and temperature, t<sub>KHOZ</sub> max is less than t<sub>KHOX</sub> min for a given device.
- 4. G becomes a don't care signal for successive writes after the first write cycle.
- 5. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

## WRITE CYCLE



## **APPLICATIONS INFORMATION**

The Motorola family of synchronous SRAMs is designed to provide a performance and parts count advantage in applications such as writeable control stores, memory mapping, and cache memory. The on-board input registers eliminate the need for external latch chips in systems where addresses and data are not on the bus long enough to satisfy standard SRAM setup and hold times. Registers on the output port provide extended hold times independent of address or other device input changes to better meet system access requirements. The clock (K) input controls the operation of the input registers and output registers, and provides a direct means of synchronizing the SRAM to a system clock.

The MCM6294 offers registered output operation. On the

rising edge of the clock (K) signal, the output data for the previous cycle is latched until the next rising clock edge.

Figure 2 shows a typical system configuration using four MCM6294 chips. The system addresses are tied to the MCM6294s in parallel, while system data is distributed among the four input data ports of 4 bits each. Output data is tied to a separate output data bus to exploit the separate I/O configuration of the MCM6294. The clock (K) signal is a logical derivation of the system clock.

Figure 3 shows typical bus timing for the configuration of Figure 2. The system bus supplies address, data, and control signals, while accepting data from the memory on rising clock edges. In some applications, the clock (K) signal may need to be a delayed system clock to allow adequate address and data setup times.



\*From read/write controller.

Figure 2. Typical Configuration for a 16-Bit Bus



- 1. The system supplies address, data, and control information and accepts data from memory on the rising edge of the system clock.
- 2. The memory clock is delayed 10 ns (for this example) to allow input information to propagate to the memory chips.

Figure 3. Pipeline System Timing

## ORDERING INFORMATION (Order by Full Part Number)



# 16K × 4 Bit Synchronous Static RAM with Transparent Outputs and Output Enable

The MCM6295 is a 65,536 bit synchronous static random access memory organized as 16,384 words of 4 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates input registers, high speed SRAM, and high-drive capability output latching onto a single monolithic circuit for reduced parts count implementation of cache data RAM and writeable control store applications. Synchronous design allows precise cycle control with the use of an external clock (K), while CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

The address (A0-A13), data (D0-D3), and write  $(\overline{W})$  inputs are all clock (K) controlled, positive-edge-triggered, noninverting registers.

The MCM6295 provides transparent output operation when K is low for access of RAM data within the same cycle (output data is latched when K is high).

The output enable  $(\overline{\bf G})$  provides asynchronous bus control for common I/O or bank switch applications.

Write operations are internally self-timed and initiated by the rising edge of the K input. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals.

The MCM6295 is available in a 300-mil, 28-pin plastic DIP as well as a 400-mil, 28-pin plastic SOJ package.

- Single 5 V ± 10% Power Supply
- Fast Access and Cycle Times: 25/30/35 ns Max
- Address, Data Input, and W Registers On-Chip
- Transparent Output Latch for Access Within the Same Cycle
- Output Enable for Asynchronous Bus Control
- High Output Drive Capability
- Internally Self-Timed Write Pulse Generation
- Separate Data Input and Data Output Pins
- High Board Density SOJ Package Available
- Typical Applications: General-Purpose Buffer Storage, Writeable Control Store, Data Cache, or Cache Tag



## MCM6295



| PIN ASSIGNMENT    |       |                                |  |  |
|-------------------|-------|--------------------------------|--|--|
| A5 E              | 1 •   | 28 <b>1</b> V <sub>CC</sub>    |  |  |
| A6 <b>C</b>       | 2     | 27 <b>]</b> A4                 |  |  |
| A7 <b>E</b>       | 3     | 26 🛮 A3                        |  |  |
| A8 <b>E</b>       | 4     | 25 🛮 A2                        |  |  |
| A9 <b>[</b>       | 5     | 24 <b>]</b> A1                 |  |  |
| A10 E             | 6     | 23 <b>]</b> AO                 |  |  |
| A11 [             | 7     | 22 🛮 03                        |  |  |
| A12 🖸             | 8     | 21 02                          |  |  |
| A13 🖸             | 9     | 20 🛮 03                        |  |  |
| D0 <b>[</b>       | 10    | 19 🛮 02                        |  |  |
| D1 <b>[</b>       | 11    | 18 🛮 🛚 🛚 🛮 🗎 🗓                 |  |  |
| <u> </u>          | 12    | 17 🗖 🛛 🛛                       |  |  |
| κC                | 13    | 16 <b>þ</b> ₩                  |  |  |
| v <sub>ss</sub> E | 14    | 15 <b>]</b> V <sub>SSQ</sub> * |  |  |
| *For mir          | nimum | cycle/low noise                |  |  |

| PIN NAMES                             |
|---------------------------------------|
| A0-A13 Address Inputs                 |
| W Write Enable                        |
| G Output Enable                       |
| D0-D3 Data Inputs                     |
| Q0-Q3 Data Outputs                    |
| K Clock Input                         |
| V <sub>CC</sub> +5 V Power Supply     |
| VSS Ground                            |
| V <sub>SSQ</sub> Output Buffer Ground |

applications, VSSQ should be

isolated from VSS.

## TRUTH TABLE

| w   | Operation | Q0-Q3            |
|-----|-----------|------------------|
| L   | Write     | High Z           |
| . н | Read      | D <sub>out</sub> |

NOTE: The value  $\overline{W}$  is a valid input for the setup and hold times relative to the K rising edge.

ABSOLUTE MAXIMUM RATINGS (Voltages referenced to V<sub>SS</sub>=V<sub>SSQ</sub>=0 V)

| Rating                                                 | Symbol                             | Value                        | Unit |
|--------------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                                   | Vcc                                | -0.5 to +7.0                 | >    |
| Voltage Relative to VSS/VSSQ for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |
| Output Current (per I/O)                               | lout                               | ±20                          | mΑ   |
| Power Dissipation (TA = 25°C)                          | PD                                 | 1.0                          | W    |
| Temperature Under Bias                                 | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                                  | TA                                 | 0 to +70                     | ပ္   |
| Storage Temperature                                    | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

This device contains circuitry that will ensure the output devices are in High Z at power up. Care should be taken by the user to ensure that all clocks are at V<sub>IL</sub> or V<sub>IH</sub> during power up to prevent spurious read cycles from occurring.

## DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

## RECOMMENDED OPERATING CONDITIONS (Voltages referenced to Vss=Vsso=0 V)

| Parameter                                | Symbol          | Min   | Тур | Max                  | Unit |
|------------------------------------------|-----------------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | V <sub>CC</sub> | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | VIH             | 2.0   |     | V <sub>CC</sub> +0.3 | v    |
| Input Low Voltage                        | VIL             | -0.5* | _   | 0.8                  | V    |

 $V_{IL}$  (min) = -0.5 V dc;  $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq 20$  ns)

## **DC CHARACTERISTICS**

| Parameter                                                                                                       | Symbol  | Min | Max  | Unit |
|-----------------------------------------------------------------------------------------------------------------|---------|-----|------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )                                     | llkg(I) | _   | ±1.0 | μΑ   |
| Output Leakage Current (S=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> , Outputs must be in high-Z) | llkg(O) | _   | ±1.0 | μА   |
| AC Supply Current (G=V <sub>IL</sub> , I <sub>out</sub> =0 mA)                                                  | ICCA    | _   | 140  | mA   |
| Output Low Voltage (I <sub>OL</sub> = 12.0 mA)                                                                  | VOL     | _   | 0.4  | V    |
| Output High Voltage (I <sub>OH</sub> = -10.0 mA)                                                                | Voн     | 2.4 | _    | V    |

## CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic     |      | Тур | Max | Unit |
|--------------------|------|-----|-----|------|
| Input Capacitance  | Cin  | 4   | 6   | pF   |
| Output Capacitance | Cout | 7   | 10  | pF   |

## **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output LoadSee Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time                           |                                                 |

## **READ CYCLE** (See Note 1)

| Danier and an              |        |                   | MCM6295-25 |     | MCM6295-30 |     | MCM6295-35 |     |      |       |
|----------------------------|--------|-------------------|------------|-----|------------|-----|------------|-----|------|-------|
| Parameter                  |        | Symbol            | Min        | Max | Min        | Max | Min        | Max | Unit | Notes |
| Read Cycle Time            |        | tKHKH             | 25         | _   | 30         | _   | 35         | _   | ns   | 2     |
| Clock Access Time          |        | tKHQV             | -          | 25  | _          | 30  | _          | 35  | ns   | 4, 6  |
| Data Valid from Clock Low  |        | †KLQV             | _          | 10  | _          | 13  | _          | 15  | ns   | 5, 6  |
| Output Hold from Clock Low | ,      | tKLQX             | 0          | _   | 0          | -   | 0          | _   | ns   | 3, 6  |
| Clock Low Pulse Width      |        | tKLKH             | 5          | _   | 5          | _   | 5          | _   | ns   |       |
| Clock High Pulse Width     |        | <sup>‡</sup> KHKL | 5          | _   | 5          | _   | 5          | _   | ns   |       |
| Setup Times for:           | A<br>W | tavkh<br>twhkh    | 5          | -   | 5          | _   | 5          | _   | ns   | 7     |
| Hold Times for:            | A<br>W | tKHAX<br>tKHWX    | 3          | -   | 3          | _   | 3          | _   | ns   | 7     |
| G High to Q High Z         |        | tGHOZ             | _          | 10  | _          | 13  | _          | 15  | ns   | 8     |
| G Low to Q Active          |        | tGLQX             | 0          |     | 0          | _   | 0          | _   | ns   | 8     |
| G Low to Q Valid           |        | tGLQV             | _          | 10  | _          | 13  | _          | 15  | ns   |       |

## NOTES:

- 1. A read is defined by  $\overline{\mathbf{W}}$  high for the setup and hold times.
- 2. All read cycle timing is referenced from K or from G.
- 3. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled not 100% tested.
- 4. For Read Cycle 1 timing, clock high pulse width <(tKHQV-tKLQV).
- 5. For Read Cycle 2 timing, clock high pulse width ≥ (tKHQV-tKLQV).
- 6. K must be at a low level for outputs to transition.
- This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.
- 8. At any given voltage and temperature, t<sub>GHOZ</sub> max is less than t<sub>GLOX</sub> min, both for a given device and from device to device.

## **AC TEST LOADS**



Figure 1A

Figure 1B

## READ CYCLE 1 (See Note 1)



## READ CYCLE 2 (See Note 2)



- 1. For Read Cycle 1 timing, clock high pulse width < (t<sub>KHQV</sub>-t<sub>KLQV</sub>).
- For Read Cycle 2 timing, clock high pulse width ≥(tKHQV-tKLQV).

## WRITE CYCLE (W Controlled, See Note 1)

| P                                                    |                         | MCM | 6295-25 | мсм | 6295-30 | MCM | 6295-35 |      |       |  |
|------------------------------------------------------|-------------------------|-----|---------|-----|---------|-----|---------|------|-------|--|
| Parameter                                            | Symbol                  | Min | Max     | Min | Max     | Min | Max     | Unit | Notes |  |
| Write Cycle Time                                     | tkhkh                   | 25  | T -     | 30  | T -     | 35  |         | ns   | 2     |  |
| Clock Low to Output High Z $(\overline{W} = V_{ L})$ | tKLQZ                   | T - | 10      | -   | 13      | _   | 15      | ns   | 3     |  |
| G High to Q High Z                                   | tGHQZ                   | T - | 10      | _   | 13      | _   | 15      | ns   | 4     |  |
| Setup Times for:                                     | A tAVKH W tWLKH D tDVKH | 5   | -       | 5   | -       | 5   | -       | ns   | 5     |  |
| Hold Times for:                                      | A tKHAX W tKHWX D tKHDX | 3   | -       | 3   | -       | 3   | _       | ns   | 5     |  |

- 1. A write is performed when  $\overline{\mathbf{W}}$  is low for the specified setup and hold times.
- 2. All write cycle timing is referenced from K.
- 3. K must be at a low level for outputs to transition.
- 4. G becomes a don't care signal for successive writes after the first write cycle.
- 5. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.



## **APPLICATIONS INFORMATION**

The Motorola family of synchronous SRAMs is designed to provide a performance and parts count advantage in applications such as writeable control stores, memory mapping, and cache memory. The on-board input registers eliminate the need for external latch chips in systems where addresses and data are not on the bus long enough to satisfy standard SRAM setup and hold times. Latches on the output port provide extended hold times independent of address or other device input changes to better meet system access requirements. The clock (K) input controls the operation of the input registers and output latches, and provides a direct means of synchronizing the SRAM to a system clock.

The MCM6295 offers transparent output operation, which allows output data access within the same  $t_{KHKH}$  cycle. This feature lends itself well to applications requiring RAM data to

be set up on the system bus prior to the next rising clock edge. On the rising edge of the clock (K) signal, the output data for the previous cycle is latched until the next falling clock edge. When the clock (K) signal is low, the output is allowed to transition relative to the most recent rising clock (K) edge.

Figure 2 shows a typical system configuration using four MCM6295 chips. The system addresses are tied to the MCM6295s in parallel, while system data is distributed among the four input data ports of 4 bits each. Output data is tied to a separate output data bus to exploit the separate I/O configuration of the MCM6295. The clock (K) signal is a logical derivation of the system clock.

Figure 3 shows typical bus timing for the configuration of Figure 2. The system bus supplies address, data, and control signals, while accepting data from the memory on rising clock edges. In some applications, the clock (K) signal may need to be a delayed system clock to allow adequate address and data setup times.



\*From read/write controller.

Figure 2. Typical Configuration for a 16-Bit Bus



- 1. The system supplies address, data, and control information and accepts data from memory on the rising edge of the system clock.
- 2. The memory clock is delayed 10 ns (for this example) to allow input information to propagate to the memory chips.

Figure 3. Nonpipeline System Timing

# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers — MCM6295P25 MCM6295P30 MCM6295P35 MCM6295J25 MCM6295J30 MCM6295J35

MCM6295J25R2 MCM6295J30R2 MCM6295J35R2

# 4K × 4 Bit Cache Address Tag Comparator

## with System Status Bit Functions

The MCM62350 is a 16,384 bit cache address tag comparator organized as 4096 tags of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. The device integrates a 4K × 4 SRAM core, an on-board comparator, and special pin functions for tag valid and system status bit applications. These functions allow easy interface to the MC68020 and MC68030 microprocessors, or any other environment where efficient implementation of external cache memory is required. The MCM62350 is available in 24 lead plastic DIP and SOJ packages.

The device has a reset  $(\overline{R})$  pin for flash clear of the RAM within two minimum cycles. This function is useful for system initialization. Individual bits within a tag field can be set or cleared via the  $\overline{BSET}$  and  $\overline{BCLR}$  control input pins for valid bit updates.

The MCM62350 has two configurable comparator modes. The comparator can be configured as standard XNOR (exclusive NOR) for address tag comparison, or AOI (AND-OR-Invert) for determining whether specific bits in the 4-bit word are set (for system status bit applications). In addition, the match output can be programmed as true high or true low for potential logic delay savings. The configuration of these modes is accomplished by performing a write cycle with the  $\overline{R}$  pin held low.

- Single 5 V ± 10% Power Supply
- Fast Address to Match Time: 22/25/30 ns max
- Fast Data to Match Time; 10/12/15 ns max
- Fast Read of Tag RAM Contents; 25/30/35 ns max
- Flash Clear of the Tag RAM: 70/70/70 ns max
- Programmable Active Output Level of Match
- Bit Manipulation of Tags via BSET and BCLR Writes
- Configurable Comparator Modes: XNOR Mode for Address Tag Comparison AOI Mode for System Valid Bit Comparison



## MCM62350





| PIN NAMES                         |
|-----------------------------------|
| A0-A11 Address Inputs             |
| W Write Enable                    |
| S Chip Select                     |
| BCLRBit Clear Control Input       |
| BSET Bit Set Control Input        |
| R Reset (Flash Clear) Input       |
| MATCHMatch (Hit) Output           |
| DQ0-DQ3 Data Input/Output         |
| V <sub>CC</sub> +5 V Power Supply |
| V <sub>SS</sub> Ground            |

## SIGNAL DESCRIPTIONS

## A0-A11-ADDRESS INPUTS

The address lines are used for indexing into the tag RAM portion of the chip.

#### DO0-DO3-DATA INPUT/OUTPUT

The data lines are used as input for compare, write, and configuration cycles, and as output for read cycles.

## BSET-BIT SET CONTROL INPUT

This control signal is used for ORing data into the tag RAM during  $\overline{BSET}$  write cycles. Independent bits within the tag can be set using the appropriate mask, as indicated in the bit set truth table. The  $\overline{BSET}$  input can also be used to initiate a read cycle.

## **BCLR**-BIT CLEAR CONTROL INPUT

This control signal is used for ANDing the complement of data into the tag RAM during BCLR write cycles. Independent bits within the tag can be cleared using the appropriate mask,

as indicated in the bit clear truth table. The  $\overline{BCLR}$  input can also be used to initiate a read cycle (note that at least one of the  $\overline{BSET/BCLR}$  signals must be asserted to trigger a read cycle).

## R-RESET (FLASH CLEAR) INPUT

The reset control signal is used to initiate a clear cycle or a configuration cycle.

#### S-CHIP SELECT

This control signal is used to chip select the device.

## W-WRITE ENABLE

The write enable signal is used to initiate write cycles.

## MATCH-MATCH (HIT) OUTPUT

This output signal is used to indicate a match of DQ0-DQ3 inputs with the contents of the tag RAM addressed by A0—A11.

## **FUNCTIONAL TRUTH TABLE**

| Ŝ | W   | BCLR | BSET | R | DQ0-DQ3        | Match  | Cycle         |  |  |  |  |
|---|-----|------|------|---|----------------|--------|---------------|--|--|--|--|
| L | Н   | Ĥ    | Н    | Н | Compare Din    | Valid  | Compare       |  |  |  |  |
| L | н   | L    | Х    | Н | Read Dout      | Assert | Read ·        |  |  |  |  |
| L | н   | Х.   | L    | Н | Read Dout      | Assert | Read          |  |  |  |  |
| L | L   | Н    | н    | Н | Write Din      | Assert | Write         |  |  |  |  |
| L | L   | L    | Н    | Н | Bit Clear Mask | Assert | BCLR Write    |  |  |  |  |
| L | L   | Н    | L    | Н | Bit Set Mask   | Assert | BSET Write    |  |  |  |  |
| X | . н | X    | X    | L | High-Z         | Assert | Clear (Reset) |  |  |  |  |
| L | L   | x    | X    | L | Config Din*    | Assert | Configuration |  |  |  |  |
| Н | X   | Χ .  | X    | н | High-Z         | Assert | Deselect      |  |  |  |  |

<sup>\*</sup>DQ2 and DQ3 are don't cares during a configuration cycle.

## **COMPARATOR BEHAVIORAL TABLE**

| Туре  | DQ0 | DQ1 | DQ2 | DQ3 | RAMQ0 | RAMQ1 | RAMQ2 | RAMQ3 | Match |
|-------|-----|-----|-----|-----|-------|-------|-------|-------|-------|
| XNOR  | 00  | Q1  | 02  | 03  | Q0    | Q1    | 02    | 03    | 1     |
| XNOR  | 000 | Q1  | 02  | 0.3 | Q0    | Q1    | 02    | 0.3   | 0     |
| AOI   | 0.0 | Q1  | 02  | 03  | Q0    | Q1    | 02    | 0.3   | 1     |
| AOI · | L   | Q1  | 02  | 03  | X     | Q1    | 02    | 0.3   | 1     |
| AOI   | н   | Q1  | 02  | 03  | L     | Q1    | 02    | 0.3   | 0     |

L = Low
H = High
0 = False
1 = True
X = Don't Care

## BIT CLEAR TRUTH TABLE (See Note)

|            | The state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the state of the s |                      |             |  |  |  |  |  |  |  |
|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------|--|--|--|--|--|--|--|
| Data<br>In | Initial<br>Stored Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Final<br>Stored Data |             |  |  |  |  |  |  |  |
| 0          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                    | Bit         |  |  |  |  |  |  |  |
| 0          | . 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                    | Unchanged   |  |  |  |  |  |  |  |
| 1          | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                    | Bit Cleared |  |  |  |  |  |  |  |
| 1          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                    | to "Zero"   |  |  |  |  |  |  |  |

NOTE: These tables reflect the behavior of single bit positions.

The four bits in the tag can all be set or cleared in tandem,
or bits within the tag can be independently set or cleared
with the appropriate mask.

## CONFIGURATION TABLE

| DQ0 | DQ1 | Comparator<br>Type | Match<br>True Level |
|-----|-----|--------------------|---------------------|
| L   | L   | XNOR               | Low                 |
| L   | н   | XNOR               | High                |
| Н   | L   | AOI                | Low                 |
| Н   | Н   | AOI                | High                |

## BIT SET TRUTH TABLE (See Note)

| Data | Initial     | Final       |           |
|------|-------------|-------------|-----------|
| In   | Stored Data | Stored Data |           |
| 0    | 0           | 0           | Bit       |
|      | 1           | 1           | Unchanged |
| 1    | 0           | 1           | Bit Set   |
|      | 1           | 1           | to "One"  |

## AOI COMPARATOR LOGIC DIAGRAM



ABSOLUTE MAXIMUM RATINGS (Voltages referenced to VSS = 0 V)

| Rating                                            | Symbol                            | Value                        | Unit |
|---------------------------------------------------|-----------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                               | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any Pin<br>Except VCC | V <sub>in</sub> /V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current Match Output I/O Pins, Per I/O     | l <sub>out</sub>                  | 40<br>20                     | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | $P_{D}$                           | 1.0                          | V    |
| Operating Temperature                             | TA                                | 0 to +70                     | °C   |
| Storage Temperature                               | T <sub>stg</sub>                  | - 55 to + 125                | °C   |
| Temperature Under Bias                            | T <sub>bias</sub>                 | - 10 to +85                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit.

The power supply (V<sub>CC</sub>) should be stable for at least 100 µs before operating the device. During this interval, the part will internally configure itself for XNOR compares, with the match output active high. In addition, the memory array of RAM bits will be cleared.

## DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

## RECOMMENDED OPERATING CONDITIONS (Referenced to VSS = 0 V)

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | VIH    | 2.2   | _   | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | ٧    |

 $V_{IL}$  min = -0.5 V dc;  $V_{IL}$  min = -3.0 V ac (pulse width  $\leq$ 20 ns)

## DC CHARACTERISTICS

| Characteristic                                                                                                              | Symbol  | Min | Max  | Unit |
|-----------------------------------------------------------------------------------------------------------------------------|---------|-----|------|------|
| Input Leakage Current (All Inputs Vin=0 to VCC)                                                                             | likg(i) | _   | ±1.0 | μА   |
| Output Leakage Current, Except Match Output (\$\overline{S} = V_{IH}, V_{out} = 0 to V_{CC})                                | lkg(O)  | _   | ±1.0 | μA   |
| AC Supply Current (\$\overline{S}\$ = V <sub>IL</sub> , I <sub>Out</sub> = 0 mA, t <sub>AVAV</sub> = t <sub>AVQV</sub> max) | ICCA    | _   | 140* | mA   |
| Output Low Voltage (I/O Pins: IOL = 8.0 mA, Match Output: IOL = 12.0 mA)                                                    | VOL     | -   | 0.4  | V    |
| Output High Voltage (I/O Pins: I <sub>OH</sub> = -4.0 mA, Match Output: I <sub>OH</sub> = -10.0 mA)                         | VOH     | 2.4 | -    | V    |

<sup>\*</sup>I<sub>CC</sub> active current for the clear cycle exceeds this specification. However, this is a transient phenomenon and will not affect the power dissipation of the device. Good decoupling of the local power supply should always be used.

## CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, Ta = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic           | Symbol             | Тур | Max | Unit |
|--------------------------|--------------------|-----|-----|------|
| Input Capacitance        | C <sub>in</sub>    | 4   | 5   | pF   |
| I/O Capacitance          | C <sub>out</sub>   | 5   | 7   | pF   |
| Match Output Capacitance | C <sub>match</sub> | 6   | 7 . | pF   |

## **AC TEST LOADS**



## MOTOROLA MEMORY DATA

## **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load (I/O Pins) See Figure 1a            |
| Input Rise/Fall Time                           | Output Load (Match Output) See Figure 1c        |

## READ CYCLE (See Note 1)

| Characteristic                  | Symbol            |                 | MCM62350-22 |     | MCM62350-25 |     | MCM62350-30 |     |      |       |
|---------------------------------|-------------------|-----------------|-------------|-----|-------------|-----|-------------|-----|------|-------|
|                                 | Standard          | Alternate       | Min         | Max | Min         | Max | Min         | Max | Unit | Notes |
| Read Cycle Time                 | tAVAV             | tRC             | 25          | _   | 30          | _   | 35          | _   | ns   |       |
| Address Access Time             | <sup>t</sup> AVQV | tAA             | -           | 25  | _           | 30  | -           | 35  | ns   |       |
| Select Access Time              | tslav             | tACS            | -           | 12  | _           | 15  | -           | 15  | ns   |       |
| BCLR Access Time                | †BCLQV            | tABC            | -           | 25  | _           | 30  | -           | 35  | ns   | 2     |
| BSET Access Time                | †BSLQV            | tABS            | _           | 25  | _           | 30  |             | 35  | ns   | 2     |
| Output Hold from Address Change | tAXQX             | tон             | 5           | _   | 5           | -   | 5           | 1   | ns   |       |
| Select Low to Output Active     | tsLax             | tCSL            | 5           | _   | 5           | -   | 5           | -   | ns   | 3     |
| BSET/BCLR Low to Output Active  | tBSLQX/tBCLQX     | tLZ             | 10          | _   | 10          | ı   | 10          | -   | ns   | 3     |
| S High to Output High-Z         | tshoz             | tcsz            | 1           | . 9 | 1           | 10  | 1           | 12  | ns   | 3     |
| BSET/BCLR High to Output High-Z | tBSHQZ/tBCHQZ     | tHZ             | -           | 9   | _           | 10  | _           | 12  | ns   | 3     |
| BSET/BCLR Low to Match Assert   | tBSLMX/tBCLMX     | t <sub>CH</sub> | 0           | 15  | 0           | 18  | 0           | 20  | ns   |       |

- 1.  $\overline{R} = V_{IH}$ ,  $\overline{W} = V_{IH}$  continuously during read cycles. One of either  $\overline{BSET}$  or  $\overline{BCLR}$  pins must be asserted low to activate the outputs. The match output becomes asserted when either the  $\overline{BSET}$  or  $\overline{BCLR}$  pin transitions low.
- 2. For brevity in signal names, BC is used to represent BCLR transitions, while BS is used to represent BSET transitions.
- 3. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.



## COMPARE CYCLE (See Note 1)

| Characteristic                 | Symbol             |                 | MCM62350-22 |     | MCM62350-25 |     | MCM62350-30 |     |      | l     |
|--------------------------------|--------------------|-----------------|-------------|-----|-------------|-----|-------------|-----|------|-------|
|                                | Standard           | Alternate       | Min         | Max | Min         | Max | Min         | Max | Unit | Notes |
| Compare Cycle Time             | †AVAV              | tc              | 25          | _   | 30          | _   | 35          | -   | ns   |       |
| Address Valid to Match Valid   | †AVMV              | tACA            | _           | 22  | _           | 25  | _           | 30  | ns   |       |
| BCLR High to Match Valid       | tBCHMV             | †BCCA           | _           | 15  | -           | 18  | _           | 20  | ns   | 2     |
| BSET High to Match Valid       | t <sub>BSHMV</sub> | tBSCA           | _           | 15  | _           | 18  | _           | 20  | ns   | 2     |
| Data Valid to Match Valid      | tDVMV              | †DCA            | -           | 10  | _           | 12  | _           | 15  | ns   |       |
| S Low to Match Valid           | <sup>t</sup> SLMV  | tCSCA           | _           | 15  | _           | 18  | _           | 20  | ns   |       |
| Match Hold from Address Change | tAXMX              | tACH            | 5           | _   | 5           | _   | 5           | _   | ns   |       |
| Match Hold from Data Change    | tDXMX              | †DCH            | 3           | _   | 3           | _   | 3           | _   | ns   |       |
| S High to Match Assert         | tSHMX              | <sup>t</sup> CH | 0           | 10  | 0           | 12  | 0           | 15  | ns   |       |
| BCLR High to Output High-Z     | †BCHQZ             | tBCZ            | _           | 9   | _           | 10  | _           | 12  | ns   | 3     |
| BSET High to Output High-Z     | tBSHQZ             | tBSZ            | -           | 9   | _           | 10  | _           | 12  | ns   | 3     |

- 1.  $\overline{R} = V_{|H}$ ,  $\overline{W} = V_{|H}$  continuously during compare cycles.
  2. For brevity in signal names, BC is used to represent  $\overline{BCLR}$  transitions, while BS is used to represent  $\overline{BSET}$  transitions.
- 3. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.



## STANDARD WRITE CYCLE (See Note 1)

|                                       | Symbol                         |                 | мсм6 | 2350-22 | MCM6 | 2350-25 | мсме | 2350-30 |      | ١     |
|---------------------------------------|--------------------------------|-----------------|------|---------|------|---------|------|---------|------|-------|
| Characteristic                        | Standard                       | Alternate       | Min  | Max     | Min  | Max     | Min  | Max     | Unit | Notes |
| Write Cycle Time                      | t <sub>AVAV</sub>              | twc             | 25   | _       | 30   | _       | 35   | _       | ns   |       |
| Write Pulse Width                     | twlwh/tslsh<br>twlsh/tslwh     | t <sub>WP</sub> | 18   | -       | 20   | _       | 25   | . –     | ns   |       |
| Address Setup to Beginning of Write   | tAVWL/tAVSL                    | tAS             | 0    | _       | 0    |         | 0    | _       | ns   |       |
| Address Valid to End of Write         | tavwh/tavsh                    | tAW             | 18   | _       | 20   | _       | 25   | _       | ns   |       |
| Data Valid to End of Write            | tDVWH/tDVSH                    | tDW             | 10   | _       | 12   | _       | 14   |         | ns   |       |
| Data Hold from Write End              | twhdx/tshdx                    | <sup>t</sup> DH | 0    |         | 0    | -       | 0    | _       | ns   |       |
| Write Low to Output High-Z            | twLoz                          | twz             | _    | 9       | _    | 10      | -    | 12      | ns   | 2, 3  |
| Address Hold from Write End           | twhax/tshax                    | twr             | 0    | _       | 0    | _       | 0    | _       | ns   |       |
| Write Low to Match Assert             | tWLMX                          | twch            | 0    | 15      | 0    | 15      | 0    | 18      | ns   | 3     |
| BSET/BCLR Setup to Beginning of Write | tBSHWL/tBSHSL<br>tBCHWL/tBCHSL | tBSS<br>tBCS    | -1   | -       | -1   | -       | -1   | -       | ns   |       |
| BSET/BCLR Hold Time from Write Start  | tWLBSX/tSLBSX<br>tWLBCX/tSLBCX | tBSH<br>tBCH    | 10   | -       | 10   | _       | 10   | _       | ns   |       |
| Write High to Match Valid             | twhmv                          | tWCA            | _    | 22      | _    | 25      | _    | 30      | ns . | 3     |
| Write High to Output Active           | twhox                          | tow             | 5    |         | 5    | _       | 5    | _       | ns   | 2, 3  |

#### NOTES:

- 1. A standard write occurs during the overlap of W and S low and BSET and BCLR high. The R pin is high continuously during a write cycle.
- 2. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.
- 3. Both the match output and 00-Q3 are shown as valid in the W controlled cycle below to convey their timing relative to W. In reality, only one of either match or Q0-Q3 can be valid at one time, as determined by BSETand BCLR inputs.

#### STANDARD WRITE CYCLE (W CONTROLLED) (S CONTROLLED) TAVAV tavav A (ADDRESS) tavsh tSHAX tavwh **tSLSH tWLSH** S (CHIP SELECT) - tavwl TAVSL **tSLWH** W (WRITE ENABLE) tBSHWL BSET (BIT SET) WLBSX **tBCHWL** <sup>t</sup>BSHSL BCLR (BIT CLEAR) tWLBCX tSLBCX→ twhox -**TBCHSL** D (DATA IN) DATA VALID DATA VALID twLQZ-- tovsh--> -tdvwH → twhax Q (DATA OUT) HIGH-Z HIGH-Z tWLMX**tWHMV** (ASSERTED) MATCH MATCH VALID

MOTOROLA MEMORY DATA

BSET/BCLR WRITE CYCLE (See Note 1)

| <b>a.</b>                             | Symbol                         |                                      | мсм6 | 2350-22 | мсм | 2350-25 | 2350-25 MCM62350-30 |     |      |       |
|---------------------------------------|--------------------------------|--------------------------------------|------|---------|-----|---------|---------------------|-----|------|-------|
| Characteristic                        | Standard                       | Alternate                            | Min  | Max     | Min | Max     | Min                 | Max | Unit | Notes |
| Write Cycle Time                      | <sup>t</sup> AVAV              | twc                                  | 25   | _       | 30  | _       | 35                  | _   | ns   |       |
| Write Pulse Width                     | twlwh/tslsh<br>twlsh/tslwh     | t <sub>WP</sub>                      | 18   | _       | 20  | _       | 25                  | _   | ns   |       |
| Address Setup to Beginning of Write   | tAVWL/tAVSL                    | tAS                                  | 0    | _       | 0   | _       | 0                   | _   | ns   |       |
| Address Valid to End of Write         | tavwh/tavsh                    | tAW                                  | 18   | _       | 20  | -       | 25                  | _   | ns   |       |
| Data Setup to Beginning of Write      | tDVWL/tDVSL                    | tDS                                  | -1   |         | -1  | -       | -1                  | _   | ns   | 2     |
| Data Hold from Write End              | twhdx/tshdx                    | <sup>t</sup> DH                      | 0    | _       | 0   | _       | 0                   | _   | ns   |       |
| Address Hold from Write End           | tWHAX/tSHAX                    | twr                                  | 0    | -       | 0   | _       | 0                   | _   | ns   |       |
| W Low to Match Assert                 | tWLMX                          | twch                                 | 0    | 15      | 0   | 15      | 0                   | 18  | ns   |       |
| BSET/BCLR Setup to Beginning of Write | tBSLWL/tBSLSL<br>tBCLWL/tBCLSL | tBSS<br>tBCS                         | -1   | -       | -1  | -       | -1                  | -   | îns  | 2     |
| BSET/BCLR Hold Time from Write Start  | tWLBSX/tSLBSX<br>tWLBCX/tSLBCX | <sup>t</sup> BSH<br><sup>t</sup> BCH | 10   | _       | 10  | -       | 10                  | -   | ns   |       |
| Write High to Match Valid             | tWHMV                          | tWCA                                 | _    | 22      | _   | 25      | _                   | 30  | ns   |       |

- 1. A BSET/BCLR write occurs during the overlap of W and S low and BSET or BCLR low. The R pin is high continuously during a write cycle. BSET and BCLR write cycles can be W controlled or S controlled. Only two of four possible cycles are shown here for brevity.
- 2. Data output buffer must be in high-Z prior to start of either BSET or BCLR write cycles. Note that for W controlled cycles, the user must avoid excessive setup time of BSET/BCLR to avoid bus contention. Data must be set up for tpvw\_/tpvs\_t time to ensure the data integrity of non-modified bits during BSET/BCLR write cycles. In the event that invalid data is presented for non-modified bits during the BSET/BCLR write, note that it is not possible to recover the original data state by simply presenting valid data before the end of write.



#### CLEAR CYCLE (See Note 1)

| Characteristic                                   |                             | Symb                                        | ol                              | мсме | 2350-22 | мсме | 2350-25 | мсме | 2350-30 |      |       |
|--------------------------------------------------|-----------------------------|---------------------------------------------|---------------------------------|------|---------|------|---------|------|---------|------|-------|
| Characteristic                                   |                             | Standard                                    | Alternate                       | Min  | Max     | Min  | Max     | Min  | Max     | Unit | Notes |
| R Low to Inputs Recognized<br>(Clear Cycle Time) | A<br>S<br>BSET<br>BCLR<br>D | trlav<br>trlsv<br>trlbsv<br>trlbcv<br>trldv | tCR<br>tCR<br>tCR<br>tCR<br>tCR | _    | 70      | _    | 70      | _    | 70      | ns   |       |
| R Pulse Width                                    |                             | tRLRH                                       | tCLP                            | 25   | _       | 30   | _       | 35   | -       | ns   |       |
| Read Setup to R Low                              |                             | tWHRL                                       | tRS                             | 5    | _       | 5    | _       | 5    | _       | ns   | 2     |
| Write Hold from R High                           |                             | <sup>t</sup> RHWL                           | twH                             | 0    | _       | 0    | _       | 0    | _       | ns   | 2     |
| R Low to Inputs Don't Care                       | A<br>S<br>BSET<br>BCLR<br>D | TRLAX TRLSX TRLBSX TRLBCX TRLDX             | tcx<br>tcx<br>tcx<br>tcx        | 0    | _       | 0    | _       | 0    | _       | ns   | 3     |
| R Low to Match Assert                            |                             | <sup>t</sup> RLMX                           | tMH                             | 0    | 15      | 0    | 18      | 0    | 20      | ns   |       |
| R Low to Output High-Z                           |                             | <sup>‡</sup> RLQZ                           | tcz                             | _    | 15      | _    | 18      | _    | 20      | ns   | 4     |

- 1. The address,  $\overline{\text{BSET}},$  and  $\overline{\text{BCLR}}$  inputs are don't cares during a clear cycle.
- 2. The clear cycle is initiated at the falling edge of R. The twhree and transparent parameters must be satisfied to prevent an undesired configuration cycle. 3. "Inputs" for this parameter refers to all inputs except  $\overline{W}$ .
- 4. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.



#### CONFIGURATION CYCLE (See Notes 1 and 2)

|                                          | Symbo                   | ol                                                    | мсме | ICM62350-22 MCM |     | 62350-25 MCM |     | 62350-30 |      |       |
|------------------------------------------|-------------------------|-------------------------------------------------------|------|-----------------|-----|--------------|-----|----------|------|-------|
| Characteristic                           | Standard                | Alternate                                             | Min  | Max             | Min | Max          | Min | Max      | Unit | Notes |
| Configuration Control Pulse Width        | S tSLSH<br>R tRLRH      | tSP<br>tSP                                            | 20   | _               | 25  |              | 30  | -        | ns   | 3     |
| Data Setup to End of Configuration Cycle | tDVSH<br>tDVRH<br>tDVWH | t <sub>DS</sub><br>t <sub>DS</sub><br>t <sub>DS</sub> | 10   | -               | 12  | -            | 14  | -        | ns   |       |
| Cycle                                    | tshdx<br>trhdx<br>twhdx | tDH<br>tDH<br>tDH                                     | 0    | -               | 0   | -            | 0   | _        | ns   |       |
| R High Pulse Width                       | tRHRL                   | tCP                                                   | 5    | _               | 5   | _            | 5   | _        | ns   |       |
| Write Setup to R Low                     | tWLRL                   | tws                                                   | 5    | _               | 5   |              | 5   | _        | ns   |       |
| S Setup to End of Configuration          | tSLWH<br>tSLRH          | tsws<br>tscs                                          | 20   | -               | 25  | _            | 30  | -        | ns   | 4     |
| R Setup to End of Configuration          | tRLWH                   | tSR                                                   | 20   | _               | 25  | _            | 30  | -        | ns   |       |
| R Setup to S Low                         | tRLSL                   | tcss                                                  | 5    | _               | 5   | _            | 5   | -        | ns   | 3     |
| S Setup to Beginning of Write            | tSHWL                   | twss                                                  | 0    | _               | 0   | _            | 0   | _        | ns   |       |
| S High to Output High-Z                  | tSHOZ                   | tHZ                                                   | _    | 9               |     | 10           | _   | 12       | ns   | 5     |
| W Low to Output High-Z                   | tWLQZ                   | tHZ                                                   | -    | 9               | _   | 10           | _   | 12       | ns   | 5     |

#### NOTES:

- 1. A configuration cycle is performed during the overlap of W low, R low, and S low. Address, DQ2, DQ3, BSET, and BCLR inputs are don't cares during configuration cycles.
- To ensure proper configuration of the device during power up, chip select must be equal to or greater than V<sub>IH</sub>.
   A valid configuration can be performed with \$\overline{S}\$ asserted prior to \$\overline{R}\$ and \$\overline{W}\$ low transitions. Be aware, however, that array data may be altered under this condition.
- 4. Note that terminating the cycle with  $\overline{R}$  while leaving  $\overline{W}$  and  $\overline{S}$  asserted may cause array data to be altered.
- 5. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

# **CONFIGURATION CYCLE**



# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers - MCM62350P22

MCM62350J22 MCM62350J22R2 MCM62350P25

MCM62350P30

MCM62350J25 MCM62350J25R2 MCM62350J30 MCM62350J30R2

# Product Preview

# 4K × 4 Bit Cache Address Tag Comparator

# with System Status Bit Functions

The MCM62350 is a 16,384 bit cache address tag comparator organized as 4096 tags of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. The device integrates a 4K × 4 SRAM core, an on-board comparator, and special pin functions for tag valid and system status bit applications. These functions allow easy interface to the MC68020 and MC68030 microprocessors, or any other environment where efficient implementation of external cache memory is required. The MCM62350 is available in 24 lead plastic DIP and SOJ packages.

The device has a reset (R) pin for flash clear of the RAM. This function is useful for system initialization. Individual bits within a tag field can be set or cleared via the BSET and BCLR control input pins for valid bit updates.

The MCM62350 has two configurable comparator modes. The comparator can be configured as standard XNOR (exclusive NOR) for address tag comparison, or AOI (AND-OR-Invert) for determining whether specific bits in the 4-bit word are set (for system status bit applications). In addition, the match output can be programmed as true high or true low for potential logic delay savings. The configuration of these modes is accomplished by performing a write cycle with the R pin held low.

The MCM62350 is available in a 24 lead plastic or sidebrazed DIP, as well as a 24 lead plastic SOJ package.

- Single 5 V ± 10% Power Supply
- Fast Address to Match Time;
- 20 ns max
- Fast Data to Match Time:
- 10 ns max
- Fast Read of Tag RAM Contents:
- 20 ns max
- Flash Clear of the Tag RAM;
- 70 ns max
- Programmable Active Output Level of Match
- Bit Manipulation of Tags via BSET and BCLR Writes
- Configurable Comparator Modes:

XNOR Mode for Address Tag Comparison AOI Mode for System Valid Bit Comparison



# MCM62350-20



| A4 [   | 1 • | 24 <b>1</b> V <sub>CC</sub> |
|--------|-----|-----------------------------|
| A5 [   | 2   | 23 🛮 A3                     |
| A6 [   | 3   | 22 🛮 A2                     |
| A7 [   | 4   | 21 🛛 A1                     |
| A8 🖸   | 5   | 20 🗖 AO                     |
| A9 [   | 6   | 19 <b>[</b> ] Ř             |
| A10[   | 7   | 18 🛚 V <sub>SS</sub>        |
| A11 🗓  | 8   | 17 🕽 003                    |
| 32     | 9   | 16 🛮 🖸 🖸                    |
| ₩d     | 10  | 15 001                      |
| BCLR [ | 11  | 14 🕽 000                    |
| BSET   | 12  | 13 MATCH                    |

| PIN NAMES                           |  |  |  |  |  |  |
|-------------------------------------|--|--|--|--|--|--|
| A0-A11 Address Inputs               |  |  |  |  |  |  |
| W Write Enable                      |  |  |  |  |  |  |
| S Chip Select                       |  |  |  |  |  |  |
| BCLR Bit Clear Control Input        |  |  |  |  |  |  |
| BSET                                |  |  |  |  |  |  |
| R Reset (Flash Clear) Input         |  |  |  |  |  |  |
| MATCH Match (Hit) Output            |  |  |  |  |  |  |
| DQ0-DQ3 Data Input/Output           |  |  |  |  |  |  |
| VCC · · · · · · · +5 V Power Supply |  |  |  |  |  |  |
| V <sub>SS</sub> · · · · · Ground    |  |  |  |  |  |  |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### SIGNAL DESCRIPTIONS

#### A0-A11-ADDRESS INPUTS

The address lines are used for indexing into the tag RAM portion of the chip.

#### DQ0-DQ3-DATA INPUT/OUTPUT

The data lines are used as input for compare, write, and configuration cycles, and as output for read cycles.

#### BSET-BIT SET CONTROL INPUT

This control signal is used for ORing data into the tag RAM during BSET write cycles. Independent bits within the tag can be set using the appropriate mask, as indicated in the bit set truth table. The BSET input can also be used to initiate a read cycle.

#### BCLR-BIT CLEAR CONTROL INPUT

This control signal is used for ANDing the complement of data into the tag RAM during BCLR write cycles. Independent bits within the tag can be cleared using the appropriate mask,

as indicated in the bit clear truth table. The  $\overline{BCLR}$  input can also be used to initiate a read cycle (note that at least one of the  $\overline{BSET}/\overline{BCLR}$  signals must be asserted to trigger a read cycle).

# R-RESET (FLASH CLEAR) INPUT

The reset control signal is used to initiate a clear cycle or a configuration cycle.

#### S-CHIP SELECT

This control signal is used to chip select the device.

## W-WRITE ENABLE

The write enable signal is used to initiate write cycles.

#### MATCH-MATCH (HIT) OUTPUT

This output signal is used to indicate a match of DO0-DO3 inputs with the contents of the tag RAM addressed by A0—A11.

#### **FUNCTIONAL TRUTH TABLE**

| S | W | BCLR | BSET | R | DQ0-DQ3        | Match  | Cycle         |
|---|---|------|------|---|----------------|--------|---------------|
| L | Н | Н    | Н    | Н | Compare Din    | Valid  | Compare       |
| L | H | L    | l x  | н | Read Dout      | Assert | Read          |
| L | н | x    | L    | н | Read Dout      | Assert | Read          |
| L | L | Н    | н    | н | Write Din      | Assert | Write         |
| L | L | L    | Н    | н | Bit Clear Mask | Assert | BCLR Write    |
| L | L | Н    | L    | н | Bit Set Mask   | Assert | BSET Write    |
| X | Н | X    | x    | L | High-Z         | Assert | Clear (Reset) |
| L | L | х    | X    | L | Config Din*    | Assert | Configuration |
| н | X | x    | X    | н | High-Z         | Assert | Deselect      |
|   |   |      |      |   |                |        |               |

<sup>\*</sup>DQ2 and DQ3 are don't cares during a configuration cycle.

#### COMPARATOR BEHAVIORAL TABLE

| Туре | DQ0       | DQ1 | DQ2 | DQ3 | RAMQ0 | RAMQ1 | RAMQ2 | RAMQ3 | Match |
|------|-----------|-----|-----|-----|-------|-------|-------|-------|-------|
| XNOR | 00        | Q1  | 02  | 0.3 | Q0    | Q1    | 02    | 03    | 1     |
| XNOR | <u>00</u> | Q1  | 02  | 0.3 | 0.0   | Q1    | 02    | 0.3   | 0     |
| AOI  | Q0        | Q1  | 02  | 03  | 0.0   | Q1    | 02    | 0.3   | 1     |
| AOL  | L         | Q1  | 02  | 0.3 | x     | Q1    | 02    | 0.3   | 1     |
| AOI  | н         | Q1  | 02  | 03  | L     | Q1    | 02    | 03    | 0     |

L = Low H = High 0 = False 1 = True X = Don't Care

# BIT CLEAR TRUTH TABLE (See Note)

| Data<br>In | Initial<br>Stored Data | Final<br>Stored Data |             |
|------------|------------------------|----------------------|-------------|
| 0          | 0                      | 0                    | Bit         |
| 0          | 1                      | 1                    | Unchanged   |
| 1          | 0                      | 0                    | Bit Cleared |
| 1          | 1                      | 0                    | to "Zero"   |

NOTE: These tables reflect the behavior of single bit positions.

The four bits in the tag can all be set or cleared in tandem, or bits within the tag can be independently set or cleared with the appropriate mask.

# **CONFIGURATION TABLE**

| DQ0 | DQ1 | Comparator<br>Type | Match<br>True Level |
|-----|-----|--------------------|---------------------|
| L   | L   | XNOR               | Low                 |
| L   | н   | XNOR               | High                |
| Н   | L   | AOI                | Low                 |
| н   | н   | AOI                | High                |

# BIT SET TRUTH TABLE (See Note)

| Data<br>In | Initial<br>Stored Data | Final<br>Stored Data |           |
|------------|------------------------|----------------------|-----------|
| 0          | 0                      | 0                    | Bit       |
| 0          | 1                      | 1                    | Unchanged |
| 1          | 0                      | 1                    | Bit Set   |
| 1          | 1 '                    | 1 1                  | to "One"  |

# **AOI COMPARATOR LOGIC DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS (Voltages referenced to V<sub>SS</sub> = 0 V)

| Rating                                            | Symbol                            | Value                                         | Unit |
|---------------------------------------------------|-----------------------------------|-----------------------------------------------|------|
| Power Supply Voltage                              | Vcc                               | -0.5 to +7.0                                  | ٧    |
| Voltage Relative to VSS for Any Pin<br>Except VCC | V <sub>in</sub> /V <sub>out</sub> | V <sub>out</sub> -0.5 to V <sub>CC</sub> +0.5 |      |
| Output Current Match Output I/O Pins, Per I/O     | lout                              | 40<br>20                                      | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                | 1.0                                           | w    |
| Operating Temperature                             | TA                                | 0 to +70                                      | °C   |
| Storage Temperature                               | T <sub>stg</sub>                  | -55 to +125                                   | °C   |
| Temperature Under Bias                            | T <sub>bias</sub>                 | -10 to +85                                    | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

The power supply (V<sub>CC</sub>) should be stable for at least 100 µs before operating the device. During this interval, the part will internally configure itself for XNOR compares. In addition, the memory array of RAM bits will be cleared.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

# RECOMMENDED OPERATING CONDITIONS (Referenced to VSS = 0 V)

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | VIH    | 2.2   | -   | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | ٧    |

 $V_{IL}$  min = -0.5 V dc;  $V_{IL}$  min = -3.0 V ac (pulse width  $\leq 20$  ns)

#### DC CHARACTERISTICS

| Characteristic                                                                                      | Symbol  | Min | Max   | Unit |
|-----------------------------------------------------------------------------------------------------|---------|-----|-------|------|
| Input Leakage Current (All Inputs V <sub>in</sub> = 0 to V <sub>CC</sub> )                          | likg(i) | _   | ±1.0  | μΑ   |
| Output Leakage Current, Except Match Output (\$\overline{S} = V_{IH}, V_{out} = 0 to V_{CC})        | likg(0) | _   | ± 1.0 | μΑ   |
| AC Supply Current (\$\overline{S} = V_{ L},  _{out} = 0 mA, t_{AVAV} = t_{AVQV} max)                | ICCA    | _   | 140*  | mA   |
| Output Low Voltage (I/O Pins: I <sub>OL</sub> = 8.0 mA, Match Output: I <sub>OL</sub> = 12.0 mA)    | VOL     | _   | 0.4   | V    |
| Output High Voltage (I/O Pins: I <sub>OH</sub> = -4.0 mA, Match Output: I <sub>OH</sub> = -10.0 mA) | Voн     | 2.4 | _     | V    |

<sup>\*</sup>I<sub>CC</sub> active current for the clear cycle exceeds this specification. However, this is a transient phenomenon and will not affect the power dissipation of the device. Good decoupling of the local power supply should always be used.

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic           | Symbol             | Тур | Max | Unit |
|--------------------------|--------------------|-----|-----|------|
| Input Capacitance        | C <sub>in</sub>    | 4   | 5   | pF   |
| I/O Capacitance          | C <sub>out</sub>   | 5   | 7   | pF   |
| Match Output Capacitance | C <sub>match</sub> | 6   | 7   | pF   |

### AC TEST LOADS



MOTOROLA MEMORY DATA

# AC OPERATING CONDITIONS AND CHARACTERISTICS

(VCC = 5 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load (I/O Pins) See Figure 1a            |
| Input Rise/Fall Time                           | Output Load (Match Output) See Figure 1c        |

#### READ CYCLE (See Note 1)

|                                 | Symbol             |                 |     | 2350-20 | Unit |       |
|---------------------------------|--------------------|-----------------|-----|---------|------|-------|
| Characteristic                  | Standard           | Alternate       | Min | Max     | Unit | Notes |
| Read Cycle Time                 | <sup>t</sup> AVAV  | tRC             | 20  | _       | ns   |       |
| Address Access Time             | <sup>t</sup> AVQV  | †AA _           |     | 20      | ns   |       |
| Select Access Time              | tslav              | tACS            |     | . 11    | ns   |       |
| BCLR Access Time                | <sup>t</sup> BCLQV | tABC 1          |     | 20      | ns   | 2     |
| BSET Access Time                | tBSLQV             | †ABS            | . – | 20      | ns   | 2     |
| Output Hold from Address Change | tAXQX              | tОН             | 5   | _       | ns   |       |
| Select Low to Output Active     | tslox              | tCSL            | 5   | -       | ns   | 3     |
| BSET/BCLR Low to Output Active  | tBSLQX/tBCLQX      | tLZ             | 7   | · · · — | ns   | .3    |
| S High to Output High-Z         | tshoz              | tCSZ            |     | 8       | ns   | 3     |
| BSET/BCLR High to Output High-Z | tBSHOZ/tBCHOZ      | tHZ             | 1,  | 8       | ns   | 3     |
| BSET/BCLR Low to Match Assert   | tBSLMX/tBCLMX      | <sup>t</sup> CH | 0   | 15      | ns   |       |

- 1. R=V<sub>IH</sub>, W=V<sub>IH</sub> continuously during read cycles. One of either BSET or BCLR pins must be asserted low to activate the outputs. The match output becomes asserted when either the BSET or BCLR pin transitions low.
- 2. For brevity in signal names, BC is used to represent BCLR transitions, while BS is used to represent BSET transitions.
- 3. Transition is measured  $\pm 500$  mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.



# COMPARE CYCLE (See Note 1)

| Ohamadada                      | Symb               | Symbol             |    |         | Unit | N     |
|--------------------------------|--------------------|--------------------|----|---------|------|-------|
| Characteristic                 | Standard           | Standard Alternate |    | Min Max |      | Notes |
| Compare Cycle Time             | tavav              | tC                 | 20 | _       | ns   |       |
| Address Valid to Match Valid   | †AVMV              | †ACA               | _  | 20      | ns   |       |
| BCLR High to Match Valid       | <sup>t</sup> BCHMV | †BCCA              | _  | 15      | ns   | 2     |
| BSET High to Match Valid       | tBSHMV             | †BSCA              | _  | 15      | ns   | 2     |
| Data Valid to Match Valid      | t <sub>DVMV</sub>  | †DCA               | _  | 10      | ns   |       |
| S Low to Match Valid           | tSLMV              | tCSCA              | _  | 12      | ns   |       |
| Match Hold from Address Change | tAXMX              | †ACH               | 5  | _       | ns   |       |
| Match Hold from Data Change    | tDXMX              | <sup>t</sup> DCH   | 3  | _       | ns · |       |
| S High to Match Assert         | tSHMX              | tCH                | 0  | 10      | ns   |       |
| BCLR High to Output High-Z     | tBCHQZ             | tBCZ               | _  | 8       | ns   | 3     |
| BSET High to Output High-Z     | tBSHQZ             | tBSZ               | _  | 8       | ns   | 3     |

- 1. R=V<sub>IH</sub>, W=V<sub>IH</sub> continuously during compare cycles.
  2. For brevity in signal names, BC is used to represent BCLR transitions, while BS is used to represent BSET transitions.
- 3. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.



# STANDARD WRITE CYCLE (See Note 1)

| Observatorial                         | Symbol                         | Symbol          |         |    | I    | Nessa |
|---------------------------------------|--------------------------------|-----------------|---------|----|------|-------|
| Characteristic                        | Standard Alternate             |                 | Min Max |    | Unit | Notes |
| Write Cycle Time                      | <sup>t</sup> AVAV              | twc             | 20      | _  | ns   |       |
| Write Pulse Width                     | twlwh/tslsh<br>twlsh/tslwh     | t <sub>WP</sub> | 14      | -  | ns   |       |
| Address Setup to Beginning of Write   | tavwl/tavsl                    | tAS             | 0       | _  | ns   |       |
| Address Valid to End of Write         | tavwh/tavsh                    | tAW             | 16      | _  | ns   |       |
| Data Valid to End of Write            | tDVWH/tDVSH                    | tDW             | 10      | _  | ns   |       |
| Data Hold from Write End              | twhdx/tshdx                    | <sup>t</sup> DH | 0       | _  | ns   |       |
| Write Low to Output High-Z            | twLoz                          | twz             | _       | 8  | ns   | 2, 3  |
| Address Hold from Write End           | twhax/tshax                    | twr             | 0       | _  | ns   |       |
| Write Low to Match Assert             | tWLMX                          | tWCH            | 0       | 15 | ns   | 3     |
| BSET/BCLR Setup to Beginning of Write | tBSHWL/tBSHSL<br>tBCHWL/tBCHSL | tBSS<br>tBCS    | -1      | _  | ns   |       |
| BSET/BCLR Hold Time from Write Start  | twlbsx/tslbsx<br>twlbcx/tslbcx | tBSH<br>tBCH    | 10      | _  | ns   |       |
| Write High to Match Valid             | tWHMV                          | tWCA            | -       | 20 | ns   | 3     |
| Write High to Output Active           | twhax                          | tow             | 3       | _  | ns   | 2, 3  |

#### NOTES:

- 1. A standard write occurs during the overlap of W and S low and BSET and BCLR high. The R pin is high continuously during a write cycle.
- Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.
   Both the match output and Q0-Q3 are shown as valid in the W controlled cycle below to convey their timing relative to W. In reality, only one of either match or Q0-Q3 can be valid at one time, as determined by BSET and BCLR inputs.

### STANDARD WRITE CYCLE (W CONTROLLED) (S CONTROLLED) tavav TAVAV A (ADDRESS) tavsh tavwh **twlsh** S (CHIP SELECT) <sup>t</sup>AVSL - tavwl **tWLWH** W (WRITE ENABLE) <sup>t</sup>BSH**W**L BSET (BIT SET) twlbsx tSLBSX tBSHSL -<sup>t</sup>BCHWL BCLR (BIT CLEAR) **tWLBCX** tSLBCX → twHDX-DATA VALID DATA VALID D (DATA IN) twLQZ-← tdvsh-> Q (DATA OUT) HIGH-HIGH-Z • tWLMX-VMHW MATCH VALID (ASSERTED) MATCH

# BSET/BCLR WRITE CYCLE (See Note 1)

| Observated                            | Symbol                                   | Symbol             |    |         | Unit |       |
|---------------------------------------|------------------------------------------|--------------------|----|---------|------|-------|
| Characteristic                        | Standard                                 | Standard Alternate |    | Min Max |      | Notes |
| Write Cycle Time                      | t <sub>AVAV</sub>                        | twc                | 20 | _       | ns   |       |
| Write Pulse Width                     | twlwh/tslsh<br>twlsh/tslwh               | tWP<br>tWP         | 14 | _       | ns   |       |
| Address Setup to Beginning of Write   | tAVWL/tAVSL                              | tAS                | 0  | _       | ns   |       |
| Address Valid to End of Write         | tavwh/tavsh                              | tAW                | 14 | _       | ns   |       |
| Data Setup to Beginning of Write      | tDVWL/tDVSL tDS                          |                    | 0  | _       | ns   | 2     |
| Data Hold from Write End              | twhdx/tshdx                              | tDH                | 0  | _       | ns   |       |
| Address Hold from Write End           | twhax/tshax                              | twr                | 0  | _       | ns   |       |
| W Low to Match Assert                 | twlmx                                    | tWCH €             | 0  | 15      | ns   |       |
| BSET/BCLR Setup to Beginning of Write | †BSLWL/†BSLSL †BSS<br>†BCLWL/†BCLSL †BCS |                    | -1 | _       | ns   | 2     |
| BSET/BCLR Hold Time from Write Start  | tWLBSX/tSLBSX tBSH<br>tWLBCX/tSLBCX tBCH |                    | 10 | -       | ns   |       |
| Write High to Match Valid             | twhmv                                    | tWCA               | -  | 20      | ns   |       |

- 1. A BSET/BCLR write occurs during the overlap of W and S low and BSET or BCLR low. The R pin is high continuously during a write cycle. BSET and BCLR write cycles can be W controlled or S controlled. Only two of four possible cycles are shown here for brevity.
- 2. Data output buffer must be in high-Z prior to start of either BSET or BCLR write cycles. Note that for W controlled cycles, the user must avoid excessive setup time of BSET/BCLR to avoid bus contention. Data must be set up for tpvwl/tpvsl time to ensure the data integrity of non-modified bits during BSET/BCLR write cycles. In the event that invalid data is presented for non-modified bits during the BSET/BCLR write, note that it is not possible to recover the original data state by simply presenting valid data before the end of write.



#### CLEAR CYCLE (See Note 1)

| <b>2</b> 1                                    | ľ                           | Symbol                                                                                                  |                                 | MCM62350-20 |     |      |       |
|-----------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------|-------------|-----|------|-------|
| Characteristic                                | Γ                           | Standard                                                                                                | Alternate                       | Min         | Max | Unit | Notes |
| R Low to Inputs Recognized (Clear Cycle Time) | A<br>S<br>BSET<br>BCLR<br>D | <sup>†</sup> RLAV<br><sup>†</sup> RLSV<br><sup>†</sup> RLBSV<br><sup>†</sup> RLBCV<br><sup>†</sup> RLDV | tCR<br>tCR<br>tCR<br>tCR<br>tCR | -           | 70  | ns   |       |
| R Pulse Width                                 |                             | <sup>t</sup> RLRH                                                                                       | tCLP                            | 20          | -   | ns   |       |
| Read Setup to R Low                           |                             | tWHRL                                                                                                   | tRS                             | 5           | I - | ns   | 2     |
| Write Hold from R High                        |                             | tRHWL .                                                                                                 | twH                             | 0           |     | ns   | 2     |
| R Low to Inputs Don't Care                    | A<br>S<br>BSET<br>BCLR<br>D | <sup>†</sup> RLAX<br><sup>†</sup> RLSX<br><sup>†</sup> RLBSX<br><sup>†</sup> RLBCX<br><sup>†</sup> RLDX | tcx<br>tcx<br>tcx<br>tcx<br>tcx | 0           |     | ns   | 3     |
| R Low to Match Assert                         |                             | <sup>t</sup> RLMX                                                                                       | tMH                             | 0           | 15  | ns   |       |
| R Low to Output High-Z                        |                             | tRLOZ                                                                                                   | tcz                             | _           | 15  | ns   | 4     |

- 1. The address, BSET, and BCLR inputs are don't cares during a clear cycle.
- 2. The clear cycle is initiated at the falling edge of  $\overline{R}$ . The twhrl and trhwl parameters must be satisfied to prevent an undesired configuration cycle.
- 3. "Inputs" for this parameter refers to all inputs except  $\overline{\boldsymbol{W}}.$
- 4. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.



#### CONFIGURATION CYCLE (See Notes 1 and 2)

| Characteristic                               |                                                 | Symb                                                        | MCM                                                   | 32350-20 | Unit    |    |       |
|----------------------------------------------|-------------------------------------------------|-------------------------------------------------------------|-------------------------------------------------------|----------|---------|----|-------|
|                                              |                                                 | Standard                                                    | Alternate                                             | Min      | Min Max |    | Notes |
| Configuration Control Pulse Width            | ร<br>R                                          | tSLSH<br>tRLRH                                              | tSP<br>tSP                                            | 20       | _       | ns | 3     |
| Data Setup to End of Configuration<br>Cycle  | \overline{\overline{\sigma}}{\overline{\sigma}} | <sup>t</sup> DVSH<br><sup>t</sup> DVRH<br><sup>t</sup> DVWH | tDS<br>tDS<br>tDS                                     | 10       | _       | ns |       |
| Data Hold from End of Configuration<br>Cycle | ତ<br>ନ<br>W                                     | tSHDX<br>tRHDX<br>tWHDX                                     | <sup>t</sup> DH<br><sup>t</sup> DH<br><sup>t</sup> DH | 0        | _       | ns |       |
| R High Pulse Width                           |                                                 | <sup>t</sup> RHRL                                           | tCP                                                   | 5        | _       | ns |       |
| Write Setup to R Low                         |                                                 | tWLRL                                                       | tws                                                   | 5        | _       | ns |       |
| S Setup to End of Configuration              |                                                 | <sup>t</sup> SLWH<br><sup>t</sup> SLRH                      | tsws<br>tscs                                          | 20       | _       | ns | 4     |
| R Setup to End of Configuration              |                                                 | <sup>t</sup> RLWH                                           | t <sub>SR</sub>                                       | 20       | _       | ns |       |
| R Setup to S Low                             |                                                 | tRLSL                                                       | tcss                                                  | 5        | _       | ns | 3     |
| S Setup to Beginning of Write                |                                                 | tSHWL                                                       | twss                                                  | 0        | _       | ns |       |
| S High to Output High-Z                      |                                                 | tSHQZ                                                       | tHZ                                                   |          | 9       | ns | 5     |
| W Low to Output High-Z                       |                                                 | †WLQZ                                                       | tHZ                                                   | _        | 9       | ns | 5     |

#### NOTES:

- 1. A configuration cycle is performed during the overlap of W low, R low, and S low. Address, DQ2, DQ3, BSET, and BCLR inputs are don't cares during configuration cycles.
- 2. To ensure proper configuration of the device during power up, chip select must be equal to or greater than VIH.
- 3. A valid configuration can be performed with S asserted prior to R and W low transitions. Be aware, however, that array data may be altered under this condition.
- 4. Note that terminating the cycle with  $\overline{R}$  while leaving  $\overline{W}$  and  $\overline{S}$  asserted may cause array data to be altered.
- 5. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

# **CONFIGURATION CYCLE**



# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers—MCM62350P20 MCM62350J20 MCM62350J20R2

# 4K × 4 Bit Cache Address Tag Comparator

# with System Status Bit Functions

The MCM62351 is a 16,384 bit cache address tag comparator organized as 4096 tags of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. The device integrates a 4K × 4 SRAM core, an on-board comparator, and special pin functions for tag valid and system status bit applications. These functions allow easy interface to the MC68020 and MC68030 microprocessors, or any other environment where efficient implementation of external cache memory is required.

The device has a reset  $(\overline{R})$  pin for flash clear of the RAM, which is useful for system initialization. Individual bits within a tag can be set or cleared via the  $\overline{BSET}$  and  $\overline{BCLR}$  control input pins for valid bit updates.

The MCM62351 has two configurable comparator modes. The comparator can be configured as standard XNOR (exclusive NOR) for address tag comparison, or AOI (AND-OR-Invert) for determining whether specific bits in the 4-bit word are set (for system status applications). The configuration of the comparator is accomplished by performing a write cycle with the  $\overline{\rm R}$  pin held low. The match output is open drain, allowing efficient combination of multiple match outputs using a wired-OR connection.

- Single 5 V ± 10% Power Supply
- Fast Address to Match Time: 22/25/30 ns max
- Fast Data to Match Time;
- 10/12/15 ns max
- Fast Read of Tag RAM Contents;
- 25/30/35 ns max
- Flash Clear of the Tag RAM;
- 70/70/70 ns max
- Open Drain Match Output
  - Bit Manipulation of Tags via BSET and BCLR Writes
- Configurable Comparator Modes:
  - XNOR Mode for Address Tag Comparison
- AOI Mode for System Valid Bit Comparison

  High Board Density SOJ Package Available



# MCM62351





| PIN NAMES                         |  |  |  |  |  |  |  |  |  |
|-----------------------------------|--|--|--|--|--|--|--|--|--|
| A0-A11 Address Inputs             |  |  |  |  |  |  |  |  |  |
| W Write Enable                    |  |  |  |  |  |  |  |  |  |
| S Chip Select                     |  |  |  |  |  |  |  |  |  |
| BCLRBit Clear Control Input       |  |  |  |  |  |  |  |  |  |
| BSET Bit Set Control Input        |  |  |  |  |  |  |  |  |  |
| R Reset (Flash Clear) Input       |  |  |  |  |  |  |  |  |  |
| MATCH Match (Hit) Output          |  |  |  |  |  |  |  |  |  |
| DQ0-DQ3 Data Input/Output         |  |  |  |  |  |  |  |  |  |
| V <sub>CC</sub> +5 V Power Supply |  |  |  |  |  |  |  |  |  |
| V <sub>SS</sub> Ground            |  |  |  |  |  |  |  |  |  |

# SIGNAL DESCRIPTIONS

#### A0-A11-ADDRESS INPUTS

The address lines are used for indexing into the tag RAM portion of the chip.

## DQ0-DQ3-DATA INPUT/OUTPUT

The data lines are used as input for compare, write, and configuration cycles, and as output for read cycles.

#### BSET-BIT SET CONTROL INPUT

This control signal is used for ORing data into the tag RAM during  $\overline{BSET}$  write cycles. Independent bits within the tag can be set using the appropriate mask, as indicated in the bit set truth table. The  $\overline{BSET}$  input can also be used to initiate a read cycle.

#### BCLR-BIT CLEAR CONTROL INPUT

This control signal is used for ANDing the complement of data into the tag RAM during BCLR write cycles. Independent bits within the tag can be cleared using the appropriate mask,

as indicated in the bit clear truth table. The  $\overline{BCLR}$  input can also be used to initiate a read cycle (note that at least one of the  $\overline{BSET/BCLR}$  signals must be asserted to trigger a read cycle).

#### R-RESET (FLASH CLEAR) INPUT

The reset control signal is used to initiate a clear cycle or a configuration cycle.

#### **S-CHIP SELECT**

This control signal is used to chip select the device.

#### W-WRITE ENABLE

The write enable signal is used to initiate write cycles.

# MATCH-MATCH (HIT) OUTPUT

This output signal is used to indicate a match of DQ0-DQ3 inputs with the contents of the tag RAM addressed by A0- A11.

# **FUNCTIONAL TRUTH TABLE**

| S | W   | BCLR | BSET | R | DQ0-DQ3        | Match  | Cycle         |
|---|-----|------|------|---|----------------|--------|---------------|
| L | Н   | Н    | Н    | Н | Compare Din    | Valid  | Compare       |
| L | H   | L    | х    | н | Read Dout      | Assert | Read          |
| L | н   | Х    | L    | н | Read Dout      | Assert | Read          |
| L | L   | н    | Н    | н | Write Din      | Assert | Write         |
| L | L   | L    | н    | н | Bit Clear Mask | Assert | BCLR Write    |
| L | L   | н    | L    | н | Bit Set Mask   | Assert | BSET Write    |
| X | . н | x    | х    | L | High-Z         | Assert | Clear (Reset) |
| L | L   | X    | X    | L | Config Din*    | Assert | Configuration |
| Н | Х   | X    | x    | н | High-Z         | Assert | Deselect      |

<sup>\*</sup>DQ1, DQ2, and DQ3 are don't cares during a configuration cycle.

### **COMPARATOR TRUTH TABLE**

| Туре | DQO | DQ1 | DQ2 | DQ3 | RAMQ0 | RAMQ1 | RAMQ2 | RAMQ3 | Match |
|------|-----|-----|-----|-----|-------|-------|-------|-------|-------|
| XNOR | 00  | Q1  | 02  | 03  | Q0    | Q1    | 02    | 0.3   | 1     |
| XNOR | 00  | Q1  | 02  | O3  | Q0    | Q1    | 02    | 03    | 0     |
| AOI  | Q0  | Q1  | 02  | 03  | Q0    | Q1    | 02    | 0.3   | 1     |
| AOI  | L   | Q1  | 02  | Q3  | X     | Q1    | 02    | 03    | 1     |
| AOI  | Н   | Q1  | 02  | 03  | L     | Q1    | 02    | 03    | 0     |

3 1 1 1=True 3 0 X=Don't Care

L = Low H = High 0 = False

#### **BIT CLEAR TRUTH TABLE (See Note)**

| Data<br>In | Initial<br>Stored Data | Final<br>Stored Data |             |
|------------|------------------------|----------------------|-------------|
| 0          | 0                      | 0                    | Bit         |
| 0          | 1                      | 1                    | Unchanged   |
| 1          | 0                      | 0                    | Bit Cleared |
| 1          | 1                      | 0                    | to "Zero"   |

NOTE: These tables reflect the behavior of single bit positions.

The four bits in the tag can all be set or cleared in tandem, or bits within the tag can be independently set or cleared with the appropriate mask.

#### **CONFIGURATION TABLE**

| DQ0 | Comparator<br>Type |
|-----|--------------------|
| L   | XNOR               |
| н   | AOI                |

# BIT SET TRUTH TABLE (See Note)

| Data | Initial     | Final       |           |
|------|-------------|-------------|-----------|
| In   | Stored Data | Stored Data |           |
| 0    | 0           | 0           | Bit       |
|      | 1           | 1           | Unchanged |
| 1    | 0           | 1           | Bit Set   |
|      | 1           | 1           | to "One"  |

### **AOI COMPARATOR LOGIC DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS (Voltages referenced to VSS = 0 V)

|                                                |                                   |                          | ·    |  |  |
|------------------------------------------------|-----------------------------------|--------------------------|------|--|--|
| Rating                                         | Symbol                            | Value                    | Unit |  |  |
| Power Supply Voltage                           | Vcc                               | -0.5 to +7.0             | >    |  |  |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> /V <sub>out</sub> | $-0.5$ to $V_{CC} + 0.5$ | ٧    |  |  |
| Output Current Match Output I/O Pins, Per I/O  | lout                              | 40<br>20                 | mA   |  |  |
| Power Dissipation (T <sub>A</sub> = 25°C)      | PD                                | 1.0                      | W    |  |  |
| Operating Temperature                          | TA                                | 0 to +70                 | °C   |  |  |
| Storage Temperature                            | T <sub>stg</sub>                  | - 55 to + 125            | °C   |  |  |
| Temperature Under Bias                         | T <sub>bias</sub>                 | -10 to +85               | °C   |  |  |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit.

The power supply (V<sub>CC</sub>) should be stable for at least 100 µs before operating the device. During this interval, the part will internally configure itself for XNOR compares. In addition, the memory array of RAM bits will be cleared.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

# RECOMMENDED OPERATING CONDITIONS (Referenced to VSS=0 V)

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | ٧    |
| Input High Voltage                       | VIH    | 2.2   | _   | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | ٧    |

 $V_{IL}$  min = -0.5 V dc;  $V_{IL}$  min = -3.0 V ac (pulse width  $\leq 20$  ns)

#### DC CHARACTERISTICS

| Characteristic                                                                                   | Symbol          | Min | Max   | Unit |
|--------------------------------------------------------------------------------------------------|-----------------|-----|-------|------|
| Input Leakage Current (All Inputs V <sub>in</sub> = 0 to V <sub>CC</sub> )                       | likg(I)         | _   | ±1.0  | μΑ   |
| Output Leakage Current (\$\overline{S} = V_{IH}, V_{out} = 0 to V_{CC})                          | llkg(O)         | _   | ± 1.0 | μА   |
| Match Output Leakage Current (Match Asserted)                                                    | likg(M)         | _   | ±2.0  | μΑ   |
| AC Supply Current (\$\overline{S}\$ = V L,  lout = 0 mA,  tavav = tavav max)                     | ICCA            | _   | 140*  | mA   |
| Output Low Voltage (I/O Pins: I <sub>OL</sub> = 8.0 mA, Match Output: I <sub>OL</sub> = 23.0 mA) | V <sub>OL</sub> | _   | 0.4   | V    |
| Output High Voltage (I/O Pins: I <sub>OH</sub> = 4.0 mA)                                         | Voн             | 2.4 | _     | V    |

<sup>\*</sup>I<sub>CC</sub> active current for the clear cycle exceeds this specification. However, this is a transient phenomenon and will not affect the power dissipation of the device. Good decoupling of the local power supply should always be used.

# CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, T<sub>A</sub> = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic           | Symbol             | Тур | Max | Unit |
|--------------------------|--------------------|-----|-----|------|
| Input Capacitance        | C <sub>in</sub>    | 4   | 5   | pF   |
| I/O Capacitance          | C <sub>out</sub>   | 5   | 7   | pF   |
| Match Output Capacitance | C <sub>match</sub> | 6   | 7   | pF   |

# **AC TEST LOADS**



MOTOROLA MEMORY DATA

# **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

 Input Timing Measurement Reference Level
 1.5 V
 Output Timing Measurement Reference Level
 1.5 V

 Input Pulse Levels
 0 to 3.0 V
 Output Load (I/O Pins)
 See Figure 1a

 Input Rise/Fall Time
 5 ns
 Output Load (Match Output)
 See Figure 1c

# **READ CYCLE** (See Note 1)

| Observation                     | Symbol            |           | мсме | 2351-22 | мсме | 2351-25 | мсме | 2351-30 | 11-14 |       |
|---------------------------------|-------------------|-----------|------|---------|------|---------|------|---------|-------|-------|
| Characteristic                  | Standard          | Alternate | Min  | Max     | Min  | Max     | Min  | Max     | Unit  | Notes |
| Read Cycle Time                 | t <sub>AVAV</sub> | tRC       | 25   | _       | 30   | _       | 35   | -       | ns    |       |
| Address Access Time             | t <sub>AVQV</sub> | tAA       | _    | 25      | _    | 30      | _    | 35      | ns    |       |
| Select Access Time              | tSLQV             | tACS      | _    | 12      | _    | 15      | _    | 15      | ns    |       |
| BCLR Access Time                | †BCLQV            | tABC      | _    | 25      | _    | 30      | _    | 35      | ns    | 2     |
| BSET Access Time                | †BSLQV            | tABS      | _    | 25      | _    | 30      | _    | 35      | ns    | 2     |
| Output Hold from Address Change | tAXQX             | tОН       | 5    | _       | 5    | _       | 5    | _       | ns    |       |
| Select Low to Output Active     | tsLox             | tCSL      | 5    | _       | 5    | _       | 5    | _       | ns    | 3     |
| BSET/BCLR Low to Output Active  | tBSLQX/tBCLQX     | tLZ       | 10   | _       | 10   |         | 10   | -       | ns    | 3     |
| S High to Output High-Z         | tshoz             | tCSZ      | -    | 9       | _    | 10      | -    | 12      | ns    | 3     |
| BSET/BCLR High to Output High-Z | tBSHQZ/tBCHQZ     | tHZ       | _    | 9       |      | 10      |      | 12      | ns    | 3     |
| BSET/BCLR Low to Match Assert   | tBSLMX/tBCLMX     | tCH       | 0    | 15      | 0    | 18      | 0    | 20      | ns    |       |

- 1. R=V<sub>IH</sub>, W=V<sub>IH</sub> continuously during read cycles. One of either BSET or BCLR pins must be asserted low to activate the outputs. The match output becomes asserted when either the BSET or BCLR pin transitions low.
- 2. For brevity in signal names, BC is used to represent BCLR transitions, while BS is used to represent BSET transitions.
- 3. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.



# COMPARE CYCLE (See Note 1)

|                                | Symb              | ol        | мсме | 2351-22 | MCM | 2351-25 | MCM6 | 2351-30 |      |       |
|--------------------------------|-------------------|-----------|------|---------|-----|---------|------|---------|------|-------|
| Characteristic                 | Standard          | Alternate | Min  | Max     | Min | Max     | Min  | Max     | Unit | Notes |
| Compare Cycle Time             | t <sub>AVAV</sub> | tC        | 25   | -       | 30  | _       | 35   | _       | ns   |       |
| Address Valid to Match Valid   | t <sub>AVMV</sub> | †ACA      | _    | 22      | _   | 25      | _    | 30      | ns   |       |
| BCLR High to Match Valid       | †BCHMV            | †BCCA     | -    | 15      | _   | 18      | _    | 20      | ns   | 2     |
| BSET High to Match Valid       | †BSHMV            | †BSCA     | _    | 15      | _   | 18      | _    | 20      | ns   | 2     |
| Data Valid to Match Valid      | tDVMV             | tDCA      |      | 10      | _   | 12      | _    | 15      | ns   |       |
| S Low to Match Valid           | tSLMV             | tCSCA     | _    | 15      | -   | 18      | _    | 20      | ns   |       |
| Match Hold from Address Change | tAXMX             | tACH      | 5    | -       | 5   |         | 5    | _       | ns   |       |
| Match Hold from Data Change    | tDXMX             | tDCH      | 3    | _       | 3   | _       | 3    | _       | ns   |       |
| S High to Match Assert         | tSHMX             | tCH       | 0    | 10      | 0   | 12      | 0    | 15      | ns   |       |
| BCLR High to Output High-Z     | tBCHQZ            | tBCZ      | _    | 9       | -   | 10      | _    | 12      | ns   | 3     |
| BSET High to Output High-Z     | tBSHQZ            | tBSZ      | _    | 9       | _   | 10      | _    | 12      | ns   | 3     |

# NOTES:

- 1.  $\overline{R} = V_{|H}$ ,  $\overline{W} = V_{|H}$  continuously during compare cycles.
  2. For brevity in signal names, BC is used to represent  $\overline{BCLR}$  transitions, while BS is used to represent  $\overline{BSET}$  transitions.
  3. Transition is measured  $\pm 500$  mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

# COMPARE CYCLE



# STANDARD WRITE CYCLE (See Note 1)

|                                       | Symbol                         |                                      | мсме | 2351-22 | мсм6 | 2351-25 | мсм6 | 2351-30 |      |       |
|---------------------------------------|--------------------------------|--------------------------------------|------|---------|------|---------|------|---------|------|-------|
| Characteristic                        | Standard                       | Alternate                            | Min  | Max     | Min  | Max     | Min  | Max     | Unit | Notes |
| Write Cycle Time                      | t <sub>AVAV</sub>              | twc                                  | 25   | _       | 30   | _       | 35   | _       | ns   |       |
| Write Pulse Width                     | twlwh/tslsh<br>twlsh/tslwh     | tWP<br>tWP                           | 18   | - ,     | 20   | 1.      | 25   | 1       | ns   |       |
| Address Setup to Beginning of Write   | tavwl/tavsl                    | †AS                                  | 0    | _       | 0    | _       | 0    | -       | ns   |       |
| Address Valid to End of Write         | tavwh/tavsh                    | tAW                                  | 18   | _       | 20   |         | 25   | _       | ns   |       |
| Data Valid to End of Write            | tDVWH/tDVSH                    | tDW                                  | 10   | _       | 12   | _       | 14   | _       | ns   |       |
| Data Hold from Write End              | twhdx/tshdx                    | <sup>t</sup> DH                      | 0    | _       | 0    | _       | 0    | -       | ns   |       |
| Write Low to Output High-Z            | twloz                          | twz                                  | _    | 9       | _    | 10      | _    | 12      | ns   | 2, 3  |
| Address Hold from Write End           | twhax/tshax                    | twr                                  | 0    | -       | 0    | _       | 0    | -       | ns   |       |
| Write Low to Match Assert             | tWLMX                          | tWCH                                 | 0    | 15      | 0    | 15      | 0    | 18      | ns   | 3     |
| BSET/BCLR Setup to Beginning of Write | tBSHWL/tBSHSL<br>tBCHWL/tBCHSL | tBSS<br>tBCS                         | -1   | _       | -1   | _       | -1   |         | ns   | ,     |
| BSET/BCLR Hold Time from Write Start  | tWLBSX/tSLBSX<br>tWLBCX/tSLBCX | <sup>t</sup> BSH<br><sup>t</sup> BCH | 10   | -       | 10   | _       | 10   | -       | ns   |       |
| Write High to Match Valid             | twhmv                          | tWCA                                 | _    | 22      | _    | 25      | _    | 30      | ns   | 3     |
| Write High to Output Active           | twhax                          | tow                                  | 5    | _       | 5    |         | 5    | _       | ns   | 2, 3  |

## NOTES:

- 1. A standard write occurs during the overlap of W and S low and BSET and BCLR high. The R pin is high continuously during a write cycle.
- 2. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

  3. Both the match output and Q0-Q3 are shown as valid in the W controlled cycle below to convey their timing relative to W. In reality, only one of either match or Q0-Q3 can be valid at one time, as determined by BSET and BCLR inputs.

#### STANDARD WRITE CYCLE (S CONTROLLED) (W CONTROLLED) <sup>t</sup>AVAV TAVAV A (ADDRESS) **tavsh tavw**H **twhax tSLSH tWLSH** S (CHIP SELECT) tavwl. tavsl tSLWH W (WRITE ENABLE) tBSHWL BSET (BIT SET) WLBSX tSLBSX techci <sup>t</sup>BCHWL BCLR (BIT CLEAR) **twlbcx** tSLBCXtwHDX -<sup>t</sup>BCHSL DATA VALID DATA VALID D (DATA IN) twLQZ-- tDVWH -twHQX tdvsh-> Q (DATA OUT) HIGH-Z HIGH-Z tWLMX**tWHMV** MATCH MATCH VALID (ASSERTED)

MOTOROLA MEMORY DATA

BSET/BCLR WRITE CYCLE (See Note 1)

| Characteristic                        | Symbol                         |                                      | мсм6 | 2351-22 | мсме | 2351-25 | мсм6 | 2351-30 | Unit | N-4   |
|---------------------------------------|--------------------------------|--------------------------------------|------|---------|------|---------|------|---------|------|-------|
| Characteristic                        | Standard                       | Alternate                            | Min  | Max     | Min  | Max     | Min  | Max     | Unit | Notes |
| Write Cycle Time                      | t <sub>AVAV</sub>              | twc                                  | 25   | -       | 30   | -       | 35   | -       | ns   |       |
| Write Pulse Width                     | twlwh/tslsh<br>twlsh/tslwh     | t <sub>WP</sub>                      | 18   | -       | 20   | -       | 25   | -       | ns   |       |
| Address Setup to Beginning of Write   | tavwl/tavsl                    | tAS                                  | 0    | _       | 0    | -       | 0    | 1       | ns   |       |
| Address Valid to End of Write         | tavwh/tavsh                    | tAW                                  | 18   | -       | 20   | -       | 25   | 1       | ns   |       |
| Data Setup to Beginning of Write      | tDVWL/tDVSL                    | tDS                                  | -1   | _       | -1   | _       | -1   | 1       | ns   | 2     |
| Data Hold from Write End              | twhdx/tshdx                    | tDH                                  | 0    | _       | 0    | _       | 0    | _       | ns   |       |
| Address Hold from Write End           | twhax/tshax                    | tWR                                  | 0    | _       | 0    | _       | 0    | _       | ns   |       |
| W Low to Match Assert                 | tWLMX                          | tWCH                                 | 0    | 15      | 0    | 15      | 0    | 18      | ns   |       |
| BSET/BCLR Setup to Beginning of Write | tBSLWL/tBSLSL<br>tBCLWL/tBCLSL | tBSS<br>tBCS                         | -1   | -       | - 1  | _       | -1   | -       | ns   | 2     |
| BSET/BCLR Hold Time from Write Start  | tWLBSX/tSLBSX<br>tWLBCX/tSLBCX | <sup>t</sup> BSH<br><sup>t</sup> BCH | 10   | _       | 10   | -       | 10   | _       | ns   |       |
| Write High to Match Valid             | twhmv                          | †WCA                                 | _    | 22      | _    | 25      | -    | 30      | ns   |       |

- 1. A BSET/BCLR write occurs during the overlap of W and S low and BSET or BCLR low. The R pin is high continuously during a write cycle. BSET and BCLR write cycles can be W controlled or S controlled. Only two of four possible cycles are shown here for brevity.
- 2. Data output buffer must be in high-Z prior to start of either BSET or BCLR write cycles. Note that for W controlled cycles, the user must avoid excessive setup time of BSET/BCLR to avoid bus contention. Data must be set up for tpvwl/tpvsl time to ensure the data integrity of non-modified bits during BSET/BCLR write cycles. In the event that invalid data is presented for non-modified bits during the BSET/BCLR write, note that it is not possible to recover the original data state by simply presenting valid data before the end of write.



CLEAR CYCLE (See Note 1)

| 01                                            |                             | Symb                                                                                                    | ol                              | MCM62351-22 |     | MCM62351-25 |     | MCM62351-30 |     | 111  |       |
|-----------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------|-------------|-----|-------------|-----|-------------|-----|------|-------|
| Characteristic                                |                             | Standard Alternate                                                                                      | Alternate                       | Min         | Max | Min         | Max | Min         | Max | Unit | Notes |
| R Low to Inputs Recognized (Clear Cycle Time) | A<br>S<br>BSET<br>BCLR<br>D | <sup>†</sup> RLAV<br><sup>†</sup> RLSV<br><sup>†</sup> RLBSV<br><sup>†</sup> RLBCV<br><sup>†</sup> RLDV | tCR<br>tCR<br>tCR<br>tCR<br>tCR | -           | 70  | _           | 70  | -           | 70  | ns   |       |
| R Pulse Width                                 |                             | <sup>t</sup> RLRH                                                                                       | tCLP                            | 25          | _   | 30          | _   | 35          | _   | ns   | ,     |
| Read Setup to R Low                           |                             | twhrl.                                                                                                  | tRS                             | 5           | _   | 5           | -   | 5           | _   | ns   | 2     |
| Write Hold from R High                        |                             | <sup>t</sup> RHWL                                                                                       | tWH                             | 0           | _   | 0           | _   | 0           | _   | ns   | 2     |
| R Low to Inputs Don't Care                    | A<br>S<br>BSET<br>BCLR<br>D | TRLAX TRLSX TRLBSX TRLBCX TRLDX                                                                         | tcx<br>tcx<br>tcx<br>tcx<br>tcx | 0           | _   | 0           | _   | 0           | _   | ns   | 3     |
| R Low to Match Assert                         |                             | <sup>t</sup> RLMX                                                                                       | <sup>†</sup> MH                 | 0           | 15  | 0           | 18  | . 0         | 20  | ns   |       |
| R Low to Output High-Z                        | ,                           | tRLOZ                                                                                                   | tcz                             | _           | 15  | _           | 18  | _           | 20  | ns   | 4     |

- 1. The address, BSET, and BCLR inputs are don't cares during a clear cycle.
- 2. The clear cycle is initiated at the falling edge of R. The twhrL and trhwL parameters must be satisfied to prevent an undesired configuration cycle.
- cycle.

  3. "Inputs" for this parameter refers to all inputs except W.
- 4. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.



# CONFIGURATION CYCLE (See Notes 1 and 2)

| Ot a second and a                            |             | Symbol                                                      |                   | MCM62351-22 |     | MCM62351-25 |     | MCM62351-30 |     | 1114 |       |
|----------------------------------------------|-------------|-------------------------------------------------------------|-------------------|-------------|-----|-------------|-----|-------------|-----|------|-------|
| Characteristic                               |             | Standard                                                    | Alternate         | Min         | Max | Min         | Max | Min         | Max | Unit | Notes |
| Configuration Control Pulse Width            | S<br>R      | <sup>t</sup> SLSH<br><sup>t</sup> RLRH                      | tSP<br>tSP        | 20          | -   | 25          | 1   | 30          |     | ns   | 3     |
| Data Setup to End of Configuration Cycle     | S<br>R<br>W | <sup>t</sup> DVSH<br><sup>t</sup> DVRH<br><sup>t</sup> DVWH | tDS<br>tDS<br>tDS | 10          | -   | 12          | -   | 14          | -   | ns   | ľ     |
| Data Hold from End of Configuration<br>Cycle | S<br>R<br>W | <sup>t</sup> SHDX<br><sup>t</sup> RHDX<br><sup>t</sup> WHDX | tDH<br>tDH<br>tDH | 0           | -   | 0           | 1   | 0           | -   | ns   |       |
| R High Pulse Width                           |             | <sup>t</sup> RHRL                                           | tCP               | 5           |     | 5           | 1   | 5           | _   | ns   |       |
| Write Setup to R Low                         |             | tWLRL                                                       | tws               | 5           |     | 5           | _   | 5           | _   | ns   |       |
| S Setup to End of Configuration              |             | <sup>t</sup> SLWH<br><sup>t</sup> SLRH                      | tsws<br>tscs      | 20          | _   | 25          | -   | 30          | -   | ns   | 4     |
| R Setup to End of Configuration              |             | <sup>t</sup> RLWH                                           | tSR               | 20          | _   | 25          | 1   | 30          | _   | ns   |       |
| R Setup to S Low                             |             | <sup>t</sup> RLSL                                           | tcss              | 5           | _   | 5           | -   | 5           | _   | ns   | 3     |
| Setup to Beginning of Write                  |             | <sup>t</sup> SHWL                                           | twss              | 0           | _   | 0           | -   | 0           | _   | ns   |       |
| S High to Output High-Z                      |             | <sup>t</sup> SHQZ                                           | tHZ               | _           | 9   | _           | 10  | _           | 12  | ns   | 5     |
| W Low to Output High-Z                       |             | tWLQZ                                                       | tHZ               | _           | 9   | _           | 10  | _           | 12  | ns   | 5     |

#### NOTES:

- A configuration cycle is performed during the overlap of W low, R low, and S low. Address, DQ1, DQ2, DQ3, BSET, and BCLR inputs are don't cares during configuration cycles.
- 2. To ensure proper configuration of the device during power up, chip select must be equal to or greater than VIH.
- 3. A valid configuration can be performed with  $\overline{S}$  asserted prior to  $\overline{R}$  and  $\overline{W}$  low transitions. Be aware, however, that array data may be altered under this condition.
- 4. Note that terminating the cycle with  $\overline{R}$  while leaving  $\overline{W}$  and  $\overline{S}$  asserted may cause array data to be altered.
- 5. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

#### CONFIGURATION CYCLE



# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers-MCM62351P22

MCM62351J22 MCM62351J22R2

MCM62351P25 MCM62351J25 MCM62351J25R2 MCM62351P30 MCM62351J30 MCM62351J30R2

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# Product Preview

# 4K × 4 Bit Cache Address Tag Comparator

# with System Status Bit Functions

The MCM62351 is a 16,384 bit cache address tag comparator organized as 4096 tags of 4 bits, fabricated using Motorola's high-performance silicon-gate CMOS technology. The device integrates a 4K × 4 SRAM core, an on-board comparator, and special pin functions for tag valid and system status bit applications. These functions allow easy interface to the MC68020 and MC68030 microprocessors, or any other environment where efficient implementation of external cache memory is required.

The device has a reset  $(\overline{R})$  pin for flash clear of the RAM, which is useful for system initialization. Individual bits within a tag can be set or cleared via the  $\overline{BSET}$  and  $\overline{BCLR}$  control input pins for valid bit updates.

The MCM62351 has two configurable comparator modes. The comparator can be configured as standard XNOR (exclusive NOR) for address tag comparison, or AOI (AND-OR-Invert) for determining whether specific bits in the 4-bit word are set (for system status applications). The configuration of the comparator is accomplished by performing a write cycle with the  $\overline{\rm R}$  pin held low. The match output is open drain, allowing efficient combination of multiple match outputs using a wired-OR connection.

- Single 5 V ± 10% Power Supply
- Fast Address to Match Time;
- 20 ns max
- Fast Data to Match Time;
- 10 ns max
- Fast Read of Tag RAM Contents;
  Flash Clear of the Tag RAM;
- 20 ns max 70 ns max
- Open Drain Match Output
- Open Drain Match Output
- Bit Manipulation of Tags via BSET and BCLR Writes
- Configurable Comparator Modes: XNOR Mode for Address Tag Comparison AOI Mode for System Valid Bit Comparison



# MCM62351-20





| PIN NAMES                    |
|------------------------------|
| A0-A11 Address Inputs        |
| W Write Enable               |
| S Chip Select                |
| BCLR Bit Clear Control Input |
| BSET Bit Set Control Input   |
| R Reset (Flash Clear) Input  |
| MATCH Match (Hit) Output     |
| DQ0-DQ3 Data Input/Output    |
| VCC +5 V Power Supply        |
| VSS Ground                   |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

# **SIGNAL DESCRIPTIONS**

#### A0-A11-ADDRESS INPUTS

The address lines are used for indexing into the tag RAM portion of the chip.

#### DQ0-DQ3-DATA INPUT/OUTPUT

The data lines are used as input for compare, write, and configuration cycles, and as output for read cycles.

#### BSET-BIT SET CONTROL INPUT

This control signal is used for ORing data into the tag RAM during  $\overline{BSET}$  write cycles. Independent bits within the tag can be set using the appropriate mask, as indicated in the bit set truth table. The  $\overline{BSET}$  input can also be used to initiate a read cycle.

### **BCLR**-BIT CLEAR CONTROL INPUT

This control signal is used for ANDing the complement of data into the tag RAM during BCLR write cycles. Independent bits within the tag can be cleared using the appropriate mask,

as indicated in the bit clear truth table. The  $\overline{BCLR}$  input can also be used to initiate a read cycle (note that at least one of the  $\overline{BSET/BCLR}$  signals must be asserted to trigger a read cycle).

## R-RESET (FLASH CLEAR) INPUT

The reset control signal is used to initiate a clear cycle or a configuration cycle.

## **S-CHIP SELECT**

This control signal is used to chip select the device.

# W-WRITE ENABLE

The write enable signal is used to initiate write cycles.

#### MATCH-MATCH (HIT) OUTPUT

This output signal is used to indicate a match of DQ0-DQ3 inputs with the contents of the tag RAM addressed by A0—A11.

## **FUNCTIONAL TRUTH TABLE**

| S | W | BCLR | BSET | R | DQ0-DQ3        | Match  | Cycle         |
|---|---|------|------|---|----------------|--------|---------------|
| L | Н | Н    | Н    | Н | Compare Din    | Valid  | Compare       |
| L | н | L    | х    | н | Read Dout      | Assert | Read          |
| L | н | Х    | L    | н | Read Dout      | Assert | Read          |
| L | L | н    | н    | н | Write Din      | Assert | Write         |
| L | L | L    | н    | н | Bit Clear Mask | Assert | BCLR Write    |
| L | L | Н    | L    | н | Bit Set Mask   | Assert | BSET Write    |
| X | н | Х    | х    | L | High-Z         | Assert | Clear (Reset) |
| L | L | х    | X    | L | Config Din*    | Assert | Configuration |
| H | Х | Х    | х    | н | High-Z         | Assert | Deselect      |

<sup>\*</sup>DQ1, DQ2, and DQ3 are don't cares during a configuration cycle.

#### **COMPARATOR TRUTH TABLE**

| Туре  | DQ0       | DQ1 | DQ2 | DO3 | RAMQ0 | RAMQ1 | RAMQ2 | RAMQ3 | Match |
|-------|-----------|-----|-----|-----|-------|-------|-------|-------|-------|
| XNOR  | Q0        | Q1  | 02  | 03  | Ω0    | Q1    | 02    | 0.3   | 1     |
| XNOR  | <u>00</u> | Q1  | 02  | 0.3 | Q0    | Q1    | 02    | 03    | 0     |
| - AOI | Q0        | Q1  | 02  | 03  | Ω0    | Q1    | 02    | 03    | 1     |
| AOI   | L         | Q1  | 02  | 03  | X     | Q1    | 02    | 03    | .1    |
| AOI   | Н         | Q1  | 02  | 03  | L .   | Q1    | 02    | 03    | 0     |

L = Low H = High 0 = False 1 = True X = Don't Care

# BIT CLEAR TRUTH TABLE (See Note)

| Data<br>In | Initial<br>Stored Data | Final<br>Stored Data |             |
|------------|------------------------|----------------------|-------------|
| 0          | 0                      | 0                    | Bit         |
| 0          | 1                      | 1                    | Unchanged   |
| 1          | 0                      | 0                    | Bit Cleared |
| 1          | 1                      | 0                    | to "Zero"   |

NOTE: These tables reflect the behavior of single bit positions.

The four bits in the tag can all be set or cleared in tandem,
or bits within the tag can be independently set or cleared
with the appropriate mask.

# **CONFIGURATION TABLE**

| DQ0 | Comparator<br>Type |
|-----|--------------------|
| L   | XNOR               |
| н   | AOI                |

#### BIT SET TRUTH TABLE (See Note)

| Data | Initial     | Final       |                  |
|------|-------------|-------------|------------------|
| In   | Stored Data | Stored Data |                  |
| 0    | 0<br>1      | 0 1         | Bit<br>Unchanged |
| 1    | 0           | 1           | Bit Set          |
|      | 1           | 1           | to "One"         |

# **AOI COMPARATOR LOGIC DIAGRAM**



# ABSOLUTE MAXIMUM RATINGS (Voltages referenced to VSS = 0 V)

| Ra                                            | iting                                   | Symbol           | Value                        | Unit |  |
|-----------------------------------------------|-----------------------------------------|------------------|------------------------------|------|--|
| Power Supply Voltage                          |                                         | Vcc              | -0.5 to +7.0                 | ٧    |  |
| Voltage Relative to<br>Except V <sub>CC</sub> | ge Relative to VSS for Any Pin<br>t VCC |                  | -0.5 to V <sub>CC</sub> +0.5 | ٧    |  |
| Output Current                                | Match Output<br>I/O Pins, Per I/O       | lout             | 40<br>20                     | mA   |  |
| Power Dissipation                             | (T <sub>A</sub> = 25°C)                 | PD               | 1.0                          | W    |  |
| Operating Tempera                             | ture                                    | TA               | 0 to +70                     | °C   |  |
| Storage Temperatu                             | re                                      | T <sub>stg</sub> | -55 to +125                  | °C   |  |
| Temperature Under                             | r Bias                                  | Thise            | -10 to +85                   | °C   |  |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPER-ATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high impedance circuit.

The power supply (V<sub>CC</sub>) should be stable for at least 100 µs before operating the device. During this interval, the part will internally configure itself for XNOR compares. In addition, the memory array of RAM bits will be cleared.

# DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

# RECOMMENDED OPERATING CONDITIONS (Referenced to VSS=0 V)

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | ٧    |
| Input High Voltage                       | VIH    | 2.2   | _   | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | ٧    |

 $V_{IL}$  min = -0.5 V dc;  $V_{IL}$  min = -3.0 V ac (pulse width  $\leq$ 20 ns)

# **DC CHARACTERISTICS**

| Characteristic                                                                             | Symbol  | Min | Max  | Unit |
|--------------------------------------------------------------------------------------------|---------|-----|------|------|
| Input Leakage Current (All Inputs V <sub>in</sub> ≈0 to V <sub>CC</sub> )                  | likg(i) | -   | ±1.0 | μА   |
| Output Leakage Current (\$\overline{S} = V_{IH}, V_{out} = 0 to V_{CC})                    | lkg(O)  |     | ±1.0 | μΑ   |
| Match Output Leakage Current (Match Asserted)                                              | likg(M) | _   | ±2.0 | μΑ   |
| AC Supply Current (\$\overline{S} = V_{ L},   _{Out} = 0 mA,   _{t_{AVAV}} = t_{AVQV} max) | ICCA    | _   | 140* | mA   |
| Output Low Voltage (I/O Pins: IOL = 8.0 mA, Match Output: IOL = 23.0 mA)                   | VOL     | _   | 0.4  | V    |
| Output High Voltage (I/O Pins: I <sub>OH</sub> = 4.0 mA)                                   | Voн     | 2.4 | -    | V    |

<sup>\*</sup>ICC active current for the clear cycle exceeds this specification. However, this is a transient phenomenon and will not affect the power dissipation of the device. Good decoupling of the local power supply should always be used.

# CAPACITANCE (f=1.0 MHz, dV=3.0 V, TA=25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic           | Symbol             | Тур | Max | Unit |
|--------------------------|--------------------|-----|-----|------|
| Input Capacitance        | C <sub>in</sub>    | 4   | 5   | pF   |
| I/O Capacitance          | C <sub>out</sub>   | 5   | 7   | pF   |
| Match Output Capacitance | C <sub>match</sub> | 6   | 7   | pF   |

#### AC TEST LOADS



#### AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load (I/O Pins) See Figure 1a            |
| Input Rise/Fall Time                           | Output Load (Match Output) See Figure 1c        |

#### READ CYCLE (See Note 1)

| Observatorists                  | Symbol             |                 | мсм | 2351-20 |      | Notes |  |
|---------------------------------|--------------------|-----------------|-----|---------|------|-------|--|
| Characteristic                  | Standard           | Alternate       | Min | Max     | Unit |       |  |
| Read Cycle Time                 | t <sub>AVAV</sub>  | tRC             | 20  | _       | ns   |       |  |
| Address Access Time             | tAVQV              | tAA             | -   | 20      | ns   |       |  |
| Select Access Time              | tSLQV              | tACS            | _   | 11      | ns   |       |  |
| BCLR Access Time                | t <sub>BCLQV</sub> | tABC            | _   | 20      | ns   | . 2   |  |
| BSET Access Time                | t <sub>BSLQV</sub> | tABS            |     | 20      | ns   | 2     |  |
| Output Hold from Address Change | tAXQX              | tон             | 5   | _       | ns   |       |  |
| Select Low to Output Active     | tslax              | tCSL            | 5   | _       | ns   | 3     |  |
| BSET/BCLR Low to Output Active  | tBSLQX/tBCLQX      | tLZ             | 7   | - :     | ns   | 3     |  |
| S High to Output High-Z         | tshoz              | tcsz            | -   | 8       | ns   | 3     |  |
| BSET/BCLR High to Output High-Z | tBSHQZ/tBCHQZ      | tHZ             | _   | 8       | ns   | 3     |  |
| BSET/BCLR Low to Match Assert   | tBSLMX/tBCLMX      | <sup>t</sup> CH | 0   | 15      | ns   |       |  |

- 1.  $R = V_{IH}$ ,  $\overline{W} = V_{IH}$  continuously during read cycles. One of either  $\overline{BSET}$  or  $\overline{BCLR}$  pins must be asserted low to activate the outputs. The match output becomes asserted when either the  $\overline{BSET}$  or  $\overline{BCLR}$  pin transitions low.
- 2. For brevity in signal names, BC is used to represent BCLR transitions, while BS is used to represent BSET transitions.
- 3. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.



# **COMPARE CYCLE** (See Note 1)

|                                | Symb              | ol               | мсме | 62351-20 |      | Notes |
|--------------------------------|-------------------|------------------|------|----------|------|-------|
| Characteristic                 | Standard          | Alternate        | Min  | Max      | Unit |       |
| Compare Cycle Time             | <sup>t</sup> AVAV | tC               | 20   | _        | ns   |       |
| Address Valid to Match Valid   | tAVMV             | †ACA             | _    | 20       | ns   |       |
| BCLR High to Match Valid       | tBCHMV_           | †BCCA            | _    | 15       | ns   | 2     |
| BSET High to Match Valid       | †BSHMV            | tBSCA            | _    | 15       | ns   | 2     |
| Data Valid to Match Valid      | t <sub>DVMV</sub> | tDCA             | _    | 10       | ns   |       |
| S Low to Match Valid           | tSLMV             | tCSCA            | _    | 12       | ns   |       |
| Match Hold from Address Change | tAXMX             | tACH             | 5    |          | ns   |       |
| Match Hold from Data Change    | tDXMX             | <sup>t</sup> DCH | 3    | _        | ns   |       |
| S High to Match Assert         | tSHMX             | tCH              | 0    | 10       | ns   |       |
| BCLR High to Output High-Z     | tBCHQZ            | tBCZ             | _    | 8        | ns   | 3     |
| BSET High to Output High-Z     | tBSHQZ            | tBSZ             | _    | 8        | ns   | 3     |

# NOTES:

- 1. R = V<sub>IH</sub>, W = V<sub>IH</sub> continuously during compare cycles.
  2. For brevity in signal names, BC is used to represent BCLR transitions, while BS is used to represent BSET transitions.
- 3. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

# **COMPARE CYCLE**



# STANDARD WRITE CYCLE (See Note 1)

|                                       | Symbol                         |                                      | мсме               | 2351-20 | 11   |       |  |
|---------------------------------------|--------------------------------|--------------------------------------|--------------------|---------|------|-------|--|
| Characteristic                        | Standard                       | Alternate                            | Min                | Max     | Unit | Notes |  |
| Write Cycle Time                      | †AVAV                          | twc                                  | 20                 | _       | ns   |       |  |
| Write Pulse Width                     | twlwh/tslsh<br>twlsh/tslwh     | t <sub>WP</sub>                      | 14                 | _       | ns   |       |  |
| Address Setup to Beginning of Write   | tavwl/tavsl                    | tAS                                  | 0                  | _       | ns   |       |  |
| Address Valid to End of Write         | tavwh/tavsh                    | tAW                                  | 16                 | _       | ns   |       |  |
| Data Valid to End of Write            | tDVWH/tDVSH                    | tDW                                  | t <sub>DW</sub> 10 |         | ns   |       |  |
| Data Hold from Write End              | twhdx/tshdx                    | tDH                                  | 0                  | _       | ns   |       |  |
| Write Low to Output High-Z            | twLoz                          | twz                                  | _                  | 8       | ns   | 2, 3  |  |
| Address Hold from Write End           | twhax/tshax                    | twr                                  | 0                  | -       | ns   |       |  |
| Write Low to Match Assert             | twlmx                          | tWCH                                 | 0                  | 15      | ns   | 3     |  |
| BSET/BCLR Setup to Beginning of Write | tBSHWL/tBSHSL<br>tBCHWL/tBCHSL | tBSS<br>tBCS                         | -1                 | _       | ns   |       |  |
| BSET/BCLR Hold Time from Write Start  | twlbsx/tslbsx<br>twlbcx/tslbcx | <sup>t</sup> BSH<br><sup>t</sup> BCH | 10                 | _       | ns   |       |  |
| Write High to Match Valid             | twhmv                          | tWCA                                 | _                  | 20      | ns   | 3     |  |
| Write High to Output Active           | twhax                          | tow                                  | 3                  |         | ns   | 2, 3  |  |

#### NOTES:

- 1. A standard write occurs during the overlap of W and S low and BSET and BCLR high. The R pin is high continuously during a write cycle.
- 2. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.
- 3. Both the match output and Q0-Q3 are shown as valid in the \( \overline{W}\) controlled cycle below to convey their timing relative to \( \overline{W}\). In reality, only one of either match or Q0-Q3 can be valid at one time, as determined by \( \overline{BSET}\) and \( \overline{BCLR}\) inputs.

#### STANDARD WRITE CYCLE (W CONTROLLED) (S CONTROLLED) <sup>t</sup>AVAV <sup>t</sup>AVAV A (ADDRESS) tavwh twhax tAVSH <sup>t</sup>SHAX **tWLSH** S (CHIP SELECT) TAVSL TAVWL **tWLWH** tSLWH W (WRITE ENABLE) -tBSHWL BSET (BIT SET) <sup>t</sup>WLBSX <sup>t</sup>BCHWL TBSHSL . BCLR (BIT CLEAR) **tWLBCX** twHDX <sup>t</sup>BCHSL DATA VALID DATA VALID D (DATA IN) tWLQZtovwh-- twhax -tdvsh--Q (DATA OUT) HIGH-Z tWLMXtwhmv -MATCH MATCH VALID (ASSERTED)

BSET/BCLR WRITE CYCLE (See Note 1)

| Observation                           | Symbol                         |                                      | мсме | 2351-20 | 1124 | Notes |  |
|---------------------------------------|--------------------------------|--------------------------------------|------|---------|------|-------|--|
| Characteristic                        | Standard                       | Alternate                            | Min  | Max     | Unit | Notes |  |
| Write Cycle Time                      | tAVAV                          | twc                                  | 20   | _       | ns   |       |  |
| Write Pulse Width                     | twlwh/tslsh<br>twlsh/tslwh     | tWP<br>tWP                           | 14   | -       | ns   |       |  |
| Address Setup to Beginning of Write   | tAVWL/tAVSL                    | tAS                                  | 0    | -       | ns   |       |  |
| Address Valid to End of Write         | tavwh/tavsh                    | tAW                                  | 14   | _       | ns   |       |  |
| Data Setup to Beginning of Write      | tDVWL/tDVSL                    | tDS                                  | 0    | -       | ns   | 2     |  |
| Data Hold from Write End              | twhdx/tshdx                    | tDH                                  | 0    | _       | ns   |       |  |
| Address Hold from Write End           | twhax/tshax                    | twr                                  | 0    | _       | ns   |       |  |
| W Low to Match Assert                 | twlmx                          | †WCH                                 | 0    | 15      | ns   |       |  |
| BSET/BCLR Setup to Beginning of Write | tBSLWL/tBSLSL<br>tBCLWL/tBCLSL | tBSS<br>tBCS                         | -1   | -       | ns   | 2     |  |
| BSET/BCLR Hold Time from Write Start  | tWLBSX/tSLBSX<br>tWLBCX/tSLBCX | <sup>t</sup> BSH<br><sup>t</sup> BCH | 10   |         | ns   |       |  |
| Write High to Match Valid             | tWHMV                          | †WCA                                 | _    | 20      | ns   |       |  |

- 1. A BSET/BCLR write occurs during the overlap of W and S low and BSET or BCLR low. The R pin is high continuously during a write cycle. BSET and BCLR write cycles can be W controlled or S controlled. Only two of four possible cycles are shown here for brevity.
- 2. Data output buffer must be in high-Z prior to start of either BSET or BCLR write cycles. Note that for W controlled cycles, the user must avoid excessive setup time of BSET/BCLR to avoid bus contention. Data must be set up for tpvw\_/tpvs\_t time to ensure the data integrity of non-modified bits during BSET/BCLR write cycles. In the event that invalid data is presented for non-modified bits during the BSET/BCLR write, note that it is not possible to recover the original data state by simply presenting valid data before the end of write.



CLEAR CYCLE (See Note 1)

| Characteristic                                |                             | Symb                                                                                                    | ol                              | мсм | 62351-20 | l    |       |
|-----------------------------------------------|-----------------------------|---------------------------------------------------------------------------------------------------------|---------------------------------|-----|----------|------|-------|
|                                               |                             | Standard Alternate                                                                                      |                                 | Min | Max      | Unit | Notes |
| R Low to Inputs Recognized (Clear Cycle Time) | A<br>S<br>BSET<br>BCLR<br>D | trlav<br>trlsv<br>trlbsv<br>trlbcv<br>trldv                                                             | tCR<br>tCR<br>tCR<br>tCR<br>tCR | _   | 70       | ns   |       |
| R Pulse Width                                 |                             | <sup>†</sup> RLRH                                                                                       | tCLP                            | 20  | _        | ns   |       |
| Read Setup to R Low                           |                             | tWHRL                                                                                                   | tRS                             | 5   | _        | ns   | 2     |
| Write Hold from R High                        |                             | <sup>t</sup> RHWL                                                                                       | twH                             | 0   | _        | ns   | 2     |
| R Low to Inputs Don't Care                    | A<br>S<br>BSET<br>BCLR<br>D | <sup>†</sup> RLAX<br><sup>†</sup> RLSX<br><sup>†</sup> RLBSX<br><sup>†</sup> RLBCX<br><sup>†</sup> RLDX | tcx<br>tcx<br>tcx<br>tcx<br>tcx | 0   | _        | ns   | 3     |
| R Low to Match Assert                         |                             | tRLMX                                                                                                   | tMH                             | 0   | 15       | ns   |       |
| R Low to Output High-Z                        | 1                           | †RLQZ                                                                                                   | tcz                             | _   | 15       | ns   | 4     |

- The address, BSET, and BCLR inputs are don't cares during a clear cycle.
- 2. The clear cycle is initiated at the falling edge of  $\overline{R}$ . The t<sub>WHRL</sub> and t<sub>RHWL</sub> parameters must be satisfied to prevent an undesired configuration cycle.
- 3. "Inputs" for this parameter refers to all inputs except  $\overline{\boldsymbol{W}}.$
- 4. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.



#### CONFIGURATION CYCLE (See Notes 1 and 2)

| Observation lasts                           |                                        | Symb                                                        | MCM                                                   | 62351-20 |      |       |   |
|---------------------------------------------|----------------------------------------|-------------------------------------------------------------|-------------------------------------------------------|----------|------|-------|---|
| Characteristic                              | Standard                               | Alternate                                                   | Min                                                   | Max      | Unit | Notes |   |
| Configuration Control Pulse Width           | S<br>R                                 | <sup>t</sup> SLSH<br><sup>t</sup> RLRH                      | tsp<br>tsp                                            | 20       | _    | ns    | 3 |
| Data Setup to End of Configuration<br>Cycle | \overline{S} \overline{R} \overline{W} | <sup>t</sup> DVSH<br><sup>t</sup> DVRH<br><sup>t</sup> DVWH | t <sub>DS</sub><br>t <sub>DS</sub>                    | 10       | -    | ns    |   |
| Data Hold from End of Configuration Cycle   | S<br>≅<br>₩                            | tSHDX<br>tRHDX<br>tWHDX                                     | <sup>t</sup> DH<br><sup>t</sup> DH<br><sup>t</sup> DH | 0        | -    | ns    |   |
| R High Pulse Width                          |                                        | t <sub>RHRL</sub>                                           | <sup>t</sup> CP                                       | 5        | -    | ns    |   |
| Write Setup to R Low                        |                                        | tWLRL                                                       | tws                                                   | 5        | I    | ns    |   |
| S Setup to End of Configuration             |                                        | <sup>t</sup> SLWH<br><sup>t</sup> SLRH                      | tsws<br>tscs                                          | 20       | -    | ns    | 4 |
| R Setup to End of Configuration             |                                        | <sup>t</sup> RLWH                                           | tSR                                                   | 20       | _    | ns    |   |
| R Setup to S Low                            |                                        | †RLSL                                                       | tcss                                                  | 5        | _    | ns    | 3 |
| S Setup to Beginning of Write               |                                        | tSHWL                                                       | twss                                                  | 0        | _    | ns    |   |
| S High to Output High-Z                     |                                        | tSHQZ                                                       | tHZ                                                   | _        | 9    | ns    | 5 |
| W Low to Output High-Z                      |                                        | <sup>t</sup> WLQZ                                           | tHZ                                                   | _        | 9    | ns    | 5 |

#### NOTES:

- 1. A configuration cycle is performed during the overlap of W low, R low, and S low. Address, DQ1, DQ2, DQ3, BSET, and BCLR inputs are don't cares during configuration cycles.
- To ensure proper configuration of the device during power up, chip select must be equal to or greater than V<sub>IH</sub>.
   A valid configuration can be performed with \$\overline{S}\$ asserted prior to \$\overline{R}\$ and \$\overline{W}\$ low transitions. Be aware, however, that array data may be altered under this condition.
- 4. Note that terminating the cycle with  $\overline{R}$  while leaving  $\overline{W}$  and  $\overline{S}$  asserted may cause array data to be altered.
- 5. Transition is measured ±500 mV from steady state voltage with load of Figure 1b. This parameter is sampled and not 100% tested.

# **CONFIGURATION CYCLE**



# ORDERING INFORMATION (Order by Full Part Number)



Full Part Numbers—MCM62351P20 MCM62351J20 MCM62351J20R2

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# **Product Preview**

# 4K×10 Bit Synchronous Static RAM with Output Registers

The MCM62963 is a 40,960 bit synchronous static random access memory organized as 4096 words of 10 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates input registers, high speed SRAM, and high-drive capability output registers onto a single monolithic circuit. This allows reduced parts count implementation of cache data RAM, writeable control store applications, and other applications that utilize long words.

Synchronous design allows precise cycle control with the use of an external clock (K), while CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

The address (A0-A11), data (D0-D9), write  $(\overline{W})$ , and chip enable  $(\overline{E})$  inputs are all clock (K) controlled, positive-edge-triggered, noninverting registers.

The chip enable  $(\overline{E})$  input is a synchronous input clock that places the device in a low power mode when high at the rising edge of the clock (K).

The MCM62963 provides output register operation. At the rising edge of clock (K), the RAM data from the previous clock (K) high cycle is presented.

Write operations are internally self-timed and initiated by the rising edge of the clock (K) input. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals.

- Single 5 V ± 10% Power Supply
- Fast Cycle Times: 20/25/30 ns Max
- Fast Clock (K) Access Times: 10/10/13 ns Max
- Address, Data Input, E, and W Registers On-Chip
- Output Registers for Fully Pipelined Applications
- High Output Drive Capability
- Internally Self-Timed Write Pulse Generation
- Separate Data Input and Data Output Pins

# MCM62963



#### PIN ASSIGNMENT





| PIN NAMES |   |  |  |  |  |   |   |     |   |     |                     |
|-----------|---|--|--|--|--|---|---|-----|---|-----|---------------------|
| A0-A11    |   |  |  |  |  |   |   |     |   | Α   | ddress Inputs       |
| ₩         |   |  |  |  |  |   |   |     |   |     | Write Enable        |
| Ē         |   |  |  |  |  |   |   |     |   |     | . Chip Enable       |
| D0-D9     |   |  |  |  |  |   |   |     |   |     | . Data Inputs       |
| Q0-Q9     |   |  |  |  |  |   |   |     |   |     | <b>Data Outputs</b> |
| Κ         |   |  |  |  |  |   |   |     |   |     | . Clock Input       |
| Vcc .     |   |  |  |  |  |   | + | - 5 | ١ | /   | Power Supply        |
| Vss .     |   |  |  |  |  |   |   |     |   |     | Ground              |
| Vssa      |   |  |  |  |  | 0 | u | tp  | u | t E | Buffer Ground       |
| NC        |   |  |  |  |  |   |   |     |   | N   | lo Connection       |
|           | _ |  |  |  |  |   |   |     | _ |     |                     |

For proper operation of the device VSS and both VSSQ leads must be connected to ground.

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### **TRUTH TABLE**

| Ē | W     | Operation    | G0-G9            | Current |
|---|-------|--------------|------------------|---------|
| L | L     | Write        | High Z           | Icc     |
| L | . · H | Read         | D <sub>out</sub> | lcc     |
| Н | · X   | Not Selected | High Z           | ISB     |

NOTE: The values of  $\overline{E}$  and  $\overline{W}$  are valid inputs for the setup and hold times relative to the K rising edge.

ABSOLUTE MAXIMUM RATINGS (Voltages referenced to V<sub>SS</sub> = V<sub>SSQ</sub> = 0 V)

| Rating                                                 | Symbol                             | Value                        | Unit |
|--------------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                                   | Vcc                                | -0.5 to +7.0                 | >    |
| Voltage Relative to VSS/VSSQ for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |
| Output Current (per I/O)                               | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)              | PD                                 | 1.5                          | w    |
| Temperature Under Bias                                 | T <sub>bias</sub>                  | -10 to +85                   | °C ' |
| Operating Temperature                                  | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                                    | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

This device contains circuitry that will ensure the output devices are in High Z at power up. Care should be taken by the user to ensure that all clocks are at V<sub>IL</sub> or V<sub>IH</sub> during power up to prevent spurious read cycles from occurring.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS (Voltages referenced to V<sub>SS</sub> = V<sub>SSQ</sub> = 0 V)

| Parameter                                | Symbol          | Min   | Тур | Max                  | Unit |
|------------------------------------------|-----------------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5   | 5.0 | 5.5                  | ٧    |
| Input High Voltage                       | ViH             | 2.2   | _   | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                        | V <sub>IL</sub> | -0.5* | _   | 0.8                  | ٧    |

 $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq$ 20 ns)

#### **DC CHARACTERISTICS**

| Parameter                                                                                                                                                                                                                                                           | Symbol               | Min         | Max               | Unit |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------|-------------------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> =0 to V <sub>CC</sub> )                                                                                                                                                                                          | l <sub>lkg(I)</sub>  | _           | ±1.0              | μΑ   |
| Output Leakage Current (E=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> , Outputs must be high-Z)                                                                                                                                                        | l <sub>lkg</sub> (O) | _           | ±1.0              | μΑ   |
| AC Supply Current (E=V <sub>IL</sub> , All Inputs=V <sub>IL</sub> or V <sub>IH</sub> , I <sub>out</sub> =0 mA, Cycle Time≥t <sub>KHKH</sub> min)  MCM62963-20: t <sub>KHKH</sub> =20 ns MCM62963-25: t <sub>KHKH</sub> =25 ns MCM62963-30: t <sub>KHKH</sub> =30 ns | ICCA                 | -<br>-<br>- | 170<br>170<br>150 | mA   |
| Standby Current ( $\overline{E}=V_{IH}$ , $V_{IH}\geq 3.0$ V, $V_{IL}\leq 0.4$ V, $I_{out}=0$ mA, Cycle Time $\geq =t_{KHKH}$ min)                                                                                                                                  | ISB                  | _           | 30                | mA   |
| Output Low Voltage (I <sub>OL</sub> = 12.7 mA)                                                                                                                                                                                                                      | VOL                  | _           | 0.4               | V    |
| Output High Voltage (IOH = -1.8 mA)                                                                                                                                                                                                                                 | Voн                  | 2.8         | _                 | V    |

#### $\textbf{CAPACITANCE} \text{ (f = 1.0 MHz, dV = 3.0 V, } \textbf{T}_{\c A} = 25^{\circ}\text{C, Periodically Sampled Rather Than 100\% Tested)}$

| Characteristic     | Symbol          | Тур | Max | Unit |
|--------------------|-----------------|-----|-----|------|
| Input Capacitance  | C <sub>in</sub> | 4   | 6   | pF   |
| Output Capacitance | Cout            | 5   | 7   | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to  $\pm$  70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output LoadSee Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time                           |                                                 |

#### READ CYCLE (See Note 1)

|                                |             | MCM62963-20             |     | MCM62963-25 |     | MCM62963-30 |     |      |      |       |
|--------------------------------|-------------|-------------------------|-----|-------------|-----|-------------|-----|------|------|-------|
| Parameter                      |             | Symbol                  | Min | Max         | Min | Max         | Min | Max  | Unit | Notes |
| Read Cycle Time                |             | tKHKH                   | 20  | _           | 25  | _           | 30  | _    | ns   | 2     |
| Clock Access Time              |             | tKHQV                   | _   | 10          | _   | 10          | _   | 13 . | ns   | 3     |
| Output Active from Clock High  |             | tKHQX                   | 3   | _           | 3   | _           | 3   | _    | ns   | 4     |
| Clock High to Q High Z (E=VIH) |             | tKHQZ                   | _   | 10          | _   | 10          | _   | 13   | ns   | 4     |
| Clock Low Pulse Width          |             | tKLKH                   | 5   | _           | 5   | -           | 5   | _    | ns   |       |
| Clock High Pulse Width         |             | tKHKL                   | 5   | _           | 5   | _           | 5   | _    | ns   |       |
| Setup Times for:               | Ē<br>A<br>W | tevkh<br>tavkh<br>twhkh | 5   | <u> </u>    | 5   | _           | 5   | _    | ns   | 5     |
| Hold Times for:                | E<br>A<br>W | tKHEX<br>tKHAX<br>tKHWX | 3   | _           | 3   | _           | 3   | -    | ns   | 5     |

#### NOTES:

- 1. A read is defined by  $\overline{W}$  high and  $\overline{E}$  low for the setup and hold times.
- 2. All read cycle timing is referenced from K.
- 3. Valid data from K high will be the data stored at the address of the last valid read cycle.
- 4. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled not 100% tested. At any given voltage and temperature, t<sub>KHOZ</sub> max is less than t<sub>KHOX</sub> min for a given device.
- This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

#### AC TEST LOADS



Figure 1A

Figure 1B





1. The outputs  $Q_{n-3}$  and  $Q_{n-2}$  are derived from two previous read cycles where  $\overline{W} = V_{IH}$  and  $\overline{E} = V_{IL}$  for those cycles.

#### WRITE CYCLE (W Controlled, See Note 1)

| Paramata.                                                            | O                                | MCM62963-20 MCM62963-25 |     | MCM62963-30 |     | Unit | Notes |      |       |
|----------------------------------------------------------------------|----------------------------------|-------------------------|-----|-------------|-----|------|-------|------|-------|
| Parameter                                                            | Symbol                           | Min                     | Max | Min         | Max | Min  | Max   | Unit | MOTES |
| Write Cycle Time                                                     | tKHKH                            | 20                      |     | 25          |     | 30   | -     | ns   | 2     |
| Clock High to Q High Z (W=VIL)                                       | tKHQZ                            | _                       | 10  | _           | 10  | -    | 13    | ns   | 3     |
| Setup Times for: $\overline{\mathbb{E}}$ A $\overline{\mathbb{W}}$ D | tevkh<br>tavkh<br>twlkh<br>tdvkh | 5                       | -   | 5           | -   | 5    | _     | ns   | 4     |
| Hold Times for: E A W D                                              | tKHEX<br>tKHAX<br>tKHWX<br>tKHDX | 3                       | _   | 3           | -   | 3    | _     | ns   | 4     |

#### NOTES:

- 1. A write is performed when  $\overline{W}$  and  $\overline{E}$  are both low for the specified setup and hold times.
- 2. All write cycle timing is referenced from K.
- Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled not 100% tested. At any
  given voltage and temperature, t<sub>KHOX</sub> max is less than t<sub>KHOX</sub> min for a given device.
- 4. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.



# ORDERING INFORMATION (Order by Full Part Number)



# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

## MCM62964

#### **Product Preview**

# 4K × 10 Bit Synchronous Static RAM with Output Registers and Output Enable

The MCM62964 is a 40,960 bit synchronous static random access memory organized as 4096 words of 10 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates input registers, high speed SRAM, and high-drive capability output registers onto a single monolithic circuit for reduced parts count implementation of cache data RAM, writeable control store applications, and other applications that utilize long words.

Synchronous design allows precise cycle control with the use of an external clock (K), while CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

The address (A0-A11), data (D0-D9), and write  $(\overline{W})$  inputs are all clock (K) controlled, positive-edge-triggered, noninverting registers.

The MCM62964 provides output register operation. At the rising edge of clock (K), the RAM data from the previous clock (K) high cycle is presented.

The output enable (G) provides asynchronous bus control for common I/O or bank switch applications.

Write operations are internally self-timed and initiated by the rising edge of the clock (K) input. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals.

BLOCK DIAGRAM

- Single 5 V ± 10% Power Supply
- Fast Cycle Times: 20/25/30 ns Max
- Fast Clock (K) Access Times: 10/10/13 ns Max
- Address, Data Input, and W Registers On-Chip
- Output Enable for Asynchronous Bus Control
- Output Registers for Fully Pipelined Applications
- High Output Drive Capability
- Internally Self-Timed Write Pulse Generation
- Separate Data Input and Data Output Pins

# FN PACKAGE 44-LEAD PLCC CASE 777

#### PIN ASSIGNMENT



|                       | BLOCK DIAGNAM                                               |                                                         |
|-----------------------|-------------------------------------------------------------|---------------------------------------------------------|
| ADDRESS REGISTERS     | ROW DECODERS • 4K×10 MEMORY MATRIX 128 ROWS ×               | ✓— V <sub>CC</sub> ✓— V <sub>SS</sub> V <sub>SS</sub> a |
| DO-D9 DATA REGISTERS  | 320 COLUMNS                                                 |                                                         |
| WRITE ENABLE REGISTER | COLUMN 1/0 COLUMN DECODERS GENERATOR                        | OUTPUT                                                  |
| K CLOCK INPUT         | denenation                                                  | 09                                                      |
| G                     | ROW A5, A4, A3, A2, A1, A0,<br>COL A7, A11, A10, A9,<br>MSB |                                                         |

| PIN NAMES                         |
|-----------------------------------|
| A0-A11 Address Inputs             |
| W Write Enable                    |
| G Output Enable                   |
| D0-D9 Data Inputs                 |
| Q0-Q9 Data Outputs                |
| K Clock Input                     |
| V <sub>CC</sub> +5 V Power Supply |
| VSS Ground                        |
| VSSQ Output Buffer Ground         |
| NC No Connection                  |
|                                   |

For proper operation of the device V<sub>SS</sub> and both V<sub>SSQ</sub> leads must be connected to ground.

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### **TRUTH TABLE**

| w | Operation | Q0-Q9  | Current |
|---|-----------|--------|---------|
| L | Write     | High Z | ICCA    |
| Н | Read      | Dout   | ICCA    |

NOTE: The value  $\overline{W}$  is a valid input for the setup and hold times relative to the K rising edge.

ABSOLUTE MAXIMUM RATINGS (Voltages referenced to V<sub>SS</sub> = V<sub>SSQ</sub> = 0 V)

| Rating                                                 | Symbol                             | Value                        | Unit |  |
|--------------------------------------------------------|------------------------------------|------------------------------|------|--|
| Power Supply Voltage                                   | Vcc                                | -0.5 to +7.0                 | >    |  |
| Voltage Relative to VSS/VSSQ for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |  |
| Output Current (per I/O)                               | lout                               | ±20                          | mA   |  |
| Power Dissipation (T <sub>A</sub> = 25°C)              | PD                                 | 1.5                          | W    |  |
| Temperature Under Bias                                 | T <sub>bias</sub>                  | -10 to +85                   | °C   |  |
| Operating Temperature                                  | TA                                 | 0 to +70                     | °C   |  |
| Storage Temperature                                    | T <sub>sta</sub>                   | -55 to +125                  | °C   |  |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

This device contains circuitry that will ensure the output devices are in High Z at power up. Care should be taken by the user to ensure that all clocks are at V<sub>IL</sub> or V<sub>IH</sub> during power up to prevent spurious read cycles from occurring.

This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub>=5.0 V  $\pm$  10%, T<sub>A</sub>=0 to 70°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS (Voltages referenced to VSS=VSSQ=0 V)

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | VIH    | 2.2   |     | V <sub>CC</sub> +0.3 | >    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | V    |

 $V_{IL}$  (min) = -3.0 V ac (pulse width ≤20 ns)

#### DC CHARACTERISTICS

| Parameter                                                                                                            | Symbol               | Min | Max  | Unit |
|----------------------------------------------------------------------------------------------------------------------|----------------------|-----|------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> =0 to V <sub>CC</sub> )                                           | likg(I)              |     | ±1.0 | μА   |
| Output Leakage Current (G=VIH, Vout=0 to VCC, Outputs must be high-Z)                                                | l <sub>lkg</sub> (O) | _   | ±1.0 | μΑ   |
| AC Supply Current (G=V <sub>IL</sub> , All Inputs=V <sub>IL</sub> or V <sub>IH</sub> , I <sub>out</sub> =0 mA, Cycle | ICCA                 |     |      | mA   |
| Time ≥ t <sub>KHKH</sub> min) MCM62964-20: t <sub>KHKH</sub> = 20 ns                                                 |                      | _   | 170  | 1    |
| MCM62964-25: t <sub>KHKH</sub> = 25 ns                                                                               |                      | _   | 170  |      |
| MCM62964-30: t <sub>KHKH</sub> = 30 ns                                                                               |                      | -   | 150  |      |
| Output Low Voltage (I <sub>OL</sub> = 12.7 mA)                                                                       | VOL                  | _   | 0.4  | ٧    |
| Output High Voltage (I <sub>OH</sub> = -1.8 mA)                                                                      | Voн                  | 2.8 |      | ٧    |

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic     | Symbol           | Тур | Max | Unit |
|--------------------|------------------|-----|-----|------|
| Input Capacitance  | Cin              | 4   | 6   | pF   |
| Output Capacitance | C <sub>out</sub> | 5   | 7   | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } +70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V  |
|------------------------------------------------|--------------------------------------------------|
| Input Pulse Levels                             | Output Load See Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time                           |                                                  |

#### **READ/WRITE CYCLE**

|                                                  |                               | мсме | 2964-20 | мсме | 2964-25      | MCM62964-30 |     |      |         |
|--------------------------------------------------|-------------------------------|------|---------|------|--------------|-------------|-----|------|---------|
| Parameter                                        | Symbol                        | Min  | Max     | Min  | Max          | Min         | Max | Unit | Notes   |
| Read Cycle Time                                  | tKHKH                         | 20   | _       | 25   | _            | 30          | _   | ns   | 1, 3    |
| Write Cycle Time                                 | tkhkh                         | 20   | _       | 25   | _            | 30          | _   | ns   | 2, 3    |
| Clock High Access Time                           | tKHQV                         |      | 10      | _    | 10           | _           | 13  | ns   | 3, 4    |
| G Low to Output Valid                            | tGLQV                         | T -  | 10      | _    | 10           | l –         | 13  | ns   | 3       |
| Output Active from Clock High                    | tKHQX                         | 0    | _       | 0    | l –          | 0           | _   | ns   |         |
| Output Active from G Low                         | tGLQX                         | 0    | l –     | 0    | _            | 0           | _   | ns   |         |
| Clock Low Pulse Width                            | tKLKH                         | 5    | -       | 5    | _            | 5           | _   | ns   |         |
| Clock High Pulse Width                           | tKHKL                         | 5    | _       | 5    | _            | 5           | _   | ns   |         |
|                                                  | A tavkh<br>D tovkh<br>W twvkh | 5    | _       | 5    | _            | 5           | _   | ns   | 1, 2, 5 |
|                                                  | A tKHAX<br>D tKHDX<br>V tKHWX | 3    | _       | 3    | <del>-</del> | 3           | _   | ns   | 1, 2, 5 |
| Clock High to Output High Z (W=V <sub>IL</sub> ) | tKHQZ                         | 0    | 10      | 0    | 10           | 0           | 13  | ns   | 3, 6    |
| G High to Output High Z                          | tGHQZ                         | 0    | 10      | 0    | 10           | 0           | 13  | ns   | 3, 6, 7 |

#### NOTES:

- 1. A read is defined by  $\overline{W}$  high for the specified setup and hold times. 2. A write is defined by  $\overline{W}$  low for the specified setup and hold times.
- 3. All read and write cycle timing is referenced from K or from G.
- 4. Valid data from K high will be the data stored at the address of the last valid read cycle.
- 5. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.
- 6. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled and not 100% tested. At any given voltage and temperature, t<sub>KHOZ</sub> max is less than t<sub>KHOX</sub> min and t<sub>GHOZ</sub> max is less than t<sub>GLOX</sub> min for a given device.

  7. G becomes a don't care signal for successive writes after the first write cycle.

#### **AC TEST LOADS**



Figure 1A

Figure 1B



#### WRITE CYCLE



# ORDERING INFORMATION (Order by Full Part Number)



MOTOROLA MEMORY DATA

#### **MOTOROLA SEMICONDUCTOR TECHNICAL DATA**

## MCM62965

#### **Product Preview**

## 4K×10 Bit Synchronous Static RAM with Transparent Outputs and Output Enable

The MCM62965 is a 40.960 bit synchronous static random access memory organized as 4096 words of 10 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates input registers, high speed SRAM, and high-drive capability output latching onto a single monolithic circuit for reduced parts count implementation of cache data RAM, writeable control store applications, and other applications that utilize long words.

Synchronous design allows precise cycle control with the use of an external clock (K), while CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

The address (A0-A11), data (D0-D9), and write (W) inputs are all clock (K) controlled, positive-edge-triggered, noninverting registers.

The MCM62965 provides transparent output operation when clock (K) is low for access of RAM data within the same cycle (output data is latched when clock (K) is high).

The output enable (G) provides asynchronous bus control for common I/O or bank switch applications.

Write operations are internally self-timed and initiated by the rising edge of the clock (K) input. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals.

- Single 5 V ± 10% Power Supply
- Fast Cycle Times: 25/30/35 ns Max
- Fast Clock (K) Access Times: 10/13/15 ns Max
- Address, Data Input, and W Registers On-Chip
- Transparent Output Latch for Access Within the Same Cycle
- Output Enable for Asynchronous Bus Control
- High Output Drive Capability
- Internally Self-Timed Write Pulse Generation
- Separate Data Input and Data Output Pins

# **FN PACKAGE**

44-LEAD PLCC CASE 777

#### PIN ASSIGNMENT



## **BLOCK DIAGRAM**



| PIN NAMES                 |  |  |  |  |
|---------------------------|--|--|--|--|
| A0-A11 Address Inputs     |  |  |  |  |
| W Write Enable            |  |  |  |  |
| G Output Enable           |  |  |  |  |
| D0-D9 Data Inputs         |  |  |  |  |
| Q0-Q9 Data Outputs        |  |  |  |  |
| K Clock Input             |  |  |  |  |
| VCC +5 V Power Supply     |  |  |  |  |
| VSS Ground                |  |  |  |  |
| VSSQ Output Buffer Ground |  |  |  |  |
| NC No Connection          |  |  |  |  |

For proper operation of the device VSS and both VSSQ leads must be connected to ground.

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### TRUTH TABLE

| w | Operation | Q0-Q9            | Current |
|---|-----------|------------------|---------|
| L | Write     | High Z           | ICCA    |
| н | Read      | D <sub>out</sub> | ICCA    |

NOTE: The value  $\overline{\mathbf{W}}$  is a valid input for the setup and hold times relative to the K rising edge.

ABSOLUTE MAXIMUM RATINGS (Voltages referenced to VSS = VSSQ = 0 V)

| Rating                                                 | Symbol                             | Value                        | Unit |
|--------------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                                   | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS/VSSQ for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Output Current (per I/O)                               | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)              | PD                                 | 1.5                          | w    |
| Temperature Under Bias                                 | T <sub>bias</sub>                  | -10 to +85                   | °C   |
| Operating Temperature                                  | TA                                 | 0 to +.70                    | °C   |
| Storage Temperature                                    | T <sub>stg</sub>                   | - 55 to + 125                | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

This device contains circuitry that will ensure the output devices are in High Z at power up. Care should be taken by the user to ensure that all clocks are at V<sub>IL</sub> or V<sub>IH</sub> during power up to prevent spurious read cycles from occurring.

This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

RECOMMENDED OPERATING CONDITIONS (Voltages referenced to VSS=VSSQ=0 V)

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | >    |
| Input High Voltage                       | VIH    | 2.2   | _   | V <sub>CC</sub> +0.3 | >    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | V    |

<sup>\*</sup>V<sub>IL</sub> (min) = -3.0 V ac (pulse width ≤20 ns)

#### **DC CHARACTERISTICS**

| Parameter                                                                                                                                                                                                                            | Symbol              | Min           | Max               | Unit |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------|-------------------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> =0 to V <sub>CC</sub> )                                                                                                                                                           | l <sub>lkg(l)</sub> | _             | ±1.0              | μΑ   |
| Output Leakage Current (G=V <sub>IH</sub> , V <sub>out</sub> =0 to V <sub>CC</sub> , Outputs must be high-Z)                                                                                                                         | likg(0)             | _             | ± 1.0             | μΑ   |
| AC Supply Current ( $\overline{G}=V_{IL}$ , All Inputs= $V_{IL}$ or $V_{IH}$ , $I_{out}=0$ mA, Cycle Time $\geq$ t <sub>KHKH</sub> min) MCM62965-25: t <sub>KHKH</sub> MCM62965-30: t <sub>KHKH</sub> MCM62965-35: t <sub>KHKH</sub> | =30 ns              | <u>-</u><br>- | 170<br>170<br>150 | mA   |
| Output Low Voltage (I <sub>OL</sub> = 12.7 mA)                                                                                                                                                                                       | V <sub>OL</sub>     |               | 0.4               | V    |
| Output High Voltage (I <sub>OH</sub> = -1.8 mA)                                                                                                                                                                                      | VOH                 | 2.8           | _                 | V    |

#### $\textbf{CAPACITANCE} \ \, (f=1.0 \ \text{MHz}, \ \text{dV} = 3.0 \ \text{V}, \ \text{T}_{\mbox{\scriptsize A}} = 25^{\circ}\mbox{C}, \ \text{Periodically Sampled Rather Than 100\% Tested)}$

| Characteristic     | Symbol | Тур | Max | Unit |
|--------------------|--------|-----|-----|------|
| Input Capacitance  | Cin    | 4   | 6   | pF   |
| Output Capacitance | Cout   | 5   | 7   | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub>=5.0 V  $\pm$ 10%, T<sub>A</sub>=0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V  |
|------------------------------------------------|--------------------------------------------------|
| Input Pulse Levels                             | Output Load See Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time                           |                                                  |

#### READ/WRITE CYCLE

| _                                                    |                               | мсме | 2965-25 | MCM62965-30 |     | MCM62965-35 |     |      | l       |
|------------------------------------------------------|-------------------------------|------|---------|-------------|-----|-------------|-----|------|---------|
| Parameter                                            | Symbol                        | Min  | Max     | Min         | Max | Min         | Max | Unit | Notes   |
| Read Cycle Time                                      | tKHKH                         | 25   |         | 30          | _   | 35          | _   | ns   | 1, 3    |
| Write Cycle Time                                     | tkhkh                         | 25   |         | 30          | -   | 35          | _   | ns   | 2, 3    |
| Clock High Access Time                               | tKHQV                         | _    | 25      |             | 30  | _           | 35  | ns   | 3, 4, 5 |
| Clock Low to Output Valid                            | tKLQV                         | -    | 10      | _           | 13  | _           | 15  | ns   | 3, 4, 5 |
| G Low to Output Valid                                | tGLQV                         | l –  | 10      | _           | 13  | _           | 15  | ns   | 3       |
| Output Active from Clock Low                         | tKLQX                         | 0    |         | 0           | _   | 0           | _   | ns   |         |
| Output Active from G Low                             | tGLQX                         | 0    | _       | 0           | _   | 0           | _   | ns   |         |
| Clock Low Pulse Width                                | tKLKH                         | 5    | T -     | 5           | _   | 5           | _   | ns   |         |
| Clock High Pulse Width                               | <sup>‡</sup> KHKL             | 5    | _       | 5           | -   | 5           | _   | ns   |         |
| Setup Times for:                                     | A tAVKH D tDVKH W tWHKH       | 5    | _       | 5           | _   | 5           | -   | ns   | 1, 2, 6 |
| Hold Times for:                                      | A tKHAX<br>D tKHDX<br>W tKHWX | 3    | _       | 3           | -   | 3           | _   | ns   | 1, 2, 6 |
| Clock Low to Output High Z $(\overline{W} = V_{ L})$ | tKLQZ                         | 0    | 10      | 0           | 13  | 0           | 15  | ns   | 5, 7    |
| G High to Output High Z                              | tGHQZ                         | 0    | 10      | 0           | 13  | 0           | 15  | ns   | 3, 7, 8 |

#### NOTES:

- 1. A read is defined by  $\overline{\mathbf{W}}$  high for the specified setup and hold times.
- 2. A write is defined by  $\overline{\mathbf{W}}$  low for the specified setup and hold times.
- 3. All read and write cycle timing is referenced from K or from  $\overline{G}$ .
- 4. Access time is controlled by tKLQV if the clock high pulse width ≥ (tKHQV tKLQV); otherwise it is controlled by tKHQV.
- 5. K must be low for the outputs to transition.
- 6. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.
- 7. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled and not 100% tested. At any given voltage and temperature, t<sub>KHOZ</sub> max is less than t<sub>KHOX</sub> min and t<sub>GHOZ</sub> max is less than t<sub>GLOX</sub> min for a given device.

  8. G becomes a don't care signal for successive writes after the first write cycle.

#### **AC TEST LOADS**



Figure 1A

Figure 1B



# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

## **Product Preview**

# 4K×12 Bit Synchronous Static RAM with Output Registers

The MCM62973 is a 49,152 bit synchronous static random access memory organized as 4096 words of 12 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates input registers, high speed SRAM, and high-drive capability output registers onto a single monolithic circuit for reduced parts count implementation of cache data RAM, writeable control store applications, and other applications that utilize long words.

Synchronous design allows precise cycle control with the use of an external clock (K), while CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

The address (A0-A11), data (D0-D11), write  $(\overline{W})$ , and chip enable  $(\overline{E})$  inputs are all clock (K) controlled, positive-edge-triggered, noninverting registers.

The chip enable (Ē) input is a synchronous input clock that places the device in a low power mode when high at the rising edge of the clock (K).

The MCM62973 provides output register operation. At the rising edge of clock (K), the RAM data from the previous clock (K) high cycle is presented.

Write operations are internally self-timed and initiated by the rising edge of the clock (K) input. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals.

- Single 5 V ± 10% Power Supply
- Fast Cycle Times: 20/25/30 ns Max
- Fast Clock (K) Access Times: 10/10/13 ns Max
- Address, Data Input, E, and W Registers On-Chip
- Output Registers for Fully Pipelined Applications
- High Output Drive Capability
- Internally Self-Timed Write Pulse Generation
- Separate Data Input and Data Output Pins

#### **BLOCK DIAGRAM** A0-A11 ADDRESS VCC REGISTERS 4K×12 Ves MEMORY MATRIX ROW 128 ROWS × DECODERS 384 COLUMNS DO-D11 DATA REGISTERS . . . COLUMN I/O CONTROL COLUMN REGISTERS DECODERS OUTPUT REGISTERS WRITE PULSE GENERATOR CLOCK A4, A3, A2, A1, A0, A6 ROW A7, A11, A10, A9, A8 MSF LSR

## MCM62973



#### PIN ASSIGNMENT



| PIN NAMES                         |  |  |  |  |  |
|-----------------------------------|--|--|--|--|--|
| A0-A11 Address Inputs             |  |  |  |  |  |
| W Write Enable                    |  |  |  |  |  |
| E Chip Enable                     |  |  |  |  |  |
| D0-D11 Data Inputs                |  |  |  |  |  |
| Q0-Q11 Data Outputs               |  |  |  |  |  |
| K Clock Input                     |  |  |  |  |  |
| V <sub>CC</sub> +5 V Power Supply |  |  |  |  |  |
| VSS Ground                        |  |  |  |  |  |
| VSSQ Output Buffer Ground         |  |  |  |  |  |
|                                   |  |  |  |  |  |

For proper operation of the device VSS and both VSSQ leads must be connected to ground.

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### **TRUTH TABLE**

| Ē | w | Operation    | Q0-Q11           | Current |
|---|---|--------------|------------------|---------|
| L | L | Write        | High Z           | Icc     |
| L | Н | Read         | D <sub>out</sub> | Icc     |
| Н | x | Not Selected | High Z           | ISB     |

NOTE: The values of  $\overline{E}$  and  $\overline{W}$  are valid inputs for the setup and hold times relative to the K rising edge.

#### ABSOLUTE MAXIMUM RATINGS (Voltages referenced to Vcc=Vcco=0 V)

| Rating                                                 | Symbol                             | Value                        | Unit |
|--------------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                                   | Vcc                                | -0.5 to +7.0                 | >    |
| Voltage Relative to VSS/VSSQ for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |
| Output Current (per I/O)                               | lout                               | ±20                          | mΑ   |
| Power Dissipation (T <sub>A</sub> = 25°C)              | PD                                 | 1.5                          | W    |
| Temperature Under Bias                                 | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                                  | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                                    | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of the clock (K) while the device is selected.

This device contains circuitry that will ensure the output devices are in High Z at power up. Care should be taken by the user to ensure that all clocks are at  $V_{IL}$  or  $V_{IH}$  during power up to prevent spurious read cycles from occurring.

This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to 70°C, Unless Otherwise Noted)

#### **RECOMMENDED OPERATING CONDITIONS** (Voltages referenced to $V_{SS} = V_{SSQ} = 0$ V)

| Parameter                                | Symbol          | Min   | Тур | Max                  | Unit |
|------------------------------------------|-----------------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5   | 5.0 | 5.5                  | V    |
| Input High Voltage                       | V <sub>IH</sub> | 2.2   | _   | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage                        | VIL             | -0.5* | _   | 0.8                  | V    |

 $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq$ 20 ns)

#### DC CHARACTERISTICS

| Parameter                                                                                                                                                                                                                                                 | Symbol              | Min         | Max               | Unit |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------|-------------------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )                                                                                                                                                                               | l <sub>lkg(I)</sub> |             | ± 1.0             | μА   |
| Output Leakage Current ( $\overline{E}$ = $V_{IH}$ , $V_{out}$ =0 to $V_{CC}$ , Outputs must be in High Z)                                                                                                                                                | llkg(O)             | -           | ±1.0              | μА   |
| AC Supply Current ( $\overline{E}=V_{IL}$ , All Inputs= $V_{IL}$ or $V_{IH}$ , $I_{out}=0$ mA, Cycle Time $\geq$ t <sub>KHKH</sub> min) MCM62973-20: t <sub>KHKH</sub> =20 ns MCM62973-25: t <sub>KHKH</sub> =25 ns MCM62973-30: t <sub>KHKH</sub> =30 ns | ICCA                | -<br>-<br>- | 170<br>170<br>150 | mA   |
| Standby Current ( $\overline{E}$ = $V_{IH}$ , $V_{IH}$ $\geq$ 3.0 V, $V_{IL}$ $\leq$ 0.4 V, $I_{out}$ =0 mA, Cycle Time $\geq$ = $t_{KHKH}$ min)                                                                                                          | ISB                 | -           | 30                | mA   |
| Output Low Voltage (I <sub>OL</sub> = 12.7 mA)                                                                                                                                                                                                            | VOL                 | -           | 0.4               | V    |
| Output High Voltage (IOH = -1.8 mA)                                                                                                                                                                                                                       | VoH                 | 2.8         | _                 | V    |

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, TA = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic     | Symbol          | Тур | Max | Unit |
|--------------------|-----------------|-----|-----|------|
| Input Capacitance  | C <sub>in</sub> | 4   | 6   | pF   |
| Output Capacitance | Cout            | 5   | 7   | pF   |

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0 V  $\pm$  10%, T<sub>A</sub> = 0 to +70°C, Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V  |
|------------------------------------------------|--------------------------------------------------|
| Input Pulse Levels                             | Output Load See Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time                           |                                                  |

#### **READ CYCLE** (See Note 1)

|                                |                               | MCM62973-20 |                | MCM62973-25 |     | MCM62973-30 |     |      |       |
|--------------------------------|-------------------------------|-------------|----------------|-------------|-----|-------------|-----|------|-------|
| Parameter                      | Symbol                        | Min         | Max            | Min         | Max | Min         | Max | Unit | Notes |
| Read Cycle Time                | tKHKH                         | 20          | _              | 25          | l – | 30          | _   | ns   | 2     |
| Clock Access Time              | tKHQV                         | _           | 10             | _           | 10  | _           | 13  | ns   | 3     |
| Output Active from Clock High  | tkhox                         | 3           | T -            | 3           | _   | 3           | _   | ns   | 4     |
| Clock High to Q High Z (E=VIH) | tKHQZ                         | _           | 10             | _           | 10  | _           | 13  | ns   | 4     |
| Clock Low Pulse Width          | tKLKH                         | 5           | l –            | 5           | _   | 5           | _   | ns   |       |
| Clock High Pulse Width         | tKHKL                         | 5           | _              | 5           | _   | 5           | _   | ns   |       |
| Setup Times for:               | E tEVKH<br>A tAVKH<br>W tWHKH | 5           | _              | 5           | _   | 5           | _   | ns   | 5     |
| Hold Times for:                | E tKHEX<br>A tKHAX<br>W tKHWX | 3           | / <del>-</del> | 3           | _   | 3           | _   | ns   | 5     |

#### NOTES:

- 1. A read is defined by  $\overline{W}$  high and  $\overline{E}$  low for the setup and hold times.
- 2. All read cycle timing is referenced from K.
- 3. Valid data from K high will be the data stored at the address of the last valid read cycle.
- Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled not 100% tested. At any
  given voltage and temperature, t<sub>KHOZ</sub> max is less than t<sub>KHOX</sub> min for a given device.
- 5. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

#### **AC TEST LOADS**



Figure 1A

Figure 1B



#### READ CYCLE 2 (See Note 1)



NOTE:

1. The outputs  $Q_{n-3}$  and  $Q_{n-2}$  are derived from two previous read cycles where  $\overline{W} = V_{IH}$  and  $\overline{E} = V_{IL}$  for those cycles.

#### WRITE CYCLE (W Controlled, See Note 1)

| Parameter                           | Sumbal                                   | MCM62973-20 |     | MCM62973-25 |     | MCM62973-30 |     |      | Notes |
|-------------------------------------|------------------------------------------|-------------|-----|-------------|-----|-------------|-----|------|-------|
| Parameter                           | Symbol                                   | Min         | Max | · Min       | Max | Min         | Max | Unit | Notes |
| Write Cycle Time                    | tkhkh                                    | 20          | _   | 25          | _   | 30          | _   | ns   | 2     |
| Clock High to Output High Z (W=VIL) | tKHQZ                                    | -           | 10  | _           | 10  | _           | 13  | ns   | 3     |
| Setup Times for:                    | E tevkh<br>A tavkh<br>W twlkh<br>D tovkh | 5           | -   | 5           | _   | 5           | _   | ns   | 4     |
| Hold Times for:                     | E tKHEX A tKHAX W tKHWX D tKHDX          | 3           | -   | 3           | -   | 3           | _   | ns   | 4     |

#### NOTES:

- A write is performed when W and E are both low for the specified setup and hold times.
- 2. All write cycle timing is referenced from K.
- 3. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled not 100% tested. At any
- given voltage and temperature, tkHQZ max is less than tkHQX min for a given device.

  4. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.





Full Part Numbers - MCM62973FN20

MCM62973FN25

MCM62973FN30

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

## **Product Preview**

# 4K × 12 Bit Synchronous Static RAM with Output Registers and Output Enable

The MCM62974 is a 49,152 bit synchronous static random access memory organized as 4096 words of 12 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates input registers, high speed SRAM, and high-drive capability output registers onto a single monolithic circuit for reduced parts count implementation of cache data RAM, writeable control store applications, and other applications that utilize long words.

Synchronous design allows precise cycle control with the use of an external clock (K), while CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

The address (A0-A11), data (D0-D11), and write  $(\overline{W})$  inputs are all clock (K) controlled, positive-edge-triggered, noninverting registers.

The MCM62974 provides output register operation. At the rising edge of clock (K), the RAM data from the previous clock (K) high cycle is presented.

The output enable (G) provides asynchronous bus control for common I/O or bank switch applications.

Write operations are internally self-timed and initiated by the rising edge of the clock (K) input. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals.

- Single 5 V ± 10% Power Supply
- Fast Cycle Times: 20/25/30 ns Max
- Fast Clock (K) Access Times: 10/10/13 ns Max
- Address, Data Input, and W Registers On-Chip
- Output Enable for Asynchronous Bus Control
- Output Registers for Fully Pipelined Applications
- High Output Drive Capability
- Internally Self-Timed Write Pulse Generation
- Separate Data Input and Data Output Pins

## MCM62974



#### PIN ASSIGNMENT



| BLOCK DIAGRAM                                                                 |
|-------------------------------------------------------------------------------|
| ADDRESS REGISTERS ROW DECODERS • VCC MEMORY MATRIX 128 ROWS × VSS VSSQ        |
| DO-D11 DATA REGISTERS  384 COLUMNS  00                                        |
| WRITE ENABLE REGISTER WRITE PULSE GENERATOR GENERATOR                         |
| K CLOCK INPUT                                                                 |
| G → OUTPUT ENABLE ROW A5, A4, A3, A2, A1, A0, A6 COL A7, A11, A10, A9, A8 LSB |

| PIN NAMES                         |
|-----------------------------------|
| A0-A11 Address Inputs             |
| W Write Enable                    |
| G Output Enable                   |
| D0-D11 Data inputs                |
| Q0-Q11 Data Outputs               |
| K Clock Input                     |
| V <sub>CC</sub> +5 V Power Supply |
| V <sub>SS</sub> Ground            |
| VSSQ Output Buffer Ground         |
|                                   |

For proper operation of the device V<sub>SS</sub> and both V<sub>SSQ</sub> leads must be connected to ground.

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### **TRUTH TABLE**

| w   | Operation | Q0-Q9  | Current |
|-----|-----------|--------|---------|
| L   | Write     | High Z | ICCA    |
| н . | Read      | Dout   | ICCA    |

NOTE: The value  $\overline{\mathbf{W}}$  is a valid input for the setup and hold times relative to the K rising edge.

#### ABSOLUTE MAXIMUM RATINGS (Voltages referenced to VSS=VSSQ=0 V)

| Rating                                                 | Symbol                             | Value                        | Unit |
|--------------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                                   | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS/VSSQ for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |
| Output Current (per I/O)                               | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)              | PD                                 | 1.5                          | W    |
| Temperature Under Bias                                 | T <sub>bias</sub>                  | - 10 to +85                  | °C   |
| Operating Temperature                                  | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                                    | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

This device contains circuitry that will ensure the output devices are in High Z bower up. Care should be taken by the user to ensure that all clocks are at V<sub>IL</sub> or V<sub>IH</sub> during power up to prevent spurious read cycles from occurring.

This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

#### RECOMMENDED OPERATING CONDITIONS (Voltages referenced to VSS=VSSQ=0 V)

| Parameter                                | Symbol | Min   | Тур | Max                  | Unit |
|------------------------------------------|--------|-------|-----|----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc    | 4.5   | 5.0 | 5.5                  | ٧    |
| Input High Voltage                       | VIH    | 2.2   | _   | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage                        | VIL    | -0.5* | _   | 0.8                  | ٧    |

 $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq$ 20 ns)

#### **DC CHARACTERISTICS**

| Parameter                                                                                                                                                                                                                                                                                       | Symbol  | Min         | Max               | Unit |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-------------|-------------------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> =0 to V <sub>CC</sub> )                                                                                                                                                                                                                      | llkg(I) | _           | ±1.0              | μΑ   |
| Output Leakage Current (G=V <sub>IH</sub> , V <sub>Out</sub> =0 to V <sub>CC</sub> , Outputs must be high-Z)                                                                                                                                                                                    |         | _           | ±1.0              | μА   |
| AC Supply Current ( $\overline{G}$ = V <sub>IL</sub> , All Inputs = V <sub>IL</sub> or V <sub>IH</sub> , I <sub>out</sub> = 0 mA, Cycle Time $\geq$ t <sub>KHKH</sub> min) MCM62974-20: t <sub>KHKH</sub> = 20 ns MCM62974-25: t <sub>KHKH</sub> = 25 ns MCM62974-30: t <sub>KHKH</sub> = 30 ns | ICCA    | -<br>-<br>- | 170<br>170<br>150 | mA   |
| Output Low Voltage (IOL = 12.7 mA)                                                                                                                                                                                                                                                              | VOL     | _           | 0.4               | V    |
| Output High Voltage (IOH = -1.8 mA)                                                                                                                                                                                                                                                             | Voн     | 2.8         |                   | V    |

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, T<sub>A</sub> = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic     | Symbol          | Тур | Max | Unit |
|--------------------|-----------------|-----|-----|------|
| Input Capacitance  | C <sub>in</sub> | 4   | 6   | pF   |
| Output Capacitance | Cout            | 5   | 7   | pF   |

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } +70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V  |
|------------------------------------------------|--------------------------------------------------|
| Input Pulse Levels                             | Output Load See Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time                           |                                                  |

#### **READ/WRITE CYCLE**

| Paramatan.                                              |             | 0                       | MCM62974-20 |     | MCM62974-25 |     | MCM62974-30 |     | J    | J., .   |
|---------------------------------------------------------|-------------|-------------------------|-------------|-----|-------------|-----|-------------|-----|------|---------|
| Parameter                                               |             | Symbol                  | Min         | Max | Min         | Max | Min         | Max | Unit | Notes   |
| Read Cycle Time                                         |             | tKHKH                   | 20          | _   | 25          | _   | 30          | _   | ns   | 1, 3    |
| Write Cycle Time                                        |             | tKHKH                   | 20          | _   | 25          | _   | 30          | _   | ns   | 2, 3    |
| Clock High Access Time                                  |             | <sup>t</sup> KHQV       | _           | 10  | _           | 10  | _           | 13  | ns   | 3, 4    |
| G Low to Output Valid                                   |             | <sup>t</sup> GLQV       | _           | 10  | _           | 10  | _           | 13  | ns   | 3       |
| Output Active from Clock High                           |             | tKHQX                   | 0           | _   | 0           | _   | 0           | _   | ns   |         |
| Output Active from G Low                                |             | tGLQX                   | 0           | _   | 0           | _   | 0           | _   | ns   |         |
| Clock Low Pulse Width                                   |             | <sup>t</sup> KLKH       | 5           | _   | 5           | _   | 5           | _   | ns   |         |
| Clock High Pulse Width                                  |             | tKHKL                   | 5           | _   | 5           | _   | 5           | -   | ns   |         |
| Setup Times for:                                        | A<br>D<br>W | tavkh<br>tdvkh<br>twvkh | 5           | _   | 5           | _   | 5           | _   | ns   | 1, 2, 5 |
| Hold Times for:                                         | A<br>D<br>W | tKHAX<br>tKHDX<br>tKHWX | 3           | _   | 3           | -   | 3           | _   | ns   | 1, 2, 5 |
| Clock High to Output High Z ( $\overline{W} = V_{IL}$ ) |             | tKHQZ                   | 0           | 10  | 0           | 10  | 0           | 13  | ns   | 3, 6    |
| G High to Output High Z                                 |             | tGHQZ                   | 0           | 10  | 0           | 10  | 0           | 13  | ns   | 3, 6, 7 |

#### NOTES:

- 1. A read is defined by  $\overline{\boldsymbol{W}}$  high for the specified setup and hold times.
- 2. A write is defined by W low for the specified setup and hold times.
- 3. All read and write cycle timing is referenced from K or from  $\overline{G}$ .
- 4. Valid data from K high will be the data stored at the address of the last valid read cycle.
- 5. This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.
- 6. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled and not 100% tested. At any given voltage and temperature, t<sub>KHOZ</sub> max is less than t<sub>KHOX</sub> min and t<sub>GHOZ</sub> max is less than t<sub>GLOX</sub> min for a given device.

  7. G becomes a don't care signal for successive writes after the first write cycle.

#### **AC TEST LOADS**



Figure 1A

Figure 1B



#### WRITE CYCLE



# ORDERING INFORMATION (Order by Full Part Number)



# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

#### **Product Preview**

# 4K×12 Bit Synchronous Static RAM with Transparent Outputs and Output Enable

The MCM62975 is a 49,152 bit synchronous static random access memory organized as 4096 words of 12 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates input registers, high speed SRAM, and high-drive capability output latching onto a single monolithic circuit for reduced parts count implementation of cache data RAM, writeable control store applications, and other applications that utilize long words.

Synchronous design allows precise cycle control with the use of an external clock (K), while CMOS circuitry reduces the overall power consumption of the integrated functions for greater reliability.

The address (A0-A11), data (D0-D11), and write  $(\overline{W})$  inputs are all clock (K) controlled, positive-edge-triggered, noninverting registers.

The MCM62975 provides transparent output operation when clock (K) is low for access of RAM data within the same cycle (output data is latched when clock (K) is high).

The output enable  $(\overline{G})$  provides asynchronous bus control for common I/O or bank switch applications.

Write operations are internally self-timed and initiated by the rising edge of the clock (K) input. This feature eliminates complex off-chip write pulse generation and provides increased flexibility for incoming signals.

- Single 5 V ± 10% Power Supply
- Fast Cycle Times: 25/30/35 ns Max
- Fast Clock (K) Access Times: 10/13/15 ns Max
- Address, Data Input, and W Registers On-Chip
- Transparent Output Latch for Access Within the Same Cycle
- Output Enable for Asynchronous Bus Control
- High Output Drive Capability
- Internally Self-Timed Write Pulse Generation
- Separate Data Input and Data Output Pins

#### MCM62975



#### PIN ASSIGNMENT



#### **BLOCK DIAGRAM**



| PIN NAMI                                                        | ES                                                                                 |
|-----------------------------------------------------------------|------------------------------------------------------------------------------------|
| A0-A11                                                          | Address Inputs  Write Enable Output Enable  Data Inputs  Data Outputs  Clock Input |
| VCC · · · · · · +5 V<br>VSS · · · · · · · · · · · · · · · · · · | Ground                                                                             |

For proper operation of the device  $V_{SS}$  and both  $V_{SSQ}$  leads must be connected to ground.

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

#### **TRUTH TABLE**

| w   | Operation | Q0-Q11           | Current |
|-----|-----------|------------------|---------|
| L , | Write     | High Z           | ICCA .  |
| Н   | Read      | D <sub>out</sub> | ICCA    |

NOTE: The value  $\overline{\mathbf{W}}$  is a valid input for the setup and hold times relative to the K rising edge.

ABSOLUTE MAXIMUM RATINGS (Voltages referenced to V<sub>SS</sub> = V<sub>SSQ</sub> = 0 V)

| Rating                                                 | Symbol                             | Value                        | Unit |
|--------------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                                   | Vcc                                | -0.5 to +7.0                 | >    |
| Voltage Relative to VSS/VSSQ for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |
| Output Current (per I/O)                               | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)              | PD                                 | 1.5                          | W    |
| Temperature Under Bias                                 | T <sub>bias</sub>                  | 10 to +85                    | ၀့   |
| Operating Temperature                                  | TA                                 | 0 to +70                     | °C   |
| Storage Temperature                                    | T <sub>stg</sub>                   | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.

This device contains circuitry that will ensure the output devices are in High Z at power up. Care should be taken by the user to ensure that all clocks are at V<sub>IL</sub> or V<sub>IH</sub> during power up to prevent spurious read cycles from occurring.

This CMOS memory circuit has been designed to meet the dc and ac specifications shown in the tables, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow of at least 500 linear feet per minute is maintained.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = 0 \text{ to } 70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

#### RECOMMENDED OPERATING CONDITIONS (Voltages referenced to V<sub>SS</sub> = V<sub>SSQ</sub> = 0 V)

|                                          | 00 00           | <u> </u> |     |                      |      |
|------------------------------------------|-----------------|----------|-----|----------------------|------|
| Parameter                                | Symbol          | Min      | Тур | Max                  | Unit |
| Supply Voltage (Operating Voltage Range) | V <sub>CC</sub> | 4.5      | 5.0 | 5.5                  | V    |
| Input High Voltage                       | V <sub>IH</sub> | 2.2      | _   | V <sub>CC</sub> +0.3 | V    |
| Input Low Voltage                        | VII             | -0.5*    | _   | 0.8                  | V    |

 $V_{IL}$  (min) = -3.0 V ac (pulse width  $\leq$ 20 ns)

#### DC CHARACTERISTICS

| Parameter                                                                                                            | Symbol | Min | Max  | Unit |
|----------------------------------------------------------------------------------------------------------------------|--------|-----|------|------|
| nput Leakage Current (All Inputs, V <sub>in</sub> =0 to V <sub>CC</sub> )                                            |        | _   | ±1.0 | μА   |
| Output Leakage Current (G=VIH, Vout=0 to VCC, Outputs must be high-Z)                                                | lkg(O) | _   | ±1.0 | μΑ   |
| AC Supply Current (G=V <sub>IL</sub> , All Inputs=V <sub>IL</sub> or V <sub>IH</sub> , I <sub>out</sub> =0 mA, Cycle | ICCA   |     |      | mA   |
| Time≥t <sub>KHKH</sub> min) MCM62975-25: t <sub>KHKH</sub> = 25 ns                                                   |        | _   | 170  |      |
| MCM62975-30: t <sub>KHKH</sub> = 30 ns                                                                               |        | _   | 170  |      |
| MCM62975-35: t <sub>KHKH</sub> = 35 ns                                                                               |        | _   | 150  |      |
| Output Low Voltage (I <sub>OL</sub> = 12.7 mA)                                                                       | VOL    | _   | 0.4  | V    |
| Output High Voltage (IOH = -1.8 mA)                                                                                  | VOH    | 2.8 | _    | V    |

#### CAPACITANCE (f = 1.0 MHz, dV = 3.0 V, T<sub>A</sub> = 25°C, Periodically Sampled Rather Than 100% Tested)

| Characteristic     | Symbol | Тур | Max | Unit |
|--------------------|--------|-----|-----|------|
| Input Capacitance  | Cin    | 4   | 6   | pF   |
| Output Capacitance | Cout   | 5   | 7   | pF   |

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_{\Delta} = 0 \text{ to } +70^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V  |
|------------------------------------------------|--------------------------------------------------|
| Input Pulse Levels                             | Output Load See Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time                           |                                                  |

#### **READ/WRITE CYCLE**

|                                    |                         | MCM62975-25 |     | MCM62975-30 |     | MCM62975-35 |     |      |         |
|------------------------------------|-------------------------|-------------|-----|-------------|-----|-------------|-----|------|---------|
| Parameter                          | Symbol                  | Min         | Max | Min         | Max | Min         | Max | Unit | Notes   |
| Read Cycle Time                    | tKHKH                   | 25          | _   | 30          | -   | 35          | _   | ns   | 1, 3    |
| Write Cycle Time                   | tkhkh                   | 25          | _   | 30          | _   | 35          | _   | ns   | 2, 3    |
| Clock High Access Time             | tkhqv                   | _           | 25  | _           | 30  | _           | 35  | ns   | 3, 4, 5 |
| Clock Low to Output Valid          | tKLQV                   |             | 10  | _           | 13  | _           | 15  | ns   | 3, 4, 5 |
| G Low to Output Valid              | tGLQV                   | T -         | 10  | _           | 13  | -           | 15  | ns   | 3       |
| Output Active from Clock Low       | tKLQX                   | 0           |     | 0           | _   | 0           | _   | ns   |         |
| Output Active from G Low           | tGLQX                   | 0           | _   | 0           | _   | 0           | _   | ns   |         |
| Clock Low Pulse Width              | tKLKH                   | 5           | _   | 5           | _   | 5           |     | ns   |         |
| Clock High Pulse Width             | tKHKL                   | 5           | _   | 5           | -   | 5           | _   | ns   |         |
| Setup Times for:                   | A tAVKH D tDVKH W tWHKH | 5           | -   | 5           | -   | 5           | _   | ns   | 1, 2, 6 |
| Hold Times for:                    | A tKHAX D tKHDX TKHWX   | 3           | _   | 3           | -   | 3           | _   | ns   | 1, 2, 6 |
| Clock Low to Output High Z (W=VIL) | tKLQZ                   | 0           | 10  | 0           | 13  | 0           | 15  | ns   | 5, 7    |
| G High to Output High Z            | tGHQZ                   | 0           | 10  | 0           | 13  | 0           | 15  | ns   | 3, 7, 8 |

#### NOTES:

- 1. A read is defined by  $\overline{W}$  high for the specified setup and hold times.
- 2. A write is defined by  $\overline{\mathbf{W}}$  low for the specified setup and hold times.
- 3. All read and write cycle timing is referenced from K or from  $\overline{\textbf{G}}$ .
- Access time is controlled by t<sub>KLQV</sub> if the clock high pulse width ≥(t<sub>KHQV</sub> t<sub>KLQV</sub>); otherwise it is controlled by t<sub>KHQV</sub>.
- 5. K must be low for the outputs to transition.
- This is a synchronous device. All synchronous inputs must meet the specified setup and hold times with stable logic levels for ALL rising edges of clock (K) while the device is selected.
- 7. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B. This parameter is sampled and not 100% tested. At any given voltage and temperature, to the tested that to the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that the tested that
- 8. G becomes a don't care signal for successive writes after the first write cycle.

#### **AC TEST LOADS**



Figure 1A

Figure 1B





# ORDERING INFORMATION (Order by Full Part Number)



# MOS EEPROM 6

| MCM2814 | 256×8 | 6-3 |
|---------|-------|-----|
|         |       |     |

## **CMOS EEPROM**†

(+5 V, 0 to 70°C)

| Organization | Part Number | Access Time<br>(μs) | Pins |
|--------------|-------------|---------------------|------|
| 256×8        | MCM2814P    | 3.5                 | 8    |

<sup>&</sup>lt;sup>†</sup>Available in Europe only.

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

#### **Advance Information**

#### 256x8 BIT SERIAL EEPROM

The MCM2814 is a 2048-bit serial electrically erasable PROM. Designed for handling data in applications requiring both non-volatile memory and in-system information updates.

The MCM2814 is fabricated in an 8-pin DIL package using floatinggate HCMOS EEPROM technology.

#### Features:

- 8-pin DIP, in HCMOS for low consumption.
- 2048 bits organised as 256 bytes.
- Byte programmable.
- 3-6 V supply during read operations.
- On-chip Programming Voltage Generator.
- Two programming modes: two-wire serial access, M-bus/four-wire serial access SPI.
- Data protection of ¼, ½, or ¾ array with EEPROM bits.
- Simultaneous programming of 1 to 4 bytes.
- Automatic byte address increment in Read mode.
- Chip selection with separate pin.
- Single 4.5 V to 6 V supply during programming.
- · Digital filtering on Clock and Data inputs.
- Bit program operation: no byte erase necessary.
- Data protection after Reset.
- Write/Erase endurance: 10000 cycles.
- Data retention: 10 years.



## MCM2814

#### **HCMOS**

(FLOATING-GATE TECHNOLOGY)

256 x 8 BIT ELECTRICALLY ERASABLE PROGRAMMABLE READ ONLY MEMORY



P SUFFIX PLASTIC PACKAGE CASE 626-04

## 

PIN DESCRIPTION VDD: **Power Supply** Vss: Ground (Ref) External/ Test Connected to on-chip Voltage Multiplier output Mode = 0 M-bus CS0 Chip Select (Hardwired) CS1 Chip Select (Hardwired) SDA Serial Date I/O SCL Serial Clock Input 1 SPI Mode = SPISS Slave Select Input SPISO Serial Data Output SPISI Serial Data Input SPICK Serial Clock Input

#### **SECTION 1. PIN DESCRIPTION**



Figure 1 Pinout

#### 1.1 VSS/VDD (Pins 4/8)

VDD and VSS are used to power the circuit. In read mode this supply voltage must be comprised in the VDDR range. (See 5.2 Electrical Characteristics). In program mode this supply range is limited to VDDP.

#### 1.2 External/Test (Pin 7)

This pin is used for testing the on-chip voltage multiplier that generates the programming voltage required for a program operation, and should be left open for 5 Volt only operation.

An external capacitor (Low leakage) on this pin might have a positive impact on the programming endurance, as the Vpp rise time will be increased.

Recommendations will be issued after the characterisation. As this on-chip generator has a high impedance, an external supply can be connected to this pin. This also allows to block any inadvertant programming by maintaining this pin at VDD.

#### 1.3 Mode (Pin 3)

This pin is used to select one of two modes of operation:
M-bus mode at the low logic level or SPI mode at high
level

This pin is usually hardwired to VSS or VDD. It should only be changed if the circuit is internally in a standby state. This pin is high impedance when VDD is at VSS level.

#### 1.4 CS1 / SPISO (Pin 2)

In M-bus mode, this pin is used for selecting multiple identical chips on the same serial bus. The chip address is formed by 5 bits predefined for this chip, followed by 2 additional chip select bits. These last two bits must

correspond to the CS1 / CS0 code for proper chip selection. Up to four MCM 2814 can be connected on the same SCL and SDA lines. (See **Figure 4**).

In SPI mode this pin is a push-pull slave data output (SPISO). It will shift-out byte addresses and data as described in Section 4.

This pin is usually connected to the data input pin of a SPI master (MISO).

This pin can not be pulled higher than 0.5 V above V<sub>DD</sub>, even if V<sub>DD</sub> is at V<sub>SS</sub> level.

#### 1.5 CSO / SPISS (Pin 1)

In M-bus mode this pin is used in conjunction with CS1 for chip selection. (See **above**).

In SPI mode this pin is a Slave Select input. In this mode the serial access is deselected when the SPISS input is high, and the SPISO data output pin is forced high impedance. Multiple chips using the same SPICK, SPISI and SPISO lines, can be selected via this pin as described in Figure 10.

After powering up the device, a falling edge of the SPISS line is required to start the SPI serial access.

This pin is high impedance when VDD is at VSS level.

#### 1.6 SCL / SPICK (Pin 6)

The serial clock is supplied on pin SCL / SPICK. This pin is an input only, therefore the chip can only operate as a slave under the control of a serial bus master.

The clock input rising edge is used to shift in data present on the SDA/SPISI pin, and the falling edge is used to shift

This pin is high impedance when VDD is at VSS level.

#### 1.7 SDA / SPISI (Pin 5)

out data on the SDA or SPISO pin.

In M-bus mode, SDA pin is used to transmit data serially in the memory (Receiver) or from the memory (Transmitter). Data transmitted via this pin includes chip addresses, byte addresses, byte data, Read/Write and acknowledge bits. When SDA is in output, it operates as a pull-down only device (Open-drain). The protocol of this transmission is described in Figures 5 and 6.

In SPI mode, this pin is a Slave data Input (SPISI) only and is used to receive opcodes, byte addresses and byte data. It is usually connected to the data output pin of a SPI master. (MOSI).

This pin is high impedance when VDD is at VSS level.

#### **SECTION 2. EEPROM**



|        | CG  | D   | S    |
|--------|-----|-----|------|
| READ   | 0V  | VDD | 0V   |
| PROG 1 | 0V  | VPP | OPEN |
| PROG 0 | VPP | 0V  | 0V   |

Figure 2 EEPROM Transistor

256 Bytes of EEPROM memory are implemented in a floating gate double poly-silicon process. A Byte Address register is used to select one of the bytes. Three basic state of operation can be distinguished:

- Standby state.
- Read state
- Program state

#### 2.1 EEPROM Operation

#### 2.1.1 Standby State

In this state, neither a programming, nor a serial transmission occurs, and the power consumption is minimum. (See 3.4.1 and 4.5).

#### 2.1.2 Read State

In read state the data of the selected byte is transferred from the memory array to the data shift register used for the serial transmission. This state is active during a serial transmission.

#### 2.1.3 Program State

In this state, a programming voltage higher than V<sub>DD</sub> is necessary. This voltage is generated by the on-chip voltage multiplier or can be supplied externally. During programming V<sub>DD</sub> must be within the V<sub>DDP</sub> range. (See 5.2).

In M-bus mode, the programming starts at the end of a write command, when a STOP or a new START condition occurs. The programming is enabled at this time, as well

as the on-chip voltage multiplier. If there is a capacitive load on the Vpp pin, the Vpp rise time should be added to the minimum program time tpROG.

In SPI mode, programming could start when a write serial transmission is ended with an SPISS rising edge. Actual programming will only happen if enabled by a Vpp enable serial command. This command can be transmitted before or after the write sequence.

#### 2.2 EEPROM Data Protection

Some circuitry has been included to prevent unwanted modification of EEPROM data, and is described below. However, a noisy serial link is very often the cause of bad data or data written to the wrong address. Besides measures to reduce this noise on the board, the serial clock and data inputs (SCL/SDA) have Schmitt triggers and digital filters to reject some of the noise.

#### 2.2.1 Power Up Reset

Immediately after power is applied, programming is inhibited to prevent EEPROM data loss during the system power up.

In both modes this condition is removed when a READ is performed.

In M-bus mode, the read bit with a valid chip address gives the control to the MCM2814. Therefore another 8 bits read without master acknowledge is necessary to stop the read sequence.

In SPI mode, it is sufficient to send the READ opcode before a new Vpp enable command and the write sequence.

At Reset the following circuitry is initialised:

- The circuit is in standby state.
- In M-bus mode, it is waiting for a start condition.
- In SPI mode, it is waiting for a high to low SPISS transition.
- The data outputs are high impedance (SDA, SPISO).
- The programming is disabled.
- The on-chip Vpp generator is off.
- The byte address register is cleared (\$00).

#### 2.2.2 Programming Voltage Enable

In SPI mode only, an internal programming voltage enable flip-flop can be set or cleared with two separate opcodes, thus reducing the risk of unwanted EEPROM programming.

#### 2.2.3 Array Write Protect

In both modes, byte address 255 (\$FF) contains EEPROM bits with a special function. When one or two bits of this address are programmed at once, the programming of EEPROM sections is inhibited according to the following table:

|      | Data at Protected ADDR \$FF Addresses |                | No. of Bytes<br>Protected |  |
|------|---------------------------------------|----------------|---------------------------|--|
| XXXX | 00XX                                  | No Write Prot. | -                         |  |
| XXXX | 01XX                                  | \$C0 - \$FB    | 60                        |  |
| XXXX | 10XX                                  | \$80 - \$FB    | 124                       |  |
| XXXX | 11XX                                  | \$40 - \$FB    | 188                       |  |

X = Don't care

Table 1 EEPROM Write Protect

This protection is reversible as address 255 (\$FF) can be modified at any time.

#### 2.3 EEPROM Properties

NO ERASE: Unlike most EEPROM's it is not necessary to erase a byte before writing new data to it.

The program operation takes tpROG and must be externally timed.

CUMULATIVE: As the programming operation is under external control, it can be done at once or at various time frames as long as the total programming time exceeds the specified minimum tpROG value.

tpROG is defined with Vpp at its programming level.

SELF LIMITING: Excess pogramming has no positive effect, as programmed EEPROM thresholds will asymptotically reach their nominal values. Programming durations above the recommended maximum tpROG have negative impacts on the EEPROM programming endurance.

#### 2.4 EEPROM Reliability

Reliability figures are statistical in nature. Therefore no minimum or maximum specifications can be applied. The result of reliability tests will be published instead. These tests are conducted on a regular basis during the production life of a circuit and reports are available upon request.

#### 2.4.1 Data Retention

Typical data retention should exceed 10 years for the specified operating temperature range. Data retention is usually tested with the device under bias, but without accessing the EEPROM array.

#### 2.4.2 Read Stress

Unlike some non-volatile memories, there should be no disturbance of the stored data under continuous read of EEPROM bytes. The life limit under continuous read condition should therefore be similar to the normal operating life of the device.

#### 2.4.3 Program Endurance

As for all EEPROM's, there is a wearout mechanism associated with the programming mechanism of the non volatile memory. More than 10,000 programming cycles should be possible per memory bit, for the specified operating temperature range. A programming cycle is defined as a 0 to 1 to 0 programming. Unlike most EEPROM's where the whole byte is erased before being re-programmed, if just one bit is modified in a byte, only this bit will see the programming stress.

Some endurance experiments have shown that the number of programming cycles can be increased if the VPP rise time is increased. This can be achieved with an external capacitor on VPP when the on-chip VPP generator is used. In SPI mode, the VPP should be enabled after the write command has been transmitted.

If an external Vpp is provided, it should be ramped up only after the write command is transmitted. In this case, a Vpp above the maximum value has also a neagtive impact on the endurance.

#### 2.5 Vpp Voltage Multiplier

In M-bus mode, the on-chip Vpp generator is turned on or off automatically during a program sequence.

In SPI mode, it is switched on only after a serial Vpp enable command has been issued, independently of write or read commands.

#### **SECTION 3. M-BUS OPERATING MODE**

The MODE pin can be hardwired to  $V_{DD}$  or  $V_{SS}$  to select two different modes of operation. Differences are at the serial transmission level and in the EEPROM operation. They are called M-bus mode and SPI mode.

#### 3.1 M-bus Mode

Only two wires are needed to control the device operation. The serial transmission of this mode is similar to the IIC (\*) serial communication standard. It features:

- Up to 4 identical chips on the same 2 wire bus.
- CS1 / CS0 pins for chip selection.
- · SCL clock line, input only.
- SDA line used as Input and Output.
- Data acknowledge bit generated.
- Auto programming after reception of new data.
- · Programming time under external control.
- · Write inhibit after reset.
- \*IIC is a trademark of Philips



Figure 3 M-bus Block Diagram

#### 3.2 Lexicon

This lexicon will describe some terms used in this serial interface description.

MASTER: The device that initiates the serial transmission is designated as master. In general, it is the device generating the clock. This memory can never function as a master.

SLAVE: This memory always operates as a slave.

TRANSMITTER: The device with its SDA pin in output is a data transmitter. In the case of multiple devices in output, the device sending a low level will win due to the Open-Drain connection.

RECEIVER: A device that has been properly selected by a chip address followed by a write bit is a receiver, and will

shift data present on the SDA pin in internal registers.

MSB: The Most Significant Bit is the first bit transmitted and received.

START CONDITION: The start condition is defined as a 1 to 0 transition of SDA when SCL is high. The first byte of data following a start condition includes the chip address followed by the R/W bit. All devices connected on the same bus receive this data to check if they are addressed.

STOP CONDITION: The stop condition is defined as a 0 to 1 transition of SDA when SCL is high. In this circuit, the stop condition is never mandatory. An EEPROM programming can be initiated by the STOP or also by any following START condition.

A STOP after a serial read sequence will put the device in standby state.

CHIP ADDRESS: The first byte transmitted after a START contains the chip address followed by the Read/Write bit. The 7 bit chip address is formed of 5 fixed bits followed by 2 chip select bits.

Fixed bits are 1010X for this device (X is a don't care bit).

The 2 chip select bits must correspond to the 2 chip select inputs for proper chip selection. By this means, up to 4 identical chips can be connected on the same SDA / SCL lines, in order to form a memory bank of up to 8 KBits.

READ/WRITE BIT: The 8th bit transmitted by the master after the 7 bit chip address will indicate the direction of transfer for the next bytes. (Until a new start or stop). If low, the following bytes are transmitted by the master. If high, the following bytes are transmitted by the MCM 2814.

BYTE ADDRESS: The first byte of data received by the memory after the chip address, will be latched in the byte address register and is used to select one of the 256 EEPROM bytes.

ACKNOWLEDGE BIT: This bit is sent by the selected receiver on the data line after a byte reception. Due to the open drain structure, a valid acknowledge bit corresponds to a low level. While operating as a transmitter, sending a sequence of data bits, this device will check the acknowledge bit generated by the master. The absence of this bit will stop the transmission of data.

#### 3.3 Chip Selection

The 2 chip select bits transmitted in the chip address must match the status of CS1 and CS0 inputs.



| Pin Status |     |     | Chip Address |  |
|------------|-----|-----|--------------|--|
| Mode       | CS1 | CS0 | Transmitted  |  |
| 0          | 1   | 1.  | 1010 X11     |  |
| : 0        | 1   | 0   | 1010 X10     |  |
| . 0        | 0   | 1   | 1010 X01     |  |
| 0          | O   | 0   | 1010 X00     |  |

X = Don't care

Figure 4 M-bus Chip Selection

#### 3.4 Protocol

At the protocol level, the transmission of data is defined in the form of sequences of Start (STA), Stop (STO) conditions, and bytes followed by acknowledge bits.

#### 3.4.1 Standby State

When no serial transmission and no programming are

made, the circuit is in standby. A STOP condition following a read sequence or a write byte address sequence (without data write), will put the circuit in standby. A new START condition will wake up the device, to get the chip address. If the chip address is not valid, the device will return in standby.

The power consumption is minimum in standby.



Figure 5 M-bus Write Protocol

INC: Increment Byte Address

#### 3.4.2 Write Sequence

The serial write to the memory includes a serial transmission of the byte address and the data to be written. When this is completed by a stop or a new start condition, the programming sequence is initiated.

STO: Stop Condition

Programming is under control of the master. It is initiated by the write sequence just described, and stopped by any new valid selection of the chip.

Bad chip addresses or chip addresses for other chips on the same bus do not suspend the programming.

The on-chip Vpp generator is automatically turned on or off when needed. If an external Vpp is applied, the programming voltage is only allowed into the array during the above defined tpROG time.

It is possible to program simultaneously up to 4 bytes, provided the 6 most significant bits of their addresses are identical. The byte address is incremented after each new data byte shifted in.

AM: Master Acknowledge

#### 3.4.3 Read Sequence

Reading data from the memory is made in two steps. First the byte address must be loaded in the byte address register. Then data can be read out of the memory. The first step is only required to define the byte address. If this address was predefined from a previous read this step can be skipped.

The byte address is automatically incremented after each data byte transmitted.

This is also valid after the last byte of a transmission. Therefore, the next read sequence without any byte address specified, will transmit data of the next byte. A read sequence will transmit data bytes of successive addresses until the absence of the acknowledge bit from the master. In this case the SDA output driver will switch off and the circuit will go to standby.

#### Read One Byte. (Inc. Write Byte Address)



#### Read One More Byte. (Byte Address Defined)



#### **Read Many Bytes**



STA: Start Condition R/W BIT: 1 = Read/0 = Write AS: Slave Acknowledge (2814)
STO: Stop Condition INC: Increment Byte Address AM: Master Acknowledge

Figure 6 M-bus Read Protocol



Figure 7 M-bus Read Detail

#### 3.4.4 Signal Levels



Figure 8 M-bus Timings

Electrical and switching characteristics are described in Section 5.

During a transmission, SDA line transitions must occur when SCL is low. A negative transition of SDA with SCL high is recognised as a START condition, the positive transition as a STOP condition.

The acknowledge bit is provided by the device receiving data. Therefore, during this time the data transmitter must leave the SDA line at high impedance.

As this memory has an open drain SDA output, an external pull-up resistor to V<sub>DD</sub> should be included on SDA line.

#### **SECTION 4. SPI OPERATING MODE**

The serial transmission of this mode requires 4 wires to control the device operation. It features:

- Multiple chips on same 3 wire bus with separate chip select lines.
- SPISS chip selection.
- SPICK clock line, Input only.
- SPISI line used as Input only.
- · SPISO line used as Output only.
- · No acknowledge bit.

- Programming under control of the master via serial opcodes.
- · Programming time under external control.
- · Write inhibit after reset.
- Write enable/disable via serial opcodes.
- Byte address output for transparency.

This SPI mode can be used with the SPI of Motorola Microprocessor MC6805S2/S3, MC6805K2/L3/L8, MC68HC05C4 and MC68HC11.



Figure 9 SPI Block Diagram

#### 4.1 SPI Serial Interface



Figure 10 SPI Chip Selection

The serial interface via pins SPICL, SPISI and SPISO is compatible with the SPI standard when the MODE pin is high.

#### 4.2 Lexicon

This lexicon will describe some terms used in this serial interface description.

MASTER: The device that generates the serial clock on SPICK is designated as master. This memory can never function as a master.

SLAVE: This memory always operate as a slave as the SPICK pin is always an input.

TRANSMITTER / RECEIVER: This device has separate pins for data transmission (SPISO) and reception (SPISI). Simultaneous data input and output can therefore occur when the chip is selected with SPISS and is clocked (SPICK).

MSB: The Most Significant Bit is the first bit transmitted and received.

CHIP SELECT: The chip is selected when pin SPISS is low. When the chip is not selected, no data will be input from pin SPISI, and output pin SPISO is high impedance.

#### 4.3 Serial Op-Code

The first byte transmitted after the chip is selected with SPISS going low, contains the opcode that defines the operation to be performed.

| Data<br>Transmitted | Operation                           |
|---------------------|-------------------------------------|
| 1010 0111           | Read byte address followed by data. |
| 1010 0110           | Program enable. Vpp generator ON.   |
| 1010 0100           | Program disable. Vpp generator OFF. |
| 1010 0010           | Write (Program) data.               |

Table 2 SPI Opcodes

All other codes are invalid. After an invalid code is received, no data is shifted in the MCM 2814 and the SPISO data output is high impedance until a new SPISS falling edge re-initialises the serial communication.

#### 4.4 Protocol

The MCM2814 SPI interface accepts both a negative or positive clock.

The SPI protocol for this device defines the bytes transmitted on the SPISI and SPISO data lines for proper chip operation.



Positive Clock Edge: Shift IN Negative Clock Edge: Data OUT

Figure 11 SPI Clock Phase and Polarity

#### 4.5 Standby State

The circuit is in standby when no serial transmission takes place, when no write is waiting for the Vpp enable command and when the Vpp generator is off.
When SPISS is high, standby state will follow:

A power up reset.

- A Vpp disable command.
- A Read, providing no Vpp enable command has been issued previously.

The power consumption is minimum in standby.

#### 4.6 Read Sequence

#### Read One or More Bytes



Figure 12 SPI Read

Reading the memory via the serial SPI link requires the following sequence. The SPISS line is pulled low to select the device. The read opcode is transmitted on the SPISI line followed by the byte address. When this is done, data on the SPISI line has no more influence on the memory. At the beginning of an SPI transaction, the SPISO buffer is turned on and will shift out the current byte address. This

can be used for a relative addressing of the byte address. The new byte address is then transmitted followed by corresponding data. If just one byte is read, SPISS can be pulled back to the high level. It is possible to continue the read sequence, as the byte address is automatically incremented. The byte address is shifted out only once, in the beginning of a transmission.

#### 4.7 Program Sequence

#### Write One to Four Bytes



Figure 13 SPI Program

To program a byte, two separate conditions must be simultaneously present. The program must be enabled via the Vpp enable command, and a serial write must be done. The Vpp enable will also turn on the on-chip Vpp generator. At this time, the chip is obviously not in standby, even if SPISS is high. The program disable command will stop the on-chip Vpp supply and protect the

EEPROM data against unwanted modifications. An external Vpp supply will also be internally enabled or disabled by this mechanism.

A write serial sequence includes an SPISS high to low transition, followed by the write code on the SPISI line. The byte address followed by the corresponding data to be written are then shifted through the SPISI pin. At the

beginning of an SPI transaction, the SPISO buffer is turned on and will shift out the current byte address. This can be used for a relative addressing of the byte to be programmed. The new byte address is also echoed for possible checking by the master. If Vpp is enabled, the programming will start after the SPISS line goes back to a high level. It is also possible to issue the Vpp enable command after the write sequence.

If the Vpp enable command is issued after the serial write, no Read or invalid code should be transmitted in between as this would clear the programming latch containing the

data to be programmed.

The programming is suspended when a new chip selection with SPISS low occurs. It is then possible to send a new write command to program new data. A Vpp enable or a Read command will stop the programming.

It is possible to program simultaneously up to 4 bytes, provided the 6 most significant bits of their addresses are identical. The byte address is incremented after each new data byte shifted in.

#### 4.8 Signal Levels



Figure 14 SPI Timings

Electrical and switching characteristics are described in Section 5.

## **SECTION 5. CHARACTERISTICS**

 $V_{SS} = 0 V$ 

#### 5.1 Maximum Ratings

| Rating                        | Symbol          | Value                        | Unit |
|-------------------------------|-----------------|------------------------------|------|
| Supply Voltage                | V <sub>DD</sub> | -0.3 to +7.0                 | Vdc  |
| Input voltage pins 1, 3, 5, 6 | Vin             | -0.3 to +7.0                 | Vdc  |
| Input voltage pin 2           | V <sub>in</sub> | -0.3 to V <sub>DD</sub> +0.3 | Vdc  |
| Current on any Input          | lin             | 0.1                          | mA   |
| Sink current SDA              | ISDAL           | 10                           | mA   |
| Sink current SPISO            | ISOL            | 10                           | mA   |
| Source current SPISO          | ISOH            | 10                           | mA   |
| Operating temperature         | TA              | 0 to 70*                     | °C   |
| Storage temperature           | TS              | - 55 to 125**                | °C   |
| Junction Temperature          | Τį              | 150**                        | °C   |
| Thermal resistance            | Thja            | 200                          | °C/W |

<sup>\*</sup>Specification over the temperature range, – 40 to +85°C to be determined.

Stresses above those listed under 'Maximum Ratings' may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum operating conditions for extended periods may affect reliability.

#### 5.2 Electrical Characteristics

| Characteristic          | Symbol           | Min   | Тур | Max | Unit |
|-------------------------|------------------|-------|-----|-----|------|
| Supply voltage STANDBY  | V <sub>DDS</sub> | -     | -   | 6.0 | Vdc  |
| Supply current STANDBY* | IDDS             | -     | 1   | TBD | μΑ   |
| Supply voltage READ     | V <sub>DDR</sub> | 3.0   | -   | 6.0 | Vdc  |
| Supply current READ*    | IDDR             | -     | 0.3 | 1.5 | mA   |
| Supply voltage PROG     | VDDP             | 4.5** | -   | 6.0 | Vdc  |
| Supply current PROG*    | IDDP             | -     | 0.5 | 3.0 | mA   |

<sup>\*\*</sup>In particular, continuous high temperature application may cause leakage of stored charge in EEPROM, resulting in data loss.

<sup>\*</sup>Inputs at V<sub>SS</sub> or V<sub>DD</sub>.

\*\*Programmability at 3 V V<sub>DDP</sub> (min) is still to be determined.

## **(**

## 5.3 Electrical Characteristics

| Characteristic                     | Symbol | Min                   | Тур | Max                   | Unit |
|------------------------------------|--------|-----------------------|-----|-----------------------|------|
| SCL, SDA, SPISS, SPISI Inputs      |        |                       |     |                       |      |
| Input low voltage                  | l VIL  | -0.3                  | -   | 0.3*V <sub>DD</sub>   | Vdc  |
| Input high voltage                 | VIH    | 0.7*V <sub>DD</sub>   |     | V <sub>DD</sub> +0.3  | Vdc  |
| Input leakage                      | IN     | -                     | -   | ±10                   | μА   |
| SDA/SPISO Pull down Outputs        |        |                       |     |                       |      |
| Output low IOL < 10µA              | VOL    | _                     | -   | 0.1                   | Vdc  |
| Output high leakage                | ЮН     | -                     |     | ±10                   | μΑ   |
| Output low $IOL = 3 \text{ mA}$    | VOL    | -                     | -   | 0.4                   | Vdc  |
| V <sub>DD</sub> = 5 V              | 1      |                       |     |                       |      |
| Output low $IOL = 1 \text{ mA}$    | VOL    | -                     | -   | 0.4                   | Vdc  |
| V <sub>DD</sub> = 3 V              |        |                       |     |                       |      |
| SPISO Pull up Output               | ÷      |                       |     |                       |      |
| Output high IOH = 1.6 mA           | VOH    | V <sub>DD</sub> = 0.8 | -   |                       | Vdc  |
| V <sub>DD</sub> = 5 V              |        |                       |     |                       |      |
| Output high $IOH = 0.4 \text{ mA}$ | VOH    | V <sub>DD</sub> - 0.3 | -   | <u> </u>              | Vdc  |
| <b>VDD</b> = 3 <b>V</b>            |        |                       |     |                       |      |
| MODE, CS1, CS0 Inputs              |        |                       |     |                       |      |
| Input low voltage                  | VILV   | -0.3                  |     | 0.3*VDD               | Vdc  |
| Input high voltage                 | VIH    | 0.7*VDD               |     | V <sub>DD</sub> + 0.3 | Vdc  |
| Input leakage                      | IN     |                       | -   | ±10                   | μА   |
| Input capacitance                  | CIN    | -                     | 10  |                       | pF   |

#### **5.4 SWITCHING PARAMETERS**

## 5.4.1 General

| Characteristic           | Symbol            | Min | Тур | Max | Unit |
|--------------------------|-------------------|-----|-----|-----|------|
| Programming time 1 byte  | <sup>t</sup> PROG | 10  | -   | tBD | mS   |
| Programming time 4 bytes | <sup>t</sup> PROG | 20  | -   | tBD | mS   |

#### 5.4.2 Serial Bus Input

| Characteristic                     | Symbol | Min | Тур | Max | Unit |
|------------------------------------|--------|-----|-----|-----|------|
| SDA/SPISI, SCL/SPICK, SPISS Inputs |        |     |     |     |      |
| Clock frequency                    | FSCL   | 0.0 | -   | 125 | kHz  |
| Clock High time                    | tCLH   | 4.0 | -   | -   | μS   |
| Clock Low time                     | tCLL   | 4.0 | -   | -   | μS   |
| Stop to Start delay                | tBUF   | 4.0 | -   | -   | μS   |
| Start hold time                    | tHSTA  | 4.0 | -   | -   | μS   |
| Data hold time                     | tHSDA  | 0.0 | - ' |     | μS   |
| Data set-up time                   | tSSDA  | 250 | -   | -   | nS   |
| Input Rise time                    | tRI    | -   | -   | 1.0 | μS   |
| Input Fall time                    | tFI    | -   | -   | 300 | nS   |
| Stop set-up time                   | tssto  | 4.0 |     | -   | μS   |
| SPISS Lead time                    | tss    | 4.0 |     | -   | μS   |
| SPISS Lag time                     | tSSN   | 4.0 | -   | -   | μS   |

All values refer to VIH and VIL levels.

#### 5.4.3 Serial Bus Output

 $V_{DD}=5\,Vdc\,\pm10\%.\,T_{\mbox{\scriptsize A}}=0$  to 70°C.  $C_{\mbox{\scriptsize L}}=200\,\mbox{\scriptsize pF}.$ 

| Characteristic    | Symbol            | Min | Тур | Max | Unit |
|-------------------|-------------------|-----|-----|-----|------|
| SDA/SPISO Outputs |                   |     |     |     |      |
| Data delay        | <sup>†</sup> DSDA | -   | 1.5 | 3.5 | μS   |
| Rise time SDA     | tRO               | -   | -   | *   | nS   |
| Rise time SPISO   | tRO               | -   | -   | 100 | nS   |
| Fall time         | tFO               | -   | -   | 100 | nS   |
| SPI select time   | tsso              | -   | -   | 1.2 | μS   |
| Disable time      | t <sub>DIS</sub>  | -   | 1.5 | 3.5 | μS   |

 $V_{DD} = 3.3 \, Vdc \pm 10\%$ .  $T_A = 0 \text{ to } 70^{\circ}\text{C}$ .  $C_L = 200 \, pF$ .

| Characteristic    | Symbol          | Min | Тур | Max | Unit |
|-------------------|-----------------|-----|-----|-----|------|
| SDA/SPISO Outputs | , Y             |     |     |     |      |
| Data delay        | †DSDA           | -   | 2.0 | 3.5 | μS   |
| Rise time SDA     | tRO             | -   | -   | *   | nS   |
| Rise time SPISO   | t <sub>RO</sub> | -   | -   | 200 | nS   |
| Fall time         | tFO             | -   | -   | 200 | nS   |
| SPI select time   | tsso            | -   | -   | 1.5 | μS   |
| Disable time      | tDIS            | -   | 2.0 | 3.5 | μS   |

All values referred to V<sub>IH</sub> and V<sub>IL</sub> levels. \*Depends on external pull-up resistor value.

## 7

## **MECL Memories**

| MC10H145    | 16×4 Register File, 6 ns             | 7-3  |
|-------------|--------------------------------------|------|
| MC10H155    | 8×2 Content Addressable              | 7-6  |
| MCM10139    | 32×8 PROM, 20 ns                     | 7-1  |
| MCM10143    | 8×2 Multiport Register File, 15.3 ns | 7-10 |
| MCM10144    | 256×1 RAM, 26 ns                     | 7-2  |
| MCM10145    | 16×4 Register File, 15 ns            | 7-24 |
| MCM10146    | 1024×1 RAM, 29 ns                    | 7-18 |
| MCM10147    | 128×1 RAM, 15 ns                     | 7-32 |
| MCM10148    | 64×1 RAM, 15 ns                      | 7-3  |
| MCM10149*10 | 256×4 PROM, 10 ns                    | 7-38 |
| MCM10149*25 | 256 × 4 PROM, 25 ns                  | 7-42 |
| MCM10152    | 256×1 RAM. 15 ns                     | 7-4  |

## **RAMs**

(0 to 75°C)

| Organization | Part Number | Access Time (ns max) | Pins |
|--------------|-------------|----------------------|------|
| 8×2          | MCM10143    | 15.3                 | 24   |
| 16×4         | MCM10145    | 15                   | 16   |
| 16×4         | MC10H145    | 6                    | 16   |
| 64×1         | MCM10148    | 15                   | 16   |
| 128×1        | MCM10147    | 15                   | 16   |
| 256 × 1      | MCM10144    | 26                   | 16   |
| 256 × 1      | MCM10152    | 15                   | 16   |
| 1024×1       | MCM10146    | 29                   | 16   |

#### **PROMs**

(0 to 75°C)

| Organization | Part Number | Access Time<br>(ns max) | Pins |
|--------------|-------------|-------------------------|------|
| 32×8         | MCM10139    | 20                      | 16   |
| 256×4        | MCM10149-10 | 10                      | 16   |
| 256×4        | MCM10149-25 | 25                      | 16   |

## CAM

(0 to 75°C)

| Organization | Part Number | Associate Time (ns max) | Pins |
|--------------|-------------|-------------------------|------|
| 8×2          | MCM10H155   | 7                       | 18   |

MECL, MECL 10K, and MECL 10KH are trademarks of Motorola inc.

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

## **Advance Information**

#### 16 x 4 BIT REGISTER FILE

The MC10H145 is a 16 x 4 bit register file. The active-low chip select allows easy expansion.

The operating mode of the register file is controlled by the  $\overline{WE}$  input. When  $\overline{WE}$  is "low" the device is in the write mode, the outputs are "low" and the data present at  $D_n$  input is stored at the selected address, when  $\overline{WE}$  is "high," the device is in the read mode — the data state at the selected location is present at the  $Q_n$  outputs.

- Address Access Time, 3.5 ns Typical
- Power Dissipation, 700 mW Typical
- Improved Noise Margin 150 mV (Over Operating Voltage and Temperature Range)
- Voltage Compensated
- MECL 10K-Compatible

#### **MAXIMUM RATINGS**

| Characteristic                                   | Symbol           | Rating                     | Unit<br>Vdc |  |
|--------------------------------------------------|------------------|----------------------------|-------------|--|
| Power Supply (V <sub>CC</sub> = 0)               | V <sub>EE</sub>  | -8.0 to 0                  |             |  |
| Input Voltage (V <sub>CC</sub> = 0)              | VI               | 0 to VEE                   | Vdc         |  |
| Output Current — Continuous<br>— Surge           | lout             | 50<br>100                  | mA          |  |
| Operating Temperature Range                      | TA               | 0 to +75                   | °C          |  |
| Storage Temperature Range — Plastic<br>— Ceramic | T <sub>stg</sub> | -55 to +150<br>-55 to +165 | °C          |  |

#### ELECTRICAL CHARACTERISTICS (VFF = -5.2 V ± 5%) (See Note)

| Characteristic       | C      | C     | 0     | 2     | 5°    | 7     | 5°     | Unit |
|----------------------|--------|-------|-------|-------|-------|-------|--------|------|
| Characteristic       | Symbol | Min   | Max   | Min   | Max   | Min   | Max    | Onit |
| Power Supply Current | ΙE     | _     | 165   |       | 150   |       | 165    | mA   |
| Input Current High   | linH   | _     | 375   |       | 220   |       | 220    | μА   |
| Input Current Low    | linL   | 0.5   | _     | 0.5   | _     | 0.3   | -      | μА   |
| High Output Voltage  | Voн    | -1.02 | -0.84 | -0.98 | -0.81 | -0.92 | -0.735 | Vdć  |
| Low Output Voltage   | VOL    | -1.95 | -1.63 | -1.95 | -1.63 | -1.95 | -1.60  | Vdc  |
| High Input Voltage   | VIH    | -1.17 | -0.84 | -1.13 | -0.81 | -1.07 | -0.735 | Vdc  |
| Low Input Voltage    | VIL    | -1.95 | -1.48 | -1.95 | -1.48 | -1.95 | -1.45  | Vdc  |

#### NOTE

Each MECL 10KH series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts.

This document contains information on a new product. Specifications and information herein are subject to change without notice.

## MC10H145



#### **TRUTH TABLE**

| MODE      |    | INPUT | OUTPUT |    |
|-----------|----|-------|--------|----|
|           | CS | WE    | Dn     | Ωn |
| Write "0" | L  | L     | L      | L  |
| Write "1" | L  | L     | Н      | L  |
| Read      | L  | Н     | φ      | Q  |
| Disabled  | Н  | φ     | φ      | L  |

- φ = Don't Care
- O-State of Addressed Cell



#### **AC PARAMETERS**

| · .                                      | ,                               | T <sub>A</sub> = 0 t | 0H145<br>o +75°C.<br>2 Vdc ±5% |      | ,                                    |  |  |
|------------------------------------------|---------------------------------|----------------------|--------------------------------|------|--------------------------------------|--|--|
| Characteristics                          | Symbol                          | Min                  | Max                            | Unit | Conditions                           |  |  |
| Read Mode                                |                                 |                      |                                | ns   | Measured from 50% of input to 50% of |  |  |
| Chip Select Access Time                  | tACS                            | 0                    | 4.0                            | ,    | output. See Note 2.                  |  |  |
| Chip Select Recovery Time                | tRCS                            | 0                    | 4.0                            |      |                                      |  |  |
| Address Access Time                      | taa .                           | 0                    | 6.0                            |      |                                      |  |  |
| Write Mode                               |                                 |                      |                                | ns   | twsA = 3.5 ns                        |  |  |
| Write Pulse Width                        | tw                              | 6.0                  | _                              |      | Measured at 50% of input to 50% of   |  |  |
| Data Setup Time Prior to Write           | twsp                            | 0                    |                                |      | output. tw = 6.0 ns.                 |  |  |
| Data Hold Time After Write               | tWHD                            | 1.5                  | _                              | 1    |                                      |  |  |
| Address Setup Time Prior to Write        | tWSA                            | 3.5                  | _                              |      | ľ                                    |  |  |
| Address Hold Time After Write            | tWHA                            | 1.5                  | _                              |      | '                                    |  |  |
| Chip Select Setup Time Prior to Write    | twscs                           | 0                    | -                              |      |                                      |  |  |
| Chip Select Hold Time After Write        | twncs                           | 1.5                  | _                              | İ    |                                      |  |  |
| Write Disable Time                       | tws                             | 1.0                  | 4.0                            |      |                                      |  |  |
| Write Recovery Time                      | tWR                             | 1.0                  | 4.0                            | l    |                                      |  |  |
| Chip Enable Strobe Mode                  |                                 |                      |                                | ns   | Guaranteed but not tested on         |  |  |
| Data Setup Prior to Chip Select          | tCSD                            | 0                    | _                              | 1    | standard product. See Figure 1.      |  |  |
| Write Enable Setup Prior to Chip Select  | tcsw                            | 0                    | _                              |      |                                      |  |  |
| Address Setup Prior to Chip Select       | tCSA                            | 0                    | _                              | 1    |                                      |  |  |
| Data Hold Time After Chip Select         | tCHD                            | 1.0                  |                                |      |                                      |  |  |
| Write Enable Hold Time After Chip Select | tCHW                            | 0                    | _                              | 1    |                                      |  |  |
| Address Hold Time After Chip Select      | <sup>t</sup> CHA                | 2.0                  | _                              | 1    |                                      |  |  |
| Chip Select Minimum Pulse Width          | tCS                             | 4.0                  | _                              | 1    |                                      |  |  |
| Rise and Fall Time                       | t <sub>r</sub> , t <sub>f</sub> |                      |                                | ns   | Measured between 20% and 80%         |  |  |
| Address to Output                        |                                 | 0.6                  | 2.5                            | 1    | points.                              |  |  |
| CS to Output                             |                                 | 0.6                  | 2.5                            |      | ,                                    |  |  |
| Capacitance                              |                                 |                      |                                | pF   | Measured with a pulse technique.     |  |  |
| Input Capacitance                        | Cin                             | -                    | 6.0                            |      |                                      |  |  |
| Output Capacitance                       | Cout                            | -                    | 8.0                            | 1    |                                      |  |  |

- NOTES: 1 Test circuit characteristics:  $R_T$  = 50  $\Omega$ , MC10H145.  $C_L \le 5.0$  pF (including jig and Stray Capacitance) Delay should be derated 30 ps/pF for capacitive loads up to 50 pF
  - 2. The maximum Address Access Time is guaranteed to be the worst-case bit in the memory.
  - 3. For proper use of MECL in a system environment, consult MECL System Design Handbook.

#### FIGURE 1 - CHIP ENABLE STROBE MODE





# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

## CONTENT ADDRESSABLE MEMORY

**Advance Information** 

The MC10H155 is a 16-bit ECL Content Addressable Memory (CAM). The device is organized as an array of 8 words by 2 bits with each cell of the array containing an exclusive-OR comparator, a D-type latch as well as control logic. The modes of operation possible with the MC10H155 are reading, writing, associate, masked associate and the hybrid mode.

- Associate Time 7.0 ns Max
- Single Bit Masking
- Open Emitter Match Lines for Easy Bit Expansion
- Improved Noise Margin 150 mV (Over Operating Voltage and Temperature Range)
- Voltage Compensated
- MECL 10K-Compatible

#### **MAXIMUM RATINGS**

| Characteristic                                   | Symbol           | Rating                         | Unit |
|--------------------------------------------------|------------------|--------------------------------|------|
| Power Supply (V <sub>CC</sub> = 0)               | VEE              | -8.0 to 0                      | Vdc  |
| Input Voltage (V <sub>CC</sub> = 0)              | ٧i               | 0 to VEE                       | Vdc  |
| Output Current — Continuous<br>— Surge           | lout             | 50<br>100                      | mA   |
| Operating Temperature Range                      | TA               | 0 to +75                       | °C   |
| Storage Temperature Range — Plastic<br>— Ceramic | T <sub>stg</sub> | - 55 to + 150<br>- 55 to + 165 |      |

#### **ELECTRICAL CHARACTERISTICS** ( $V_{EE} = -5.2 \text{ V } \pm 5\%$ ) (See Note)

|                                       |                 | 0      | 0°C    |        | °C     | 7      | '5°    |      |
|---------------------------------------|-----------------|--------|--------|--------|--------|--------|--------|------|
| Characteristic                        | Symbol          | Min    | Max    | Min    | Max    | Min    | Max    | Unit |
| Power Supply Current                  | ΙE              | _      | 135    | _      | 125    | _      | 135    | mA   |
| Input Current High<br>Pins 2,3,4,5,7, | linH            |        |        |        |        |        |        | μΑ   |
| 12,14,15,16,17                        |                 | —      | 380    | _      | 240    | _      | 240    |      |
| Pins 10,11                            |                 |        | 435    | -      | 270    | _      | 270    |      |
| Pin 8                                 |                 | _      | 400    | _      | 250    | _      | 250    |      |
| Input Current Low                     | linL            | 0.5    | _      | 0.5    | -      | 0.3    | _      | μΑ   |
| High Output Voltage                   | V <sub>OH</sub> | - 1.02 | - 0.84 | - 0.98 | - 0.81 | - 0.92 | -0.735 | Vdc  |
| Low Output Voltage                    | VOL             | - 1.95 | -1.63  | - 1.95 | - 1.63 | - 1.95 | -1.60  | Vdc  |
| High Input Voltage                    | VIH             | - 1.17 | - 0.84 | - 1.13 | - 0.81 | - 1.07 | -0.735 | Vdc  |
| Low Input Voltage                     | VIL             | - 1.95 | - 1.48 | - 1.95 | - 1.48 | - 1.95 | - 1.45 | Vdc  |

#### NOTE:

Each MECL 10KH series circuit has been designed to meet the dc specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 lfpm is maintained. Outputs are terminated through a 50 ohm resistor to -2.0 volts.

This document contains information on a new product. Specifications and information herein is subject to change without notice.

## MC10H155







#### **AC PARAMETERS**

|                     |                |              |          | 0°  | 2        | 5°  | 75  | °C  |      |
|---------------------|----------------|--------------|----------|-----|----------|-----|-----|-----|------|
|                     | Characteristic |              | Min      | Max | Min      | Max | Min | Max | Unit |
| Associate Time      |                | (I to Y) TA1 | T -      | 6.0 |          | 6.0 | _   | 7.0 | ns   |
|                     |                | (A to Y) TA2 |          | 6.0 |          | 6.0 |     | 7.0 |      |
| Disable Time        |                | (A to Y) TD1 | _        | 6.0 | _        | 6.0 | _   | 7.0 | ns   |
|                     |                | (A to D) TD2 | _        | 4.0 | l —      | 4.0 | _   | 5.0 | ł    |
|                     |                | (Y to D) TD3 |          | 7.5 |          | 7.5 |     | 8.0 |      |
| Setup Time          |                | (A to W) TS2 | _        | 8.0 | _        | 8.0 | _   | 9.0 | ns   |
|                     |                | (Y to W) TS3 | _        | 3.0 | _        | 3.0 | -   | 4.0 | l    |
|                     |                | (I to W) TS4 | <u> </u> | 4.0 | _        | 4.0 | _   | 5.0 |      |
| Write Pulse Width   |                | TW           | _        | 8.0 | _        | 8.0 | _   | 9.0 | ns   |
| Write Access Time   | TS4 ≽ TW       | (W to D) TA3 | l —      | 8.0 | -        | 8.0 |     | 9.0 | l    |
|                     | TS4 ≽ TW       | (I to D) TA4 |          | 6.0 | <u> </u> | 6.0 | _   | 7.0 |      |
| Hold Time           |                | (W to A) TH1 | T -      | 1.0 | _        | 1.0 | _   | 1.5 | ns   |
|                     |                | (W to Y) TH2 | -        | 3.0 | _        | 3.0 | -   | 4.0 | }    |
|                     |                | (W to I) TH3 | -        | 3.0 | <u> </u> | 3.0 | _   | 4.0 | ľ    |
| Read Access Time    | TS4 ≥ TW       | (Y to D) TA5 | _        | 6.0 | _        | 6.0 | _   | 6.0 | ns   |
|                     | TS4 ≥ TW       | (A to D) TA6 | 1 -      | 4.0 |          | 4.0 |     | 5.0 |      |
| Cycle Time, CP Rate | )              |              | 40       | _   | 40       | _   | 35  | _   | MHz  |

#### TRUTH TABLE

| Mode                                 | A0 | A1 | 10  | 11  | W | D0 | D1 | Qn0   | Qn1   | Yn                   |
|--------------------------------------|----|----|-----|-----|---|----|----|-------|-------|----------------------|
| Associate <sup>1</sup>               | 1  | 1  | 1/0 | 1/0 | Х | 0  | 0  | Qn0   | Qn1   | Qn0 ⊕ l0 + Qn1 ⊕ l1  |
| Associate <sup>1,2</sup><br>(Masked) | 1  | 0  | 1/0 | х   | 1 | 0  | D1 | Qn0   | Qn1   | Qn0 ⊕ 10             |
| Associate <sup>1,2</sup><br>(Masked) | 0  | 1  | x   | 1/0 | 1 | D0 | 0  | Qn0   | Qn1   | Qn1 ⊕ l1             |
| Read2,3                              | 0  | 0  | Х   | Х   | 1 | D0 | D1 | Qn0   | Qn1   | 0 (Selected Address) |
| Write <sup>3,4</sup>                 | 0  | 0  | 1/0 | 1/0 | 0 | 10 | 11 | 10    | 11    | 0 (Selected Address) |
| Hybrid <sup>5</sup>                  | 1  | 0  | 1/0 | 1/0 | 0 | 0  | 11 | Qn0   | l1•₹n | Qn0 ⊕ 10             |
| Hybrid <sup>5</sup>                  | 0  | 1  | 1/0 | 1/0 | 0 | 10 | 0  | i0•₹n | Qn1   | Qn1 ⊕ l1             |

X = Don't Care

Qn0 = Contents of Address n, Bit 0 (n = 0 to 7)
Qn1 = Contents of Address n, Bit 1

#### NOTES:

- Volume 1. 1 (High) = Mismatch of Qn ⊕I, 0 (Low) = Match of Qn ⊕I 2. D0 = Q00 \( \overline{V}0 + Q10 \overline{V}1 + • + Q70 \overline{V}7 \)
  D1 = Q01 \( \overline{V}0 + Q11 \overline{V}1 + • + Q71 \overline{V}7 \)
  3. Under normal operation, only one Y address is selected for read or write.
- 4. The write is transparent.5. At all "matched" addresses there exists a simultaneous Associate and Write.

#### **DESCRIPTION OF MODES OF OPERATION**

The MC10H155 can be operated in any of the following modes: Read, Write, Associate, Masked Associate and Hybrid. Lines Y0-Y7 can be used as either inputs (a linear word select in the read/write mode) or as outputs (indicating match/mismatch in the associate mode).

#### **Associate**

Data present on the I0 and I1 inputs are compared with the latch outputs (Qn0, Qn1) of each cell. If the data input is at the same state as the latch output of a particular Y location, that Y-line goes low. Because these Y outputs are open emitters, expansion in multiples of 2 bits is obtained by tying additional MC10H155's to the Y-bus lines.

#### **Masked Associate**

This mode allows only the comparison of a single bit which is selected by bringing the corresponding A0- or A1-line high. The other bit is inhibited by holding the corresponding A0- or A1-line low.

#### Read

The particular cell output to be read is selected by bringing the associated Y-input low. Under normal op-

eration only one cell is selected to be read, all Y-inputs of deselected cells must be held high. The state of the selected cell appears on outputs D0 and D1. In the case where more than one cell is selected, the outputs of these cells are OR-ed together and appear on the D0-, D1-outputs.

#### Write

in this mode data present at the IO-, I1-inputs is transferred to the latch outputs. Since the DO-, D1-outputs are transparent, they follow the state of these IO-, I1-inputs. The particular cells to be written into are selected by taking their respective Y-inputs low. All deselected cells, Y-inputs must be held high.

#### Hybrid

In this mode, only one of the I0- or I1-data inputs are associated with their respective latch outputs, Qn0 or Qn1. If a match exists, the corresponding Yn-line(s) will go low. As the Y-line goes low, this will address the other half of the memory for writing new data. Thus, when I0 matches Qn0, it is possible to write I1 in Qn1 or vice versa.

## LOGIC DIAGRAM



## **TIMING DIAGRAMS**

## READ CYCLE



#### WRITE CYCLE



#### ASSOCIATE CYCLE



# MOTOROLA SEMICONDUCTOR : TECHNICAL DATA

## MCM10139

## 256-BIT PROGRAMMABLE READ ONLY MEMORY (PROM)

The MCM10139 is a 256-bit programmable read only memory (PROM). The circuit is organized as 32 words of 8 bits. Prior to programming, all stored bits are at logic 0 (low) levels. The logic state of each bit can then be changed by on-chip programming circuitry. The MCM10139 has a single negative logic chip enable. When the chip is disabled ( $\overline{\text{CS}}$  = high), all outputs are forced to a logic 0 (low).

The MCM10139 is fully compatible with the MECL 10,000 logic family. It is designed for use in microprogramming, code conversion, logic simulation, and look-up table storage.

 $P_D = 520 \text{ mW typ/pkg (No Load)}$  $t_{Access} = 15 \text{ ns typ (Address Inputs)}$ 

## **MECL**

32 X 8 BIT PROGRAMMABLE READ-ONLY MEMORY





#### LOGIC DIAGRAM



## PIN ASSIGNMENT 16 🗖 Vcc D0 [ 15 🗖 CS D1 🔲 2 14 🗖 A4 D2 🔲 3 13 🔲 A3 D3 🗆 4 12 A2 D4 🔲 5 11 🔲 A1 D5 🔲 10 A0 D6 🔲 7 9 D7 VEE [

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                        | Symbol           | Value       | Unit |
|-----------------------------------------------|------------------|-------------|------|
| Power Supply Voltage (V <sub>CC</sub> = 0)    | VEE              | -8 to 0     | Vdc  |
| Base Input Voltage (V <sub>CC</sub> = 0)      | Vin              | 0 to VEE    | Vdc  |
| Output Source Current — Continuous<br>— Surge | ю                | <50<br><100 | mAdc |
| Junction Operating Temperature                | Tj               | <165        | °c   |
| Storage Temperature Range                     | T <sub>stg</sub> | -55 to +150 | °c   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

#### **ELECTRICAL CHARACTERISTICS**

|                    | DC Test Voltage Values<br>(Volts) |        |         |         |      |  |  |  |  |  |
|--------------------|-----------------------------------|--------|---------|---------|------|--|--|--|--|--|
| Test Temperature   | VIHmax                            | VILmin | VIHAmin | VILAmax | VEE  |  |  |  |  |  |
| 0°C                | -0.840                            | -1.870 | -1.145  | -1.490  | -5.2 |  |  |  |  |  |
| +25 <sup>0</sup> C | -0.810                            | -1.850 | -1.105  | -1.475  | -5.2 |  |  |  |  |  |
| +75 <sup>0</sup> C | -0.720                            | -1.830 | -1.045  | -1.450  | -5.2 |  |  |  |  |  |

Each MECL Memory circuit has been designed to meet the dc and ac specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts.

|                             |                   |        | МС     | M10139 | Test Lir | nits   |        |      |                                                                                          |  |       |  |  |
|-----------------------------|-------------------|--------|--------|--------|----------|--------|--------|------|------------------------------------------------------------------------------------------|--|-------|--|--|
|                             |                   | 00     | c o    | +2     | 5°C      | +7!    | +75°C  |      | +75°C                                                                                    |  | +75°C |  |  |
| DC Characteristics          | Symbol            | Min    | Max    | Min    | Max      | Min    | Max    | Unit | Conditions                                                                               |  |       |  |  |
| Power Supply Drain Current  | IEE               | -      | 150    | -      | 145      | -      | 140    | mAdc | Typ IEE @ 25°C = 100 mA. All outputs and inputs open, Measure pin 8.                     |  |       |  |  |
| Input Current High          | l <sub>in</sub> H | -      | 265    | -      | 265      | -      | 265    | μAdc | Test one input at a time, all other inputs are open. V <sub>in</sub> = V <sub>IH</sub> . |  |       |  |  |
| Input Current Low           | linL              | 0.5    | _      | 0.5    | -        | 0.3    | -      | μAdc | Test one input at a time, all other inputs are open. V <sub>in</sub> = V <sub>IL</sub> . |  |       |  |  |
| Logic "1" Output Voltage    | Voн               | -1.000 | -0.840 | -0.960 | -0.810   | -0.900 | -0.720 | Vdc  | Load 50 Ω to -2.0 V.                                                                     |  |       |  |  |
| Logic "0" Output Voltage    | VOL               | -2,010 | -1.665 | -1.990 | -1.650   | -1.970 | -1.625 | Vdc  |                                                                                          |  |       |  |  |
| Logic "1" Threshold Voltage | Vона              | -1.020 | _      | -0.980 | -        | -0.920 | -      | Vdc  | Threshold testing is performed and guaranteed on one input at a time.                    |  |       |  |  |
| Logic "0" Threshold Voltage | VOLA              | -      | -1.645 | -      | -1.630   | _      | -1.605 | Vdc  | $V_{in} = V_{ILH}$ or $V_{ILA}$ .<br>Load 50 $\Omega$ to -2.0 $V$ .                      |  |       |  |  |

#### SWITCHING CHARACTERISTICS (T<sub>A</sub> = 0° to +75°C, V<sub>EE</sub> = -5.2 Vdc ±5%; Output Load-See Figure 1 and Note 1)

|                           |                                 | L   | Test Limits |     |      | Test Limits                         |  |  | Test Limits |  |  |  |
|---------------------------|---------------------------------|-----|-------------|-----|------|-------------------------------------|--|--|-------------|--|--|--|
| Characteristic            | Symbol                          | Min | Тур         | Max | Unit | Conditions                          |  |  |             |  |  |  |
| Chip Select Access Time   | tACS                            | _   | 10          | 15  | ns   | See Figures 2 and 3.                |  |  |             |  |  |  |
| Chip Select Recovery Time | tRCS                            | l – | 10          | 15  | ns   | Measured from 50% of input to 50%   |  |  |             |  |  |  |
| Address Access Time       | †AA                             | -   | 15          | 20  | ns   | of output. See Note 2.              |  |  |             |  |  |  |
| Output Rise and Fall Time | t <sub>r</sub> , t <sub>f</sub> | _   | 3.0         | _   | ns   | Measured between 20% and 80% points |  |  |             |  |  |  |
| Input Capacitance         | Cin                             | -   | 4.0         | 5.0 | pF   |                                     |  |  |             |  |  |  |
| Output Capacitance        | Cout                            | l – | 7.0         | 8.0 | pF   |                                     |  |  |             |  |  |  |

Notes: 1. Contact your Motorola Sales Representative for details if extended temperature operation is desired.

2. The maximum Address Access Time is guaranteed to be the Worst-Case Bit in the memory.

FIGURE 1 - SWITCHING TIME TEST CIRCUIT



FIGURE 2 - CHIP SELECT ACCESS TIME



FIGURE 3 - ADDRESS ACCESS TIME



RECOMMENDED PROGRAMMING PROCEDURE\*

The MCM10139 is shipped with all bits at logical "0" (low). To write logical "1s", proceed as follows.

#### MANUAL (See Figure 4)

## Step 1 Connect VEE (Pin 8) to -5.2 V and VCC (Pin 16) to 0.0 V. Address the word to be programmed by applying -1.2 to -0.6 volts for a logic "1" and -5.2 to -4.2 volts for a logic "0" to the appropriate address inputs.

- Step 2 Raise V<sub>CC</sub> (Pin 16) to +6.8 volts.
- Step 3 After V<sub>CC</sub> has stabilized at +6.8 volts (including any ringing which may be present on the V<sub>CC</sub> line), apply a current pulse of 2.5 mA to the output pin corresponding to the bit to be programmed to a logic "1".
- Step 4 Return V<sub>CC</sub> to 0.0 Volts.

#### CAUTION

To prevent excessive chip temperature rise,  $V_{CC}$  should not be allowed to remain at +6.8 volts for more than 1 second.

Step 5 Verify that the selected bit has programmed by connecting a 460  $\Omega$  resistor to -5.2 volts and measuring the voltage at the output pin. If a logic "1" is not detected at the output, the procedure should be repeated once. During verification V  $_{IH}$  should be -1.0 to -0.6 volts.

Step 6 If verification is positive, proceed to the next bit to be programmed.

#### AUTOMATIC (See Figure 5)

- Step 1 Connect VEE (Pin 8) to -5.2 volts and VCC (Pin 16) to 0.0 volts. Apply the proper address data and raise VCC (Pin 16) to +6.8 volts.
- Step 2 After a minimum delay of 100  $\mu$ s and a maximum delay of 1.0 ms, apply a 2.5 mA current pulse to the first bit to be programmed (0.1  $\leq$  PW  $\leq$  1 ms).
- Step. 3 Repeat Step 2 for each bit of the selected word specified as a logic "1". (Program only one bit at a time. The delay between output programming pulses should be equal to or less than 1.0 ms.)
- Step 4 After all the desired bits of the selected word have been programmed, change address data and repeat Steps 2 and 3. /

NOTE: If all the maximum times listed above are maintained, the entire memory will program in less than 1 second. Therefore, it would be permissible for  $V_{CC}$  to remain at +6.8 volts during the entire programming time.

 $\begin{array}{ll} \textbf{Step 5} & \textbf{After stepping through all address words, return $V_{CC}$ to} \\ & 0.0 \text{ volts and verify that each bit has programmed. If one} \\ & or \text{ more bits have not programmed, repeat the entire procedure} \\ & \text{once. During verification $V_{IH}$ should be $-1.0$ to $-0.6$ volts.} \\ \end{aligned}$ 

\*NOTE: For devices that program incorrectly—return serialized units with individual truth tables. Noncompliance voids warranty.

#### PROGRAMMING SPECIFICATIONS

|                                                    |                         |       | Limits |       |       |                            |
|----------------------------------------------------|-------------------------|-------|--------|-------|-------|----------------------------|
| Characteristic                                     | Symbol                  | Min   | Тур    | Max   | Units | Conditions                 |
| Power Supply Voltage                               | VEE                     | -5.46 | -5.2   | -4.94 | Vdc   |                            |
| To Program                                         | VCCP                    | +6.04 | +6.8   | +7.56 | Vdc   | j                          |
| To Verify                                          | Vccv                    | 0     | 0      | 0     | Vdc   | ļ                          |
| Programming Supply Current                         | ICCP                    | _     | 200    | 600   | mA    | V <sub>CC</sub> = +6.8 Vdc |
| Address Voltage                                    | V <sub>IH</sub> Program | -1.2  | _      | -0.6  | Vdc   |                            |
| Logical "1"                                        | VIH Verify              | -1.0  | _      | -0.6  | Vdc   |                            |
| Logical "0"                                        | VIL                     | -5.2  | -      | -4.2  | Vdc   |                            |
| Maximum Time at V <sub>CC</sub> = V <sub>CCP</sub> | _                       | _     | · ·-   | 1.0   | sec   |                            |
| Output Programming Current                         | IOP                     | 2.0   | 2.5    | 3.0   | mAdc  |                            |
| Output Program Pulse Width                         | tp                      | 0.5   | T -    | 1.0   | ms    |                            |
| Output Pulse Rise Time                             | _                       | -     | T -    | 10    | μs    |                            |
| Programming Pulse Delay (1)                        |                         |       |        |       |       |                            |
| Following V <sub>CC</sub> change                   | t <sub>d</sub>          | 0.1   | T -    | 1.0   | ms    |                            |
| Between Output Pulses                              | t <sub>d</sub> 1        | 0.01  | -      | 1.0   | ms    |                            |

NOTE 1. Maximum is specified to minimize the amount of time V<sub>CC</sub> is at +6.8 volts.

FIGURE 4 - MANUAL PROGRAMMING CIRCUIT



FIGURE 5 - AUTOMATIC PROGRAMMING CIRCUIT



## MOTOROLA SEMICONDUCTOR TECHNICAL DATA

#### 8 x 2 MULTIPORT REGISTER FILE (RAM)

The MC10143 is an 8 word by 2 bit multiport register file (RAM) capable of reading two locations and writing one location simultaneously. Two sets of eight latches are used for data storage in this LSI circuit.

#### WRITE

A write occurs on the positive to negative transition of the clock. Data is enabled by having the write enable (of each bit to be written) low when the clock transition is made. The written information is seen at the output on the negative to positive clock transition provided the read enable (of each bit) is at a low level. To inhibit a bit from being written, the write enable of that bit must be at a high level when the clock goes to a low state and must remain high until clock goes high. The operation of the clock and write enables can be reversed. While the clock is low, a positive to negative transition of the write enable will write into the bit addressed by A<sub>0</sub>-A<sub>2</sub>. The data is seen at the output on the negative to positive transition of the clock, provided the read enable is low.

#### READ

When the clock is high any two words may be read out simultaneously, as selected by addresses B<sub>0</sub>-B<sub>2</sub> and C<sub>0</sub>-C<sub>2</sub>, including the word written during the preceding half clock cycle. When the clock goes low the addressed data is stored in the slaves. Level changes on the read address lines have no effect on the output until the clock again goes high. Read out is accomplished at any time by enabling output gates (B<sub>0</sub>-B<sub>1</sub>), (C<sub>0</sub>-C<sub>1</sub>).

tpd: CLock to Data out = 5 ns (typ) (Read Selected) Address to Data out = 10 ns (typ) (Clock High) Read Enable to Data out = 2.8 ns (typ) (Clock high, Addresses present) P<sub>D</sub> = 610 mW/pkg (typ no load)

|       | TRUTH TABLE |                               |                 |                |                |     |     |                 |                 |                 |     |
|-------|-------------|-------------------------------|-----------------|----------------|----------------|-----|-----|-----------------|-----------------|-----------------|-----|
| *MODE | DE INPUT    |                               |                 |                |                |     |     |                 | OUT             | PUT             |     |
|       | **Clock     | WEO                           | WE <sub>1</sub> | D <sub>0</sub> | D <sub>1</sub> | REB | REC | QB <sub>0</sub> | QB <sub>1</sub> | αc <sub>0</sub> | QC1 |
| Write | L→H         | L                             | L               | Ξ              | Н              | н   | Н   | L               | L               | ٦               | L   |
| Read  | н           | φ                             | φ               | φ              | φ              | L   | L   | н               | н               | н               | н   |
| Read  | H→L         | φ                             | φ               | φ              | Φ              | L   | L   | н               | н               | н               | н   |
| Read  | L→H→L       | L→H→L   H   H   φ   φ   L   L |                 |                |                |     |     |                 | н               | н               | н   |
| Write | L→H         | L→H   L   L   L   H   H   H   |                 |                |                |     |     |                 |                 | L               | L   |
| Read  | н           | φ                             | Φ               | Φ              | φ              | L   | L   | L               | н               | L               | н   |

\* Note: Clock occurs sequentially through Truth Table

\*Note. A0-A2, B0-B2, and C0-C2 are all set to same address location

throughout Table.

φ = Don't Care

## MCM10143

#### MECL

8 x 2 MULTIPORT REGISTER FILE (RAM)



**L SUFFIX** CERAMIC PACKAGE **CASE 623** 

### PIN ASSIGNMENT 24 🗆 VCC VCC0 [ 23 VCC1 QB<sub>1</sub> 22 QC1 αв₀ [ REB C 20 REC B<sub>2</sub> [ 19 Clock в₀ 🗆 B<sub>1</sub> 18 C2 WE<sub>1</sub> 17 🔲 C<sub>0</sub> 16 TC1 WE<sub>0</sub> 00 □ 15 A1 14 □A₀ D<sub>1</sub> [ 13 VEE [

#### **BLOCK DIAGRAM**



#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                     | Symbol           | Value         | Unit |
|--------------------------------------------|------------------|---------------|------|
| Power Supply Voltage (V <sub>CC</sub> = 0) | VEE              | -8 to 0       | Vdc  |
| Base Input Voltage (V <sub>CC</sub> = 0)   | Vin              | 0 to VEE      | Vdc  |
| Output Source Current — Continuous — Surge | lo               | < 50<br>< 100 | mAdc |
| Junction Operating Temperature             | TJ               | < 165         | °C   |
| Storage Temperature Range                  | T <sub>stg</sub> | -55 to +150   | °C   |

Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

## **ELECTRICAL CHARACTERISTICS**

|                     | DC TEST VOLTAGE VALUES<br>(Volts) |        |         |         |      |  |  |  |  |
|---------------------|-----------------------------------|--------|---------|---------|------|--|--|--|--|
| Test<br>Temperature | V <sub>IHmax</sub>                | VILmin | VIHAmin | VILAmax | VEE  |  |  |  |  |
| 0°C                 | -0.840                            | -1.870 | -1.145  | -1.490  | -5.2 |  |  |  |  |
| +25°C               | -0.810                            | -1.850 | -1.105  | -1.475  | -5.2 |  |  |  |  |
| +75°C               | -0.720                            | -1.830 | -1.045  | -1.450  | -5.2 |  |  |  |  |

#### **ELECTRICAL CHARACTERISTICS**

Each MECL Memory circuit has been designed to meet the dc and ac specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts.

## SWITCHING CHARACTERISTICS ( $T_A = 0^\circ$ to $+75^\circ$ C, $V_{EE} = -5.2$ Vdc $\pm$ 5%)

|                                      |                        | 0   | °C   |      | +25°C |      | +7!      | 5°C  |      |
|--------------------------------------|------------------------|-----|------|------|-------|------|----------|------|------|
| Characteristics                      | Symbol                 | Min | Max  | Min  | Тур   | Max  | Min      | Max  | Unit |
| Power Supply Drain Current           | 1 <sub>E</sub>         | _   | 150  | _    | 118   | 150  | -        | 150  | mAdc |
| Input Current                        | linH                   |     |      |      |       |      |          |      | μAdc |
| Pins 10, 11, 19                      |                        | -   | 245  | -    | -     | 245  | -        | 245  |      |
| All other pins                       |                        | _   | 200  | _    | _     | 200  | -        | 200  |      |
| Switching Times ①                    |                        |     |      |      |       |      |          |      | ns   |
| Read Mode                            |                        |     | ł    | 1    |       |      |          |      |      |
| Address Input                        | tB ± QB ±              | 4.0 | 15.3 | 4.5  | 10    | 14.5 | 4.5      | 15.5 |      |
| Read Enable                          | tRE-QB+                | 1.1 | 5.3  | 1.2  | 3.5   | 5.0  | 1.2      | 5.5  |      |
| Data                                 | <sup>t</sup> Clock+QB- | 1.7 | 7.3  | 2.0  | 5.0   | 7.0  | 2.0      | 7.6  |      |
| Setup                                |                        |     |      |      |       |      |          |      |      |
| Address                              | tsetup(B-Clock-)       | -   | -    | 8.5  | 5.5   | -    | -        | -    |      |
| Hold                                 |                        |     |      |      |       |      |          |      |      |
| Address                              | thold(Clock - B+)      |     |      | -1.5 | -4.5  |      | _        |      |      |
| Write Mode                           |                        | l   |      | l    |       | ŀ    | 1        |      |      |
| Setup                                |                        |     |      | l    |       |      |          |      |      |
| Write Enable                         | tsetup(WE-Clock+)      | -   | -    | 7.0  | 4.0   | -    | -        | -    |      |
| Write Disable                        | tsetup(WE+Clock-)      | -   | -    | 1.0  | -2.0  | -    | -        | -    |      |
| Address                              | tsetup(A -Clock+)      | -   | -    | 8.0  | 5.0   | -    | -        | -    |      |
| Data                                 | tsetup(D-Clock+)       |     |      | 5.0  | 2.0   |      | <u> </u> |      |      |
| Hold                                 |                        |     | ł    | i    | 1     | ł    |          |      |      |
| Write Enable                         | thold(Clock - WE+)     | -   | -    | 5.5  | 2.5   | ۱ –  | -        | - '  |      |
| Write Disable                        | thold(Clock+WE-)       | -   | -    | 1.0  | -2.0  | -    | -        | -    |      |
| Address                              | thold(Clock+A+)        | -   | -    | 1.0  | -3.0  | -    | -        | -    |      |
| Data                                 | thold(Clock+D+)        | _   |      | 1.0  | -2.0  |      |          |      |      |
| Write Pulse Width                    | PWWE                   |     |      | 8.0  | 5.0   | -    |          |      |      |
| Rise Time, Fall Time<br>(20% to 80%) | t <sub>r</sub> , tf    | 1.1 | 4.2  | 1.1  | 2.5   | 4.0  | 1.1      | 4.5  |      |

①AC timing figures do not show all the necessary presetting conditions.



#### WRITE TIMING DIAGRAM



## MCM10144

MEMORY

L SUFFIX CERAMIC PACKAGE

#### MECL

256 X 1-BIT **RANDOM ACCESS** 



**CASE 620** 

#### time of 17 ns and is designed for high-speed scratch pad, control, cache, and buffer storage applications.

- Typical Address Access Time = 17 ns Typical Chip Select Access Time = 4.0 ns
- Operating Temperature Range = 0° to +75°C
- Open Emitter Output Permits Wired-OR for Easy Memory Expansion

256 x 1-BIT RANDOM ACCESS MEMORY

Access Memory. Data is accessed or stored by means of an 8-bit address decoded on chip. It has a non-inverting data out, a separate data in line and 3 active-low chip select lines. It has a typical access

The MCM10144 is a 256 word x 1-bit Read/Write Random

- 50 kΩ Input Pulldown Resistors on Chip Select
- Power Dissipation Decreases with Increasing Temperature
- Fully Compatible with MECL 10,000 Logic Family
- Pin-for-Pin Replacement for F10410

## **BLOCK DIAGRAM** Dout CS1 CS2 CS3 Chip Data Out Buffer Select Sense Amplifier Buffer/ Write And Data In Buffer Decoder d Address 1/32 Deco Memory Cell Array Bit Address Buffer/ 1/8 Decoder V<sub>CC</sub> = Pin 16 V<sub>EE</sub> = Pin 8 Α5 Α6 Α7

#### PIN ASSIGNMENT 16 7 VCC A0 🗀 15 Dout A1 [ 14 WE A2 [ АЗ 🔲 13 Din ☐ A7 CS1 CS2 [ ☐ A6 10 A5 CS3 ¬ A4 VEE [ PIN NOTATION Chip Select Input CS

A0 thru A7 Address Inputs Data Input

Din Dout Data Output WE Write Enable Input

#### TRUTH TABLE

| MODE      |                 | OUTPUT |     |                  |
|-----------|-----------------|--------|-----|------------------|
|           | <del>cs</del> ∙ | WE     | Din | D <sub>out</sub> |
| Write "0" | L               | L      | L   | L                |
| Write "1" | L               | L      | н   | L                |
| Read      | L               | н      | φ   | a                |
| Disabled  | Н               | φ      | φ   | L                |

·CS = CS1 + CS2 + CS3  $\phi$  = Don't Care.

#### **FUNCTIONAL DESCRIPTION:**

The MCM10144 is a 256 word x 1-bit RAM. Bit selection is achieved by means of an 8-bit address A0 thru A7.

The active-low chip select allows memory expansion up to 2048 words. The fast chip select access time allows memory expansion without affecting system performance.

The operating mode of the RAM  $\overline{(CS)}$  inputs low) is controlled by the  $\overline{WE}$  input. With  $\overline{WE}$  low the chip is in the write mode—the output is low and the data present at  $D_{in}$  is stored at the selected address. With  $\overline{WE}$  high the chip is in the read mode—the data state at the selected memory location is presented non-inverted at  $D_{OUT}$ .

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                     | Symbol           | Value         | Unit |
|--------------------------------------------|------------------|---------------|------|
| Power Supply Voltage (V <sub>CC</sub> = 0) | VEE              | -8 to 0       | Vdc  |
| Base Input Voltage (V <sub>CC</sub> = 0)   | Vin              | 0 to VEE      | Vdc  |
| Output Source Current — Continuous — Surge | 10               | < 50<br>< 100 | mAdc |
| Junction Operating Temperature             | Tj               | < 165         | °C   |
| Storage Temperature Range                  | T <sub>stg</sub> | -55 to +150   | °C   |

Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

|                     | <b>VALUES</b>      |        |         |         |      |
|---------------------|--------------------|--------|---------|---------|------|
| Test<br>Temperature | V <sub>IHmax</sub> | VILmin | VIHAmin | VILAmax | VEE  |
| 0°C                 | -0.840             | -1.870 | -1.145  | -1.490  | -5.2 |
| +25°C               | -0.810             | -1.850 | -1.105  | -1.475  | -5.2 |
| +75°C               | -0.720             | -1.830 | -1.045  | -1.450  | -5.2 |

#### **ELECTRICAL CHARACTERISTICS**

Each MECL Memory circuit has been designed to meet the de and as specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts.

|                                  |                   |        | •      | ACM10144 | Test Lim | its    |        |      |                                                                             |
|----------------------------------|-------------------|--------|--------|----------|----------|--------|--------|------|-----------------------------------------------------------------------------|
|                                  | ]                 | 0      | °C     | +2!      | 5°C      | +75    | 5°C    | 1    |                                                                             |
| DC Characteristics               | Symbol            | Min    | Max    | Min      | Max      | Min    | Max    | Unit | Conditions                                                                  |
| Power Supply Drain Current       | EE                | -      | 130    |          | 125      |        | 120    | mAdc | Typ IEE @ 25°C = 90 mA<br>All outputs and inputs open.<br>Measure pin 8.    |
| Input Current High               | l <sub>in</sub> H | - ,    | 220    | -        | 220      | -      | 220    | μAdc | Test one input at a time, all other inputs are open.  Vin = VIH.            |
| Input Current Low                | linL              | 0.5    | -      | 0.5      | -        | 0.3    | -      | μAdc | Test one input at a time, all other inputs are open.  Vin = VIL.            |
| Logic "1"<br>Output Voltage      | Voн               | -1.000 | -0.840 | -0.960   | -0.810   | -0.900 | -0.720 | Vdc  | Load 50 Ω to -2.0 V                                                         |
| Logic "0" Output Voltage         | VOL               | -1.870 | -1.665 | -1.850   | -1.650   | -1.830 | -1.625 | Vdc  |                                                                             |
| Logic ''1'' Threshold Voltage    | Vона              | -1.020 | -      | -0.980   | _        | -0.920 | -      | Vdc  | Threshold testing is performed and guaranteed on one input at               |
| Logic ''0''<br>Threshold Voltage | VOLA              | -      | -1.645 | -        | -1.630   | -      | -1.605 | Vdc  | a time. $V_{in} = V_{IHA}$ or $V_{ILA}$ .<br>Load 50 $\Omega$ to -2.0 $V$ . |

SWITCHING CHARACTERISTICS (T<sub>A</sub> =  $0^{\circ}$  to +75°C,  $V_{EE}$  = -5.2 Vdc ± 5%; Output Load see Figure 1; see Note 1 & 3.)

|                                       |                                 |     | Test Limit | s   |      | ·                                    |
|---------------------------------------|---------------------------------|-----|------------|-----|------|--------------------------------------|
| Characteristic                        | Symbol                          | Min | Тур        | Max | Unit | Conditions                           |
| Read Mode                             |                                 |     |            |     |      | See Figures 2 and 3.                 |
| Chip Select Access Time               | tACS                            | 2.0 | 4.0        | 10  | ns   | Measured from 50% of input to 50% of |
| Chip Select Recovery Time             | tRCS                            | 2.0 | 4.0        | 10  | ns   | output. See Note 2.                  |
| Address Access Time                   | tAA                             | 7.0 | 17         | 26  | ns   |                                      |
| Write Mode                            |                                 |     |            |     |      |                                      |
| Write Pulse Width                     | tw                              | 25  | 6.0        | _   | ns   | tWSA = 8.0 ns                        |
| Data Setup Time Prior to Write        | twsp                            | 2.0 | -3.0       | _   | ns   | Measured at 50% of input to 50% of   |
| Data Hold Time After Write            | tWHD                            | 2.0 | -3.0       | _   | ns   | output.                              |
| Address Setup Time Prior to Write     | tWSA                            | 8.0 | 0          | _   | ns   | tw = 25 ns. See Figure 4.            |
| Address Hold Time After Write         | AHW <sup>‡</sup>                | 0.0 | -4.0       | _   | ns   |                                      |
| Chip Select Setup Time Prior to Write | twscs                           | 2.0 | -3.0       | _   | ns   | · .                                  |
| Chip Select Hold Time After Write     | tWHCS                           | 2.0 | -3.0       | -   | ns   |                                      |
| Write Disable Time                    | tws                             | 2.5 | 5.0        | 10  | ns   |                                      |
| Write Recovery Time                   | twR                             | 2.5 | 5.0        | 10  | ns   |                                      |
| Rise and Fall Time                    |                                 |     |            |     |      | Measured between 20% and 80% points  |
| Output Rise and Fall Time             | t <sub>r</sub> , t <sub>f</sub> | 1.5 | 3.0        | 7.0 | ns   | When driven from Address inputs.     |
| Output Rise and Fall Time             | t <sub>r</sub> , t <sub>f</sub> | 1.5 | 3.0        | 5.0 | ns   | When driven from CS or WE inputs.    |
| Capacitance                           |                                 |     |            |     |      |                                      |
| Input Capacitance                     | Cin                             |     | 4.0        | 5.0 | pF   |                                      |
| Output Capacitance                    | Cout                            | _   | 7.0        | 8.0 | pF   |                                      |

Notes: (1) Contact your Motorola Sales Representative for details if extended temperature operation is desired.

- (2) The maximum Address Access Time is guaranteed to be the Worst-Case Bit in the Memory.
- (3) For proper use of MECL Memories in a system environment, consult: "MECL System Design Handbook."

#### FIGURE 1 — SWITCHING TIME TEST CIRCUIT



FIGURE 2 - CHIP SELECT ACCESS TIME



FIGURE 3 - ADDRESS ACCESS TIME



FIGURE 4 - WRITE MODE



# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

## 64-BIT REGISTER FILE (RAM)

The MCM10145 is a 64-Bit RAM organized as a 16 x 4 array. This organization and the high speed make the MCM10145 particularly useful in register file or small scratch pad applications. Fully decoded inputs, together with a chip enable, provide expansion of memory capacity. The Write Enable input, when low, allows data to be entered; when high, disables the data inputs. The Chip Select input when low, allows full functional operation of the device; when high, all outputs go to a low logic state. The Chip Select, together with open emitter outputs allow full wire-ORing and data bussing capability. On-chip input pulldown resistors allow unused inputs to remain open.

- Typical Address Access Time = 10 ns
- Typical Chip Select Access Time = 4.5 ns
- Operating Temperature Range = 0° to +75°C
- 50 kΩ Pulldown Resistors on All Inputs
- Fully Compatible with MECL 10,000
- Pin-for-Pin Compatible with the F10145

## MCM10145

#### **MECL**

64-BIT REGISTER FILE (RAM)



L SUFFIX CERAMIC PACKAGE CASE 620





| TRUTH TABLE  |              |                        |                                                                                       |  |  |  |  |  |  |
|--------------|--------------|------------------------|---------------------------------------------------------------------------------------|--|--|--|--|--|--|
| INPUT OUTPUT |              |                        |                                                                                       |  |  |  |  |  |  |
| CS           | WE           | Dn                     | a <sub>n</sub>                                                                        |  |  |  |  |  |  |
| L            | L            | L                      | L                                                                                     |  |  |  |  |  |  |
| L            | L            | н                      | L                                                                                     |  |  |  |  |  |  |
| L            | н            | φ                      | a                                                                                     |  |  |  |  |  |  |
| н            | φ            | φ                      | L                                                                                     |  |  |  |  |  |  |
|              | CS<br>L<br>L | INPUT  CS WE  L L  L H | INPUT     CS   WE   Dn   L   L   L   L   H   L   H   Dn   Dn   Dn   Dn   Dn   Dn   Dn |  |  |  |  |  |  |

#### FUNCTIONAL DESCRIPTION:

The MCM10145 is a 16 word x 4-bit RAM. Bit selection is achieved by means of a 4-bit address A0 thru A3.

The active-low chip select allows memory expansion up to 32 words. The fast chip select access time allows memory expansion without affecting system performance.

The operating mode of the RAM ( $\overline{\text{CS}}$  input low) is controlled by the  $\overline{\text{WE}}$  input. With  $\overline{\text{WE}}$  low the chip is in the write mode—the output is low and the data present at  $D_n$  is stored at the selected address. With  $\overline{\text{WE}}$  high the chip is in the read mode—the data state at the selected memory location is presented non-inverted at  $Q_n$ .

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                     | Symbol           | Value         | Unit  |
|--------------------------------------------|------------------|---------------|-------|
| Power Supply Voltage (V <sub>CC</sub> = 0) | VEE              | -8 to 0       | Vdc   |
| Base Input Voltage (V <sub>CC</sub> = 0)   | Vin              | 0 to VEE      | Vdc   |
| Output Source Current — Continuous — Surge | 10               | < 50<br>< 100 | m Adc |
| Junction Operating Temperature             | Tj               | < 165         | °c    |
| Storage Temperature Range                  | T <sub>stg</sub> | -55 to +150   | °C    |

Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

|                     | DC TEST VOLTAGE VALUES (Volts) |        |         |         |      |  |  |  |  |  |
|---------------------|--------------------------------|--------|---------|---------|------|--|--|--|--|--|
| Test<br>Temperature | VIHmax                         | VILmin | VIHAmin | VILAmax | VEE  |  |  |  |  |  |
| 0°C                 | -0.840                         | ~1.870 | -1.145  | -1.490  | -5.2 |  |  |  |  |  |
| +25°C               | -0.810                         | -1.850 | -1.105  | -1.475  | -5.2 |  |  |  |  |  |
| +75°C               | -0.720                         | -1.830 | -1.045  | -1.450  | -5.2 |  |  |  |  |  |

#### **ELECTRICAL CHARACTERISTICS**

Each MECL Memory circuit has been designed to meet the de and as c specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts.

|                                  |                   |         |        | ACM10145 | 145 Test Limits |        |        |      |                                                                                                   |  |
|----------------------------------|-------------------|---------|--------|----------|-----------------|--------|--------|------|---------------------------------------------------------------------------------------------------|--|
|                                  | ļ                 | 0°C     |        | +25°C    |                 | +75°C  |        |      |                                                                                                   |  |
| DC Characteristics               | Symbol            | Min     | Max    | Min      | Max             | Min    | Max    | Unit | Conditions                                                                                        |  |
| Power Supply Drain Current       | EE                | -       | 130    | -        | 125             | _      | 120    | mAdc | Typ I <sub>EE</sub> @ 25 <sup>o</sup> C = 90 mA<br>All outputs and inputs open.<br>Measure pin 8. |  |
| Input Current High               | 1 <sub>in</sub> H | -       | 220    | _        | 220             | _      | 220    | μAdc | Test one input at a time, all other inputs are open.  V <sub>in</sub> = V <sub>iH</sub> .         |  |
| Input Current Low                | I <sub>IN</sub> L | 0.5     | _      | 0.5      | ~               | 0.3    | -      | μAdc | Test one input at a time, all other inputs are open. $V_{in} = V_{IL}$ .                          |  |
| Logic "1" Output Voltage         | Voн               | -1.000  | -0.840 | -0.960   | -0.810          | -0.900 | -0.720 | Vdc  | Load 50 Ω to -2.0 V                                                                               |  |
| Logic ''0''<br>Output Voltage    | VOL               | -1.870  | -1.665 | -1.850   | -1.650          | -1.830 | -1.625 | Vdc  |                                                                                                   |  |
| Logic ''1'' Threshold Voltage    | Vона              | -1 ,020 | -      | -0.980   | -               | -0.920 | -      | Vdc  | Threshold testing is performed and guaranteed on one input at                                     |  |
| Logic ''0''<br>Threshold Voltage | VOLA              | -       | -1.645 | -        | -1.630          | -      | -1.605 | Vdc  | a time, $V_{in} = V_{IHA}$ or $V_{ILA}$ .<br>Load 50 $\Omega$ to -2.0 $V$ .                       |  |

**SWITCHING CHARACTERISTICS** ( $T_A = 0^\circ$  to  $+75^\circ$ C,  $V_{EE} = -5.2$  Vdc  $\pm 5^\circ$ ; Output Load see Figure 1; see Note 2.)

|                                             |                                 | Test Limits |      |     |      |                                       |
|---------------------------------------------|---------------------------------|-------------|------|-----|------|---------------------------------------|
| Characteristic                              | Symbol                          | Min         | Тур  | Max | Unit | Conditions                            |
| Read Mode                                   |                                 |             |      |     |      | See Figures 2 and 3.                  |
| Chip Select Access Time                     | †ACS                            | 2.0         | 4.5  | 8.0 | ns   | Measured from 50% of input to 50% of  |
| Chip Select Recovery Time                   | tRCS                            | 2.0         | 5.0  | 8.0 | ns   | output. See Note 1.                   |
| Address Access Time                         | tAA                             | 4.0         | 10   | 15  | ns   | •                                     |
| Write Mode                                  |                                 |             |      |     |      |                                       |
| Write Pulse Width                           | tw                              | 8.0         | _    | -   | ns   | tWSA = 5 ns                           |
| Data Setup Time Prior to Write              | twsp                            | 0           | -6.0 | _   | ns   | Measured at 50% of input to 50% of    |
| Data Hold Time After Write                  | twHD                            | 3.0         | 0    | _   | ns   | output.                               |
| Address Setup Time Prior to Write           | twsA                            | 5.0         | 1.0  | _   | ns   | tw = 8 ns. See Figure 4.              |
| Address Hold Time After Write               | tWHA                            | 1.0         | -3.0 | -   | ns   |                                       |
| Chip Select Setup Time Prior to Write       | twscs                           | 0           | -5.0 | _   | ns   |                                       |
| Chip Select Hold Time After Write           | twHCS                           | 0           | -6.0 | -   | ns   |                                       |
| Write Disable Time                          | tws                             | 2.0         | 5.0  | 8.0 | ns   | * 4                                   |
| Write Recovery Time                         | twR                             | 2.0         | 5.0  | 8.0 | ns   |                                       |
| Chip Enable Strobe Mode                     |                                 | <b></b>     |      |     |      |                                       |
| Data Setup Prior to Chip Select             | tcsp                            | 0           | -6.0 | -   | ns   | Guaranteed but not tested on standard |
| Write Enable Setup Prior to Chip<br>Select  | tcsw                            | 0           | -3.0 | -   | ns   | product. See Figure 5.                |
| Address Setup Prior to Chip Select          | tCSA                            | 0           | -3.0 | -   | ns   |                                       |
| Data Hold Time After Chip Select            | tCHD                            | 2.0         | -1.0 | -   | ns   |                                       |
| Write Enable Hold Time After Chip<br>Select | tCHW                            | 0           | -6.0 | -   | ns   |                                       |
| Address Hold Time After Chip Select         | tCHA                            | 4.0         | -1.0 | -   | ns   |                                       |
| Chip Select Minimum Pulse Width             | tcs                             | 18          | -12  | -   | ns   |                                       |
| Rise and Fall Time                          |                                 |             |      |     | 1    | Measured between 20% and 80% points.  |
| Address to Output                           | tr, tf                          | 1.5         | 3.0  | 7.0 | ns   |                                       |
| CS to Output                                | t <sub>r</sub> , t <sub>f</sub> | 1.5         | 3.0  | 5.0 | ns   |                                       |
| Capacitance                                 |                                 |             |      |     |      |                                       |
| Input Capacitance                           | Cin                             | -           | 4.0  | 6.0 | рF   |                                       |
| Output Capacitance                          | Cout                            | -           | 5.0  | 8.0 | pF   |                                       |

#### Notes:

- 1. The maximum Address Access Time is guaranteed to be the worst-case bit in the memory.
- 2. For proper use of MECL Memories in a system environment, consult MECL System Design Handbook.



FIGURE 2 - CHIP SELECT ACCESS TIME



FIGURE 3 - ADDRESS ACCESS TIME



FIGURE 4 - WRITE MODE



FIGURE 5 - CHIP ENABLE STROBE MODE



## MCM10146

#### 1024 x 1-BIT RANDOM ACCESS MEMORY

The MCM10146 is a 1024-bit Read/Write Random Access Memory organized 1024 words by 1 bit. Data is selected or stored by means of a 10-bit address (A0 through A9) decoded on the chip. The chip is designed with a separate data in line, a non-inverting data output, and an active-low chip select.

This device is designed for use in high-speed scratch pad, control, cache and buffer storage applications.

- Fully Compatible with MECL 10,000
- Temperature Range of 0° to 75°C (see note 1)
- Emitter-Follower Output Permits Full Wire-ORing (see note 3)
- Power Dissipation Decreases with Increasing Temperature
- Typical Address Access of 24 ns
- Typical Chip Select Access of 4.0 ns

#### PIN DESIGNATION

CS Chip Select Input
A0 to A9 Address Inputs
Din Data Inputs
Dout Data Output
WE Write Enable Input

## **MECL**

1024 X 1-BIT RANDOM ACCESS MEMORY



L SUFFIX CERAMIC PACKAGE CASE 620

#### ORDERING INFORMATION

Suffix Denotes

MCM10146 - L Ceramic Dual-In-Line Package - F Ceramic Flat Package



32 x 32

Memory Cell Array

1/32 Bit Address Buffer/Decoder

9 10 11 1 A6 A7 A8 A9



#### TRUTH TABLE

| MODE      |               | OUTPUT |     |                  |
|-----------|---------------|--------|-----|------------------|
|           | <del>cs</del> | WE     | Din | D <sub>out</sub> |
| Write "0" | L             | L      | L   | L                |
| Write "1" | L             | L      | н   | L                |
| Read      | L             | н      | φ   | a                |
| Disabled  | н             | φ      | φ   | L                |

φ = Don't Care.

ΑO

Α2

А3

V<sub>EE</sub> = Pin 8 V<sub>CC</sub> = Pin 16

1/32 Word Address Buffer/Decoder

#### MOTOROLA MEMORY DATA

Write And Data In Buffer

13

#### **FUNCTIONAL DESCRIPTION:**

This device is a 1024 x 1-bit RAM. Bit selection is achieved by means of a 10-bit address, A0 to A9.

The active-low chip select is provided for memory expansion up to 2048 words.

The operating mode of the RAM (CS input low) is controlled by the  $\overline{WE}$  input. With  $\overline{WE}$  low, the chip is in the write mode, the output,  $D_{Out},$  is low and the data state present at  $D_{in}$  is stored at the selected address. With  $\overline{WE}$  high, the chip is in the read mode and the data stored at the selected memory location will be presented non-inverted at  $D_{Out}.$  (See Truth Table)

#### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                     | Symbol           | Value         | Unit  |
|--------------------------------------------|------------------|---------------|-------|
| Power Supply Voltage (V <sub>CC</sub> = 0) | VEE              | -8 to 0       | Vdc   |
| Base Input Voltage (V <sub>CC</sub> = 0)   | Vin              | 0 to VEE      | Vdc   |
| Output Source Current — Continuous — Surge | 10               | < 50<br>< 100 | m Adc |
| Junction Operating Temperature             | TJ               | < 165         | °C    |
| Storage Temperature Range                  | T <sub>stg</sub> | -55 to +150   | °C    |

|                     |                    | DC TES | ST VOLTAGE (<br>(Volts) | VALUES  |      |  |
|---------------------|--------------------|--------|-------------------------|---------|------|--|
| Test<br>Temperature | V <sub>IHmax</sub> | VILmin | VIHAmin                 | VILAmax | VEE  |  |
| 0°C                 | -0.840             | -1.870 | -1.145                  | -1.490  | -5.2 |  |
| +25 <sup>0</sup> C  | -0.810             | -1.850 | -1.105                  | -1.475  | -5.2 |  |
| +75 <sup>0</sup> C  | -0.720             | -1.830 | -1.045                  | -1.450  | -5.2 |  |

#### **ELECTRICAL CHARACTERISTICS**

Each MECL Memory circuit has been designed to meet the dc and ac specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts.

|                                |                   |        | N      | ACM10146 | Test Limi | ts     |        |      |                                                                                                    |  |
|--------------------------------|-------------------|--------|--------|----------|-----------|--------|--------|------|----------------------------------------------------------------------------------------------------|--|
|                                | Symbol            | 0°C    |        | +25°C    |           | +75°C  |        |      |                                                                                                    |  |
| DC Characteristics             |                   | Min    | Max    | Min      | Max       | Min    | Max    | Unit | Conditions                                                                                         |  |
| Power Supply Drain Current     | IEE               | -      | 150    |          | 145       | -      | 125    | mAdc | Typ I <sub>EE</sub> @ 25 <sup>o</sup> C = 100 mA<br>All outputs and inputs open.<br>Measure pin 8. |  |
| Input Current High             | I <sub>in</sub> H | _      | 220    |          | 220       | -      | 220    | μAdc | Test one input at a time, all other inputs are open.  Vin = VIH.                                   |  |
| Input Current Low              | linL              | 0.5    | -      | 0.5      | -         | 0.3    | -      | μAdc | Test one input at a time, all other inputs are open.  Vin = VIL.                                   |  |
| Logic "1"<br>Output Voltage    | Voн               | -1.000 | -0.840 | -0.960   | -0.810    | -0.900 | -0.720 | Vdc  | Load 50 Ω to -2.0 V                                                                                |  |
| Logic "0" Output Voltage       | VOL               | -1.920 | -1.665 | -1.900   | -1.650    | -1.880 | -1.625 | Vdc  |                                                                                                    |  |
| Logic ''1'' Threshold Voltage  | Vона              | -1.020 | _      | -0.980   | -         | -0.920 | -      | Vdc  | Threshold testing is performed and guaranteed on one input at                                      |  |
| Logic "0"<br>Threshold Voltage | VOLA              | -      | -1.645 | -        | -1.630    |        | -1.605 | Vdc  | a time. $V_{in} = V_{IHA}$ or $V_{ILA}$ .<br>Load 50 $\Omega$ to -2.0 $V$ .                        |  |



FIGURE 1 - SWITCHING TEST CIRCUIT AND WAVEFORMS

Guaranteed with  $V_{EE}$  = -5.2 Vdc ± 5.0%,  $T_A$  = 0°C to 75°C (see Note 1). Output Load see Figure 1.

|                                             |                                 | MCM1 | 0146 Test | Limits |      |                                                            |
|---------------------------------------------|---------------------------------|------|-----------|--------|------|------------------------------------------------------------|
| Characteristic                              | Symbol                          | Min  | Тур       | Max    | Unit | Conditions                                                 |
| Read Mode                                   |                                 |      |           |        |      | See Figures 2 and 3.                                       |
| Chip Select Access Time                     | †ACS                            | 2.0  | 4.0       | 7.0    | ns   | Measured at 50% of input to 50% of output.                 |
| Chip Select Recovery Time                   | †RCS                            | 2.0  | 4.0       | 7.0    | ns   | See Note 2.                                                |
| Address Access Time                         | tAA                             | 8.0  | 24        | 29     | ns   |                                                            |
| Write Mode                                  |                                 |      |           |        |      | See Figure 4.                                              |
| Write Pulse Width<br>(To guarantee writing) | tW                              | 25   | 20        | _      | ns   | tWSA = 8.0 ns.  Measured at 50% of input to 50% of output. |
| Data Setup Time Prior to Write              | twsp                            | 5.0  | 0         | -      | ns   |                                                            |
| Data Hold Time After Write                  | twHD                            | 5.0  | 0         | -      | ns   |                                                            |
| Address Setup Time Prior to Write           | tWSA                            | 8.0  | 0         | -      | ns   | t <sub>W</sub> = 25 ns                                     |
| Address Hold Time After Write               | tWHA                            | 2.0  | 0         | · –    | ns   |                                                            |
| Chip Select Setup Time Prior to Write       | twscs                           | 5.0  | 0         | -      | ns   | ,                                                          |
| Chip Select Hold Time After Write           | twhcs                           | 5.0  | 0         | -      | ns   |                                                            |
| Write Disable Time                          | tws                             | 2.8  | 5.0       | 7.0    | ns · | ,                                                          |
| Write Recovery Time                         | twR                             | 2.8  | 5.0       | 7.0    | ns   |                                                            |
| Rise and Fall Time                          |                                 |      |           |        |      | Measured between 20% and 80% points.                       |
| Output Rise and Fall Time                   | t <sub>r</sub> , t <sub>f</sub> | 1.5  | 2.5       | 4.0    | ns   | When driven from CS or WE inputs.                          |
| Output Rise and Fall Time                   | t <sub>r</sub> , t <sub>f</sub> | 1.5  | 4.0       | 8.0    | ns   | When driven from Address inputs.                           |
| Capacitance                                 |                                 |      |           |        |      | Measured with a pulse technique.                           |
| Input Lead Capacitance                      | Cin                             | -    | 4.0       | 5.0    | pF   |                                                            |
| Output Lead Capacitance                     | Cout                            | -    | 7.0       | 8.0    | pF   |                                                            |

### Notes:

- (1) Contact your Motorola Sales Representative for details if extended temperature operation is desired.
  - (2) The maximum Address Access Time is guaranteed to be the Worst-Case Bit in the Memory.
  - (3) For proper use of MECL Memories in a system environment, consult: "MECL System Design Handbook."
  - (4) Typical limits are at  $V_{EE} = -5.2 \text{ Vdc}$ ,  $T_A = 25^{\circ}\text{C}$  and standard loading.

FIGURE 2 - CHIP SELECT ACCESS TIME



FIGURE 3 - ADDRESS ACCESS TIME



FIGURE 4 - WRITE STROBE MODE



# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

### 128 x 1-BIT RANDOM ACCESS MEMORY

The MCM10147 is a 128-word x 1-bit Read/Write Random Access Memory. Data is accessed or stored by means of a 7-bit address decoded on chip. It has a non-inverting data out, a separate data in line and 2 active-low chip select lines. It has a typical access time of 10 ns and is designed for high-speed scratch pads, control, cache, and buffer storage applications.

- Typical Address Access Time = 10 ns
- Typical Chip Select Access Time = 5.0 ns
- Operating Temperature Range = 0° to +75°C
- Open Emitter Output Permits Wired-OR for Easy Memory Expansion
- 50 k $\Omega$  Input Pulldown Resistors on All Inputs
- Power Dissipation Decreases with Increasing Temperature
- Fully Compatible with MECL 10,000 Logic Family
- Similar to F10405.

### **BLOCK DIAGRAM** Dout CS1 CS2 Chip Data Out Select Amplifier Buffer/ And Decoder 12 Word Address B 1/16 Decode 16 x 8 Memory Cell Write A Array Rit Address Buffer/ 1/8 Decoder V<sub>CC1</sub> = Pin 1 V<sub>CC2</sub> = Pin 16 = Pin 8 V<sub>EE</sub> Α4 Α5 Α6

### MCM10147

### MECL

128-BIT RANDOM ACCESS MEMORY



L SUFFIX CERAMIC PACKAGE CASE 620



### TRUTH TABLE

| MODE      |                 |    | OUTPUT |                  |
|-----------|-----------------|----|--------|------------------|
|           | <del>cs</del> ∙ | WE | Din    | D <sub>out</sub> |
| Write "0" | L               | L  | L      | L                |
| Write "1" | L               | L  | н      | L                |
| Read      | L               | н  | φ      | Q                |
| Disabled  | н               | φ  | φ      | L                |

• CS = CS1 + CS2

 $\phi$  = Don't Care.

### **FUNCTIONAL DESCRIPTION:**

The MCM 10147 is a 128 word x 1-bit RAM. Bit selection is achieved by means of a 7-bit address A0 thru A6.

The active-low chip select allows memory expansion up to 512 words. The fast chip select access time allows memory expansion without affecting system performance.

The operating mode of the RAM  $\overline{(CS)}$  inputs low) is controlled by the  $\overline{WE}$  input. With  $\overline{WE}$  low the chip is in the write mode—the output is low and the data present at D<sub>in</sub> is stored at the selected address. With  $\overline{WE}$  high the chip is in the read mode—the data state at the selected memory location is presented non-inverted at D<sub>OUT</sub>.

### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                        | Symbol           | Value         | Unit |
|-----------------------------------------------|------------------|---------------|------|
| Power Supply Voltage (V <sub>CC</sub> = 0)    | VEE              | -8 to 0       | Vdc  |
| Base Input Voltage (V <sub>CC</sub> = 0)      | Vin              | 0 to VEE      | Vdc  |
| Output Source Current — Continuous<br>— Surge | 10               | < 50<br>< 100 | mAdc |
| Junction Operating Temperature                | TJ               | < 165         | °c   |
| Storage Temperature Range                     | T <sub>stg</sub> | -55 to +150   | °C   |

Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

|                     |                    | DC TES | ST VOLTAGE (Volts) | /ALUES  |      |
|---------------------|--------------------|--------|--------------------|---------|------|
| Test<br>Temperature | V <sub>IHmax</sub> | VILmin | VIHAmin            | VILAmax | VEE  |
| 0°C                 | -0.840             | -1.870 | -1.145             | -1.490  | -5.2 |
| +25 <sup>0</sup> C  | -0.810             | -1.850 | -1.105             | -1.475  | -5.2 |
| +75°C               | -0.720             | -1.830 | -1.045             | 1.450   | -5.2 |

### **ELECTRICAL CHARACTERISTICS**

Each MECL Memory circuit has been designed to meet the dc and ac specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to ~2.0 volts.

|                               |                   |        | N      | /CM10144 | Test Lim | its    |        |      |                                                                                                   |
|-------------------------------|-------------------|--------|--------|----------|----------|--------|--------|------|---------------------------------------------------------------------------------------------------|
|                               |                   | 0      | °C     | +2!      | 5°C      | +75    | +75°C  |      |                                                                                                   |
| DC Characteristics            | Symbol            | Min    | Max    | Min      | Max      | Min    | Max    | Unit | Conditions                                                                                        |
| Power Supply Drain Current    | 1EE               | -      | 105    | -        | 100      | -      | 95     | mAdc | Typ I <sub>EE</sub> @ 25 <sup>o</sup> C = 80 mA<br>All outputs and inputs open.<br>Measure pin 8. |
| Input Current High            | l <sub>in</sub> H | -      | 220    | _        | 220      | -      | 220    | μAdc | Test one input at a time, all other inputs are open. Vin = VIH.                                   |
| Input Current Low             | l <sub>in</sub> L | 0.5    | -      | 0.5      | -        | 0.3    | -      | μAdc | Test one input at a time, all other inputs are open.  Vin = VIL.                                  |
| Logic "1"<br>Output Voltage   | Voн               | -1.000 | -0.840 | -0.960   | -0.810   | -0.900 | -0.720 | Vdc  | Load 50 Ω to -2.0 V                                                                               |
| Logic "0" Output Voltage      | VOL               | -1.870 | -1.665 | -1.850   | -1.650   | -1.830 | -1.625 | Vdc  |                                                                                                   |
| Logic "1" Threshold Voltage   | Vона              | -1.020 | _      | -0.980   | -        | -0.920 | _      | Vdc  | Threshold testing is performed and guaranteed on one input at                                     |
| Logic ''0'' Threshold Voltage | VOLA              | -      | -1.645 | _        | -1.630   | -      | -1.605 | Vdc  | a time. $V_{in} = V_{IHA}$ or $V_{ILA}$ .<br>Load 50 $\Omega$ to -2.0 $V$ .                       |

SWITCHING CHARACTERISTICS ( $T_A = 0^{\circ}$  to +75°C,  $V_{EE} = -5.2$  Vdc ± 5%; Output Load see Figure 1; see Note 1 & 3.)

|                                       |                                 |     | Test Limit   | s   |                                                  |                                        |
|---------------------------------------|---------------------------------|-----|--------------|-----|--------------------------------------------------|----------------------------------------|
| Characteristic                        | Symbol                          | Min | Тур          | Max | Unit                                             | Conditions                             |
| Read Mode                             |                                 |     |              |     |                                                  | See Figures 2 and 3.                   |
| Chip Select Access Time               | tACS                            | 2.0 | 5.0          | 8.0 | ns                                               | Measured from 50% of input to 50% of   |
| Chip Select Recovery Time             | tRCS                            | 2.0 | 5.0          | 8.0 | ns                                               | output. See Note 2.                    |
| Address Access Time                   | tAA                             | 5.0 | 10           | 15  | ns                                               |                                        |
| Write Mode                            |                                 |     |              |     |                                                  |                                        |
| Write Pulse Width                     | tw                              | 8.0 | 6.0          | _   | ns                                               | tWSA = 4.0 ns                          |
| Data Setup Time Prior to Write        | twsp                            | 1.0 | -5.0         | _   | ns                                               |                                        |
| Data Hold Time After Write            | tWHD                            | 3.0 | -2.0         | -   | ns                                               | ,                                      |
| Address Setup Time Prior to Write     | tWSA                            | 4.0 | 0            | -   | ns                                               | t <sub>W</sub> = 8.0 ns. See Figure 4. |
| Address Hold Time After Write         | tWHA                            | 3.0 | 0            | -   | ns                                               |                                        |
| Chip Select Setup Time Prior to Write | twscs                           | 1.0 | -5.0         | _   | ns                                               |                                        |
| Chip Select Hold Time After Write     | twics                           | 1.0 | -5.0         | _   | ns                                               | · ·                                    |
| Write Disable Time                    | tws                             | 2.0 | 5.0          | 8.0 | ns                                               | Measured at 50% of input to 50%        |
| Write Recovery Time                   | tWR                             | 2.0 | 5.0          | 8.0 | ns                                               | of output.                             |
| Rise and Fall Time                    |                                 |     |              |     |                                                  | Measured between 20% and 80% points.   |
| Output Rise and Fall Time             | t <sub>r</sub> , t <sub>f</sub> | 1.5 | 3.0          | 5.0 | ns                                               |                                        |
| Capacitance                           |                                 |     | <del> </del> |     | <del>                                     </del> |                                        |
| Input Capacitance                     | Cin                             | _   | 4.0          | 5.0 | pF                                               |                                        |
| Output Capacitance                    | Cout                            | _   | 7.0          | 8.0 | pF                                               |                                        |

Notes: (1) Contact your Motorola Sales Representative for details if extended temperature operation is desired.

- (2) The maximum Address Access Time is guaranteed to be the Worst-Case Bit in the Memory.
- (3) For proper use of MECL Memories in a system environment, consult: "MECL System Design Handbook."

### FIGURE 1 — SWITCHING TIME TEST CIRCUIT



FIGURE 2 - CHIP SELECT ACCESS TIME



FIGURE 3 - ADDRESS ACCESS TIME



FIGURE 4 - WRITE MODE



# MOTOROLA SEMICONDUCTOR

# MCM10148

### **64 X 1 BIT RANDOM ACCESS MEMORY**

The MCM10148 is a fast 64-word X 1-bit RAM. Bit selection is achieved by means of a 6-bit address, A0 through A5.

The active-low chip selects and fast chip select access time allow easy memory expansion up to 256 words without affecting system performance. The operating mode (CS inputs low) is controlled by the WE input. With WE low the chip is in the write mode—the output is low and the data present at  $D_{in}$  is stored at the selected address. With WE high the chip is in the read mode—the data state at the selected memory location is presented non-inverted at  $D_{out}$ .

- Typical Address Access Time of 10 ns
- Typical Chip Select Access Time of 4.0 ns
- 50 kΩ Input Pulldown Resistors on All Inputs
- Power Dissipation (420 mW typ @ 25°C) Decreases with Increasing Temperature
- 50 kΩ Input Pulldown Resistors (420 mW typ) on All Inputs

### **MECL**

64 X 1-BIT RANDOM ACCESS MEMORY



L SUFFIX CERAMIC PACKAGE CASE 620

# **BLOCK DIAGRAM** $\mathsf{D}_{out}$ CS1 CS<sub>2</sub> Data Out Chip Amplifier WE 12 Address Write and Data In Buffer Memory Cell Array 13 Bit Address Buffer/



### TRUTH TABLE

| MODE      |                 | INPUT |     |      |  |  |  |
|-----------|-----------------|-------|-----|------|--|--|--|
|           | <del>CS</del> ∗ | WE    | Din | Dout |  |  |  |
| Write "0" | L               | L     | L   | L    |  |  |  |
| Write "1" | L               | L     | н   | L    |  |  |  |
| Read      | L               | н     | x   | X    |  |  |  |
| Disabled  | н               | х     | Х   | L    |  |  |  |

\*CS = CS1 + CS2 X = Don't Care

### **ELECTRICAL CHARACTERISTICS**

|                            |        | 0°C |     | +25°C |     | +75°C |     |      |
|----------------------------|--------|-----|-----|-------|-----|-------|-----|------|
| Characteristics            | Symbol | Min | Max | Min   | Max | Min   | Max | Unit |
| Power Supply Drain Current | IEE    | -   | 105 | _     | 100 | _     | 95  | mAdc |
| Input Current High         | linH   | T - | 220 | _     | 220 | _     | 220 | μAdc |

<sup>-55°</sup>C and +125°C test values apply to MC105xx devices only.

### **SWITCHING CHARACTERISTICS (Note 1)**

|                                       | MCM10148                        |                                                                | 10148 |      |                                      |  |
|---------------------------------------|---------------------------------|----------------------------------------------------------------|-------|------|--------------------------------------|--|
| Characteristics                       | Symbol                          | T <sub>A</sub> = 0 to +75°C,<br>V <sub>EE</sub> = -5.2 Vdc ±5% |       | Unit | Conditions                           |  |
|                                       |                                 | Min                                                            | Max   |      |                                      |  |
| Read Mode                             |                                 |                                                                |       | ns   | Measured from 50% of                 |  |
| Chip Select Access Time               | tACS                            | _                                                              | 7.5   |      | input to 50% of output.              |  |
| Chip Select Recovery Time             | tRCS                            | -                                                              | 7.5   |      | See Note 2.                          |  |
| Address Access time                   | tAA                             | -                                                              | 15    | İ    |                                      |  |
| Write Mode                            |                                 |                                                                |       | ns   | tWSA = 5.0 ns                        |  |
| Write Pulse Width                     | tw                              | 8.0                                                            |       | 1    | Measured at 50% of input             |  |
| Data Setup Time Prior to Write        | twsp                            | 3.0                                                            | _     | l    | to 50% of output.                    |  |
| Data Hold Time After Write            | tWHD                            | 2.0                                                            | l –   |      | t <sub>W</sub> = 8.0 ns.             |  |
| Address Setup Time Prior to Write     | tWSA                            | 5.0                                                            | -     |      | "                                    |  |
| Address Hold Time After Write         | tWHA                            | 3.0                                                            | _     |      |                                      |  |
| Chip Select Setup Time Prior to Write | twscs                           | 3.0                                                            | -     | ł    |                                      |  |
| Chip Select Hold Time After Write     | tWHCS                           | 0                                                              | -     |      |                                      |  |
| Write Disable Time                    | tws                             | 2.0                                                            | 7.5   |      |                                      |  |
| Write Recovery Time                   | twr                             | 2.0                                                            | 7.5   |      |                                      |  |
| Rise and Fall Time                    | t <sub>r</sub> , t <sub>f</sub> | 1.5                                                            | 5.0   | ns   | Measured between 20% and 80% points. |  |
| Capacitance                           |                                 |                                                                | 1     | pF   | Measured with a pulse                |  |
| Input Capacitance                     | Cin                             |                                                                | 5.0   |      | technique.                           |  |
| Output Capacitance                    | C <sub>out</sub>                | l –                                                            | 8.0   |      |                                      |  |

NOTES: 1. Test circuit characteristics:  $R_T = 50\Omega$ , MCM10148.

C<sub>L</sub> ≤ 5.0 pF (including jig and stray capacitance)

Delay should be derated 30 ps/pF for capacitive load up to 50 pF.

- 2. The maximum Address Access Time is guaranteed to be the Worst-Case Bit in the Memory.
- 3. For proper use of MECL Memories in a system environment, consult MECL System Design Handbook.

<sup>\*</sup>To be determined; contact your Motorola representative for up-to-date information.

## MCM10149\*10

# 256 x 4-BIT PROGRAMMABLE READ-ONLY MEMORY

This device is a 256-word x 4-bit field programmable read only memory (PROM). Prior to programming, all stored bits are at logic 1 (high) levels. The logic state of each bit can then be changed by on-chip programming circuitry. The memory has a single negative logic chip enable. When the chip is disabled ( $\overline{\text{CS}}$  = high), all outputs are forced to a logic 0 (low).

- Typical Address Access Time of 7.0 ns
- Typical Chip Select Access Time of 2.5 ns
- 50 kΩ Input Pulldown Resistors on All Inputs
- Power Dissipation (740 mW typ @ 25°C)
   Decreases with Increasing Temperature

### **MECL**

1024-BIT PROGRAMMABLE READ-ONLY MEMORY



L SUFFIX CERAMIC PACKAGE CASE 620

A1 2

A2 3

A0 4

Decoder

A5 6

Sense Amplifier

Amplifier

A3 9

Output

Decoder

A4 10

Output

Decoder

A1 1 2

A2 32

Array and

Associated Drivers

Sense Amplifier

Amplifier

Amplifier

Amplifier

Amplifier

Amplifier

Decoder

A1 1 1 12 14 15

D3 D2 D1 D0



7

### **ELECTRICAL CHARACTERISTICS**<sup>①</sup>

|                            |                   | 0°C |     | +25°C |     | +75°C |     |      |
|----------------------------|-------------------|-----|-----|-------|-----|-------|-----|------|
| Characteristic             | Symbol            | Min | Max | Min   | Max | Min   | Max | Unit |
| Power Supply Drain Current | 1EE               | _   | 175 | _     | 170 | -     | 165 | mAdc |
| Input Current High         | l <sub>in</sub> H | -   | 265 |       | 265 | -     | 265 | μAdc |

| Forcing<br>Function  | Parameter           | o°c              | 25°C <sup>②</sup> | 75°C®            |
|----------------------|---------------------|------------------|-------------------|------------------|
| V <sub>IHmax</sub> = | VOHmax              | -0.840<br>-1.000 | -0.810<br>-0.960  | -0.720<br>-0.900 |
|                      | V <sub>OHAmin</sub> | -1.020           | -0.980            | -0.920           |
| VIHAmin              |                     | -1.130           | -1.105            | -1.045           |
| VILAmax              |                     | -1.490           | -1.475            | -1.450           |
|                      | V <sub>OLAmax</sub> | -1.645           | -1.630            | -1.605           |
|                      | V <sub>OLmax</sub>  | -1.665           | 1.650             | -1.625           |
| V <sub>ILmin</sub>   | V <sub>OLmin</sub>  | -1.870           | -1.850            | -1.830           |
| V <sub>ILmin</sub>   | NLmin               | 0.5              | 0.5               | 0.3              |

NOTES: ① The MCM10149\*10 is designed to meet the dc specifications in the electrical characteristics tables after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear FPM is maintained. Outputs are terminated through a 50  $\Omega$  resistor to -2.0 V.

② 0–75°C temperature range, 50  $\Omega$  to -2.0 V

### **SWITCHING CHARACTERISTICS (Note 1)**

|                                                                                          |                                     |                   | = 0 to 7!<br>-5.2 Vd |                  |      |                                                             |
|------------------------------------------------------------------------------------------|-------------------------------------|-------------------|----------------------|------------------|------|-------------------------------------------------------------|
| Characteristics                                                                          | Symbol                              | Min               | Тур                  | Max              | Unit | Conditions                                                  |
| Read Mode<br>Chip Select Access Time<br>Chip Select Recovery Time<br>Address Access Time | tACS<br>tRCS<br>tAA                 | 1.0<br>1.0<br>3.0 | 3.0<br>3.0<br>7.0    | 5.0<br>5.0<br>10 | ns   | Measured from 50% of input<br>to 50% of output. See Note 1. |
| Rise and Fall Time                                                                       | t <sub>r</sub> , t <sub>f</sub>     | 1.0               | 2.0                  | 5.0              | ns   | Measured between 20% and 80% points.                        |
| Capacitance<br>Input Capacitance<br>Output Capacitance                                   | C <sub>in</sub><br>C <sub>out</sub> | _                 | _                    | 5.0<br>8.0       | pF   | Measured with a pulse technique.                            |

NOTES: 1. Test circuit characteristics:  $R_T = 50 \Omega$ 

CL ≤ 5.0 pF (including jig and stray capacitance)
Delay should be derated 30 ps/pF for capacitive load up to 50 pF

2. The maximum Address Access Time is guaranteed to be the Worst-Case Bit in the Memory.

- 3. For proper use of MECL Memories in a system environment, consult MECL System Design Handbook
- 4. VCP = VCC = Gnd for normal operation.

### PROGRAMMING THE MCM10149\*10

During programming of the MCM10149\*10, input Pins 7, 9, and 10 are addressed with standard MECL 10K logic levels. However, during programming input Pins 2, 3, 4, 5, and 6 are addressed with 0 V  $\leq$  V<sub>IH</sub>  $\leq$ +0.25 V and V<sub>EF</sub>  $\leq$  V<sub>IL</sub>  $\leq$  -3.0 V. It should be stressed that this deviation from standard input levels is required only during the programming mode. During normal operation, standard MECL 10,000 input levels

With these requirements met, and with VCP = VCC = 0 V and  $V_{FF} = -5.2 \text{ V} \pm 5\%$ , the address is set up. After a minimum of 100 ns delay, VCP (pin 1) is ramped up to  $+10 \text{ V} \pm 0.5 \text{ V}$  (total voltage V<sub>CP</sub> to V<sub>EE</sub> is now 15.2 V, +10 V - [ - 5.2 V]). The rise time of this V<sub>CP</sub> voltage pulse should be in the 1 - 10  $\mu$ s range, while its pulse width (tW1) should be greater than 100  $\mu s$  but less than 1 ms. The VCP supply current at +10 V will be approximately 525 mA while current drain from VCC will be approximately 175 mA. A current limit should therefore be set on both of these supplies. The current limit on the VCP supply should be set at 700 mA while the V<sub>CC</sub> supply should be limited to 250 mA. It should be noted that the VEE supply must be capable of sinking the combined current of the VCC and VCP supplies while maintaining a voltage of  $-5.2 \text{ V} \pm 5\%$ .

Coincident with, or at some delay after the V<sub>CP</sub> pulse has reached its 100% level, the desired bit to be fused can be selected. This is done by taking the corresponding output pin to a voltage of  $+2.85~V~\pm5\%$ . It is to be noted that only one bit is to be fused at a time. The other three unselected outputs should remain terminated through their 50 ohm load resistor to -2.0~V. Current into the selected output is 5 mA maximum.

After the bit select pulse has been applied to the appropriate output, the fusing current is sourced out of the chip select pin 13. The 0% to 100% rise time of

this current pulse should be 250 ns max. It pulse width should be greater than 100  $\mu$ s. Pulse magnitude is 50 mA  $\pm$ 5.0 mA. The voltage clamp on this current source is to be -6.0 V.

After the fusing current source has returned to 0 mA, the bit select pulse is returned to its initial level, i.e., the output is returned through its load to -2.0 V. Thereafter, VCp is returned to 0 V. Strobing of the outputs to determine success in programming should occur no sooner than 100 ns after VCp has returned to 0 V. The remaining bits are programmed in a similar fashion.

† NOTE: For devices that program incorrectly, return serialized units with individual truth tables. Non compliance voids warranty.

### PROGRAMMING SPECIFICATIONS

The following timing diagrams and fusing information represent programming specifications for the MCM10149\*10.



The timing diagram is shown for programming one bit. Note that only one bit is blown at a time. All addressing must be done 100 ns prior to the beginning of the V<sub>CP</sub> pulse, i.e., V<sub>CP</sub> = 0 V. Likewise, strobing of the outputs to determine success in programming should occur no sooner than 100 ns after V<sub>CP</sub> returns to 0 V.

Note that the fusing current is defined as a positive current out of the chip select, pin 13. A programming duty cycle of  $\leq$  15% is to be observed.

Definitions and values of timing symbols are as follows.

| Symbol          | Definition                                                         | Value                          |
|-----------------|--------------------------------------------------------------------|--------------------------------|
| <sup>t</sup> r1 | Rise Time, Programming Voltage                                     | ≥ 1 μs                         |
| tw1             | Pulse Width, Programming Voltage                                   | $\geqslant$ 100 $\mu s <$ 1 ms |
| <sup>t</sup> D1 | Delay Time,<br>Programming Voltage<br>Pulse to Bit<br>Select Pulse | ≥ 0                            |
| tw2             | Pulse Width, Bit Select                                            | ≥ 100 μs                       |
| <sup>t</sup> D2 | Delay Time, Bit Select<br>Pulse to Programming<br>Voltage Pulse    | ≥ 0                            |
| tD3             | Delay Time, Bit Select<br>Pulse to Programming<br>Current Pulse    | ≥ 1 μs                         |
| t <sub>r3</sub> | Rise Time, Programming<br>Current Pulse                            | 250 ns max                     |
| t <sub>w3</sub> | Pulse Width, Programming Current Pulse                             | ≥ 100 μs                       |
| <sup>t</sup> D4 | Delay Time,<br>Programming Current<br>Pulse to Bit<br>Select Pulse | ≥ 1 μs                         |

### MANUAL PROGRAMMING CIRCUIT



### MCM10149\*25

# 256 x 4-BIT PROGRAMMABLE READ-ONLY MEMORY

This device is a 256-word x 4-bit field programmable read only memory (PROM). Prior to programming, all stored bits are at logic 1 (high) levels. The logic state of each bit can then be changed by on-chip programming circuitry. The memory has a single negative logic chip enable. When the chip is disabled ( $\overline{\text{CS}}$  = high), all outputs are forced to a logic 0 (low).

- Typical Address Access Time of 20 ns
- Typical Chip Select Access Time of 8.0 ns
- 50 kΩ Input Pulldown Resistors on All Inputs
- Power Dissipation (540 mW typ @ 25°C)
   Decreases with Increasing Temperature

### MECL

1024-BIT PROGRAMMABLE READ-ONLY MEMORY







7

### **FLECTRICAL CHARACTERISTICS**

|                            |        | 0°C |     | +25°C |     | +75°C |     |      |
|----------------------------|--------|-----|-----|-------|-----|-------|-----|------|
| Characteristic             | Symbol | Min | Max | Min   | Max | Min   | Max | Unit |
| Power Supply Drain Current | 1EE    | -   | 155 | -     | 150 | -     | 145 | mAdc |
| Input Current High         | linH   | -   | 265 |       | 265 | _     | 265 | μAdc |

.55°C and +125°C test values apply to MC105xx devices only

| Forcing<br>Function  | Parameter                                  | o°c              | 25°C①            | 75°C <sup>①</sup> |
|----------------------|--------------------------------------------|------------------|------------------|-------------------|
| V <sub>IHmax</sub> = | <sup>■ V</sup> OHmax<br>V <sub>OHmin</sub> | -0.840<br>-1.000 | -0.810<br>-0.960 | -0.720<br>-0.900  |
|                      | V <sub>OHAmin</sub>                        | -1.020           | -0.980           | -0.920            |
| VIHAmin              |                                            | -1.130           | -1.105           | -1.045            |
| V <sub>ILAmax</sub>  |                                            | 1.490            | -1.475           | -1.450            |
|                      | V <sub>OLAmax</sub>                        | -1.645           | -1.630           | -1.605            |
|                      | V <sub>OLmax</sub>                         | -1.665           | -1.650           | -1.625            |
| V <sub>ILmin</sub>   | V <sub>OLmin</sub>                         | -1.870           | -1.850           | -1.830            |
| VILmin               | I <sub>NLmin</sub>                         | 0.5              | 0.5              | 0.3               |

NOTES: ① 0-75°C temperature range,  $50\Omega$  to -2.0V.

### **SWITCHING CHARACTERISTICS** (Note 1)

|                                                                                 |                                     | MCM1                                                           | 0149*25        |      |                                                          |  |
|---------------------------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------|----------------|------|----------------------------------------------------------|--|
|                                                                                 |                                     | T <sub>A</sub> = 0 to +75°C,<br>V <sub>EE</sub> = -5.2 Vdc ±5% |                |      |                                                          |  |
| Characteristics                                                                 | Symbol                              | Min                                                            | Max            | Unit | Conditions                                               |  |
| Read Mode Chip Select Access Time Chip Select Recovery Time Address Access Time | tacs<br>trcs<br>taa                 | 2.0<br>2.0<br>7.0                                              | 10<br>10<br>25 | ns   | Measured from 50% of input to 50% of output. See Note 1. |  |
| Rise and Fall Time                                                              | t <sub>r</sub> , t <sub>f</sub>     | 1.5                                                            | 7.0            | ns   | Measured between 20% and 80% points.                     |  |
| Capacitance<br>Input Capacitance<br>Output Capacitance                          | C <sub>in</sub><br>C <sub>out</sub> | _                                                              | 5.0<br>8.0     | pF   | Measured with a pulse technique.                         |  |

NOTES: 1. Test circuit characteristics:  $R_T = 50 \Omega$ , MCM10149;

 $C_L \leqslant 5.0$  pF (including jig and stray capacitance) Delay should be derated 30 ps/pF for capacitive load up to 50 pF

- 2. The maximum Address Access Time is guaranteed to be the Worst-Case Bit in the Memory.
- 3. For proper use of MECL Memories in a system environment, consult MECL System Design Handbook.
- 4. VCP = VCC = Gnd for normal operation.

\*To be determined, contact your Motorola representative for up-to-date information.

### PROGRAMMING THE MCM10149 †

During programming of the MCM 10149, input pins 7, 9, and 10 are addressed with standard MECL 10K logic levels. However, during programming input pins 2, 3, 4, 5, and 6 are addressed with 0 V  $\leq$  V  $_{IH}$   $\leq$  + 0.25 V and VEE  $\leq$  V  $_{IL}$   $\leq$  -3.0 V. It should be stressed that this deviation from standard input levels is required only during the programming mode. During normal operation, standard MECL 10,000 input levels must be used.

With these requirements met, and with V<sub>CP</sub> = V<sub>CC</sub> =

0 V and V<sub>EE</sub> = -5.2 V  $\pm 5\%$ , the address is set up. After a minimum of 100 ns delay, V<sub>CP</sub> (pin 1) is ramped up to + 12 V  $\pm$  0.5 V (total voltage V<sub>CP</sub> to V<sub>EE</sub> is now 17.2 V, + 12 V - [ -5.2 V] ). The rise time of this V<sub>CP</sub> voltage pulse should be in the 1 - 10  $\mu$ s range, while its pulse width ( $t_{W1}$ ) should be greater than 100  $\mu$ s but less than 1 ms. The V<sub>CP</sub> supply current at + 12 V will be approximately 525 mA while current drain from V<sub>CC</sub> will be approximately 175 mA. A current limit should therefore be

set on both of these supplies. The current limit on the  $V_{CP}$  supply should be set at 700 mA while the  $V_{CC}$  supply should be limited to 250 mA. It should be noted that the  $V_{EE}$  supply must be capable of sinking the combined current of the  $V_{CC}$  and  $V_{CP}$  supplies while maintaining a voltage of - 5.2 V  $\pm$  5%.

Coincident with, or at some delay after the  $V_{CP}$  pulse has reached its 100% level, the desired bit to be fused can be selected. This is done by taking the corresponding output pin to a voltage of  $\pm 2.85 \ V \pm 5\%$ . It is to be noted that only one bit is to be fused at a time. The other three unselected outputs should remain terminated through their 50 ohm load resistor to  $\pm 2.0$  into the selected

After the bit select pulse has been applied to the appropriate output, the fusing current is sourced out of the chip select pin 13. The 0% to 100% rise time of this current pulse should be 250 ns max. It pulse width should be greater than 100  $\mu$ s. Pulse magnitude is 50 mA  $\pm$  5.0 mA. The voltage clamp on this current source is to be - 6.0 V.

After the fusing current source has returned 0 mA, the bit select pulse is returned to it initial level, i.e., the output is returned through its load to  $-2.0\,\mathrm{V}$ . Thereafter,  $\mathrm{V_{CP}}$  is returned to 0 V. Strobing of the outputs to determine success in programming should occur no sooner than 100 ns after  $\mathrm{V_{CP}}$  has returned to 0 V. The remaining bits are programmed in a similar fashion.

† NOTE: For devices that program incorrectly, return serialized units with individual truth tables. Non compliance voids warranty.

### PROGRAMMING SPECIFICATIONS

The following timing diagrams and fusing information represent programming specifications for the MCM10149.



The timing diagram is shown for programming one bit. Note that only one bit is blown at a time. All addressing must be done 100 ns prior to the beginning of the V<sub>CP</sub> pulse, i.e., V<sub>CP</sub> = 0 V. Likewise, strobing of the outputs to determine success in programming should occur no sooner than 100 ns after V<sub>CP</sub> returns to 0 V.

Note that the fusing current is defined as a positive current out of the chip select, pin 13. A programming duty cycle of  $\leq$  15% is to be observed.

Definitions and values of timing symbols are as follows

| Symbol          | Definition                                                         | Value                            |
|-----------------|--------------------------------------------------------------------|----------------------------------|
| t <sub>r1</sub> | Rise Time,<br>Programming Voltage                                  | ≥ 1 μs                           |
| <sup>t</sup> w1 | Pulse Width, Programming Voltage                                   | $\geqslant$ 100 $\mu$ s $<$ 1 ms |
| <sup>t</sup> D1 | Delay Time,<br>Programming Voltage<br>Pulse to Bit<br>Select Pulse | ≥ 0                              |
| tw2             | Pulse Width, Bit Select                                            | $\geqslant$ 100 $\mu$ s          |
| <sup>t</sup> D2 | Delay Time, Bit Select<br>Pulse to Programming<br>Voltage Pulse    | <b>≥ 0</b>                       |
| t <sub>D3</sub> | Delay Time, Bit Select<br>Pulse to Programming<br>Current Pulse    | ≥ 1 μs                           |
| t <sub>r3</sub> | Rise Time, Programming<br>Current Pulse                            | 250 ns max                       |
| tw3             | Pulse Width, Programming Current Pulse                             | ≥ 100 μs                         |
| <sup>t</sup> D4 | Delay Time,<br>Programming Current<br>Pulse to Bit<br>Select Pulse | ≥ 1 μs                           |

FOR MANUAL PROGRAMMING CIRCUIT, SEE MCM10149\*10

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

### 256 x 1-BIT RANDOM ACCESS MEMORY

The MCM10152 is a 256 word x 1-bit Read/Write Random Access Memory. Data is accessed or stored by means of an 8-bit address decoded on chip. It has a non-inverting data out, a separate data in line and 3 active-low chip select lines. It has a typical access time of 11 ns and is designed for high-speed scratch pad, control, cache, and buffer storage applications.

- Typical Address Access Time = 11 ns
- Typical Chip Select Access Time = 4.0 ns
- Operating Temperature Range = 0° to +75°C
- Open Emitter Output Permits Wired-OR for Easy Memory Expansion
- 50 kΩ Input Pulldown Resistors on All Inputs
- Power Dissipation Decreases with Increasing Temperature
- Fully Compatible with MECL 10,000 Logic Family

### **BLOCK DIAGRAM** CS1 CS2 CS3 Chip Data Out Buffer Select Amplifier ΑO d Address Buffer/ 1/32 Decoder 32 x 8 Δ2 Memory Cell Write / Data In E Array АЗ 1/8 Decoder V<sub>CC</sub> = Pin 16 VEE = Pin 8 А5 Α6 Α7

### MCM10152

### **MECL**

256 X 1-BIT RANDOM ACCESS MEMORY



L SUFFIX CERAMIC PACKAGE CASE 620



#### TRUTH TABLE

| MODE      |                 | ОИТРИТ |     |                  |
|-----------|-----------------|--------|-----|------------------|
|           | <del>cs</del> ∙ | WE     | Din | D <sub>out</sub> |
| Write "0" | L               | L      | L   | L                |
| Write "1" | L               | L      | н   | L                |
| Read      | L               | н      | φ   | a                |
| Disabled  | н               | φ      | φ   | L                |

•  $\overline{CS} = \overline{CS1} + \overline{CS2} + \overline{CS3} \phi = Don't Care.$ 

### FUNCTIONAL DESCRIPTION:

The MCM10152 is a 256 word x 1-bit RAM. Bit selection is achieved by means of an 8-bit address A0 thru A7.

The active-low chip select allows memory expansion up to 2048 words. The fast chip select access time allows memory expansion without affecting system performance.

The operating mode of the RAM  $(\overline{CS})$  inputs low) is controlled by the  $\overline{WE}$  input. With  $\overline{WE}$  low the chip is in the write mode—the output is low and the data present at  $D_{in}$  is stored at the selected address. With  $\overline{WE}$  high the chip is in the read mode—the data state at the selected memory location is presented non-inverted at  $D_{out}$ .

### **ABSOLUTE MAXIMUM RATINGS**

| Rating                                     | Symbol           | Value         | Unit |
|--------------------------------------------|------------------|---------------|------|
| Power Supply Voltage (V <sub>CC</sub> = 0) | . VEE            | -8 to 0       | Vdc  |
| Base Input Voltage (V <sub>CC</sub> = 0)   | Vin              | 0 to VEE      | Vdc  |
| Output Source Current — Continuous — Surge | 10               | < 50<br>< 100 | mAdc |
| Junction Operating Temperature             | Tj               | < 165         | οс   |
| Storage Temperature Range                  | T <sub>stg</sub> | -55 to +150   | οС   |

Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

| DC TEST VOLTAGE VALUES (Volts) |        |        |         |         |      |  |  |
|--------------------------------|--------|--------|---------|---------|------|--|--|
| Test<br>Temperature            | VIHmax | VILmin | VIHAmin | VILAmax | VEE  |  |  |
| 0°C                            | -0.840 | -1.870 | -1.145  | -1.490  | -5.2 |  |  |
| +25°C                          | -0.810 | -1.850 | -1.105  | -1.475  | -5.2 |  |  |
| +75°C                          | -0.720 | -1.830 | -1.045  | -1.450  | -5.2 |  |  |

### **ELECTRICAL CHARACTERISTICS**

Each MECL Memory circuit has been designed to meet the dc and ac specifications shown in the test table, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed circuit board and transverse air flow greater than 500 linear fpm is maintained. Outputs are terminated through a 50-ohm resistor to -2.0 volts.

|                             |                   |        | N      | ICM10152 | Test Limi | ts     |        |      |                                                                                                    |
|-----------------------------|-------------------|--------|--------|----------|-----------|--------|--------|------|----------------------------------------------------------------------------------------------------|
| el .                        |                   | 0'     | °C     | +2!      | 5°C       | +75    | o°C    |      |                                                                                                    |
| DC Characteristics          | Symbol            | Min    | Max    | Min      | Max       | Min    | Max    | Unit | Conditions                                                                                         |
| Power Supply Drain Current. | 1EE               |        | 135    | -        | 130       | -      | 125    | mAdc | Typ I <sub>EE</sub> @ 25 <sup>o</sup> C = 110 mA<br>All outputs and inputs open.<br>Measure pin 8. |
| Input Current High          | l <sub>in</sub> H | -      | 220    | -        | 220       | _      | 220    | μAdc | Test one input at a time, all other inputs are open.  Vin = VIH.                                   |
| Input Current Low           | l <sub>in</sub> L | 0.5    | -      | 0.5      | _         | 0.3    | -      | μAdc | Test one input at a time, all other inputs are open.  Vin = VIL.                                   |
| Logic "1"<br>Output Voltage | Voн               | -1.000 | -0.840 | -0.960   | -0.810    | -0.900 | -0.720 | Vdc  | Load 50 $\Omega$ to -2.0 V                                                                         |
| Logic "0" Output Voltage    | VOL               | -1.870 | -1.665 | -1.850   | -1.650    | -1.830 | -1.625 | Vdc  |                                                                                                    |
| Logic "1" Threshold Voltage | Vона              | -1.020 |        | -0.980   | -         | -0.920 | _      |      | Threshold testing is performed and guaranteed on one input at                                      |
| Logic "0" Threshold Voltage | VOLA              |        | -1.645 | -        | -1.630    |        | -1.605 | Vdc  | a time. $V_{in}$ = $V_{IHA}$ or $V_{ILA}$ .<br>Load 50 $\Omega$ to -2.0 $V$ .                      |

SWITCHING CHARACTERISTICS ( $T_A = 0^\circ$  to  $\pm 75^\circ$ C,  $V_{EE} = -5.2$  Vdc  $\pm 5\%$ ; Output Load see Figure 1; see Note 1 & 3.)

|                                       |                                 |     | Test Limit | s   |      |                                      |
|---------------------------------------|---------------------------------|-----|------------|-----|------|--------------------------------------|
| Characteristic                        | Symbol                          | Min | Тур        | Max | Unit | Conditions                           |
| Read Mode                             |                                 |     |            |     |      | See Figures 2 and 3.                 |
| Chip Select Access Time               | tACS                            | 2.0 | 4.0        | 7.5 | ns   | Measured from 50% of input to 50% of |
| Chip Select Recovery Time             | <sup>t</sup> RCS                | 2.0 | 4.0        | 7.5 | ns   | output. See Note 2.                  |
| Address Access Time                   | tAA                             | 7.0 | 11         | 15  | ns   |                                      |
| Write Mode                            |                                 |     |            |     |      |                                      |
| Write Pulse Width                     | tw                              | 10  | 6.0        | _   | ns   | twsA = 5.0 ns                        |
| Data Setup Time Prior to Write        | tWSD                            | 2.0 | -3.0       | _   | ns   | Measured at 50% of input to 50% of   |
| Data Hold Time After Write            | tWHD                            | 2.0 | -2.0       | _   | ns   | output.                              |
| Address Setup Time Prior to Write     | tWSA                            | 5.0 | 3.0        | -   | ns   | tw = 10 ns. See Figure 4.            |
| Address Hold Time After Write         | tWHA                            | 3.0 | 0          | -   | ns   |                                      |
| Chip Select Setup Time Prior to Write | twscs                           | 2.0 | -3.0       | _   | ns   |                                      |
| Chip Select Hold Time After Write     | twics                           | 2.0 | -3.0       | _   | ns   |                                      |
| Write Disable Time                    | tws                             | 2.5 | 5.0        | 7.5 | ns   |                                      |
| Write Recovery Time                   | twR                             | 2.5 | 5.0        | 7.5 | ns   |                                      |
| Rise and Fall Time                    |                                 |     |            |     |      | Measured between 20% and 80% points  |
| Output Rise and Fall Time             | t <sub>r</sub> , t <sub>f</sub> | 1.5 | 3.0        | 5.0 | ns   |                                      |
| Capacitance                           |                                 |     |            |     |      |                                      |
| Input Capacitance                     | Cin                             |     | 4.0        | 5.0 | ρF   |                                      |
| Output Capacitance                    | Cout                            | _   | 7.0        | 8.0 | ρF   |                                      |

Notes. (1) Contact your Motorola Sales Representative for details if extended temperature operation is desired.

- (2) The maximum Address Access Time is guaranteed to be the Worst-Case Bit in the Memory.
- (3) For proper use of MECL Memories in a system environment, consult "MECL System Design Handbook."

### FIGURE 1 — SWITCHING TIME TEST CIRCUIT



FIGURE 2 - CHIP SELECT ACCESS TIME



FIGURE 3 - ADDRESS ACCESS TIME



FIGURE 4 - WRITE MODE



# 8

# Military Products

| Military 4180   | 4K × 4 CMOS Cache Tag, 35/45 ns         | 8-3  |
|-----------------|-----------------------------------------|------|
| Military 6164   | 8K × 8 CMOS SRAM, 55/70 ns              | 8-5  |
| Military 6168   | 4K×4 CMOS SRAM, 55/70 ns                | 8-10 |
| Military 6206   | 32K × 8 CMOS SRAM, 45/55/70/100 ns      | 8-15 |
| Military 6268   | 4K × 4 CMOS SRAM, 35/45 ns              | 8-17 |
| Military 6287   | 64K × 1 CMOS SRAM, 35/45 ns             | 8-22 |
| Military 6288   | 16K × 4 CMOS SRAM, 35/45 ns             | 8-27 |
| Military 93415  | 1024 × 1 TTL RAM, 60 ns, Open Collector | 8-32 |
| Military 93422, | 256 × 4 TTL RAM, 60 ns                  | 8-36 |
| 93L422,         | 256 × 4 TTL RAM, 75 ns                  | 8-36 |
| 93L422A         | 256 × 4 TTL RAM, 55 ns                  | 8-36 |
| Military 93425  | 1024 × 1 TTL RAM, 60 ns                 | 8-41 |

### **CMOS Static RAMs**

(+5 V, -55 to 125°C)

| Organization | Part Number    | Access Time<br>(ns max) | Pins |
|--------------|----------------|-------------------------|------|
| 4K×4         | 6168-55/BRAJC  | 55                      | 20   |
|              | 6168-55/BUAJC  | 55                      | 20   |
|              | 6168-70/BRAJC  | 70                      | 20   |
|              | 6168-70/BUAJC  | 70                      | 20   |
|              | 6268-35/BRAJC  | 35                      | 20   |
|              | 6268-35/BUAJC  | 35                      | 20   |
|              | 6268-45/BRAJC  | 45                      | 20   |
|              | 6268-45/BUAJC  | 45                      | 20   |
| 8K×8         | 6164-55/BXAJC  | 55                      | 28   |
|              | 6164-55/BUAJC  | 55                      | 32   |
|              | 6164-70/BXAJC  | 70                      | 28   |
| 1            | 6164-70/BUAJC  | 70                      | 32   |
| 16K×4        | 6288-35/BXAJC  | 35                      | 22   |
|              | 6288-35/BUAJC  | 35                      | 22   |
|              | 6288-45/BXAJC  | 45                      | 22   |
|              | 6288-45/BUAJC  | 45                      | 22   |
| 64K×1        | 6287-35/BXAJC  | 35                      | 22   |
|              | 6287-35/BUAJC  | 35                      | 22   |
|              | 6287-45/BXAJC  | 45                      | 22   |
|              | 6287-45/BUAJC  | 45                      | 22   |
| 32K×8        | 6206-45/BXAJC* | 45                      | 28   |
|              | 6206-55/BXAJC* | 55                      | 28   |
|              | 6206-70/BXAJC* | 70                      | 28   |

### **CMOS Cache Tag RAMs**

(+5 V, -55 to 125°C)

| Organization | Part Number    | Access Time (ns max) | Pins |
|--------------|----------------|----------------------|------|
| 4K×4         | 4180-35/BXAJC* | 35                   | 22   |
|              | 4180-45/BXAJC* | 45                   | 22   |

<sup>\*</sup>To be introduced

### **TTL RAMs**

(+5 V, -55 to 125°C)

| Organization | Part Number   | Access Time (ns max) | Pins |
|--------------|---------------|----------------------|------|
| 256K × 4     | 93422/BWAJC   | 60                   | 22   |
|              | 93L422/BWAJC  | 75                   | 22   |
|              | 93L422A/BWAJC | 55                   | 22   |
| 1024×1       | 93415/BEAJC   | 45                   | 16   |
|              | 93415/BFAJC   | 45                   | 16   |
|              | 93425/BEAJC   | 45                   | 16   |
|              | 93425/BFAJC   | 45                   | 16   |

<sup>\*</sup>To be introduced

### **MOTOROLA** SEMICONDUCTOR TECHNICAL DATA

### Advance Information

# 4K x 4 Bit Cache Address Tag Comparator

The 4180 is a 16,384 bit cache address tag comparator organized as 4096 tags of 4 bits, fabricated using Motorola's second generation high-performance silicon-gate CMOS (HCMOS III) technology. The device integrates a 4K x 4 SRAM core with an on-board comparator for efficient implementation of a cache memory.

The device has a CLR pin for flash clear of the RAM, useful for system initialization.

The 4180 compares RAM contents with current input data. The result is either an active high match level for a cache hit, or an active low level for a cache miss

The 4180 is available in 22 lead sidebraze packages.

- Single 5.0 V ± 10% Supply
- Fast Address to Match Time:
- 35/45 ns Max
- Fast Data to Match Time:
- 15/20 ns Max
- Fast Read of Tag RAM Contents: 35/45 ns Max
- Flash Clear of the Tag RAM (CLR Pin)
- Pin and Function Compatible with MK41H80

### **BLOCK DIAGRAM**



### Military 4180







| PIN NAMES                           |
|-------------------------------------|
| A0-A11 Address Inputs               |
| W Write Enable                      |
| G Output Enable                     |
| CLR Flash Clear Input               |
| MATCH Match (Hit) Output            |
| DQ0-DQ3 Data Input/Output           |
| V <sub>CC</sub> +5.0 V Power Supply |
| V <sub>SS</sub> Ground              |
| NC No Connection                    |

This document contains information on a product under development. Motorola reserves the right to change or discontinue this product without notice.

## 8

### TRUTH TABLE

| W | G   | CLR | DQ0-DQ3         | Match  | Mode    |
|---|-----|-----|-----------------|--------|---------|
| Н | н   | Н   | Compare Din     | Valid  | Compare |
| L | . X | Н   | D <sub>in</sub> | Assert | Write   |
| Н | L   | Н   | Dout            | Assert | Read    |
| X | X   | L   | High-Z          | Assert | Clear   |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

### **ABSOLUTE MAXIMUM RATINGS** (Voltages referenced to $V_{SS} = 0 \text{ V}$ )

| Rating                                         | Symbol                            | Value                        | Unit |
|------------------------------------------------|-----------------------------------|------------------------------|------|
| Power Supply Voltage                           | VCC                               | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> /V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current Match Output I/O Pins, Per I/O  | lout                              | 40<br>20                     | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)      | PD                                | 1.0                          | w    |
| Operating Temperature                          | TA                                | -55 to +125                  | °C   |
| Storage Temperature                            | T <sub>stg</sub>                  | -65 to +150                  | °C   |
| Temperature Under Bias                         | T <sub>bias</sub>                 | -55 to +125                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.
Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

### DC OPERATING CONDITIONS AND CHARACTERISTICS

 $(V_{CC} = 5.0 \text{ V} \pm 10\%, T_A = -55^{\circ} \text{ to } +125^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

### **RECOMMENDED OPERATING CONDITIONS** (Referenced to $V_{SS} = 0 V$ )

| Parameter                                | Symbol          | Min    | Тур | Max                   | Unit |
|------------------------------------------|-----------------|--------|-----|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5    | 5.0 | 5.5                   | ٧    |
| Input High Voltage                       | ViH             | 2.2    | -   | V <sub>CC</sub> + 0.3 | ٧    |
| Input Low Voltage                        | V <sub>IL</sub> | - 0.5* |     | 0.8                   | ٧    |

<sup>\*</sup>V<sub>IL</sub> (min) = -0.5 Vdc; V<sub>IL</sub> (min) = -3.0 Vac (pulse width  $\leq 20$  ns).

### **DC CHARACTERISTICS**

| Parameter                                                                                      | Symbol               | Min | Max   | Unit |
|------------------------------------------------------------------------------------------------|----------------------|-----|-------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )                    | l <sub>lkg</sub> (I) | _   | ± 1.0 | μΑ   |
| Output Leakage Current, Except Match Output (G = VIH, Vout = 0 to VCC)                         | I <sub>lkg</sub> (O) | _   | ± 1.0 | μΑ   |
| AC Supply Current (I <sub>out</sub> = 0 mA, t <sub>AVAV</sub> = t <sub>AVQV</sub> max)         | ICCA                 | _   | 140*  | mA   |
| Output Low Voltage (I/O Pins: I <sub>OL</sub> = 8.0 mA, Match Output: I <sub>OL</sub> = 12 mA) | V <sub>OL</sub>      | _   | 0.4   | V    |
| Output High Voltage (I/O Pins: IOH = -4.0 mA, Match Output: IOH = -10 mA)                      | VoH                  | 2.4 | _     | V    |

<sup>\*</sup>I<sub>CC</sub> active current for the clear cycle exceeds this specification. However, this is a transient phenomenon and will not affect the power dissipation of the device. Good decoupling of the local power supply should always be used.

### $\textbf{CAPACITANCE} \text{ (f = 1.0 MHz, dV = 3.0 V, } \textbf{T}_{A} = 25^{\circ}\text{C, Periodically Sampled Rather Than 100\% Tested)}$

| Characteristic           | Symbol             | Тур | Max | Unit |
|--------------------------|--------------------|-----|-----|------|
| Input Capacitance        | Cin                | 4.0 | 5.0 | рF   |
| I/O Capacitance          | Cout               | 5.0 | 7.0 | pF   |
| Match Output Capacitance | C <sub>match</sub> | 6.0 | 7.0 | pF   |

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# 8K x 8-Bit Fast Static Random Access Memory

The 6164 is a 65,536-bit static random access memory organized as 8192 words of 8 bits, fabricated using Motorola's second-generation high-performance silicongate CMOS (HCMOS III) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides greater reliability.

The chip enable pins (E1 and E2) are not clocks. Either pin, when asserted false, causes the part to enter a low power standby mode. The part will remain in standby mode until both pins are asserted true again. The availability of active high and active low chip enable pins provides more system design flexibility than single chip enable devices.

The 6164 is available in a 600 mil, 28-pin ceramic dual-in-line package, and a 32-terminal ceramic LCCC with JEDEC standard pinout.

- Single 5 V Supply, ±10%
- 8K x 8 Organization
- Fully Static No Clock or Timing Strobes Necessary
- Fast Access Time 55, 70 ns (Maximum)
- Low Power Dissipation 660, 495 mW (Maximum, Active)
- Fully TTL Compatible
- Three-State Data Outputs
- Output Enable (G) Feature for Increased System Flexibility and to Eliminate Bus Contention Problems

### **BLOCK DIAGRAM**



# Military 6164









CERAMIC

### **TRUTH TABLE**

| E1 | E2 | Ğ | W   | Mode            | Supply Current | I/O Pin          |
|----|----|---|-----|-----------------|----------------|------------------|
| Н  | X  | × | X   | Not Selected    | ISB            | High Z           |
| ×  | L  | x | X   | Not Selected    | ISB            | High Z           |
| L  | Н  | н | Н   | Output Disabled | Icc            | High Z           |
| L  | Н  | L | Н   | Read            | Icc            | D <sub>out</sub> |
| L  | н  | х | · L | Write           | Icc            | D <sub>in</sub>  |

X = don't care

### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | >    |
| Output Current (per I/O)                          | lout                               | ± 20                         | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | -55 to +125                  | °C   |
| Operating Temperature                             | TA                                 | - 55 to + 125                | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -65 to +150                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5 V  $\pm$  10%, T<sub>A</sub> = -55 to +125°C, Unless Otherwise Noted)

### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol          | Min   | Max                   | Unit     |
|------------------------------------------|-----------------|-------|-----------------------|----------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5   | 5.5                   | <b>v</b> |
| Input High Voltage                       | V <sub>IH</sub> | 2.2   | V <sub>CC</sub> + 0.3 | ٧        |
| Input Low Voltage                        | V <sub>IL</sub> | -0.3* | 0.8                   | ٧        |

<sup>\*</sup>V<sub>IL</sub> (min) = -0.5 Vdc; V<sub>IL</sub> (min) = -3 Vac (pulse width ≤ 20 ns)

### **DC CHARACTERISTICS**

| Parameter                                                                               |                         | Symbol           | Min | Max       | Unit |
|-----------------------------------------------------------------------------------------|-------------------------|------------------|-----|-----------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )             |                         |                  |     | 2         | μΑ   |
| Output Leakage Current (E1 = VIH, E2 = VIL, or G = VIH, V                               | /out = 0 to VCC)        | IOZL             | _   | 2         | μΑ   |
| Operating Supply Current Cycle = Min, Duty = 100%                                       | + 25, + 125°C<br>- 55°C | ICCA             | _   | 90<br>120 | mA   |
| Standby Current (E1 = VIH or E2 = VIL)                                                  |                         | I <sub>SB1</sub> |     | 2         | mA   |
| Standby Current ( $\overline{E1} \ge V_{CC} - 0.2 \text{ V or } E2 \le 0.2 \text{ V}$ ) |                         | ISB2             |     | 0.9       | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8 mA)                                             |                         | VOL              | _   | 0.4       | V    |
| Output High Voltage (IOH = -4 mA)                                                       |                         | VOH              | 2.4 | _         | V    |

### CAPACITANCE (f = 1 MHz, T<sub>A</sub> = 25°C, sampled at initial device qualification and major redesigns rather than 100% tested)

| Characteristic           |                      | Symbol           | Min | Тур | Max | Unit |
|--------------------------|----------------------|------------------|-----|-----|-----|------|
| Input Capacitance        | All inputs Except DQ | C <sub>in</sub>  | _   | 5   | 10  | pF   |
| Input/Output Capacitance | DΩ                   | C <sub>I/O</sub> | _   | 6   | 12  | pF   |

### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

 $(V_{CC} = 5 \text{ V} \pm 10\%, T_A = -55 \text{ to } + 125^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load Figure 1                            |
| Input Rise/Fall Time 5 ns                      |                                                 |

### **READ CYCLE** (See Note 1)

| Characteristic                 | Summa al           | Alt             | 616 | 4-55 | 616 | 4-70 | Unit | Natar |
|--------------------------------|--------------------|-----------------|-----|------|-----|------|------|-------|
| Characteristic                 | Symbol             | Symbol          | Min | Max  | Min | Max  | Unit | Notes |
| Read Cycle Time                | tAVAV              | tRC             | 55  | _    | 70  | _    | ns   |       |
| Address Access Time            | tAVQV              | t <sub>AA</sub> | _   | 55   | _   | 70   | ns   |       |
| E1 Access Time                 | t <sub>E1LQV</sub> | tAC1            | _   | 55   | _   | 70   | ns   |       |
| E2 Access Time                 | tE2HQV             | tAC2            | _   | 55   | _   | 70   | ns   |       |
| G Access Time                  | †GLQV              | <sup>t</sup> OE | _   | 50   | _   | 50   | ns   |       |
| Chip Enable to Output Low-Z    | tE1LQX, tE2HQX     | tCLZ            | 10  | _    | 10  |      | ns   | 2     |
| Output Enable to Output Low-Z  | tGLQX              | tOLZ            | 5   | _    | 5   | _    | ns   | 2     |
| Chip Enable to Output High-Z   | tE1HQZ, tE2LQZ     | tCHZ            | _   | 35   |     | 35   | ns   | 2,3   |
| Output Enable to Output High-Z | tGHQZ              | tOHZ            | _   | 35   | _   | 35   | ns   | 2,3   |

- NOTES:

  1. W is high at all times for read cycles.
  - 2. All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the
- previous steady state voltage.
  3. This parameter is sampled and not 100% tested.



### **AC TEST LOADS**



(Used for all propagation delay tests except for high to high Z transitions.)

Figure 1a.

or vice versa.) Figure 1b.

involving high to high Z transitions

### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

### WRITE CYCLE 1 (W CONTROLLED) (See Note 1)

|                               | 01     | Alt             | 616 | 4-55 | 616 | 4-70 |      | Notes |
|-------------------------------|--------|-----------------|-----|------|-----|------|------|-------|
| Characteristic                | Symbol | Symbol          | Min | Max  | Min | Max  | Unit | Notes |
| Write Cycle Time              | †AVAV  | twc             | 55  | l –  | 70  | _    | ns   |       |
| Address Setup Time            | †AVWL  | tAS             | 15  | _    | 15  | _    | ns   |       |
| Address Valid to End of Write | tAVWH  | tAW             | 50  | _    | 70  |      | ns   |       |
| Write Pulse Width             | tWLWH  | tWP             | 45  |      | 60  |      | ns   | 2     |
| Data Valid to End of Write    | tDVWH  | tDW             | 30  | _    | 40  | _    | ns   |       |
| Data Hold Time                | tWHDX  | t <sub>DH</sub> | 10  | _    | 10  | _    | ns   | 3     |
| Write High to Output Low-Z    | twhox  | tWLZ            | 5   | _    | 5   | _    | ns   | 4     |

### NOTES:

- 1. A write cycle starts at the latest transition of a low E1, low W or high E2. A write cycle ends at the earliest transition of a high E1, high W or low
- A write cycle starts at the latest definition of a low L<sub>1</sub>, low.
   E2.
   If W goes low coincident with or prior to E1 low or E2 high then the outputs will remain in a high impedance state.
   During this time the output pins may be in the output state. Signals of opposite phase to the outputs must not be applied at this time.
   All high-Z and low-Z parameters are considered in a high or low impedance state when the output has made a 500 mV transition from the previous steady state voltage.



### TYPICAL CHARACTERISTICS



Figure 2. Access Time versus Address Input Levels

### WRITE CYCLE 2 (ENABLE CONTROLLED) (See Notes 1 and 2)

| Characteristic     | Symbol Alt 616     |                 | 4-55 | 616 | 4-70 | Unit | Notes |       |
|--------------------|--------------------|-----------------|------|-----|------|------|-------|-------|
|                    | Эутоо              | Symbol          | Min  | Max | Min  | Max  | Onit  | Notes |
| Write Cycle Time   | †AVAV              | twc             | 55   | _   | 70   | _    | ns    |       |
| Address Setup Time | <sup>t</sup> AVE1L | <sup>t</sup> AS | 0    | _   | 0    | _    | ns    |       |

- NOTES:

  1. A write cycle starts at the latest transition of a low E1, low W or high E2. A write cycle ends at the earliest transition of a high E1, high W or low
- E2. 2. E1 and E2 timings are identical when E2 signals are inverted.



### LOW V<sub>CC</sub> DATA RETENTION CHARACTERISTICS ( $T_A = -55 \text{ to } + 125$ °C)

| Characteristic                                                                                             |                         | Symbol           | Min    | Max       | Unit |
|------------------------------------------------------------------------------------------------------------|-------------------------|------------------|--------|-----------|------|
| V <sub>CC</sub> for Data Retention<br>(E1 ≥ 2.2 V, V <sub>in</sub> ≥ 2.2 V)                                |                         | VDR              | 2.2    | 5.5       | V    |
| Data Retention Current $(V_{CC} = 2 \text{ V}, \overline{E1} \ge 2.2 \text{ V}, V_{in} \ge 2.2 \text{ V})$ | + 25, - 55°C<br>+ 125°C | ICCDR            | _      | 40<br>200 | μΑ   |
| Chip Disable to Data Retention Time (see waveform below)                                                   |                         | †CDR             | 0      |           | ns   |
| Operation Recovery Time (see waveform below)                                                               |                         | t <sub>rec</sub> | tAVAV* | _         | ns   |

<sup>\*</sup>tAVAV = Read Cycle Time



### **ORDERING INFORMATION** (Order by Full Part Number)



Available Speeds

Available Packages in All Speeds

55 ns

C-DIP 28 pin

70 ns

LCCC 32 terminal

MOTOROLA MEMORY DATA

The chip enable  $(\overline{E})$  pin is not a clock. In less than a cycle time after  $\overline{E}$  goes high, the part enters a low-power standby mode, remaining in that state until  $\overline{E}$  goes low again. This feature provides reduced system power requirements without degrading access time performance.

The 6168 is available in a 300 mil, 20 lead ceramic dual-in-line, 20 terminal, and rectangular ceramic LCC packages with the standard JEDEC pinout.

- Single 5 V Supply, ±10%
- 4K x 4 Bit Organization
- Fully Static No Clock or Timing Strobes Necessary
- Three State Output
- Fast Access Time (Maximum):

|         | Address | Chip Enable |
|---------|---------|-------------|
| 6168-55 | 55 ns   | 55 ns       |
| 6168-70 | 70 ns   | 70 ns       |

• Low Power Operation @ 25°C: 120 mA Max (Active)

20 mA Max (Standby — TTL Levels)
0.9 mA Max (Standby — CMOS Levels)

Fully TTL Compatible



# Military 6168





|         |  | P | IN | 1 | N | A | М   | E | s               |
|---------|--|---|----|---|---|---|-----|---|-----------------|
| A0-A11. |  |   |    |   |   |   |     |   | . Address Input |
| w       |  |   |    |   |   |   |     |   | . Write Enable  |
|         |  |   |    |   |   |   |     |   | Chip Enable     |
|         |  |   |    |   |   |   |     |   | ta Input/Output |
| Vcc · · |  |   |    |   |   | + | - 5 | ١ | / Power Supply  |
| VSS · · |  |   |    |   |   |   |     |   | Ground          |
| 1       |  |   |    |   |   |   |     |   |                 |

# 8

### **TRUTH TABLE**

| Ē | w | Mode         | V <sub>CC</sub> Current | I/O Pin |
|---|---|--------------|-------------------------|---------|
| н | X | Not Selected | ISB1, ISB2              | High-Z  |
| L | н | Read         | lcc                     | Dout    |
| L | L | Write        | Icc                     | Din     |

**ABSOLUTE MAXIMUM RATINGS (See Note)** 

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                          | lout                               | ± 20                         | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | -55 to +125                  | °C   |
| Operating Temperature                             | TA                                 | - 55 to + 125                | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -65 to +150                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against darmage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

### **DC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub> = -55 to +125°C, Unless Otherwise Noted)

### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol          | Min  | Max                   | Unit | Notes |
|------------------------------------------|-----------------|------|-----------------------|------|-------|
| Supply Voltage (Operating Voltage Range) | Vcc             | 4.5  | 5.5                   | ٧    |       |
| Input High Voltage                       | V <sub>IH</sub> | 2.2  | V <sub>CC</sub> + 0.3 | ٧    | 1     |
| Input Low Voltage                        | VIL             | -0.3 | 0.8                   | ٧    | 1, 2  |

### **DC CHARACTERISTICS**

| Parameter                                                                                                                   | Symbol          | Min | Max   | Unit | Notes |
|-----------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-------|------|-------|
| Input Leakage Current (All Inputs, Vin = 0 to VCC)                                                                          | IIL             | _   | ± 2.0 | μΑ   |       |
| Output Leakage Current ( $\overline{E} = V_{IH}$ or $\overline{W} = V_{IL}$ , $V_{out} = 0$ to $V_{CC}$ )                   | IOZL            | _   | ±2.0  | μΑ   | 3     |
| AC Supply Current (I <sub>Out</sub> = 0 mA, Cycle = Min, Duty = 100%)                                                       | ICCA            | _   | 90    | mA   | 3     |
| TTL Standby Current (E = V <sub>IH</sub> )                                                                                  | ISB1            | _   | 20    | mA   |       |
| CMOS Standby Current ( $\overline{E} \ge V_{CC} - 0.2 \text{ V}, V_{in} \le 0.2 \text{ V or } \ge V_{CC} - 0.2 \text{ V}$ ) | ISB2            | _   | 5.0   | mA   |       |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                                                               | V <sub>OL</sub> |     | 0.4   | ٧    |       |
| Output High Voltage (IOH = -4.0 mA)                                                                                         | VOH             | 2.4 | _     | V    |       |

### CAPACITANCE (f = 1 MHz, T<sub>A</sub> = 25°C, sampled at initial device qualification and major redesigns rather than 100% tested)

| Characteristic    |                       |                  | Тур    | Max    | Unit |
|-------------------|-----------------------|------------------|--------|--------|------|
| Input Capacitance | All Inputs Except E E | C <sub>in</sub>  | 3<br>5 | 5<br>7 | pF   |
| I/O Capacitance   |                       | C <sub>1/O</sub> | 5      | 7      | pF   |

#### NOTES:

- 1. Address rise and fall times while the chip is selected are 50 ns maximum.
- 2.  $V_{IL}(min) = -0.3 \text{ V dc}$ ;  $V_{IL}(min) = -3.0 \text{ V ac}$  (pulse width  $\leq 20 \text{ ns}$ ).
- 3. Input levels less than -0.3 V or greater than V<sub>CC</sub>+0.3 V will cause I/O and power supply currents to exceed maximum rating.

### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

 $(V_{CC} = 5 \text{ V} \pm 10\%, T_A = -55 \text{ to } + 125^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load Figure 1A Unless Otherwise Noted    |
| Input Rise/Fall Time                           |                                                 |

### **READ CYCLE** (See Note 1)

| D                               | Syr      | Symbol    |     | 6168-55 |     | 6168-70 |      |       |
|---------------------------------|----------|-----------|-----|---------|-----|---------|------|-------|
| Parameter                       | Standard | Alternate | Min | Max     | Min | Max     | Unit | Notes |
| Read Cycle Time                 | tAVAV    | tRC       | 55  |         | 70  | _       | ns   |       |
| Address Access Time             | tAVQV    | tAA       | _   | 55      | _   | 70      | ns   |       |
| E Access Time                   | tELQV    | tACS      | _   | 55      | _   | 70      | ns   |       |
| E Low to Output Active          | tELQX    | tLZ       | 5   | T —     | 5   | _       | ns   | 2     |
| E High to Output High-Z         | tEHQZ    | tHZ       | 0   | 25      | 0   | 30      | ns   | 2,5   |
| Output Hold from Address Change | tAXQX    | tOH       | 5   | _       | 5   |         | ns   |       |
| Power Up Time                   | tELICCH  | tpU       | 0   | _       | 0   | _       | ns   | 5     |
| Power Down Time                 | †EHICCL  | tPD       | _   | 55      | _   | 70      | ns   | 5     |

- NOTES:

  1. Wis high for read cycle.

  2. Transition is measured ±500 mV from steady-state voltage with load of Figure 18.

  3. Device is continuously selected (E = V<sub>||</sub>).

  4. Addresses valid prior to or coincident with E going low.

  5. This test is sampled and not 100% tested.

### **READ CYCLE 1** (See Note 3 Above)



### READ CYCLE 2 (See Note 4 Above)



WRITE CYCLE 1 (W Controlled; See Note 1)

| Parameter                     | Syn      | Symbol    |     | 6168-55 |     | 6168-70 |      | T     |
|-------------------------------|----------|-----------|-----|---------|-----|---------|------|-------|
|                               | Standard | Alternate | Min | Max     | Min | Max     | Unit | Notes |
| Write Cycle Time              | tAVAV    | twc       | 50  |         | 60  | _       | ns   |       |
| Address Setup Time            | tAVWL    | tAS       | 0   |         | 0   | _       | ns   |       |
| Address Valid to End of Write | tAVWH    | tAW       | 40  | T       | 60  | _       | ns   |       |
| Write Pulse Width             | twLwH    | twp       | 40  |         | 60  | _       | ns   |       |
| Data Valid to End of Write    | tDVWH    | tDW       | 25  | _       | 30  | _       | ns   |       |
| Data Hold Time                | tWHDX    | tDH       | 3   |         | 3   | T -     | ns   |       |
| Write Low to Output High-Z    | tWLQZ    | twz       | _   | 25      | _   | 30      | ns   | 2,3   |
| Write High to Output Active   | tWHQX    | tow       | 0   | _       | 0   |         | ns   | 2,3   |
| Write Recovery Time           | twhax    | twr       | 0   | _       | 0   | _       | ns   |       |

#### NOTES:

- 13. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

  2. Transition is measured  $\pm$ 500 mV from steady-state voltage with load in Figure 1B.

  3. This parameter is sampled and not 100% tested.



### **AC TEST LOADS**



(Used for all propagation delay tests except for high to high Z transitions.)

Figure 1a.

(Used only for propagation tests involving high to high Z transitions or vice versa.)

Figure 1b.

### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

| Parameter                     | Syn               | Symbol            |     | 6168-55 |     | 6168-70 |      |       |
|-------------------------------|-------------------|-------------------|-----|---------|-----|---------|------|-------|
|                               | Standard          | Alternate         | Min | Max     | Min | Max     | Unit | Notes |
| Write Cycle Time              | tAVAV             | tWC               | 50  | _       | 60  | _       | ns   |       |
| Address Setup Time            | t <sub>AVEL</sub> | tAS               | , 0 | _       | 0   | _       | ns   |       |
| Address Valid to End of Write | tAVEH             | · t <sub>AW</sub> | 40  | _       | 60  | _       | ns   |       |
| Write Pulse Width             | tELEH             | tcw               | 45  | _       | 60  |         | ns · | 2, 3  |
| Data Valid to End of Write    | tDVEH             | tDW               | 25  | _       | 30  | _       | ns   |       |
| Data Hold Time                | tEHDX             | <sup>t</sup> DH   | 3   | _       | 3   | _       | ns   |       |
| Write Recovery Time           | tEHAX             | twr               | 0   | _       | 0   | _       | ns   |       |

- A write occurs during the overlap of E low and W low.
   If E goes low coincident with or after W goes low, the output will remain in a high impedance condition.
   If E goes high coincident with or before W goes high, the output will remain in a high impedance condition.



### ORDERING INFORMATION (Order by Full Part Number)



Available Speeds Available Packages in All Speeds

> 20 pin R C-DIP 55 ns 70 ns U LCCC 20 terminal

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

### Advance Information

# 32K x 8 Bit Fast Static Random Access Memory

The 6206 is a 262,144 bit static random access memory organized as 32,768 words of 8 bits, fabricated using Motorola's third-generation high-performance silicon-gate CMOS (HCMOS IV) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides for greater reliability.

Chip enable ( $\overline{E}$ ) controls the power-down feature. It is not a clock but rather a chip control that affects power consumption. In less than a cycle time after  $\overline{E}$  goes high, the part automatically reduces its power requirements and remains in this low-power standby mode as long as  $\overline{E}$  remains high. This feature provides significant system-level power savings. Another control feature, output enable ( $\overline{G}$ ) allows access to the memory contents as fast as 15 ns (6206-45).

The 6206 is packaged in a 600 mil, 28 pin ceramic dual-in-line package.

- Single 5.0 V Supply, ±10%
- Fully Static No Clock or Timing Strobes Necessary
- Fast Access Time 45 or 55 or 70 ns or 100 ns (Maximum)
- Low Power Dissipation
- Three State OutputsFully TTL Compatible
- Order as Part Number: 6206-45/BXAJC

### **BLOCK DIAGRAM**



### Military 6206







| PIN NAMES                           |  |  |  |  |  |
|-------------------------------------|--|--|--|--|--|
| A0-A14 Address                      |  |  |  |  |  |
| W Write Enable                      |  |  |  |  |  |
| Ē Chip Enable                       |  |  |  |  |  |
| G Output Enable                     |  |  |  |  |  |
| DQ0-DQ7 Data Input/Output           |  |  |  |  |  |
| V <sub>CC</sub> +5.0 V Power Supply |  |  |  |  |  |
| VSS Ground                          |  |  |  |  |  |

This document contains information on a new product. Specifications and information herein are subject to change without notice.

## 8

### TRUTH TABLE

| Ē | G | w | Mode            | Supply<br>Current | I/O Pin          |
|---|---|---|-----------------|-------------------|------------------|
| Н | × | Х | Not Selected    | ISB               | High Z           |
| L | Н | Η | Output Disabled | lcc               | High Z           |
| L | L | Н | Read            | lcc               | D <sub>out</sub> |
| L | × | L | Write           | lcc               | D <sub>in</sub>  |

X — Don't Care

### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                         | Symbol                             | Value                        | Unit |
|------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                           | Vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Output Current (per I/O)                       | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)      | PD                                 | 1.0                          | W    |
| Temperature Under Bias                         | T <sub>bias</sub>                  | -55 to +125                  | °C   |
| Operating Temperature                          | TA                                 | - 55 to + 125                | °Ç   |
| Storage Temperature — Plastic                  | T <sub>stg</sub>                   | - 65 to + 150                | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5.0  $\pm$ 10%, T<sub>A</sub> =  $-55^{\circ}$  to  $+125^{\circ}$ C, Unless Otherwise Noted)

### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol          | Min   | Тур | Max                   | Unit |
|------------------------------------------|-----------------|-------|-----|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | VCC             | 4.5   | 5.0 | 5.5                   | ٧    |
| Input High Voltage                       | VIH             | 2.2   | _   | V <sub>CC</sub> + 0.3 | ٧    |
| Input Low Voltage                        | V <sub>IL</sub> | -0.3* | _   | 0.8                   | ٧    |

<sup>\*</sup>V<sub>IL</sub> (min) = -0.3 Vdc; V<sub>IL</sub> (min) = -3.0 Vac (pulse width  $\leq 20$  ns)

### DC CHARACTERISTICS

| Parameter                                                                                                                   |                                                            | Symbol               | Min | Max        | Unit |
|-----------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|----------------------|-----|------------|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )                                                 |                                                            | l <sub>lkg</sub> (l) | _   | ± 2.0      | μΑ   |
| Output Leakage Current (E = V <sub>IH</sub> , or G = V <sub>IH</sub> , V <sub>out</sub> = 0 to 5.5 V)                       |                                                            | I <sub>lkg</sub> (O) | _   | ± 2.0      | μΑ   |
| Power Supply Current<br>(E = V <sub>IL</sub> , V <sub>in</sub> = V <sub>IH</sub> or V <sub>IL</sub> , I <sub>out</sub> = 0) | (t <sub>AVAV</sub> = 35 ns)<br>(t <sub>AVAV</sub> = 45 ns) | lcc<br>lcc           | _   | 120<br>110 | mA   |
| Standby Current (E = V <sub>IH</sub> ) (TTL Levels)                                                                         |                                                            | ISB1                 | _   | 20         | mA   |
| Standby Current ( $\overline{E} \ge V_{CC} - 0.2 \text{ V}$ ) (CMOS Levels)                                                 |                                                            | ISB2                 | -   | 20         | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8.0 mA)                                                                               |                                                            | V <sub>OL</sub>      | _   | 0.4        | ٧    |
| Output High Voltage (I <sub>OH</sub> = −4.0 mA)                                                                             |                                                            | VOH                  | 2.4 |            | V    |

### CAPACITANCE (f = 1.0 MHz, T<sub>A</sub> = 25°C, periodically sampled and not 100% tested.)

| Characteristic    | Symbol           | Max | Unit |
|-------------------|------------------|-----|------|
| Input Capacitance | C <sub>in</sub>  | 6.0 | рF   |
| I/O Capacitance   | C <sub>I/O</sub> | 8.0 | pF   |

# 4K x 4-Bit Fast Static Random Access Memory

The 6268 is a 16,384-bit static random access memory organized as 4096 words of 4 bits, fabricated using Motorola's second-generation high-performance silicongate CMOS (HCMOS III) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption and provides greater reliability. Fast access time makes this device suitable for cache and other sub-50 ns applications.

The chip enable  $(\overline{E})$  pin is not a clock. In less than a cycle time after  $\overline{E}$  goes high, the part enters a low-power standby mode, remaining in that state until  $\overline{E}$  goes low again. This device also incorporates internal power down circuitry that will reduce active current for less than 100% duty cycle applications. These features provide reduced system power requirements without degrading access time performance.

The 6268 is available in a 20-lead ceramic dual-in-line and 20-terminal ceramic LCCC package and features the standard JEDEC pinout.

- Single 5 V Supply, ±10%
- 4K x 4 Bit Organization
- Fully Static No Clock or Timing Strobes Necessary
- Three State Output
- Fully TTL Compatible
- Fast Access Time (Maximum):

|         | Address | Chip Enable |
|---------|---------|-------------|
| 6268-35 | 35 ns   | 35 ns       |
| 6268-45 | 45 ns   | 45 ns       |

Low Power Operation: 120 mA Maximum, Active AC
 20 mA Maximum, Standby (TTL Levels)
 0.9 mA Maximum, Standby (Full Rail)

**BLOCK DIAGRAM** (LSB) A6 Vcc A0 MEMORY MATRIX ROW Α2 128 ROWS X DECODER 128 COLUMNS A3 (MSB) A5 COLUMN I/O DQ0 COLUMN DECODER DQ1 INPUT DATA DO2 CONTROL DO3 A11 A10 A9 A8 (MSR)

# Military 6268





| PIN NAMES                         |
|-----------------------------------|
| A0-A11Address Input               |
| W Write Enable                    |
| E Chip Enable                     |
| DQ0-DQ3 Data Input/Output         |
| V <sub>CC</sub> +5 V Power Supply |
| VSS Ground                        |

# 8

#### TRUTH TABLE

| Ē | W   | Mode         | V <sub>CC</sub> Current | I/O Pin | Cycle       |
|---|-----|--------------|-------------------------|---------|-------------|
| н | Х   | Not Selected | ISB1, ISB2              | High-Z  | _           |
| L | Н   | Read         | ICC                     | Dout    | Read Cycle  |
| L | · L | Write        | ICC                     | Din     | Write Cycle |

#### **ABSOLUTE MAXIMUM RATINGS (See Note)**

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7                   | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                          | lout                               | ± 20                         | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1                            | W    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | -55 to +125                  | °C   |
| Operating Temperature                             | TA                                 | -55 to +125                  | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -65 to +150                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub> = -55 to +125°C, Unless Otherwise Noted)

# **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol          | Min   | Max       | Unit |
|------------------------------------------|-----------------|-------|-----------|------|
| Supply Voltage (Operating Voltage Range) | VCC             | 4.5   | 5.5       | ٧    |
| Input High Voltage                       | V <sub>IH</sub> | 2.2   | VCC + 0.3 | ٧    |
| Input Low Voltage                        | VIL             | -0.5* | 0.8       | ٧    |

<sup>\*</sup>V<sub>IL</sub> (min) = -0.5 Vdc; V<sub>IL</sub> (min) = -3 Vac (pulse width  $\le 20$  ns)

#### DC CHARACTERISTICS

| Parameter                                                                           | Symbol | Min      | Max | Unit |
|-------------------------------------------------------------------------------------|--------|----------|-----|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )         | IIL    | _        | 2   | μΑ   |
| Output Leakage Current ( $\overline{E} = V_{IH}$ , $V_{out} = 0$ to $V_{CC}$ )      | IOZL   | <u> </u> | 2   | μΑ   |
| AC Supply Current (I <sub>out</sub> = 0 mA, Cycle = Min, Duty = 100%)               | ICCA   | _        | 120 | mA   |
| TTL Standby Current (E = V <sub>IH</sub> , No Restrictions on Other Inputs)         | ISB1   | _        | 20  | mA   |
| CMOS Standby Current (Ē ≥ V <sub>CC</sub> - 0.2 V, No Restrictions on Other Inputs) | ISB2   | _        | 5.0 | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8 mA)                                         | VOL    | _        | 0.4 | V    |
| Output High Voltage (IOH = -4 mA)                                                   | Voн    | 2.4      | _   | ٧    |

#### CAPACITANCE (f = 1 MHz, TA = 25°C, sampled at initial device qualification and major redesigns rather than 100% tested)

| Chara             | cteristic           | Symbol           | Min | Тур    | Max | Unit |
|-------------------|---------------------|------------------|-----|--------|-----|------|
| Input Capacitance | All Inputs Except E | C <sub>in</sub>  | =   | 3<br>5 | 6   | рF   |
| I/O Capacitance   |                     | C <sub>I/O</sub> | _   | 5      | 7   | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub> = -55 to +125°C, Unless Otherwise Noted)

| Input Reference Level | Output Reference Level                       |
|-----------------------|----------------------------------------------|
| Input Pulse Levels    | Output Load Figure 1A Unless Otherwise Noted |
| Input Rise/Fall Time  |                                              |

# READ CYCLE (See Note 1)

| Parameter                       | Syr               | Symbol    |     | 6268-35 |     | 6268-45 |      |       |
|---------------------------------|-------------------|-----------|-----|---------|-----|---------|------|-------|
| . urailletei                    | Standard          | Alternate | Min | Max     | Min | Max     | Unit | Notes |
| Read Cycle Time                 | tAVAV             | tRC       | 35  | I –     | 45  | _       | ns   | 2     |
| Address Access Time             | <sup>t</sup> AVQV | tAA       | _   | 35      | _   | 45      | ns   |       |
| Enable Access Time              | tELQV             | tACS      | _   | 35      | _   | 45      | ns   |       |
| Output Hold from Address Change | tAXQX             | tOH       | 3   | _       | 3   | _       | ns   |       |
| Enable Low to Output Active     | tELQX             | tLZ       | 5   | _       | 5   | _       | ns   | 3,4   |
| Enable High to Output High-Z    | tEHQZ             | tHZ       | 0   | 15      | 0   | 20      | ns   | 3,4,7 |
| Power Up Time                   | tELICCH           | tPU       | 0   | _       | 0   | _       | ns   | 7     |
| Power Down Time                 | tEHICCL           | tPD       | _   | 35      | _   | 45      | ns   | 7     |

- NOTES:

  1. Wi is high for read cycle.

  2. All read cycle timing is referenced from the last valid address to the first transitioning address.

  3. At any given voltage and temperature, tehoz max, is less than telox min, both for a given device and from device to device.

  4. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B.

  5. Device is continuously selected (E = V<sub>||</sub>).

  6. Addresses valid prior to or coincident with E going low.

  7. This parameter is sampled and not 100% tested.

#### READ CYCLE 1 (See Note 5 Above)



#### READ CYCLE 2 (See Note 6 Above)



WRITE CYCLE 1 (W Controlled: See Note 1)

| D                             | Syn      | Symbol          |     | 6268-35 |     | 6268-45 |      | Notes |
|-------------------------------|----------|-----------------|-----|---------|-----|---------|------|-------|
| Parameter                     | Standard | Alternate       | Min | Max     | Min | Max     | Unit | Notes |
| Write Cycle Time              | tAVAV    | twc             | 30  | _       | 40  | _       | ns   | 2     |
| Address Setup Time            | tAVWL    | tAS             | 0   | _       | 0   | _       | ns   |       |
| Address Valid to End of Write | tAVWH    | tAW             | 30  | _       | 35  | _       | ns   |       |
| Write Pulse Width             | tWLWH    | tWP             | 30  | _       | 30  | _       | ns   |       |
| Data Valid to End of Write    | tDVWH    | tDW             | 20  | _       | 20  | _       | ns   |       |
| Data Hold Time                | twhdx    | t <sub>DH</sub> | 3   | _       | 3   | _       | ns   |       |
| Write Low to Output High-Z    | tWLQZ    | twz             | 0   | 15      | 0   | 20      | ns   | 3,4,5 |
| Write High to Output Active   | tWHQX    | tow             | 0   |         | 0   | _       | ns   | 3,4   |
| Write Recovery Time           | tWHAX    | tWR             | 0   | _       | 0   | _       | ns   |       |

#### NOTES:

- 1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

- 1. A write occle timing is referenced from the last valid address to the first transitioning address.

  3. Transition is measured ±500 mV from steady-state voltage with load in Figure 1B.

  4. At any given voltage and temperature, twLoz max, is less than twHox min, both for a given device and from device to device.

  5. This parameter is sampled and not 100% tested.



#### **AC TEST LOADS**



Test circuit used for propagation delay tests except for VOH to high-Z transitions.

Figure 1a.



Use only for VOH to high-Z and high-Z to VOH transitions.

Figure 1b.

#### **TIMING LIMITS**

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

# WRITE CYCLE 2 (E Controlled; See Note 1)

| <b>D</b>                      | Syr      | Symbol    |     | 6268-35 |     | 6268-45 |      |       |
|-------------------------------|----------|-----------|-----|---------|-----|---------|------|-------|
| Parameter                     | Standard | Alternate | Min | Max     | Min | Max     | Unit | Notes |
| Write Cycle Time              | tAVAV    | twc       | 30  | _       | 40  | _       | ns   | 2     |
| Address Setup Time            | †AVEL    | tAS       | 0   | _       | 0   | _       | ns   |       |
| Address Valid to End of Write | †AVEH    | tAW       | 30  | _       | 35  | _       | ns   |       |
| Enable to End of Write        | teleh    | tcW       | 30  | _       | 35  | _       | ns   | 3,4   |
| Write Pulse Width             | tWLEH    | twp       | 30  | _       | 30  |         | ns   |       |
| Data Valid to End of Write    | †DVEH    | tDW       | 20  | _       | 20  | _       | ns   |       |
| Data Hold Time                | tEHDX    | tDH       | 3   | _       | 3   | _       | ns   |       |
| Write Recovery Time           | tEHAX    | twr       | 0   | _       | 0   | T -     | ns   |       |

# NOTES:

- IOTES:

  1. A write occurs during the overlap of Ē low and ₩ low.

  2. All write cycle timing is referenced from the last valid address to the first transitioning address.

  3. If Ē goes low coincident with or after ₩ goes low, the output will remain in a high impedance condition.

  4. If Ē goes high coincident with or before ₩ goes high, the output will remain in a high impedance condition.



# ORDERING INFORMATION (Order by Full Part Number)



Available Speeds

Available Packages in All Speeds

35 ns

R C-DIP 20 pin

45 ns

U LCCC 20 terminal

MOTOROLA MEMORY DATA

# 64K x 1-Bit Fast Static Random Access Memory

The 6287 is a 65,536-bit static random access memory organized as 65,536 words of 1 bit, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption for greater reliability.

The chip enable (Ē) pin is not a clock. In less than a cycle time after Ē goes high, the part enters a low-power standby mode, remaining in that state until Ē goes low again. This device also incorporates internal power down circuitry that will reduce active current for less than 100% duty cycle applications. These features provide reduced system power requirements without degrading access time performance.

The 6287 is available in a 300 mil, 22-pin sidebraze, and a 22-terminal ceramic leadless chip carrier measuring 290 x 490 mils. All feature JEDEC standard pinouts.

- Single 5 V ± 10% Power Supply
- Fast Access Time: 35/45 ns
- Equal Address and Chip Enable Access Time
- Low Power Operation: 70 mA Maximum, Active AC

5 mA Maximum, Standby (TTL Levels) 2 mA Maximum, Standby (Full Rail)

- Fully TTL Compatible
- Three-State Data Output
- Low Power, Battery Backup Operation with 2 V Data Retention

#### BLOCK DIAGRAM



# Military 6287





| PIN NAMES |                 |    |  |  |  |  |  |  |
|-----------|-----------------|----|--|--|--|--|--|--|
| A0-A15    | Address Inpo    | ut |  |  |  |  |  |  |
| ₩         | Write Enab      | le |  |  |  |  |  |  |
| Ē         | Chip Enab       | le |  |  |  |  |  |  |
|           | Data Inp        |    |  |  |  |  |  |  |
| α         | Data Outp       | ut |  |  |  |  |  |  |
| Vcc       | +5 V Power Supp | ly |  |  |  |  |  |  |
| VSS       | Grour           | ıd |  |  |  |  |  |  |

#### TRUTH TABLE

| Ē | w | Mode         | V <sub>CC</sub> Current | Output | Cycle       |
|---|---|--------------|-------------------------|--------|-------------|
| н | × | Not Selected | ISB1, ISB2              | High-Z | _           |
| L | н | Read         | lcc                     | Dout   | Read Cycle  |
| L | L | Write        | Icc                     | High-Z | Write Cycle |

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### ABSOLUTE MAXIMUM RATINGS (See Note)

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | Vcc                                | -0.5 to +7.0                 | V    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | V    |
| Output Current (per I/O)                          | lout                               | ± 20                         | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | w    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | -55 to +125                  | °C   |
| Operating Temperature                             | TA                                 | 55 to + 125                  | °C   |
| Storage Temperature—Ceramic                       | T <sub>stg</sub>                   | -65 to +150                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub> = -55 to +125°C, Unless Otherwise Noted)

#### RECOMMENDED OPERATING CONDITIONS

| Parameter                                | Symbol            | Min   | Max                   | Unit |
|------------------------------------------|-------------------|-------|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | v <sub>cc</sub>   | 4.5   | 5.5                   | ٧    |
| Input High Voltage                       | . V <sub>IH</sub> | 2.2 V | V <sub>CC</sub> + 0.3 | ٧    |
| Input Low Voltage                        | VIL               | -0.5* | 0.8                   | ٧    |

<sup>\*</sup>V<sub>IL</sub> (min) = -0.5 Vdc; V<sub>IL</sub> (min) = -3 Vac (pulse width ≤ 20 ns)

#### DC CHARACTERISTICS

| Parameter                                                                               | Symbol           | Min | Max | Unit |
|-----------------------------------------------------------------------------------------|------------------|-----|-----|------|
| Input Leakage Current (All Inputs, V <sub>in</sub> = 0 to V <sub>CC</sub> )             | IIL              | _   | ±2  | μΑ   |
| Output Leakage Current (E = V <sub>IH</sub> , V <sub>out</sub> = 0 to V <sub>CC</sub> ) | IOZL             | _   | ±2  | μΑ   |
| AC Supply Current (I <sub>out</sub> = 0 mA, Cycle = Min, Duty = 100%)                   | ICCA             | _   | 70  | mA   |
| TTL Standby Current (E = V <sub>IH</sub> , No Restrictions on Other Inputs)             | ISB1             | _   | 20  | mA   |
| CMOS Standby Current (E  ≥ V <sub>CC</sub> - 0.2 V, No Restrictions on Other Inputs)    | I <sub>SB2</sub> | _   | 15  | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8 mA)                                             | VOL              | _   | 0.4 | ٧    |
| Output High Voltage (IOH = -4 mA)                                                       | Voн              | 2.4 | _   | ٧    |

# CAPACITANCE (f = 1 MHz, dV = 3 V, T<sub>A</sub> = 25°C, sampled at initial device qualification and major redesigns rather than 100% tested)

| Characteristic                     |            | Symbol           | Min | Тур | Max | Unit |
|------------------------------------|------------|------------------|-----|-----|-----|------|
| Input Capacitance All Inputs Excep | t <u>E</u> | C <sub>in</sub>  | _   | 4   | 8   | pF   |
| Output Capacitance                 |            | C <sub>out</sub> | _   | 5   | 10  | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

 $(V_{CC} = 5 \text{ V} \pm 10\%, T_{\Delta} = -55 \text{ to } + 125^{\circ}\text{C}, \text{ Unless Otherwise Noted})$ 

Input Timing Measurement Reference Level . . . . . . . . 1.5 V Input Rise/Fall Time. . . . . . . . . .

Output Timing Measurement Reference Level . . . . . . 1.5 V Output Load . . . . . . . Figure 1A Unless Otherwise Noted

#### **READ CYCLE** (See Note 1)

| Parameter                       | Syn      | nbol      | 6287-35 |     | 6287-45 |     |      |       |
|---------------------------------|----------|-----------|---------|-----|---------|-----|------|-------|
| raiallietei                     | Standard | Alternate | Min     | Max | Min     | Max | Unit | Notes |
| Read Cycle Time                 | tAVAV    | tRC       | 35      | -   | 45      | _   | ns   | 2     |
| Address Access Time             | tAVQV    | tAA       | _       | 35  | _       | 45  | ns   |       |
| Enable Access Time              | tELQV    | tACS      | _       | 35  | _       | 45  | ns   | 3     |
| Output Hold from Address Change | tAXQX    | tОН       | 5       | _   | 5       |     | ns   |       |
| Enable Low to Output Active     | tELQX    | tLZ       | 5       | _   | 5       | _   | ns   | 4,5   |
| Enable High to Output High-Z    | tEHQZ    | tHZ       | 0       | 25  | 0       | 30  | ns   | 4,5,7 |
| Power Up Time                   | tELICCH  | tpU       | 0       | _   | 0       | _   | ns   | 7     |
| Power Down Time                 | tEHICCL  | tPD       | _       | 35  | _       | 45  | ns   | 7     |

- NOTES:

  1. W is high for read cycle.

  2. All read cycle timing is referenced from the last valid address to the first transitioning address.

  3. Addresses valid prior to or coincident with E going low.

  4. At any given voltage and temperature, teHQZ max, is less than teLQX min, both for a given device and from device to device.

  5. Transition is measured ±500 mV from steady-state voltage with load of Figure 1B.

  6. Device is continuously selected (E = VI<sub>L</sub>).

  7. This parameter is sampled and not 100% tested.

# READ CYCLE 1 (See Note 6 Above)



### READ CYCLE 2 (See Note 3 Above)



WRITE CYCLE 1 (W Controlled; See Note 1)

| Parameter                     | Syn      | Symbol          |     | 6287-35 |     | 7-45     |      |       |
|-------------------------------|----------|-----------------|-----|---------|-----|----------|------|-------|
|                               | Standard | Alternate       | Min | Max     | Min | Max      | Unit | Notes |
| Write Cycle Time              | tAVAV    | twc             | 30  | _       | 40  | _        | ns   | 2     |
| Address Setup Time            | tAVWL    | t <sub>AS</sub> | 0   | _       | 0   | _        | ns   |       |
| Address Valid to End of Write | tAVWH    | tAW             | 30  | _       | 40  | _        | ns   |       |
| Write Pulse Width             | tWLWH    | tWP             | 30  | _       | 40  | _        | ns · |       |
| Data Valid to End of Write    | tDVWH    | tDW             | 20  | _       | 25  | _        | ns   |       |
| Data Hold Time                | twhox    | <sup>t</sup> DH | 5   | _       | 5   | _        | ns   |       |
| Write Low to Output High-Z    | tWLQZ    | twz             | 0   | 20      | 0   | 30       | ns   | 3,4   |
| Write High to Output Active   | twhax    | tow             | 0   | _       | 0   | <b>—</b> | ns   | 3,4   |
| Write Recovery Time           | tWHAX    | twr             | 5   | _       | 5   | _        | ns   |       |

#### NOTES:

- 10.1.3. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

  2. All write cycle timing is referenced from the last valid address to the first transitioning address.

  3. Transition is measured ±500 mV from steady-state voltage with load in Figure 1B.
- 4. This parameter is sampled and not 100% tested.



### **AC TEST LOADS**



Test circuit used for propagation delay tests except for VOH to high-Z transitions.

Figure 1a.

Use only for VOH to high-Z and high-Z to VOH transitions.

580  $\Omega$ 

1.2 kΩ

Z

Figure 1b.

#### TIMING LIMITS

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

# WRITE CYCLE 2 (E Controlled; See Note 1)

| Parameter                     | Syr      | Symbol    |     | 6287-35 |     | 7-45           | Unit | Nana  |
|-------------------------------|----------|-----------|-----|---------|-----|----------------|------|-------|
|                               | Standard | Alternate | Min | Max     | Min | Max            | Unit | Notes |
| Write Cycle Time              | tAVAV    | twc       | 30  | _       | 40  | _              | ns   | 2     |
| Address Setup Time            | tAVEL    | tAS       | 0   | _       | 0   | _              | ns   |       |
| Address Valid to End of Write | tAVEH    | tAW       | 30  |         | 35  | _              | ns   |       |
| Enable to End of Write        | teleh    | tcw       | 30  | -       | 40  |                | ns   | 3,4   |
| Write Pulse Width             | tWLEH    | twp       | 30  | - T     | 40  |                | ns   |       |
| Data Valid to End of Write    | †DVEH    | tDW       | 20  | _       | 25  | _              | ns   |       |
| Data Hold Time                | teHDX    | tDH       | 5   | _       | 5   | <del>-</del> . | . ns |       |
| Write Recovery Time           | tehax    | twR       | 5   | _       | 5   | _              | ns   |       |

- IOTES:

  1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

  2. All write cycle timing is referenced from the last valid address to the first transitioning address.

  3. If  $\underline{E}$  goes low coincident with or after  $\underline{W}$  goes low, the output will remain in a high impedance condition.

  4. If  $\underline{E}$  goes high coincident with or before  $\underline{W}$  goes high, the output will remain in a high impedance condition.



# **ORDERING INFORMATION** (Order by Full Part Number)



Available Speeds

Available Packages in all Speeds

35 ns 45 ns

Sidebraze

LCCC

22 pin 22 terminal

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# 16K x 4-Bit Fast Static Random Access Memory

The 6288 is a 65,536-bit static random access memory organized as 16,384 words of 4 bits, fabricated using Motorola's second-generation high-performance silicon-gate CMOS (HCMOS III) technology. Static design eliminates the need for external clocks or timing strobes, while CMOS circuitry reduces power consumption for greater reliability.

The chip enable  $(\overline{E})$  pin is not a clock. In less than a cycle time after  $\overline{E}$  goes high, the part enters a low-power standby mode, remaining in that state until  $\overline{E}$  goes low again. This device also incorporates internal power down circuitry that will reduce active current for less than 100% duty cycle applications. These features reduce system power requirements without degrading access time performance.

The 6288 is available in a 300 mil, 22-pin sidebraze, and a 22-terminal ceramic leadless chip carrier measuring 290  $\times$  490 mils. All feature JEDEC standard pinouts.

- Single 5 V ± 10% Power Supply
- Fast Access Time: 35/45 ns
- Equal Address and Chip Enable Access Time
- Low Power Operation: 120 mA Maximum, Active AC
   5 mA Maximum, Standby (TTL Levels)
   2 mA Maximum, Standby (Full Rail)
- Fully TTL Compatible
- Three-State Data Output



# Military 6288





| PIN NAMES |  |  |  |  |  |  |  |  |  |  |  |  |
|-----------|--|--|--|--|--|--|--|--|--|--|--|--|
| A0-A13    |  |  |  |  |  |  |  |  |  |  |  |  |

#### TRUTH TABLE

| Ē | w | Mode         | V <sub>CC</sub> Current | Output | Cycle       |
|---|---|--------------|-------------------------|--------|-------------|
| н | х | Not Selected | ISB1, ISB2              | High-Z |             |
| L | н | Read         | lcc                     | Dout   | Read Cycle  |
| L | L | Write        | Icc                     | High-Z | Write Cycle |

**ABSOLUTE MAXIMUM RATINGS (See Note)** 

| Rating                                            | Symbol                             | Value                        | Unit |
|---------------------------------------------------|------------------------------------|------------------------------|------|
| Power Supply Voltage                              | vcc                                | -0.5 to +7.0                 | ٧    |
| Voltage Relative to VSS for Any<br>Pin Except VCC | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>CC</sub> +0.5 | ٧    |
| Output Current (per I/O)                          | lout                               | ±20                          | mA   |
| Power Dissipation (T <sub>A</sub> = 25°C)         | PD                                 | 1.0                          | w    |
| Temperature Under Bias                            | T <sub>bias</sub>                  | -55 to +125                  | °C   |
| Operating Temperature                             | TA                                 | -55 to +125                  | °C   |
| Storage Temperature                               | T <sub>stg</sub>                   | -65 to +150                  | °C   |

NOTE: Permanent device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded. Functional operation should be restricted to RECOMMENDED OPERATING CONDITIONS. Exposure to higher than recommended voltages for extended periods of time could affect device reliability.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum rated voltages to this high-impedance circuit.

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(V<sub>CC</sub> = 5 V  $\pm$ 10%, T<sub>A</sub> = -55 to +125°C, Unless Otherwise Noted)

#### **RECOMMENDED OPERATING CONDITIONS**

| Parameter                                | Symbol          | Min    | Max                   | Unit |
|------------------------------------------|-----------------|--------|-----------------------|------|
| Supply Voltage (Operating Voltage Range) | v <sub>cc</sub> | 4.5    | 5.5                   | ٧    |
| Input High Voltage                       | VIH             | 2.2    | V <sub>CC</sub> + 0.3 | ٧    |
| Input Low Voltage                        | V <sub>IL</sub> | - 0.5* | 0.8                   | ٧    |

<sup>\*</sup>V<sub>IL</sub> (min) = -0.5 Vdc; V<sub>IL</sub> (min) = -3 Vac (pulse width ≤ 20 ns)

#### DC CHARACTERISTICS

| Parameter                                                                               | Symbol          | Min | Max | Unit |
|-----------------------------------------------------------------------------------------|-----------------|-----|-----|------|
| Input Leakage Current (All Inputs, Vin = 0 to VCC)                                      | IIL             | _   | 2   | μΑ   |
| Output Leakage Current (E = V <sub>IH</sub> , V <sub>out</sub> = 0 to V <sub>CC</sub> ) | IOZL            | _   | 2   | μΑ   |
| AC Supply Current (I <sub>out</sub> = 0 mA, Cycle = Min, Duty = 100%)                   | ICCA            |     | 90  | mA   |
| TTL Standby Current (E = V <sub>IH</sub> , No Restrictions on Other Inputs)             | ISB1            |     | 20  | mA   |
| CMOS Standby Current (E  ≥ V <sub>CC</sub> - 0.2 V, No Restrictions on Other Inputs)    | ISB2            | _   | 15  | mA   |
| Output Low Voltage (I <sub>OL</sub> = 8 mA)                                             | V <sub>OL</sub> |     | 0.4 | V    |
| Output High Voltage (IOH = -4 mA)                                                       | VOH             | 2.4 | _   | ٧    |

# CAPACITANCE (f = 1 MHz, dV = 3 V, TA = 25°C, sampled at initial device qualification and major redesigns rather than 100% tested)

| Chara             | cteristic           | Symbol           | Min | Тур | Max | Unit |
|-------------------|---------------------|------------------|-----|-----|-----|------|
| Input Capacitance | All Inputs Except E | C <sub>in</sub>  | _   | 4   | 8   | pF   |
| I/O Capacitance   |                     | C <sub>I/O</sub> | _   | 5   | 10  | pF   |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

( $V_{CC} = 5 \text{ V} \pm 10\%$ ,  $T_A = -55 \text{ to } + 125^{\circ}\text{C}$ , Unless Otherwise Noted)

| Input Timing Measurement Reference Level 1.5 V | Output Timing Measurement Reference Level 1.5 V |
|------------------------------------------------|-------------------------------------------------|
| Input Pulse Levels                             | Output Load Figure 1A Unless Otherwise Noted    |
| Input Rise/Fall Time 5 ns                      |                                                 |

#### **READ CYCLE** (See Note 1)

| <b>.</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Syn                               | nbol           | 6288-35         |    | 6288-45     |              |      |       |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|----------------|-----------------|----|-------------|--------------|------|-------|
| Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Standard                          | Alternate      | Alternate Min M |    | Min         | Max          | Unit | Notes |
| Read Cycle Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | tAVAV                             | tRC            | 35              | _  | 45          | _            | ns   | 2     |
| Address Access Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | tAVQV                             | †AA            |                 | 35 | _           | 45           | ns   |       |
| Enable Access Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | tELQV                             | tACS           |                 | 35 | _           | 45           | ns   | 3     |
| Output Hold from Address Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | tAXQX                             | tОН            | 5               | _  | 5           | _            | ns   |       |
| Enable Low to Output Active                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | tELQX                             | tLZ            | 3               | _  | 3           | Ī. —         | ns   | 4,5   |
| Enable High to Output High-Z                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | tEHQZ                             | tHZ            | 0               | 30 | 0           | 30           | ns   | 4,5,7 |
| Power Up Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <sup>t</sup> ELICCH               | tpU            | 0               |    | 0           |              | ns   | 7     |
| Power Down Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | tEHICCL                           | tPD            | _               | 35 | _           | 45           | ns   | 7     |
| OTES:<br>1. $\dot{W}$ is high for read cycle.<br>2. All read cycle timing is referenced from the lata<br>3. Addresses valid prior to or coincident with E $_{\rm f}$<br>4. At any given voltage and temperature, $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh}$ $_{\rm teh$ | going low.<br>max, is less than t | ELOX min, both | for a give      |    | nd from dev | vice to devi | ce.  |       |

## **READ CYCLE 1** (See Note 6 Above)



# READ CYCLE 2 (See Note 3 Above)



#### WRITE CYCLE 1 (W Controlled: See Note 1)

| P                             | Syn      | nbol              | 628 | 6288-35 |     | 6288-45 |      |       |
|-------------------------------|----------|-------------------|-----|---------|-----|---------|------|-------|
| Parameter                     | Standard | Alternate         | Min | Max     | Min | Max     | Unit | Notes |
| Write Cycle Time              | tAVAV    | twc               | 30  | _       | 40  | _       | ns   | 2     |
| Address Setup Time            | tAVWL    | tAS               | 0   | _       | 0   | _       | ns   |       |
| Address Valid to End of Write | tAVWH    | tAW               | 30  | _       | 40  | _       | ns   |       |
| Write Pulse Width             | twlwh    | tWP               | 30  | _       | 40  | _       | ns   |       |
| Data Valid to End of Write    | tDVWH    | . tDW             | 15  | _       | 20  | _       | ns   |       |
| Data Hold Time                | tWHDX    | . <sup>t</sup> DH | 0   | _       | 0   | _       | ns   |       |
| Write Low to Output High-Z    | tWLQZ    | twz               | 0   | 20      | 0   | 20      | ns   | 3,4,5 |
| Write High to Output Active   | twhax    | tow               | 5   | _       | 5   | _       | ns   | 3,4,5 |
| Write Recovery Time           | tWHAX    | twR               | 0   | _       | 0   | _       | ns   |       |

#### NOTES:

- IO IES:

  1. A write occurs during the overlap of  $\overline{E}$  low and  $\overline{W}$  low.

  2. All write occurs during is referenced from the last valid address to the first transitioning address.

  3. Transition is measured ±500 mV from steady-state voltage with load in Figure 1B.

  4. At any given voltage and temperature, tw<sub>LOZ</sub> max is less than tw<sub>LOZ</sub> min both for a given device and from device to device.

  5. Parameter is sampled and not 100% tested.



### **AC TEST LOADS**



Figure 1a.

#### Figure 1b.

#### TIMING LIMITS

The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. Thus, address setup time is shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. Thus, the access time is shown as a maximum since the device never provides data later than that time.

WRITE CYCLE 2 (E Controlled; See Note 1)

|                               | Syn      | mbol 6288 |     | 8-35 | 6288-45 |   |      |       |
|-------------------------------|----------|-----------|-----|------|---------|---|------|-------|
| Parameter                     | Standard | Alternate | Min | Max  | Min Max |   | Unit | Notes |
| Write Cycle Time              | tAVAV    | twc       | 30  | _    | 40      | _ | ns   | 2     |
| Address Setup Time            | †AVEL    | tAS       | 0   | _    | 0       | _ | ns   |       |
| Address Valid to End of Write | †AVEH    | tAW       | 30  |      | 40      | _ | ns   |       |
| Enable to End of Write        | teleh    | tcw       | 30  | _    | 35      | _ | ns   | 3,4   |
| Write Pulse Width             | tWLEH    | tWP       | 30  | _    | 40      | _ | ns   |       |
| Data Valid to End of Write    | †DVEH    | tDW       | 15  | _    | 20      | _ | ns   |       |
| Data Hold Time                | †EHDX    | tDH       | 0   | _    | 0       | _ | ns   |       |
| Write Recovery Time           | †EHAX    | twr       | 0   | _    | 0       | _ | ns   |       |

#### NOTES:

IOTES:

1. A write occurs during the overlap of Ē low and ₩ low.

2. All write cycle timing is referenced from the last valid address to the first transitioning address.

3. If Ē goes low coincident with or after ₩ goes low, the output will remain in a high impedance condition.

4. If Ē goes high coincident with or before ₩ goes high, the output will remain in a high impedance condition.



### **ORDERING INFORMATION** (Order by Full Part Number)



Available Speeds

Available Packages in All Speeds

35 ns 45 ns Sidebraze

LCCC

22 pin 22 terminal

# TTL 1024 x 1-Bit Random **Access Memory**

The 93415 is a 1024-bit Read/Write RAM organized 1024 words by 1 bit. The 93415 is designed for buffer control storage and high performance main memory applications, and has a typical access time of 35 ns.

The 93415 has full decoding on-chip, separate data input and data output lines, and an active low chip select. The device is fully compatible with standard DTL and TTL logic families and features an uncommitted collector output for ease of memory expansion.

- Uncommitted Collector Output
- TTL Inputs and Output
- Non-Inverting Data Output
- High Speed —

Access Time — 35 ns Typical Chip Select — 15 ns Typical

- Power Dissipation Decreases with Increasing Temperature
- Power Dissipation 0.5 mW/Bit Typical
- Organized 1024 Words x 1 Bit
- Order as: 93415/BEAJC = Dual-In-Line

93415/BFAJC = Flat Pack

#### **BLOCK DIAGRAM**



# Military 93415







| PIN NAMES                  |   |
|----------------------------|---|
| CS Chip Select             | _ |
| A0-A9 Address Inputs       |   |
| WE Write Enable            |   |
| D <sub>in</sub> Data Input |   |
| Dout Data Output           |   |

# 8

#### **FUNCTIONAL DESCRIPTION**

The 93415 is a fully decoded 1024-bit Random Access Memory organized 1024 words by one bit. Bit selection is achieved by means of a 10-bit address, A0 to A9.

The Chip Select input provides for memory array expansion. For large memories, the fast chip select access time permits the decoding of Chip Select  $(\overline{CS})$  from the address without affecting system performance.

The read and write operations are controlled by the state of the active low Write Enable ( $\overline{WE}$ , Pin 14). With  $\overline{WE}$  held low and the chip selected, the data at  $D_{in}$  is written into the addressed location. To read,  $\overline{WE}$  is held high and the chip selected. Data in the specified location is presented at  $D_{out}$  and is non-inverted.

Uncommitted collector outputs are provided to allow wired-OR applications. In any application an external pull-up resistor of R<sub>I</sub> value must be used to provide a

high at the output when it is off. Any R<sub>L</sub> value within the range specified below may be used.

$$\frac{V_{CC}(Min)}{I_{OL} - FO(1.6)} \leqslant R_L \leqslant \frac{V_{CC}(Min) - V_{OH}}{n(I_{CEX}) + FO(0.04)}$$

 $R_L$  is in  $k\Omega$ 

n = number of wired-OR outputs tied together

FO = number of TTL Unit Loads (UL) driven

 $I_{CEX} = Memory Output Leakage Current VOH = Required Output High Level at Output Node$ 

IOL = Output Low Current

The minimum R<sub>L</sub> value is limited by output current sinking ability. The maximum R<sub>L</sub> value is determined by the output and input leakage current which must be supplied to hold the output at V<sub>OH</sub>. One Unit Load = 40  $\mu$ A High/1.6 mA Low.

#### **ABSOLUTE MAXIMUM RATINGS (Note 1)**

| · · · · · · · · · · · · · · · · · · ·                                              |                    |
|------------------------------------------------------------------------------------|--------------------|
| Storage Temperature<br>Ceramic Package (E and F Suffix)                            | - 55°C to + 165°C  |
| Operating Junction Temperature, T <sub>J</sub><br>Ceramic Package (E and F Suffix) | <165°C             |
| V <sub>CC</sub> Pin Potential to Ground Pin                                        | -0.5 V to +7.0 V   |
| Input Voltage (dc)                                                                 | -0.5 V to +5.5 V   |
| Voltage Applied to Outputs<br>(Output High)                                        | -0.5 V to +5.5 V   |
| Output Current (dc) (Output Low)                                                   | + 20 mA            |
| Input Current (dc)                                                                 | - 12 mA to +5.0 mA |
|                                                                                    |                    |

# TRUTH TABLE

|   |           | Inputs |                 | Output            |              |
|---|-----------|--------|-----------------|-------------------|--------------|
|   | <u>cs</u> | WE     | D <sub>in</sub> | Open<br>Collector | Mode         |
|   | Н         | Х      | Х               | н                 | Not Selected |
| ı | L         | L      | L               | H                 | Write "0"    |
|   | L         | L      | н               | Н                 | Write "1"    |
|   | L         | Н      | Х               | Dout              | Read         |

H = High Voltage Level

L = Low Voltage Level X = Don't Care (High or Low)

NOTE 1: Device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

#### **GUARANTEED OPERATING RANGES (Note 2)**

| Supp  | ly Voltage | (V <sub>CC</sub> ) |                                       |
|-------|------------|--------------------|---------------------------------------|
| Min   | Nom        | Max                | Ambient Temperature (T <sub>A</sub> ) |
| 4.5 V | 5.0 V      | 5.5 V              | -55°C to +125°C                       |

#### DC OPERATING CONDITIONS AND CHARACTERISTICS (Full operating voltage and temperature range unless otherwise noted)

|                 |                           | Lin | nits  |      |                                                                       |
|-----------------|---------------------------|-----|-------|------|-----------------------------------------------------------------------|
| Symbol          | Characteristic            | Min | Max   | Unit | Conditions                                                            |
| VOL             | Output Low Voltage        |     | 0.45  | Vdc  | V <sub>CC</sub> = Min, I <sub>OL</sub> = 16 mA                        |
| ViH             | Input High Voltage        | 2.1 |       | Vdc  | Guaranteed Input High Voltage for All Inputs                          |
| VIL             | Input Low Voltage         |     | 0.8   | Vdc  | Guaranteed Input Low Voltage for All Inputs                           |
| IIL             | Input Low Current         |     | -400  | μAdc | $V_{CC} = Max, V_{in} = 0.4 V$                                        |
| ΊΗ              | Input High Current        |     | 40    | μAdc | V <sub>CC</sub> = Max, V <sub>in</sub> = 4.5 V                        |
| ICEX            | Output Leakage Current    |     | 100   | μAdc | V <sub>CC</sub> = Max, V <sub>out</sub> = 5.5 V                       |
| V <sub>CD</sub> | Input Diode Clamp Voltage |     | - 1.5 | Vdc  | V <sub>CC</sub> = Max, I <sub>in</sub> = -12 mA                       |
| lcc             | Power Supply Current      |     | 130   | mAdc | $T_A = +125^{\circ}C$                                                 |
|                 |                           |     | 155   | mAdc | T <sub>A</sub> = 25°C V <sub>CC</sub> = 5.5 V,<br>All Inputs Grounded |
|                 |                           |     | 170   | mAdc | T <sub>A</sub> = -55°C                                                |

#### AC OPERATING CONDITIONS AND CHARACTERISTICS

(Full operating voltage and temperature unless otherwise noted)

#### AC TEST LOAD AND WAVEFORM

# LOADING CONDITION



### INPUT PULSES



|                                                                      |                                                                                                                                                                                                                            | 93415                                      | /BE/BF         |      |                                   |
|----------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|----------------|------|-----------------------------------|
| Symbol                                                               | Characteristic (Notes 2, 3)                                                                                                                                                                                                | Min                                        | Max            | Unit | Conditions                        |
| READ MODE<br><sup>†</sup> ACS<br><sup>†</sup> RCS<br><sup>†</sup> AA | DELAY TIMES Chip Select Time Chip Select Recovery Time Address Access Time                                                                                                                                                 |                                            | 45<br>50<br>60 | ns   | See Test Circuit and Waveforms    |
| WRITE MODE<br>tws<br>twr                                             | DELAY TIMES<br>Write Disable Time<br>Write Recovery Time                                                                                                                                                                   |                                            | 45<br>50       | ns   | See Test Circuit<br>and Waveforms |
| tW tWSD tWHD tWSA tWHA tWSCS tWHCS                                   | INPUT TIMING REQUIREMENTS Write Pulse Width (to guarantee write) Data Setup Time Prior to Write Data Hold Time After Write Address Setup Time (at tw = Min) Address Hold Time Chip Select Setup Time Chip Select Hold Time | 40<br>5.0<br>5.0<br>15<br>10<br>5.0<br>5.0 |                | ns   | See Test Circuit<br>and Waveforms |

# **READ OPERATION TIMING DIAGRAM**

## PROPAGATION DELAY FROM CHIP SELECT

# PROPAGATION DELAY FROM ADDRESS INPUTS





(ALL TIME MEASUREMENTS REFERENCED TO 1.5 V)



NOTE 2: DC and AC specifications limits guaranteed with 500 linear feet per minute blown air.

|          |        | nction to<br>pient) |                                         |
|----------|--------|---------------------|-----------------------------------------|
| Package  | Blown  | Still               | $\theta_{\text{JC}}$ (Junction to Case) |
| E Suffix | 50°C/W | 85°C/W              | 15°C/W                                  |
| F Suffix | 55°C/W | 90°C/W              | 15°C/W                                  |

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# TTL 256 x 4-Bit Random Access Memory

The 93422 Series are 1024-bit Read/Write RAMs, organized 256 words by 4 bits, designed for high performance main memory and control storage applications.

They have full decoding on-chip, separate data input and data output lines, an active low-output enable, write enable, and two chip selects, one active high, one active low. These memories are fully compatible with standard TTL logic families. A three-state output is provided to drive bus-organized systems and/or highly capacitive loads.

- Three-State Outputs
- Non-Inverting Data Outputs
- Power Dissipation 0.26 mW/Bit Typical
- Standard 22-Pin, 400 Mil Wide Package
- Power Dissipation Decreases with Increasing Temperature
- Organized 256 Words x 4 Bits
- Two Chip Select Lines for Memory Expansion
- Address Access Time: 93422 60 ns Max
   93L422A 55 ns Max
   93L422 75 ns Max

#### **BLOCK DIAGRAM**



# Military 93422 93L422.A







| PIN NAMES             |
|-----------------------|
| CS0, CS1 Chip Selects |
| A0-A7 Address Inputs  |
| OE Output Enable      |
| WE Write Enable       |
| D0-D3 Data Inputs     |
| O0-O3 Data Outputs    |

# 8

#### **FUNCTIONAL DESCRIPTION**

The 93422 Series are fully decoded 1024-bit random access memories organized 256 words by 4 bits. Word selections are achieved by means of an 8-bit address, A0–A7.

The Chip Select (CS0 and CS1) inputs provide for memory array expansion. For large memories, the fast chip select time permits the decoding of chip select from the address without increasing address access time.

The read and write operations are controlled by the state of the active low Write Enable (WE, Pin 20). With WE and CS0 held low and the CS1 held high, the data at  $D_{\Pi}$  is written into the addressed location. To read, WE and CS1 are held high and CS0 is held low. Data in the specified location is presented at the output (00–02) and is non-inverted.

The three-state outputs provide drive capability for higher speeds with capacitive load systems. The third state (high impedance) allows bus-organized systems where multiple outputs are connected to a common bus.

During writing, the output is held in a high-impedance state.

#### **GUARANTEED OPERATING RANGES**

|                                              | Supply | Voltage | Ambient |                         |
|----------------------------------------------|--------|---------|---------|-------------------------|
| Part Number                                  | Min    | Nom     | Max     | Temp. (T <sub>A</sub> ) |
| 93422/BWAJC<br>93L422/BWAJC<br>93L422A/BWAJC | 4.5 V  | 5.0 V   | 5.5 V   | −55°C to<br>+125°C      |

#### **ABSOLUTE MAXIMUM RATINGS\***

| Storage Temperature<br>Ceramic Package (W Suffix)                            | -65°C to +150°C   |
|------------------------------------------------------------------------------|-------------------|
| Operating Junction Temperature, T <sub>J</sub><br>Ceramic Package (W Suffix) | <165°C            |
| V <sub>CC</sub> Pin Potential to Ground Pin                                  | -0.5 V to +7.0 V  |
| Input Voltage (dc)                                                           | -0.5 V to +5.5 V  |
| Voltage Applied to Outputs<br>(Output High)                                  | -0.5 V to +5.5 V  |
| Output Current (dc) (Output Low)                                             | +20 mA            |
| Input Current (dc)                                                           | -12 mA to +5.0 mA |
|                                                                              |                   |

<sup>\*</sup>Device damage may occur if ABSOLUTE MAXIMUM RATINGS are exceeded.

#### TRUTH TABLE

|    | Inputs |     |    |       | Output |                 |  |
|----|--------|-----|----|-------|--------|-----------------|--|
| ŌĒ | CS0    | CS1 | WE | D0-D3 | O0-O3  | Mode            |  |
| Х  | Н      | Х   | Х  | Х     | High Z | Not Selected    |  |
| X  | X      | L   | Х  | X     | High Z | Not Selected    |  |
| X  | L      | н   | L  | L     | High Z | Write "0"       |  |
| X  | L      | Н   | L  | Н     | High Z | Write "1"       |  |
| H  | X      | X   | Х  | Х     | High Z | Output Disabled |  |
| L  | L      | н   | Н  | Х     | 00-03  | Read            |  |

- H = High Voltage Level
- L = Low Voltage Level X = Don't Care (High or Low)

### DC OPERATING CONDITIONS AND CHARACTERISTICS

(Full operating voltage and temperature range)

|        |                                        |         | Limits |          |       |                                                                                                     |                          |
|--------|----------------------------------------|---------|--------|----------|-------|-----------------------------------------------------------------------------------------------------|--------------------------|
| Symbol | Characterist                           | c       | Min    | Max      | Units | Condi                                                                                               | tions                    |
| VOL    | Output Low Voltage                     |         | _      | 0.45     | Vdc   | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0                                                        | mA                       |
| ViH    | Input High Voltage                     |         | 2.1    | _        | Vdc   | Guaranteed Input High                                                                               | Voltage for All Inputs   |
| VIL    | Input Low Voltage                      |         |        | 0.8      | Vdc   | Guaranteed Input Low                                                                                | Voltage for All Inputs   |
| ΊL     | Input Low Current                      |         | -0.01  | -300     | μAdc  | $V_{CC} = Max, V_{in} = 0.4$                                                                        | 5 V                      |
| Įн     | Input High Current                     |         | T -    | 40       | μAdc  | V <sub>CC</sub> = Max, V <sub>in</sub> = 5.5 V                                                      |                          |
| loff   | Output Current (High Z)                |         | =      | 50<br>50 | μAdc  | V <sub>CC</sub> = Max, V <sub>out</sub> = 2.4 V<br>V <sub>CC</sub> = Max, V <sub>out</sub> = 0.45 V |                          |
| los    | Output Current Short Circuit to Ground |         | - 10   | - 70     | mAdc  | V <sub>CC</sub> = Max (Note 1)                                                                      |                          |
| VOH    | Output High Voltage                    |         | 2.4    | _        | Vdc   | $V_{CC} = Min, I_{OH} = -5.2 \text{ mA}$                                                            |                          |
| VIK    | Input Diode Clamp Volta                | ge      | l –    | - 1.5    | Vdc   | $V_{CC} = Max, I_{in} = -10$                                                                        | ) mA                     |
|        |                                        | 93422   | _      | 130      | mAdc  | T <sub>A</sub> ≈ +125°C                                                                             |                          |
|        |                                        |         | _      | 155      | mAdc  | $T_A = +25^{\circ}C$                                                                                |                          |
| 1      | Danier Complex Company                 |         | _      | 170      | mAdc  | $T_A = -55^{\circ}C$                                                                                | V <sub>CC</sub> = 5.5 V, |
| ICC    | Power Supply Current                   | 93L422A | I –    | 70       | mAdc  | T <sub>A</sub> = +125°C                                                                             | All Inputs Grounded      |
|        |                                        | 93L422  |        | 80       | mAdc  | T <sub>A</sub> = +25°C                                                                              |                          |
|        |                                        |         | _      | 90       | mAdc  | $T_A = -55^{\circ}C$                                                                                |                          |

#### **AC OPERATING CONDITIONS AND CHARACTERISTICS**

(Full operating voltage and temperature range)

#### **AC TEST LOAD AND WAVEFORMS**

#### LOADING CONDITIONS

# **INPUT PULSES**





|                 | Characteristic             | 93422/BWAJC |     | 93L422/BWAJC |     | 93L422A/BWAJC |     |      |
|-----------------|----------------------------|-------------|-----|--------------|-----|---------------|-----|------|
| Symbol          | (Notes 1, 2, 3, 4, 5)      | Min         | Max | Min          | Max | Min           | Max | Unit |
| READ MODE       | DELAY TIMES                |             |     |              |     |               |     | ns   |
| tACS            | Chip Select Time           | -           | 45  | _            | 45  | _             | 40  |      |
| tZRCS           | Chip Select to High Z      | _           | 45  | _            | 45  | _             | 40  |      |
| tAOS            | Output Enable Time         | -           | 45  | -            | 45  | -             | 40  |      |
| tZROS           | Output Enable to High Z    | _           | 45  | _            | 45  | _             | 40  |      |
| <sup>t</sup> AA | Address Access Time        | -           | 60  | _            | 75  | _             | 55  | '    |
| WRITE MODE      | DELAY TIMES                |             |     |              |     |               |     | ns   |
| tzws            | Write Disable to High Z    | _           | 45  | _            | 45  | _             | 45  |      |
| tWR             | Write Recovery Time        |             | 50  | _            | 50  | -             | 45  | *    |
|                 | INPUT TIMING REQUIREMENTS  |             |     |              |     |               |     | ns   |
| tw              | Write Pulse Width          | 30          |     | 30           |     | 40            | _   |      |
| • •             | (to guarantee write)       |             |     |              |     |               |     |      |
| twsp            | Data Setup Time Prior      | 5.0         | -   | 5.0          | _   | 5.0           | _   |      |
|                 | to Write                   |             |     |              |     |               |     |      |
| tWHD            | Data Hold Time After Write | 5.0         | _   | 5.0          | _   | 5.0           | _   |      |
| tWSA            | Address Setup Time         | 10          | _   | 10           |     | 10            |     |      |
|                 | (at tw = Min)              |             |     |              |     |               |     |      |
| tWHA            | Address Hold Time          | 10          | _   | 10           | _   | 5.0           | _   |      |
| twscs           | Chip Select Setup Time     | 5.0         | -   | 5.0          | _   | 5.0           | _   |      |
| tWHCS           | Chip Select Hold Time      | 5.0         | _   | 5.0          | _   | 5.0           | · — |      |

#### NOTES:

- IOTES:

  1. Output short circuit conditions must not exceed 1.0 second duration.

  2. The maximum address access time is guaranteed to be the worst-case bit in the memory.

  3. Load A used to measure transitions between logic levels and from High Z state to logic Low state.

  Load B used to measure transitions between High Z state to logic High state.

  Load C used to measure transitions from either logic High or Low state to High Z state.

  4. All time measurements are referenced to +1.5 Vdc except transitions into the High Z state where outputs are referenced to a delta of 0.5 Vdc from the logic level using Load C.

  5. See test circuit and waveforms.

# 8

#### **READ OPERATION TIMING DIAGRAM**

(All Time Measurements Referenced to 1.5 V)

# PROPAGATION DELAY FROM CHIP SELECT



# PROPAGATION DELAY FROM ADDRESS INPUTS



#### PROPAGATION DELAY FROM OUTPUT ENABLE



# WRITE CYCLE TIMING



# MOTOROLA MEMORY DATA

#### WRITE ENABLE TO HIGH Z DELAY





# PROPAGATION DELAY FROM CHIP SELECT TO HIGH Z

# PROPAGATION DELAY FROM OUTPUT ENABLE TO HIGH Z





(ALL tZXXX PARAMETERS ARE MEASURED AT A DELTA OF 0.5 V FROM THE LOGIC LEVEL AND USING LOAD C.)

| θ <sub>JA</sub> (Junction to<br>Ambient) |        |        |                                     |  |  |
|------------------------------------------|--------|--------|-------------------------------------|--|--|
| Package                                  | Blown* | Still  | $\theta_{ m JC}$ (Junction to Case) |  |  |
| W Suffix                                 | 50°C/W | 75°C/W | 15°C/W                              |  |  |

<sup>\*500</sup> linear ft. per minute blown air.

9

# MOTOROLA SEMICONDUCTOR TECHNICAL DATA

# TTL 1024 x 1-Bit Random Access Memory

The 93425 is a 1024-bit Read/Write RAM, organized 1024 words by 1 bit. The 93425 is designed for high performance main memory and control storage applications and has a typical address time of 35 ns.

The 93425 has full decoding on-chip, separate data input and data output lines, and an active low-chip select and write enable. The device is fully compatible with standard DTL and TTL logic families. A three-state output is provided to drive bus-organized systems and/or highly capacitive loads.

- Three-State Output
- TTL Inputs and Output
- Non-Inverting Data Output
- High Speed —

Access Time — 35 ns Typical Chip Select — 15 ns Typical

- Power Dissipation 0.5 mW/Bit Typical
- Power Dissipation Decreases With Increasing Temperature
- Order as Part Number: 93425/BEAJC = Dual-In-Line
   93425/BFAJC = Flat Pack

#### **BLOCK DIAGRAM**



NOTE: Logic driving sense amp/write drivers depicts negative-only write used on C4m.

# Military 93425







|                | PIN | NAMES          |
|----------------|-----|----------------|
| <u> </u>       |     | Chip Select    |
|                |     | Address Inputs |
| WE             |     | Write Enable   |
| $D_{in} \dots$ |     | Data Input     |
| Dout           |     | Data Output    |

#### **FUNCTIONAL DESCRIPTION**

The 93425 is a fully decoded 1024-bit Random Access Memory organized 1024 words by one bit. Word selection is achieved by means of a 10-bit address, A0-A9.

The Chip Select (CS) input provides for memory array expansion. For large memories, the fast chip select time permits the decoding of chip select from the address without increasing address access time.

The read and write operations are controlled by the state of the active low Write Enable (WE, Pin 14). With WE and CS held low, the data at Din is written into the addressed location. To read, WE is held high and CS held low. Data in the specified location is presented at Dout and is non-inverted.

The three-state output provides drive capability for higher speeds with capacitive load systems. The third state (high impedance) allows bus organized systems where multiple outputs are connected to a common bus.

During writing, the output is held in the highimpedance state.

#### ABSOLUTE MAXIMUM RATINGS (Note 1)

| Storage Temperature<br>Ceramic Package (E and F Suffix)                | -55°C to +165°C     |
|------------------------------------------------------------------------|---------------------|
| Operating Junction Temperature, TJ<br>Ceramic Package (E and F Suffix) | <165°C              |
| V <sub>CC</sub> Pin Potential to Ground Pin                            | -0.5 V to +7.0 V    |
| Input Voltage (dc)                                                     | -0.5 V to +5.5 V    |
| Voltage Applied to Outputs<br>(Output High)                            | -0.5 V to +5.5 V    |
| Output Current (dc) (Output Low)                                       | +20 mA              |
| Input Current (dc)                                                     | -12 mA to +5.0 mA   |
| NOTE 1: Device damage may occur if ABSOL                               | UTE MAXIMUM RATINGS |

**TRUTH TABLE** 

|    | Inputs |     | Output |              |  |
|----|--------|-----|--------|--------------|--|
| CS | WE     | Din | Dout   | Mode         |  |
| Н  | Х      | Х   | High Z | Not Selected |  |
| L  | L      | L   | High Z | Write "0"    |  |
| L  | L      | н   | High Z | Write "1"    |  |
| L  | Н      | X   | Dout   | Read         |  |

H = High Voltage Level

L = Low Voltage Level
X = Don't Care (High or Low)

#### **GUARANTEED OPERATING RANGES (Notes 2 and 3)**

| Suppl | y Voltage   | (VCC) |                          |  |  |
|-------|-------------|-------|--------------------------|--|--|
| Min   | Min Nom Max |       | Ambient Temperature (TA) |  |  |
| 4.5 V | 5.0 V       | 5.5 V | -55°C to +125°C          |  |  |

#### DC OPERATING CONDITIONS AND CHARACTERISTICS

(Full operating voltage and temperature range unless otherwise noted)

| <b> </b>        |                                        | Limits |        |       |                                                  |                                                 |
|-----------------|----------------------------------------|--------|--------|-------|--------------------------------------------------|-------------------------------------------------|
| Symbol          | Characteristic                         | Min    | Max    | Units | Con                                              | ditions                                         |
| VOL             | Output Low Voltage                     |        | 0.45   | Vdc   | V <sub>CC</sub> = Min, I <sub>OL</sub> =         | 16 mA                                           |
| VIH             | Input High Voltge                      | 2.1    |        | Vdc   | Guaranteed Input Hi                              | gh Voltage for All Inputs                       |
| VIL             | Input Low Voltage                      |        | 0.8    | Vdc   | Guaranteed Input Lo                              | ow Voltage for All Inputs                       |
| liL             | Input Low Current                      |        | -400   | μAdc  | V <sub>CC</sub> = Max, V <sub>in</sub> = 0.45 V  |                                                 |
| lн              | Input High Current                     |        | 40     | μAdc  | V <sub>CC</sub> = Max, V <sub>in</sub> = 5.5 V   |                                                 |
| loff            | Output Current (High Z)                |        | 50     | μAdc  | V <sub>CC</sub> = Max, V <sub>out</sub> = 4.5 V  |                                                 |
|                 |                                        |        | -50    |       | V <sub>CC</sub> = Max, V <sub>out</sub> = 0.45 V |                                                 |
| los             | Output Current Short Circuit to Ground | - 20   | .– 100 | mAdc  | V <sub>CC</sub> = Max                            |                                                 |
| Voн             | Output High Voltage                    | 2.4    |        | Vdc   | I <sub>OH</sub> = -5.2 mA                        |                                                 |
| V <sub>CD</sub> | Input Diode Clamp Voltage              |        | - 1.5  | Vdc   | V <sub>CC</sub> = Max, I <sub>in</sub> =         | –12 mA                                          |
| Icc             | Power Supply Current                   |        | 130    | mAdc  | $T_A = +125^{\circ}C$                            |                                                 |
|                 |                                        |        | 155    | mAdc  | $T_A = 25^{\circ}C$                              | V <sub>CC</sub> = 5.5 V,<br>All Inputs Grounded |
|                 |                                        |        | 170    | mAdc  | $T_A = -55^{\circ}C$                             |                                                 |

# 8

# AC OPERATING CONDITIONS AND CHARACTERISTICS

(Full operating voltage and temperature unless otherwise noted)

# AC TEST LOAD AND WAVEFORMS

# LOADING CONDITIONS

#### INPUT PULSES





|                                    |                                                                                                                                                                                                                            | 93425/BE/BF                         |                |       |                                   |  |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------|-------|-----------------------------------|--|
| Symbol                             | Characteristic (Notes 2, 4)                                                                                                                                                                                                | Min                                 | Max            | Units | Conditions                        |  |
| READ MODE<br>tACS<br>tZRCS<br>tAA  | DELAY TIMES Chip Select Time Chip Select to High Z Address Access Time                                                                                                                                                     |                                     | 45<br>50<br>60 | ns    | See Test Circuit and Waveforms    |  |
| WRITE MODE<br>tws<br>twr           | DELAY TIMES<br>Write Disable to High Z<br>Write Recovery Time                                                                                                                                                              |                                     | 45<br>50       | ns    | See Test Circuit and Waveforms    |  |
| tW tWSD tWHD tWSA tWHA tWSCS tWHCS | INPUT TIMING REQUIREMENTS Write Pulse Width (to guarantee write) Data Setup Time Prior to Write Data Hold Time After Write Address Setup Time (at tw = Min) Address Hold Time Chip Select Setup Time Chip Select Hold Time | 40<br>5.0<br>5.0<br>15<br>10<br>5.0 |                | ns    | See Test Circuit<br>and Waveforms |  |

# **READ OPERATION TIMING DIAGRAM**

#### PROPAGATION DELAY FROM CHIP SELECT

#### PROPAGATION DELAY FROM ADDRESS INPUTS





(ALL TIME MEASUREMENTS REFERENCED TO 1.5 V)

# WRITE CYCLE TIMING



# WRITE ENABLE TO HIGH Z DELAY



# PROPAGATION DELAY FROM CHIP SELECT TO HIGH Z



(ALL tZXXX PARAMETERS ARE MEASURED AT A DELTA OF 0.5 V FROM THE LOGIC LEVEL AND USING LOAD C)

NOTE 2: DC and AC specifications limits guaranteed with 500 linear feet per minute Liown air.

|                      | θ <sub>JA</sub> (Junction to Ambient) |                  |                                      |
|----------------------|---------------------------------------|------------------|--------------------------------------|
| Package              | Blown                                 | Still            | $\theta_{\sf JC}$ (Junction to Case) |
| E Suffix<br>F Suffix | 50°C/W<br>55°C/W                      | 85°C/W<br>90°C/W | 15°C/W<br>15°C/W                     |

NOTE 3: Output short circuit conditions must not exceed 1 second duration.

NOTE 4: The maximum address access time is guaranteed to be the worst case bit in the memory.

Reliability Information

9

# q

# MOTOROLA CORPORATE QUALITY GOAL

# IMPROVE PRODUCT AND SERVICES QUALITY TEN TIMES BY 1989 AND AT LEAST ONE HUNDRED FOLD BY 1991.

#### ACHIEVE SIX SIGMA CAPABILITY BY 1992.

With a deep sense of urgency, spread dedication to quality to every facet of the corporation and achieve a culture of continual improvement to ASSURE TOTAL CUSTOMER SATISFACTION. There is only one ultimate goal: zero defects in everything we do.

# signed:

| BOB GALVIN<br>Chairman                           | BILL WEISZ<br>Vice Chairman                        | JOHN MITCHELL<br>President                      |
|--------------------------------------------------|----------------------------------------------------|-------------------------------------------------|
| GEORGE FISHER Deputy to Chief Executive Office   | GARY TOOKER<br>Chief to Corporate<br>Staff Officer | JACK GERMAIN<br>Motorola Director<br>of Quality |
| JIM LINCICOME<br>Government Electronics<br>Group | CARL LINDHOLM<br>International<br>Operations       | LEVY KATZIR<br>New Enterprises                  |
| JIM NORLING<br>Semiconductor Products<br>Sector  | STEVE LEVY<br>Japanese Operations                  | DON JONES<br>Chief Financial<br>Officer         |
| JIM DONNELLY<br>Personnel                        | RAY FARMER<br>Communications Sector                | ED STAIANO<br>General Systems<br>Group          |

GERHARD SCHULMEYER Automotive & Industrial Electronics Group





# DIVISION QUALITY STATEMENT

#### MOTOROLA MOS MEMORY PRODUCTS DIVISION

# COMMITMENT TO SIX SIGMA WORLD CLASS

The Memory Products Division staff are pleased to announce our commitment to be a World Class MOS Memory supplier. This means more bullet proof designs which can tolerate handling, processes at the limit and beyond, and outstanding control of the manufacturing processes such that a product design which is marginal will still yield consistent quality performance.

The Memory Products Division fully endorses the Motorola Corporate goal of improving product and service quality ten times by 1989 and one hundred fold by 1991.

Through our quality improvement process using SIX SIGMA methodology we can and will accomplish being the best memory supplier through WORLD CLASS product margins and services in their truest sense.

**ENDORSEMENTS:** 

Jim George

Bud Broeker

Bill Bowers

Jim Eachus

Weldon Knape

Roger Kung

Rill Pfaff



#### **OUR SIX SIGMA CHALLENGE**

#### WHAT IS SIX SIGMA?

Six Sigma is the required capability level to approach the Standard. The Standard is Zero Defects. Our goal is to be best-in-class in Product, Sales, and Service.

#### WHY SIX SIGMA?

The performance of a product is determined by how much margin exists between the process characteristics required by the design, and the actual value of those characteristics. These characteristics are produced by processes in the factory, and at the suppliers.

Each process attempts to reproduce its characteristics identically from unit to unit, but within each process some variation does occur. For some processes, such as those which use real-time feedback to control the outcome, the variation is quite small, and for others it may be quite large.

Variation of the process is measured in Standard Deviations (Sigma) from the Mean. The normal variation, defined as process width, is  $\pm 3$  Sigma about the mean.



Figure 1. Standard Deviations from Mean

Approximately 2,700 parts per million parts/steps will fall outside the normal variation of  $\pm 3$  Sigma, see Figure 1. This, by itself, does not appear disconcerting. However, when we build a product containing 1,200 parts/steps, we can expect 3.24 defects per unit (1200  $\times$  0.0027), on an average. This would result in a rolled yield of less than 4%, which means fewer than 4 units out of every hundred would go through the entire manufacturing process without a defect, see Table 1.

Thus, we can see that for a product to be built virtually defect-free, it must be designed to accept characteristics that are significantly more than  $\pm 3$  Sigma away from the Mean.

It can be shown that a design that can accept **twice the normal variation** of the process, or  $\pm 6$  Sigma, can be expected to have no more than 3.4 parts per million defective for each characteristic, even if the process mean were to shift by as much as  $\pm 1.5$  Sigma, see Figure 1. To quantify this, Capability Index (Cp) is used, where:

Cp = design specification width process width

Table 1. Rolled Yield

| TOTAL<br>Defects<br>Per únit | ROLLED<br>THROUGHPUT<br>YIELD (%) |
|------------------------------|-----------------------------------|
| 5.3                          | <br>0.5                           |
| 4.6                          | <br>1.0                           |
| 3.9                          | <br>2.0                           |
| 3.5                          | <br>3.0                           |
| 3.2                          | <br>4.0                           |
| 3.0                          | <br>5.0                           |
| 2.3                          | <br>10                            |
| 1.9                          | <br>15                            |
| 1.6                          | <br>20                            |
| 1.4                          | <br>25                            |
| 1.2                          | <br>30                            |
| 1.0                          | <br>37                            |
| 0.9                          | <br>40                            |
| 0.8                          | <br>45                            |
| 0.7                          | <br>50                            |
| 0.6                          | <br>55                            |
| 0.51                         | <br>60                            |
| 0.43                         | <br>65                            |
| 0.36                         | <br>70                            |
| 0.29                         | <br>75                            |
| 0.22                         | <br>- 80                          |
| 0.16                         | <br>85                            |
| 0.10                         | <br>90                            |
| 0.05                         | <br>95                            |
| 0.00                         | <br>100                           |

ROLLED THROUGHPUT YIELD (%) = 100 e - d/u

A design specification width of  $\pm 6$  Sigma and a process width of  $\pm 3$  Sigma yields a Cp of 12/6=2. However, as shown in Figure 2, the process mean can shift. When the process mean is shifted with respect to the design target mean, the Capability Index is adjusted with a factor k, and becomes Cpk. Cpk = Cp(1 - k), where:

# $k = \frac{process \ shift}{design \ specification \ width/2}$

The k factor for  $\pm 6$  Sigma design with a 1.5 Sigma process shift = 1.5/(12/2) = 0.25, and the Cpk = 2(1-0.25) = 1.5.

In the same case of a product containing 1,200 parts/steps, we would now expect only 0.0041 defects per unit ( $1200\times0.000034$ ). This would mean that 996 units out of 1,000 would go through the entire manufacturing process without a defect (see Table 2).

It is our five year goal to achieve  $\,\pm\,6$  Sigma capability in Product, Sales, and Service.

Table 2. Overall Yield vs Sigma (Distribution Shifted  $\pm 1.5 \sigma$ )

| NUMBER OF<br>Parts (Steps) | ±3 σ<br>(%) | ±4 σ<br>(%) | ±5 σ<br>(%) | ±6σ<br>(%) |
|----------------------------|-------------|-------------|-------------|------------|
| 1                          | 93.32       | 99.379      | 99.9767     | 99.99966   |
| 7                          | 61.63       | 95.733      | 99.839      | 99.9976    |
| 10                         | 50.08       | 93.96       | 99.768      | 99.9966    |
| 20                         | 25.08       | 88.29       | 99.536      | 99.9932    |
| 40                         | 6.29        | 77.94       | 99.074      | 99.9864    |
| 60                         | 1.58        | 68.81       | 98.614      | 99.9796    |
| 80                         | 0.40        | 60.75       | 98.156      | 99.9728    |
| 100                        | 0.10        | 53.64       | 97.70       | 99.966     |
| 150                        | -           | 39.38       | 96.61       | 99.949     |
| 200                        | -           | 28.77       | 95.45       | 99.932     |
| 300                        | -           | 15.43       | 93.26       | 99.898     |
| 400                        | _           | 8.28        | 91.11       | 99.864     |
| 500                        | -           | 4.44        | 89.02       | 99.830     |
| 600                        | _           | 2.38        | 86.97       | 99.796     |
| 700                        | _           | 1.28        | 84.97       | 99.762     |
| 800                        | _           | 0.69        | 83.02       | 99.729     |
| 900                        | _           | 0.37        | 81.11       | 99.695     |
| 1000                       | _           | 0.20        | 79.24       | 99.661     |
| 1200                       | -           | 0.06        | 75.88       | 99.593     |
| 3000                       | -           | _           | 50.15       | 98.985     |
| 17000                      | -           | _           | 0.02        | 94.384     |
| 38000                      | _           | -           | -           | 87.880     |
| 70000                      | -           | _           |             | 78.820     |
| 150000                     | -           | -           |             | 60.000     |





#### QUALITY MONITORING

Average Outgoing Quality (AOQ) refers to the number of devices per million that are outside specification limits at the time of shipment. Motorola has continually improved its outgoing quality, and has established a goal of zero defects. This level of quality will lead to vendor certification programs with many of our customers. The program ensures a certain level of quality, thus allowing a customer to either reduce or eliminate the need for incoming inspections.

By paying strict attention to quality at an early stage, the possibility of failures occurring further down the line is greatly minimized. Motorola's electrical parametric testing eliminates devices that do not conform to electrical specification. Additional parametric testing on a sample basis provides data for continued improvement.

#### AVERAGE OUTGOING QUALITY (AOQ) CALCULATION

AOQ in PPM = (Process Average)
•(Lot Acceptance Rate)•(106)

Process Average = Total Projected Reject Devices\*
Total Number of Devices

Projected Reject Devices = Defects in Sample Size

Lot Size

Total Number of Devices = Sum of all the units in each submitted lot

Lot Acceptance Rate = 1 - Number of Lots Rejected Number of Lots Tested

106 = Conversion to parts per million (PPM)

# MARKING PERMANENCY, HERMETICITY, AND SOLDERABILITY MONITORS

Marking permanency testing is performed per Motorola specification. The procedure involves soaking the device in various solvents, brushing the markings, and then inspecting the markings for legibility.

Hermeticity monitoring includes tests for both fine and gross leaks in the hermetic package seal.

Solderability testing is used to ensure that device leads can be soldered without voids, discoloration, flaking, dewetting, or bridging. Typically, the test specifies steam preconditioning followed by a 235° to 260°C solder dip and microscope inspection of the leads.

# RELIABILITY MONITORING

Motorola recognizes the need to monitor established MOS Memory products to maintain the level of quality and reliability demonstrated through the internal and joint qualification processes. Motorola maintains a system of monitor programs that provide monthly feedback on the extensive matrix of Motorola fabrication, assembly, and testing technologies that produce our products. As with qualification activity, great care is taken to assure the accuracy and quality of the data generated.

#### **RELIABILITY STRESS TESTS**

The following summary gives brief descriptions of the various reliability tests included in both reliability qualification and monitor programs. Not all of the tests listed are performed by each program and other tests can be performed when appropriate. Refer to Table 3.

Table 3. Stresses and Typical Stress Conditions

| Stress                                                | Typical Stress Condition            |  |
|-------------------------------------------------------|-------------------------------------|--|
| High Temperature Operating Life,<br>Dynamic or Static | 125°C, 6.0 V                        |  |
| Temperature Cycle                                     | - 65°C to +150°C<br>Air to Air      |  |
| Thermal Shock                                         | -65°C to +150°C<br>Liquid to Liquid |  |
| Temperature Humidity Bias                             | 85°C, 85% RH, 5.0 V                 |  |
| Autoclave                                             | 121°C, 100% RH, 15 psig             |  |
| Pressure Temperature Humidity<br>Bias                 | 148°C, 90% RH,<br>44 psig, 5.0 V    |  |
| Low Temperature Operating Life                        | 0°C/25°C, 6.0 V                     |  |

#### HIGH TEMPERATURE OPERATING LIFE

High temperature operating life (HTOL or HTRB) testing is performed to accelerate failure mechanisms that are thermally activated through the application of extreme temperatures and the use of biased operating conditions. The temperature and voltage conditions used in the stress will vary with the product being stressed. However, the typical stress ambient is 125°C with the bias applied equal to or greater than the data sheet nominal value. All devices used in the HTOL test are sampled directly after final electrical test with no prior burn-in or other prescreening unless called out in the normal production flow. Testing can either be performed with dynamic signals applied to the device or in a static bias configuration.

#### **TEMPERATURE CYCLE**

Temperature cycle testing accelerates the effects of thermal expansion mismatch among the different components within a specific die and packaging system. This test is typically performed per MIL-STD-883 or MIL-STD-750 with the minimum and maximum temperatures being -65°C and +150°C. During temperature cycle testing, devices are inserted into a cycling system and held at the cold dwell temperature for at least ten minutes. Following this cold dwell, the devices are heated to the hot dwell where they remain for another ten minute minimum time period. The system employs a circulating air environment to assure rapid stabilization at the specified temperature. The dwell at each extreme, plus the two transition times of five minutes each (one up to the hot dwell temperature, another down to the cold dwell temperature), constitute one cycle. Test duration for this test will vary with device and packaging system employed.

#### THERMAL SHOCK

The objective of thermal shock testing is the same as that for temperature cycle testing—to emphasize differences in expansion coefficients for components of the packaging system. However, thermal shock provides additional stress in that

<sup>\*</sup>All rejects: visual, mechanical, and electrical (dc, ac, and high/low temperature).

the device is exposed to a sudden change in temperature due to the transfer time of ten seconds maximum as well as the increased thermal conductivity of a liquid ambient. This test is typically performed per MIL-STD-883 or MIL-STD-750 with the minimum and maximum temperatures being  $-65^{\circ}$ C and  $+150^{\circ}$ C. Devices are placed in a fluorocarbon bath and cooled to minimum specified temperature. After being held in the cold chamber for five minutes minimum, the devices are transferred to an adjacent chamber filled with fluorocarbon at the maximum specified temperature for an equivalent time. Two fiveminute dwells plus two ten-second transitions constitute one cycle

#### **TEMPERATURE HUMIDITY BIAS**

Temperature humidity bias (THB or H<sup>3</sup>TRB) is an environmental test performed at a temperature of 85°C and a relative humidity of 85%. The test is designed to measure the moisture resistance of plastic encapsulated circuits. A nominal static bias is applied to the device to create the electrolytic cells necessary to accelerate corrosion of the metallization.

#### **AUTOCLAVE**

Autoclave is an environmental test which measures device resistance to moisture penetration and the resultant effects of galvanic corrosion. Conditions employed during the test include 121°C, 100% relative humidity, and 15 psig. Corrosion of the die is the expected failure mechanism. Autoclave is a highly accelerated and destructive test.

#### PTHB (PRESSURE-TEMPERATURE-HUMIDITY-BIAS)

This test is performed to accelerate the effects of moisture penetration with the dominant effect being corrosion. The test detects similar failure mechanisms as THB but at a greatly accelerated rate. Conditions usually employed during the test are a temperature of 148°C, pressure of 44 psig or greater, a relative humidity of 90%, and a bias level which is the nominal rating of the device.

#### LOW TEMPERATURE OPERATING LIFE

This test is performed primarily to accelerate hot carrier injection effects in semiconductor devices by exposing them to room ambient or colder temperatures with the use of biased operating conditions. Threshold shifts or other parametric changes are typically the basis for failure. The length of this test will vary with temperature and bias conditions employed.

#### SYSTEM SOFT ERROR

System soft error is designed to detect errors caused by impact ionization of silicon by high energy particles. This stress is performed on a system level basis. The system is operated for millions of device hours to obtain an accurate measure of actual system soft error performance.

#### MECHANICAL SHOCK

This test is typically performed per MIL-STD-883 or MIL-STD-750 and is used to examine the ability of the device to withstand a sudden change in mechanical stress typically due to abrupt changes in motion as seen in handling, transportation, or actual use. The typical test condition would be as follows: acceleration = 1500 g, orientation = Y1 plane, t=0.5 ms, and number of pulses = 5.

#### VARIABLE FREQUENCY VIBRATION

This test is typically performed per MIL-STD-883 or MIL-STD-750 and is used to examine the ability of the device to withstand deterioration due to mechanical resonance. The typical test condition is: peak acceleration=20 g, frequency range=20 Hz to 20 kHz, and t=48 minutes.

#### CONSTANT ACCELERATION

This test is typically performed per MIL-STD-883 or MIL-STD-750 and is used to indicate structural or mechanical weaknesses in a device/packaging system by applying a severe mechanical stress. A typical test condition used is as follows: stress level = 30 kg, orientation = Y1 plane, and t = 1 minute.

#### **QUALITY SYSTEMS**

A Global Quality System is key to achieving our goal of "Best In Class". Quality systems are implemented in wafer fabrication, assembly, final test, and distribution world wide. Figure 3 depicts Quality Assurance involvement and the techniques applied in the general flow of product and Figure 4 shows Memory Manufacturing locations world wide.



Figure 3. General Product Flow

Direct Customer interaction ensures the receipt of product that meets all of their requirements 100% of the time. In fact, the MOS Memories Reliability and Quality Assurance department has devised a customer advocate list that assigns key Reliability and Quality Assurance personnel to specific customers in order to facilitate any inquiry regarding quality, reliability, or any other issue they may want to discuss.

All processes and procedures that relate to the manufacturing of MOS Memories are fully documented, and regular audits are performed to ensure continuous adherence to proper procedures. We are always striving to produce and reproduce the highest quality product available throughout the world.

MOS Memory Products Division promotes the concept of statistical process controls throughout the entire manufacturing process. This is exemplified by our commitment to in-depth statistical process control training programs for everyone—from the line operator to upper management. Favorable results have already been realized from the initial phases of implementation, with much more to follow.



Figure 4. Wafer Fab/Assembly/Final Test Locations

The MOS Memory Products Division maintains a World Wide Quality Assurance system that is second to none. Daily status reports are received from remote locations, and any problems that arise are tackled on a timely basis. The MOS Memory Products Division is also a leader in accurate and efficient methods of quality data collection and reporting.

Every unit that the MOS Memory Products Division produces is coded so that complete traceability is maintained, including visibility to the wafer and assembly lot level. The Quality System ensures that we can provide any specific processing information to our customers on request.

#### **INTERNAL QUALIFICATION DISCIPLINE**

Motorola recognizes the need to establish that all MOS Memory devices, both new products as well as existing ones, reach and maintain a level of quality and reliability that is unsurpassed in the electronics marketplace. To ensure this, internal qualification requirements, procedures, and methods as well as vendor qualification specifications have been developed. These activities are intended to provide a consistent, comprehensive, and methodical approach to device qualification and to improve our customer's understanding of Motorola's qualification results and their subsequent application implications.

For qualification results to be valid and acceptable, the collected data must be proven accurate to the highest possible confidence level. Therefore, a complete device history and data log is kept with any lost or missing data potentially leading to test results that are unusable for qualification purposes. Testing conditions and pass/fail criteria are established before stressing begins. Strict adherence to these criteria and the use of control devices insure that the test results are valid and meaningful.

New MOS Memory devices which are under development or in the prototype stage are subject to requirements defined for the three levels of the development cycle. These levels are the alpha, beta, and introductory phases of device development. Each phase contains guidelines and controls concerning

issues such as device labeling, number of customers, sample quantities, pricing and stocking levels, and open-order-entry timing. Decisions regarding these items are made jointly by marketing, design, product, and reliability personnel.

#### **JOINT QUALIFICATION**

As a result of the rigorous discipline used for internal qualification of Motorola MOS Memory products, our customers can benefit from joint qualification activities. Motorola's clearly defined qualification procedures improve the customer's ability to comprehend the qualification results in an effective manner which aides in their qualification decision making process. Through parallel qualification activities between Motorola and its customers, this procedure can cut qualification costs by reducing duplication of effort, improving resource utilization, and shortening introduction cycle time. This helps to ensure competitive edge advantages for our customers.

Joint Qualification activities result in a partnership type of interaction between Motorola and its customers on an engineering level. This assists our customers in two critical areas. First, it allows them to understand more clearly the strengths and weaknesses of Motorola's products. Secondly, our customers can make clear decisions concerning which stresses they need to concentrate on during their internal qualification activities.

#### **HISTORICAL PERFORMANCE**

Over the course of the last five years, significant achievements have been made on quality and delivery performance. The Six Sigma methodology will assist the MOS Memory Products Division in pursuit of our standard of zero defects and 100% on time delivery.

Figure 5 indicates the product Average Outgoing Quality performance as measured in parts per million.

As of October 1988 our average outgoing quality was below 50 parts per million. We are striving to reach Six Sigma.

# 1988 MALCOLM BALDRIGE NATIONAL QUALITY AWARD

Motorola won the first Malcolm Baldrige National Quality Award. The award recognizes the achievements of U.S. manufacturing and service companies. The award was established in 1987 to promote quality awareness, recognize the achievements of U.S. companies, and publicize successful quality strategies. Our quality process was examined for corporate

quality leadership, information and analysis, planning, human resource utilization, quality assurance, quality improvement results, and Customer Satisfaction. Our fundamental objective—Everyone's overriding responsibility is Total Customer Satisfaction. Six Sigma Quality is a key initiative for the achievement of our fundamental objective.



Figure 5. Motorola MOS Memory Products Division Average Outgoing Quality—4 Week Average World Memory

| DRAMs                                                                    |      |
|--------------------------------------------------------------------------|------|
| DRAM Refresh Modes (AN987) 1                                             | 10-2 |
| Page, Nibble, and Static Column Modes: High-Speed, Serial-Access Options |      |
| on 1M-Bit + DRAMs (AN986) 1                                              | 10-4 |
| Fast Static RAMs                                                         |      |
| Avoiding Bus Contention in Fast Access RAM Designs (AN971) 1             | 10-8 |
| Avoiding Data Errors with Fast Static RAMs (AN973)                       | 0-12 |
| Special Application Static RAMs                                          |      |
| 25 MHz Logical Cache for an MC68020 (AN984)                              | 0-15 |
| Designing a Cache for a Fast Processor (AR270)                           | 0-29 |
| Enhancing System Performance Using Synchronous SRAMs (AR260) 10          | 0-3  |
| High Frequency System Operation Using Synchronous SRAMs (AR258) 10       | 0-39 |
| Motorola's Radical SRAM Design Speeds Systems 40% (AR256)                | 0-46 |

# **Applications Information 10**

## **DRAM Refresh Modes**

DRAMs offer the lowest cost per bit of any memory, and for that reason are enormously popular in a wide range of applications. This low cost per bit is achieved with a very simple bit cell design, among other things, but rooted in this simplicity are some inherent drawbacks. One major limitation is the need to refresh each memory bit at regular intervals. This note discusses what refresh is, the reasons refresh is required for DRAM operation, and the various types of refresh available on the Motorola 1M×1 and 256K×4 DRAMs. Specific comments refer to the 1M×185-ns DRAM. Refer to specific device data sheets for analogous information on other devices.

The heart of any memory device is the bit cell. A 1M DRAM has 1,048,576 of these cells in the memory array. Each cell holds a single bit of information in the form of a high or low voltage, where high voltage = a binary "1" and low voltage = a binary "0". The DRAM bit cell consists of one transistor and one capacitor. The transistor acts as a switch, regulating when the capacitor will charge and discharge, while the capacitor stores a high or low voltage charge.

All capacitors leak over time, slowly losing the charge stored in them, regardless of how carefully they are constructed. Junction and dielectric leakage are two capacitor discharge paths that are characteristic of the DRAM bit cell, and both are affected by temperature. The capacitor in the bit cell can hold a small charge, on the order of 35–125 ff (ff= 1  $\times$  10 $^-$ 15 farads). As this charge dissipates through leakage paths, the small difference between a "1" and a "0" diminishes. If nothing is done to restore the charge on the capacitor to its initial value, the sensing circuitry on the DRAM will eventually be unable to detect a charge difference and will read the cell as a "0".

Thus, all the capacitors in the memory array must be periodically recharged, or refreshed. Refresh is accomplished by accessing each row in the array, one row at a time. When a row is accessed, it is turned on, and voltage is applied to the row, recharging each capacitor on the row to its initial value. Specified refresh time on the 1M×1 DRAM is 8 milliseconds; every row must be recharged every 8 milliseconds. This is a vast improvement over refresh times required for earlier generations of DRAMs. The 16K×1 DRAM required refresh every 2 milliseconds, the 256K×1 DRAM requires a refresh every 4 milliseconds. Longer refresh times mean more time available for access to memory, and less time required to refresh the device.

Design and operation of the DRAM allow only one row to be refreshed at a time; 512 refresh cycles are required to refresh the entire  $1\,M\times1$  memory array. The array is actually 1024 rows by 1024 columns, but it operates electrically like two half arrays of 512 rows by 1024 columns. During refresh, every row is treated as if it runs through both halves of the array, refreshing 2048 column locations (bit cells) per row. This design results in fewer refresh cycles required to recharge the entire array, since only 512 rows need to be accessed, rather than 1024.

Refresh can be performed in either a single **burst** of 512 consecutive refresh cycles (one cycle per row) every 8 milliseconds, or **distributed** over time, one refresh cycle every 15 microseconds (8 milliseconds per 512 rows = 15.6 microseconds per row) on average, or some combination of these two extremes. As long as every row is refreshed within 8 milliseconds, the actual method used is best determined by system use of the DRAM. The burst takes 84 microseconds to complete (165 nanoseconds per row × 512 rows for 85 nanoseconds per device). During this burst refresh time, no memory operations can be performed on the device. Distributed refresh disables memory access for 165 nanoseconds every 15 microseconds.

The  $1M \times 1$  DRAM can be refreshed in three ways:  $\overline{RAS}$  only refresh,  $\overline{CAS}$  before  $\overline{RAS}$  refresh, and hidden refresh. In addition, any normal read or write refreshes all 2048 bit cells on the row accessed. Regardless of the refresh method used, the time required to refresh one row is the random read or write ( $\overline{RAS}$ ) cycle time ( $\overline{tRC}$ ). When operating the device in page, nibble, or static column mode, only the row being accessed is refreshed. The device must be in normal random mode to utilize any of these specific refresh methods.

 $\overline{RAS}$  only refresh requires external row counters, to ensure all rows are refreshed within the specified time, and externally-supplied row addresses.  $\overline{CAS}$  before  $\overline{RAS}$  relies on internal row counters and internally generates the address of the next row to be refreshed. Hidden refresh is a variation on  $\overline{CAS}$  before  $\overline{RAS}$  refresh that holds valid data at the output while refresh is occurring. Whenever the device is in a refresh cycle, neither a read nor a write operation can be performed. Hidden refresh allows the device to be read ahead of refresh, then holds the valid data at the output while refresh cycles are in progress. It appears that the refresh is hidden among data cycles because valid data is maintained at the output.

 $\overline{RAS}$  only refresh is performed by supplying row addresses A0–A8 and completing a  $\overline{RAS}$  cycle (tRC); switching  $\overline{RAS}$  from inactive (high) to active (low), holding  $\overline{RAS}$  low (tRAS), then switching back to high, and holding  $\overline{RAS}$  high (tRP). A9 is ignored during  $\overline{RAS}$  only refresh, since this address normally determines which half of the array is to be accessed.  $\overline{CAS}$  must be held high through this  $\overline{RAS}$  cycle, hence the name  $\overline{RAS}$  only refresh. An external row counter is required for this refresh method. See Figure 1.

CAS before RAS refresh is performed by switching CAS from high to low while RAS is high, then switching RAS low (tCSR). This reversal of the usual clock order activates an internal row counter that generates addresses to be refreshed; external addresses are ignored in this cycle. CAS must be held low (tCHR) after RAS transitions to low. After that time it can either be held low or switched to high. See Figure 2. The CAS before RAS refresh counter test, specified on all DRAM data sheets that offer this type of refresh, is used to check for proper operation of the internal row counters and correct address generation.

Hidden refresh is a  $\overline{\text{CAS}}$  before  $\overline{\text{RAS}}$  refresh that has been initiated during a read or write operation. At the end of a typical read cycle,  $\overline{\text{CAS}}$  would be switched to high before  $\overline{\text{RAS}}$ , turning off the output. In a hidden refresh cycle,  $\overline{\text{RAS}}$  is switched to high, concluding the  $\overline{\text{RAS}}$  cycle (tRC), while  $\overline{\text{CAS}}$  is held low.  $\overline{\text{RAS}}$  is held high (tRp), then switched low, beginning another  $\overline{\text{RAS}}$  cycle. As long as  $\overline{\text{CAS}}$  is held low, data is valid at the output, resulting in a long read cycle. Since data can be read while the device is being refreshed, the refresh operation(s) appears to be hidden by the read cycle. The same refresh can be performed after a write cycle is initiated. This

method of refresh allows refresh cycles to be mixed within read and write cycles. During the refresh cycle, a write operation cannot be performed. See Figure 3.

Refresh is an integral and necessary part of DRAM operation. Substantial improvement has been made in increasing the time between refresh cycles, but as long as the bit cell design utilizes a capacitor, periodic recharging will be required. Three methods of refresh are available on the 1M  $\times$  1 DRAM:  $\overline{RAS}$  only,  $\overline{CAS}$  before  $\overline{RAS}$ , and hidden refresh. The Motorola  $1M \times 1$  and  $256K \times 4$  will work in virtually all systems as a result of flexibility provided by this assortment of refresh methods.



Figure 3. Hidden Refresh Cycle

## **AN986**

## Page, Nibble, and Static Column Modes: High-Speed, Serial-Access Options on 1M-Bit + DRAMs

The 1M-bit and higher density DRAMs offered by Motorola, in addition to operating in a standard mode at advertised access times, have special operating modes that will significantly decrease access time. These are page, nibble, and static column modes. All three modes are available in the  $1M\times 1$  configuration; page and static column modes are also available on the  $256K\times 4$  configuration. Read, write, and read-write operations can be mixed and performed in any order while these devices are operating in either random or special mode.

The comments that follow refer specifically to successive read operations for page, nibble, and static column modes on the  $1M \times 1$  device. The read operation is chosen for sake of simplicity in illustrating these special operating modes. However, decreased access times will occur for all operations, performed in any order, when the device is operated in any of these modes. General operating comments apply to the  $256K \times 4$  device as well.

All of these special operating modes are useful in applications that require high-speed serial access. Typical examples include video bit map graphics monitors or RAM disks. Page mode is the standard, available since the days of the  $16K \times 1$  DRAM. Static column is the latest mode to be made available on DRAMs, and nibble mode first appeared somewhere in between. Page and static column offer the same column location access, but operate somewhat differently. Nibble is unlike either of the other modes, but faster than both in its niche. All modes are initiated after a standard read or write is performed.

Page and static column modes allow access to any of 1024 column locations on a specific row, while nibble allows access to a maximum of four bits. The location of the first bit in nibble mode determines the other bits to be accessed. Nibble mode allows the fastest access of the three devices  $(t_{NCAC})$ , all other parameters held equal, at about 1/4 the standard  $(t_{RAC})$  rate. Page and static column access times  $(t_{CAC}, t_{AA})$  are, respectively, about 1/3 and 1/2 the standard rate.

Cycle time is a better indicator of relative speed improvement, since it measures the minimum time between any two successive reads. Cycle time is approximately 1/4 for nibble and 1/3 for page and static column modes, with respect to a

\*\*CS on Static Column.

Table 1. Operating Characteristic Comparison

| Tubio I. Operating characteristic companion |                   |        |        |                  |         |  |  |
|---------------------------------------------|-------------------|--------|--------|------------------|---------|--|--|
| Parameter                                   |                   | . Page | Nibble | Static<br>Column | Random  |  |  |
| Access Time (ns)*                           | t <sub>CAC</sub>  | 25     | _      | _                | -       |  |  |
|                                             | <sup>t</sup> NCAC | -      | 20     | _                | -       |  |  |
|                                             | <sup>t</sup> AA   | -      | -      | 45               | -       |  |  |
|                                             | tRAC              |        |        |                  | 85      |  |  |
| Cycle Time (ns)*                            | <sup>t</sup> PC   | 50     | _      | _                | _       |  |  |
|                                             | tNC               | -      | 40     | · –              | _       |  |  |
|                                             | tsc               | -      | -      | 50               | -       |  |  |
|                                             | tRC               |        |        |                  | 165     |  |  |
| Accessible Bits                             |                   | 1024   | 4      | 1024             | All     |  |  |
| Order of Accessible Bits                    |                   | Random | Fixed  | Random           | Random  |  |  |
| Conditions                                  | RAS               | Active | Active | Active           | Cycle   |  |  |
|                                             | CAS or CS**       | Cycle  | Cycle  | Active           | Cycle   |  |  |
|                                             | Addresses         | Cycle  | N/A    | Cycle            | Cycle   |  |  |
|                                             | Outputs.          | Cycle  | Cycle  | Active           | Cycle   |  |  |
| Time to Read 4 Bits (ns)*                   |                   | 235    | 205    | 235              | 660     |  |  |
| Time to Read 1024 Unique Bits (ns)*         |                   | 51,235 | 70,400 | 51,235           | 168,960 |  |  |

\*Values for a 1M × 1 85-ns device.

Page:

4 bit read = tRAC+3tPC

1024 bit read = tRAC + 1023tpC

Nibble:

4 bit read = tRAC + 3tNC

1024 bit read = 256 • (t<sub>RAC</sub> + 3t<sub>NC</sub> + t<sub>RP</sub>)

Static Column:

4 bit read = tRAC + 3tSC

1024 bit read = tRAC + 1023tSC

Random:

4 bit read = 4t<sub>RC</sub>

1024 bit read = 1024tRC

random cycle time of 165 nanoseconds. When operated in these high-speed modes, users will typically access most or all of the bits available to that mode, once the mode has been initiated. Thus the best measure of speed for nibble mode is the rate at which four bits are read, while the rate at which 1024 bits are read is the best measure of page or static column mode. When the actual operating conditions are considered, as described elsewhere, the difference between t<sub>CAC</sub>, t<sub>NCAC</sub>, and t<sub>AA</sub> measurements hold relatively little significance.

Page mode is slightly more difficult to interface in a system than static column mode due to extra  $\overline{CAS}$  pulses that are required in page mode. Static column generates less noise than page mode, because output buffers and  $\overline{CS}$  are always active in this mode. Noise transients, generated every time  $\overline{CAS}$  is cycled from inactive to active, are thus eliminated in the static column mode.

#### PAGE MODE

Page mode allows faster access to any of the 1024 column locations on a given row, typically at one third the standard (tRAC) rate for randomly-performed operations. Page mode consists of cycling the  $\overline{\text{CAS}}$  clock from active (low) to inactive (high) and back, and providing a column address, while holding the  $\overline{\text{RAS}}$  clock active (low). A new column location can be accessed with each  $\overline{\text{CAS}}$  cycle (tpc).

Page mode is initiated with a standard read or write operation. Row address is latched by the  $\overline{RAS}$  clock transition to active, followed by column address and  $\overline{CAS}$  clock active. Performing a  $\overline{CAS}$  cycle (tpc) and supplying a column address while  $\overline{RAS}$  clock remains active constitutes the first page mode cycle. Subsequent page mode cycles can be performed as long as  $\overline{RAS}$  clock is active. The first access (data valid) occurs at the standard rate (tRAC). All of the read operations in page mode following the initial operation are measured at the faster rate (tCAC), provided all other timing minimums are maintained (see Figure 1a). Page mode cycle time determines how fast successive bits are read (see Figure 1b).

#### **NIBBLE MODE**

Nibble mode allows serial access to two, three, or four bits of data at a much higher rate than random operations (tRAC). Nibble mode consists of cycling the  $\overline{CAS}$  clock while holding the  $\overline{RAS}$  clock active, like page mode. Internal row and column

address counters increment at each  $\overline{\text{CAS}}$  cycle, thus no external column addresses are required (unlike page or static column modes). After cycling  $\overline{\text{CAS}}$  three times in nibble mode, the address sequence repeats and the same four bits are accessed again, in serial order, upon subsequent cycles of  $\overline{\text{CAS}}$ :

Nibble mode operation is initiated with a standard read or write cycle. Row address is latched by  $\overline{RAS}$  clock transition to active, followed by column addresses and  $\overline{CAS}$  clock. Performing a  $\overline{CAS}$  cycle ( $t_{NC}$ ) while  $\overline{RAS}$  clock remains active constitutes the first nibble mode cycle. Subsequent nibble mode cycles can be performed as long as the  $\overline{RAS}$  clock is held active. The first access (data out) occurs at the standard rate ( $t_{RAC}$ ). All of the read operations in nibble mode following the initial operation are measured at the faster rate ( $t_{NCAC}$ ), provided all other timing minimums are maintained (see Figure 2a). Nibble mode cycle time determines how fast successive bits are read (see Figure 2b).

#### STATIC COLUMN MODE

This mode is useful in applications that require less noise than page mode. Output buffers are always on when the device is in this mode and  $\overline{CS}$  clock is not cycled, resulting in fewer transients and simpler operation. It allows faster access to any of the 1024 column addresses on a given row, typically at half the standard (tRAC) rate for randomly performed operations. Static column consists of changing column addresses while holding the  $\overline{RAS}$  and  $\overline{CS}$  clocks active. A new column location can be accessed with each static column cycle (tSC).

Static column mode operation is initiated with a standard read or write cycle. Row address is latched by RAS clock transition to active, followed by column addresses and CS clock. Performing an address cycle (tSC) while RAS and CS clocks remain active constitutes the first static column cycle. Subsequent static column cycles can be performed as long as the RAS and CS clocks are held active. The first access (data out) occurs at the standard (tRAC) rate. All of the read operations in static column following the initial operation are measured at the faster rate (tAA), provided all other timing minimums are maintained (see Figure 3a). Static column cycle time determines how fast successive bits are read (see Figure 3h)



Figure 1a. Page Mode Read Cycle



Figure 1b. Page Mode Cycle Minimum Timing



Figure 2a. Nibble Mode Read Cycle



Figure 2b. Nibble Mode Cycle Minimum Timing

### PAGE, NIBBLE, AND STATIC COLUMN MODES ... (AN986)



Figure 3a. Static Column Mode Read Cycle



Figure 3b. Static Column Mode Cycle Minimum Timing

# AN971

# **Avoiding Bus Contention in Fast Access RAM Designs**

#### INTRODUCTION

When designing a bus oriented system, the possibility of bus contention must be taken into consideration. Bus contention occurs when two or more devices try to output opposite logic levels on the same common bus line.

This application note points out common causes of bus contention when designing with fast static random access memories and describes ways to eliminate or reduce contention.

#### WHAT CAUSES BUS CONTENTION?

The most common form of bus contention occurs when one device has not completely turned off (output in a high-impedance state) before another device is turned on (output active). Basically, contention is a timing overlap problem that results in large, transient current spikes. These large current spikes not only generate system noise, but can also affect the long term reliability of the devices on the bus (see Figure 1).

#### **BUS CONTENTION AND FAST STATIC RAMS**

Since memory devices are primarily used in bus oriented systems, care must be taken to avoid bus contention in memory designs. Fast static RAMs with common I/O data lines (or any high frequency device with common I/O pins) are the most likely candidates to encounter bus contention. This is due to the tight timing requirements that are needed to achieve high-speed operation. If timing control is not well maintained, bus contention will occur. The most common form of bus contention for memories occurs when switching from a read mode to a write mode or vice versa.

#### SWITCHING FROM A READ TO WRITE MODE

With  $\overline{E}$  low (device selected), on the falling edge of  $\overline{W}$  (write asserted) the RAM output driver begins to turn off (high-impedance state). Depending on the input and output logic levels, if sufficient time is not allowed for the output to fully turn off before an input driver turns on, bus contention will occur (see Figure 2a).

Figure 2a shows an example of a RAM trying to drive a bus line low while an input driver is trying to drive the line high. If the situation were reversed (RAM output high and the input driver low), bus contention would still exist.

Of course the obvious way to avoid this type of bus contention is to make sure that the input buffer is not enabled until the write low to output high-impedance  $(t_{WLQZ})$  time is satisfied (see Figure 2b). This specification is usually given on most manufacturers' data sheets.

Another method to eliminate bus contention would be to use  $\overline{E}$  to deselect the RAM before asserting  $\overline{W}$  (low). This allows the RAM output extra time to go into high-impedance state before the input driver is enabled.  $\overline{E}$  and  $\overline{W}$  are later asserted low to begin a write cycle (see Figure 2c).

#### SWITCHING FROM A WRITE TO A READ MODE

With  $\overline{E}$  set low (device selected), on the rising edge of  $\overline{W}$  (write terminated) the address or data-in changes before the device has had a chance to terminate the write mode. If this should occur, and depending on the input and output logic levels, a bus contention situation could exist (see Figure 3). To avoid address changing type bus contention requires that the address not change till the write recovery specification (tWHAX) is satisfied. To avoid bus contention caused by data changing requires that the data-in remains stable for the duration of the data hold specification (tWHDX). Most of



Figure 1. Common I/O Bus Contention



Figure 2a. Input Driver Enabled Prior to Disabling RAM Output



Figure 2b. Input Driver Disabled Prior to Enabling RAM Output



Figure 2c. Using E to Avoid Bus Contention

Motorola's fast static RAMs specify write recovery and data hold times of 0 ns. However, it is always a good practice to allow some margin to take care of possible race conditions.

Both of these types of contention could also be avoided by taking  $\overline{E}$  high prior to taking  $\overline{W}$  high. This will give the RAM output driver time to go to a high-impedance state before  $\overline{W}$  goes high. In this case  $\overline{E}$  is used to terminate the write cycle instead of  $\overline{W}$  (see Figure 3c).



Figure 3a. Data Setup Time Violation



Figure 3b. Data Hold Time Violation



Figure 3c. Using  $\overline{\mathbf{E}}$  to Avoid Bus Contention

#### OTHER WAYS TO ELIMINATE BUS CONTENTION

If the RAM has an output enable pin  $(\overline{G})$ , synchronizing schemes can be incorporated to help eliminate bus contention. Taking  $\overline{G}$  high will ensure that even when the RAM is in a read mode the output will be in a high-impedance state. This will allow the input driver to be enabled longer.





Figure 4a. Using G to Avoid Bus Contention

Figure 4b. Timing Diagram of the MC68000

Most advanced microprocessors, such as the MC68000 and MC68020, have asynchronous bus control signals that take most accordantage of fast memory devices with output enable pins. Figure 4 shows one way to avoid bus contention using a Motorola MC68000 interfaced to a Motorola 45-ns MCM6164.

A more obvious way to eliminate bus contention is to use slow memory devices. Slow memories have loose timing requirements that allow devices to fully turn off before another device turns on. Of course this defeats the whole purpose of fast static memory devices.

Another obvious way to eliminate bus contention is to use memory devices that have separate data I/O pins. In this way the  $R/\overline{W}$  signal from the microprocessor can control a buffer device to eliminate bus contention (see Figure 5). However, the industry is demanding RAM with common I/O because these devices cost less and save system real estate.

Common I/O devices reduce package size since fewer pins are needed. Smaller packages result in less PCB space requirement. Common I/O devices also eliminate the need for

an extra buffer with its associated expense and space requirement. In general fast static RAMs configured greater than a X1 will have common data I/O pins.

Another popular way to reduce bus contention is to put a current limiting series resistor on each bus line (see Figure 6). The series resistor does not eliminate bus contention, but it helps reduce the large transient currents associated with bus contention. However, series resistors increase access time as well as increasing component count. The added access time depends on the total bus capacitance (including the capacitance of the devices on the bus) and the total bus resistance. The added delay should be added on to the point at which bus contention ceases. The following formulas can be used to determine the added access delay.

$$t_{HL} = R_L \cdot C_L \cdot \ln \frac{V_{in}(initial) - V_{in}(final)}{V_{IL}(max) - V_{in}(final)}$$

$$V_{in}(final) - V_{in}(initial)$$

$$t_{LH} = R_L \bullet C_L \bullet In \ \, \frac{V_{in}(final) - V_{in}(initial)}{V_{in}(final) - V_{IH}(min)}$$



Figure 5. Separate I/O Buffer



Figure 6. Using Series Terminating Resistors

#### **AVOIDING BUS CONTENTION . . . (AN971)**

Generally the value of the resistor should be around 100 ohms. The larger the resistor the less the transient current generated, but the greater the delay. Using a 150-ohm resistor will limit the current flow to less than 20 milliamperes while adding approximately 3 nanoseconds extra access time. However, note that even with series resistors bus contention duty cycle must be minimized to reduce EMI and bus ringing.

Although it is very important to reduce bus contention, CMOS memories can tolerate more bus noise generated by bus contention than can bipolar memories, due to the excellent noise immunity advantage of CMOS over bipolar technology. However, even when using CMOS memories, large destructive transient currents generated by bus contention can still occur.

#### CONCLUSION

Bus contention must be taken into consideration in most bus-oriented system design. The occurrence of bus contention generates large transient currents that produce system noise and could also affect the system's long term reliability.

Fast random access memories with common data I/O pins are very susceptible to bus contention due to tight timing requirements. Although it is almost impossible to totally eliminate bus contention, it must be the goal of the system designer to minimize bus contention.

## **AN973**

## **Avoiding Data Errors with Fast Static RAMs**

Microprocessors are now capable of 20-25 MHz. This places a great demand on SRAMs to supply super-fast access times. Today's sub-100-nanosecond SRAMs in production are rapidly moving to sub-50 nanoseconds as yesterday's prototypes ramp into production, and sub-25 nanoseconds is just on the horizon. This need for high-speed SRAMs is amplified by the fact that setup, hold times, and cycle edge accuracies do not usually improve at the same rate as the clock frequency. There is help on the way in terms of application specific SRAMs that put on chip some of the "glue" features that eliminate gate delays caused by decoders, drivers, or clock signals; but for now, the main burden will fall upon SRAM designers to make up for the "lost time" in the shorter cycles. Some of the tools of the SRAM designer are improved processes, tighter design rules, and improved circuit techniques such as address transition detection. When you combine all of these features into a high performance SRAM, you no longer have the bistable flip-flop of yesterday but a highly tuned circuit that is more closely related to a DRAM. This is where the system designer can help. Although SRAM designers are doing everything possible to make the devices stable and noise immune, there is no substitute for a good solid system layout and design. The following discussion gives system designers some insight into potential trouble areas from a component engineering viewpoint.

#### CHARACTERISTICS OF HIGH-SPEED BUSES

When data is transmitted over long distances, the line on which the data travels has to be considered a transmission line. A long distance is relative to the rate at which data is being toggled. Address and data buses associated with high-throughput microprocessors (e.g., M68000 family) must also be thought of as transmission lines, since it is not uncommon for these processors to run bus cycles of 40-nanosecond periods or less.

Other features of high-end microprocessor buses are that they tend to operate in harsh, noisy-type environments, and most of these buses are unterminated. A high-impedance, unterminated bus line acts just like an antenna. It not only radiates EMI, it can also receive EMI: This can result in bus ringing, crosstalk, and various other noise associated problems. The more transmission lines a bus has, the more antennas to pick up and radiate noise. Of course, the best way to reduce this EMI is to ensure that the bus is properly terminated into a low-impedance load. This low-impedance load could be in the form of a pull-up or pull-down resistor tied to each bus line. Ideally, the termination resistor should be equal to the characteristic impedance of the bus line. A transmission line terminated into its own characteristic impedance has the best incident wave switching as well as the least amount of reflection.

Since an unterminated bus looks almost entirely like a capacitive load, the larger the resistor value the slower the rate at which data can be presented to the receiving device. This is due to the time it takes to charge and discharge this capacitive line through the termination resistor. If a small value resistor is used, the charging/discharging time delay can be minimized (t=RC). However, the smaller the resistor the greater the power consumption through the resistor. Also, if the resistor value is too small, its value will approach that of the source resistance of the transmitting device, which could lead to a degradation of noise margin to the receiving devices. A resistor value between 1 kilohm and 10 kilohms is usually adequate. The actual value should be optimized through experimentation (see Figure 1).



Figure 1. Microprocessor Address Bus with Pull-Up
Resistors

#### HIGH SPEED SRAM DESIGN TECHNIQUES

In order to speed up access times of high-speed RAMs, many new design techniques have surfaced. One of the most innovative techniques to emerge is known as address transition detection (ATD) circuitry. Since row address access times are typically slower than column address access times, this circuitry originally used the row addresses to trigger a clocking sequence that restored bit lines, shorted data lines, equalized sense amplifiers, and threestated the output as the output buffers were equalized. This meant that many of the internal transistions could be completed by the time that the signals were decoded and propagated through the device seeking the proper cell and outputting data. This then made row and column access times much more equal and eliminated one of the speed bottlenecks. This scheme also has the added advantage of reducing power consumption because the static bit line loads can be reduced in size by utilizing a parallel equalization that is also generated at the ATD initiation and used to pull up the bit line 0 before selection of the new word line. Since



Figure 2. Address Transition Detection Timing Chain

its inception, ATD has been expanded and is now activated by all addresses and chip select pins instead of just row addresses. A typical timing chain, as shown in Figure 2, applies to Motorola's MCM6164  $8K \times 8$  SRAM and exemplifies the clock sequence dependency.

ATD has been shown to be very effective as a performance enhancer and will remain a valuable tool for designers, but it can be seen that we now essentially have a clock-activated part. What happens if addresses are floated or oscillate at a frequency greater than the ATD response? What happens if addresses are skewed, thereby getting successive ATD initiations? There is also the case of signals being gated from numerous sources, in which the address may start in one direction and then reverse several times before it finally seeks a valid high or low level. Circuit designers believe that these potential problems have been resolved over the last few years as testing techniques and circuit simulations have wrung out the infinite number of application variations. However, there is a simple, foolproof way that system designers can eliminate any potential for this type of a problem. Deselect the device during address transitions (see Figure 3).

Since new design techniques have made chip select access times equal to address access times, system designers can take advantage of this and improve reliabilty of their system by increasing overall immunity to a noisy environment. This can cover a host of potential board-induced problems from oscillating multiplexer or driver units, to spurious address glitches put out by MPUs.

Another design improvement is related to rise and fall times on the output levels, known by circuit designers as di/dt. This is the inductance associated with the changing current as loads are charging and discharging. This inductance is coupled back to the device, and through connections and bus resistance can cause the power supply or ground to change drastically. This is pushed to the limits as output drivers become more powerful, and is especially aggravated by multiple I/O devices like byte-wide SRAMs which may have all eight data lines switch from all 0s to all 1s or vice versa. These spurious noise spikes on the power lines can affect the data contents of the device, as well as any other device sharing the same power and ground buses (see Figure 4). Circuit designers have developed circuitry that has a feedback loop that controls the rise and fall time just enough to minimize overshoot, undershoot, and ringing. This di/dt is the inherent reason why bytewide SRAMs are typically 4-5 nanoseconds slower than single output devices.



Figure 3. Deselection of Device During Address
Transition

Figure 4a. MCM6164C Data Bus



Figure 4b. Ground Bounce When Data Switches from All 1s to All 0s

#### **PCB POWER FEED CONSIDERATIONS**

Another source of noise can be inadequate power feeds and power supply decouplng. Large ground planes should be used to reduce both inductances and resistances. The resistances of the power supply lines should be less than 0.1 ohm. If the inductances or resistances of the power supply lines become significant, VCC or ground bounce can occur. Since all inputs are referenced to ground, gate input thresholds could be exceeded, causing data errors to be generated. An excellent PCB design is one that incorporates a multilayer board. One layer should be entirely devoted to a ground plane.

The use of good-quality decoupling capacitors can help to keep noise off the power lines. A value between 0.01 microfarad and 0.1 microfarad (use 0.1 microfarad for ×8 organizations) should be used for each RAM. This capacitor should be located as close to the RAM power pins as possible. When

using IC sockets, it is recommended that sockets with goldplated copper contacts and built-in decoupling capacitors be used.

A large value capacitor (≥1 microfarad) should be used on each V<sub>CC</sub> line. The purpose of this capacitor is to provide for sudden current demand (current surges) from the power supply.

Figure 5 illustrates a typical memory board design.



Figure 5. Typical Memory Board

#### SUMMARY

Digital transmission line theory must be taken into account when designing high-frequency buses. A high-impedance, unterminated bus behaves much like an antenna, receiving as well as transmitting EMI. The use of termination resistors on these buses can reduce EMI. Many innovative designs have evolved to speed up access times of fast static RAMs. One of the more innovative designs is that of address transition detection circuitry. Most high-speed RAMs today use this technique to decrease access time. Good PCB power feed design, as well as the judicious use of decoupling capacitors, is essential for optimum performance from fast static RAMs.

Much of the time, the problems caused by a marginal device, system layout, or pushing for the last nanosecond is an intermittent random type of problem that could result in either destroyed data or access time push-out. If you are having a problem, call Motorola MOS Memories in Austin, Texas, (512) 928-SRAM (928-7726). We are on your design teaml

**AN984** 

## 25 MHz Logical Cache for an MC68020

Prepared by:

Motorola — East Kilbride, Scotland

#### INTRODUCTION

As the speed of the MC68020 processor increases it becomes more difficult and more expensive to provide large amounts of no-wait states memory. The addition of a logical cache in a memory management based system then becomes a more viable alternative to the problem. For a typical 25 MHz MC68020 system the incorporation of a no-wait states cache is one of the most economical ways in which the true performance attainable from this particular processor can be achieved.

#### CACHE DESCRIPTION

The cache described in this application note is a 32K byte (8K long words) direct mapped logical cache. The cache is organized such that both supervisor and user, program and data accesses are stored. The entries are tagged appropriately with the function code lines. To avoid any stale data problems that may occur with the data the cache update logic includes a 'write through' mechanism that forces any data writes to update both the memory and the cache. The cache operates with no wait states with a 25 MHz MC68020.

#### **BLOCK DIAGRAM DESCRIPTION**

The cache can be broken down into several functional parts as follows:

- tag RAMs
- data RAMs
- control logic
- entry update mechanism

The cache is organized as 8K long word entries (see Figure 1) which are referenced by a 22 bit TAG field. This TAG is made up of the upper address lines (TA15-TA31), the function codes (TFC0-2) and the size pins (TSIZE0-1). By incorporating the size pins into the TAG field means that the data entry can be validated even if it were referenced as a misaligned data transfer. The function codes allow the entries to be referenced separately with respect to user/supervisor and program and data entries.

The cache mechanism will begin operation as soon as an address becomes valid on the logical address bus. This address accesses the TAG RAM within the cache and the corresponding entry is compared with the relevant section of the logical address bus (LA15-LA31) and the control bus (FCO-2, SIZEO-1).

If this comparison is valid then this gives an indication to the comparator logic that a valid entry may be present within the cache data RAMs.

To determine whether this data entry is indeed valid a simultaneous access is made to the VALID bit RAM with the lower section of the logical address bus (LA2-LA14). If the entry in this VALID RAM is a logic 0 then this indicates that the corresponding data entry at that cache address (LA2-LA14) is a valid entry.

Access to that data item can then be made on the condition of several control signals (e.g. R/W\*, CACHE-E\*, etc.) and the data buffers to the system data bus will be enabled. This is termed as a CACHE HIT.

Conversely, if the entry in the VALID bit RAM was a logic 1 then this would indicate that the corresponding data item was not a valid cache entry and so the isolation data buffers would not be enabled to the system bus. This is termed as a CACHE MISS.

When the cache detects a HIT then the bus cycle is completed from the data RAMs and the system operates with no wait states.

If on the other hand the cache detects a MISS then the processor has to fetch its data from external memory which by its nature will be slower and will incur wait states.

To facilitate the data fetch from external memory the cache mechanism forces the processor to do a RETRY of the MISSed bus cycle. This retried bus cycle will then go out to external memory and fetches the relevant data item which will be latched by the processor and also used to update the cache. Subsequent accesses to this address will then find the data resident in the cache.

To preserve data integrity a CACHE MISS is also generated by a data write cycle. On writing to an address the cache forces a MISS such that the data item will be written to the cache in addition to the external memory. Subsequent data reads at this location will find that the data item is resident and is the most recent version.

Forced CACHE MISSes are also generated when the logical

address is detected as being a peripheral access (e.g. serial I/O device) or when the processor is executing a CPU space cycle (e.g. interrupt acknowledge).

#### **CACHE CONTROL MECHANISM**

The cache hit signal (CHIT\*) is generated as a result of the comparison of the TAG data, the VALID bit and various control signals. When the logical address from the processor becomes valid the cache TAG RAMs are enabled and the TAG data is produced for comparison.

These TAG RAMs are addressed as an 8K long word bank and so logical address lines LA2 to LA14 are used.

The TAG RAM itself contains information relating to the bus status of the cached item. This bus status consists of a section of the logical address bus (LA15-LA31) and some control signals (FCO-2, SIZEO-1). When these TAG RAMs are accessed this previous bus status is compared with the existing bus to detect if there is a match.

Comparators U215, U216 and U217 (see Figure 4) are used to compare this information and if there is a match the outputs Oa=b (pin 19) will be asserted.

The assertion of these three comparator outputs is then conditioned by various other factors to determine whether a cache hit signal should be generated.

While the TAG RAMs are being accessed by logical address lines LA2-LA14 a VALID bit RAM is also accessed. The information contained in this VALID bit determines whether or not the cache data is valid. When the cache is enabled all the entries in the VALID RAM are set to logic 1 to indicate that there are no valid entries in the cache.

Subsequent memory accesses then cause a cache miss which results in a cache entry being made. When this cache entry is made the status of the bus (LA15-31, FCO-2, SIZEO-1) is saved in the TAG RAM at the location pointed to by the cache index (LA2-14). The information on the data bus is then saved in the data RAMs at address with cache index LA2-14 and the corresponding VALID bit entry is also set (i.e. the cache entry is marked as being valid).

Subsequent accesses to that address will then cause the TAG address comparators to assert their outputs and the VALID bit to be set. The assertion of the cache hit signal (CHIT\*) is then dependent upon the status of several other control signals such as cache enable (CACHE-E\*), CPU space and peripheral access (IOEN\*). Accesses to CPU space are not cached because of the problems that might arise when servicing interrupts or accessing coprocessors. In addition access to peripheral devices (indicated by the signal IOEN\*) are not cached because of the read write nature of some peripheral device registers.

When these signals are taken into account the resultant assertion of the cache hit signal (CHIT\*) will then cause the processor to complete the bus cycle with no wait states.

Control of the cache is facilitated by three hardware primitives: Cache Enable, Cache Disable and Cache Clear. These primitives are initiated by accessing a specific address within CPU space which is not used for any other CPU space functions.

On requesting a cache enable function the mechanism causes the VALID bit RAM to be set to logic 1's, indicating no valid cache entries, and then assert the CACHE-E\* signal to the rest of the system.

The cache disable function simply negates this CACHE-E\* signal.

The cache clear function is included to allow the support of multi-tasking software. On initiation of the cache clear function all entries in the VALID bit RAM are cleared so emptying the cache. This is useful where the software has to perform a context switch.

#### CACHE CONTROL LOGIC

The Cache control logic allows the software programmer to enable the cache, disable the cache and to clear the cache contents. Accesses to the control logic can only be done under CPU space. This prevents accidentally writing to the control logic during normal operation (the SFC and DFC registers are programmed for CPU space with the MOVEC instruction, and the MOVES is used in writing to the control logic). Hence only the supervisor mode of operation can control the cache.

The address lines LA24-LA26 are used to decode the cache control functions, these being inputs fed to an 74LS138 U241 (see Figure 3). In addition to these addresses in CPU space, the programmer should also select an area of memory that will not cause contention with the normal MC68020 CPU functions.

An example decode could be \$1070000 (\$ is used to represent a hexadecimal number) for clear cache, \$2070000 for disable cache and \$4070000 for enable cache.

#### Cache Enable

The cache is enabled by accessing to a CPU address similar to the one given above, the data being irrelevant. On enabling the cache all entries are made invalid. This ensures that no stale data problems are created from accesses when the cache was previously enabled.

The output from U118D (see Figure 3) is used to enable a sequencer consisting of three 4-bit binary counters: U246, U247 and U248. These counters are used to increment the address bus to set the valid bits to all 1's (entry is invalid). The addresses are presented to the valid RAM U259 via the latches U249 and U250, the outputs from these being enabled at the same time as a write to enable the cache. Also during this sequence the logical address bus to this RAM is tri-stated from the RAM's address bus by U243 and I1244

Under normal operation the latches U243 and U244 are enabled and U249, U250 are disabled allowing the valid RAM to be addressed from the logical address bus. The 12-bit sequence clears 4 K entries in the cache (each entry is a long word).

The sequence is repeated twice to clear the whole 8 K entry cache. The two D-type flip flops U2518 and U251A are used to write first to the upper 4 K then the lower 4 K entries.

At the end of the cache clear sequence the cache is enabled via the S-R flip flop U257D and U118C. The CACHE.E\* is then used in the comparator logic to indicate that the cache is enabled. In addition the DSACKO\* and DSACK1\* is returned to the MC68020.

As far as the processor is concerned the cache clear mechanism can be thought of as a long instruction. The valid

RAM latches data with respect to the sequencer clock (40 MHz for 25 ns SRAM's) and a logic 1 is latched on each falling edge of this clock.

A logic 1 is written into the valid RAM when: the sequencer is enabled; it is the falling edge of the 40 MHz clock and the WRITEN\* signal from the entry update mechanism is high (U258C, U263A and U219D). This logic is also used to write a logic 0 into the valid RAM during normal operation.

To prevent external bus contention when the cache is being written to, a signal ADDBUFDIS\* is generated which can be used to disable external address buffers. The CMISS signal should be used to disable the external address buffers during a cache hit.

#### Cache Clear

The cache clear mechanism is used to allow the operating system to perform a context switch. A cache clear command will produce the same output as the enable cache command.

Using the 40 MHz clock gives a context switch time of approximately  $0.025 \times 1024 \times 8 = 205$  us. If this is unacceptable the mechanism can be speeded up by using several valid bit RAMs of lower density in parallel, or using a RAM with a clear feature.

#### Cache Disable

This command produces an input into U240B to set the S-R flip flop to cache disable (CACHE.E\* set to a logic 1). The reset signal is also fed into U240B to ensure that the cache is always disabled at reset.

#### **ENTRY UPDATE MECHANISM**

This section of logic (see Figure 2) is used to control the cache mechanism for updating entries in the cache. In addition, the logic will produce control signals used to latch data into the Tag and Data RAMs and control the isolation data buffers for the cache (U236 – U239 in Figure 5).

The mechanism used to update the entries in the cache is only enabled on a read cycle (R/W\* signal into U261D) and when the cache is enabled (CACHE.E\* signal into U261C).

The control logic is required to perform three distinct operations:

- On a write cycle the WRITEN\* signal should be asserted to latch data into the RAMs to perform a write through operation. When the address is next accessed it will reside in the cache.
- On a read cycle that does not generate a cache hit, the logic needs to initiate a retry operation to enable the cache to latch the data which is being read by the MC68020.
- Thirdly, on a read cycle, which causes a cache hit, the bus cycle needs to be terminated to allow zero wait state operation at 25 MHz from the cache.

#### Write Cycles

Assuming the cache is enabled then on a write cycle the

output from U240D produces logic 0 (the output from U261C will be logic 0). This output produces a signal INHIBIT\* which prevents the cache returning DSACKO\*, DSACK1\*, HALT\* and BERR\* (U256A, B, C, D), used for read cycles (see Figure 2).

A signal FORCEW\* is also generated via U258B and U219C to control the output enable of the cache isolation buffers to allow data to be routed to the cache data RAMs (see Figure 5).

The WRITEN\* signal is finally generated from U258A to produce the W\* enable for the TAG and DATA RAMs. WRITEN\* is also used to enable the buffers: U212 - U214, to route the current logical address, function codes and size lines into the TAG RAMs (see Figure 4).

Two banks of RAMs are used to obtain an 8 K entry long word cache; the lower bank of RAMs are enabled with LA14\* from U255C and the upper bank is enabled by LA14. This is needed to allow 25 MHz operation (25 ns SRAM – MCM6268-25 – are used as shown in Figure 4).

On the assertion of DSACKO\*, DSACK1\* from the external physical memory the two D-type flip-flops U235A and U253B (see Figure 2) are used to negate the WRITEN\* just after the falling edge of the processor clock S4 (just after the MC68020 latches data). On the negation of WRITEN\*, tag data is written into the tag field.

The information on the data bus is latched into the cache data RAM and the tag buffers and data isolation buffers isolate the cache from the system busses. This section together with the whole entry update mechanism must operate logically very quickly hence FAST logic is used throughout.

#### Read Cycle with a Cache Miss

Timing diagram 1 shows the cache sequence when a cache miss occurs. From this diagram it can be seen that the addresses on the address bus do not become stable until 5 ns into S1 worst case. At this point it will take 25 ns to obtain information from the TAG data RAMs (the RAMs are permanently enabled).

In addition to this there is a delay through two levels of comparator (U215 - U218). This gives an absolute maximum propagation delay time of 46 ns after the address bus is stable before a valid CHIT\* signal is generated. With the above conditions a valid cache hit signal (CHIT\*) should be asserted in the middle of S3 for a TAG match. The entry update mechanism uses this information to determine if there is going to be a cache miss or a cache hit.

In the case of a cache miss the following sequence of events are executed: DSACKO\* and DSACK1\* are asserted by the assertion of the MC68020 AS\* (U255B) by U256A and U256B as shown in Figure 2. The INHIBIT is set to a logic 1 by U261C, U261D and U262A. U252A is then used to bring U252B out of RESET on the falling edge of S2. This D-type is then used to sample the CHIT\* signal in the middle of S3. In the case of a cache miss the D input will still remain high, forcing the cache miss signal CMISS to go high. This is used to enable external data buffers for the MC68020. This causes the BERR\* and HALT\* signal to be asserted simultaneously to request a retry cycle (via U261B, U256C and U256D). This takes advantage of the MC68020's ability to recognize a late retry if spec 27A is satisfied. (Note that

68020 inserts an additional 3 clock cycles after S5 of this cycle).

On the termination of this bus cycle all signals are negated as shown in the timing diagram, with the exception of the INHIBIT. This is because on the rising edge of LAS\* the output from Q\* of U269A is fed back to the input to produce a low INHIBIT signal for the following retry cycle This low INHIBIT signal prevents the DSACKO\*, DSACK1\*, BERR\* and HALT\* lines from being asserted by the cache during the retry cycle.

Timing diagram 2 shows the retry cycle. The length of this cycle is determined by the actual physical device being read so it is shown as an unknown number of wait states. The same cycle is repeated as above, however, during this cycle INHIBIT has been asserted causing FORCEW\* (force a write to the RAMs) and WRITEN\* to be asserted. This has the effect of updating the cache on the read cycle by forcing the cache to latch the addresses, function code and size signals to the TAG RAM and the DATA bus contents into the data RAMs.

The buffers U236 – U239 are enabled by (CHIT\*) ANDed with (FORCEW\*) and the direction is controlled by CHIT\*. In this case CHIT\* is a logic 1 causing data to be written into the RAMs. The buffers U212 – U214 are enabled by the WRITEN\* signal.

On return of the DSACKO\*, DSACK1\* from the physical system, the WRITEN\* signal is negated (via U257A, U255C, U253A, U253B, U219B and U258A) to latch data into the RAMs just after the falling edge of S4.

In addition to this all the signals are negated at the end of the cycle and the INHIBIT signal returns to a logic 1 level on the negation of LAS\* (U262A and U240D).

#### Read Cycle with a Cache Hit

When a read cycle occurs at an address which has a corresponding input in the cache, a cache hit will occur. This cycle

is similar to the one above except the CHIT\* signal from the comparators U215 - U218 is asserted by the middle of S3, setting CMISS inactive (output from Q of U252B is set to a logic low) and forcing the external data buffers to be disabled preventing data bus contention. The BERR\* and HALT\* are also prevented from being asserted by U261B so no late retry cycle is signalled to the MC68020.

Finally, the cache data RAM isolation buffers U236 – U239 are enabled and the direction is selected to be output from the RAMs to the data bus. As there is no bus activity which stops the recognition of DSACKO\* and DSACK1\*, this read cycle by the MC68020 from the cache is performed in zero wait states at 25 MHz.

At the end of the cycle all the signals are negated for the next bus cycle.

#### CONCLUSION

The design of a 25 MHz logical data cache to interface between the processor and an MMU involves the use of very fast logic and static RAMs for zero wait state operation. The RAM access speed required in this application is 25 nS to allow no wait states operation.

The control logic has been designed discretely with FAST Schottky TTL since the use of PLAs would have a serious effect on gate propagation delay times.

The MC68020 supports a late retry cycle recognition and this is used in the design to take corrective action in the case of a cache miss.

As greater performance is required from the MC68020 the move towards high frequency zero-wait state operation becomes a more important requirement. If an MMU is placed between the processor and memory this will have an effect on zero-wait operation at the higher frequencies.

If the logical data cache can be made large enough, so that a high hit rate can be achieved, then slower physical memory could be tolerated in the system.



Figure 1: Block Diagram



Figure 2: Entry Update Mechanism



Figure 3: Control Logic



Figure 4: TAG Address RAMs





Figure 5: Cache Data RAMS





Timing Diagram 2 - Retry of the Cache Miss Cycle





Timing Diagram 3 - Cache Hit

## DESIGN APPLICATIONS

# DESIGNING A CACHE FOR A FAST PROCESSOR

COMPARATOR CHIPS HELP CREATE A HIGH-SPEED CACHE FOR THE MC68030

RICHARD CRISP, BRIAN BRANSON, AND RON HANSON

Motorola MOS Memory Products Div.,

3501 Ed Bluestein Blvd., Austin, TX 78762; (512) 928-6141. o wring the best performance from the new breed of superfast microprocessors, system designers frequently turn to external caches. Direct mapped and set-associative caches offer advantages, compared with fully associative caches. In designing an address-tag-and-comparator system for a direct-mapped or set-associative cache, engineers must consider issues such as the speed of the hit, the address-bus loading, and the datablock size (see "What's the Cache?").

Issues relating to the specific high-speed microprocessor also crop up. For instance, a system built around the MC68030 microprocessor must support two-cycle reads and writes related to the address-tag-comparator timing. Designers must also resolve questions of whether or not and how to support a burst mode. To support this mode, they must decide on address-tag and cache-data-RAM requirements unique to the mode, such as automatically incrementing addresses for the address tags and the cache-data RAM. They must also consider the data setup and hold timing requirements at the processor.

#### CACHE TAG RAMS

Matching the speed of the MC68030 microprocessor, the cache-tag comparators in the MCM4180, MCM62350, and MCM62351, organized to handle 4 kwords by 4 bits, compare data in the cache RAM with an external 4-bitwide data field. The comparison results appear on the devices' Match pins. Each of the cache-tag devices is bulk clearable and has read and write functions. Of all the cache-system configurations possible with this MCM family of RAMS, for a 32-bit-by-16-kword system, a block of four MCM4180s as tag valid-bits comparators and four MCM62350s provide the fastest hardware arrangement, least bus loading, and lowest cost (Fig. 1).

The MCM4180 includes an Exclusive-Nor (XNOR) comparator, which matches each bit position with the stored data for a true result. This type of comparator requires that every bit position match the stored data for the result to be true.

The MCM62350 and MCM62351 supply a user-configurable comparator offering the conventional XNOR mode and an And-Or-Invert (AOI) mode. Unlike the XNOR mode, the AOI comparator treats zeros in any bit position as don't-care bits during the compare operation. The AOI option is extremely useful for comparing status bits often stored with each address tag. The status bits can represent validating entry bits, which allow storing multiple data entries with each address-tag entry (block size = n), as well as individual so-called dirty bits needed for copy-back caching schemes.

The MCM62350 and MCM62351 RAMs also feature bitset and bit-clear write cycles, which allow individual bits to be unconditionally set or cleared through a mask. Thus, any combination of the four bits in any particular location can be set or cleared without having to read the RAM, modify the data, and write it back as in a conventional SRAM. This feature is useful with the AOI com-

Reprinted with permission from Electronic Design © 1988 VNU Business Publications Inc. (Vol. 36 No. 23) October 13, 1988.

#### DESIGN APPLICATIONS

## **CACHE SYSTEMS**

parator for storing status bits. Also, both the MCM62350 and the MCM62351 have ground pins positioned to achieve minimum self-inductance in both DIP and small-outline J-type packages.

The MCM62350 differs from the MCM62351 in that it offers a user-configurable Match-output active level. The MCM62351 has an active high open-drain Match output. Wire-ORed connections of separate Match pins allow the comparison width to expand efficiently.

The design of external caches for the MC68030 involves two major timing problem areas—in the address-

tag-comparator and in the data cache. Since the synchronous bus protocol makes it possible to use short bus cycles and supports burstmode accessing, the prudent designer will also choose to use it for external cache interfacing to the MC68030 (see "A Synchronous Bus Protocol").

The primary challenge with timing the address-tag comparator is to avoid wait states when the processor runs at a high frequency. Generally, only a hit in any given bus cycle should assert the Synchronous Termination Handshake (/STERM) signal. The first order of business, then,

is how to generate /STERM.

To avoid a wait state, the MC68030 asserts the worst-case Address Strobe (/AS) signal at the same time that the /STERM signal is activated. As a result, cache designs for this processor cannot generally use the /AS to signal the cache that a bus cycle is starting.

Nevertheless, the address-tag comparison must be qualified based on valid addresses that /AS announces. Fortunately, a signal called External Cycle Start (/ECS) is valid slightly earlier than the addresses. Whenever the processor needs an instruction or data, it therefore asserts

#### WHAT'S THE CACHE?

ith a cache, when a processor executes a new task, it fetches from the system's main dynamic memory the first instruction and corresponding data, plus the instructions and data for several subsequent operations at adjacent memory addresses.

The cache's SRAM memory fetches the instructions and data from the adjacent main-memory addresses because they have a high probability of being used in the operations that follow. Most programs contain loops, and if the cache is large enough, the needed information will be present in the fast cache, shortening the average memory-access time.

That's a cache hit. If the cache doesn't contain the information, a miss occurs. In this case, the main memory again responds, and the cache receives updated instructions and data.

A cache controller circuit sequences the necessary functional steps. For normal program operation, the system doesn't directly address the cache. The cache subsystem stores both the information and its corresponding mainmemory address. The controller compares the stored address in the cache, called the address tag,

with the address the processor provides to determine whether the cache contains the requested data

Cache types are usually delineated by their placement policy, or mapping algorithm, which determines where new information is stored in the cache. Most caches are either associatively content addressable or directly mapped, random-accessible types.

Whereas in a straight RAM, the processor directly accesses the information, in a content-addressable memory a match with a stored address of the information's original main-memory location causes the contents-addressable portion of the cache to respond with a pointer (see the figure, opposite, left). The pointer, or address, then specifies the data's location in a random-accessmemory portion of the cache system. This fully associative memory cache copies the information in any main-memory location into any location in the cache.

A directly mapped cache, on the other hand, uses random-access memories to store both an address tag and the information's image (see the figure, opposite, right). The low-order bits of the address from the processor provide an index into the address-tag-store

portion of the cache system, which stores the high-order address bits. To determine whether the requested information resides in the cache, the system compares the high-order address bits from the processor's bus with the contents of the address-tag-store RAM. If they're the same, the cache contains the requested information. Unlike in a fully associative cache, in a directly mapped cache, a memory-address location has its information copied into only one unique location.

The fully associative contentaddressable memory cache can have a higher hit rate than any other cache type of the same size m. But it's very expensive, compared with a directly mapped random-access cache memory of comparable size.

When n directly mapped caches operate in parallel, the cache is designated as an n-way set-associative type. Nevertheless, system designers may consider both directly mapped and fully associative types as set-associative caches. A directly mapped cache is simply a one-way set-associative type, and a fully associative type, and a fully associative type.

A four-way set-associative cache yields about the same hit

## DESIGN APPLICATIONS

## **CACHE SYSTEMS**

/ECS during the clock's high phase when the new addresses appear. Should the processor find what it needs in its internal caches, it would not assert /AS and an external bus cycle would not run. If /STERM activates when no bus cycle runs, the processor ignores it.

The timing diagram of the synchronous bus shows that after addresses are valid, /STERM must be activated within just a half clock period minus the clock-rise time to avoid wait states. Operating at 25 MHz, that leaves only 15 ns to check for a cache hit and assert /STERM if wait states are to be avoided.

The circuit must furnish an extra gate for the results of the tag comparator to be ANDed with a qualifier—a latched /ECS signal. A 74F64 AOI gate can AND the Match signals from the tag comparators to this qualifier. Unfortunately, this gate adds a 5.5-ns delay to the circuit. Consequently, the tag comparators must perform their comparison in 9.5 ns.

Since TTL-compatible tag comparators aren't that fast, this technique isn't feasible. Two options remain: Always assert /STERM after /ECS, and if the cache misses assert /BERR and /HALT retry, or insert a wait state. With retries, at 25 MHz,

the tag comparator has 35 ns to perform its function and generate /STERM. At 33 MHz, it has just 28 ns. For the wait-state option, 34.5 ns is available to generate /STERM after the addresses are valid.

Retries, however, can run into trouble. After requesting a retry, the processor must disable the cache to prevent a system deadlock condition when the bus cycle reruns. Also, before the bus cycle can rerun, a two-clock-cycle delay occurs. As a result, the penalty incurred when the external cache misses might be greater than it would be if the processor asserted /STERM only on a cache hit.

rate as a fully associative one-way cache of the same size. In an n-way set-associative cache, any particular address location maps data in n locations in the cache.

Consider the issues involved in designing the address-tag store and comparator of a directly mapped cache. For maximum performance, the time taken to bus load the addresses should be minimum. Thus, one component should both store and compare the address tags to minimize delays resulting from off-chip signal propagation. For a 16-kword by 32-bit cache operating on a 32bit address bus, the part must store a 16-bit-wide address-tag field, plus a 17th bit to indicate that the address tag is a valid entry. Consequently, the storage of only one cache data item for each address-tag entry—a block size equal to one—requires an address-tag storage capability of 16 kwords by 17-bits.

When storing n data items with each address tag entry; the block size equals n. Keeping the cache size constant reduces the depth of the address tag store by a factor of n.

Having only one validating bit for each address tag, however, requires either an n-by-32-bit mainmemory data-bus width or running n-32-bit bus cycles to fill the cache line in the event of a miss. Another event could also transfer the n-by-32-bits. A less restrictive way to support n entries per ad-

dress tag is to have n validating bits stored along with the address tag. Then when the system records a miss, the controller updates the address tag and sends only the validating bit corresponding to the transferred data item. This procedure requires only a 32-bit data bus and one main-memory cycle to allocate a new cache line.

An increased block size would mean that designers need fewer memory components to build the address-tag store and comparator. A large block size with fewer components not only saves board space and shrinks cost, but also reduces address-bus loading, which then, of course, will result in faster performance.





## CACHE SYSTEMS

Therefore a no-wait-state cache with a low hit rate can perform worse than a cache with a wait state.

A secondary difficulty with tag comparators in MC68030 cache designs is supporting burst-mode accesses. The address-tag-comparator timing is clearly a limiting factor in the design of external caches for the MC68030. Because the burst-mode cycles furnish only a first address for the four desired long words, the circuit must provide autoincrementing addressing to the address-tag comparator and the cache-data RAMs. This requirement, coupled with the fact that burst transfers can occur in single clock cycles, implies that incrementing the addresses into the address-tag comparator will not be fast enough to support one-cycle bursting.

Organizing the cache with a block size of four is a viable one-cycle

bursting solution. Storing a valid bit for each long word per tag, then, requires only checking the valid bit on the fly during the bursting portion of the burst-mode transfer.

This approach can exploit the fast timing of the compare port in an MCM62350 or MCM62351 to store the valid bits. It also allows the AOI comparator option for the valid-bit comparisons to operate effectively (Fig. 2).

#### A PAL POINTER

The open-drain Match pins of the MCM62351s permit wire-ORing of the four address-tag outputs to the matching circuit and thereby the elimination of a fan-in gate. A PAL device makes possible a simple, fast input to this circuit by providing a pointer for checking only the relevant long word while bursting. The address tag still needs comparison,

but only on the initial access.

The PAL should contain a decoder to decode addresses A2 and A3 from the processor. The resulting one-of-four outputs then enter a shift register, also built into the PAL. In this way, the four outputs from the PAL provide the compare port of the status-bit comparator with a rotating pointer. In the AOI comparator, a single valid bit compares when only one of the four compare inputs is at a logic-one level. The other three valid bits become don't cares.

A block size of four not only allows single-cycle bursting to work, but it also saves components. Furthermore, because address-line loading is reduced, the processor can drive its address bus more quickly. The result is fast hardware.

The main data-RAM issues relate to burst mode. They include address autoincrementing and data setup



1. A CACHE SYSTEM with four XNOR-configured comparators and one AOI configured comparator—each with a depth of 4-kword entries, a 16-kword-by-32-bit cache, and a block size of four—has the lowest cost, reduced bus loading, and fast hardware.

#### DESIGN APPLICATIONS

### **CACHE SYSTEMS**

#### A SYNCHRONOUS BUS PROTOCOL

he MC68030 adds a new bus protocol—the synchronous bus cycle—to the MC68XXX family of processors. Like its predecessors, the MC68030 supports the standard asynchronous bus protocol. Unlike the asynchronous bus on the MC68020, the 60830's synchronous bus doesn't support dynamic bus sizing. As a result, all synchronous bus cycles issue from a 32-bit port.

The minimum length of the MC68030's synchronous bus cycle is two clock periods, whereas the MC68020 has a minimum bus cvcle of three clock periods. Also, the MC68030 has on-chip memorymanagement functions; the MC68020 does not. Since an MC68851 memory-management unit requires a clock cycle to translate logical addresses to physical addresses, the minimum physical bus-cycle length of an MC68020-MC68851 combination requires four clock periods. The MC68030 bus can therefore operate twice as fast as an equivalent MC68020-MC68851 system at any given clock frequency.

Another feature added to the MC68030 bus, the burst-mode protocol runs only in synchronous mode. The MC68030 has two internal caches—an instruction cache and a data cache. Both have 16 lines with a block size of four (four 32-bit words per address tag). When either internal cache of the MC68030 records a line miss from a cachable area of main memory, the system attempts to burst four long 32-bit words to fill the new line.

The processor places the address of the first long word on the bus and expects the return of the corresponding data, plus three additional long words, in as little as three clock cycles. The processor doesn't change the address on the bus during these subsequent transfers. Rather, it assumes that

the external memory increments address lines A2 and A3 in a modulo-four fashion, as if the the bus were operating in nibble mode. Thus, with no wait states, the MC68030 receives as many as four long words in just five clock cycles by using the burst-mode prococl. Because the application's characteristics affect the type of code the system runs, the decision of whether or not to use the burst mode is very important. System designers would do well to study the matter in depth.

A knowledge of the timing requirements of no-wait-state operation is crucial to understanding how the MC68030's synchronous bus operates (see the figure). When a new bus cycle starts, the processor delivers memory addresses during a system-clock high time, but the addresses are guaranteed valid only at the end of the clock high time.

To avoid wait states, the Synchronous Termination Handshake signal, /STERM, must assert 0 ns before the rising edge of the next system-clock pulse. If this condition is met, the processor latches the data on the next falling edge of the clock. The processor needs a 5-ns setup time for the data with respect to the falling edge of the clock.

If the processor requires wait states, /STERM can be delayed relative to the clock rising edge to allow the use of slow memories in the synchronous mode. This feature applies also to burst-mode cycles. But when the processor recognizes /STERM on a clock rising edge, data latches on the next faling edge, subject, of course, to adequate setup and hold times.

When the processor runs a burst cycle, it can accept new data with the same setup time to the clock on the clock's next three falling edges. The processor also needs an 8-ns data hold time after the clock falls when operating at 25 MHz. Accordingly, if the processor runs burst cycles at 25 MHz, the data must be valid during the bursting portion of the cycle for 13 ns of the 40-ns clock period to meet the processor's setup and hold time requirements.

Like its predecessors, the MC68030 microprocessor supports bus retries and reruns. If the bus-termination handshake STERM/, or DSACKx/, is asserted with proper setup time relative to a rising clock edge, activating BERR/ and HALT/ with a 5-ns setup relative to the next falling edge of the clock aborts and reruns the current bus cycle. But this action results in two dead clocks on the bus before the bus cycle restarts. Nevertheless, no wait-state caches designed for the MC68030 use this technique to prevent the processor from latching bad data when an external cache records a miss.



#### DESIGN APPLICATIONS CACHE SYSTEMS



2. ORGANIZING THE CACHE with a block size of four is a viable single-cycle burst-mode solution. This approach can exploit the fast timing of the compare port in an MCM62350 or MCM62351 to store the valid bits and make it possible to effectively apply the AOI comparator option for the valid-bit comparisons. The open-drain Match pins of the MCM62351 permit the wire-ORing of the four address-tag outputs to the matching circuit, thereby eliminating a fan-in gate.

and hold timing to the processor. At | ter a clock low at 25 MHz is merely 15 issue is whether burst mode supports two-cycle write timing.

If a synchronous bus cycle is run. the data must set up at the processor without delay (in 5 ns), before the first falling edge of the clock after the processor recognizes the STERM signal. If the cycle is two clock periods, then the time available to access the cache-data RAM equals a clock period. For a 25-MHz clock, the time available would be 35-ns. A 33-MHz clock would yield a 25-ns interval.

For single-clock burst cycles, also, 35 ns is available for RAM accesses at 25 MHz. But the data hold time afns. That short time interval calls for very fast output-enable SRAMs. such as the MCM6290.

To support the burst mode, a 74F191 counter, inserted in series with A2 and A3 address pins, gives two incremental addresses to the cache-data run for autoincrement addressing. Unfortunately, the processor's data-hold-time requirements prevent this scheme from working. Besides, the counter's latency in a parallel-load mode requires a RAM faster than 35 ns.

A MCM6295 synchronous SRAM as the cache-data RAM, with one 74F191 counter, readily supports single-cycle bursting (Fig. 3). Latching the data outputs when the synchronous SRAM clock is low resolves the issue of data-hold time. Furthermore, once the synchronous SRAM clock drives high, the addresses into the device are registered and can be changed for the next access in the burst sequence.

When the MC68030 performs a two-clock write cycle, the data and address sent to the RAMs are simultaneously valid for only a half clock period. For clock frequencies over 25 MHz, this time isn't adequate to complete a write cycle in typical fast static RAMs. In that case, it's necessary to insert a wait state.□

Richard Crisp led the design team for the Motorola cache-tag comparators. He has helped design several microprocessors, including the MC69000, MC658020, and the Intel P7CP. Crisp, who holds a BS from Texas A&M University, has four U.S. patents.

Brian Branson received a BS from Colorado State University. At Motorola, he designs application-specific static and dynamic RAMs. He has one patent pending.

Ron Hanson holds a BS from Rose-Hulman Institute of Technology and an MBA from Indiana University, in Bloomington. Hanson is a product marketing engineer for fast static RAMs at Motorola.



3. AN MCM6295 SYNCHRONOUS SRAM, a cache-data RAM with one 74F191 counter, readily supports single-cycle bursts.

AR260/D

# ENHANCING SYSTEM PERFORMANCE USING SYNCHRONOUS SRAMs

Curt Wyman Robert King Motorola Inc. 3501 Ed Bluestein Blvd. Austin, TX 78721

#### INTRODUCTION TO SYNCHRONOUS SRAM ARCHITECTURE

Fast static RAMs (FSRAMs) are commanding a lot of attention from today's high performance system designers who frequently find that the speed of their system is limited by the performance of FSRAMs on the market. As 32-bit microprocessor-based systems become faster and more prevalent, the demand for sub 25 ns FSRAMs will grow even more.

FSRAMs are the driving force behind semiconductor technology today: they have the smallest circuit features - as low as 0.8 micron from some manufacturers - and use special processes like double-level metal and BIMOS. The Fast SRAM has come a long way from its slower ancestors like the 1K × 4 Model 2114. The ease of use and dependable performance that resulted from the asynchronous performance of SRAMs have been replaced by the raw speed which is pacing today's demand; however, FSRAMs are still expected to meet the basic SRAM specifications for pure asynchronous performance. This dichotomy has caused problems as chip designers come up with more innovative ways to speed up their circuits. Address transition-detection circuitry, for example, caused a number of problems when first introduced in 2K × 8 FSRAMs under certain system conditions. With such advanced technology being used and the cost of manufacturing these chips so high, Motorola has developed an alternative to a high-tech 15 ns access SRAM that uses conventional technology.

Motorola's newest SRAMs are the first to fully embrace the primary purpose of Fast SRAMs. They totally abandon the previous definition of asynchronous SRAMs. They have the requirement of a clock signal, and are, therefore, Synchronous SRAMs. They have separate pins for input and output data, and do not specify standby power.

Motorola offers four different 65,536-bit Synchronous SRAM family members organized as 16K × 4: Models MCM6292, MCM6293, MCM6294, and MCM6295. The technology used for their implementation is the fast, low power-consuming, and noise-immune HCMOS III, which uses a silicon gate for its fabrication. One of the main advantages to using these devices is that they can be designed into system cache-memory or writeable control-store applications with fewer interfacing glue-type parts than the standard SRAM memory. Among the reasons for this are the integrated input and output latches that are capable of driving loads up to 130 pF. Due to the increased operating speed of the device and the additional output-buffer loads, an extra ground pin has been placed on the chip.

Four different devices have been specified so that all combinations of the output-latching and output-enable features are in the offering. The MCM6292 comes equipped with latches that are edge triggered on the inputs but transparent on the outputs. To support systems with pipelined data, the MCM6293 is offered with edge-triggered latches on both the

SRAMs come with separate data-in and data-out pins; however, some systems specify a more conventional common I/O mode, and the asynchronous output-enable control  $(\overline{G})$  which replaced the  $\overline{S}$  signal on these parts can be helpful in such a case. In many designs using SRAMs, there is actually extra time

inputs and outputs. The MCM6295 and MCM6294 are output-

enable versions of the two basic parts. All of the Synchronous

In many designs using SRAMs, there is actually extra time during the cycle that is being wasted. In more critical applications, the Synchronous SRAM offers an alternative to the conventional SRAM. An external clock input (K) can be used to precisely control the cycle by directing the operation of the on-chip latches.

The designer of small personal computer systems can use the Synchronous SRAM in a number of storage areas. One of the primary applications, cache memory, is high-speed memory that resides between the central processing unit (CPU) and the main memory of the system. Accesses to this fast cache typically require 60 ns versus the 200 ns needed to perform an access to main memory. One way the cache is used is to store data or instructions from main memory that are frequently called for by an application. As an example of this, higher-level languages often use repetitive loops: by storing the data necessary for these repeated operations and instructions in the cache, accesses to the main memory can be avoided.

A typical system is illustrated in Figure 1. It is configured as a cache memory residing between the CPU and the system bus. The system bus links the main memory and I/O devices to the CPU by way of the cache.



Figure 1. A primary synchronous SRAM application is high-speed cache memory residing between the CPU and the main memory of a personal computer system. Accesses to the cache typically require 50 ns, whereas main memory takes 200 ns.

Reprinted with permission from ECN, Chilton Company, October 1987.

10

In operation, there is one set of locations in which data is stored and another set of locations containing a cache tag for each word in the cache. The cache tag identifies the main memory location with which the data is associated. A comparison is made between the cache tags, which are located in the cache memory, and the address, which is generated by the microprocessor at the beginning of a cycle. If a cache tag and the address match, there is no access made to main memory, but instead the read or write cycle is executed on the corresponding byte of data stored in the cache. When the address does not find a match, a miss occurs, and new locations must be read into the cache from main memory.

A cache miss is the result of a mismatch between the cache tag and the desired address to be accessed by the CPU. When this occurs, the system logic is allowed to perform a retry of the previous access. The appropriate address is accessed from main memory. Following an update of the cache, the data is then available for processing.

The cache hit rate is the actual percentage of accesses made to the cache in which the requested address is resident. In order to keep the hit rate as high as possible, a variety of software routines are used. The function of these routines is to keep the cache as full as possible with the most frequently used data. In so doing, the cache hit rate for both the data and instruction caches will be maximized, increasing overall information throughput.

The Harvard architecture, an efficient method used in many current day applications, is characteristic of a configuration which supports parallelism throughout a system. Synchronous SRAMs can be organized as relatively small external caches connected to the data buses and instruction paths located between the CPU and main memory. This will allow simultaneous instruction execution and data prefetches. The external cache demonstrates another system speed enhancement capability of these devices.

# ADDRESSING CONSIDERATIONS FOR READ/WRITE CYCLES

To better understand the Synchronous SRAM's addressing capabilities in regard to read and write cycles, refer to Figure

2. In this illustration, there are four MCM6292 synchronous SRAM devices configured to operate on a 16-bit data bus. Each memory has four data inputs and four data outputs to allow the transfer to data. The address bus consists of 14 address bits, A0-A13. These 14 bits are required to decode and access the 65,536 memory locations of each device. The memory matrix is configured as 128 rows by 512 columns. The system clock is connected to the (K) input of each memory and used to latch all inputs, outputs, write enable, and chip select.

In Figure 3, there are two different read-cycle timings being represented for the MCM6292 (transparent output latches). Both are examples of systems that use the rising edge of (K) to latch all inputs to the memory device. The states of the outputs are then held until the clock makes its transition to the low state. With this Synchronous SRAM, however, it is possible to have different memory access times, depending upon the condition of the clock (K). If the clock pulse is high for less than the 25 ns access time of the memory device, the total access time is rated at t<sub>KHQV</sub> or 25 ns (Read Cycle 1). On the other hand, if the high portion of the clock cycle lasts longer than 25 ns, the total access time becomes t<sub>KLQV</sub> (10 ns maximum) plus the length of the clock high (Read Cycle 2).

Figure 4 has been included to show the timing of a write cycle. The timing of a write operation is similar to that of the previously discussed read cycle. One point to consider is that to generate a write pulse, there is no requirement for complex external interfacing chips. This is accomplished through the self-timing mechanism which samples both the write enable and input data when (K) rises. A high-impedance state is entered when the clock returns low.

# MPU AND MEMORY SPEED CONSIDERATIONS AT A SYSTEM LEVEL

One consideration worth mentioning is that many memories are not able to keep up with very high-speed MPU control devices. This has been a problem with DRAM technology for a number of years. MPUs operating at clock speeds of over 20 MHz are common in both business and engineering systems



Figure 2. An array of synchronous SRAMs is configured for a 16-bit data bus. Each MCM6292 has four data inputs, four data outputs, and fourteen address lines.

# <sup>t</sup>KHKL **tKHSX** tsvkh <sup>t</sup>KHSX **tavkh** A (ADDRESS) ← tkloz → tKLQX -Q<sub>n</sub> PREVIOUS HIGH Z Q0-Q3

READ CYCLE 1 (See Note 1)

#### READ CYCLE 2 (See Note 2)



- For Read Cycle 1 timing, clock high pulse width <(t<sub>KHQV</sub> t<sub>KLQV</sub>).
   For Read Cycle 2 timing, clock high pulse width ≥(t<sub>KHQV</sub> t<sub>KLQV</sub>).

Figure 3. If the system's clock high, tKHKL, is shorter than the MCM6292's 25 ns access time, then the total access time will be 25 ns. However, if tKHKL is longer than 25 ns, total access time is increased.



Figure 4. In a write cycle, the self-timing mechanism of the MCM6292 samples both the write enable and the input data when the clock signal, K, rises.

# in use today; therefore, 25 ns Synchronous SRAMs are ideal to operate with zero wait states.

Wait states are implemented with slower SRAMs and most DRAMs to freeze the state of the microprocessor address and data bus for a clock cycle. As long as the signal controlling wait states is asserted, more wait-state periods will be generated. The microprocessor resumes operation when the wait-state signal is negated.

The alternative to implementing a wait state to halt the microprocessor for a slow memory device is to use the much faster Synchronous SRAM. Its timing parameters can be more exactly controlled, making the system operate more efficiently. Faster data throughput plus an improvement in overall system performance make the Synchronous SRAM cache a very cost-effective solution in a microprocessor-based system.

When performing read and write operations in a personal computer system, the timing relationship between a high-speed microprocessor's system clock and a typical Synchronous SRAM's cycle time constraints is very critical. These operations could be as simple as inputting console information for CRT display outputs or as complex as supporting multi-tasking environments or concurrent execution of operations.

High-performance microprocessor systems with operating frequencies of 20-25 MHz are a realistic timing example being offered today. For microprocessors capable of operating at these speeds, a 25 ns Synchronous SRAM is ideally suited. These devices not only provide precise clocked timing control, but also will support applications requiring system clocks running at over 30 MHz. This can be accomplished without incurring any degradation of the processor by inserting wait states.

## WHAT'S TO COME FROM SYNCHRONOUS SRAMS

Very high cache hit rates can be attained from a relatively small cache store. The high-rate efficiency is primarily due to the fact that the cache is located external to the CPU rather than actually being an on-chip cache, as is the case with some high-performance microprocessors.

In addition to the popular high-speed cache-memory applications, Synchronous SRAMs are also ideal for writeable control store environments. Data can be downloaded into a Synchronous SRAM array, and the information can be accessed at very high speeds—much faster than from a DRAM array.

Memories are taking on new roles. Because of this, they are being used in a wide variety of application areas and operating to support functions previously not possible. Future Synchronous SRAM devices will be even more complex and some will very likely contain higher degrees of intelligence. Many will be designed with special system functions in mind. Higher-speed operation working from lower voltage sources is just one example. There will be enhancements allowing the designer more flexibility and enabling him to reach supercomputer performance.

Current-day static memories support numerous applications. The synchronous SRAMs discussed above will be offered in 300-mil, 28-lead CERDIP and 400-mil, 28-lead plastic SOJ packages. These configurations satisfy the requirements of most systems presently. As chip integration and sophistication continue to advance, the packaging technology will also need to advance to promote future innovations within the industry.

For more information on MCM6292-series synchronous SRAMs, contact Memory Marketing at Motorola, Inc., MOS Memory Products Div., P.O. Box 6000, Austin, TX 78762. (512) 928-6700.

**AR258** 

# HIGH FREQUENCY SYSTEM OPERATION USING SYNCHRONOUS SRAMS

Frank Miller
Scott Remington
Richard Crisp
Senior Memory Designers
Motorola Inc.
3501 Ed Bluestein Blvd.
Austin, TX 78721

#### INTRODUCTION

The market for semiconductor memory products suitable for today's high speed cache applications is changing dramatically as the demand for higher performance super mini. ASIC, and microprocessor based computers rapidly increases. This development has put heavy pressure on MOS memory suppliers for faster and faster static RAMs to support shorter and shorter processor cycle times. To utilize their full system performance, fast SRAMs require precise system control, long address hold times, and have tight write pulse requirements. They provide short data valid time, cause common I/O data contention, and offer low drive capability. Todays high performance processors themselves have similar I/O requirements. Therefore system designers have many concerns when designing a fast memory subsystem. They must use additional logic (latches, drivers, pulse generators, etc.) to allow the memory subsystem to interact efficiently with the processor at the fastest system cycle times.

A solution to get the memory and the processor to work well together at fast cycle and access times lies not only in faster components, but in minimizing the need for external glue logic and its associated delays. The Synchronous Static RAM is defined as having on chip latches for all its inputs and outputs, added drive capability, and a self timed write cycle all under the control of the system clock. This eliminates the need for most external logic chips and allows the memory to run at higher system speeds than standard SRAMs with comparable access times.

This paper outlines the basic architecture of a Synchronous SRAM that Motorola plans to introduce in the first half of 1988. We will highlight its advantages over standard SRAMs in high frequency computer system operation. This is followed by an application example for a MC68030 cache subsystem.

#### **ARCHITECTURE AND OPERATION**

#### **ARCHITECTURE**

A block diagram of the  $16K \times 4$  Synchronous SRAM is shown in Figure 1. This diagram shows all inputs, outputs, and control signals  $(\overline{W}, \overline{S},$  and K) to the part; addresses (A0–A13), data in (D0–D3), data out (Q0–Q3), clock (K), chip select  $(\overline{S})$ , and write enable  $(\overline{W})$ . All inputs, outputs, write enable, and chip select are latched by the clock.

The latches are one of two types, either positive edge triggered or transparent. The positive edge triggered latches are latched by the rising edge of clock (K). The transparent latches are frozen when the clock is in the high state and open when it is in the low state. Our parts feature two of the possible combinations of input and output latches. The first part, the MCM6292, features edge triggered latches on the inputs and transparent latches on the outputs. Our second part, the MCM6293, has edge triggered latches on both inputs and outputs, to aid in pipelining data.

The output buffers on all of our parts are capable of driving 130 pF loads. The output buffers were designed to drive this load because in some systems the latches that they replace would be required to drive a comparable size load. Due to the size of load that the output buffers must drive, and the speed at which the part operates, we have added an extra ground pin (VSSQ). This pin is the ground connection for all of our output drivers, and allows us to drive our outputs harder and also gives us noise immunity on the ground bus.

For systems that require a common I/O configuration we expect to offer the MCM6295 and the MCM6294, which are the MCM6292 and the MCM6293 with an asynchronous output edge ( $\overline{G}$ ) option. These parts, the MCM6294 and the MCM6295, replace the chip select ( $\overline{S}$ ) buffer with an asynchronous output enable ( $\overline{G}$ ) buffer.

#### **OPERATION**

The operation of these parts is much the same as a standard 16K  $\times$  4 SRAM except for the fact that the inputs and outputs are latched and the cycle begins with the low to high transition of the clock. The following examples will concentrate on a read and write cycle for both the MCM6292 and the MCM6293. The MCM6294 and MCM6295 read and write cycles are the same as the MCM6292 and the MCM6293 except that the outputs can be put into a high impedance state at any time by using output enable  $(\overline{\rm G})$ .

During a read, see Figure 2, all inputs are latched into the part at the rising edge of the clock (K) in both the MCM6292 and the MCM6293. For the MCM6292, when clock goes high, the outputs become latched and are held in that state until the clock falls low. Since the output latches are transparent, during clock low time, there are two possible access times,  $t_{KHQV}$  and  $t_{KLQV}$ . These access times are dependent upon the high pulse width of the clock. If the high pulse width is less than the access time of the memory array the longer  $t_{KHQV}$  spec is the clock access time. However if the clock high pulse is longer than the memory array access time, the clock access time becomes  $t_{KLQV}$ . For the MCM6293 the

Copyright © Electronic Conventions, Inc. Reprinted with permission, from MIDCON 1987, Professional Program Papers, Session #22/4.



Figure 1. Synchronous SRAM Block Diagram

outputs transition only when the clock switches from low to high. The output data that is latched during the low to high transition of the clock is the data from the previous read cycle.

For the write cycle, see Figure 3, all inputs are handled in the same manner as in the read. Since both write enable and the input data are sampled on the rising edge of the clock the write becomes self timed. This eliminates the need for complex off chip write pulse generating circuitry. The outputs are put in a high impedance state t<sub>KLOZ</sub> after the clock falls low for the MCM6292. In the MCM6293 the output buffers will not go into a high impedance state until the low to high transition of the clock at the beginning of the next cycle. The MCM6294 and the MCM6295 allow the user to put the output buffers into a high impedance state asynchronously by using the output enable input. This allows the user to put the output buffers into a high impedance state earlier in the cycle, which eases the data contention problem when the part is used in a common I/O system configuration.

#### SYSTEM ADVANTAGES (SRAM vs SSRAM)

#### SYSTEM DESCRIPTION AND TIMING

Figure 7 shows two examples of a  $16K \times 32$  bit memory using standard parts. The systems shown require eighteen parts each, ten latches and eight  $16K \times 4$  SRAMs, to implement the same function as eight synchronous SRAMs and no glue logic.

The functional equivalent of a MCM6292 is the standard 16K ×4 SRAM with edge triggered latches on the inputs and transparent latches on the outputs, as shown at the top of Figure 7. The parts used in this example are six 'F374 octal D-type flip flops, four 'F373 octal transparent latches, and eight 6288 16K × 4 SRAMs. The predicted timing diagram for the system is shown in Figure 4. This timing diagram compares the predicted system access with that of the MCM6292. In the timing diagrams an approximate skew of 5 ns was added to the address timing to allow for some propagation delay from the MPU or CPU. For the purpose of comparison, three timing



Figure 3. Write Cycle Comparison





Figure 4. Standard SRAM vs MCM6292 Timing Diagram

MOTOROLA MEMORY DATA

parameters were calculated, t<sub>CYC</sub> (cycle time), t<sub>AVQV</sub> (address valid to data out valid time), and t<sub>KQV</sub> (address clock valid to data out valid time). The equations used to calculate each of the timing parameters for the standard SRAMs are as follows:

$$t_{CYC} = Ta + Tb - Tc$$

$$t_{KQV} = Ta + Tb + Td$$

$$t_{AVQV} = skew + setup + Ta + Tb + Td$$

The equivalent timing parameters for the MCM6292 can be determined as follows:

$$t_{CYC} = Tb$$

$$t_{KQV} = Tb$$

$$t_{AVQV} = skew + setup + Tb.$$

The equivalent circuit for the MCM6293, as shown at the bottom of Figure 7, is a  $16K \times 4$  SRAM with positive edge triggered latches on both inputs and outputs. For this example the parts used are, eight 6288  $16K \times 4$  SRAMs and ten 'F374 octal D-type flip flops. The timing diagrams for this example are shown in Figure 5. The equations for calculating the timing parameters are as follows:

Standard SRAMs:

$$t_{CYC} = Ta + Tb - Tc$$
 $t_{KQV} = Ta + Tb + Td + Te$ 
 $t_{AVQV} = skew + setup + Ta + Tb + Td + Te$ 

MCM6293:

$$t_{CYC} = Tb$$
 $t_{KQV} = Tb + Te$ 
 $t_{AVOV} = skew + setup + Tb + Te$ 

#### SYSTEM COMPARISONS

The timing parameters for the 25 ns 16K × 4 synchronous SRAMs and the equivalent circuits using 25 ns SRAMs are in Table 1. Also in Table 1 are timing parameters for other systems using progressively faster and more expensive SRAMs. From this table it can be determined that if either tAVQV or tKQV were the most important timing constraints a much faster SRAM would be needed to match the performance of the synchronous SRAM. For the performance of the system built with standard parts to match the performance of the 25 ns MCM6292, it would be necessary to use a 10 ns SRAM. Similarly, if the system used 25 ns MCM6293s the equivalent system made from standard parts would require 15 ns SRAMs.

Another important advantage of the synchronous parts over standard parts is the board level chip count; 18 parts are necessary when using standard SRAMs while only 8 parts are needed for the synchronous SRAM implementation. This is critical when board space is an important factor. Also, the fact that data and write enable are sampled on the rising edge of the clock, eliminates the need for complex write pulse generating circuitry. Finally, in order to get the high speed performance out of standard SRAMs, it requires precise timing and phase control of two clock signals (K1 and K2), while in the synchronous part only one clock (K) is needed.

#### **APPLICATION: MC68030 CACHE SUBSYSTEM**

The Synchronous SRAM combined with the Motorola MC68030 microprocessor illustrates the potential of this advanced memory architecture. The high frequency performance of microprocessors like the MC68030 can be impaired by having

## STANDARD SRAM WITH EDGE TRIGGERED LATCHES ON INPUTS AND OUTPUTS $(t_{\Delta V,OV}=54~ns,~t_{CV,C}=25~ns)$



MCM6293 SYNCHRONOUS SRAM (tAVOV = 45 ns, tCYC = 25 ns)



NOTE: AT-Address generation and transition time.

Figure 5. Standard SRAM vs MCM6293 Timing Diagram



Figure 6. MC68030 Burst Read Addressing

to wait for slow memory to respond. For this example we will use a 16K by 32-bit cache system running at frequencies of up to 33-1/3 MHz. This does not mean that you can purchase MC68030 processors today at this speed, only that our 25 ns SSRAM will support this processor up to that speed. The MC68030 timings used for this example are extrapolated from the current 16.67 and 20 MHz specifications that exist today and are not intended to be the official specifications.

We will exploit the processor's burst read cycle which supports burst filling of its on-chip instruction and data caches, adding to the overall system performance. The on-chip caches

are organized with a block size of four long words, so that there is only one tag for the four long words in a block. Since locality of reference is present to some degree in most programs, filling of all four entries when a single entry misses can be advantageous, especially if the time spent filling the additional entries is minimal. When the caches are burst-filled, data can be latched by the processor in as little as one clock for each 32 bits.<sup>1</sup>

The timing diagram shown in Figure 8 shows a burst read cycle (four 32-bit words read) in a 3-1-1-1 clock cycle configuration. The first word is read in 3 clock cycles and the remaining three words are read in one clock cycle each. The burst read cycle begins with a cache burst request (CBREQ) from the processor followed by a cache burst acknowledge (CBACK) from the memory controller. This means the processor is requesting a burst cycle and the accessed memory can comply. During the burst cycle the processor supplies the starting address in the normal synchronous fashion and holds it valid until all four long words are read. It does not provide the next three addresses required to complete the burst fill. so they must be generated off chip. For this example we used a 'F191 counter whose control signals, PL and CE, are generated in a cache controller. The clock input, CP (CLK), is the opposite phase of the system clock. The SSRAM operates with the same inverted system clock (CLK) and receives its addresses from two sources; A2-A13 are supplied from the processor's address bus, and A0-A1 are supplied from the 'F191 counter to allow nibble counting as shown in Figure 6.

## STANDARD SRAM WITH EDGE TRIGGERED LATCHES ON INPUTS AND TRANSPARENT LATCHES ON OUTPUTS



#### STANDARD SRAM WITH EDGE TRIGGERED LATCHES ON INPUTS AND OUTPUTS



Figure 7. Standard SRAM Implementations



Figure 8. MC68030 Burst Fill Timing

Table 1. Timing Comparisons Between SSRAMs and SRAMs

|         | 25 ns<br>SSRAM   |                      | 1                | 5 ns<br>RAM          | -                | 0 ns<br>RAM          |                  | 5 ns<br>RAM          | 1                | 0 ns<br>RAM          |
|---------|------------------|----------------------|------------------|----------------------|------------------|----------------------|------------------|----------------------|------------------|----------------------|
| Timings | Trans.<br>Output | Edge Trig.<br>Output | Trans.<br>Output | Edge Trig.<br>Output | Trans.<br>Output | Edge Trig.<br>Output | Trans.<br>Output | Edge Trig.<br>Output | Trans.<br>Output | Edge Trig.<br>Output |
| tCYC    | 25 ns            | 25 ns                | 25 ns            | 25 ns                | 20 ns            | 20 ns                | 15 ns            | 15 ns                | 10 ns            | 10 ns                |
| tAVQV   | 35 ns            | 45 ns                | 50 ns            | 54 ns                | 45 ns            | 49 ns                | 40 ns            | 44 ns                | 35 ns            | 39 ns                |
| tKQV    | 25 ns            | 35 ns                | 43 ns            | 43 ns                | 38 ns            | 38 ns                | 33 ns            | 33 ns                | 28 ns            | 28 ns                |

The timing begins with the request, the acknowledgment and the generation of the first address. This address is used to access one of the four long words. Two low order address signals from this address must also be loaded into the counter. At the beginning of the cycle the parallel load signal for the counter is enabled, the address is then loaded in and the PL signal can be disabled. The counter will provide the memory this first address a propagation delay later and then increment it on successive clock edges to supply the memory with the remaining three needed addresses. After receiving all four 32-bit words the processor is free to continue.

A similar system built using standard MCM6288 (16K×4) type SRAMs would require the use of off-chip input and output latches ('F373 or 'F374 type) in addition to the counter. It would require four chips to perform the latching function for 32-bit data in, and four chips to latch the 32-bit data out, for a total of eight additional 20 pin packages added to the memory PC board. This standard SRAM cache system would also require additional logic in the cache controller to support the write pulse, associated write enable and data in timing for write cycles, and the generation of a second clock (LE or CP) to separately control the input and output latches. To attain the cache system speed of 33-1/3 MHz would require a SRAM access time of approximately one bin faster than the SSRAM. In addition the external glue logic would have to be faster than what is currently offered in the 74F series logic.

#### SUMMARY

There are many applications for high-speed Synchronous Static RAMs. The integration of latches, self timed writes, bus drive capability, and clock control greatly simplifies system level implementation and ease of use. These features will allow SSRAMs to continue to support higher frequency system operation. Depending on the application, Synchronous Static RAMs can provide up to a 10 to 15 ns improvement in system access time over SRAMs that spec the same chip speeds. They save precious board space by reducing the chip count, and simplify controller design for latch control and write cycles.

#### **ACKNOWLEDGMENTS**

The authors would like to thank Brian Branson and Bill Martino for their inputs and comments that helped complete this paper. And special thanks to Richard Crisp for his MC68030 cache system timing analysis.

#### REFERENCES

- Motorola Semiconductor Technical Data: "Technical Summary: Second Generation 32-Bit Enhanced Microprocessor", 1986.
- Motorola Semiconductor Technical Data: "Fast and LS TTL Data", 1986.

Motorola Inc. can provide the usual promotional and technical literature associated with the Synchronous Static RAM family.

# MOTOROLA'S RADICAL SRAM DESIGN SPEEDS SYSTEMS 40%

Key to higher throughput is a synchronous clocked architecture and on-chip I/O latches; the combination cuts interconnection delay by up to 20 ns

by Bernard C. Cole

CLOCK LATCHED ADDRESSES SYSTEM ADDRESSES ADDRESS ADDRESS 25-ns 16 K-BY-4-BIT 25-ns 16 K-BY-4-BIT 25-ns 16 K-BY-4-BIT 25-ns 16 K-BY-4-BIT SRAM SRAM I/O PORT I/O PORT I/O PORT I/O PORT CLOCK

 ASYNCHRONOUS. Using asynchronous SRAMs, designers of high-performance synchronous systems must incorporate latches on the inputs and outputs, adding 15 to 20 ns of delay.

ngineers at Motorola Inc.'s MOS Memory Products Division are taking a radically different approach from the current asynchronous architecture for static random-access memories. They are developing a synchronous architecture the company claims will improve system throughput by as much as 40% and will reduce system component count by as much as 50%.

The keys to the Austin, Texas, division's new architecture are: replacing the traditional self-clocked address-transition-detection circuitry, found in conventional asynchronous SRAMs, with a synchronous clocked architecture, and adding critical input and output latches on-chip. The combination of these features eliminates as much as 8 to 10 ns of interconnection delay on input and on output, says William Martino, the division's design manager for specialized memories. It also eliminates circuitry often required to make asynchronous devices appear synchronous in high-perfornance cache-memory systems, which depend heavily on the synchronization of critical timing

parameters. Also incorporated on the chip are drive transistors capable of driving buses with capacitive loads of up to 130 pF without additional external circuitry. Motorola designers also enlarged the geometries to increase the inherent drive capability of the devices.

The new architecture has been incorporated into four initial products that are members of a new family of 16-Kbit-by-4-bit SRAMS with cycle times ranging from 25 to 35 ns and access times in the 10 to 35 ns range. This equals that of comparably sized asynchronous SRAMs fabricated with the same 1.5-\(\mu\) m double-metal CMOS process [Electronics, Aug. 7, 1986, p. 81], says Frank Miller, synchronous SRAM project leader at the division. But Miller emphasizes that the elimination of as much as 20 ns of interconnection delay can almost double system-level performance.

Motorola expects to offer samples of the four clocked synchronous SRAM parts within about a month and plans to be in volume production by the end of the fourth quarter. Two of the devices, the MCM6292 and 6295, incorporate level-sensitive transparent latches,

10

Reprinted from Electronics, July 23, 1987, issue. Copyright ©1987, McGraw-Hill, Inc. All rights reserved.

whereas the MCM6293 and 6294 use positive-edge-triggered latches. Also the 6294 and 6295 each have an output enable pin that allows the user asynchronous control of the output buffers, allowing the parts to be used in common I/O at the board level. All the devices feature an active ac power dissipation of 600 mW and an active dc power of only 100 mW.

The advantages of Motorola's new family of synchronous SRAMs outweigh the advantages of asynchronous devices, Martino says. In asynchronous devices, great reliance is placed on address-transition detection, a self-clocking scheme that uses the address-signal transition, or edge, as a reference to synchronizing all operations on the chip to that signal. Martino says that asynchronous SRAMs are widely used because they allow and recognize address changes at anv time. As a result, no external global clock is necessary to access data, making them easy to use. Also, compared with dynamic RAMs, asynchronous SRAMs take much less external circuitry, says Miller. Because they are free-running, the addresses can be changed whenever needed, and they are very easy to control.

Although they are easy to use, asynchronous SRAMS must be surrounded by considerable external logic (see fig. 1) in many applications in high-performance processor systems such as writable control stores, data caches, and cachetag memories [Electronics, June 11, 1987, p. 78] that require synchronous operation. The extra circuitry imposes a considerable performance penalty, and that can be a problem in cache applications in particular, says Martino, where the speed of memory typically must be at least an order of magnitude faster than main memory. Also, for a cache to work properly, critical tim-

ing relationships must be preserved so that a variety of simultaneous operations can be coordinated, such as searching the tag store, getting data out of cache, and replacing proper entries in the cache. The added delay of the external logic can make it difficult to preserve these relationships.

When system speeds were in the 200-ns range, Miller says, the additional 10-to-20-ns penalty of this external logic could be tolerated. "But with processor speeds improving so dramatically, now pushing below 100 ns toward 50 ns, this is a penalty that is critical, especially since the speed of the external logic has not kept pace with the improvements in speed at the chip level."

Depending on the type of register involved and the process used, the delay time, even with high-performance logic families, can be reduced to no more than 7 to 10 ns.

says Martino. As a result, most speed improvements have come by pushing the speed of the memory chips themselves. But, as processors speed up, memories with sufficiently low access times are getting harder and harder to produce inexpensively, Martino says. Current 25-to-35-ns asynchronous SRAMs are barely adequate, he says. And newer processors will require a system throughput of no more than 35 to 40 ns. For such throughputs, SRAMs must be pushed to below 10 ns, only achievable now with bipolar and bicmos circuits, but at much higher power. "However, even if parts are pushed down to 1 ns and under, there is still that 10 ns on the input and another 10 ns on the output to deal with, says Martino.

The most important element in Motorola's new SRAM architecture (see fig. 2) is the incorporation of the external input and output latches necessary for synchronous operation on board. This design considerably simplifies system design and reduces interconnection delay. "By pulling all of that glue logic on board, it is no longer necessary to drive a large bus to TTL levels," says Martino. "It is now done on-chip, reducing the 10-ns delay down to picosecond levels. This allows the use of a 25-ns part for a 25-to-30-ns bus, rather than using more expensive, power-hungry 10- and 15-ns parts for the same chore."

The Motorola architecture uses address-input latches to hold the addresses so that the processor does not have to hold the addresses valid for the entire cycle. A similar function is served by the data latches on the input. The latches on the output, however, serve a dual function. First, they provide a longer setup and hold time over which the data is valid on the bus, necessary in most processing systems. With a



2. SYNCHRONOUS. By incorporating latches and drivers on-chip, Motorola's synchronous SRAM reduces chip count by more than 50% and reduces interconnection delay.

10

standard SRAM at minimum cycle time, that time is about 5 ns without any external latching. This is not enough time for most systems, which require the data to be on the bus for at least 15 to 20 ns, for the processor to receive the valid data. The other function of the latches is to provide the extra drive needed to drive the buses with capacitive loads of up to 130 pf.

The designers of the new SRAMs have eliminated the address-detection-transition circuitry; now they use on-chip clock input for a synchronous clocking scheme

Also incorporated on-chip to support the synchronous operation of the latches is a clock input that controls when the latches are transparent and when they are brought into play. Usually this clock input is a derivative of the system clock; that is, the latches are controlled by the edge of the system clock.

The Motorola designers have eliminated the address-detection-transition circuitry in the new SRAMS. Instead, they use the on-chip clock input to incorporate a synchronous clocking scheme in which the necessary address, data, chip-select, and write-enable information previously brought on board the chip by the address-detection-transition circuitry is now accessed at the beginning of the cycle in reference to the external clock, rather than to the address edge as in the asynchronous scheme. The technique, says Martino, is similar to how a DRAM brings in its addresses

with setup and hold times in relation to a readaccess or column-access signal input. "Since this device employs a clock with a high-going edge at the beginning of each cycle, it is no longer necessary to detect address-transitions," he says. "The system will tell the chip when to supply the necessary information by providing the clock at the appropriate time."

To eliminate the external drive circuitry, the inherent drive capability of the devices was increased fourfold, says Miller. So Motorola designers enlarged the geometries used to fabricate the pull-up and pull-down transistors, typically on the order of 1,500 µm wide, compared with 400- to 600-um widths on the standard 30-pF devices, and as small as 6 µm in the memory array and 80 um in the peripheral circuitry. Moreover, to achieve higher speed in spite of the higher drive currents, n-channel devices, which are only output devices, were used rather than the slower p-channel devices. Furthermore, these output devices were speeded up by incorporating a separate ground-supply pin for the output drivers. "This allowed us to burn more current in the output drivers without corrupting the operation of the rest of the circuit," Miller says.

Although this required a substantial increase in the area devoted to the drive circuitry, the chip size, 146 by 404 mils, is not substantially larger than comparable 64-Kbit asynchronous SRAMs. The extra area required for the larger drivers and for the internal clocking circuitry is offset by the area eliminated by removal of the address-transition-detection circuitry required on asynchronous parts, Martino says.

#### INGENIOUS SRAM DESIGN WAS DONE IN REMARKABLY SHORT TIME

For a memory device of such complexity and ingenious design, Motorola's new clocked synchronous static random-access-memory design was completed in a remarkably short time—only 12 months. Moreover, most of the work was done by a four-person design team: William Martino, design manager for specialized memories; Frank Miller, synchronous SRAM project leader; chip designer Scott Remington; and layout engineer Richard Southerland.

One reason for the fast turnaround was that the array and much of the peripheral circuitry is identical to what was used in the company's family of asynchronous 64-Kbit SRAMs, says Miller. "All we had to do was strip off those portions of the circuit relating to the asynchronous operation and replace them with new synchronous elements."

The team drew from two sources for the features incorporated into the synchronous design—including their cumulative design experience. Miller has seven years' experience in memory design. Remington, an eight-year Motorola veteran, worked on the company's 64-Kbit and 1- Mbit DRAMs. Southerland, a five-year Texas Instruments veteran, worked on



**EXPERTS.** Miller, Southerland, and Remington, from left, are old hands at memory design.

most of Motorola's asynchronous SRAMs in his two years with the company.

The other source was extensive input from Motorola's customers. "We spent several months defining a variety of special-application memory devices, from dual-port SRAMs and video DRAMs to content-addressable memories," says Miller. "But when we started taking these designs around to customers for input, we found they were most concerned with ways to make standard parts work better. For designers of high-performance systems using cache architectures, one of the largest common denominators was complaints that they had to surround the asynchronous parts with a variety of glue logic to operate appropriately in a synchronous environment.

"The key is listening to the customers, finding out what their specific complaints are, and coming up with parts that satisfy those needs."

#### 

# Mechanical Data

Package availability and ordering information are given on the individual data sheets.

#### - 8-PIN PACKAGE -



| l   | MILLIN   | IETERS | INCHES    |       |
|-----|----------|--------|-----------|-------|
| DIM | MIN      | MAX    | MIN       | MAX   |
| Α   | 9.40     | 10.16  | 0.370     | 0.400 |
| В   | 6.10     | 6.60   | 0.240     | 0.260 |
| C   | 3.94     | 4.45   | 0.155     | 0.175 |
| D   | 0.38     | 0.51   | 0.015     | 0.020 |
| F   | 1.02     | 1.52   | 0.040     | 0.060 |
| G   | 2.54     | BSC    | 0.100 BSC |       |
| H   | 0.76     | 1.27   | 0.030     | 0.050 |
| J   | 0.20     | 0.30   | 0.008     | 0.012 |
| K   | 2.92     | 3.43   | 0.115     | 0.135 |
| L   | 7.62 BSC |        | 0.300 BSC |       |
| M   | _        | 10°    | _         | 10°   |
| N   | 0.51     | 0.76   | 0.020     | 0.030 |

- 1. LEAD POSITIONAL TOLERANCE:
- **Φ** φ 0.13 (0.005) **M** T A **M** B **M**
- 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 3. PACKAGE CONTOUR OPTIONAL (ROUND OR SQUARE CORNERS).
- 4. DIMENSIONS A AND B ARE DATUMS.
  5. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.



|     | MILLIN | MILLIMETERS |           | HES   |  |
|-----|--------|-------------|-----------|-------|--|
| DIM | MIN    | MAX         | MIN       | MAX   |  |
| Α   | 18.80  | 19.30       | 0.740     | 0.760 |  |
| В   | 6.23   | 6.60        | 0.245     | 0.260 |  |
| С   | 3.69   | 4.19        | 0.145     | 0.165 |  |
| D   | 0.39   | 0.53        | 0.015     | 0.021 |  |
| F   | 1.27   | 1.77        | 0.050     | 0.070 |  |
| G   | 2.54   | BSC         | 0.100 BSC |       |  |
| Н   | 1.27   | BSC         | 0.050 BSC |       |  |
| J   | 0.21   | 0.38        | 0.008     | 0.015 |  |
| K   | 3.05   | 3.55        | 0.120     | 0.140 |  |
| L   | 7.50   | 7.74        | 0.295     | 0.305 |  |
| М   | 0°     | 10°         | 0°        | 10°   |  |
| S   | 0.39   | 0.88        | 0.015     | 0.035 |  |

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION "L" TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 4. DIMENSIONS "A" AND "B" DO NOT INCLUDE MOLD PROTRUSION.
- 5. MOLD FLASH OR PROTRUSIONS SHALL NOT EXCEED 0.25 (0.010).
- 6. ROUNDED CORNERS OPTIONAL.



|     | MILLIMETERS |       | INC   | HES   |
|-----|-------------|-------|-------|-------|
| DIM | MIN         | MAX   | MIN   | MAX   |
| Α   | 18.80       | 19.55 | 0.740 | 0.770 |
| В   | 6.35        | 6.85  | 0.250 | 0.270 |
| C   | 3.69        | 4.44  | 0.145 | 0.175 |
| D   | 0.39        | 0.53  | 0.015 | 0.021 |
| F   | 1.02        | 1.77  | 0.040 | 0.070 |
| G   | 2.54        | BSC   | 0.100 | BSC   |
| Н   | 1.27        | BSC   | 0.050 | BSC   |
| J   | C:21        | 0.38  | 0.008 | 0.015 |
| K   | 2.80        | 3.30  | 0.110 | 0.130 |
| L   | 7.50        | 7.74  | 0.295 | 0.305 |
| M   | 0°          | 10°   | 0°    | 10°   |
| S   | 0.51        | 1.01  | 0.020 | 0.040 |

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION "L" TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 4. DIMENSION "B" DOES NOT INCLUDE MOLD FLASH.
- 5. ROUNDED CORNERS OPTIONAL



|     | MILLIN   | IETERS | INC       | HES   |  |
|-----|----------|--------|-----------|-------|--|
| DIM | MIN      | MAX    | MIN       | MAX   |  |
| Α   | 19.05    | 19.55  | 0.750     | 0.770 |  |
| В   | 6.10     | 7.36   | 0.240     | 0.290 |  |
| C   | _        | 4.19   | _         | 0.165 |  |
| D   | 0.39     | 0.53   | 0.015     | 0.021 |  |
| E   | 1.27     | BSC    | 0.050 BSC |       |  |
| F   | 1.40     | 1,77   | 0.055     | 0.070 |  |
| G   | 2.54     | BSC    | 0.100 BSC |       |  |
| J   | 0.23     | 0.27   | 0.009     | 0.011 |  |
| K   | _        | 5.08   |           | 0.200 |  |
| L   | 7.62 BSC |        | 0.300     | BSC   |  |
| M   | 0°       | 15°    | 0°        | 15°   |  |
| N   | 0.39     | 0.88   | 0.015     | 0.035 |  |

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
- 4. DIM F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY.



|     | MILLIMETERS |      | INCHES    |       |
|-----|-------------|------|-----------|-------|
| DIM | MIN         | MAX  | MIN       | MAX   |
| Α   | 9.40        | 9.90 | 0.370     | 0.390 |
| В   | 6.23        | 6.60 | 0.245     | 0.260 |
| C   | 1.53        | 2.15 | 0.060     | 0.085 |
| D   | 0.36        | 0.48 | 0.014     | 0.019 |
| G   | 1.27        | BSC  | 0.050 BSC |       |
| Н   | 0.64        | 1.01 | 0.025     | 0.040 |
| J   | 0.11        | 0.17 | 0.004     | 0.007 |
| K   | 6.35        | 9.39 | 0.250     | 0.370 |
| L   | 18.93       | ı    | 0.745     | _     |
| N   | _           | 0.50 | 1         | 0.020 |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION "A" AND "B" ALLOW FOR LID MISALIGNMENT, AND GLASS MINISCUS.
- 4. DIMENSION "H" SHALL BE MEASURED AT THE POINT OF EXIT OF THE LEAD FROM THE BODY.
- 5. LEAD NUMBER 1 IDENTIFIED BY TAB ON LEAD OR DOT ON COVER.
- 6. DIMENSION "J" INCLUDES SOLDER LEAD FINISH.
- 7. LEAD NUMBERS SHOWN FOR REFERENCE ONLY.



|     | MILLIN   | METERS | INCHES    |       |
|-----|----------|--------|-----------|-------|
| DIM | MIN      | MAX    | MIN       | MAX   |
| Α   | 22.22    | 23.24  | 0.875     | 0.915 |
| В   | 6.10     | 6.60   | 0.240     | 0.260 |
| C   | 3.56     | 4.57   | 0.140     | 0.180 |
| D   | 0.36     | 0.56   | 0.014     | 0.022 |
| F   | 1.27     | 1.78   | 0.050     | 0.070 |
| G   | 2.54     | BSC    | 0.100 BSC |       |
| Н   | 1.02     | 1.52   | 0.040     | 0.060 |
| J   | 0.20     | 0.30   | 0.008     | 0.012 |
| K   | 2.92     | 3.43   | 0.115     | 0.135 |
| L   | 7.62 BSC |        | 0.300 BSC |       |
| M   | 00       | 150    | 00        | 150   |
| N   | 0.51     | 1.02   | 0.020     | 0.040 |

- 1. POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25mm(0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER.
- 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH.



|     | MILLIMETERS |       | INCHES    |       |  |
|-----|-------------|-------|-----------|-------|--|
| DIM | MIN         | MAX   | MIN       | MAX   |  |
| A   | 21.85       | 22.35 | 0.860     | 0.880 |  |
| В   | 7.12        | 7.49  | 0.280     | 0.295 |  |
| C   | 3.56        | 4.57  | 0.140     | 0.180 |  |
| D   | 0.36        | 0.55  | 0.014     | 0.022 |  |
| F   | 1.27        | 1.77  | 0.050     | 0.070 |  |
| G   | 2.54        | BSC   | 0.100 BSC |       |  |
| J   | 0.21        | 0.30  | 0.008     | 0.012 |  |
| K   | 2.93        | 3.42  | 0.115     | 0.135 |  |
| ٦   | 7.62 BSC    |       | 0.300 BSC |       |  |
| M   | 0°          | 15°   | 0°        | 15°   |  |
| N   | 0.51        | 1.01  | 0.020     | 0.040 |  |

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION "L" TO CENTER OF LEAD WHEN FORMED PARALLEL.
- 4. DIMENSION "B" DOES NOT INCLUDE MOLD FLASH.



#### CERAMIC CASE 726-04

|     | MILLIM   | ETERS | INC       | HES   |
|-----|----------|-------|-----------|-------|
| DIM | MIN      | MAX   | MIN       | MAX   |
| Α   | 22.35    | 23.11 | 0.880     | 0.910 |
| В   | 6.10     | 7.49  | 0.240     | 0.295 |
| С   | -        | 5.08  | _         | 0.200 |
| D   | 0.38     | 0.53  | 0.015     | 0.021 |
| F   | 1.40     | 1.78  | 0.055     | 0.070 |
| G   | 2.54     | BSC   | 0.100 BSC |       |
| Н   | 0.51     | 1.14  | 0.020     | 0.045 |
| J   | 0.20     | 0.30  | 0.008     | 0.012 |
| K   | 3.18     | 4.32  | 0.125     | 0.170 |
| LL  | 7.62 BSC |       | 0.300 BSC |       |
| M   | 0°       | 15°   | 0°        | 15°   |
| N   | 0.51     | 1.02  | 0.020     | 0.040 |

- LEADS, TRUE POSITIONED WITHIN 0.25 mm (0.010) DIA. AT SEATING PLANE, AT MAXIMUM MATERIAL CONDITION.
- 2. DIM "L" TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 3. DIM "A" & "B" INCLUDES MENISCUS.
- "F" DIMENSION IS FOR FULL LEADS. "HALF" LEADS ARE OPTIONAL AT LEAD POSITIONS 1, 9, 10, AND 18.



|     | MILLIN   | IETERS | INC       | HES   |
|-----|----------|--------|-----------|-------|
| DIM | MIN      | MAX    | MIN       | MAX   |
| Α   | 25.66    | 27.17  | 1.010     | 1.070 |
| В   | 6.10     | 6.60   | 0.240     | 0.260 |
| C   | 3.81     | 4.57   | 0.150     | 0.180 |
| D   | 0.39     | 0.55   | 0.015     | 0.022 |
| E   | 1.27     | BSC    | 0.050 BSC |       |
| F   | 1.27     | 1.77   | 0.050     | 0.070 |
| G   | 2.54     | BSC    | 0.100 BSC |       |
| J   | 0.21     | 0.38   | 0.008     | 0.015 |
| K   | 2.80     | 3.55   | 0.110     | 0.140 |
| L   | 7.62 BSC |        | 0.300 BSC |       |
| M   | 0°       | 15°    | 0°        | 15°   |
| N   | 0.51     | 1.01   | 0.020     | 0.040 |

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION "L" TO CENTER OF LEAD WHEN FORMED PARALLEL.
- 4. DIMENSION "B" DOES NOT INCLUDE MOLD FLASH.



|     | MILLIMETERS |       | INC       | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 24.39       | 24.89 | 0.960     | 0.980 |
| В   | 7.12        | 7.49  | 0.280     | 0.295 |
| С   | 3.69        | 4.44  | 0.145     | 0.175 |
| D   | 0.39        | 0.55  | 0.015     | 0.022 |
| E   | 1.27        | BSC   | 0.050 BSC |       |
| F   | 1.27        | 1.77  | 0.050     | 0.070 |
| G   | 2.54        | BSC   | 0.100     | BSC   |
| J   | 0.21        | 0.38  | 0.008     | 0.015 |
| K   | 2.80        | 3.55  | 0.110     | 0.140 |
| L   | 7.62 BSC    |       | 0.300 BSC |       |
| M   | 0°          | 15°   | 0°        | 15°   |
| N   | 0.51        | 1.01  | 0.020     | 0.040 |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION "L" TO CENTER OF LEAD WHEN FORMED PARALLEL.
- DIMENSION "B" DOES NOT INCLUDE MOLD FLASH.

#### -20-PIN PACKAGES (Continued)-



|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 25.53  | 25.90  | 1.005     | 1.020 |  |
| В   | 8.59   | 8.89   | 0.338     | 0.350 |  |
| С   | 2.75   | 2.94   | 0.108     | 0.116 |  |
| D   | 0.45   | 0.55   | 0.018     | 0.022 |  |
| G   | 1.27   | BSC ·  | 0.050 BSC |       |  |
| Н   | 2.44   | 2.64   | 0.097     | 0.103 |  |
| J   | 0.23   | 0.33   | 0.009     | 0.013 |  |
| K   | 3.18   | 3.55   | 0.125     | 0.140 |  |
| 7   | 0.64   | BSC    | 0.025 BSC |       |  |
| М   | 0°     | 4°     | 0°        | 4°    |  |
| R   | 0.89   | 1.39   | 0.035     | 0.055 |  |
| S   | 9.66   | 10.16  | 0.380     | 0.400 |  |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION "H" TO CENTER OF LEAD WHEN FORMED PARALLEL.
- 4. DIMENSIONS "A", "B", AND "S" DO NOT INCLUDE MOLD PROTRUSION.
- MOLD FLASH OR PROTRUSION SHALL NOT EXCEED 0.25 (0.010).



|     | MILLIN   | IETERS | INC       | HES   |
|-----|----------|--------|-----------|-------|
| DIM | MIN      | MAX    | MIN       | MAX   |
| Α   | 23.88    | 25.15  | 0.940     | 0.990 |
| В   | 6.60     | 7.49   | 0.260     | 0.295 |
| C   | 3.81     | 5.08   | 0.150     | 0.200 |
| D   | 0.38     | 0.56   | 0.015     | 0.022 |
| F   | 1.40     | 1.65   | 0.055     | 0.065 |
| G   | 2.54     | BSC    | 0.100 BSC |       |
| Н   | 0.51     | 1.27   | 0.020     | 0.050 |
| J   | 0.20     | 0.30   | 0.008     | 0.012 |
| K   | 3.18     | 4.06   | 0.125     | 0.160 |
| L   | 7.62 BSC |        | 0.300     | BSC   |
| М   | 0°       | 15°    | 0°        | 15°   |
| N   | 0.25     | 1.02   | 0.010     | 0.040 |

#### NOTES:

- LEADS WITHIN 0.25 mm (0.010) DIA., TRUE POSITION AT SEATING PLANE, AT MAXIMUM MATERIAL CONDITION.
- 2. DIM L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 3. DIM A AND B INCLUDES MENISCUS.



|     | MILLIMETERS |       | INCHES    |       |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| A   | 10.67       | 10.92 | 0.420     | 0.430 |
| В   | 10.09       | 10.41 | 0.400     | 0.410 |
| С   | 1.68        | 1.98  | 0.066     | 0.078 |
| D   | 0.56        | 0.71  | 0.022     | 0.028 |
| F   | 2.11        | 2.46  | 0.083     | 0.097 |
| G   | 1.27        | BSC   | 0.050 BSC |       |
| Н   | 1.07        | 1.21  | 0.042     | 0.048 |
| L   | 7.24        | 7.49  | 0.285     | 0.295 |
| N   | 1.40        | 1.65  | 0.055     | 0.065 |
| R   | 6.61        | 6.85  | 0.260     | 0.270 |
| U   | 0.28        | 0.53  | 0.011     | 0.021 |

#### NOTES:

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.

#### PLASTIC CHIP CARRIER CASE 775-02



|     | MILLIN | METERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 9.78   | 10.03  | 0.385 | 0.395 |
| В   | 9.78   | 10.03  | 0.385 | 0.395 |
| С   | 4.20   | 4.57   | 0.165 | 0.180 |
| E   | 2.29   | 2.79   | 0.090 | 0.110 |
| F   | 0.33   | 0.48   | 0.013 | 0.019 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| Н   | 0.66   | 0.81   | 0.026 | 0.032 |
| J   | 0.51   |        | 0.020 | _     |
| K   | 0.64   | _      | 0.025 | _     |
| R   | 8.89   | 9.04   | 0.350 | 0.356 |
| U   | 8.89   | 9.04   | 0.350 | 0.356 |
| ٧   | 1.07   | 1.21   | 0.042 | 0.048 |
| W   | 1.07   | 1.21   | 0.042 | 0.048 |
| Х   | 1.07   | 1.42   | 0.042 | 0.056 |
| γ   | _      | 0.50   |       | 0.020 |
| Z   | 2°     | 10°    | 2°    | 10°   |
| G1  | 7.88   | 8.38   | 0.310 | 0.330 |
| K1  | 1.02   | _      | 0.040 | _     |
| Z1  | 2°     | 10°    | 2°    | 10°   |

- DATUMS -L-, -M-, -N-, AND -P- DETERMINED
   WHERE TOP OF LEAD SHOULDER EXIT PLASTIC
   BODY AT MOLD PARTING LINE.
- 2. DIM GI, TRUE POSTION TO BE MEASURED AT DATUM -T-, SEATING PLANE.
- 3. DIM R AND U DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS 0.25 (0.010) PER SIDE.
- 4. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 5. CONTROLLING DIMENSION: INCH.



|     | MILLIMETERS |       | INCHES    | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 25.65       | 27.17 | 1.010     | 1.070 |
| В   | 6.10        | 6.60  | 0.240     | 0.260 |
| С   | 3.74        | 4.57  | 0.155     | 0.180 |
| D   | 0.38        | 0.55  | 0.015     | 0.022 |
| F   | 1.27        | 1.77  | 0.050     | 0.070 |
| G   | 2.54        | BSC   | 0.100 BSC |       |
| J   | 0.20        | 0.38  | 0.008     | 0.015 |
| K   | 2.79        | 3.55  | 0.110     | 0.140 |
| L   | 7.62        | BSC   | 0.300     | BSC   |
| М   | 0°          | 15°   | 0°        | 15°   |
| N   | 0.51        | 1.01  | 0.020     | 0.040 |

- 1. DIMENSION A IS A DATUM. T IS BOTH A DATUM AND A SEATING PLANE.
- 2. POSITIONAL TOLERANCE FOR D DIMENSION; 22 PL:
  - ♦ 0.25 (0.010) M -T- A M
- 3. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 4. DIMENSIONING AND TOLERANCING PER Y14.5 M, 1982.
- 5. CONTROLLING DIMENSION: INCH.





- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
- 4. DIMENSION F FOR FULL LEADS. HALF LEADS OPTIONAL AT LEAD POSITIONS 1, 11, 12, AND 22.
- 5. DIM F MAY NARROW TO 0.76 (0.030) WHERE THE LEAD ENTERS THE CERAMIC BODY.



#### CERAMIC CHIP CARRIER CASE 800-02



M

N

0.64

100

1.27

100

0.025 0.050

|     | MILLIN | IETERS | INC       | HES   |
|-----|--------|--------|-----------|-------|
| DIM | MIN    | MAX    | MIN       | MAX   |
| A   | 12.27  | 12.62  | 0.483     | 0.497 |
| В   | 6.68   | 7.03   | 0.263     | 0.277 |
| C   | 1.63   | 1.98   | 0.064     | 0.078 |
| D   | 0.51   | 0.76   | 0.020     | 0.030 |
| F   | 1.98   | 2.33   | 0.078     | 0.092 |
| G   | 1.27   | BSC    | 0.050 BSC |       |
| Н   | 0.97   | 1.32   | 0.038     | 0.052 |
| N   | 1.27   | 1.62   | 0.050     | 0.064 |
| R   | 7.19   | 7.54   | 0.283     | 0.297 |
| U   | 11.76  | 12.11  | 0.463     | 0.477 |

#### NOTES.

TO LEAD 1,

OPTIONAL.

- DIMENSIONS A AND R ARE DATUMS AND T IS A GAUGE PLANE.
  - POSITIONAL TOLERANCE FOR TERMINALS D<sub>2</sub>, 14 PLACES:
    - ♦ 0.25 (0.010) ₩ T R ⑤ U ⑤

      TERMINALS D<sub>1</sub>, 8 PLACES:
    - ♦ 0.25 (0.010) W T U S R S

      DIMENSIONING AND TOLERANCING PER Y14
- DIMENSIONING AND TOLERANCING PER Y14.5M, 1982.
- 4. CONTROLLING DIM: INCH.



|     | MILLIN | MILLIMETERS |           | HES   |
|-----|--------|-------------|-----------|-------|
| DIM | MIN    | MAX         | MIN       | MAX   |
| Α   | 31.25  | 32.13       | 1.230     | 1.265 |
| В   | 6.35   | 6.85        | 0.250     | 0.270 |
| C   | 3.69   | 4.44        | 0.145     | 0.175 |
| D   | 0.38   | 0.51        | 0.015     | 0.020 |
| E   | 1.27   | BSC         | 0.050     | BSC   |
| F   | 1.02   | 1.52        | 0.040     | 0.060 |
| G   | 2.54   | BSC         | 0.100 BSC |       |
| J   | 0.18   | 0.30        | 0.007     | 0.012 |
| K   | 2.80   | 3.55        | 0.110     | 0.140 |
| L   | 7.62   | BSC         | 0.300     | BSC   |
| M   | 0°     | 15°         | 0°        | 15°   |
| N   | 0.51   | 1.01        | 0.020     | 0.040 |

- 1. CHAMFERRED CONTOUR OPTIONAL.
- 2. DIM "L" TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 3. DIMENSIONS AND TOLERANCES PER ANSI Y14.5M, 1982.
- 4. CONTROLLING DIMENSION: INCH.



| Γ   | MILLIMETERS |       | INC       | HES             |
|-----|-------------|-------|-----------|-----------------|
| DIM | MIN         | MAX   | MIN       | MAX             |
| Α   | 31.24       | 32.77 | 1.230     | 1.290           |
| В   | 12.70       | 15.49 | 0.500     | 0.610           |
| c   | 4.06        | 5.59  | 0.160     | 0.220           |
| D   | 0.41        | 0.51  | 0.016     | 0.020           |
| F   | 1.27        | 1.52  | 0.050     | 0.060           |
| G   | 2.54        | BSC   | 0.100 BSC |                 |
| J   | 0.20        | 0.30  | 0.008     | 0.012           |
| K   | 3.18        | 4.06  | 0.125     | 0.160           |
| L   | 15.24 BSC   |       | 0.600     | BSC             |
| M   | 00          | 150   | Οo        | 15 <sup>0</sup> |
| N   | 0.51        | 1.27  | 0.020     | 0.050           |

- 1. DIM "L" TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 2. LEADS WITHIN 0.13 mm (0.005) RADIUS OF TRUE POSITION AT SEATING PLANE AT MAXIMUM MATERIAL CONDITION. (WHEN FORMED PARALLEL).



|     | MILLIN | IETERS | INC       | HES   |
|-----|--------|--------|-----------|-------|
| DIM | MIN    | MAX    | MIN       | MAX   |
| Α   | 15.75  | 16.00  | 0.620     | 0.630 |
| В   | 7.50   | 7.74   | 0.295     | 0.305 |
| С   | 3.26   | 3.75   | 0.128     | 0.148 |
| D   | 0.39   | 0.50   | 0.015     | 0.020 |
| E   | 2.24   | 2.48   | 0.088     | 0.098 |
| F   | 0.67   | 0.81   | 0.026     | 0.032 |
| G   | 1.27   | BSC    | 0.050 BSC |       |
| H   | _      | 0.50   | _         | 0.020 |
| K   | 0.89   | 1.14   | 0.035     | 0.045 |
| L   | 0.64   | BSC    | 0.025 BSC |       |
| M   | 0°     | 5°     | 0°        | 5°    |
| N   | 0.89   | 1.14   | 0.035     | 0.045 |
| P   | 8.51   | 8.76   | 0.335     | 0.345 |
| R   | 6.61   | 7.11   | 0.260     | 0.280 |
| S   | 0.77   | 1.01   | 0.030     | 0.040 |

- 1. DIMENSIONING AND TOLERANCING PER ANSI
- Y14.5M, 1982.
  2. DIMENSION "A" AND "B" DO NOT INCLUDE MOLD PROTRUSION. MOLD PROTRUSION SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- 3. CONTROLLING DIMENSION: INCH.
- 4. DIM "R" TO BE DETERMINED AT DATUM -T-.

#### PLASTIC SOJ CASE 822-03



| DETAIL Z               |
|------------------------|
| ↑ — D 20 PL            |
| → 0.18 (0.007) W T A S |
| <b>→</b>               |
| ♦ 0.18 (0.007) M T B S |
| M B.                   |
| E C                    |
| R S RAD                |
| ♦ 0.25 (0.010) M T B S |

|     | MILLIN   | IETERS | INC       | HES   |
|-----|----------|--------|-----------|-------|
| DIM | MIN      | MAX    | MIN       | MAX   |
| Α   | 17.02    | 17.27  | 0.670     | 0.680 |
| В   | 7.50     | 7.74   | 0.295     | 0.305 |
| С   | 3.26     | 3.75   | 0.128     | 0.148 |
| D   | 0.39     | 0.50   | 0.015     | 0.020 |
| E   | 2.24     | 2.48   | 0.088     | 0.098 |
| F   | 0.67     | 0.81   | 0.026     | 0.032 |
| G   | 1.27     | BSC    | 0.050 BSC |       |
| Н   | _        | 0.50   | _         | 0.020 |
| K   | 0.89     | 1.14   | 0.035     | 0.045 |
| L   | 2.54 BSC |        | 0.100     | BSC   |
| M   | 0°       | 10°    | 0°        | 10°   |
| N   | 0.89     | 1.14   | 0.035     | 0.045 |
| P   | 8.39     | 8.63   | 0.330     | 0.340 |
| R   | 6.61     | 6.98   | 0.260     | 0.275 |
| S   | 0.77     | 1.01   | 0.030     | 0.040 |

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION A & B DO NOT INCLUDE MOLD PROTRUSION. MOLD PROTRUSION SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- 4. DIM R TO BE DETERMINED AT DATUM -T-.
- 5. FOR LEAD IDENTIFICATION PURPOSES, PIN POSITIONS 6, 7, 8, 19, 20, & 21 ARE NOT USED.



|     | MILLIMETERS |       | INC       | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 36.45       | 37.21 | 1.435     | 1.465 |
| В   | 13.72       | 14.22 | 0.540     | 0.560 |
| C   | 3.94        | 5.08  | 0.155     | 0.200 |
| D   | 0.36        | 0.56  | 0.014     | 0.022 |
| F   | 1.02        | 1.52  | 0.040     | 0.060 |
| G   | 2.54        | BSC   | 0.100 BSC |       |
| Н   | 1.65        | 2.16  | 0.065     | 0.085 |
| 7   | 0.20        | 0.38  | 0.008     | 0.015 |
| K   | 2.92        | 3.43  | 0.115     | 0.135 |
| L   | 15.24       | BSC   | 0.600     | BSC   |
| M   | 0°          | 15°   | 0°        | 15°   |
| N   | 0.51        | 1.02  | 0.020     | 0.040 |

- POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25mm(0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER.
- 2. DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH.



|     | MILLIMETERS |       | INC       | HES   |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| Α   | 34.17       | 34.29 | 1.345     | 1.350 |
| В   | 6.86        | 7.36  | 0.270     | 0.290 |
| C   | _           | 4.31  | _         | 0.170 |
| D   | 0.41        | 0.50  | 0.016     | 0.020 |
| E   | 1.27        | BSC   | 0.050 BSC |       |
| F   | 1.15        | 1.39  | 0.045     | 0.055 |
| G   | 2.54        | BSC   | 0.100 BSC |       |
| J   | 0.21        | 0.30  | 0.008     | 0.012 |
| K   | 3.18        | 3.42  | 0.125     | 0.135 |
| L   | 7.62 BSC    |       | 0.300     | BSC   |
| М   | 0°          | 15°   | 0°        | 15°   |
| N   | 0.39        | _     | 0.015     | _     |

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIMENSION: INCH.
- DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
- 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.



| Γ   | MILLIM | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 36.45  | 37.84  | 1.435     | 1.490 |  |
| В   | 12.70  | 15.36  | 0.500     | 0.605 |  |
| С   | 4.06   | 5.84   | 0.160     | 0.230 |  |
| D   | 0.38   | 0.55   | 0.015     | 0.022 |  |
| F   | 1.27   | 1.65   | 0.050     | 0.065 |  |
| G   | 2.54   | BSC    | 0.100 BSC |       |  |
| J   | 0.20   | 0.30   | 0.008     | 0.012 |  |
| K   | 3.18   | 4.06   | 0.125     | 0.160 |  |
| L   | 15.24  | BSC    | 0.600 BSC |       |  |
| M   | . 0°   | 15°    | 0°        | 15°   |  |
| N   | 0.51   | 1.27   | 0.020     | 0.050 |  |

- 1. DIM \_A\_ IS DATUM.
- 2. POSITIONAL TOL FOR LEADS:
- φ 0.25 (0.010) M T A M
- 3. -T- IS SEATING PLANE.
- 4. DIM A AND B INCLUDES MENISCUS.
- 5. DIM -L- TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 6. DIMENSIONING & TOLERANCING PER Y14.5, 1982.
- 7. CONTROLLING DIM: INCH.





DETAIL Z

300-MIL PLASTIC SOJ CASE 810B-01

#### MILLIMETERS INCHES MAX MIN MAX 18.29 18.54 0.720 0.730 7.50 В 7.74 0.295 0.305 C 3.26 3.75 0.128 0.148 D 0.39 0.50 0.015 0.020 2.24 2.48 0.088 0.098 0.67 0.81 0.026 0.032 G 1.27 BSC 0.050 BSC 0.50 0.020 Н 0.89 1.14 0.035 0.045 0.64 BSC 0.025 BSC M 0° 10° 10° 1.14 0.045 N 0.89 0.035 8.51 8.76 0.335 0.345 6.61 7.11 0.260 0.280

1.01

0.030

0.040

#### NOTES:

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- DIMENSION A & B DO NOT INCLUDE MOLD PROTRUSION. MOLD PROTRUSION SHALL NOT EXCEED 0.15 (0.006) PER SIDE.
- 3. CONTROLLING DIMENSION: INCH.
- 4. DIM R TO BE DETERMINED AT DATUM -T-.



|     | MILLIN  | IETERS | INCHES    |        |  |
|-----|---------|--------|-----------|--------|--|
| DIM | MIN MAX |        | MIN       | MAX    |  |
| Α   | 17.70   | 18.50  | 0.697     | 0.728  |  |
| В   | 8.23    | 8.90   | 0.324     | 0.350  |  |
| C   | 2.04    | 2.54   | 0.080     | 0.100  |  |
| D   | 0.35    | 0.50   | 0.014     | 0.020  |  |
| G   | 1.27    | BSC    | 0.050 BSC |        |  |
| J   | 0.14    | 0.32   | 0.0060    | 0.0125 |  |
| K   | 0.40    | 1.27   | 0.016     | 0.050  |  |
| L   | 0.05    | 0.35   | 0.002     | 0.014  |  |
| M   | 0°      | 8°     | 0°        | 8°     |  |
| S   | 11.50   | 12.70  | 0.453     | 0.500  |  |



#### NOTES:

S

0.77

- DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 2. CONTROLLING DIM: MILLIMETER.
- 3. DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION.
- MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE.

#### CERAMIC CASE 766A-01



|     | MILLIN | IETERS | INC       | HES   |  |
|-----|--------|--------|-----------|-------|--|
| DIM | MIN    | MAX    | MIN       | MAX   |  |
| Α   | 13.85  | 14.22  | 0.545     | 0.560 |  |
| В   | 13.34  | 13.58  | 0.525     | 0.535 |  |
| С   | 1.91   | 2.26   | 0.075     | 0.089 |  |
| D   | 0.56   | 0.71   | 0.022     | 0.028 |  |
| F   | 1.91   | 2.41   | 0.075     | 0.095 |  |
| G   | 1.27   | BSC    | 0.050 BSC |       |  |
| Н   | 1.07   | 1.47   | 0.042     | 0.058 |  |
| L   | 11.31  | 11.63  | 0.445     | 0.458 |  |
| N   | 1.63   | 1.93   | 0.064     | 0.076 |  |
| R   | 10.80  | 11.04  | 0.425     | 0.435 |  |
| ٥   | _      | 0.50   | _         | 0.020 |  |

- 1. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
  2. CONTROLLING DIMENSION: INCH.



| i i | MILLIM | ETERS | INC       | HES   |  |
|-----|--------|-------|-----------|-------|--|
| DIM | MIN    | MAX   | MIN       | MAX   |  |
| Α   | 51.69  | 52.45 | 2.035     | 2.065 |  |
| В   | 13.72  | 14.22 | 0.540     | 0.560 |  |
| C   | 3.94   | 5.08  | 0.155     | 0.200 |  |
| D   | 0.36   | 0.56  | 0.014     | 0.022 |  |
| F   | 1.02   | 1.52  | 0.040     | 0.060 |  |
| G   | 2.54   | BSC   | 0.100 BSC |       |  |
| Н   | 1.65   | 2.16  | 0.065     | 0.085 |  |
| J   | 0.20   | 0.38  | 0.008     | 0.015 |  |
| K   | 2.92   | 3.43  | 0.115     | 0.135 |  |
| L   | 15.24  | BSC   | 0.600     | BSC   |  |
| M   | 0° 15° |       | 0°        | 15°   |  |
| N   | 0.51   | 1.02  | 0.020     | 0.040 |  |

- POSITIONAL TOLERANCE OF LEADS (D), SHALL BE WITHIN 0.25 mm (0.010) AT MAXIMUM MATERIAL CONDITION, IN RELATION TO SEATING PLANE AND EACH OTHER.
- DIMENSION L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 3. DIMENSION B DOES NOT INCLUDE MOLD FLASH.



|     | MILLIN | ETERS | INC       | HES   |  |
|-----|--------|-------|-----------|-------|--|
| DIM | MIN    | MAX   | MIN       | MAX   |  |
| Α   | 5.31   | 53.24 | 2.020     | 2.096 |  |
| В   | 12.70  | 15.49 | 0.500     | 0.610 |  |
| C   | 4.06   | 5.84  | 0.160     | 0.230 |  |
| D   | 0.38   | 0.56  | 0.015     | 0.022 |  |
| F   | 1.27   | 1.65  | 0.050     | 0.065 |  |
| G   | 2.54   | BSC   | 0.100 BSC |       |  |
| J   | 0.20   | 0.30  | 0.008     | 0.012 |  |
| K   | 3.18   | 4.06  | 0.125     | 0.160 |  |
| L   | 15.24  | BSC   | 0.600     | BSC   |  |
| M   | 5°     | 15°   | 5°        | 15°   |  |
| N   | 0.51   | 1.27  | 0.020     | 0.050 |  |

#### NOTES:

- 1. DIM -A- IS A DATUM.
- 3. -T- IS SEATING PLANE.
- 4. DIM L TO CENTER OF LEADS WHEN FORMED PARALLEL.
- 5. DIMENSIONS A AND B INCLUDE MENISCUS.
- DIMENSIONING AND TOLERANCING PER ANSI Y14.5, 1973.

#### PLASTIC CHIP CARRIER CASE 777-02



|     | MILLIN | METERS | INC   | HES   |
|-----|--------|--------|-------|-------|
| DIM | MIN    | MAX    | MIN   | MAX   |
| Α   | 17.40  | 17.65  | 0.685 | 0.695 |
| В   | 17.40  | 17.65  | 0.685 | 0.695 |
| С   | 4.20   | 4.57   | 0.165 | 0.180 |
| E   | 2.29   | 2.79   | 0.090 | 0.110 |
| F   | 0.33   | 0.48   | 0.013 | 0.019 |
| G   | 1.27   | BSC    | 0.050 | BSC   |
| Н   | 0.66   | 0.81   | 0.026 | 0.032 |
| J   | 0.51 — |        | 0.020 | _     |
| K   | 0.64   | _      | 0.025 | _     |
| R   | 16.51  | 16.66  | 0.650 | 0.656 |
| U   | 16.51  | 16.66  | 0.650 | 0.656 |
| ٧   | 1.07   | 1.21   | 0.042 | 0.048 |
| W   | 1.07   | 1.21   | 0.042 | 0.048 |
| X   | 1.07   | 1.42   | 0.042 | 0.056 |
| Υ   | _      | 0.50   | _     | 0.020 |
| Z   | 2°     | 10°    | 2°    | 10°   |
| G1  | 15.50  | 16.00  | 0.610 | 0.630 |
| K1  | 1.02   |        | 0.040 | _     |
| Z1  | 2°     | 10°    | 2°    | 10°   |

#### NOTES:

- 1. DUE TO SPACE LIMITATION, CASE 777-02 SHALL BE REPRESENTED BY A GENERAL (SMALLER) CASE OUTLINE DRAWING RATHER THAN SHOWING ALL 44 LEADS.
- DATUMS -L-, -M-, -N-, AND -P- DETERMINED
   WHERE TOP OF LEAD SHOULDER EXIT PLASTIC
   BODY AT MOLD PARTING LINE.
- DIM G1, TRUE POSITION TO BE MEASURED AT DATUM -T - SEATING PLANE.
- 4. DIM R AND U DO NOT INCLUDE MOLD PROTRUSION. ALLOWABLE MOLD PROTRUSION IS 0.25 (0.010) PER SIDE.
- 5. DIMENSIONING AND TOLERANCING PER ANSI Y14.5M, 1982.
- 6. CONTROLLING DIMENSION: INCH.

## **Embossed Tape and Reel**

Embossed Tape and Reel is used to facilitate automatic pick and place equipment feed requirements. The tape is used as the shipping container for various products and requires a minimum of handling. The antistatic/conductive tape provides a secure cavity for the product when sealed with the "peel-back" cover tape.

- 13-Inch Reel
- Used For Automatic Pick and Place Feed Systems
- Minimizes Product Handling
- EIA-481
- SOJ-24, SOJ-28, SOJ-20/26

#### **Ordering Information**

Use the standard device title and add the required suffix R2. Note that the individual reels have 1000 devices per reel. Also note the minimum lot size is one full reel for each line item, and orders are required to be in increments of the single reel quantity.



# Tape and Reel Data for MOS Memory Surface Mount Devices

#### **PACKAGES**

SOJ-24 SOJ-28 SOJ-20/26



| Package   | Tape Width Device Reel Size (mm) per Reel (inch) |       | Tape & Reel<br>Lot Size<br>(Min) | Device<br>Suffix |    |
|-----------|--------------------------------------------------|-------|----------------------------------|------------------|----|
| SOJ-24    | 24                                               | 1,000 | 13                               | 1,000            | R2 |
| SOJ-28    | 24                                               | 1,000 | 13                               | 1,000            | R2 |
| SOJ-20/26 | 24                                               | 1,000 | 13                               | 1,000            | R2 |

#### **CARRIER TAPE SPECIFICATIONS**



#### **DIMENSIONS**

| Tape<br>Size | B <sub>1</sub> Max | D             | D <sub>1</sub> | E              | F              | К        | P              | P <sub>0</sub> | P <sub>2</sub> | R Min    | T Max    | w              |
|--------------|--------------------|---------------|----------------|----------------|----------------|----------|----------------|----------------|----------------|----------|----------|----------------|
| 24 mm        | 19.4 mm            | 1.5+0.1 mm    | 2.0 mm Min     | 1.75±0.1 mm    | 11.5±0.1 mm    | 4.0 mm   | 12.0±0.10 mm   | 4.0±0.1 mm     | 2.0 ± 0.05 mm  | 50 mm    | 0.400 mm | 24±0.2 mm      |
|              | (0.764")           | -0.0          | (0.079")       | (0.069±0.004") | (0.453±0.004") | (0.157") | (0.472±0.004") | (0.157±0.004") | (0.079±0.002") | (1.968") | (0.016") | (0.945±0.008") |
|              |                    | (0.059+0.004" |                |                |                |          |                |                |                |          |          | l              |
|              |                    | -0.0)         |                |                |                |          | l              |                | l              | l        |          | l              |

Metric Dimensions Govern-English are in parentheses for reference only.

NOTE 1: A<sub>0</sub>, B<sub>0</sub>, and K<sub>0</sub> are determined by component size. The clearance between the components and the cavity must be within 0.05 mm min to 0.50 mm max. The component cannot rotate more than 10° within the determined cavity.





| 1  | Selector Guide and Cross Reference  |
|----|-------------------------------------|
| 2  | MOS Dynamic RAMs                    |
| 3  | General MOS Static RAMs             |
| 4  | CMOS Fast Static RAMs               |
| 5  | Special Application MOS Static RAMs |
| 6  | MOS EEPROM                          |
| 7  | MECL Memories                       |
| 8  | Military Products                   |
| 9  | Reliability Information             |
| 10 | Applications Information            |
| 11 | Mechanical Data                     |



#### **Literature Distribution Centers:**

USA: Motorola Literature Distribution; P.O. Box 20912; Phoenix, Arizona 85036. EUROPE: Motorola Ltd.; European Literature Center; 88 Tanners Drive, Blakelands, Milton Keynes, MK14 5BP, England. ASIA PACIFIC: Motorola Semiconductors H.K. Ltd.; P.O. Box 80300; Cheung Sha Wan Post Office; Kowloon Hong Kong. JAPAN: Nippon Motorola Ltd.; 3-20-1 Minamiazabu, Minato-ku, Tokyo 106 Japan.