

## SEMICONDUCTORS

3501 ED BLUESTEIN BLVD., AUSTIN, TEXAS 78721

## **Advance Information**

# MC68901

## MULTI-FUNCTION PERIPHERAL

**JANUARY, 1984** 

Motorola reserves the right to make changes to any products herein to improve reliability, function or design. Motorola does not assume any liability arising out of the application or use of any product or circuit described herein; neither does it convey any license under its patent rights nor the rights of others.

.

## TABLE OF CONTENTS

#### Paragraph Number

#### Title

Page Number

### Section 1 Introduction

#### Section 2

## Signal and Bus Operation Description

|         | Signal and bus operation Description                |     |
|---------|-----------------------------------------------------|-----|
| 2.1     | Signal Description                                  | 2-1 |
| 2.1.1   | V <sub>CC</sub> and GND                             | 2-2 |
| 2.1.2   | Clock (CLK)                                         | 2-2 |
| 2.1.3   | Asynchronous Bus Control                            | 2-2 |
| 2.1.3.1 | Chip Select (CS)                                    | 2-2 |
| 2.1.3.2 | Data Strobe (DS)                                    | 2-2 |
| 2.1.3.3 | Read/Write (R/W)                                    | 2-2 |
| 2.1.3.4 | Data Transfer Acknowledge (DTACK)                   | 2-2 |
| 2.1.3.5 | Register Select Bus (RS1 Through RS5)               | 2-2 |
| 2.1.3.6 | Data Bus (D0 Through D7)                            | 2-2 |
| 2.1.3.7 | Reset (RESET)                                       | 2-3 |
| 2.1.4   | Interrupt Control                                   | 2-3 |
| 2.1.4.1 | Interrupt Request (IRQ)                             | 2-3 |
| 2.1.4.2 | Interrupt Acknowledge (IACK)                        | 2-3 |
| 2.1.4.3 | Interrupt Enable in (IEI)                           | 2-3 |
| 2.1.4.4 | Interrupt Enable Out (IEO)                          | 2-3 |
| 2.1.5   | General Purpose I/O Interrupt Lines (IO Through I7) | 2-3 |
| 2.1.6   | Timer Control                                       | 2-4 |
| 2.1.6.1 | Timer Clock (XTAL1 and XTAL2)                       | 2-4 |
| 2.1.6.2 | Timer Inputs (TAI and TBI)                          | 2-4 |
| 2.1.6.3 | Timer Outputs (TAO, TBO, TCO, and TDO)              | 2-4 |
| 2.1.7   | Serial I/O Control                                  | 2-4 |
| 2.1.7.1 | Serial Input (SI)                                   | 2-4 |
| 2.1.7.2 | Serial Output (SO)                                  | 2-4 |
| 2.1.7.3 | Receiver Clock (RC)                                 | 2-5 |
| 2.1.7.4 | Transmitter Clock (TC)                              | 2-5 |
| 2.1.8   | DMA Control                                         | 2-5 |
| 2.1.8.1 | Receiver Ready (RR)                                 | 2-5 |
| 2.1.8.2 | Transmitter Ready (TR)                              | 2-5 |
| 2.1.9   | Signal Summary                                      | 2-5 |
| 2.2     | Bus Operation                                       | 2-6 |
| 2.2.1   | Data Transfer Operations                            | 2-6 |

## TABLE OF CONTENTS (Continued)

| Paragraph<br>Number | Title                           | Page<br>Number |
|---------------------|---------------------------------|----------------|
| 2.2.1.1             | Read Cycle                      | 2-6            |
| 2.2.1.2             | Write Cycle                     | 2-7            |
| 2.2.2               | Interrupt Acknowledge Operation |                |
| 2.2.3               | Reset Operation                 |                |

#### Section 3

#### Interrupt Structure

| 3.1   | Interrupt Processing                | 3-1 |
|-------|-------------------------------------|-----|
| 3.1.1 | Interrupt Channel Prioritization    | 3-1 |
| 3.1.2 | Interrupt Vector Number Format      | 3-2 |
| 3.2   | Daisy-Chaining MFPs                 | 3-2 |
| 3.3   | Interrupt Control Registers         | 3-3 |
| 3.3.1 | Interrupt Enable Registers          | 3-3 |
| 3.3.2 | Interrupt Pending Registers         | 3-5 |
| 3.3.3 | Interrupt Mask Registers            | 3-5 |
| 3.4   | Nesting MFP Interrupts              | 3-6 |
| 3.4.1 | Selecting The End-Of-Interrupt Mode | 3-6 |
| 3.4.2 | Automatic End-Of-Interrupt          | 3-6 |
| 3.4.3 | Software End-Of-Interrupt           | 3-6 |

#### Section 4

## General Purpose Input/Output Interrupt Port

| 4.1   | M6800 Interrupt Controller | 4-1 |
|-------|----------------------------|-----|
| 4.2   | GPIP Control Registers     | 4-1 |
| 4.2.1 | GPIP Data Register         |     |
| 4.2.2 | Active Edge Register       | 4-1 |
| 4.2.3 | Data Direction Register    | 4-2 |

#### Section 5

#### Timers

| 5.1   | Operation Modes                   | 5-1 |
|-------|-----------------------------------|-----|
| 5.1.1 | Delay Mode Operation              | 5-1 |
| 5.1.2 | Pulse Width Measurement Operation | 5-2 |
| 5.1.3 | Event Count Mode Operation        | 5-3 |
| 5.2   | Timer Registers                   | 5-4 |
| 5.2.1 | Timer Data Registers              | 5-5 |
| 5.2.2 | Timer Control Registers           | 5-5 |

#### Section 6

#### Universal Synchronous/Asynchronous Receiver-Transmitter

| 6.1   | Character Protocols | 6-1 |
|-------|---------------------|-----|
| 6.1.1 | Asynchronous Format | 6-1 |
| 6.1.2 | Synchronous Format  | 6-2 |

## TABLE OF CONTENTS (Concluded)

| Paragraph<br>Number | Title                          | Page<br>Number |
|---------------------|--------------------------------|----------------|
| 6.1.3               | USART Control Register         | 6-2            |
| 6.2                 | Receiver                       | 6-2            |
| 6.2.1               | Receiver Interrupt Channels    | 6-4            |
| 6.2.2               | Receiver Status Register       | 6-4            |
| 6.2.3               | Special Receive Considerations | 6-5            |
| 6.3                 | Transmitter                    | 6-6            |
| 6.3.1               | Transmitter Interrupt Channels | 6-6            |
| 6.3.2               | Transmitter Status Register    | 6-6            |
| 6.4                 | DMA Operation                  | 6-8            |

#### Section 7

### **Electrical Characteristics**

| 7.1 | Maximum Ratings               | 7-1 |
|-----|-------------------------------|-----|
| 7.2 | Thermal Characteristics       | 7-1 |
| 7.3 | Power Considerations          | 7-1 |
| 7.4 | DC Electrical Characteristics | 7-2 |
| 7.5 | Capacitance                   | 7-2 |
| 7.6 | Clock Timing                  | 7-3 |
| 7.7 | AC Electrical Characteristics | 7-4 |
| 7.8 | Timer AC Characteristics      | 7-5 |

#### Section 8

## Mechanical Data and Ordering Information

| 8.1 | Pin Assignments      | 8-1 |
|-----|----------------------|-----|
|     |                      | 8-2 |
| 8.3 | Ordering Information | 8-3 |

## LIST OF ILLUSTRATIONS

| Figure<br>Number | Title                                                                | Page<br>Number |
|------------------|----------------------------------------------------------------------|----------------|
| 1-1              | MFP Block Diagram                                                    | 1-1            |
| 2-1              | Input and Output Signals                                             | 2-1            |
| 2-2              | Read Cycle Timing                                                    | 2-6            |
| 2-3              | Write Cycle Timing                                                   | 2-7            |
| 2-4              | IACK Cycle Timing                                                    |                |
| 3-1              | Interrupt Vector Format                                              |                |
| 3-2              | Vector Register Format (VR)                                          | 3-2            |
| 3-3              | Daisy-Chained Interrupt Structure                                    |                |
| 3-4              | Interrupt Control Registers.                                         | 3-4            |
| 4-1              | GPIP Control Registers                                               | 4-2            |
| 5-1              | Conceptual Circuit of Timers A and B in Pulse Width Measurement Mode | 5-2            |
| 5-2              | Timer Data Registers                                                 | 5-4            |
| 5-3              | Timer Control Registers                                              | 5-5            |
| 6-1              | Synchronous Character Register (SCR)                                 |                |
| 6-2              | USART Control Register (UCR)                                         |                |
| 6-3              | Receiver Status Register (RSR)                                       |                |
| 6-4              | Transmitter Status Register (TSR)                                    | 6-7            |
| 7-1              | IRQ Test Load                                                        | 7-2            |
| 7-2              | Typical Test Load                                                    | 7-2            |
| 7-3              | MFP External Oscillator Components                                   |                |
| 7-4              | Read Cycle Timing                                                    |                |
| 7-5              | Write Cycle Timing                                                   |                |
| 7-6              | Interrupt Acknowledge Cycle (IEI Low)                                | Foldout 3      |
| 7-7              | Interrupt Acknowledge Cycle (IEI High)                               | Foldout 4      |

## LIST OF TABLES

| Table<br>Number | Title                            | Page<br>Number |
|-----------------|----------------------------------|----------------|
| 1-1             | MFP Register Map                 | 1-2            |
| 2-1             | Signal Summary                   | 2-5            |
| 3-1             | Interrupt Channel Prioritization | 3-1            |

## SECTION 1 INTRODUCTION

The MC68901 multi-function peripheral (MFP) is a member of the M68000 Family of peripherals. The MFP directly interfaces to the MC68000 processor via an asynchronous bus structure. Both vectored and polled interrupt schemes are supported, with the MFP providing unique vector number generation for each of its 16 interrupt sources. Additionally, handshake lines are provided to facilitate DMAC interfacing. Refer to Figure 1-1 for a block diagram of the MC68901.



Figure 1-1. MFP Block Diagram

The MC68901 performs many of the functions common to most microprocessor-based systems. The resources available to the user include:

- Eight Individually Programmable I/O Pins with Interrupt Capability
- 16-Source Interrupt Controller with Individual Source Enabling and Masking
- Four Timers, Two of which are Multi-Mode Timers
- Timers May Be Used as Baud Rate Generators for the Serial Channel
- Single-Channel Full-Duplex Universal Synchronous/Asynchronous Receiver-Transmitter (USART) that Supports Asynchronous and with the Addition of a Polynomial Generator Checker Supports Byte Synchronous Formats

By incorporating multiple functions within the MFP, the system designer retains flexibility while minimizing device count.

From a programmer's point of view, the versatility of the MFP may be attributed to its register set. The registers are well organized and allow the MFP to be easily tailored to a variety of applications. All of the 24 registers are also directly addressable which simplifies programming. The register map is shown in Table 1-1.

| Address |     |     |     |     |     |              |                                 |
|---------|-----|-----|-----|-----|-----|--------------|---------------------------------|
| Binary  |     |     |     |     |     |              |                                 |
| Hex     | RS5 | RS4 | RS3 | RS2 | RS1 | Abbreviation | Register Name                   |
| 01      | 0   | 0   | 0   | 0   | 0   | GPIP         | General Purpose I/O Register    |
| 03      | 0   | 0   | 0   | 0   | 1   | AER          | Active Edge Register            |
| 05      | 0   | 0   | 0   | 1   | 0   | DDR          | Data Direction Register         |
| 07      | 0   | 0   | 0   | 1   | 1   | IERA         | Interrupt Enable Register A     |
| 09      | 0   | 0   | 1   | 0   | 0   | IERB         | Interrupt Enable Register B     |
| OB      | 0   | 0   | 1   | 0   | 1   | IPRA         | Interrupt Pending Register A    |
| 0D      | 0   | 0   | 1   | 1   | 0   | IPRB         | Interrupt Pending Register B    |
| OF      | 0   | 0   | 1   | 1   | 1   | ISRA         | Interrupt In-Service Register A |
| 11      | 0   | 1   | 0   | 0   | 0   | ISRB         | Interrupt In-Service Register B |
| .13     | 0   | 1   | 0   | 0   | 1   | IMRA         | Interrupt Mask Register A       |
| 15      | 0   | 1   | 0   | 1   | 0   | IMRB         | Interrupt Mask Register B       |
| 17      | 0   | 1   | 0   | 1   | 1   | VR           | Vector Register                 |
| 19      | 0   | 1   | 1   | 0   | 0   | TACR         | Timer A Control Register        |
| 1B      | 0   | 1   | 1   | 0   | 1   | TBCR         | Timer B Control Register        |
| 1D      | 0   | 1   | 1   | 1   | 0   | TCDCR        | Timers C and D Control Register |
| 1F      | 0   | 1   | 1   | 1   | 1   | TADR         | Timer A Data Register           |
| 21      | 1   | 0   | 0   | 0   | 0   | TBDR         | Timer B Data Register           |
| 23      | 1   | 0   | 0   | 0   | 1   | TCDR         | Timer C Data Register           |
| 25      | 1   | 0   | 0   | 1   | 0   | TDDR         | Timer D Data Register           |
| 27      | 1   | 0   | 0   | 1   | 1   | SCR          | Synchronous Character Register  |
| 29      | 1   | 0   | 1   | 0   | 0   | UCR          | USART Control Register          |
| 2B      | 1   | 0   | 1   | 0   | 1   | RSR          | Receiver Status Register        |
| 2D      | 1   | 0   | 1   | 1   | 0   | TSR          | Transmitter Status Register     |
| 2F      | 1   | 0   | 1   | 1   | 1   | UDR          | USART Data Register             |

| Table 1-1. MFP | Register Map |
|----------------|--------------|
|----------------|--------------|

NOTE: Hex addresses assume that RS1 connects with A1, RS2 connects with A2, etc. and that DS is connected to LDS on the MC68000 or DS is connected to DS on the MC68008.

## SECTION 2 SIGNAL AND BUS OPERATION DESCRIPTION

This section contains a brief description of the input and output signals. A discussion of bus operation during the various operations is also presented.

#### NOTE

The terms **assertion** and **negation** will be used extensively. This is done to avoid confusion when dealing with a mixture of "active low" and "active high" signals. The term assert or assertion is used to indicate that a signal is active or true, independent of whether that level is represented by a high or low voltage. The term negate or negation is used to indicate that a signal is inactive or false.

#### 2.1 SIGNAL DESCRIPTION

The input and output signals can be functionally organized into the groups shown in Figure 2-1. The following paragraphs provide a brief description of the signal and a reference (if applicable) to other sections that contain more detail about its function.



Figure 2-1. Input and Output Signals

#### 2.1.1 VCC and GND

These inputs supply power to the MFP. The V<sub>CC</sub> is power at +5 volts and GND is the ground connection.

#### 2.1.2 Clock (CLK)

The clock input is a single-phase TTL-compatible signal used for internal timing. This input should not be gated off at any time and must conform to minimum and maximum pulse width times. The clock is not necessarily the system clock in frequency nor phase.

#### 2.1.3 Asynchronous Bus Control

Asynchronous data transfers are controlled by chip select, data strobe, read/write, and data transfer acknowledge. The low order register select lines, RS1-RS5, select an internal MFP register for a read or write operation. The reset line initializes the MFP registers and the internal control signals.

2.1.3.1 CHIP SELECT (CS). This input activates the MFP for internal register access.

**2.1.3.2 DATA STROBE** ( $\overline{DS}$ ). This input is part of the internal chip select and interrupt acknowledge functions. The MFP must be located on the lower portion of the 16-bit data bus so that the vector number passed to the processor during an interrupt acknowledge cycle will be located in the low byte of the data word. As a result,  $\overline{DS}$  must be connected to the processor's lower data strobe if vectored interrupts are to be used. Note that this forces all registers to be located at odd addresses and latches data on the rising edge for writes.

**2.1.3.3 READ/WRITE (R/W).** This input defines a data transfer as a read (high) or a write (low) cycle.

**2.1.3.4 DATA TRANSFER ACKNOWLEDGE (DTACK).** This output signals the completion of the operation phase of a bus cycle to the processor. If the bus cycle is a processor read, the MFP asserts  $\overline{\text{DTACK}}$  to indicate that the information on the data bus is valid. If the bus cycle is a processor to the MFP,  $\overline{\text{DTACK}}$  acknowledges the acceptance of the data by the MFP.  $\overline{\text{DTACK}}$  will be asserted only by an MFP that has  $\overline{\text{CS}}$  or  $\overline{\text{IACK}}$  (and  $\overline{\text{IEI}}$ ) asserted.

**2.1.3.5 REGISTER SELECT BUS (RS1 THROUGH RS5).** The lower five bits of the register select bus select an internal MFP register during a read or write operation.

**2.1.3.6 DATA BUS (D0 THROUGH D7).** This bidirectional bus is used to receive data from or transmit data to the MFP's internal registers during a processor read or write cycle. During an interrupt acknowledge cycle, the data bus is used to pass a vector number to the processor. Since the MFP is an 8-bit peripheral, the MFP could be located on either the upper or lower portion of the 16-bit data bus (even or odd address). However, during an interrupt acknowledge cycle, the vector number passed to the processor must be located in the low byte of the data word. As a result, D0-D7 of the MFP must be connected to the low order eight bits of the processor data bus, placing MFP registers at odd addresses if vectored interrupts are to be used.

**2.1.3.7 RESET** (**RESET**). This input will initialize the MFP during power up or in response to a total system reset. Refer to **2.2.3 Reset Operation** for further information.

#### 2.1.4 Interrupt Control

The interrupt request and interrupt acknowledge signals are handshake lines for a vectored interrupt scheme. Interrupt enable in and the interrupt enable out implement a daisy-chained interrupt structure.

**2.1.4.1 INTERRUPT REQUEST (IRQ).** This output signals the processor that an interrupt is pending from the MFP. There are 16 interrupt channels that can generate an interrupt request. Clearing the interrupt pending registers (IPRA and IPRB) or clearing the interrupt mask registers (IMRA and IMRB) will cause IRQ to be negated. IRQ will also be negated as the result of an interrupt acknowledge cycle, unless additional interrupts are pending in the MFP. Refer to **SECTION 3 INTERRUPT STRUCTURE** for further information.

**2.1.4.2 INTERRUPT ACKNOWLEDGE (**IACK). If both IRQ and IEI are active, the MFP will begin an interrupt acknowledge cycle when IACK and DS are asserted. The MFP will supply a unique vector number to the processor which corresponds to the interrupt handler for the particular channel requiring interrupt service. In a daisy-chained interrupt structure, all devices in the chain must have a common IACK. Refer to 2.2.2 Interrupt Acknowledge Operation and 3.1.2 Interrupt Vector Number Format for additional information.

**2.1.4.3 INTERRUPT ENABLE IN (IEI).** This input, together with the IEO signal, provides a daisychained interrupt structure for a vectored interrupt scheme. IEI indicates that no higher priority device is requesting interrupt service. So, the highest priority device in the chain should have its IEI pin tied low. During an interrupt acknowledge cycle, an MFP with a pending interrupt is not allowed to pass a vector number to the processor until its IEI pin is asserted. When the daisy-chain option is not implemented, all MFPs should have their IEI pin tied low. Refer to **3.2 DAISY-CHAINING MFPs** for additional information.

**2.1.4.4 INTERRUPT ENABLE OUT** ( $\overline{IEO}$ ). This output, together with the  $\overline{IEI}$  signal, provides a daisy-chained interrupt structure for a vectored interrupt scheme. The  $\overline{IEO}$  of a particular MFP signals lower priority devices that neither the MFP nor any other higher-priority device is requesting interrupt service. When a daisy-chain is implemented,  $\overline{IEO}$  is tied to the next lower priority device's  $\overline{IEI}$  input. The lowest priority device's  $\overline{IEO}$  is not connected. When the daisy-chain option is not implemented,  $\overline{IEO}$  is not connected. Refer to **3.2 DAISY-CHAINING MFPs** for additional information.

#### 2.1.5 General Purpose I/O Interrupt Lines (I0 Through I7)

This is an 8-bit pin-programmable I/O port with interrupt capability. The data direction register (DDR) individually defines each line as either a high-impedance input or a TTL-compatible output. As an input, each line can generate an interrupt on the user selected transition of the input signal. Refer to **SECTION 4 GENERAL PURPOSE I/O INTERRUPT PORT** for further information.

#### 2.1.6 Timer Control

These lines provide internal timing and auxiliary timer control inputs required for certain operating modes. Additionally, the timer outputs are included in this group.

**2.1.6.1 TIMER CLOCK (XTAL1 AND XTAL2).** This input provides the timing signal for the four timers. A crystal can be connected between the timer clock inputs, XTAL1 and XTAL2, or XTAL1 can be driven with a TTL-level clock while XTAL2 is not connected. The following crystal parameters are suggested:

- a) Parallel resonance, fundamental mode AT-cut, HC6 or HC33 holder
- b) Frequency tolerance measured with 18 picofarads load (0.1% accuracy) drive level 10 microwatts
- c) Shunt capacitance equals 7 picofarads maximum
- d) Series resistance:
   2.0<f<2.7 MHz; R<sub>S</sub>≤300 Ω
  - $2.8 < f < 4.0 \text{ MHz}; \text{ Rs} \le 150 \Omega$

**2.1.6.2 TIMER INPUTS (TAI AND TBI).** These inputs are control signals for timers A and B in the pulse width measurement mode and event count mode. These signals generate interrupts at the same priority level as the general purpose I/O interrupt lines I4 and I3, respectively. While I4 and I3 do not have interrupt capability when the timers are operated in the pulse width measurement mode or the event count mode, I4 and I3 may still be used for I/O. Refer to **5.1.2 Pulse Width Mode Operation** and **5.1.3 Event Count Mode Operation** for further information.

**2.1.6.3 TIMER OUTPUTS (TAO, TBO, TCO, AND TDO).** Each timer has an associated output which toggles when its main counter counts through 01 (hexadecimal), regardless of which operational mode is selected. When in the delay mode, the timer output will be a square wave with a period equal to two timer cycles. This output signal may be used to supply the universal synchronous/asynchronous receiver-transmitter (USART) baud rate clocks. Timer outputs TAO and TBO may be cleared at any time by writing a one to the reset location in timer control registers A and B. Also, a device reset forces all timer outputs low. Refer to **5.2.2 Timer Control Registers** for additional information.

#### 2.1.7 Serial I/O Control

The full duplex serial channel is implemented by a serial input and output line. The independent receive and transmit sections may be clocked by separate timing signals on the receiver clock input and the transmitter clock input.

**2.1.7.1 SERIAL INPUT (SI).** This input line is the USART receiver data input. This input is not used in the USART loopback mode. Refer to **6.3.2 Transmitter Status Register** for additional information.

**2.1.7.2 SERIAL OUTPUT (SO).** This output line is the USART transmitter data output. This output is driven high during a device reset.

**2.1.7.3 RECEIVER CLOCK (RC).** This input controls the serial bit rate of the receiver. This signal may be supplied by the timer output lines or by any external TTL-level clock which meets the minimum and maximum cycle times. This clock is not used in the USART loopback mode. Refer to **6.3.2 Transmitter Status Register** for additional information.

**2.1.7.4 TRANSMITTER CLOCK (TC).** This input controls the serial bit rate of the transmitter. This signal may be supplied by the timer output lines or by an external TTL-level clock which meets the minimum and maximum cycle times.

#### 2.1.8 DMA Control

The USART supports DMA transfers through its receiver ready and transmitter ready status lines.

**2.1.8.1 RECEIVER READY (RR).** This output reflects the receiver buffer full status for DMA operations.

**2.1.8.2 TRANSMITTER READY (TR).** This output reflects the transmitter buffer empty status for DMA operations.

#### 2.1.9 Signal Summary

Table 2-1 is a summary of all the signals discussed in the previous paragraphs.

| Signal Name                         | Mnemonic           | I/O    | Active               |
|-------------------------------------|--------------------|--------|----------------------|
| Power Input                         | V <sub>CC</sub>    | Input  | High                 |
| Ground                              | GND                | Input  | Low                  |
| Clock                               | CLK                | Input  | N/A                  |
| Chip Select                         | <u>cs</u>          | Input  | Low                  |
| Data Srobe                          | DS                 | Input  | Low                  |
| Read/Write                          | R/W                | Input  | Read-High, Write-Low |
| Data Transfer Acknowledge           | DTACK              | Output | Low                  |
| Register Select Bus                 | RS1-RS5            | Input  | N/A                  |
| Data Bus                            | D0-D7              | 1/0    | N/A                  |
| Reset                               | RESET              | Input  | Low                  |
| Interrupt Request                   | IRQ                | Output | Low                  |
| Interrupt Acknowledge               | IACK               | Input  | Low                  |
| Interrupt Enable In                 | ĪĒĪ                | Input  | Low                  |
| Interrupt Enable Out                | IEO                | Output | Low                  |
| General Purpose I/O-Interrupt Lines | 10-17              | 1/0    | N/A                  |
| Timer Clock                         | XTAL1, XTAL2       | Input  | High                 |
| Timer Inputs                        | TAI, TBI           | Input  | N/A                  |
| Timer Outputs                       | TAO, TBO, TCO, TDO | Output | N/A                  |
| Serial Input                        | SI                 | Input  | N/A                  |
| Serial Output                       | SO                 | Output | N/A                  |
| Receiver Clock                      | RC                 | Input  | N/A                  |
| Transmitter Clock                   | TC                 | Input  | N/A                  |
| Receiver Ready                      | RR                 | Output | Low                  |
| Transmitter Ready                   | TR                 | Output | Low                  |

#### Table 2-1. Signal Summary

#### 2.2 BUS OPERATION

The following paragraphs explain the control signals and bus operation during data transfer operations and reset.

#### 2.2.1 Data Transfer Operations

Transfer of data between devices involves the following pins:

Register Select Bus - RS1 through RS5

Data Bus – D0 through D7

Control Signals

The address and data buses are separate parallel buses used to transfer data using an asynchronous bus structure. In all cycles, the bus master assumes responsibility for deskewing all signals it issues at both the start and end of a cycle. Additionally, the bus master is responsible for deskewing the acknowledge and data signals from the peripheral devices.

**2.2.1.1 READ CYCLE.** To read an MFP register,  $\overline{CS}$  and  $\overline{DS}$  must be asserted, and  $R/\overline{W}$  must be high. The MFP will place the contents of the register which is selected by the register select bus (RS1 through RS5) on the data bus (D0 through D7) and then assert  $\overline{DTACK}$ . The register addresses are shown in Table 1-1.

After the processor has latched the data,  $\overline{DS}$  is negated. The negation of either  $\overline{CS}$  or  $\overline{DS}$  will terminate the read operation. The MFP will drive  $\overline{DTACK}$  high and place it in the high-impedance state. Also, the data bus will be in the high-impedance state. The timing for a read cycle is shown in Figure 2-2. Refer to **7.7 AC ELECTRICAL CHARACTERISTICS** for actual timing numbers.



Figure 2-2. Read Cycle Timing

**2.2.1.2 WRITE CYCLE.** To write a register,  $\overline{CS}$  and  $\overline{DS}$  must be asserted, and  $R/\overline{W}$  must be low. The MFP will decode the address bus to determine which register is selected (the register map is shown in Table 1-1). Then the register will be loaded with the contents of the data bus and  $\overline{DTACK}$  will be asserted.

When the processor recognizes  $\overline{\text{DTACK}}$ ,  $\overline{\text{DS}}$  will be negated. The write cycle is terminated when either  $\overline{\text{CS}}$  or  $\overline{\text{DS}}$  is negated. The MFP will drive  $\overline{\text{DTACK}}$  high and place it in the high-impedance state. The timing for a write cycle is shown in Figure 2-3. Refer to **7.7 AC ELECTRICAL CHARACTERISTICS** for actual numbers.



Figure 2-3. Write Cycle Timing

#### 2.2.2 Interrupt Acknowledge Operation

The MFP has 16 interrupt sources, eight internal sources, and eight external sources. When an interrupt request is pending, the MFP will assert  $\overline{IRQ}$ . In a vectored interrupt scheme, the processor will acknowledge the interrupt request by performing an interrupt acknowledge cycle.  $\overline{IACK}$  and  $\overline{DS}$  will be asserted. The MFP responds to the  $\overline{IACK}$  signal by placing a vector number on the lower eight bits of the data bus. This vector number corresponds to the  $\overline{IRQ}$  handler for the particular interrupt requesting service. The format of this vector number is given in Figure 3-1.

When the MFP asserts  $\overline{\text{DTACK}}$  to indicate that valid data is on the bus, the processor will latch the data and terminate the bus cycle by negating  $\overline{\text{DS}}$ . When either  $\overline{\text{DS}}$  or  $\overline{\text{IACK}}$  are negated, the MFP will terminate the interrupt acknowledge operation by driving  $\overline{\text{DTACK}}$  high and placing it in the high-impedance state. Also, the data bus will be placed in the high-impedance state. IRQ will be negated as a result of the IACK cycle unless additional interrupts are pending.

The MFP can be part of a daisy-chain interrupt structure which allows multiple MFPs to be placed at the same interrupt level by sharing a common IACK signal. A daisy-chain priority scheme is implemented with signals IEI and IEO. IEI indicates that no higher priority device is requesting interrupt

service. IEO signals lower priority devices that neither this device nor any higher priority device is requesting service. To daisy-chain MFPs, the highest priority MFP has its IEI tied low and successive MFPs have their IEI connected to the next higher priority device's IEO. Note that when the daisychain interrupt structure is not implemented, the IEI of all MFPs must be tied low. Refer to 3.2 DAISY-CHAINING MFPs for additional information.

When the processor initiates an interrupt acknowledge cycle by driving  $\overline{IACK}$  and  $\overline{DS}$ , the MFP whose IEI is low may respond with a vector number if an interrupt is pending. If this device does not have a pending interrupt, IEO is asserted which allows the next lower priority device to respond to the interrupt acknowledge. When an MFP propagates IEO, it will not drive the data bus nor DTACK during the interrupt acknowledge cycle. The timing for an IACK cycle is shown in Figure 2-4. Refer to 7.6 CLOCK TIMING for further information.



Figure 2-4. IACK Cycle Timina

#### 2.2.3 Reset Operation

The reset operation will initialize the MFP to a known state. The reset operation requires that the RESET input be asserted for a minimum of two microseconds. During a device reset condition, all internal MFP registers are cleared except for the timer data registers (TADR, TBDR, TCDR, and TDDR), the USART data register (UDR), the transmitter status register (TSR) and the interrupt vector register. All timers are stopped and the USART receiver and transmitter are disabled. The interrupt channels are also disabled and any pending interrupts are cleared. In addition, the general purpose interrupt I/O lines are placed in the high-impedance input mode and the timer outputs are driven low. External MFP signals are negated. The interrupt vector register is initialized to a \$0F.

## SECTION 3 INTERRUPT STRUCTURE

In an MC68000 system, the MFP will be assigned to one of the seven possible interrupt levels. All interrupt service requests from the MFP's 16 interrupt channels will be presented at this level. Although, as an interrupt controller, the MFP will internally prioritize its 16 interrupt sources. Additional interrupt sources may be placed at the same interrupt level by daisy-chaining multiple MFPs. The MFPs will be prioritized by their position in the chain.

#### 3.1 INTERRUPT PROCESSING

Each MFP provides individual interrupt capability for its various functions. When an interrupt is received on one of the external interrupt channels or from one of the eight internal sources, the MFP will request interrupt service. The 16 interrupt channels are assigned a fixed priority so that multiple pending interrupts are serviced according to their relative importance. Since the MFP can internally generate 16 vector numbers, the unique vector number which corresponds to the highest priority channel, that has a pending interrupt is presented to the processor during an interrupt acknowledge cycle. This unique vector number allows the processor to immediately begin execution of the interrupt handler for the interrupting source, decreasing interrupt latency time.

#### 3.1.1 Interrupt Channel Prioritization

The 16 interrupt channels are prioritized as shown in Table 3-1. General purpose interrupt 7 (17) is the highest priority interrupt channel and I0 is the lowest priority channel. Pending interrupts are presented to the CPU in order of priority unless they have been masked off. By selectively masking interrupts, the channels are in effect re-prioritized.

| Priority | Channel | Description                      |
|----------|---------|----------------------------------|
| Highest  | 1111    | General Purpose Interrupt 7 (17) |
|          | 1110    | General Purpose Interrupt 6 (I6) |
|          | 1101    | Timer A                          |
|          | 1100    | Receiver Buffer Full             |
|          | 1011    | Receive Error                    |
|          | 1010    | Transmit Buffer Empty            |
|          | 1001    | Transmit Error                   |
|          | 1000    | Timer B                          |
|          | 0111    | General Purpose Interrupt 5 (15) |
|          | 0110    | General Purpose Interrupt 4 (I4) |
|          | 0101    | Timer C                          |
|          | 0100    | Timer D                          |
|          | 0011    | General Purpose Interrupt 3 (I3) |
|          | 0010    | General Purpose Interrupt 2 (12) |
|          | 0001    | General Purpose Interrupt 1 (I1) |
| Lowest   | 0000    | General Purpose Interrupt 0 (I0) |
|          |         |                                  |

#### Table 3-1. Interrupt Channel Prioritization

#### 3.1.2 Interrupt Vector Number Format

During an interrupt acknowledge cycle, a unique 8-bit vector number is presented to the system which corresponds to the specific interrupt source which is requesting service. The format of the vector is shown in Figure 3-1. The most significant four bits of the interrupt vector number are user programmable. These bits are set by writing the upper four bits of the vector register which is shown in Figure 3-2. The low order bits are generated internally by the MC68901. Note that the binary channel number shown in Table 3-1 corresponds to the low order bits of the vector number associated with each channel.



V7-V4 The four most significant bits are copied from the vector register.

IV3-IV0 These bits are supplied by the MFP. They are the binary channel number of the highest priority channel that is requesting interrupt service.

Figure 3-1. Interrupt Vector Format

#### 7 6 5 4 3 0 2 1 Address 17 V7 V6 ٧5 V4 S \* \* \* (Hex) Unused bits are read as zero

V7-V4 The upper four bits of the vector register are written by the user. These bits become the most significant four bits of the interrupt vector number. SET a) MPU writes a one

| SEL     | <ul> <li>a) MPU writes a one</li> </ul>  |  |
|---------|------------------------------------------|--|
| CLEARED | <ul> <li>a) MPU writes a zero</li> </ul> |  |
|         | b) Reset                                 |  |

S

In-Service Register Enable. When the S bit is zero, the MFP is in the automatic end-ofinterrupt mode and the in-service register bits are forced low. When the S bit is a one, the MFP is in the software end-of-interrupt mode and the in-service register bits are enabled. Refer to 3.4.2 Automatic End-of-Interrupt and 3.4.3 Software End-of-Interrupt for additional information.

| SET     | a) | MPU writes a one  |
|---------|----|-------------------|
| CLEARED | a) | MPU writes a zero |
|         | b) | Reset             |

#### Figure 3-2 Vector Register Format (VR)

#### 3.2 DAISY-CHAINING MFPs

As an interrupt controller, the MC68901 MFP will support eight external interrupt sources in addition to its eight internal interrupt sources. When a system requires more than eight external interrupt sources to be placed at the same interrupt level, sources may be added to the prioritized structure by daisy-chaining MFPs. Interrupt sources are prioritized internally within each MFP and the MFPs are prioritized by their position in the chain. Unique vector numbers are provided for each interrupt source.

The  $\overline{IEI}$  and  $\overline{IEO}$  signals implement the daisy-chained interrupt structure. The  $\overline{IEI}$  of the highest priority MFP is tied low and the  $\overline{IEO}$  output of this device is tied to the next highest priority MFP's  $\overline{IEI}$ . The  $\overline{IEI}$  and  $\overline{IEO}$  signals are daisy-chained in this manner for all MFPs in the chain, with the lowest priority MFP's  $\overline{IEO}$  left unconnected. A diagram of an interrupt daisy-chain is shown in Figure 3-3.



Figure 3-3. Daisy-Chained Interrupt Structure

Daisy-chaining requires that all parts in the chain have a common IACK. When the common IACK is asserted during an interrupt acknowledge cycle, all parts will prioritize interrupts in parallel. When the IEI signal to an MFP is asserted, the part may respond to the IACK cycle if it requires interrupt service. Otherwise, the part will assert IEO to the next lower priority device. Thus, priority is passed down the chain via IEI and IEO until a part which has a pending interrupt is reached. The part with the pending interrupt passes a vector number to the processor and does not propagate IEO.

#### 3.3 INTERRUPT CONTROL REGISTERS

MFP interrupt processing is managed by the interrupt enable registers A and B, interrupt pending registers A and B, and interrupt mask registers A and B. These registers allow the programmer to enable or disable individual interrupt channels, mask individual interrupt channels, and access pending interrupt status information. In-service registers A and B allow interrupts to be nested as described in **3.4 NESTING MFP INTERRUPTS.** The interrupt control registers are shown in Figure 3-4.

#### 3.3.1 Interrupt Enable Registers

The interrupt channels are individually enabled or disabled by writing a one or zero, respectively, to the appropriate bit of interrupt enable register A (IERA) or interrupt enable register B (IERB). The processor may read these registers at any time.

When a channel is enabled, interrupts received on the channel will be recognized by the MFP and  $\overline{IRQ}$  will be asserted to the processor, indicating that interrupt service is required. On the other hand, a disabled channel is completely inactive; interrupts received on the channel are ignored by the MFP.

Writing a zero to a bit of interrupt enable register A or B will cause the corresponding bit of interrupt pending register A or B to be cleared. This will terminate all interrupt service requests for the channel and also negate IRQ, unless interrupts are pending from other sources. Disabling a channel, however, does not affect the corresponding bit in interrupt in-service registers A or B. So, if the MFP is in the software end-of-interrupt mode (see **3.4.3 Software End-Of-Interrupt**) and an interrupt is in service when a channel is disabled, the in-service status bit for that channel will remain set until cleared by software.



#### (a) Interrupt Enable Registers (IERA and IERB)

When a bit is a zero, the associated interrupt channel is disabled. When a bit is a one, the associated interrupt channel is enabled.

a) MPU writes a one SFT

CLEARED a) MPU writes a zero

b) Reset

(b) Interrupt Pending Registers (IPRA and IPRB)

|                     | 7     | 6     | 5          | 4                     | 3            | 2                       | 1             | 0          |
|---------------------|-------|-------|------------|-----------------------|--------------|-------------------------|---------------|------------|
| Address 0B<br>(Hex) | GPIP7 | GPIP6 | Timer<br>A | RCV<br>Buffer<br>Full | RCV<br>Error | XMIT<br>Buffer<br>Empty | XMIT<br>Error | Timer<br>B |
|                     |       |       |            |                       |              |                         |               |            |
|                     | 7     | 6     | 5          | 4                     | 3            | 2                       | 1             | 0          |
| Address 0D<br>(Hex) | GPIP5 | GPIP4 | Timer<br>C | Timer<br>D            | GPIP3        | GPIP2                   | GPIP1         | GPIP0      |

When a bit is a zero, no interrupt is pending on the associated interrupt channel. When a bit is a one, an interrupt is pending on the associated interrupt channel. SET

a) Interrupt is received on an enabled interrupt channel

a) Interrupt vector for the associated interrupt channel is passed during an  $\overline{\text{IACK}}$  cycle CLEARED

b) Associated interrupt channel is disabled

c) MPU writes a zero

d) Reset

|                     | 7     | 6     | 5          | 4                     | 3            | 2                       | 1             | 0          |
|---------------------|-------|-------|------------|-----------------------|--------------|-------------------------|---------------|------------|
| Address 0F<br>(Hex) | GPIP7 | GPIP6 | Timer<br>A | RCV<br>Buffer<br>Full | RCV<br>Error | XMIT<br>Buffer<br>Empty | XMIT<br>Error | Timer<br>B |
|                     | 7     | 6     | 5          | 4                     | 3            | 2                       | 1             | 0          |
| Address 11<br>(Hex) | GPIP5 | GPIP4 | Timer<br>C | Timer<br>D            | GPIP3        | GPIP2                   | GPIP1         | GPIPO      |

(c) Interrupt In-Service Registers (ISRA and ISRB)

When a bit is a zero, no interrupt processing is in progress for the associated interrupt channel. When a bit is a one, interrupt processing is in progress for the associated interrupt channel. SET

a) Interrupt vector number for the associated interrupt channel is passed during an IACK cycle and the S bit of the vector register is a zero

CLEARED

- a) Interrupt service is completed for the associated interrupt channel
- b) The S bit of the vector register is set
- c) MPU writes a zero
- d) Reset

#### Figure 3-4. Interrupt Control Registers (Sheet 1 of 2)



#### (d) Interrupt Mask Registers (IMRA and IMRB)

 When a bit is zero, interrupts are masked for the associated interrupt channel. When a bit is a one, interrupts are not masked for the associated interrupt channel.

 SET
 a)
 MPU writes a one

 CLEARED
 a)
 MPU writes a zero

b) Reset

#### Figure 3-4. Interrupt Control Registers (Sheet 2 of 2)

#### 3.3.2 Interrupt Pending Registers

When an interrupt is received on an enabled channel, the corresponding interrupt pending bit is set in interrupt pending register A or B (IPRA or IPRB). In a vectored interrupt scheme, this bit will be cleared when the processor acknowledges the interrupting channel and the MFP responds with a vector number. In a polled interrupt system, the interrupt pending registers must be read to determine the interrupting channel and then the interrupt pending bit is cleared by the interrupt handling routine without performing an interrupt acknowledge sequence.

A single bit of the interrupt pending registers is cleared in software by writing ones to all bit positions except the bit to be cleared. Note that writing ones to IPRA and IPRB has no effect on the contents of the register. A single bit of the interrupt pending registers is also cleared when the corresponding channel is disabled by writing a zero to the appropriate bit of IERA or IERB.

#### 3.3.3 Interrupt Mask Registers

Interrupts are masked for a channel by clearing the appropriate bit in interrupt mask register A or B (IMRA or IMRB). Even though an enabled channel is masked, the channel will recognize subsequent interrupts and set its interrupt pending bit. However, the channel is prevented from requesting interrupt service (IRQ to the processor) as long as the mask bit for that channel is cleared.

If a channel is requesting interrupt service at the time that its corresponding bit in IMRA or IMRB is cleared, the request will cease and  $\overline{IRQ}$  will be negated, unless another channel is requesting interrupt service. Later, when the mask bit is set, any pending interrupt on the channel will be processed according to the channel's assigned priority. IMRA and IMRB may be read at any time.

#### 3.4 NESTING MFP INTERRUPTS

In an MC68000 vectored interrupt system, the MFP is assigned to one of seven possible interrupt levels. When an interrupt is received from the MFP, an interrupt acknowledge for that level is initiated. Once an interrupt is recognized at a particular level, interrupts at that same level or below are masked by the MC68000. As long as the processor's interrupt mask is unchanged, the MC68000 interrupt structure will prohibit the nesting of interrupts at the same interrupt level. However, additional interrupt requests from the MFP can be recognized before a previous channel's interrupt service routine is completed by lowering the processor's interrupt mask to the next lower interrupt level within the interrupt handler.

When nesting MFP interrupts, it may be desirable to permit interrupts on any MFP channel, regardless of its priority, to preempt or delay interrupt processing of an earlier channel's interrupt service request. Or, it may be desirable to only allow subsequent higher priority channel interrupt requests to supercede previously recognized lower priority interrupt requests. The MFP interrupt structure provides this flexibility by offering two end-of-interrupt options for vectored interrupt schemes. Note that the end-of-interrupt modes are not active in a polled interrupt scheme.

#### 3.4.1 Selecting The End-Of-Interrupt Mode

In a vectored interrupt scheme, the MFP may be programmed to operate in either the automatic end-of-interrupt mode or the software end-of-interrupt mode. The mode is selected by writing the S bit of the vector register (see Figure 3-2). When the S bit is programmed to a one, the MFP is placed in the software end-of-interrupt mode and when the S bit is a zero, all channels operate in the automatic end-of-interrupt mode.

#### 3.4.2 Automatic End-Of-Interrupt

When an interrupt vector number is passed to the processor during an interrupt acknowledge cycle, the corresponding channel's interrupt pending bit is cleared. In the automatic end-of-interrupt mode, no further history of the interrupt remains in the MFP. The in-service bits of the interrupt inservice registers (ISRA and ISRB) are forced low. Subsequent interrupts which are received on any MFP channel will generate an interrupt request to the processor, even if the current interrupt's service routine has not been completed.

#### 3.4.3 Software End-Of-Interrupt

In the software end-of-interrupt mode, the channel's associated interrupt pending bit is cleared and in addition, the channel's in-service bit of in-service register A or B is set when its vector number is passed to the processor during an IACK cycle. A higher priority channel may subsequently request interrupt service and be acknowledged, but as long as the channel's in-service bit is set, no lower priority channel may request interrupt service nor pass its vector during an interrupt acknowledge sequence.

While only higher priority channels may request interrupt service, any channel can receive an interrupt and set its interrupt pending bit. Even the channel whose in-service bit is set can receive a second interrupt. However, no interrupt service request is made until its in-service bit is cleared.

The in-service bit for a particular channel can be cleared by writing a zero to its corresponding bit in ISRA or ISRB and ones to all other bit positions. Since bits in the in-service registers can only be cleared in software and not set, writing ones to the registers does not alter their contents. ISRA and ISRB may be read at any time.

## SECTION 4 GENERAL PURPOSE INPUT/OUTPUT INTERRUPT PORT

The general purpose interrupt input/output (I/O) port (GPIP) provides eight I/O lines (I0 through I7) that may be operated as either inputs or outputs under software control. In addition, these lines may optionally generate an interrupt on either a positive transition or a negative transition of the input signal. The flexibility of the GPIP allows it to be configured as an 8-bit I/O port or for bit I/O. Since interrupts are enabled on a bit-by-bit basis, a subset of the GPIP could be programmed as handshake lines or the port could be connected to as many as eight external interrupt sources, which would be prioritized by the MFP interrupt controller for interrupt service.

#### 4.1 M6800 INTERRUPT CONTROLLER

The MFP interrupt controller is particularly useful in a system which has many M6800-type devices. Typically, in a vectored MC68000 system, M6800-type peripherals use the autovector which corresponds to their assigned interrupt level since they do not provide a vector number in response to an IACK cycle. The autovector interrupt handler must then poll all M6800-type devices at that interrupt level to determine which device is requesting service. However, by tying the IRQ output from an M6800-type device to the general purpose I/O interrupt port (GPIP) of an MFP, a unique vector number will be provided to the processor during an interrupt acknowledge cycle. This interrupt structure will significantly reduce interrupt latency for M6800-type devices and other peripheral devices which do not support vector-by-device.

#### 4.2 GPIP CONTROL REGISTERS

The GPIP is programmed via three control registers shown in Figure 4-1. These registers control the data direction, provide user access to the port, and specify the active edge for each bit of the GPIP which will produce an interrupt. These registers are described in detail in the following paragraphs.

#### 4.2.1 GPIP Data Register

The general purpose I/O data register is used to input or output data to the port. When data is written to the GPIP data register, those pins which are defined as inputs will remain in the highimpedance state. Pins which are defined as outputs will assume the state (high or low) of their corresponding bit in the data register. When the GPIP is read, data will be passed directly from the bits of the data register for pins which are defined as outputs. Data from pins defined as inputs will come from the input buffers.

#### 4.2.2 Active Edge Register

The active edge register (AER) allows each of the GPIP lines to produce an interrupt on either a oneto-zero or a zero-to-one transition. Writing a zero to the appropriate edge bit of the active edge





Figure 4-1. GPIP Control Registers

register causes the associated input to generate an interrupt on the one-to-zero transition. Writing a one to the edge bit will produce an interrupt on the zero-to-one transition of the corresponding GPIP line.

#### NOTE

The transition detector is an exclusive-OR gate whose inputs are the edge bit and the input buffer. As a result, writing the AER may cause an interrupt-producing transition, depending upon the state of the input. So, the AER should be configured before enabling interrupts via the interrupt enable registers (IERA and IERB). Also, changing the edge bit while interrupts are enabled may cause an interrupt on the corresponding channel.

#### 4.2.3 Data Direction Register

The data direction register (DDR) allows the programmer to define I0 through I7 as inputs or outputs by writing the corresponding bit. When a bit of the data direction register is written as a zero, the corresponding interrupt I/O pin will be a high-impedance input. Writing a one to any bit of the data direction register will cause the corresponding pin to be configured as a push-pull output.

## SECTION 5 TIMERS

The MFP contains four 8-bit timers which provide many functions typically required in microprocessor systems. The timers can supply the baud rate clocks for the on-chip serial I/O channel, generate periodic interrupts, measure elapsed time, and count signal transitions. In addition, two timers have waveform generation capability.

All timers are prescaler/counter timers with a common independent clock input (XTAL1 or XTAL2) and are not required to be operated from the system clock. Each timer's output signal toggles when the timer's main counter times out. Additionally, timers A and B have auxiliary control signals which are used in two of the operation modes. An interrupt channel is assigned to each timer and when the auxiliary control signals are used, a separate interrupt channel will respond to transitions on these inputs.

#### 5.1 OPERATION MODES

Timers A and B are full function timers which, in addition to the delay mode, operate in the pulse width measurement mode and the event count mode. Timers C and D are delay timers only. A brief discussion of each of the timer modes follows.

#### 5.1.1 Delay Mode Operation

All timers may operate in the delay mode. In this mode, the prescaler is always active. The prescaler specifies the number of timer clock cycles which must elapse before a count pulse is applied to the main counter. A count pulse causes the main counter to decrement by one. When the timer has decremented down to 01 (hexadecimal), the next count pulse will cause the main counter to be reloaded from the timer data register and a time out pulse will be produced. This time out pulse is coupled to the timer's interrupt channel and, if the channel is enabled, an interrupt will occur. The time out pulse also causes the timer output pin to toggle. The output will remain in this new state until the next time out pulse occurs.

For example, if delay mode with a divide-by-10 prescaler is selected and the timer data register is loaded with 100 (decimal), the main counter will decrement once every 10 timer clock cycles. After 1,000 timer clocks, a time out pulse will be produced. This time out pulse will generate an interrupt if the channel is enabled (IERA, IERB) and in addition, the timer's output line will toggle. The output line will complete one full period every 2,000 cycles of the timer clock.

If the prescaler value is changed while the timer is enabled, the first time out pulse will occur at an indeterminate time no less than one nor more than 200 timer clock cycles. Subsequent time out pulses will then occur at the correct interval.

If the main counter is loaded with 01 (hexadecimal), a time out pulse will occur every time the prescaler presents a count pulse to the main counter. If the main counter is loaded with 00, a time out pulse will occur every 256 count pulses.

#### 5.1.2 Pulse Width Measurement Operation

Besides the delay mode, timers A and B may be programmed to operate in the pulse width measurement mode. In this mode an auxiliary control input is required; timers A and B auxiliary input lines are TAI and TBI. Also, in the pulse width measurement mode, interrupt channels normally associated with I4 and I3 will respond to transitions on TAI and TBI, respectively. General purpose lines I3 and I4 may still be used for I/O. A conceptual circuit of the timers in the pulse width measurement mode is shown in Figure 5-1.





The pulse width measurement mode functions similarly to the delay mode, with the auxiliary control signal acting as an enable to the timer. When the control signal is active, the prescaler and main counter are allowed to operate. When the control signal is negated, the timer is stopped. So, the width of the active pulse on TAI or TBI is measured by the number of timer counts which occur while the timer is allowed to operate.

The active state of the auxiliary input line is defined by the associated interrupt channel's edge bit in the active edge register (AER). GPIP4 of the AER is the edge bit associated with TAI and GPIP3 is associated with TBI. When the edge bit is a one, the auxiliary input will be active high, enabling the timer while the input signal is at a high level. If the edge bit is low, the auxiliary input will be active low and the timer while the input signal is at a high level signal is at a low level.

The state of the active edge bit also specifies whether a zero-to-one transition or a one-to-zero transition of the auxiliary input pin will produce an interrupt when the interrupt channel is enabled. In normal operation, programming the active edge bit to a one will produce an interrupt on the zeroto-one transition of the associated input signal. Alternately, programming the edge bit to a zero will produce an interrupt on the one-to-zero transition of the input signal. However, in the pulse width measurement mode, the interrupt generated by a transition on TAI or TBI will occur on the opposite transition as that normally defined by the edge bit.

For example, in the pulse width measurement mode, if the edge bit is a one, the timer will be allowed to run while the auxiliary input TAI is high. When TAI transitions from high to low, the timer will stop and, if the interrupt channel is enabled, an interrupt will occur. By having the interrupt occur on the one-to-zero transition instead of the zero-to-one transition, the processor will be interrupted when the pulse being measured has terminated and the width of the pulse is available from the timer. Therefore, the timers act like a divide-by-prescaler that can be programmed by the timer data register and the timers' C and D control register.

After reading the contents of the timer, the main counter must be reinitialized by writing to the timer data register to allow consecutive pulses to be measured. If the timer is written after the auxiliary input signal is active, the timer will count from the previous contents of the timer data register until it counts through 01 (hexadecimal). At that time, the main counter is loaded with the new value from the timer data register, a time out pulse is generated which will toggle the timer output, and an interrupt may be optionally generated on the timer interrupt channel. Note that the pulse width measured will include counts from before the main counter was reloaded. If the timer data register is written while the pulse is transitioning to the active state, an indeterminate value may be written into the main counter.

Once the timer is reprogrammed for another mode, interrupts will again occur as normally defined by the edge bit. Note that an interrupt may be generated as the result of placing the timer into the pulse width measurement mode or by reprogramming the timer for another mode. Also, an interrupt may be generated by changing the state of the edge bit while in the pulse width measurement mode.

#### 5.1.3 Event Count Mode Operation

In addition to the delay mode and the pulse width measurement mode, timers A and B may be programmed to operate in the event count mode. Like the pulse width measurement mode, the event count mode also requires an auxiliary input signal, TAI or TBI, and the interrupt channels normally associated with I4 and I3 will respond to transitions on TAI and TBI, respectively. General purpose lines I3 and I4 still function normally.

In the event count mode the prescaler is disabled, allowing each active transition on TAI and TBI to produce a count pulse. The count pulse causes the main counter to decrement by one. When the timer counts through 01 (hexadecimal), a time out pulse is generated which will cause the output signal to toggle and may optionally produce an interrupt via the associated timer interrupt channel. The timer's main counter is also reloaded from the timer data register. To count transitions reliably, the input signal may only transition once every four timer clock periods. For this reason, the input signal must have a maximum frequency equal to one-fourth that of the timer clock.

The active edge of the auxiliary input signal is defined by the associated interrupt channel's edge bit. GPIP4 of the AER specifies the active edge for TAI and GPIP3 defines the active edge for TBI. When the edge bit is programmed to a one, a count pulse will be generated on the zero-to-one transition of the auxiliary input signal. When the edge bit is programmed to a zero, a count pulse will be generated on the one-to-zero transition. Also, note that changing the state of the edge bit while the timer is in the event count mode may produce a count pulse.

Besides generating a count pulse, the active transition of the auxiliary input signal will also produce an interrupt on the I3 or I4 interrupt channel, if the interrupt channel is enabled. Typically, in the event count mode, these channels are not enabled since the timer is automatically counting transitions on the input signal. If the interrupt channel were enabled, the number of transitions could be counted in the interrupt routine without requiring the use of the timer.

#### **5.2 TIMER REGISTERS**

The four timers are programmed via three control registers and four timer data registers. Control registers TACR and TBCR and timer data registers TADR and TBDR (refer to Figure 5-1) are associated with timers A and B respectively. Timers C and D are controlled by the control register TCDCR and the data registers TCDR and TDDR (refer to Figure 5-2).



Figure 5-2. Timer Data Registers

#### 5.2.1 Timer Data Registers

Each timer's main counter is an 8-bit binary down counter. The value of the main counter may be read at any time by reading the timer's data register. The information read is the value of the counter which was captured on the last low-to-high transition of the  $\overline{\text{DS}}$  pin.

The main counter is initialized by writing to the timer's data register. If the timer is stopped, data is loaded simultaneously into both the timer data register and the main counter. If the timer data register is written while the timer is enabled, the value is not loaded into the timer until the timer counts through 01 (hexadecimal). Writing the timer data register while the timer is counting through 01 (hexadecimal) will cause an indeterminate value to be loaded into the timer's main counter. The four data registers are shown in Figure 5-2.

#### 5.2.2 Timer Control Registers

Bits in the timer control registers select the operation mode, select the prescale value, and disable the timers. Timer control registers TACR and TBCR also have bits which allow the programmer to reset output lines TAO and TBO. These control registers are shown in Figure 5-3.



AC3-AC0, BC3-BC0 These bits are decoded to determine the timer operation mode.

Figure 5-3. Timer Control Registers (Sheet 1 of 2)

| AC3<br>BC3 | AC2<br>BC2 | AC1<br>BC1 | AC0<br>BC0 | Operation Mode                    |
|------------|------------|------------|------------|-----------------------------------|
| 0          | 0          | 0          | 0          | Timer Stopped*                    |
| 0          | 0          | 0          | 1          | Delay Mode, ÷ 4 Prescaler         |
| 0          | . 0        | 1          | 0          | Delay Mode, ÷ 10 Prescaler        |
| 0          | 0          | 1          | 1          | Delay Mode, ÷ 16 Prescaler        |
| 0          | 1          | 0          | 0          | Delay Mode, ÷ 50 Prescaler        |
| 0          | 1          | 0          | 1          | Delay Mode, ÷ 64 Prescaler        |
| 0          | 1          | 1          | 0          | Delay Mode, ÷ 100 Prescaler       |
| 0          | 1          | 1          | 1          | Delay Mode, ÷ 200 Prescaler       |
| 1          | 0          | 0          | 0          | Event Count Mode                  |
| 1          | 0          | 0          | 1          | Pulse Width Mode, ÷ 4 Prescaler   |
| 1          | 0          | 1          | 0          | Pulse Width Mode, ÷ 10 Prescaler  |
| 1          | 0          | 1          | 1          | Pulse Width Mode, ÷ 16 Prescaler  |
| 1          | 1          | 0          | 0          | Pulse Width Mode, ÷ 50 Prescaler  |
| 1          | 1          | 0          | 1          | Pulse Width Mode, ÷ 64 Prescaler  |
| 1          | 1          | 1          | 0          | Pulse Width Mode, ÷ 100 Prescaler |
| 1          | 1          | 1          | 1          | Pulse Width Mode, ÷ 200 Prescaler |

\* Regardless of the operation mode, counting is inhibited when the timer is stopped. The contents of the timer's main counter is not affected, although any residual count in the prescaler is lost.

| SET     | <ul> <li>a) MPU writes a one</li> </ul>  |  |
|---------|------------------------------------------|--|
| CLEARED | <ul> <li>a) MPU writes a zero</li> </ul> |  |
|         | b) Reset                                 |  |

#### (c) Timers C and D Control Register (TCDCR)

|                     | 7        | 6           | 5      | 4   | 3 | 2   | 1   | 0   |
|---------------------|----------|-------------|--------|-----|---|-----|-----|-----|
| Address 1D<br>(Hex) | *        | CC2         | CC1    | CC0 | * | DC2 | DC1 | DC0 |
|                     | Unused I | oits read a | s zero |     |   |     |     |     |

CC2-CC0, DC2-DC0 The bits are decoded to determine the timer operation mode.

| CC2<br>DC2 | CC1<br>DC1 | CC0<br>DC0 | Operation Mode                                                                                          |
|------------|------------|------------|---------------------------------------------------------------------------------------------------------|
| 0          | 0          | 0          | Timer Stopped*                                                                                          |
| 0          | 0          | 1          | Delay Mode, ÷ 4 Prescaler                                                                               |
| 0          | 1          | 0          | Delay Mode, ÷ 10 Prescaler                                                                              |
| 0          | 1          | 1          | Delay Mode, ÷ 16 Prescaler                                                                              |
| 1          | 0          | 0          | Delay Mode, ÷ 50 Prescaler                                                                              |
| 1          | 0          | 1          | Delay Mode, ÷ 64 Prescaler                                                                              |
| 1          | 1          | 0          | Delay Mode, ÷ 100 Prescaler                                                                             |
| 1          | 1          | 1          | Delay Mode, ÷ 200 Prescaler                                                                             |
|            |            |            | unting is inhibited. The contents of the timer's main<br>h any residual count in the prescaler is lost. |

| SET     | a) MPU writes a one  |  |
|---------|----------------------|--|
| CLEARED | a) MPU writes a zero |  |
|         | <li>b) Reset</li>    |  |

Figure 5-3. Timer Control Registers (Sheet 2 of 2)

## SECTION 6 UNIVERSAL SYNCHRONOUS/ASYNCHRONOUS RECEIVER-TRANSMITTER

The universal synchronous/asynchronous receiver-transmitter (USART) is a single full-duplex serial channel with a double-buffered receiver and transmitter. There are separate receive and transmit clocks and separate receive and transmit status and data bytes. The receive and transmit sections are also assigned separate interrupt channels. Each section has both a normal condition interrupt channel and an error condition interrupt channel. These channels can be optionally disabled from interrupting the processor and instead, DMA transfers can be performed using the receiver ready and transmitter ready external MFP signals.

#### **6.1 CHARACTER PROTOCOLS**

The MFP USART supports asynchronous and with the aid of a polynomial generator checker (PGC) supports byte synchronous character formats. These formats are selected independently of the divide-by-one and divide-by-16 clock modes.

When the divide-by-one clock mode is selected, synchronization must be accomplished externally. The receiver will sample the serial data on the rising edge of the receiver clock. In the divide-by-16 clock mode, the data is sampled at mid-bit time to increase transient noise rejection.

Also, when the divide-by-16 clock mode is selected, the USART resynchronization logic is enabled. This logic increases the channel's clock skew tolerance. When a valid transition is detected, an internal counter is reset to state zero. Transition checking is then inhibited until state four. Then at state eight, the previous state of the transition checking logic is clocked into the receive shift register.

#### .6.1.1 Asynchronous Format

Variable word length and start/stop bit configurations are available under software control for asynchronous operation. The word length can be five to eight bits and one, one and one-half, or two stop bits can be selected. The user can also select odd, even, or no parity. For character lengths of less than eight bits, the assembled character will consist of the required number of data bits followed by zeros in the unused bit positions and a parity bit, if parity is enabled.

In the asynchronous format, start bit detection is always enabled. New data is not shifted into the receive shift register until a zero bit is received. When the divide-by-16 clock mode is selected, the false start bit logic is also active. Any transition must be stable for three positive receive clock edges to be considered valid. Then a valid zero-to-one transition must not occur for at least eight additional positive clock edges.

#### 6.1.2 Synchronous Format

When the synchronous character format is selected, the 8-bit synchronous character loaded into the synchronous character register is compared to received serial data until a match is found. Once synchronization is established, incoming data is clocked into the receiver. The synchronous word will be continuously transmitted during an underrun condition. All synchronous characters can be optionally stripped from the receive buffer. Figure 6-1 shows the synchronous character register.



Figure 6-1. Synchronous Character Register (SCR)

The synchronous character is typically written after the data word length is selected, since unused bits in the synchronous character register are zeroed out. When parity is enabled, synchronous word length is the data word length plus one. The MFP will compute and append the parity bit for the synchronous word when a word length of eight is selected. However, if the word length is less than eight, the user must determine the synchronous word parity and write it into the synchronous character register along with the synchronous character. The MFP will then transmit the extra bit in the synchronous word as a parity bit.

#### 6.1.3 USART Control Register

The USART control register (UCR) selects the clock mode and the character format for the receive and transmit sections. This register is shown in Figure 6-2.

#### 6.2 RECEIVER

As data is received on the serial input line (SI), it is clocked into an internal 8-bit shift register until the specified number of data bits have been assembled. This character will then be transferred to the receive buffer, assuming that the last word in the receiver buffer has been read. This transfer produces a buffer full interrupt to the processor.

Reading the receive buffer satisfies the buffer full condition and allows a new data word to be transferred to the receive buffer when it is assembled. The receive buffer is accessed by reading the USART data register (UDR). The UDR is simply an 8-bit data register used when transferring data from the MFP and the CPU.

Each time a word is transferred to the receive buffer, its status information is latched into the receiver status register (RSR). The RSR is not updated again until the data word in the receive buffer has been read. When a buffer full condition exists, the RSR should always be read before the receive buffer (UDR) to maintain the correct correspondance between data and flags. Otherwise, it is possible that after reading the UDR and prior to reading the RSR, a new word could be received and transferred to the receive buffer. Its associated flags would be latched into the RSR, overwriting the flags for the previous data word. Then when the RSR were read to access the status information for the first data word, the flags for the new word would be retrieved.



CLK Clock Mode. When this bit is zero, data will be clocked into and out of the receiver and transmitter at the frequency of their respective clocks. When this bit is a one, data will be clocked into and out of the receiver and transmitter at one sixteenth the frequency of their respective clocks. Also, the receiver data transition resynchronization logic will be enabled.

| SET     | <ul> <li>a) MPU writes a one</li> </ul> |  |
|---------|-----------------------------------------|--|
| CLEARED | a) MPU writes a zero                    |  |
|         | b) Reset                                |  |

WL0, WL1 Word Length. These two bits specify the length of the data word exclusive of start bits, stop bits, and parity.

| WL1              | WLO                                      | Word Length                          |
|------------------|------------------------------------------|--------------------------------------|
| 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1                         | 8 Bits<br>7 Bits<br>6 Bits<br>5 Bits |
| SET<br>CLEARED   | a) MPU write<br>a) MPU write<br>b) Reset |                                      |

ST0, ST1 Start/Stop Bit and Format Control. These two bits select the number of start and stop bits and also specify the character format.

| ST1 | ST0 | Start Bits | Stop Bits | Format        |
|-----|-----|------------|-----------|---------------|
| 0   | 0   | 0          | 0         | Synchronous   |
| 0   | 1   | 1          | 1         | Asynchronous  |
| 1   | 0   | 1          | 1 1⁄2     | Asynchronous* |
| 1   | 1   | 1          | 2         | Asynchronous  |

\*Only used with divide-by-16 clock mode

| SET     | a) | MPU writes a one  |
|---------|----|-------------------|
| CLEARED | a) | MPU writes a zero |
|         | b) | Reset             |

ΡE

Parity Enable. When this bit is zero, no parity check will be made and no parity bit will be computed for transmission. When this bit is a one, parity will be checked by the receiver and parity will be calculated and inserted during data transmission. Note that parity is not automatically appended to the synchronous character for word lengths of less than eight bits. In this case, the parity should be written into the synchronous character register along with the synchronous word.

SET a) MPU writes a one CLEARED a) MPU writes a zero b) Reset

E/O Even/Odd Parity. When this bit is zero, odd parity is selected. When this bit is a one, even parity is selected. SET a) MPU writes a one CLEARED a) MPU writes a zero b) Reset

#### Figure 6-2. USART Control Register (UCR)

#### 6.2.1 Receiver Interrupt Channels

The USART receive section is assigned two interrupt channels. One indicates the buffer full condition, while the other channel indicates an error condition. Error conditions include overrun, parity error, synchronous found, and break. These interrupting conditions correspond to the BF, OE, PE, and F/S or B bits of the receiver status register. These flags will function as described in **6.2.2 Receiver Status Register** whether the receiver interrupt channels are enabled or disabled.

While only one interrupt is generated per character received, two dedicated interrupt channels allow separate vector numbers to be assigned for normal and abnormal receiver conditions. When a received word has an error associated with it and the error interrupt channel is enabled, an interrupt will be generated on the error channel only. However, if the error channel is disabled, an interrupt for an error condition will be generated on the buffer full interrupt channel along with interrupts produced by the buffer full condition. The receiver status register must always be read to determine which error condition produced the interrupt.

#### 6.2.2 Receiver Status Register

The receiver status register contains the receive buffer full flag, the synchronous strip enable, the receiver enable, and various status information associated with the data word in the receive buffer. The RSR is latched each time a data word is transferred to the receive buffer. RSR flags cannot change again until the data word has been read. The exception is the character in progress flag which monitors when a new word is being assembled in the asynchronous character format. The receiver status register is shown in Figure 6-3.

|    | Address 2B                                                                      | BF                                         | OE                                                   | PE                                                | FE                                       | F/S<br>or B                             | M/CIP                      | SS                         | RE                          |                                                                 |
|----|---------------------------------------------------------------------------------|--------------------------------------------|------------------------------------------------------|---------------------------------------------------|------------------------------------------|-----------------------------------------|----------------------------|----------------------------|-----------------------------|-----------------------------------------------------------------|
| BF | receive buffer<br>SET a<br>CLEARED a                                            |                                            | accessing<br>d word tra                              | the USAR<br>nsferred to                           | T data reg                               |                                         |                            |                            |                             | eared when the                                                  |
| OE | receive buffer i<br>full condition is<br>OE bit is cleare<br>SET a<br>CLEARED a | s full. Neit<br>s satisfied<br>ed by readi | her the rec<br>by reading<br>ng the RS<br>g word rec | eive buffer<br>the UDR.<br>R. New da<br>eived and | nor the R<br>This error                  | SR is overv<br>condition<br>will not be | written. Th<br>will genera | e OE bit is<br>te an inter | set after th<br>rupt to the | e buffer, but the<br>le receive buffer<br>processor. The<br>ld. |
| PE | the word trans<br>SET a<br>CLEARED a                                            | ferred to t<br>) Word in                   | he receive<br>receive bu                             | buffer doe<br>uffer has a                         | es not have<br>parity erro               | e a parity e                            | error.                     | a parity err               | or. This bit                | is cleared when                                                 |
| FE | character form<br>cleared when t<br>SET a<br>CLEARED a                          | at. The FE<br>he word to<br>Word in        | bit is set v<br>ansferred<br>receive bu              | when the w<br>to the rece<br>uffer has a          | vord transf<br>eive buffer<br>frame erro | erred to th<br>does not                 | e receive b<br>have a frar | ouffer has a               |                             | e asynchronous<br>or. The FE bit is                             |
|    |                                                                                 |                                            | <b>.</b>                                             | 04-1                                              | р ·                                      |                                         |                            |                            |                             |                                                                 |

#### Figure 6-3. Receiver Status Register (RSR) (Sheet 1 of 2)

| F/S or B | Found/Search or Break Detect. In the synchronous character format this bit can be set or cleared in software.<br>When the bit is a zero, the USART receiver is placed in the search mode. The incoming data is compared to the synchronous character register (SCR) and the word length counter is disabled. The F/S bit will automatically be set when a match is found and the word length counter will be enabled. An interrupt will also be produced on the receive error channel.<br>SET a) Incoming word matches synchronous character<br>CLEARED a) MPU writes a zero<br>b) Incoming word does not match synchronous character<br>c) Reset                                                                                                     |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | In the asynchronous character format, this flag indicates a break condition. A break is detected when an all zero data word with no stop bit is received. The break condition continues until a non-zero data bit is received. The B bit is set when the word transferred to the receive buffer is a break indication. A break condition generates an interrupt to the processor. This bit is cleared when a non-zero data bit is received and the break condition has been acknowledged by reading the RSR at least once. An end of break interrupt will be generated when the bit is cleared. SET a) Word in receive buffer is a break<br>CLEARED a) Break terminates and receiver status register read since beginning of break condition b) Reset |
| M or CIP | Match/Character in Progress. In the synchronous character format, this flag indicates that a synchronous character has been received. The M bit is set when the word transferred to the receive buffer matches the synchronous character register. The M bit is cleared when the word transferred to the receive buffer does not match the synchronous character register.         SET       a) Word transferred to receive buffer matches the synchronous character         CLEARED       a) Word transferred to receive buffer does not match synchronous character         b) Reset       Best                                                                                                                                                     |
|          | In the asynchronous character format, this flag indicates that a word is being assembled. The CIP bit is set when a start bit is detected. The CIP bit is cleared when the final stop bit has been received.<br>SET a) Start bit is detected<br>CLEARED a) End of word detected<br>b) Reset                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| SS       | Synchronous Strip Enable. When this bit is a zero, data words that match the synchronous character register will not be loaded into the receive buffer and no buffer full condition will be produced. When this bit is a one, data words that match the synchronous character register will be transferred to the receive buffer and a buffer full condition will be produced.         SET       a) MPU writes a one         CLEARED       a) MPU writes a zero         b) Reset                                                                                                                                                                                                                                                                      |
| RE       | Receiver Enable. When this bit is a zero, the receiver will be immediately disabled. All flags will be cleared. When this bit is a one, normal receiver operation is enabled. This bit should not be set to a one until the receiver clock is active.         SET       a) MPU writes a one         b) Transmitter is disabled in auto-turnaround mode         CLEARED       a) MPU writes a zero         b) Reset                                                                                                                                                                                                                                                                                                                                    |

#### Figure 6-3. Receiver Status Register (RSR) (Sheet 2 of 2)

#### 6.2.3 Special Receive Considerations

Certain receive conditions relating to the overrun error flag and the break detect flag require further explanation. Consider the following examples:

- A break is received while the receive buffer is full. This does not produce an overrun condition. Only the B flag will be set after the receiver buffer is read.
- 2) A new word is received and the receive buffer is full. A break is received before the receive buffer is read.

Both the B and OE flags will be set when the buffer full condition is satisfied.

#### 6.3 TRANSMITTER

The transmit buffer is loaded by writing to the USART data register (UDR). The data word will be transferred to an internal 8-bit shift register when the last word in the shift register has been transmitted. This will produce a buffer empty condition. If the transmitter completes the transmission of the word in the shift register before a new word is written to the transmit buffer, an underrun error will occur. In the asynchronous character format, the transmitter will send a mark until the transmit buffer is written. In the synchronous character format, the transmitter will continuously send the synchronous character.

The transmit buffer can be loaded prior to enabling the transmitter. After the transmitter is enabled, there is a delay before the first bit is output. The serial output line (SO) should be programmed to be high, low, or high impedance when the transmitter is enabled to force the output line to the desired state until the first bit is shifted out. Note that a one bit will always be transmitted prior to the word in the transmit shift register when the transmitter is first enabled.

When the transmitter is disabled, any word currently being transmitted will continue to completion. However, any word in the transmit buffer will not be transmitted and will remain in the buffer. So, no buffer empty condition will occur. If the buffer is empty when the transmitter is disabled, the buffer empty condition will remain, but no underrun condition will be generated when the word in transmission is completed. If no word is being transmitted when the transmitter is disabled, the transmitter will stop at the next rising edge of the internal shift clock.

In the asynchronous character format, the transmitter can be programmed to send a break. The break will be transmitted once the word currently in the shift register has been sent. If the shift register is empty, the break command will be effective immediately. An END interrupt will be generated at every normal character boundary to aid in timing the break transmission. The break will continue until the break command is cleared.

Any character in the transmit buffer at the start of a break will be transmitted when the break is terminated. If the transmit buffer is empty at the start of a break, it may be written at any time during the break. If the buffer is still empty at the end of the break, an underrun condition will exist.

Disabling the transmitter during a break condition causes the transmitter to cease transmission of the break character at the end of the current character. No end of break stop bit will be transmitted. Even if the transmit buffer is empty, no buffer empty condition will occur nor will an underrun condition occur. Also, any word in the transmit buffer will remain.

#### 6.3.1 Transmitter Interrupt Channels

The USART transmit section is assigned two interrupt channels. One channel indicates a buffer empty condition and the other channel indicates an underrun or end condition. These interrupting conditions correspond to the BE, UE, and END flag bits of the transmitter status register (TSR). The flag bits will function as described in **6.3.2 Transmitter Status Register** whether their associated interrupt channel is enabled or disabled.

#### 6.3.2 Transmitter Status Register

The transmitter status register contains various transmitter error flags and transmitter control bits for selecting auto-turnaround and loopback mode. The TSR is shown in Figure 6-4.

|      |                                                                   | 7                                 | 6                                                        | 5                                                        | 4                                  | 3                    | 2                        | 1                       | 0                                                                                    |
|------|-------------------------------------------------------------------|-----------------------------------|----------------------------------------------------------|----------------------------------------------------------|------------------------------------|----------------------|--------------------------|-------------------------|--------------------------------------------------------------------------------------|
|      | Address 2[<br>(Hex)                                               | BE                                | UE                                                       | AT                                                       | END                                | В                    | Н                        | L                       | TE                                                                                   |
| BE   | Buffer Empty<br>is cleared wh<br>SET<br>CLEARED                   |                                   | mit buffer<br>buffer co                                  | is reloade<br>ntents trai                                | d by writin                        | g to the U           | SART dat                 | ta register (           | nsmit shift register<br>UDR).                                                        |
| UE   |                                                                   | ne transmit b                     | uffer. This<br>efore writin<br>shift regis<br>ter status | bit is clea<br>ig to the l<br>iter contei<br>register re | red by read<br>JDR.<br>hts transmi | ling the TS          | SR or by di              | isabling the            | hitted before a nev<br>e transmitter. This<br>ten                                    |
| AT   | disabled and<br>SET                                               |                                   | racter bein<br>ites a one                                | g transmit                                               |                                    |                      |                          |                         | the transmitter l<br>e end of the trans                                              |
| END  | after the char<br>END bit will I<br>SET                           | racter transm                     | hission is c<br>diately. The<br>ter disable              | omplete. I<br>e END bit<br>d                             | f no word                          | s being tra          | ansmitted                | when the t              | hitted, the END w<br>ransmitter is disa                                              |
| В    | this bit is set<br>transmit shift<br>ware, the bre<br>set.<br>SET | to a one, a<br>register. A l      | break will<br>preak cons<br>will cease<br>ites a one     | be transr<br>ists of an                                  | nitted upor<br>all zero dat        | the com<br>a word wi | pletion of<br>th no stop | the transm<br>bit. When | us character form.<br>iission of any wo<br>this bit is cleared<br>een B is set, BE c |
| H, L | High and Low<br>also force the                                    |                                   |                                                          |                                                          |                                    |                      |                          |                         | itter is disabled. T                                                                 |
|      | <u>H</u>                                                          | L                                 | Ou                                                       | tput State                                               | -                                  |                      |                          |                         |                                                                                      |
|      | 0<br>0<br>1<br>1                                                  | 0<br>1<br>0<br>1                  |                                                          | Impedano<br>Low<br>High<br>back Moo                      |                                    |                      |                          |                         |                                                                                      |
|      | receiver clock<br>disabled, SO<br>SET                             | internally.                       | The receive<br>ph.<br>tes a one                          |                                                          |                                    |                      |                          |                         | e transmitter cloo<br>. When the trans                                               |
| TE   | will be set. W<br>and L bits unt<br>shift register                | 'hen this bit i<br>il transmissio | s set, the t                                             | ransmitter                                               | is enabled                         | . The trans          | smitter out              | tput will be            | e cleared and the<br>driven according<br>of the word in the                          |

## Figure 6-4. Transmitter Status Register (TSR)

#### 6.4 DMA OPERATION

USART error conditions are only valid for each character boundary. When the USART performs block data transfers by using the DMA handshake lines  $\overline{RR}$  (receiver ready) and  $\overline{TR}$  (transmitter ready), errors must be saved and checked at the end of a block. This is accomplished by enabling the error channel for the receiver or transmitter and by masking interrupts for this channel. Once the transfer is complete, interrupt pending register A is read. Any pending receiver or transmitter error indicates an error in the data transfer.

## SECTION 7 ELECTRICAL CHARACTERISTICS

This section contains the electrical specifications and associated timing information for the MC68901 multi-function peripheral.

#### 7.1 MAXIMUM RATINGS

| Rating                      | Symbol           | Value       | Unit |
|-----------------------------|------------------|-------------|------|
| Supply Voltage              | Vcc              | -0.3 to 7.0 | V    |
| Input Voltage               | Vin              | -0.3 to 7.0 | V    |
| Operating Temperature Range | TA               | 0 to 70     | °C   |
| Storage Temperature         | T <sub>stg</sub> | - 65 to 150 | °C   |
| Power Dissipation           | PD               | 1.5         | W    |

#### 7.2 THERMAL CHARACTERISTICS

| Characteristic     | Symbol | Value | Rating |
|--------------------|--------|-------|--------|
| Thermal Resistance |        |       |        |
| Ceramic            | θյд    | 40    | °C/W   |
| Plastic            |        | TBD   |        |

7.3 POWER CONSIDERATIONS

The average chip-junction temperature, TJ, in °C can be obtained from:

 $T_J = T_A + (P_D \bullet \theta_{JA})$ 

Where:

 $T_A = Ambient Temperature, °C$ 

 $\theta_{JA}$  = Package Thermal Resistance, Junction-to-Ambient, °C/W

 $P_D = P_{INT} + P_{I/O}$ 

 $PINT = ICC \times VCC$ , Watts – Chip Internal Power

 $P_{I/O}$  = Power Dissipation on Input and Output Pins – User Determined For most applications  $P_{I/O}$  <  $P_{INT}$  and can be neglected.

An approximate relationship between P<sub>D</sub> and T<sub>J</sub> (if P<sub>I/O</sub> is neglected) is:  $P_D = K + (T_J + 273^{\circ}C)$ 

Solving equations 1 and 2 for K gives:

 $K = P_{D} \bullet (T_{A} + 273^{\circ}C) + \theta_{JA} P_{D}^{2}$ 

Where:

K is a constant pertaining to the particular part. K can be determined from equation (3) by measuring P<sub>D</sub> (at equilibrium) for a known T<sub>A</sub>. Using this value of K the values of P<sub>D</sub> and T<sub>J</sub> can be obtained by solving equations (1) and (2) iteratively for any value of T<sub>A</sub>.

This device contains circuitry to protect the inputs against damage due to high static voltages or electric fields; however, it is advised that normal precautions be taken to avoid application of any voltage higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (e.g., either V<sub>CC</sub> or GND).

(2)

(1)

(3)

# 7.4 DC ELECTRICAL CHARACTERISTICS (TA = 0°C to 70°C, VCC = -5 V $\pm 5\%$ , unless otherwise noted)

| Characteristic                                         | Symbol | Min  | Max                  | Unit |
|--------------------------------------------------------|--------|------|----------------------|------|
| Input High Voltage                                     | ViH    | 2.0  | V <sub>CC</sub> +0.3 | ٧    |
| Input Low Voltage                                      | VIL    | -0.3 | 0.8                  | V    |
| Output High Voltage, Except DTACK (IOH = - 120 µA)     | VOH    | 2.4  | -                    | V    |
| Output Low Voltage, Except DTACK (IOL=2.0 mA)          | VOL    |      | 0.5                  | V    |
| Power Supply Current (Outputs Open)                    | ILL.   | -    | 180                  | mΑ   |
| Input Leakage Current (Vin=0 to VCC)                   | ILI    | -    | 10                   | μA   |
| Hi-Z Output Leakage Current in Float (Vout=2.4 to VCC) | LOH    |      | 10                   | μA   |
| Hi-Z Output Leakage Current in Float (Vout=0.5 V)      | LOL    | -    | - 10                 | μA   |
| DTACK Output Source Current (Vout=2.4 V)               | ЮН     | -    | - 400                | μA   |
| DTACK Output Sink Current (Vout=0.5 V)                 | IOL    |      | 5.3                  | mA   |

### 7.5 CAPACITANCE (T<sub>A</sub> = 25 °C, f = 1 MHz, unmeasured pins returned to ground)

| Characteristic          | Symbol          | Min | Max | Unit |
|-------------------------|-----------------|-----|-----|------|
| Input Capacitance       | C <sub>in</sub> | -   | 10  | pF   |
| Hi-Z Output Capacitance | Cout            | -   | 10  | рF   |







Figure 7-2. Typical Test Load

#### 7.6 CLOCK TIMING

| Characteristic         | Symbol                            | Min | Max  | Unit |
|------------------------|-----------------------------------|-----|------|------|
| Frequency of Operation | f                                 | 1.0 | 4.0  | MHz  |
| Cycle Time             | t <sub>cyc</sub>                  | 250 | 1000 | ns   |
| Clock Pulse Width      | tCL, tCH                          | 110 | 250  | ns   |
| Rise and Fall Times    | t <sub>Cr</sub> , t <sub>Cf</sub> | -   | 15   | ns   |



Crystal Parameters Parallel resonance fundamental mode AT cut Rs ≤ 150  $\Omega$  (f = 2.8 – 4.0 MHz) Rs ≤ 300  $\Omega$  (f = 2.0 – 2.7 MHz) CL = 18 pF, CM=0.02 pF, CR=5 pF, LM=96 MHz f (typical) = 2.4576 MHz



| Num   | Characteristic                                                              | Min | Max                         | Unit |
|-------|-----------------------------------------------------------------------------|-----|-----------------------------|------|
| 1     | CS, IACK, DS Width High                                                     | 50  | -                           | ns   |
| 2     | Address Valid to Falling CS Setup Time                                      | 30  | -                           | ns   |
| 3     | Data Valid Prior to Rising DS Setup Time                                    | 280 | - 1                         | ns   |
| 4(1)  | CS, IACK Valid to Falling Clock Setup Time                                  | 50  | -                           | ns   |
| 5     | Clock Low to DTACK Low                                                      |     | 220                         | ns   |
| 6     | CS or DS High to DTACK High                                                 | -   | 60                          | ns   |
| 7     | CS or DS High to DTACK High Impedance                                       |     | 100                         | ns   |
| 8     | CS or DS High to Data Invalid Hold Time                                     | 0   | · _                         | ns   |
| 9     | CS or DS High to Data High Impedance                                        |     | 50                          | ns   |
| 10    | CS or DS High to Address Invalid Hold Time                                  | 0   | - 1                         | ns   |
| 11    | Data Valid from CS Low                                                      | -   | 250                         | ns   |
| 12    | Read Data Valid to DTACK Low Setup Time                                     | 50  | -                           | ns   |
| 13    | DTACK Low to DS or CS High Hold Time                                        | 0   | -                           | ns   |
| 14    | IEI Low to Clock Falling Setup Time                                         | 50  |                             | ns   |
| 15    | IEO Valid from Clock Low Delay Time                                         | -   | 220                         | ns   |
| 16    | Data Valid from Clock Low Delay Time                                        | -   | 300                         | ns   |
| 17    | IEO Invalid from IACK High Delay Time                                       | _   | 100                         | ns   |
| 18    | DTACK Low from Clock High Delay Time                                        | -   | 220                         | ns   |
| 19    | IEO Valid from IEI Low Delay Time                                           | -   | 140                         | ns   |
| 20    | Data Valid from IEI Low Delay Time                                          | _   | 200                         | ns   |
| 21    | Clock Cycle Time                                                            | 250 | 1000                        | ns   |
| 22    | Clock Width Low                                                             | 110 |                             | ns   |
| 23    | Clock Width High                                                            | 110 | _                           | ns   |
| 24(2) | CS, IACK Inactive to Rising Clock Setup Time                                | 100 | -                           | ns   |
| 25    | I/O Minimum Active Pulse Width                                              | 100 | -                           | ns   |
| 26    | I/O Minimum Time Between Active Edges                                       | 100 |                             | ns   |
| 27    | I/O Data Valid from Rising CS or DS                                         |     | 500                         | ns   |
| 28    | Receiver Ready Delay from Rising RC                                         |     | 240                         | ns   |
| 29    | Transmitter Ready Delay from Rising TC                                      | - 1 | 295                         | ns   |
| 30    | Timer Output Low from Rising Edge of CS or DS (A and B) (Reset Output Time) | -   | 500                         | ns   |
| 31    | Output Time Valid from Internal Timeout                                     | -   | 2 t <sub>CLK</sub><br>+ 300 | ns   |
| 32    | Timer Clock Low Time                                                        | 110 |                             | ns   |
| 33    | Timer Clock High Time                                                       | 110 | -                           | ns   |
| 34    | Timer Clock Cycle Time                                                      | 250 | 1000                        | ns   |
| 35    | RESET Low Time                                                              | 2   | _                           | μs   |
| 36    | Delay to Falling INTR from External Interrupt Active Transition             | -   | 380                         | ns   |
| 37    | Transmitter Internal Delay from Rising or Falling Edge of TC                | 550 |                             | ns   |
| 38    | Receiver Buffer Full Interrupt Transition Delay Time from Rising Edge of RC | 750 | - 1                         | ns   |
| 39    | Receiver Error Interrupt Transition Delay Time from Falling Edge of RC      | 750 |                             | ns   |
| 40    | Serial Input Setup Time from Rising Edge of RC (Divide-by-One Only)         | 80  | _                           | ns   |
| 41    | Data Hold Time from Rising Edge of RC (Divide-by-One Only)                  | 350 | _                           | ns   |
| 42    | Serial Output Data Valid from Falling Edge of TC                            |     | 390                         | ns   |
|       |                                                                             |     |                             |      |

7.7 AC ELECTRICAL CHARACTERISTICS (V<sub>CC</sub>=5.0 Vdc  $\pm 5\%$ , V<sub>SS</sub>=0 Vdc, T<sub>A</sub>= $0^{\circ}$ C to 70°C unless otherwise noted; See Figures 7-4 through 7-7)

NOTES:

1. If the setup time is not met,  $\overline{\text{CS}}$  will not be recognized until the next falling clock.

2. If this setup time is met (for consecutive cycles), the minimum hold-off time of one clock cycle will be obtained. If not met, the hold-off time will be two clock cycles.

#### 7.7 AC ELECTRICAL CHARACTERISTICS (Continued)

(V<sub>CC</sub>=5.0 Vdc  $\pm$ 5%, V<sub>SS</sub>=0 Vdc, T<sub>A</sub>=0°C to 70°C, unless otherwise noted; See Figures 7-4 through 7-7)

| Num | Characteristic                                                   | N  | lin | Max | Unit             |
|-----|------------------------------------------------------------------|----|-----|-----|------------------|
| 44  | Transmitter Clock High Time                                      | 5  | 00  | _   | ns               |
| 45  | Transmitter Clock Cycle Time                                     | 1. | 05  | -   | ns               |
| 46  | Receiver Clock Low Time                                          | 5  | 00  | -   | ns               |
| 47  | Receiver Clock High Time                                         | 5  | 00  | -   | ns               |
| 48  | Receiver Clock Cycle Time                                        | 1. | 05  | -   | ns               |
| 49  | CS, TACK, DS Width Low                                           | -  | -   | 80  | <sup>t</sup> CLK |
| 50  | Serial Output Data Valid from Falling Edge of TC (Divided-by 16) | -  |     | 490 | ns               |

Timing diagrams (Figures 7-4, 7-5, 7-6, and 7-7) are located on foldout pages 1 through 4 at the end of this document.

#### 7.8 TIMER AC CHARACTERISTICS

Definitions:

 $\begin{array}{l} \mbox{Error} = \mbox{Indicated time value} & - \mbox{ actual time value} \\ \mbox{t}_{\mbox{psc}} = \mbox{t}_{\mbox{CLK}} \times \mbox{Prescale Value} \end{array}$ 

| Internal Timer Mode:                                                  |                      |
|-----------------------------------------------------------------------|----------------------|
| Single Interval Error (Free Running) (See Note 2)                     | ± 100 ns             |
| Cumulative Internal Error                                             | 0                    |
| Error Between Two Timer Reads ± (tp                                   | $p_{sc} - 4 t_{CLK}$ |
| Start Timer to Stop Timer Error                                       | CLK + 100 ns)        |
| Start Timer to Read Timer Error                                       |                      |
| Start Timer to Interrupt Request Error (See Note 3) 2 tCLK to - (4 to | CLK + 800 ns)        |
| Pulse Width Measurement Mode:                                         |                      |
| Measurement Accuracy (See Note 1)                                     | psc+4 tCLK)          |
| Minimum Pulse Width                                                   | 4 tCLK               |
| Event Counter Mode:                                                   |                      |
| Minimum Active Time of TAI and TBI                                    | 4 tCLK               |
| Minimum Inactive Time of TAI and TBI                                  | 4 tCLK               |
| NOTES:                                                                |                      |
| 1 Error may be sumulative if repetitively performed                   |                      |

- 1. Error may be cumulative if repetitively performed.
- 2. Error with respect to  $t_{OUt} \text{ or } \overline{IRQ}$  if note 3 is true.
- 3. Assuming it is possible for the timer to make an interrupt request immediately.

## SECTION 8 MECHANICAL DATA AND ORDERING INFORMATION

This section contains the pin assignments, package dimensions, and ordering information for the MC68901.

#### 8.1 PIN ASSIGNMENTS

| R/₩ <b>[</b>             | 1 🜒 | $\bigcirc$ | 48 | <b>ा</b> टड  |
|--------------------------|-----|------------|----|--------------|
| RS1 <b>[</b>             | 2   |            | 47 | DS           |
| RS2 🕻                    | 3   |            | 46 | DTACK        |
| RS3 <b>C</b>             | 4   |            | 45 | TACK         |
| RS4 🕻                    | 5   |            | 44 | <b>1</b> D7  |
| RS5 🕻                    | 6   |            | 43 | <b>D</b> 6   |
| тс [                     | 7   |            | 42 | <b>D</b> 5   |
| so <b>c</b>              | 8   |            | 41 | <b>D</b> D4  |
| si 🕻                     | 9   |            | 40 | <b>D</b> 3   |
| RC 🕻                     | 10  |            | 39 | <b>D</b> D2  |
| v <sub>cc</sub> <b>[</b> | 11  |            | 38 | <b>1</b> D1  |
| NC 🕻                     | .12 |            | 37 | <b>I</b> D0  |
| ταο 🕻                    | 13  |            | 36 | GND          |
| тво 🕻                    | 14  |            | 35 | а сік        |
| тсо 🕻                    | 15  |            | 34 | <b>I</b> TEI |
| tdo <b>e</b>             | 16  |            | 33 | <b>I</b> TEO |
| XTAL1                    | 17  |            | 32 |              |
| XTAL2                    | 18  |            | 31 | <b>I</b> RR  |
| TAI J                    | 19  |            |    | <b>D</b> TR  |
| тві 🕻                    | 20  |            | 29 | <b>1</b> 17  |
| RESET C                  | 21  |            |    | <b>1</b> 16  |
| ю <b>с</b>               | 22  |            |    | <b>1</b> 15  |
| I1 <b>E</b>              | 23  |            | 26 | <b>1</b> 14  |
| 12 🕻                     | 24  |            | 25 | <b>1</b> 13  |

#### **8.2 PACKAGE DIMENSIONS**



- 0.25 (0.010) T B M 3. DIM B DOES NOT INCLUDE
- MOLD FLASH. 4. DIM L IS TO CENTER OF
- LEADS WHEN FORMED PARALLEL.
- 5. DIMENSIONING AND TOLERANCING PER ANSI Y14.5, 1973.

U

#### 8.3. ORDERING INFORMATION

| Package Type        | Maximum Clock<br>Frequency | Temperature<br>Range | Order Number |
|---------------------|----------------------------|----------------------|--------------|
| Ceramic<br>L Suffix | 4.0 MHz                    | 0°C to 70°C          | MC68901L     |
| Plastic<br>P Suffix | 4.0 MHz                    | 0°C to 70°C          | MC68901P     |



Figure 7-4. Read Cycle Timing



Figure 7-5. Write Cycle Timing



1. IEO only goes low if no acknowledgeable interrupt is pending. If IEO goes low, DTACK and the data bus remain in the high-impedance state.

## Figure 7-6. Interrupt Acknowledge Cycle (IEI Low)





Figure 7-7. Interrupt Acknowledge Cycle (IEI High)



## **MOTOROLA** Semiconductor Products Inc.

3501 ED BLUESTEIN BLVD., AUSTIN, TEXAS 78721 • A SUBSIDIARY OF MOTOROLA INC.