

# MITSUBISHI SEMICONDUCTORS 1991

# SINGLE-CHIP 16-BIT MICROCOMPUTERS





Enlarged edition



SINGLE-CHIP 16-BIT MICROCOMPUTERS





0

edition

All values shown in this catalogue are subject to change for product improvement.

The information, diagrams and all other data included herein are believed to be correct and reliable. However, no responsibility is assumed by Mitsubishi Electric Corporation for their use, nor for any infringements of patents or other rights belonging to third parties which may result from their use.

# GUIDANCE

1

2

3

Δ

# MELPS 7700 16-BIT MICROCOMPUTERS

# PROGRAMMABLE ROM MICROCOMPUTERS

# APPENDICES



# INDEX

# 

#### PAGE

| Index by Function                         |  |
|-------------------------------------------|--|
| Development Support Systems ······        |  |
| Ordering Information                      |  |
| Package Outlines                          |  |
| Letter Symbols for The Dynamic Parameters |  |
| Symbology                                 |  |
| Quality Assurance and Reliability Testing |  |
| Precaution in Handing MOS IC/LSIs         |  |
|                                           |  |

# 2 MELPS 7700 16-BIT MICROCOMPUTERS

| M37702M2-XXXFP, M37702M2AXXXFP,         | M37702M2BXXXFP, M37702S1FP, M37702S1AFP, M37702S1BFP |
|-----------------------------------------|------------------------------------------------------|
|                                         | Single-Chip 16-Bit CMOS Microcomputer ······2-3      |
| M37702M4-XXXFP, M37702M4AXXXFP,         | M37702M4BXXXFP, M37702S4FP, M37702S4AFP, M37702S4BFP |
|                                         | Single-Chip 16-Bit CMOS Microcomputer ·····2-62      |
| M37703M2-XXXSP, M37703M2AXXXSP,         | M37703M2BXXXSP, M37703S1SP, M37703S1ASP, M37703S1BSP |
|                                         | Single-Chip 16-Bit CMOS Microcomputer ·····2-65      |
| M37703M4-XXXSP, M37703M4AXXXSP,         | M37703M4BXXXSP, M37703S4SP, M37703S4ASP, M37703S4BSP |
|                                         | Single-Chip 16-Bit CMOS Microcomputer ·····2-84      |
| M37720S1FP, M37720S1AFP                 | 16-Bit CMOS Microcomputer 2-86                       |
| M37730S2FP, M37730S2AFP, M37730S2       | BFP, M37730S2SP, M37730S2ASP, M37730S2BSP            |
|                                         | 16-Bit CMOS Microcomputer 2-179                      |
| M37732S4FP, M37732S4AFP, M37732S4       | BFP                                                  |
| •                                       | 16-Bit CMOS Microcomputer 2-237                      |
| MELPS 7700 Addressing Modes             | 2-298                                                |
| MELPS 7700 Instruction Code Table ····· | 2341                                                 |
| MELPS 7700 Machine Instructions         |                                                      |
|                                         |                                                      |

# 3 PROGRAMMABLE ROM MICROCOMPUTERS

| M37702E2-XXXFP, M37702E2AXXXFP, M37702E2BXXXFP, M37702E2FS, M37702E2AFS, M37702E2BFS |
|--------------------------------------------------------------------------------------|
| PROM Version of M37702M2-XXXFP, M37702M2AXXXFP, M37702M2BXXXFP ·····3—3              |
| M37702E4-XXXFP, M37702E4AXXXFP, M37702E4BXXXFP, M37702E4FS, M37702E4AFS, M37702E4BFS |
| PROM Version of M37702M4-XXXFP, M37702M4AXXXFP, M37702M4BXXXFP ·····3—26             |
| M37703E2-XXXSP, M37703E2AXXXSP, M37703E2BXXXSP                                       |
| PROM Version of M37703M2-XXXSP, M37703M2AXXXSP, M37703M2BXXXSP·····3—28              |
| M37703E4-XXXSP, M37703E4AXXXSP, M37703E4BXXXSP                                       |
| PROM Version of M37703M4-XXXSP, M37703M4AXXXSP, M37703M4BXXXSP······3—51             |

# 4 APPENDICES

| NELDS 7700 Mask DOM Ordering Method |      |
|-------------------------------------|------|
| MELPS 7700 Mask ROM Ordering Method |      |
| MELPS 7700 PROM Ordering Method     | 4—16 |
| Mark Specification Form             |      |

**Contact Addresses for Further Information** 

# GUIDANCE

# 

# **INDEX BY FUNCTION**

#### **MELPS 7700 16-BIT MICROCOMPUTERS**

|                |                                                                                               |           |                          |                                      |     | teristics |         |        |
|----------------|-----------------------------------------------------------------------------------------------|-----------|--------------------------|--------------------------------------|-----|-----------|---------|--------|
| Туре           | Circuit function and organization                                                             | Structure | Supply<br>voltage<br>(V) | Typ.<br>power<br>dissipation<br>(mW) |     | fre-      | Package | Page   |
| M37702M2-XXXFP | 16K-Byte Mask-Prog. ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O  | C, Si     | 5±10%                    | 30                                   | 500 | 8         | 80P6N   |        |
| M37702M2AXXXFP | 16K-Byte Mask-Prog. ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O  | C, Si     | 5±10%                    | 60                                   | 250 | 16        | 80P6N   |        |
| M37702M2BXXXFP | 16K-Byte Mask-Prog. ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O  | C, Si     | 5±10%                    | 95                                   | 160 | 25        | 80P6N   | 2-3    |
| M37702S1FP     | External ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O             | C, Si     | 5±10%                    | 30                                   | 500 | 8         | 80P6N   |        |
| M37702S1AFP    | External ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O             | C, Si     | 5±10%                    | 60                                   | 250 | 16        | 80P6N   |        |
| M37702S1BFP    | External ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O             | C, Si     | ,5±10%                   | 95                                   | 160 | 25        | 80P6N   |        |
| M37702M4-XXXFP | 32K-Byte Mask-Prog. ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O | C, Si     | 5±10%                    | 30                                   | 500 | 8         | 80P6N   |        |
| M37702M4AXXXFP | 32K-Byte Mask-Prog. ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O | C, Si     | 5±10%                    | 60                                   | 250 | 16        | 80P6N   |        |
| M37702M4BXXXFP | 32K-Byte Mask-Prog. ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O | C, Si     | 5±10%                    | 95                                   | 160 | 25        | 80P6N   | 2-62   |
| M37702S4FP     | External ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O            | C, Si     | 5±10%                    | 30                                   | 500 | 8         | 80P6N   | - 2-62 |
| M37702S4AFP    | External ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O            | C, Si     | 5±10%                    | 60                                   | 250 | 16        | 80P6N   |        |
| M37702S4BFP    | External ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O            | C, Si     | 5±10%                    | 95                                   | 160 | 25        | 80P6N   |        |
| M37703M2-XXXSP | 16K-Byte Mask-Prog. ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O  | C, Si     | 5±10%                    | 30                                   | 500 | 8         | 64P4B   |        |
| M37703M2AXXXSP | 16K-Byte Mask-Prog. ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O  | C, Si     | 5±10%                    | 60                                   | 250 | 16        | 64P4B   |        |
| M37703M2BXXXSP | 16K-Byte Mask-Prog. ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O  | C, Si     | 5±10%                    | 95                                   | 160 | 25        | 64P4B   | 2-65   |
| M37703S1SP     | External ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O             | C, Si     | 5±10%                    | 30                                   | 500 | 8         | 64P4B   |        |
| M37703S1ASP    | External ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O             | C, Si     | 5±10%                    | 60                                   | 250 | 16        | 64P4B   |        |
| M37703S1BSP    | External ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O             | C, Si     | 5±10%                    | 95                                   | 160 | 25        | 64P4B   |        |
| M37703M4-XXXSP | 32K-Byte Mask-Prog. ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O | C, Si     | 5±10%                    | 30                                   | 500 | 8         | 64P4B   |        |
| M37703M4AXXXSP | 32K-Byte Mask-Prog. ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O | C, Si     | 5±10%                    | 60                                   | 250 | 16        | 64P4B   | 2-84   |
| M37703M4BXXXSP | 32K-Byte Mask-Prog. ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O | C, Si     | 5±10%                    | 95                                   | 160 | 25        | 64P4B   | 2-04   |
| M37703S4SP     | External ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O            | C, Si     | 5±10%                    | 30                                   | 500 | 8         | 64P4B   |        |



# MITSUBISHI MICROCOMPUTERS INDEX BY FUNCTION

.

## ■MELPS 7700 16-BIT MICROCOMPUTERS (Continue)

|             |                                                                                                        |           |                          | Electric                             | al charac | teristics                       |         |       |
|-------------|--------------------------------------------------------------------------------------------------------|-----------|--------------------------|--------------------------------------|-----------|---------------------------------|---------|-------|
| Туре        | Circuit function and organization                                                                      | Structure | Supply<br>voltage<br>(V) | Typ.<br>power<br>dissipation<br>(mW) |           | Max.<br>fre-<br>quency<br>(MHz) | Package | Page  |
| M37703S4ASP | External ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O                     | C, Si     | 5±10%                    | 60                                   | 250       | 16                              | 64P4B   | 284   |
| M37703S4BSP | External ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O                     | C, Si     | 5±10%                    | 95                                   | 160       | 25                              | 64P4B   | 204   |
| M37720S1FP  | External ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O, DMA/DRAM Controller | C, Si     | 5±10%                    | 30                                   | 500       | 8                               | 100P6S  |       |
| M37720S1AFP | External ROM, 512-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O, DMA/DRAM Controller | C, Si     | 5±10%                    | 60                                   | 250       | 16                              | 100P6S  | 2-86  |
| M37730S2FP  | External ROM, 1024-Byte RAM<br>16-Bit Timer, Serial I/O                                                | C, Si     | 5±10%                    | 30                                   | 500       | 8                               | 64P6N   |       |
| M37730S2AFP | External ROM, 1024-Byte RAM<br>16-Bit Timer, Serial I/O                                                | C, Si     | 5±10%                    | 60                                   | 250       | 16                              | 64P6N   | ].    |
| M37730S2BFP | External ROM, 1024-Byte RAM<br>16-Bit Timer, Serial I/O                                                | C, Si     | 5±10%                    | 95                                   | 160       | 25                              | 64P6N   | 2-179 |
| M37730S2SP  | External ROM, 1024-Byte RAM<br>16-Bit Timer, Serial I/O                                                | C, Si     | 5±10%                    | 30                                   | 500       | 8                               | 64P4B   | 2-179 |
| M37730S2ASP | External ROM, 1024-Byte RAM<br>16-Bit Timer, Serial I/O                                                | C, Si     | 5±10%                    | 60                                   | 250       | 16                              | 64P4B   |       |
| M37730S2BSP | External ROM, 1024-Byte RAM<br>16-Bit Timer, Serial I/O                                                | C, Si     | 5±10%                    | 95                                   | 160       | 25                              | 64P4B   | -     |
| M37732S4FP  | External ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O                     | C, Si     | 5±10%                    | 30                                   | 500       | 8                               | 80P6N   |       |
| M37732S4AFP | External ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O                     | C, Si     | 5±10%                    | 60                                   | 250       | 16                              | 80P6N   | 2—237 |
| M37732S4BFP | External ROM, 2048-Byte RAM<br>16-Bit Timer, 8-Bit A-D Converter<br>Two Serial I/O                     | C, Si     | 5±10%                    | 95                                   | 160       | 25                              | 80P6N   |       |



## PROGRAMMABLE ROM MICROCOMPUTERS

|                |                                                                         |           |                          | Electrical characteristics           |     |      |         |      |
|----------------|-------------------------------------------------------------------------|-----------|--------------------------|--------------------------------------|-----|------|---------|------|
| Туре           | Circuit function and organization                                       | Structure | Supply<br>voltage<br>(V) | Typ.<br>power<br>dissipation<br>(mW) |     | fre- | Package | Page |
| M37702E2-XXXFP | One time PROM Version of M37702M2-XXXFP<br>16K-Byte PROM, 512-Byte RAM  | C, Si     | 5±10%                    | 30                                   | 500 | 8    | 80P6N   |      |
| M37702E2AXXXFP | One time PROM Version of M37702M2AXXXFP<br>16K-Byte PROM, 512-Byte RAM  | C, Si     | 5±10%                    | 60                                   | 250 | 16   | 80P6N   |      |
| M37702E2BXXXFP | One time PROM Version of M37702M2BXXXFP<br>16K-Byte PROM, 512-Byte RAM  | C, Si     | 5±10%                    | 95                                   | 160 | 25   | 80P6N   | 3-3  |
| M37702E2FS     | EPROM Version of M37702M2-XXXFP<br>16K-Byte EPROM, 512-Byte RAM         | C, Si     | 5±10%                    | 30                                   | 500 | 8    | 80D0    | 3-3  |
| M37702E2AFS    | EPROM Version of M37702M2AXXXFP<br>16K-Byte EPROM, 512-Byte RAM         | C, Si     | 5±10%                    | 60                                   | 250 | 16   | 80D0    |      |
| M37702E2BFS    | EPROM Version of M37702M2BXXXFP<br>16K-Byte EPROM, 512-Byte RAM         | C, Si     | 5±10%                    | 95                                   | 160 | 25   | 80D0    |      |
| M37702E4-XXXFP | One time PROM Version of M37702M4-XXXFP<br>32K-Byte PROM, 2048-Byte RAM | C, Si     | 5±10%                    | 30                                   | 500 | 8    | 80P6N   |      |
| M37702E4AXXXFP | One time PROM Version of M37702M4AXXXFP<br>32K-Byte PROM, 2048-Byte RAM | C, Si     | 5±10%                    | 60                                   | 250 | 16   | 80P6N   |      |
| M37702E4BXXXFP | One time PROM Version of M37702M4BXXXFP<br>32K-Byte PROM, 2048-Byte RAM | C, Si     | 5±10%                    | 95                                   | 160 | 25   | 80P6N   | 2 26 |
| M37702E4FS     | EPROM Version of M37702M4-XXXFP<br>32K-Byte EPROM, 2048-Byte RAM        | C, Si     | 5±10%                    | 30                                   | 500 | 8    | 80D0    | 3-26 |
| M37702E4AFS    | EPROM Version of M37702M4AXXXFP<br>32K-Byte EPROM, 2048-Byte RAM        | C, Si     | 5±10%                    | 60                                   | 250 | 16   | 80D0    |      |
| M37702E4BFS    | EPROM Version of M37702M4BXXXFP<br>32K-Byte EPROM, 2048-Byte RAM        | C, Si     | 5±10%                    | 95                                   | 160 | 25   | 80D0    |      |
| M37703E2-XXXSP | One time PROM Version of M37703M2-XXXSP<br>16K-Byte PROM, 512-Byte RAM  | C, Si     | 5±10%                    | 30                                   | 500 | 8    | 64P4B   |      |
| M37703E2AXXXSP | One time PROM Version of M37703M2AXXXSP<br>16K-Byte PROM, 512-Byte RAM  | C, Si     | 5±10%                    | 60                                   | 250 | 16   | 64P4B   | 3-28 |
| M37703E2BXXXSP | One time PROM Version of M37703M2BXXXSP<br>16K-Byte PROM, 512-Byte RAM  | C, Si     | 5±10%                    | 95                                   | 160 | 25   | 64P4B   |      |
| M37703E4-XXXSP | One time PROM Version of M37703M4-XXXSP<br>32K-Byte PROM, 2048-Byte RAM | C, Si     | 5±10%                    | 30                                   | 500 | 8    | 64P4B   |      |
| M37703E4AXXXSP | One time PROM Version of M37703M4AXXXSP<br>32K-Byte PROM, 2048-Byte RAM | C, Si     | 5±10%                    | 60                                   | 250 | 16   | 64P4B   | 3—51 |
| M37703E4BXXXSP | One time PROM Version of M37703M4BXXXSP<br>32K-Byte PROM, 2048-Byte RAM | C, Si     | 5±10%                    | 95                                   | 160 | 25   | 64P4B   |      |



**DEVELOPMENT SUPPORT SYSTEMS** 

# Development support systems for MELPS 7700

| MELPS 7700                   | Assembler                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Emulation pod                         | For evaluate                                                                                                     |
|------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------------------------------------------------------------------------------------------------------------------|
| type name<br>M37702M2-XXXFP  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | ×                                                                                                                |
| M37702M2AXXXFP<br>M37702S1FP |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37702S1FF<br>M37702S1AFP    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | · · · · · · · · · · · · · · · · · · · |                                                                                                                  |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37702T-HPD                           |                                                                                                                  |
| M37702E2-XXXFP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37702E2AXXXFP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37702E2FS                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37702E2AFS                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | -                                                                                                                |
| M37702M4-XXXFP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | 1077005050                                                                                                       |
| M37702M4AXXXFP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | M37702E2FS                                                                                                       |
| M37702S4FP                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | M37702E2AFS                                                                                                      |
| M37702S4AFP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37702T-HPD                           | M37702E2BFS                                                                                                      |
| M37702E4-XXXFP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (Exchange MCU for M37702S4AFP)        | M37702E4FS                                                                                                       |
| M37702E4AXXXFP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | M37702E4AFS                                                                                                      |
| M37702E4FS                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | M37702E4BFS                                                                                                      |
| M37702E4AFS                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | · · · · · · · · · · · · · · · · · · · |                                                                                                                  |
| M37702M2BXXXFP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37702S1BFP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37702TB-HPD**                        |                                                                                                                  |
| M37702E2BXXXFP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37702E2BFS                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | -                                                                                                                |
| M37702M4BXXXFP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37702S4BFP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37702TB-HPD**                        | and the second |
| M37702E4BXXXFP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (Exchange MCU for M37702S4BFP)        |                                                                                                                  |
| M37702E4BFS                  | _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                       |                                                                                                                  |
| M37703M2-XXXSP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37703M2AXXXSP               | RASM77                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                       |                                                                                                                  |
| M37703S1SP                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37702T-HPD                           | 1 .                                                                                                              |
| M37703S1ASP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37703E2-XXXSP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37703E2AXXXSP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37703M4-XXXSP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | M37703E2-XXXSP                                                                                                   |
| M37703M4AXXXSP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | M37703E2AXXXSP                                                                                                   |
| M37703S4SP                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37702T-HPD                           | M37703E2BXXXSP                                                                                                   |
| M37703S4ASP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (Exchange MCU for M37702S4AFP)        | M37703E4-XXXSP                                                                                                   |
| M37703E4-XXXSP               | and the second sec |                                       | M37703E4AXXXSP                                                                                                   |
| M37703E4AXXXSP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | M37703E4BXXXSP                                                                                                   |
| M37703M2BXXXSP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | · · · ·                               |                                                                                                                  |
| M37703S1BSP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37702TB-HPD**                        | · · ·                                                                                                            |
| M37703E2BXXXSP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37703M4BXXXSP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37703S4BSP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37702TB-HPD**                        |                                                                                                                  |
| M37703E4BXXXSP               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | (Exchange MCU for M37702S4BFP)        |                                                                                                                  |
| M37720S1FP                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       | · · · · · · · · · · · · · · · · · · ·                                                                            |
| M37720S1AFP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37720T-HPD**                         |                                                                                                                  |
| M37730S2FP                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | · · · · · · · · · · · · · · · · · · · |                                                                                                                  |
| M37730S2AFP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37730S2SP                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37730T-HPD**                         |                                                                                                                  |
| M37730S2ASP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37730S2BFP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                       |                                                                                                                  |
| M37730S2BSP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37730TB-HPD**                        |                                                                                                                  |
| M37732S4FP                   | -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                       |                                                                                                                  |
| M37732S4FP<br>M37732S4AFP    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37732T-HPD**                         |                                                                                                                  |
|                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | M37732TB-HPD**                        | -                                                                                                                |
| M37732S4BFP                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | W077321B-HPU                          |                                                                                                                  |



# MITSUBISHI MICROCOMPUTERS DEVELOPMENT SUPPORT SYSTEMS

#### Program writing adapter for built-in PROM type microcomputers of MELPS 7700

| Built-in PROM type       | Program writing adapter  |
|--------------------------|--------------------------|
| microcomputers type name | r togram writing adapter |
| M37702E2-XXXFP           |                          |
| M37702E2AXXXFP           | PCA4774                  |
| M37702E2BXXXFP           |                          |
| M37702E2FS               |                          |
| M37702E2AFS              | PCA4708                  |
| M37702E2BFS              |                          |
| M37702E4-XXXFP           |                          |
| M37702E4AXXXFP           | PCA4774                  |
| M37702E4BXXXFP           |                          |
| M37702E4FS               |                          |
| M37702E4AFS              | PCA4708                  |
| M37702E4BFS              |                          |
| M37703E2-XXXSP           |                          |
| M37703E2AXXXSP           |                          |
| M37703E2BXXXSP           | PCA4709                  |
| M37703E4-XXXSP           | FCA4709                  |
| M37703E4AXXXSP           |                          |
| M37703E4BXXXSP           |                          |



**ORDERING INFORMATION** 

# FUNCTION CODE

Mitsubishi integrated circuit may be ordered using the following simplified alphanumeric type-codes which define the function of the IC/LSIs and the package style.



# PACKAGE CODE

Package style may be specified by using the following simplified alphanumeric code.





PACKAGE OUTLINES







1 - 9

# MITSUBISHI MICROCOMPUTERS PACKAGE OUTLINES







# MITSUBISHI MICROCOMPUTERS PACKAGE OUTLINES





# LETTER SYMBOLS FOR THE DYNAMIC PARAMETERS

## **1. INTRODUCTION**

A system of letter symbols to be used to represent the dynamic parameters of intergrated circuit memories and other sequential circuits especially for single-chip microcomputers, microprocessors and LSIs for peripheral circuits has been discussed internationally in the TC47 of the International Electrotechnical Committee (IEC). Finally the IEC has decided on the meeting of TC47 in February 1980 that this system of letter symbols will be a Central Office document and circulated to all countries to vote which means this system of letter symbols will be a international standard.

The system is applied in this LSI data book for the new products only. Future editions of this data book will be applied this system. The IEC document which describes "Letter symbols for dynamic parameters of sequential integrated circuits, including memories" is introduced below. In this data book, the dynamic parameters in the IEC document are applied to timing requirements and switching characteristics.

#### 2. LETTER SYMBOLS

The system of letter symbols outlined in this document enables symbols to be generated for the dynamic parameters of complex sequential circuits, including memories, and also allows these symbols to be abbreviated to simple mnemonic symbols when no ambiguity is likely to arise.

#### 2.1. General Form

The dynamic parameters are represented by the general symbol of the form:-

t<sub>A(BC-DC)F</sub> .....(1)

where :

Subscript A indicates the type of dynamic parameter being represented, for example; cycle time, setup time, enable time, etc.

Subscript B indicates the name of the signal or terminal for which a change of state or level (or establishment of a state or level) constitutes a signal event assumed to occur first, that is, at the beginning of the time interval. If this event actually occurs last, that is, at the end of the time interval, the value of the time interval is negative.

Subscript C indicates the direction of the transition and/or the final state or level of the signal represented by B. When two letters are used, the initial state or level is also indicated.

Subscript D indicates the name of the signal or terminal for which a change of state or level (or establishment of a state or level) constitutes a signal event assumed to occur last. that is, at the end of the time interval. If this event actually occurs first, that is, at the beginning of the time interval, the value of the time interval is negative.

Subscript E indicates the direction of the transition and/or the final state or level of the signal represented by D. When two letters are used, the initial state or level is also indicated

Subscript F

indicates additional information such as mode of operation, test conditions, etc.

Note 1: Subscripts A to F may each consists of one or more letters.

2: Subscripts D and E are not used for transition times.

3: The "-" in the symbol (1) above is used to indicate "to"; hence the symbol represents the time interval from signal event B occuring to signal event D occuring, and it is important to note that this convention is used for all dynamic parameters including hold times. Where no misunderstanding can occur the hyphen may be omitted.

## 2.2. Abbreviated Form

The general symbol given above may be abbreviated when no misunderstanding is likely to arise. For example to:

| t <sub>A(B-D</sub> | )                           |
|--------------------|-----------------------------|
| t <sub>A(B)</sub>  |                             |
| t <sub>A(D)</sub>  | - often used for hold times |

t<sub>AF</sub> - no brackets are used in this case or

or tA

or

or

t<sub>BC-DE</sub> - often used for unclassified time or intervals

#### 2.3. Allocation of Subscripts

In allocating letter symbols for the subscripts, the most commonly used subscripts are given single letters where practicable and those less commonly used are designated by up to three letters. As far as possible, some form of mnemonic representation is used. Longer letter symbols may be used for specialised signals or terminals if this aids understanding.

# 3. SUBSCRIPT A (For Type of Dynamic Parameter)

The subscript A represents the type of dynamic parameter to be designated by the symbol and, for memories, the parameters may be divided into two classes :

a) those that are timing requirements for the memory and



# LETTER SYMBOLS FOR THE DYNAMIC PARAMETERS

b) those that are characteristics of the memory. The letter symbols so far proposed for memory circuits are listed in sub-clauses 3.1 and 3.2 below. All subscripts A should be in lower-case.

### 3.1. Timing Requirements

The letter symbols for the timing requirements of semiconductor memories are as follows:

| Term                                    | Subscript |
|-----------------------------------------|-----------|
| Cycle time                              | с         |
| Time interval between two signal events | d         |
| Fall time                               | f         |
| Hold time                               | h         |
| Precharging time                        | рс        |
| Rise time                               | r         |
| Recovery time                           | rec       |
| Refresh time interval                   | rf        |
| Setup time                              | su        |
| Transition time                         | t         |
| Pulse duration (width)                  | w         |

## 3.2. Characteristics

The letter symbols for the dynamic characteristics of semiconductor memories are as follows :

| Characteristic                                       | Subscript                      |
|------------------------------------------------------|--------------------------------|
| Access time                                          | а                              |
| Disable time                                         | dis                            |
| Enable time                                          | en                             |
| Propagation time                                     | Р                              |
| Recovery time                                        | rec                            |
| Transition time                                      | т                              |
| Valid time                                           | v                              |
| Note: Recovery time for use as a characteristic is I | imited to sense recovery time. |

# 4. SUBSCRIPTS B AND D

## (For Signal Name or Terminal Name)

The letter symbols for the signal name or the name of the terminal are as given below.

All subscripts B and D should be in upper-case.

| Signal or terminal    | Subscript      |
|-----------------------|----------------|
| Address               | Α              |
| Clock                 | C              |
| Column address        | CA             |
| Column address strobe | CAS            |
| Data input            | <sup>r</sup> D |
| Data input/output     | DQ             |
| Chip enable           | E              |
|                       |                |

| Erasure              | ER  |
|----------------------|-----|
|                      |     |
| Output enable        | G   |
| Program              | PR  |
| Data output          | Q   |
| Read                 | R   |
| Row address          | RA  |
| Row address strobe   | RAS |
| Refresh              | RF  |
| Read/Write           | RW  |
| Chip select          | S   |
| Write (write enable) | W   |

Note 1: In the letter symbols for time intervals, bars over the subscripts, for example CAS, should not be used.

 It should be noted, when further letter symbols are chosen, that the subscript should not end with H, K, V, X, or Z. (See clause 5)

3: If the same terminal, or signal, can be used for two functions (for example Data input/output, Read/Write) the waveform should be labelled with the dual function, if appropriate, but the symbols for the dynamic parameters should include only that part of the subscript relevant to the parameter.

# 5. SUBSCRIPTS C AND E (For Transition of Signal)

The following symbols are used to represent the level or state of a signal :

| Transition of signal                          | Subscript |
|-----------------------------------------------|-----------|
| High logic level                              | н         |
| Low logic level                               | L         |
| Valid steady-state level (either low or high) | v         |
| Unknown, changing, or 'don't care' level      | х         |
| High-impedance state of three-state output    | Z         |

The direction of transition is expressed by two letters, the direction being from the state represented by the first letter to that represented by the second letter, with the letters being as given above.

When no misunderstanding can occur, the first letter may be omitted to give an abbreviated symbol for subscripts C and E as indicated below.

All subscripts C and E should be in upper-case.

|                                    | SL                                | ıbscript         |               |     |
|------------------------------------|-----------------------------------|------------------|---------------|-----|
| E                                  | kamples                           | Full /           | Abbreviat     | ed  |
| Transition fro<br>low level        | m high level to                   | HL               | L             |     |
| Transition fro<br>high level       | m low level to                    | LH               | н             |     |
| Transition fro<br>changing state   | m unknown or<br>to valid state    | XV               | V             |     |
| Transition fro<br>unknown or c     | m valid state to<br>hanging state | vx               | x             |     |
| Transition fro<br>state to valid s | m high-impedance<br>state         | ZV               | V             |     |
| Note: Since subscrip               | ts C and E may be abbreviate      | ed, and since su | bscripts B an | d D |

Jote: Since subscripts C and E may be abbreviated, and since subscripts B and D may contain an indeterminate number of letters, it is necessary to put the restriction on the subscripts B and D that they should not end with H, L, V, X, or Z, so as to avoid possible confusion.



# LETTER SYMBOLS FOR THE DYNAMIC PARAMETERS

# 6. SUBSCRIPT F (For Additional Information)

If necessary, subscript F is used to represent any additional qualification of the parameter such as mode of operation, test conditions, etc. The letter symbols for subscript F are given below.

Subscript F should be in upper-case.

| Modes of operation | Subscript |
|--------------------|-----------|
| Power-down         | PD        |
| Page-mode read     | PGR       |
| Page-mode write    | PGW       |
| Read               | . R       |
| Refresh            | RF        |
| Read-modify-write  | RMW       |
| Read-write         | RW        |
| Write              | W         |
|                    |           |



MITSUBISHI MICROCOMPUTERS SYMBOLOGY

# FOR DIGITAL INTEGRATED CIRCUITS

| New symbol                     | Former symbol       | Parameter-definition                                                                                                                                        |  |  |  |
|--------------------------------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Cı                             |                     | Input capacitance                                                                                                                                           |  |  |  |
| C <sub>o</sub>                 |                     | Output capacitance                                                                                                                                          |  |  |  |
| C <sub>I o</sub>               |                     | Input/output terminal capacitance                                                                                                                           |  |  |  |
| C <sub>I(¢)</sub>              |                     | Input capacitance of clock input                                                                                                                            |  |  |  |
| <b>Ο</b> <sub>I</sub> (φ)<br>f |                     |                                                                                                                                                             |  |  |  |
|                                |                     | Frequency                                                                                                                                                   |  |  |  |
| f <sub>(\$\phi)</sub>          |                     | Clock frequency                                                                                                                                             |  |  |  |
|                                |                     | Current-the current into an integrated circuit terminal is defined as a positive value and the current out of a terminal is defined as a negative value     |  |  |  |
| I <sub>BB</sub>                |                     | Supply current from V <sub>BB</sub>                                                                                                                         |  |  |  |
| BB(AV)                         |                     | Average supply current from V <sub>BB</sub>                                                                                                                 |  |  |  |
| Icc                            |                     | Supply current from V <sub>CC</sub>                                                                                                                         |  |  |  |
| ICC(AV)                        |                     | Avarage supply current from V <sub>CC</sub>                                                                                                                 |  |  |  |
| I <sub>CC(PD)</sub>            |                     | Power-down supply current from V <sub>CC</sub>                                                                                                              |  |  |  |
| IDD                            |                     | Supply current from V <sub>DD</sub>                                                                                                                         |  |  |  |
| IDD(AV)                        |                     | Average supply current from V <sub>DD</sub>                                                                                                                 |  |  |  |
| I <sub>GG</sub>                |                     | Supply current from V <sub>GG</sub>                                                                                                                         |  |  |  |
| I <sub>GG(AV)</sub>            |                     | Average supply current from V <sub>GG</sub>                                                                                                                 |  |  |  |
| l,                             |                     | Input current                                                                                                                                               |  |  |  |
| l <sub>ін</sub>                |                     | High-level input currentthe value of the input current when V <sub>OH</sub> is applied to the input considered                                              |  |  |  |
| l <sub>IL</sub>                |                     | Low-level input current-the value of the input current when VoL is applied to the input considered                                                          |  |  |  |
| I <sub>он</sub>                |                     | High-level output current-the value of the output current when VOH is applied to the output considered                                                      |  |  |  |
| I <sub>OL</sub>                |                     | Low-level output current-the value of the output current when VoL is applied to the output considered                                                       |  |  |  |
| l <sub>oz</sub>                |                     | Off-state(high-impedance state)output current-the current into an output having a three-state capability with input condition so applied that               |  |  |  |
|                                |                     | it will establish according to the product specification, the off(high-impedance)state at the output                                                        |  |  |  |
| I <sub>OZH</sub>               |                     | Off-state(high-impedance state)output current, with high-level voltage applied to the output                                                                |  |  |  |
| IOZL                           |                     | Off-state(high-impedance state)output current, with low-level voltage applied to the output                                                                 |  |  |  |
| los                            |                     | Short-circuit output current                                                                                                                                |  |  |  |
| Iss                            |                     | Supply current from V <sub>SS</sub>                                                                                                                         |  |  |  |
| Pd                             |                     | Power dissipation                                                                                                                                           |  |  |  |
| N <sub>EW</sub>                |                     | Number of erase/write cycles                                                                                                                                |  |  |  |
| N <sub>RA</sub>                |                     | Number of read access unrefreshed                                                                                                                           |  |  |  |
| R                              |                     | Input resistance                                                                                                                                            |  |  |  |
| RL                             |                     | External load resistance                                                                                                                                    |  |  |  |
| R <sub>OFF</sub>               |                     | Off-state output resistance                                                                                                                                 |  |  |  |
|                                |                     | On-state output resistance                                                                                                                                  |  |  |  |
| R <sub>ON</sub>                |                     |                                                                                                                                                             |  |  |  |
| ta<br>₊                        |                     | Access time-the time interval between the application of a specified input pulse during a read cycle and the availability of valid data signal at an output |  |  |  |
| t <sub>a(A)</sub>              | ta(AD)              | Address access time-the time interval between the application of an address input pulse and the availability of valid data signals at an output             |  |  |  |
| ta(CAS)                        |                     | Column address strobe access time                                                                                                                           |  |  |  |
| t <sub>a(E)</sub>              | ta(ce)              | Chip enable access time                                                                                                                                     |  |  |  |
| t <sub>a(G)</sub>              | ta(oe)              | Output enable access time                                                                                                                                   |  |  |  |
| ta(PR)                         |                     | Data access time after program                                                                                                                              |  |  |  |
| ta(RAS)                        |                     | Row address strobe access time                                                                                                                              |  |  |  |
| t <sub>a(s)</sub>              | t <sub>a(cs)</sub>  | Chip select access time                                                                                                                                     |  |  |  |
| t <sub>c</sub>                 |                     | Cycle time                                                                                                                                                  |  |  |  |
| t <sub>CR</sub>                | t <sub>C(RD)</sub>  | Read cycle time-the time interval between the start of a read cylce and the start of the next cycle                                                         |  |  |  |
| t <sub>CRF</sub>               | t <sub>C(REF)</sub> | Refresh cycle time-the time interval between successive signals that are intended to restore the level in a dynamic memory cell to its original level       |  |  |  |
| t <sub>CPG</sub>               | t <sub>C(PG)</sub>  | Page-mode cycle time                                                                                                                                        |  |  |  |
| t <sub>CRMW</sub>              | t <sub>C(RMW)</sub> | Read-modify-write cycle time-the time interval between the start of a cycle in which the memory is read and new data is entered, and the start of           |  |  |  |
|                                |                     | the next cycle                                                                                                                                              |  |  |  |
| t <sub>cw</sub>                | t <sub>C(WR)</sub>  | Write cycle time-the time interval between the start of a write cycle and the start of the next cycle                                                       |  |  |  |



# MITSUBISHI MICROCOMPUTERS SYMBOLOGY

| New symbol            | Former symbol                      | Parameter-definition                                                                                                                                                                                                                                  |
|-----------------------|------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ta                    |                                    | Delay time-the time between the specified reference points on two pulses                                                                                                                                                                              |
| t <sub>d(ø)</sub>     |                                    | Delay time between clock pulses—e.g., symbology, delay time, clock 1 to clock 2 or clock 2 to clock 1                                                                                                                                                 |
| td(cas-ras)           |                                    | Delay time, column address strobe to row address strobe                                                                                                                                                                                               |
| td(cas-w)             | td(CAS WR)                         | Delay time, column address strobe to write                                                                                                                                                                                                            |
| td(RAS-CAS)           |                                    | Delay time, row address strobe to column address strobe                                                                                                                                                                                               |
| td(RAS-W)             | td(RAS-WR)                         | Delay time, row address strobe to write                                                                                                                                                                                                               |
| t <sub>dis(R-O)</sub> | tdis(R-DA)                         | Output disable time after read                                                                                                                                                                                                                        |
| t <sub>dis(s)</sub>   | t <sub>PXZ(CS)</sub>               | Output disable time after chip select                                                                                                                                                                                                                 |
| t <sub>dis(w)</sub>   | t <sub>PXZ(WR)</sub>               | Output disable time after write                                                                                                                                                                                                                       |
| t <sub>DHL</sub>      |                                    | High-level to low-level delay time the time interval between specified reference points on the input and on the output pulses when the output is                                                                                                      |
| t <sub>DLH</sub>      |                                    | Low-level to high-level delay time going to the low (high)level and when the device is driven with a specified loading networks                                                                                                                       |
| ten(A-Q)              | t <sub>PZV(A-DQ)</sub>             | Output enable time after address                                                                                                                                                                                                                      |
| t <sub>en(R-Q)</sub>  | t <sub>PZV(R-DQ)</sub>             | Output enable time after read                                                                                                                                                                                                                         |
| t <sub>en(s-Q)</sub>  | t <sub>PZX(CS<sup>-</sup>DQ)</sub> | Output enable time after chip select                                                                                                                                                                                                                  |
| tf                    |                                    | Fall time                                                                                                                                                                                                                                             |
| th                    |                                    | Hold time-the interval of time during which a signal at a specified input terminal appears after an active transition occurs at another specified input terminal                                                                                      |
| th(A)                 | t <sub>h(AD)</sub>                 | Address hold time                                                                                                                                                                                                                                     |
| t <sub>h(A-E)</sub>   | th(AD-CE)                          | Chip enable hold time after address                                                                                                                                                                                                                   |
| th(A-PR)              | th(AD-PRO)                         | Program hold time after address                                                                                                                                                                                                                       |
| th(cas-ca)            |                                    | Column address hold time after column address strobe                                                                                                                                                                                                  |
| th(CAS-D)             | th(CAS-DA)                         | Data-in hold time after column address strobe                                                                                                                                                                                                         |
| th(CAS-Q)             | th(CAS-OUT)                        | Data-out hold time after column address strobe                                                                                                                                                                                                        |
| th(cas-ras)           |                                    | Row address strobe hold time after column address strobe                                                                                                                                                                                              |
| th(cas-w)             | th(CAS-WR)                         | Write hold time after column address strobe                                                                                                                                                                                                           |
| t <sub>h(D)</sub>     | t <sub>h(DA)</sub>                 | Data-in hold time                                                                                                                                                                                                                                     |
| t <sub>h(D-PR)</sub>  | th(DA-PRO)                         | Program hold time after data-in                                                                                                                                                                                                                       |
| t <sub>h(E)</sub>     | t <sub>h(CE)</sub>                 | Chip enable hold time                                                                                                                                                                                                                                 |
| th(E-D)               | th(CE-DA)                          | Data-in hold time after chip enable                                                                                                                                                                                                                   |
| t <sub>h(E-G)</sub>   | t <sub>h(CE-OE)</sub>              | Output enable hold time after chip enable                                                                                                                                                                                                             |
| t <sub>h(R)</sub>     | t <sub>h(RD)</sub>                 | Read hold time                                                                                                                                                                                                                                        |
| th(ras-ca)            |                                    | Column address hold time after row address strobe                                                                                                                                                                                                     |
| th(RAS-CAS)           |                                    | Column address strobe hold time after row address strobe                                                                                                                                                                                              |
| th(RAS-D)             | th(ras-da)                         | Data-in hold time after row address strobe                                                                                                                                                                                                            |
| th(RAS-W)             | th(RAS-WR)                         | Write hold time after row address strobe                                                                                                                                                                                                              |
| t <sub>h(s)</sub>     | t <sub>h(cs)</sub>                 | Chip select hold time                                                                                                                                                                                                                                 |
| t <sub>h(w)</sub>     | t <sub>h(wR)</sub>                 | Write hold time                                                                                                                                                                                                                                       |
| t <sub>h(w-cas)</sub> | th(wr-cas)                         | Column address strobe hold time after write                                                                                                                                                                                                           |
| th(w-D)               | th(wR-DA)                          | Data-in hold time after write                                                                                                                                                                                                                         |
| th(w-RAS)             | th(wR-RAS)                         | Row address hold time after write                                                                                                                                                                                                                     |
| t <sub>PHĽ</sub>      |                                    | High-level to low-level propagation time<br>the time interval between specified reference points on the input and on the output pulses when the<br>output is going to the low (high)level and when the device is driven and loaded by typical devices |
| t <sub>PLH</sub>      |                                    | Low-level to high-level propagation time ) of stated type                                                                                                                                                                                             |
| tr                    |                                    | Rise time                                                                                                                                                                                                                                             |
| t <sub>rec(w)</sub>   | twr                                | Write recovery time-the time interval between the termination of a write pulse and the initiation of a new cycle                                                                                                                                      |
| trec(PD)              | t <sub>R(PD)</sub>                 | Power-down recovery time                                                                                                                                                                                                                              |
| tsu                   |                                    | Setup time-the time interval between the application of a signal which is maintained at a specified input terminal and a consecutive active                                                                                                           |
|                       |                                    | tarnsition at another specified input terminal                                                                                                                                                                                                        |
| t <sub>su(A)</sub>    | t <sub>su(AD)</sub>                | Address setup time                                                                                                                                                                                                                                    |
| tsu(A-E)              | t <sub>SU(AD-CE)</sub>             | Chip enable setup time before address                                                                                                                                                                                                                 |
| t <sub>su(A-W)</sub>  | t <sub>su(ad-wr)</sub>             | Write setup time before address                                                                                                                                                                                                                       |
| tsu(CA-RAS)           |                                    | Row address strobe setup time before column address                                                                                                                                                                                                   |





| New symbol           | Former symbol          | Parameter-definition                                                                                                                                                                                                                                                                |
|----------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| t <sub>su(D)</sub>   | tsu(DA)                | Data-in setup time                                                                                                                                                                                                                                                                  |
| SU(D)                | t <sub>su(DA-CE)</sub> | Chip enable setup time before data-in                                                                                                                                                                                                                                               |
| SU(D-E)              | tsu(DA-CE)             | Write setup time before data-in                                                                                                                                                                                                                                                     |
| SU(D-w)              |                        | Chip enable setup time                                                                                                                                                                                                                                                              |
|                      | tsu(CE)                | Precharge setup time before chip enable                                                                                                                                                                                                                                             |
| SU(E-P)              |                        | Chip enable setup time before output enable                                                                                                                                                                                                                                         |
| SU(G-E)              | t <sub>su(de-ce)</sub> | Chip enable setup time before precharge                                                                                                                                                                                                                                             |
| SU(P-E)              | 'SU(P-CE)              | Power-down setup time                                                                                                                                                                                                                                                               |
| SU(PD)               | t                      | Read setup time                                                                                                                                                                                                                                                                     |
| SU(R)                | tsu(RD)                | Column address strobe setup time before read                                                                                                                                                                                                                                        |
| SU(R-CAS)            | tsu(RA-CAS)            | Cloumn address strobe setup time before row address                                                                                                                                                                                                                                 |
| SU(RA-CAS)           | +                      | Chip select setup time                                                                                                                                                                                                                                                              |
| tsu(s)               | t <sub>su(cs)</sub>    | Write setup time before chip select                                                                                                                                                                                                                                                 |
| su(s-w)              | tsu(cs-wR)             |                                                                                                                                                                                                                                                                                     |
| t <sub>su(w)</sub>   | t <sub>su(wR)</sub>    | Write setup time                                                                                                                                                                                                                                                                    |
| t <sub>тнL</sub>     |                        | High-level to low-level transition time<br>going to the low(high)level and when a specified input signal is applied through a specified input signal is applied through a specified network and<br>Low-level to high-level transition time<br>b loaded by another specified network |
| t <sub>тLH</sub>     |                        |                                                                                                                                                                                                                                                                                     |
| V(A)                 | tdv(AD)                | Data valid time atter address                                                                                                                                                                                                                                                       |
| V(E)                 | tdv(ce)                | Data valid time after chip enable                                                                                                                                                                                                                                                   |
| V(E)PR               | t <sub>V(CE)PR</sub>   | Data valid time after chip enable in program mode                                                                                                                                                                                                                                   |
| V(G)                 | t <sub>V(OE)</sub>     | Data valid time after output enable                                                                                                                                                                                                                                                 |
| V(PR)                |                        | Data valid time after program                                                                                                                                                                                                                                                       |
| v(s)                 | t <sub>v(cs)</sub>     | Data valid time after chip select                                                                                                                                                                                                                                                   |
| w                    |                        | Pulse width (pulse duration)the time interval between specified reference points on the leading and training edges of the waveforms                                                                                                                                                 |
| W(E)                 | t <sub>w(CE)</sub>     | Chip enable pulse width                                                                                                                                                                                                                                                             |
| tw(EH)               | t <sub>w(CEH)</sub>    | Chip enable high pulse width                                                                                                                                                                                                                                                        |
| tw(EL)               | t <sub>w(EL)</sub>     | Chip enable low pulse width                                                                                                                                                                                                                                                         |
| tw(PR)               |                        | Program pulse width                                                                                                                                                                                                                                                                 |
| t <sub>w(R)</sub>    | t <sub>W(RD)</sub>     | Read pulse width                                                                                                                                                                                                                                                                    |
| t <sub>w(s)</sub>    | t <sub>w(cs)</sub>     | Chip select pulse width                                                                                                                                                                                                                                                             |
| tw(w)                | t <sub>w(wR)</sub>     | Write pulse width                                                                                                                                                                                                                                                                   |
| t <sub>w(ø)</sub>    |                        | Clock pulse width                                                                                                                                                                                                                                                                   |
| г <sub>а</sub>       |                        | Ambient temperature                                                                                                                                                                                                                                                                 |
| т <sub>орг</sub>     |                        | Operating temperature                                                                                                                                                                                                                                                               |
| т <sub>stg</sub>     |                        | Storage temperature                                                                                                                                                                                                                                                                 |
| V <sub>вв</sub>      | 1                      | V <sub>BB</sub> supply voltage                                                                                                                                                                                                                                                      |
| / <sub>cc</sub>      |                        | V <sub>CC</sub> supply voltage                                                                                                                                                                                                                                                      |
| V <sub>DD</sub>      |                        | V <sub>DD</sub> supply voltage                                                                                                                                                                                                                                                      |
| V <sub>GG</sub>      |                        | V <sub>GG</sub> supply voltage                                                                                                                                                                                                                                                      |
| ٧ı                   |                        | Input voltage                                                                                                                                                                                                                                                                       |
| V <sub>IH</sub>      |                        | High-level input voltage-the value of the permitted high-state voltage at the input                                                                                                                                                                                                 |
| V₁∟                  |                        | Low-level input voltage the value of the permitted low-state voltage at the input                                                                                                                                                                                                   |
| v <sub>o</sub>       |                        | Output voltage                                                                                                                                                                                                                                                                      |
| -<br>И <sub>он</sub> |                        | High-level output voltage-the value of the guaranteed high-state voltage range at the output                                                                                                                                                                                        |
| V <sub>oL</sub>      |                        | Low-level output voltage                                                                                                                                                                                                                                                            |
| V <sub>SS</sub>      |                        | V <sub>SS</sub> supply voltage                                                                                                                                                                                                                                                      |
|                      |                        |                                                                                                                                                                                                                                                                                     |
|                      |                        |                                                                                                                                                                                                                                                                                     |
|                      |                        |                                                                                                                                                                                                                                                                                     |
|                      |                        |                                                                                                                                                                                                                                                                                     |
|                      |                        |                                                                                                                                                                                                                                                                                     |



# **1 INTRODUCTION**

IC & LSI have made rapid technical progress in electrical performances of high integration, high speed, and sophisticated functionality. And now they have got boundless wider applications in electronic systems and electrical appliances.

To meet the above trend of expanding utilization of IC & LSI, Mitsubishi considers that it is extremely important to supply stable quality and high reliable products to customers.

Mitsubishi Electric places great emphasis on quality as a basic policy "Quality First", and has striven always to improve quality and reliability.

Mitsubishi has already developed the Quality Assurance System covering design, manufacturing, inventory and delivery for IC & LSI, and has supplied highly reliable products to customers for many years. The following articles describe the Quality Assurance System and examples of reliability control for Mitsubishi Single-chip 16-bit Microcomputer.

## 2. QUALITY ASSURANCE SYSTEM

The Quality Assurance System places emphasis on built-in reliability in designing and built-in quality in manufacturing. The System from development to delivery is summarized in Figure 1.

#### 2.1 Quality Assurance in Designing

The following steps are applied in the designing stage for a new product.

- (1) Setting of perfomance, quality and reliability target for new product.
- (2) Discussion of performance and quality for circuit design, device structure, process, material and package.
- (3) Verification of design by CAD system to meet standardized design rule.
- (4) Functional evaluation for bread-board device to confirm electrical performance.
- (5) Reliability evaluation for TEG (Test Element Group) chip to detect basic failure mode and investigate failure mechanism.
- (6) Reliability test (In-house qualification) for new product to confirm quality and reliability target.
- (7) Decision of pre-production from the standpoint of performance, reliability, production flow/conditions, production capability, delivery etc.

## 2.2 Quality Assurance in Manufacturing

Quality assurance in manufacturing is performed as follows.

- (1) Environment control such as temperature, humidity and dust as well as deionized water and utility gases.
- (2) Maintenance and calibration control for automatized manufacturing equipments, automatic testing equipments, and measuring instruments.

- (3) Material control such as silicon wafer, lead frame, packaging material, mask and chemicals.
- (4) In-process inspections in wafer-fabrication, assembly and testing.
- (5) 100% final inspection of electrical characteristics, visual inspection and burn-in, if necessary.
- (6) Quality assurance test
   -Electrical characteristics and visual inspection, lot by lot sampling
  - -Environment and endurance test, periodical sampling.
- (7) Inventory and shipping control, such as storage environment, date code identification, handling and ESD (Electro Static Discharge) preventive procedure.

#### 2.3 Reliability Test

To verify the reliability of a product as described in the Mitsubishi Quality Assurance System, reliability tests are performed at three different stages in new product development, pre-production and mass-production.

At the development of a new product the reliability test plan is fixed corresponding to the quality and reliability target of each product, respectively. The test plan includes in-house qualification test and TEG evaluation, if necessary. TEG chips are designed and prepared for new device structure, new process and new material.

After the proto-type product has passed the in-house qualification test, the product advances to the pre-production. In the pre-production stage, the specific reliability tests are programmed and performed again to verify the quality of pre-production product.

In the mass production, the reliability tests are performed periodically to confirm the quality of the mass production product according to the quality assurance test program. Table 1 shows an example of reliability test program for plastic encapsulated IC & LSI.

| Group |                       |                                  |  |  |
|-------|-----------------------|----------------------------------|--|--|
|       | Test                  | Test condition                   |  |  |
| 1     | Solderability         | 230℃, 5sec. Rosin flux           |  |  |
|       | Soldering heat        | 260°C, 10sec.                    |  |  |
| 2     | Thermal shock         | -55℃, 125℃, 15cycles             |  |  |
|       | Temperature cycling   | -65℃, 150℃, 100cycles            |  |  |
| 3     | Lead fatigue          | 250gr, 90°, 2arcs                |  |  |
|       | Shock                 | 1500G, 0. 5msec.                 |  |  |
|       |                       | 20G, 100~2000Hz                  |  |  |
| 4     | Vibration             | X, Y, Z direction                |  |  |
|       |                       | 4min./cycle, 4cycles/direction   |  |  |
|       | Constant acceleration | 20000G, Y direction, 1min.       |  |  |
| 5     | Operation life        | T <sub>a</sub> =125°C, Vccmax    |  |  |
| . 5   | Operation me          | 1000hours                        |  |  |
| 6     | High temperature      | T -150°C 1000bours               |  |  |
| 0     | storage life          | T <sub>a</sub> =150°C, 1000hours |  |  |
|       | High temperature and  | 85°C, 85%, 1000hours             |  |  |
| 7     | high humidity         | 35C, 85%, 1000Hours              |  |  |
|       | Pressure cooker       | 121°C, 100%, 100hours            |  |  |

Table 1 TYPICAL RELIABILITY TEST PROGRAM FOR PLASTIC ENCAPSULATED IC & LSI





Fig.1 FLOW CHART OF QUALITY ASSURANCE SYSTEM



## 2.4 Returned Product Control

When failure analysis is requested by a customer, the failed devices are returned to Mitsubishi Electric via the sales office of Mitsubishi using the form of "Analysis Request of Returned Product"

Mitsubishi provides various failure analysis equipments to analyze the returned product. A failure analysis report is generated to the customer upon completion of the analysis. The failure analysis result enforces taking corrective action for the design, fabrication, assembly or testing of the product to improve reliability and realize lower failure rate. Figure 2 shows the procedure of returned product control from customer.





## **3 RELIABILITY TEST RESULTS**

The reliability test results for Mitsubishi Single-chip 16-bit Microcomputers are shown in Table 2. Table 2 shows the result of endurance tests of high temperature operation life and high temperature storage life test and the results of the environment tests of thermal stress, high temperature/high humidity and pressure cooker test for the single-chip 16-bit Microcomputer.

#### Table 2 ENDURANCE and ENVIRONMENTAL TEST RESULTS

| Test                                   | <sup>·</sup> Series | Type Number                                                                                                                                        | Test Condition   | Number of<br>Samples | Device Hours<br>(Hours) | Number of<br>Failures |
|----------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------------|-------------------------|-----------------------|
| High Temperature<br>Operation Life     | MELPS 7700          | M37702M2BXXXFP<br>M37702M4BXXXFP<br>M37703M4BXXXSP<br>M37720S1AFP<br>M37730S2BFP<br>M37730S2BSP<br>M37732S4BFP<br>M37702E2AXXXFP<br>M37703E4AXXXSP | 125°C 7 V        | 198                  | 200000                  | 0                     |
| High Temperature<br>Storage Life       | MELPS 7700          | ditto                                                                                                                                              | 150°C            | 198                  | 200000                  | 0                     |
| Low Temperature<br>Storage Life        | MELPS 7700          | M37702M2BXXXFP<br>M37702E4AXXXFP                                                                                                                   | —55℃             | 44                   | 88000                   | 0                     |
| High Temperature<br>High Humidity Life | MELPS 7700          | M37702M2BXXXFP<br>M37702M4BXXXFP<br>M37703M4BXXXSP<br>M37720S1AFP<br>M37730S2BFP<br>M37730S2BSP<br>M37732S4BFP<br>M37702E2AXXXFP<br>M37703E4AXXXSP | 85℃85%RH<br>5.5V | 198                  | 200000                  | 0                     |

|  | Test            | Series     | Type Number | Test Condition | Number of | Number o | of Failures |
|--|-----------------|------------|-------------|----------------|-----------|----------|-------------|
|  |                 |            |             |                | Samples   | 96Hours  | 240Hours    |
|  | Pressure Cooker | MELPS 7700 | ditto       | 121°C100%RH    | 198       | 0        | 0           |

| Test                   | Series Type | Turne Number | Test Condition           | Number of Number of Failur |          | of Failures |
|------------------------|-------------|--------------|--------------------------|----------------------------|----------|-------------|
|                        |             | Type Number  | Test Condition           | Samples                    | 10Cycles | 100Cycles   |
| Temperature<br>Cycling | MELPS 7700  | ditto        | —65℃ 30min<br>150℃ 30min | 198                        | 0        | 0           |



## **4 FAILURE ANALYSIS**

Accelerated reliability tests are applied to observe failures casued by temperature, voltage, humidity, current, mechanical stress and those combined stresses on chips and packages.

Examples of typical failure modes are shown below.

- (1) Wire Bonding Failure by Thermal Stress
  - Figure 3, Figure 4 and Figure 5 are examples of a failure occured by high temperature storage test of 225°C, 1000hours.

Au-Al intermetallic formation, so-called "Purple plague" by thermal overstress makes Au wire lift off from aluminum metallization. The activation energy of this failure mode is estimated at approximately 1.0eV and no failure has been observed so far in practical uses.



Fig.3 Micrograph of lifted Au ball trace on Al bonding pad





Fig.4 Au-Al plague formation on bonding pad

Lifted Au wire ball base

(2) Aluminum Corrosion Failure by Temperature/Humidity Stress.

Fig.5

Figure 6, Figure 7 and Figure 8 are examples of corroded failure of aluminum metallization of plastic encapsulated IC after accelerated temperature/humidity storage test (pressure cooker test) of 121°C, 100% RH, 1000hours duration.

Aluminum bonding pad is dissolved by penetrated water from plastic package, and chlorine concentration is observed on corroded aluminum bonding pad as shown in Figure 8.



Fig.6 Micrograph of corroded Aluminum metallization



Fig.7 Enlarged micrograph of corroded Aluminum bonding pad



Fig.8 CI distribution on corroded Aluminum bonding pad



(3) Destructive Failure by Electrical Overstress Surge voltage marginal tests have been performed to reproduce the electrical overstress failure in field uses. Figure 9 and Figure 10 are examples of failure observed by surge voltage test. The trace of destruction is verified as the aluminum bridge by X-ray micro analysis.



Fig.9 Micrograph of surge voltage destruction



Fig.10 Aluminum trace of destructive spot

#### (4) Aluminum Electromigration

Figure 11 shows an open circuit of aluminum metallization in high current density region caused by accelerated operation life test. This failure is due to aluminum electromigration. Voids and hillock have been formed in aluminum metallization by high current density operation.



Fig.11 Voids and hillocks formation by Aluminum electromigration

## 5 SUMMARY

The Mitsubishi quality assurance system and examples of reliability control have been discussed. The customer's interests and requirements for high reliability IC & LSI are increasing significantly. To satisfy customer's expectancy. Mitsubishi as an IC vendor, would like to make perpetual efforts in the following areas.

- Emphasis on built-in reliability at design stage and reliability evaluation to investigate latent failure modes and acceleration factors.
- (2) Execution of periodical endurance, environment and mechanical test to verify reliability target and realize higher reliability.
- (3) Focus on development of advanced failure analysis techniques. Detail failure analysis, intensive corrective action and quick response to customer's analysis request.
- (4) Collection of customer's quality data in qualification, incoming inspection, production and field use to improve PPM, fraction defective and FIT, failure rate.

Mitsubishi would highly appreciate if the customer would provide quality and reliability data of incoming inspection or field failure rate essential to verify and improve the quality/ reliability of IC & LSI.



# MITSUBISHI MICROCOMPUTERS PRECAUTIONS IN HANDLING MOS IC/LSIS

A MOS transistor has a very thin oxide insulator under the gate electrode on the silicon substrate. It is operated by altering the conductance  $(g_m)$  between source and drain to control mobile charges in the channel formed by the applied gate voltage.

If a high voltage were applied to a gate terminal, the insulator-film under the gate electrode could be destroyed, and all Mitsubishi MOS IC/LSIs contain internal protection circuits at each input terminal to prevent this. It is inherently necessary to apply reverse bias to the P-N junctions of a MOS IC/LSI.

Under certain conditions, however, it may be impossible to completely avoid destruction of the thin insulator-film due to the application of unexpectedly high voltage or thermal destruction due to excessive current from a forward biased P-N junction. Therefore the following recommendations should be followed in handling MOS devices.

# 1. KEEPING VOLTAGE AND CURRENT TO EACH TERMINAL BELOW MAXIMUM RATINGS

- 1. The recommended ranges of operating conditions provide adequate safety margins. Operating within these limits will assure maximum equipment performance and quality.
- 2. Forward bias should not be applied to any terminal since excessive current may cause thermal destruction.
- 3. Output terminals should not be connected directly to the power supply. Short-circuiting of a terminal to a power supply having low impedance may cause burn-out of the internal leads or thermal destruction due to excessive current.

# 2. KEEPING ALL TERMINALS AT THE SAME POTENTIAL DURING TRANSPORT AND STORAGE

When MOS IC/LSIs are not in use, both input and output terminals can be in a very high impedance state so that they are easily subjected to electrostatic induction from AC fields of the surrounding space or from charged objects in their vicinity. For this reason, MOS IC/LSIs should be protected from electrostatic charges while being transported and stored by conductive rubber foam, aluminum foil, shielded boxes or other protective precautions.

# 3. KEEPING ELECTRICAL EQUIPMENT, WORK TABLES AND OPERATING PERSONNEL AT THE SAME POTENTIAL

1. All electric equipment, work table surfaces and operat-

ing personnel should be grounded. Work tables should be covered with copper or aluminum plates of good conductivity, and grounded. One method of grounding personnel, after making sure that there is no potential difference with electrical equipment, is by the use of a wristwatch metallic ring, etc. attached around the wrist and grounded in series with a 1M  $\Omega$  resistor. Be sure that the grounding meets national regulations on personnel safety.

 Current leakage from electric equipment must be prevented not only for personnel safety, but also to avert the destruction of MOS IC/LSIs, as described above. Items such as testers, curve-tracers and synchroscopes must be checked for current leakage before being grounded.

# 4. PRECAUTIONS FOR MOUNTING OF MOS IC/LSIs

- The printed wiring lines between input and output terminals of MOS IC/LSIs should not be close to or parallel to high-voltage or high-power signal lines. Turning power on while the device is short-circuited, either by a solder bridge made during assembly or by a probe during adjusting and testing, may cause maximum ratings to be exceeded, which can result in the destruction of the device.
- 2. When input/output, or input and/or output, terminals of MOS IC/LSIs (now open-circuits) are connected, we must consider the possibility of current leakage and take precautions similar to §2 above. To reduce such undesirable trouble, it is recommended that an interface circuit be inserted at the input or output terminal, or a resistor with a resistance that does not exceed the output driving capability of the MOS IC/LSI be inserted between the power supply and the ground.
- 3. A filter circuit should be inserted in the AC power supply line to absorb surges which can frequently be strong enough to destroy a MOS IC/LSI.
- 4. Terminal connections should be made as described in the catalog while being careful to meet specifications.
- Ungrounded metal plates should not be placed near input or output terminals of any MOS IC/LSIs, since destruction of the insulation may result if they become electrostatically charged.
- 6. Equipment cases should provide shielding from electrostatic charges for more reliable operation. When a plastic case is used, it is desirable to coat the inside of the case with conductive paint and to ground it. This is considered necessary even for battery-operated equipment.



# MELPS 7700 16-BIT MICROCOMPUTERS

# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## DESCRIPTION

The M37702M2-XXXFP is a single-chip microcomputers designed with high-performance CMOS silicon gate technology. This is housed in a 80-pin plastic molded QFP. This single-chip microcomputer has a large 16M bytes address space, three instruction queue buffers, and two data buffers for high-speed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. This microcomputer is suitable for office, business, and industrial equipment controller that require high-speed processing of large data.

The differences between M37702M2-XXXFP, M37702M2A XXXFP, M37702M2BXXXFP, M37702S1AFP and M37702S1BFP are the ROM size and the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37702M2-XXXFP unless otherwise noted.

| Type name      | ROM size  | External clock input frequency |
|----------------|-----------|--------------------------------|
| M37702M2-XXXFP | 16K bytes | 8 MHz                          |
| M37702M2AXXXFP | 16K bytes | 16MHz                          |
| M37702M2BXXXFP | 16K bytes | 25MHz                          |
| M37702S1FP     | External  | 8 MHz                          |
| M37702S1AFP    | External  | 16MHz                          |
| M37702S1BFP    | External  | 25MHz                          |

### **FEATURES**

| ٠ | Number of basic instructions 103 |
|---|----------------------------------|
|   |                                  |

| • | Memory size | ROM ······16K bytes |
|---|-------------|---------------------|
|   |             | RAM 512 bytes       |

| • | Instruction execution time                         |  |
|---|----------------------------------------------------|--|
|   | M37702M2-XXXFP, M37702S1FP                         |  |
|   | (The fastest instruction at 8MHz frequency) 500ns  |  |
|   | M37702M2AXXXFP, M37702S1AFP                        |  |
|   | (The fastest instruction at 16MHz frequency) 250ns |  |
|   | M37702M2BXXXFP, M37702S1BFP                        |  |
|   | (The fastest instruction at 25MHz frequency) 160ns |  |
| ٠ | Single power supply                                |  |
| ٠ | Low power dissipation (at 8MHz frequency)          |  |
|   |                                                    |  |
| ٠ | Interrupts                                         |  |
| ٠ | Multiple function 16-bit timer                     |  |
| ٠ | UART (may also be synchronous)2                    |  |
| ٠ | 8-bit A-D converter                                |  |
| ٠ | 12-bit watchdog timer                              |  |
|   |                                                    |  |



#### **APPLICATION**

Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors, and personal computers

Control devices for industrial equipment such as ME, NC, communication and measuring instruments.



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER





# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

## FUNCTIONS OF M37702M2-XXXFP

| Parameter                    |                             | Functions                                                                         |
|------------------------------|-----------------------------|-----------------------------------------------------------------------------------|
| Number of basic instructions |                             | 103                                                                               |
| Instruction execution time   | M37702M2-XXXFP, M37702S1FP  | 500ns (the fastest instructions, at 8MHz frequency)                               |
|                              | M37702M2AXXXFP, M37702S1AFP | 250ns (the fastest instructions, at 16MHz frequency)                              |
|                              | M37702M2BXXXFP, M37702S1BFP | 160ns (the fastest instructions, at 25MHz frequency)                              |
| Memory size                  | ROM                         | 16K bytes                                                                         |
|                              | RAM                         | 512 bytes                                                                         |
| Input/Output ports           | P0~P2, P4~P8                | 8 -bit× 8                                                                         |
|                              | P3                          | 4 -bit× 1                                                                         |
| Multi-function timers        | TA0, TA1, TA2, TA3, TA4     | 16-bit× 5                                                                         |
| Multi-function timers        | TB0, TB1, TB2               | 16-bit× 3                                                                         |
| Serial I/O                   |                             | (UART or clock synchronous serial I/O)×2                                          |
| A-D converter                |                             | 8-bit×1(8 channels)                                                               |
| Watchdog timer               |                             | 12-bit× 1                                                                         |
| Interrupts                   |                             | 3 external types, 16 internal types                                               |
|                              |                             | (Each interrupt can be set the priority levels to $0 \sim 7$ .)                   |
| Clock generating circuit     |                             | Built-in(externally connected to a ceramic resonator or quartz crystal resonator) |
| Supply voltage               |                             | 5 V±10%                                                                           |
| Power dissipation            |                             | 30mW(at external 8 MHz frequency)                                                 |
| Input/Output characteristic  | Input/Output voltage        | 5 V                                                                               |
|                              | Output current              | 5 mA                                                                              |
| Memory expansion             |                             | Maximum 16M bytes                                                                 |
| Operating temperature range  |                             | −20~85°C                                                                          |
| Device structure             |                             | CMOS high-performance silicon gate process                                        |
| Package                      |                             | 80-pin plastic molded QFP                                                         |



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# **PIN DESCRIPTION**

| Pin                                  | Name                      | Input/Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
|--------------------------------------|---------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| V <sub>CC</sub> ,<br>V <sub>SS</sub> | Power supply              |              | Supply 5 V $\pm$ 10% to V <sub>CC</sub> and 0 V to V <sub>SS</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |
| CNV <sub>SS</sub>                    | CNV <sub>SS</sub> input   | Input        | This pin controls the processor mode. Connect to $V_{\text{SS}}$ for single-chip mode, and to $V_{\text{CC}}$ for external ROM types.                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| RESET                                | Reset input               | Input        | To enter the reset state, this pin must be kept at a "L" condition should be maintained for the required time.                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |
| X <sub>IN</sub>                      | Clock input               | Input        | These are I/O pins of internal clock generating circuit. Connect a ceramic or quartz crystal resonator be-<br>tween $X_{IN}$ and $X_{OUT}$ . When an external clock is used, the clock source should be connected to the $X_{IN}$ pin                                                                                                                                                                                                                                                                                                          |  |  |  |
| Xout                                 | Clock output              | Output       | and the X <sub>OUT</sub> pin should be left open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |  |  |
| Ē                                    | Enable output             | Output       | Data or instruction read and data write are performed when output from this pin is "L".                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |
| ВҮТЕ                                 | Bus width selection input | Input        | In memory expansion mode or microprocessor mode, this pin determines whether the external data bus is 8-bit width or 16-bit width. The width is 16 bits when "L" signal inputs and 8 bits when "H" signal inputs.                                                                                                                                                                                                                                                                                                                              |  |  |  |
| AV <sub>CC</sub><br>AV <sub>SS</sub> | Analog supply input       |              | Power supply for the A-D converter. Connect AV <sub>CC</sub> to V <sub>CC</sub> and AV <sub>SS</sub> to V <sub>SS</sub> externally.                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| V <sub>REF</sub>                     | Reference voltage input   | Input        | This is reference voltage input pin for the A-D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
| P0 <sub>0</sub> ~P0 <sub>7</sub>     | I/O port P0               | 1/0          | In single-chip mode, port P0 becomes an 8-bit I/O port. An I/O directional register is available so that each pin can be programmed for input or output. These ports are in input mode when reset . Address( $A_7 \sim A_0$ ) is output in memory expansion mode or microprocessor mode.                                                                                                                                                                                                                                                       |  |  |  |
| P1 <sub>0</sub> ~P1 <sub>7</sub>     | I/O port P1               | 1/0          | In single-chip mode, these pins have the same functions as port P0. When the BYTE pin is set to "L" in memory expansion mode or microprocessor mode and external data bus is 16-bit width, high-order data $(D_{15} \sim D_8)$ is input or output when $\overline{E}$ output is "L" and an address $(A_{15} \sim A_8)$ is output when $\overline{E}$ output is "H". If the BYTE pin is "H" that is an external data bus is 8-bit width, only address $(A_{15} \sim A_8)$ is output.                                                            |  |  |  |
| P2 <sub>0</sub> ~P2 <sub>7</sub>     | I/O port P2               | 1/0          | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or microp-<br>rocessor mode low-order data( $D_7 \sim D_0$ ) is input or output when $\overline{E}$ output is "L" and an address( $A_{23} \sim A_{16}$ ) is<br>output when $\overline{E}$ output is "H".                                                                                                                                                                                                                                          |  |  |  |
| P3₀~P3₃                              | I/O port P3               | I/O          | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or mic-<br>roprocessor mode, R/W, BHE, ALE, and HLDA signals are output.                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |
| P4 <sub>0</sub> ~P4 <sub>7</sub>     | I/O port P4               | I/O          | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or microprocessor mode, P4 <sub>0</sub> and P4 <sub>1</sub> become $\overline{HOLD}$ and $\overline{RDY}$ input pin respectively. Functions of other pins are the same as in single-chip mode. In single-chip mode or memory expansion mode, port P4 <sub>2</sub> can be programed for $\phi_1$ output pin divided the clock to X <sub>IN</sub> pin by 2. In microprocessor mode, P4 <sub>2</sub> always has the function as $\phi_1$ output pin. |  |  |  |
| P5₀~P5 <sub>7</sub>                  | I/O port P5               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as I/C pins for timer A0, timer A1, timer A2 and timer A3.                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| P6 <sub>0</sub> ~P6 <sub>7</sub>     | I/O port P6               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as I/C pins for timer A4, external interrupt input $\overline{INT_0}$ , $\overline{INT_1}$ and $\overline{INT_2}$ pins, and input pins for timer B0, timer B1 and timer B2.                                                                                                                                                                                                                                                                  |  |  |  |
| P7₀~P7 <sub>7</sub>                  | I/O port P7               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as analog input $AN_0 \sim AN_7$ input pins. $P7_7$ also has an A-D conversion trigger input function.                                                                                                                                                                                                                                                                                                                                       |  |  |  |
| P80~P87                              | I/O port P8               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as $R_xD$<br>T <sub>x</sub> D, CLK, CTS/RTS pins for UART 0 and UART 1.                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### BASIC FUNCTION BLOCKS

The M37702M2-XXXFP contains the following devices on a single chip: ROM and RAM for storing instructions and data, CPU for processing, bus interface unit (which controls instruction prefetch and data read/write between CPU and memory), timers, UART, A-D converter, and other peripheral devices such as I/O ports. Each of these devices are described below.

### MEMORY

The memory map is shown in Figure 1. The address space is 16M bytes from addresses  $0_{16}$  to FFFFFF<sub>16</sub>. The address space is divided into 64K bytes units called banks. The banks are numbered from  $0_{16}$  to FF<sub>16</sub>.

Built-in ROM, RAM and control registers for built-in peripheral devices are assigned to bank 0.

The 16K bytes area from addresses  $C000_{16}$  to FFFF<sub>16</sub> is the built-in ROM. Addresses FFD6<sub>16</sub> to FFFF<sub>16</sub> are the RESET and interrupt vector addresses and contain the interrupt vectors. Refer to the section on interrupts for details.

The 512 bytes area from addresses  $80_{16}$  to  $27F_{16}$  contains the built-in RAM. In addition to storing data, the RAM is used as stack during a subroutine call, or interrupts.

Assigned to addresses  $0_{16}$  to  $7F_{16}$  are peripheral devices such as I/O ports, A-D converter, UART, timer, and interrupt control registers.

A 256 bytes direct page area can be allocated anywhere in bank 0 using the direct page register DPR. In direct page addressing mode, the memory in the direct page area can be accessed with two words thus reducing program steps.



Fig. 1 Memory map



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| 00000          | 1                                                                           |
|----------------|-----------------------------------------------------------------------------|
|                |                                                                             |
| 0002           | Port P0                                                                     |
| 002            | Port P1                                                                     |
| 003            | Port P0 data direction register                                             |
| 004            | Port P1 data direction register                                             |
| 005            | Port P2                                                                     |
| 000            |                                                                             |
| 007            | Port P3                                                                     |
|                | Port P2 data direction register                                             |
| 009<br>00A     | Port P3 data direction register                                             |
| 00A<br>00B     | Port P4                                                                     |
|                | Port P5                                                                     |
|                | Port P4 data direction register                                             |
| 0D             | Port P5 data direction register                                             |
| 0E             | Port P6                                                                     |
| 0F             | Port P7                                                                     |
| 10             | Port P6 data direction register                                             |
| 11             | Port P7 data direction register                                             |
| 12             | Port P8                                                                     |
| 013            |                                                                             |
| 014            | Port P8 data direction register                                             |
| 015            |                                                                             |
| 016            |                                                                             |
| 017.           |                                                                             |
| 018            |                                                                             |
| 019            |                                                                             |
| 1A             |                                                                             |
| 1B             |                                                                             |
| 1C             |                                                                             |
| 1D             |                                                                             |
| )1E            | A-D control register                                                        |
| )1F            | A-D sweep pin selection register                                            |
| 020            | A-D register 0                                                              |
| )21            |                                                                             |
| 022            | A-D register 1                                                              |
| 023            |                                                                             |
| 024            | A-D register 2                                                              |
| 25             |                                                                             |
| 026            | A-D register 3                                                              |
| 27             |                                                                             |
| )28            | A-D register 4                                                              |
| 029            |                                                                             |
| 02A            | A-D register 5                                                              |
| 02B            |                                                                             |
| 02C            | A-D register 6                                                              |
| )2D            | ······································                                      |
| )2E            | A-D register 7                                                              |
| )2F            |                                                                             |
| 030            | UART 0 transmit/receive mode regis                                          |
| 031            | UART 0 bit rate generator                                                   |
| )32            |                                                                             |
| 033            | UART 0 transmission buffer register                                         |
| 034            | UART 0 transmit/receive control reg                                         |
| 035            | UART 0 transmit/receive control reg                                         |
| )36            | · · · · · · · · · · · · · · · · · · ·                                       |
| J36<br>J37     | UART 0 receive buffer register                                              |
|                |                                                                             |
| 038            | UART 1 transmit/receive mode regis                                          |
| 020            | UART 1 bit rate generator                                                   |
|                |                                                                             |
| 039<br>03A     | UART 1 transmission buffer register                                         |
| )3A<br>)3B     | UART 1 transmission buffer register                                         |
| 3A<br>3B<br>3C | UART 1 transmission buffer register<br>UART 1 transmit/receive control regi |
| A<br>B         |                                                                             |

| draaa (llave     | decimal notation)                                         |
|------------------|-----------------------------------------------------------|
| 000040           | adecimal notation)                                        |
| 000040           | Count start flag                                          |
| 000041           | One shot start flag                                       |
| 000043           | ene oner start nag                                        |
| 000044           | Up-down flag                                              |
| 000045           |                                                           |
| 000046           |                                                           |
| 000047           | Timer A0                                                  |
| 000048           |                                                           |
| 000049           | Timer A1                                                  |
| 00004A           |                                                           |
| 00004B           | Timer A2                                                  |
| 00004C           | Time to                                                   |
| 00004D           | Timer A3                                                  |
| 00004E           | Timer A4                                                  |
| 00004F           | Timer A4                                                  |
| 000050           | Timer B0                                                  |
| 000051           | Timer Bu                                                  |
| 000052           | Timer B1                                                  |
| 000053           |                                                           |
| 000054           | Timer B2                                                  |
| 000055           |                                                           |
| 000056           | Timer A0 mode register                                    |
| 000057           | Timer A1 mode register                                    |
| 000058           | Timer A2 mode register                                    |
| 000059           | Timer A3 mode register                                    |
| 00005A           | Timer A4 mode register                                    |
| 00005B           | Timer B0 mode register                                    |
| 00005C           | Timer B1 mode register                                    |
| 00005D           | Timer B2 mode register                                    |
| 00005E           | Processor mode register                                   |
| 00005F           | Watabalas times                                           |
| 000060<br>000061 | Watchdog timer<br>Watchdog timer frequency selection flag |
| 000062           | watchdog timer frequency selection hag                    |
| 000063           |                                                           |
| 000064           |                                                           |
| 000065           |                                                           |
| 000066           |                                                           |
| 000067           |                                                           |
| 000068           |                                                           |
| 000069           |                                                           |
| 00006A           |                                                           |
| 00006B           |                                                           |
| 00006C           |                                                           |
| 00006D           |                                                           |
| 00006E           |                                                           |
| 00006F           |                                                           |
| 000070           | A-D conversion interrupt control register                 |
| 000071           | UART0 transmission interrupt control register             |
| 000072           | UART0 receive interrupt control register                  |
| 000073           | UART1 transmission interrupt control register             |
| 000074           | UART1 receive interrupt control register                  |
| 000075           | Timer A0 interrupt control register                       |
| 000076           | Timer A1 interrupt control register                       |
| 000077           | Timer A2 interrupt control register                       |
| 000078           | Timer A3 interrupt control register                       |
| 000079           | Timer A4 interrupt control register                       |
| 00007A           | Timer B0 interrupt control register                       |
| 00007B           | Timer B1 interrupt control register                       |
| 00007C           | Timer B2 interrupt control register                       |
| 00007D           | INT <sub>0</sub> interrupt control register               |
| 00007E           | INT <sub>1</sub> interrupt control register               |

Fig. 2 Location of peripheral devices and interrupt control registers



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### **CENTRAL PROCESSING UNIT (CPU)**

The CPU has ten registers and is shown in Figure 3. Each of these registers is described below.

#### ACCUMULATOR A (A)

Accumulator A is the main register of the microcomputer. It consists of 16 bits and the lower 8 bits can be used separately. The data length flag m determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag m is "0" and as an 8-bit register when flag m is "1". Flag m is a part of the processor status register (PS) which is described later.

Data operations such as calculations, data transfer, input/ output, etc., is executed mainly through the accumulator.

#### ACCUMULATOR B (B)

Accumulator B has the same functions as accumulator A, but the use of accumulator B requires more instruction bytes and execution cycles than accumulator A.

### INDEX REGISTER X (X)

Index register X consists of 16 bits and the lower 8 bits can be used separately. The index register length flag x determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag x is "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later. In index addressing mode, register X is used as the index register and the contents of this address is added to obtain the real address.

Also, when executing a block transfer instruction MVP or MVN, the contents of index register X indicates the loworder 16 bits of the source data address. The third byte of the MVP and MVN is the high-order 8 bits of the source data address.

### INDEX REGISTER Y (Y)

Index register Y consists of 16 bits and the lower 8 bits can be used separately. The index register length flag x determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag x "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later.

In index addressing mode, register Y is used as the index register and the contents of this address is added to obtain the real address.

Also, when executing a block transfer instruction MVP or MVN, the content of index register Y indicates the loworder 16 bits of the destination address. The second byte of the MVP and MVN is the high-order 8 bits of the destination data address.



Fig. 3 Register structure



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### **STACK POINTER (S)**

Stack pointer (S) is an 16-bit register. It is used during a subroutine call or interrupts. It is also used during stack, stack pointer relative, or stack pointer relative indirect indexed Y addressing mode.

### **PROGRAM COUNTER (PC)**

Program counter (PC) is a 16-bit counter that indicates the low-order 16 bits of the next program memory address to be executed. These is a bus interface unit between the program memory and the CPU, so that the program memory is accessed through bus interface unit. This is described later.

### **PROGRAM BANK REGISTER (PG)**

Program bank register is an 8-bit register that indicates the high-order 8 bits of the next program memory address to be executed. When a carry occurs by incrementing the contents of the program counter, the cotents of the program bank register (PG) is incremented by 1. Also, when a carry or borrow occurs after adding or subtracting the offset value to or from the contents of the program counter (PC) using branch instruction, the contents of the program bank register (PG) is incremented or decremented by 1 so that programs can be written without worrying about bank boundaries.

### DATA BANK REGISTER (DT)

Data bank register (DT) is an 8-bit register. With some addressing modes, a part of the data bank register (DT) is used to specify a memory address. The contents of data bank register (DT) is used as the high-order 8 bits of a 24-bit address. Addressing modes that use the data bank register (DT) are direct indirect, direct indexed X indirect, direct indirect indexed Y, absolute bit, absolute indexed X, absolute indexed Y.

#### DIRECT PAGE REGISTER (DPR)

Direct page register (DPR) is a 16-bit register. Its contents is used as the base address of a 256-byte direct page area. The direct page area is allocated in bank 0, but when the contents of DPR is FF01<sub>16</sub> or greater, the direct page area spans across bank 0 and bank 1. All direct addressing modes use the contents of the direct page register (DPR) to generate the data address. If the low-order 8 bits of the direct page register (DPR) is "00<sub>16</sub>", the number of cycles required to generate an address is minimized. Normally the low-order 8 bits of the direct page register (DPR) is set to "00<sub>16</sub>".

#### **PROCESSOR STATUS REGISTER (PS)**

Processor status register (PS) is an 11-bit register. It consists of a flag to indicate the result of operation and CPU interrupt levels.

Branch operations can be performed by testing the flags C, Z, V, and N.

The details of each processor status register bit are described below.

### 1. Carry flag (C)

The carry flag contains the carry or borrow generated by the ALU after an arithmetic operation. This flag is also affected by shift and rotate instructions. This flag can be set and reset directly with the SEC and CLC instructions or with the SEP and CLP instructions.

### 2. Zero flag (Z)

This zero flag is set if the result of an arithmetic operation or data transfer is zero and reset if it is not. This flag can be set and reset directly with the SEP and CLP instructions.

#### 3. Interrupt disable flag (1)

When the interrupt disable flag is set to "1", all interrupts except watchdog timer,  $\overline{DBC}$ , and software interrupt are disabled. This flag is set to "1" automatically when there is an interrupt. It can be set and reset directly with the SEI and CLI instructions or SEP and CLP instructions.

#### 4. Decimal mode flag (D)

The decimal mode flag determines whether addition and subtraction are performed as binary or decimal. Binary arithmetic is performed when this flag is "0". If it is "1", decimal arithmetic is performed with each word treated as two or four digit decimal. Arithmetic operation is performed using four digits when the data length flag m is "0" and with two digits when it is "1". (Decimal operation is possible only with the ADC and SBC instructions.) This flag can be set and reset with the SEP and CLP instructions.



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### 5. Index register length flag (x)

The index register length flag determines whether index register X and index register Y are used as 16-bit registers or as 8-bit registers. The registers are used as 16-bit registers when flag x is "0" and as 8-bit registers when it is "1". This flag can be set and reset with the SEP and CLP instructions.

### 6. Data length flag (m)

The data length flag determines whether the data length is 16-bit or 8-bit. The data length is 16-bit when flag m is "0" and 8-bit when it is "1". This flag can be set and reset with the SEM and CLM instructions or with the SEP and CLP instructions.

### 7. Overflow flag (V)

The overflow flag has meaning when addition or subtraction is performed a word as signed binary number. When the data length flag m is "0", the overflow flag is set when the result of addition or subtraction is outside the range between -32768 and +32767. When the data length flag m is "1", the overflow flag is set when the result of addition or subtraction is outside the range between -128 and +127. It is reset in all other cases. The overflow flag can also be set and reset directly with the SEP, and CLV or CLP instructions.

#### 8. Negative flag (N)

The negative flag is set when the result of arithmetic operation or data transfer is negative (If data length flag m is "0", when data bit 15 is "1". If data length flag m is "1", when data bit 7 is "1".) It is reset in all other cases. It can also be set and reset with the SEP and CLP instructions.

#### 9. Processor interrupt priority level (IPL)

The processor interrupt priority level (IPL) consists of 3 bits and determines the priority of processor interrupts from level 0 to level 7. Interrupt is enabled when the interrupt priority of the device requesting interrupt (set using the interrupt control register) is higher than the processor interrupt priority. When interrupt is enabled, the current processor interrupt priority level is saved in a stack and the processor interrupt priority level is replaced by the interrupt priority level of the device requesting the interrupt. Refer to the section on interrupts for more details.

#### **BUS INTERFACE UNIT**

The CPU operates on an internal clock frequency which is obtained by dividing the external clock frequency  $f_{(X_{IN})}$  by two. This frequency is twice the bus cycle frequency. In order to speed-up processing, a bus interface unit is used to pre-fetch instructions when the data bus is idle. The bus interface unit synchronizes the CPU and the bus and prefetches instructions. Figure 4 shows the relationship between the CPU and the bus interface unit. The bus interface unit has a program address register, a 3-byte instruction queue buffer, a data address register, and a 2-byte data buffer.

The bus interface unit obtains an instruction code from memory and stores it in the instruction queue buffer, obtains data from memory and stores it in the data buffer, or writes the data from the data buffer to the memory.



Fig. 4 Relationship between the CPU and the bus interface unit



## M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

The bus interface unit operates using one of the waveforms (1) to (6) shown in Figure 5. The standard waveforms are (1) and (2).

The ALE signal is used to latch only the address signal from the multiplexed signal containing data and address.

The  $\overline{E}$  signal becomes "L" when the bus interface unit reads an instruction code or data from memory or when it writes data to memory. Whether to perform read or write is controlled by the  $R/\overline{W}$  signal. Read is performed when the  $R/\overline{W}$  signal is "H" state and write is performed when it is "L" state.

Waveform (1) in Figure 5 is used to access a single byte or two bytes simultaneously. To read or write two bytes simultaneously, the first address accessed must be even. Furthermore, when accessing an external memory area in memory expansion mode or microprocessor mode, set the bus width selection input pin BYTE to "L". (external data bus width to 16 bits) The internal memory area is always treated as 16-bit bus width regardless of BYTE.

When performing 16-bit data read or write, if the conditions for simultaneously accessing two bytes are not satisfied, waveform (2) is used to access each byte one by one. However, when prefetching the instruction code, if the address of the instruction code is odd, waveform (1) is used, and only one byte is read in the instruction queue buffer.

The signals  $A_0$  and BHE in Figure 5 are used to control these cases: 1-byte read from even address, 1-byte read from odd address, 2-byte simultaneous read from even and odd addresses, 1-byte write to even address, 1-byte write to odd address, or 2-byte simultaneous write to even and odd addresses. The  $A_0$  signal that is the address bit 0 is "L" when an even number address is accessed. The BHE signal becomes "L" when an odd number address is accessed.

The bit 2 of processor mode register (address  $5E_{16}$ ) is the wait bit. When this bit is set to "0", the "L" width of  $\vec{E}$  signal is 2 times as long when accessing an external memory area in memory expansion mode or microprocessor mode. However, the "L" width of  $\vec{E}$  signal is not extended when an internal memory area is accessed. When the wait bit is "1", the "L" width of  $\vec{E}$  signal is not extended for any access. Waveform (3) is an expansion of the "L" width of  $\vec{E}$  signal in waveform (1). Waveform (4),(5), and (6) are expansion of each "L" width of  $\vec{E}$  signal in waveform (2), first half of waveform (2), and the last half of waveform (2) respectively.

Instruction code read, data read, and data write are described below.



D : Data

D. Data

These waveforms are at the memory expansion mode and the microprocessor mode.

| method<br>Signal | Access 2-byte<br>simultaneously | Access even<br>address 1-byte | Access odd<br>address 1-byte |  |
|------------------|---------------------------------|-------------------------------|------------------------------|--|
| Ao               | . "L"                           | "L"                           | "н"                          |  |
| BHE              | "L"                             | "H"                           | ."L"                         |  |

Fig. 5 Relationship between access method and signals  $A_0$  and  $\overline{BHE}$ 



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Instruction code read will be described first.

The CPU obtains instruction codes from the instruction queue buffer and executes them. The CPU notifies the bus interface unit that it is requesting an instruction code during an instruction code request cycle. If the requested instruction code is not yet stored in the instruction queue buffer, the bus interface unit halts the CPU until it can store more instructions than requested in the instruction queue buffer.

Even if there is no instruction code request from the CPU, the bus interface unit reads instruction codes from memory and stores them in the instruction queue buffer when the instruction queue buffer is empty or when only one instruction code is stored and the bus is idle on the next cycle. This is referred to as instruction pre-fetching.

Normally, when reading an instruction code from memory, if the accessed address is even the next odd address is read together with the instruction code and stored in the instruction gueue buffer.

However, in memory expansion mode or microprocessor mode, if the bus width switching pin BYTE is "H", external data bus width is 8 bits and the address to be read is in external memory area is odd, only one byte is read and stored in the instruction queue buffer. Therefore, waveform (1) or (3) in Figure 5 is used for instruction code read. Data read and write are described below.

The CPU notifies the bus interface unit when performing

data read or write. At this time, the bus interface unit halts the CPU if the bus interface unit is already using the bus or if there is a request with higher priority. When data read or write is enabled, the bus interface unit uses one of the waveforms from (1) to (6) in Figure 5 to perform the operation.

During data read, the CPU waits until the entire data is stored in the data buffer. The bus interface unit sends the address received from the CPU to the address bus. Then it reads the memory when the  $\overline{E}$  signal is "L" and stores the result in the data buffer.

During data write, the CPU writes the data in the data buffer and the bus interface unit writes it to memory. Therefore, the CPU can proceed to the next step without waiting for write to complete. The bus interface unit sends the address received from the CPU to the address bus. Then when the  $\overline{E}$  signal is "L", the bus interface unit sends the data in the data buffer to the data bus and writes it to memory.



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP Single-chip 16-bit cmos microcomputer

### INTERRUPTS

Table 1 shows the interrupt types and the corresponding interrupt vector addresses. Reset is also treated as a type of interrupt and is discussed in this section, too.

DBC is an interrupt used during debugging.

Interrupts other than reset,  $\overrightarrow{DBC}$ , watchdog timer, zero divide, and BRK instruction all have interrupt control registers. Table 2 shows the addresses of the interrupt control registers and Figure 6 shows the bit configuration of the interrupt control register.

The interrupt request bit is automatically cleared by the hardware during reset or when processing an interrupt. Also, interrupt request bits other than  $\overrightarrow{\text{DBC}}$  and watchdog timer can be cleared by software.

 $\overline{INT_2}$  to  $\overline{INT_0}$  are external interrupts and whether to cause an interrupt at the input level (level sense) or at the edge (edge sense) can be selected with the level sense/edge sense selection bit. Furthermore, the polarity of the interrupt input can be selected with polarity selection bit.

Timer and UART interrupts are described in the respective section.

The priority of interrupts when multiple interrupts are caused simultaneously is partially fixed by hardware, but, it can also be adjusted by software as shown in Figure 7. The hardware priority is fixed the following:

reset  $> \overline{DBC} >$  watchdog timer > other interrupts

Table 1. Interrupt types and the interrupt vector addresses

| Interrupts                          | Vector               | dresses              |
|-------------------------------------|----------------------|----------------------|
| A-D conversion                      | 00FFD6 <sub>16</sub> | 00FFD7 <sub>16</sub> |
| UART1 transmit                      | 00FFD8 <sub>16</sub> | 00FFD9 <sub>16</sub> |
| UART1 receive                       | 00FFDA <sub>16</sub> | 00FFDB <sub>16</sub> |
| UART0 transmit                      | 00FFDC <sub>16</sub> | 00FFDD <sub>16</sub> |
| UART0 receive                       | 00FFDE <sub>16</sub> | 00FFDF <sub>16</sub> |
| Timer B2                            | 00FFE016             | 00FFE116             |
| Timer B1                            | 00FFE216             | 00FFE316             |
| Timer B0                            | 00FFE416             | 00FFE516             |
| Timer A4                            | 00FFE616             | 00FFE7 <sub>16</sub> |
| Timer A3                            | 00FFE816             | 00FFE9 <sub>16</sub> |
| Timer A2                            | 00FFEA <sub>16</sub> | 00FFEB <sub>16</sub> |
| Timer A1                            | 00FFEC <sub>16</sub> | 00FFED <sub>16</sub> |
| Timer A0                            | 00FFEE <sub>16</sub> | 00FFEF <sub>16</sub> |
| INT <sub>2</sub> external interrupt | 00FFF0 <sub>16</sub> | 00FFF1 <sub>16</sub> |
| INT <sub>1</sub> external interrupt | 00FFF2 <sub>16</sub> | 00FFF3 <sub>16</sub> |
| INT <sub>0</sub> external interrupt | 00FFF4 <sub>16</sub> | 00FFF5 <sub>16</sub> |
| Watchdog timer                      | 00FFF6 <sub>16</sub> | 00FFF7 <sub>16</sub> |
| DBC (unusable)                      | 00FFF8 <sub>16</sub> | 00FFF9 <sub>16</sub> |
| Break instruction                   | 00FFFA <sub>16</sub> | 00FFFB <sub>16</sub> |
| Zero divide                         | 00FFFC <sub>16</sub> | 00FFFD <sub>16</sub> |
| Reset                               | 00FFFE <sub>16</sub> | 00FFFF <sub>16</sub> |



Fig. 6 Interrupt control register configuration



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Table 2. Addresses of interrupt control registers

| Interrupt control registers                 | Addresses              |
|---------------------------------------------|------------------------|
| A-D conversion interrupt control register   | . 000070 <sub>16</sub> |
| UART0 transmit interrupt control register   | 000071 <sub>16</sub>   |
| UART0 receive interrupt control register    | 000072 <sub>16</sub>   |
| UART1 transmit interrupt control register   | 000073 <sub>16</sub>   |
| UART1 receive interrupt control register    | 000074 <sub>16</sub>   |
| Timer A0 interrupt control register         | 000075 <sub>16</sub>   |
| Timer A1 interrupt control register         | 000076 <sub>16</sub>   |
| Timer A2 interrupt control register         | 000077 <sub>16</sub>   |
| Timer A3 interrupt control register         | 00007816               |
| Timer A4 interrupt control register         | 000079 <sub>16</sub>   |
| Timer B0 interrupt control register         | 00007A <sub>16</sub>   |
| Timer B1 interrupt control register         | 00007B <sub>16</sub>   |
| Timer B2 interrupt control register         | 00007C <sub>16</sub>   |
| INT <sub>0</sub> interrupt control register | 00007D <sub>16</sub>   |
| INT <sub>1</sub> interrupt control register | 00007E <sub>16</sub>   |
| INT <sub>2</sub> interrupt control register | 00007F <sub>16</sub>   |

Interrupts caused by a BRK instruction and when dividing by zero are software interrupts and are not included in this list.

Other interrupts previously mentioned are A-D converter, UART, Timer, INT interrupts. The priority of these interrupts can be changed by changing the priority level in the corresponding interrupt control register by software.

Figure 8 shows a diagram of the interrupt priority resolution circuit. When an interrupt is caused, the each interrupt device compares its own priority with the priority from above and if its own priority is higher, then it sends the priority below and requests the interrupt. If the priorities are the same, the one above has priority.

This comparison is repeated to select the interrupt with the highest priority among 'the interrupts that are being requested. Finally the selected interrupt is compared with the processor interrupt priority level (IPL) contained in the processor status register (PS) and the request is accepted if it is higher than IPL and the interrupt disable flag I is "0". The request is not accepted if flag I is "1". The reset, DBC, and watchdog timer interrupts are not affected by the interrupt disable flag I.

When an interrupt is accepted, the contents of the processor status register (PS) is saved to the stack and the interrupt disable flag I is set to "1".

Furthermore, the interrupt request bit of the accepted interrupt is cleared to "0" and the processor interrupt priority level (IPL) in the processor status register (PS) is replaced by the priority level of the accepted interrupt.

Therefore, multi-level priority interrupts are possible by resetting the interrupt disable flag I to "0" and enable further interrupts.

For reset, DBC, watchdog timer, zero divide, and BRK instruction interrupts, which do not have an interrupt control register, the processor interrupt level (IPL) is set as shown in Table 3. Priority resolution is performed by latching the interrupt request bit and interrupt priority level so that they do not change. They are sampled at the first half and latched at the last half of the operation code fetch cycle.

Because priority resolution takes some time, no sampling pulse is generated for a certain interval even if it is the next operation code fetch cycle.



#### Fig. 7 Interrupt priority



Fig. 8 Interrupt priority resolution



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP.M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

As shown in Figure 9, there are three different interrupt priority resolution time from which one is selected by software. After the selected time has elapsed, the highest priority is determined and is processed after the currently executing instruction has been completed.

The time is selected with bits 4 and 5 of the processor mode register (address 5E<sub>16</sub>) shown in Figure 10. Table 4 shows the relationship between these bits and the number of cycles. After a reset, the processor mode register is initialized to "0016" and therefore, the longest time is selected.

However, the shortest time may be selected by software.

Table 3. Value set in processor interrupt level (IPL) during an interrupt

| Interrupt types | Setting value                 |  |  |  |
|-----------------|-------------------------------|--|--|--|
| Reset           | 0                             |  |  |  |
| DBC             | 7                             |  |  |  |
| Watchdog timer  | 7<br>Not change value of IPL. |  |  |  |
| Zero divide     |                               |  |  |  |
| BRK instruction | Not change value of IPL.      |  |  |  |

Table 4. Relationship between priority level evaluation time selection bit and number of cycles

| Priority level resoluti | on time selection bit | Number of oveles   |  |  |
|-------------------------|-----------------------|--------------------|--|--|
| Bit 5                   | Bit 4                 | Number of cycles   |  |  |
| 0                       | 0                     | 7 cycles of $\phi$ |  |  |
| 0                       | 1                     | 4 cycles of ø      |  |  |
| 1                       | 0                     | 2 cycles of ø      |  |  |



Fig. 10 Processor mode register configuration



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### TIMER

There are eight 16-bit timers. They are divided by type into timer A(5) and timer B(3).

The timer I/O pins are shared with I/O pins for port P5 and P6. To use these pins as timer input pins, the data direction register bit corresponding to the pin must be cleared to "0" to specify input mode.

Using this timer, confirm the function as this timer is different a little from M37700M2-XXXFP's.

### TIMER A

Figure 11 shows a block diagram of timer A.

Timer A has four modes; timer mode, event counter mode, one-shot pulse mode, and pulse width modulation mode. The mode is selected with bits 0 and 1 of the timer Ai mode register (i = 0 to 4). Each of these modes is described below.

#### (1) Timer mode [00]

Figure 12 shows the bit configuration of the timer Ai mode register during timer mode. Bits 0, 1, and 5 of the timer Ai mode register must always be "0" in timer mode.

Bit 3 is ignored if bit 4 is "0".

Bits 6 and 7 are used to select the timer counter source. The counting of the selected clock starts when the count start flag is "1" and stops when it is "0".

Figure 13 shows the bit configuration of the count start flag. The counter is decremented, an interrupt is caused and the interrupt request bit in the timer Ai interrupt control register is set when the contents becomes  $0000_{16}$ . At the same time, the contents of the reload register is transferred to the counter and count is continued.



Fig. 11 Block diagram of timer A



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

When bit 2 of the timer Ai mode register is "1", the output is generated from  $TAi_{OUT}$  pin. The output is toggled each time the contents of the counter reaches to  $0000_{16}$ . When the contents of the count start flag is "0", "L" is output from  $TAi_{OUT}$  pin.

When bit 2 is "0", TAi<sub>OUT</sub> can be used as a normal port pin. When bit 4 is "0", TAi<sub>IN</sub> can be used as a normal port pin.

When bit 4 is "1", counting is performed only while the input signal from the  $TAi_{IN}$  pin is "H" or "L" as shown in Figure 14. Therefore, this can be used to measure the pulse width of the  $TAi_{IN}$  input signal. Whether to count while the input signal is "H" or while it is "L" is determined by bit 3. If bit 3 is "1", counting is performed while the  $TAi_{IN}$  pin input

signal is "H" and if bit 3 is "0", counting is performed while it is "L".

Note that the duration of "H" or "L" on the TAi<sub>IN</sub> pin must be two or more cycles of the timer count source.

When data is written to timer Ai register with timer Ai halted, the same data is also written to the reload register and the counter. When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The contents of the counter can be read at any time.

When the value set in the timer Ai register is n, the timer frequency dividing ratio is 1/(n+1).





# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 13 Count start flag bit configuration



### Fig. 14 Count waveform when gate function is available



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP.M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### (2) Event counter mode [01]

Figure 15 shows the bit configuration of the timer Ai mode register during event counter mode. In event counter mode, the bit 0 of the timer Ai mode register must be "1" and bit 1 and 5 must be "0".

The input signal from the TAi<sub>IN</sub> pin is counted when the count start flag shown in Figure 13 is "1" and counting is stopped when it is "0".

Count is performed at the fall of the input signal when bit 3 is "0" and at the rise of the signal when it is "1".

In event counter mode, whether to increment or decrement the count can be selected with the up-down flag or the input signal from the TAiour pin.

When bit 4 of the timer Ai mode register is "0", the updown flag is used to determine whether to increment or decrement the count (decrement when the flag is "0" and increment when it is "1"). Figure 16 shows the bit configuration of the up-down flag.

When bit 4 of the timer Ai mode register is "1", the input signal from the TAioUT pin is used to determine whether to increment or decrement the count. However, note that bit 2 must be "0" if bit 4 is "1" because if bit 2 is "1", TAiout pin becomes an output pin with pulse output.

The count is decremented when the input signal from the TAiout pin is "L" and incremented when it is "H". Determine the level of the input signal from the TAiour pin before valid edge is input to the TAi<sub>IN</sub> pin.

An interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set when the counter reaches 000016 (decrement count) or FFFF<sub>16</sub> (increment count). At the same time, the contents of the reload register is transferred to the counter and the count is continued.

When bit 2 is "1" and the counter reaches 000016 (decrement count) or FFFF<sub>16</sub> (increment count), the waveform reversing polarity is output from TAiouT pin.

If bit 2 is "0", TAi<sub>OUT</sub> pin can be used as a normal port pin. However, if bit 4 is "1" and the  $\mathsf{TAi}_{\mathsf{OUT}}$  pin is used as an output pin, the output from the pin changes the count direction. Therefore, bit 4 should be "0" unless the output from the TAiout pin is to be used to select the count direction.



Timer Ai mode register bit configuration during event counter mode



Fig. 16 Up-down flag bit configuration



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Data write and data read are performed in the same way as for timer mode. That is, when data is written to timer Ai halted, it is also written to the reload register and the counter. When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The counter can be read at any time.

In event counter mode, whether to increment or decrement the counter can also be determined by supplying twophase pulse input with phase shifted by 90° to timer A2, A3, or A4. There are two types of two-phase pulse processing operations. One uses timers A2 and A3, and the other uses timer A4. In either processing operation, two-phase pulse is input in the same way, that is, pulses out of phase by 90° are input at the TAj<sub>OUT</sub> (j=2 to 4) pin and TAj<sub>IN</sub> pin.

When timers A2 and A3 are used, as shown in Figure 17, the count is incremented when a rising edge is input to the TAk<sub>IN</sub> pin after the level of TAk<sub>OUT</sub> (k=2, 3) pin changes from "L" to "H", and when the falling edge is inserted, the count is decremented.

For timer A4, as shown in Figure 18, when a phase related pulse with a rising edge input to the TA4<sub>IN</sub> pin is input after the level of TA4<sub>OUT</sub> pin changes from "L" to "H", the count is incremented at the respective rising edge and falling edge of the TA4<sub>OUT</sub> pin and TA4<sub>IN</sub> pin.

When a phase related pulse with a falling edge input to the  $TA4_{OUT}$  pin is input after the level of  $TA4_{IN}$  pin changes from "H" to "L", the count is decremented at the respective rising edge and falling edge of the  $TA4_{IN}$  pin and  $TA4_{OUT}$  pin. When performing this two-phase pulse signal procession

sing, timer Aj mode register bit 0 and bit 4 must be set to "1" and bits 1, 2, 3, and 5 must be "0". Bits 6 and 7 are ignored. Note that bits 5, 6, and 7 of the up-down flag register ( $44_{16}$ ) are the two-phase pulse signal processing selection bit for timer A2, A3, and A4 respectively. Each timer operates in normal event counter mode when the corresponding bit is "0" and performs two-phase pulse signal processing when it is "1".

Count is started by setting the count start flag to "1". Data write and read are performed in the same way as for normal event counter mode. Note that the direction register of the input port must be set to input mode because twophase pulse signal is input. Also, there can be no pulse output in this mode.



Fig. 19 Timer Aj mode register bit configuration when performing two-phase pulse signal processing in event counter mode







# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### (3) One-shot pulse mode [10]

Figure 20 shows the bit configuration of the timer Ai mode register during one-shot pulse mode. In one-shot pulse mode, bit 0 and bit 5 must be "0" and bit 1 and bit 2 must be "1".

The trigger is enabled when the count start flag is "1". The-trigger can be generated by software or it can be input from the TAi<sub>IN</sub> pin. Software trigger is selected when bit 4 is "0" and the input signal from the TAi<sub>IN</sub> pin is used as the trigger when it is "1".

Bit 3 is used to determine whether to trigger at the fall of the trigger signal or at the rise. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise of the trigger signal when it is "1".

Software trigger is generated by setting the bit in the oneshot start flag corresponding to each timer.

Figure 21 shows the bit configuration of the one-shot start flag.

As shown in Figure 22, when a trigger signal is received, the counter counts the clock selected by bits 6 and 7.

If the contents of the counter is not  $0000_{16},$  the  $TAi_{OUT}$  pin goes "H" when a trigger signal is received. The count direction is decrement.

When the counter reaches  $0001_{16}$ , The TAi<sub>OUT</sub> pin goes "L" and count is stopped. The contents of the reload register is transferred to the counter. At the same time, an interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set. This is repeated each time a trigger signal is received. The output pulse width is

1 pulse frequency of the selected clock

 $\times$ (counter's value at the time of trigger).

If the count start flag is "0",  $TAi_{OUT}$  goes "L". Therefore, the value corresponding to the desired pulse width must be written to timer Ai before setting the timer Ai count start flag.

As shown in Figure 23, a trigger signal can be received before the operation for the previous trigger signal is completed. In this case, the contents of the reload register is transferred to the counter by the trigger and then that value is decremented.

Except when retriggering while operating, the contents of the reload register is not transferred to the counter by triggering.

When retriggering, there must be at least one timer count source cycle before a new trigger can be issued.

Data write is performed to the same way as for timer mode. When data is written in timer Ai halted, it is also written to the reload register and the counter.

When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time.

Undefined data is read when timer Ai is read.



Fig. 20 Timer Ai mode register bit configuration during one-shot pulse mode



Fig. 21 One-shot start flag bit configuration



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



| Selected clock source f                                                                                         |   |                     |                         |                               |           |
|-----------------------------------------------------------------------------------------------------------------|---|---------------------|-------------------------|-------------------------------|-----------|
|                                                                                                                 |   |                     |                         |                               |           |
| TAi <sub>IN</sub><br>(in case of the<br>rising edge)                                                            |   |                     |                         |                               |           |
|                                                                                                                 | Г |                     |                         |                               |           |
| TAiout                                                                                                          |   |                     |                         |                               | <br>· · · |
|                                                                                                                 |   |                     |                         |                               |           |
| 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - |   | Example when the co | ntents of the reload re | egister is 0004 <sub>16</sub> |           |
|                                                                                                                 |   |                     |                         |                               |           |
|                                                                                                                 |   |                     |                         |                               |           |

Fig. 23 Example when trigger is re-issued during pulse output



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### (4) Pulse width modulation mode (11)

Figure 24 shows the bit configuration of the timer Ai mode register during pulse width modulation mode. In pulse width modulation mode, bits 0, 1, and 2 must be set to "1". Bit 5 is used to determine whether to perform 16-bit length pulse width modulator or 8-bit length pulse width modulator. 16-bit length pulse width modulator is performed when bit 5 is "0" and 8-bit length pulse width modulator is performed when it is "1". The 16-bit length pulse width modulator is described first.

The pulse width modulator can be started with a software trigger or with an input signal from a  $TAi_{IN}$  pin (external trigger).

The software trigger mode is selected when bit 4 is "0". Pulse width modulator is started and pulse is output from  $TAi_{OUT}$  when the timer Ai start flag is set to "1".

The external trigger mode is selected when bit 4 is "1". Pulse width modulator starts when a trigger signal is input from the TAi<sub>IN</sub> pin when the timer Ai start flag is "1". Whether to trigger at the fall or rise of the trigger signal is determined by bit 3. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise when it is "1".

When data is written to timer Ai with the pulse width modulator halted, it is written to the reload register and the counter.

Then when the timer Ai start flag is set to "1" and a software trigger or an external trigger is issued to start modulation, the waveform shown in Figure 25 is output continuously. Once modulation is started, triggers are not accepted. If the value in the reload register is m, the duration "H" of pulse is

selected clock frequency  $\times$  m and the output pulse period is

 $\frac{1}{\text{selected clock frequency}} \times (2^{16} - 1).$ 

An interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set at each fall of the output pulse.

The width of the output pulse is changed by updating timer data. The update can be performed at any time. The output pulse width is changed at the rise of the pulse after data is written to the timer.

The contents of the reload register are transferred to the counter just before the rise of the next pulse so that the pulse width is changed from the next output pulse.

Undefined data is read when timer Ai is read.

The 8-bit length pulse width modulator is described next. The 8-bit length pulse width modulator is selected when the timer Ai mode register bit 5 is "1".

The reload register and the counter are both divided into 8bit halves.

The low order 8 bits function as a prescaler and the high

order 8 bits function as the 8-bit length pulse width modulator. The prescaler counts the clock selected by bits 6 and 7. A pulse is generated when the counter reaches  $0000_{16}$ as shown in Figure 26. At the same time, the contents of the reload register is transferred to the counter and count is continued.



Fig. 24 Timer Ai mode register bit configuration during pulse width modulation mode



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Therefore, if the low order 8-bit of the reload register is n, the period of the generated pulse is

# selected clock frequency $\times (n+1)$ .

The high order 8-bit function as an 8-bit length pulse width modulator using this pulse as input. The operation is the same as for 16-bit length pulse width modulator except that the length is 8 bits. If the high order 8-bit of the reload register is m, the duration "H" of pulse is

 $\frac{1}{\text{selected clock frequency}} \times (n+1) \times m.$ 

And the output pulse period is

 $\frac{1}{\text{selected clock frequency}} \times (n+1) \times (2^8-1).$ 





Fig. 26 8-bit length pulse width modulator output pulse example



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### TIMER B

Figure 27 shows a block diagram of timer B.

Timer B has three modes; timer mode, event counter mode, and pulse period measurement/pulse width measurement mode: The mode is selected with bits 0 and 1 of the timer Bi mode register (i = 0 to 2). Each of these modes is described below.

#### (1) Timer mode [00]

Figure 28 shows the bit configuration of the timer Bi mode register during timer mode. Bits 0, and 1 of the timer Bi mode register must always be "0" in timer mode.

Bits 6 and 7 are used to select the clock source. The counting of the selected clock starts when the count start flag "1" and stops when "0".

As shown in Figure 13, the timer Bi count start flag is at the same address as the timer Ai count start flag. The count is decremented, an interrupt occurs, and the interrupt request bit in the timer Bi interrupt control register is set when the contents becomes  $0000_{16}$ . At the same time, the contents of the reload register is stored in the counter and count is continued.

Timer Bi does not have a pulse output function or a gate function like timer A.

When data is written to timer Bi halted, it is written to the reload register and the counter. When data is written to timer Bi which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The contents of the counter can be read at any time.



Fig. 27 Timer B block diagram



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### (2) Event counter mode [01]

Figure 29 shows the bit configuration of the timer Bi mode register during event counter mode. In event counter mode, the bit 0 in the timer Bi mode egister must be "1" and bit 1 must be "0".

The input signal from the  $\mathsf{TBi}_{\mathsf{IN}}$  pin is counted when the count start flag is "1" and counting is stopped when it is "0". Count is performed at the fall of the input signal when bits 2, and 3 are "0" and at the rise of the input signal when bit 3 is "0" and bit 2 is "1".

When bit 3 is "1" and bit 2 is "0", count is performed at the rise and fall of the input signal.

Data write, data read and timer interrupt are performed in the same way as for timer mode.

#### (3) Pulse period measurement/pulse width measurement mode [10]

Figure 30 shows the bit configuration of the timer Bi mode register during pulse period measurement/pulse width measurement mode.

In pulse period measurement/pulse width measurement mode, bit 0 must be "0" and bit 1 must be "1". Bits 6 and 7 are used to select the clock source. The selected clock is counted when the count start flag is "1" and counting stops when it is "0".

The pulse period measurement mode is selected when bit 3 is "0". In pulse period measurement mode, the selected clock is counted during the interval starting at the fall of the input signal from the TBi<sub>IN</sub> pin to the next fall or at the rise of the input signal to the next rise and the result is stored in the reload register. In this case, the reload register acts as a buffer register.

When bit 2 is "0", the clock is counted from the fall of the input signal to the next fall. When bit 2 is "1", the clock is counted from the rise of the input signal to the next rise.

In the case of counting from the fall of the input signal to the next fall, counting is performed as follows. As shown in Figure 31, when the fall of the input signal from TBi<sub>IN</sub> pin is detected, the contents of the counter is transferred to the reload register. Next the counter is cleared and count is started from the next clock. When the fall of the next input signal is detected, the contents of the counter is transferred to the reload register once more, the counter is cleared, and the count is started. The period from the fall of the input signal to the next fall is measured in this way.



Fig. 28 Timer Bi mode register bit configuration during timer mode



Fig. 29 Timer Bi mode register bit configuration during event counter mode





# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

After the contents of the counter is transferred to the reload register, an interrupt request signal is generated and the interrupt request bit in the timer Bi interrupt control register is set. However, no interrupt request signal is generated when the contents of the counter is transferred first time to the reload register after the count start flag is set to "1".

When bit 3 is "1", the pulse width measurement mode is selected. Pulse width measurement mode is similar to pulse period measurement mode except that the clock is counted from the fall of the TBi<sub>IN</sub> pin input signal to the next rise or from the rise of the input signal to the next fall as

shown in Figure 32.

When timer Bi is read, the contents of the reload register is read.

Note that in this mode, the interval between the fall of the TBi<sub>IN</sub> pin input signal to the next rise or from the rise to the next fall must be at least two cycles of the timer count source.

Timer Bi overflow flag which is bit 5 of timer Bi mode register is set to "1" when the timer Bi counter reaches  $0000_{16}$ . This flag is cleared by writing to corresponding timer Bi mode register. This bit is set to "1" at reset.



|   | Selected clock<br>source fi            |                   |
|---|----------------------------------------|-------------------|
|   | TBi <sub>IN</sub>                      |                   |
|   | Reload register ← Counter<br>Counter←0 |                   |
| · | Count start flag                       |                   |
| F | Interrupt request signal               | nt mode operation |



4

# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### SERIAL I/O PORTS

Two independent serial I/O ports are provided. Figure 33 shows a block diagram of the serial I/O ports.

Bits 0, 1, and 2 of the UARTi (i = 0, 1) Transmit/Receive mode register shown in Figure 34 are used to determine whether to use port P8 as parallel port, clock synchronous serial I/O port, or asynchronous (UART) serial I/O port using start and stop bits.

Figures 35 and 36 show the connections of receiver/transmitter according to the mode.

Figure 37 shows the bit configuration of the UARTi transmit/ receive control register.

Each communication method is described below.



Fig. 33 Serial I/O port block diagram

|                                                                                                                                                                                                            | iresses          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| 7 6 5 4 3 2 1 0 UART 0 Transmit/Receive mode register                                                                                                                                                      | 3016             |
| UART 1 Transmit/Receive mode register<br>Serial communication method selection bit<br>0 0 0 : Parallel port<br>0 0 1 : Clock synchronous<br>1 0 0 : 7-bit UART<br>1 0 1 : 8-bit UART<br>1 1 0 : 9-bit UART | 38 <sub>16</sub> |
| Internal clock/External clock selection bit                                                                                                                                                                |                  |
| 0 : Internal clock                                                                                                                                                                                         |                  |
| 1 .: External clock<br>Stop bit length selection bit                                                                                                                                                       |                  |
| 0 : 1 stop bit                                                                                                                                                                                             |                  |
| 1 : 2 stop bits<br>————————————————————————————————————                                                                                                                                                    |                  |
| 1 : Even parity<br>Parity enable selection bit<br>0 : No parity                                                                                                                                            |                  |
| 1 With parity                                                                                                                                                                                              |                  |
| Sleep selection bit<br>0 : No sleep                                                                                                                                                                        |                  |
| 1 : Sleep                                                                                                                                                                                                  |                  |





# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER











# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# CLOCK SYNCHRONOUS SERIAL COMMUNICATION

A case where communication is performed between two clock synchronous serial I/O ports as shown in Figure 38 will be described. (The transmission side will be denoted by subscript j and the receiving side will be denoted by subscript k.)

Bit 0 of the UARTj transmit/receive mode register and UARTk transmit/receive mode register must be set to "1" and bits 1 and 2 must be "0". The length of the transmission data is fixed at 8 bits.

Bit 3 of the UARTj transmit/receive mode register of the clock sending side is cleared to "0" to select the internal clock. Bit 3 of the UARTk transmit/receive mode register of the clock receiving side is set to "1" to select the external clock. Bits 4, 5 and 6 are ignored in clock synchronous mode. Bit 7 must always be "0".

The clock source is selected by bit 0 ( $CS_0$ ) and bit 1 ( $CS_1$ ) of the clock sending side UARTj transmit/receive control register 0. As shown in Figure 33, the selected clock is divided by (n + 1), then by 2, passed through a transmisson control circuit, and output as transmisson clock CLKj. Therefore, when the selected clock is fi,

Bit Rate=fi/{ $(n+1)\times 2$ }

On the clock receiving side, the  $CS_0$  and  $CS_1$  bits of the UARTk transmit/receive control register are ignored because an external clock is selected.

The bit 2 of the clock sending side UARTj transmit/receive control register is clear to "0"to select  $\overline{\text{CTS}}$  input. The bit 2 of the clock receiving side is set to "1" to select  $\overline{\text{RTSk}}$  output.  $\overline{\text{CTS}}$ , and  $\overline{\text{RTS}}$  signals are described later.

#### Transmission

Transmission is started when the bit 0 (TEj flag) of UARTj transmit/receive control register 1 is "1", bit 1 is (TIj flag) of one is "0", and  $\overline{\text{CTSj}}$  input is "L". As shown in Figure 39, data is output from TxDj pin when transmission clock CLKj changes from "H" to "L". The data is output from the least significant bit.

The TIJ flag indicates whether the transmission buffer register is empty or not. It is cleared to "0" when data is written in the transmission buffer register and set to "1" when the contents of the transmission buffer register is transferred to the transmission register.

When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically from the transmission buffer register to the transmission register if the next transmission start condition is satisfied. If the bit 2 of UARTj transmit/receive control register 0 is "1",  $\overline{\text{CTSj}}$  input is ignored and transmission start is controlled only by the TEj flag and TIj flag. Once transmission has started, the TEj flag, TIJ flag, and  $\overline{\text{CTSj}}$  signals are ignored until data transmission completes. Therefore, transmission

mission is not interrupt when  $\overline{\text{CTS}}$  input is changed to "H" during transmission.

The transmission start condition indicated by TEj flag, TIj flag, and  $\overline{\text{CTS}j}$  is checked while the T<sub>ENDj</sub> signal shown in Figure 39 is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission buffer register and TIj flag is cleared to "0" before the T<sub>ENDj</sub> signal goes "H".

The bit 3 (TxEPTYj flag) of UARTj transmit/receive control register 0 changes to "1" at the next cycle after the  $T_{ENDj}$  signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmission has completed.

When the TIj flag changes from "0" to "1", the interrupt request bit in the UARTj transmission interrupt control register is set to "1".

#### Receive

Receive starts when the bit 2 ( $RE_k$  flag) of UART\_k transmit/receive control register 1 is set to "1".

The  $\overline{\text{RTS}_k}$  output is "H" when the  $\text{RE}_k$  flag is "0" and goes "L" when the  $\text{RE}_k$  flag changed to "1". It goes back to "H" when receive starts. Therefore, the  $\overline{\text{RTS}_k}$  output can be used to determine whether the receive register is ready to receive. It is ready when  $\overline{\text{RTS}_k}$  output is "L".

The data from the RxDk pin is retrieved and the contents of the receive register is shifted by 1 bit each time the transmission clock CLKj changes from "L" to"H". When an 8-bit data is received, the contents of the receive register is transferred to the receive buffer register and the bit 3 (RIk flag) of UARTk transmit/receive control register 1 is set to "1". In other words, the setting of the  $\mathsf{RI}_k$  flag indicates that the receive buffer register contains the received data. At this point, RTSj output goes "L" to indicate that the next data can be received. When the  $\mathrm{RI}_{\mathbf{k}}$  flag changes from "0" to "1", the interrupt request bit in the UARTk receive interrupt control register is set to "1". Bit 4 (OERk flag) of UART<sub>k</sub> transmit/receive control register is set to "1" when the next data is transferred from the receive register to the receive buffer register while RIk flag is "1", and indicates that the next data was transferred to the receive register before the contents of the receive buffer register was read. RIk and OERk flags are cleared automatically to "0" when the low-order byte of the receive buffer register is read. The OERk flag is also cleared when the REk flag is cleared. Bit 5 (FERk flag), bit 6 (PERk flag), and bit 7. (SUMk flag) are ignored in clock synchronous mode.

As shown in Figure 33, with clock synchronous serial communication, data cannot be received unless the transmitter is operating because the receive clock is created from the transmission clock. Therefore, the transmitter must be operating even when there is no data to be sent from UART<sub>k</sub> to UART<sub>j</sub>.



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Fig. 38 Clock synchronous serial communication







# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### ASYNCHRONOUS SERIAL COMMUNICATION

Asynchronous serial communication can be performed using 7-, 8-, or 9-bit length data. The operation is the same for all data lengths. The following is the description for 8-bit asynchronous communication.

With 8-bit asynchronous communication, the bit 0 of UARTi transmit/receive mode register is "1", the bit 1 is "0", and the bit 2 is "1".

Bit 3 is used to select an internal clock or an external clock. If bit 3 is "0", an internal clock is selected and if bit 3 is "1", then external clock is selected. If an internal clock is selected, the bit 0 ( $CS_0$ ) and bit 1 ( $CS_1$ ) of UARTi transmit/ receive control register 0 are used to select the clock source. When an internal clock is selected for asynchronous serial communication, the CLK pin can be used as a normal I/O pin.

The selected internal or external clock is divided by (n+1), then by 16, and passed through a control circuit to create the UART transmission clock or UART receive clock.

Therefore, the transmission speed can be changed by changing the contents n of the bit rate generator. If the selected clock is an internal clock fi or an external clock  $f_{\text{Ext.}}$ 

Bit Rate =  $(f_i \text{ or } f_{EXT}) / \{ (n+1) \times 16 \}$ 

Bit 4 is the stop bit length selection bit to select 1 stop bit or 2 stop bits.

The bit 5 is a selection bit of odd parity or even parity.

In the odd parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always odd.

In the even parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always even.



Fig. 40 Transmit timing example when 8-bit asynchronous communication with parity and 1 stop bit is selected



Fig. 41 Transmit timing example when 9-bit asynchronous communication with no parity and 2 stop bits is selected



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP Single-chip 16-bit cmos microcomputer

Bit 6 is the parity bit selection bit which indicates whether to add parity bit or not.

Bits 4 to 6 should be set or reset according to the data format of the communicating devices.

Bit 7 is the sleep selection bit. The sleep mode is described later.

The UART<sub>i</sub> transmit/receive control regisger 0 bit 2 is used to determine whether to use  $\overline{\text{CTS}_i}$  input or  $\overline{\text{RTS}_i}$  output.  $\overline{\text{CTS}_i}$  input used if bit 2 is "0" and  $\overline{\text{RTS}_i}$  output is used if bit 2 is "1".

If  $\overline{\text{CTS}_i}$  input is selected, the user can control whether to stop or start transmission by external  $\overline{\text{CTS}_i}$  input.  $\overline{\text{RTS}_i}$  will be described later.

#### Transmission

Transmission is started when the bit 0 (TEi flag) of UART<sub>i</sub> transmit/receive control register 1 is "1", the bit 1 (TI<sub>i</sub> flag) is "0", and  $\overline{\text{CTS}_i}$  input is "L" if  $\overline{\text{CTS}_i}$  input is selected. As shown in Figure 40 and 41, data is output from the TxD<sub>i</sub> pin with the stop bit and parity bit specified by the bits 4 to 6 of UART<sub>i</sub> transmit/receive mode register bits. The data is output from the least significant bit.

The TI<sub>i</sub> flag indicates whether the transmission butter is empty or not. It is cleared to "0" when data is written in the transmission buffer and set to "1" when the contents of the transmission buffer register is transferred to the transmission register. When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically form the transmission buffer register to the transmission register if the next transmission start condition is satisfied.

Once transmission has started, the TE<sub>i</sub> flag, TI<sub>i</sub> flag, and  $\overline{\text{CTS}_i}$  signal (if  $\overline{\text{CTS}_i}$  input is selected) are ignored until data transmission is completed.

Therefore, transmission does not stop until it completes even if the TE; flag is cleared during transmission.

The transmission start condition indicated by TE<sub>i</sub> flag, TI<sub>i</sub> flag, and  $\overline{\text{CTS}_i}$  is checked while the T<sub>ENDi</sub> signal shown in Figure 40 is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission butter register and TI<sub>i</sub> flag is cleared to 0 before the T<sub>ENDi</sub> signal goes "H".

The bit 3 (TxEPTY; flag) of UART; transmit/receive control register 0 changes to "1" at the next cycle after the  $T_{ENDi}$  signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmission is completed.

When the Tl<sub>i</sub> flag changes from "0" to "1", the interrupt request bit in the UART<sub>i</sub> transmission interrupt control register is set to "1".

#### Receive

Receive is enabled when the bit 2 (REi flag) of UARTi transmit/receive control register 1 is set. As shown in Figure 42, the frequency divider circuit at the receiving end begin to work when a start bit is arrived and the data is received.



Fig. 42 Receive timing example when 8-bit asynchronous communication with no parity and 1 stop bit is selected



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

If  $\overline{\text{RTS}_i}$  output is selected by setting the bit 2 of UART<sub>i</sub> transmit/receive control register 0 to "1", the  $\overline{\text{RTS}_i}$  output is "H" when the RE<sub>i</sub> flag is "0". When the RE<sub>i</sub> flag changes to "1", the  $\overline{\text{RTS}_i}$  output goes "L" to indicate receive ready and returns to "H" once receive has started. In other words,  $\overline{\text{RTS}_i}$  output can be used to determine externally whether the receive register is ready to receive.

The entire transmission data bits are received when the start bit passes the final bit of the receive block shown in Figure 35. At this point, the contents of the receive register is transferred to the receive buffer register and the bit 3 of UART<sub>i</sub> transmit/receive control register 1 is set. In other words, the Rl<sub>i</sub> flag indicates that the receive buffer register contains data when it is set. If  $\overline{\text{RTS}}_i$  output is selected,  $\overline{\text{RTS}}_i$  output goes "L" to indicate that the register is ready to receive the next data.

The interrupt request bit in the UART<sub>i</sub> receive interrupt control register is set when the Rl<sub>i</sub> flag changes from "0" to "1".

The bit 4 (OER<sub>i</sub> flag) of UART<sub>i</sub> transmission control register 1 is set when the next data is transferred from the receive register to the receive buffer register while the Rl<sub>i</sub> flag is "1". In other words when an overrun error occurs. If the OER<sub>i</sub> flag is "1", it indicates that the next data has been transferred to the receive buffer register before the contents of the receive butter register has been read.

Bit 5 (FER; flag) is set when the number of stop bits is less than required (framing error).

Bit 6 (PER; flag) is set when a parity error occurs.

Bit 7 (SUM<sub>i</sub> flag) is set when either the OER<sub>i</sub> flag, FER<sub>i</sub> flag, or the PER<sub>i</sub> flag is set. Therefore, the SUM<sub>i</sub> flag can be used to determine whether there is an error.

The setting of the RI<sub>i</sub> flag, OER<sub>i</sub> flag, FER<sub>i</sub> flag, and the PERi flag is performed while transferring the contents of the receive register to the receive buffer register. The RI<sub>i</sub> OER<sub>i</sub>, FER<sub>i</sub>, PER<sub>i</sub>, and SUM<sub>i</sub> flags are cleared when the low order byte of the receive buffer register is read or when the RE<sub>i</sub> flag is cleared.

#### Sleep mode

The sleep mode is used to communicate only between certain microcomputers when multiple microcomputers are connected through serial I/O.

The sleep mode is entered when the bit 7 of UART<sub>i</sub> transmit/receive mode register is set.

The operation of the sleep mode for an 8-bit asynchronous communication is described below.

When sleep mode is selected, the contents of the receive register is not transferred to the receive buffer register if bit 7 (bit 6 if 7-bit asynchronous communication and bit 8 if 9-bit asychronous communication) of the received data is "0". Also the RI<sub>i</sub>, OER<sub>i</sub>, FER<sub>i</sub>, PER<sub>i</sub>, and the SUM<sub>i</sub> flag are unchanged. Therefore, the interrupt request bit of the UART<sub>i</sub> receive interrupt control register is also unchanged.

Normal receive operation takes place when bit 7 of the received data is "1".

The following is an example of how the sleep mode can be used.

The main microcomputer first sends data with bit 7 set to "1" and bits 0 to 6 set to the address of the subordinate microcomputer which wants to communicate with. Then all subordinate microcomputers receive the same data. Each subordinate microcomputer checks the received data, clears the sleep bit if bits 0 to 6 are its own address and sets the sleep bit if not. Next the main microcomputer sends data with bit 7 cleared. Then the microcomputer with the sleep bit cleared will receive the data, but the microcomputer with the sleep bit set will not. In this way, the main microcomputer is able to communicate with only the designated microcomputer.



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### A-D CONVERTER

The A-D converter is an 8-bit successive approximation converter.

Figure 43 shows a block diagram of the A-D converter and Figure 44 shows the bit configuration of the A-D control register. The frequency of the A-D converter operating clock  $\phi_{AD}$  is selected by the bit 7 of the A-D control register. When bit 7 is "0",  $\phi_{AD}$  is the clock frequency divided by 8. That is,  $\phi_{AD} = f(X_{IN})/8$ . When bit 7 is "1",  $\phi_{AD}$  is the clock frequency divided by 4 and  $\phi_{AD}$  is= $f(X_{IN})/4$ . The  $\phi_{AD}$  during A-D conversion must be 250kHz minimum because the comparator consists of a capacity coupling amplifier.

The operating mode is selected by the bits 3 and 4 of A-D control register. The available operating modes are one-shot, repeat, single sweep, and repeat sweep.

The bit of data direction register bit corresponding to the A-D converter pin must be "0" (input mode) because the analog input port is shared with port P7.

The operation of each mode is described below.







Fig. 43 A-D converter block diagram



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### (1) One-shot mode [00]

The A-D conversion pins are selected with the bit 0 to 2 of A-D control register. A-D conversion can be started by a software trigger or by an external trigger.

A software trigger is selected when the bit 5 of A-D control register is "0" and an external trigger is selected when it is "1".

When a software trigger is selected, A-D conversion is started when bit 6 (A-D conversion start flag) is set. A-D conversion ends after 57  $\phi_{AD}$  cycles and an interrupt request bit is set in the A-D conversion interrupt control register. At the same time, A-D control register bit 6 (A-D conversion start flag) is cleared and A-D conversion stops. The result of A-D conversion is stored in the A-D register corresponding to the selected pin.

If an external trigger is selected, A-D conversion starts when the A-D conversion start flag is "1" and the  $\overline{AD_{TRG}}$  input changes from "H" to "L". In this case, the pins that can be used for A-D conversion are  $AN_0$  to  $AN_6$  because the  $\overline{AD_{TRG}}$  pin is shared with the analog voltage input pin  $AN_7$ . The operation is the same as with software trigger except that the A-D conversion start flag is not cleared after A-D conversion and a retrigger can be available during A-D conversion.

#### (2) Repeat mode [01]

The operation of this mode is the same as the operation of one-shot mode except that when A-D conversion of the selected pin is complete and the result is stored in the A-D register, conversion does not stop, but is repeated. Also, no interrupt request is issued in this mode. Furthermore, if software trigger is selected, the A-D conversion start flag is not cleared. The contents of the A-D register can be read at any time.

#### (3) Single sweep mode [10]

In the sweep mode, the number of analog input pins to be swept can be selected. Analog input pins are selected by bits 1 and 0 of the A-D sweep pin selection register ( $1F_{16}$  address) shown in Figure 45. Two pins, four pins, six pins, or eight pins can be selected as analog input pins, depending on the contents of these bits.

A-D conversion is performed only for selected input pins. After A-D conversion is performed for input of  $AN_0$  pin, the conversion result is stored in A-D register 0, and in the same way, A-D conversion is performed for selected pins one after another. After A-D conversion is performed for all selected pins, the sweep is stopped.

A-D conversion can be started with a software trigger or with an external trigger input. A software trigger is selected when bit 5 is "0" and an external trigger is selected when it is "1".

When a software trigger is selected, A-D conversion is started when A-D control register bit 6 (A-D conversion start flag) is set. When A-D conversion of all selected pins end, an interrupt request bit is set in the A-D conversion interrupt control register. At the same time, A-D control register bit 6 (A-D conversion start flag) is cleared and A-D conversion stops.

When an external trigger is selected, A-D conversion starts when the A-D conversion start flag is "1" and the  $\overline{AD_{TRG}}$  input changes from "H" to "L". In this case, the A-D conversion result of the trigger input itself is stored in the A-D register 7 because the  $\overline{AD_{TRG}}$  pin is shared with AN<sub>7</sub> pin.

The operation is the same as done by software trigger except that the A-D conversion start flag is not cleared after A-D conversion and a retrigger can be available during A-D conversion.

#### (4) Repeat sweep mode [11]

The difference with the single sweep mode is that A-D conversion does not stop after converting from the  $AN_0$  pin to the selected pins, but repeats again from the  $AN_0$  pin. The repeat is performed among the selected pins. Also, no interrupt request is generated. Furthermore, if software trigger is selected, the A-D conversion start flag is not cleared. The A-D register can be read at any time.



Fig. 45 A-D sweep pin selection register configuration



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP.M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### WATCHDOG TIMER

The watchdog timer is used to detect unexpected execution sequence caused by software run-away.

Figure 46 shows a block diagram of the watchdog timer. The watchdog timer consists of a 12-bit binary counter.

The watchdog timer counts the clock frequency divided by 32  $(f_{32})$  or by 512  $(f_{512})$ . Whether to count  $f_{32}$  or  $f_{512}$  is determined by the watchdog timer frequency selection flag shown in Figure 47. f<sub>512</sub> is selected when the flag is "0" and f<sub>32</sub> is selected when it is "1". The flag is cleared after reset. FFF<sub>16</sub> is set in the watchdog timer when "L" or 2V<sub>CC</sub> is applied to the RESET pin, STP instruction is executed, data is written to the watchdog timer, or the most significant bit of the watchdog timer become "0".

After FFF<sub>16</sub> is set in the watchdog timer, the contents of watchdog timer is decremented by one at every cycle of selected frequency f<sub>32</sub> or f<sub>512</sub>, and after 2048 counts, the most significant bit of watchdog timer become "0", and a watchdog timer interrupt request bit is set, and  $\ensuremath{\mathsf{FFF}_{16}}$  is preset in the watchdog timer.

Normally, a program is written so that data is written in the watchdog timer before the most significant bit of the watchdog timer become "0". If this routine is not executed due to unexpected program execution, the most significant bit of the watchdog timer become eventually "0" and an interrupt is generated.

The processor can be reset by setting the bit 3 (software reset bit) of processor mode register described in Figure 10 in the interrupt section and generating a reset pulse.

The watchdog timer stops its function when the RESET pin voltage is raised to double the V<sub>CC</sub> voltage.

The watchdog timer can also be used to recover from when the clock is stopped by the STP instruction. Refer to the section on clock generation circuit for more details.

The watchdog timer hold the contents during a hold state and the frequency is stopped to input.



Fia. 46 Watchdog timer block diagram



Watchdog timer frequency selection flag



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### **RESET CIRCUIT**

Reset occurs when the RESET pin is returned to "H" level after holding it at "L" level when the power voltage is at 5V  $\pm 10\%$ . Program execution starts at the address formed by setting the address pins  $A_{23} \sim A_{16}$  to  $00_{16}$ ,  $A_{15} \sim A_8$  to the contents of address FFFF<sub>16</sub>, and  $A_7 \sim A_0$  to the contents of address FFFE<sub>16</sub>.

Figure 48 shows the status of the internal registers when a reset occurs.

Figure 49 shows an example of a reset circuit. The reset input voltage must be held 0.9V or lower when the power voltage reaches 4.5V.



Fig. 49 Example of a reset circuit (perform careful evaluation at the system design level before using)

|      |                                            | Address              |                 |      |                                                        | Address              |                               |
|------|--------------------------------------------|----------------------|-----------------|------|--------------------------------------------------------|----------------------|-------------------------------|
| (1)  | Port P0 data directional register          | (04 <sub>16</sub> )… | 0016            | (29) | Processor mode register                                | (5E <sub>16</sub> )… | . 00 <sub>16</sub>            |
| (2)  | Port P1 data directional register          | (05 <sub>16</sub> )  | 0016            | (30) | Watchdog timer                                         | (60 <sub>16</sub> )  | FFF <sub>16</sub>             |
| (3)  | Port P2 data directional register          | (08 <sub>16</sub> )  | 0016            | (31) | Watchdog timer frequency selection flag                | (61 <sub>16</sub> )… | O XXXXX o                     |
| (4)  | Port P3 data directional register          | (09 <sub>16</sub> )… |                 | (32) | A-D conversion interrupt control register              | (70 <sub>16</sub> )… |                               |
| (5)  | Port P4 data directional register          | (0C <sub>16</sub> )  | 0016            | (33) | UART 0 transmission interrupt control register         | (71 <sub>16</sub> )… |                               |
| (6)  | Port P5 data directional register          | (0D <sub>16</sub> )… | 0016            | (34) | UART 0 receive interrupt control register              | (72 <sub>16</sub> )… |                               |
| (7)  | Port P6 data directional register          | (10 <sub>16</sub> )… | 0016            | (35) | UART 1 transmission interrupt control register         | (73 <sub>16</sub> )… |                               |
| (8)  | Port P7 data directional register          | (11 <sub>16</sub> )  | 0016            | (36) | UART 1 receive interrupt control register              | (74 <sub>16</sub> )… |                               |
| (9)  | Port P8 data directional register          | (14 <sub>16</sub> )… | 0016            | (37) | Timer A0 interrupt control register                    | (75 <sub>16</sub> )… |                               |
| (10) | A-D control register                       | (1E <sub>16</sub> )… | 00000???        | (38) | Timer A1 interrupt control register                    | (76 <sub>16</sub> )… |                               |
| (11) | A-D sweep pin selection register           | (1F <sub>16</sub> )… |                 | (39) | Timer A2 interrupt control register                    | (77 <sub>16</sub> )… |                               |
| (12) | UART 0 Transmit/Receive mode register      | (30 <sub>16</sub> )  | 0016            | (40) | Timer A3 interrupt control register                    | (78 <sub>16</sub> )… |                               |
| (13) | UART 1 Transmit/Receive mode register      | (38 <sub>16</sub> )… | 0016            | (41) | Timer A4 interrupt control register                    | (79 <sub>16</sub> )… |                               |
| (14) | UART 0 Transmit/Receive control register 0 | (34 <sub>16</sub> )… |                 | (42) | Timer B0 interrupt control register                    | (7A <sub>16</sub> )… |                               |
| (15) | UART 1 Transmit/Receive control register 0 | (3C <sub>16</sub> )  |                 | (43) | Timer B1 interrupt control register                    | (7B <sub>16</sub> )  | 0 0 0 0                       |
| (16) | UART 0 Transmit/Receive control register 1 | (35 <sub>16</sub> )… | 0 0 0 0 0 0 1 0 | (44) | Timer B2 interrupt control register                    | (7C <sub>16</sub> )… |                               |
| (17) | UART 1 Transmit/Receive control register 1 | (3D <sub>16</sub> )… | 0 0 0 0 0 0 1 0 | (45) | $\overline{\text{INT}_{0}}$ interrupt control register | (7D <sub>16</sub> )… |                               |
| (18) | Count start flag                           | (40 <sub>16</sub> )  | 0016            | (46) | INT 1 interrupt control register                       | (7E <sub>16</sub> )… | 0 0 0 0 0 0                   |
| (19) | One-shot start flag                        | (42 <sub>16</sub> )… | 0 0 0 0         | (47) | INT 2 interrupt control register                       | (7F <sub>16</sub> )… | 0 0 0 0 0 0                   |
| (20) | Up-down flag                               | (44 <sub>16</sub> )  | 0016            | (48) | Processor status register PS                           | 0 0 0                | ? ? 0 0 0 1 ? ?               |
| (21) | Timer A0 mode register                     | (56 <sub>16</sub> )  | 0016            | (49) | Program bank register PG                               |                      | 0016                          |
| (22) | Timer A1 mode register                     | (57 <sub>16</sub> )  | 0016            | (50) | Program counter PC <sub>H</sub>                        |                      | Content of FFFF <sub>16</sub> |
| (23) | Timer A2 mode register                     | (58 <sub>16</sub> )… | 0016            | (51) | Program counter PCL                                    |                      | Content of FFFE <sub>16</sub> |
| (24) | Timer A3 mode register                     | (59 <sub>16</sub> )  | 0016            | (52) | Direct page register DPR                               |                      | 0000 <sub>16</sub>            |
| (25) | Timer A4 mode register                     | (5A <sub>16</sub> )… | 0016            | (53) | Data bank register DT                                  |                      | 0016                          |
| (26) | Timer B0 mode register                     | (5B <sub>16</sub> )… | 0 0 1 0 0 0 0   |      |                                                        | · · ·                |                               |
| (27) | Timer B1 mode register                     | (5C <sub>16</sub> )… | 0 0 1 0 0 0 0   |      | •                                                      | •                    |                               |
| (28) | Timer B2 mode register                     | (5D <sub>16</sub> )  | 0 0 1 0 0 0 0   |      | ntents of other registers and RA                       | M are not init       | ialized and should be in-     |
|      |                                            |                      |                 | itia | lized by software.                                     |                      |                               |

Fig. 48 Microcomputer internal status during reset



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### **INPUT/OUTPUT PINS**

Ports P8 to P0 all have a data direction register and each bit can be programmed for input or output. A pin becomes an output pin when the corresponding data direction register is set and an input pin when it is cleared.

When pin programmed for output, the data is written to the port latch and it is output to the output pin. When a pin is programmed for output, the contents of the port latch is read instead of the value of the pin. Therefore, a previously output value can be read correctly even when the output "L" voltage is raised due to reasons such as directly driving an LED.

A pin programmed for input is floating and the value input to the pin can be read. When a pin is programmed for input, the data is written only in the port latch and the pin stays floating.

If an input/output pin is not used as an output port, clear the bit of the corresponding data direction register so that the pin become input mode.

Figure 50 shows a block diagram of ports P8 to P0 in single-chip mode and the  $\overline{\rm E}$  pin output.

In memory expansion mode, microprocessor mode, and evaluation chip mode, ports P4 to P0 are also used as address, data, and control signal pins.

Refer to the section on processor modes for more details.



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### PROCESSOR MODE

The bits 0 and 1 of processor mode register as shown in Figure 51 are used to select any mode of single-chip mode, memory expansion mode, microprocessor mode, and evaluation chip mode.

Ports P3 to P0 and a part of port P4 are used as address, data, and control signal I/O pins except in single-chip mode.

Figure 52 shows the functions of ports P4 to P0 in each mode.

The external memory area changes when the mode changes.

Figure 53 shows the memory map for each mode.

Refer to Figure 1 for the memory map of the single-chip mode. The external memory area can be accessed except in single-chip mode. The accessing of the external memory is affected by the BYTE pin and the bit 2 (wait bit) of processor mode register. These will be described next.

#### BYTE pin

When accessing the external memory, the level of the BYTE pin is used to determine whether to use the data bus as 8-bit width or 16-bit width.

The data bus width is 8 bits when the level of the BYTE pin is "H" and port P2 becomes the data I/O pin.

The data bus width is 16 bits when the level of the BYTE pin is "L" and ports P1 and P2 become the data I/O pins.

When accessing the internal memory, the data bus width is always 16 bits regardless of the BYTE pin level.

An exclusive mode in the evaluation chip mode allows the BYTE pin level to be set to  $2 \cdot V_{CC}$ . In this case, the operation is slightly different from the above. This is described in the evaluation chip mode section.



Fig. 51 Processor mode register bit configulation



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP Single-chip 16-bit cmos microcomputer





# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### Wait bit

As shown in Figure 54, when the external memory area is accessed with the processor mode register bit 2 (wait bit) cleared to "0", the "L" width of  $\overline{E}$  signal becomes twice compared with no wait (the wait bit is "1"). The wait bit is cleared to "0" at reset.

The accessing of internal memory area is performed in no wait mode regardless of the wait bit.

The processor modes are described below.







# (1) Single-chip mode [00]

single-chip mode is entered by connecting the CNV<sub>SS</sub> pin to V<sub>SS</sub> and starting from reset. Ports P4 to P0 all function as normal I/O ports. Port P4<sub>2</sub> can be the  $\phi_1$  output pin divided the clock to X<sub>IN</sub> pin by 2 by setting bit 7 of processor mode register to "1"

### (2) Memory expansion mode [01]

Memory expansion mode is entered by setting the processor mode bits to "01" after connecting the  $CNV_{SS}$  pin to  $V_{SS}$  and starting from reset.

Port P0 becomes an address output pin and loses its I/O port function.

Port P1 has two functions depending on the level of the BYTE pin.

When the BYTE pin level is "L", port P1 functions as an address output pin while  $\overline{E}$  is "H" and as an odd address data I/O pin while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L". In this case the I/O port function is lost.

When the BYTE pin level "H", port P1 functions as an address output pin and loses its I/O port function.

Port P2 has two functions depending on the level of the BYTE pin.

When the BYTE pin level is "L", port P2 functions as an address output pin while  $\overline{E}$  is "H" and as an even address data I/O pin while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

When the BYTE pin level is "H", port P2 functions as an address output pin while  $\overline{E}$  is "H" and as an even and odd address data I/O pin while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L". In this case the I/O port function is lost.

Ports P3<sub>0</sub>, P3<sub>1</sub>, P3<sub>2</sub>, and P3<sub>3</sub> become R/W, BHE, ALE, and HLDA output pin respectively and lose their I/O port functions.

 $R/\overline{W}$  is a read/write signal which indicates a read when it is "H" and a write when it is "L".

BHE is a byte high enable signal which indicates that an odd address is accessed when it is "L".

Therefore, two bytes at even and odd addresses are accessed simultaneously if address  $A_0$  is "L" and  $\overline{\text{BHE}}$  is "L".



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

ALE is an address latch enable signal used to latch the address signal from a multiplexed signal of address and data. The latch is transparent while ALE is "H" to let the address signal pass through and held while ALE is "L".

HLDA is a hold acknowledge signal and is used to notify externally when the microcomputer receives  $\overrightarrow{\text{HOLD}}$  input and enters into hold state.

Ports  $P4_0$  and  $P4_1$  become HOLD and RDY input pin respectively and lose their output pin function, but the input pin function remains.

HOLD is a hold request signal. It is an input signal used to put the microcomputer in hold state. HOLD input is accepted when the internal clock  $\phi$  falls from "H" level to "L" level while the bus is not used. Ports P0, P1, P2, P3<sub>0</sub>, and P3<sub>1</sub> are floating while the microcomputer stays in hold state. These ports are floating after one cycle of the internal clock  $\phi$  later than HLDA signal changes to "L" level. At the removing of hold state, these ports are removed from floating state after one cycle of  $\phi$  later than HLDA signal changes to "H" level.

**RDY** is a ready signal. If this signal goes "L", the internal clock  $\phi$  stops at "L". When  $\phi_1$  output from port P4<sub>2</sub> is selected by setting bit 7 of processor mode register to "1",  $\phi_1$  output keeps on. **RDY** is used when slow external memory is attached.

#### (3) Microprocessor mode [10]

Microprocessor mode is entered by connecting the CNV<sub>SS</sub> pin to V<sub>CC</sub> and starting from reset. It can also be entered by programming the processor mode bits to "10" after connecting the CNV<sub>SS</sub> pin to V<sub>SS</sub> and starting from reset. This mode is similar to memory expansion mode except that internal ROM is disabled and an external memory is required, and  $\phi_1$  from port P4<sub>2</sub> is always output in spite of bit 7 of processor mode register.

#### (4) Evaluation chip mode [11]

Evaluation chip mode is entered by applying voltage twice the  $V_{CC}$  voltage to the CNV<sub>SS</sub> pin. This mode is normally used for evaluation tools.

The functions of ports P0 and P3 are the same as in memory expansion mode.

Port P1 functions as an address output pin while  $\overline{E}$  is "H" and as data I/O pin of odd addresses while  $\overline{E}$  is "L" regardless of the BYTE pin level. However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

Port P2 function as an address output pin while  $\overline{E}$  is "H" and as data I/O pin of even addresses while  $\overline{E}$  is "L" when the BYTE pin level is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

When the BYTE pin level is "H" or  $2 \cdot V_{CC}$ , port P2 functions as an address output pin while  $\overline{E}$  is "H" and as data I/O pin of even and odd addresses while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

Port P4 and its data direction register which are located at

address  $0A_{16}$  and  $0C_{16}$  are treated differently in evaluation chip mode. When these addresses are accessed, the data bus width is treated as 16 bits regardless of the BYTE pin level, and the access cycle is treated as internal memory regardless of the wait bit.

When a voltage twice the  $V_{CC}$  voltage is applied to the BYTE pin, the addresses corresponding to the internal ROM area are also treated as 16-bit data bus.

The functions of ports  $P4_0$  and  $P4_1$  are the same as in memory expansion mode.

Ports P4<sub>2</sub> to P4<sub>6</sub> become  $\phi_1$ , MX, QCL, VDA, and VPA output pins respectively. Port P4<sub>7</sub> becomes the DBC input pin.  $\phi_1$  from port P4<sub>2</sub> divided the clock to X<sub>IN</sub> pin by 2 is always output in spite of bit 7 of processor mode register.

The MX signal normally contains the contents of flag m, but the contents of flag x is output if the CPU is using flag x.

QCL is the queue buffer clear signal. It becomes "H" when the instruction queue buffer is cleared, for example, when a jump instruction is executed.

VDA is the valid data address signal. It becomes "H" while the CPU is reading data from data buffer or writing data to data buffer. It also becomes "H" when the first byte of the instruction (operation code) is read from the instruction queue buffer.

VPA is the valid program address signal. It becomes "H" while the CPU is reading an instruction code from the instruction queue buffer.

DBC is the debug control signal and is used for debugging. Table 5 shows the relationship between the CNV<sub>SS</sub> pin input levels and processor modes.

 Table 5. Relationship between the CNV<sub>SS</sub> pin input

 levels and processor modes

| CNVss               | Mode                                 | Description                      |  |  |  |  |
|---------------------|--------------------------------------|----------------------------------|--|--|--|--|
|                     | Single-chip                          | Single-chip mode upon start-     |  |  |  |  |
|                     | <ul> <li>Memory expansion</li> </ul> | ing after reset. Other modes     |  |  |  |  |
| V <sub>ss</sub>     | <ul> <li>Microprocessor</li> </ul>   | can be selected by changing      |  |  |  |  |
|                     | <ul> <li>Evaluation chip</li> </ul>  | the processor mode bit by        |  |  |  |  |
|                     |                                      | software.                        |  |  |  |  |
| · ·                 | Microprocessor                       | Microprocessor mode upon         |  |  |  |  |
|                     | <ul> <li>Evaluation chip</li> </ul>  | starting after reset. Evaluation |  |  |  |  |
| Vcc                 |                                      | chip mode can be selected        |  |  |  |  |
| · · ·               |                                      | by changing the processor        |  |  |  |  |
|                     |                                      | mode bit by software.            |  |  |  |  |
| 2 · V <sub>CC</sub> | Evaluation chip                      | Evaluation chip mode only.       |  |  |  |  |



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP Single-chip 16-bit cmos microcomputer

### **CLOCK GENERATING CIRCUIT**

Figure 55 shows a block diagram of the clock generator.

When an STP instruction is executed, the internal clock  $\phi$  stops oscillating at "L" level. At the same time, FFF<sub>16</sub> is written to watchdog timer and the watchdog timer input connection is forced to f<sub>32</sub>. This connection is broken and connected to the input determined by the watchdog timer frequency selection flag when the most significant bit of the watchdog timer is cleared or reset.

Oscillation resumes when an interrupt is received, but the internal clock  $\phi$  remains at "L" level until the most significant bit of the watchdog timer is cleared. This is to avoid the unstable interval at the start of oscillation when using a ceramic resonator.

When a WIT instruction is executed, the internal clock  $\phi$  stops at "L" level, but the oscillator does not stop. The clock is restarted when an interrupt is received. Instructions can be executed immediately because the oscillator is not stopped.

The stop or wait state is released when an interrupt is received or when reset is issued. Therefore, interrupts must be enabled before executing a STP or WIT instruction.

Figure 56 shows a circuit example using a ceramic (or quartz crystal) resonator. Use the manufacturer's recommended values for constants such as capacitance which differ for each resonator. Figure 57 shows an example of using an external clock signal.



Fig. 56 Circuit using a ceramic resonator



Fig. 57 External clock input circuit



Fig. 55 Block diagram of a clock generator



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### ADDRESSING MODES

The M37702M2-XXXFP has 28 powerful addressing modes. Refer to the MELPS 7700 addressing mode description for the details of each addressing mode.

#### MACHINE INSTRUCTION LIST

The M37702M2-XXXFP has 103 machine instructions. Refer to the MELPS 7700 machine instruction list for details.

# DATA REQUIRED FOR MASK ORDERING

Please send the following data for mask orders.

- (1) M37702M2-XXXFP mask ROM order confirmation form
- (2) 80P6N mark specification form
- (3) ROM data (EPROM 3 sets)



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### **ABSOLUTE MAXIMUM RATINGS**

| Symbol           | Parameter                                                                                                                                                                                                                                                                                                                                                                         | Conditions                                                                                                       | Ratings                  | Unit |
|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------|--------------------------|------|
| V <sub>cc</sub>  | Supply voltage                                                                                                                                                                                                                                                                                                                                                                    | and the second | -0.3~7                   | V    |
| AV <sub>CC</sub> | Analog supply voltage                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                  | -0.3~7                   | V    |
| V <sub>1</sub>   | Input voltage RESET, CNV <sub>SS</sub> , BYTE                                                                                                                                                                                                                                                                                                                                     |                                                                                                                  | -0.3~12                  | v    |
| Vi               | Input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>3</sub> ,<br>P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>7</sub> , V <sub>REF</sub> , X <sub>IN</sub> |                                                                                                                  | $-0.3 \sim V_{cc} + 0.3$ | V    |
| Vo .*            | Output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>3</sub> ,<br>P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>7</sub> , X <sub>OUT</sub> , Ē              |                                                                                                                  | $-0.3 \sim V_{cc} + 0.3$ | v    |
| Pd               | Power dissipation                                                                                                                                                                                                                                                                                                                                                                 | T <sub>a</sub> =25℃                                                                                              | 300                      | mW   |
| Topr             | Operating temperature                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                  | -20~85                   | °C   |
| Tsta             | Storage temperature                                                                                                                                                                                                                                                                                                                                                               | and the second | -40~150                  | °C   |

### **RECOMMENDED OPERATING CONDITIONS** ( $v_{cc}=5v\pm10\%$ , $T_a=-20\sim85$ °C, unless otherwise noted)

| Symbol                      | Para                                                | neter                                                                                                                                                                                                                                                                                                                          |                    | Limits   |                     | Unit |  |
|-----------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------|---------------------|------|--|
| -,                          |                                                     |                                                                                                                                                                                                                                                                                                                                | Min.               | Тур.     | Max.                |      |  |
| V <sub>cc</sub>             | Supply voltage                                      |                                                                                                                                                                                                                                                                                                                                | 4.5                | 5.0      | 5.5                 | V    |  |
| AV <sub>CC</sub>            | Analog supply voltage                               |                                                                                                                                                                                                                                                                                                                                |                    | $v_{cc}$ |                     | V    |  |
| V <sub>SS</sub>             | Supply voltage                                      |                                                                                                                                                                                                                                                                                                                                |                    | 0        |                     | v    |  |
| AV <sub>SS</sub>            | Analog supply voltage                               |                                                                                                                                                                                                                                                                                                                                |                    | 0        |                     | V    |  |
| V <sub>IH</sub>             |                                                     | ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>~P8 <sub>7</sub> , X <sub>IN</sub> , RESET, CNV <sub>SS</sub> ,                                                                                                                                                                    | 0.8V <sub>CC</sub> |          | V <sub>cc</sub>     | v    |  |
| V <sub>IH</sub>             | High-level input voltage P1 <sub>0</sub> -<br>(in s | ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub><br>single-chip mode)                                                                                                                                                                                                                                                       | 0.8V <sub>CC</sub> |          | V <sub>cc</sub>     | V    |  |
| VIH                         |                                                     | ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub><br>nemory expansion mode and<br>oprocessor mode)                                                                                                                                                                                                                           | 0.5V <sub>CC</sub> | ,<br>t   | V <sub>cc</sub>     | V    |  |
| VIL                         | ,                                                   | -P57, P60~P67, P70~P77,<br>-P87, X <sub>IN</sub> , RESET, CNV <sub>SS</sub> ,                                                                                                                                                                                                                                                  | 0.                 |          | 0. 2V <sub>CC</sub> |      |  |
| VIL                         | Low-level input voltage P1 <sub>0</sub> ~<br>(in s  | -P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub><br>ingle-chip mode)                                                                                                                                                                                                                                                        | 0                  | · .      | 0.2V <sub>CC</sub>  | v    |  |
| VIL                         |                                                     | P17, P20~P27<br>nemory expansion mode and<br>oprocessor mode)                                                                                                                                                                                                                                                                  | 0                  |          | 0.16V <sub>cc</sub> | V    |  |
| I <sub>он(peak)</sub>       |                                                     | $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$ ,<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$                                                                                                                                                 | 1                  |          | -10                 | mA   |  |
| I <sub>он(<b>avg</b>)</sub> | High-level average output current                   | P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> |                    | •        | -5                  | mA   |  |
| I <sub>OL</sub> (peak)      |                                                     | P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> |                    |          | 10                  | mA   |  |
| I <sub>OL</sub> (avg)       |                                                     | $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$ ,<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$                                                                                                                                                 |                    |          | 5                   | mA   |  |
|                             |                                                     | M37702M2-XXXFP, M37702S1FP                                                                                                                                                                                                                                                                                                     |                    | £        | 8                   |      |  |
| f(X <sub>IN</sub> )         | External clock frequency input                      | M37702M2AXXXFP, M37702S1AFP                                                                                                                                                                                                                                                                                                    |                    |          | 16                  | MH   |  |
|                             |                                                     | M37702M2BXXXFP, M37702S1BFP                                                                                                                                                                                                                                                                                                    |                    |          | 25                  |      |  |

Note 1. Average output current is the average value of a 100ms interval.

2. The sum of I<sub>OL(peak)</sub> for ports P0, P1, P2, P3, and P8 must be 80mA or less, the sum of I<sub>OL(peak)</sub> for ports P0, P1, P2, P3, and P8 must be 80mA or less, the sum of I<sub>OL(peak)</sub> for ports P4, P5, P6, and P7 must be 80mA or less, and the sum of I<sub>OH(peak)</sub> for ports P4, P5, P6, and P7 must be 80mA or less.



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# M37702M2-XXXFP

### **ELECTRICAL CHARACTERISTICS** ( $v_{cc}=5v$ , $v_{ss}=0v$ , $\tau_a=25$ °C, $f(x_{iN})=8$ MHz, unless otherwise noted)

| Symbol                            | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Tastas                                 | onditions                                      |      | Limits |       | Unit       |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------|------|--------|-------|------------|
| Symbol                            | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Test co                                | manaons                                        | Min. | Тур.   | Max.  | Unit       |
| V <sub>он</sub>                   | High-level output voltage P0₀~P07, P1₀~P17, P2₀~P27,<br>P3₀, P3₁, P3₃, P4₀~P47,<br>P5₀~P57, P6₀~P67, P7₀~P77,<br>P8₀~P87                                                                                                                                                                                                                                                                                                                                                                                                       | I <sub>OH</sub> =-10mA                 | ×                                              | 3    |        |       | v          |
| V <sub>OH</sub>                   | High-level output voltage P00~P07, P10~P17, P20~P27,<br>P30, P31, P33                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I <sub>OH</sub> =-400µА                |                                                | 4.7  |        |       | v          |
| Voн                               | High-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I <sub>OH</sub> =-10mA                 |                                                | 3.1  |        |       | v          |
| •он                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OH</sub> =-400µА                |                                                | 4.8  |        |       | v          |
| V <sub>он</sub>                   | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I <sub>OH</sub> =-10mA                 |                                                | 3.4  |        |       | v          |
| •он                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>ОН</sub> =-400µА                |                                                | 4.8  |        |       | •          |
| V <sub>ol</sub>                   | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>7</sub>                                                                                                                                                  | I <sub>OL</sub> =10mA                  |                                                |      |        | 2     | v          |
| Vol                               | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub>                                                                                                                                                                                                                                                                                                                                       | I <sub>OL</sub> =2mA                   |                                                |      |        | 0. 45 | v          |
|                                   | Low lovel extent with a D0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | I <sub>OL</sub> =10mA                  |                                                |      |        | 1.9   | v          |
| <b>V</b> ol                       | Low-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I <sub>OL</sub> =2mA                   |                                                |      |        | 0.43  | v          |
|                                   | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | I <sub>OL</sub> =10mA                  |                                                |      |        | 1.6   | ۰v         |
| Vol                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> =2mA                   | ,                                              |      |        | 0.4   |            |
| V <sub>T+</sub> -V <sub>T-</sub>  | $\begin{array}{c} \text{Hysteresis} \hspace{0.1cm} \overline{\text{HOLD}}, \hspace{0.1cm} \overline{\text{RDY}}, \hspace{0.1cm} \text{TA0}_{\text{IN}} \sim \text{TA4}_{\text{IN}}, \hspace{0.1cm} \text{TB0}_{\text{IN}} \sim \text{TB2}_{\text{IN}}, \\ \hline \overline{\text{INT}_0} \sim \overline{\text{INT}_2}, \hspace{0.1cm} \overline{\text{AD}_{\text{TRG}}}, \hspace{0.1cm} \overline{\text{CTS}_0}, \hspace{0.1cm} \overline{\text{CTS}_1}, \hspace{0.1cm} \text{CLK}_0, \hspace{0.1cm} \text{CLK}_1 \end{array}$ |                                        |                                                | 0.4  |        | 1     | v          |
| V <sub>T+</sub> -V <sub>T-</sub>  | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                        |                                                | 0.2  |        | 0.5   | v          |
| / <sub>T+</sub> -V <sub>T</sub> - | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                        |                                                | 0.1  |        | 0.3   | v          |
| l <sub>ін</sub>                   | $\begin{array}{l} High-level input current $P0_0 \sim P0_7, $P1_0 \sim P1_7, $P2_0 \sim P2_7,$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$                                                                                                                                                                                                                                                                                                                                                                                             | V <sub>1</sub> =5V                     |                                                |      |        | 5     | μ <b>F</b> |
| Iu                                | Low-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE                                                                                                                  | V <sub>1</sub> =0V                     |                                                |      |        | -5    | μF         |
| VRAM                              | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | When clock is stoppe                   | d.                                             | 2    |        |       | v          |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | In single-chip mode                    | f(X <sub>IN</sub> )=8MHz,<br>square waveform   |      | 6      | 12    | m          |
| сс                                | Power supply current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | output only pin is open and other pins | T <sub>a</sub> =25°C when clock<br>is stopped. |      |        | 1     |            |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | are V <sub>SS</sub> during reset.      | T <sub>a</sub> =85°C when clock is stopped.    |      |        | 20    | μ          |

## A-D CONVERTER CHARACTERISTICS ( $v_{cc}=5v$ , $v_{ss}=0v$ , $T_a=25^{\circ}c$ , $f(X_{IN})=8MHz$ , unless otherwise noted)

| Symbol            | Parameter            | Test conditions                   |      | Unit |      |      |  |
|-------------------|----------------------|-----------------------------------|------|------|------|------|--|
| Symbol            | Farameter            |                                   | Min. | Тур. | Max. | Onit |  |
| -                 | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |      |      | 8    | Bits |  |
| . —               | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |      |      | ±3   | LSB  |  |
| RLADDER           | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2    |      | 10   | kΩ   |  |
| t <sub>CONV</sub> | Conversion time      |                                   | 28.5 |      |      | μs   |  |
| VREF              | Reference voltage    |                                   | 2    |      | Vcc  | V    |  |
| V <sub>IA</sub>   | Analog input voltage |                                   | 0    |      | VREF | .V   |  |



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# 

| Symbol            | Parameter                                                                                                                                                                                                                                                                                                                                                                                                      | Test con                          | ditions                                       | ·      | Unit  |                |            |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------|--------|-------|----------------|------------|
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                | 1001000                           | uniono                                        | Min.   | Тур.  | Max.           |            |
| V <sub>OH</sub>   | High-level output voltage $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0$ , $P3_1$ , $P3_3$ , $P4_0 \sim P4_7$ ,<br>$P5_0 \sim P5_7$ , $P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ ,<br>$P8_0 \sim P8_7$                                                                                                                                                                                            | I <sub>OH</sub> =-10mA            |                                               | 3      |       | ••••••         | <b>v</b> * |
| V <sub>OH</sub>   | High-level output voltage $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0$ , $P3_1$ , $P3_3$                                                                                                                                                                                                                                                                                                 | I <sub>OH</sub> =−400µА           | 4.7                                           |        |       | v              |            |
| V <sub>он</sub>   | High-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                  | I <sub>OH</sub> =-10mA            |                                               | . 3. 1 |       | s              | v          |
| ∙он               |                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OH</sub> =−400µА           |                                               | 4.8    |       |                | v          |
| V <sub>OH</sub>   | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                    | I <sub>он</sub> =-10mA            |                                               | 3.4    |       |                | v          |
| ∙он               |                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OH</sub> =-400µА           |                                               | 4.8    |       |                | V          |
| V <sub>OL</sub>   | Low-level output voltage $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0$ , $P3_1$ , $P3_3$ , $P4_0 \sim P4_7$ ,<br>$P5_0 \sim P5_7$ , $P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ ,<br>$P8_0 \sim P8_7$                                                                                                                                                                                             | I <sub>OL</sub> =10mA             |                                               |        |       | 2              | v          |
| V <sub>OL</sub>   | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub>                                                                                                                                                                                                                       | I <sub>OL</sub> =2mA              |                                               |        | 0. 45 | v              |            |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> =10mA             |                                               |        |       | 1.9            | v          |
| Vol               | Low-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                   | I <sub>OL</sub> =2mA              |                                               |        |       | 0.43           | v          |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> =10mA             |                                               |        |       | 1.6            | v          |
| Vol               | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                     | I <sub>OL</sub> =2mA              |                                               |        |       | 0.4            | V          |
| $V_{T+} - V_{T-}$ | $\begin{array}{c} \text{Hysteresis}  \overline{\text{HOLD}}, \ \overline{\text{RDY}}, \ \text{TA0}_{\text{IN}} \sim \text{TA4}_{\text{IN}}, \ \text{TB0}_{\text{IN}} \sim \text{TB2}_{\text{IN}}, \\ \hline \overline{\text{INT}}_0 \sim \overline{\text{INT}}_2, \ \overline{\text{AD}}_{\text{TRG}}, \ \overline{\text{CTS}}_0, \ \overline{\text{CTS}}_1, \ \text{CLK}_0, \ \text{CLK}_1 \end{array}$       |                                   |                                               | 0.4    |       | <sup>`</sup> 1 | v          |
| $V_{T+} - V_{T-}$ | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                               |                                   |                                               | 0.2    |       | 0.5            | v          |
| $V_{T+} - V_{T-}$ | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                     |                                   |                                               | 0.1    |       | 0.3            | · V        |
| Iн                | High-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE | V <sub>1</sub> =5V                | · .                                           |        |       | 5              | μA         |
| I <sub>IL</sub>   | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                           | v <sub>i</sub> =0v                |                                               |        |       | —5             | μА         |
| VRAM              | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                               | When clock is stopped             | •                                             | 2      |       |                | V          |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                |                                   | f(X <sub>IN</sub> )=16MHz,<br>square waveform |        | 12    | 24             | mA         |
| Icc               | Power supply current                                                                                                                                                                                                                                                                                                                                                                                           | 1                                 | $T_a=25^{\circ}C$ when clock is stopped.      |        |       | 1              |            |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                | are V <sub>SS</sub> during reset. | T <sub>a</sub> =85℃ when clock is stopped.    |        | 21.2  | 20             | μA         |

### A-D CONVERTER CHARACTERISTICS ( $v_{cc}=5v$ , $v_{ss}=0v$ , $T_a=25^{\circ}$ C, $f(X_{iN})=16$ MHz, unless otherwise noted)

| Symbol            | Parameter            | Test conditions                   | Limits      | Unit              |
|-------------------|----------------------|-----------------------------------|-------------|-------------------|
| Symbol            | Parameter            | Test conditions                   | Min. Typ. I | Max.              |
| _ * *             | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |             | 8 Bits            |
| · · ·             | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |             | ±3 LSB            |
| RLADDER           | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2           | 10 kΩ             |
| t <sub>CONV</sub> | Conversion time      |                                   | 14.25       | μs                |
| VREF              | Reference voltage    |                                   | 2           | V <sub>cc</sub> V |
| VIA               | Analog input voltage |                                   | 0           | REF V             |



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# M37702M2BXXXFP

### **ELECTRICAL CHARACTERISTICS** ( $v_{cc}=5v$ , $v_{ss}=0v$ , $\tau_a=25$ °C, $f(x_{iN})=25$ MHz, unless otherwise noted)

| Symbol                            | Parameter                                                                                                                                                                                                                                                                                                                                                                                                      | Test or                                | onditions                                      |      | Unit |       |            |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------|------|------|-------|------------|
| Symbol                            | Parameter                                                                                                                                                                                                                                                                                                                                                                                                      | Test co                                | matuons                                        | Min. | Тур. | Max.  | Uni        |
| V <sub>oH</sub>                   | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>7</sub>                                 | I <sub>OH</sub> =-10mA                 |                                                | 3    |      |       | v          |
| V <sub>он</sub>                   | High-level output voltage P00~P07, P10~P17, P20~P27,<br>P30, P31, P33                                                                                                                                                                                                                                                                                                                                          | I <sub>OH</sub> =-400µА                |                                                | 4.7  |      |       | v          |
| Voh                               | High-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                  | I <sub>OH</sub> =-10mA                 |                                                | 3.1  |      |       | v          |
| <b>ч</b> он                       |                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OH</sub> =-400µА                |                                                | 4.8  |      |       | •          |
| V <sub>он</sub>                   | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                    | I <sub>OH</sub> =-10mA                 |                                                | 3.4  |      |       | v          |
| •он                               |                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OH</sub> =-400µА                | 4.8                                            |      |      | V     |            |
| V <sub>ol</sub>                   | Low-level output voltage $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0$ , $P3_1$ , $P3_3$ , $P4_0 \sim P4_7$ ,<br>$P5_0 \sim P5_7$ , $P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ ,<br>$P8_0 \sim P8_7$                                                                                                                                                                                             | I <sub>OL</sub> =10mA                  |                                                |      |      | . 2   | V          |
| Vol                               | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub>                                                                                                                                                                                                                       | I <sub>OL</sub> =2mA                   |                                                |      |      | 0. 45 | v          |
| Vol                               | Low-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                   | I <sub>OL</sub> =10mA                  |                                                |      | 1.9  | v     |            |
| VOL                               |                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> =2mA                   |                                                |      |      | 0.43  | · · ·      |
| Vol                               | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                     | I <sub>OL</sub> =10mA                  |                                                |      |      | 1.6   | v          |
| •0L                               |                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> =2mA                   | х.                                             |      |      | 0.4   | •          |
| $v_{\tau+} - v_{\tau-}$           | $\begin{array}{c} \text{Hysteresis}  \overline{\text{HOLD}}, \ \overline{\text{RDY}}, \ \text{TA0}_{\text{IN}} \sim \text{TA4}_{\text{IN}}, \ \text{TB0}_{\text{IN}} \sim \text{TB2}_{\text{IN}}, \\ \hline \overline{\text{INT}}_0 \sim \overline{\text{INT}}_2, \ \overline{\text{AD}}_{\text{TRG}}, \ \overline{\text{CTS}}_0, \ \overline{\text{CTS}}_1, \ \text{CLK}_0, \ \text{CLK}_1 \end{array}$       |                                        |                                                | 0.4  |      | · 1   | v          |
| V <sub>T+</sub> -V <sub>T</sub> - | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                               |                                        |                                                | 0.2  |      | 0.5   | v          |
| V <sub>T+</sub> -V <sub>T-</sub>  | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                     |                                        |                                                | 0.1  |      | 0.3   | V          |
| I <sub>IH</sub>                   | High-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE | V <sub>1</sub> =5V                     |                                                |      |      | 5     | μ <b>F</b> |
| ۱ <sub>۱۰</sub>                   | Low-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE  | v <sub>1</sub> =0v                     |                                                |      |      | —5    | μŀ         |
| VRAM                              | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                               | When clock is stoppe                   | d.                                             | 2    |      |       | · V        |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                | In single-chip mode                    | f(X <sub>IN</sub> )=25MHz,<br>square waveform  |      | 19   | 38    | m/         |
| cc /                              | Power supply current                                                                                                                                                                                                                                                                                                                                                                                           | output only pin is open and other pins | T <sub>a</sub> =25°C when clock is stopped.    |      |      | 1     | ÷ .        |
|                                   |                                                                                                                                                                                                                                                                                                                                                                                                                | are V <sub>SS</sub> during reset.      | $T_a = 85^{\circ} C$ when clock<br>is stopped. |      |      | 20    | μΙ         |

### A-D CONVERTER CHARACTERISTICS (V<sub>cc</sub>=5V, V<sub>ss</sub>=0V, T<sub>a</sub>=25°C, f(X<sub>IN</sub>)=25MHz, unless otherwise noted)

| O. math at 1      | Deventer             | Test conditions                   | Limits    | Unit            |      |
|-------------------|----------------------|-----------------------------------|-----------|-----------------|------|
| Symbol            | Parameter            | rest conditions                   | Min. Typ. | Max.            | Unit |
| — .               | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |           | 8               | Bits |
| · -               | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |           | ±3              | LSB  |
| RLADDER           | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2         | 10              | kΩ   |
| t <sub>CONV</sub> | Conversion time      |                                   | 9.12      |                 | μs   |
| VREF              | Reference voltage    |                                   | 2         | V <sub>cc</sub> | Î V  |
| VIA               | Analog input voltage |                                   | 0         | VREF            | V. v |



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### TIMING REQUIREMENTS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $T_a=25$ °C, unless otherwise noted)

# External clock input

|                   |                                             | Limits |      |       |      |       |      |      |
|-------------------|---------------------------------------------|--------|------|-------|------|-------|------|------|
| Symbol            | Parameter                                   | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |
|                   |                                             | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |
| t <sub>C</sub>    | External clock input cycle time             | 125    | 1.1  | 62    |      | 40    |      | ns   |
| t <sub>w(H)</sub> | External clock input high-level pulse width | 50     |      | 25    |      | 15    |      | ns   |
| t <sub>w(L)</sub> | External clock input low-level pulse width  | : 50   |      | 25    |      | 15    |      | ns   |
| tr                | External clock rise time                    |        | 20   |       | 10   |       | 8    | ns 🗠 |
| tf                | External clock fall time                    |        | 20   |       | 10   |       | 8    | ns   |

# Single-chip mode

|                        |                          |      |      | Lin   | nits |       |      |      |
|------------------------|--------------------------|------|------|-------|------|-------|------|------|
| Symbol                 | Parameter                | 8M   | IHz  | 16MHz |      | 25MHz |      | Unit |
|                        |                          | Min. | Max. | Min.  | Max. | Min.  | Max. | ].   |
| tsu(POD-E)             | Port P0 input setup time | 200  |      | 100   |      | 60    |      | ns   |
| t <sub>SU(P1D-E)</sub> | Port P1 input setup time | 200  |      | 100   |      | 60    |      | ns   |
| t <sub>SU(P2D-E)</sub> | Port P2 input setup time | 200  |      | 100   |      | 60    |      | ns   |
| t <sub>SU(P3D-E)</sub> | Port P3 input setup time | 200  |      | 100   |      | .60   |      | ns   |
| t <sub>SU(P4D-E)</sub> | Port P4 input setup time | 200  |      | 100   |      | 60    |      | ns   |
| tsu(P5D-E)             | Port P5 input setup time | 200  |      | 100   |      | 60    |      | ns   |
| t <sub>SU(P6D-E)</sub> | Port P6 input setup time | 200  |      | 100   |      | 60    |      | ns   |
| t <sub>SU(P7D-E)</sub> | Port P7 input setup time | 200  |      | 100   |      | 60    |      | ns   |
| t <sub>SU(P8D-E)</sub> | Port P8 input setup time | 200  |      | 100   |      | 60    | 1.1  | ns   |
| th(E-POD)              | Port P0 input hold time  | 0    |      | 0     |      | 0     |      | ns   |
| th(E-P1D)              | Port P1 input hold time  | 0    |      | 0     |      | 0     |      | ns   |
| th(E-P2D)              | Port P2 input hold time  | . 0  |      | 0     |      | 0     |      | ns   |
| th(E-P3D)              | Port P3 input hold time  | 0    |      | 0     |      | 0     |      | ns   |
| th(E-P4D)              | Port P4 input hold time  | 0    |      | 0     |      | 0     |      | ns   |
| th(E-P5D)              | Port P5 input hold time  | 0    |      | · 0   |      | 0     | -    | ns   |
| th(E-P6D)              | Port P6 input hold time  | 0    |      | 0     |      | Ö 🕔   |      | ns   |
| th(E-P7D)              | Port P7 input hold time  | 0    |      | 0     | *    | 0     |      | ns   |
| th(E-P8D)              | Port P8 input hold time  | 0    |      | 0     |      | 0     |      | ns   |

# Memory expansion mode and microprocessor mode

|                        |                          |                                       |       |    | Limits   |      |       |      |         |    |  |
|------------------------|--------------------------|---------------------------------------|-------|----|----------|------|-------|------|---------|----|--|
| Symbol                 | Parameter                |                                       | 8MHz  |    | 16MHz    |      | 25MHz |      | Unit    |    |  |
|                        |                          |                                       |       |    | Max.     | Min. | Max.  | Min. | Max.    | 1. |  |
| t <sub>su(P1D-E)</sub> | Port P1 input setup time |                                       |       | 60 |          | 45   |       | 30   |         | ns |  |
| t <sub>SU(P2D-E)</sub> | Port P2 input setup time |                                       |       | 60 |          | 45   |       | 30   |         | ns |  |
| tsu(RDY-Ø1)            | RDY input setup time     |                                       | · ` \ | 70 | 1. A. A. | 60   |       | 55   |         | ns |  |
| tsu(HOLD-#1)           | HOLD input setup time    |                                       |       | 70 |          | 60   |       | 55   |         | ns |  |
| th(E-P1D)              | Port P1 input hold time  | · · · · · · · · · · · · · · · · · · · |       | 0  |          | .0   |       | 0    | <i></i> | ns |  |
| th(E-P2D)              | Port P2 input hold time  | · · · · · · · · · · · · · · · · · · · |       | 0  |          | 0    |       | 0    |         | ns |  |
| th(ø1-RDY)             | RDY input hold time      |                                       |       | 0  |          | 0    |       | 0    |         | ns |  |
| th(#1-HOLD)            | HOLD input hold time     |                                       | 1     | 0  |          | 0    |       | 0    |         | ns |  |



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# Timer A input (Count input in event counter mode)

|                    |                                                |      | Limits |      |       |      |      |      |  |  |
|--------------------|------------------------------------------------|------|--------|------|-------|------|------|------|--|--|
| Symbol             | Parameter                                      | 8N   | 8MHz   |      | 16MHz |      | ИHz  | Unit |  |  |
|                    |                                                | Min. | Max.   | Min. | Max.  | Min. | Max. |      |  |  |
| t <sub>C(TA)</sub> | TAi <sub>IN</sub> input cycle time             | 250  |        | 125  |       | 80   |      | ns   |  |  |
| tw(TAH)            | TAi <sub>IN</sub> input high-level pulse width | 125  |        | 62   |       | 40   |      | ns   |  |  |
| tw(TAL)            | TAi <sub>IN</sub> input low-level pulse width  | 125  |        | 62   |       | 40   |      | ns   |  |  |

#### Timer A input (Gating input in timer mode)

|                    |                                                | Limits |      |       |      |       |      |      |  |
|--------------------|------------------------------------------------|--------|------|-------|------|-------|------|------|--|
| Symbol             | Parameter                                      | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |  |
|                    |                                                | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |  |
| t <sub>C(TA)</sub> | TAi <sub>IN</sub> input cycle time             | 1000   |      | 500   |      | 320   |      | ns   |  |
| tw(TAH)            | TAi <sub>IN</sub> input high-level pulse width | 500    |      | 250   |      | 160   |      | ns   |  |
| tw(TAL)            | TAi <sub>IN</sub> input low-level pulse width  | 500    |      | 250   |      | 160   |      | ns   |  |

### Timer A input (External trigger input in one-shot pulse mode)

| -                   |                                                | Limits |      |       |      |       |      |      |  |
|---------------------|------------------------------------------------|--------|------|-------|------|-------|------|------|--|
| Symbol              | Parameter                                      | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |  |
|                     |                                                | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |  |
| t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 500    |      | 250   |      | 160   |      | ns   |  |
| t <sub>W(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 250    |      | 125   |      | 80    | _    | ns   |  |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 250    |      | 125   |      | 80    |      | ns   |  |

# Timer A input (External trigger input in pulse width modulation mode)

|         |                                                | Limits |      |      |      |       |      |      |
|---------|------------------------------------------------|--------|------|------|------|-------|------|------|
| Symbol  | Parameter                                      |        | 8MHz |      | ИHz  | 25MHz |      | Unit |
|         |                                                | Miņ.   | Max. | Min. | Max. | Min.  | Max. | 1.   |
| tw(TAH) | TAi <sub>IN</sub> input high-level pulse width | 250    |      | 125  |      | 80    |      | ns   |
| tw(TAL) | TAi <sub>IN</sub> input low-level pulse width  | 250    |      | 125  |      | 80    |      | ns   |

#### Timer A input (Up-down input in event counter mode)

|                    |                                                 |      | Limits |      |      |       |      |      |  |  |
|--------------------|-------------------------------------------------|------|--------|------|------|-------|------|------|--|--|
| Symbol             | Parameter                                       | 8N   | 8MHz   |      | ИНz  | 25MHz |      | Unit |  |  |
|                    |                                                 | Min. | Max.   | Min: | Max. | Min.  | Max. | 1    |  |  |
| t <sub>C(UP)</sub> | TAi <sub>OUT</sub> input cycle time             | 5000 |        | 2500 |      | 2000  |      | ns   |  |  |
| tw(UPH)            | TAi <sub>OUT</sub> input high-level pulse width | 2500 |        | 1250 |      | 1000  |      | ns   |  |  |
|                    | TAiout input low-level pulse width              | 2500 |        | 1250 |      | 1000  |      | ns   |  |  |
| tsu(UP-TIN)        | TAi <sub>OUT</sub> input setup time             | 1000 |        | 500  |      | 400   |      | ŕns  |  |  |
| th(TIN-UP)         | TAi <sub>out</sub> input hold time              | 1000 |        | 500  |      | 400   |      | ns   |  |  |



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### Timer B input (Count input in event counter mode)

|                     |                                                                   | Limits |                                           |      |      |      |          |      |
|---------------------|-------------------------------------------------------------------|--------|-------------------------------------------|------|------|------|----------|------|
| Symbol              | Parameter                                                         | 8M     | 1Hz                                       | 161  | ИHz  | 25N  | ٨Hz      | Unit |
|                     |                                                                   | Min.   | Max.                                      | Min. | Max. | Min. | Max.     | -    |
| t <sub>C(TB)</sub>  | TBi <sub>IN</sub> input cycle time (one edge count)               | 250    | 1. A. | 125  |      | 80   |          | ns   |
| t <sub>w(TBH)</sub> | TBi <sub>IN</sub> input high-level pulse width (one edge count)   | 125    |                                           | 62   |      | 40   |          | ns   |
| tw(TBL)             | TBi <sub>IN</sub> input low-level pulse width (one edge count)    | 125    | 1                                         | 62   |      | 40   |          | ns   |
| t <sub>C(TB)</sub>  | TBi <sub>IN</sub> input cycle time (both edges count)             | 500    |                                           | 250  | 1    | 160  | с н<br>с | ns   |
| t <sub>w(TBH)</sub> | TBi <sub>IN</sub> input high-level pulse width (both edges count) | 250    |                                           | 125  |      | 80   |          | ns   |
| tw(TBL)             | TBi <sub>IN</sub> input low-level pulse width (both edges count)  | 250    |                                           | 125  |      | -80  |          | ns   |

### Timer B input (Pulse period measurement mode)

|                     |                                                | Limits |      |       |      |       |      |      |
|---------------------|------------------------------------------------|--------|------|-------|------|-------|------|------|
| Symbol              | Parameter                                      | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |
|                     |                                                | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |
| t <sub>C(TB)</sub>  | TBi <sub>IN</sub> input cycle time             | 1000   |      | 500   |      | 320   |      | ns   |
| t <sub>w(твн)</sub> | TBi <sub>IN</sub> input high-level pulse width | 500    |      | 250   |      | 160   |      | ns   |
| t <sub>w(TBL)</sub> | TBi <sub>IN</sub> input low-level pulse width  | 500    |      | 250   |      | 160   | 5    | ns   |

### Timer B input (Pulse width measurement mode)

| Symbol              |                                                | Limits |      |      |      |       |      |      |
|---------------------|------------------------------------------------|--------|------|------|------|-------|------|------|
|                     | Parameter                                      |        | 8MHz |      | NHz  | 25MHz |      | Unit |
|                     |                                                | Min.   | Max. | Min. | Max. | Min.  | Max. |      |
| t <sub>C(TB)</sub>  | TBi <sub>IN</sub> input cycle time             | 1000   |      | 500  |      | 320   |      | ns   |
| tw(TBH)             | TBi <sub>IN</sub> input high-level pulse width | 500    |      | 250  |      | 160   |      | ns   |
| t <sub>W(TBL)</sub> | TBi <sub>IN</sub> input low-level pulse width  | 500    |      | 250  |      | 160   |      | ns   |

# A-D trigger input

|                    |                                                                |           | Limits |      |       |      |       |      |      |
|--------------------|----------------------------------------------------------------|-----------|--------|------|-------|------|-------|------|------|
| Symbol             | Parameter                                                      | Parameter | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |
|                    |                                                                |           | Min.   | Max. | Min.  | Max. | Min.  | Max. | i ·  |
| t <sub>C(AD)</sub> | AD <sub>TRG</sub> input cycle time (minimum allowable trigger) | 11        | 2000   | 1    | 1000  |      | 1000  |      | ns   |
| tw(ADL)            | AD <sub>TRG</sub> input low-level pulse width                  |           | 250    |      | 125   |      | 125   |      | ns   |

# Serial I/O

|                      |                                   | Limits |          |      |      |      |      |      |
|----------------------|-----------------------------------|--------|----------|------|------|------|------|------|
| Symbol               | Parameter                         | 81     | ИНZ      | 16   | ИHz  | 25   | MHz  | Unit |
| *                    |                                   | Min.   | Max.     | Min. | Max. | Min. | Max. |      |
| t <sub>C(CK)</sub>   | CLKi input cycle time             | 500    |          | 250  |      | 200  |      | ns   |
| tw(ckh)              | CLKi input high-level pulse width | 250    |          | 125  |      | 100  | N.   | ns   |
| tw(CKL)              | CLKi input low-level pulse width  | 250    | S. 1. 1. | 125  |      | 100  |      | ns   |
| td(c-a)              | TxDj output delay time            |        | 150      |      | 90   | ,    | 80   | ns   |
| th(c-a)              | TxDi hold time                    | 30     |          | 30   |      | 30   |      | ns   |
| t <sub>su(D-C)</sub> | RxD <sub>i</sub> input setup time | 60     |          | 30   | 1    | 20   | 1.00 | ns   |
| th(c-D)              | RxD <sub>i</sub> input hold time  | 90     | i i i    | 90   |      | 90   |      | ns   |

# External interrupt INT; input

| · · · ·             |                                   |      |      | Lir  | nits |       |      |        |
|---------------------|-----------------------------------|------|------|------|------|-------|------|--------|
| Symbol              | Parameter                         | 8N   | ٨Hz  | 16   | ИНz  | 25N   | ИHz  | . Unit |
|                     |                                   | Min. | Max. | Min. | Max. | 'Min. | Max. | 1.     |
| t <sub>W(INH)</sub> | INTi input high-level pulse width | 250  | 1.1  | 250  |      | 250   |      | ns     |
| tw(INL)             | INT input low-level pulse width   | 250  |      | 250  |      | 250   |      | ns     |



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP Single-chip 16-bit cmos microcomputer

# SWITCHING CHARACTERISTICS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $\tau_a=25$ °C, unless otherwise noted) Single-chip mode

|           |                                |                 | Limits |      |       |      |       |      |      |
|-----------|--------------------------------|-----------------|--------|------|-------|------|-------|------|------|
| Symbol    | Parameter                      | Test conditions | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |
|           |                                |                 | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |
| td(E-POQ) | Port P0 data output delay time |                 |        | 200  |       | 100  |       | 80   | ns   |
| td(E-P1Q) | Port P1 data output delay time |                 |        | 200  |       | 100  |       | 80   | ns   |
| td(E-P2Q) | Port P2 data output delay time |                 |        | 200  |       | 100  |       | 80   | ns   |
| td(E-P3Q) | Port P3 data output delay time |                 |        | 200  |       | 100  |       | 80   | ns   |
| td(E-P4Q) | Port P4 data output delay time | Fig. 58         |        | 200  |       | 100  |       | 80   | ns   |
| td(E-P5Q) | Port P5 data output delay time |                 |        | 200  |       | 100  |       | 80   | ns   |
| td(E-P6Q) | Port P6 data output delay time |                 |        | 200  |       | 100  | Lana  | 80   | ns   |
| td(E-P7Q) | Port P7 data output delay time |                 |        | 200  |       | 100  |       | 80   | ns   |
| td(E-P8Q) | Port P8 data output delay time |                 |        | 200  |       | 100  |       | 80   | ns   |

### Memory expansion mode and microprocessor mode (when wait bit = "1")

|                         |                                                |                 |      |      | Lir   | nits  |       |             |      |
|-------------------------|------------------------------------------------|-----------------|------|------|-------|-------|-------|-------------|------|
| Symbol                  | Parameter                                      | Test conditions | 8MHz |      | 16MHz |       | 25MHz |             | Unit |
|                         |                                                |                 | Min. | Max. | Min.  | Max.  | Min.  | Max.        |      |
| td(POA-E)               | Port P0 address output delay time              |                 | 100  |      | 30    |       | 12    |             | ns   |
| td(E-P1Q)               | Port P1 data output delay time (BYTE="L")      |                 |      | 110  |       | . 70  |       | 45          | ns   |
| t <sub>PXZ(E-P1Z)</sub> | Port P1 floating start delay time (BYTE="L")   | ] ·             |      | 5    |       | 5     |       | 5           | ns   |
| td(P1A-E)               | Port P1 address output delay time              |                 | 100  |      | 30    |       | 12    |             | ns   |
| td(P1A-ALE)             | Port P1 address output delay time              |                 | 80   |      | 24    |       | 5     |             | ns   |
| td(E-P2Q)               | Port P2 data output delay time                 | ].              |      | 110  |       | 70    |       | 45          | ns   |
| t <sub>PXZ(E-P2Z)</sub> | Port P2 floating start delay time              |                 |      | 5    |       | 5     |       | 5           | ns   |
| td(P2A-E)               | Port P2 address output delay time              |                 | 100  |      | 30    |       | 12    |             | ns   |
| td(P2A-ALE)             | Port P2 address output delay time              | ] .             | 80   |      | 24    |       | 5     |             | ns   |
| td(#1-HLDA)             | HLDA output delay time                         | 1               |      | 100  |       | 50    |       | 50          | ns   |
| td(ALE-E)               | ALE output delay time                          | 1               | 4    |      | 4     |       | 4     |             | ns   |
| t <sub>W(ALE)</sub>     | ALE pulse width                                | 1               | 90   |      | 35    |       | 22    |             | ns   |
| td(BHE-E)               | BHE output delay time                          | <b>5</b> 1- 59  | 100  |      | 30    |       | 20    |             | ns   |
| td(R/W-E)               | R/W output delay time                          | Fig. 58         | 100  |      | 30    |       | 20    |             | ns   |
| $t_{d(E-\phi_1)}$       | $\phi_1$ output delay time                     | ]               | 0    | - 30 | 0     | 20    | 0     | 18          | ns   |
| th(E-POA)               | Port P0 address hold time                      |                 | 50   |      | 25    |       | 18    |             | ns   |
| th(ALE-P1A)             | Port P1 address hold time (BYTE="L")           | 1.              | 9    |      | 9     |       | 9     |             | ns   |
| th(E-P1Q)               | Port P1 data hold time (BYTE="L")              |                 | 50   |      | 25    |       | 18    |             | ns   |
| t <sub>PZX(E-P1Z)</sub> | Port P1 floating release delay time (BYTE="L") |                 | 50   |      | 25    |       | 18    |             | ns   |
| th(E-P1A)               | Port P1 address hold time (BYTE="H")           | 1               | 50   |      | 25    |       | 18    |             | ns   |
| th(ALE-P2A)             | Port P2 address hold time                      | · ·             | 9    | 1    | 9     | 1.1.1 | 9     | · · · ·     | ns   |
| th(E-P2Q)               | Port P2 data hold time                         | 1.              | 50   |      | 25    |       | 18    | 1. A. A. A. | ns   |
| t <sub>PZX(E-P2Z)</sub> | Port P2 floating release delay time            | 1               | 50   |      | 25    |       | 18    |             | ns   |
| th(E-BHE)               | BHE hold time                                  | ]               | 18   |      | 18    |       | 18    |             | ns   |
| th(E-R/W)               | R/W hold time                                  |                 | 18   |      | 18    | 1     | 18    |             | ns   |
| t <sub>w(EL)</sub>      | Ē pulse width                                  |                 | 220  |      | 95    |       | 50    |             | ns   |



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# Memory expansion mode and microprocessor mode (when wait bit = "0", and external memory area accessed)

|                          |                                                |                 |      |       | Lir   | nits     |       |        |      |
|--------------------------|------------------------------------------------|-----------------|------|-------|-------|----------|-------|--------|------|
| Symbol                   | Parameter                                      | Test conditions | 8Ň   | 1Hz   | 16MHz |          | 25MHz |        | Unit |
|                          |                                                |                 | Min. | Max.  | Min.  | Max.     | Min.  | Max.   |      |
| td(poa_e)                | Port P0 address output delay time              |                 | 100  |       | 30    | 1        | 12    |        | ns   |
| td(E-P1Q)                | Port P1 data output delay time (BYTE="L")      |                 |      | 110   |       | 70       |       | 45     | ns   |
| t <sub>PXZ(E-P1Z)</sub>  | Port P1 floating start delay time (BYTE="L")   |                 |      | 5     |       | 5        |       | 5      | ns   |
| td(P1A-E)                | Port P1 address output delay time              |                 | 100  |       | 30    |          | 12    |        | ns   |
| td(PIA-ALE)              | Port P1 address output delay time              | 1               | 80   |       | 24    |          | 5     |        | ns   |
| td(E-P2Q)                | Port P2 data output delay time                 | 1 D 1           |      | 110   |       | 70       |       | 45     | ns   |
| t <sub>PXZ(E-P2Z)</sub>  | Port P2 floating start delay time              |                 |      | 5     |       | 5        |       | 5      | ns   |
| td(P2A-E)                | Port P2 address output delay time              |                 | 100  |       | 30    |          | 12    |        | ns   |
| td(P2A-ALE)              | Port P2 address output delay time              |                 | 80   |       | 24    |          | 5     |        | ns   |
| td(¢1-HLDA)              | HLDA output delay time                         |                 |      | 100 ' |       | 50       |       | 50     | ns   |
| td(ALE-E)                | ALE output delay time                          |                 | 4    |       | 4     |          | 4     | 1      | ns   |
| t <sub>W(ALE)</sub>      | ALE pulse width                                |                 | 90   |       | 35    |          | 22    |        | ns   |
| td(BHE-E)                | BHE output delay time                          | <b>Fig. 59</b>  | 100  |       | 30    |          | 20    |        | ns   |
| td(R/W-E)                | R/W output delay time                          | Fig. 58         | 100  |       | 30    |          | 20    |        | ns   |
| $t_{d(E-\phi_1)}$        | $\phi_1$ output delay time                     |                 | 0    | 30    | 0     | , 20     | 0     | 18     | ns   |
| th(E-POA)                | Port P0 address hold time                      |                 | 50   |       | 25    |          | 18    |        | ns   |
| th(ALE-P1A)              | Port P1 address hold time (BYTE="L")           | -               | 9    |       | 9     |          | 9     |        | ns   |
| th(E-P1Q)                | Port P1 data hold time (BYTE="L")              |                 | 50   |       | 25    | 1. A. A. | 18    |        | ns   |
| t <sub>PZX</sub> (E-P1Z) | Port P1 floating release delay time (BYTE="L") |                 | 50   |       | 25    |          | 18    |        | ns   |
| th(E-P1A)                | Port P1 address hold time (BYTE="H")           |                 | 50   |       | 25    |          | 18    |        | ns   |
| th(ALE-P2A)              | Port P2 address hold time                      |                 | 9    | 11. v | 9     | 1. j. 1. | 9     |        | ns   |
| th(E-P2Q)                | Port P2 data hold time                         | ]               | . 50 |       | 25    |          | 18    | 1      | ns   |
| t <sub>PZX(E-P2Z)</sub>  | Port P2 floating release delay time            |                 | 50   |       | 25    |          | 18    |        | ns   |
| th(E-BHE)                | BHE hold time                                  |                 | 18   |       | 18    |          | 18    |        | ns   |
| th(E-R/W)                | R/W hold time                                  | ]               | 18   |       | 18    | 1. 4.    | 18    | -<br>- | ns   |
| t <sub>w(EL)</sub>       | E pulse width                                  | 1               | 470  |       | 220   |          | 130   |        | ns   |





# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| TIMING DIAGR<br>Single-chip mode | $AM \qquad \qquad t_r \qquad t_f \qquad t_c \qquad \qquad t_{w(H)} \qquad t_{w(L)}$ |
|----------------------------------|-------------------------------------------------------------------------------------|
| f(X <sub>IN</sub> )              |                                                                                     |
| Ē                                | ★ td(E-POQ)                                                                         |
| Port P0 output                   |                                                                                     |
| Port P0 input                    | tsu(POD-E)                                                                          |
| Port P1 output                   |                                                                                     |
| Port P1 input                    | t <sub>SU(P1D-E)</sub> th(E-P1D)                                                    |
| Port P2 output                   |                                                                                     |
| Port P2 input                    | t <sub>SU(P2D-E)</sub> t <sub>h(E-P2D)</sub>                                        |
| Port P3 output                   | td(E-P3Q)                                                                           |
| Port P3 input                    | t <sub>SU(P3D-E)</sub> t <sub>h(E-P3D)</sub>                                        |
| Port P4 output                   | td(E-P4Q)                                                                           |
| Port P4 input                    | t <sub>SU(P4D-E)</sub> t <sub>h(E-P4D)</sub>                                        |
| Port P5 output                   | td(E-P5Q)                                                                           |
| Port P5 input                    | t <sub>su(PSD</sub> -E) t <sub>h(E-PSD)</sub>                                       |
| Port P6 output                   | ★ td(E-P6Q)                                                                         |
| Port P6 input                    | t <sub>SU(P6D-E)</sub> t <sub>h(E-P6D)</sub>                                        |
| Port P7 output                   | td(E-P7Q)                                                                           |
| Port P7 input                    | t <sub>\$U(P7D-E)</sub> th(E-P7D)                                                   |
| Port P8 output                   | td(E-P8Q)                                                                           |
| Port P8 input                    | t <sub>SU(P8D-E)</sub><br>th(E-P8D)                                                 |



# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER





M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Memory expansion mode and microprocessor mode



(When wait bit = "0")







# M37702M2-XXXFP, M37702M2AXXXFP M37702M2BXXXFP, M37702S1FP M37702S1AFP, M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Memory expansion mode and microprocessor mode (When wait bit="1")

| f(X <sub>IN</sub> )                                                               |                                                |                       |                                               |                |                          |                                                             |
|-----------------------------------------------------------------------------------|------------------------------------------------|-----------------------|-----------------------------------------------|----------------|--------------------------|-------------------------------------------------------------|
| φ <sub>1</sub>                                                                    |                                                | td(E-#1)->            |                                               |                |                          |                                                             |
| Ē                                                                                 |                                                |                       | tw(EL)                                        | $t_{d(POA-E)}$ | /                        | · · · · · · · · · · · · · · · · · · ·                       |
| Port P0 output $(A_0 \sim A_7)$                                                   | χ_                                             |                       | t <sub>h(E-P0A)</sub><br>Address              |                | Address                  | X                                                           |
| Port P1 output                                                                    |                                                | (ALE-P1A)             | th(E-PIQ)<br>Data                             | Address        | <                        | <pre>t<sub>PZX(E_P1Z)</sub> Address</pre>                   |
| (A <sub>8</sub> ~A <sub>15</sub> /D <sub>8</sub> ~D <sub>15</sub> )<br>(BYTE="L") |                                                | PIA-ALE)              | $\leftarrow$ $t_{d(E-P1Q)}$<br>$t_{h(E-P1A)}$ | td(P1A-E)      |                          | 1                                                           |
| Port P1 output<br>$(A_8 \sim A_{15})$<br>$(B_8 \sim A_{15})$                      | χ_                                             |                       | Address                                       | Х              | Address                  | X                                                           |
| (BYTE="H")<br>Port P1 input                                                       |                                                | 4                     | · · · · · · · · · · · · · · · · · · ·         |                |                          | th(E-P1D)                                                   |
| Port P2 output $(A_{16} \sim A_{23}/D_0 \sim D_7)$                                | X                                              | (ALE-P2A)             |                                               | Address        | t <sub>PXZ</sub> (E_P2Z) | t <sub>PZX(E−P2Z)</sub><br>Address<br>t <sub>h(E−P2D)</sub> |
| Port P2 input                                                                     |                                                | >                     |                                               |                |                          | <b>\</b>                                                    |
| Port P3₂ output<br>(ALE)                                                          |                                                |                       |                                               |                | - td(ALE-E)              |                                                             |
| ×                                                                                 |                                                | BHE-E)                |                                               | th(E-BHE)      |                          | · · · · · · · · · · · · · · · · · · ·                       |
| Port P3 <sub>1</sub> output<br>(BHE)                                              | X                                              |                       |                                               | X              |                          | _X                                                          |
| Port P3 <sub>0</sub> output                                                       |                                                | R/W-E) >              |                                               | th(E-R/W)      |                          |                                                             |
| (R/W)                                                                             | Test conditions                                |                       |                                               |                |                          |                                                             |
|                                                                                   | • $V_{cc} = 5 V \pm 10\%$                      |                       |                                               |                |                          |                                                             |
|                                                                                   | • Output timing voltage : $V_{OL}$ =0.8V,      |                       | , <sup>3</sup> .                              |                |                          | · · · · · ·                                                 |
|                                                                                   | • Port P1, P2 input : V <sub>IL</sub> =0.8V, V | / <sub>ін</sub> =2.5V | en e      |                | 2                        | in the second                                               |

• Port P4<sub>1</sub> input : V<sub>IL</sub>=1.0V, V<sub>IH</sub>=4.0V



# M37702M2-XXXFP,M37702M2AXXXFP M37702M2BXXXFP,M37702S1FP M37702S1AFP,M37702S1BFP SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

| Memory ex                                                             | cpansion mode and micropro                     | ocessor mod              | e (when wait bit =     | "0", and e                        | xternal memory area        | is accessed)   | ,             |
|-----------------------------------------------------------------------|------------------------------------------------|--------------------------|------------------------|-----------------------------------|----------------------------|----------------|---------------|
|                                                                       |                                                |                          |                        | k tc                              |                            |                |               |
| $f(X_{IN})$                                                           |                                                | $\mathcal{N}\mathcal{N}$ | VVV                    | ГЛ                                | $\overline{M}$             | $\overline{M}$ | $\mathcal{N}$ |
| <b>\$</b> 1                                                           |                                                |                          |                        |                                   |                            |                | $ \frown $    |
| Ē                                                                     | · .                                            | α(ε-φ <sub>1</sub> )>    |                        | t <sub>d(E</sub> ø <sub>1</sub> ) |                            | r              |               |
|                                                                       |                                                |                          | t <sub>h(Е-Р0 А)</sub> | $\leftrightarrow$                 | td(poa-e)                  |                |               |
| Port P0 output $(A_0 \sim A_7)$                                       |                                                | _X                       | Address                |                                   | Address                    | _X             |               |
| Port P1 output                                                        |                                                | th(ALE−P1A) <            | th(EP 1Q)              |                                   | <> t <sub>PXZ(E</sub> P1Z) | tPZX(E-P1Z)    |               |
| (A <sub>8</sub> ~A <sub>15</sub> /D <sub>8</sub> ~<br>(BYTE="L")      | D <sub>15</sub> )                              | Address                  |                        | Addr                              | ess                        | Addres         | s             |
|                                                                       |                                                | td (PIA-ALE)             | ←→ td(E-P1Q)           |                                   |                            |                |               |
| Port P1 output                                                        |                                                |                          | th(E-P 1A)             | $ \rightarrow $                   | td(PIA-E)                  |                |               |
| (A <sub>8</sub> ~A <sub>15</sub> )<br>(BYTE="H")                      |                                                |                          | Address                | <u>⊢</u> ∧                        | Address                    |                |               |
| Port P1 input                                                         |                                                |                          |                        |                                   | t <sub>SU(P1D−E)</sub> ←→  |                |               |
|                                                                       |                                                | th(ALE-P2A)              | → th(E-P 2Q)           | <b>←</b> →                        | <>t <sub>PXZ(E</sub> −P2Z) |                |               |
| Port P2 output<br>(A <sub>16</sub> ~A <sub>23</sub> /D <sub>0</sub> ~ |                                                | Address                  | -1/                    | Addr                              |                            | Address        |               |
|                                                                       |                                                |                          |                        |                                   |                            | <>th(E-P2D)    | · .           |
| Port P2 input                                                         |                                                | td(P2A-ALE)              | td(E-P2Q)              |                                   |                            |                | 1 A           |
|                                                                       |                                                | tw(ALE)                  |                        |                                   |                            | ·              |               |
| Port P3 <sub>2</sub> outpu                                            |                                                |                          |                        |                                   | ←−td(ALE−E)                |                |               |
| (ALE)                                                                 | n.                                             | / \                      | ·····                  |                                   |                            |                |               |
|                                                                       |                                                | t <sub>d(вне−е)</sub>    |                        |                                   |                            |                |               |
| Port P31 outpu                                                        | t                                              |                          | ·                      |                                   | BHE)                       | ·              |               |
| (BHE)                                                                 |                                                |                          |                        | _ <b>_</b>                        | · · ·                      |                |               |
|                                                                       |                                                | td(R/W−E)<br>←──>        |                        | ←→ <sup>t</sup> h(E-              | R/W)                       |                |               |
| Port P3 <sub>0</sub> output                                           | ,t                                             | -                        |                        |                                   |                            |                | <sup>-</sup>  |
| (R/W)                                                                 |                                                | N                        | . •                    | 1                                 |                            |                |               |
|                                                                       | Test conditions                                | -                        |                        |                                   |                            | <i>.</i>       |               |
|                                                                       | $\cdot V_{cc} = 5 V \pm 10\%$                  |                          |                        |                                   |                            |                |               |
|                                                                       | • Output timing voltage : V <sub>OL</sub> =0.8 | V, V <sub>он</sub> =2.0V |                        |                                   |                            |                |               |
|                                                                       | • Ports P1 P2 input : V. =0.8                  | V = 2.5V                 |                        |                                   |                            |                |               |

• Port P41 input : VIL=1.0V, VIH=4.0V



# M37702M4-XXXFP,M37702M4AXXXFP,M37702M4BXXXFP M37702S4FP,M37702S4AFP,M37702S4BFP

#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### DESCRIPTION

The M37702M4-XXXFP is a single-chip microcomputer designed with high-performance CMOS silicon gate technology. This is housed in a 80-pin plastic molded QFP. This single-chip microcomputer has a large 16M bytes address space, three instruction queue buffers, and two data buffers for high-speed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8bit parallel processing. This microcomputer is suitable for office, business and industrial equipment controller that require high-speed processing of large data.

The differences between M37702M4-XXXFP, M37702M4A XXXFP, M37702M4BXXXFP, M37702S4AFP and M37702S4BFP are the ROM size and the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37702M4-XXXFP unless otherwise noted.

| Type name      | ROM size  | External clock input frequency |
|----------------|-----------|--------------------------------|
| M37702M4-XXXFP | 32K bytes | 8 MHz                          |
| M37702M4AXXXFP | 32K bytes | 16MHz                          |
| M37702M4BXXXFP | 32K bytes | 25MHz                          |
| M37702S4FP     | External  | 8 MHz                          |
| M37702S4AFP    | External  | 16MHz                          |
| M37702S4BFP    | External  | 25MHz                          |

The M37702M4-XXXFP has the same functions as the M37702M2-XXXFP except for the memory size.

#### FEATURES

- ROM ·······32K bytes Memory size RAM ..... 2048 bytes Instruction execution time M37702M4-XXXFP, M37702S4FP (The fastest instruction at 8 MHz frequency) ...... 500ns M37702M4AXXXFP, M37702S4AFP (The fastest instruction at 16 MHz frequency)...... 250ns M37702M4BXXXFP, M37702S4BFP (The fastest instruction at 25 MHz frequency)...... 160ns Low power dissipation (at 8 MHz frequency) UART (may also be synchronous) ......2
- 8-bit A-D converter ...... 8-channel inputs
- 12-bit watchdog timer



#### **APPLICATION**

Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors and personal computers

Control devices for industrial equipment such as ME, NC, communication, and measuring instruments



# M37702M4-XXXFP,M37702M4AXXXFP,M37702M4BXXXFP M37702S4FP,M37702S4AFP,M37702S4BFP

#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER





# M37702M4-XXXFP,M37702M4AXXXFP,M37702M4BXXXFP M37702S4FP,M37702S4AFP,M37702S4BFP

### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### THE FUNCTIONS AND CHARACTERISTICS

The M37702M4-XXXFP has the same functions and characteristics as the M37702M2-XXXFP except for the ROM and RAM size. Refer to the section on the M37702M2-XXXFP. The memory map is shown in Figure 1.

### ADDRESSING MODES

The M37702M4-XXXFP has 28 powerful addressing modes. Refer to the MELPS 7700 addressing mode description for the details of each addressing mode.

### MACHINE INSTRUCTION LIST

The M37702M4-XXXFP has 103 machine instructions. Refer to the MELPS 7700 machine instruction list for details.

### DATA REQUIRED FOR MASK ORDERING

Please send the following data for mask orders.

- (1) M37702M4-XXXFP mask ROM order confirmation form
- (2) 80P6N mark specification form
- (3) ROM data (EPROM 3 sets)



Fig. 1 Memory map



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### DESCRIPTION

The M37703M2-XXXSP is single-chip microcomputer designed with high-performance CMOS silicon gate technology. This is housed in a 64-pin shrink plastic molded DIP. This single-chip microcomputer has a large 16M bytes address space, three instruction queue buffers, and two data buffers for high-speed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. This microcomputer is suitable for office, business and industrial equipment controller that require high-speed processing of large data.

The differences between M37703M2-XXXSP, M37703M2A XXXSP, M37703M2BXXXSP, M37703S1SP, M37703S1ASP and M37703S1BSP are the ROM size and the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37703M2-XXXSP unless otherwise noted.

| Type name      | ROM size  | External clock input frequency |
|----------------|-----------|--------------------------------|
| M37703M2-XXXSP | 16K bytes | 8 MHz                          |
| M37703M2AXXXSP | 16K bytes | 16MHz                          |
| M37703M2BXXXSP | 16K bytes | 25MHz                          |
| M37703S1SP     | External  | 8 MHz                          |
| M37703S1ASP    | External  | 16MHz                          |
| M37703S1BSP    | External  | 25MHz                          |

The M37703M2-XXXSP cuts down the pins of M37702M2-XXXFP. Refer to the section on M37702M2-XXXFP for the functional differences.

### FEATURES

| ٠ | Number of basic   | instructions 103                     |
|---|-------------------|--------------------------------------|
|   | Memory size       | ROM16K bytes                         |
|   |                   | RAM 512 bytes                        |
| ۲ | Instruction exec  | ution time                           |
|   | M37703M2-XXX      | SP, M37703S1SP                       |
|   | (The fastest inst | ruction at 8 MHz frequency) 500ns    |
|   | M37703M2AXX       | (SP, M37703S1ASP                     |
|   | (The fastest inst | ruction at 16 MHz frequency) 250ns   |
|   | M37703M2BXX>      | (SP, M37703S1BSP                     |
|   | (The fastest inst | ruction at 25 MHz frequency) 160ns   |
| • | Single power su   | pply5V±10%                           |
| • | Low power dissi   | pation (at 8 MHz frequency)          |
|   | ••••••            |                                      |
| • | Interrupts ······ | ······19 types 7 levels              |
| ٠ | Multiple function | 16-bit timer 5+3                     |
| ٠ | UART (may also    | be synchronous) ······2              |
| ٠ | 8-bit A-D conve   | ter ····· 4-channel inputs           |
| ٠ | 12-bit watchdog   | timer                                |
| ٠ | Programmable in   | nput/output                          |
|   | (ports P0, P1, P2 | 2, P3, P4, P5, P6, P7, P8) ······ 53 |
|   |                   |                                      |

#### **PIN CONFIGURATION (TOP VIEW)** $AV_{\rm cc}$ 1 64 $V_{cc}$ 2 63 ↔ P8₀/CTS₀/RTS₀ VREE 3 62 ↔ P81/CLK0 AVss P77/AN7/ADTRG 4 61 ↔ P8<sub>2</sub>/RxD<sub>0</sub> 60 ↔ P8<sub>3</sub>/TxD<sub>0</sub> P72/AN2 ↔ 5 6 P71/AN1 ↔ 59 ↔ P8<sub>6</sub>/RxD<sub>1</sub> 7 58 ↔ P87/TxD1 P70/AN0 ↔ P6₅/TB0<sub>IN</sub> ↔ 8 703M2BXXX $P6_4/\overline{INT_2} \leftrightarrow$ 9 P6<sub>3</sub>/INT<sub>1</sub> ↔ 10 P62/INT0 ++ 11 P57/TA3IN ↔ 12 P5<sub>6</sub>/TA3<sub>OUT</sub> ↔ 13 ŝ P55/TA2IN ↔ 14 P5₄/TA2<sub>OUT</sub> ↔ 15 50 ++ P07/A7 P53/TA1 IN ↔ 16 49 ↔ P1<sub>0</sub>/A<sub>8</sub>/D<sub>8</sub> P5₂/TA1<sub>OUT</sub> ↔ 17 48 ↔ P11/A9/D9 47 ↔ P1<sub>2</sub>/A<sub>10</sub>/D<sub>10</sub> P51/TA0IN ↔ 18 P5₀/TA0<sub>OUT</sub> ↔ 19 46 ↔ P1<sub>3</sub>/A<sub>11</sub>/D<sub>11</sub> M37703S1SP or M37703S1ASP or P47/DBC\* ↔ 20 45 ↔ P1₄/A<sub>12</sub>/D<sub>12</sub> $P4_2/\phi_1 \leftrightarrow 21$ 44 ↔ P1<sub>5</sub>/A<sub>13</sub>/D<sub>13</sub> 703S P41/RDY ↔ 22 43 ↔ P1<sub>6</sub>/A<sub>14</sub>/D<sub>14</sub> P40/HOLD ↔ 23 42 ↔ P1<sub>7</sub>/A<sub>15</sub>/D<sub>15</sub> BSI BYTE → 24 41 ↔ P2<sub>0</sub>/A<sub>16</sub>/D<sub>0</sub> **CNV**<sub>SS</sub> 25 40 ↔ P21/A17/D1 RESET → 26 39 ↔ P2<sub>2</sub>/A<sub>18</sub>/D<sub>2</sub> $X_{IN} \rightarrow 27$ 38 ↔ P2<sub>3</sub>/A<sub>19</sub>/D<sub>3</sub> X<sub>OUT</sub> ← 28 37 ↔ P2<sub>4</sub>/A<sub>20</sub>/D<sub>4</sub> Ē ← 29 36 ↔ P2<sub>5</sub>/A<sub>21</sub>/D<sub>5</sub> 30 ٧<sub>ss</sub> 35 ↔ P2<sub>6</sub>/A<sub>22</sub>/D<sub>6</sub> P3₂/ALE ↔ 31 34 ↔ P27/A23/D7 P31/BHE ↔ 32 33 ↔ P3₀/R/W Outline 64P4B \*: Used in the evaluation chip mode only

#### APPLICATION

Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors, and personal computers

Control devices for industrial equipment such as ME, NC, communication, and measuring instruments



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER





# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# FUNCTIONS OF M37703M2-XXXSP

|                              | Parameter                   | Functions                                                                        |  |  |  |  |
|------------------------------|-----------------------------|----------------------------------------------------------------------------------|--|--|--|--|
| Number of basic instructions |                             | 103                                                                              |  |  |  |  |
|                              | M37703M2-XXXSP, M37703S1SP  | 500ns (the fastest instructions, at 8MHz frequency)                              |  |  |  |  |
| Instruction execution time   | M37703M2AXXXSP, M37703S1ASP | 250ns (the fastest instructions, at 16MHz frequency)                             |  |  |  |  |
|                              | M37703M2BXXXSP, M37703S1BSP | 160ns (the fastest instructions, at 25MHz frequency)                             |  |  |  |  |
| Manageraina                  | ROM                         | 16K bytes                                                                        |  |  |  |  |
| Memory size                  | RAM                         | 512 bytes                                                                        |  |  |  |  |
|                              | P0, P1, P2, P5              | 8 -bit× 4                                                                        |  |  |  |  |
| Input/Output ports           | P8                          | 6 -bit× 1                                                                        |  |  |  |  |
| mpur Oatput ports            | P4, P6, P7                  | 4 -bit× 3                                                                        |  |  |  |  |
|                              | P3                          | 3-bit×1                                                                          |  |  |  |  |
| Multi-function timers        | TA0, TA1, TA2, TA3, TA4     | 16-bit× 5 (4 Input/Output functions)                                             |  |  |  |  |
| TB0, TB1, TB2                |                             | 16-bit× 3 (1 Input function)                                                     |  |  |  |  |
| Serial I/O                   |                             | UARTX2(One can be set clock synchronous serial I/O.)                             |  |  |  |  |
| A-D converter                |                             | 8-bit×1 (4 channels)                                                             |  |  |  |  |
| Watchdog timer               |                             | 12-bit× 1                                                                        |  |  |  |  |
| Interrupte                   |                             | 3 external types, 16 internal types                                              |  |  |  |  |
| Interrupts                   |                             | (Each interrupt can be set the priority levels to $0 \sim 7$ .)                  |  |  |  |  |
| Clock generating circuit     |                             | Built-in(externally connected to a ceramic resonator or quartz crystal resonator |  |  |  |  |
| Supply voltage               |                             | 5 V±10%                                                                          |  |  |  |  |
| Power dissipation            |                             | 30mW(at external 8 MHz frequency)                                                |  |  |  |  |
| Input/Output characteristic  | Input/Output voltage        | 5 V                                                                              |  |  |  |  |
| input/output characteristic  | Output current              | 5 mA .                                                                           |  |  |  |  |
| Memory expansion             |                             | Maximum 16M bytes                                                                |  |  |  |  |
| Operating temperature range  | )                           | -20~85°C                                                                         |  |  |  |  |
| Device structure             |                             | CMOS high-performance silicon gate process                                       |  |  |  |  |
| Package                      |                             | 64-pin shrink plastic molded DIP                                                 |  |  |  |  |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# **PIN DESCRIPTION**

| Pin                                                                     | Name                      | Input/Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|-------------------------------------------------------------------------|---------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> ,<br>V <sub>SS</sub>                                    | Power supply              |              | Supply 5 V±10% to $V_{cc}$ and 0 V to $V_{SS}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| CNV <sub>SS</sub>                                                       | CNV <sub>SS</sub> input   | Input        | This pin controls the processor mode. Connect to $V_{\text{SS}}$ for single-chip mode, and to $V_{\text{CC}}$ for external ROM types.                                                                                                                                                                                                                                                                                                                                                                                    |
| RESET                                                                   | Reset input               | input        | To enter the reset state, this pin must be kept at a "L" condition should be maintained for the required time.                                                                                                                                                                                                                                                                                                                                                                                                           |
| X <sub>IN</sub>                                                         | Clock input               | Input        | These are I/O pins of internal clock generating circuit. Connect a ceramic or quartz crystal resonator be tween $X_{IN}$ and $X_{OUT}$ . When an external clock is used, the clock source should be connected to the $X_{IN}$ pi                                                                                                                                                                                                                                                                                         |
| Xout                                                                    | Clock output              | Output       | and the X <sub>OUT</sub> pin should be left open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Ē                                                                       | Enable output             | Output       | Data or instruction read and data write are performed when output from this pin is "L".                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| BYTE                                                                    | Bus width selection input | Input        | In memory expansion mode or microprocessor mode, this pin determines whether the external data bus is 8-bit width or 16-bit width. The width is 16 bits when "L" signal inputs and 8 bits when "H" signal inputs.                                                                                                                                                                                                                                                                                                        |
| AV <sub>CC</sub> ,<br>AV <sub>SS</sub>                                  | Analog supply input       |              | Power supply for the A-D converter. Connect $AV_{CC}$ to $V_{CC}$ and $AV_{SS}$ to $V_{SS}$ externally.                                                                                                                                                                                                                                                                                                                                                                                                                  |
| V <sub>REF</sub>                                                        | Reference voltage input   | Input        | This is reference voltage input pin for the A-D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| P0 <sub>0</sub> ~P0 <sub>7</sub>                                        | I/O port P0               | I/O          | In single-chip mode, port P0 becomes an 8-bit I/O port. An I/O directional register is available so that each pin can be programmed for input or output. These ports are in input mode when reset .<br>Address( $A_7 \sim A_0$ ) is output in memory expansion mode or microprocessor mode.                                                                                                                                                                                                                              |
| P1₀~P1 <sub>7</sub>                                                     | I/O port P1               | 1/0          | In single-chip mode, these pins have the same functions as port P0. When the BYTE pin is set to "L" in memory expansion mode or microprocessor mode and external data bus is 16-bit width, high-order data $(D_{15} \sim D_8)$ is input or output when $\overline{E}$ output is "L" and an address $(A_{15} \sim A_8)$ is output when $\overline{E}$ output is "H". If the BYTE pin is "H" that is an external data bus is 8-bit width, only address $(A_{15} \sim A_8)$ is output.                                      |
| P2 <sub>0</sub> ~P2 <sub>7</sub>                                        | I/O port P2               | 1/0          | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or microp rocessor mode low-order data( $D_7 \sim D_0$ ) is input or output when $\overline{E}$ output is "L" and an address( $A_{23} \sim A_{16}$ ) i output when $\overline{E}$ output is "H".                                                                                                                                                                                                                            |
| P30~P32                                                                 | I/O port P3               | 1/0          | In single-chip mode , these pins have the same functions as port P0. In memory expansion mode or mic roprocessor mode, $R/\overline{W}$ , $\overline{BHE}$ , and ALE signals are output.                                                                                                                                                                                                                                                                                                                                 |
| P4₀~P4₂,<br>P4 <sub>7</sub>                                             | I/O port P4               | 1/0          | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or microprocessor mode, P4 <sub>0</sub> and P4 <sub>1</sub> become $HOLD$ and $RDY$ input pin respectively. Functions of other pins are the same as in single-chip mode. In single-chip mode or memory expansion mode, port P4 <sub>2</sub> can be programed for $\phi_1$ output pin divided the clock to X <sub>IN</sub> pin by 2. In microprocessor mode, P4 <sub>2</sub> always has the function as $\phi_1$ output pin. |
| P5 <sub>0</sub> ~P5 <sub>7</sub>                                        | I/O port P5               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as I/C pins for timer A0, timer A1, timer A2, and timer A3.                                                                                                                                                                                                                                                                                                                                                            |
| P6 <sub>2</sub> ~P6 <sub>5</sub>                                        | I/O port P6               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as external interrupt input $\overline{INT_0}$ , $\overline{INT_1}$ , and $\overline{INT_2}$ pins, and input pins for timer B0.                                                                                                                                                                                                                                                                                        |
| P7₀~P7₂,<br>P7 <sub>7</sub>                                             | I/O port P7               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as analo input $AN_0 \sim AN_2$ and $AN_7$ input pins. P7 <sub>7</sub> also has an A-D conversion trigger input function.                                                                                                                                                                                                                                                                                              |
| P8 <sub>0</sub> ~P8 <sub>3</sub> ,<br>P8 <sub>6</sub> , P8 <sub>7</sub> | I/O port P8               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as $R_X E$ T <sub>x</sub> D, CLK, CTS/RTS pins for UART 0, and as RxD, TxD pins for UART 1.                                                                                                                                                                                                                                                                                                                            |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### BASIC FUNCTION BLOCKS

The functional differences between the M7703M2-XXXSP and M37702M2-XXXFP are described below. The M37703M2-XXXSP has the same functions as the M37702M2-XXXFP, except these points. Refer to the section on the M37702M2-XXXFP.

### A-D CONVERTER

Analog signals are input through four channels,  $AN_0$ ,  $AN_1$ ,  $AN_2$  and  $AN_7$ . In one-shot mode and repeat mode, select one on  $AN_0$ ,  $AN_1$ ,  $AN_2$ , and  $AN_7$  as analog input by the analog input selection bits (bits 2, 1 and 0) of A-D control register. Set the bits of the directional registers for ports corresponding to analog input channels  $AN_3$ ,  $AN_4$ ,  $AN_5$  and  $AN_6$  not having pins to "1" (output mode) and output "0" to the ports.

In the single sweep mode and repeat sweep mode, the M37703M2-XXXSP operates the same as the M37702M2-XXXFP. Set the directional register bits of ports corresponding to AN0, AN1, AN2, and AN7 to "0" (input mode), and the bits of the directional registers for ports corresponding to AN<sub>3</sub>, AN<sub>4</sub>, AN<sub>5</sub> and AN<sub>6</sub> not having pins to "1" (output mode), and output "0" to the ports. In the single sweep mode and repeat sweep mode, the contents of A-D register bits corresponding to analog input channels AN<sub>3</sub>, AN<sub>4</sub>, AN<sub>5</sub>, and AN<sub>6</sub> not having pins are undefined.

### TIMER

Since timer A4 has no input/output function and timer B1, B2 have no input function, timers A4, B1 and B2 operate only in timer mode. Therefore, only clock source can be selected by the bits 7 and 6 of timer mode register for each of timers A4, B1 and B2. The bits of timer mode register must be "0" except for the clock source selection bits. Other timers A0, A1, A2, A3 and B0 have the same functions as the M37702M2-XXXFP.

#### SERIAL I/O

UART1 has only the asynchronous serial communication function and no clock synchronous serial communication function. Therefore, do not select the clock synchronous serial communication function ("001") by the serial communication method selection bits (bits 2, 1 and 0) of UART1 transmit/receive mode register. Since UART1 does not have the functions of CTS and RTS, the CTS and RTS selection bit (bit 2) of UART1 transmit/receive control register 0 must always be "1". UART0 has the same function as the M37702M2-XXXFP.

#### **INPUT/OUTPUT PINS**

The port registers and directional registers for ports P4, P6, P7 and P8 have eighth bits, the directional register bits having no pins must always be set to the output mode. Since port P3<sub>3</sub> is not available as a pin although it has port register and directional register, port P3<sub>3</sub> must be set to the output mode.

#### ADDRESSING MODES

The M37703M2-XXXSP has 28 powerful addressing modes. Refer to the MELPS 7700 addressing mode description for the details of each addressing mode.

#### MACHINE INSTRUCTION LIST

The M37703M2-XXXSP has 103 machine instructions. Refer to the MELPS 7700 machine instruction list for details.

# DATA REQUIRED FOR MASK ORDERING

- Please send the following data for mask orders.
- (1) M37703M2-XXXSP mask ROM order confirmation form
- (2) 64P4B mark specification form
- (3) ROM data (EPROM 3 sets)

Table 1. The functional differences between the M37703M2-XXXSP and M37702M2-XXXFP

| Parameter          | M37703M2-XXXSP                             | M37702M2-XXXFP                                    |
|--------------------|--------------------------------------------|---------------------------------------------------|
| Input/Output ports | P0~P2, P5                                  | P0~P2, P4~P8                                      |
|                    | P8 6 -bit× 1                               | P3 4 -bit× 1                                      |
|                    | P4, P6, P7                                 | (with HLDA)                                       |
|                    | P3 3 -bit× 1                               |                                                   |
|                    | (without HLDA)                             |                                                   |
| Timer              | Timer A with Input/Output ports 16-bit×4   | Timer A with Input/Output ports 16-bit×5          |
|                    | only timer mode 16-bit×1                   |                                                   |
|                    | Timer B······ with Input ports 16-bit×1    | Timer B with Input ports 16-bit X 3               |
| 1 A                | only timer mode 16-bit×2                   |                                                   |
| Serial I/O         | (UART or clock synchronous serial I/O) × 1 | (UART or clock synchronous serial $I/O) \times 2$ |
|                    | UARTX 1                                    | A                                                 |
| A-D converter      | 8-bit×1(4 channels)                        | 8 -bit×1 (8 channels)                             |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### **ABSOLUTE MAXIMUM RATINGS**

| Symbol          | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Conditions          | Ratings                      | Unit |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------|------|
| V <sub>cc</sub> | Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                            |                     | -0.3~7                       | V    |
| AVcc            | Analog supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     | -0.3~7                       | V    |
| Vi i i          | Input voltage RESET, CNV <sub>SS</sub> , BYTE                                                                                                                                                                                                                                                                                                                                                                                                             |                     | -0.3~12                      | v    |
| V <sub>I</sub>  | Input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>2</sub> ,<br>P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>2</sub> , P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> , V <sub>REF</sub> , X <sub>IN</sub> |                     | −0. 3~V <sub>cc</sub> +0. 3  | v    |
| Vo              | $ \begin{array}{c} \mbox{Output voltage } P0_0{\sim}P0_7, P1_0{\sim}P1_7, P2_0{\sim}P2_7, P3_0{\sim}P3_2, \\ P4_0{\sim}P4_2, P4_7, P5_0{\sim}P5_7, P6_2{\sim}P6_5, \\ P7_0{\sim}P7_2, P7_7, P8_0{\sim}P8_3, P8_6, P8_7, X_{OUT}, \overline{E} \end{array} $                                                                                                                                                                                               |                     | $-0.3 \sim V_{\rm cc} + 0.3$ | v    |
| Pd              | Power dissipation                                                                                                                                                                                                                                                                                                                                                                                                                                         | T <sub>a</sub> =25℃ | 1000                         | mW   |
| Topr            | Operating temperature                                                                                                                                                                                                                                                                                                                                                                                                                                     |                     | -20~85                       | °C   |
| Tstg            | Storage temperature                                                                                                                                                                                                                                                                                                                                                                                                                                       |                     | -40~150                      | °C   |

# **RECOMMENDED OPERATING CONDITIONS** ( $v_{cc}=5V\pm10\%$ , $T_a=-20\sim85$ °C, unless otherwise noted)

| Ourseland              | Deve                                                                                                                                                                                                 | · · · · · · · · · · · · · · · · · · ·                                                                     |                    | Limits |                     | 11-14 |
|------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--------------------|--------|---------------------|-------|
| Symbol                 | Parar                                                                                                                                                                                                | neter                                                                                                     | Min.               | Тур.   | Max.                | Unit  |
| V <sub>cc</sub>        | Supply voltage                                                                                                                                                                                       |                                                                                                           | 4.5                | 5.0    | 5.5                 | v     |
| AV <sub>cc</sub>       | Analog supply voltage                                                                                                                                                                                |                                                                                                           |                    | Vcc    |                     | V     |
| V <sub>SS</sub>        | Supply voltage                                                                                                                                                                                       |                                                                                                           |                    | 0      |                     | V     |
| AV <sub>SS</sub>       | Analog supply voltage                                                                                                                                                                                | · · · · · · · · · · · · · · · · · · ·                                                                     |                    | 0      |                     | V     |
| V <sub>IH</sub>        | High-level input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P3 <sub>0</sub> ~P<br>P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P<br>P8 <sub>6</sub> , P8 <sub>7</sub> , X <sub>IN</sub> , RES |                                                                                                           | 0.8V <sub>CC</sub> | · · ·  | V <sub>cc</sub>     | v     |
| V <sub>IH</sub>        | High-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P<br>(in single-chip m                                                                                                  |                                                                                                           | 0.8V <sub>CC</sub> | · · ·  | Vcc                 | v     |
| ViH                    | High-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P                                                                                                                       | 27 (in memory expansion<br>mode and microprocessor mode)                                                  | 0.5V <sub>CC</sub> |        | Vcc                 | v     |
| V <sub>IL</sub>        | Low-level input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P3 <sub>0</sub> ~P3<br>P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7<br>X <sub>IN</sub> , RESET, CNV <sub>5</sub>                | 7 <sub>2</sub> , P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> , | 0                  |        | 0. 2V <sub>CC</sub> | v     |
| VIL                    | Low-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2<br>(in single-chip mo                                                                                                 |                                                                                                           | 0                  |        | 0.2V <sub>CC</sub>  | v     |
| VIL                    | Low-level input voltage P10~P17, P20~P2                                                                                                                                                              | 27 (in memory expansion<br>mode and microprocessor mode)                                                  | 0                  |        | 0.16V <sub>cc</sub> | v     |
| I <sub>оң(peak)</sub>  |                                                                                                                                                                                                      | ~P17, P20~P27, P30~P32,<br>, P50~P57, P62~P65,<br>, P80~P83, P86, P87                                     |                    |        | -10                 | mA    |
| I <sub>он(avg)</sub>   |                                                                                                                                                                                                      | ~P17, P20~P27, P30~P32,<br>, P50~P57, P62~P65,<br>, P80~P83, P86, P87                                     |                    |        | -5                  | mA    |
| I <sub>OL</sub> (peak) |                                                                                                                                                                                                      | ~P17, P20~P27, P30~P32,<br>P50~P57, P62~P66,<br>P80~P83, P86, P87                                         |                    |        | 10                  | mA    |
| I <sub>OL(avg)</sub>   |                                                                                                                                                                                                      | ~P17, P20~P27, P30~P32,<br>, P50~P57, P62~P65,<br>, P80~P83, P86, P87                                     |                    |        | 5                   | mA    |
|                        |                                                                                                                                                                                                      | M37703M2-XXXSP, M37703S1SP                                                                                |                    |        | 8                   | 1     |
| f(X <sub>IN</sub> )    | External clock frequency input                                                                                                                                                                       | M37703M2AXXXSP, M37703S1ASP                                                                               |                    |        | 16                  | мн    |
|                        |                                                                                                                                                                                                      | M37703M2BXXXSP, M37703S1ASP                                                                               |                    | 211    | 25                  |       |

Note 1. Average output current is the average value of a 100ms interval.

2. The sum of  $I_{\text{OL}(\text{peak})}$  for ports P0, P1, P2, P3 and P8 must be 80mA or less,

the sum of  $I_{OH}(peak)$  for ports P0, P1, P2, P3 and P8 must be 80mA or less,

the sum of  $I_{OL(Peak)}$  for ports P4, P5, P6 and P7 must be 80mA or less, and

the sum of  $I_{OH(peak)}$  for ports P4, P5, P6 and P7 must be 80mA or less.



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### M37703M2-XXXSP

#### **ELECTRICAL CHARACTERISTICS** ( $v_{cc}$ =5V, $v_{ss}$ =0V, $\tau_a$ =25°C, f( $x_{iN}$ )=8MHz, unless otherwise noted)

| Symbol                           | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Test co                                                  | onditions                                      |            | Limits |             | Unit       |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------|------------|--------|-------------|------------|
| 0,111001                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                          | inditionio                                     | Min.       | Тур.   | Max.        | 01111      |
| V <sub>он</sub>                  | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub>                                                     | I <sub>OH</sub> =-10mA                                   |                                                | 3          |        |             | v          |
| V <sub>он</sub>                  | High-level output voltage P00~P07, P10~P17, P20~P27,<br>P30, P31                                                                                                                                                                                                                                                                                                                                                                                                                         | I <sub>OH</sub> =-400µА                                  |                                                | 4.7        |        |             | v          |
| V <sub>он</sub>                  | High-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $I_{OH} = -10 \text{mA}$ $I_{OH} = -400 \mu \text{A}$    |                                                | 3.1<br>4.8 |        |             | v          |
| V <sub>он</sub>                  | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                              | $I_{OH} = -10 \text{mA}$<br>$I_{OH} = -400 \mu \text{A}$ |                                                | 3.4<br>4.8 |        |             | v          |
| Vol                              | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub>                                                      | I <sub>OL</sub> =10mA                                    |                                                |            |        | 2           | . <b>v</b> |
| Vol                              | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub>                                                                                                                                                                                                                                                                                                                   | I <sub>OL</sub> =2mA                                     |                                                |            |        | 0.45        | v          |
| Vol                              | Low-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I <sub>OL</sub> =10mA<br>I <sub>OL</sub> =2mA            |                                                |            |        | 1.9<br>0.43 | v          |
| V <sub>OL</sub>                  | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $I_{OL} = 10 \text{mA}$<br>$I_{OL} = 2 \text{mA}$        | · · · · ·                                      |            |        | 1.6         | v          |
| V <sub>T+</sub> -V <sub>T-</sub> | Hysteresis HOLD, RDY, TA0 <sub>IN</sub> ~TA3 <sub>IN</sub> , TB0 <sub>IN</sub> ,<br>INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CLK <sub>0</sub>                                                                                                                                                                                                                                                                                                         |                                                          |                                                | 0.4        |        | 1           | v          |
| $V_{T+} - V_{T-}$                | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                          |                                                | 0.2        |        | 0.5         | v          |
| $v_{T+}-v_{T-}$                  | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                          |                                                | 0.1        |        | 0.3         | v          |
| Цн                               | $\begin{array}{c} \mbox{High-level input current $P0_0 \sim P0_7, $P1_0 \sim P1_7, $P2_0 \sim P2_7, $P3_0 \sim P3_2, $P4_0 \sim P4_2, $P4_7, $P5_0 \sim P5_7, $P6_2 \sim P6_6, $P7_0 \sim P7_2, $P7_7, $P8_0 \sim P8_3, $P8_6, $P8_7, $X_{IN}$ $\overline{RESET}$, $CNV_{SS}$, $BYTE $\end{array}$                                                                                                                                                                                       | V1=5V                                                    |                                                |            |        | 5           | μA         |
| I <sub>IL</sub>                  | Low-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>2</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE | V <sub>1</sub> =0V                                       |                                                |            |        | —5          | μA         |
| VRAM                             | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | When clock is stoppe                                     | d.                                             | 2          |        |             | v          |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | In single-chip mode                                      | f(X <sub>IN</sub> )=8MHz,<br>square waveform   |            | 6      | 12          | mA         |
| Icc                              | Power supply current                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | output only pin is open and other pins                   | T <sub>a</sub> =25°C when clock<br>is stopped. |            |        | 1           |            |
| -                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | are V <sub>SS</sub> during reset.                        | T <sub>a</sub> =85°C when clock<br>is stopped. |            |        | 20          | μA         |

### A-D CONVERTER CHARACTERISTICS (V<sub>cc</sub>=5V, V<sub>ss</sub>=0V, T<sub>a</sub>=25°C, f(X<sub>IN</sub>)=8MHz, unless otherwise noted)

| Symbol            | Parameter            | Test conditions                   | Limits |      |                 | Unit |
|-------------------|----------------------|-----------------------------------|--------|------|-----------------|------|
| Symbol            |                      | lest conditions                   | Min.   | Тур. | Max.            | Unit |
|                   | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |        |      | 8               | Bits |
| ·                 | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |        |      | ±3              | LSB  |
| RLADDER           | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2      |      | 10              | kΩ   |
| t <sub>CONV</sub> | Conversion time      |                                   | 28.5   |      |                 | μs   |
| VREF              | Reference voltage    |                                   | 2      |      | V <sub>cc</sub> | V    |
| VIA               | Analog input voltage | -                                 | 0      |      | VREF            | v    |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# M37703M2AXXXSP

### ELECTRICAL CHARACTERISTICS (Vcc=5V, Vss=0V, Ta=25°C, f(XiN)=16MHz, unless otherwise noted)

| Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Parameter                                                                                                                                                               | Test conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       | Limits  |                                           | Unit  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------|-------------------------------------------|-------|
| Syntool                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Parameter                                                                                                                                                               | Test conditions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Min.  | Тур.    | Max.                                      | - Oim |
| 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | High-level output voltage P00~P07, P10~P17, P20~P27,                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |         |                                           |       |
| VoH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,                                                                                | I <sub>он</sub> =-10mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3     |         |                                           | v     |
| •он                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,                                                                | IOH I IOINA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | J . J |         |                                           | ľ     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P77, P80~P83, P86, P87                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |         |                                           |       |
| V <sub>OH</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> | I <sub>OH</sub> =-400µA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4.7   |         |                                           | v     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | High lovel output voltage D2                                                                                                                                            | I <sub>OH</sub> =-10mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3.1   |         | 1                                         | v     |
| V <sub>он</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | High-level output voltage P32                                                                                                                                           | I <sub>OH</sub> =-400µA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4.8   |         |                                           | Ý     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         | I <sub>OH</sub> =-10mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 3.4   | 4 · · · |                                           |       |
| V <sub>он</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | High-level output voltage E                                                                                                                                             | I <sub>OH</sub> =-400µA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4.8   |         |                                           | V     |
| 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Low-level output voltage P00~P07, P10~P17, P20~P27,                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |         |                                           |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,                                                                                | 10 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |         |                                           |       |
| VOL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,                                                                | I <sub>OL</sub> =10mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |         | 2                                         | v     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P77, P80~P83, P86, P87                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |         |                                           |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Low-level output voltage P00~P07, P10~P17, P20~P27,                                                                                                                     | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |       |         | 0.45                                      |       |
| Vol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | P3 <sub>0</sub> , P3 <sub>1</sub>                                                                                                                                       | I <sub>OL</sub> =2mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |         | 0.45                                      | v     |
| .,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                         | I <sub>OL</sub> =10mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |         | 1.9                                       |       |
| VOL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Low-level output voltage P32                                                                                                                                            | I <sub>OL</sub> =2mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |         | 0.43                                      | l V   |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         | 1 <sub>OL</sub> =10mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |         | 1.6                                       |       |
| Vol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Low-level output voltage E                                                                                                                                              | I <sub>OL</sub> =2mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |       |         | 0.4                                       | v     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Hysteresis HOLD, RDY, TA0 <sub>IN</sub> ~TA3 <sub>IN</sub> , TB0 <sub>IN</sub> ,                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0.4   |         |                                           |       |
| V <sub>T+</sub> -V <sub>T-</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CLK <sub>0</sub>                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0.4   |         | 1                                         | v     |
| $V_{T+} - V_{T-}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Hysteresis RESET                                                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0.2   |         | 0.5                                       | v     |
| $V_{T+} - V_{T-}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Hysteresis X <sub>IN</sub>                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 0.1   | 1.00    | 0.3                                       | · V   |
| , in the second se | High-level input current P00~P07, P10~P17, P20~P27,                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1.1   |         |                                           |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P30~P32, P40~P42, P47,                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       | 1.5     | 1. A. |       |
| L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | P50~P57, P62~P65, P70~P72,                                                                                                                                              | V <sub>1</sub> =5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       | 1.1     | 5                                         | μA    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P77, P80~P83, P86, P87,                                                                                                                                                 | and the second sec |       |         |                                           |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       | 1       |                                           |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Low-level input current P00~P07, P10~P17, P20~P27,                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |         |                                           |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P30~P32, P40~P42, P47,                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       | -       |                                           |       |
| I <sub>IL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P50~P57, P62~P65, P70~P72,                                                                                                                                              | V <sub>i</sub> =0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |         | -5                                        | μA    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | P77, P80~P83, P86, P87,                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |         |                                           |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | X <sub>IN</sub> , RESET, CNV <sub>SŞ</sub> , BYTE                                                                                                                       | · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       | -       |                                           |       |
| VRAM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | RAM hold voltage                                                                                                                                                        | When clock is stopped.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 2     |         |                                           | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | and the second                                                        | $f(X_{IN})=16MHz$ ,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | 12      | 24                                        | m     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         | In single-chip mode square waveform                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |         |                                           |       |
| lcc                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Power supply current                                                                                                                                                    | output only pin is Ta=25°C when clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |       |         | . 1                                       |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         | open and other pins is stopped.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |       |         |                                           | μ     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         | are $V_{SS}$ during reset. $T_a=85^{\circ}C$ when clock                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | :     |         | 20                                        | μ,    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                         | is stopped.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |         | 20                                        | 1     |

### A-D CONVERTER CHARACTERISTICS (V<sub>cc</sub>=5V, V<sub>ss</sub>=0V, T<sub>a</sub>=25°C, f(X<sub>IN</sub>)=16MHz, unless otherwise noted)

| 0                 | <b>P</b>             | To at a smallel and               | Lim     | its     | 11-14 |
|-------------------|----------------------|-----------------------------------|---------|---------|-------|
| Symbol            | Parameter            | Test conditions                   | Min. Ty | p. Max. | Unit  |
| _                 | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |         | 8       | Bits  |
| . —               | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |         | ±3      | LSB   |
| RLADDER           | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2       | 1.0     | kΩ    |
| t <sub>CONV</sub> | Conversion time      |                                   | 14.25   |         | μs    |
| VREF              | Reference voltage    |                                   | 2       | Vcc     | V     |
| VIA               | Analog input voltage |                                   | 0       | VREF    | V · · |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### M37703M2BXXXSP

### **ELECTRICAL CHARACTERISTICS** ( $v_{cc}=5V$ , $v_{ss}=0V$ , $T_a=25$ °C, $f(X_{IN})=25$ MHz, unless otherwise noted)

| Symbol                  | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Test co                                           | nditions                                      |      | Limits | ·    | Unit       |
|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------------|------|--------|------|------------|
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                   | · · · · · · · · · · · · · · · · · · ·         | Min. | Тур.   | Max. |            |
| V <sub>он</sub>         | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub>                                                      | I <sub>OH</sub> =-10mA                            | · · ·                                         | 3    |        |      | • <b>v</b> |
| V <sub>он</sub>         | High-level output voltage P00~P07, P10~P17, P20~P27,<br>P30, P31                                                                                                                                                                                                                                                                                                                                                                                                                          | I <sub>ОН</sub> =-400µА                           |                                               | 4.7  |        |      | v          |
| V <sub>он</sub>         | High-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I <sub>OH</sub> =-10mA                            |                                               | 3.1  |        |      | v          |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I <sub>OH</sub> =-400µA                           |                                               | 4.8  |        |      |            |
| V <sub>он</sub>         | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                               | I <sub>OH</sub> =-10mA<br>I <sub>OH</sub> =-400µA |                                               | 3.4  |        |      | v          |
| Vol                     | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub>                                                       | I <sub>OL</sub> =10mA                             |                                               |      |        | 2    | v          |
| Vol                     | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub>                                                                                                                                                                                                                                                                                                                    | I <sub>OL</sub> =2mA                              | ś                                             |      |        | 0.45 | v          |
| Vol                     | Low-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                                                                              | I <sub>OL</sub> =10mA                             |                                               |      |        | 1.9  | v          |
| • OL                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I <sub>OL</sub> =2mA                              |                                               |      |        | 0.43 |            |
| Vol                     | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                                | $I_{OL}=10mA$<br>$I_{OL}=2mA$                     |                                               |      |        | 1.6  | v          |
| $v_{\tau+} - v_{\tau-}$ | Hysteresis HOLD, RDY, TA0 <sub>IN</sub> ~TA3 <sub>IN</sub> , TB0 <sub>IN</sub> ,<br>INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CLK <sub>0</sub>                                                                                                                                                                                                                                                                                                          |                                                   |                                               | 0.4  |        | 1    | v          |
| $v_{\tau+} - v_{\tau-}$ | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                   |                                               | 0.2  |        | 0.5  | v          |
| $V_{T+} - V_{T-}$       | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                   |                                               | 0.1  |        | 0.3  | v          |
| <u>цн</u>               | High-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>2</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE | V <sub>i</sub> =5V                                |                                               |      | -      | 5    | μΑ         |
| կլ                      | $\begin{array}{c} \mbox{Low-level input current $P0_0$ $\sim$ $P0_7$, $P1_0$ $\sim$ $P1_7$, $P2_0$ $\sim$ $P2_7$, $P3_0$ $\sim$ $P3_2$, $P4_0$ $\sim$ $P4_2$, $P4_7$, $P5_0$ $\sim$ $P5_7$, $P6_2$ $\sim$ $P6_5$, $P7_0$ $\sim$ $P7_7$, $P8_0$ $\sim$ $P8_5$, $P3_0$ $\sim$ $P7_7$, $P8_0$ $\sim$ $P8_5$, $P8_6$, $P8_7$, $X_{IN}$, $\overline{RESET}$, $CNV_{SS}$, $BTE$ }\end{array}$                                                                                                   | v₁=0∨                                             |                                               |      |        | —5   | μA         |
| VRAM                    | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | When clock is stoppe                              | d                                             | 2    |        |      | v          |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | In single-chip mode                               | f(X <sub>IN</sub> )=25MHz,<br>square waveform |      | 19     | 38   | mA         |
| I <sub>CC</sub>         | Power supply current                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | output only pin is<br>open and other pins         | $T_a=25^{\circ}C$ when clock is stopped.      |      |        | 1    |            |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | are V <sub>SS</sub> during reset.                 | T <sub>a</sub> =85°C when clock is stopped.   | · ·  |        | 20   | μA         |

### A-D CONVERTER CHARACTERISTICS (Vcc=5V, Vss=0V, Ta=25°C, f(XIN)=25MHz, unless otherwise noted)

| Symbol            | Parameter            | Test conditions                   |      | Limits |                 |      |
|-------------------|----------------------|-----------------------------------|------|--------|-----------------|------|
| Symbol            | Falameter            | lest conditions                   | Min. | Тур.   | Max.            | Unit |
| ` <u> </u>        | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> | 1    |        | 8               | Bits |
| -                 | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |      |        | ±3              | LSB  |
| RLADDER           | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2    |        | 10              | kΩ   |
| t <sub>CONV</sub> | Conversion time      |                                   | 9.12 |        |                 | μs   |
| VREF              | Reference voltage    |                                   | 2    |        | V <sub>cc</sub> | v    |
| VIA               | Analog input voltage |                                   | 0    |        | VREF            | v    |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# TIMING REQUIREMENTS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $\tau_a=25$ °C, unless otherwise noted) External clock input

|                   |                                             |      |      | Lin  | nits |      |          |      |
|-------------------|---------------------------------------------|------|------|------|------|------|----------|------|
| Symbol            | Parameter                                   | 8N   | ΛHz  | 16   | ИHz  | 251  | MHz      | Unit |
|                   |                                             | Min. | Max. | Min. | Max. | Min. | Max.     | ]    |
| t <sub>c</sub>    | External clock input cycle time             | 125  |      | 62   |      | 40   |          | ns   |
| t <sub>w(H)</sub> | External clock input high-level pulse width | 50   |      | 25   |      | 15   |          | ns   |
| t <sub>w(L)</sub> | External clock input low-level pulse width  | 50   |      | 25   |      | 15   | 1. 1. 1. | ns   |
| tr                | External clock rise time                    |      | 20   |      | 10   |      | 8        | ns   |
| tf                | External clock fall time                    |      | 20   |      | 10   |      | 8        | ns   |

### Single-chip mode

|                        |                          |      |      | Ĺir  | nits |      |         |      |
|------------------------|--------------------------|------|------|------|------|------|---------|------|
| Symbol                 | Parameter                | 8M   | lHz  | 16   | ИНz  | 251  | ٨Hz     | Unit |
| л.<br>С                |                          | Min. | Max. | Min. | Max. | Min. | Max.    |      |
| tsu(POD-E)             | Port P0 input setup time | 200  |      | 100  |      | 60   |         | ns   |
| tsu(P1D-E)             | Port P1 input setup time | 200  |      | 100  |      | 60   |         | ns   |
| t <sub>su(P2D-E)</sub> | Port P2 input setup time | 200  |      | 100  |      | 60   |         | ns   |
| tsu(P3D-E)             | Port P3 input setup time | 200  |      | 100  |      | 60   |         | ns   |
| tsu(P4D-E)             | Port P4 input setup time | 200  |      | 100  |      | 60   |         | ns   |
| t <sub>SU(P5D-E)</sub> | Port P5 input setup time | 200  |      | 100  |      | 60   |         | ns   |
| tsu(P6D-E)             | Port P6 input setup time | 200  |      | 100  |      | 60   |         | ns   |
| t <sub>SU(P7D-E)</sub> | Port P7 input setup time | 200  |      | 100  |      | 60   |         | ns   |
| tsu(P8D-E)             | Port Po mut setup time   | 200  |      | 100  | 1    | 60   |         | ns   |
| th(E-POD)              | Port P0 input hold time  | 0    |      | 0    |      | 0    |         | ns   |
| th(E-P1D)              | Port P1 input hold time  | 0    |      | 0    |      | 0    |         | ns   |
| th(E-P2D)              | Port P2 input hold time  | 0    |      | 0    |      | 0    |         | ns   |
| th(E-P3D)              | Port P3 input hold time  | 0    |      | 0    |      | 0    |         | ns   |
| th(E-P4D)              | Port P4 input hold time  | 0    |      | 0    |      | 0    | · · · · | ns   |
| th(E-P5D)              | Port P5 input hold time  | 0    |      | 0    |      | 0    |         | ns   |
| th(E-P6D)              | Port P6 input hold time  | 0    |      | 0    |      | 0    |         | ns   |
| th(E-P7D)              | Port P7 input hold time  | 0    | ,    | 0    |      | 0    |         | ns   |
| th(E-P8D)              | Port P8 input hold time  | 0    |      | 0    |      | 0    |         | ns   |

# Memory expansion mode and microprocessor mode

|                        |                          |      |      | Lir  | nits |      |      | 1    |
|------------------------|--------------------------|------|------|------|------|------|------|------|
| Symbol                 | Parameter                | 8N   | 4Hz  | 161  | MHz  | 25N  | 1Hz  | Unit |
|                        |                          | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>su(P1D-E)</sub> | Port P1 input setup time | 60   |      | 45   |      | 30   |      | ns   |
| t <sub>SU(P2D-E)</sub> | Port P2 input setup time | 60   |      | 45   |      | 30   |      | ns   |
| tsu(RDY-#1)            | RDY input setup time     | 70   | 1.1  | 60   |      | 55   |      | ns   |
| tsu(HOLD-#1)           | HOLD input setup time    | 70   |      | 60   |      | 55   |      | ns   |
| th(E-P1D)              | Port P1 input hold time  | 0    |      | 0    |      | 0    |      | ns   |
| th(E-P2D)              | Port P2 input hold time  | 0    |      | 0    |      | 0    |      | ns   |
| th(¢1-RDY)             | RDY input hold time      | 0    |      | 0    |      | 0    |      | ns   |
| th(¢1-HOLD)            | HOLD input hold time     | 0    | · ·  | 0    |      | 0    |      | ns   |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### Timer A input (Count input in event counter mode)

|                     |                                                |      |      | Lir  | nits |      |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|------|------|
| Symbol              | Parameter                                      | 81   | ЛНz  | 16   | MHz  | 25   | ИНz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 250  |      | 125  |      | 80   | 1    | ns   |
| t <sub>W(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 125  |      | 62   |      | 40   |      | ns   |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 125  |      | 62   |      | 40   |      | ns   |

### Timer A input (Gating input in timer mode)

|                     |                                                |      |      | Lim  | its  |      |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|------|------|
| Symbol              | Parameter                                      | 8M   | IHz  | 161  | ИНz  | 25N  | 1Hz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 1000 |      | 500  |      | 320  |      | ns   |
| t <sub>w(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 500  |      | 250  |      | 160  |      | ns   |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 500  |      | 250  |      | 160  | 1    | ns   |

#### Timer A input (External trigger input in one-shot pulse mode)

|                     |                                                |      |      | Lin  | nits |      |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|------|------|
| Symbol              | Parameter                                      | 81   | 1Hz  | 16   | ИHz  | 251  | ИНz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 500  |      | 250  |      | 160  |      | ns   |
| t <sub>w(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 250  |      | 125  |      | 80   |      | ns   |
| t <sub>W(TAL)</sub> | TAi <sub>IN</sub> input low-level pulse width  | 250  |      | 125  | •    | 80   |      | ns   |

### Timer A input (External trigger input in pulse width modulation mode)

|                     |                                                |      |      | Li   | nits |      |             |      |
|---------------------|------------------------------------------------|------|------|------|------|------|-------------|------|
| Symbol              | Parametér                                      | 81   | /Hz  | 16   | MHz  | 251  | MHz         | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max.        |      |
| t <sub>w(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 250  |      | 125  |      | 80   |             | ns   |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 250  |      | 125  |      | 80   | 1. A. A. A. | ns   |

### Timer A input (Up-down input in event counter mode)

|                     |                                                 |      |      | Lin  | nits |      |      |      |
|---------------------|-------------------------------------------------|------|------|------|------|------|------|------|
| Symbol              | Parameter                                       | - 8N | 1Hz  | 16   | ИНz  | 25M  | ИНZ  | Unit |
|                     |                                                 | Min. | Max. | Min. | Max. | Min. | Max. | 1    |
| t <sub>C(UP)</sub>  | TAi <sub>OUT</sub> input cycle time             | 5000 |      | 2500 |      | 2000 |      | ns   |
| t <sub>w(UPH)</sub> | TAi <sub>OUT</sub> input high-level pulse width | 2500 |      | 1250 |      | 1000 |      | ns   |
| tw(UPL)             | TAi <sub>out</sub> input low-level pulse width  | 2500 |      | 1250 |      | 1000 |      | ns   |
| tsu(UP-TIN)         | TAi <sub>OUT</sub> input setup time             | 1000 |      | 500  |      | 400  |      | ns   |
| th(TIN-UP)          | TAi <sub>out</sub> input hold time              | 1000 |      | 500  | ,    | 400  |      | ns   |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# Timer B input (Count input in event counter mode)

| 1                   | 31 A.                                                             |      |       | Lir  | nits |      |      |      |
|---------------------|-------------------------------------------------------------------|------|-------|------|------|------|------|------|
| Symbol              | Parameter                                                         | . 8M | IHz   | 16   | MHz  | 25N  | ИHz  | Unit |
|                     |                                                                   | Min. | Max.  | Min. | Max. | Min. | Max. |      |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time (one edge count)               | 250  |       | 125  |      | 80   |      | ns   |
| t <sub>w(твн)</sub> | TB0 <sub>IN</sub> input high-level pulse width (one edge count)   | 125  | 1. T. | 62   |      | 40   |      | ns   |
| t <sub>W(TBL)</sub> | TB0 <sub>IN</sub> input low-level pulse width (one edge count)    | 125  |       | 62   | 12   | 40   |      | ns   |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time (both edges count)             | 500  |       | 250  |      | 160  |      | ns   |
| t <sub>W(TBH)</sub> | TB0 <sub>IN</sub> input high-level pulse width (both edges count) | 250  |       | 125  |      | 80   | 1.1  | ns   |
| t <sub>W(TBL)</sub> | TB0 <sub>IN</sub> input low-level pulse width (both edges count)  | 250  |       | 125  |      | 80   |      | ns   |

#### Timer B input (Pulse period measurement mode)

|                     |                                                |      |      | Lir  | nits |      |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|------|------|
| Symbol              | Parameter                                      | 8M   | 1Hz  | 161  | MHz  | 25   | ИHz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time             | 1000 |      | 500  |      | 320  |      | ns   |
| t <sub>W(TBH)</sub> | TB0 <sub>IN</sub> input high-level pulse width | 500  |      | 250  |      | 160  |      | ns   |
| tw(TBL)             | TB0 <sub>IN</sub> input low-level pulse width  | 500  |      | 250  |      | 160  |      | ns   |

### Timer B input (Pulse width measurement mode)

|                     |                                                |      |      | Lin  | nits |      |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|------|------|
| Symbol              | Parameter                                      | 8M   | 1Hz  | 161  | ИHz  | 251  | ИHz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time             | 1000 |      | 500  |      | 320  |      | ns   |
| t <sub>w(твн)</sub> | TB0 <sub>IN</sub> input high-level pulse width | 500  |      | 250  |      | 160  |      | ns   |
| t <sub>w(TBL)</sub> | TB0 <sub>IN</sub> input low-level pulse width  | 500  |      | 250  |      | 160  | *    | ns   |

# A-D trigger input

|                    |                                                                                                                 |      | 1    | Lin  | nits |      |      |      |
|--------------------|-----------------------------------------------------------------------------------------------------------------|------|------|------|------|------|------|------|
| Symbol             | Parameter                                                                                                       | 8N   | 1Hz  | 16   | ٨Hz  | 25   | ИHz  | Unit |
|                    | the second se | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>C(AD)</sub> | AD <sub>TRG</sub> input cycle time (minimum allowable trigger)                                                  | 2000 |      | 1000 |      | 1000 | 1.1  | ns   |
| tw(ADL)            | AD <sub>TRG</sub> input low-level pulse width                                                                   | 250  |      | 125  |      | 125  |      | ns   |

# Serial I/O

|                      |                                               | 1    | · .  | Lir  | nits |      |      |      |
|----------------------|-----------------------------------------------|------|------|------|------|------|------|------|
| Symbol               | Parameter                                     | 8N   | 1Hz  | 161  | dHz  | 251  | /Hz  | Unit |
|                      |                                               | Min. | Max. | Min. | Max. | Min. | Max. | ].   |
| t <sub>c(ck)</sub>   | CLK <sub>0</sub> input cycle time             | 500  | 1 A. | 250  |      | 200  |      | ns   |
| tw(ckh)              | CLK <sub>0</sub> input high-level pulse width | 250  |      | 125  |      | 100  |      | ns   |
| tw(CKL)              | CLK <sub>0</sub> input low-level pulse width  | 250  |      | 125  |      | 100  |      | ns   |
| $t_{d(c-q)}$         | TxD <sub>0</sub> output delay time            |      | 150  |      | 90   |      | 80   | ns   |
| th(c-a)              | TxD <sub>0</sub> hold time                    | 30   |      | 30   |      | 30   | 1.1  | 'ns  |
| t <sub>su(D-C)</sub> | RxD <sub>0</sub> input setup time             | 60   |      | 30   |      | 20   | 1    | ns   |
| th(c-D)              | RxD <sub>0</sub> input hold time              | 90   |      | 90   |      | 90   |      | ns   |

# External interrupt INT; input

|   |                                         |                                   |      |      | Lin  | nits  |      |      |      |
|---|-----------------------------------------|-----------------------------------|------|------|------|-------|------|------|------|
|   | Symbol                                  | Parameter                         | 8M   | 1Hz  | 161  | MHz . | 251  | ЛНz  | Unit |
|   |                                         |                                   | Min. | Max. | Min. | Max.  | Min. | Max. |      |
| 1 | t <sub>W(INH)</sub>                     | INTi input high-level pulse width | 250  |      | 250  |       | 250  |      | ns   |
|   | tw(INL)                                 | INT; input low-level pulse width  | 250  |      | 250  |       | 250  |      | ns   |
| - | , , , , , , , , , , , , , , , , , , , , |                                   |      |      |      |       |      | 1    |      |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

# SWITCHING CHARACTERISTICS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $T_a=25$ °C, unless otherwise noted) Single-chip mode

|           |                                |                 |      |      | Lin  | nits |      |      |      |
|-----------|--------------------------------|-----------------|------|------|------|------|------|------|------|
| Symbol    | Parameter                      | Test conditions | 8M   | 1Hz  | 161  | ИНz  | 251  | ٧Hz  | Unit |
|           |                                |                 | Min. | Max. | Min. | Max. | Min. | Max. | 1    |
| td(E-POQ) | Port P0 data output delay time |                 |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P1Q) | Port P1 data output delay time |                 |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P2Q) | Port P2 data output delay time |                 |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P3Q) | Port P3 data output delay time |                 |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P4Q) | Port P4 data output delay time | Fig. 1          |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P5Q) | Port P5 data output delay time |                 |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P6Q) | Port P6 data output delay time |                 |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P7Q) | Port P7 data output delay time |                 |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P8Q) | Port P8 data output delay time |                 |      | 200  |      | 100  |      | 80   | ns   |

### Memory expansion mode and microprocessor mode (when wait bit = "1")

|                         |                                                |                 |      |      | Lin  | nits |      |                       |      |
|-------------------------|------------------------------------------------|-----------------|------|------|------|------|------|-----------------------|------|
| Symbol                  | Parameter                                      | Test conditions | 8№   | Hz   | 16   | ИHz  | 251  | ٨Hz                   | Unit |
|                         |                                                |                 | Min. | Max. | Min. | Max. | Min. | Max.                  |      |
| td(POA-E)               | Port P0 address output delay time              |                 | 100  |      | 30   |      | 12   |                       | ns   |
| td(E-P1Q)               | Port P1 data output delay time (BYTE="L")      | ] ``            |      | 110  |      | 70   |      | 45                    | ns   |
| t <sub>PXZ(E-P1Z)</sub> | Port P1 floating start delay time (BYTE="L")   | 1               |      | 5    |      | 5    |      | 5                     | ns   |
| td(PIA-E)               | Port P1 address output delay time              |                 | 100  |      | 30   |      | 12   |                       | ns   |
| td(P1A-ALE)             | Port P1 address output delay time              | 1               | 80   |      | 24   |      | 5    |                       | ns   |
| td(E-P2Q)               | Port P2 data output delay time                 | ]               |      | 110  |      | 70   |      | 45                    | ns   |
| t <sub>PXZ(E-P2Z)</sub> | Port P2 floating start delay time              |                 |      | 5    |      | 5    |      | 5                     | ns   |
| td(P2A-E)               | Port P2 address output delay time              | 1               | 100  |      | 30   |      | 12   |                       | ns   |
| td(P2A-ALE)             | Port P2 address output delay time              |                 | 80   |      | 24   |      | 5    | 1. Contraction (1997) | ns   |
| td(ALE-E)               | ALE output delay time                          |                 | 4    |      | 4    |      | 4    |                       | ns   |
| t <sub>W(ALE)</sub>     | ALE pulse width                                |                 | 90   |      | 35   |      | 22   |                       | ns   |
| td(BHE-E)               | BHE output delay time                          | -               | 100  |      | 30   |      | 20   |                       | ns   |
| td(R/W-E)               | R/W output delay time                          | Fig. 1          | 100  |      | 30   | 1.1  | 20   |                       | ns   |
| $t_{d(E-\phi_1)}$       | $\phi_1$ output delay time                     |                 | 0    | 30   | 0    | 20   | 0    | 18                    | ns   |
| th(E-POA)               | Port P0 address hold time                      | 1               | 50   |      | 25   |      | 18   |                       | ns   |
| th(ALE-PIA)             | Port P1 address hold time (BYTE="L")           | 1               | - 9  |      | 9    |      | 9    |                       | ns   |
| th(E-P1Q)               | Port P1 data hold time (BYTE="L")              |                 | 50   |      | 25   |      | 18   |                       | ns   |
| t <sub>PZX(E-P1Z)</sub> | Port P1 floating release delay time (BYTE="L") | 1               | 50   |      | 25   |      | 18   |                       | ns   |
| th(E-P1A)               | Port P1 address hold time (BYTE="H")           |                 | 50   |      | 25   |      | 18   |                       | ns   |
| th(ALE-P2A)             | Port P2 address hold time                      |                 | 9    |      | 9    |      | 9    |                       | ns   |
| th(E-P2Q)               | Port P2 data hold time                         |                 | 50   |      | 25   |      | 18   |                       | ns   |
| t <sub>PZX(E-P2Z)</sub> | Port P2 floating release delay time            | · .             | 50   |      | 25   |      | 18   |                       | ns   |
| th(E-BHE)               | BHE hold time                                  |                 | 18   |      | 18   |      | 18   |                       | ns   |
|                         | R/W hold time                                  | 1               | 18   |      | 18   |      | 1.8  |                       | ns   |
| t <sub>w(EL)</sub>      | E pulse width                                  | 1               | 220  |      | 95   |      | 50   | 1.1                   | ns   |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

### Memory expansion mode and microprocessor mode (when wait bit = "0", and external memory area accessed)

|                         |                                                | 1.1             | Limits |      |      |       |      |       |    |
|-------------------------|------------------------------------------------|-----------------|--------|------|------|-------|------|-------|----|
| Symbol                  | Parameter                                      | Test conditions | 8N     | 8MHz |      | 16MHz |      | 25MHz |    |
|                         |                                                |                 | Min.   | Max: | Min. | Max.  | Min. | Max.  |    |
| td(POA-E)               | Port P0 address output delay time              |                 | 100    |      | 30   |       | 12   |       | ns |
| td(E-P1Q)               | Port P1 data output delay time (BYTE="L")      |                 |        | 110  |      | 70    |      | 45    | ns |
| t <sub>PXZ(E-P1Z)</sub> | Port P1 floating start delay time (BYTE="L")   | 1               |        | 5    |      | 5     |      | .5    | ns |
| td(P1A-E)               | Port P1 address output delay time              | · · ·           | 100    |      | 30   | · · · | 12   |       | ns |
| td(PIA-ALE)             | Port P1 address output delay time              |                 | 80     |      | 24   | 11.   | 5    |       | ns |
| td(E-P2Q)               | Port P2 data output delay time                 | 1               |        | 110  |      | 70    |      | 45    | ns |
| t <sub>PXZ(E-P2Z)</sub> | Port P2 floating start delay time              | · · ·           |        | 5    |      | 5     |      | 5     | ns |
| td(P2A-E)               | Port P2 address output delay time              | 1               | 100    |      | 30   |       | 12   |       | ns |
| td(P2A-ALE)             | Port P2 address output delay time              | 1               | .80    |      | 24   |       | 5    |       | ns |
| td(ALE-E)               | ALE output delay time                          | 1               | 4      |      | 4    |       | 4    |       | ns |
| t <sub>W(ALE)</sub>     | ALE pulse width                                | 1.              | 90     |      | 35   |       | 22   |       | ns |
| td(BHE_E)               | BHE output delay time                          | 1               | 100    |      | 30   |       | 20   |       | ns |
| td(R/W_E)               | R/W output delay time                          | Fig. 1          | 100    |      | 30   |       | 20   |       | ns |
| $t_{d(E-\phi_1)}$       | $\phi_1$ output delay time                     |                 | 0      | 30   | 0    | 20    | 0    | 18    | ns |
| th(E-POA)               | Port P0 address hold time                      | 1               | 50     |      | 25   |       | 18   |       | ns |
| th(ALE-P1A)             | Port P1 address hold time (BYTE="L")           |                 | 9      |      | 9    |       | 9    |       | ns |
| th(E-P1Q)               | Port P1 data hold time (BYTE="L")              |                 | 50     |      | 25   |       | 18   |       | ns |
| t <sub>PZX(E-P1Z)</sub> | Port P1 floating release delay time (BYTE="L") |                 | 50     |      | 25   |       | 18   |       | ns |
| th(E-P1A)               | Port P1 address hold time (BYTE="H")           | ]               | 50     |      | 25   |       | 18   | -     | ns |
| th(ALE-P2A)             | Port P2 address hold time                      |                 | 9      |      | 9    |       | 9    |       | ns |
| th(E-P2Q)               | Port P2 data hold time                         |                 | 50     |      | 25   |       | 18   |       | ns |
| t <sub>PZX(E-P2Z)</sub> | Port P2 floating release delay time            | ] .             | 50     | 1.1  | 25   |       | 18   |       | ns |
| th(E-BHE)               | BHE hold time                                  | 1               | 18     |      | 18   |       | 18   |       | ns |
| th(E-R/W)               | R/W hold time                                  | 1               | 18     |      | 18   |       | 18   |       | ns |
| t <sub>W(EL)</sub>      | E pulse width                                  | 1.              | 470    | 1    | 220  |       | 130  |       | ns |



Fig. 1 Testing circuit for ports P0~P8,  $\phi_1$ 



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

| MING DIAGR     | $AM \qquad t_r \qquad t_t \qquad t_c \qquad t_c \qquad t_w(H) \qquad t_c \rightarrow t_w(L)$ |
|----------------|----------------------------------------------------------------------------------------------|
| $f(X_{IN})$    |                                                                                              |
| Ē              |                                                                                              |
| Port P0 output | td(E-POQ)                                                                                    |
| Port P0 input  | tsu(POD-E) th(E-POD)                                                                         |
| Port P1 output |                                                                                              |
| Port P1 input  | $t_{su(P1D-E)}$ $t_{h(E-P1D)}$                                                               |
| Port P2 output |                                                                                              |
| Port P2 input  | t <sub>SU(P2D</sub> -ε) t <sub>h(E-P2D)</sub>                                                |
| Port P3 output |                                                                                              |
| Port P3 input  |                                                                                              |
|                | th(E-PAQ)                                                                                    |
| Port P4 output |                                                                                              |
| Port P4 input  | $\frac{h(E-PAD)}{t_{d(E-PSQ)}}$                                                              |
| Port P5 output |                                                                                              |
| Port P5 input  |                                                                                              |
| Port P6 output |                                                                                              |
| Port P6 input  | th(ε-P6D)<br>td(ε-P70)                                                                       |
| Port P7 output |                                                                                              |
| Port P7 input  | t <sub>SU(P7D-E)</sub>                                                                       |
| Port P8 output |                                                                                              |
| Port P8 input  | t <sub>SU(P8D-E)</sub> t <sub>h(E-P8D)</sub>                                                 |



# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP





# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP





# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

# SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

 $f(\mathbf{X}_{IN})$ ø, td(E-#1) <sup>t</sup>d(e-ø<sub>1</sub>) tw(EL) Ε td(POA-E) th(E-POA Port P0 output Address Address  $(\mathbf{A}_0 \sim \mathbf{A}_7)$ t<sub>PXZ(E-P1Z)</sub> th(E-PIQ)  $t_{PZX(E-P1Z)}$ th(ALE-PIA Port P1 output Address Data Address Address  $(A_8 \sim A_{15} / D_8 \sim D_{15})$ > td(E-P1Q) td(PIA-ALE) (BYTE="L") td(PIA-E) th(E-PIA) Port P1 output Address Address  $(A_8 \sim A_{15})$ (BYTE="H") tsu(PID-E) th(E-P1D) Port P1 input th(ALE-P2A) th(E-P2Q) t<sub>PZX(E-P2Z)</sub> t<sub>PXZ(E-P2Z)</sub> Port P2 output Data Address Address Address  $(A_{16} \sim A_{23} / D_0 \sim D_7)$ tSU(P2D-E td(P2A-E) td(P2A-ALE) th(E-P2D) td(E-P2Q) Port P2 input tw(ALE -1 td(ALE-E) Port P32 output (ALE) td(BHE-E) th(E-BHE) Port P31 output (BHE) td(R/W-E) th(E-R/W) Port P3<sub>0</sub> output (R/W)**Test conditions**  $\cdot V_{cc} = 5 V \pm 10\%$ • Output timing voltage : V<sub>OL</sub>=0.8V, V<sub>OH</sub>=2.0V Ports P1,P2 input : VIL=0.8V, VIH=2.5V

Memory expansion mode and microprocessor mode (When wait bit="1")



Port P41 input

: V<sub>IL</sub>=1.0V, V<sub>IH</sub>=4.0V

# M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP M37703S1SP,M37703S1ASP,M37703S1BSP

| Memory e.                                                        |                                                                                            | ioprocessor mode (                                   | when wait bit -                            |                           | ar memory area         | is accessed) |         |
|------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------|--------------------------------------------|---------------------------|------------------------|--------------|---------|
| f(X <sub>IN</sub> )                                              |                                                                                            | www                                                  | $\overline{\Lambda}$                       |                           |                        |              | ЛЛ      |
| $\phi_1$                                                         |                                                                                            |                                                      |                                            |                           |                        |              |         |
| Ē                                                                | <b>-</b>                                                                                   | td(E-\$\$1)                                          | t <sub>W(EL)</sub>                         | t <sub>d(E</sub> -\$\$_1) |                        |              |         |
| Port P0 output $(A_0 \sim A_7)$                                  | t                                                                                          | χ                                                    | t <sub>h(E-POA)</sub>                      |                           | A-E)<br>Address        | - <u>X</u>   |         |
| Port P1 output                                                   |                                                                                            |                                                      | th(E-P1Q)                                  |                           | PXZ(E-P1Z)             |              | Address |
| (A <sub>8</sub> ~A <sub>15</sub> /D <sub>8</sub> ~<br>(BYTE="L") | -U <sub>15</sub> )                                                                         | t <sub>d</sub> (PIA-ALE)                             | Data<br>t <sub>d(E-P1Q)</sub>              | Address                   |                        |              | Address |
| Port P1 outpu<br>(A <sub>8</sub> ~A <sub>15</sub> )              |                                                                                            |                                                      | $t_{h(E-P1A)}$ ddress                      |                           | A-E)                   | ~~           |         |
| (BYTE="H")                                                       | ••••••••••••••••••••••••••••••••••••••                                                     |                                                      |                                            |                           | SU(P1D-E)              |              |         |
| Port P1 input                                                    | •                                                                                          | th(ALE-P2A)                                          | t <sub>h(E-P2Q)</sub>                      |                           | PXZ(E-P2Z)             |              | )       |
| Port P2 output<br>$(A_{16} \sim A_{23}/D_0 \sim$                 |                                                                                            | Address                                              | Data                                       | Address<br>td(P2          | t <sub>SU(P2D-E)</sub> |              | Address |
| Port P2 input                                                    |                                                                                            |                                                      | E-P2Q)                                     |                           |                        |              |         |
| ,                                                                |                                                                                            |                                                      |                                            | t                         | J(ALE-E)               |              | ۰<br>۲  |
| Port P3 <sub>2</sub> outp<br>(ALE)                               | ut                                                                                         | /                                                    |                                            |                           |                        |              |         |
| Port P3 <sub>1</sub> outp                                        |                                                                                            |                                                      |                                            | с th(E-вне)               |                        |              |         |
| (BHE)                                                            |                                                                                            | td(R/Ŵ-E)                                            | ·<br>· · · · · · · · · · · · · · · · · · · | _X                        |                        | _X           | <u></u> |
| Port P3 <sub>0</sub> outp                                        | ut                                                                                         |                                                      |                                            | ← t <sub>h(E</sub>        |                        |              | . *<br> |
| (R/W)                                                            |                                                                                            |                                                      |                                            |                           |                        |              |         |
|                                                                  | Test conditions                                                                            |                                                      |                                            | · · ·                     | ·                      |              |         |
|                                                                  | <ul> <li>V<sub>cc</sub>= 5 V±10%</li> <li>Output timing voltage : V<sub>O</sub></li> </ul> | =0.8V V $= 2.0V$                                     |                                            |                           |                        |              |         |
|                                                                  |                                                                                            | $=0.8V, V_{OH}=2.0V$<br>=0.8V, V <sub>IH</sub> =2.5V |                                            |                           |                        |              |         |
|                                                                  |                                                                                            | $=1.0V, V_{H}=4.0V$                                  |                                            |                           |                        |              |         |



# M37703M4-XXXSP,M37703M4AXXXSP,M37703M4BXXXSP M37703S4SP,M37703S4ASP,M37703S4BSP

#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### DESCRIPTION

The M37703M4-XXXSP is a single-chip microcomputer designed with high-performance CMOS silicon gate technology. This is housed in a 64-pin shrink plastic molded DIP. This single-chip microcomputer has a large 16M bytes address space, three instruction queue buffers, and two data buffers for high-speed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. This microcomputer is suitable for office, business and industrial equipment controller that require high-speed processing of large data.

The differences between M37703M4-XXXSP, M37703M4A XXXSP, M37703M4BXXXSP, M37703S4SP, M37703S4ASP and M37703S4BSP are the ROM size and the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37703M4-XXXSP unless otherwise noted.

| Type name      | ROM size  | External clock input frequency |
|----------------|-----------|--------------------------------|
| M37703M4-XXXSP | 32K bytes | 8 MHz                          |
| M37703M4AXXXSP | 32K bytes | 16MHz                          |
| M37703M4BXXXSP | 32K bytes | 25MHz                          |
| M37703S4SP     | External  | 8 MHz                          |
| M37703S4ASP    | External  | 16MHz                          |
| M37703S4BSP    | External  | 25MHz                          |

The M37703M4-XXXSP has the same functions as the M37703M2-XXXSP except for the memory size.

### **FEATURES**

- Memory size Instruction execution time M37703M4-XXXSP, M37703S4SP (The fastest instruction at 8 MHz frequency) ...... 500ns M37703M4AXXXSP, M37703S4ASP (The fastest instruction at 16 MHz frequency) ...... 250ns M37703M4BXXXSP, M37703S4BSP (The fastest instruction at 25 MHz frequency)...... 160ns Low power dissipation (at 8 MHz frequency) UART (may also be synchronous) .....2
- 8-bit A-D converter ------ 4-channel inputs



\*: Used in the evaluation chip mode only

### **APPLICATION**

Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors, and personal computers

Control devices for industrial equipment such as ME, NC, communication, and measuring instruments

### THE FUNCTIONS AND CHARACTERISTICS

The M37703M4-XXXSP has the same functions and characteristics as the M37703M2-XXXSP except for the ROM and RAM size. Refer to the section on the M37703M2-XXXSP.

### DATA REQUIRED FOR MASK ORDERING

Please send the following data for mask orders.

- (1) M37703M4-XXXSP mask ROM order confirmation form
- (2) 64P4B mark specification form
- (3) ROM data (EPROM 3 sets)



# M37703M4-XXXSP,M37703M4AXXXSP,M37703M4BXXXSP M37703S4SP,M37703S4ASP,M37703S4BSP





#### **16-BIT CMOS MICROCOMPUTER**

#### DESCRIPTION

The M37720S1FP and M37720S1AFP are 16-bit microcomputers designed with high-performance CMOS silicon gate technology. These are housed in a 100-pin plastic molded QFP.

These microcomputers have a large 16M bytes address space, three instruction queue buffers, and two data buffers for high-speed instruction execution. They also incorporate a 4-channel DMA controller and a DRAM controller which has a refresh function. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. These microcomputers are suitable for office, business, and industrial equipment controller that require high-speed processing of large data.

The differences between M37720S1FP and M37720S1AFP is the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37720S1FP unless otherwise noted.

| Туре        | ROM size | External clock input frequency |
|-------------|----------|--------------------------------|
| M37720S1FP  | External | 8 MHz                          |
| M37720S1AFP | External | 16MHz                          |

#### FEATURES

- Number of basic instructions ......103
- Memory size RAM 512 bytes
   ROM External
- Instruction execution time M37720S1FP (The fastest instruction at 8MHz frequency) 500ns
- M37720S1AFP (The fastest instruction at 16MHz frequency)
- Low power dissipation (at 8MHz frequency) 45mW(Typ.)

- UART (may also be synchronous) ......2
- DMA controller -------4-channel
- DRAM controller
  4-bit real-time output ......2-channel
- Watchdog timer

### APPLICATION

Copiers, printers, typewriters, facsimiles, optical disk units, hard disk drives, telecommunications equipment such as mobile radio and ISDN terminal units, and office automation (OA) equipment including personal computers.





#### **16-BIT CMOS MICROCOMPUTER**





2-87

# **16-BIT CMOS MICROCOMPUTER**

# FUNCTIONS OF M37720S1FP

Sip.

|                                       | Parameter                                                                                                       | Functions                                                               |  |  |  |
|---------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|--|
| Number of basic instructions          |                                                                                                                 | 103                                                                     |  |  |  |
| · · · · · · · · · · · · · · · · · · · | M37720S1FP                                                                                                      | 500ns (the fastest instructions, at 8MHz frequency)                     |  |  |  |
| Instruction execution time            | M37720S1AFP                                                                                                     | 250ns (the fastest instructions, at 16MHz frequency)                    |  |  |  |
| M                                     | RAM                                                                                                             | 512 bytes                                                               |  |  |  |
| Memory size                           | ROM                                                                                                             | External                                                                |  |  |  |
|                                       | P5~P10                                                                                                          | 8 -bit× 6                                                               |  |  |  |
| Input/Output ports                    | P4                                                                                                              | 5 -bit× 1                                                               |  |  |  |
| A. 117 A                              | TA0, TA1, TA2, TA3, TA4                                                                                         | 16-bit× 5                                                               |  |  |  |
| Multi-function timers                 | TB0, TB1, TB2                                                                                                   | 16-bit× 3                                                               |  |  |  |
| Serial I/O                            | · · · · · · · · · · · · · · · · · · ·                                                                           | (UART or clock synchronous serial I/O)×2                                |  |  |  |
| A-D converter                         |                                                                                                                 | 8-bit×1(8 channels)                                                     |  |  |  |
| Watchdog timer                        |                                                                                                                 | 12-bit× 1                                                               |  |  |  |
|                                       |                                                                                                                 | 4 channels                                                              |  |  |  |
| DMA controller                        |                                                                                                                 | Maximum transfer rate : 8M bytes/second                                 |  |  |  |
|                                       |                                                                                                                 | "CAS before RAS refresh" system                                         |  |  |  |
| DRAM controller                       |                                                                                                                 | 8 -bit refresh timer incorporated                                       |  |  |  |
| Real-time output                      |                                                                                                                 | 4 bit×2 channels                                                        |  |  |  |
| Interrunte                            |                                                                                                                 | 3 external types, 20 internal types                                     |  |  |  |
| Interrupts                            | and the second secon | (Each interrupt can be set the priority levels to $0 \sim 7$ .)         |  |  |  |
| Clock generating circuit              |                                                                                                                 | Built-in (externally connected to a ceramic resonator or quartz crystal |  |  |  |
|                                       |                                                                                                                 | resonator)                                                              |  |  |  |
| Supply voltage                        |                                                                                                                 | 5 V±10%                                                                 |  |  |  |
| Power dissipation                     |                                                                                                                 | 45mW(at external 8 MHz frequency)                                       |  |  |  |
| Input/Output characteristic           | Input/Output voltage                                                                                            | 5 V                                                                     |  |  |  |
| input/output characteristic           | Output current                                                                                                  | 5 mA                                                                    |  |  |  |
| Memory expansion                      |                                                                                                                 | Maximum 16M bytes                                                       |  |  |  |
| Operating temperature range           |                                                                                                                 | -20~85°C                                                                |  |  |  |
| Device structure                      |                                                                                                                 | CMOS high-performance silicon gate process                              |  |  |  |
| Package                               |                                                                                                                 | 100-pin plastic molded QFP                                              |  |  |  |



# **16-BIT CMOS MICROCOMPUTER**

# PIN DESCRIPTION (1)

| Pin                                                                  | Name                                        | Input/Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |
|----------------------------------------------------------------------|---------------------------------------------|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| V <sub>CC</sub> , V <sub>SS</sub>                                    | Power supply                                |              | Supply 5 V $\pm$ 10% to V <sub>CC</sub> and 0 V to V <sub>SS</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |  |
| CNV <sub>SS</sub>                                                    | CNV <sub>SS</sub> input                     | Input        | Connect to V <sub>SS</sub> or V <sub>CC</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| RESET                                                                | Reset input                                 | Input        | To enter the reset state, this pin must be kept at a "L" condition should be maintained for the required time.                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |  |
| RESETout                                                             | Reset output                                | Output       | This pin outputs the response of reset input. When input to RESET pin is "L", this pin outputs "L". And output from this pin returns "H" after the release of reset. When the software reset bit is set to "1", this pin outputs "L".                                                                                                                                                                                                                                                    |  |  |  |  |  |
| X <sub>IN</sub>                                                      | Clock input                                 | Input        | This is an input pin for internal clock generating circuit. Connect a ceramic or quartz crystal resonator be-<br>tween $X_{IN}$ and $X_{OUT}$ . When an external clock is used, the clock source should be connected to the $X_{IN}$ pin<br>and the $X_{OUT}$ pin should be left open.                                                                                                                                                                                                   |  |  |  |  |  |
| X <sub>OUT</sub>                                                     | Clock output                                | Output       | This is an output pin for internal clock generating circuit. When a resonator is used, the resonator should be connected between this pin and the $X_{IN}$ pin.                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |
| Ē                                                                    | Enable output                               | Output       | Data or instruction read and data write are performed when output from this pin is "L".                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| BYTE                                                                 | Bus width selection input                   | Input        | This pin determines whether the external data bus is 8-bit width or 16-bit width. The width is 16 bits when "L" signal inputs and 8 bits when "H" signal inputs.                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| ST0, ST1                                                             | Status signal output                        | Output       | The bus use status output is generated in 2-bit code.         ST1         ST0           Refresh         0         0           Hold         0         1           DMA         1         0           CPU         1         1                                                                                                                                                                                                                                                               |  |  |  |  |  |
| AV <sub>CC</sub> ,<br>AV <sub>SS</sub>                               | Analog supply input                         |              | Power supply for the A-D converter. Connect AV <sub>cc</sub> to V <sub>cc</sub> and AV <sub>ss</sub> to V <sub>ss</sub> externally.                                                                                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| VREF                                                                 | Reference voltage input                     | Input        | This is reference voltage input pin for the A-D converter.                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |
| R/W, BHE,<br>ALE, BLE                                                | Memory control signal<br>output             | Output       | These pins are for R/ $\overline{W}$ , $\overline{BHE}$ , ALE, and $\overline{BLE}$ output pins.                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| <i>ф</i> .1                                                          | Clock Ø1 output                             | Output       | This is the $\phi$ 1 output pin which is divided the clock to X <sub>IN</sub> pin by 2.                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |  |
| HOLD                                                                 | HOLD input                                  | Input        | This is an input pin for the HOLD request signal.                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| RDY                                                                  | RDY input                                   | Input        | This is an input pin for the $\overline{\text{RDY}}$ signal.                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |  |
| A <sub>0</sub> /MA <sub>0</sub> ~<br>A <sub>7</sub> /MA <sub>7</sub> | Address<br>low-order/<br>DRAM address       | Output       | These are output pins for the 8 low-order bits of addresses. When the DRAM is to be accessed, the row and column addresses are generated by means of time division multiplexing.                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |
| A <sub>8</sub> /D <sub>8</sub> ~<br>A <sub>15</sub> /D <sub>15</sub> | Address<br>medium-order/<br>data high-order | 1/0          | In cases where an external data bus width of 16 bits is used with the BYTE pin set to the "L" (Low) level, the high-order data $(D_{15} \sim D_8)$ input/output is effected at the "L" $\overline{E}$ output level, and the address output $(A_{15} \sim A_8)$ is generated at the "H" (High) $\overline{E}$ output level. In cases where an external data bus width of 8 bits is used with the BYTE pin set to the "H" level, only the address $(A_{15} \sim A_8)$ output is generated. |  |  |  |  |  |
| A <sub>16</sub> /D <sub>0</sub> ~<br>A <sub>23</sub> /D <sub>7</sub> | Address high-order/<br>data low-order       | 1/0          | When the $\overline{E}$ output is "L", the low-order data $(D_7 \sim D_0)$ input/output is effected. When the $\overline{E}$ output is "H", the address output $(A_{23} \sim A_{16})$ is generated.                                                                                                                                                                                                                                                                                      |  |  |  |  |  |
| P4 <sub>3</sub> ~P4 <sub>7</sub>                                     | I/O port P4                                 | 1/0          | Port P4 is an 5-bit I/O port. As it has an I/O directional register, it is possible to perform programming to determine whether each bit serves as an input pin or an output pin.                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |
| P5 <sub>0</sub> ~P5 <sub>7</sub>                                     | I/O port P5                                 | 1/0          | Port P5 is an 8-bit I/O port. It has basically the same functions as port P4. In addition, these pins also func-<br>tion as I/O pins for timer A2, timer A3 and timer A4, and input pins for timer B0 and timer B1.                                                                                                                                                                                                                                                                      |  |  |  |  |  |



# PIN DESCRIPTION (2)

| Pin                                | Name         | Input/Output | Functions                                                                                                                                                                                                                                                                                                     |
|------------------------------------|--------------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P6 <sub>0</sub> ~P6 <sub>7</sub>   | I/O port P6  | 1/0          | Port P6 is an 8-bit I/O port. It has basically the same functions as port P4. In addition, pins P6 <sub>0</sub> through P6 <sub>3</sub> and pins P6 <sub>4</sub> through P6 <sub>7</sub> are capable of functioning as a 4-bit real-time output, respectively.                                                |
| P7₀~P7 <sub>7</sub>                | I/O port P7  | 1/0          | Port P7 is an 8-bit I/O port. It has basically the same functions as port P4. In addition, these pins also func-<br>tion as input pins for analog inputs AN <sub>0</sub> through AN <sub>7</sub> . Pin P7 <sub>7</sub> also has an A-D conversion trigger input func-<br>tion.                                |
| P8 <sub>0</sub> ~P8 <sub>7</sub>   | I/O port P8  | 1/0          | Port P8 is an 8-bit I/O port. It has basically the same functions as port P4. In addition, these pins also function as $R_XD$ , $T_XD$ , CLK, and $\overline{CTS/RTS}$ pins for UART0 and UART1.                                                                                                              |
| P9 <sub>0</sub> ~P9 <sub>7</sub>   | I/O port P9  | 1/0          | Port P9 is an 8-bit I/O port. It has basically the same functions as port P4. In addition, these pins also func-<br>tion as input pins for DMA request, and output pins for DMA acknowledge signal.                                                                                                           |
| P10 <sub>0</sub> ~P10 <sub>7</sub> | I/O port P10 | 1/0          | Port P10 is an 8-bit I/O port. It has basically the same functions as port P4. In addition, these pins also function as input pins for $\overline{INT_0}/\overline{INT_1}/\overline{INT_2}$ , and I/O pin for $\overline{TC}$ , and output pins for $\overline{RAS}$ , $\overline{CAS}$ , $MA_8$ and $MA_9$ . |



### BASIC FUNCTION BLOCKS

The M37720S1FP contains the following devices on a chip: RAM for storing instructions and data, CPU for processing, bus interface unit (which controls instruction prefetch and data read/write between CPU and memory), timers, UART, A-D converter, and other peripheral devices such as I/O ports. ROM is not incorporated. Each of these devices are described below.

#### MEMORY

The memory map is shown in Figure 1. The address space is 16M bytes from addresses  $0_{16}$  to FFFFF<sub>16</sub>. The address space is divided into 64K bytes units called banks. The banks are numbered from  $0_{16}$  to FF<sub>16</sub>.

Built-in RAM, and control registers for built-in peripheral devices are assigned to bank  $0_{16}$ .

Addresses  $FFCE_{16}$  to  $FFFF_{16}$  are the RESET and interrupt vector addresses and store the interrupt vectors. Be sure to set up external ROM for the interrupt vector table. Refer to the section on interrupts for details.

The 512 bytes area from addresses  $80_{16}$  to  $27F_{16}$  contains the built-in RAM. In addition to storing data, the RAM is used as stack during a subroutine call, or interrupts.

Assigned to addresses  $0_{16}$  to  $7F_{16}$  are peripheral devices such as I/O ports, A-D converter, UART, timer, and interrupt control registers. Registers necessary for DMA control are assigned to addresses  $1FC0_{16}$  through  $1FFF_{16}$ .

A 256 bytes direct page area can be allocated anywhere in bank  $0_{16}$  using the direct page register DPR. In direct page addressing mode, the memory in the direct page area can be accessed with two words thus reducing program steps.





### **16-BIT CMOS MICROCOMPUTER**

| · · · · · · ·    |                                           |
|------------------|-------------------------------------------|
|                  | Hexadecimal notation)                     |
| 000000           |                                           |
| 000001           |                                           |
| 000002           |                                           |
| 000003           |                                           |
| 000004           |                                           |
| 000005           |                                           |
| 000006           |                                           |
| 000007           |                                           |
| 800000           |                                           |
| 000009           |                                           |
| 6 00000A         | Port P4                                   |
| 00000B           | Port P5                                   |
| 00000C           | Port P4 data direction register           |
| 00000D           | Port P5 data direction register           |
| 00000E           | Port P6                                   |
| 00000F           | Port P7                                   |
| 000010           | Port P6 data direction register           |
| 000011           | Port P7 data direction register           |
| 000012           | Port P8                                   |
| 000013           | Port P9                                   |
| 000014           | Port P8 data direction register           |
| 000015           | Port P9 data direction register           |
| 000016           | Port P10                                  |
| 000017           |                                           |
| 000018           | Port P10 data direction register          |
| 000019           |                                           |
| 00001A           | Pulse output data register 0              |
| 00001B           |                                           |
| 00001C           | Pulse output data register 1              |
| 00001D           |                                           |
| 00001E           | A-D control register                      |
| 00001F           | A-D sweep pin selection register          |
| 000020           | A-D register 0                            |
| 000021           |                                           |
| 000022           | A-D register 1                            |
| 000023           |                                           |
| 000024           | A-D register 2                            |
| 000025           |                                           |
| 000026           | A-D register 3                            |
| 000027           |                                           |
| 000028           | A-D register 4                            |
| 000029           |                                           |
| 00002A           | A-D register 5                            |
| 00002R           | ······································    |
| 00002C           | A-D register 6                            |
| 00002D           | · · · · · · · · · · · · · · · · · · ·     |
| 00002E           | A-D register 7                            |
| 00002E           |                                           |
| 000030           | UART0 transmit/receive mode register      |
| 000031           | UARTO bit rate register                   |
| 000032           |                                           |
| 000032           | UART0 transmission buffer register        |
| 000034           | UART0 transmit/receive control register 0 |
| 000035           | UART0 transmit/receive control register 1 |
| 000036           |                                           |
| 000038           | UART0 receive buffer register             |
| 000037           | UART1 transmit/receive mode register      |
| 000038           | UART1 bit rate register                   |
| 000039<br>00003A |                                           |
| 00003A           | UART1 transmission buffer register        |
| 00003B           | UART1 transmit/receive control register 0 |
| 00003C           | UART1 transmit/receive control register 1 |
| 00003D           |                                           |
| 00003E           | UART1 receive buffer register             |
| UUUUSF           |                                           |

| Address (        | Hexadecimal notation)                                                   |  |
|------------------|-------------------------------------------------------------------------|--|
| 000040           | Count start flag                                                        |  |
| 000041           |                                                                         |  |
| 000042           | One shot start flag                                                     |  |
| 000043           |                                                                         |  |
| 000044           | Up-down flag                                                            |  |
| 000045<br>000046 |                                                                         |  |
| 000046           | Timer A0                                                                |  |
| 000048           |                                                                         |  |
| 000049           | Timer A1                                                                |  |
| 00004A           | Timer A2                                                                |  |
| 00004B           |                                                                         |  |
| 00004C           | Timer A3                                                                |  |
| 00004D           |                                                                         |  |
| 00004E<br>00004F | Timer A4                                                                |  |
| 000050           |                                                                         |  |
| 000051           | Timer B0                                                                |  |
| 000052           | Timer B1                                                                |  |
| 000053           |                                                                         |  |
| 000054           | Timer B2                                                                |  |
| 000055<br>000056 | Timer A0 mode register                                                  |  |
| 000058           | Timer A1 mode register                                                  |  |
| 000058           | Timer A2 mode register                                                  |  |
| 000059           | Timer A3 mode register                                                  |  |
| 00005A           | Timer A4 mode register                                                  |  |
| 00005B           | Timer B0 mode register                                                  |  |
| 00005C           | Timer B1 mode register                                                  |  |
| 00005D           | Timer B2 mode register                                                  |  |
| 00005E<br>00005F | Processor mode register                                                 |  |
| 000060           | Watchdog timer                                                          |  |
| 000061           | Watchdog timer frequency selection flag                                 |  |
| 000062           | Real-time output control register                                       |  |
| 000063           |                                                                         |  |
| 000064           | DRAM control register                                                   |  |
| 000065<br>000066 | Refresh timer                                                           |  |
| 000067           |                                                                         |  |
| 000068           | DMAC control register L                                                 |  |
| 000069           | DMAC control register H                                                 |  |
| 00006A           |                                                                         |  |
| 00006B           |                                                                         |  |
| 00006C           | DMA0 interrupt control register                                         |  |
| 00006D<br>00006E | DMA1 interrupt control register DMA2 interrupt control register         |  |
| 00006E           | DMA2 Interrupt control register                                         |  |
| 0000070          | A-D conversion interrupt control register                               |  |
| 000071           | UART0 transmission interrupt control register                           |  |
| 000072           | UART0 receive interrupt control register                                |  |
| 000073           | UART1 transmission interrupt control register                           |  |
| 000074           | UART1 receive interrupt control register                                |  |
| 000075           | Timer A0 interrupt control register                                     |  |
| 000076<br>000077 | Timer A1 interrupt control register Timer A2 interrupt control register |  |
| 000077           | Timer A3 interrupt control register                                     |  |
| 000079           | Timer A4 interrupt control register                                     |  |
| 00007A           | Timer B0 interrupt control register                                     |  |
| 00007B           | Timer B1 interrupt control register                                     |  |
| 00007C           | Timer B2 interrupt control register                                     |  |
| 00007D           | INT o interrupt control register                                        |  |
| 00007E           | INT 1 interrupt control register                                        |  |
| 00007F           | INT 2 interrupt control register                                        |  |
|                  |                                                                         |  |

Fig.2 Location of peripheral devices and interrupt control registers



#### **16-BIT CMOS MICROCOMPUTER**

### **CENTRAL PROCESSING UNIT (CPU)**

The CPU has ten registers and is shown in Figure 3. Each of these registers is described below.

### ACCUMULATOR A (A)

Accumulator A is the main register of the microcomputer. It consists of 16 bits and the lower 8 bits can be used separately. The data length flag m determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag m is "0" and as an 8-bit register when flag m is "1". Flag m is a part of the processor status register (PS) which is described later.

Data operations such as calculations, data transfer, input/ output, etc., is executed mainly through the accumulator.

#### ACCUMULATOR B (B)

Accumulator B has the same functions as accumulator A, but the use of accumulator B requires more instruction bytes and execution cycles than accumulator A.

### INDEX REGISTER X (X)

Index register X consists of 16 bits and the lower 8 bits can be used separately. The index register length flag x determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag x is "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later. In index addressing mode, register X is used as the index register and the contents of this address is added to obtain the real address.

Also, when executing a block transfer instruction MVP or MVN, the contents of index register X indicates the loworder 16 bits of the source data address. The third byte of the MVP and MVN is the high-order 8 bits of the source data address.

### INDEX REGISTER Y (Y)

Index register Y consists of 16 bits and the lower 8 bits can be used separately. The index register length flag x determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag x is "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later.

In index addressing mode, register Y is used as the index register and the contents of this address is added to obtain the real address.

Also, when executing a block transfer instruction MVP or MVN, the content of index register Y indicates the loworder 16 bits of the destination address. The second byte of the MVP and MVN is the high-order 8 bits of the destination data address.





### STACK POINTER (S)

Stack pointer (S) is a 16-bit register. It is used during a subroutine call or interrupts. It is also used during stack, stack pointer relative, or stack pointer relative indirect indexed Y addressing mode.

For stack area selection, use bit 7 stack bank selection bit of the processor mode register (address  $5E_{16}$ ). When the bit is set to "0", the stack area is set to bank  $0_{16}$ . When the bit is "1", the stack area is set to bank FF<sub>16</sub>. This bit defaults to 0 upon resetting.

#### **PROGRAM COUNTER (PC)**

Program counter (PC) is a 16-bit counter that indicates the low-order 16 bits of the next program memory address to be executed. There is a bus interface unit between the program memory and the CPU, so that the program memory is accessed through bus interface unit. That is described later,

#### **PROGRAM BANK REGISTER (PG)**

Program bank register (PG) is an 8-bit register that indicates the high-order 8 bits of the next program memory address to be executed. When a carry occurs by incrementing the contents of the program counter, the contents of the program bank register (PG) is incremented by 1. Also, when a carry or borrow occurs after adding or subtracting the offset value to or from the contents of the program counter (PC) using branch instruction, the contents of the program bank register (PG) is incremented or decremented by 1 so that programs can be written without worrying about bank boundaries.

### DATA BANK REGISTER (DT)

Data bank register (DT) is an 8-bit register. With some addressing modes, a part of the data bank register (DT) is used to specify a memory address.

The contents of data bank register (DT) is used as the high-order 8 bits of a 24-bit address. Addressing modes that use the data bank register (DT) are direct indirect, direct indexed X indirect, direct indirect indexed Y, absolute, absolute bit, absolute indexed X, absolute indexed Y, absolute bit relative, and stack pointer relative indirect indexed Y.

#### DIRECT PAGE REGISTER (DPR)

Direct page register (DPR) is a 16-bit register. Its contents is used as the base address of a 256byte direct page area. The direct page area is allocated in bank  $0_{16}$ , but when the contents of DPR is FF01<sub>16</sub> or greater, the direct page area spans across bank  $0_{16}$  and bank  $1_{16}$ . All direct addressing modes use the contents of the direct page register (DPR) to generate the data address. If the low-order 8 bits of the direct page register (or the direct page register (cortex) is "00<sub>16</sub>", the number of cycles required to generate the address is minimized. Therefore,

#### **16-BIT CMOS MICROCOMPUTER**

nomally the low-order 8 bits of the direct page register (DPR) is set to "0016".

### **PROCESSOR STATUS REGISTER (PS)**

Processor status register (PS) is an 11-bit register. It consists of a flag to indicate the result of operation and CPU interrupt levels.

Branch operations can be performed by testing the flags, C, Z, V, and N.

The details of each processor status register bit are described below.

### 1. Carry flag (C)

The carry flag contains the carry or borrow generated by the ALU after an arithmetic operation. This flag is also affected by shift and rotate instructions. This flag can be set and reset directly with the SEC and CLC instructions or with the SEP and CLP instructions.

#### 2. Zero flag (Z)

This zero flag is set if the result of an arithmetic operation or data transfer is zero and reset if it is not. This flag can be set and reset directly with the SEP and CLP instructions.

#### 3. Interrupt disable flag (I)

When the interrupt disable flag is set to "1", all interrupts except watchdog timer, DBC, and software interrupt are disabled. This flag is set to "1" automatically when interrupts are serviced. It can be set and reset directly with the SEI and CLI instructions or SEP and CLP instructions.

#### 4. Decimal mode flag (D)

The decimal mode flag determines whether addition and subtraction are performed as binary or decimal.

Binary arithmetic is performed when this flag is "0". If it is "1", decimal arithmetic is performed with each word treated as two or four digit decimal. Arithmetic operation is performed using four digits when the data length flag m is "0" and with two digits when it is "1". (Decimal operation is possible only with the ADC and SBC instructions.) This flag can be set and reset with the SEP and CLP instructions.



#### 5. Index register length flag (X)

The index register length flag determines whether index register X and index register Y are used as 16-bit registers or as 8-bit registers. The registers are used as 16-bit registers when flag x is "0" and as 8-bit registers when it is "1". This flag can be set and reset with the SEP and CLP instructions.

### 6. Data length flag (m)

The data length flag determines whether the data length is 16-bit or 8-bit. The data length is 16-bit when flag m is "0" and 8-bit when it is "1". This flag can be set and reset with the SEM and CLM instructions or with the SEP and CLP instructions.

#### 7. Overflow flag (V)

The overflow flag has meaning when addition or subtraction is performed as signed binary number. When the data length flag m is "0", the overflow flag is set when the result of addition or subtraction is outside the range between -32768 and +32767. When the data length flag m is "1", the overflow flag is set when the result of addition or subtraction is outside the range between -128 and +127. It is reset in all other cases. The overflow flag can also be set and reset directly with the SEP, and CLV or CLP instructions.

#### 8. Negative flag (N)

The negative flag is set when the result of arithmetic operation or data transfer is negative (If data length flag m is "0", when data bit 15 is "1". If data length flag m is "1", when data bit 7 is "1".) It is reset in all other cases. It can also be set and reset with the SEP and CLP instructions.

#### 9. Processor interrupt priority level (IPL)

The processor interrupt priority level (IPL) consists of 3 bits and determines the priority of processor interrupts from level 0 to level 7. Interrupt is enabled when the interrupt priority (set using the interrupt control register) of the device requesting interrupt is higher than the processor interrupt priority. When interrupt is enabled, the current processor interrupt priority level is saved in a stack and the processor interrupt priority level is replaced by the interrupt priority level of the device requesting the interrupt. Refer to the section on interrupts for more details.

#### **BUS INTERFACE UNIT**

The CPU operates on an internal clock frequency which is obtained by dividing the external clock frequency  $f(X_{IN})$  by two. This frequency is twice the bus cycle frequency. In order to speed-up processing, a bus interface unit is used to pre-fetch instructions when the data bus is idle. The bus interface unit synchronizes the CPU and the bus access timing and pre-feches instructions. Figure 4 shows the relationship between the CPU and the bus interface unit. The bus interface unit has a program address register, a 3-byte instruction queue buffer, a data address register, and a 2-byte data buffer.

The bus interface unit obtains an instruction code from memory and stores it in the instruction queue buffer, obtains data from memory and stores it in the data buffer, or writes the data from the data buffer to the memory.





#### **16-BIT CMOS MICROCOMPUTER**

The bus interface unit operates using one of the waveforms (1) to (6) shown in Figure 5. The standard waveforms are (1) and (2).

The ALE signal is used to latch only the address signal from the multiplexed signal containing data and address.

The  $\overline{E}$  signal becomes "L" when the bus interface unit reads an instruction code or data from memory or when it writes data to memory. Whether to perform read or write is controlled by the  $R/\overline{W}$  signal. Read is performed when the  $R/\overline{W}$  signal is "H" state and write is performed when it is "L" state.

Waveform (1) in Figure 5 is used to access a single byte or two bytes simultaneously. To read or write two bytes simultaneously, the first address accessed must be even. Furthermore, when accessing an external memory area, set the bus width selection input pin BYTE to "L". (external data bus width to 16 bits) The internal memory area is always treated as 16-bit bus width regardless of BYTE.

When performing 16-bit data read or write, if the conditions for simultaneously accessing two bytes are not satisfied, waveform (2) is used to access each byte one by one. However, when prefetching the instruction code, if the address of the instruction code is odd, only one byte is read in the instruction queue buffer.

The signals BLE and BHE in Figure 5 are used to control these cases: 1-byte read from even address, 1-byte read from odd address, 2-byte simultaneous read from even and odd addresses, 1-byte write to even address, 1-byte write to odd address, or 2-byte simultaneous write to even and odd addresses.

The  $\overline{\text{BLE}}$  signal becomes "L" when an even number address is accessed. The  $\overline{\text{BHE}}$  signal becomes "L" when an odd number address is accessed.

The bit 2 of processor mode register (address  $5E_{16}$ ) is the wait bit. When this bit is set to "0", the "L" width of  $\overline{E}$  signal is extended 2 times as long when accessing an external memory area in microprocessor mode. However, the "L" width of  $\overline{E}$  signal is not extended when an internal memory area is accessed. When the wait bit is "1", the "L" width of  $\overline{E}$  signal is not extended for any access. Waveform (3) is an expansion of the "L" width of  $\overline{E}$  signal in waveform (2), and (6) are expansion of the "L" width of each  $\overline{E}$  signal in waveform (2) respectively.

Instruction code read, data read, and data write are described below.



| Access<br>method<br>Signal | Access 2-byte<br>simultaneously | Access even<br>address 1-byte | Access odd<br>address 1-byte |
|----------------------------|---------------------------------|-------------------------------|------------------------------|
| BLE                        | "L"                             | "L"                           | "H"                          |
| BHE                        | . "L"                           | "H"                           | "L"                          |
| ,                          |                                 |                               | ,                            |

Fig.5 Relationship between access method and signals BLE and BHE



#### **16-BIT CMOS MICROCOMPUTER**

Instruction code read will be described first.

The CPU obtains instruction codes from the instruction queue buffer and executes them. The CPU notifies the bus interface unit that it is requesting an instruction code during an instruction code request cycle. If the requested instruction code is not yet stored in the instruction queue buffer, the bus interface unit halts the CPU until it can store more instructions than requested in the instruction queue buffer. Even if there is no instruction code request from the CPU, the bus interface unit reads instruction codes from memory and stores them in the instruction queue buffer when the instruction queue buffer is empty or when only one instruction code is stored and the bus is idle on the next cycle. This is referred to as instruction pre-fetching.

Normally, when reading an instruction code from memory, if the accessed address is even the next odd address is read together with the instruction code and stored in the instruction queue buffer.

However, if the bus width switching pin BYTE is "H", external data bus width is 8 bits and the address to be read is in external memory area, or the addresses to be read is odd, only one byte is read and stored in the instruction queue buffer. Therefore, waveform (1) or (3) in Figure 5 in used for instruction code read.

Data read and write are described below.

The CPU notifies the bus interface unit when performing data read or write. At this time, the bus interface unit halts the CPU if the bus interface unit is already using the bus or if there is a request with higher priority. When data read or write is enabled, the bus interface unit uses one of the waveforms from (1) to (6) in Figure 5 to perform the operation.

During data read, the CPU waits until the entire data is stored in the data buffer. The bus interface unit sends the address received from the CPU to the address bus. Then it reads the memory when the  $\overline{E}$  signal is "L" and stores the result in the data buffer.

During data write, the CPU writes the data in the data buffer and the bus interface unit writes it to memory. Therefore, the CPU can proceed to the next step without waiting for write to complete. The bus interface unit sends the address received from the CPU to the address bus. Then when the  $\overline{E}$  signal is "L", the bus interface unit sends the data in the data buffer to the data bus writes it to memory.



### INTERRUPTS

Table 1 shows the interrupt sources and the corresponding interrupt vector addresses. Reset is also treated as a kind of interrupt and is discussed in this section, too.

DBC is an interrupt used for debugging.

Interrupts other than reset,  $\overline{\text{DBC}}$ , watchdog timer, zero divide, and BRK instruction all have interrupt control registers. Table 2 shows the addresses of the interrupt control registers and Figure 6 shows the bit configuration of the interrupt control register. The interrupt request bit is automatically cleared by the hardware during reset or when processing an interrupt. Also, Interrupt request bits other than  $\overline{\text{DBC}}$  and watchdog timer can be cleared by software.

 $\overline{INT_2}$  to  $\overline{INT_0}$  are external interrupts and whether to cause an interrupt at the input level (level sense) or at the edge (edge sense) can be selected with the level sense/edge sense selection bit. Furthermore, the polarity of the interrupt input can be selected with polarity selection bit.

Timer and UART interrupts described in the respective section.

The priority of interrupts when multiple interrupts are caused simultaneously is partially fixed by hardware, but, it can also be adjusted by software as shown in Figure 7. The hardware priority is fixed the following:

reset>DBC>watchdog timer>other interrupts

| Table 1. | Interrupt sources | and | the | interrupt ve | ector |
|----------|-------------------|-----|-----|--------------|-------|
|          | addresses         |     |     |              |       |

| Interrupts                          | Vector a             | ddresses             |
|-------------------------------------|----------------------|----------------------|
| DMA3                                | 00FFCE16             | 00FFCF <sub>16</sub> |
| DMA2                                | 00FFD0 <sub>16</sub> | 00FFD116             |
| DMA1                                | 00FFD2 <sub>16</sub> | 00FFD316             |
| DMA0                                | 00FFD416             | 00FFD516             |
| A-D conversion                      | 00FFD616             | 00FFD716             |
| UART1 transmit                      | 00FFD816             | 00FFD916             |
| UART1 receive                       | 00FFDA <sub>16</sub> | 00FFDB16             |
| UART0 transmit                      | 00FFDC <sub>16</sub> | 00FFDD <sub>16</sub> |
| UART0 receive                       | 00FFDE16             | 00FFDF <sub>16</sub> |
| Timer B2                            | 00FFE016             | 00FFE116             |
| Timer B1                            | 00FFE216             | 00FFE316             |
| Timer B0                            | 00FFE416             | 00FFE516             |
| Timer A4                            | 00FFE616             | 00FFE716             |
| Timer A3                            | 00FFE816             | 00FFE916             |
| Timer A2                            | 00FFEA <sub>16</sub> | 00FFEB <sub>16</sub> |
| Timer A1                            | 00FFEC16             | 00FFED <sub>16</sub> |
| Timer A0                            | 00FFEE <sub>16</sub> | 00FFEF16             |
| INT <sub>2</sub> external interrupt | 00FFF016             | 00FFF116             |
| INT <sub>1</sub> external interrupt | 00FFF2 <sub>16</sub> | 00FFF3 <sub>16</sub> |
| INT <sub>0</sub> external interrupt | 00FFF4 <sub>16</sub> | 00FFF516             |
| Watchdog timer                      | 00FFF616             | 00FFF716             |
| DBC (unusable)                      | 00FFF816             | 00FFF916             |
| Break instruction                   | 00FFFA <sub>16</sub> | 00FFFB <sub>16</sub> |
| Zero divide                         | 00FFFC <sub>16</sub> | 00FFFD <sub>16</sub> |
| Reset                               | 00FFFE <sub>16</sub> | 00FFFF <sub>16</sub> |





#### **16-BIT CMOS MICROCOMPUTER**

#### Table 2. Address of interrupt control registers

| Interrupts                                  | Addresses            |
|---------------------------------------------|----------------------|
| DMA0 interrupt control register             | 00006C <sub>16</sub> |
| DMA1 interrupt control register             | 00006D <sub>16</sub> |
| DMA2 interrupt control register             | 00006E <sub>16</sub> |
| DMA3 interrupt control register             | 00006F <sub>16</sub> |
| A-D conversion interrupt control register   | 00007016             |
| UART0 transmit interrupt control register   | 00007116             |
| UART0 receive interrupt control register    | 000072 <sub>16</sub> |
| UART1 transmit interrupt control register   | 000073 <sub>16</sub> |
| UART1 receive interrupt control register    | 000074 <sub>16</sub> |
| Timer A0 interrupt control register         | 000075 <sub>16</sub> |
| Timer A1 interrupt control register         | 00007616             |
| Timer A2 interrupt control register         | 000077 <sub>16</sub> |
| Timer A3 interrupt control register         | 00007816             |
| Timer A4 interrupt control register         | 000079 <sub>16</sub> |
| Timer B0 interrupt control register         | 00007A <sub>16</sub> |
| Timer B1 interrupt control register         | 00007B <sub>16</sub> |
| Timer B2 interrupt control register         | 00007C <sub>16</sub> |
| INT <sub>0</sub> interrupt control register | 00007D <sub>16</sub> |
| INT <sub>1</sub> interrupt control register | 00007E <sub>16</sub> |
| INT <sub>2</sub> interrupt control register | 00007F <sub>16</sub> |

Interrupts caused by a BRK instruction and when dividing by zero are software interrupts and are not included in this list.

Other interrupts previously mentioned are DMA, A-D converter, UART, Timer,  $\overline{INT}$  interrupts. The priority of these interrupts can be changed by changing the priority level in the corresponding interrupt control register by software.

Figure 8 shows a diagram of the interrupt priority resolution circuit. When an interrupt is caused, the each interrupt device compares its own priority with the priority from above and if its own priority is higher, then it sends the priority below and requests the interrupt. If the priorities are the same, the one above has priority.

This comparison is repeated to select the interrupt with the highest priority among the interrupts that are being requested. Finally the selected interrupt is compared with the processor interrupt priority level (IPL) contained in the processor status register (PS) and the request is accepted if it is higher than IPL and the interrupt disable flag I is "0". The request is not accepted if flag I is "1". The reset, DBC, and watchdog timer interrupts are not affected by the interrupt disable flag I.

When an interrupt is accepted, the contents of the processor status register (PS) is saved to the stack and the interrupt disable flag I is set to "1".

Furthermore, the interrupt request bit of the accepted interrupt is cleared to "0" and the processor interrupt priority level (IPL) in the processor status register (PS) is replaced by the priority level of the accepted interrupt.

Therefore, multi-level priority interrupts are possible by resetting the interrupt disable flag I to "0" and enable further interrupts. For reset, DBC, watchdog timer, zero divide, and BRK instruction interrupts, which do not have an interrupt control register, the processor interrupt level (IPL) is set as shown in Table 3.

Priority resolution is performed by latching the interrupt request bit and interrupt priority level so that they do not change. They are sampled at the first half and latched at the last half of the operation code fetch cycle.



#### Fig.7 Interrupt priority



Fig.8 Interrupt priority resolution



Because priority resolution takes some time, no sampling pulse is generated for a certain interval even if it is the next operation code fetch cycle.

As shown in Figure 9, there are three different interrupt priority resolution time from which one is selected by software. After the selected time has elapsed, the highest priority is determined and is processed after the currently executing instruction has been completed.

The time is selected with bits 4 and 5 of the processor mode register (address  $5E_{16}$ ) shown in Figure 10. Table 4 shows the relationship between these bits and the number of cycles. After a reset, the processor mode register is initialized to "00<sub>16</sub>" and therefore, the longest time is selected.

However, the shortest time may be selected by software.

Table 3. Value set in processor interrupt level(IPL)during an interrupt

| Interrupt types | Setting value            |  |
|-----------------|--------------------------|--|
| Reset           | 0                        |  |
| DBC             | 7                        |  |
| Watchdog timer  | 7                        |  |
| Zero divide     | Not change value of IPL. |  |
| BRK instruction | Not change value of IPL. |  |

Table 4. Relationship between priority level evaluation time selection bit and number of cycles

| Priority level resolution time selection bit |       | N                       |
|----------------------------------------------|-------|-------------------------|
| Bit 5                                        | Bit 4 | Number of cycles        |
| 0                                            | 0     | 7 cycles of $\phi$      |
| 0                                            | 1     | 4 cycles of $\phi$      |
| 1                                            | 0     | 2 cycles of <i>\phi</i> |



Fig.9 Interrupt priority resolution time





# **16-BIT CMOS MICROCOMPUTER**

### TIMER

There are eight 16-bit timers. They are divided by type into timer A(5) and timer B(3).

The timer I/O pins are shared with I/O pins for port P5. To use these pins as timer input pins, the direction register bit corresponding to the pin must be cleared to "0" to specify input mode.

#### TIMER A

Figure 11 shows a block diagram of timer A.

Timer A has four modes; timer mode, event counter mode, one-shot pulse mode, and pulse width modulation mode. The mode is selected with bits 0 and 1 of the timer Ai mode register (i=0 to 4).

Each of these modes is described below.

#### (1) Timer mode [00]

Figure 12 shows the bit configuration of the timer Ai mode register during timer mode. Bits 0, 1, and 5 of the timer Ai mode register must always be "0" in timer mode. Bit 3 is ignored if bit 4 is "0".

Bits 6 and 7 are used to select the timer counter source.

The counting of the selected clock starts when the count start flag is "1" and stops when it is "0".

Figure 13 shows the bit configuration of the count start flag. The counter is decremented, an interrupt is caused and the interrupt request bit in the timer Ai interrupt control register is set when the contents becomes  $0000_{16}.\ At$  the same time, the contents of the reload register is transferred to the counter and count is continued.





When bit 2 of the timer Ai mode register is "1", the output is generated from  $TAj_{OUT}$  (j=2 to 4) pin. The output is toggled each time the contents of the counter reaches to  $0000_{16}$ . When the contents of the count start flag is "0", "L" is output from  $TAj_{OUT}$  pin.

When bit 2 is "0", TAj<sub>OUT</sub> can be used as a normal port pin. When bit 4 is "0", TAj<sub>IN</sub> can be used as a normal port pin.

When bit 4 is "1", counting is performed only while the input signal from the TAj<sub>IN</sub> pin is "H" or "L" as shown in Figure 14. Therefore, this can be used to measure the pulse width of the TAj<sub>IN</sub> input signal. Whether to count while the input signal is "H" or while it is "L" is determined by bit 3. If bit 3 is "1", counting is performed while the TAj<sub>IN</sub> pin input signal is "H" and if bit 3 is "0", counting is performed while it is "L".

Note that the duration of "H" or "L" on the TAj $_{\rm IN}$  pin must be two or more cycles of the timer count source.

When data is written into timer Ai while it is not operating, the data is written into the reload register and counter. On the other hand, when data is written into timer Ai while it is operating, the data is written into the reload register only and not into the counter. When reloading is initiated next, new data is reloaded from the reload register into the counter for operation continuation. The contents of the counter can be read at any time.

When the value set in the timer Ai register is n, the timer frequency dividing ratio is 1/(n+1).

As timers A0 and A1 do not have the  $TA_{\rm IN}$  and  $TA_{\rm OUT}$  pin, be sure to use the timer mode.





### **16-BIT CMOS MICROCOMPUTER**



Fig.14 Count waveform when gate function is available



### **16-BIT CMOS MICROCOMPUTER**

### (2) Event counter mode [01]

Figure 15 shows the bit configuration of the timer Aj mode register during event counter mode. In event counter mode, the bit 0 of the timer Aj(j=2 to 4) mode register must be "1" and bit 1 and bit 5 must be "0".

The input signal from the  $TAj_{IN}$  pin is counted when the count start flag shown in Figure 13 is "1" and counting is stopped when it is "0".

Count is performed at the fall of the input signal when bit 3 is "0" and at the rise of the signal when it is "1".

In event counter mode, whether to increment or decrement the count can be selected with the up-down flag or the input signal from the TAj<sub>OUT</sub> pin. When bit 4 of the timer Aj mode register is "0", the up-down flag is used to determine whether to increment or decrement the count (decrement when the flag is "0" and increment when it is "1"). Figure 16 shows the bit configuration of the up-down flag. When bit 4 of the timer Aj mode register is "1", the input signal from the TAj<sub>OUT</sub> pin is used to determine whether to increment or decrement the count. However, note that bit 2 must be "0" if bit 4 is "1" because if bit 2 is "1", TAj<sub>OUT</sub> pin becomes an output pin with pulse output.

Determine the level of the input signal from the  $TAj_{OUT}$  pin before valid edge is input to the  $TAj_{IN}$  pin.

The count is decremented when the input signal from the  $TA_{j_{OUT}}$  pin is "L" and incremented when it is "H".

An Interrupt request signal is generated and the interrupt request bit in the timer  $A_j$  interrupt control register is set when the counter reaches  $0000_{16}$  (decrement count) or FFFF<sub>16</sub> (increment count). At the same time, the contents of the reload register is transferred to the counter and the count is continued.

When bit 2 is "1" and the counter reaches  $0000_{16}$  (decrement count) or FFF<sub>16</sub> (increment count), the waveform reversing polarity is output from TAj<sub>OUT</sub> pin.

If bit 2 is "0",  $TAj_{OUT}$  pin can be used as a normal port pin. However, if bit 4 is "1" and the  $TAj_{OUT}$  pin is used as an output pin, the output from the pin changes the count direction. Therefore, bit 4 should be "0" unless the output from the  $TAj_{OUT}$  pin is to be used to select the count direction.



Fig.15 Timer Aj mode register bit configuration in event counter mode



Fig.16 Up-down flag bit configuration



#### **16-BIT CMOS MICROCOMPUTER**

Data write and data read are performed in the same way as for timer mode. That is, when data is written to timer Aj while it is not operating, it is also written to the reload register and the counter. When data is written to timer Aj while it is operating, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The counter can be read at any time.

In event counter mode, whether to increment or decrement the counter can also be determined by supplying twophase pulse input with phase shifted by 90° to timer A2, A3, or A4. There are two types of two-phase pulse processing operations. One uses timers A2 and A3, and the other uses timer A4. In either processing operation, two-phase pulse is input in the same way, that is, pulses out of phase by 90° are input at the  $TAj_{OUT}$  (j=2 to 4) pin and  $TAj_{IN}$  pin.

When timers A2 and A3 are used, as shown in Figure 17, the count is incremented when a rising edge is entered to the TAk<sub>IN</sub> pin after the level of TAk<sub>OUT</sub> (k = 2, 3) pin changes from "L" to "H", and when the falling edge is inserted, the count is decremented.

For timer A4, as shown in Figure 18, when a phase related pulse with a rising edge input to the TA4<sub>IN</sub> pin is entered after the level of TA4<sub>OUT</sub> pin changes from "L" to "H", the count is incremented at the respective rising edge and falling edge of the TA4<sub>OUT</sub> and TA4<sub>IN</sub> pins.

When a phase related pulse with a falling edge input to the  $TA4_{OUT}$  pin is entered after the level of  $TA4_{IN}$  pin changes from "H" to "L", the count is decremented at the respective rising edge and falling edge of the  $TA4_{IN}$  and  $TA4_{OUT}$  pins. When performing this two-phase pulse signal processing, timer Aj mode register bit 0 and bit 4 must be set to "1" and bits 1, 2, 3, and 5 must be "0" (refer the Figure 19). Bits 6 and 7 are ignored. Note that bits 5, 6, and 7 of the up-down flag register ( $44_{16}$ ) are the two-phase pulse signal processing selection bit for timer A2, A3, and A4 respectively. Each timer operates in normal event counter mode when the corresponding bit is "0" and performs two-phase pulse signal processing when it is "1".

Count is started by setting the count start flag to "1". Data write and read are performed in the same way as for normal event counter mode. Note that the direction register of the input port must be set to input mode because twophase pulse signal is input. Also, there can be no pulse output in this mode.



Fig.17 Two-phase pulse processing operation of timers A2 and A3



Fig.18 Two-phase pulse processing operation of timer A4







### (3) One-shot pulse mode [10]

Figure 20 shows the bit configuration of the timer Aj mode register during one-shot pulse mode. In one-shot pulse mode, bit 0 and bit 5 must be "0" and bit 1 and bit 2 must be "1".

The trigger is enabled when the count start flag is "1". The trigger can be generated by software or it can be input from the TAj<sub>IN</sub> pin. Software trigger is selected when bit 4 is "0" and the input signal from the TAj<sub>IN</sub> pin is used as the trigger when it is "1". Bit 3 is used to determine whether to trigger at the fall of the trigger signal or at the rise. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise of the trigger signal when it is "1". Software trigger is generated by setting the bit in the one-shot start flag corresponding to each timer. Figure 21 shows the bit configuration of the one-shot start flag. Bit 7 of the one-shot start flag must always be "0".

As shown in Figure 22, when a trigger signal is received, the counter counts the clock selected by bits 6 and 7.

If the contents of the counter is not  $0000_{16}$ , the TAj<sub>OUT</sub> pin goes "H" when a trigger signal is received. The count direction is decrement.

When the counter reaches  $0001_{16}$ . The TA<sub>JOUT</sub> pin goes "L" and count is stopped. The contents of the reload register is transferred to the counter. At the same time, an interrupt request signal is generated and the interrupt request bit in the timer Aj interrupt control register is set. This is repeated each time a trigger signal is received. The output pulse width is

1 pulse frequency of the selected clock

X (counter's value at the time of trigger).

If the count start flag is "0",  $TAj_{OUT}$  goes "L". Therefore, the value corresponding to the desired pulse width must be written to timer Aj before setting the timer Aj count start flag.

As shown in Figure 23, a trigger signal can be received before the operation for the previous trigger signal is completed. In this case, the contents of the reload register is transferred to the counter by the trigger and then that value is decremented. Except when retriggering while operating, the contents of the reload register is not transferred to the counter by triggering.

When retriggering, there must be at least one timer count source cycle before a new trigger can be issued.

Data write is performed to the same way as for timer mode. When data is written in timer Aj while it is not operating, it is also written to the reload register and the counter.

When data is written to timer Aj while it is operating, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time.

Undefined data is read, when timer Aj is read.



Fig.20 Timer Aj mode register bit configuration during one-shot pulse mode



Fig.21 One-shot start flag bit configuration



**16-BIT CMOS MICROCOMPUTER** 



Fig.22 Pulse output example when external rising edge is selected

| Selected clock<br>source f <sub>i</sub>              | nnnnnnnn                                                               |
|------------------------------------------------------|------------------------------------------------------------------------|
| TAj <sub>IN</sub><br>(in case of the<br>rising edge) |                                                                        |
| ТАјоит                                               |                                                                        |
| -<br>                                                |                                                                        |
|                                                      | Example when the contents of the reload register is 0004 <sub>16</sub> |

Fig.23 Example when trigger is re-issued during pulse output



### (4) Pulse width modulation mode [11]

Figure 24 shows the bit configuration of the timer Aj mode register during pulse width modulation mode. In pulse width modulation mode, bits 0, 1, and 2 must be set to "1". Bit 5 is used to determine whether to perform 16-bit length pulse width modulator or 8-bit length pulse width modulator. 16-bit length pulse width modulator is performed when bit 5 is "0" and 8-bit length pulse width modulator is performed when it is "1". The 16-bit length pulse width modulator is described first.

The pulse width modulator can be started with a software trigger or with an input signal from a  $TAj_{IN}$  pin (external trigger).

The software trigger mode is selected when bit 4 is "0".

Pulse width modulator is started and pulse is output from  $TA_{JOUT}$  when the timer Aj start flag is set to "1".

The external trigger mode is selected when bit 4 is "1".

Pulse width modulator starts when a trigger signal is input from the  $TAj_{IN}$  pin when the timer Aj start flag is "1".

Whether to trigger at the fall or rise of the trigger signal is determined by bit 3. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise when it is "1".

When data is written to timer Aj with the pulse width modulator while it is not operating, it is written to the reload register and the counter.

Then when the timer Aj start flag is set to "1" and a software trigger or an external trigger is issued to start modulation, the waveform shown in Figure 25 is output continuously. Once modulation is started, triggers are not accepted. If the value in the reload register is m, the duration "H" of pulse is

selected clock frequency X m. and the output pulse period is

selected clock frequency  $\times (2^{16}-1)$ .

An interrupt request signal is generated and the interrupt request bit in the timer Aj interrupt control register is set at each fall of the output pulse.

The width of the output pulse is changed by updating timer data. The update can be performed at any time. The output pulse width is changed at the rise of the pulse after data is written to the timer. The data is written to the reload register, but not to the counter.

The contents of the reload register are transferred to the counter just before the rise of the next pulse so that the pulse width is changed from the next output pulse.

Undefined data is read, when timer Aj is read.

The 8-bit length pulse width modulator is described next. The 8-bit length pulse width modulator is selected when the timer Aj mode register bit 5 is "1".

The reload register and the counter are both divided into 8bit halves. The low order 8 bits function as a prescaler and the high order 8 bits function as the 8-bit length pulse width modulator. The prescaler counts the clock selected by bits 6 and 7. A pulse is generated when the counter reaches  $0000_{16}$  as shown in Figure 26. At the same time, the contents of the reload register is transferred to the counter and count is continued.



Fig.24 Timer Aj mode register bit configuration during pulse width modulation mode



### **16-BIT CMOS MICROCOMPUTER**

Therefore, if the low order 8-bit of the reload register is n, the period of the generated pulse is

# selected clock frequency $\times$ (n+1).

1

The high order 8-bit function as an 8-bit length pulse width modulator using this pulse as input. The operation is the same as for 16-bit length pulse width modulator except that the length is 8 bits. If the high order 8-bit of the reload register is m, the duration "H" of pulse is

1 selected clock frequency  $\times (n+1) \times m$ .

And the output pulse period is 1

selected clock frequency 
$$\times (n+1) \times (2^{8}-1)$$
.







Fig.26 8-bit length pulse width modulator output pulse example



### **16-BIT CMOS MICROCOMPUTER**

### TIMER B

Figure 27 shows a block diagram of timer B.

Timer B has three modes; timer mode, event counter mode, and pulse period measurement/pulse width measurement mode. The mode is selected with bits 0 and 1 of the timer Bi mode register (i = 0 to 2). Each of these modes is described below.

### (1) Timer mode [00]

Figure 28 shows the bit configuration of the timer Bi mode register during timer mode. Bits 0, and 1 of the timer Bi mode register must always be "0" in timer mode.

Bits 6 and 7 are used to select the clock source. The counting of the selected clock starts when the count start flag "1" and stops when "0".

As shown in Figure 13, the timer Bi count start flag is at the same address as the timer Ai count start flag. The count is decremented, an interrupt occurs, and the interrupt request bit in the timer Bi interrupt control register is set when the contents becomes  $0000_{16}$ . At the same time, the contents of the reload register is stored in the counter and count is continued.

Timer Bi does not have a pulse output function or a gate function like timer A.

When data is written to timer Bi while it is not operating, it is written to the reload register and the counter. When data is written to timer Bi while it is operating, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time.

The contents of the counter can be read at any time. As timer B2 does not have the  ${\sf TB}_{\sf IN}$  pin, be sure to use the timer mode.



Fig.27 Timer B block diagram



## **16-BIT CMOS MICROCOMPUTER**

### (2) Event counter mode [01]

Figure 29 shows the bit configuration of the timer Bj(j=0, 1) mode register during event counter mode. In event counter mode, the bit 0 in the tilmer Bj mode register must be "1" and bit 1 must be "0". The input signal from the TB<sub>JIN</sub> pin is counted when the count start flag is "1" and counting is stopped when it is "0".

Count is performed at the fall of the input signal when bits 2 and 3 are "0", and at the rise of the input signal when bit 3 is "0" and bit 2 is "1".

When bit 3 is "1" and bit 2 is "0", count is performed at the rise and fall of the input signal.

Data write, data read and timer interrupt are performed in the same way as for timer mode.

# (3) Pulse period measurement/pulse width measurement mode [10]

Figure 30 shows the bit configuration of the timer Bj mode register during pulse period measurement/pulse width measurement mode.

In pulse period measurement/pulse width measurement mode, bit 0 must be "0" and bit 1 must be "1". Bits 6 and 7 are used to select the clock source. The selected clock is counted when the count start flag is "1" and counting stops when it is "0".

The pulse period measurement mode is selected when bit 3 is "0". In pulse period measurement mode, the selected clock is counted during the interval starting at the fall of the input signal from the TBj<sub>IN</sub> pin to the next fall or at the rise of the input signal to the next rise and the result is stored in the reload register. In this case, the reload register acts as a buffer register.

When bit 2 is "0", the clock is counted from the fall of the input signal to the next fall. When bit 2 is "1", the clock is counted from the rise of the input signal to the next rise.

In the case of counting from the fall of the input signal to the next fall, counting is performed as follows. As shown in Figure 31, when the fall of the input signal from  $TBj_{IN}$  pin is detected, the contents of the counter is transferred to the reload register. Next the counter is cleared and count is started from the next clock. When the fall of the next input signal is detected, the contents of the counter is transferred to the reload register once more, the counter is cleared, and the count is started. The period from the fall of the input signal to the next fall is measured in this way.



Fig.28 Timer Bi mode register bit configuration during timer mode



Fig.29 Timer Bj mode register bit configuration during event counter mode



Fig.30 Timer Bj mode register bit configuration during pulse period measurement/pulse width measurement mode



After the contents of the counter is transferred to the reload register, an interrupt request signal is generated and the interrupt request bit in the timer Bj interrupt control register is set. However, no interrupt request signal is generated when the contents of the counter is transferred first time to the reload register after the count start flag is set to "1".

When bit 3 is "1", the pulse width measurement mode is selected. Pulse width measurement mode is similar to pulse period measurement mode except that clock is counted from the fall of the  $TB_{j_{1N}}$  pin input signal to the next rise or from the rise of the input signal to the next fall as

shown in Figure 32.

When timer Bj is read, the contents of the reload register is read.

Note that in this mode, the interval between the fall of the  $\mathsf{TB}_{J_{\text{IN}}}$  pin input signal to the next rise or from the rise to the next fall must be at least two cycles of the timer count source.

Timer Bi overflow flag which is bit 5 of timer Bi mode register is set to "1" when the timer Bi counter reach  $0000_{16}$ .

This flag is cleared by writing to corresponding timer Bi mode register.



Fig.31 Pulse period measurement mode operation





### **16-BIT CMOS MICROCOMPUTER**

### SERIAL I/O PORTS

Two independent serial I/O ports are provided. Figure 33 shows a block diagram of the serial I/O ports. Bits 0, 1. and 2 of the UARTi (i = 0, 1) Transmit/Receive mode register shown in Figure 34 are used to determine whether to use port P8 as parallel port, clock synchronous serial I/O port, or asynchronous (UART) serial I/O port using start and stop bits.

Figures 35 and 36 show connections of receiver/transmitter according to the mode.

Figure 37 shows the bit configuration of the UARTi transmit/ receive control register.

Each communication method is described below.



Fig.33 Serial I/O port block diagram

|   | 5       4       3       2       1       0       Address         UART0       Transmit/Receive mode register 30 <sub>16</sub> )       UART1       Transmit/Receive mode register 38 <sub>16</sub> ?         Serial communication method selection bit       0       0       1 arransmit/Receive mode register 38 <sub>16</sub> ?         Serial communication method selection bit       0       0       1 arransmit/Receive mode register 38 <sub>16</sub> ?         0       0       1 arransmit/Receive mode register 38 <sub>16</sub> ?       1 arransmit/Receive mode register 38 <sub>16</sub> ?         0       0       1 arransmit/Receive mode register 38 <sub>16</sub> ?       1 arransmit/Receive mode register 38 <sub>16</sub> ?         1       0       0       1 arransmit/Receive mode register 38 <sub>16</sub> ?         1       0       1 arransmit/Receive mode register 38 <sub>16</sub> ?         1       0       1 arransmit/Receive mode register 38 <sub>16</sub> ?         1       1       0 bit UART         1       1       1 brit         1       1 brit       1 arransmit/Receive mode register 38 <sub>16</sub> ?         1       1 brit       1 arransmit/Receive mode register 38 <sub>16</sub> ?         1       1 brit       1 arransmit/Receive mode register 38 <sub>16</sub> ?         1       1 arransmit/Receive mode register 38 <sub>16</sub> ?       1 arransmit/Receive mode register 38 <sub>16</sub> ?         1       1 arranshit UART |
|---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | Parity enable selection bit<br>0 : No parity<br>1 : With parity                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| L | Sleep selection bit<br>0 : No sleep                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

ig.34 UARTI Transmit/Receive mode register bit configuration



#### **16-BIT CMOS MICROCOMPUTER**





#### **16-BIT CMOS MICROCOMPUTER**

## CLOCK SYNCHRONOUS SERIAL COMMUNICATION

A case where communication is performed between two clock synchronous serial I/O ports as shows in Figure 38 will be described. (The transmission side will be denoted by subscript j and the receiving side will be denoted by subscript k.)

Bit 0 of the UART<sub>j</sub> transmit/receive mode register and UART<sub>k</sub> transmit/receive mode register must be set to "1" and bits 1 and 2 must be "0". The length of the transmission data is fixed at 8 bits.

Bit 3 of the UART<sub>j</sub> transmit/receive mode register of the clock sending side is cleared to "0" to select the internal clock. Bit 3 of the UART<sub>k</sub> transmit/receive mode register of the clock receiving side is set to "1" to select the external clock. Bits 4, 5 and 6 are ignored in clock synchronous mode. Bit 7 must always be "0".

The clock source is selected by bit 0  $(CS_0)$  and bit 1  $(CS_1)$  of the clock sending side UART<sub>j</sub> transmit/receive control register 0. As shown in Figure 33, the selected clock is divided by (n+1), then by 2, passed through a transmission control circuit, and output as transmission clock CLK<sub>1</sub>. Therefore, when the selected clock is fi,

Bit Rate=fi/  $\{(n+1)\times 2\}$ 

On the clock receiving side, the  $\text{CS}_0$  and  $\text{CS}_1$  bits of the UART\_k transmit/receive control register are ignored because an external clock is selected.

The bit 2 of the clock sending side UART<sub>j</sub> transmit/receive control register is clear to "0" to select  $\overline{\text{CTS}}_{j}$  input. The bit 2 of the clock receiving side is set to "1" to select  $\overline{\text{RTS}}_{k}$  output.  $\overline{\text{CTS}}$ , and  $\overline{\text{RTS}}$  signals are described later.

#### Transmission

Transmission is started when the bit 0 (TEj flag) of UARTj transmit/receive control register 1 is "1", bit 1 is (TIj flag) of one is "0", and  $\overline{\text{CTS}_{j}}$  input is "L". As shown in Figure 39, data is output from TxDj pin when transmission clock CLKj changes from "H" to "L". The data is output from the least significant bit.

The TIj flag indicates whether the transmission buffer register is empty or not. It is cleared to "0" when data is written in the transmission buffer register and set to "1" when the contents of the transmission buffer register is transferred to the transmission register.

When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically from the transmission buffer register to the transmission register if the next transmission start condition is satisfied. If the bit 2 of UARTj transmit/receive control register 0 is "1",  $\overline{\text{CTS}}_{j}$  input is ignored and transmission start is controlled only by the TEj flag and Tlj flag. Once transmission has started, the TEj flag, Tlj flag, and  $\overline{\text{CTS}}_{j}$  signals are ignored unit data transmission completes. Therefore, transmission is not interrupt when  $\overline{\text{CTS}}_{j}$  input is changed to "H"

during transmission.

The transmission start condition indicated by TE<sub>j</sub> flag, TI<sub>j</sub> flag, and  $\overline{\text{CTS}_j}$  is checked while the T<sub>ENDj</sub> signal shown in Figure 39 is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission buffer register and TI<sub>j</sub> flag is cleared to "0" before the T<sub>ENDj</sub> signal goes "H".

The bit 3 (TxEPTYj flag) of UARTj transmit/receive control register 0 changes to "1" at the next cycle after the T<sub>ENDj</sub> signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmission has completed.

When the Tlj flag changes from "0" to "1", the interrupt request bit in the UARTj transmission interrupt control register is set to "1".

#### Receive

Receive starts when the bit 2 ( $RE_k$  flag) of UART<sub>k</sub> transmit/receive control register 1 is set to "1".

The  $\overline{RTS_k}$  output is "H" when the  $RE_k$  flag is "0" and goes "L" when the  $RE_k$  flag changed to "1". It goes back to "H" when receive starts. Therefore, the  $\overline{RTS_k}$  output can be used to determine whether the receive register is ready to receive. It is ready when  $\overline{RTS_k}$  output is "L".

The data from the RxDk pin is retrieved and the contents of the receive register is shifted by 1 bit each time the transmission clock CLK<sub>i</sub> changes from "L" to "H". When an 8-bit data is received, the contents of the receive register is transferred to the receive buffer register and the bit 3 (RIk flag) of UARTk transmit/receive control register 1 is set to "1". In other words, the setting of the RIk flag indicates that the receive buffer register contains the received data. At this point, RTSk output goes "L" to indicate that the next data can be received. When the RIk. flag changes from "0" to "1", the interrupt request bit in the UARTk receive interrupt control register is set to "1". Bit 4 (OERk flag) of UARTk transmit/receive control register is set to "1" when the next data is transferred from the receive register to the receive buffer register while RIk flag is "1", and indicates that the next data was transferred to the receive register before the contents of the receive buffer register was read. RIk and OERk flags are cleared automatically to "0" when the loworder byte of the receive buffer register is read. The OERk flag is also cleared when the REk flag is cleared. Bit 5 (FERk flag), bit 6 (PERk flag), and bit 7 (SUMk flag) are ignored in clock synchronous mode.

As shown in Figure 33, with clock synchronous serial communication, data cannot be received unless the transmitter is operating because the receive clock is created from the transmission clock. Therefore, the transmitter must be operating even when there is no data to be sent from UART<sub>k</sub> to UART<sub>i</sub>.



**16-BIT CMOS MICROCOMPUTER** 



Fig.38 Clock synchronous serial communication





#### **16-BIT CMOS MICROCOMPUTER**

# ASYNCHRONOUS SERIAL COMMUNICATION

Asynchronous serial communication can be performed using 7-, 8-, or 9-bit length data. The operation is the same for all data lengths. The following is the description for 8-bit asynchronous communication.

With 8-bit asynchronous communication, the bit 0 of UARTi transmit/receive mode register is "1", the bit 1 is "0", and the bit 2 is "1".

Bit 3 is used to select an internal clock or an external clock. If bit 3 is "0", an internal clock is selected and if bit 3 is "1", then external clock is selected. If an internal clock is selected, the bit 0 ( $CS_0$ ) and bit 1 ( $CS_1$ ) of UARTi transmit/receive control register 0 are used to select the clock source. When an internal clock is selected for asynchronous serial communication, the CLK pin can be used as a

normal I/O pin.

The selected internal or external clock is divided by (n+1), then by 16, and passed through a control circuit to create the UART transmission clock or UART receive clock.

Therefore, the transmission speed can be changed by changing the contents n of the bit rate generator. If the selected clock is an internal clock fi or an external clock  $f_{EXT}$ ,

Bit Rate=(fi or  $f_{EXT}$ )/ {(n+1)×16}

Bit 4 is the stop bit length selection bit to select 1 stop bit or 2 stop bits.

The bit 5 is a selectiion bit of odd parity or even parity.

In the odd parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always odd.

In the even parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always even.



Fig.40 Transmit timing example when 8-bit asynchronous communication with parity and 1 stop bit is selected



Fig.41 Transmit timing example when 9-bit asynchronous communication with no parity and 2 stop bits is selected



#### **16-BIT CMOS MICROCOMPUTER**

Bit 6 is parity bit selection bit which indicates whether to add parity bit or not.

Bits 4 to 6 should be set or reset according to the data format of the communicating devices.

Bit 7 is the sleep selection bit. The sleep mode is described later.

The UARTi transmit/receive control register 0 bit 2 is used to determine whether to use  $\overline{\text{CTS}_{j}}$  input or  $\overline{\text{RTS}_{j}}$  output.

 $\overline{\text{CTS}_i}$  input used if bit 2 is "0" and  $\overline{\text{RTS}_i}$  output is used if bit 2 is "1".

If  $\overline{\text{CTS}}_i$  input is selected, the user can control whether to stop or start transmission by external  $\overline{\text{CTS}}_i$  input.  $\overline{\text{RTS}}_i$  will be described later.

#### Transmission

Transmission is started when the bit 0 (TE<sub>i</sub> flag) of UARTi transmit/receive control register 1 is "1", the bit 1 (TI<sub>i</sub> flag) is "0", and  $\overline{\text{CTS}_i}$  input is "L" if  $\overline{\text{CTS}_i}$  input is selected. As shown in Figure 40 and 41, data is output from the TxD<sub>i</sub> pin with the stop bit and parity bit specified by the bits 4 to 6 of UARTi transmit/receive mode register bits. The data is output from the least significant bit.

The TI<sub>i</sub> flag indicates whether the transmission buffer is empty or not. It is cleared to "0" when data is written in the transmission buffer and set to "1" when the contents of the transmission buffer register is transferred to the transmission register.

When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically from the transmission buffer register to the transmission register if the next transmission start condition is satisfied. Once transmission has started, the TE<sub>i</sub> flag, TI<sub>i</sub> flag, and  $\overline{\text{CTS}_i}$  signal (if  $\overline{\text{CTS}_i}$  input is selected) are ignored until data transmission is completed.

Therefore, transmission does not stop until it completes even if the TE<sub>i</sub> flag is cleared during transmission.

The transmission start condition indicated by TE<sub>i</sub> flag, TI<sub>i</sub> flag, and  $\overline{\text{CTS}_i}$  is checked while the T<sub>ENDi</sub> signal shown in Figure 40 is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission buffer register and TI<sub>i</sub> flag is cleared to 0 before the T<sub>ENDi</sub> signal goes "H".

The bit 3 (TxEPTY; flag) of UARTi transmit/receive control register 0 changes to "1" at the next cycle after the  $T_{ENDi}$  signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmission is completed.

When the TI<sub>i</sub> flag changes from "0" to "1", the interrupt request bit in the UARTi transmission interrupt control register is set to "1".

#### Receive

Receive is enabled when the bit 2 (REi flag) of UARTi transmit/receive control register 1 is set. As shown in Figure 42, the frequency divider circuit at the receiving end begin to work when a start bit is arrived and the data is received.





#### **16-BIT CMOS MICROCOMPUTER**

If  $\overline{RTS}_i$  output is selected by setting the bit 2 of UARTi transmit/receive control register 0 to "1", the  $\overline{RTS}_i$  output is "H" when the RE<sub>i</sub> flag is "0". When the RE<sub>i</sub> flag changes to "1", the  $\overline{RTS}_i$  output goes "L" to indicate receive ready and returns to "H" once receive has started. In other words,  $\overline{RTS}_i$  output can be used to determine externally whether the receive register is ready to receive.

The entire transmission data bits are received when the start bit passes the final bit of the receive block shown in Figure 35. At this point, the contents of the receive register is transferred to the receive buffer register and the bit 3 of UARTi transmit/receive control register 1 is set. In other words, the Rl<sub>i</sub> flag indicates that the receive buffer register contains data when it is set. If  $\overline{\text{RTS}_i}$  output is selected,  $\overline{\text{RTS}_i}$  output goes "L" to indicate that the register is ready to receive the next data.

The interrupt request bit in the UARTi receive interrupt control register is set when the RI<sub>i</sub> flag changes from "0" to "1".

The bit 4 (OER<sub>i</sub> flag) of UARTi transmission control register 1 is set when the next data is transferred from the receive register to the receive buffer register while the Rl<sub>i</sub> flag is "1". In other words when an overrun error occurs. If the OER<sub>i</sub> flag is "1", it indicates that the next data has been transferred to the receive buffer register before the contents of the receive buffer register has been read. Bit 5 (FER<sub>i</sub> flag) is set when the number of stop bits is less than required (framing error).

Bit 6 (PER; flag) is set when a parity error occurs.

Bit  $7^{\circ}$  (SUM<sub>i</sub> flag) is set when either the OER<sub>i</sub> flag, FER<sub>i</sub> flag, or the PER<sub>i</sub> flag is set. Therefore, the SUM<sub>i</sub> flag can be used to determine whether there is an error.

The setting of the RI<sub>i</sub> flag, OER<sub>i</sub> flag, FER<sub>i</sub> flag, and the PER<sub>i</sub> flag is performed while transferring the contents of the receive register to the receive buffer register. The RI<sub>i</sub>, OER<sub>i</sub>, FER<sub>i</sub>, and SUM<sub>i</sub> flags are cleared when the low order byte of the receive buffer register is read or when the RE<sub>i</sub> flag is cleared.

#### Sleep mode

The sleep mode is used to communicate only between certain microcomputers when multiple microcomputers are connected through serial I/O.

The sleep mode is entered when the bit 7 of UARTi transmit/receive mode register is set.

The operation of the sleep mode for an 8-bit asynchronous communication is described below.

When sleep mode is selected, the contents of the receive register is not transferred to the receive buffer register if bit 7 (bit 6 if 7-bit asynchronous communication and bit 8 if 9-bit asynchronous communication) of the received data is "0". Also the RI<sub>i</sub>, OER<sub>i</sub>, FER<sub>i</sub>, and the SUM<sub>i</sub> flag are unchanged. Therefore, the interrupt request bit of the UARTi receive interrupt control register is also unchanged.

Normal receive operation takes place when bit 7 of the received data is "1".

The following is an example of how the sleep mode can be used.

The main microcomputer first sends data with bit 7 set to "1" and bits 0 to 6 set to the address of the subordinate microcomputer which wants to communicate with. Then all subordinate microcomputers receive the same data. Each subordinate microcomputer checks the received data with software, clears the sleep bit if bits 0 to 6 are its own address and sets the sleep bit if not. Next the main microcomputer sends data with bit 7 cleared. Then the microcomputer with the sleep bit cleared will receive the data, but the microcomputer with the sleep bit set will not. In this way, the main microcomputer is able to communicate with only the designated microcomputer.



#### **16-BIT CMOS MICROCOMPUTER**

#### A-D CONVERTER

The A-D converter is an 8-bit successive approximation converter.

Figure 43 shows a block diagram of the A-D converter and Figure 44 shows the bit configuration of the A-D control register. The frequency of the A-D converter operating clock  $\phi_{AD}$  is selected by the bit 7 of the A-D control register. When bit 7 is "0",  $\phi_{AD}$  is the clock frequency divided by 8. That is  $\phi_{AD}$ =f(X<sub>IN</sub>)/8. When bit 7 is "1",  $\phi_{AD}$  is the clock frequency divided by 4 and  $\phi_{AD}$  is=f(X<sub>IN</sub>)/4. The  $\phi_{AD}$  during A-D conversion must be 250KHz minimum because the comparator consists of a capacity coupling amplifier.

The operating mode is selected by the bits 3 and 4 of A-D control register. The available operating modes are one-shot, repeat, single sweep, and repeat sweep.

The bit of data direction register bit corresponding to the A-D converter pin must be "0" (input mode) because the analog input port is shared with port P7.

The operation of each mode is described below.







Fig.43 A-D converter block diagram



#### **16-BIT CMOS MICROCOMPUTER**

#### (1) One-shot mode [00]

The A-D conversion pins are selected with the bit 0 to 2 of A-D control register. A-D conversion can be started by a. software trigger or by an external trigger.

A software trigger is selected when the bit 5 of A-D control register is "0" and an external trigger is selected when it is "1".

When a software trigger is selected, A-D conversion is started when bit 6 (A-D conversion start flag) is set. A-D conversion ends after 57  $\phi_{AD}$  cycles and an interrupt request bit is set in the A-D conversion interrupt control register. At the same time, A-D control register bit 6 (A-D conversion start flag) is cleared and A-D conversion stops. The result of A-D conversion is stored in the A-D register corresponding to the selected pin.

If an external trigger is selected, A-D conversion starts when the A-D conversion start flag is "1" and the AD<sub>TRG</sub> input changes from "H" to "L". In this case, the pins that can be used for A-D conversion are AN<sub>0</sub> to AN<sub>6</sub> because the AD<sub>TRG</sub> pin is shared with the analog voltage input pin AN7. The operation is the same as with software trigger except that the A-D conversion start flag is not cleared after A-D conversion and a retrigger can be available during A-D conversion.

#### (2) Repeat mode [01]

The operation of this mode is the same as the operation of one-shot mode except that when A-D conversion of the selected pin is complete and the result is stored in the A-D register, conversion dose not stop, but is repeated. Also, no interrupt request is issued in this mode. Furthermore, if software trigger is selected, the A-D conversion start flag is not cleared. The contents of the A-D register can be read at any time.

#### (3) Single sweep mode [10]

In the sweep mode, the number of analog input pins to be swept can be selected. Analog input pins are selected by bits 1 and 0 of the A-D sweep pin selection register (address 1F<sub>16</sub>) shown in Figure 45. Two pins, four pins, six pins, or eight pins can be selected as analog input pins, depending on the contents of these bits.

A-D conversion is performed only for selected input pins. After A-D conversion is performed for input of AN<sub>0</sub> pin, the conversion result is stored in A-D register 0, and in the same way, A-D conversion is performed for selected pins one after another. After A-D conversion is performed for all selected pins, the sweep is stopped.

A-D conversion can be started with a software trigger or with an external trigger input. A software trigger is selected when bit 5 is "0" and an external trigger is selected when it is "1".

When a software trigger is selected, A-D conversion is started when A-D control register bit 6 (A-D conversion start flag) is set. When A-D conversion of all selected pins end, an interrupt bit is set In the A-D conversion interrupt control register. At the same time, A-D control register bit 6 (A-D conversion start flag) is cleared and A-D conversion stops.

When an external trigger is selected, A-D conversion starts when the A-D conversion start flag is "1" and the  $\overline{AD_{TRG}}$  input changes from "H" to "L". In this case, the A-D conversion result of the trigger input itself is stored in the A-D register 7 because the  $\overline{AD_{TRG}}$  pin is shared with  $AN_7$  pin.

The operation is the same as done by software trigger except that the A-D conversion start flag is not cleared after A-D conversion and a retrigger can be available during A-D conversion.

#### (4) Repeat sweep mode [11]

The difference with the single sweep mode is that A-D conversion dose not stop after converting from the ANo pin to the selected pins, but repeats again from the  $AN_0$  pin. The repeat is performed among the selected pins. Also, no interrupt request is generated. Furthermore, if software trigger is selected, the A-D conversion start flag is not cleared. The A-D register can be read at any time.



A-D sweep pin selection register configuration Fia.45



#### **16-BIT CMOS MICROCOMPUTER**

#### DMA CONTROLLER

The DMA (direct memory access) controller is a 4-channel controller that is provided to carry out data transfer from memory to memory, memory to I/O, or I/O to memory at high speed without using the CPU.

Figure 46 shows the DMA controller block diagram. Figure 47 shows the DMA control related register memory map. Figure 48 shows the DMAC control register bit configuration.

The DMAC control register consists of 16 bits. Bit 0 is a priority selection bit and bit 1 is a terminal count  $\overline{TC}$  pin validity bit. Bits 4 through 7 are DMA request flags. These bits can be read to determine whether DMA requests occur on individual channels. Bits 8 through 11 are software DMA request bits, and used to be occured the DMA request by software. Bits 12 through 15 are DMA permission bits. The

DMA request is accepted only when the DMA permission bits are "1". All these bits default to 0 upon resetting.

Figure 49 shows the DMAi control register (i=0 to 3) bit configuration. Each channel of the DMAi control register consists of 8 bits. Bits 0 through 3 are used for DMA request source selection.

Bit 4 determines whether the edge or level sensing function is to be used for selecting the source of the request from the DMA request input DMAREQi pin. Bit 5 is a DMA acknowledge output DMAACKi pin validity bit. When this bit is "0", the DMAACKi pin is invalid. When the bit is "1", on the other hand, the pin is valid.

Figure 50 shows the DMAi mode register bit configuration. Each channel of the DMAi mode register (i=0 to 3) consists of 16 bits. Further details are given below.



Fig.46 DMA controller block diagram



#### **16-BIT CMOS MICROCOMPUTER**

| 000068 | DMAC control register L               |                       | • .                                   |
|--------|---------------------------------------|-----------------------|---------------------------------------|
| 000069 | DMAC control register H               |                       |                                       |
|        | 1                                     |                       |                                       |
|        |                                       | Address(Hexadecimal r | notation)                             |
| 001FC0 | Source address register 0 L           | 001FE0                | Source address register 2 L           |
| 001FC1 | Source address register 0 M           | 001FE1                | Source address register 2 M           |
| 001FC2 | Source address register 0 H           | 001FE2                | Source address register 2 H           |
| 001FC3 | · · · · · · · · · · · · · · · · · · · | 001FE3                |                                       |
| 001FC4 | Destination address register 0 L      | 001FE4                | Destination address register 2 L      |
| 001FC5 | Destination address register 0 M      | 001FE5                | Destination address register 2 M      |
| 001FC6 | Destination address register 0 H      | 001FE6                | Destination address register 2 H      |
| 001FC7 |                                       | 001FE7                |                                       |
| 001FC8 | Transmit counter register 0 L         | 001FE8                | Transmit counter register 2 L         |
| 001FC9 | Transmit counter register 0 M         | 001FE9                | Transmit counter register 2 M         |
| 001FCA | Transmit counter register 0 H         | 001FEA                | Transmit counter register 2 H         |
| 001FCB |                                       | 001FEB                |                                       |
| 001FCC | DMA0 mode register L                  | 001FEC                | DMA2 mode register L                  |
| 001FCD | DMA0 mode register H                  | 001FED                | DMA2 mode register H                  |
| 001FCE | DMA0 control register                 | 001FEE                | DMA2 control register                 |
| 001FCF |                                       | 001FEF                |                                       |
| 001FD0 | Source address register 1 L           | 001FF0                | Source address register 3 L           |
| 001FD1 | Source address register 1 M           | 001FF1                | Source address register 3 M           |
| 001FD2 | Source address register 1 H           | 001FF2                | Source address register 3 H           |
| 001FD3 |                                       | 001FF3                |                                       |
| 001FD4 | Destination address register 1 L      | 001FF4                | Destination address register 3 L      |
| 001FD5 | Destination address register 1 M      | 001FF5                | Destination address register 3 M      |
| 001FD6 | Destination address register 1 H      | 001FF6                | Destination address register 3 H      |
| 001FD7 |                                       | 001FF7                | · · · · · · · · · · · · · · · · · · · |
| 001FD8 | Transmit counter register 1 L         | 001FF8                | Transmit counter register 3 L         |
| 001FD9 | Transmit counter register 1 M         | 001FF9                | Transmit counter register 3 M         |
| 001FDA | Transmit counter register 1 H         | 001FFA                | Transmit counter register 3 H         |
| 001FDB |                                       | 001FFB                |                                       |
| 001FDC | DMA1 mode register L                  | 001FFC                | DMA3 mode register L                  |
| 001FDD | DMA1 mode register H                  | 001FFD                | DMA3 mode register H                  |
| 001FDE | DMA1 control register                 | 001FFE                | DMA3 control register                 |

Fig.47 DMA controller related register map

.



#### **16-BIT CMOS MICROCOMPUTER**





Fig.49 DMAi controll register bit configuration



#### **16-BIT CMOS MICROCOMPUTER**



DMAi mode register bit configuration Fig.50



#### **16-BIT CMOS MICROCOMPUTER**

#### **Pin descriptions**

The DMAREQI, DMAACKI, and  $\overline{TC}$  pins are used for DMA transfer.

DMAREQI (i=0 to 3) is a DMA request input pin, and port P9<sub>1</sub>, P9<sub>3</sub>, P9<sub>5</sub> and P9<sub>7</sub> share with DMAREQ0, DMAREQ1, DMAREQ2 and DMAREQ3 pins respectively, and used when a request for DMA transfer is made from external equipment. When the DMAi control register DMA request source selection bits (bits 3 through 0) are set to "0001", the input from this pin becomes the DMA request signal. To use the DMAREQi pin function, set the associated bit of the port P9 direction register to input.

 $\overline{\text{DMAACKi}}$  (i = 0 to 3) is a DMA acknowledge output pin, and port P9<sub>0</sub>, P9<sub>2</sub>, P9<sub>4</sub> and P9<sub>6</sub> share with  $\overline{\text{DMAACK0}}$ ,  $\overline{\text{DMAACK1}}$ ,  $\overline{\text{DMAACK2}}$  and  $\overline{\text{DMAACK3}}$  pins respectively. When bit 5 ( $\overline{\text{DMAACKi}}$  validity bit) of the DMAi control register of each channel is set to "1",  $\overline{\text{DMAACKi}}$  serves as the dedicated  $\overline{\text{DMAACKi}}$  signal output pins. During DMA transfer, the operating channel acknowledge signal output is generated no matter whether the 1 bus transfer or 2 bus transfer method is employed. When the acknowledge signal is not to be used, set the  $\overline{\text{DMAACKi}}$  validity bit to "0" so that  $\overline{\text{DMAACKi}}$  can be used as the I/O pin.

 $\overline{TC}$  is a terminal count pin and  $\overline{TC}$  pin shares with port P10<sub>3</sub>. When the value "1" is written at bit 1 of the DMA control register, the  $\overline{TC}$  pin takes effect. At this time, the  $\overline{TC}$  pin serves as the N-channel open drain output terminal. When the transfer counter register or transfer block counter value is "0", the  $\overline{TC}$  pin generates a one-cycle  $\phi$  "L" level output.

When the  $\overline{TC}$  pin validity bit is "1", any ongoing channel DMA transfer can be stopped by changing the level of the input from the  $\overline{TC}$  pin from "H" to "L".

#### Data transfer method

Two different data transfer method are used: two bus cycle transfer and one bus cycle transfer. The two bus cycle transfer method is effective for memory-to-memory data transfer, whereas the one bus cycle transfer method is effective for memory-to-I/O or I/O to memory data transfer. Two transfer method are detailed below.

#### (1) Two bus cycle transfer

When bit 1 of the DMAi mode register shown in Figure 50 is set to "0", the two bus cycle transfer method is selected. This method accomplishes one unit of transfer by performing one reading bus cycle and one writing bus cycle. One unit of transfer refers to the number of bits that can be transferred by one DMA transfer operation. It is determined by bit 0 of the DMAi mode register. When the bit is set to "0", one transfer unit consists of 16 bits (2 bytes). When the bit is "1", on the other hand, one transfer unit consists of 8 bits (1 byte).

At two bus cycle transfer, bit 8 of DMAi mode register must

#### be "0".

Figure 51 shows an example of two bus cycle transfer. In the reading cycle, the transfer source (memory 1) address is output to the address bus, its address data is read in one-transfer units, and stored in the DMA controller DMA data latch (16-bit). In the writing cycle, on the other hand, the transfer destination address is output to the address bus and the data stored in the DMA data latch is written at the transfer destination (memory 2) address. If the read/ write operation is not completed by one session, it is divided into two sessions (for details see under Bus cycle at DMA transfer).

When two bus cycle transfer is effected in 16-bit units with an external bus width of 16 bits employed, the following operations cannot be performed.

1. The transfer source and destination are DRAM, and an odd-numbered address designated as the first address for the backward transfer source address change direction.

2. The transfer destination is DRAM, and an odd-numbered address designated as the first address for the backward transfer destination address change direction.

#### (2) One bus cycle transfer

When bit 1 of the DMAi mode register is set to "1", the one bus cycle transfer method is selected.

When data transfer is to be made between I/O and memory, this system reads from memory at the same time it writes into I/O, or vice versa, to carry out data transfer at high speed. Bit 8 of the DMAi mode register determines whether one bus cycle transfer is to be made from memory to I/O or from I/O to memory. When this bit is set to "0", data transfer is made from memory to I/O. When the bit is "1", on the other hand, data transfer is made from I/O to memory.

Figures 52 through 55 show examples of one bus cycle transfer. Figure 52 shows a memory-to-I/O DMA transfer in cases where the transfer is effected in 16-bit units with an external bus width of 16 bits employed. The memory (transfer source) address is output to the address bus. The R/W signal is "H", and the BLE and BHE signals are "L". The read operation is performed at both even- and odd-numbered addresses. This ensures that the memory data is read into the data bus high-order area ( $D_8 \sim D_{15}$ ) and low-order area ( $D_0 \sim D_7$ ). At the same time, chip selection is made in accordance with the acknowledge signal from the DMAACKi pin, and the data read from memory is directly acquired when the  $\overline{E}$  signal level rises. In this manner, data is transferred from memory to I/O in one bus cycle.

In data transfer from I/O to memory, chip selection is made according to the acknowledge signal from the DMAACKi pin and data is read into the data bus from I/O. At the same time, the memory (transfer destination) address is output to the address bus, and the R/W signal goes Low to write data into memory. To receive the one bus cycle transfer



#### **16-BIT CMOS MICROCOMPUTER**

service for DMA purposes, however, the external circuitry must be formed in such a manner that the read and write signal inputs for I/O are the reversal of the M37720S1FP's read and write signal outputs. Figure 53 shows the data transfer data flow of Figure 52.

When the address changes in forward direction, data 1 and data 2 are transferred to the I/O's 8 low-order bits and 8 high-order bits, respectively, in the first cycle of DMA transfer. In the next cycle of DMA transfer, data 3 and data 4 are transferred to the I/O's 8 low-order bits and 8 high-order bits, respectively. In this manner, the memory data are sequentially transferred to the I/O.

If the address changes in backward direction, on the other hand, data 10 and data 9 are transferred to the I/O's 8 high-order bits and 8 low-order bits, respectively, in the first DMA transfer cycle.

When one bus cycle transfer is effected in 16-bit units with an external bus width of 16 bits employed, as shown in Figure 52, 16 bits of data are simultaneously read into the data bus. Therefore, determine the transfer start address so that transfer begins with an even-numbered address when the address change mode is forward or that transfer begins with an odd-numbered address when the address change mode is backward.



Fig.51 Two bus cycle transfer example



#### **16-BIT CMOS MICROCOMPUTER**





#### **16-BIT CMOS MICROCOMPUTER**

Figures 54 and 55 indicate the cases where transfer is made in 8-bit units with an external bus width of 16 bits employed.

Figure 54 shows the cases where an external bus width of 16 bits is employed with the I/O connected to the 8 loworder bits only. Connect the odd-numbered address memories to data bus high-order area  $(D_8 \sim D_{15})$  and the even-numbered address memories to data bus low-order area  $(D_0 \sim D_7)$ . When data is transferred from an oddnumbered memory address to I/O, the data is read from the memory high-order to the data bus high-order. The read data first goes into the chip, is copied by the DMA controller to the data bus low-order, and then output outside. Therefore, the data output to the data bus low-order is the same as that for the high-order. For the I/O, chip selection is made according to the DMAACKi signal so that the data output to the data bus low-order is acquired. When data is transferred from an even-numbered address memory to I/O, the data read from the memory low-order is directly acquired by the I/O. At this time, M37720S1FP data bus pins  $D_0$  to  $D_7$  are floating.





**16-BIT CMOS MICROCOMPUTER** 

Figure 55 shows the case where the I/O is connected to the 8 high-order bits only. When data is transferred from an odd-numbered memory address to I/O, the data read from the memory high-order is directly acquired by the I/O. At this time, M37720S1FP data bus pins D<sub>8</sub> through D<sub>15</sub> are floating. When data is transferred from an even-numbered memory address to I/O, the data is read from the memory low-order to the data bus low-order. The read data first goes into the chip, is copied by the DMA controller to the data bus high-order, and then output outside. The I/O acquires that data. In one bus cycle transfer, data bus pin  $(D_0)$  $\sim$  D<sub>7</sub>, D<sub>8</sub> $\sim$  D<sub>15</sub>) I/O changeover is automatically effected to initiate DMA transfer no matter whether the 8-bit I/O is connected to the low-or high-order of the data bus. In the above data copy between the chip's internal data buses, there is limitation on the transfer rate.

When one bus cycle transfer is effected with an external bus width of 8 bit, I/O connection selection bit must be "0". When one bus cycle transfer is effected in 16-bit units with an external bus width of 16 bits employed, the following operation cannot be performed.

1. The object memory is DRAM, and an odd-numbered address designated as the first address for the backward transfer address change direction. Figure 56 shows the data bus status when one bus cycle transfer is made under the conditions indicated in Table 5.

| Table 5. | Data bus conditions for one bus cycle |   |
|----------|---------------------------------------|---|
|          | DMA transfer                          | - |
|          |                                       |   |

| Number | Memory   | External  | Transfer | BLE | BHE | 1/0         |
|--------|----------|-----------|----------|-----|-----|-------------|
| Number | Memory   | bus width | unit     | DLE | БЛЕ | position    |
| 1      | External | 16-bit    | 16-bit   | · 0 | 0   | Upper/Lower |
| 2      | Internal | 16-bit    | 16-bit   | 0   | 0   | Upper/Lower |
| 3      | External | 16-bit    | 8-bit    | 0   | 1   | Lower       |
| 4      | External | 16-bit    | 8-bit    | 0   | 1.  | Upper       |
| 5      | External | 16-bit    | 8-bit    | . 1 | 0   | Lower       |
| 6      | External | 16-bit    | 8-bit    | 1   | 0   | Upper       |
| Ø      | Internal | 16-bit    | 8-bit    | 0   | 1   | Lower       |
| 8      | Internal | 16-bit    | 8-bit    | 0   | 1   | Upper       |
| 9      | Internal | 16-bit    | 8-bit    | 1   | 0   | Lower       |
| 10     | Internal | 16-bit    | 8-bit    | 1   | 0   | Upper       |
| 1      | External | 8-bit     | 8-bit    | -   | -   | Lower       |
| 12     | Internal | 8-bit     | 8-bit    |     | -   | Lower       |





#### **16-BIT CMOS MICROCOMPUTER**





#### **16-BIT CMOS MICROCOMPUTER**

#### **DMA request sources**

One out of fifteen DMA request sources can be selected for each channel. There are a total of fifteen DMA request sources. The internal DMA request sources are the A-D conversion, UART0 transmit/receive, UART1 transmit/receive, timer A4, timer A3, timer A2, timer A1, timer A0, timer B2, timer B1, timer B0 and the software DMA source by programs. The external DMA request source is one associated with DMAREQi pin input. For DMA request source selection, use the DMAi control register DMAi request source selection bits (bits 0 through 3) as shown in Figure 49. Table 6 indicates the contents of the bits and DMA request sources. The request timing is the same as that for interrupt.

When the software DMA source is selected with the DMA request source selection bits, the DMA request flag is set to "1" by writing the value "1" for the DMAC control register software DMA request bits (bits 8 through 11). When the DMA request flag is "1", the software DMA request bits are automatically cleared. When the external source is selected with the DMA request source selection bits, the input from the DMAREQi pin sets the DMA request flag to "1". The DMA transfer request will not be accepted until both the DMAC control register DMA permission bit and DMA request flag are "1". Therefore, if the DMA permission bit is "0" while the DMA request flag is "1", the DMA request will not be accepted. Note that DMA permission bit is cleared to "0" upon resetting. Therefore, after DMA transfer parameter and other data setup, set to "1" the DMA permission bit of a DMA channel to be rendered valid. This assures that the transfer request bit of that channel takes effect, making is possible to effect DMA transfer.

Table 6. Relationship between DMA request source selection bits (bits 3 to 0) and DMA request sources

|     |    | -  |     |                           |
|-----|----|----|-----|---------------------------|
| b3  | b2 | b1 | b0  | Cause                     |
| 0   | 0  | 0  | 0   | Prohibited                |
| 0   | 0  | 0  | 1   | External source (DMAREQi) |
| · 0 | 0  | 1  | 0   | Software DMA source       |
| 0   | 0  | 1  | 1   | Timer A0                  |
| 0   | 1  | 0  | 0   | Timer A1                  |
| 0   | 1  | 0  | 1   | Timer A2                  |
| 0   | 1  | 1  | 0   | Timer A3                  |
| 0   | 1  | 1  | 1 . | Timer A4                  |
| 1   | 0  | 0  | 0   | Timer B0                  |
| 1   | 0  | 0  | 1   | Timer B1                  |
| 1   | 0  | 1  | 0   | Timer B2                  |
| 1   | 0  | 1  | 1   | UART0 receive             |
| 1 - | 1  | 0  | 0   | UART0 transmit            |
| 1   | 1  | 0  | 1   | UART1 receive             |
| 1   | 1  | 1  | 0   | UART1 transmit            |
| 1.  | 1  | 1  | 1   | A-D conversion            |

#### Transfer mode

Two DMA transfer modes are available: burst transfer mode and cycle steal transfer mode. Mode selection is made variously for all channeles, using bit 2 of the DMAi mode register. When this bit is set to "0", the burst transfer mode is selected. This mode is automatically selected upon resetting.

#### (1) Burst transfer mode

When a DMA request is request is received from a certain channel in the burst transfer mode, the DMA request from another channel will not be accepted until the DMA transfer on the former channel is completed. In the burst transfer mode, either the edge sense or level sense mode can be selected only when the input from the DMAREQi pin (external source) is chosen as the request source.

When DMAi control register bit 4 is set to "0", the edge sense mode is selected. The edge sense mode is automatically selected upon resetting. In the edge sense mode, the DMA request flag is set to "1" when the input from the DMAREQI pin falls. In the burst transfer edge sense mode, the DMA request flag is cleared to "0" when any of the following conditions is met.

- 1. The channel i DMA permission bit is cleared to "0" (forced termination of transfer).
- 2. The channel i DMA request flag is cleared to "0".
- 3. Channel i DMA transfer is wholly terminated.
- 4. The "L" level is entered to the TC pin during channel i transfer execution (forced termination of transfer).

Figure 57 shows an example of edge sense mode burst transfer. In this example, the DMAREQi pin input (external source) is chosen as the DMA request source. When the DMAREQi pin input changes from the "H" to "L" level during CPU operation, the DMA request flag is set to "1" and the DMA controller acquires the right of bus use and initiates transfer. From high to low, the bus use priority is for DRAM refresh, HOLD, DMA controller, and CPU. Therefore, if the request is made by the DRAM refresh, which has a higher priority than the DMA controller, the DMA controller halts any ongoing transfer operation at the end of the current transfer cycle and transfers the bus use right to the DRAM controller as shown in Figure 57. Upon getting the bus use right, the DRAM controller generates the refresh cycle. When refreshing is terminated, the DMA controller resumes the execution of the interrupted DMA transfer at the point of interruption. Once a DMA request is received in the burst transfer mode, no request from another channel is accepted unless DMA transfer is entirely terminated or the transfer operation is brought to a forced stop. Therefore, even when the request flag of channel 0, which has a high priority, is set to "1" in the middle of transfer as shown in Figure 57, such a request will not be accepted (the priority is explained in the next section). When channel 1 DMA transfer is completed, the bus use right is once trans-



#### **16-BIT CMOS MICROCOMPUTER**

ferred to the CPU, and the DMA transfer request from channel 0 is later accepted at the end of the current bus cycle.

When bit 4 of the DMAi control register is set to "1", the level sense mode is selected. The level sense mode can only be used for the DMA request from the DMAREQi pin. When selecting other sources, be sure to select the edge sense mode.

| DRAM refresh              | L       |   |                    |         | =====   |
|---------------------------|---------|---|--------------------|---------|---------|
| HOLD                      | [       | · | Whole DMA transfer |         |         |
| DMA controller            |         |   |                    |         | 0 0 0 0 |
| CPU                       |         |   | r cycle            |         |         |
| DMAREQ1                   |         |   |                    |         |         |
| DMA1 request fl           | ag      |   |                    | • • • • |         |
|                           | <u></u> |   | J                  |         |         |
| DMAREQ0                   |         |   |                    |         |         |
| DMAREQ0<br>DMA0 request f | ag      | ſ |                    |         |         |



#### **16-BIT CMOS MICROCOMPUTER**

In the level sence mode, the DMAi request flag is set to "1" to initiate DMA transfer only while the DMAREQi pin input is "L". If the DMAREQi pin input level returns to "H" in the middle of transfer, the DMA operation is interrupted at the end of the current transfer cycle so that the bus use right is returned to the CPU. At this time, the DMA permission bit is not cleared. When the DMAREQi pin input goes Low, the transfer operation is resumed at the address subsequent to the point of interruption. In the level sense mode, the DMA request flag varies only with the level of the input from the DMAREQi pin. Therefore, while the DMAREQi pin input level is Low, the DMA request flag remains to be "1" even if transfer is completed.

Figure 58 shows an example of level sense mode burst transfer. When the channel 1 DMAREQi pin input level changes from "H" to "L" during CPU operation, the DMA request flag is set to "1" so that the DMA controller acquires the bus use right and initiates transfer. When the

DMAREQi pin input returns to the "H" level, the DMA1 request flag is cleared. This causes the DMA transfer operation to be interrupted and returns the bus use right to the CPU. When the DMAREQ1 pin input is returned to the "L" level again and the DMA1 request flag set to "1", DMA transfer is resumed at the point of interruption. As with the edge sense mode, no transfer request from a different channel is accepted while DMA transfer is executed for a certain channel. For instance, if the channel 1 request flag is set to "0" and the request flag of channel 0, which has a higher priority, is set to "1", the new request will not be accepted. When channel 1 DMA transfer is wholly terminated, the DMA permission bit is set to "0" so that the bus use right is transfered to the CPU. The DMA transfer request from channel 0 is then accepted at the end of a bus cycle.

| DRAM refresh      |         |                        |          |          |     |           |       |  |
|-------------------|---------|------------------------|----------|----------|-----|-----------|-------|--|
| HOLD              |         | — — Whole DMA          | transfer |          |     | Channel n | umber |  |
| DMA controller    |         | 1 1 1 1<br>One transfe |          |          | 1[  | 0 0 0     |       |  |
| CPU               | j       |                        |          | Ĵ        |     | ]         | *     |  |
| DMAREQ1           |         |                        |          |          |     |           |       |  |
| DMA1 request flag | ſ       | 1                      |          | · 、      |     |           |       |  |
| DMAREQ0           |         | ,<br>                  |          | a san ta | s . |           |       |  |
| DMA0 request flag | · · · · |                        |          |          |     | ,         |       |  |
| Refresh request   |         |                        |          |          |     | :         |       |  |
|                   |         |                        |          |          |     |           |       |  |

Fig.58 Level sense mode burst transfer example



#### **16-BIT CMOS MICROCOMPUTER**

#### (2) Cycle steal transfer mode

When bit 2 of the DMAi mode register is set to "1", the cycle steal transfer mode is selected. In the cycle steal transfer mode, be sure to select the edge sense mode.

When the DMA request occurs in the cycle steal transfer mode, the DMA request flag is set to "1" as in the burst transfer mode. When the DMA request from a channel is accepted, DMA transfer starts. However, the DMA request flag is automatically cleared at the beginning of the first DMA transfer cycle. Therefore, if there is no channel DMA request at the end of one-unit transfer, the DMA controller returns the bus use right to the CPU. If there is a DMA request from any channel, the DMA controller continues to use the bus and initiates DMA transfer for the channel. In the cycle steal transfer mode, the priorities of the channels are considered at all times to assure that the DMA request from a channel having the highest priority is accepted to initiate DMA transfer execution. Transfer is effected in one transfer unit segments. However, the DMA permission bit will not be cleared even if the DMA request flag is cleared. Therefore, when the DMA request flag is set to "1", transfer is resumed at the point of interruption. When the transfer counter value is "0" in normal transfer, or both of the transfer counter and transfer block counter value is "0" in array chain transfer, the DMA permission bit is cleared to terminate the whole DMA transfer operation.

Figure 59 shows an example of cycle steal transfer. When the DMAREQi pin input changes from "H" to "L", the DMA1 request flag is set to "1" and the DMA controller acquires the bus use right to initiate DMA transfer. The DMA1 request flag is cleared when the channel 1 transfer cycle starts. Therefore, if there is no DMA transfer request from the other channels, the DMA controller returns the bus use right to the CPU at the end of one transfer cycle. In the example showed in Figure 59, however, DMA0 transfer cycle execution continues because the channel 0 request flag is set to "1". When the DMA0 transfer cycle is terminated, the DMA request flags of all channels are set to "0" so that the DMA controller returns the bus use right to the CPU. When the DMA1 request flag is set to "1", only one cycle of transfer operation is performed. Even if the DMA1 request flag is cleared at this time, the DMA1 request flag is set to "1" again to effect continued transfer as long as the DMAREQi pin input goes Low before the end of the next transfer cycle. In cycle steal transfer, the priorities of individual channels are examined at the end of each transfer cycle. Therefore, if the request is sent from channel 0, which has a higher priority than channel 1, channel 0 transfer is executed first. Further, if the refresh request is sent from the DRAM controller, such a request for bus use takes precedence as it has a high priority.



Fig.59 Cycle steal transfer example



#### **16-BIT CMOS MICROCOMPUTER**

#### Priority

Priorities are assigned to all DMA channels. Either the fixed or rotative priority can be selected. When bit 0 (priority selection bit) of the DMAC control register is set to "0", the fixed priority is selected. Note that the fixed priority is automatically chosen upon resetting. In the fixed priority, the channels are given fixed priorities and DMA transfer is executed in the order of priority. From high to low, the priorities are assigned to channels 0, 1, 2, and 3. As indicated in Figure 61, the priorities are checked when the first DMA request is received in the burst transfer mode or at each cycle end in the cycle steal transfer mode.

When bit 0 of the DMAC control register is set to "1", the

rotative priority is used. From high to low, the initial priorities are assigned to channels 0, 1, 2, and 3 as is the case with the fixed priority. When the DMA transfer for one channel is normally terminated with the rotative priority employed, the priorities are rotated in such a manner that the channel, for which transfer has just been completed, has the lowest priority. For example, when channel 0 transfer is normally terminated as shown in Figure 60, the priorities are rotated upon completion of transfer so that the new priorities are, in decreasing order, channel 1, channel 2, channel 3, and channel 0. The priorities remain unchanged when DMA transfer is forcibly terminated by  $\overline{TC}$  pin input or DMA permission bit clearing.





#### **16-BIT CMOS MICROCOMPUTER**





#### Transfer address change direction

The address change direction in DMA transfer can be designated independently for the transfer source and destination. Choices are "forward", "backward", and "fixed". When the forward direction is chosen, the address increments. When the backward direction is selected, the address decrements. When the flxed direction is selected, the address is fixed(2 bytes when one transfer unit consists of 16 bits or 1 byte when one transfer unit consists of 8 bits) and does not change. Use bits 4 and 5 of the DMAi mode register shown in Figure 50 to specify the transfer address change direction for the source. For the destination, use bits 6 and 7.

Figure 62 shows an example transfer address change mode when two bus cycle transfer is effected in 16-bit units. Figure 62-(1) shows an example case where both the DMAi mode register transfer source and destination address change directions are set to "forward". In this type of setup, data are transferred from memory 1 to memory 2 in the (1), (2), (3), and (4) order. Figure 62-(2) shows a case where the transfer source address change direction is "forward" and the destination addresses are "fixed". In this setup, the memory 1 data are called up in the forward address change direction and written at fixed memory 2 addresses in one transfer unit segments. Figure 62-(3) shows a case where the transfer source address change direction is forward and the destination address change direction is backward. Figure 62-(4) shows a case where the transfer source address change direction is backward and the destination addresses are fixed. In this setup, the memory 1 data are written at fixed memory 2 addresses in one transfer unit segments in the (1), (2), and (3) order.

As explained above, three different address change modes are selectable for each of the transfer source and destination. A total of nine different address change direction combinations are available.

In one bus cycle transfer, the memory side address change direction depends on the memory bits. For data transfer from memory to I/O, therefore, use bits 4 and 5 (transfer source address change direction selection bits) of the DMAi mode register to determine the memory side (transfer source) address change direction. This is not affected by bits 6 and 7 (transfer destination address change direction selection bits). For data transfer from I/O to memory, use bits 6 and 7 of the DMAi mode register to set the memory side (transfer destination) address change direction. This is not affected by bits 6 and 7 of the DMAi mode register to set the memory side (transfer destination) address change direction. This is not affected by bits 4 and 5.

#### **16-BIT CMOS MICROCOMPUTER**



Fig.62 Two bus cycle transfer address change direction examples (when one transfer unit consists of 16 bits)



#### **16-BIT CMOS MICROCOMPUTER**

#### Bus cycle at DMA transfer

The memory or I/O read/write cycle (hereinafter referred to as the bus cycle) is basically the same as the bus cycle of CPU. Figure 63 shows six examples of bus cycle.

When transfer is made in 8-bit (1-byte) units, the operating waveform is as shown in Figure 63-(1). Bit 12 of the DMAi mode register is the transfer source wait bit and bit 13 is the transfer destination wait bit for DMA transfer. When the transfer source wait bit is set to "0" in cases where the DMA controller performs a read operation, the E signal "L" output period is extended as shown in Figure 63-(2) so that the "L" width of  $\overline{E}$  signal is extended 2 times as long. When the transfer destination wait bit is set to "0" in cases where the DMA controller performs a write operation, the "L" width of  $\overline{E}$  signal is extended 2 times as long. All channels have DMAi mode register, it is possible to determine whether or not to extend the access time depending on the speed of the memory space element to be accessed. The DMA controller wait bit is effective for both the internal and external memory areas.

When transfer is made in 16-bit (2-byte) units, the operating waveform looks like Figure 63-(1) if the following two conditions are met.

- 1. The associated channel transfer address change direction is either forward or fixed.
- 2. The first address of the memory to be accessed is evennumbered.

However, when the transfer source or destination wait bit is "0", the DRAM area is being accessed, or transfer parameters are read in the array chain or link array chain transfer mode, the  $\overline{E}$  signal "L" period is extended so that the operating waveform looks like Figure 63-(2).

When transfer is made in 16-bit (2-byte) units, the operating waveform looks like Figure 63-(3) if the following two conditions are met.

- 1. The associated channel transfer address change direction is backward.
- The first address of the memory to be accessed is oddnumbered.

In this case, although the two bytes can be accessed simultaneously, one additional internal clock cycle  $\phi$  is needed. However, when the transfer source or destination wait bit is "0" or the DRAM area is being accessed, the  $\overline{E}$  signal "L" period is extended so that the operating waveform looks like Figure 63-(4).

When transfer is made in 16-bit (2-byte) units, the operating waveform looks like Figure 63-(5) if the following two conditions are met.

- 1. The associated channel transfer address change direction is forward.
- The first address of the memory to be accessed is oddnumbered.





#### **16-BIT CMOS MICROCOMPUTER**

The same waveform results if the following two conditions are met.

1. The associated channel transfer address change direction is backward.

2. The first address of the memory to be accessed is evennumbered.

In these cases, accessing is done in 1 byte units only. Therefore, accessing is conducted in two sessions. However, if the transfer source or destination wait bit is "0" or the DRAM area is being accessed, the  $\overline{E}$  signal "L" period is extended. If the wait bits of the transfer source and destination are both "0", the operating waveform looks like Figure 63-(6).

#### **DMA** continuous transfer

#### (1) Normal transfer

With the normal transfer function, it is possible to effect DMA transfer of the preselected number of bytes. As shown in Figure 50, first set up the number of one-transfer unit bits, transfer method, transfer mode, and transfer address change direction of the DMAi mode register, and then write the transfer source block first transfer address (the block's lowest-order address in the forward or fixed transfer address change direction or the block's highestorder address in the backward address change direction) into the source address register (hereinafter referred to as the SAR). Further, write the destination block first transfer address (the lowest-order address in the forward or fixed transfer address change direction or the highest-order address in the backward transfer address change direction) into the destination address register (hereinafter referred to as the DAR). Also write the desired number of bytes to be transferred, into the transfer counter register (hereinafter referred to as the TCR). Write the value 1 or more into TCR. The SAR, DAR, and TCR have 24 bits each. Be sure to write into all these bits. The SAR, DAR, and TCR are located at the addresses shown in Figure 47. The next step is to perform DMA source and other setups for the DMAi control register shown in Figure 49. Set up bit 0 (priority selection bit) and bit 1 (terminal count validity bit) of the DMAC control register shown in Figure 48, and finally set the DMAC control register DMA permission bit to "1" so as to make the DMA request acceptable.

When the contents of TCR are "0", the terminal count  $\overline{\text{TC}}$  signal output is generated, and at the same time, the interrupt request bit of the DMA interrupt control register is set to "1".

To halt transfer, enter the "L" level to the  $\overline{\text{TC}}$  pin or write the value "0" in the DMA permission bit position. At this time, the interrupt request bit of the DMA interrupt control register is not set.

An example normal transfer operation performed under the following conditions is presented below.

- Transfer unit: 16 bits
- Transfer method: 2 bus cycle transfer
- Transfer mode: Burst transfer mode (edge sense)
- Transfer source address change direction: Forward.
- Transfer destination address change direction: Forward
- Transfer source wait: None
- Transfer destination wait: None
- DMA source: External input (DMAREQi)

When the DMAREQi pin input level changes from "H" to "L", the DMA request flag is set to "1" so that the DMA transfer request is accepted.

At this time, if there is no refresh request from the DRAM controller or no HOLD request is made from the HOLD pin, the DMA request is accepted. If no request is received from a channel having a higher priority than the accepted DMA channel, the DMA transfer for that accepted channel starts. If there is a DMA request from a channel having a higher priority, the DMA transfer for such a channel takes precedence.

As two bus cycle transfer is made, a read operation is performed in the first bus cycle. First the address written into the SAR is output to the address bus and then inputted into the incrementor/decrementor (hereinafter referred to as the I/D). The I/D adds 1 or 2 to the entered address and outputs the result back to the SAR. If one 16-bit transfer operation is not enough to complete the read operation, the read operation is divided into two sessions to achieve the purpose. The operation performed so far is called the read cycle and the R/W signal goes High. The data from memory or I/O is stored in the data latch within the DMA controller.

The write operation is performed in the next bus cycle. First the address written in the DAR is output to the address bus and then inputted into the I/D. The I/D adds 1 or 2 to the entered address and outputs the result back to the DAR. If one 16-bit transfer operation is not enough to complete the write operation, the write operation is divided into two sessions to achieve the purpose. The operation performed so far is called the write cycle and the  $R/\overline{W}$  signal goes Low. The data stored in the DMA controller data latch in the read cycle is output to the data bus in the write cycle and written into the destination memory or I/O. The operations performed so far comprise one data transfer unit. In two bus cycle transfer, the read and write cycle combination is called the DMA transfer cycle. DMA transfer is executed by repeating the DMA transfer cycle.

In two bus cycle transfer, the TCR varies in the read cycle. The remaining transfer bytes are read from the TCR in concurrence with address output from SAR in the read cycle, and inputted into the decrementor (hereinafter referred to as the D). The D subtracts 1 or 2 from the number of remaining bytes and outputs the result back to the TCR. In this manner, the contents of the TCR decrease after each one-unit transfer. When the number of remaining bytes,



### **16-BIT CMOS MICROCOMPUTER**

which is read from the TCR, becomes "0", the DMA controller outputs the terminal count  $\overline{TC}$  signal to the  $\overline{TC}$  pin, and at the same time, sets the interrupt request bit of the DMA interrupt control register to "1". At this time, the DMA permission bit is cleared. As the burst transfer mode is selected in this example, the DMA request flag is also cleared.

To halt transfer before completion, enter the "L" level to the

 $\overline{TC}$  pin (P10<sub>3</sub>) or write the value "0" in the DMA permission bit.

In normal transfer, the first values written in the SAR, DAR, and TCR are retained in the internal latches. Therefore, if DMA transfer is to be effected under the same conditions, it can be initiated simply by setting the DMA permission bit to "1".

Figure 64 shows the normal transfer timing diagram.







#### **16-BIT CMOS MICROCOMPUTER**

#### (2) Repeat transfer

The term "repeat transfer" refers to DMA transfer in which normal transfer is repeated. First set up the number of unit transfer bits, transfer method, transfer mode, and transfer address change direction of the DMAi mode register. Next write the transfer source block transfer start address in the SAR and the transfer destination transfer start address in the DAR. Further, write the number of bytes to be transferred, into the TCR, and set up the DMAi control register and DMAC control register. The DMA request is now acceptable. When the DMA request is received in this state, DMA transfer starts. Even when the number of remaining bytes (to be read from the TCR) becomes 0, the DMA permission bit is not cleared. When the burst transfer function is activated, the DMA request flag is not cleared either. When the cycle steal transfer function is selected, the DMA request flag is cleared at the end of each one-unit transfer. The first values written in the SAR, DAR, and TCR are retained in the internal latches. The contents of the latches are transferred to the SAR, DAR and TCR at the end of the last transfer cycle. Therefore, when the burst transfer function is selected, the transfer operation is repeated starting with the first written values. When the cycle steal transfer function is selected, on the other hand, these values are used as the initial values and transfer is initiated each time the DMA request flag is set to "1".

To terminate this type of transfer, enter the "L" level to the  $\overline{\text{TC}}$  pin or write the value "0" in the DMA permission bit.

In repeat transfer,  $\overline{TC}$  signal output and the setting to the interrupt request bit of the DMA interrupt control register are not performed.

Figure 65 shows the repeat transfer timing diagram.

| Ē        |                                                                                                               |
|----------|---------------------------------------------------------------------------------------------------------------|
| Ac       | dress PC X sp X dp X X sp+4 X dp+4 X sp+6 X sp X dp X sp+2 X dp+2 X                                           |
| Da       | ta 🛛 🗙 DATA0, 1 🦹 🗶 DATA4, 5 🗶 DATA0, 1 🗶 DATA2, 3                                                            |
| R/       |                                                                                                               |
| AL       |                                                                                                               |
| BL       |                                                                                                               |
|          |                                                                                                               |
| BH<br>ST |                                                                                                               |
|          |                                                                                                               |
| ST<br>TC |                                                                                                               |
|          |                                                                                                               |
| DN       | IAACK0                                                                                                        |
|          | Fransfer unit : 16 bits                                                                                       |
|          | Fransier unit : To bits                                                                                       |
|          | Transfer mode : Burst                                                                                         |
|          | Fransfer source address change direction : Forward<br>Fransfer destination address change direction : Forward |
| •        | Fransfer source wait : None                                                                                   |
|          | Fransfer destination wait:None<br>sp(source address register value):Even number                               |
| •        | dp (destination address register value) : Even number                                                         |
| ٠.       | c (transfer counter value) : 6                                                                                |
|          |                                                                                                               |
|          |                                                                                                               |
|          |                                                                                                               |



#### **16-BIT CMOS MICROCOMPUTER**

#### (3) Array chain transfer

The term "array chain transfer" refers to the DMA transfer in which one channel is used for the data transfer for two or more memory blocks.

Three parameters necessary for transfer, that is, the transfer source start address, transfer destination start address, and the number of transfer bytes, must be sequentially written into the transfer parameter memory. The transfer parameter memory can be located in an arbitrary position in the memory space. Figure 66 shows an array chain transfer mode transfer parameter memory configuration example. All the transfer parameters of the memory block to be transferred must be written into the transfer parameter memory. The transfer parameter write format is indicated in Figure 67. For one bus cycle transfer, the I/O side parameters are not needed. For transfer from memory to I/O, for instance, consecutively write the transfer source start address and the number of transfer bytes only as shown in Figure 68. As the transfer destination start address needs not be written, it is possible to save on the transfer time and transfer parameter memory area.

In normal or repeat transfer, the first values written in the SAR, DAR, and TCR are retained in the internal latches. In array chain transfer and link array chain transfer, however, the latches perform different functions.

The SAR latch serves as the transfer parameter register (hereinafter referred to as the TPR) which indicates the first address of the transfer parameter memory. The TCR latch serves as the transfer block counter (hereinafter referred to as the TBC) which indicates the number of transfer blocks. In array chain transfer and link array chain transfer, writing a value at an SAR address causes that value to be written in the TPR, and writing a value at a TCR address causes that value to be written in the TBC.

The array chain transfer operations are detailed below.

As is the case with the other types of transfer, first set up the DMAi mode register, DMAi control register, and DMAC control register. Write the first address of the transfer parameter memory into the SAR. This value is then written into the TPR. Be sure that an even-numbered address is designated as the first address. Nothing needs to be written into the DAR. Into the TCR, on the other hand, write the number of memory blocks to be transferred. This number is then written into the TBC. When the DMA permission bit is set to "1" after completion of the above-mentioned setup, DMA transfer is enable.

In array chain transfer, the transfer parameters are first read from the transfer parameter memory and then written into the SAR, DAR, and TCR. This operations state is called the "array state". Figure 69 shows a two bus cycle transfer mode array state example. The DMA controller outputs the first address of the transfer parameter memory to the address bus, and sequentially stores the read data into the SAR, DAR, and TCR.



Fig.66 Array chain transfer mode parameter memory configuration example







transfer



#### **16-BIT CMOS MICROCOMPUTER**

When the transfer parameters for one block are completely stored, the contents of the TBC are decremented by 1 and then the first DMA transfer starts in accordance with the stored parameters.

In contrast to the array state, the state in which DMA transfer is made is called the transfer state. In the transfer state, the same operations are performed as in normal transfer. At the end of each one-unit transfer, the contents of the transfer counter are decremented by 1 in 8-bit transfer or by 2 in 16-bit transfer. Even when the contents of the transfer counter are 0, the DMA request flag and DMA permission bit are not cleared and the array state of the next block occurs.

When the contents of the TBC are 0 at the beginning of the array state, the entire transfer operation is considered to be completed, and the "L" level is output to the  $\overline{TC}$  pin to clear the DMA request flag and DMA permission bit and terminate array chain transfer. At the same time, the interrupt request bit of the DMA interrupt control register is set to "1". In the cycle steal transfer at the array chain transfer mode, one array state and the transfer cycle of one-unit transfer are performed by one DMA request.

Figure 70 shows the array chain transfer timing diagram.



#### **16-BIT CMOS MICROCOMPUTER**





Fig.70 Array Internal clock chain Ē ЭЛ Address XTP+2XTP+4XTP+6XTP+8XTP+10XX sp X dp )sp+3Xap+3xsp+10XTP+12XTP+14XTP+16XTP+18XTP+20XTP+22XX.sp X dp' transfer timing TP sp'+8XPrX PC TP+ TP+ Data sp(L) X sp(H) X dp(L) X dp(H) X tc(L) tc(H) XDATA0,1 DATA8.9 sp'(L) X sp'(H) X dp'(L) X dp'(H) X tc'(L) X tc'(H) XDATAU Y DATA'6, 7 R/W ALE diagram BLE BHE ST0 ST1 TC **DMAACKO** Transfer state Array state Transfer state Array state sp dp TP sp(L) D1 word Transfer unit : 16 bits sp(H) Transfer method : 2 bus cycle dp(L) First block transfer Transfer mode : Burst dp(H) Transfer source address change direction : Forward tc(L) Transfer destination address change direction : Forward tc(H) Transfer source wait : None sp'(L) Transfer destination wait : None sp'(H) dp' (L) sp (source address register value) : Even number sp dp'(H) dp sp dp' (destination address register value) : Even number tc' (L) dp (H) Number of transfer block : 2 Second block transfer Transfer parameter memory

720S1FP MITSUBISHI MICROCOMPUTERS ,M37720S1AF

٦

16-BIT

CMOS

MICROCOMPUTER

2-146

MITSUBIST

#### **16-BIT CMOS MICROCOMPUTER**

#### (4) Link array chain transfer

Figure 71 shows the link array chain transfer parameter memory configuration. As shown in this figure, not only the transfer source start address, transfer destination start address, and number of transfer bytes, but also the first address of the memory block which contains the next transfer parameters is stored. In the transfer parameter of the last block, set " $000000_{16}$ " as the first address of the next transfer parameter. In one bus cycle transfer, the I/O side parameters are not needed.

As is the case with the other types of transfer, the DMAi mode register, DMAi control register, and DMAC control register must be set up for link array chain transfer purposes. Into the SAR, write the first address of the memory block that stores the parameters for the first transfer. This address value is then written into the TPR. Be sure that an evennumbered address is designated as the first address. Nothing needs to be written in the DAR. Write a numerical value other than zero into the TCR. When the DMA permission bit is set to "1" after completion of the above setup, DMA transfer is enable.

In link array chain transfer, the transfer parameters are first read from the transfer parameter memory and then written into the SAR, DAR, and TCR. Further, the first address of the memory block that contains the next parameters is written into the TPR. In link array chain transfer, the state so far is referred to as the array state.

The DMA controller sequentially outputs to the address bus the addresses of the memory block that stores the transfer parameters, beginning with the first address. The read data are sequentially stored into the SAR, DAR, and TCR, and then the first address of the memory block containing the next parameters is written into the TPR. DMA transfer is made in accordance with the parameters read from the transfer parameter memory. The transfer state is the same as in normal transfer. The contents of the TCR are decremented by 1 or 2 at the end of each one-unit transfer. Even when the contents of the TCR are 0, the DMA request flag and DMA permission bit are not cleared to "0" but the array state starts again. When the contents of the TPR are 0 at this time, however, the "L" level is output to the  $\overline{TC}$  pin to clear the DMA request flag and DMA permission bit and terminate link array chain transfer. At the same time, the interrupt request bit of the DMA interrupt control register is set to "1".

In the cycle steal transfer at the rink array chain transfer mode, one array state and the transfer cycle of one-unit transfer are performed by one DMA request.

Figure 72 shows the link array chain transfer timing diagram.

Note that the following operations cannot be performed in array chain transfer or link array chain transfer.

1. A 16-bit transfer operation performed with an external width of 8 bits employed and the fixed transfer address

change direction selected for either the transfer source or destination

2. A 16-bit transfer operation performed with an external width of 16 bits employed, the fixed transfer address change direction selected, and an odd-numbered address designated as the first address for either the transfer source or destination.



Fig.71 Link array chain transfer mode parameter memory configuration example





M37720S1FP MITSUBISHI MICROCOMPUTERS ,M377 205 1AF

U

16-BIT

CMOS

MICROCOMPUTER

MITSUBISHI

2-148

#### **16-BIT CMOS MICROCOMPUTER**

#### DRAM CONTROLLER

The DRAM controller directly controls the DRAM (dynamic random access memory). The DRAM control pins are located at ports  $P10_4/\overline{CAS}$ ,  $P10_5/\overline{RAS}$ ,  $P10_6/MA_8$ ,  $P10_7/MA_9$ , and  $A_0/MA_0$  through  $A_7/MA7$ .

Figure 73 shows the DRAM controller block diagram. Figure 74 shows the DRAM control register (address  $64_{16}$ ) bit configuration. Bit 7 of the DRAM control register is a DRAM validity bit. When this bit is set to "1", port P10<sub>4</sub> serves as the CAS (column address strobe) signal output pin, port 10<sub>5</sub> serves as the RAS (Row address strobe) signal output pin, port P10<sub>6</sub> serves as the MA<sub>8</sub> output pin, and P10<sub>7</sub> serves as the MA<sub>9</sub> output terminal. Upon resetting, the DRAM validity bit is set to "0". When using the DRAM controller, be sure to set this bit to "1".

Bits 0 through 3 of the DRAM control register are the DRAM area selection bits. These bits are used to designate the DRAM area in 1M-byte units. When the DRAM area selection bits (bits 3 through 0) are set to "0000", the DRAM controller concludes that there is no DRAM area. This state prevails upon resetting. When the bits are set to "0001", the DRAM area is set to 1M-byte and the system automatically judges that the area between addresses  $F00000_{16}$  and  $FFFFF_{16}$  is provided as the DRAM area. When the bits are set to "1111", the DRAM area is set to 15M bytes and the DRAM controller automatically concludes that the area between addresses  $F00000_{16}$  and  $FFFFF_{16}$  is the DRAM area.

When the area to be accessed is judged to the DRAM area, the DRAM controller generates timing signals  $\overline{RAS}$ 



Fig.74 DRAM control register bit configuration

and  $\overline{CAS}$  for latching the address in the bus cycle, and outputs addresses A<sub>0</sub> through A<sub>20</sub> to MA<sub>0</sub> (A<sub>0</sub> pin) through MA<sub>7</sub> (A<sub>7</sub> pin), MA<sub>8</sub>, and MA<sub>9</sub> by means of time division multiplexing. The time division multiplexing method varies with the external bus connection. Table 7 shows the address time-division multiplexing DRAM controller for DRAM accessing.

It should also be noted that when the DRAM area is accessed, the "L" level period of  $\overline{E}$  is increased twofold without respect to the contents of the wait bit. This also holds true when the DRAM area is accessed by the CPU or DMA controller.





**16-BIT CMOS MICROCOMPUTER** 

The DRAM controller incorporates an independent 8-bit refresh timer. The refresh timer is based on decrement count and its clock source employs a clock that is derived by dividing  $f(X_{IN})$  by sixteen. The refresh interval can be given as desired by writing a value (not "0") in the refresh timer (address  $66_{16}$ ). The value must be set in the refresh timer before the DRAM validity bit is set to "1". Generally, the value written in the refresh timer is expressed by the following formula.

#### Timer value n=refresh interval [ns] $\times$ f(X<sub>IN</sub>)/16-1

When the contents of the refresh timer is  $00_{16}$ , the refresh timer generates the refresh request signal. The refresh request signal sends the bus use request to the bus access controller. When the request is accepted, the system stops the CPU and DMA controller and sends the response signal to the RAS/CAS generator circuit. The RAS/CAS generator circuit generates the refresh cycle.

If the CPU or DMA controller is using the data bus, refresh cycle generation does not take place even when the refresh request is made. When a WIT or STP instruction is executed, the refresh operation is not performed. Figure 75 shows an example refresh operation that is performed when the refresh request is made during DMA transfer. Figure 76 shows an example refresh operation that is performed when the refresh request is made during CPU operation (bus accessing). Both examples represent the

Regular bus

**DRAM** access

Row address

Row address

Column address

Column address

cases where the response delay time is maximized. Table 8 shows the delay time that denotes the interval between the instant at which the contents of the refresh timer become  $00_{16}$  and the instant at which the refresh cycle is inserted. This table indicates the maximum and minimum values prevailing when the RDY input is not provided. If the access time is to be increased by RDY input, the time delay resulting from such an access time increase must be added to the maximum values in the table.

Figure 77 shows the DRAM accessing bus cycle timing diagram. The DRAM controller generates three types of bus cycles: read, write, and refresh bus cycles.

In the read cycle, the  $\overline{RAS}$  pin level falls from "H" to "L", and then the  $\overline{CAS}$  pin level falls from "H" to "L" at the end of 1/2 the internal clock cycle  $\phi$ . The address bus changes from the row address to the column address during the time interval between  $\overline{RAS}$  pin level fall and  $\overline{CAS}$  pin level fall.

In the write cycle, the  $\overline{CAS}$  pin level falls one internal clock cycle  $\phi$  after  $\overline{RAS}$  pin level fall.

In the refresh cycle, the  $\overline{CAS}$  pin level falls 1/2 internal clock cycle  $\phi$  earlier than  $\overline{RAS}$  pin level fall. Refresh occurs as the  $\overline{CAS}$  pin level falls earlier than the  $\overline{RAS}$  pin level. This method is called the " $\overline{CAS}$  before  $\overline{RAS}$  refresh method". Be sure that the selected DRAM permits " $\overline{CAS}$  before  $\overline{RAS}$  refresh".

A<sub>6</sub>

MA<sub>6</sub>

 $A_6$ 

A<sub>14</sub>

 $A_6$ 

A<sub>14</sub>

Α-

MA<sub>7</sub>

A7

A<sub>15</sub>

 $A_7$ 

A<sub>15</sub>

P106

MA<sub>8</sub>

A<sub>16</sub>

A17

A<sub>18</sub>

A<sub>17</sub>

P107

MA<sub>9</sub>

A<sub>18</sub>

A<sub>19</sub>

A<sub>20</sub>

A<sub>19</sub>

| Table 7. | DRAM accessing | address time | e-division m | ultiplexing r | nethod |
|----------|----------------|--------------|--------------|---------------|--------|
|          | -              |              |              |               |        |

A<sub>0</sub>

MAo

 $A_0$ 

 $A_8$ 

A<sub>16</sub>

A<sub>8</sub>

A<sub>1</sub>

MA<sub>1</sub>

A1

A9

 $A_1$ 

A<sub>9</sub>

 $A_2$ 

MA<sub>2</sub>

 $A_2$ 

A<sub>10</sub>

 $A_2$ 

A<sub>10</sub>

A<sub>3</sub>

MA<sub>2</sub>

 $A_3$ 

A<sub>11</sub>

 $A_3$ 

A<sub>11</sub>

A₄

MA

 $A_4$ 

A<sub>12</sub>

 $A_4$ 

A<sub>12</sub>

A

 $MA_5$ 

A<sub>5</sub>

A<sub>13</sub>

 $A_5$ 

A<sub>13</sub>

| Table 8 | Refresh | wait time |  |
|---------|---------|-----------|--|

External 8-bit

External 16-bit

| Cause of bus use | Number of delay cycles | At 16MHz                             | At 8MHz                          |  |  |
|------------------|------------------------|--------------------------------------|----------------------------------|--|--|
| CPU              | 1.5~6.5                | 187.5ns~812.5ns (wait provided)      | 375ns~1625ns (wait provided)     |  |  |
|                  | 1.5~0.5                | 187.5ns~562.5ns (wait not provided)  | 375ns~1125ns (wait not provided) |  |  |
|                  | 1.5 10.5               | 187.5ns~1562.5ns (wait provided)     | 375ns~3125ns (wait provided)     |  |  |
| DMA controller   | 1.5~12.5               | 187.5ns~1062.5ns (wait not provided) | 375ns~2125ns (wait not provided) |  |  |
| HOLD state       | 1.5                    | 187.5ns                              | 375ns                            |  |  |



#### **16-BIT CMOS MICROCOMPUTER**









#### **16-BIT CMOS MICROCOMPUTER**

|             |                                  |                                  | 2.4 C              |                |
|-------------|----------------------------------|----------------------------------|--------------------|----------------|
|             |                                  |                                  |                    |                |
|             | Internal<br>clock ø              |                                  |                    |                |
|             | Ē                                |                                  |                    |                |
|             | RAS                              | <u></u>                          | L                  | -<br>-         |
|             | CAS                              |                                  |                    | <b>-</b><br>.* |
|             | MA <sub>0</sub> ~MA <sub>9</sub> | X Row address                    | X Column address X | -              |
|             |                                  | (1) Timing diagram at reading    |                    |                |
|             | Internal<br>clock ø              |                                  |                    | - :            |
|             | Ē                                |                                  | <u> </u>           | _              |
|             | RAS                              |                                  |                    | -              |
|             | CAS                              |                                  |                    |                |
| -           | MA₀~MA <sub>9</sub>              | Row address                      | X Column address X | - * · ·<br>    |
|             |                                  | (2) Timing diagram at writing    |                    |                |
| • •         | Internal<br>clock ø              |                                  |                    | -              |
|             | Ē "H"                            |                                  |                    | -              |
|             | RAS                              |                                  | l                  | na an tù<br>tù |
|             | CAS                              |                                  |                    |                |
|             | MA <sub>0</sub> ~MA <sub>9</sub> | <u> </u>                         | Invarid X          |                |
|             | •<br>•<br>•                      | (3) Timing diagram at refreshing |                    |                |
|             |                                  |                                  |                    |                |
| Fig.77 DRAI | M access ti                      | ming diagram                     |                    |                |



#### **16-BIT CMOS MICROCOMPUTER**

#### REAL-TIME OUTPUT

The M37720S1FP has a 4-bit, 2-channel real-time output function which is shared with port P6 as the output port. As with the other ports, the port P6 direction register is in the input state after resetting and therefore functions as a regular I/O port. To use the real-time output function, be sure to set the port P6 direction register for output. Ports P6<sub>0</sub> through P6<sub>3</sub> correspond to channel 0, whereas ports 6<sub>4</sub> through 6<sub>7</sub> correspond to channel 1.

Figure 78 shows the real-time output control register (address  $62_{16}$ ) bit configuration. Bits 0 and 1 are the realtime output validity bits for the channels. Bit 0 relates to channel 0, and bit 1 relates to channel 1. When the value "1" is written in the positions of these bits, the real-time output function is enabled. These bits are "0" upon resetting.

Figure 80 shows the real-time output block diagram. In the real-time output mode, the values written in the pulse output data register are not output immediately. However, such an output is delivered to the pin when timer A0 (channel 0) or timer A1 (channel 1) underflows. Before underflow occurrence, the previously written data are output.

Figure 79 shows the pulse output data register bit configuration. When the real-time output 0 validity bit is "0", the data written in the port P6 latch (address  $E_{16}$ ) is output to ports P6<sub>0</sub> through P6<sub>3</sub>. When the real-time output 0 validity bit is "1", the values written in the bit 0 to bit 3 positions of pulse output data register 0 (address 1A<sub>16</sub>) are output to ports P6<sub>0</sub> (RTP0<sub>0</sub>) through P6<sub>3</sub> (RTP0<sub>3</sub>), respectively.

When the real-time output 1 validity bit is "0", the values written for bits 4 through 7 of the port P6 latch (address  $E_{16}$ ) are output to ports P64 through P6<sub>7</sub>, respectively. When the real-time output 1 validity bit is "1", on the other hand, the values written in pulse output data register 1 (address 1C<sub>16</sub>) are output to ports P6<sub>4</sub> (RTP1<sub>0</sub>) through P6<sub>7</sub> (RTP<sub>13</sub>).













#### **16-BIT CMOS MICROCOMPUTER**

#### WATCHDOG TIMER

The watchdog timer is used to detect unexpected execution sequence caused by software run-away. Figure 81 shows a block diagram of the watchdog timer.

The watchdog timer consists of a 12-bit binary counter.

The watchdog timer counts the clock frequency divided by 32 ( $f_{32}$ ) or by 512 ( $f_{512}$ ). Whether to count  $f_{32}$  or  $f_{512}$  is determined by the watchdog timer frequency selection flag shown in Figure 82.  $f_{512}$  is selected when the flag is "0" and  $f_{32}$  is selected when it is "1". The flag is cleared after reset. FFF<sub>16</sub> is set in the watchdog timer when "L" or 2V<sub>CC</sub> is applied to the RESET pin, STP instruction is executed, data is written to the watchdog timer, or the most significant bit of the watchdog timer become "0".

After FFF<sub>16</sub> is set in the watchdog timer, the contents of watchdog timer is decremented by one at every cycle of selected frequency  $f_{32}$  or  $f_{512}$ , and after 2048 counts, the most significant bit of watchdog timer become "0", and a watchdog timer interrupt request bit is set, and FFF<sub>16</sub> is preset in the watchdog timer.

Normally, a program is written so that data is written in the watchdog timer before the most significant bit of the watchdog timer become "0". If this routine is not executed due to unexpected program execution, the most significant bit of the watchdog timer become eventually "0" and an interrupt is generated.

The processor can be reset by setting the bit 3 (software reset bit) of processor mode register described in Figure 10 in the interrupt section and generating a reset pulse.

The watchdog timer stops its function when the  $\overrightarrow{\text{RESET}}$  pin voltage is raised to double the V<sub>CC</sub> voltage.

The watchdog timer can also be used to recover from when the clock is stopped by the STP instruction. Refer to the section on clock generation circuit for more details.

The watchdog timer is also in the hold state during hold, DMA transfer, or refresh. Therefore, the input to the watchdog timer is prohibited.







Fig.82 Watchdog timer frequency selection flag



#### **16-BIT CMOS MICROCOMPUTER**

#### **RESET CIRCUIT**

Reset occurs when the RESET pin is returned to "H" level after holding it at "L" level when the power voltage is at 5V  $\pm 10\%$ . Program execution starts at the address formed by setting the address pins A<sub>23</sub> ~ A<sub>16</sub> to 00<sub>16</sub>, A<sub>15</sub> ~ A<sub>8</sub> to the

contents of address  $\mathsf{FFFF}_{16},$  and  $A_7\!\sim\!A_0$  to the contents of address  $\mathsf{FFFE}_{16}.$ 

Figure 83 shows the status of the internal registers when a reset occurs.

| seun | ig the address pins $A_{23} \sim A$       | 16 10 00                     | $_{16}, A_{15} \sim A_8$ to the |      |                                                |                        |                                        |
|------|-------------------------------------------|------------------------------|---------------------------------|------|------------------------------------------------|------------------------|----------------------------------------|
| (1)  | Port P4 data direction register           | (0C <sub>16</sub> )          | 0 0 0 0 0                       | (38) | A-D conversion interrupt control register      | (70 <sub>16</sub> )    |                                        |
| (2)  | Port P5 data direction register           | (0D <sub>16</sub> )          | 0016                            | (39) | UART 0 transmission interrupt control register | (71 <sub>16</sub> )…   | 0 0 0 0                                |
| (3)  | Port P6 data direction register           | (10 <sub>16</sub> )…         | 00 <sub>16</sub>                | (40) | UART0 receive interrupt control register       | (72 <sub>16</sub> )…   |                                        |
| (4)  | Port P7 data direction register           | (11 <sub>16</sub> )…         | 0016                            | (41) | UART1 transmission interrupt control register  | (73 <sub>16</sub> )…   |                                        |
| (5)  | Port P8 data direction register           | (14 <sub>16</sub> )…         | 0016                            | (42) | UART1 receive interrupt control register       | (74 <sub>16</sub> )…   | 0 0 0 0                                |
| (6)  | Port P9 data direction register           | (15 <sub>16</sub> )…         | 0016                            | (43) | Timer A0 interrupt control register            | (75 <sub>16</sub> )…   |                                        |
| (7)  | Port P10 data direction register          | (18 <sub>16</sub> )…         | 0016                            | (44) | Timer A1 interrupt control register            | (76 <sub>16</sub> )…   |                                        |
| (8)  | A-D control register                      | (1E <sub>16</sub> )…         | 00000???                        | (45) | Timer A2 interrupt control register            | (77 <sub>16</sub> )…   | 0 0 0 0                                |
| (9)  | A-D sweep pin selection register          | (1F <sub>16</sub> )…         |                                 | (46) | Timer A3 interrupt control register            | (78 <sub>16</sub> )…   | 0 0 0 0                                |
| (10) | UART0 Transmit/Receive mode register      | (30 <sub>16</sub> )…         | 0016                            | (47) | Timer A4 interrupt control register            | (79 <sub>16</sub> )…   | 0 0 0 0                                |
| (11) | UART1 Transmit/Receive mode register      | (38 <sub>16</sub> )…         | 0016                            | (48) | Timer B0 interrupt control register            | (7A <sub>16</sub> )…   |                                        |
| (12) | UART0 Transmit/Receive control register 0 | (34 <sub>16</sub> )…         |                                 | (49) | Timer B1 interrupt control register            | (7B <sub>16</sub> )…   | 0 0 0 0                                |
| (13) | UART1 Transmit/Receive control register 0 | (3C <sub>16</sub> )          |                                 | (50) | Timer B2 interrupt control register            | (7C <sub>16</sub> )…   | 0 0 0 0                                |
| (14) | UART0 Transmit/Receive control register 1 | (35 <sub>16</sub> )…         | 0 0 0 0 0 0 1 0                 | (51) | INT <sub>0</sub> interrupt control register    | (7D <sub>16</sub> )…   | 000000                                 |
| (15) | UART1 Transmit/Receive control register 1 | (3D <sub>16</sub> )…         | 0 0 0 0 0 0 1 0                 | (52) | INT <sub>1</sub> interrupt control register    | (7E <sub>16</sub> )…   | 000000                                 |
| (16) | Count start flag                          | (40 <sub>16</sub> )…         | 0016                            | (53) | INT <sub>2</sub> interrupt control register    | (7F <sub>16</sub> )…   | 000000                                 |
| (17) | One-shot start flag                       | (42 <sub>16</sub> )…         | 0 0 0 0 0                       | (54) | DMA0 mode register L                           | (1FCC <sub>16</sub> )  | 0016                                   |
| (18) | Up-down flag                              | (44 <sub>16</sub> )…         | 0016                            | (55) | DMA0 mode register H                           | (1FCD <sub>16</sub> )  | 0016                                   |
| (19) | Timer A0 mode register                    | (56 <sub>16</sub> )…         | 0016                            | (56) | DMA0 control register                          | (1FCE <sub>16</sub> )  | 000000                                 |
| (20) | Timer A1 mode register                    | (57 <sub>16</sub> )          | 0016                            | (57) | DMA1 mode register L                           | (1FDC <sub>16</sub> )… | 00 <sub>16</sub>                       |
| (21) | Timer A2 mode register                    | (58 <sub>16</sub> )…         | 0016                            | (58) | DMA1 mode register H                           | (1FDD <sub>16</sub> )  | 0016                                   |
| (22) | Timer A3 mode register                    | (59 <sub>16</sub> )…         | 0016                            | (59) | DMA1 control register                          | (1FDE <sub>16</sub> )  | 0 0 0 0 0                              |
| (23) | Timer A4 mode register                    | (5A <sub>16</sub> )          | 0016                            | (60) | DMA2 mode register L                           | (1FEC <sub>16</sub> )  | 0016                                   |
| (24) | Timer B0 mode register                    | (5B <sub>16</sub> )…         | 0 0 1 0 0 0 0                   | (61) | DMA2 mode register H                           | (1FED <sub>16</sub> )… | 0016                                   |
| (25) | Timer B1 mode register                    | (5C <sub>16</sub> )…         | 0 0 1 0 0 0 0                   | (62) | DMA2 control register                          | (1FEE <sub>16</sub> )… | 000000                                 |
| (26) | Timer B2 mode register                    | (5D <sub>16</sub> )…         | 0 0 1 0 0 0 0                   | (63) | DMA3 mode register L                           | (1FFC <sub>16</sub> )… | 0016                                   |
| (27) | Processor mode register                   | (5E <sub>16</sub> )…         | 0 0 0 0 0 1 0                   | (64) | DMA3 mode register H                           | (1FFD <sub>16</sub> )… | 0016                                   |
| (28) | Watchdog timer (6                         | 0 <sub>16</sub> )…           | FFF <sub>16</sub>               | (65) | DMA3 control register                          | (1FFE <sub>16</sub> )  | 0 0 0 0 0 0                            |
| (29) | Watchdog timer frequency selection flag   | (61 <sub>16</sub> )…         | O XXXXXX O                      | (66) | Processor status register PS                   | 0 0 0                  | ? ? 0 0 0 1 ? ?                        |
| (30) | Real-time output control register         | (62 <sub>16</sub> )…         | 0 0                             | (67) | Program bank register PG                       |                        | 00 <sub>16</sub>                       |
| (31) | DRAM control register                     | (64 <sub>16</sub> )…         | 0 0 0 0 0 0                     | (68) | Program counter PC <sub>H</sub>                |                        | Contents of address FFFF <sub>16</sub> |
| (32) | DMAC control register L                   | (68 <sub>16</sub> )…         | 0 0 0 0 0 0 0 0                 | (69) | Program counter PCL                            |                        | Contents of address FFFE <sub>16</sub> |
| (33) | DMAC control register H                   | ( <b>69</b> <sub>16</sub> )… | 0016                            | (70) | Direct page register DPR                       |                        | 0000 <sub>16</sub>                     |
| (34) | DMA0 interrupt control register           | (6C <sub>16</sub> )…         | 0 0 0 0                         | (71) | Data bank register DT                          | t.                     | 0016                                   |
| (35) | DMA1 interrupt control register           | (6D <sub>16</sub> )…         | 0 0 0 0                         |      |                                                |                        |                                        |
| (36) | DMA2 interrupt control register           | (6E <sub>16</sub> )…         |                                 | 1    | ntents of other registers and RAM              | are not init           | ialized and should be in-              |
| (37) | DMA3 interrupt control register           | (6F <sub>16</sub> )…         |                                 | Itia | lized by software.                             |                        | ·                                      |
| Fig. | 83 Microcomputer interna                  | l status                     | during reset                    |      |                                                |                        |                                        |
|      |                                           |                              |                                 |      |                                                |                        |                                        |



#### **16-BIT CMOS MICROCOMPUTER**

Figure 84 shows an example of a reset circuit. The reset input voltage must be held 0.9V or lower when the power voltage reaches 4.5V.



Fig.84 Example of a reset circuit (perform careful evaluation at the system design before using)

#### **INPUT/OUTPUT PINS**

Ports P10 to P4 all have a data direction register and each bit can be programmed for input or output. A pin becomes an output pin when the corresponding data direction register is set and an input pin when it is cleared.

When pin programmed for output, the data is written to the port latch and it is output to the output pin. When a pin is programmed for output, the contents of the port latch is read instead of the value of the pin. Therefore, a previously output value can be read correctly even when the output "L" voltage is raised due to reasons such as directly driving an LED.

A pin programmed for input is floating and the value input to the pin can be read. When a pin is programmed for input, the data is written only in the port latch and the pin stays floating.

If an input/output pin is not used as an output port, clear the bit of the corresponding data direction register so that the pin become input mode.

Figure 85 presents the port P10 to port P4 block diagrams and  $\overline{\mathsf{E}}$  pin output format.

In the evaluation chip mode, port P4 is also used as the control signal terminal. Refer to the section on evaluation chip mode for more details.



#### **16-BIT CMOS MICROCOMPUTER**





#### **16-BIT CMOS MICROCOMPUTER**

#### PROCESSOR MODE

医鼻骨下的 机拉油油 化合成分子 化磷酸盐 化分析

Either the microprocessor mode or evaluation chip mode is selected in accordance with the contents of bit 0 of the processor mode register shown in Figure 86. Bit 1 must always be set to 1.

Figure 87 shows the port P4,  $A_7/MA_7$  to  $A_0/MA_0$ ,  $A_{15}/D_{15}$  to  $A_8/D_8$ ,  $A_{23}/D_7$  to  $A_{16}/D_0$ ,  $R/\overline{W}$ ,  $\overline{BHE}$ ,  $\overline{BLE}$ , ALE,  $\overline{RDY}$ ,  $\overline{HOLD}$ , and  $\phi_1$  functions in the two different processor modes.

The external memory area varies with the mode. Figure 88 presents the memory map in each processor mode. When the external memory is to be accessed, it is influenced by the BYTE pin and processor mode register bit 2 (wait bit) as explained below.

#### BYTE pin

When accessing the external memory, the level of the BYTE pin is used to determine whether to use the data bus as 8-bit width or 16-bit width.

- The data bus width is 8 bits when the level of the BYTE pin is "H".
- The data bus width is 16 bits when the level of the BYTE pin is "L".

When accessing the internal memory, the data bus width is always 16 bits regardless of the BYTE pin level.





#### **16-BIT CMOS MICROCOMPUTER**



**RDY**, **HOLD**,  $\phi$ 1 functions



#### **16-BIT CMOS MICROCOMPUTER**

#### Wait bit

As shown in Figure 89, when the external memory area is accessed with the processor mode register bit 2 (wait bit) cleared to "0", the "L" width of E signal is becomes twice compared with no wait (the wait bit is "1"). The wait bit is cleared during reset.

When the CPU is operating, the accessing of internal memory area is performed in no wait mode regardless of the wait bit.

The processor modes are described below.

2011年196日,中午一次中国中国的新闻学校的新闻学校的新闻



#### Fia.88 External memory area for each processor mode



#### (1) Microprocessor mode [0]

When the system is reset with the CNV<sub>SS</sub> pin connected to  $V_{SS}$  or  $V_{CC}$ , this mode is selected.

Ports A<sub>15</sub>/D<sub>15</sub> through A<sub>8</sub>/D<sub>8</sub> may be in either of the following two conditions depending on the BYTE pin level.

When the BYTE pin level is "L", the ports serve

as the address output terminals while E is at the "H" level or

as the odd-numbered address data I/O terminals while E is at the "L" level.

However, if the internal memory area is read, external data is ignored from outside while E is at the "L" level. When the BYTE pin level is "H", the ports serve as the

address output terminals. Ports  $A_{23}/D_7$  through  $A_{16}/D_0$  may be in either of the following two conditions depending on the BYTE pin level.

When the BYTE pin level is "L", the ports serve

as the address output terminals while  $\overline{E}$  is at the "H" level or

as the even-numbered address data I/O terminals while E is at the "L" level.

However, if the internal memory area is read, external data is ignored from outside while  $\overline{E}$  is at the "L" level.

When the BYTE pin level is "H", the ports serve

as the address output terminals while E is at the "H" level or

as the even- and odd-numbered data I/O terminals while E is at the "L" level.

However, if the internal memory area is read, external data is ignored from outside while E is at the "L" level.

R/W is the read/write signal. It performs a read operation when it is at the "H" level or a write operation when it is at the "L" level.

BHE is the byte high enable signal. When it is at the "L" level, it indicates that an odd-numbered address is being accessed. BLE is the byte low enable signal. When it is at the "L" level, it indicates that a even-numbered address is being accessed. Therefore, if BLE is at the "L" level and BHE is at the "L" level, it means that two bytes at an oddnumbered address and an even-numbered address are being accessed simultaneously.

ALE is the address latch enable signal. It is used for latching the address signal from a multiplexed signal containing addresses and data. When ALE is at the "H" level, the latch opens to pass off the address signal. When ALE is at the "L" level, it retains the address signal.

HOLD is the hold request signal. It is an input signal used to hold the microcomputer. HOLD input is accepted when the internal clock  $\phi$  falls from "H" level to "L" level while the bus is not used. ST1 and ST0 notify externally when microcomputer enters into hold state. In the hold state, ST1 =0, ST0=1 and  $A_7/MA_7$  through  $A_0/MA_0$ ,  $A_{15}/D_{15}$  through  $A_8/D_8$ ,  $A_{23}/D_7$  through  $A_{16}/D_0$ , R/W, BHE, and BLE are floating. These ports are floating after one cycle of the in-



#### **16-BIT CMOS MICROCOMPUTER**

ternal clock  $\phi$  later than the status signal changes to [ST1 = 0, ST0 = 1]. At the removing of hold state, these ports are removed from floating state after one cycle of internal clock  $\phi$  later than the status signal changes to the value except [ST1=0, ST0=1].

**RDY** is the ready signal. When it is at the "L" level, the internal clock  $\phi$  stops at the "L" level. The instruction execution of CPU and the bus access of the bus interface unit are also stopped. The clock  $\phi_1$  output is continued. **RDY** is used When a slow external memory is installed.

#### (2) Evaluation chip mode [1]

The evaluation chip mode prevails when the  $\text{CNV}_{\text{SS}}$  pin is connected to  $2\text{V}_{\text{CC}}$ . This mode is usually used for evaluation equipment.

 $A_7/MA_7$  to  $A_0/MA_0$ , ALE, BHE, BLE, R/W, RDY, HOLD, and  $\phi_1$  perform the same operations as in the microprocessor mode.

Ports  $A_{15}/D_{15}$  through  $A_8/D_8$  function irrespective of the BYTE pin level. They serve

as the address output terminals while  $\overline{\mathsf{E}}$  is at the "H" level or

as the odd-numbered address data I/O terminals while  $\overline{\mathsf{E}}$  is at the "L" level.

However, if the internal memory area is read, external data is ignored from outside while  $\overline{E}$  is at the "L" level.

When the BYTE pin level is "L", ports  $A_{23}/D_7$  through  $A_{16}/$   $D_0$  serve

as the address output terminals while  $\overline{\mathsf{E}}$  is at the "H" level or

as the even-numbered address data I/O terminals while  $\overline{E}$  is at the "L" level.

However, if the internal memory area is read, external data is ignored from outside while  $\overline{E}$  is at the "L" level.

When the BYTE pin level is "H", on the other hand, ports  $A_{23}/D_7$  through  $A_{16}/D_0$  serve

as the address output terminals while  $\overline{\mathsf{E}}$  is at the "H" level or

as the even- and odd-numbered address data I/O terminals while  $\overline{E}$  is at the "L" level.

However, if the internal memory area is read, external data is ignored from outside while  $\overline{\mathsf{E}}$  is at the "L" level.

Port P4, port P5, port P4 and port P5 direction register must be accessed in 8-bit unit.

The port P4 and its direction register addresses (addresses  $OA_{16}$  and  $OC_{16}$ ) are treated special in the evaluation chip mode. When these addresses are accessed, the data bus width is considered to be 16 bits without regard to the BYTE pin level. Further, the access cycle is treated as the internal memory without regard to the wait bit.

Ports  $P4_3$  through  $P4_6$  serve as the MX, QCL, VDA, and VPA output terminals, respectively. Port  $P4_7$  serves as the DBC input terminal.

The MX signal usually carries the contents of flag m. When

the CPU uses flag x, however, the MX signal carries the contents of flag x.

QCL is the queue buffer clear signal. It goes High when the command queue buffer is to be cleared as a command code previously entered in the command queue buffer cannot be used because of jump or other command execution.

VDA is the valid data address signal. It is at the "H" level while the CPU reads data from or writes data into the data buffer. It also goes High when the command first byte (the operation code) is read from the queue buffer.

VPA is the valid program address signal. It is High while the CPU reads a command code from the command queue buffer.

DBC is the debug control signal which is used for debugging.

Table 9 summarizes the relationship between the  $\text{CNV}_{\text{SS}}$  pin input level and processor mode.

## Table 9. Relationship between the CNV<sub>SS</sub> pin input levels and processor modes

| CNV <sub>ss</sub> | Mode                               | Description                      |
|-------------------|------------------------------------|----------------------------------|
|                   |                                    | Microprocessor mode upon         |
| Vss               | <ul> <li>Microprocessor</li> </ul> | starting after reset. Evaluation |
| or                | j                                  | chip mode can be selected        |
| Vcc               | Evaluation chip                    | by changing the processor        |
|                   |                                    | mode bit by software.            |
| 2V <sub>CC</sub>  | Evaluation chip                    | Evaluation chip mode only        |



**16-BIT CMOS MICROCOMPUTER** 

### CLOCK GENERATING CIRCUIT

Figure 90 shows a block diagram of the clock generator. When a STP instruction is executed, the internal clock  $\phi$  stops oscillating at "L" level. At the same time, FFF<sub>16</sub> is written to watchdog timer and the watchdog timer input connection is forced to f<sub>32</sub>. This connection is broken and connected to the input determined by the watchdog timer frequency selection flag when the most significant bit of the watchdog timer is cleared or reset.

Oscillation restarts when an interrupt is received, but the internal clock  $\phi$  remains at "L" level until the most significant bit of the watchdog timer is cleared. This is to avoid the unstable interval at the start of oscillation when using a ceramic resonator. When a WIT instruction is executed, the internal clock  $\phi$  stops at "L" level, but the oscillator does not stop. The clock is restarted when an interrupt is received. Instructions can be executed immediately because the oscillator is not stopped.

The stop or wait state is released when an interrupt is received or when reset is issued. Therefore, interrupts must be enabled before executing a STP or WIT instruction.

Figure 91 shows a circuit example using a ceramic (or quartz crystal) resonator. Use the manufacturer's recommended values for constants such as capacitance which differ for each resonator. Figure 92 shows an example of using an external clock signal.







Fig.92 External clock input circuit





#### **16-BIT CMOS MICROCOMPUTER**

#### ADDRESSING MODES

The M37720S1FP has 28 powerful addressing modes. Refer to the MELPS 7700 addressing mode description for the details of each addressing mode.

#### MACHINE INSTRUCTION LIST

The M37720S1FP has 103 machine instructions. Refer to the MELPS 7700 machine instruction list for details.



#### **16-BIT CMOS MICROCOMPUTER**

#### **ABSOLUTE MAXIMUM RATINGS**

管侧器 电自动调整器 网络中国语言的名

**奉令兵 新夏**春的百姓的一名作

| Symbol | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Conditions          | Ratings                   | Unit |
|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------|------|
| Vcc    | Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | · ·                 | -0.3~7                    | v    |
| AVcc   | Analog supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     | -0.3~7                    | v    |
| Vt     | Input voltage RESET, CNV <sub>SS</sub> , BYTE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                     | -0.3~12                   | v    |
| Vı     | Input voltage A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> , A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> ,<br>P9 <sub>0</sub> ~P9 <sub>7</sub> , P10 <sub>0</sub> ~P10 <sub>7</sub> , RDY, HOLD, X <sub>IN</sub> , V <sub>REF</sub>                                                                                                                  |                     | −0.3~V <sub>cc</sub> +0.3 | v    |
| Vo     | Output voltage A <sub>0</sub> /MA <sub>0</sub> ~A <sub>7</sub> /MA <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> ,<br>A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> , P9 <sub>0</sub> ~P9 <sub>7</sub> ,<br>P10 <sub>0</sub> ~P10 <sub>7</sub> , $\phi_1$ , RESET <sub>OUT</sub> , X <sub>OUT</sub> , Ē, ST0,<br>ST1, ALE, BLE, BHE, R/W |                     | −0.3~V <sub>cc</sub> +0.3 | v    |
| Pd     | Power dissipation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | T <sub>a</sub> =25℃ | 300                       | mW   |
| Topr   | Operating temperature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                     | -20~85                    | Ĉ    |
| Tstg   | Storage temperature                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                     | -40~150                   | °C   |

#### **RECOMMENDED OPERATING CONDITIONS** (V<sub>cc</sub>=5V±10%, T<sub>a</sub>=-20~85°C, unless otherwise noted)

| Symbol              | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                    |                    | Limits       |                     |        |  |  |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------|---------------------|--------|--|--|
| Symbol              | Faranteici                                                                                                                                                                                                                                                                                                                                                                                                                   | Min.               | Тур.         | Max.                | Unit   |  |  |
| V <sub>cc</sub>     | Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                               | 4.5                | 5.0          | 5.5                 | v      |  |  |
| AV <sub>CC</sub>    | Analog supply voltage                                                                                                                                                                                                                                                                                                                                                                                                        |                    | $V_{\rm CC}$ |                     | V      |  |  |
| V <sub>SS</sub>     | Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                               |                    | 0            |                     | v      |  |  |
| AV <sub>SS</sub>    | Analog supply voltage                                                                                                                                                                                                                                                                                                                                                                                                        |                    | 0            |                     | v      |  |  |
|                     | High-level input voltage P43~P47, P50~P57, P60~P67,                                                                                                                                                                                                                                                                                                                                                                          |                    |              |                     |        |  |  |
| V <sub>IH</sub>     | P7₀~P77, P8₀~P87, P9₀~P97,<br>P10₀~P107, RDY, HOLD, BYTE,                                                                                                                                                                                                                                                                                                                                                                    | 0.8V <sub>cc</sub> |              | Vcc                 | v      |  |  |
|                     | CNV <sub>SS</sub> , X <sub>IN</sub> , V <sub>REF</sub>                                                                                                                                                                                                                                                                                                                                                                       |                    |              |                     |        |  |  |
| V <sub>IH</sub>     | High-level input voltage A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> , A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub>                                                                                                                                                                                                                                                                 | 0.5V <sub>CC</sub> |              | V <sub>cc</sub>     | v      |  |  |
|                     | Low-level input voltage P43~P47, P50~P57, P60~P67,                                                                                                                                                                                                                                                                                                                                                                           |                    |              |                     |        |  |  |
| V <sub>IL</sub>     | P7₀~P77, P8₀~P87, P9₀~P97,<br>P10₀~P107, RDY, HOLD, BYTE,                                                                                                                                                                                                                                                                                                                                                                    | 0                  |              | 0. 2V <sub>CC</sub> | V      |  |  |
|                     | CNV <sub>SS</sub> , X <sub>IN</sub> , V <sub>REF</sub>                                                                                                                                                                                                                                                                                                                                                                       |                    |              |                     |        |  |  |
| VIL                 | Low-level input voltage A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> , A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub>                                                                                                                                                                                                                                                                  | 0                  |              | 0.16V <sub>CC</sub> | V      |  |  |
|                     | High-level peak output current A <sub>0</sub> /MA <sub>0</sub> ~A <sub>7</sub> /MA <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> ,<br>A <sub>16</sub> /D <sub>0</sub> ~A <sub>25</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> , |                    |              |                     |        |  |  |
| loн(peak)           | P9₀~P97, P10₀~P107, ∅1,<br>RESET₀u⊤, ST0, ST1, ALE, BLE,<br>BHE, R/W                                                                                                                                                                                                                                                                                                                                                         |                    |              | -10                 | mΑ     |  |  |
|                     | High-level average output current $A_0/MA_0 \sim A_7/MA_7$ , $A_8/D_8 \sim A_{15}/D_{15}$ ,                                                                                                                                                                                                                                                                                                                                  |                    | ·            |                     |        |  |  |
|                     | A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,                                                                                                                                                                                                                                                                                     |                    |              |                     |        |  |  |
| IOH(avg)            | P60~P67, P70~P77, P80~P87, P90~P97,                                                                                                                                                                                                                                                                                                                                                                                          |                    |              | -5                  | mA     |  |  |
|                     | P10 <sub>0</sub> ~P10 <sub>7</sub> , $\phi_1$ , RESET <sub>DUT</sub> , ST0, ST1,<br>ALE, BLE, BHE, R/W                                                                                                                                                                                                                                                                                                                       |                    |              |                     |        |  |  |
|                     | Low-level peak output current A0/MA0~A7/MA7, A8/D8~A15/D15,                                                                                                                                                                                                                                                                                                                                                                  |                    |              |                     |        |  |  |
|                     | A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,                                                                                                                                                                                                                                                                                     |                    |              |                     |        |  |  |
| loL(peak)           | P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> , P9 <sub>0</sub> ~P9 <sub>7</sub> ,                                                                                                                                                                                                                                                                                  |                    |              | 10                  | mA     |  |  |
| ,                   | P10 <sub>0</sub> ~P107, $\phi_1$ , RESET <sub>OUT</sub> , ST0, ST1,<br>ALE, BLE, BHE, R/W                                                                                                                                                                                                                                                                                                                                    |                    |              |                     |        |  |  |
|                     | Low-level average output current A0/MA0~A7/MA7, A8/D8~A15/D15,                                                                                                                                                                                                                                                                                                                                                               |                    |              |                     |        |  |  |
|                     | A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,                                                                                                                                                                                                                                                                                     |                    |              |                     |        |  |  |
| lol(avg)            | P60~P67, P70~P77, P80~P87,                                                                                                                                                                                                                                                                                                                                                                                                   |                    |              | 5                   | mA     |  |  |
| 5                   | P90~P97, P100~P107, Ø1, RESET <sub>OUT</sub> ,                                                                                                                                                                                                                                                                                                                                                                               |                    |              |                     |        |  |  |
|                     | ST0, ST1, ALE, BLE, BHE, R/W                                                                                                                                                                                                                                                                                                                                                                                                 |                    |              |                     |        |  |  |
| f(X <sub>IN</sub> ) | External clock frequency input M37720S1FP                                                                                                                                                                                                                                                                                                                                                                                    |                    |              | 8                   | MHz    |  |  |
| I(AIN)              | External clock frequency input M37720S1AFP                                                                                                                                                                                                                                                                                                                                                                                   |                    |              | 16                  | IVIT12 |  |  |

Note 1. Average output current is the average value of a 100ms interval.

Average output current is the average value of a 100ms interval.
 The sum of l<sub>OL</sub>(peak) for ports P8, P9, A<sub>0</sub>/MA<sub>0</sub>~A<sub>7</sub>/MA<sub>7</sub>, A<sub>8</sub>/D<sub>8</sub>~A<sub>15</sub>/D<sub>15</sub>, A<sub>16</sub>/D<sub>0</sub>~A<sub>23</sub>/D<sub>7</sub>, ST0, ST1, ALE, BLE, BHE and R/W must be 80mA or less, the sum of l<sub>OH</sub>(peak) for ports P8, P9, A<sub>0</sub>/MA<sub>0</sub>~A<sub>7</sub>/MA<sub>7</sub>, A<sub>8</sub>/D<sub>8</sub>~A<sub>15</sub>/D<sub>15</sub>, A<sub>16</sub>/D<sub>15</sub>, A<sub>16</sub>/D<sub>0</sub>~A<sub>23</sub>/D<sub>7</sub>, ST0, ST1, ALE, BLE, BHE and R/W must be 80mA or less, the sum of l<sub>OH</sub>(peak) for ports P4, P5, P6, P7, P10 and φ<sub>1</sub> must be 80mA or less.



#### **16-BIT CMOS MICROCOMPUTER**

## M37720S1FP

#### **ELECTRICAL CHARACTERISTICS** ( $v_{cc}=5V$ , $v_{ss}=0V$ , $T_a=25^{\circ}C$ , $f(X_{IN})=8MHz$ , unless otherwise noted)

| Symbol                  | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Test conditions                                   | 1          | Limits |            | Unit |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------|--------|------------|------|
| Symbol                  | T arameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                   | Min.       | Тур.   | Max.       |      |
| V <sub>он</sub>         | High-level output voltage A <sub>0</sub> /MA <sub>0</sub> ~A <sub>7</sub> /MA <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> ,<br>A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P57, P6 <sub>0</sub> ~P67, P7 <sub>0</sub> ~P77,<br>P8 <sub>0</sub> ~P87, P9 <sub>0</sub> ~P97, P10 <sub>0</sub> ~P107,<br>\$\overline{4}_1\$, RESET <sub>OUT</sub> , ST0, ST1, ALE, BLE,<br>BHE, R/W                                                                  | I <sub>oH</sub> =—10mA                            | 3          |        |            | v    |
| V <sub>он</sub>         | High-level output voltage A <sub>0</sub> /MA <sub>0</sub> ~A <sub>7</sub> /MA <sub>7</sub> , A <sub>8</sub> /D <sub>6</sub> ~A <sub>15</sub> /D <sub>15</sub> ,<br>A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , MA <sub>8</sub> , MA <sub>9</sub> , RAS,<br>CAS, φ <sub>1</sub> , ST0, ST1, BLE, BHE, R/W                                                                                                                                                                                                                                     | I <sub>он</sub> =-400µА                           | 4.7        |        |            | v    |
| V <sub>он</sub>         | High-level output voltage ALE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I <sub>OH</sub> =-10mA<br>I <sub>OH</sub> =-400μA | 3.1<br>4.8 |        |            | v    |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | $I_{OH} = -10 \text{mA}$                          | 3.4        |        |            |      |
| V <sub>он</sub>         | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $I_{OH} = -400 \mu A$                             | 4.8        |        |            | v    |
| V <sub>oL</sub>         | Low-level output voltage A <sub>0</sub> /MA <sub>0</sub> ~A <sub>7</sub> /MA <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> ,<br>A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> ,<br>P9 <sub>0</sub> ~P9 <sub>7</sub> , P10 <sub>0</sub> ~P10, $\phi$ <sub>1</sub> ,<br>RESET <sub>OUT</sub> , ST0, ST1, ALE, BLE,<br>BHE, R/W | I <sub>oL</sub> =10mA                             |            |        | 2          | v    |
| Vol                     | Low-level output voltage A <sub>0</sub> /MA <sub>0</sub> ~A <sub>7</sub> /MA <sub>7</sub> , A <sub>6</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> ,<br>A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , MA <sub>5</sub> , MA <sub>9</sub> , RAS,<br>CAS, φ <sub>1</sub> , ST0, ST1, BLE, BHE,<br>R/W                                                                                                                                                                                                                                   | l <sub>oL</sub> ⊐2mA                              |            |        | 0. 45      | v    |
| VoL                     | Low-level output voltage ALE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I <sub>OL</sub> =10mA                             |            |        | 1.9        | v    |
| VOL                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | I <sub>OL</sub> =2mA                              |            |        | 0.43       | v    |
| Vol                     | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I <sub>OL</sub> =10mA<br>I <sub>OL</sub> =2mA     |            |        | 1.6<br>0.4 | v    |
| $v_{\tau+} - v_{\tau-}$ | Hysteresis RDY, HOLD, TA2 <sub>IN</sub> ~TA4 <sub>IN</sub> , TB0 <sub>IN</sub> , TB1 <sub>IN</sub> ,<br>INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CTS <sub>1</sub> , CLK <sub>0</sub> , CLK <sub>1</sub><br>DMAREQ0~DMAREQ3, TC                                                                                                                                                                                                                                                                                                   |                                                   | 0.4        |        | 1          | v    |
| $V_{T+} - V_{T-}$       | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                   | 0.2        |        | 0.5        | v    |
| $v_{\tau+} - v_{\tau-}$ | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                   | 0.1        |        | 0.3        | v    |
| կո                      | $\begin{array}{c} \mbox{High-level input current } A_8/D_8 \sim A_{15}/D_{15}, \ A_{16}/D_0 \sim A_{23}/D_7, \\ P4_3 \sim P4_7, \ P5_0 \sim P5_7, \ P6_0 \sim P6_7, \\ P7_0 \sim P7_7, \ P8_0 \sim P8_7, \ P9_0 \sim P9_7, \\ P10_0 \sim P10_7, \ \overline{\text{RDY}}, \ \overline{\text{HOLD}}, \ \text{BYTE}, \\ CNV_{SS}, \ X_{IN}, \ \overline{\text{RESET}} \end{array}$                                                                                                                                                                                     | V;=5V                                             |            |        | 5          | μA   |
| l <sub>IL</sub>         | Low-level input current A <sub>6</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> , A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> , P9 <sub>0</sub> ~P9 <sub>7</sub> ,<br>P10 <sub>0</sub> ~P10 <sub>7</sub> , RDY, HOLD, BYTE,<br>CNV <sub>S5</sub> , X <sub>IN</sub> , RESET                                                                       | V <sub>1</sub> =0V                                |            |        | —5         | μA   |
| VRAM                    | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | When clock is stopped                             | • 2        |        |            | v    |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | f(X <sub>IN</sub> )=8MHz square waveform          |            | 9      | 18         | ∕ m/ |
| l <sub>cc</sub>         | Power supply current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | T <sub>a</sub> =25℃ when clock is stopped         |            |        | 1          | μΑ   |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Ta=85℃ when clock is stopped                      |            |        | 20         | μμ   |



#### **16-BIT CMOS MICROCOMPUTER**

## 

| Symbol                           | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Test conditions                                       |            | Unit |            |      |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|------------|------|------------|------|
| Symbol .                         | i didineter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | rest conditions                                       | Min.       | Тур. | Max.       | Unit |
|                                  | High-level output voltage $A_0/MA_0 \sim A_7/MA_7$ , $A_8/D_8 \sim A_{15}/D_{15}$ , $A_{16}/D_0 \sim A_{23}/D_7$ , $P4_3 \sim P4_7$ ,                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                       |            |      |            |      |
| VoH                              | P5₀~P57, P6₀~P67, P7₀~P77,<br>P8₀~P87, P9₀~P97, P10₀~P107,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | I <sub>OH</sub> =-10mA                                | 3          | -    |            | , v  |
|                                  | $\phi_0$ + $\phi_1$ , $\overline{\text{RESET}_{\text{OUT}}}$ , ST0, ST1, ALE, $\overline{\text{BLE}}$ ,<br>$\overline{\text{BHE}}$ , $R/\overline{W}$                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                       |            |      |            |      |
| V <sub>он</sub>                  | High-level output voltage A <sub>0</sub> /MA <sub>0</sub> ~A <sub>7</sub> /MA <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> ,<br><u>A<sub>16</sub>/D<sub>0</sub>~A<sub>23</sub>/D<sub>7</sub>, MA<sub>8</sub>, MA<sub>9</sub>, RAS,</u><br><u>CAS</u> , $\phi_1$ , ST0, ST1, <u>BLE</u> , <u>BHE</u> , R/W                                                                                                                                                                                                                          | I <sub>он</sub> =-400µА                               | 4.7        |      |            | v    |
| V <sub>он</sub>                  | High-level output voltage ALE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I <sub>OH</sub> =-10mA                                | 3.1        |      |            | v    |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $I_{OH} = -400 \mu A$                                 | 4.8        |      |            |      |
| V <sub>OH</sub>                  | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $I_{OH} = -10 \text{mA}$ $I_{OH} = -400 \mu \text{A}$ | 3.4<br>4.8 |      |            | v    |
| V <sub>oL</sub>                  | Low-level output voltage A <sub>0</sub> /MA <sub>0</sub> ~A <sub>7</sub> /MA <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> ,<br>A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> ,<br>P9 <sub>0</sub> ~P9 <sub>7</sub> , P10 <sub>0</sub> ~P10, <i>φ</i> <sub>1</sub> ,<br>RESET <sub>OUT</sub> , ST0, ST1, ALE, BLE,<br>BHE, R/W | $I_{OL} = -400 \mu A$<br>$I_{OL} = 10 m A$            | 4.0        |      | 2          | V    |
| V <sub>oL</sub>                  | Low-level output voltage A <sub>0</sub> /MA <sub>0</sub> ~A <sub>7</sub> /MA <sub>7</sub> , A <sub>9</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> ,<br>A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> , MA <sub>8</sub> , MA <sub>9</sub> , RAS,<br>CAS, φ <sub>1</sub> , ST0, ST1, BLE, BHE,<br>R/W                                                                                                                                                                                                                                     | I <sub>oL</sub> =2mA                                  |            |      | 0. 45      | v    |
| Vol                              | Low-level output voltage ALE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | I <sub>OL</sub> =10mA                                 |            |      | 1.9        | v    |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I <sub>OL</sub> =2mA                                  |            |      | 0.43       |      |
| V <sub>ol .</sub>                | Low-level output voltage $\overline{E}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | $I_{OL} = 10 \text{mA}$<br>$I_{OL} = 2 \text{mA}$     |            | -    | 1.6<br>0.4 | v    |
| V <sub>T+</sub> -V <sub>T-</sub> | $\begin{array}{c} \text{Hysteresis}  \overline{\text{RDY}}, \overline{\text{HOLD}}, \text{TA2}_{\text{IN}}{\sim} \text{TA4}_{\text{IN}}, \text{TB0}_{\text{IN}}, \text{TB1}_{\text{IN}}, \\ \hline \overline{\text{INT}_0}{\sim} \overline{\text{INT}_2}, \overline{\text{AD}_{\text{TRG}}}, \overline{\text{CTS}_0}, \overline{\text{CTS}_1}, \text{CLK}_0, \text{CLK}_1 \\ \hline \overline{\text{DMAREQ0}}{\sim} \overline{\text{DMAREQ3}}, \overline{\text{TC}} \end{array}$                                                                                      |                                                       | 0.4        |      | 1          | V    |
| V <sub>T+</sub> -V <sub>T-</sub> | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                       | 0.2        |      | 0.5        | · V  |
| V <sub>T+</sub> V <sub>T-</sub>  | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | · · · · · · · · · · · · · · · · · · ·                 | 0.1        |      | 0.3        | V    |
| Цн                               | High-level input current A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> , A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> , P9 <sub>0</sub> ~P9 <sub>7</sub> ,<br>P10 <sub>0</sub> ~P10 <sub>7</sub> , RDY, HOLD, BYTE,<br>CNV <sub>S5</sub> , X <sub>IN</sub> , RESET                                                                        | <b>v</b> <sub>i</sub> =5v                             |            |      | 5          | μA   |
| հւ                               | Low-level input current A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub> , A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> , P9 <sub>0</sub> ~P9 <sub>7</sub> ,<br>P10 <sub>0</sub> ~P10 <sub>7</sub> , RDY, HOLD, BYTE,<br>CNV <sub>S5</sub> , X <sub>IN</sub> , RESET                                                                         | V <sub>1</sub> =0V                                    |            |      | —5         | μΑ   |
| V <sub>RAM</sub>                 | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | When clock is stopped                                 | 2          |      |            | V    |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | f(X <sub>IN</sub> )=16MHz square waveform             | · · · · ·  | 18   | 36         | mΑ   |
| cc                               | Power supply current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Ta=25°C when clock is stopped                         |            |      | . 1        |      |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $T_a = 85^{\circ}C$ when clock is stopped             |            | 1    | 20         | μA   |



#### **16-BIT CMOS MICROCOMPUTER**

#### A-D CONVERTER CHARACTERISTICS ( $v_{cc}=5v$ , $v_{ss}=0v$ , $\tau_a=25^{\circ}$ C, unless otherwise noted)

|                   | Parameter            | -                                 |      |                 |      |                 |      |
|-------------------|----------------------|-----------------------------------|------|-----------------|------|-----------------|------|
| Symbol            |                      | Test conditions                   | 8M   | Hz              | 16N  | Unit            |      |
|                   |                      |                                   | Min. | Max.            | Min. | Max.            |      |
| -                 | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |      | 8               |      | 8               | Bits |
| -                 | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |      | ±3              |      | ±3              | LSB  |
| RLADDER           | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2    | 10              | 2    | 10              | kΩ   |
| t <sub>CONV</sub> | Conversion time      |                                   | 28.5 |                 | 14.5 |                 | μs   |
| VREF              | Reference voltage    |                                   | 2    | V <sub>cc</sub> | 2    | V <sub>cc</sub> | V    |
| VIA               | Analog input voltage |                                   | 0    | VREF            | 0    | VREF            | V    |

#### TIMING REQUIREMENTS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $T_a=25$ °C, unless otherwise noted)

#### External clock input

| Symbol            | Parameter                                   |     | Limits |      |       |    |  |
|-------------------|---------------------------------------------|-----|--------|------|-------|----|--|
|                   |                                             |     | 8MHz   |      | 16MHz |    |  |
|                   |                                             |     | Max.   | Min. | Max.  |    |  |
| t <sub>c</sub>    | External clock input cycle time             | 125 |        | 62   |       | ns |  |
| t <sub>w(H)</sub> | External clock input high-level pulse width | 50  |        | 25   |       | ns |  |
| t <sub>W(L)</sub> | External clock input low-level pulse width  | 50  |        | 25   |       | ns |  |
| tr                | External clock input rise time              |     | 20     |      | 10    | ns |  |
| tf                | External clock input fall time              |     | 20     |      | 10    | ns |  |

#### **Microprocessor mode**

|                        |                                  |      | Lir  | nits |      |                 |
|------------------------|----------------------------------|------|------|------|------|-----------------|
| Symbol                 | Parameter                        | 8M   | IHz  | 16N  | ٨Hz  | Unit            |
|                        |                                  | Min. | Max. | Min. | Max. |                 |
| tsu(P4D-E)             | Port P4 input setup time         | 200  |      | 100  |      | ns              |
| t <sub>SU(P5D-E)</sub> | Port P5 input setup time         | 200  |      | 100  |      | ns              |
| tsu(P6D-E)             | Port P6 input setup time         | 200  |      | 100  |      | ns              |
| tsu(P7D-E)             | Port P7 input setup time         | 200  |      | 100  |      | ns              |
| t <sub>SU(P8D-E)</sub> | Port P8 input setup time         | 200  |      | 100  |      | ns              |
| t <sub>su(P9D-E)</sub> | Port P9 input setup time         | 200  |      | 100  |      | ns              |
| tsu(P10D-E)            | Port P10 input setup time        | 200  |      | 100  |      | ns              |
| th(E-P4D)              | Port P4 input hold time          | 0    |      | 0    |      | ns              |
| th(E-P5D)              | Port P5 input hold time          | 0    |      | 0    |      | ns              |
| th(E-P6D)              | Port P6 input hold time          | 0    |      | 0    |      | ns              |
| th(E-P7D)              | Port P7 input hold time          | . 0  |      | 0    |      | ns              |
| th(E-P8D)              | Port P8 input hold time          | 0    |      | 0    |      | <sup>,</sup> ns |
| th(E-P9D)              | Port P9 input hold time          | 0    |      | 0    |      | ns              |
| th(E-P10D)             | Port P10 input hold time         | 0    |      | 0    |      | ns              |
| tsu(DH-E)              | Data high-order input setup time | 60   |      | 45   |      | ns              |
| t <sub>su(dl-E)</sub>  | Data low-order input setup time  | 60   |      | 45   |      | ns              |
|                        | RDY input setup time             | 70   |      | 60   |      | ns              |
| tsu(HOLD-¢1)           | HOLD input setup time            | 70   |      | 60   |      | ns              |
| th(E-DH)               | Data high-order input hold time  | 0    |      | 0    |      | ns              |
| th(E-DL)               | Data low-order input hold time   | 0    |      | 0    |      | ns              |
| th(#1-RDY)             | RDY input hold time              | 0    |      | 0    |      | ns              |
| th(¢1-HOLD)            | HOLD input hold time             | 0    |      | 0    |      | ns              |



#### **16-BIT CMOS MICROCOMPUTER**

#### Timer A input (count input in event counter mode)

| Symbol              | Parameter                                      | 8MHz |      | 16MHz |      | Unit |
|---------------------|------------------------------------------------|------|------|-------|------|------|
|                     |                                                | Min. | Max. | Min.  | Max. |      |
| t <sub>C(TA)</sub>  | TAj <sub>IN</sub> input cycle time             | 250  |      | 125   | 1.1  | ns   |
| tw(TAH)             | TAj <sub>iN</sub> input high-level pulse width | 125  |      | 62    |      | ns   |
| t <sub>W(TAL)</sub> | TAj <sub>IN</sub> input low-level pulse width  | 125  |      | 62    |      | ns   |

#### Timer A input (gating input in timer mode)

|                    | Parameter                                      |      |      |       |      |      |
|--------------------|------------------------------------------------|------|------|-------|------|------|
| Symbol             |                                                | 8MHz |      | 16MHz |      | Unit |
|                    |                                                | Min. | Max. | Min.  | Max. |      |
| t <sub>C(TA)</sub> | TAj <sub>IN</sub> input cycle time             | 1000 |      | 500   |      | ns   |
| tw(TAH)            | TAj <sub>IN</sub> input high-level pulse width | 500  |      | 250   |      | ns   |
| tw(TAL)            | TAj <sub>IN</sub> input low-level pulse width  | 500  |      | 250   |      | ns   |

#### Timer A input (external trigger input in one-shot pulse mode)

| Symbol              | Parameter                                      |      |      |       |      |      |
|---------------------|------------------------------------------------|------|------|-------|------|------|
|                     |                                                | 8MHz |      | 16MHz |      | Unit |
|                     |                                                | Min. | Max. | Min.  | Max. |      |
| t <sub>C(TA)</sub>  | TAj <sub>IN</sub> input cycle time             | 500  |      | 250   |      | ns   |
| t <sub>w(TAH)</sub> | TAj <sub>IN</sub> input high-level pulse width | 250  |      | 125   |      | ns   |
| t <sub>W(TAL)</sub> | TAj <sub>IN</sub> input low-level pulse width  | 250  |      | 125   |      | ns   |

#### Timer A input (external trigger input in pulse width modulation mode)

|                     |                                                |      | Lin  | nits |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|
| Symbol              | Parameter                                      | 8M   | IHz  | 16N  | 1Hz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. |      |
| t <sub>w(TAH)</sub> | TAj <sub>IN</sub> input high-level pulse width | 250  |      | 125  |      | ns   |
| t <sub>W(TAL)</sub> | TAj <sub>IN</sub> input low-level pulse width  | 250  |      | 125  |      | ns   |

#### Timer A input (Up-down input in event counter mode)

| Symbol              | Parameter                                      |      |      |       |      |      |
|---------------------|------------------------------------------------|------|------|-------|------|------|
|                     |                                                | 8MHz |      | 16MHz |      | Unit |
|                     |                                                | Min. | Max. | Min.  | Max. |      |
| t <sub>C(UP)</sub>  | TAj <sub>OUT</sub> input cycle time            | 5000 |      | 2500  |      | ns   |
| t <sub>w(UPH)</sub> | TAjour input high-level pulse width            | 2500 |      | 1250  |      | ns   |
| tw(UPL)             | TAj <sub>OUT</sub> input low-level pulse width | 2500 |      | 1250  |      | ns   |
| tsu(UP-TIN)         | TAj <sub>OUT</sub> input setup time            | 1000 |      | 500   |      | ns   |
| tn(TIN-UP)          | TAj <sub>OUT</sub> input hold time             | 1000 |      | 500   |      | ns   |



#### **16-BIT CMOS MICROCOMPUTER**

#### Timer B input (count input in event counter mode)

| Symbol              | Parameter                                                         |      | Limits |      |       |    |  |  |
|---------------------|-------------------------------------------------------------------|------|--------|------|-------|----|--|--|
|                     |                                                                   | 8M   | 8MHz   |      | 16MHz |    |  |  |
|                     |                                                                   | Min. | Max.   | Min. | Max.  |    |  |  |
| t <sub>C(TB)</sub>  | TBj <sub>IN</sub> input cycle time (one-edge count)               | 250  |        | 125  |       | ns |  |  |
| t <sub>w(твн)</sub> | TBj <sub>IN</sub> input high-level pulse width (one-edge count)   | 125  |        | 62   |       | ns |  |  |
| t <sub>W(TBL)</sub> | TBj <sub>IN</sub> input low-level pulse width (one-edge count)    | 125  |        | 62   |       | ns |  |  |
| t <sub>C(TB)</sub>  | TBjIN input cycle time (both-edges count)                         | 500  |        | 250  |       | ns |  |  |
| t <sub>W(TBH)</sub> | TBj <sub>IN</sub> input high-level pulse width (both-edges count) | 250  |        | 125  |       | ns |  |  |
| tw(TBL)             | TBjIN input low-level pulse width (both-edges count)              | 250  |        | 125  |       | ns |  |  |

#### Timer B input (pulse period measurement mode)

| Symbol              | Parameter                                      | `    |      |       |      |      |
|---------------------|------------------------------------------------|------|------|-------|------|------|
|                     |                                                | 8MHz |      | 16MHz |      | Unit |
|                     |                                                | Min. | Max. | Min.  | Max. |      |
| t <sub>C(TB)</sub>  | TBj <sub>IN</sub> input cycle time             | 1000 |      | 500   |      | ns   |
| t <sub>W(TBH)</sub> | TBj <sub>IN</sub> input high-level pulse width | 500  |      | 250   |      | ns   |
| t <sub>W(TBL)</sub> | TBj <sub>IN</sub> input low-level pulse width  | 500  |      | 250   |      | ns   |

#### Timer B input (pulse width measurement mode)

| Symbol              | Parameter                                      |      |      |       |      |      |
|---------------------|------------------------------------------------|------|------|-------|------|------|
|                     |                                                | 8MHz |      | 16MHz |      | Unit |
|                     |                                                | Min. | Max. | Min.  | Max. |      |
| t <sub>C(TB)</sub>  | TBj <sub>IN</sub> input cycle time             | 1000 |      | 500   |      | ns   |
| t <sub>w(твн)</sub> | TBj <sub>IN</sub> input high-level pulse width | 500  |      | 250   |      | ns   |
| t <sub>W(TBL)</sub> | TBj <sub>IN</sub> input low-level pulse width  | 500  |      | 250   |      | ns   |

## A-D trigger input

| Symbol               | Parameter                                                      |      |      |       |      |      |
|----------------------|----------------------------------------------------------------|------|------|-------|------|------|
|                      |                                                                | 8MHz |      | 16MHz |      | Unit |
|                      |                                                                | Min. | Max. | Min.  | Max. |      |
| t <sub>C(AD)</sub> ' | AD <sub>TRG</sub> input cycle time (minimum allowable trigger) | 2000 |      | 1000  |      | ns   |
| t <sub>W(ADL)</sub>  | AD <sub>TRG</sub> input low-level pulse width                  | 250  |      | 125   |      | ns   |

#### Serial I/O

|                      | Parameter                                     |      |      |       |      |      |
|----------------------|-----------------------------------------------|------|------|-------|------|------|
| Symbol               |                                               | 8MHz |      | 16MHz |      | Unit |
|                      |                                               | Min. | Max. | Min.  | Max. |      |
| t <sub>c(cк)</sub>   | CLK <sub>i</sub> input cycle time             | 500  |      | 250   |      | ns   |
| t <sub>w(CKH)</sub>  | CLK <sub>i</sub> input high-level pulse width | 250  |      | 125   |      | ns   |
| tw(CKL)              | CLK <sub>i</sub> input low-level pulse width  | 250  | 1    | 125   |      | ns   |
| td(c-a)              | TxD <sub>i</sub> output delay time            |      | 150  |       | 90   | ns   |
| th(c-a)              | TxDi hold time                                | 30   |      | 30    |      | ns   |
| t <sub>su(D-C)</sub> | RxD <sub>i</sub> input setup time             | 60   |      | 30    |      | ns   |
| th(c-D)              | RxD <sub>i</sub> input hold time              | 90   |      | 90    |      | ns   |

### External interrupt input

| Symbol              | Parameter                                     |      |      |       |      |      |
|---------------------|-----------------------------------------------|------|------|-------|------|------|
|                     |                                               | 8MHz |      | 16MHz |      | Unit |
|                     |                                               | Min. | Max. | Min.  | Max. |      |
| t <sub>W(INH)</sub> | INT <sub>i</sub> input high-level pulse width | 250  |      | 250   |      | ns   |
| t <sub>W(INL)</sub> | INTi input low-level pulse width              | 250  |      | 250   |      | ns   |



#### **16-BIT CMOS MICROCOMPUTER**

## SWITCHING CHARACTERISTICS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $T_a=25$ °C, unless otherwise noted) Microprocessor mode

|            |                                 |    |      | Lin  | nits                                                                                                           |      |      |
|------------|---------------------------------|----|------|------|----------------------------------------------------------------------------------------------------------------|------|------|
| Symbol     | Parameter                       |    | 8M   | 1Hz  | 16N                                                                                                            | 1Hz  | Unit |
|            |                                 |    | Min. | Max. | Min.                                                                                                           | Max. | ]    |
| td(E-P4Q)  | Port P4 data output delay time  |    |      | 200  |                                                                                                                | 100  | ns   |
| td(E-P5Q)  | Port P5 data output delay time  |    | 1. T | 200  | an an tao an | 100  | ns   |
| td(E-P6Q)  | Port P6 data output delay time  | ×  | 1    | 200  |                                                                                                                | 100  | ns   |
| td(E-P7Q)  | Port P7 data output delay time  |    |      | 200  | а., В.,                                                                                                        | 100  | ns   |
| td(E-P8Q)  | Port P8 data output delay time  |    |      | 200  |                                                                                                                | 100  | ns   |
| td(E-P9Q)  | Port P9 data output delay time  |    |      | 200  |                                                                                                                | 100  | ns   |
| td(E-P10Q) | Port P10 data output delay time | .* | 1    | 200  |                                                                                                                | 100  | ns   |

Test conditions are shown in Fig. 93.

#### When wait bit is "1"

|                        | Parameter                                    |                                           | Limits             |       |                   |       |  |  |
|------------------------|----------------------------------------------|-------------------------------------------|--------------------|-------|-------------------|-------|--|--|
| Symbol                 |                                              |                                           | IHz                | 16MHz |                   | Unit  |  |  |
|                        |                                              |                                           | Max.               | Min.  | Max.              | 1.1.1 |  |  |
| td(AL-E)               | Address low-order output delay time          | 100                                       |                    | 30    |                   | ns    |  |  |
| td(E-DHQ)              | Data high-order output delay time (BYTE="L") |                                           | 110                |       | 70                | ns    |  |  |
| tpxz(E-DHZ)            | Floating start delay time (BYTE="L")         |                                           | 5                  |       | 5                 | ns    |  |  |
| td(AM-E)               | Address medium-order output delay time       | 100                                       |                    | 30    |                   | ns    |  |  |
| td(AM-ALE)             | Address medium-order output delay time       | 80                                        | and a start of the | 24    |                   | ns    |  |  |
| td(E-DLQ)              | Data low-order output delay time             | 1. A. | 110                |       | 70                | ns    |  |  |
| tpxz(E-DLZ)            | Floating start delay time                    |                                           | 5                  | 4 N   | 5                 | ns    |  |  |
| td(AH-E)               | Address high-order output delay time         | 100                                       | 1. A.              | 30    |                   | ns    |  |  |
| td(AH-ALE)             | Address high-order output delay time         | 80                                        |                    | 24    |                   | ns    |  |  |
| td(ALE-E)              | ALE output delay time                        | 4                                         |                    | 4     |                   | ns    |  |  |
| t <sub>W(ALE)</sub>    | ALE pulse width                              | 90                                        |                    | 35    |                   | ns    |  |  |
| td(BHE-E)              | BHE output delay time                        | 100                                       |                    | 30    |                   | ns    |  |  |
| td(BLE-E)              | BLE output delay time                        | 100                                       |                    | 30    | ан<br>1. т. т. т. | ns    |  |  |
| td(R/W-E)              | R/W output.delay time                        | 100                                       |                    | 30    | 1.6               | ns    |  |  |
| $t_{d(E-\phi_1)}$      | $\phi_1$ output delay time                   | 0                                         | 30                 | 0     | 20                | ns    |  |  |
| th(E-AL)               | Address low-order hold time                  | 50                                        |                    | 25    |                   | ns    |  |  |
| th(ALE-AM)             | Address medium-order hold time (BYTE="L")    | 9                                         |                    | 9     |                   | ns    |  |  |
| th(E-DHQ)              | Data high-order hold time (BYTE="L")         | 50                                        |                    | 25    |                   | ns    |  |  |
| tpzx(E-DHZ)            | Floating clear delay time (BYTE="L")         | 50                                        |                    | 25    |                   | ns    |  |  |
| th(E-AM)               | Address medium-order hold time (BYTE="H")    | 50                                        |                    | 25    |                   | ns    |  |  |
| th(ALE-AH)             | Address high-order hold time                 | 9                                         |                    | 9     |                   | ns    |  |  |
| th(E-DLQ)              | Data low-order hold time                     | 50                                        |                    | 25    |                   | ns    |  |  |
| tpzx(E-DLZ)            | Floating clear delay time                    | 50                                        |                    | 25    |                   | ns    |  |  |
| th(E-BHE)              | BHE hold time                                | 18                                        |                    | 18    |                   | ns    |  |  |
| th(E-BLE)              | BLE hold time                                | 50                                        |                    | 25    |                   | ns    |  |  |
| th(E-R/W)              | R/W hold time                                | 18                                        |                    | 18    |                   | ns    |  |  |
| t <sub>d(ф1-sтi)</sub> | ST0, ST1 output delay time                   |                                           | 100                | 1.1   | 50                | ns    |  |  |
| tw(EL)                 | E pulse width                                | 220                                       |                    | 95    |                   | ns    |  |  |

Test conditions are shown in Fig. 93.



#### **16-BIT CMOS MICROCOMPUTER**

#### When wait bit is "0", and external memory area is accessed

|                   | Parameter                                    |      | Limits |       |      |      |  |
|-------------------|----------------------------------------------|------|--------|-------|------|------|--|
| Symbol            |                                              |      | 1Hz    | 16MHz |      | Unit |  |
|                   |                                              | Min. | Max.   | Min.  | Max. |      |  |
| td(AL-E)          | Address low-order output delay time          | 100  |        | 30    |      | ns   |  |
| td(E-DHQ)         | Data high-order output delay time (BYTE="L") |      | 110    |       | 70   | ns   |  |
| tpxz(E-DHZ)       | Floating start delay time (BYTE="L")         |      | 5      |       | 5    | ns   |  |
| td(AM-E)          | Address medium-order output delay time       | 100  |        | 30    |      | ns   |  |
|                   | Address medium-order output delay time       | 80   |        | 24    |      | ns   |  |
| td(E-DLQ)         | Data low-order output delay time             |      | 110    |       | 70   | ņs   |  |
| tpxz(E-DLZ)       | Floating start delay time                    |      | 5      |       | 5    | ns   |  |
| td(AH-E)          | Address high-order output delay time         | 100  |        | 30    |      | ns   |  |
| td(AH-ALE)        | Address high-order output delay time         | 80   |        | 24    |      | ns   |  |
| td(ALE-E)         | ALE output delay time                        | 4    |        | 4     |      | ns   |  |
|                   | ALE pulse width                              | 90   |        | 35    |      | ns   |  |
| td(BHE-E)         | BHE output delay time                        | 100  |        | 30    |      | ns   |  |
| td(BLE-E)         | BLE output delay time                        | 100  |        | 30    |      | ns   |  |
|                   | R/W output delay time                        | 100  |        | 30    |      | ns   |  |
| $t_{d(E-\phi_1)}$ | ∳₁ output delay time                         | 0    | 30     | 0     | 20   | ns   |  |
| th(E-AL)          | Address low-order hold time                  | 50   |        | 25    |      | ns   |  |
| th(ALE-AM)        | Address medium-order hold time (BYTE="L")    | 9    |        | 9     |      | ns   |  |
| th(E-DHQ)         | Data high-order hold time (BYTE="L")         | 50   |        | 25    |      | ns   |  |
| tpzx(E-DHZ)       | Floating clear delay time (BYTE="L")         | 50   |        | 25    |      | ns   |  |
| th(E-AM)          | Address medium-order hold time (BYTE="H")    | 50   |        | 25    |      | ns   |  |
| th(ALE-AH)        | Address high-order hold time                 | 9    |        | 9     |      | ns   |  |
| th(E-DLQ)         | Data low-order hold time                     | 50   |        | 25    |      | ns   |  |
| tpzx(E-DLZ)       | Floating clear delay time                    | 50   |        | 25    |      | ns   |  |
| th(E-BHE)         | BHE hold time                                | 18   |        | 18    |      | ns   |  |
| th(E-BLE)         | BLE hold time                                | 50   |        | 25    |      | ns   |  |
| th(E-R/W)         | R/W hold time                                | 18   |        | 18    |      | ns   |  |
| td(#1-STI)        | ST0, ST1 output delay time                   |      | 100    |       | 50   | ns   |  |
|                   | E pulse width                                | 470  |        | 220   |      | ns   |  |

Test conditions are shown in Fig. 93.



Fig.93 Testing circuit for ports



#### **16-BIT CMOS MICROCOMPUTER**

**DRAM CONTROL SWITCHING CHARACTERISTICS** ( $v_{cc}=5v\pm10\%$ ,  $v_{ss}=0v$ ,  $T_a=25\%$ , unless otherwise noted) **Read state** 

|             |                                             |      | Lin  | nits  |      |      |  |
|-------------|---------------------------------------------|------|------|-------|------|------|--|
| Symbol      | Parameter                                   | 8M   | IHz  | 16MHz |      | Unit |  |
|             |                                             | Min. | Max. | Min.  | Max. |      |  |
|             | RAS low-level pulse width                   | 460  |      | 210   |      | 'ns  |  |
|             | CAS low-level pulse width                   | 330  |      | 160   |      | ns   |  |
| tw(RASH)    | RAS high-level pulse width                  | 210  |      | 90    |      | ns   |  |
| td(RAS-CAS) | RAS-CAS delay time                          | 100  |      | 40    |      | ns   |  |
| td(RA-RAS)  | Row address delay time before RAS           | 100  |      | 10    |      | ns   |  |
| th(RAS-RA)  | Row address hold time after RAS             | 15   |      | 15    |      | ns   |  |
| td(ca-cas)  | Column address delay time before CAS        | 0    |      | 0     |      | ns   |  |
| th(cas-ca)  | Column address hold time after CAS          | 330  |      | 160   |      | ns   |  |
| td(R/W-RAS) | R/W delay time before RAS                   | 100  |      | 30    |      | ns   |  |
| th(cas-R/W) | R/W hold time after CAS                     | 0    |      | 0     |      | ns   |  |
| td(E-RASL)  | RAS delay time after E low-level            |      | 30   |       | 30   | ns   |  |
| td(E-CASL)  | CAS delay time after E low-level            |      | 170  |       | 100  | ns   |  |
| td(E-RASH)  | RAS delay time after E high-level           | 0    | 20   | 0     | 20   | ns   |  |
| td(E-CASH)  | CAS delay time after E high-level 0 20 0 20 |      |      |       |      |      |  |

Test conditions are shown in Fig. 93.

#### Write state

|             |                                      |      | Limits |       |      |      |  |
|-------------|--------------------------------------|------|--------|-------|------|------|--|
| Symbol      | Parameter                            | 8M   | IHz    | 16MHz |      | Unit |  |
|             |                                      | Min. | Max.   | Min.  | Max. |      |  |
| tw(RASL)    | RAS low-level pulse width            | 460  |        | 210   |      | ns   |  |
| tw(CASL)    | CAS low-level pulse width            | 210  |        | 100   |      | ns   |  |
| tw(RASH)    | RAS high-level pulse width           | 210  |        | 90    |      | ns   |  |
| td(RAS-CAS) | RAS-CAS delay time                   | 210  |        | 105   |      | ns   |  |
| td(RA-RAS)  | Row address delay time before RAS    | 100  |        | 10    |      | ns   |  |
| th(RAS-RA)  | Row address hold time after RAS      | 15   |        | 15    |      | ns   |  |
| td(ca-cas)  | Column address delay time before CAS | 40   |        | 40    |      | ns   |  |
| th(CAS-CA)  | Column address hold time after CAS   | 225  |        | 100   |      | ns   |  |
| td(R/W-RAS) | R/W delay time before RAS            | 100  |        | 30    |      | ns   |  |
| th(CAS-R/W) | R/W hold time after CAS              | 0    |        | 0     |      | ns   |  |
| td(E-RASL)  | RAS delay time after E low-level     |      | 30     |       | 30   | ns   |  |
| td(E-CASL)  | CAS delay time after E low-level     |      | 310    |       | 170  | ns   |  |
| td(E-RASH)  | RAS delay time after E high-level    | 0    | 20     | 0     | 20   | ns   |  |
| td(E-CASH)  | CAS delay time after E high-level    | 0    | 20     | 0     | 20   | ns   |  |

Test conditions are shown in Fig. 93.

#### **Refresh state**

| Symbol      | Parameter                 | - 8N | Hz   | 16M  | ИHz  | Unit |
|-------------|---------------------------|------|------|------|------|------|
|             |                           | Min. | Max. | Min. | Max. |      |
| tw(RASL)    | RAS low-level pulse width | 460  |      | 210  | ·    | ns   |
| td(CAS-RAS) | CAS-RAS delay time        | 100  |      | 40   |      | ns   |
| th(RAS-CAS) | CAS hold time after RAS   | 90   |      | 40   |      | ns   |

Test conditions are shown in Fig. 93.



#### **16-BIT CMOS MICROCOMPUTER**

| TIMING DI           | AGRAM                      | tures tures               |
|---------------------|----------------------------|---------------------------|
| f(X <sub>IN</sub> ) |                            |                           |
| Ē                   |                            | ←→  <sup>t</sup> d(E−P4Q) |
| Port P4 output      |                            | Χ                         |
| Port P4 input       | t <sub>SU(P4D-E)</sub>     | <> th(E−P4D)              |
| Port P5 output      |                            | ← td(E-P50)               |
| Port P5 input       | t <sub>\$U(P5D−E)</sub> <> | th(E-P5D)                 |
| Port P6 output      |                            |                           |
| Port P6 input       | t <sub>\$U(P6D−E)</sub> ←→ | <> th(E−P6D)              |
| Port P7 output      |                            | ← t <sub>d(E-P7Q)</sub>   |
| Port P7 input       | tsu(P7D-E)                 |                           |
| Port P8 output      |                            | td(E-PBQ)                 |
| Port P8 input       | t <sub>SU(P8D-E)</sub>     | <> th(E−P8D)              |
| Port P9 output      |                            | td(E-P9Q)                 |
| Port P9 input       | t <sub>SU(P9D−E)</sub> ←→  | < → t <sub>h(E-P9D)</sub> |
| Port P10 output     |                            | td(E-P10Q)                |
| Port P10 input      | tsu(P10D−E)                | < > th(E-P10D)            |



#### **16-BIT CMOS MICROCOMPUTER**





- 11

#### **16-BIT CMOS MICROCOMPUTER**

# Microprocessor mode (When wait bit="1") ø1 Ē **RDY** input th(#1-RDY) tsu(RDY-ø1) (When wait bit="0") ø1 Ē **RDY** input th(#1-RDY tsu(RDY- #1) (When wait bit="1" or "0" in common) φı th(#1-HOLD) tsu(HOLD-#1) HOLD input td(ø1-sti) $t_{d(\phi_1-STi)}$ STi output Test conditions • V<sub>cc</sub>=5V±10% • Input timing voltage $V_{IL}$ =1.0V, $V_{IH}$ =4.0V • Output timing voltage : V<sub>OL</sub>=0.8V, V<sub>OH</sub>=2.0V



#### **16-BIT CMOS MICROCOMPUTER**

| Micropro                                                                    | ocessor mode (When wait bit="1")                                                     | a a a a a a a a a a a a a a a a a a a |
|-----------------------------------------------------------------------------|--------------------------------------------------------------------------------------|---------------------------------------|
| f(X <sub>IN</sub> )                                                         |                                                                                      |                                       |
| <b>\$\$</b> _1                                                              |                                                                                      |                                       |
| Ē                                                                           | $\frac{t_{W(EL)}}{t_{h(E-AL)}} \xrightarrow{t_{W(AL-E)}} $                           |                                       |
| $A_0 \sim A_7$ output                                                       |                                                                                      |                                       |
| $A_8 \sim A_{15}/$<br>$D_8 \sim D_{15}$ output<br>(BYTE="L")                | $\underbrace{t_{d(AM-ALE)}}_{t_{d(AM-ALE)}} \xleftarrow{t_{d(E-DHQ)}}_{t_{d(AM-E)}}$ | Address                               |
| A <sub>8</sub> ∼A <sub>15</sub> output<br>(BYTE="H")                        | Address Address                                                                      | h(ерн)                                |
| $D_8 \sim D_{15}$ input                                                     |                                                                                      |                                       |
| A <sub>16</sub> ∼A <sub>23</sub> ∕<br>D <sub>0</sub> ∼D <del>}</del> output | Address Data Address                                                                 | tpzx(E-DLZ)                           |
| $D_0 \sim D_7$ input                                                        | t <sub>w(ALE)</sub>                                                                  | ,                                     |
| ALE output                                                                  |                                                                                      |                                       |
| BHE output                                                                  | $\xrightarrow{t_{d(BHE-E)}} \xrightarrow{t_{h(E-BHE)}} $                             | · · · · · · · · · · · · · · · · · · · |
| BLE output                                                                  | $\xrightarrow{t_{d(BLE-E)}} \xrightarrow{t_{h(E-BLE)}} $                             |                                       |
| R/₩ output                                                                  | $\underbrace{t_{d(R/W-E)}}_{k}$                                                      | <u> </u>                              |

Test conditions

 $\begin{array}{l} \text{rest conditions} \\ \bullet \; V_{\text{Cc}} = 5 \; \text{V}_{\pm} 10\% \\ \bullet \; \text{Output timing voltage} : \text{V}_{\text{OL}} = 0. \; \text{8V}, \; \text{V}_{\text{OH}} = 2. \; \text{0V} \\ \bullet \; D_0 \sim D_{15} \; \text{input} : \; \text{V}_{\text{IL}} = 0. \; \text{8V}, \; \text{V}_{\text{IH}} = 2. \; \text{5V} \end{array}$ 



#### **16-BIT CMOS MICROCOMPUTER**

| Micropro                                                | cessor mode (W                                                             | hen wait bit=                                | " <b>0", and e</b> | xternal me                      | emory area is ac          | cessed)     |
|---------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------|--------------------|---------------------------------|---------------------------|-------------|
| f(X <sub>IN</sub> )                                     |                                                                            |                                              |                    |                                 |                           |             |
| Ø1                                                      | t <sub>d(E-ψ1</sub> )>                                                     |                                              |                    |                                 |                           |             |
| Ē                                                       |                                                                            | tw(eL)                                       | th(E-AL)           | td(AL-E)                        |                           |             |
| $A_0 \sim A_7$ output                                   | X                                                                          | Address                                      |                    |                                 | Address                   | X           |
| $A_8 \sim A_{15} / D_8 \sim D_{15}$ outpu<br>(BYTE="L") | <>                                                                         | Da<br>td(E-DHQ)                              |                    | Address<br>t <sub>d(AM-E)</sub> | * <sup>t</sup> pxz(e-dhz) |             |
| A <sub>8</sub> ∼A <sub>15</sub> output<br>(BYTE="H")    | t X                                                                        | Address                                      |                    |                                 | Address                   | X           |
| $D_8 \sim D_{15}$ input                                 |                                                                            |                                              |                    |                                 | t <sub>su(DH-E)</sub>     |             |
| $A_{16} \sim A_{23}/$<br>$D_0 \sim D_7$ output          | th(ALE-AH)<br>Address<br>td(AH-ALE)                                        |                                              | th(E-DLQ)          | Address                         |                           | tpzx(E-DLZ) |
| $D_0 \sim D_7$ input                                    |                                                                            |                                              |                    |                                 | t <sub>su(dl-e)</sub>     |             |
| ALE output                                              |                                                                            | - tw(ALE)                                    |                    |                                 | ← t <sub>d(ALE</sub> −E)  |             |
| BHE output                                              |                                                                            | td(BHE-E)                                    |                    | th(е-вне)                       |                           | X           |
| BLE output                                              |                                                                            | td(BLE-E)                                    |                    | t <sub>h(E-BLE)</sub>           |                           | X           |
| R/W output                                              |                                                                            | td(R/w-E)                                    |                    | th(E-R/W)                       |                           |             |
|                                                         | Test conditions<br>• V <sub>cc</sub> = 5 V±10%<br>• Output timing voltage: | V <sub>OL</sub> =0. 8V, V <sub>OH</sub> =2.0 | V                  |                                 |                           |             |

•  $D_0 \sim D_{15}$  input :  $V_{IL} = 0.8V$ ,  $V_{IH} = 2.5V$ 



#### **16-BIT CMOS MICROCOMPUTER**





## M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

#### DESCRIPTION

The M37730S2FP, M37730S2AFP, and M37730S2BFP are 16-bit microcomputers designed with high-performance CMOS silicon gate technology. These are housed in a 64pin plastic molded QFP. These microcomputers have a large 16M bytes address space, three instruction queue buffers, and two data buffers for high-speed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. These microcomputers are suitable for office, business, and industrial equipment controller that require high-speed processing of large data.

M37730S2SP, M37730S2ASP, and M37730S2BSP are also prepared. These are housed in a 64-pin shrink plastic molded DIP.

The differences of these types are the external clock input frequency and package. Therefore, the following descriptions will be for the M37730S2FP unless otherwise noted.

| Type name   | External clock input frequency | Package |
|-------------|--------------------------------|---------|
| M37730S2FP  | 8 MHz                          | 64P6N   |
| M37730S2AFP | 16MHz                          | 64P6N   |
| M37730S2BFP | 25MHz                          | 64P6N   |
| M37730S2SP  | 8 MHz                          | 64P4B   |
| M37730S2ASP | 16MHz                          | 64P4B   |
| M37730S2BSP | 25MHz                          | 64P4B   |

#### FEATURES

| • | Number | of | basic | instructions······103 | 3 |
|---|--------|----|-------|-----------------------|---|
|   |        |    |       |                       |   |

- Memory size RAM 1024 bytes
   Instruction execution time M37730S2FP, M37730S2SP (The fastest instruction at 8 MHz frequency) ...... 500ns
- M37730S2AFP, M37730S2ASP (The fastest instruction at 16 MHz frequency)······ 250ns
- M37730S2BFP, M37730S2BSP
- (The fastest instruction at 25 MHz frequency)...... 160ns
- Single power supply ......5V±10%
- Single power supply and the supply and
- Programmable input/output (ports P4, P5, P6, P8) 25
   Pulse output port 4-bit×2

#### APPLICATION

Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors, personal computers, and HDD.

Control devices for industrial equipment such as ME, NC, communication and measuring instruments.





## M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 





## M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

#### FUNCTIONS OF M37730S2FP

| · · ·                        | Parameter                             | Functions                                                                         |  |  |  |
|------------------------------|---------------------------------------|-----------------------------------------------------------------------------------|--|--|--|
| Number of basic instructions |                                       | 103                                                                               |  |  |  |
| <u></u>                      | M37730S2FP, M37730S2SP                | 500ns (the fastest instructions, at 8MHz frequency)                               |  |  |  |
| Instruction execution time   | M37730S2AFP, M37730S2ASP              | 250ns (the fastest instructions, at 16MHz frequency)                              |  |  |  |
|                              | M37730S2BFP, M37730S2BSP              | 160ns (the fastest instructions, at 25MHz frequency)                              |  |  |  |
| Memory size                  | RAM                                   | 1024 bytes                                                                        |  |  |  |
| ·                            | P5, P6                                | 8 -bit× 2                                                                         |  |  |  |
| Input/Output ports           | P4                                    | 5 -bit× 1                                                                         |  |  |  |
|                              | P8                                    | 4 -bit×1                                                                          |  |  |  |
| A.A. 441 (C                  | TA0, TA1, TA2, TA3, TA4               | 16-bit× 5                                                                         |  |  |  |
| Multi-function timers        | ТВО                                   | 16-bit× 1                                                                         |  |  |  |
| Serial I/O                   |                                       | (UART or clock synchronous serial I/O)×1                                          |  |  |  |
| Watchdog timer               | ``                                    | 12-bit× 1                                                                         |  |  |  |
|                              |                                       | 3 external types, 11 internal types                                               |  |  |  |
| Interrupts                   | · · · · · · · · · · · · · · · · · · · | (Each interrupt can be set the priority levels to $0 \sim 7$ .)                   |  |  |  |
| Clock generating circuit     |                                       | Built-in(externally connected to a ceramic resonator or quartz crystal resonator) |  |  |  |
| Supply voltage               | ·                                     | 5 V±10%                                                                           |  |  |  |
| Power dissipation            |                                       | 30mW(at external 8 MHz frequency)                                                 |  |  |  |
|                              | Input/Output voltage                  | 5 V                                                                               |  |  |  |
| Input/Output characteristic  | Output current                        | 5 mA                                                                              |  |  |  |
| Memory space                 |                                       | 16M bytes                                                                         |  |  |  |
| Operating temperature range  | 3                                     | -20~85°C                                                                          |  |  |  |
| Device structure             |                                       | CMOS high-performance silicon gate process                                        |  |  |  |
| Deskers                      | M37730S2FP, M37730S2AFP, M37730S2BFP  | 64-pin plastic molded QFP                                                         |  |  |  |
| Package                      | M37730S2SP, M37730S2ASP, M37730S2BSP  | 64-pin shrink plastic molded DIP                                                  |  |  |  |



## M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 

#### PIN DESCRIPTION

| Pin                                                                  | Name                                                      | Input/Output | Functions                                                                                                                                                                                                                                                                                                                                                      |
|----------------------------------------------------------------------|-----------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> , V <sub>SS</sub>                                    | Power supply                                              |              | Supply 5 V±10% to V <sub>cc</sub> and 0 V to V <sub>SS</sub> .                                                                                                                                                                                                                                                                                                 |
| CNV <sub>SS</sub>                                                    | CNV <sub>ss</sub> input                                   | Input        | Connect to V <sub>cc</sub> .                                                                                                                                                                                                                                                                                                                                   |
| RESET                                                                | Reset input                                               | Input        | To enter the reset state, this pin must be kept at a "L" condition should be maintained for the required time.                                                                                                                                                                                                                                                 |
| X <sub>IN</sub>                                                      | Clock input                                               | Input        | These are I/O pins of internal clock generating circuit. Connect a ceramic or quartz crystal resonator be                                                                                                                                                                                                                                                      |
| Х <sub>оит</sub>                                                     | Clock output                                              | Output       | tween $X_{IN}$ and $X_{OUT}$ . When an external clock is used, the clock source should be connected to the $X_{IN}$ pin and the $X_{OUT}$ pin should be left open.                                                                                                                                                                                             |
| Ē                                                                    | Enable output                                             | Output       | Data or instruction read and data write are performed when output from this pin is "L".                                                                                                                                                                                                                                                                        |
| BYTE                                                                 | Bus width selection input                                 | Input        | This pin determines whether the external data bus is 8-bit width or 16-bit width. The width is 16 bits when<br>"L" signal inputs and 8 bits when "H" signal inputs.                                                                                                                                                                                            |
| φ1                                                                   | Clock output                                              | Output       | This pin outputs the clock $\phi_1$ which is divided the clock to $X_{IN}$ pin by 2.                                                                                                                                                                                                                                                                           |
| RDY                                                                  | Ready                                                     | Input        | This is ready input pin. This is an input pin for the RDY signal. Internal clock stops while this signal is "L".                                                                                                                                                                                                                                               |
| HOLD                                                                 | Hold request input                                        | Input        | This is an input pin for $\overline{\text{HOLD}}$ request signal. The microcomputer enters into hold state while this signal is "L".                                                                                                                                                                                                                           |
| HLDA                                                                 | Hold acknowledge output                                   | Output       | This is an output pin for HLDA signal, indicates the hold state.                                                                                                                                                                                                                                                                                               |
| R/W                                                                  | Read/Write output                                         | Output       | "H" indicates the read status and "L" indicates the write status.                                                                                                                                                                                                                                                                                              |
| BHE                                                                  | Byte high enable output                                   | Output       | "L" is output when an odd-numbered address is accessed.                                                                                                                                                                                                                                                                                                        |
| ALE                                                                  | Address latch enable<br>output                            | Output       | This is used to retrieve only the address data from address data and data multiplex signal.                                                                                                                                                                                                                                                                    |
| A <sub>0</sub> ~A <sub>7</sub>                                       | Address (low-order)<br>output                             | Output       | Address $(A_7 \sim A_0)$ is output.                                                                                                                                                                                                                                                                                                                            |
| A <sub>8</sub> /D <sub>8</sub> ~<br>A <sub>15</sub> /D <sub>15</sub> | Address (middle-order)<br>output/Data (high-order)<br>I/O | 1/0          | In case the BYTE pin is "L" and an external data bus is 16-bit width, high-order data $(D_{15} \sim D_8)$ is input o output when $\overline{E}$ output is "L" and an address $(A_{15} \sim A_8)$ is output when $\overline{E}$ output is "H". In case the BYTE pin is "H" and an external data bus is 8-bit width, only address $(A_{15} \sim A_8)$ is output. |
| A <sub>16</sub> /D <sub>0</sub> ∼<br>A <sub>23</sub> /D <sub>7</sub> | Address (high-order)<br>output/Data (low-order)<br>I/O    | 1/0          | Low-order data $(D_7 \sim D_0)$ is input or output when $\overline{E}$ output is "L", and an address $(A_{23} \sim A_{16})$ is output when $\overline{E}$ output is "H".                                                                                                                                                                                       |
| P4 <sub>3</sub> ~P4 <sub>7</sub>                                     | I/O port P4                                               | I/O          | Port P4 is a 5-bit I/O port. This port has an data direction register and each pin can be programmed for in<br>put or output. This port is in input mode when reset.                                                                                                                                                                                           |
| P5₀~P5 <sub>7</sub>                                                  | I/O port P5                                               | 1/0          | Port P5 is a 8-bit I/O port. This port has an data direction register and each pin can be programmed for in<br>put or output. This port is in input mode when reset.<br>These pins also function as I/O pins for timer A0, timer A1, timer A2 and timer A3.                                                                                                    |
| P6₀~P6 <sub>7</sub>                                                  | I/O port P6                                               | I/O          | In addition to having the same functions as port P5, these pins also function as I/O pins for timer A4, external interrupt input $\overline{INT_0}$ , $\overline{INT_1}$ and $\overline{INT_2}$ pins, and input pin for timer B0.                                                                                                                              |
| P8₀~P8₃                                                              | I/O port P8                                               | I/O          | Port P8 is a 4-bit I/O port. This port has an data direction register and each pin can be programmed for in<br>put or output. This port is in input mode when reset. These pins also function as RxD, TxD, CLK, CTS/RT<br>pins for UART0.                                                                                                                      |



## M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

#### **BASIC FUNCTION BLOCKS**

The M37730S2FP contains the following devices on a chip: RAM for storing data, CPU for processing, bus interface unit (which controls instruction prefetch and data read/write between CPU and memory), timers, UART, and other peripheral devices such as I/O ports. Each of these devices are described below.

#### MEMORY

The memory map is shown in Figure 1. The address space is 16M bytes from addresses  $0_{16}$  to FFFFFF<sub>16</sub>. The address space is divided into 64K bytes units called banks. The banks are numbered from  $0_{16}$  to FF<sub>16</sub>.

Built-in RAM and control registers for built-in peripheral devices are assigned to bank  $0_{16}$ .

Addresses  $FFDC_{16}$  to  $FFF_{16}$  are the RESET and interrupt vector addresses and contain the interrupt vectors. Use ROM for memory of this address. Refer to the section on interrupts for details.

The 1024 bytes area from addresses  $80_{16}$  to  $47F_{16}$  contains the built-in RAM. In addition to storing data, the RAM is used as stack during a subroutine call, or interrupts.

Assigned to addresses  $0_{16}$  to  $7F_{16}$  are peripheral devices such as I/O ports, UART, timer, and interrupt control registers.

A 256 bytes direct page area can be allocated anywhere in bank  $0_{16}$  using the direct page register DPR. In direct page addressing mode, the memory in the direct page area can be accessed with two words thus reducing program steps.





## M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

| ure |        | decimal notation)                                                                                                | 1 ··· Add                                                                                                       | ress ( |
|-----|--------|------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|--------|
|     | 000000 | **************************************                                                                           | 4                                                                                                               | 000    |
|     | 000001 |                                                                                                                  |                                                                                                                 | 000    |
|     | 000002 |                                                                                                                  |                                                                                                                 | 000    |
|     | 000003 |                                                                                                                  | 1.1                                                                                                             | 000    |
|     | 000004 | the second s   |                                                                                                                 | 000    |
|     | 000005 |                                                                                                                  |                                                                                                                 | 000    |
|     | 000006 |                                                                                                                  |                                                                                                                 | 000    |
|     | 000007 |                                                                                                                  |                                                                                                                 | 000    |
|     | 800000 |                                                                                                                  | 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - | 000    |
|     | 000009 |                                                                                                                  |                                                                                                                 | 000    |
|     | 00000A | Port P4                                                                                                          |                                                                                                                 | 000    |
|     | 00000B | Port P5                                                                                                          |                                                                                                                 | 000    |
|     | 00000C | Port P4 data direction register                                                                                  |                                                                                                                 | 000    |
|     | 00000D | Port P5 data direction register                                                                                  | 1 .                                                                                                             | 000    |
|     | 00000E | Port P6                                                                                                          | 1                                                                                                               | 000    |
|     | 00000F |                                                                                                                  |                                                                                                                 | 000    |
|     | 000010 | Port P6 data direction register                                                                                  |                                                                                                                 | 000    |
|     | 000011 | Torre dura direction register                                                                                    |                                                                                                                 | 000    |
|     | 000012 | Port P8                                                                                                          | -                                                                                                               | 000    |
|     | 000012 |                                                                                                                  | 1                                                                                                               | 000    |
|     |        | Port P8 data direction register                                                                                  | 1                                                                                                               |        |
|     | 000014 | Port P8 data direction register                                                                                  | 1                                                                                                               | 000    |
|     | 000015 |                                                                                                                  | +                                                                                                               | 000    |
|     | 000016 |                                                                                                                  | -                                                                                                               | 000    |
|     | 000017 |                                                                                                                  | _                                                                                                               | 000    |
|     | 000018 |                                                                                                                  | ·                                                                                                               | 000    |
|     | 000019 |                                                                                                                  |                                                                                                                 | 000    |
|     | 00001A | the second se  |                                                                                                                 | 0000   |
|     | 00001B |                                                                                                                  |                                                                                                                 | 000    |
|     | 00001C | and the second |                                                                                                                 | 000    |
|     | 00001D |                                                                                                                  | 1 ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) ( ) (                                                                         | 000    |
|     | 00001E |                                                                                                                  |                                                                                                                 | 000    |
|     | 00001F |                                                                                                                  |                                                                                                                 | 000    |
|     | 000020 |                                                                                                                  | 1                                                                                                               | 000    |
|     | 000021 |                                                                                                                  | 1                                                                                                               | 000    |
|     | 000022 |                                                                                                                  | 1                                                                                                               | 000    |
|     | 000023 |                                                                                                                  |                                                                                                                 | 000    |
|     | 000024 |                                                                                                                  | 1                                                                                                               | 000    |
|     | 000025 |                                                                                                                  | 1                                                                                                               | 000    |
|     | 000026 |                                                                                                                  | -                                                                                                               | 000    |
|     | 000020 |                                                                                                                  | 1.                                                                                                              | 000    |
|     | 000027 |                                                                                                                  | 1.1.1                                                                                                           |        |
|     |        |                                                                                                                  | 1                                                                                                               | 000    |
|     | 000029 | · · · · · · · · · · · · · · · · · · ·                                                                            | 1                                                                                                               | 000    |
|     | 00002A |                                                                                                                  | -                                                                                                               | 000    |
|     | 00002B |                                                                                                                  |                                                                                                                 | 000    |
|     | 00002C |                                                                                                                  | 1                                                                                                               | 000    |
|     | 00002D | and the second |                                                                                                                 | 000    |
|     | 00002E |                                                                                                                  | 1 1 L L                                                                                                         | 000    |
|     | 00002F |                                                                                                                  | 1                                                                                                               | 000    |
|     | 000030 | UART 0 transmit/receive mode register                                                                            | 1.1.1                                                                                                           | 000    |
|     | 000031 | UART 0 bit rate generator                                                                                        |                                                                                                                 | 000    |
|     | 000032 |                                                                                                                  | 1.                                                                                                              | 000    |
|     | 000033 | UART 0 transmission buffer register                                                                              |                                                                                                                 | 000    |
|     | 000034 | UART 0 transmit/receive control register 0                                                                       | 1                                                                                                               | 000    |
|     | 000035 | UART 0 transmit/receive control register 0                                                                       | 1.                                                                                                              | 000    |
|     | 000035 |                                                                                                                  |                                                                                                                 | 000    |
|     | 000037 | UART 0 receive buffer register                                                                                   | 1                                                                                                               | 000    |
|     | 000037 |                                                                                                                  | 1                                                                                                               | 000    |
|     |        |                                                                                                                  | 1                                                                                                               |        |
|     | 000039 | ·                                                                                                                | -                                                                                                               | 000    |
|     | 00003A |                                                                                                                  | 1 ·                                                                                                             | 000    |
|     | 00003B |                                                                                                                  | · ·                                                                                                             | 000    |
|     | 00003C |                                                                                                                  | 1                                                                                                               | 000    |
|     | 00003D | ·                                                                                                                | 1                                                                                                               | 000    |
|     | 00003E | · · · · · · · · · · · · · · · · · · ·                                                                            | 1                                                                                                               | 000    |
|     | 00003F |                                                                                                                  | 1                                                                                                               | 000    |

| Lovod                                                                                                                | onimal notation)                                                                                                                                                                                                                                                                   |
|----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1exau<br>)40                                                                                                         | cimal notation)                                                                                                                                                                                                                                                                    |
| )40<br>)41                                                                                                           | Count start hay                                                                                                                                                                                                                                                                    |
|                                                                                                                      |                                                                                                                                                                                                                                                                                    |
| 042                                                                                                                  | One shot start flag                                                                                                                                                                                                                                                                |
| 043                                                                                                                  | the second s                                                                                                                                                                     |
| )44                                                                                                                  | Up-down flag                                                                                                                                                                                                                                                                       |
| )45                                                                                                                  |                                                                                                                                                                                                                                                                                    |
| )46                                                                                                                  | Timer AO                                                                                                                                                                                                                                                                           |
| )47                                                                                                                  | Timer A0                                                                                                                                                                                                                                                                           |
| )48                                                                                                                  |                                                                                                                                                                                                                                                                                    |
| )49                                                                                                                  | Timer A1                                                                                                                                                                                                                                                                           |
| )4A                                                                                                                  | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                              |
| )4B                                                                                                                  | Timer A2                                                                                                                                                                                                                                                                           |
| 4C                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 4D                                                                                                                   | Timer A3                                                                                                                                                                                                                                                                           |
|                                                                                                                      |                                                                                                                                                                                                                                                                                    |
| 4E                                                                                                                   | Timer A4                                                                                                                                                                                                                                                                           |
| 4F                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 50                                                                                                                   | Timer B0                                                                                                                                                                                                                                                                           |
| 51                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 52                                                                                                                   | · · · · ·                                                                                                                                                                                                                                                                          |
| 53                                                                                                                   | · · ·                                                                                                                                                                                                                                                                              |
| 54                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 55                                                                                                                   | 1                                                                                                                                                                                                                                                                                  |
| 56                                                                                                                   | Timer A0 mode register                                                                                                                                                                                                                                                             |
| 50<br>57                                                                                                             |                                                                                                                                                                                                                                                                                    |
|                                                                                                                      | Timer A1 mode register                                                                                                                                                                                                                                                             |
| 58                                                                                                                   | Timer A2 mode register                                                                                                                                                                                                                                                             |
| 59                                                                                                                   | Timer A3 mode register                                                                                                                                                                                                                                                             |
| 5A                                                                                                                   | Timer A4 mode register                                                                                                                                                                                                                                                             |
| 5B                                                                                                                   | Timer B0 mode register                                                                                                                                                                                                                                                             |
| 5C                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 5D                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 5E                                                                                                                   | Processor mode register                                                                                                                                                                                                                                                            |
| 5F                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 60                                                                                                                   | Watchdog timer                                                                                                                                                                                                                                                                     |
| 61                                                                                                                   | Watchdog timer frequency selection flag                                                                                                                                                                                                                                            |
| 62                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 62,<br>63                                                                                                            | Waveform output mode register                                                                                                                                                                                                                                                      |
|                                                                                                                      | Dulas autout data secietar 1                                                                                                                                                                                                                                                       |
| 64<br>05                                                                                                             | Pulse output data register 1                                                                                                                                                                                                                                                       |
| 65                                                                                                                   | Pulse output data register 0                                                                                                                                                                                                                                                       |
| 66                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 67                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 68                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 69 <sup>.</sup>                                                                                                      |                                                                                                                                                                                                                                                                                    |
| 6A                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 6B                                                                                                                   | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                              |
| 6C                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 6D                                                                                                                   |                                                                                                                                                                                                                                                                                    |
|                                                                                                                      |                                                                                                                                                                                                                                                                                    |
| 6E                                                                                                                   |                                                                                                                                                                                                                                                                                    |
|                                                                                                                      |                                                                                                                                                                                                                                                                                    |
| 6F                                                                                                                   |                                                                                                                                                                                                                                                                                    |
| 6F<br>70                                                                                                             |                                                                                                                                                                                                                                                                                    |
| 6F<br>70                                                                                                             | UART0 transmission interrupt control register                                                                                                                                                                                                                                      |
| 6F<br>70<br>71                                                                                                       | UART0 transmission interrupt control register<br>UART0 receive interrupt control register                                                                                                                                                                                          |
| 6F<br>70<br>71<br>72                                                                                                 |                                                                                                                                                                                                                                                                                    |
| 6F<br>70<br>71<br>72<br>73                                                                                           |                                                                                                                                                                                                                                                                                    |
| 6F<br>70<br>71<br>72<br>73<br>74                                                                                     | UART0 receive interrupt control register                                                                                                                                                                                                                                           |
| 6F<br>70<br>71<br>72<br>73<br>74<br>75                                                                               | UART0 receive interrupt control register<br>Timer A0 interrupt control register                                                                                                                                                                                                    |
| 6F<br>70<br>71<br>72<br>73<br>74<br>75<br>76                                                                         | UART0 receive interrupt control register<br>Timer A0 interrupt control register<br>Timer A1 interrupt control register                                                                                                                                                             |
| 6F<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77                                                                   | UART0 receive interrupt control register<br>Timer A0 interrupt control register<br>Timer A1 interrupt control register<br>Timer A2 interrupt control register                                                                                                                      |
| 6F<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78                                                             | UART0 receive interrupt control register<br>Timer A0 interrupt control register<br>Timer A1 interrupt control register<br>Timer A2 interrupt control register<br>Timer A3 interrupt control register                                                                               |
| 6F<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79                                                       | UART0 receive interrupt control register<br>Timer A0 interrupt control register<br>Timer A1 interrupt control register<br>Timer A2 interrupt control register<br>Timer A3 interrupt control register<br>Timer A4 interrupt control register                                        |
| 6F<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79<br>7A                                                 | UART0 receive interrupt control register<br>Timer A0 interrupt control register<br>Timer A1 interrupt control register<br>Timer A2 interrupt control register<br>Timer A3 interrupt control register                                                                               |
| 6F<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>77<br>78<br>79<br>7A<br>7B                               | UART0 receive interrupt control register<br>Timer A0 interrupt control register<br>Timer A1 interrupt control register<br>Timer A2 interrupt control register<br>Timer A3 interrupt control register<br>Timer A4 interrupt control register                                        |
| 6F<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79<br>78<br>79<br>7A<br>7B                               | UART0 receive interrupt control register<br>Timer A0 interrupt control register<br>Timer A1 interrupt control register<br>Timer A2 interrupt control register<br>Timer A3 interrupt control register<br>Timer A4 interrupt control register                                        |
| 6F<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>79<br>78<br>79<br>7A<br>78<br>78<br>79                   | UART0 receive interrupt control register<br>Timer A0 interrupt control register<br>Timer A1 interrupt control register<br>Timer A2 interrupt control register<br>Timer A3 interrupt control register<br>Timer A4 interrupt control register                                        |
| 6F<br>70<br>71<br>72<br>73<br>74<br>75<br>76<br>77<br>78<br>77<br>78<br>79<br>7A<br>78<br>70<br>70<br>70<br>70<br>70 | UART0 receive interrupt control register<br>Timer A0 interrupt control register<br>Timer A1 interrupt control register<br>Timer A2 interrupt control register<br>Timer A3 interrupt control register<br>Timer A4 interrupt control register<br>Timer B0 interrupt control register |

Fig. 2. Location of peripheral devices and interrupt control registers



## M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

#### CENTRAL PROCESSING UNIT (CPU)

The CPU has ten registers and is shown in Figure 3. Each of these registers is described below.

#### ACCUMULATOR A (A)

Accumulator A is the main register of the microcomputer. It consists of 16 bits and the lower 8 bits can be used separately. The data length flag m determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag m is "0" and as an 8-bit register when flag m is "1". Flag m is a part of the processor status register (PS) which is described later.

Data operations such as calculations, data transfer, input/ output, etc., is executed mainly through the accumulator.

#### ACCUMULATOR B (B)

Accumulator B has the same functions as accumulator A, but the use of accumulator B requires more instruction bytes and execution cycles than accumulator A.

#### INDEX REGISTER X (X)

Index register X consists of 16 bits and the lower 8 bits can be used separately. The index register length flag x determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag x is "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later. In index addressing mode, register X is used as the index register and the contents of this address is added to obtain the real address.

Also, when executing a block transfer instruction MVP or MVN, the contents of index register X indicates the loworder 16 bits of the source data address. The third byte of the MVP and MVN is the high-order 8 bits of the source data address.

#### **INDEX REGISTER Y (Y)**

Index register Y consists of 16 bits and the lower 8 bits can be used separately. The index register length flag x determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag x "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later.

In index addressing mode, register Y is used as the index register and the contents of this address is added to obtain the real address.

Also, when executing a block transfer instruction MVP or MVN, the content of index register Y indicates the loworder 16 bits of the destination address. The second byte of the MVP and MVN is the high-order 8 bits of the destination data address.





### **16-BIT CMOS MICROCOMPUTER**

## **STACK POINTER (S)**

Stack pointer (S) is an 16-bit register. It is used during a subroutine call or interrupts. It is also used during stack, stack pointer relative, or stack pointer relative indirect indexed Y addressing mode.

## **PROGRAM COUNTER (PC)**

Program counter (PC) is a 16-bit counter that indicates the low-order 16 bits of the next program memory address to be executed. These is a bus interface unit between the program memory and the CPU, so that the program memory is accessed through bus interface unit. This is described later.

### PROGRAM BANK REGISTER (PG)

Program bank register is an 8-bit register that indicates the high-order 8 bits of the next program memory address to be executed. When a carry occurs by incrementing the contents of the program counter, the cotents of the program bank register (PG) is incremented by 1. Also, when a carry or borrow occurs after adding or subtracting the offset value to or from the contents of the program counter (PC) using branch instruction, the contents of the program bank register (PG) is incremented or decremented by 1 so that programs can be written without worrying about bank boundaries.

#### DATA BANK REGISTER (DT)

Data bank register (DT) is an 8-bit register. With some addressing modes, a part of the data bank register (DT) is used to specify a memory address. The contents of data bank register (DT) is used as the high-order 8 bits of a 24-bit address. Addressing modes that use the data bank register (DT) are direct indirect, direct indexed X indirect, direct indirect indexed Y, absolute bit, absolute indexed X, absolute indexed Y.

### DIRECT PAGE REGISTER (DPR)

Direct page register (DPR) is a 16-bit register. Its contents is used as the base address of a 256-byte direct page area. The direct page area is allocated in bank 0, but when the contents of DPR is FF01<sub>16</sub> or greater, the direct page area spans across bank 0 and bank 1. All direct addressing modes use the contents of the direct page register (DPR) to generate the data address. If the low-order 8 bits of the direct page register (DPR) is "00<sub>16</sub>", the number of cycles required to generate an address is minimized. Normally the low-order 8 bits of the direct page register (DPR) is set to "00<sub>16</sub>".

### **PROCESSOR STATUS REGISTER (PS)**

Processor status register (PS) is an 11-bit register. It consists of a flag to indicate the result of operation and CPU interrupt levels.

Branch operations can be performed by testing the flags C, Z, V, and N.

The details of each processor status register bit are described below.

# 1. Carry flag (C)

The carry flag contains the carry or borrow generated by the ALU after an arithmetic operation. This flag is also affected by shift and rotate instructions. This flag can be set and reset directly with the SEC and CLC instructions or with the SEP and CLP instructions.

### 2. Zero flag (Z)

This zero flag is set if the result of an arithmetic operation or data transfer is zero and reset if it is not. This flag can be set and reset directly with the SEP and CLP instructions.

### 3. Interrupt disable flag (I)

When the interrupt disable flag is set to "1", all interrupts except watchdog timer,  $\overrightarrow{DBC}$ , and software interrupt are disabled. This flag is set to "1" automatically when these is an interrupt. It can be set and reset directly with the SEI and CLI instructions or SEP and CLP instructions.

#### 4. Decimal mode flag (D)

The decimal mode flag determines whether addition and subtraction are performed as binary or decimal. Binary arithmetic is performed when this flag is "0". If it is "1", decimal arithmetic is performed with each word treated as two or four digit decimal. Arithmetic operation is performed using four digits when the data length flag m is "0" and with two digits when it is "1". (Decimal operation is possible only with the ADC and SBC instructions.) This flag can be set and reset with the SEP and CLP instructions.



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

### 5. Index register length flag (x)

The index register length flag determines whether index register X and index register Y are used as 16-bit registers or as 8-bit registers. The registers are used as 16-bit registers when flag x is "0" and as 8-bit registers when it is "1". This flag can be set and reset with the SEP and CLP instructions.

### 6. Data length flag (m)

The data length flag determines whether the data length is 16-bit or 8-bit. The data length is 16-bit when flag m is "0" and 8-bit when it is "1". This flag can be set and reset with the SEM and CLM instructions or with the SEP and CLP instructions.

### 7. Overflow flag (V)

The overflow flag has meaning when addition or subtraction is performed a word as signed binary number. When the data length flag m is "0", the overflow flag is set when the result of addition or subtraction is outside the range between -32768 and +32767. When the data length flag m is "1", the overflow flag is set when the result of addition or subtraction is outside the range between -128 and +127. It is reset in all other cases. The overflow flag can also be set and reset directly with the SEP, and CLV or CLP instructions.

#### 8. Negative flag (N)

The negative flag is set when the result of arithmetic operation or data transfer is negative (If data length flag m is "0", when data bit 15 is "1". If data length flag m is "1", when data bit 7 is "1".) It is reset in all other cases. It can also be set and reset with the SEP and CLP instructions.

### 9. Processor interrupt priority level (IPL)

The processor interrupt priority level (IPL) consists of 3 bits and determines the priority of processor interrupts from level 0 to level 7. Interrupt is enabled when the interrupt priority of the device requesting interrupt (set using the interrupt control register) is higher than the processor interrupt priority. When interrupt is enabled, the current processor interrupt priority level is saved in a stack and the processor interrupt priority level is replaced by the interrupt priority level of the device requesting the interrupt. Refer to the section on interrupts for more details.

### **BUS INTERFACE UNIT**

The CPU operates on an internal clock frequency which is obtained by dividing the external clock frequency  $f_{\langle X_{|N}\rangle}$  by two. This frequency is twice the bus cycle frequency. In order to speed-up processing, a bus interface unit is used to pre-fetch instructions when the data bus is idle. The bus interface unit synchronizes the CPU and the bus and prefetches instructions. Figure 4 shows the relationship between the CPU and the bus interface unit. The bus interface unit has a program address register, a 3-byte instruction queue buffer, a data address register, and a 2-byte data buffer.

The bus interface unit obtains an instruction code from memory and stores it in the instruction queue buffer, obtains data from memory and stores it in the data buffer, or writes the data from the data buffer to the memory.



Fig. 4 Relationship between the CPU and the bus interface unit



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

The bus interface unit operates using one of the waveforms (1) to (6) shown in Figure 5. The standard waveforms are (1) and (2).

The ALE signal is used to latch only the address signal from the multiplexed signal containing data and address.

The  $\overline{E}$  signal becomes "L" when the bus interface unit reads an instruction code or data from memory or when it writes data to memory. Whether to perform read or write is controlled by the R/ $\overline{W}$  signal. Read is performed when the R/ $\overline{W}$  signal is "H" state and write is performed when it is "L" state.

Waveform (1) in Figure 5 is used to access a single byte or two bytes simultaneously. To read or write two bytes simultaneously, the first address accessed must be even. Furthermore, when accessing an external memory area, set the bus width selection input pin BYTE to "L". (external data bus width to 16 bits) The internal memory area is always treated as 16-bit bus width regardless of BYTE.

When performing 16-bit data read or write, if the conditions for simultaneously accessing two bytes are not satisfied, waveform (2) is used to access each byte one by one. However, when prefetching the instruction code, if the address of the instruction code is odd, waveform (1) is used, and only one byte is read in the instruction queue buffer.

The signals  $A_0$  and  $\overrightarrow{BHE}$  in Figure 5 are used to control these cases: 1-byte read from even address, 1-byte read from odd address, 2-byte simultaneous read from even and odd addresses, 1-byte write to even address, 1-byte write to odd address, or 2-byte simultaneous write to even and odd addresses. The  $A_0$  signal that is the address bit 0 is "L" when an even number address is accessed. The  $\overrightarrow{BHE}$  signal becomes "L" when an odd number address is accessed.

The bit 2 of processor mode register (address  $5E_{16}$ ) is the wait bit. When this bit is set to "0", the "L" width of  $\overline{E}$  signal is 2 times as long when accessing an external memory area. However, the "L" width of  $\overline{E}$  signal is not extended when an internal memory area is accessed. When the wait bit is "1", the "L" width of  $\overline{E}$  signal is not extended for any access. Waveform (3) is an expansion of the "L" width of  $\overline{E}$  signal in waveform (1). Waveform (4),(5), and (6) are expansion of each "L" width of  $\overline{E}$  signal in waveform (2), first half of waveform (2), and the last half of waveform (2) respectively.



Fig. 5 Relationship between access method and signals  $A_0$  and  $\overline{BHE}$ 



**16-BIT CMOS MICROCOMPUTER** 

Instruction code read, data read, and data write are described below.

Instruction code read will be described first.

The CPU obtains instruction codes from the instruction queue buffer and executes them. The CPU notifies the bus interface unit that it is requesting an instruction code during an instruction code request cycle. If the requested instruction code is not yet stored in the instruction queue buffer, the bus interface unit halts the CPU until it can store more instructions than requested in the instruction queue buffer.

Even if there is no instruction code request from the CPU, the bus interface unit reads instruction codes from memory and stores them in the instruction queue buffer when the instruction queue buffer is empty or when only one instruction code is stored and the bus is idle on the next cycle.

This is referred to as instruction pre-fetching.

Normally, when reading an instruction code from memory, if the accessed address is even the next odd address is read together with the instruction code and stored in the instruction queue buffer.

However, if the bus width switching pin BYTE is "H", external data bus width is 8 bits and the address to be read is in external memory area is odd, only one byte is read and stored in the instruction queue buffer. Therefore, waveform (1) or (3) in Figure 5 is used for instruction code read. Data read and write are described below.

The CPU notifies the bus interface unit when performing data read or write. At this time, the bus interface unit halts the CPU if the bus interface unit is already using the bus or if there is a request with higher priority. When data read or write is enabled, the bus interface unit uses one of the

waveforms from (1) to (6) in Figure 5 to perform the operation. During data read, the CPU waits until the entire data is stored in the data buffer. The bus interface unit sends the

stored in the data buffer. The bus interface unit sends the address received from the CPU to the address bus. Then it reads the memory when the  $\overline{E}$  signal is "L" and stores the result in the data buffer.

During data write, the CPU writes the data in the data buffer and the bus interface unit writes it to memory. Therefore, the CPU can proceed to the next step without waiting for write to complete. The bus interface unit sends the address received from the CPU to the address bus. Then when the  $\overline{E}$  signal is "L", the bus interface unit sends the data in the data buffer to the data bus and writes it to memory.



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

### INTERRUPTS

Table 1 shows the interrupt types and the corresponding interrupt vector addresses. Reset is also treated as a type of interrupt and is discussed in this section, too.

DBC is an interrupt used during debugging.

Interrupts other than reset, DBC, watchdog timer, zero divide, and BRK instruction all have interrupt control registers. Table 2 shows the addresses of the interrupt control registers and Figure 6 shows the bit configuration of the interrupt control register.

The interrupt request bit is automatically cleared by the hardware during reset or when processing an interrupt. Also, interrupt request bits other than  $\overrightarrow{DBC}$  and watchdog timer can be cleared by software.

 $\overline{INT_2}$  to  $\overline{INT_0}$  are external interrupts and whether to cause an interrupt at the input level (level sense) or at the edge (edge sense) can be selected with the level sense/edge sense selection bit. Furthermore, the polarity of the interrupt input can be selected with polarity selection bit.

Timer and UART interrupts are described in the respective section.

The priority of interrupts when multiple interrupts are caused simultaneously is partially fixed by hardware, but, it can also be adjusted by software as shown in Figure 7. The hardware priority is fixed the following:

reset  $> \overline{DBC} >$  watchdog timer > other interrupts

Table 1. Interrupt types and the interrupt vector addresses

| Interrupts         Vector addresses           UART0 transmit         00FFDC16         00FFDD16           UART0 receive         00FFDE16         00FFDF16           Timer B0         00FFE416         00FFE516           Timer A4         00FFE616         00FFE716           Timer A3         00FFE816         00FFE916           Timer A1         00FFEC16         00FFEB16           Timer A1         00FFEC16         00FFED16 | -     |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| UART0 receive         00FFDE16         00FFDF16           Timer B0         00FFE416         00FFE516           Timer A4         00FFE616         00FFE716           Timer A3         00FFE816         00FFE916           Timer A2         00FFEA16         00FFE816           Timer A1         00FFEC16         00FFED16                                                                                                          | 1<br> |
| Timer B0         00FFE4 <sub>16</sub> 00FFE5 <sub>16</sub> Timer A4         00FFE6 <sub>16</sub> 00FFE7 <sub>16</sub> Timer A3         00FFE8 <sub>16</sub> 00FFE9 <sub>16</sub> Timer A2         00FFEA <sub>16</sub> 00FFEB <sub>16</sub> Timer A1         00FFEC <sub>16</sub> 00FFED <sub>16</sub>                                                                                                                            |       |
| Timer A4         00FFE6 <sub>16</sub> 00FFE7 <sub>16</sub> Timer A3         00FFE8 <sub>16</sub> 00FFE9 <sub>16</sub> Timer A2         00FFEA <sub>16</sub> 00FFEB <sub>16</sub> Timer A1         00FFEC <sub>16</sub> 00FFED <sub>16</sub>                                                                                                                                                                                       |       |
| Timer A3         00FFE816         00FFE916           Timer A2         00FFEA16         00FFEB16           Timer A1         00FFEC16         00FFED16                                                                                                                                                                                                                                                                              |       |
| Timer A2         00FFEA <sub>16</sub> 00FFEB <sub>16</sub> Timer A1         00FFEC <sub>16</sub> 00FFED <sub>16</sub>                                                                                                                                                                                                                                                                                                             |       |
| Timer A1 00FFEC <sub>16</sub> 00FFED <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                                |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                   |       |
| INT <sub>2</sub> external interrupt 00FFF0 <sub>16</sub> 00FFF1 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                     |       |
| INT <sub>1</sub> external interrupt 00FFF2 <sub>16</sub> 00FFF3 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                     |       |
| INT <sub>0</sub> external interrupt 00FFF4 <sub>16</sub> 00FFF5 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                     |       |
| Watchdog timer 00FFF6 <sub>16</sub> 00FFF7 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                          |       |
| DBC (unusable) 00FFF8 <sub>16</sub> 00FFF9 <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                          | -     |
| Break instruction 00FFFA <sub>16</sub> 00FFFB <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                       |       |
| Zero divide 00FFFC <sub>16</sub> 00FFFD <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                             | 1     |
| Reset 00FFFE <sub>16</sub> 00FFFF <sub>16</sub>                                                                                                                                                                                                                                                                                                                                                                                   |       |





# MITSUBISHI MICROCOMPUTERS M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

#### Table 2. Addresses of interrupt control registers

| Interrupt control registers                 | Addresses            |
|---------------------------------------------|----------------------|
| UART0 transmit interrupt control register   | 000071 <sub>16</sub> |
| UART0 receive interrupt control register    | 00007216             |
| Timer A0 interrupt control register         | 000075 <sub>16</sub> |
| Timer A1 interrupt control register         | 000076 <sub>16</sub> |
| Timer A2 interrupt control register         | 00007716             |
| Timer A3 interrupt control register         | 00007816             |
| Timer A4 interrupt control register         | 00007916             |
| Timer B0 interrupt control register         | 00007A <sub>16</sub> |
| INT <sub>0</sub> interrupt control register | 00007D <sub>16</sub> |
| INT <sub>1</sub> interrupt control register | 00007E <sub>16</sub> |
| INT <sub>2</sub> interrupt control register | 00007F <sub>16</sub> |

Interrupts caused by a BRK instruction and when dividing by zero are software interrupts and are not included in this list.

Other interrupts previously mentioned are UART, Timer, INT interrupts. The priority of these interrupts can be changed by changing the priority level in the corresponding interrupt control register by software.

Figure 8 shows a diagram of the interrupt priority resolution circuit. When an interrupt is caused, the each interrupt device compares its own priority with the priority from above and if its own priority is higher, then it sends the priority below and requests the interrupt. If the priorities are the same, the one above has priority.

This comparison is repeated to select the interrupt with the highest priority among the interrupts that are being requested. Finally the selected interrupt is compared with the processor interrupt priority level (IPL) contained in the processor status register (PS) and the request is accepted if it is higher than IPL and the interrupt disable flag I is "0". The request is not accepted if flag I is "1". The reset, DBC, and watchdog timer interrupts are not affected by the interrupt disable flag I.

When an interrupt is accepted, the contents of the processor status register (PS) is saved to the stack and the interrupt disable flag I is set to "1".

Furthermore, the interrupt request bit of the accepted interrupt is cleared to "0" and the processor interrupt priority level (IPL) in the processor status register (PS) is replaced by the priority level of the accepted interrupt.

Therefore, multi-level priority interrupts are possible by resetting the interrupt disable flag I to "0" and enable further interrupts.

For reset, DBC, watchdog timer, zero divide, and BRK instruction interrupts, which do not have an interrupt control register, the processor interrupt level (IPL) is set as shown in Table 3. Priority resolution is performed by latching the interrupt request bit and interrupt priority level so that they do not change. They are sampled at the first half and latched at the last half of the operation code fetch cycle.

Because priority resolution takes some time, no sampling pulse is generated for a certain interval even if it is the next operation code fetch cycle.







Fig. 8 Interrupt priority resolution



### **16-BIT CMOS MICROCOMPUTER**

As shown in Figure 9, there are three different interrupt priority resolution time from which one is selected by software. After the selected time has elapsed, the highest priority is determined and is processed after the currently executing instruction has been completed.

The time is selected with bits 4 and 5 of the processor mode register (address  $5E_{16}$ ) shown in Figure 10. Table 4 shows the relationship between these bits and the number of cycles. After a reset, the processor mode register is initialized to "00<sub>16</sub>" and therefore, the longest time is selected.

However, the shortest time may be selected by software.

Table 3. Value set in processor interrupt level (IPL) during an interrupt

| Interrupt types | Setting value            |  |  |  |
|-----------------|--------------------------|--|--|--|
| Reset           | 0                        |  |  |  |
| DBC             | 7                        |  |  |  |
| Watchdog timer  | 7                        |  |  |  |
| Zero divide     | Not change value of IPL. |  |  |  |
| BRK instruction | Not change value of IPL. |  |  |  |

 Table 4. Relationship between priority level evaluation

 time selection bit and number of cycles

| ority level resolution | n time selection bit |     | Number of evolution |  |  |  |
|------------------------|----------------------|-----|---------------------|--|--|--|
| Bit 5                  | Bit 4                |     | Number of cycles    |  |  |  |
| 0                      | Ö                    | 100 | 7 cycles of $\phi$  |  |  |  |
| 0                      | 1                    |     | 4 cycles of ø       |  |  |  |
| .1                     | 0                    |     | 2 cycles of p       |  |  |  |



Fig. 10 Processor mode register configuration



# **16-BIT CMOS MICROCOMPUTER**

### TIMER

There are six 16-bit timers. They are divided by type into timer A(5) and timer B(1).

The timer I/O pins are shared with I/O pins for port P5 and P6. To use these pins as timer input pins, the data direction register bit corresponding to the pin must be cleared to "0" to specify input mode.

# TIMER A

Figure 11 shows a block diagram of timer A.

Timer A has four modes; timer mode, event counter mode, one-shot pulse mode, and pulse width modulation mode. The mode is selected with bits 0 and 1 of the timer Ai mode register (i = 0 to 4). Each of these modes is described below.

### (1) Timer mode (00)

Figure 12 shows the bit configuration of the timer Ai mode register during timer mode. Bits 0, 1, and 5 of the timer Ai mode register must always be "0" in timer mode. Bit 3 is ignored if bit 4 is "0".

Bits 6 and 7 are used to select the timer counter source. The counting of the selected clock starts when the count start flag is "1" and stops when it is "0".

Figure 13 shows the bit configuration of the count start flag. The counter is decremented, an interrupt is caused and the interrupt request bit in the timer Ai interrupt control register is set when the contents becomes  $0000_{16}$ . At the same time, the contents of the reload register is transferred to the counter and count is continued.



Fig. 11 Block diagram of timer A



### **16-BIT CMOS MICROCOMPUTER**

When bit 2 of the timer Ai mode register is "1", the output is generated from  $TAi_{OUT}$  pin. The output is toggled each time the contents of the counter reaches to  $0000_{16}$ . When the contents of the count start flag is "0", "L" is output from  $TAi_{OUT}$  pin.

When bit 2 is "0", TAi<sub>OUT</sub> can be used as a normal port pin. When bit 4 is "0", TAi<sub>IN</sub> can be used as a normal port pin.

When bit 4 is "1", counting is performed only while the input signal from the TAi<sub>IN</sub> pin is "H" or "L" as shown in Figure 14. Therefore, this can be used to measure the pulse width of the TAi<sub>IN</sub> input signal. Whether to count while the input signal is "H" or while it is "L" is determined by bit 3. If bit 3 is "1", counting is performed while the TAi<sub>IN</sub> pin input signal is "H" and if bit 3 is "0", counting is performed while it is "L".

Note that the duration of "H" or "L" on the TAi<sub>IN</sub> pin must be two or more cycles of the timer count source.

When data is written to timer Ai register with timer Ai halted, the same data is also written to the reload register and the counter. When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The contents of the counter can be read at any time.

When the value set in the timer Ai register is n, the timer frequency dividing ratio is 1/(n+1).



Fig. 12 Timer Ai mode register bit configuration during timer mode



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 









#### **16-BIT CMOS MICROCOMPUTER**

### (2) Event counter mode (01)

Figure 15 shows the bit configuration of the timer Ai mode register during event counter mode. In event counter mode, the bit 0 of the timer Ai mode register must be "1" and bit 1 and 5 must be "0".

The input signal from the  $TAi_{IN}$  pin is counted when the count start flag shown in Figure 13 is "1" and counting is stopped when it is "0".

Count is performed at the fall of the input signal when bit 3 is "0" and at the rise of the signal when it is "1".

In event counter mode, whether to increment or decrement the count can be selected with the up-down flag or the input signal from the TAi<sub>OUT</sub> pin.

When bit 4 of the timer Ai mode register is "0", the updown flag is used to determine whether to increment or decrement the count (decrement when the flag is "0" and increment when it is "1"). Figure 16 shows the bit configuration of the up-down flag.

When bit 4 of the timer Ai mode register is "1", the input signal from the  $TAi_{OUT}$  pin is used to determine whether to increment or decrement the count. However, note that bit 2 must be "0" if bit 4 is "1" because if bit 2 is "1",  $TAi_{OUT}$  pin becomes an output pin with pulse output.

The count is decremented when the input signal from the  $TAi_{OUT}$  pin is "L" and incremented when it is "H". Determine the level of the input signal from the  $TAi_{OUT}$  pin before valid edge is input to the  $TAi_{IN}$  pin.

An interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set when the counter reaches  $0000_{16}$  (decrement count) or FFFF<sub>16</sub> (increment count). At the same time, the contents of the reload register is transferred to the counter and the count is continued.

When bit 2 is "1" and the counter reaches  $0000_{16}$  (decrement count) or FFF<sub>16</sub> (increment count), the waveform reversing polarity is output from TAi<sub>OUT</sub> pin.

If bit 2 is "0", TAi<sub>OUT</sub> pin can be used as a normal port pin. However, if bit 4 is "1" and the TAi<sub>OUT</sub> pin is used as an output pin, the output from the pin changes the count direction. Therefore, bit 4 should be "0" unless the output from the TAi<sub>OUT</sub> pin is to be used to select the count direction.



Fig. 15 Timer Ai mode register bit configuration during event counter mode





# MITSUBISHI MICROCOMPUTERS M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

Data write and data read are performed in the same way as for timer mode. That is, when data is written to timer Ai halted, it is also written to the reload register and the counter. When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The counter can be read at any time.

In event counter mode, whether to increment or decrement the counter can also be determined by supplying twophase pulse input with phase shifted by 90° to timer A2, A3, or A4. There are two types of two-phase pulse processing operations. One uses timers A2 and A3, and the other uses timer A4. In either processing operation, two-phase pulse is input in the same way, that is, pulses out of phase by 90° are input at the TAj<sub>OUT</sub> (j=2 to 4) pin and TAj<sub>IN</sub> pin.

When timers A2 and A3 are used, as shown in Figure 17, the count is incremented when a rising edge is input to the TAk<sub>IN</sub> pin after the level of TAk<sub>OUT</sub> (k=2, 3) pin changes from "L" to "H", and when the falling edge is inserted, the count is decremented.

For timer A4, as shown in Figure 18, when a phase related pulse with a rising edge input to the  $TA4_{IN}$  pin is input after the level of  $TA4_{OUT}$  pin changes from "L" to "H", the count is incremented at the respective rising edge and falling edge of the  $TA4_{OUT}$  pin and  $TA4_{IN}$  pin.

When a phase related pulse with a falling edge input to the  $TA4_{OUT}$  pin is input after the level of  $TA4_{IN}$  pin changes from "H" to "L", the count is decremented at the respective rising edge and falling edge of the  $TA4_{IN}$  pin and  $TA4_{OUT}$  pin. When performing this two-phase pulse signal proces-

sing, timer Aj mode register bit 0 and bit 4 must be set to "1" and bits 1, 2, 3, and 5 must be "0". Bits 6 and 7 are ignored. Note that bits 5, 6, and 7 of the up-down flag register  $(44_{16})$  are the two-phase pulse signal processing selection bit for timer A2, A3, and A4 respectively. Each timer operates in normal event counter mode when the corresponding bit is "0" and performs two-phase pulse signal processing when it is "1".

Count is started by setting the count start flag to "1". Data write and read are performed in the same way as for normal event counter mode. Note that the direction register of the input port must be set to input mode because twophase pulse signal is input. Also, there can be no pulse output in this mode.











# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

#### (3) One-shot pulse mode (10)

窥

Figure 20 shows the bit configuration of the timer Ai mode register during one-shot pulse mode. In one-shot pulse mode, bit 0 and bit 5 must be "0" and bit 1 and bit 2 must be "1".

The trigger is enabled when the count start flag is "1". The trigger can be generated by software or it can be input from the  $TAi_{IN}$  pin. Software trigger is selected when bit 4 is "0" and the input signal from the  $TAi_{IN}$  pin is used as the trigger when it is "1".

Bit 3 is used to determine whether to trigger at the fall of the trigger signal or at the rise. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise of the trigger signal when it is "1".

Software trigger is generated by setting the bit in the oneshot start flag corresponding to each timer.

Figure 21 shows the bit configuration of the one-shot start flag.

As shown in Figure 22, when a trigger signal is received, the counter counts the clock selected by bits 6 and 7.

If the contents of the counter is not  $0000_{16}$ , the TAi<sub>OUT</sub> pin goes "H" when a trigger signal is received. The count direction is decrement.

When the counter reaches  $0001_{16}$ , The TAi<sub>OUT</sub> pin goes "L" and count is stopped. The contents of the reload register is transferred to the counter. At the same time, an interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set. This is repeated each time a trigger signal is received. The output pulse width is

pulse frequency of the selected clock

 $\times$ (counter's value at the time of trigger).

If the count start flag is "0",  $TAi_{OUT}$  goes "L". Therefore, the value corresponding to the desired pulse width must be written to timer Ai before setting the timer Ai count start flag.

As shown in Figure 23, a trigger signal can be received before the operation for the previous trigger signal is completed. In this case, the contents of the reload register is transferred to the counter by the trigger and then that value is decremented.

Except when retriggering while operating, the contents of the reload register is not transferred to the counter by triggering.

When retriggering, there must be at least one timer count source cycle before a new trigger can be issued.

Data write is performed to the same way as for timer mode. When data is written in timer Ai halted, it is also written to the reload register and the counter.

When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time.

Undefined data is read when timer Ai is read.



Fig. 20 Timer Ai mode register bit configuration during one-shot pulse mode



Fig. 21 One-shot start flag bit configuration



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 

| Selected clock<br>source f <sub>i</sub>             |                        | unnnnn                                      |
|-----------------------------------------------------|------------------------|---------------------------------------------|
| TAi <sub>IN</sub><br>in case of the<br>rising edge) |                        |                                             |
| TAi <sub>out</sub>                                  |                        |                                             |
|                                                     | Example when the conte | ients of the reload register is $0003_{16}$ |
|                                                     |                        |                                             |

| Selected clock                       |                                                                        |
|--------------------------------------|------------------------------------------------------------------------|
| source f <sub>i</sub>                |                                                                        |
|                                      |                                                                        |
| TAi <sub>IN</sub><br>(in case of the |                                                                        |
| rising edge)                         |                                                                        |
| TAiout                               |                                                                        |
|                                      |                                                                        |
|                                      | Example when the contents of the reload register is 0004 <sub>16</sub> |
|                                      |                                                                        |

Fig. 23 Example when trigger is re-issued during pulse output



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

#### (4) Pulse width modulation mode (11)

Figure 24 shows the bit configuration of the timer Ai mode register during pulse width modulation mode. In pulse width modulation mode, bits 0, 1, and 2 must be set to "1". Bit 5 is used to determine whether to perform 16-bit length pulse width modulator or 8-bit length pulse width modulator. 16-bit length pulse width modulator is performed when bit 5 is "0" and 8-bit length pulse width modulator is performed when it is "1". The 16-bit length pulse width modulator is described first.

The pulse width modulator can be started with a software trigger or with an input signal from a  $TAi_{IN}$  pin (external trigger).

The software trigger mode is selected when bit 4 is "0". Pulse width modulator is started and pulse is output from  $TAi_{OUT}$  when the timer Ai start flag is set to "1".

The external trigger mode is selected when bit 4 is "1". Pulse width modulator starts when a trigger signal is input from the TAi<sub>IN</sub> pin when the timer Ai start flag is "1". Whether to trigger at the fall or rise of the trigger signal is determined by bit 3. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise when it is "1".

When data is written to timer Ai with the pulse width modulator halted, it is written to the reload register and the counter.

Then when the time Ai start flag is set to "1" and a software trigger or an external trigger is issued to start modulation, the waveform shown in Figure 25 is output continuously. Once modulation is started, triggers are not accepted. If the value in the reload register is m, the duration "H" of pulse is

 $\frac{1}{\text{selected clock frequency}} \times m$ and the output pulse period is

 $\frac{1}{\text{selected clock frequency}} \times (2^{16} - 1).$ 

An interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set at each fall of the output pulse.

The width of the output pulse is changed by updating timer data. The update can be performed at any time. The output pulse width is changed at the rise of the pulse after data is written to the timer.

The contents of the reload register are transferred to the counter just before the rise of the next pulse so that the pulse width is changed from the next output pulse.

Undefined data is read when timer Ai is read.

The 8-bit length pulse width modulator is described next. The 8-bit length pulse width modulator is selected when the timer Ai mode register bit 5 is "1".

The reload register and the counter are both divided into 8bit halves.

The low order 8 bits function as a prescaler and the high

order 8 bits function as the 8-bit length pulse width modulator. The prescaler counts the clock selected by bits 6 and 7. A pulse is generated when the counter reaches  $0000_{16}$ as shown in Figure 26. At the same time, the contents of the reload register is transferred to the counter and count is continued.



Fig. 24 Timer Ai mode register bit configuration during pulse width modulation mode



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

# **16-BIT CMOS MICROCOMPUTER**

Therefore, if the low order 8-bit of the reload register is n, the period of the generated pulse is

# selected clock frequency X(n+1).

The high order 8-bit function as an 8-bit length pulse width modulator using this pulse as input. The operation is the same as for 16-bit length pulse width modulator except that the length is 8 bits. If the high order 8-bit of the reload register is m, the duration "H" of pulse is

 $\frac{1}{\text{selected clock frequency}} \times (n+1) \times m.$ 

And the output pulse period is 1

selected clock frequency  $\times (n+1) \times (2^8-1)$ .





### Fig. 26 8-bit length pulse width modulator output pulse example



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

### TIMER B

Figure 27 shows a block diagram of timer B.

Timer B has three modes; timer mode, event counter mode, and pulse period measurement/pulse width measurement mode. The mode is selected with bits 0 and 1 of the timer B0 mode register. Each of these modes is described below.

#### (1) Timer mode (00)

Figure 28 shows the bit configuration of the timer B0 mode register during timer mode. Bits 0, and 1 of the timer B0 mode register must always be "0" in timer mode.

Bits 6 and 7 are used to select the clock source. The counting of the selected clock starts when the count start flag "1" and stops when "0".

As shown in Figure 13, the timer B0 count start flag is at the same address as the timer Ai count start flag. The count is decremented, an interrupt occurs, and the interrupt request bit in the timer B0 interrupt control register is set when the contents becomes  $0000_{16}$ . At the same time, the contents of the reload register is stored in the counter and count is continued.

Timer B0 does not have a pulse output function or a gate function like timer A.

When data is written to timer B0 halted, it is written to the reload register and the counter. When data is written to timer B0 which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The contents of the counter can be read at any time.





# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 

### (2) Event counter mode (01)

Figure 29 shows the bit configuration of the timer B0 mode register during event counter mode. In event counter mode, the bit 0 in the timer B0 mode register must be "1" and bit 1 must be "0".

The input signal from the  $\text{TBO}_{\text{IN}}$  pin is counted when the count start flag is "1" and counting is stopped when it is "0". Count is performed at the fall of the input signal when bits 2, and 3 are "0" and at the rise of the input signal when bit 3 is "0" and bit 2 is "1".

When bit 3 is "1" and bit 2 is "0", count is performed at the rise and fall of the input signal.

Data write, data read and timer interrupt are performed in the same way as for timer mode.

### (3) Pulse period measurement/pulse width measurement mode (10)

Figure 30 shows the bit configuration of the timer B0 mode register during pulse period measurement/pulse width measurement mode.

In pulse period measurement/pulse width measurement mode, bit 0 must be "0" and bit 1 must be "1". Bits 6 and 7 are used to select the clock source. The selected clock is counted when the count start flag is "1" and counting stops when it is "0".

The pulse period measurement mode is selected when bit 3 is "0". In pulse period measurement mode, the selected clock is counted during the interval starting at the fall of the input signal from the  $\text{TBO}_{\text{IN}}$  pin to the next fall or at the rise of the input signal to the next rise and the result is stored in the reload register. In this case, the reload register acts as a buffer register.

When bit 2 is "0", the clock is counted from the fall of the input signal to the next fall. When bit 2 is "1", the clock is counted from the rise of the input signal to the next rise.

In the case of counting from the fall of the input signal to the next fall, counting is performed as follows. As shown in Figure 31, when the fall of the input signal from  $TB0_{IN}$  pin is detected, the contents of the counter is transferred to the reload register. Next the counter is cleared and count is started from the next clock. When the fall of the next input signal is detected, the contents of the counter is transferred to the reload register once more, the counter is cleared, and the count is started. The period from the fall of the input signal to the next fall is measured in this way.













### **16-BIT CMOS MICROCOMPUTER**

After the contents of the counter is transferred to the reload register, an interrupt request signal is generated and the interrupt request bit in the timer B0 interrupt control register is set. However, no interrupt request signal is generated when the contents of the counter is transferred first time to the reload register after the count start flag is set to "1".

When bit 3 is "1", the pulse width measurement mode is selected. Pulse width measurement mode is similar to pulse period measurement mode except that the clock is counted from the fall of the  $TBO_{IN}$  pin input signal to the next rise or from the rise of the input signal to the next fall

as shown in Figure 32.

When timer B0 is read, the contents of the reload register is read.

Note that in this mode, the interval between the fall of the  $TB0_{\rm IN}$  pin input signal to the next rise or from the rise to the next fall must be at least two cycles of the timer count source.

Timer B0 overflow flag which is bit 5 of timer B0 mode register is set to "1" when the timer B0 counter reaches  $0000_{16}$ . This flag is cleared by writing to corresponding timer B0 mode register. This bit is set to "1" at reset.



Fig. 31 Pulse period measurement mode operation (example of measuring the interval between the falling edge to next falling one)

| Selected clock<br>source f <sub>i</sub> | ՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠՠ |                                         |
|-----------------------------------------|-----------------------------------------|-----------------------------------------|
| TB0 <sub>IN</sub>                       |                                         |                                         |
| Reload register ← Counter               |                                         |                                         |
| Counter⊷0                               |                                         | antan ng Sila<br>Manganan<br>Ang Silana |
| Count start flag                        |                                         |                                         |
| Interrupt request signal                |                                         |                                         |



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

#### Pulse output port mode

Figure 33 shows a block diagram for pulse output port mode. In the pulse output port mode, two pairs of four-bit pulse output ports are used. Whether using pulse output port or not can be selected by waveform output selection bit (bit 0, bit 1) of waveform output mode register ( $62_{16}$ . address) shown in Figure 34. When bit 0 of waveform output selection bit is set to "1", ports P6<sub>0</sub>, P5<sub>6</sub>, P5<sub>5</sub> and P5<sub>4</sub> are used as pulse output ports (RTP1 selected), and when bit 1 of waveform output selection bit is set to "1", ports P5<sub>3</sub>, P5<sub>2</sub>, P5<sub>1</sub>, and P5<sub>0</sub> are used as pulse output ports (RTP0 selected). When bits 1 and 0 of waveform output selection bit are set to "1", ports P6<sub>0</sub>, P5<sub>6</sub>, P5<sub>5</sub>, and P5<sub>4</sub>, and ports P5<sub>3</sub>, P5<sub>2</sub>, P5<sub>1</sub> and P5<sub>0</sub> are used as pulse output ports (RTP1 and RTP0 selected).

The ports not used as pulse output ports can be used as normal parallel ports or timer input/output.

In the pulse output port mode, set timers A2 and A0 to timer mode as timers A2 and A0 are used. Figure 35 shows the bit configuration of timer A0, A2 mode registers in pulse output port mode.

Data can be set in each bit of the pulse output data regis-

ter corresponding to four ports selected as pulse output ports. Figure 36 shows the bit configuration of the pulse output data register. The contents of the pulse output data register 1 (low-order four bits of  $64_{16}$  address) corresponding to ports P6<sub>0</sub>, P5<sub>6</sub>, P5<sub>5</sub> and P5<sub>4</sub> is output to the ports each time the counter of timer A2 becomes 0000<sub>16</sub>. The contents of the pulse output data register 0 (low-order four bits of  $65_{16}$  address) corresponding to ports P5<sub>3</sub>, P5<sub>2</sub>, P5<sub>1</sub>, and P5<sub>0</sub> is output to the ports each time the counter of timer A0 becomes 0000<sub>16</sub>.

When "0" is written to a specified bit of the pulse output data register, "L" level is output to the corresponding pulse output port when the counter of corresponding timer becomes  $0000_{16}$ , and when "1" is written, "H" level is output to the pulse output port.

Pulse width modulation can be applied to each pulse output port. Since pulse width modulation involves the use of timers A3 and A1, activate these timers in pulse width modulation mode. When a certain bit of the pulse output register is "1", pulse width modulation is output from the pulse output port when the counter of the corresponding timer becomes  $0000_{16}$ .



Fig. 33 Block diagram for pulse output port mode



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 

Ports P6<sub>0</sub>, P5<sub>6</sub>, P5<sub>5</sub> and P5<sub>4</sub> are applied pulse width modulation by timer A3 by setting the pulse width modulation selection bit by timer A3 (bit 5) of the waveform output mode register to "1".

Ports  $P5_3$ ,  $P5_2$ ,  $P5_1$  and  $P5_0$  are applied pulse width modulation by timer A1 by setting the pulse width modulation selection bit by timer A1 (bit 4) of the waveform output mode register to "1".

The contents of the pulse output data register 0 can be reversed and output to pulse output ports  $P5_3$ ,  $P5_2$ ,  $P5_1$  and  $P5_0$  by the polarity selection bit (bit 3) of the waveform output mode register. When the polarity selection bit is "0", the contents of the pulse output data register 0 is output unchangeably, and when "1", the contents of the pulse output data register 0 is reversed and output. When pulse width modulation is applied, likewise the polarity reverse to pulse width modulation can be selected by the polarity selection bit.

Figure 37 shows example of waveforms in pulse output port mode.

Ports selecting the pulse output port mode can control output by the waveform output control bit (bit 7) of the waveform output mode register ( $62_{16}$  address).

When the waveform output control bit is set to "1", a waveform is output from the port. When this bit is set to "0", waveform output from the port is stopped and the port is placed in floating state.

This bit can be set to "0" by instructions, by inputting a falling edge to the  $\overline{INT_0}$  pin, or reset.





Fig. 35 Timer A0, A2 mode register bit configuration in pulse output port mode



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 

| Output signal at each time                             | Example of pulse output port (port $P6_0$ , $P5_6$ , $P5_5$ , $P5_4$ )                                                                                         |
|--------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|
| when timer A2 becomes 0                                |                                                                                                                                                                |
| Port P6 <sub>0</sub>                                   |                                                                                                                                                                |
| Port P5 <sub>6</sub>                                   |                                                                                                                                                                |
| Port P5 <sub>5</sub>                                   |                                                                                                                                                                |
| Port P5₄                                               |                                                                                                                                                                |
|                                                        | Example of pulse output port (port P6 <sub>0</sub> , P5 <sub>6</sub> , P5 <sub>5</sub> , P5 <sub>4</sub> ) when pulse width modulation is applied by timer A3. |
| Output signal at each time<br>when timer A2 becomes 00 |                                                                                                                                                                |
| Port P6 <sub>0</sub>                                   |                                                                                                                                                                |
|                                                        |                                                                                                                                                                |
| Port P5 <sub>6</sub>                                   |                                                                                                                                                                |
| Port P5 <sub>5</sub>                                   |                                                                                                                                                                |
| Port P54                                               |                                                                                                                                                                |
|                                                        |                                                                                                                                                                |
|                                                        | Example of pulse output port (port $P5_3 \sim P5_0$ ) when pulse width modulation is applied by timer A1 with polarity selection bit="1".                      |
| Output signal at each time<br>when timer A0 becomes 00 |                                                                                                                                                                |
|                                                        |                                                                                                                                                                |
| Port P5 <sub>3</sub>                                   |                                                                                                                                                                |
|                                                        |                                                                                                                                                                |
| Port P5 <sub>2</sub>                                   |                                                                                                                                                                |
| Port P5 <sub>1</sub>                                   |                                                                                                                                                                |
|                                                        |                                                                                                                                                                |
| Port P5 <sub>0</sub>                                   |                                                                                                                                                                |
|                                                        |                                                                                                                                                                |
| ig 37 Example of we                                    | veforms in pulse output port mode                                                                                                                              |



#### **16-BIT CMOS MICROCOMPUTER**

### SERIAL I/O PORTS

One serial I/O port is provided. Figure 38 shows a block diagram of the serial I/O port.

Bits 0, 1, and 2 of the UART0 Transmit/Receive mode register shown in Figure 39 are used to determine whether to use port P8 as parallel port, clock synchronous serial I/O port, or asynchronous (UART) serial I/O port using start and stop bits.

Figures 40 and 41 show the connections of receiver/transmitter according to the mode.

Figure 42 shows the bit configuration of the UART0 transmit/receive control register.

Each communication method is described below.



Fig. 38 Serial I/O port block diagram



Fig. 39 UART 0 Transmit/Receive mode register bit configuration



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 



Fig. 40 Receiver block diagram



Fig. 41 Transmitter block diagram



MITSUBISH

ECTRIC

2 - 209

### **16-BIT CMOS MICROCOMPUTER**

# CLOCK SYNCHRONOUS SERIAL COMMUNICATION

A case where communication is performed between two clock synchronous serial I/O ports as shown in Figure 43 will be described. (The transmission side will be denoted by subscript j and the receiving side will be denoted by subscript k.)

Bit 0 of the UARTj transmit/receive mode register and UARTk transmit/receive mode register must be set to "1" and bits 1 and 2 must be "0". The length of the transmission data is fixed at 8 bits.

Bit 3 of the UARTj transmit/receive mode register of the clock sending side is cleared to "0" to select the internal clock. Bit 3 of the UARTk transmit/receive mode register of the clock receiving side is set to "1" to select the external clock. Bits 4, 5 and 6 are ignored in clock synchronous mode. Bit 7 must always be "0".

The clock source is selected by bit 0 ( $CS_0$ ) and bit 1 ( $CS_1$ ) of the clock sending side UARTj transmit/receive control register 0. As shown in Figure 38, the selected clock is divided by (n + 1), then by 2, passed through a transmisson control circuit, and output as transmisson clock CLKj. Therefore, when the selected clock is fi,

Bit Rate=fi/{ $(n+1)\times 2$ }

On the clock receiving side, the  $CS_0$  and  $CS_1$  bits of the UARTk transmit/receive control register are ignored because an external clock is selected.

The bit 2 of the clock sending side UARTj transmit/receive control register is clear to "0" to select  $\overline{\text{CTSj}}$  input. The bit 2 of the clock receiving side is set to "1" to select  $\overline{\text{RTSk}}$  output.  $\overline{\text{CTS}}$ , and  $\overline{\text{RTS}}$  signals are described later.

#### Transmission

Transmission is started when the bit 0 (TEj flag) of UARTj transmit/receive control register 1 is "1", bit 1 is (TIj flag) of one is "0", and  $\overline{\text{CTSj}}$  input is "L". As shown in Figure 44, data is output from TxDj pin when transmission clock CLKj changes from "H" to "L". The data is output from the least significant bit.

The TIJ flag indicates whether the transmission buffer register is empty or not. It is cleared to "0" when data is written in the transmission buffer register and set to "1" when the contents of the transmission buffer register is transferred to the transmission register.

When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically from the transmission buffer register to the transmission register if the next transmission start condition is satisfied. If the bit 2 of UARTj transmit/receive control register 0 is "1",  $\overline{\text{CTS}}$  input is ignored and transmission start is controlled only by the TEj flag and Tij flag. Once transmission has started, the TEj flag, TIj flag, and  $\overline{\text{CTS}}$  signals are ignored until data transmission completes. Therefore, transmission

mission is not interrupt when  $\overline{\text{CTSj}}$  input is changed to "H" during transmission.

The transmission start condition indicated by TEj flag, TIj flag, and  $\overline{\text{CTSj}}$  is checked while the T<sub>ENDj</sub> signal shown in Figure 44 is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission buffer register and TIj flag is cleared to "0" before the T<sub>ENDj</sub> signal goes "H".

The bit 3 (TxEPTYj flag) of UARTj transmit/receive control register 0 changes to "1" at the next cycle after the  $T_{ENDj}$  signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmission has completed.

When the TIj flag changes from "0" to "1", the interrupt request bit in the UARTj transmission interrupt control register is set to "1".

#### Receive

Receive starts when the bit 2 ( $RE_k$  flag) of UART<sub>k</sub> transmit/receive control register 1 is set to "1".

The  $\overline{RTS_k}$  output is "H" when the  $RE_k$  flag is "0" and goes "L" when the  $RE_k$  flag changed to "1". It goes back to "H" when receive starts. Therefore, the  $\overline{RTS_k}$  output can be used to determine whether the receive register is ready to receive. It is ready when  $\overline{RTS_k}$  output is "L".

The data from the RxDk pin is retrieved and the contents of the receive register is shifted by 1 bit each time the transmission clock CLKj changes from "L" to"H". When an 8-bit data is received, the contents of the receive register is transferred to the receive buffer register and the bit 3 (Rlk flag) of UARTk transmit/receive control register 1 is set to "1". In other words, the setting of the RIk flag indicates that the receive buffer register contains the received data. At this point, RTSj output goes "L" to indicate that the next data can be received. When the RIk flag changes from "0" to "1", the interrupt request bit in the UARTk receive interrupt control register is set to "1". Bit 4 (OERk flag) of UARTk transmit/receive control register is set to "1" when the next data is transferred from the receive register to the receive buffer register while RIk flag is "1", and indicates that the next data was transferred to the receive register before the contents of the receive buffer register was read. RIk and OERk flags are cleared automatically to "0" when the low-order byte of the receive buffer register is read. The OERk flag is also cleared when the REk flag is cleared. Bit 5 (FERk flag), bit 6 (PERk flag), and bit 7 (SUMk flag) are ignored in clock synchronous mode.

As shown in Figure 38, with clock synchronous serial communication, data cannot be received unless the transmitter is operating because the receive clock is created from the transmission clock. Therefore, the transmitter must be operating even when there is no data to be sent from UART<sub>k</sub> to UART<sub>j</sub>.



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 



Fig. 43 Clock synchronous serial communication



Fig. 44 Clock synchronous serial I/O timing

.



### **16-BIT CMOS MICROCOMPUTER**

# ASYNCHRONOUS SERIAL COMMUNICATION

Asynchronous serial communication can be performed using 7-, 8-, or 9-bit length data. The operation is the same for all data lengths. The following is the description for 8-bit asynchronous communication.

With 8-bit asynchronous communication, the bit 0 of UART0 transmit/receive mode register is "1", the bit 1 is "0", and the bit 2 is "1".

Bit 3 is used to select an internal clock or an external clock. If bit 3 is "0", an internal clock is selected and if bit 3 is "1", then external clock is selected. If an internal clock is selected, the bit 0 (CS<sub>0</sub>) and bit 1 (CS<sub>1</sub>) of UART0 transmit/receive control register 0 are used to select the clock source. When an internal clock is selected for asynchronous serial communication, the CLK<sub>0</sub> pin can be used as a normal I/O pin.

The selected internal or external clock is divided by (n+1), then by 16, and passed through a control circuit to create the UART transmission clock or UART receive clock.

Therefore, the transmission speed can be changed by changing the contents **n** of the bit rate generator. If the selected clock is an internal clock fi or an external clock  $f_{EXT}$ ,

Bit Rate =  $(f_i \text{ or } f_{EXT}) / \{(n+1) \times 16\}$ 

Bit 4 is the stop bit length selection bit to select 1 stop bit or 2 stop bits.

The bit 5 is a selection bit of odd parity or even parity.

In the odd parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always odd.

In the even parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always even.



Fig. 45 Transmit timing example when 8-bit asynchronous communication with parity and 1 stop bit is selected



Fig. 46 Transmit timing example when 9-bit asynchronous communication with no parity and 2 stop bits is selected



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

Bit 6 is the parity bit selection bit which indicates whether to add parity bit or not.

Bits 4 to 6 should be set or reset according to the data format of the communicating devices.

Bit 7 is the sleep selection bit. The sleep mode is described later.

The UART0 transmit/receive control regisger 0 bit 2 is used to determine whether to use  $\overline{\text{CTS}_0}$  input or  $\overline{\text{RTS}_0}$  output.  $\overline{\text{CTS}_0}$  input used if bit 2 is "0" and  $\overline{\text{RTS}_0}$  output is used if bit 2 is "1".

If  $\overline{\text{CTS}_0}$  input is selected, the user can control whether to stop or start transmission by external  $\overline{\text{CTS}_0}$  input.  $\overline{\text{RTS}_0}$  will be described later.

#### Transmission

Transmission is started when the bit 0 (TE flag) of UART0 transmit/receive control register 1 is "1", the bit 1 (TI flag) is "0", and  $\overline{\text{CTS}_0}$  input is "L" if  $\overline{\text{CTS}_0}$  input is selected. As shown in Figure 45 and 46, data is output from the TxD<sub>0</sub> pin with the stop bit and parity bit specified by the bits 4 to 6 of UART0 transmit/receive mode register bits. The data is output from the least significant bit.

The TI flag indicates whether the transmission butter is empty or not. It is cleared to "0" when data is written in the transmission buffer and set to "1" when the contents of the transmission buffer register is transferred to the transmission register. When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically form the transmission buffer register to the transmission register if the next transmission start condition is satisfied.

Once transmission has started, the TE flag, TI flag, and  $\overline{\text{CTS}_0}$  signal (if  $\overline{\text{CTS}_0}$  input is selected) are ignored until data transmission is completed.

Therefore, transmission does not stop until it completes even if the TE flag is cleared during transmission.

The transmission start condition indicated by TE flag, TI flag, and  $\overline{\text{CTS}_0}$  is checked while the T<sub>END</sub> signal shown in Figure 45 is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission butter register and TI flag is cleared to 0 before the T<sub>END</sub> signal goes "H".

The bit 3 (TxEPTY flag) of UART0 transmit/receive control register 0 changes to "1" at the next cycle after the  $T_{END}$  signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmision is completed.

When the TI flag changes from "0" to "1", the interrupt request bit in the UART0 transmissoin interrupt control register is set to "1".

#### Receive

Receive is enabled when the bit 2 (RE flag) of UART0 transmit/receive control register 1 is set. As shown in Figure 47, the frequency divider circuit at the receiving end begin to work when a start bit is arrived and the data is received.



Fig. 47 Receive timing example when 8-bit asynchronous communication with no parity and 1 stop bit is selected



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

If  $\overline{\text{RTS}_0}$  output is selected by setting the bit 2 of UART0 transmit/receive control register 0 to "1", the  $\overline{\text{RTS}_0}$  output is "H" when the RE flag is "0". When the RE flag changes to "1", the  $\overline{\text{RTS}_0}$  output goes "L" to indicate receive ready and returns to "H" once receive has started. In other words,  $\overline{\text{RTS}_0}$  output can be used to determine externally whether the receive register is ready to receive.

The entire transmission data bits are received when the start bit passes the final bit of the receive block shown in Figure 40. At this point, the contents of the receive register is transferred to the receive buffer register and the bit 3 of UART0 transmit/receive control register 1 is set. In other words, the RI flag indicates that the receive buffer register contains data when it is set. If  $\overline{\text{RTS}_0}$  output goes "L" to indicate that the register is ready to receive the next data.

The interrupt request bit in the UART0 receive interrupt control register is set when the RI flag changes from "0" to "1".

The bit 4 (OER flag) of UART0 transmission control register 1 is set when the next data is transferred from the receive register to the receive buffer register while the RI flag is "1". In other words when an overrun error occurs. If the OER flag is "1", it indicates that the next data has been transferred to the receive buffer register before the contents of the receive butter register has been read.

Bit 5 (FER flag) is set when the number of stop bits is less than required (framing error).

Bit 6 (PER flag) is set when a parity error occurs.

Bit 7 (SUM flag) is set when either the OER flag, FER flag, or the PER flag is set. Therefore, the SUM flag can be used to determine whether there is an error.

The setting of the RI flag, OER flag, FER flag, and the PER flag is performed while transferring the contents of the receive register to the receive buffer register. The OER, FER, PER, and SUM flags are cleared when the low order byte of the receive buffer register is read or when the RE flag is cleared.

#### Sleep mode

The sleep mode is used to communicate only between certain microcomputers when multiple microcomputers are connected through serial I/O.

The sleep mode is entered when the bit 7 of UART0 transmit/receive mode register is set.

The operation of the sleep mode for an 8-bit asynchronous communication is described below.

When sleep mode is selected, the contents of the receive register is not transferred to the receive buffer register if bit 7 (bit 6 if 7-bit asynchronous communication and bit 8 if 9-bit asynchronous communication) of the received data is "0". Also the RI, OER, FER, PER, and the SUM flag are unchanged. Therefore, the interrupt request bit of the UART0 receive interrupt control register is also unchanged.

Normal receive operation takes place when bit 7 of the received data is "1".

The following is an example of how the sleep mode can be used.

The main microcomputer first sends data with bit 7 set to "1" and bits 0 to 6 set to the address of the subordinate microcomputer which wants to communicate with. Then all subordinate microcomputers receive the same data. Each subordinate microcomputer checks the received data, clears the sleep bit if bits 0 to 6 are its own address and sets the sleep bit if not. Next the main microcomputer sends data with bit 7 cleared. Then the microcomputer with the sleep bit cleared will receive the data, but the microcomputer with the sleep bit set will not. In this way, the main microcomputer is able to communicate with only the designated microcomputer.



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

### WATCHDOG TIMER

The watchdog timer is used to detect unexpected execution sequence caused by software run-away.

Figure 48 shows a block diagram of the watchdog timer. The watchdog timer consists of a 12-bit binary counter.

The watchdog timer counts the clock frequency divided by  $32 (f_{32})$  or by  $512 (f_{512})$ . Whether to count  $f_{32}$  or  $f_{512}$  is determined by the watchdog timer frequency selection flag shown in Figure 49.  $f_{512}$  is selected when the flag is "0" and  $f_{32}$  is selected when it is "1". The flag is cleared after reset. FFF<sub>16</sub> is set in the watchdog timer when "L" or  $2V_{CC}$  is applied to the RESET pin, STP instruction is executed, data is written to the watchdog timer, or the most significant bit of the watchdog timer become "0".

After FFF<sub>16</sub> is set in the watchdog timer, the contents of watchdog timer is decremented by one at every cycle of selected frequency  $f_{32}$  or  $f_{512}$ , and after 2048 counts, the most significant bit of watchdog timer become "0", and a watchdog timer interrupt request bit is set, and FFF<sub>16</sub> is preset in the watchdog timer.

Normally, a program is written so that data is written in the watchdog timer before the most significant bit of the watchdog timer become "0". If this routine is not executed due to unexpected program execution, the most significant bit of the watchdog timer become eventually "0" and an interrupt is generated.

The processor can be reset by setting the bit 3 (software reset bit) of processor mode register described in Figure 10 in the interrupt section and generating a reset pulse.

The watchdog timer stops its function when the  $\overrightarrow{\text{RESET}}$  pin voltage is raised to double the V\_{CC} voltage.

The watchdog timer can also be used to recover from when the clock is stopped by the STP instruction. Refer to the section on clock generation circuit for more details.

The watchdog timer hold the contents during a hold state and the frequency is stopped to input.



Fig. 48 Watchdog timer block diagram



Fig. 49 Watchdog timer frequency selection flag



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

# RESET CIRCUIT

Reset occurs when the RESET pin is returned to "H" level after holding it at "L" level when the power voltage is at 5V  $\pm 10\%$ . Program execution starts at the address formed by setting the address pins  $A_{23} \sim A_{16}$  to  $00_{16}$ ,  $A_{15} \sim A_8$  to the contents of address FFFF<sub>16</sub>, and  $A_7 \sim A_0$  to the contents of address FFFF<sub>16</sub>.

Figure 50 shows the status of the internal registers when a reset occurs.

Figure 51 shows an example of a reset circuit. The reset input voltage must be held 0.9V or lower when the power voltage reaches 4.5V.



Fig. 51 Example of a reset circuit (perform careful evaluation at the system design level before using)

|       |                                                | Address                  |                   |      |                                                           | Address              |                               |
|-------|------------------------------------------------|--------------------------|-------------------|------|-----------------------------------------------------------|----------------------|-------------------------------|
| (1)   | Port P4 data directional register              | (0C <sub>16</sub> )      | 0016              | (23) | Timer A0 interrupt control register                       | (75 <sub>16</sub> )… | 0 0 0 0                       |
| (2)   | Port P5 data directional register              | (0D <sub>16</sub> )      | 0016              | (24) | Timer A1 interrupt control register                       | (76 <sub>16</sub> )… | 0 0 0 0                       |
| (3)   | Port P6 data directional register              | (10 <sub>16</sub> )      | 0016              | (25) | Timer A2 interrupt control register                       | (77 <sub>16</sub> )  | 0 0 0 0                       |
| (4)   | Port P8 data directional register              | (14 <sub>16</sub> )      | 0016              | (26) | Timer A3 interrupt control register                       | (78 <sub>16</sub> )  | 0 0 0 0                       |
| (5)   | UART 0 Transmit/Receive mode register          | (30 <sub>16</sub> )      | 0016              | (27) | Timer A4 interrupt control register                       | (79 <sub>16</sub> )  | 0 0 0 0                       |
| (6)   | UART 0 Transmit/Receive control register 0     | (34 <sub>16</sub> )      |                   | (28) | Timer B0 interrupt control register                       | (7A <sub>16</sub> )… | 0 0 0 0                       |
| (7)   | UART 0 Transmit/Receive control register 1     | (35 <sub>16</sub> )      | 0 0 0 0 0 0 1 0   | (29) | INT o interrupt control register                          | (7D <sub>16</sub> )… | 000000                        |
| (8)   | Count start flag                               | (40 <sub>16</sub> )…     |                   | (30) | INT 1 interrupt control register                          | (7E <sub>16</sub> )… |                               |
| (9)   | One-shot start flag                            | (42 <sub>16</sub> )…     | 0 0 0 0 0         | (31) | INT 2 interrupt control register                          | (7F <sub>16</sub> )… | 000000                        |
| (10)  | Up-down flag                                   | (44 <sub>16</sub> )…     | 0016              | (32) | Processor status register PS                              | 0 0 0                | ? ? 0 0 0 1 ? ?               |
| (1'1) | Timer A0 mode register                         | (56 <sub>16</sub> )      | 0016              | (33) | Program bank register PG                                  |                      | 00 <sub>16</sub>              |
| (12)  | Timer A1 mode register                         | (57 <sub>16</sub> )      | 0016              | (34) | Program counter PC <sub>H</sub>                           |                      | Content of FFFF <sub>16</sub> |
| (13)  | Timer A2 mode register                         | (58 <sub>16</sub> )      | 0016              | (35) | Program counter PCL                                       |                      | Content of FFFE <sub>16</sub> |
| (14)  | Timer A3 mode register                         | (59 <sub>16</sub> )      | 0016              | (36) | Direct page register DPR                                  |                      | 0000 <sub>16</sub>            |
| (15)  | Timer A4 mode register                         | (5A <sub>16</sub> )      | 0016              | (37) | Data bank register DT                                     |                      | 0016                          |
| (16)  | Timer B0 mode register                         | (5B <sub>16</sub> )      | 0 0 1 0 0 0 0     | ]    |                                                           |                      |                               |
| (17)  | Processor mode register                        | ·(5E <sub>16</sub> )···· | 0000010           | ].   |                                                           |                      |                               |
| (18)  | Watchdog timer (6                              | 60 <sub>16</sub> )       | FFF <sub>16</sub> | ĺ    |                                                           |                      | 1<br>                         |
| (19)  | Watchdog timer frequency selection flag        | (61 <sub>16</sub> )      | O XXXXX o         |      |                                                           |                      |                               |
| (20)  | Waveform output mode register                  | (62 <sub>16</sub> )      | 0 0 0 0 0 0 0     | ]    |                                                           |                      | · ·                           |
| (21)  | UART 0 transmission interrupt control register | (71 <sub>16</sub> )      | 0 0 0 0           | ] :  |                                                           |                      |                               |
| (22)  | UART 0 receive interrupt control register      | (72 <sub>16</sub> )…     | 0 0 0 0           |      | ntents of other registers and RAM a<br>lized by software. | are not init         | ialized and should be in-     |
| i.    |                                                |                          | · · ·             |      |                                                           |                      |                               |

Fig. 50 Microcomputer internal status during reset



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

### **INPUT/OUTPUT PINS**

Ports P4, P5, P6, P8 all have a data direction register and each bit can be programmed for input or output. A pin becomes an output pin when the corresponding data direction register is set and an input pin when it is cleared.

When pin programmed for output, the data is written to the port latch and it is output to the output pin. When a pin is programmed for output, the contents of the port latch is read instead of the value of the pin. Therefore, a previously output value can be read correctly even when the output "L" voltage is raised due to reasons such as directly driving an LED. A pin programmed for input is floating and the value input to the pin can be read. When a pin is programmed for input, the data is written only in the port latch and the pin stays floating.

If an input/output pin is not used as an output port, clear the bit of the corresponding data direction register so that the pin become input mode.

Figure 52 shows a block diagram of ports P4, P5, P6, P8 and the  $\overline{\mathsf{E}}$  pin output.

In evaluation chip mode, port P4 is also used as control signal pins.

Refer to the section on processor modes for more details.





#### **16-BIT CMOS MICROCOMPUTER**

## PROCESSOR MODE

The bits 0 of processor mode register as shown in Figure 53 is used to select either, microprocessor mode, or evaluation chip mode.

Figure 54 shows the functions of  $A_0$  to  $A_7$  pins,  $A_8/D_8$  to  $A_{23}/$   $D_7$  pins, and port P4 in each mode.

The external memory area changes when the mode changes.

Figure 55 shows the memory map for each mode.

The accessing of the external memory is affected by the BYTE pin and the bit 2 (wait bit) of processor mode register. These will be described next.

#### BYTE pin

When accessing the external memory, the level of the BYTE pin is used to determine whether to use the data bus as 8-bit width or 16-bit width.

The data bus width is 8 bits when the level of the BYTE pin is "H" and  $A_{16}/D_0$  to  $A_{23}/D_7$  become the data I/O pin.

The data bus width is 16 bits when the level of the BYTE pin is "L" and  $A_{16}/D_0$  to  $A_{23}/D_7$  pins and  $A_8/D_8$  to  $A_{15}/D_{15}$  pins become the data I/O pins.

When accessing the internal memory, the data bus width is always 16 bits regardless of the BYTE pin level.







# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 



Fig. 54 Processor mode and A<sub>0</sub> to A<sub>7</sub> pins, A<sub>8</sub>/D<sub>8</sub> to A<sub>23</sub>/D<sub>7</sub> pins and port P4 functions



#### **16-BIT CMOS MICROCOMPUTER**

### Wait bit

As shown in Figure 56, when the external memory area is accessed with the processor mode register bit 2 (wait bit) cleared to "0", the "L" width of  $\overline{E}$  signal becomes twice compared with no wait (the wait bit is "1"). The wait bit is cleared during reset.

The accessing of internal memory area is performed in no wait mode regardless of the wait bit.

The processor modes are described below.







#### Fig. 56 Relationship between wait bit and access time

### (1) Microprocessor mode [10]

Microprocessor mode is entered by connecting the  $\text{CNV}_{\text{SS}}$  pin to  $\text{V}_{\text{CC}}$  and starting from reset.

 $A_8/D_8$  to  $A_{15}/D_{15}$  pins have two functions depending on the level of the BYTE pin.

When the BYTE pin level is "L",  $A_8/D_8$  to  $A_{1_5}/D_{15}$  pins function as an address output pin while  $\overline{E}$  is "H" and as an odd address data I/O pin while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

When the BYTE pin level "H",  $A_8/D_8$  to  $A_{15}/D_{15}$  pins function as an address output pin.

 $A_{16}/D_0$  to  $A_{23}/D_7$  pins have two functions depending on the level of the BYTE pin.

When the BYTE pin level is "L",  $A_{16}/D_0 \sim A_{23}/D_7$  pins function as an address output pin while  $\overline{E}$  is "H" and as an even address data I/O pin while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

When the BYTE pin level is "H",  $A_{16}/D_0 \sim A_{23}/D_7$  pins functions as an address output pin while  $\overline{E}$  is "H" and as an even and odd address data I/O pin while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

 $R/\overline{W}$  is a read/write signal which indicates a read when it. is "H" and a write when it is "L".

BHE is a byte high enable signal which indicates that an odd address is accessed when it is "L".

Therefore, two bytes at even and odd addresses are accessed simultaneously if address  $A_0$  is "L" and  $\overline{\text{BHE}}$  is "L".



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

ALE is an address latch enable signal used to latch the address signal from a multiplexed signal of address and data. The latch is transparent while ALE is "H" to let the address signal pass through and held while ALE is "L".

HLDA is a hold acknowledge signal and is used to notify externally when the microcomputer receives HOLD input and enters into hold state.

HOLD is a hold request signal. It is an input signal used to put the microcomputer in hold state. HOLD input is accepted when the internal clock  $\phi$  falls from "H" level to "L" level while the bus is not used. A<sub>0</sub> to A<sub>7</sub> pins, A<sub>8</sub>/D<sub>8</sub> to A<sub>23</sub>/D<sub>7</sub> pins, R/W pin and BHE pin are floating while the microcomputer stays in hold state. These ports are floating after one cycle of the internal clock  $\phi$  later than HLDA signal changes to "L" level. At the removing of hold state, these ports are removed from floating state after one cycle of  $\phi$  later than HLDA signal changes to "H" level.

**RDY** is a ready signal. If this signal goes "L", the internal clock  $\phi$  stops at "L".  $\phi_1$  output from clock  $\phi_1$  output pin doesn't stop. **RDY** is used when slow external memory is attached.

#### (2) Evaluation chip mode [11]

Evaluation chip mode is entered by applying voltage twice the  $V_{CC}$  voltage to the CNV<sub>SS</sub> pin. This mode is normally used for evaluation tools.

 $A_8/D_8$  to  $A_{15}/D_{15}$  functions as an address output pin while  $\overline{E}$  is "H" and as data I/O pin of odd addresses while  $\overline{E}$  is "L" regardless of the BYTE pin level. However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

 $A_{16}/D_0$  to  $A_{23}/D_7$  function as an address output pin while  $\overline{E}$  is "H" and as data I/O pin of even addresses while  $\overline{E}$  is "L" when the BYTE pin level is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

When the BYTE pin level is "H",  $A_{16}/D_0$  to  $A_{23}/D_7$  functions as an address output pin while  $\overline{E}$  is "H" and as data I/O pin of even and odd addresses while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

Port P4 and its data direction register which are located at address  $0A_{16}$  and  $0C_{16}$  are treated differently in evaluation chip mode. When these addresses are accessed, the data bus width is treated as 16 bits regardless of the BYTE pin level, and the access cycle is treated as internal memory regardless of the wait bit.

Ports P4<sub>3</sub> to P4<sub>6</sub> become MX, QCL, VDA, and VPA output pins respectively. Port P4<sub>7</sub> becomes the  $\overline{\text{DBC}}$  input pin.

The MX signal normally contains the contents of flag m, but the contents of flag x is output if the CPU is using flag x.

QCL is the queue buffer clear signal. It becomes "H" when the instruction queue buffer is cleared, for example, when a jump instruction is executed.

VDA is the valid data address signal. It becomes "H" while the CPU is reading data from data buffer or writing data to data buffer. It also becomes "H" when the first byte of the instruction (operation code) is read from the instruction queue buffer.

VPA is the valid program address signal. It becomes "H" while the CPU is reading an instruction code from the instruction queue buffer.

DBC is the debug control signal and is used for debugging. Table 5 shows the relationship between the CNV<sub>SS</sub> pin input levels and processor modes.

 
 Table 5. Relationship between the CNVss pin input levels and processor modes

| CNV <sub>ss</sub>   | Mode                                | Description                                                                                                                                     |
|---------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|
| · V <sub>cc</sub>   | Microprocessor     Evaluation chip  | Microprocessor mode upon<br>starting after reset. Evaluation<br>chip mode can be selected<br>by changing the processor<br>mode bit by software. |
| 2 • V <sub>cc</sub> | <ul> <li>Evaluation chip</li> </ul> | Evaluation chip mode only.                                                                                                                      |



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

## CLOCK GENERATING CIRCUIT

Figure 57 shows a block diagram of the clock generator. When an STP instruction is executed, the internal clock  $\phi$  stops oscillating at "L" level. At the same time, FFF<sub>16</sub> is written to watchdog timer and the watchdog timer input connection is forced to f<sub>32</sub>. This connection is broken and connected to the input determined by the watchdog timer frequency selection flag when the most significant bit of the watchdog timer is cleared or reset.

Oscillation resumes when an interrupt is received, but the internal clock  $\phi$  remains at "L" level until the most significant bit of the watchdog timer is cleared. This is to avoid the unstable interval at the start of oscillation when using a ceramic resonator.

When a WIT instruction is executed, the internal clock  $\phi$  stops at "L" level, but the oscillator does not stop. The clock is restarted when an interrupt is received. Instructions can be executed immediately because the oscillator is not stopped.

The stop or wait state is released when an interrupt is received or when reset is issued. Therefore, interrupts must be enabled before executing a STP or WIT instruction.

Figure 58 shows a circuit example using a ceramic (or quartz crystal) resonator. Use the manufacturer's recommended values for constants such as capacitance which differ for each resonator. Figure 59 shows an example of using an external clock signal.

#### ADDRESSING MODES

The M37730S2FP has 28 powerful addressing modes. Refer to the MELPS 7700 addressing mode description for the details of each addressing mode.

#### MACHINE INSTRUCTION LIST

The M37730S2FP has 103 machine instructions. Refer to the MELPS 7700 machine instruction list for details.





# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

#### ABSOLUTE MAXIMUM RATINGS

| Symbol         | Parameter                                                                                                                                                                                                                                                                                                                         | Conditions                            | Ratings                   | Unit |
|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------|------|
| Vcc            | Supply voltage                                                                                                                                                                                                                                                                                                                    |                                       | -0.3~7                    | V    |
| V <sub>1</sub> | Input voltage RESET, CNV <sub>SS</sub> , BYTE                                                                                                                                                                                                                                                                                     |                                       | -0.3~12                   | V    |
| Vı             | $\begin{array}{c} \mbox{Input voltage } A_{8}/D_8 {\sim} A_{23}/D_7, \mbox{P4}_7, \mbox{P5}_0 {\sim} \mbox{P5}_7, \\ P6_0 {\sim} P6_7, \mbox{P8}_0 {\sim} \mbox{P8}_3, \mbox{X}_{IN}, \ \overline{HOLD}, \\ \hline \hline RDY \end{array}$                                                                                        |                                       | -0.3~V <sub>cc</sub> +0.3 | v    |
| Vo             | Output voltage A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , X <sub>OUT</sub> ,<br>Ē, φ <sub>1</sub> , HLDĀ, ALE, BHĒ,<br>R/W |                                       | -0.3~V <sub>cc</sub> +0.3 | v    |
| Pd             | Power dissipation                                                                                                                                                                                                                                                                                                                 | T <sub>a</sub> =25℃                   | 300 (Note)                | mW   |
| Topr           | Operating temperature                                                                                                                                                                                                                                                                                                             |                                       | -20~85                    | °C   |
| Tstg           | Storage temperature                                                                                                                                                                                                                                                                                                               | · · · · · · · · · · · · · · · · · · · | -40~150                   | °C   |

Note. In case of shrink plastic molded DIP, rating of power dissipation is 1000mW.

### **RECOMMENDED OPERATING CONDITIONS** ( $v_{cc}=5v\pm10\%$ , $T_a=-20\sim85$ °C, unless otherwise noted)

| Symbol                       | Para                                      | meter                                                                                                                                                                                                                                                                                        |                    | Limits |                     | Unit |
|------------------------------|-------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|---------------------|------|
| Symbol                       | raia                                      | meter                                                                                                                                                                                                                                                                                        | Min.               | Тур.   | Max.                | Unit |
| V <sub>cc</sub>              | Supply voltage                            |                                                                                                                                                                                                                                                                                              | 4.5                | 5.0    | 5.5                 | V    |
| V <sub>SS</sub>              | Supply voltage                            |                                                                                                                                                                                                                                                                                              |                    | 0      |                     | V    |
| V <sub>IH</sub>              |                                           | ~P47, P50~P57, P60~P67,<br>~P83, X <sub>IN</sub> , RESET, CNV <sub>SS</sub> ,<br>TE, HOLD, RDY                                                                                                                                                                                               | 0.8V <sub>CC</sub> |        | V <sub>cc</sub>     | v    |
| VIH                          | High-level input voltage A8/I             | D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub>                                                                                                                                                                                                                                              | 0.5V <sub>CC</sub> |        | $V_{cc}$            | V,   |
| Vil                          | •                                         | ~P47, P50~P57, P60~P67,<br>~P83, XIN, RESET, CNV <sub>SS</sub> ,<br>E, HOLD, RDY                                                                                                                                                                                                             | 0                  |        | 0. 2V <sub>CC</sub> | v    |
| VIL                          | Low-level input voltage A <sub>8</sub> /D | 0 <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub>                                                                                                                                                                                                                                              | 0                  |        | 0.16V <sub>cc</sub> | v    |
| I <sub>он(<b>peak</b>)</sub> | High-level peak output current            | $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$P4_3 \sim P4_7$ , $P5_0 \sim P5_7$ , $P6_0 \sim P6_7$ ,<br>$P8_0 \sim P8_{3,0} \phi_1$ , $\overline{HLDA}$ ,<br>ALE, $\overline{BHE}$ , $R/\overline{W}$                                                                                    |                    |        | -10                 | mA   |
| I <sub>он(avg)</sub>         | High-level average output current         | $\begin{array}{l} A_{0} \sim A_{7}, \ A_{8}/D_{8} \sim A_{23}/D_{7}, \\ P4_{3} \sim P4_{7}, \ P5_{0} \sim P5_{7}, \ P6_{0} \sim P6_{7}, \\ P8_{0} \sim P8_{3}, \phi_{1}, \ \textbf{HLDA}, \\ ALE, \ \overline{\textbf{BHE}}, \ R/\overline{W} \end{array}$                                   |                    |        | 5                   | mA   |
| I <sub>OL</sub> (peak)       |                                           | A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>3</sub> , φ <sub>1</sub> , HLDA,<br>ALE, BHE, R/W |                    |        | 10                  | mA   |
| I <sub>OL(avg)</sub>         |                                           | A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>3</sub> , φ <sub>1</sub> , HLDA,<br>ALE, BHE, R/W | x                  |        | 5                   | mA   |
|                              |                                           | M37730S2FP, M37730S2SP                                                                                                                                                                                                                                                                       |                    |        | 8                   |      |
| f(X <sub>IN</sub> )          | External clock frequency input            | M37730S2AFP, M37730S2ASP                                                                                                                                                                                                                                                                     |                    |        | 16                  | MHz  |
|                              |                                           | M37730S2BFP, M37730S2BSP                                                                                                                                                                                                                                                                     |                    |        | 25                  |      |

Note 1. Average output current is the average value of a 100ms interval.

The sum of I<sub>OL(peak)</sub> for A<sub>0</sub>~A<sub>7</sub>, A<sub>8</sub>/D<sub>8</sub>~A<sub>23</sub>/D<sub>7</sub>, HLDA, ALE, BHE, R/W, and port P8 must be 80mA or less,

the sum of  $I_{OH(peak)}$  for  $A_0 \sim A_7,~A_8/D_8 \sim A_{23}/D_7,~\overline{HLDA}.$  ALE, BHE,  $R/\overline{W},$  and port P8 must be 80mA or less,

the sum of  $I_{OL(peak)}$  for ports P4, P5, P6, and  $\phi_1$  must be 80mA or less, and the sum of  $I_{OH(peak)}$  for ports P4, P5, P6, and  $\phi_1$  must be 80mA or less.



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 

## M37730S2FP

#### **ELECTRICAL CHARACTERISTICS** ( $v_{cc}$ =5V, $v_{ss}$ =0V, $T_a$ =25°C, f( $X_{IN}$ )=8MHz, unless otherwise noted)

| Symbol                           | Parameter                                                                                                                                                                                                                                                                                                         | Test co                                                  | nditions                                       |            | Limits |             | Unit           |
|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------|------------|--------|-------------|----------------|
| Gymbol                           |                                                                                                                                                                                                                                                                                                                   | 1630.00                                                  | numons                                         | Min.       | Тур.   | Max.        | UII            |
| V <sub>oH</sub>                  | High-level output voltage A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>3</sub> , φ <sub>1</sub> , HLDA,<br>BHE, R/W | I <sub>OH</sub> =-10mA                                   |                                                | 3 `        |        | -           | v              |
| V <sub>OH</sub>                  | High-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                               | I <sub>OH</sub> =−400µА                                  |                                                | 4.7        |        |             | <sup>1</sup> V |
| V <sub>OH</sub>                  | High-level output voltage ALE                                                                                                                                                                                                                                                                                     | $I_{OH} = -10 \text{mA}$<br>$I_{OH} = -400 \mu \text{A}$ |                                                | 3.1<br>4.8 |        |             | v              |
| V <sub>он</sub>                  | High-level output voltage E                                                                                                                                                                                                                                                                                       | $I_{OH} = -10 \text{mA}$<br>$I_{OH} = -400 \mu \text{A}$ |                                                | 3.4        |        |             | v              |
| V <sub>ol</sub>                  | Low-level output voltage A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>3</sub> , \$\$\$_1\$, HLDA,<br>BHE, R/W       | I <sub>OL</sub> =10mA                                    |                                                | 4.0        |        | 2           | v              |
| V <sub>OL</sub>                  | Low-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , $\overline{HLDA}$ , $\overline{BHE}$ , $R/\overline{W}$                                                                                                                                                                       | I <sub>OL</sub> =2mA                                     |                                                |            |        | 0.45        | v              |
| Vol                              | Low-level output voltage ALE                                                                                                                                                                                                                                                                                      | $I_{OL} = 10 \text{mA}$<br>$I_{OL} = 2 \text{mA}$        |                                                |            |        | 1.9<br>0.43 | v              |
| Vol                              | Low-level output voltage E                                                                                                                                                                                                                                                                                        | I <sub>OL</sub> =10mA<br>I <sub>OL</sub> =2mA            |                                                |            | × .    | 1.6         | v              |
| V <sub>T+</sub> -V <sub>T-</sub> | Hysteresis $\overline{HOLD}$ , $\overline{RDY}$ , $TA0_{IN} \sim TA4_{IN}$ , $TB0_{IN}$ ,<br>$\overline{INT_0} \sim \overline{INT_2}$ , $\overline{CTS_0}$ , $CLK_0$                                                                                                                                              |                                                          |                                                | 0.4        |        | 1           | v              |
| $V_{T+} - V_{T-}$                | Hysteresis RESET                                                                                                                                                                                                                                                                                                  |                                                          |                                                | 0.2        |        | 0.5         | v              |
| $V_{T+}-V_{T-}$                  | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                        |                                                          |                                                | 0.1        |        | 0.3         | v              |
| I <sub>IH</sub>                  | High-level input current A <sub>8</sub> /D <sub>8</sub> ∼A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ∼P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ∼P5 <sub>7</sub> , P6 <sub>0</sub> ∼P6 <sub>7</sub> , P8 <sub>0</sub> ∼P8 <sub>3</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE,<br>HOLD, RDY      | v <sub>1</sub> =5v                                       |                                                |            |        | 5           | μA             |
| I <sub>IL</sub>                  | Low-level input current A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE,<br>HOLD, RDY       | v <sub>i</sub> =0v                                       |                                                |            |        | —5          | μA             |
| VRAM                             | RAM hold voltage                                                                                                                                                                                                                                                                                                  | When clock is stoppe                                     | d.                                             | 2          |        |             | V              |
|                                  |                                                                                                                                                                                                                                                                                                                   | Output and a line in                                     | f(X <sub>IN</sub> )=8MHz,<br>square waveform   |            | 6      | 12          | mA             |
| Icc                              | Power supply current                                                                                                                                                                                                                                                                                              | Output only pin is<br>open and other pins                | T <sub>a</sub> =25°C when clock<br>is stopped. |            |        | 1           |                |
|                                  |                                                                                                                                                                                                                                                                                                                   | are V <sub>SS</sub> during reset.                        | T <sub>a</sub> =85℃ when clock<br>is stopped.  |            |        | 20          | μA             |



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

## M37730S2AFP

## **ELECTRICAL CHARACTERISTICS** ( $v_{cc}=5v$ , $v_{ss}=0v$ , $T_a=25$ °C, $f(X_{IN})=16$ MHz, unless otherwise noted)

| Oursels at              | Devenation                                                                                                                                                                                                                                                                                                | Testes                                                                         | n diti on a                                   |      | Limits |      | Unit |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------|------|--------|------|------|
| Symbol                  | Parameter                                                                                                                                                                                                                                                                                                 | lest co                                                                        | nditions                                      | Min. | Тур.   | Max. | Unit |
| V <sub>он</sub>         | $\begin{array}{l} \mbox{High-level output voltage } A_0 \sim A_7, \ A_8/D_8 \sim A_{23}/D_7, \\ P4_3 \sim P4_7, \ P5_0 \sim P5_7, \ P6_0 \sim P6_7, \\ P8_0 \sim P8_3, \ \phi_1, \ \overline{\mbox{HLDA}}, \\ \overline{\mbox{BHE}}, \ R/\overline{\mbox{W}} \end{array}$                                 | I <sub>ОН</sub> =-10mA                                                         |                                               | 3    |        |      | v    |
| V <sub>он</sub>         | High-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                       | I <sub>ОН</sub> =-400µА                                                        |                                               | 4.7  |        |      | v    |
| Voh                     | High-level output voltage ALE                                                                                                                                                                                                                                                                             | I <sub>OH</sub> =-10mA                                                         |                                               | 3.1  |        |      | v    |
| ∨он                     |                                                                                                                                                                                                                                                                                                           | I <sub>OH</sub> =-400µА                                                        |                                               | 4.8  |        |      | V    |
| V <sub>он</sub>         | High-level output voltage E                                                                                                                                                                                                                                                                               | I <sub>OH</sub> =-10mA                                                         |                                               | 3.4  |        |      | l v  |
| •он                     |                                                                                                                                                                                                                                                                                                           | I <sub>OH</sub> =-400µА                                                        |                                               | 4.8  |        |      |      |
| Vol                     | Low-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$P4_3 \sim P4_7$ , $P5_0 \sim P5_7$ , $P6_0 \sim P6_7$ ,<br>$P8_0 \sim P8_3$ , $\phi_1$ , $\overline{HLDA}$ ,<br>$\overline{BHE}$ , $R/W$                                                                                        | I <sub>OL</sub> =10mA                                                          |                                               |      |        | 2    | v    |
| Vol                     | Low-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                        | I <sub>OL</sub> =2mA                                                           |                                               |      |        | 0.45 | v    |
| .,                      | ALT ALL ALL ALL ALT                                                                                                                                                                                                                                                                                       | I <sub>OL</sub> =10mA                                                          |                                               |      |        | 1.9  |      |
| Vol                     | Low-level output voltage ALE                                                                                                                                                                                                                                                                              | I <sub>OL</sub> =2mA                                                           |                                               |      |        | 0.43 | v    |
| Vol                     | Low-level output voltage E                                                                                                                                                                                                                                                                                | I <sub>OL</sub> =10mA                                                          |                                               |      |        | 1.6  | v    |
| VOL                     |                                                                                                                                                                                                                                                                                                           | I <sub>OL</sub> =2mA                                                           |                                               |      |        | 0.4  |      |
| $v_{\tau+} - v_{\tau-}$ | $\begin{array}{c} \text{Hysteresis}  \overline{\text{HOLD}}, \ \overline{\text{RDY}}, \ \text{TA0}_{\text{IN}} \sim \text{TA4}_{\text{IN}}, \ \text{TB0}_{\text{IN}}, \\ \overline{\text{INT}}_0 \sim \overline{\text{INT}}_2, \ \overline{\text{CTS}}_0, \ \text{CLK}_0 \end{array}$                     |                                                                                |                                               | 0.4  |        | 1    | v    |
| $v_{\tau+} - v_{\tau-}$ | Hysteresis RESET                                                                                                                                                                                                                                                                                          |                                                                                |                                               | 0.2  |        | 0.5  | V    |
| $V_{\tau+}-V_{\tau-}$   | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                |                                                                                |                                               | 0.1  |        | 0.3  | v    |
| Iн                      | $\begin{array}{c} \mbox{High-level input current } A_3/D_6 \sim A_{23}/D_7, \mbox{ P4}_7, \\ P5_0 \sim P5_7, \mbox{ P6}_0 \sim P6_7, \mbox{ P8}_0 \sim P8_3, \\ \hline X_{IN}, \mbox{ RESET, CNV}_{SS}, \mbox{ BYTE,} \\ \hline \mbox{ HOLD, } \mbox{ RDY} \end{array}$                                   | V <sub>1</sub> =5V                                                             |                                               |      |        | 5    | μA   |
| l <sub>iL</sub>         | Low-level input current A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> P4 <sub>3</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE,<br>HOLD, RDY | V <sub>i</sub> =0V                                                             |                                               |      |        | —5   | μA   |
| VRAM                    | RAM hold voltage                                                                                                                                                                                                                                                                                          | When clock is stoppe                                                           | d.                                            | 2    |        |      | v    |
|                         |                                                                                                                                                                                                                                                                                                           |                                                                                | f(X <sub>IN</sub> )=16MHz,<br>square waveform |      | 12     | 24   | mA   |
| Icc                     | Power supply current                                                                                                                                                                                                                                                                                      | Output only pin is<br>open and other pins<br>are V <sub>SS</sub> during reset. | $T_a=25^{\circ}C$ when clock is stopped.      |      |        | 1    |      |
|                         |                                                                                                                                                                                                                                                                                                           | are v <sub>SS</sub> during reset.                                              | T <sub>a</sub> =85℃ when clock<br>is stopped. |      |        | 20   | μA   |



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

# M37730S2BFP

#### **ELECTRICAL CHARACTERISTICS** ( $V_{cc}=5V$ , $V_{ss}=0V$ , $T_a=25^{\circ}C$ , $f(X_{iN})=25MHz$ , unless otherwise noted)

| Symbol                | Parameter                                                                                                                                                                                                                                                                                                                                | Tester                                                                  | onditions                                     |      | Limits |      | Unit    |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----------------------------------------------|------|--------|------|---------|
| Symbol                | Farameter                                                                                                                                                                                                                                                                                                                                | rest co                                                                 | nations                                       | Min. | Тур.   | Max. | Uni     |
| V <sub>он</sub>       | High-level output voltage A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>3</sub> , <i>φ</i> <sub>1</sub> , <u>HLDA</u> ,<br><u>BHE</u> , R/W | I <sub>OH</sub> =-10mA                                                  |                                               | 3    |        |      | v       |
| V <sub>OH</sub>       | High-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                                                      | I <sub>OH</sub> =−400µА                                                 |                                               | 4.7  |        | -    | v       |
| VoH                   | High-level output voltage ALE                                                                                                                                                                                                                                                                                                            | I <sub>OH</sub> =-10mA                                                  |                                               | 3.1  |        |      | v       |
| •Он                   |                                                                                                                                                                                                                                                                                                                                          | I <sub>OH</sub> =-400µА                                                 |                                               | 4.8  |        |      | · · · · |
| V <sub>OH</sub>       | High-level output voltage E                                                                                                                                                                                                                                                                                                              | I <sub>OH</sub> =-10mA                                                  |                                               | 3.4  |        |      | v       |
| •он                   |                                                                                                                                                                                                                                                                                                                                          | I <sub>OH</sub> =-400µА                                                 |                                               | 4.8  |        |      |         |
| Vol                   | Low-level output voltage A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>3</sub> , <i>φ</i> <sub>1</sub> , HLDA,<br>BHE, R/W                  | I <sub>OL</sub> =10mA                                                   |                                               |      |        | 2    | v       |
| V <sub>OL</sub>       | Low-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                                                       | I <sub>OL</sub> =2mA                                                    |                                               |      |        | 0.45 | v       |
|                       |                                                                                                                                                                                                                                                                                                                                          | I <sub>OL</sub> =10mA                                                   |                                               |      |        | 1.9  |         |
| VOL                   | Low-level output voltage ALE                                                                                                                                                                                                                                                                                                             | I <sub>OL</sub> =2mA                                                    |                                               |      |        | 0.43 | v       |
|                       | Low-level output voltage E                                                                                                                                                                                                                                                                                                               | I <sub>OL</sub> =10mA                                                   |                                               |      |        | 1.6  | v       |
| Vol                   |                                                                                                                                                                                                                                                                                                                                          | I <sub>OL</sub> =2mA                                                    |                                               |      |        | 0.4  |         |
| $v_{\tau+}-v_{\tau-}$ | Hysteresis $\overline{HOLD}$ , $\overline{RDY}$ , $TA0_{IN} \sim TA4_{IN}$ , $TB0_{IN}$ ,<br>$\overline{INT_0} \sim \overline{INT_2}$ , $\overline{CTS_0}$ , $CLK_0$                                                                                                                                                                     |                                                                         |                                               | 0.4  |        | 1    | v       |
| $V_{T+} - V_{T-}$     | Hysteresis RESET                                                                                                                                                                                                                                                                                                                         |                                                                         |                                               | 0.2  |        | 0.5  | v       |
| $V_{T+} - V_{T-}$     | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                               |                                                                         |                                               | 0.1  |        | 0.3  | V       |
| hн                    | High-level input current A <sub>3</sub> /D <sub>6</sub> ~A <sub>23</sub> /D <sub>7</sub> , P4 <sub>3</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE,<br>HOLD, RDY                             | V₁=5V                                                                   |                                               |      |        | 5    | μA      |
| ۱ <sub>۱L</sub>       | $\begin{array}{l} \mbox{Low-level input current } A_{0}/D_{8} \sim A_{23}/D_7, \mbox{P4}_{3} \sim \mbox{P4}_{7}, \\ P5_{0} \sim P5_{7}, \mbox{P6}_{0} \sim \mbox{P6}_{7}, \mbox{P8}_{0}, \\ X_{IN}, \mbox{RESET}, \mbox{CNV}_{SS}, \mbox{BYTE}, \\ \hline HOLD, \mbox{RDY} \end{array}$                                                  | v <sub>1</sub> =0v                                                      |                                               |      |        | —5   | μA      |
| VRAM                  | RAM hold voltage                                                                                                                                                                                                                                                                                                                         | When clock is stoppe                                                    | d.                                            | 2    |        |      | V       |
|                       |                                                                                                                                                                                                                                                                                                                                          | Output each ain '-                                                      | f(X <sub>IN</sub> )=25MHz,<br>square waveform |      | 19     | 38   | mA      |
| lcc                   | Power supply current                                                                                                                                                                                                                                                                                                                     | Output only pin is<br>open and other pins<br>are $V_{SS}$ during reset. | T <sub>a</sub> =25℃ when clock<br>is stopped. |      |        | 1    |         |
|                       | •                                                                                                                                                                                                                                                                                                                                        | are v <sub>SS</sub> during reset.                                       | $T_a = 85^{\circ}C$ when clock is stopped.    |      |        | 20   | μA      |



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

# TIMING REQUIREMENTS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $\tau_a=25$ °C, unless otherwise noted)

## External clock input

|                   |                                             |      | Limits |      |      |       |      |      |  |  |
|-------------------|---------------------------------------------|------|--------|------|------|-------|------|------|--|--|
| Symbol            | Parameter                                   | 81   | 8 MHz  |      | ИНz  | 25MHz |      | Unit |  |  |
|                   |                                             | Min. | Max.   | Min. | Max. | Min.  | Max. |      |  |  |
| t <sub>c</sub>    | External clock input cycle time             | 125  |        | 62   |      | 40    |      | ns   |  |  |
| t <sub>W(H)</sub> | External clock input high-level pulse width | 50   |        | 25   |      | 15    |      | ns   |  |  |
| t <sub>w(L)</sub> | External clock input low-level pulse width  | 50   |        | 25   |      | 15    |      | ns   |  |  |
| tr                | External clock rise time                    |      | 20     |      | 10   |       | 8    | ns   |  |  |
| tf                | External clock fall time                    |      | 20     |      | 10   |       | 8    | ns   |  |  |

#### **Microprocessor mode**

|                        |                                  |      |      | Lir   | nits |       |      |      |
|------------------------|----------------------------------|------|------|-------|------|-------|------|------|
| Symbol                 | Parameter                        | 8 N  | ٨Hz  | 16MHz |      | 25MHz |      | Unit |
|                        | ·                                | Min. | Max. | Min.  | Max. | Min.  | Max. |      |
| t <sub>su(DH-E)</sub>  | Data high-order input setup time | 60   |      | 45    |      | 30    |      | ns   |
| tsu(DL-E)              | Data low-order input setup time  | 60   |      | 45    |      | 30    |      | ns   |
| t <sub>SU(P4D-E)</sub> | Port P4 input setup time         | 200  |      | 100   |      | 60    |      | ns   |
| t <sub>SU(P5D-E)</sub> | Port P5 input setup time         | 200  |      | 100   |      | 60    |      | ns   |
| t <sub>SU(P6D-E)</sub> | Port P6 input setup time         | 200  |      | 100   |      | 60    |      | ns   |
| t <sub>SU(P8D-E)</sub> | Port P8 input setup time         | 200  |      | 100   |      | 60    |      | ns   |
| $t_{SU(RDY-\phi_1)}$   | RDY input setup time             | 70   |      | 60    |      | 55    |      | ns   |
| tsu(HOLD-#1)           | HOLD input setup time            | 70   |      | 60    |      | 55 -  | -    | ns   |
| th(E-DH)               | Data high-order input hold time  | 0    |      | 0     |      | 0     |      | ns   |
| th(E-DL)               | Data low-order input hold time   | 0    |      | 0     |      | 0     |      | ns   |
| th(E-P4D)              | Port P4 input hold time          | 0    |      | 0     |      | 0     |      | ns   |
| th(E-P5D)              | Port P5 input hold time          | 0    |      | 0     |      | 0     |      | ns   |
| th(E-P6D)              | Port P6 input hold time          | 0    |      | 0     |      | 0     |      | ns   |
| th(E-P8D)              | Port P8 input hold time          | 0    |      | 0     |      | 0     |      | ns   |
| th(ø1-RDY)             | RDY input hold time              | 0    |      | 0     |      | 0     |      | ns   |
| th(#1-HOLD)            | HOLD input hold time             | 0    |      | 0     |      | 0     |      | ns   |



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

## **16-BIT CMOS MICROCOMPUTER**

### Timer A input (Count input in event counter mode)

|                     | · · ·                                          |       |      | Lir   | nits |       |      |      |
|---------------------|------------------------------------------------|-------|------|-------|------|-------|------|------|
| Symbol              | Parameter                                      | 8 MHz |      | 16MHz |      | 25MHz |      | Unit |
|                     |                                                | Min.  | Max. | Min.  | Max. | Min.  | Max. |      |
| t <sub>C(TA)</sub>  | TAI <sub>IN</sub> input cycle time             | 250   |      | 125   |      | 80    |      | ns   |
| t <sub>w(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 125   |      | 62    |      | 40    |      | ns   |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 125   |      | 62    |      | 40    |      | 'ns  |

#### Timer A input (Gating input in timer mode)

| Symbol              | Parameter                                     |       |      |       |      |       |      |      |
|---------------------|-----------------------------------------------|-------|------|-------|------|-------|------|------|
|                     |                                               | 8 MHz |      | 16MHz |      | 25MHz |      | Unit |
|                     |                                               | Min.  | Max. | Min.  | Max. | Min.  | Max. |      |
| t <sub>C(TA)</sub>  | TAI <sub>IN</sub> input cycle time            | 1000  |      | 500   |      | 320   |      | ns   |
| t <sub>w(TAH)</sub> | TAIIN input high-level pulse width            | 500   |      | 250   |      | 160   |      | ns   |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width | 500   |      | 250   |      | 160   |      | ns   |

#### Timer A input (External trigger input in one-shot pulse mode)

|                     |                                                |      |      | Lir  | nits |      |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|------|------|
| Symbol              | Parameter                                      | 8 1  | ٨Hz  | 16N  | ИHz  | 25N  | 1Hz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>C(TA</sub> ) | TAi <sub>IN</sub> input cycle time             | 500  |      | 250  |      | 160  |      | ns   |
| t <sub>w(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 250  |      | 125  |      | 80   |      | ns   |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 250  |      | 125  |      | 80   |      | ns   |

#### Timer A input (External trigger input in pulse width modulation mode)

| Symbol              |                                                |       | Limits |       |      |       |      |      |  |  |
|---------------------|------------------------------------------------|-------|--------|-------|------|-------|------|------|--|--|
|                     | Parameter                                      | 8 MHz |        | 16MHz |      | 25MHz |      | Unit |  |  |
|                     | •                                              | Min.  | Max.   | Min.  | Max. | Min.  | Max. |      |  |  |
| t <sub>w(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 250   |        | 125   |      | 80    |      | ns   |  |  |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 250   |        | 125   |      | 80    |      | ns   |  |  |

#### Timer A input (Up-down input in event counter mode)

|                    |                                                                                                                  | Limits |      |      |      |             |      |      |  |
|--------------------|------------------------------------------------------------------------------------------------------------------|--------|------|------|------|-------------|------|------|--|
| Symbol             | Parameter                                                                                                        | 81     | ٨Hz  | 161  | ИНz  | 25 <b>N</b> | 1Hz  | Unit |  |
|                    | and the second | Min.   | Max. | Min. | Max. | Min.        | Max. |      |  |
| t <sub>C(UP)</sub> | TAiout input cycle time                                                                                          | 5000   |      | 2500 |      | 2000        |      | ns   |  |
| tw(UPH)            | TAi <sub>OUT</sub> input high-level pulse width                                                                  | 2500   |      | 1250 |      | 1000        |      | ns   |  |
|                    | TAiout input low-level pulse width                                                                               | 2500   |      | 1250 |      | 1000        | . *  | ns   |  |
| tsu(UP-TIN)        | TAiout input setup time                                                                                          | 1000   |      | 500  |      | 400         |      | ns   |  |
| th(TIN-UP)         | TAiout input hold time                                                                                           | 1000   |      | 500  |      | 400         |      | ns   |  |



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

#### **16-BIT CMOS MICROCOMPUTER**

### Timer B input (Count input in event counter mode)

| ×                   |                                                                   |       | Limits |       |      |       |      |      |  |
|---------------------|-------------------------------------------------------------------|-------|--------|-------|------|-------|------|------|--|
| Symbol              | Parameter                                                         | 8 MHz |        | 16MHz |      | 25MHz |      | Unit |  |
|                     |                                                                   | Min.  | Max.   | Min.  | Max. | Min.  | Max. |      |  |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time (one edge count)               | 250   |        | 125   |      | 80    |      | ns   |  |
| t <sub>w(твн)</sub> | TB0 <sub>IN</sub> input high-level pulse width (one edge count)   | 125   |        | 62    |      | 40    |      | ns   |  |
| tw(TBL)             | TB0 <sub>IN</sub> input low-level pulse width (one edge count)    | 125   |        | 62    |      | 40    |      | ns   |  |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time (both edges count)             | 500   |        | 250   |      | 160   |      | ns   |  |
| t <sub>W(TBH)</sub> | TB0 <sub>IN</sub> input high-level pulse width (both edges count) | 250   |        | 125   |      | 80    |      | ns   |  |
| tw(TBL)             | TB0 <sub>IN</sub> input low-level pulse width (both edges count)  | 250   |        | 125   |      | 80    |      | ns   |  |

#### Timer B input (Pulse period measurement mode)

| Symbol              | Parameter                                      | Limits |      |       |      |       |      |      |
|---------------------|------------------------------------------------|--------|------|-------|------|-------|------|------|
|                     |                                                | 8 MHz  |      | 16MHz |      | 25MHz |      | Unit |
|                     |                                                | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time             | 1000   |      | 500   |      | 320   |      | ns   |
| t <sub>w(твн)</sub> | TB0 <sub>IN</sub> input high-level pulse width | 500    |      | 250   |      | 160   |      | ns   |
| t <sub>w(TBL)</sub> | TB0 <sub>IN</sub> input low-level pulse width  | 500    |      | 250   |      | 160   |      | ns   |

#### Timer B input (Pulse width measurement mode)

|                     | Parameter                                      | Limits |      |       |      |       |      |      |
|---------------------|------------------------------------------------|--------|------|-------|------|-------|------|------|
| Symbol              |                                                | 8 MHz  |      | 16MHz |      | 25MHz |      | Unit |
|                     |                                                | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time             | 1000   |      | 500   |      | 320   |      | ns   |
| t <sub>w(твн)</sub> | TB0 <sub>IN</sub> input high-level pulse width | 500    |      | 250   |      | 160   |      | ns   |
| t <sub>W(TBL)</sub> | TB0 <sub>IN</sub> input low-level pulse width  | 500    |      | 250   |      | 160   |      | ns   |

### Serial I/O

|                       |                                              |      | Limits |      |      |       |      |      |  |
|-----------------------|----------------------------------------------|------|--------|------|------|-------|------|------|--|
| Symbol                | Parameter                                    | 8 N  | 8 MHz  |      | ٨Hz  | 25MHz |      | Unit |  |
|                       |                                              | Min. | Max.   | Min. | Max. | Min.  | Max. |      |  |
| t <sub>c(ck)</sub>    | CLK <sub>0</sub> input cycle time            | 500  |        | 250  |      | 200   |      | ns   |  |
| tw(CKH)               | CLK₀ input high-level pulse width            | 250  |        | 125  |      | 100   |      | ns   |  |
| tw(CKL)               | CLK <sub>0</sub> input low-level pulse width | 250  |        | 125  |      | 100   |      | ns   |  |
| $t_{d(c-q)}$          | TxD <sub>0</sub> output delay time           |      | 150    |      | 90   |       | 80   | ns   |  |
| th(c-a)               | TxD <sub>0</sub> hold time                   | 30   |        | 30   |      | 30    |      | ns   |  |
| t <sub>su(D</sub> -c) | RxD <sub>0</sub> input setup time            | 60   |        | 30   |      | 20    |      | ns   |  |
| th(c-D)               | RxD <sub>0</sub> input hold time             | 90   |        | 90   |      | 90    |      | ns   |  |

# External interrupt INT; input

| Symbol              | Parameter                                    |       |      |       |      |       |      |      |
|---------------------|----------------------------------------------|-------|------|-------|------|-------|------|------|
|                     |                                              | 8 MHz |      | 16MHz |      | 25MHz |      | Unit |
|                     |                                              | Min.  | Max. | Min.  | Max. | Min.  | Max. |      |
| t <sub>W(INH)</sub> | INTi input high-level pulse width            | 250   |      | 250   |      | 250   |      | ns   |
| tw(INL)             | INT <sub>i</sub> input low-level pulse width | 250   |      | 250   |      | 250   |      | ns   |



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

## **16-BIT CMOS MICROCOMPUTER**

### SWITCHING CHARACTERISTICS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $T_a=25$ °C, unless otherwise noted)

#### Microprocessor mode (when wait bit = "1")

|                         |                                              |                 |      |      | Lir  | nits |      |      |      |  |
|-------------------------|----------------------------------------------|-----------------|------|------|------|------|------|------|------|--|
| Symbol                  | Parameter                                    | Test conditions | 8 N  | 1Hz  | 161  | ИHz  | 251  | ИHz  | Unit |  |
|                         |                                              |                 | Min. | Max. | Min. | Max. | Min. | Max. |      |  |
| td(AL-E)                | Address low-order output delay time          |                 | 100  |      | 30   |      | 12   |      | ns   |  |
| td(E-DHQ)               | Data high-order output delay time (BYTE="L") |                 |      | 110  |      | 70   |      | 45   | ns   |  |
| t <sub>PXZ(E-DHZ)</sub> | Floating start delay time (BYTE="L")         |                 |      | 5    |      | 5    |      | 5    | ns   |  |
| td(AM-E)                | Address middle-order output delay time       |                 | 100  |      | 30   | 1    | 12   |      | ns   |  |
| td(AM-ALE)              | Address middle-order output delay time       |                 | 80   |      | 24   |      | 5    |      | ns   |  |
| td(E-DLQ)               | Data low-order output delay time             |                 |      | 110  |      | 70   |      | 45   | ns   |  |
| t <sub>PXZ(E-DLZ)</sub> | Floating start delay time                    |                 |      | 5    |      | 5    |      | 5    | ns   |  |
| td(AH-E)                | Address high-order output delay time         |                 | 100  |      | 30   |      | 12   |      | ns   |  |
| td(AH-ALE)              | Address high-order output delay time         |                 | 80   |      | 24   | 1.   | 5    |      | ns   |  |
| td(p1-HLDA)             | HLDA output delay time                       |                 |      | 100  |      | 50   |      | 50   | ns   |  |
| td(ALE-E)               | ALE output delay time                        |                 | 4    |      | 4    |      | 4    |      | ns   |  |
| t <sub>W(ALE)</sub>     | ALE pulse width                              |                 | 90   |      | 35   |      | 22   |      | ns   |  |
| td(BHE-E)               | BHE output delay time                        |                 | 100  |      | 30   |      | 20   |      | ns   |  |
| td(R/W-E)               | R/W output delay time                        |                 | 100  |      | 30   |      | 20   |      | ns   |  |
| $t_{d(E-\phi_1)}$       | <pre>\$\$\phi_1\$ output delay time</pre>    |                 | 0    | 30   | 0    | 20   | 0    | 18   | ns   |  |
| th(E-AL)                | Address low-order hold time                  | Fig. 60         | 50   |      | 25   |      | 18   |      | ns   |  |
| th(ALE-AM)              | Address middle-order hold time (BYTE="L")    | FIQ. OU         | 9    |      | 9    |      | 9    |      | ns   |  |
| th(E-DHQ)               | Data high-order hold time (BYTE="L")         |                 | 50   | ĺ.   | 25   | N    | 18   |      | ns   |  |
| t <sub>PZX(E-DHZ)</sub> | Floating release delay time (BYTE="L")       |                 | 50   |      | 25   |      | 18   |      | ns   |  |
| th(E-AM)                | Address middle-order hold time (BYTE="H")    |                 | 50   | l    | 25   |      | 18   |      | ns   |  |
| th(ALE-AH)              | Address high-order hold time                 |                 | 9    |      | 9    |      | 9    |      | ns   |  |
| th(E-DLQ)               | Data low-order hold time                     |                 | 50   |      | 25   |      | .18  | ( )  | ns   |  |
| t <sub>PZX(E-DLZ)</sub> | Floating release delay time                  |                 | 50   |      | 25   |      | 18   |      | ns   |  |
| th(E-BHE)               | BHE hold time                                |                 | 18   |      | 18   |      | 18   |      | ns   |  |
| th(EAR/W)               | R/W hold time                                |                 | 18   |      | 18   |      | 18   |      | ns   |  |
| td(E-P4Q)               | Port P4 data output delay time               |                 |      | 200  |      | 100  |      | 80   | ns   |  |
| td(E-P5Q)               | Port P5 data output delay time               | ]               |      | 200  |      | 100  |      | 80   | ns   |  |
| td(E-P6Q)               | Port P6 data output delay time               | ]               |      | 200  |      | 100  |      | 80   | ns   |  |
| td(E-P8Q)               | Port P8 data output delay time               |                 |      | 200  |      | 100  |      | 80   | ns   |  |
| t <sub>W(EL)</sub>      | E pulse width                                | ]               | 220  |      | 95   |      | 50   |      | ns   |  |



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

### **16-BIT CMOS MICROCOMPUTER**

|                         |                                              |                 |      |      | Lir  | nits |      |      | :    |
|-------------------------|----------------------------------------------|-----------------|------|------|------|------|------|------|------|
| Symbol                  | Parameter                                    | Test conditions | 8 N  | ЛНz  | 16N  | ЛНz  | 25 N | ٨Hz  | Unit |
|                         |                                              |                 | Min. | Max. | Min. | Max. | Min. | Max. |      |
| td(AL-E)                | Address low-order output delay time          |                 | 100  |      | 30   |      | 12   |      | ns   |
| td(E-DHQ)               | Data high-order output delay time (BYTE="L") |                 |      | 110  |      | 70   |      | 45   | ns   |
| t <sub>PXZ(E-DHZ)</sub> | Floating start delay time (BYTE="L")         |                 |      | 5    |      | 5    |      | 5    | ns   |
| td(AM-E)                | Address middle-order output delay time       |                 | 100  |      | 30   |      | 12   |      | ns   |
| td(AM-ALE)              | Address middle-order output delay time       |                 | 80   |      | 24   |      | 5    |      | ns   |
| td(E-DLQ)               | Data low-order output delay time             |                 |      | 110  |      | 70   |      | 45   | ns   |
| t <sub>PXZ(E-DLZ)</sub> | Floating start delay time                    |                 |      | 5    |      | 5    |      | 5    | ns   |
| td(AH-E)                | Address high-order output delay time         |                 | 100  |      | 30   |      | 12   |      | ns   |
| td(AH-ALE)              | Address high-order output delay time         |                 | 80   |      | 24   |      | 5    |      | ns   |
| td(Ø1-HLDA)             | HLDA output delay time                       | ]               |      | 100  |      | 50   |      | 50   | ns   |
| td(ALE-E)               | ALE output delay time                        |                 | 4    |      | 4    |      | 4    |      | ns   |
| tw(ALE)                 | ALE pulse width                              |                 | 90   |      | 35   |      | 22   |      | ns   |
| td(BHE-E)               | BHE output delay time                        |                 | 100  |      | 30   |      | 20   |      | ns   |
| td(R/W-E)               | R/W output delay time                        |                 | 100  |      | 30   |      | . 20 |      | ns   |
| td(E-#1)                | $\phi_1$ output delay time                   |                 | 0    | 30   | 0    | 20   | 0    | 18   | ns   |
| th(E-AL)                | Address low-order hold time                  | <b>Fig. 60</b>  | 50   |      | 25   |      | 18   |      | ns   |
| th(ALE-AM)              | Address middle-order hold time (BYTE="L")    | Fig.60          | 9    |      | 9    |      | 9    |      | ns   |
| th(E-DHQ)               | Data high-order hold time (BYTE="L")         |                 | 50   |      | 25   |      | 18   |      | ns   |
| t <sub>PZX(E-DHZ)</sub> | Floating release delay time (BYTE="L")       |                 | 50   |      | 25   |      | 18   |      | ns   |
| th(E-AM)                | Address middle-order hold time (BYTE="H")    |                 | 50   |      | 25   |      | 18   |      | ns   |
| th(ALE-AH)              | Address high-order hold time                 |                 | 9    |      | 9    |      | 9    |      | ns   |
| th(E-DLQ)               | Data low-order hold time                     | 1               | 50   |      | 25   |      | 18   |      | ns   |
| tPZX(E-DLZ)             | Floating release delay time                  |                 | 50   |      | 25   |      | 18   |      | ns   |
| th(E-BHE)               | BHE hold time                                |                 | 18   |      | 18   |      | 18   |      | ns   |
| th(E-R/W)               | R/W hold time                                |                 | 18   |      | 18   |      | 18   |      | ns   |
| td(E-P4Q)               | Port P4 data output delay time               |                 |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P5Q)               | Port P5 data output delay time               |                 |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P6Q)               | Port P6 data output delay time               |                 |      | 200  |      | 100  |      | 80   | ns   |
| td(E-P8Q)               | Port P8 data output delay time               |                 |      | 200  |      | 100  |      | 80   | ns   |
| t <sub>W(EL)</sub>      | E pulse width                                | 1               | 470  |      | 220  |      | 130  |      | ns   |

**Microprocessor mode** (when wait bit = "0", and external memory area is accessed)



Fig. 60 Testing circuit for each terminal



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

16-BIT CMOS MICROCOMPUTER

| TIMING DIAG    | $\begin{array}{cccc} \mathbf{RAM} & \mathbf{t}_r & \mathbf{t}_f \\ \hline \mathbf{-}_{  \mathbf{c}  \mathbf{c}  \mathbf{c}  \mathbf{c} } & \mathbf{t}_{\mathbf{C}  \mathbf{c}   \mathbf{c}  \mathbf{c}  \mathbf{c}  \mathbf{c}  \mathbf{c}  \mathbf{c}  \mathbf{c}  \mathbf{c}  c$ |
|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $f(X_{IN})$    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Ē              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Port P4 output | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Port P4 input  | t <sub>SU(P4D-E)</sub> τ <sub>h(E-P4D)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Port P5 output | td(E-P6Q)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Port P5 input  | t <sub>SU(PSD-E)</sub> t <sub>h(E-P5D)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Port P6 output | → t <sub>d(E-P6Q)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Port P6 input  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Port P8 output |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| Port P8 input  | t <sub>SU(P8D-E)</sub> t <sub>h(E-P8D)</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 





# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 

Microprocessor mode (When wait bit = "1") ¢ I =RDY input $tsu(npv-e_i) tn(e(=nev))$ Microprocessor mode (When wait bit = "0")¢<math>I =RDY input $tsu(npv-e_i) tn(e(=nev))$ ¢<math>I =RDY input $tsu(npv-e_i) tn(e(=nev))$ I =I =I

#### Microprocessor mode (When wait bit = "1" or "0" in common)



- Input timing voltage  $: V_{IL}=1.0V, V_{IH}=4.0V$
- Output timing voltage : V<sub>OL</sub>=0.8V, V<sub>OH</sub>=2.0V



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 

Microprocessor mode (When wait bit = "1")

| f(X <sub>IN</sub> )                                            |                                       |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                        |
|----------------------------------------------------------------|---------------------------------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|
| \$ <b>\$</b> 1                                                 |                                       |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                        |
| Ē                                                              | t                                     | d(E-≠1)<br>tw(EL)            | $t_{d(E-\phi_1)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                        |
| $A_0 \sim A_7$ output                                          | X                                     | th(E-AL).<br>Address         | Addre                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | /                                      |
| $A_8/D_8 \sim A_{15}/D_{15}$<br>output<br>(BYTE="L")           | A                                     | ALE-AM)                      | Address -                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | PXZ(E−DHZ)<br>→ tPZX(E−DHZ)<br>Address |
| $A_8 \sim A_{15}$ output<br>(BYTE="H")                         | X                                     | Address                      | Addre                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                        |
| $D_8 \sim D_{15}$ input                                        | ۴ <b>۱</b> (۸                         | ile-ah) <del>&lt; &gt;</del> | $ = t_{\rm F} t$ |                                        |
| $A_{16}/D_0 \sim A_{23}/D_7$<br>output<br>$D_0 \sim D_7$ input | / t                                   | ddress Data                  | Address<br>td(AH-E)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | t <sub>SU(DL-E)</sub><br>th(E_DL)      |
| ALE output                                                     | ,<br>,                                | tw(ALE)                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ALE-E)                                 |
|                                                                |                                       | не-е)                        | <                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                        |
| BHE output                                                     | X                                     | W-E)                         | ★ th(E-R/W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | X                                      |
| R/W output                                                     | · · · · · · · · · · · · · · · · · · · |                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                        |

Test conditions

 $\cdot V_{cc} = 5 V \pm 10\%$ 

Output timing voltage : V<sub>OL</sub>=0.8V, V<sub>OH</sub>=2.0V

•  $D_0 \sim D_{15}$  input :  $V_{IL} = 0.8V, V_{IH} = 2.5V$ 



# M37730S2FP,M37730S2AFP,M37730S2BFP M37730S2SP,M37730S2ASP,M37730S2BSP

**16-BIT CMOS MICROCOMPUTER** 

|                                                                            |                               |                                                | tc                       |                             |                                         |
|----------------------------------------------------------------------------|-------------------------------|------------------------------------------------|--------------------------|-----------------------------|-----------------------------------------|
| f(X <sub>IN</sub> )                                                        |                               |                                                |                          |                             |                                         |
| <b>\$</b> 1                                                                |                               |                                                |                          |                             |                                         |
| Ē                                                                          |                               | tw(EL)                                         |                          | \                           |                                         |
|                                                                            |                               | tı                                             |                          | >                           |                                         |
| $A_0 \sim A_7$ output                                                      | X                             | Address                                        | X                        | Address                     | X                                       |
| A <sub>8</sub> /D <sub>8</sub> ~A <sub>15</sub> /D <sub>15</sub>           | th(ALE-AM)                    | <-> t⊦                                         | 1(E - DHQ)               | > t <sub>PXZ(E-DHZ)</sub>   | ←→ t <sub>PZX</sub> (E—DHZ)             |
| output                                                                     | Address                       | Data                                           | Addres                   | s                           | Address                                 |
| (BYTE="L")                                                                 | td(am-ale)                    | <> <sup>1</sup> (E−DHQ)                        |                          | >                           |                                         |
| A <sub>8</sub> ~A <sub>15</sub> output<br>(BYTE="H")                       | γ                             | Address                                        | X                        | Address                     | Address                                 |
|                                                                            |                               |                                                |                          |                             |                                         |
| D <sub>8</sub> ∼D <sub>15</sub> input                                      |                               |                                                |                          | t <sub>su(DH−E)</sub>       |                                         |
|                                                                            | th(ALE-AH)                    | < > ti                                         |                          | <-> t <sub>PXZ(E-DLZ)</sub> | <-> t <sub>PZX(E-DLZ)</sub>             |
| A <sub>16</sub> /D <sub>0</sub> ~A <sub>23</sub> /D <sub>7</sub><br>output | X Address                     | Data                                           | Address                  | s                           | Address                                 |
|                                                                            | t <sub>d(AH-ALE)</sub>        | ←→ td(E−DLQ)                                   | <pre>td(AH−E)</pre>      | →<br>tsu(DL-E)              |                                         |
| $D_0 \sim D_7$ input                                                       | ·                             |                                                |                          |                             |                                         |
| ALE output                                                                 |                               | < <sup>⊥′</sup> <sup>t</sup> w(ale)            |                          | td(ALE-E)                   |                                         |
|                                                                            |                               | ·                                              |                          | Ч                           | <br>                                    |
|                                                                            |                               | -> td(вне-е)                                   | <-> th(е-вне)            |                             |                                         |
| BHE output                                                                 | X                             |                                                | X                        |                             | X                                       |
|                                                                            |                               | → td(R/w-E)                                    | ←> t <sub>h(E-R/W)</sub> |                             |                                         |
| R/W output                                                                 | · \                           |                                                |                          |                             |                                         |
| . *                                                                        | Test conditions               |                                                |                          |                             | 1.                                      |
|                                                                            | $\cdot V_{cc} = 5 V \pm 10\%$ |                                                |                          |                             | анан алар алар алар алар алар алар алар |
|                                                                            | Output timing voltage         | : V <sub>OL</sub> =0.8V, V <sub>OH</sub> =2.0V |                          |                             |                                         |
|                                                                            | • $D_0 \sim D_{15}$ input     | : V <sub>IL</sub> =0.8V, V <sub>IH</sub> =2.5V |                          |                             |                                         |

Microprocessor mode (when wait bit = "0", and external memory area is accessed)



# M37732S4FP,M37732S4AFP M37732S4BFP

**16-BIT CMOS MICROCOMPUTER** 

#### DESCRIPTION

The M37732S4FP is a single-chip microcomputer designed with high-performance CMOS silicon gate technology. This is housed in a 80-pin plastic molded QFP. This single-chip microcomputer has a large 16M bytes address space, three instruction queue buffers, and two data buffers for highspeed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. This microcomputer is suitable for office, business, and industrial equipment controller that require high-speed processing of large data.

The differences between M37732S4FP, M37732S4AFP and M37732S4BFP are the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37732S4FP unless otherwise noted.

| Type name   | ROM size | External clock input frequency |
|-------------|----------|--------------------------------|
| M37732S4FP  | External | 8 MHz                          |
| M37732S4AFP | External | 16MHz                          |
| M37732S4BFP | External | 25MHz                          |

#### FEATURES

| • | Number | of basi | instructions | 103 | 3 |
|---|--------|---------|--------------|-----|---|
|---|--------|---------|--------------|-----|---|

- Memory size RAM······ 2048 bytes
   Instruction execution time
- M37732S4FP (The fastest instruction at 8MHz frequency) ...... 500ns M37732S4AFP (The fastest instruction at 16MHz frequency)...... 250ns M37732S4BFP (The fastest instruction at 25MHz frequency)...... 160ns Low power dissipation (at 8MHz frequency) UART (may also be synchronous) .....2 12-bit watchdog timer Programmable input/output Pulse output port 4-bit×2



#### **APPLICATION**

Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors, and personal computers

Control devices for industrial equipment such as ME, NC, communication and measuring instruments.





M37732S4FP MITSUBISHI MICROCOMPUTERS M377 32 ÑÖ 4AF U

U

MITSUBISHI

2-238

# M37732S4FP,M37732S4AFP M37732S4BFP

# **16-BIT CMOS MICROCOMPUTER**

# FUNCTIONS OF M37732S4FP

| Parameter                    |                         | Functions                                                                        |  |
|------------------------------|-------------------------|----------------------------------------------------------------------------------|--|
| Number of basic instructions |                         | 103                                                                              |  |
| Instruction execution time   | M37732S4FP              | 500ns (the fastest instructions, at 8MHz frequency)                              |  |
|                              | M37732S4AFP             | 250ns (the fastest instructions, at 16MHz frequency)                             |  |
| 1                            | M37732S4BFP             | 160ns (the fastest instructions, at 25MHz frequency)                             |  |
| Memory size                  | RAM                     | 2048 bytes                                                                       |  |
| 1                            | P5~P8                   | 8 -bit× 4                                                                        |  |
| Input/Output ports           | P4                      | 5 -bit× 1                                                                        |  |
|                              | TA0, TA1, TA2, TA3, TA4 | 16-bit× 5                                                                        |  |
| Multi-function timers        | TB0, TB1, TB2           | 16-bit× 3                                                                        |  |
| Serial I/O                   |                         | (UART or clock synchronous serial I/O)×2                                         |  |
| A-D converter                |                         | 8-bit×1(8 channels)                                                              |  |
| Watchdog timer               |                         | 12-bit× 1                                                                        |  |
|                              |                         | 3 external types, 16 internal types                                              |  |
| Interrupts                   |                         | (Each interrupt can be set the priority levels to $0 \sim 7$ .)                  |  |
| Clock generating circuit     |                         | Built-in(externally connected to a ceramic resonator or quartz crystal resonator |  |
| Supply voltage               |                         | 5 V±10%                                                                          |  |
| Power dissipation            |                         | 30mW(at external 8 MHz frequency)                                                |  |
|                              | Input/Output voltage    | 5 V                                                                              |  |
| Input/Output characteristic  | Output current          | 5 mA                                                                             |  |
| Memory expansion             |                         | 16M bytes                                                                        |  |
| Operating temperature range  |                         | -20~85°C                                                                         |  |
| Device structure             |                         | CMOS high-performance silicon gate process                                       |  |
| Package                      |                         | 80-pin plastic molded QFP                                                        |  |



16-BIT CMOS MICROCOMPUTER

# PIN DESCRIPTION

| Pin                                                                  | Name                                                      | Input/Output | Functions                                                                                                                                                                                                                                                                                                                                                             |
|----------------------------------------------------------------------|-----------------------------------------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> , V <sub>SS</sub>                                    | Power supply                                              |              | Supply 5 V±10% to V_{CC} and 0 V to V_{SS}.                                                                                                                                                                                                                                                                                                                           |
| CNV <sub>SS</sub>                                                    | CNV <sub>ss</sub> input                                   | Input        | Connect to Vcc.                                                                                                                                                                                                                                                                                                                                                       |
| RESET                                                                | Reset input                                               | Input        | To enter the reset state, this pin must be kept at a "L" condition should be maintained for the required time.                                                                                                                                                                                                                                                        |
| X <sub>IN</sub>                                                      | Clock input                                               | Input        | These are I/O pins of internal clock generating circuit. Connect a ceramic or quartz crystal resonator be-                                                                                                                                                                                                                                                            |
| X <sub>OUT</sub>                                                     | Clock output                                              | Output       | tween $X_{IN}$ and $X_{OUT}$ . When an external clock is used, the clock source should be connected to the $X_{IN}$ pin and the $X_{OUT}$ pin should be left open.                                                                                                                                                                                                    |
| Ē                                                                    | Enable output                                             | Output       | Data or instruction read and data write are performed when output from this pin is "L".                                                                                                                                                                                                                                                                               |
| BYTE                                                                 | Bus width selection input                                 | Input        | This pin determines whether the external data bus is 8-bit width or 16-bit width. The width is 16 bits when "L" signal inputs and 8 bits when "H" signal inputs.                                                                                                                                                                                                      |
| $AV_{CC}, AV_{SS}$                                                   | Analog supply input                                       | 1            | Power supply for A-D converter. Connect AV_{cc} to V_{cc}, and AV_{ss} to V_{ss} externally.                                                                                                                                                                                                                                                                          |
| V <sub>REF</sub>                                                     | Reference voltage input                                   | Input        | This is reference voltage input pin for A-D converter.                                                                                                                                                                                                                                                                                                                |
| Ø 1                                                                  | Clock output                                              | Output       | This pin outputs the clock $\phi_1$ which is divided the clock to X <sub>IN</sub> pin by 2.                                                                                                                                                                                                                                                                           |
| RDY                                                                  | Ready                                                     | Input        | This is ready input pin. This is an input pin for the $\overline{\text{RDY}}$ signal. Internal clock stops while this signal is "L".                                                                                                                                                                                                                                  |
| HOLD                                                                 | Hold request input                                        | Input        | This is an input pin for $\overline{\text{HOLD}}$ request signal. The microcomputer enters into hold state while this signal is "L".                                                                                                                                                                                                                                  |
| HLDA                                                                 | Hold acknowledge output                                   | Output       | This is an output pin for HLDA signal, indicates the hold state.                                                                                                                                                                                                                                                                                                      |
| R/W                                                                  | Read/Write output                                         | Output       | "H" indicates the read status and "L" indicates the write status.                                                                                                                                                                                                                                                                                                     |
| BHE                                                                  | Byte high enable output                                   | Output       | "L" is output when an odd-numbered address is accessed.                                                                                                                                                                                                                                                                                                               |
| ALE                                                                  | Address latch enable<br>output                            | Output       | This is used to retrieve only the address data from address data and data multiplex signal.                                                                                                                                                                                                                                                                           |
| A <sub>0</sub> ~A <sub>7</sub>                                       | Address (low-order)<br>.output                            | Output       | Address $(A_7 \sim A_0)$ is output.                                                                                                                                                                                                                                                                                                                                   |
| A <sub>8</sub> /D <sub>8</sub> ~<br>A <sub>15</sub> /D <sub>15</sub> | Address (middle-order)<br>output/Data (high-order)<br>I/O | 1/0          | In case the BYTE pin is "L" and an external data bus is 16-bit width, high-order data $(D_{15} \sim D_8)$ is input or<br>output when $\overline{E}$ output is "L" and an address $(A_{15} \sim A_8)$ is output when $\overline{E}$ output is "H". In case the BYTE pin<br>is "H" and an external data bus is 8-bit width, only address $(A_{15} \sim A_8)$ is output. |
| A <sub>16</sub> /D <sub>0</sub> ~<br>A <sub>23</sub> /D <sub>7</sub> | Address (high-order)<br>output/Data (low-order)<br>I/O    | I/O          | Low-order data $(D_7 \sim D_0)$ is input or output when $\overline{E}$ output is "L", and an address $(A_{23} \sim A_{16})$ is output when $\overline{E}$ output is "H".                                                                                                                                                                                              |
| P4 <sub>3</sub> ~P4 <sub>7</sub>                                     | I/O port P4                                               | 1/0          | Port P4 is a 5-bit I/O port. This port has an data direction register and each pin can be programmed for in-<br>put or output. This port is in input mode when reset.                                                                                                                                                                                                 |
| P5 <sub>0</sub> ~P5 <sub>7</sub>                                     | I/O port P5                                               | 1/0          | Port P5 is a 8-bit I/O port. This port has an data direction register and each pin can be programmed for in-<br>put or output. This port is in input mode when reset.<br>These pins also function as I/O pins for timer A0, timer A1, timer A2 and timer A3.                                                                                                          |
| P6 <sub>0</sub> ~P6 <sub>7</sub>                                     | I/O port P6                                               | 1/0          | In addition to having the same functions as port P5, these pins also function as I/O pins for timer A4, external interrupt input $\overline{INT_0}$ , $\overline{INT_1}$ and $\overline{INT_2}$ pins, and input pin for timer B0, timer B1 and timer B2.                                                                                                              |
| P7 <sub>0</sub> ~P7 <sub>7</sub>                                     | I/O port P7                                               | 1/0          | Port P7 is a 8-bit I/O port. This port has an data direction register and each pin can be programmed for in-<br>put or output. This port is input mode when reset. These pins also function as analog input $AN_0 \sim AN_7$ inpu<br>pins. P7 <sub>7</sub> also has an A-D conversion trigger input function.                                                         |
| P8₀~P87                                                              | I/O port P8                                               | 1/0          | Port P8 is a 8-bit I/O port. This port has an data direction register and each pin can be programmed for in-<br>put or output. This port is in input mode when reset. These pins also function as RxD, TxD, CLK, CTS/RTS<br>pins for UART0 and UART1.                                                                                                                 |



#### **16-BIT CMOS MICROCOMPUTER**

#### **BASIC FUNCTION BLOCKS**

The M37732S4FP contains the following devices on a single chip: RAM for storing instructions and data, CPU for processing, bus interface unit (which controls instruction prefetch and data read/write between CPU and memory), timers, UART, A-D converter, and other peripheral devices such as I/O ports. Each of these devices are described below.

#### MEMORY

The memory map is shown in Figure 1. The address space is 16M bytes from addresses  $0_{16}$  to FFFFF<sub>16</sub>. The address space is divided into 64K bytes units called banks. The banks are numbered from  $0_{16}$  to FF<sub>16</sub>.

Built-in RAM and control registers for built-in peripheral devices are assigned to bank  $0_{16}$ .

Addresses  $FFD6_{16}$  to  $FFFF_{16}$  are the RESET and interrupt vector addresses and contain the interrupt vectors. Use ROM for memory of this address. Refer to the section on interrupts for details.

The 2048 bytes area from addresses  $80_{16}$  to  $87F_{16}$  contains the built-in RAM. In addition to storing data, the RAM is used as stack during a subroutine call, or interrupts.

Assigned to addresses  $0_{16}$  to  $7F_{16}$  are peripheral devices such as I/O ports, A-D converter, UART, timer, and interrupt control registers.

A 256 bytes direct page area can be allocated anywhere in bank  $0_{16}$  using the direct page register DPR. In direct page addressing mode, the memory in the direct page area can be accessed with two words thus reducing program steps.



Fig. 1 Memory map



# M37732S4FP,M37732S4AFP M37732S4BFP

#### **16-BIT CMOS MICROCOMPUTER**

|   | 000001<br>000002<br>000003 |                                          |
|---|----------------------------|------------------------------------------|
|   |                            |                                          |
|   | 000003                     |                                          |
|   |                            | 1                                        |
|   | 000004                     |                                          |
|   | 000005                     |                                          |
|   | 000006                     | · · · · · · · · · · · · · · · · · · ·    |
|   | 000007                     | · · · · · · · · · · · · · · · · · · ·    |
|   | 800000                     |                                          |
| • | 000009                     |                                          |
|   | 00000A                     | Port P4                                  |
|   | 00000B                     | Port P5                                  |
|   | 00000C                     | Port P4 data direction register          |
|   | 00000D                     | Port P5 data direction register          |
|   | 00000E                     | Port P6                                  |
|   | 00000F                     | Port P7                                  |
|   | 000010                     | Port P6 data direction register          |
|   | 000011                     | Port P7 data direction register          |
|   | 000012                     | Port P8                                  |
|   | 000013                     |                                          |
|   | 000014                     | Port P8 data direction register          |
|   | 000015                     |                                          |
|   | 000016                     |                                          |
|   | 000017                     |                                          |
|   | 000018                     |                                          |
|   | 000019                     | · ·                                      |
|   | 00001A                     |                                          |
|   | 00001B                     |                                          |
|   | 00001C                     |                                          |
|   | 00001D                     |                                          |
|   | 00001E                     | A-D control register                     |
|   | 00001F                     | A-D sweep pin selection register         |
|   | 000020                     | A-D register 0                           |
|   | 000021                     |                                          |
|   | 000022                     | A-D register 1                           |
|   | 000023                     |                                          |
|   | 000024                     | A-D register 2                           |
|   | 000025                     |                                          |
|   | 000026                     | A-D register 3                           |
|   | 000027                     | · · · · · · · · · · · · · · · · · · ·    |
|   | 000028                     | A-D register 4                           |
|   | 000029                     |                                          |
|   | 00002A                     | A-D register 5                           |
|   | 00002B                     |                                          |
|   | 00002C                     | A-D register 6                           |
|   | 00002D                     |                                          |
|   | 00002E                     | A-D register 7                           |
|   | 00002F                     |                                          |
|   | 000030                     | UART 0 transmit/receive mode register    |
|   | 000031                     | UART 0 bit rate generator                |
|   | 000032                     | UART 0 transmission buffer register      |
|   | 000033                     | uner register                            |
|   | 000034                     | UART 0 transmit/receive control register |
|   | 000035                     | UART 0 transmit/receive control register |
|   | 000036                     | LIABT 0 receive buffer register          |
|   | 000037                     | UART 0 receive buffer register           |
|   | 000038                     | UART 1 transmit/receive mode register    |
|   | 000039                     | UART 1 bit rate generator                |
|   | 00003A                     | UART 1 transmission buffer register      |
|   | 00003B                     |                                          |
|   | 00003C                     | UART 1 transmit/receive control register |
|   | 00003D                     | UART 1 transmit/receive control register |
|   | 00003E<br>00003F           | UART 1 receive buffer register           |

| 000040         | Count start flag                              |
|----------------|-----------------------------------------------|
| 000041         |                                               |
| 000042         | One shot start flag                           |
| 000043         |                                               |
| 00044          | Up-down flag                                  |
| 0045           |                                               |
| 0046           | Timer A0                                      |
| 0047           |                                               |
| 0048<br>0049   | Timer A1                                      |
| 0049<br>004A   |                                               |
| 004A           | Timer A2                                      |
| 004C           |                                               |
| 04D            | Timer A3                                      |
| 04E            | <b>T</b> im <b>a A A</b>                      |
| 004F           | Timer A4                                      |
| 050            | Timer B0                                      |
| 0051           |                                               |
| 052            | Timer B1                                      |
| 0053           |                                               |
| 0054           | Timer B2                                      |
| 0055           | Timer A0 mode register                        |
| 0056<br>0057   | Timer A0 mode register Timer A1 mode register |
| 0058           | Timer A2 mode register                        |
| 0059           | Timer A3 mode register                        |
| 005A           | Timer A4 mode register                        |
| 005B           | Timer B0 mode register                        |
| 005C           | Timer B1 mode register                        |
| 005D           | Timer B2 mode register                        |
| 005E           | Processor mode register                       |
| 005F           |                                               |
| 0060           | Watchdog timer                                |
| 0061           | Watchdog timer frequency selection flag       |
| 0062           | Waveform output mode register                 |
| 0063           |                                               |
| 0064           | Pulse output data register 1                  |
| 0065           | Pulse output data register 0                  |
| 0066<br>0067   | · · · · · · · · · · · · · · · · · · ·         |
| 0067<br>0068   |                                               |
| 0069           |                                               |
| 0009<br>006A   |                                               |
| 006B           |                                               |
| 006C           |                                               |
| 006D           | · ·                                           |
| 006E           |                                               |
| 006F           |                                               |
| 0070           | A-D conversion interrupt control register     |
| 0071           | UART0 transmission interrupt control registe  |
| 0072           | UART0 receive interrupt control register      |
| 0073           | UART1 transmission interrupt control registe  |
| 0074           | UART1 receive interrupt control register      |
| 075            | Timer A0 interrupt control register           |
| 0076           | Timer A1 interrupt control register           |
| 0077           | Timer A2 interrupt control register           |
| 00078<br>00079 | Timer A3 interrupt control register           |
| 0079<br>007A   | Timer B0 interrupt control register           |
| 007B           | Timer B1 interrupt control register           |
| 007C           | Timer B2 interrupt control register           |
| 007D           | $\overline{INT_0}$ interrupt control register |
| 007E           | INT <sub>1</sub> interrupt control register   |
|                | INT <sub>2</sub> interrupt control regiter    |

Fig. 2. Location of peripheral devices and interrupt control registers



#### **16-BIT CMOS MICROCOMPUTER**

#### CENTRAL PROCESSING UNIT (CPU)

The CPU has ten registers and is shown in Figure 3. Each of these registers is described below.

#### ACCUMULATOR A (A)

Accumulator A is the main register of the microcomputer. It consists of 16 bits and the lower 8 bits can be used separately. The data length flag m determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag m is "0" and as an 8-bit register when flag m is "1". Flag m is a part of the processor status register (PS) which is described later.

Data operations such as calculations, data transfer, input/ output, etc., is executed mainly through the accumulator.

#### ACCUMULATOR B (B)

Accumulator B has the same functions as accumulator A, but the use of accumulator B requires more instruction bytes and execution cycles than accumulator A.

## INDEX REGISTER X (X)

Index register X consists of 16 bits and the lower 8 bits can be used separately. The index register length flag x determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag x is "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later. In index addressing mode, register X is used as the index register and the contents of this address is added to obtain the real address.

Also, when executing a block transfer instruction MVP or MVN, the contents of index register X indicates the loworder 16 bits of the source data address. The third byte of the MVP and MVN is the high-order 8 bits of the source data address.

#### **INDEX REGISTER Y (Y)**

Index register Y consists of 16 bits and the lower 8 bits can be used separately. The index register length flag x determines whether the register is used as 16-bit register or as 8-bit register. It is used as a 16-bit register when flag x "0" and as an 8-bit register when flag x is "1". Flag x is a part of the processor status register (PS) which is described later.

In index addressing mode, register Y is used as the index register and the contents of this address is added to obtain the real address.

Also, when executing a block transfer instruction MVP or MVN, the content of index register Y indicates the loworder 16 bits of the destination address. The second byte of the MVP and MVN is the high-order 8 bits of the destination data address.



#### Fig. 3 Register structure



#### **16-BIT CMOS MICROCOMPUTER**

### **STACK POINTER (S)**

Stack pointer (S) is an 16-bit register. It is used during a subroutine call or interrupts. It is also used during stack, stack pointer relative, or stack pointer relative indirect indexed Y addressing mode.

### **PROGRAM COUNTER (PC)**

Program counter (PC) is a 16-bit counter that indicates the low-order 16 bits of the next program memory address to be executed. These is a bus interface unit between the program memory and the CPU, so that the program memory is accessed through bus interface unit. This is described later.

#### **PROGRAM BANK REGISTER (PG)**

Program bank register is an 8-bit register that indicates the high-order 8 bits of the next program memory address to be executed. When a carry occurs by incrementing the contents of the program counter, the cotents of the program bank register (PG) is incremented by 1. Also, when a carry or borrow occurs after adding or subtracting the offset value to or from the contents of the program counter (PC) using branch instruction, the contents of the program bank register (PG) is incremented or decremented by 1 so that programs can be written without worrying about bank boundaries.

#### DATA BANK REGISTER (DT)

Data bank register (DT) is an 8-bit register. With some addressing modes, a part of the data bank register (DT) is used to specify a memory address. The contents of data bank register (DT) is used as the high-order 8 bits of a 24bit address. Addressing modes that use the data bank register (DT) are direct indirect, direct indexed X indirect, direct indirect indexed Y, absolute, absolute bit, absolute indexed X, absolute indexed Y, absolute bit relative, and stack pointer relative indirect indexed Y.

#### DIRECT PAGE REGISTER (DPR)

Direct page register (DPR) is a 16-bit register. Its contents is used as the base address of a 256-byte direct page area. The direct page area is allocated in bank 0, but when the contents of DPR is FF01<sub>16</sub> or greater, the direct page area spans across bank 0 and bank 1. All direct addressing modes use the contents of the direct page register (DPR) to generate the data address. If the low-order 8 bits of the direct page register (DPR) is "00<sub>16</sub>", the number of cycles required to generate an address is minimized. Normally the low-order 8 bits of the direct page register (DPR) is set to "00<sub>16</sub>".

#### **PROCESSOR STATUS REGISTER (PS)**

Processor status register (PS) is an 11-bit register. It consists of a flag to indicate the result of operation and CPU interrupt levels.

Branch operations can be performed by testing the flags C, Z, V, and N.

The details of each processor status register bit are described below.

#### 1. Carry flag (C)

The carry flag contains the carry or borrow generated by the ALU after an arithmetic operation. This flag is also affected by shift and rotate instructions. This flag can be set and reset directly with the SEC and CLC instructions or with the SEP and CLP instructions.

#### 2. Zero flag (Z)

This zero flag is set if the result of an arithmetic operation or data transfer is zero and reset if it is not. This flag can be set and reset directly with the SEP and CLP instructions.

### 3. Interrupt disable flag (1)

When the interrupt disable flag is set to "1", all interrupts except watchdog timer, DBC, and software interrupt are disabled. This flag is set to "1" automatically when there is an interrupt. It can be set and reset directly with the SEI and CLI instructions or SEP and CLP instructions.

#### 4. Decimal mode flag (D)

The decimal mode flag determines whether addition and subtraction are performed as binary or decimal. Binary arithmetic is performed when this flag is "0". If it is "1", decimal arithmetic is performed with each word treated as two or four digit decimal. Arithmetic operation is performed using four digits when the data length flag m is "0" and with two digits when it is "1". (Decimal operation is possible only with the ADC and SBC instructions.) This flag can be set and reset with the SEP and CLP instructions.



#### **16-BIT CMOS MICROCOMPUTER**

## 5. Index register length flag (x)

The index register length flag determines whether index register X and index register Y are used as 16-bit registers or as 8-bit registers. The registers are used as 16-bit registers when flag x is "0" and as 8-bit registers when it is "1". This flag can be set and reset with the SEP and CLP instructions.

#### 6. Data length flag (m)

The data length flag determines whether the data length is 16-bit or 8-bit. The data length is 16-bit when flag m is "0" and 8-bit when it is "1". This flag can be set and reset with the SEM and CLM instructions or with the SEP and CLP instructions.

### 7. Overflow flag (V)

The overflow flag has meaning when addition or subtraction is performed a word as signed binary number. When the data length flag m is "0", the overflow flag is set when the result of addition or subtraction is outside the range between -32768 and +32767. When the data length flag m is "1", the overflow flag is set when the result of addition or subtraction is outside the range between -128 and +127. It is reset in all other cases. The overflow flag can also be set and reset directly with the SEP, and CLV or CLP instructions.

### 8. Negative flag (N)

The negative flag is set when the result of arithmetic operation or data transfer is negative (If data length flag m is "0", when data bit 15 is "1". If data length flag m is "1", when data bit 7 is "1".) It is reset in all other cases. It can also be set and reset with the SEP and CLP instructions.

### 9. Processor interrupt priority level (IPL)

The processor interrupt priority level (IPL) consists of 3 bits and determines the priority of processor interrupts from level 0 to level 7. Interrupt is enabled when the interrupt priority of the device requesting interrupt (set using the interrupt control register) is higher than the processor interrupt priority. When interrupt is enabled, the current processor interrupt priority level is saved in a stack and the processor interrupt priority level is replaced by the interrupt priority level of the device requesting the interrupt. Refer to the section on interrupts for more details.

### **BUS INTERFACE UNIT**

The CPU operates on an internal clock frequency which is obtained by dividing the external clock frequency  $f_{(X_{IN})}$  by two. This frequency is twice the bus cycle frequency. In order to speed-up processing, a bus interface unit is used to pre-fetch instructions when the data bus is idle. The bus interface unit synchronizes the CPU and the bus and pre-fetches instructions. Figure 4 shows the relationship between the CPU and the bus interface unit. The bus interface unit has a program address register, a 3-byte instruction queue buffer, a data address register, and a 2-byte data buffer.

The bus interface unit obtains an instruction code from memory and stores it in the instruction queue buffer, obtains data from memory and stores it in the data buffer, or writes the data from the data buffer to the memory.







# MITSUBISHI MICROCOMPUTERS M37732S4FP,M37732S4AFP

#### **16-BIT CMOS MICROCOMPUTER**

M37732S4BFP

The bus interface unit operates using one of the waveforms (1) to (6) shown in Figure 5. The standard waveforms are (1) and (2).

The ALE signal is used to latch only the address signal from the multiplexed signal containing data and address.

The  $\overline{E}$  signal becomes "L" when the bus interface unit reads an instruction code or data from memory or when it writes data to memory. Whether to perform read or write is controlled by the  $R/\overline{W}$  signal. Read is performed when the  $R/\overline{W}$  signal is "H" state and write is performed when it is "L" state.

Waveform (1) in Figure 5 is used to access a single byte or two bytes simultaneously. To read or write two bytes simultaneously, the first address accessed must be even. Furthermore, when accessing an external memory area, set the bus width selection input pin BYTE to "L". (external data bus width to 16 bits) The internal memory area is always treated as 16-bit bus width regardless of BYTE.

When performing 16-bit data read or write, if the conditions for simultaneously accessing two bytes are not satisfied, waveform (2) is used to access each byte one by one. However, when prefetching the instruction code, if the address of the instruction code is odd, waveform (1) is used, and only one byte is read in the instruction queue buffer.

The signals  $A_0$  and  $\overline{BHE}$  in Figure 5 are used to control these cases: 1-byte read from even address, 1-byte read from odd address, 2-byte simultaneous read from even and odd addresses, 1-byte write to even address, 1-byte write to odd addresses, or 2-byte simultaneous write to even and odd addresses. The  $A_0$  signal that is the address bit 0 is "L" when an even number address is accessed. The  $\overline{BHE}$  signal becomes "L" when an odd number address is accessed.

The bit 2 of processor mode register (address  $5E_{16}$ ) is the wait bit. When this bit is set to "0", the "L" width of  $\overline{E}$  signal is 2 times as long when accessing an external memory area. However, the "L" width of  $\overline{E}$  signal is not extended when an internal memory area is accessed. When the wait bit is "1", the "L" width of  $\overline{E}$  signal is not extended for any access. Waveform (3) is an expansion of the "L" width of  $\overline{E}$  signal in waveform (1). Waveform (4),(5), and (6) are expansion of each "L" width of  $\overline{E}$  signal in waveform (2), first half of waveform (2), and the last half of waveform (2) respectively.



Fig. 5 Relationship between access method and signals  $A_0$  and  $\overline{BHE}$ 



# M37732S4FP,M37732S4AFP M37732S4BFP

**16-BIT CMOS MICROCOMPUTER** 

Instruction code read, data read, and data write are described below.

Instruction code read will be described first.

The CPU obtains instruction codes from the instruction queue buffer and executes them. The CPU notifies the bus interface unit that it is requesting an instruction code during an instruction code request cycle. If the requested instruction code is not yet stored in the instruction queue buffer, the bus interface unit halts the CPU until it can store more instructions than requested in the instruction queue buffer.

Even if there is no instruction code request from the CPU, the bus interface unit reads instruction codes from memory and stores them in the instruction queue buffer when the instruction queue buffer is empty or when only one instruction code is stored and the bus is idle on the next cycle. This is referred to as instruction pre-fetching.

Normally, when reading an instruction code from memory, if the accessed address is even the next odd address is read together with the instruction code and stored in the instruction queue buffer.

However, if the bus width switching pin BYTE is "H", external data bus width is 8 bits and the address to be read is in external memory area is odd, only one byte is read and stored in the instruction queue buffer. Therefore, waveform (1) or (3) in Figure 5 is used for instruction code read. Data read and write are described below.

The CPU notifies the bus interface unit when performing data read or write. At this time, the bus interface unit halts the CPU if the bus interface unit is already using the bus or if there is a request with higher priority. When data read or write is enabled, the bus interface unit uses one of the waveforms from (1) to (6) in Figure 5 to perform the operation.

During data read, the CPU waits until the entire data is stored in the data buffer. The bus interface unit sends the address received from the CPU to the address bus. Then it reads the memory when the  $\overline{E}$  signal is "L" and stores the result in the data buffer.

During data write, the CPU writes the data in the data buffer and the bus interface unit writes it to memory. Therefore, the CPU can proceed to the next step without waiting for write to complete. The bus interface unit sends the address received from the CPU to the address bus. Then when the  $\overline{E}$  signal is "L", the bus interface unit sends the data in the data buffer to the data bus and writes it to memory.



# M37732S4FP,M37732S4AFP M37732S4BFP

#### **16-BIT CMOS MICROCOMPUTER**

INTERRUPTS

Table 1 shows the interrupt types and the corresponding interrupt vector addresses. Reset is also treated as a type of interrupt and is discussed in this section, too.

DBC is an interrupt used during debugging.

Interrupts other than reset, DBC, watchdog timer, zero divide, and BRK instruction all have interrupt control registers. Table 2 shows the addresses of the interrupt control registers and Figure 6 shows the bit configuration of the interrupt control register.

The interrupt request bit is automatically cleared by the hardware during reset or when processing an interrupt. Also, interrupt request bits other than DBC and watchdog timer can be cleared by software.

INT<sub>2</sub> to INT<sub>0</sub> are external interrupts and whether to cause an interrupt at the input level (level sense) or at the edge (edge sense) can be selected with the level sense/edge sense selection bit. Furthermore, the polarity of the interrupt input can be selected with polarity selection bit.

Timer and UART interrupts are described in the respective section.

The priority of interrupts when multiple interrupts are caused simultaneously is partially fixed by hardware, but, it can also be adjusted by software as shown in Figure 7. The hardware priority is fixed the following:

reset > DBC > watchdog timer > other interrupts

| Table 1. | Interrupt types and the interrupt | vector |
|----------|-----------------------------------|--------|
|          | addresses                         | 1.1    |

| Interrupts                          | Vector a             | ddresses             |
|-------------------------------------|----------------------|----------------------|
| A-D conversion                      | 00FFD6 <sub>16</sub> | 00FFD7 <sub>16</sub> |
| UART1 transmit                      | 00FFD8 <sub>16</sub> | 00FFD916             |
| UART1 receive                       | 00FFDA <sub>16</sub> | 00FFDB <sub>16</sub> |
| UART0 transmit                      | 00FFDC16             | 00FFDD <sub>16</sub> |
| UART0 receive                       | 00FFDE <sub>16</sub> | 00FFDF <sub>16</sub> |
| Timer B2                            | 00FFE016             | 00FFE116             |
| Timer B1                            | 00FFE216             | 00FFE316             |
| Timer B0                            | 00FFE416             | 00FFE516             |
| Timer A4                            | 00FFE616             | 00FFE716             |
| Timer A3                            | 00FFE816             | 00FFE9 <sub>16</sub> |
| Timer A2                            | 00FFEA <sub>16</sub> | 00FFEB <sub>16</sub> |
| Timer A1                            | 00FFEC <sub>16</sub> | 00FFED <sub>16</sub> |
| Timer A0                            | 00FFEE <sub>16</sub> | 00FFEF <sub>16</sub> |
| INT <sub>2</sub> external interrupt | 00FFF0 <sub>16</sub> | 00FFF1 <sub>16</sub> |
| INT <sub>1</sub> external interrupt | 00FFF2 <sub>16</sub> | 00FFF3 <sub>16</sub> |
| INT <sub>0</sub> external interrupt | 00FFF4 <sub>16</sub> | 00FFF5 <sub>16</sub> |
| Watchdog timer                      | 00FFF616             | 00FFF7 <sub>16</sub> |
| DBC (unusable)                      | 00FFF8 <sub>16</sub> | 00FFF9 <sub>16</sub> |
| Break instruction                   | 00FFFA <sub>16</sub> | 00FFFB <sub>16</sub> |
| Zero divide                         | 00FFFC <sub>16</sub> | 00FFFD <sub>16</sub> |
| Reset                               | 00FFFE <sub>16</sub> | 00FFFF <sub>16</sub> |



Fig. 6 Interrupt control register configuration



#### **16-BIT CMOS MICROCOMPUTER**

#### Table 2. Addresses of interrupt control registers

| Interrupt control registers                 | Addresses            |
|---------------------------------------------|----------------------|
| A-D conversion interrupt control register   | 000070 <sub>16</sub> |
| UART0 transmit interrupt control register   | 000071 <sub>16</sub> |
| UART0 receive interrupt control register    | 00007216             |
| UART1 transmit interrupt control register   | 000073 <sub>16</sub> |
| UART1 receive interrupt control register    | 000074 <sub>16</sub> |
| Timer A0 interrupt control register         | 000075 <sub>16</sub> |
| Timer A1 interrupt control register         | 000076 <sub>16</sub> |
| Timer A2 interrupt control register         | 000077 <sub>16</sub> |
| Timer A3 interrupt control register         | 00007816             |
| Timer A4 interrupt control register         | 00007916             |
| Timer B0 interrupt control register         | 00007A <sub>16</sub> |
| Timer B1 interrupt control register         | 00007B <sub>16</sub> |
| Timer B2 interrupt control register         | 00007C <sub>16</sub> |
| INT <sub>0</sub> interrupt control register | 00007D <sub>16</sub> |
| INT <sub>1</sub> interrupt control register | 00007E <sub>16</sub> |
| INT <sub>2</sub> interrupt control register | 00007F <sub>16</sub> |

Interrupts caused by a BRK instruction and when dividing by zero are software interrupts and are not included in this list.

Other interrupts previously mentioned are A-D converter, UART, Timer, INT interrupts. The priority of these interrupts can be changed by changing the priority level in the corresponding interrupt control register by software.

Figure 8 shows a diagram of the interrupt priority resolution circuit. When an interrupt is caused, the each interrupt device compares its own priority with the priority from above and if its own priority is higher, then it sends the priority below and requests the interrupt. If the priorities are the same, the one above has priority.

This comparison is repeated to select the interrupt with the highest priority among the interrupts that are being requested. Finally the selected interrupt is compared with the processor interrupt priority level (IPL) contained in the processor status register (PS) and the request is accepted if it is higher than IPL and the interrupt disable flag I is "0". The request is not accepted if flag I is "1". The reset, DBC, and watchdog timer interrupts are not affected by the interrupt disable flag I.

When an interrupt is accepted, the contents of the processor status register (PS) is saved to the stack and the interrupt disable flag I is set to "1".

Furthermore, the interrupt request bit of the accepted interrupt is cleared to "0" and the processor interrupt priority level (IPL) in the processor status register (PS) is replaced by the priority level of the accepted interrupt.

Therefore, multi-level priority interrupts are possible by resetting the interrupt disable flag I to "0" and enable further interrupts.

For reset, DBC, watchdog timer, zero divide, and BRK instruction interrupts, which do not have an interrupt control register, the processor interrupt level (IPL) is set as shown in Table 3. Priority resolution is performed by latching the interrupt request bit and interrupt priority level so that they do not change. They are sampled at the first half and latched at the last half of the operation code fetch cycle.

Because priority resolution takes some time, no sampling pulse is generated for a certain interval even if it is the next operation code fetch cycle.



Fig. 7 Interrupt priority



Fig. 8 Interrupt priority resolution



#### **16-BIT CMOS MICROCOMPUTER**

As shown in Figure 9, there are three different interrupt priority resolution time from which one is selected by software. After the selected time has elapsed, the highest priority is determined and is processed after the currently executing instruction has been completed.

The time is selected with bits 4 and 5 of the processor mode register (address  $5E_{16}$ ) shown in Figure 10. Table 4 shows the relationship between these bits and the number of cycles. After a reset, the processor mode register is initialized to "00<sub>16</sub>" and therefore, the longest time is selected.

However, the shortest time may be selected by software.

Table 3. Value set in processor interrupt level (IPL) during an interrupt

| Interrupt types                          | Setting value |  |
|------------------------------------------|---------------|--|
| Reset                                    | 0             |  |
| DBC                                      | 7             |  |
| Watchdog timer                           | 7             |  |
| Zero divide Not change value of IPL.     |               |  |
| BRK instruction Not change value of IPL. |               |  |

Table 4. Relationship between priority level evaluation time selection bit and number of cycles

| riority level resolution time selection bit |     | N                  |  |
|---------------------------------------------|-----|--------------------|--|
| Bit 5 Bit 4                                 |     | Number of cycles   |  |
| 0                                           | 0   | 7 cycles of $\phi$ |  |
| 0                                           | 1 . | 4 cycles of ¢      |  |
| 1                                           | 0   | 2 cycles of ø      |  |



Fig. 9 Interrupt priority resolution time



Fig. 10 Processor mode register configuration



# M37732S4FP,M37732S4AFP M37732S4BFP

#### **16-BIT CMOS MICROCOMPUTER**

#### TIMER

There are eight 16-bit timers. They are divided by type into timer A(5) and timer B(3).

The timer I/O pins are shared with I/O pins for port P5 and P6. To use these pins as timer input pins, the data direction register bit corresponding to the pin must be cleared to "0" to specify input mode.

#### TIMER A

Figure 11 shows a block diagram of timer A.

Timer A has four modes; timer mode, event counter mode, one-shot pulse mode, and pulse width modulation mode. The mode is selected with bits 0 and 1 of the timer Ai mode register (i = 0 to 4). Each of these modes is described below.

### (1) Timer mode [00]

Figure 12 shows the bit configuration of the timer Ai mode register during timer mode. Bits 0, 1, and 5 of the timer Ai mode register must always be "0" in timer mode. Bit 3 is janored if bit 4 is "0".

Bit 3 is ignored if bit 4 is "0".

Bits 6 and 7 are used to select the timer counter source. The counting of the selected clock starts when the count start flag is "1" and stops when it is "0".

Figure 13 shows the bit configuration of the count start flag. The counter is decremented, an interrupt is caused and the interrupt request bit in the timer Ai interrupt control register is set when the contents becomes  $0000_{16}$ . At the same time, the contents of the reload register is transferred to the counter and count is continued.



Fig. 11 Block diagram of timer A



#### **16-BIT CMOS MICROCOMPUTER**

When bit 2 of the timer Ai mode register is "1", the output is generated from  $TAi_{OUT}$  pin. The output is toggled each time the contents of the counter reaches to  $0000_{16}$ . When the contents of the count start flag is "0", "L" is output from  $TAi_{OUT}$  pin.

When bit 2 is "0", TAi<sub>OUT</sub> can be used as a normal port pin. When bit 4 is "0", TAi<sub>IN</sub> can be used as a normal port pin.

When bit 4 is "1", counting is performed only while the input signal from the  $TAi_{IN}$  pin is "H" or "L" as shown in Figure 14. Therefore, this can be used to measure the pulse width of the  $TAi_{IN}$  input signal. Whether to count while the input signal is "H" or while it is "L" is determined by bit 3. If bit 3 is "1", counting is performed while the  $TAi_{IN}$  pin input

signal is "H" and if bit 3 is "0", counting is performed while it is "L".

Note that the duration of "H" or "L" on the TAi\_{\rm IN} pin must be two or more cycles of the timer count source.

When data is written to timer Ai register with timer Ai halted, the same data is also written to the reload register and the counter. When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The contents of the counter can be read at any time.

When the value set in the timer Ai register is n, the timer frequency dividing ratio is 1/(n+1).







**16-BIT CMOS MICROCOMPUTER** 







#### **16-BIT CMOS MICROCOMPUTER**

### (2) Event counter mode [01]

Figure 15 shows the bit configuration of the timer Ai mode register during event counter mode. In event counter mode, the bit 0 of the timer Ai mode register must be "1" and bit 1 and 5 must be "0".

The input signal from the TAi<sub>IN</sub> pin is counted when the count start flag shown in Figure 13 is "1" and counting is stopped when it is "0".

Count is performed at the fall of the input signal when bit 3 is "0" and at the rise of the signal when it is "1".

In event counter mode, whether to increment or decrement the count can be selected with the up-down flag or the input signal from the  $TAi_{OUT}$  pin.

When bit 4 of the timer Ai mode register is "0", the updown flag is used to determine whether to increment or decrement the count (decrement when the flag is "0" and increment when it is "1"). Figure 16 shows the bit configuration of the up-down flag.

When bit 4 of the timer Ai mode register is "1", the input signal from the  $TAi_{OUT}$  pin is used to determine whether to increment or decrement the count. However, note that bit 2 must be "0" if bit 4 is "1" because if bit 2 is "1",  $TAi_{OUT}$  pin becomes an output pin with pulse output.

The count is decremented when the input signal from the  $TAi_{OUT}$  pin is "L" and incremented when it is "H". Determine the level of the input signal from the  $TAi_{OUT}$  pin before valid edge is input to the  $TAi_{IN}$  pin.

An interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set when the counter reaches  $0000_{16}$  (decrement count) or FFFF<sub>16</sub> (increment count). At the same time, the contents of the reload register is transferred to the counter and the count is continued.

When bit 2 is "1" and the counter reaches  $0000_{16}$  (decrement count) or FFFF<sub>16</sub> (increment count), the waveform reversing polarity is output from TAi<sub>OUT</sub> pin.

If bit 2 is "0", TAi<sub>OUT</sub> pin can be used as a normal port pin. However, if bit 4 is "1" and the TAi<sub>OUT</sub> pin is used as an output pin, the output from the pin changes the count direction. Therefore, bit 4 should be "0" unless the output from the TAi<sub>OUT</sub> pin is to be used to select the count direction.









#### **16-BIT CMOS MICROCOMPUTER**

Data write and data read are performed in the same way as for timer mode. That is, when data is written to timer Ai halted, it is also written to the reload register and the counter. When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The counter can be read at any time.

In event counter mode, whether to increment or decrement the counter can also be determined by supplying two-phase pulse input with phase shifted by 90° to timer A2, A3, or A4. There are two types of two-phase pulse processing operations. One uses timers A2 and A3, and the other uses timer A4. In either processing operation, two-phase pulse is input in the same way, that is, pulses out of phase by 90° are input at the TAj<sub>OUT</sub> (j=2 to 4) pin and TAj<sub>IN</sub> pin.

When timers A2 and A3 are used, as shown in Figure 17, the count is incremented when a rising edge is input to the TAk<sub>IN</sub> pin after the level of TAk<sub>OUT</sub> (k=2, 3) pin changes from "L" to "H", and when the falling edge is inserted, the count is decremented.

For timer A4, as shown in Figure 18, when a phase related pulse with a rising edge input to the TA4<sub>IN</sub> pin is input after the level of TA4<sub>OUT</sub> pin changes from "L" to "H", the count is incremented at the respective rising edge and falling edge of the TA4<sub>OUT</sub> pin and TA4<sub>IN</sub> pin.

When a phase related pulse with a falling edge input to the  $TA4_{OUT}$  pin is input after the level of  $TA4_{IN}$  pin changes from "H" to "L", the count is decremented at the respective rising edge and falling edge of the  $TA4_{IN}$  pin and  $TA4_{OUT}$  pin. When performing this two-phase pulse signal proces-

sing, timer Aj mode register bit 0 and bit 4 must be set to "1" and bits 1, 2, 3, and 5 must be "0". Bits 6 and 7 are ignored. Note that bits 5, 6, and 7 of the up-down flag register  $(44_{16})$  are the two-phase pulse signal processing selection bit for timer A2, A3, and A4 respectively. Each timer operates in normal event counter mode when the corresponding bit is "0" and performs two-phase pulse signal processing when it is "1".

Count is started by setting the count start flag to "1". Data write and read are performed in the same way as for normal event counter mode. Note that the direction register of the input port must be set to input mode because twophase pulse signal is input. Also, there can be no pulse output in this mode.











#### **16-BIT CMOS MICROCOMPUTER**

#### (3) One-shot pulse mode [10]

Figure 20 shows the bit configuration of the timer Ai mode register during one-shot pulse mode. In one-shot pulse mode, bit 0 and bit 5 must be "0" and bit 1 and bit 2 must be "1".

The trigger is enabled when the count start flag is "1". The trigger can be generated by software or it can be input from the TAi<sub>IN</sub> pin. Software trigger is selected when bit 4 is "0" and the input signal from the TAi<sub>IN</sub> pin is used as the trigger when it is "1".

Bit 3 is used to determine whether to trigger at the fall of the trigger signal or at the rise. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise of the trigger signal when it is "1".

Software trigger is generated by setting the bit in the oneshot start flag corresponding to each timer.

Figure 21 shows the bit configuration of the one-shot start flag.

As shown in Figure 22, when a trigger signal is received, the counter counts the clock selected by bits 6 and 7.

If the contents of the counter is not  $0000_{16}$ , the TAi<sub>OUT</sub> pin goes "H" when a trigger signal is received. The count direction is decrement.

When the counter reaches  $0001_{16}$ , The TAi<sub>OUT</sub> pin goes "L" and count is stopped. The contents of the reload register is transferred to the counter. At the same time, an interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set. This is repeated each time a trigger signal is received. The output pulse width is

1 pulse frequency of the selected clock

 $\times$ (counter's value at the time of trigger).

If the count start flag is "0",  $TAi_{OUT}$  goes "L". Therefore, the value corresponding to the desired pulse width must be written to timer Ai before setting the timer Ai count start flag.

As shown in Figure 23, a trigger signal can be received before the operation for the previous trigger signal is completed. In this case, the contents of the reload register is transferred to the counter by the trigger and then that value is decremented.

Except when retriggering while operating, the contents of the reload register is not transferred to the counter by triggering.

When retriggering, there must be at least one timer count source cycle before a new trigger can be issued.

Data write is performed to the same way as for timer mode. When data is written in timer Ai halted, it is also written to the reload register and the counter.

When data is written to timer Ai which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time.

Undefined data is read when timer Ai is read.



Fig. 20 Timer Ai mode register bit configuration during one-shot pulse mode





**16-BIT CMOS MICROCOMPUTER** 

| * .<br>• • • • • • • • • • • • • • • • • • •         | ·                                                               |
|------------------------------------------------------|-----------------------------------------------------------------|
| Selected clock<br>source t <sub>i</sub>              |                                                                 |
| TAi <sub>IN</sub><br>(in case of the<br>rising edge) |                                                                 |
| TAi <sub>out</sub>                                   |                                                                 |
| r.                                                   | Example when the contents of the reload register is $0003_{16}$ |
| Fla. 22 Puise out                                    | put example when external rising edge is selected               |

| Selected clock<br>source f <sub>i</sub>              |                                                                        |
|------------------------------------------------------|------------------------------------------------------------------------|
| TAi <sub>IN</sub><br>(in case of the<br>rising edge) |                                                                        |
| TAi <sub>out</sub>                                   | Example when the contents of the reload register is 0004 <sub>16</sub> |

Fig. 23 Example when trigger is re-issued during pulse output



#### **16-BIT CMOS MICROCOMPUTER**

### (4) Pulse width modulation mode [11]

Figure 24 shows the bit configuration of the timer Ai mode register during pulse width modulation mode. In pulse width modulation mode, bits 0, 1, and 2 must be set to "1".

Bit 5 is used to determine whether to perform 16-bit length pulse width modulator or 8-bit length pulse width modulator. 16-bit length pulse width modulator is performed when bit 5 is "0" and 8-bit length pulse width modulator is performed when it is "1". The 16-bit length pulse width modulator is described first.

The pulse width modulator can be started with a software trigger or with an input signal from a  $TAi_{IN}$  pin (external trigger).

The software trigger mode is selected when bit 4 is "0". Pulse width modulator is started and pulse is output from  $TAi_{OUT}$  when the timer Ai start flag is set to "1".

The external trigger mode is selected when bit 4 is "1". Pulse width modulator starts when a trigger signal is input from the TAi<sub>IN</sub> pin when the timer Ai start flag is "1". Whether to trigger at the fall or rise of the trigger signal is determined by bit 3. The trigger is at the fall of the trigger signal when bit 3 is "0" and at the rise when it is "1".

When data is written to timer Ai with the pulse width modulator halted, it is written to the reload register and the counter.

Then when the time Ai start flag is set to "1" and a software trigger or an external trigger is issued to start modulation, the waveform shown in Figure 25 is output continuously. Once modulation is started, triggers are not accepted. If the value in the reload register is m, the duration "H" of pulse is

 $\frac{1}{\text{selected clock frequency}} \times m$  and the output pulse period is

1

selected clock frequency ×(2<sup>16</sup>-1).

An interrupt request signal is generated and the interrupt request bit in the timer Ai interrupt control register is set at each fall of the output pulse.

The width of the output pulse is changed by updating timer data. The update can be performed at any time. The output pulse width is changed at the rise of the pulse after data is written to the timer.

The contents of the reload register are transferred to the counter just before the rise of the next pulse so that the pulse width is changed from the next output pulse.

Undefined data is read when timer Ai is read.

The 8-bit length pulse width modulator is described next.

The 8-bit length pulse width modulator is selected when the timer Ai mode register bit 5 is "1".

The reload register and the counter are both divided into 8bit halves.

The low order 8 bits function as a prescaler and the high

order 8 bits function as the 8-bit length pulse width modulator. The prescaler counts the clock selected by bits 6 and 7. A pulse is generated when the counter reaches  $0000_{16}$ as shown in Figure 26. At the same time, the contents of the reload register is transferred to the counter and count is continued.



Fig. 24 Timer Ai mode register bit configuration during pulse width modulation mode



#### **16-BIT CMOS MICROCOMPUTER**

Therefore, if the low order 8-bit of the reload register is n, the period of the generated pulse is

# $\frac{1}{\text{selected clock frequency}} \times (n+1).$

The high order 8-bit function as an 8-bit length pulse width modulator using this pulse as input. The operation is the same as for 16-bit length pulse width modulator except that the length is 8 bits. If the high order 8-bit of the reload register is m, the duration "H" of pulse is

 $\frac{1}{\text{selected clock frequency}} \times (n+1) \times m.$ 

And the output pulse period is

 $\frac{1}{\text{selected clock frequency}} \times (n+1) \times (2^8-1).$ 





#### Fig. 26 8-bit length pulse width modulator output pulse example



#### **16-BIT CMOS MICROCOMPUTER**

#### TIMER B

Figure 27 shows a block diagram of timer B.

Timer B has three modes; timer mode, event counter mode, and pulse period measurement/pulse width measurement mode. The mode is selected with bits 0 and 1 of the timer Bi mode register (i = 0 to 2). Each of these modes is described below.

#### (1) Timer mode [00]

Figure 28 shows the bit configuration of the timer Bi mode register during timer mode. Bits 0, and 1 of the timer Bi mode register must always be "0" in timer mode.

Bits 6 and 7 are used to select the clock source. The counting of the selected clock starts when the count start flag "1" and stops when "0".

As shown in Figure 13, the timer Bi count start flag is at the same address as the timer Ai count start flag. The count is decremented, an interrupt occurs, and the interrupt request bit in the timer Bi interrupt control register is set when the contents becomes  $0000_{16}$ . At the same time, the contents of the reload register is stored in the counter and count is continued.

Timer Bi does not have a pulse output function or a gate function like timer A.

When data is written to timer Bi halted, it is written to the reload register and the counter. When data is written to timer Bi which is busy, the data is written to the reload register, but not to the counter. The counter is reloaded with new data from the reload register at the next reload time. The contents of the counter can be read at any time.



Fig. 27 Timer B block diagram



**16-BIT CMOS MICROCOMPUTER** 

### (2) Event counter mode (01)

Figure 29 shows the bit configuration of the timer Bi mode register during event counter mode. In event counter mode, the bit 0 in the timer Bi mode register must be "1" and bit 1 must be "0".

The input signal from the  $\mathsf{TB}_{\mathsf{IN}}$  pin is counted when the count start flag is "1" and counting is stopped when it is "0". Count is performed at the fall of the input signal when bits 2, and 3 are "0" and at the rise of the input signal when bit 3 is "0" and bit 2 is "1".

When bit 3 is "1" and bit 2 is "0", count is performed at the rise and fall of the input signal.

Data write, data read and timer interrupt are performed in the same way as for timer mode.

# (3) Pulse period measurement/pulse width measurement mode [10]

Figure 30 shows the bit configuration of the timer Bi mode register during pulse period measurement/pulse width measurement mode.

In pulse period measurement/pulse width measurement mode, bit 0 must be "0" and bit 1 must be "1". Bits 6 and 7 are used to select the clock source. The selected clock is counted when the count start flag is "1" and counting stops when it is "0".

The pulse period measurement mode is selected when bit 3 is "0". In pulse period measurement mode, the selected clock is counted during the interval starting at the fall of the input signal from the TBi<sub>IN</sub> pin to the next fall or at the rise of the input signal to the next rise and the result is stored in the reload register. In this case, the reload register acts as a buffer register.

When bit 2 is "0", the clock is counted from the fall of the input signal to the next fall. When bit 2 is "1", the clock is counted from the rise of the input signal to the next rise.

In the case of counting from the fall of the input signal to the next fall, counting is performed as follows. As shown in Figure 31, when the fall of the input signal from  $TBi_{IN}$  pin is detected, the contents of the counter is transferred to the reload register. Next the counter is cleared and count is started from the next clock. When the fall of the next input signal is detected, the contents of the counter is transferred to the reload register once more, the counter is cleared, and the count is started. The period from the fall of the input signal to the next fall is measured in this way.







Fig. 29 Timer Bi mode register bit configuration during event counter mode





# M37732S4FP,M37732S4AFP M37732S4BFP

### **16-BIT CMOS MICROCOMPUTER**

After the contents of the counter is transferred to the reload register, an interrupt request signal is generated and the interrupt request bit in the timer Bi interrupt control register is set. However, no interrupt request signal is generated when the contents of the counter is transferred first time to the reload register after the count start flag is set to "1".

When bit 3 is "1", the pulse width measurement mode is selected. Pulse width measurement mode is similar to pulse period measurement mode except that the clock is counted from the fall of the TBi<sub>IN</sub> pin input signal to the next rise or from the rise of the input signal to the next fall as

shown in Figure 32.

When timer Bi is read, the contents of the reload register is read.

Note that in this mode, the interval between the fall of the TBi<sub>IN</sub> pin input signal to the next rise or from the rise to the next fall must be at least two cycles of the timer count source.

Timer Bi overflow flag which is bit 5 of timer Bi mode register is set to "1" when the timer Bi counter reaches  $0000_{16}$ . This flag is cleared by writing to corresponding timer Bi mode register. This bit is set to "1" at reset.



Fig. 31 Pulse period measurement mode operation (example of measuring the interval between the falling edge to next falling one)





#### **16-BIT CMOS MICROCOMPUTER**

#### Pulse output port mode

Figure 33 shows a block diagram for pulse output port mode. In the pulse output port mode, two pairs of four-bit pulse output ports are used. Whether using pulse output port or not can be selected by waveform output selection bit (bit 0, bit 1) of waveform output mode register ( $62_{16}$ address) shown in Figure 34. When bit 0 of waveform output selection bit is set to "1", ports P5<sub>7</sub>, P5<sub>6</sub>, P5<sub>5</sub> and P5<sub>4</sub> are used as pulse output ports (RTP1 selected), and when bit 1 of waveform output selection bit is set to "1", ports P5<sub>3</sub>, P5<sub>2</sub>, P5<sub>1</sub>, and P5<sub>0</sub> are used as pulse output ports (RTP0 selected). When bits 1 and 0 of waveform output selection bit are set to "1", ports P5<sub>7</sub>, P5<sub>6</sub>, P5<sub>5</sub>, and P5<sub>4</sub>, and ports P5<sub>3</sub>, P5<sub>2</sub>, P5<sub>1</sub> and P5<sub>0</sub> are used as pulse output ports (RTP1 and RTP0 selected).

The ports not used as pulse output ports can be used as normal parallel ports or timer input/output.

In the pulse output port mode, set timers A2 and A0 to timer mode as timers A2 and A0 are used. Figure 35 shows the bit configuration of timer A0, A2 mode registers in pulse output port mode.

Data can be set in each bit of the pulse output data regis-

ter corresponding to four ports selected as pulse output ports. Figure 36 shows the bit configuration of the pulse output data register. The contents of the pulse output data register 1 (low-order four bits of  $64_{16}$  address) corresponding to ports P5<sub>7</sub>, P5<sub>6</sub>, P5<sub>5</sub> and P5<sub>4</sub> is output to the ports each time the counter of timer A2 becomes 0000<sub>16</sub>. The contents of the pulse output data register 0 (low-order four bits of  $65_{16}$  address) corresponding to ports P5<sub>3</sub>, P5<sub>2</sub>, P5<sub>1</sub>, and P5<sub>0</sub> is output to the ports each time the counter of timer A0 becomes 0000<sub>16</sub>.

When "0" is written to a specified bit of the pulse output data register, "L" level is output to the corresponding pulse output port when the counter of corresponding timer becomes  $0000_{16}$ , and when "1" is written, "H" level is output to the pulse output port.

Pulse width modulation can be applied to each pulse output port. Since pulse width modulation involves the use of timers A3 and A1, activate these timers in pulse width modulation mode. When a certain bit of the pulse output register is "1", pulse width modulation is output from the pulse output port when the counter of the corresponding timer becomes  $0000_{16}$ .



Fig. 33 Block diagram for pulse output port mode



**16-BIT CMOS MICROCOMPUTER** 

Ports P5<sub>7</sub>, P5<sub>6</sub>, P5<sub>5</sub> and P5<sub>4</sub> are applied pulse width modulation by timer A3 by setting the pulse width modulation selection bit by timer A3 (bit 5) of the waveform output mode register to "1".

Ports  $P5_3$ ,  $P5_2$ ,  $P5_1$  and  $P5_0$  are applied pulse width modulation by timer A1 by setting the pulse width modulation selection bit by timer A1 (bit 4) of the waveform output mode register to "1".

The contents of the pulse output data register 0 can be reversed and output to pulse output ports  $P5_3$ ,  $P5_2$ ,  $P5_1$  and  $P5_0$  by the polarity selection bit (bit 3) of the waveform output mode register. When the polarity selection bit is "0", the contents of the pulse output data register 0 is output unchangeably, and when "1", the contents of the pulse output data register 0 is reversed and output. When pulse width modulation is applied, likewise the polarity reverse to pulse width modulation can be selected by the polarity selection bit.

Figure 37 shows example of waveforms in pulse output port mode.



Fig. 34 Waveform output mode register bit configuration









**16-BIT CMOS MICROCOMPUTER** 

|                                                         | Example of pulse output port (ports P5 <sub>7</sub> ~P5 <sub>4</sub> )                                                                     |
|---------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Output signal at each time<br>when timer A2 becomes 000 | <sup>20</sup> 16                                                                                                                           |
| Port P57                                                |                                                                                                                                            |
| Port P5 <sub>6</sub>                                    |                                                                                                                                            |
| Port P5 <sub>5</sub>                                    |                                                                                                                                            |
| Port P5₄                                                |                                                                                                                                            |
|                                                         | Example of pulse output port (ports $P5_7 \sim P5_4$ ) when pulse width modulation is applied by timer A3.                                 |
| Output signal at each time<br>when timer A2 becomes 000 |                                                                                                                                            |
| Port P57                                                |                                                                                                                                            |
| Port P5 <sub>6</sub>                                    |                                                                                                                                            |
| Port P5 <sub>5</sub>                                    |                                                                                                                                            |
| Port P5 <sub>4</sub>                                    |                                                                                                                                            |
|                                                         |                                                                                                                                            |
| · · · · · ·                                             | Example of pulse output port (ports $P5_3 \sim P5_0$ ) when pulse width modulation is applied by timer A1 with polarity selection bit="1". |
| Output signal at each time<br>when timer A0 becomes 000 |                                                                                                                                            |
| Port P5 <sub>3</sub>                                    |                                                                                                                                            |
| Port P5 <sub>2</sub>                                    |                                                                                                                                            |
| Port P51                                                |                                                                                                                                            |
| Port P5 <sub>0</sub>                                    |                                                                                                                                            |
|                                                         | veforms in pulse output port mode                                                                                                          |



# M37732S4FP,M37732S4AFP M37732S4BFP

### **16-BIT CMOS MICROCOMPUTER**

### SERIAL I/O PORTS

Two independent serial I/O ports are provided. Figure 38 shows a block diagram of the serial I/O ports.

Bits 0, 1, and 2 of the UARTi (i = 0, 1) Transmit/Receive mode register shown in Figure 39 are used to determine whether to use port P8 as parallel port, clock synchronous serial I/O port, or asynchronous (UART) serial I/O port using start and stop bits. Figures 40 and 41 show the connections of receiver/transmitter according to the mode.

Figure 42 shows the bit configuration of the UARTi transmit/ receive control register.

Each communication method is described below.



Fig. 38 Serial I/O port block diagram

|                                                       | iresses |
|-------------------------------------------------------|---------|
| 7 6 5 4 3 2 1 0 UART 0 Transmit/Receive mode register | 3016    |
| UART 1 Transmit/Receive mode register                 | 3816    |
| Serial communication method selection bit             |         |
| 0 0 0 : Parallel port                                 |         |
| 0 0 1 Clock synchronous                               |         |
| 1 0 0 : 7-bit UART                                    |         |
| 1 0 1 : 8-bit UART<br>1 1 0 : 9-bit UART              |         |
| Internal clock/External clock selection bit           |         |
| 0 : Internal clock                                    |         |
| 1 : External clock                                    |         |
| Stop bit length selection bit                         |         |
| 0 : 1 stop bit                                        |         |
| 1 : 2 stop bits                                       |         |
| Even/Odd parity selection bit                         |         |
| 0 Cdd parity                                          |         |
| 1 : Even parity                                       |         |
| Parity enable selection bit                           |         |
| 0 :No parity                                          |         |
| 1 With parity                                         |         |
| Sleep selection bit                                   |         |
| 0 : No sleep                                          |         |
| 1 Sleep                                               |         |





**16-BIT CMOS MICROCOMPUTER** 



Fig. 40 Receiver block diagram



Fig. 41 Transmitter block diagram



Fig. 42 UARTI Transmit/Receive control register bit configuration



#### **16-BIT CMOS MICROCOMPUTER**

# CLOCK SYNCHRONOUS SERIAL COMMUNICATION

A case where communication is performed between two clock synchronous serial I/O ports as shown in Figure 43 will be described. (The transmission side will be denoted by subscript j and the receiving side will be denoted by subscript k.)

Bit 0 of the UARTj transmit/receive mode register and UARTk transmit/receive mode register must be set to "1" and bits 1 and 2 must be "0". The length of the transmission data is fixed at 8 bits.

Bit 3 of the UARTj transmit/receive mode register of the clock sending side is cleared to "0" to select the internal clock. Bit 3 of the UARTk transmit/receive mode register of the clock receiving side is set to "1" to select the external clock. Bits 4, 5 and 6 are ignored in clock synchronous mode. Bit 7 must always be "0".

The clock source is selected by bit 0 ( $CS_0$ ) and bit 1 ( $CS_1$ ) of the clock sending side UARTj transmit/receive control register 0. As shown in Figure 38, the selected clock is divided by (n +1), then by 2, passed through a transmisson control circuit, and output as transmisson clock CLKj. Therefore, when the selected clock is fi,

#### Bit Rate=fi/{ $(n+1)\times 2$ }

On the clock receiving side, the  $CS_0$  and  $CS_1$  bits of the UARTk transmit/receive control register are ignored because an external clock is selected.

The bit 2 of the clock sending side UARTj transmit/receive control register is clear to "0"to select  $\overline{\text{CTS}}$  input. The bit 2 of the clock receiving side is set to "1" to select  $\overline{\text{RTSk}}$  output.  $\overline{\text{CTS}}$ , and  $\overline{\text{RTS}}$  signals are described later.

#### Transmission

Transmission is started when the bit 0 (TEj flag) of UARTj transmit/receive control register 1 is "1", bit 1 is (TIj flag) of one is "0", and  $\overline{\text{CTS}}$  input is "L". As shown in Figure 44, data is output from TxDj pin when transmission clock CLKj changes from "H" to "L". The data is output from the least significant bit.

The TIj flag indicates whether the transmission buffer register is empty or not. It is cleared to "0" when data is written in the transmission buffer register and set to "1" when the contents of the transmission buffer register is transferred to the transmission register.

When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically from the transmission buffer register to the transmission register if the next transmission start condition is satisfied. If the bit 2 of UARTj transmit/receive control register 0 is "1", CTSj input is ignored and transmission start is controlled only by the TEj flag and TIj flag. Once transmission has started, the TEj flag, TIj flag, and CTSj signals are ignored until data transmission completes. Therefore, transmission is not interrupt when  $\overline{\text{CTSj}}$  input is changed to "H" during transmission.

The transmission start condition indicated by TEj flag, TIj flag, and  $\overline{\text{CTS}j}$  is checked while the T<sub>ENDj</sub> signal shown in Figure 44 is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission buffer register and TIj flag is cleared to "0" before the T<sub>ENDj</sub> signal goes "H".

The bit 3 (TxEPTYj flag) of UARTj transmit/receive control register 0 changes to "1" at the next cycle after the  $T_{ENDj}$  signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmission has completed.

When the TIj flag changes from "0" to "1", the interrupt request bit in the UARTj transmission interrupt control register is set to "1".

#### Receive

Receive starts when the bit 2 (RE<sub>k</sub> flag) of UART<sub>k</sub> transmit/receive control register 1 is set to "1".

The  $\overline{RTS_k}$  output is "H" when the  $RE_k$  flag is "0" and goes "L" when the  $RE_k$  flag changed to "1". It goes back to "H" when receive starts. Therefore, the  $\overline{RTS_k}$  output can be used to determine whether the receive register is ready to receive. It is ready when  $\overline{RTS_k}$  output is "L".

The data from the RxDk pin is retrieved and the contents of the receive register is shifted by 1 bit each time the transmission clock CLKj changes from "L" to"H". When an 8-bit data is received, the contents of the receive register is transferred to the receive buffer register and the bit 3 (RIk flag) of  $UART_k$  transmit/receive control register 1 is set to "1". In other words, the setting of the RIk flag indicates that the receive buffer register contains the received data. At this point, RTSj output goes "L" to indicate that the next data can be received. When the RIk flag changes from "0" to "1", the interrupt request bit in the UARTk receive interrupt control register is set to "1". Bit 4 (OERk flag) of UARTk transmit/receive control register is set to "1" when the next data is transferred from the receive register to the receive buffer register while RIk flag is "1", and indicates that the next data was transferred to the receive register before the contents of the receive buffer register was read. RIk and OERk flags are cleared automatically to "0" when the low-order byte of the receive buffer register is read. The OERk flag is also cleared when the REk flag is cleared. Bit 5 (FERk flag), bit 6 (PERk flag), and bit 7 (SUM<sub>k</sub> flag) are ignored in clock synchronous mode.

As shown in Figure 38, with clock synchronous serial communication, data cannot be received unless the transmitter is operating because the receive clock is created from the transmission clock. Therefore, the transmitter must be operating even when there is no data to be sent from UART<sub>k</sub> to UART<sub>j</sub>.



**16-BIT CMOS MICROCOMPUTER** 



Fig. 43 Clock synchronous serial communication



Fig. 44 Clock synchronous serial I/O timing



### **16-BIT CMOS MICROCOMPUTER**

### ASYNCHRONOUS SERIAL COMMUNICATION

Asynchronous serial communication can be performed using 7-, 8-, or 9-bit length data. The operation is the same for all data lengths. The following is the description for 8-bit asynchronous communication.

With 8-bit asynchronous communication, the bit 0 of UARTi transmit/receive mode register is "1", the bit 1 is "0", and the bit 2 is "1".

Bit 3 is used to select an internal clock or an external clock. If bit 3 is "0", an internal clock is selected and if bit 3 is "1", then external clock is selected. If an internal clock is selected, the bit 0 ( $CS_0$ ) and bit 1 ( $CS_1$ ) of UARTi transmit/ receive control register 0 are used to select the clock source. When an internal clock is selected for asynchronous serial communication, the CLK pin can be used as a normal I/O pin.

The selected internal or external clock is divided by (n+1), then by 16, and passed through a control circuit to create the UART transmission clock or UART receive clock.

Therefore, the transmission speed can be changed by changing the contents **n** of the bit rate generator. If the selected clock is an internal clock fi or an external clock  $f_{EXT}$ .

Bit Rate =  $(f_i \text{ or } f_{EXT}) / \{(n+1) \times 16\}$ 

Bit 4 is the stop bit length selection bit to select 1 stop bit or 2 stop bits.

The bit 5 is a selection bit of odd parity or even parity. In the odd parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always odd.

In the even parity mode, the parity bit is adjusted so that the sum of the 1's in the data and parity bit is always even.



Fig. 45 Transmit timing example when 8-bit asynchronous communication with parity and 1 stop bit is selected



Fig. 46 Transmit timing example when 9-bit asynchronous communication with no parity and 2 stop bits is selected



### **16-BIT CMOS MICROCOMPUTER**

Bit 6 is the parity bit selection bit which indicates whether to add parity bit or not.

and the second second second

Bits 4 to 6 should be set or reset according to the data format of the communicating devices.

Bit 7 is the sleep selection bit. The sleep mode is described later.

The UART; transmit/receive control regisger 0 bit 2 is used to determine whether to use CTS; input or RTS; output. CTS; input used if bit 2 is "0" and RTS; output is used if bit 2 is "1".

If CTSi input is selected, the user can control whether to stop or start transmission by external CTSi input. RTSi will be described later.

#### Transmission

Transmission is started when the bit 0 (TEi flag) of UARTi transmit/receive control register 1 is "1", the bit 1 (Tlj flag) is "0", and CTS; input is "L" if CTS; input is selected. As shown in Figure 45 and 46, data is output from the TxD; pin with the stop bit and parity bit specified by the bits 4 to 6 of UART; transmit/receive mode register bits. The data is output from the least significant bit.

The TI; flag indicates whether the transmission butter is empty or not. It is cleared to "0" when data is written in the transmission buffer and set to "1" when the contents of the transmission buffer register is transferred to the transmission register.

When the transmission register becomes empty after the contents has been transmitted, data is transferred automatically form the transmission buffer register to the transmission register if the next transmission start condition is satisfied.

Once transmission has started, the TE<sub>i</sub> flag, Tl<sub>i</sub> flag, and CTS<sub>i</sub> signal (if CTS<sub>i</sub> input is selected) are ignored until data transmission is completed.

Therefore, transmission does not stop until it completes even if the TE<sub>i</sub> flag is cleared during transmission.

The transmission start condition indicated by TE<sub>i</sub> flag, Tl<sub>i</sub> flag, and CTSi is checked while the TENDI signal shown in Figure 45 is "H". Therefore, data can be transmitted continuously if the next transmission data is written in the transmission butter register and TI<sub>i</sub> flag is cleared to 0 before the T<sub>ENDI</sub> signal goes "H".

The bit 3 (TxEPTY; flag) of UART; transmit/receive control register 0 changes to "1" at the next cycle after the TENDI signal goes "H" and changes to "0" when transmission starts. Therefore, this flag can be used to determine whether data transmision is completed.

When the Tl<sub>i</sub> flag changes from "0" to "1", the interrupt request bit in the UART; transmissoin interrupt control register is set to "1".

#### Receive

Receive is enabled when the bit 2 (RE; flag) of UART; transmit/receive control register 1 is set. As shown in Figure 47, the frequency divider circuit at the receiving end begin to work when a start bit is arrived and the data is received.



Receive timing example when 8-bit asynchronous communication with no parity and 1 stop bit is selected Fig. 47



#### **16-BIT CMOS MICROCOMPUTER**

If  $\overline{\text{RTS}_i}$  output is selected by setting the bit 2 of UART<sub>i</sub> transmit/receive control register 0 to "1", the  $\overline{\text{RTS}_i}$  output is "H" when the RE<sub>i</sub> flag is "0". When the RE<sub>i</sub> flag changes to "1", the  $\overline{\text{RTS}_i}$  output goes "L" to indicate receive ready and returns to "H" once receive has started. In other words,  $\overline{\text{RTS}_i}$  output can be used to determine externally whether the receive register is ready to receive.

The entire transmission data bits are received when the start bit passes the final bit of the receive block shown in Figure 40. At this point, the contents of the receive register is transferred to the receive buffer register and the bit 3 of UART; transmit/receive control register 1 is set. In other words, the RI<sub>j</sub> flag indicates that the receive buffer register contains data when it is set. If RTS<sub>i</sub> output is selected, RTS<sub>i</sub> output goes "L" to indicate that the register is ready to receive the next data.

The interrupt request bit in the UART<sub>i</sub> receive interrupt control register is set when the RI<sub>i</sub> flag changes from "0" to "1".

The bit 4 (OER<sub>i</sub> flag) of UART<sub>i</sub> transmission control register 1 is set when the next data is transferred from the receive register to the receive buffer register while the RI<sub>i</sub> flag is "1". In other words when an overrun error occurs. If the OER<sub>i</sub> flag is "1", it indicates that the next data has been transferred to the receive buffer register before the contents of the receive butter register has been read.

Bit 5 (FER<sub>i</sub> flag) is set when the number of stop bits is less than required (framing error).

Bit 6 (PER<sub>i</sub> flag) is set when a parity error occurs.

Bit 7 (SUM<sub>i</sub> flag) is set when either the OER<sub>i</sub> flag, FER<sub>i</sub> flag, or the PER<sub>i</sub> flag is set. Therefore, the SUM<sub>i</sub> flag can be used to determine whether there is an error.

The setting of the RI<sub>i</sub> flag, OER<sub>i</sub> flag, FER<sub>i</sub> flag, and the PERi flag is performed while transferring the contents of the receive register to the receive buffer register. The RI<sub>i</sub> OER<sub>i</sub>, FER<sub>i</sub>, PER<sub>i</sub>, and SUM<sub>i</sub> flags are cleared when the low order byte of the receive buffer register is read or when the RE<sub>i</sub> flag is cleared.

#### Sleep mode

The sleep mode is used to communicate only between certain microcomputers when multiple microcomputers are connected through serial I/O.

The sleep mode is entered when the bit 7 of UART; transmit/receive mode register is set.

The operation of the sleep mode for an 8-bit asynchronous communication is described below.

When sleep mode is selected, the contents of the receive register is not transferred to the receive buffer register if bit 7 (bit 6 if 7-bit asynchronous communication and bit 8 if 9-bit asychronous communication) of the received data is "0". Also the RI<sub>i</sub>, OER<sub>i</sub>, FER<sub>i</sub>, PER<sub>i</sub>, and the SUM<sub>i</sub> flag are unchanged. Therefore, the interrupt request bit of the UART<sub>i</sub> receive interrupt control register is also unchanged.

Normal receive operation takes place when bit 7 of the received data is "1".

The following is an example of how the sleep mode can be used.

The main microcomputer first sends data with bit 7 set to "1" and bits 0 to 6 set to the address of the subordinate microcomputer which wants to communicate with. Then all subordinate microcomputers receive the same data. Each subordinate microcomputer checks the received data, clears the sleep bit if bits 0 to 6 are its own address and sets the sleep bit if not. Next the main microcomputer sends data with bit 7 cleared. Then the microcomputer with the sleep bit cleared will receive the data, but the microcomputer with the sleep bit set will not. In this way, the main microcomputer is able to communicate with only the designated microcomputer.



#### **16-BIT CMOS MICROCOMPUTER**

#### A-D CONVERTER

The A-D converter is an 8-bit successive approximation converter.

Figure 48 shows a block diagram of the A-D converter and Figure 49 shows the bit configuration of the A-D control register. The frequency of the A-D converter operating clock  $\phi_{AD}$  is selected by the bit 7 of the A-D control register. When bit 7 is "0",  $\phi_{AD}$  is the clock frequency divided by 8. That is,  $\phi_{AD} = f(X_{IN})/8$ . When bit 7 is "1",  $\phi_{AD}$  is the clock frequency divided by 4 and  $\phi_{AD}$  is= $f(X_{IN})/4$ . The  $\phi_{AD}$  during A-D conversion must be 250kHz minimum because the comparator consists of a capacity coupling amplifier.

The operating mode is selected by the bits 3 and 4 of A-D control register. The available operating modes are one-shot, repeat, single sweep, and repeat sweep.

The bit of data direction register bit corresponding to the A-D converter pin must be "0" (input mode) because the analog input port is shared with port P7.

The operation of each mode is described below.







Fig. 48 A-D converter block diagram



#### **16-BIT CMOS MICROCOMPUTER**

#### (1) One-shot mode [00]

The A-D conversion pins are selected with the bit 0 to 2 of A-D control register. A-D conversion can be started by a software trigger or by an external trigger.

A software trigger is selected when the bit 5 of A-D control register is "0" and an external trigger is selected when it is "1".

When a software trigger is selected, A-D conversion is started when bit 6 (A-D conversion start flag) is set. A-D conversion ends after 57  $\phi_{AD}$  cycles and an interrupt request bit is set in the A-D conversion interrupt control register. At the same time, A-D control register bit 6 (A-D conversion start flag) is cleared and A-D conversion stops. The result of A-D conversion is stored in the A-D register corresponding to the selected pin.

If an external trigger is selected, A-D conversion starts when the A-D conversion start flag is "1" and the  $\overline{AD}_{TRG}$  input changes from "H" to "L". In this case, the pins that can be used for A-D conversion are  $AN_0$  to  $AN_6$  because the  $\overline{AD}_{TRG}$  pin is shared with the analog voltage input pin  $AN_7$ . The operation is the same as with software trigger except that the A-D conversion start flag is not cleared after A-D conversion and a retrigger can be available during A-D conversion.

#### (2) Repeat mode [01]

The operation of this mode is the same as the operation of one-shot mode except that when A-D conversion of the selected pin is complete and the result is stored in the A-D register, conversion does not stop, but is repeated. Also, no interrupt request is issued in this mode. Furthermore, if software trigger is selected, the A-D conversion start flag is not cleared. The contents of the A-D register can be read at any time.

#### (3) Single sweep mode [10]

In the sweep mode, the number of analog input pins to be swept can be selected. Analog input pins are selected by bits 1 and 0 of the A-D sweep pin selection register ( $1F_{16}$ address) shown in Figure 50. Two pins, four pins, six pins, or eight pins can be selected as analog input pins, depending on the contents of these bits.

A-D conversion is performed only for selected input pins. After A-D conversion is performed for input of  $AN_0$  pin, the conversion result is stored in A-D register 0, and in the same way, A-D conversion is performed for selected pins one after another. After A-D conversion is performed for all selected pins, the sweep is stopped.

A-D conversion can be started with a software trigger or with an external trigger input. A software trigger is selected when bit 5 is "0" and an external trigger is selected when it is "1".

When a software trigger is selected, A-D conversion is started when A-D control register bit 6 (A-D conversion start flag) is set. When A-D conversion of all selected pins end, an interrupt request bit is set in the A-D conversion interrupt control register. At the same time, A-D control register bit 6 (A-D conversion start flag) is cleared and A-D conversion stops.

When an external trigger is selected, A-D conversion starts when the A-D conversion start flag is "1" and the  $\overline{AD_{TRG}}$  input changes from "H" to "L". In this case, the A-D conversion result of the trigger input itself is stored in the A-D register 7 because the  $\overline{AD_{TRG}}$  pin is shared with AN<sub>7</sub> pin.

The operation is the same as done by software trigger except that the A-D conversion start flag is not cleared after A-D conversion and a retrigger can be available during A-D conversion.

#### (4) Repeat sweep mode [11]

The difference with the single sweep mode is that A-D conversion does not stop after converting from the  $AN_0$  pin to the selected pins, but repeats again from the  $AN_0$  pin. The repeat is performed among the selected pins. Also, no interrupt request is generated. Furthermore, if software trigger is selected, the A-D conversion start flag is not cleared. The A-D register can be read at any time.



Fig. 50 A-D sweep pin selection register configuration



**16-BIT CMOS MICROCOMPUTER** 

#### WATCHDOG TIMER

The watchdog timer is used to detect unexpected execution sequence caused by software run-away.

Figure 51 shows a block diagram of the watchdog timer. The watchdog timer consists of a 12-bit binary counter.

The watchdog timer counts the clock frequency divided by 32 ( $f_{32}$ ) or by 512 ( $f_{512}$ ). Whether to count  $f_{32}$  or  $f_{512}$  is determined by the watchdog timer frequency selection flag shown in Figure 52.  $f_{512}$  is selected when the flag is "0" and  $f_{32}$  is selected when it is "1". The flag is cleared after reset. FFF<sub>16</sub> is set in the watchdog timer when "L" or 2V<sub>CC</sub> is applied to the RESET pin, STP instruction is executed, data is written to the watchdog timer, or the most significant bit of the watchdog timer become "0".

After FFF<sub>16</sub> is set in the watchdog timer, the contents of watchdog timer is decremented by one at every cycle of selected frequency  $f_{32}$  or  $f_{512}$ , and after 2048 counts, the most significant bit of watchdog timer become "0", and a watchdog timer interrupt request bit is set, and FFF<sub>16</sub> is preset in the watchdog timer.

Normally, a program is written so that data is written in the watchdog timer before the most significant bit of the watchdog timer become "0". If this routine is not executed due to unexpected program execution, the most significant bit of the watchdog timer become eventually "0" and an interrupt is generated.

The processor can be reset by setting the bit 3 (software reset bit) of processor mode register described in Figure 10 in the interrupt section and generating a reset pulse.

The watchdog timer stops its function when the  $\overrightarrow{\text{RESET}}$  pin voltage is raised to double the  $V_{CC}$  voltage.

The watchdog timer can also be used to recover from when the clock is stopped by the STP instruction. Refer to the section on clock generation circuit for more details.

The watchdog timer hold the contents during a hold state and the frequency is stopped to input.



Fig. 51 Watchdog timer block diagram



Fig. 52 Watchdog timer frequency selection flag



#### **16-BIT CMOS MICROCOMPUTER**

### **RESET CIRCUIT**

Reset occurs when the RESET pin is returned to "H" level after holding it at "L" level when the power voltage is at 5V  $\pm 10\%$ . Program execution starts at the address formed by setting the address pins  $A_{23} \sim A_{16}$  to  $00_{16}$ ,  $A_{15} \sim A_8$  to the contents of address FFFF<sub>16</sub>, and  $A_7 \sim A_0$  to the contents of address FFFF<sub>16</sub>.

Figure 53 shows the status of the internal registers when a reset occurs.

Figure 54 shows an example of a reset circuit. The reset input voltage must be held 0.9V or lower when the power voltage reaches 4.5V.



Fig. 54 Example of a reset circuit (perform careful evaluation at the system design level before using)

|   |      | · · · ·                                    | Address                      |                   |               |                                                      | Address              |                               |
|---|------|--------------------------------------------|------------------------------|-------------------|---------------|------------------------------------------------------|----------------------|-------------------------------|
|   | (1)  | Port P4 data directional register          | (0C <sub>16</sub> )          | 0016              | (28)          | Waveform output mode register                        | (62 <sub>16</sub> )  | 0 0 0 0 0                     |
|   | (2)  | Port P5 data directional register          | (0D <sub>16</sub> )          | 0016              | (29)          | A-D conversion interrupt control register            | (70 <sub>16</sub> )  |                               |
|   | (3)  | Port P6 data directional register          | (10 <sub>16</sub> )          | 0016              | (30)          | UART 0 transmission interrupt control register       | (71 <sub>16</sub> )  |                               |
|   | (4)  | Port P7 data directional register          | ( <b>11</b> <sub>16</sub> )… | 0016              | (3 1)         | UART 0 receive interrupt control register            | (72 <sub>16</sub> )  |                               |
|   | (5)  | Port P8 data directional register          | (14 <sub>16</sub> )…         | 0016              | (32)          | UART 1 transmission interrupt control register       | (73 <sub>16</sub> )… |                               |
|   | (6)  | A-D control register                       | (1E <sub>16</sub> )          | 00000???          | (3 <b>3</b> ) | UART 1 receive interrupt control register            | (74 <sub>16</sub> )  |                               |
|   | (7)  | A-D sweep pin selection register           | (1F <sub>16</sub> )…         |                   | (34)          | Timer A0 interrupt control register                  | (75 <sub>16</sub> )… |                               |
|   | (8)  | UART 0 Transmit/Receive mode register      | (30 <sub>16</sub> )          | 0016              | (35)          | Timer A1 interrupt control register                  | (76 <sub>16</sub> )… |                               |
|   | (9)  | UART 1 Transmit/Receive mode register      | (38 <sub>16</sub> )…         | 0016              | (36)          | Timer A2 interrupt control register                  | (77 <sub>16</sub> )… |                               |
|   | (10) | UART 0 Transmit/Receive control register 0 | (34 <sub>16</sub> )…         |                   | (37)          | Timer A3 interrupt control register                  | (78 <sub>16</sub> )  |                               |
|   | (11) | UART 1 Transmit/Receive control register 0 | (3C <sub>16</sub> )          |                   | (38) -        | Timer A4 interrupt control register                  | (79 <sub>16</sub> )  |                               |
|   | (12) | UART 0 Transmit/Receive control register 1 | (35 <sub>16</sub> )…         | 0 0 0 0 0 0 1 0   | (39)          | Timer B0 interrupt control register                  | (7A <sub>16</sub> )  |                               |
|   | (13) | UART 1 Transmit/Receive control register 1 | (3D <sub>16</sub> )…         | 0 0 0 0 0 0 1 0   | (40)          | Timer B1 interrupt control register                  | (7B <sub>16</sub> )… |                               |
|   | (14) | Count start flag                           | (40 <sub>16</sub> )          | 0016              | (41)          | Timer B2 interrupt control register                  | (7C <sub>16</sub> )… |                               |
|   | (15) | One-shot start flag                        | (42 <sub>16</sub> )…         |                   | (42)          | INT 0 interrupt control register                     | (7D <sub>16</sub> )… |                               |
|   | (16) | Up-down flag                               | (44 <sub>16</sub> )          | 0016              | (43)          | INT 1 interrupt control register                     | (7E <sub>16</sub> )… |                               |
|   | (17) | Timer A0 mode register                     | (56 <sub>16</sub> )          | 0016              | (44)          | INT 2 interrupt control register                     | (7F <sub>16</sub> )… |                               |
|   | (18) | Timer A1 mode register                     | (57 <sub>16</sub> )          | 0016              | (45)          | Processor status register PS                         | 0 0 0                | ? ? 0 0 0 1 ? ?               |
|   | (19) | Timer A2 mode register                     | (58 <sub>16</sub> )          | 0016              | (46)          | Program bank register PG                             |                      | 0016                          |
|   | (20) | Timer A3 mode register                     | (59 <sub>16</sub> )          | 0016              | (47)          | Program counter PC <sub>H</sub>                      |                      | Content of FFFF <sub>16</sub> |
|   | (21) | Timer A4 mode register                     | (5A <sub>16</sub> )…         | 0016              | (48)          | Program counter PCL                                  |                      | Content of FFFE <sub>16</sub> |
|   | (22) | Timer B0 mode register                     | (5B <sub>16</sub> )…         | 0 0 1 0 0 0 0     | (49)          | Direct page register DPR                             |                      | 000016                        |
|   | (23) | Timer B1 mode register                     | (5C <sub>16</sub> )          | 0 0 1 0 0 0 0     | (50)          | Data bank register DT                                |                      | 00 <sub>16</sub>              |
|   | (24) | Timer B2 mode register                     | (5D <sub>16</sub> )…         | 0 0 1 0 0 0 0     |               |                                                      |                      |                               |
|   | (25) | Processor mode register                    | (5E <sub>16</sub> )…         | 000010            |               |                                                      |                      |                               |
|   | (26) | Watchdog timer (6                          | 0 <sub>16</sub> )            | FFF <sub>16</sub> |               |                                                      |                      |                               |
|   | (27) | Watchdog timer frequency selection flag    | (61 <sub>16</sub> )          | O XXXXX o         |               |                                                      |                      |                               |
| Ì |      |                                            |                              |                   |               | ntents of other registers and RAM lized by software. | are not init         | ialized and should be in-     |

itialized by software.

Fig. 53 Microcomputer internal status during reset



# M37732S4FP,M37732S4AFP M37732S4BFP

**16-BIT CMOS MICROCOMPUTER** 

### **INPUT/OUTPUT PINS**

Ports P8 to P4 all have a data direction register and each bit can be programmed for input or output. A pin becomes an output pin when the corresponding data direction register is set and an input pin when it is cleared.

When pin programmed for output, the data is written to the port latch and it is output to the output pin. When a pin is programmed for output, the contents of the port latch is read instead of the value of the pin. Therefore, a previously output value can be read correctly even when the output "L" voltage is raised due to reasons such as directly driving an LED.

A pin programmed for input is floating and the value input to the pin can be read. When a pin is programmed for input, the data is written only in the port latch and the pin stays floating.

If an input/output pin is not used as an output port, clear the bit of the corresponding data direction register so that the pin become input mode.

Figure 55 shows a block diagram of ports P8 to P4 and the  $\overline{\mathsf{E}}$  pin output.

In evaluation chip mode, port P4 is also used as control signal pins.

Refer to the section on processor modes for more details.



### **16-BIT CMOS MICROCOMPUTER**





고 강성 같이 가지요?

#### **16-BIT CMOS MICROCOMPUTER**

### PROCESSOR MODE

The bit 0 of processor mode register as shown in Figure 56 is used to select either, microprocessor mode, or evaluation chip mode.

Figure 57 shows the functions of  $A_0$  to  $A_7$  pins,  $A_8/D_8$  to  $A_{23}/D_7$  pins, and port P4 in each mode.

The external memory area changes when the mode changes.

Figure 58 shows the memory map for each mode.

The accessing of the external memory is affected by the BYTE pin and the bit 2 (wait bit) of processor mode register. These will be described next.

#### BYTE pin

When accessing the external memory, the level of the BYTE pin is used to determine whether to use the data bus as 8-bit width or 16-bit width.

The data bus width is 8 bits when the level of the BYTE pin is "H" and  $A_{16}/D_0$  to  $A_{23}/D_7$  become the data I/O pin.

The data bus width is 16 bits when the level of the BYTE pin is "L" and  $A_{16}/D_0$  to  $A_{23}/D_7$  pins and  $A_8/D_8$  to  $A_{15}/D_{15}$  pins become the data I/O pins.

When accessing the internal memory, the data bus width is always 16 bits regardless of the BYTE pin level.







# M37732S4FP,M37732S4AFP M37732S4BFP

**16-BIT CMOS MICROCOMPUTER** 







#### **16-BIT CMOS MICROCOMPUTER**

#### Wait bit

As shown in Figure 59, when the external memory area is accessed with the processor mode register bit 2 (wait bit) cleared to "0", the "L" width of  $\overline{E}$  signal becomes twice compared with no wait (the wait bit is "1"). The wait bit is cleared during reset.

The accessing of internal memory area is performed in no wait mode regardless of the wait bit.

The processor modes are described below.



Fig. 58 External memory area for each processor mode



Fig. 59 Relationship between wait bit and access time

### (1) Microprocessor mode [10]

Microprocessor mode is entered by connecting the  $\text{CNV}_{\text{SS}}$  pin to  $\text{V}_{\text{CC}}$  and starting from reset.

 $A_8/D_8$  to  $A_{15}\!/D_{15}$  pins have two functions depending on the level of the BYTE pin.

When the BYTE pin level is "L",  $A_8/D_8$  to  $A_{1_5}/D_{15}$  pins function as an address output pin while  $\overline{E}$  is "H" and as an odd address data I/O pin while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

When the BYTE pin level "H",  $A_8/D_8$  to  $A_{15}/D_{15}$  pins function as an address output pin.

 $A_{16}/D_0$  to  $A_{23}/D_7$  pins have two functions depending on the level of the BYTE pin.

When the BYTE pin level is "L",  $A_{16}/D_0 \sim A_{23}/D_7$  pins function as an address output pin while  $\overline{E}$  is "H" and as an even address data I/O pin while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

When the BYTE pin level is "H",  $A_{16}/D_0 \sim A_{23}/D_7$  pins functions as an address output pin while  $\overline{E}$  is "H" and as an even and odd address data I/O pin while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

 $R/\overline{W}$  is a read/write signal which indicates a read when it is "H" and a write when it is "L".

BHE is a byte high enable signal which indicates that an odd address is accessed when it is "L".

Therefore, two bytes at even and odd addresses are accessed simultaneously if address  $A_0$  is "L" and  $\overline{\text{BHE}}$  is "L".



# M37732S4FP,M37732S4AFP M37732S4BFP

#### **16-BIT CMOS MICROCOMPUTER**

ALE is an address latch enable signal used to latch the address signal from a multiplexed signal of address and data. The latch is transparent while ALE is "H" to let the address signal pass through and held while ALE is "L".

HLDA is a hold acknowledge signal and is used to notify externally when the microcomputer receives HOLD input and enters into hold state.

HOLD is a hold request signal. It is an input signal used to put the microcomputer in hold state. HOLD input is accepted when the internal clock  $\phi$  falls from "H" level to "L" level while the bus is not used. A<sub>0</sub> to A<sub>7</sub> pins, A<sub>8</sub>/D<sub>8</sub> to A<sub>23</sub>/D<sub>7</sub> pins, R/W pin and BHE pin are floating while the microcomputer stays in hold state. These ports are floating after one cycle of the internal clock  $\phi$  later than HLDA signal changes to "L" level. At the removing of hold state, these ports are removed from floating state after one cycle of  $\phi$  later than HLDA signal changes to "H" level.

**RDY** is a ready signal. If this signal goes "L", the internal clock  $\phi$  stops at "L".  $\phi_1$  output from clock  $\phi_1$  output pin doesn't stop. **RDY** is used when slow external memory is attached.

#### (2) Evaluation chip mode [11]

Evaluation chip mode is entered by applying voltage twice the  $V_{CC}$  voltage to the CNV<sub>SS</sub> pin. This mode is normally used for evaluation tools.

 $A_8/D_8$  to  $A_{15}/D_{15}$  functions as an address output pin while  $\overline{E}$  is "H" and as data I/O pin of odd addresses while  $\overline{E}$  is "L" regardless of the BYTE pin level. However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

 $A_{16}/D_0$  to  $A_{23}/D_7$  function as an address output pin while  $\overline{E}$  is "H" and as data I/O pin of even addresses while  $\overline{E}$  is "L" when the BYTE pin level is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

When the BYTE pin level is "H",  $A_{16}/D_0$  to  $A_{23}/D_7$  functions as an address output pin while  $\overline{E}$  is "H" and as data I/O pin of even and odd addresses while  $\overline{E}$  is "L". However, if an internal memory is read, external data is ignored while  $\overline{E}$  is "L".

Port P4 and its data direction register which are located at address  $0A_{16}$  and  $0C_{16}$  are treated differently in evaluation chip mode. When these addresses are accessed, the data bus width is treated as 16 bits regardless of the BYTE pin level, and the access cycle is treated as internal memory regardless of the wait bit.

Ports P4<sub>3</sub> to P4<sub>6</sub> become MX, QCL, VDA, and VPA output pins respectively. Port P4<sub>7</sub> becomes the  $\overline{DBC}$  input pin.

The MX signal normally contains the contents of flag m, but the contents of flag x is output if the CPU is using flag x. QCL is the queue buffer clear signal. It becomes "H" when the instruction queue buffer is cleared, for example, when a jump instruction is executed.

VDA is the valid data address signal. It becomes "H" while the CPU is reading data from data buffer or writing data to data buffer. It also becomes "H" when the first byte of the instruction (operation code) is read from the instruction queue buffer.

VPA is the valid program address signal. It becomes "H" while the CPU is reading an instruction code from the instruction queue buffer.

 $\overline{\text{DBC}}$  is the debug control signal and is used for debugging. Table 5 shows the relationship between the  $\text{CNV}_{\text{SS}}$  pin input levels and processor modes.

| Table 5. | Relationship between the CNV <sub>ss</sub> pin input |
|----------|------------------------------------------------------|
|          | levels and processor modes                           |
|          |                                                      |

| CNVss               | Mode                                                        | Description                                                                     |
|---------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|
| 1.                  | <ul> <li>Microprocessor</li> <li>Evaluation chip</li> </ul> | Microprocessor mode upon starting after reset. Evaluation                       |
| V <sub>cc</sub>     |                                                             | chip mode can be selected<br>by changing the processor<br>mode bit by software. |
| 2 · V <sub>cc</sub> | Evaluation chip                                             | Evaluation chip mode only.                                                      |



### **16-BIT CMOS MICROCOMPUTER**

### **CLOCK GENERATING CIRCUIT**

1918 1

Figure 60 shows a block diagram of the clock generator.

When an STP instruction is executed, the internal clock  $\phi$ stops oscillating at "L" level. At the same time, FFF<sub>16</sub> is written to watchdog timer and the watchdog timer input connection is forced to f<sub>32</sub>. This connection is broken and connected to the input determined by the watchdog timer frequency selection flag when the most significant bit of the watchdog timer is cleared or reset.

Oscillation resumes when an interrupt is received, but the internal clock  $\phi$  remains at "L" level until the most significant bit of the watchdog timer is cleared. This is to avoid the unstable interval at the start of oscillation when using a ceramic resonator.

When a WIT instruction is executed, the internal clock  $\phi$ stops at "L" level, but the oscillator does not stop. The clock is restarted when an interrupt is received. Instructions can be executed immediately because the oscillator is not stopped.





The stop or wait state is released when an interrupt is received or when reset is issued. Therefore, interrupts must be enabled before executing a STP or WIT instruction.

Figure 61 shows a circuit example using a ceramic (or quartz crystal) resonator. Use the manufacturer's recommended values for constants such as capacitance which differ for each resonator. Figure 62 shows an example of using an external clock signal.

#### ADDRESSING MODES

The M37732S4FP has 28 powerful addressing modes. Refer to the MELPS 7700 addressing mode description for the details of each addressing mode.

#### MACHINE INSTRUCTION LIST

The M37732S4FP has 103 machine instructions. Refer to the MELPS 7700 machine instruction list for details.



Fig. 62 External clock input circuit



Block diagram of a clock generator Fig. 60



### **16-BIT CMOS MICROCOMPUTER**

### **ABSOLUTE MAXIMUM RATINGS**

| Symbol          | Parameter                                                                                                                                                                                                                                                                                                                                            | Conditions                            | Ratings                  | Unit       |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--------------------------|------------|
| V <sub>cc</sub> | Supply voltage                                                                                                                                                                                                                                                                                                                                       |                                       | -0.3~7                   | v          |
| AVcc            | Analog supply voltage                                                                                                                                                                                                                                                                                                                                |                                       | -0.3~7                   | v          |
| Vi              | Input voltage RESET, CNV <sub>SS</sub> , BYTE                                                                                                                                                                                                                                                                                                        |                                       | -0.3~12                  | V          |
| Vi              | Input voltage A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>7</sub> , V <sub>REF</sub> , X <sub>IN</sub> , HOLD, RDY |                                       | $-0.3 \sim V_{cc} + 0.3$ | . <b>v</b> |
| Vo              | Output voltage A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P47, P5 <sub>0</sub> ~P57, P6 <sub>0</sub> ~P67, P7 <sub>0</sub> ~P77,<br>P8 <sub>0</sub> ~P87, X <sub>OUT</sub> , Ē, φ1, HLDA, ALE, BHĒ, R/W                                                                  |                                       | $-0.3 \sim v_{cc} + 0.3$ | v          |
| Pd              | Power dissipation                                                                                                                                                                                                                                                                                                                                    | T <sub>a</sub> =25°C                  | 300                      | mW         |
| Topr            | Operating temperature                                                                                                                                                                                                                                                                                                                                | · · · · · · · · · · · · · · · · · · · | -20~85                   | ĉ          |
| Tstg            | Storage temperature                                                                                                                                                                                                                                                                                                                                  |                                       | -40~150                  | °C         |

#### **RECOMMENDED OPERATING CONDITIONS** ( $v_{cc}=5v\pm10\%$ , $T_a=-20\sim85$ °C, unless otherwise noted)

| Symbol                      | Dorer                          | neter                                                                                                                                                                                                                                                                                                                          |                    | Limits                                                                                                                                                                                                                                                                                                                                                                                                             |                     | Unit |
|-----------------------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|
| Symbol                      | Para                           | neter                                                                                                                                                                                                                                                                                                                          | Min.               | Typ.         Max.           5         5.0         5.5           V <sub>CC</sub> 0           0         0           0         0           0         0           0         0           0         0           0         0           0         0.16V <sub>CC</sub> 0         0.16V <sub>CC</sub> 0         0.16V <sub>CC</sub> 0         0.16V <sub>CC</sub> 10         -5           10         5           8         8 | Unit                |      |
| V <sub>cc</sub>             | Supply voltage                 |                                                                                                                                                                                                                                                                                                                                | 4.5                | 5.0                                                                                                                                                                                                                                                                                                                                                                                                                | 5.5                 | v    |
| AVcc                        | Analog supply voltage          |                                                                                                                                                                                                                                                                                                                                | 1.1                | $v_{cc}$                                                                                                                                                                                                                                                                                                                                                                                                           |                     | v    |
| Vss                         | Supply voltage                 |                                                                                                                                                                                                                                                                                                                                |                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                  |                     | v    |
| AV <sub>SS</sub>            | Analog supply voltage          |                                                                                                                                                                                                                                                                                                                                |                    | 0                                                                                                                                                                                                                                                                                                                                                                                                                  |                     | v    |
| · .                         | High-level input voltage P43~  | ~P47, P50~P57, P60~P67,                                                                                                                                                                                                                                                                                                        |                    |                                                                                                                                                                                                                                                                                                                                                                                                                    |                     |      |
| V <sub>iH</sub>             |                                | ~P77, P80~P87, XIN, RESET,<br>VSS, BYTE, HOLD, RDY                                                                                                                                                                                                                                                                             | 0.8V <sub>CC</sub> |                                                                                                                                                                                                                                                                                                                                                                                                                    | V <sub>cc</sub>     | V    |
| VIH                         | High-level input voltage A8/D  | 0 <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub>                                                                                                                                                                                                                                                                                | 0.5V <sub>CC</sub> | · .                                                                                                                                                                                                                                                                                                                                                                                                                | Vcc                 | V V  |
| ViL                         |                                | P47, P50~P57, P60~P67,<br>P77, P80~P87, XIN, RESET,<br>35, BYTE, HOLD, RDY                                                                                                                                                                                                                                                     | 0                  |                                                                                                                                                                                                                                                                                                                                                                                                                    | 0. 2V <sub>CC</sub> | V    |
| VIL                         | Low-level input voltage A8/D   | 8~A23/D7                                                                                                                                                                                                                                                                                                                       | 0                  |                                                                                                                                                                                                                                                                                                                                                                                                                    | 0.16V <sub>cc</sub> | Ŷ    |
| lон(peak)                   | High-level peak output curren  | It $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$P4_3 \sim P4_7$ , $P5_0 \sim P5_7$ , $P6_0 \sim P6_7$ ,<br>$P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ , $\phi_1$ ,<br>$\overline{HLDA}$ , ALE, $\overline{BHE}$ , $R/\overline{W}$                                                                                                |                    | . *                                                                                                                                                                                                                                                                                                                                                                                                                | -10                 | mA   |
| I <sub>он(<b>avg</b>)</sub> | High-level average output cu   |                                                                                                                                                                                                                                                                                                                                |                    | -<br>-                                                                                                                                                                                                                                                                                                                                                                                                             | —5                  | mA   |
| I <sub>OL</sub> (peak)      | j., 1                          | A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7, <sub>7</sub> P8 <sub>0</sub> ~P8 <sub>7</sub> , φ <sub>1</sub> ,<br>HLDA, ALE, BHE, R/W |                    |                                                                                                                                                                                                                                                                                                                                                                                                                    | 10                  | mA   |
| I <sub>OL</sub> (avg)       | Low-level average output cur   | rent $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$P4_3 \sim P4_7$ , $P5_0 \sim P5_7$ , $P6_0 \sim P6_7$ ,<br>$P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ , $\phi_1$ ,<br>HLDA, ALE, $BHE$ , $R/W$                                                                                                                                  |                    |                                                                                                                                                                                                                                                                                                                                                                                                                    | 5                   | mA   |
| f(X <sub>IN</sub> )         | External clock frequency input | M37732S4FP<br>M37732S4AFP                                                                                                                                                                                                                                                                                                      |                    |                                                                                                                                                                                                                                                                                                                                                                                                                    | 16                  | MHz  |
|                             |                                | M37732S4BFP                                                                                                                                                                                                                                                                                                                    |                    | 1                                                                                                                                                                                                                                                                                                                                                                                                                  | 25                  |      |

Note 1. Average output current is the average value of a 100ms interval.

The sum of l<sub>OL</sub>(peak) for ports A<sub>0</sub> ~ A<sub>7</sub>, A<sub>8</sub>/D<sub>8</sub> ~ A<sub>23</sub>/D<sub>7</sub>, HLDA, ALE, BHE, R/W, and P8 must be 80mA or less, the sum of l<sub>OH</sub>(peak) for ports A<sub>0</sub> ~ A<sub>7</sub>, A<sub>8</sub>/D<sub>8</sub> ~ A<sub>23</sub>/D<sub>7</sub>, HLDA, ALE, BHE, R/W, and P8 must be 80mA or less, the sum of l<sub>OH</sub>(peak) for ports P4, P5, P6, P7, Ø<sub>1</sub> must be 80mA or less, and the sum of l<sub>OH</sub>(peak) for ports P4, P5, P6, P7, Ø<sub>1</sub> must be 80mA or less.



# M37732S4FP,M37732S4AFP M37732S4BFP

#### **16-BIT CMOS MICROCOMPUTER**

### M37732S4FP

#### **ELECTRICAL CHARACTERISTICS** ( $v_{cc}$ =5V, $v_{ss}$ =0V, $T_a$ =25°C, f( $X_{IN}$ )=8MHz, unless otherwise noted)

| Symbol                           | Parameter                                                                                                                                                                                                                                                                                                                                                                                                | Test conditions                                                                |                                                |         | Unit |       |     |
|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------------------------------------|---------|------|-------|-----|
| Symbol                           | Parameter                                                                                                                                                                                                                                                                                                                                                                                                | Test co                                                                        | onditions                                      | Min.    | Тур. | Max.  | Uni |
| V <sub>он</sub>                  | High-level output voltage A <sub>0</sub> ~A <sub>7</sub> , A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> ,<br>φ <sub>1</sub> , HLDA, BHE, R/W                                                     | I <sub>OH</sub> =-10mA                                                         |                                                | 3       |      |       | v   |
| V <sub>он</sub>                  | High-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                                                                                                                      | I <sub>OH</sub> =−400µА                                                        |                                                | 4.7     |      |       | v   |
| V <sub>он</sub>                  | High-level output voltage ALE                                                                                                                                                                                                                                                                                                                                                                            | I <sub>OH</sub> =-10mA                                                         |                                                | 3.1     |      |       | v   |
| •он                              |                                                                                                                                                                                                                                                                                                                                                                                                          | I <sub>OH</sub> =-400µА                                                        | · · · · · · · · · · · · · · · · · · ·          | 4.8     |      |       | Ľ   |
| Voн                              | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                              | I <sub>OH</sub> =-10mA                                                         |                                                | 3.4     |      |       | v   |
| •0H                              |                                                                                                                                                                                                                                                                                                                                                                                                          | I <sub>OH</sub> =-400µА                                                        |                                                | 4.8     |      |       | Ļ   |
| Vol                              | Low-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$P4_3 \sim P4_7$ , $P5_0 \sim P5_7$ , $P6_0 \sim P6_7$ ,<br>$P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ ,<br>$\phi_1$ , $\overline{HLDA}$ , $\overline{BHE}$ , $R/\overline{W}$                                                                                                                                                         | I <sub>OL</sub> =10mA                                                          |                                                |         |      | 2     | v   |
| Vol                              | Low-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                                                                                                                       | I <sub>OL</sub> =2mA                                                           | · · ·                                          |         |      | 0. 45 | v   |
| V - ·                            | Low-level output voltage ALE                                                                                                                                                                                                                                                                                                                                                                             | I <sub>OL</sub> =10mA                                                          |                                                |         |      | 1.9   | v   |
| V <sub>ol</sub>                  |                                                                                                                                                                                                                                                                                                                                                                                                          | I <sub>OL</sub> =2mA                                                           |                                                |         |      | 0.43  |     |
| Vol                              | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                               | I <sub>OL</sub> =10mA                                                          |                                                |         |      | 1.6   | v   |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                          | I <sub>OL</sub> =2mA                                                           | · · · · · · · · · · · · · · · · · · ·          | · · · · |      | 0.4   |     |
| V <sub>T+</sub> -V <sub>T-</sub> | $\begin{array}{c} \text{Hysteresis}  \overline{\text{HOLD}}, \ \overline{\text{RDY}}, \ \text{TA0}_{\text{IN}} \sim \text{TA4}_{\text{IN}}, \ \text{TB0}_{\text{IN}} \sim \text{TB2}_{\text{IN}}, \\ \hline \overline{\text{INT}_0} \sim \overline{\text{INT}_2}, \ \overline{\text{AD}_{\text{TRG}}}, \ \overline{\text{CTS}_0}, \ \overline{\text{CTS}_1}, \ \text{CLK}_0, \ \text{CLK}_1 \end{array}$ |                                                                                |                                                | 0.4     |      | 1     | v   |
| $v_{\tau+} - v_{\tau-}$          | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                |                                                | 0.2     |      | 0.5   | v   |
| $V_{\tau+} - V_{\tau-}$          | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                               |                                                                                |                                                | 0.1     |      | 0.3   | V   |
| Ιн                               | High-level input current A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> , X <sub>IN</sub> , RESET,<br>CNV <sub>SS</sub> , BYTE, HOLD, RDY                                                          | V <sub>1</sub> =5V                                                             |                                                |         |      | 5     | μA  |
| կլ                               | Low-level input current A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>9</sub> ~P5 <sub>7</sub> , P6 <sub>9</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P6 <sub>7</sub> , X <sub>IN</sub> , RESET,<br>CNV <sub>S5</sub> , BYTE, HOLD, RDY                                                           | v,=0v                                                                          |                                                |         |      | —5    | μŀ  |
| VRAM                             | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                         | When clock is stoppe                                                           | d.                                             | 2       |      |       | v   |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                | f(X <sub>IN</sub> )=8MHz,<br>square waveform   | ·       | 6    | 12    | m/  |
| l <sub>cc</sub>                  | Power supply current                                                                                                                                                                                                                                                                                                                                                                                     | Output only pin is<br>open and other pins<br>are V <sub>SS</sub> during reset. | $T_a = 25^{\circ}C$ when clock is stopped.     |         |      | 1     |     |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                          | are vss uuring reset.                                                          | T <sub>a</sub> =85°C when clock<br>is stopped. |         |      | 20    | μł  |

### A-D CONVERTER CHARACTERISTICS (Vcc=5V, Vss=0V, Ta=25°C, f(XIN)=8MHz, unless otherwise noted)

| Symbol  | Parameter            | Test conditions                   |      | Unit |      |      |
|---------|----------------------|-----------------------------------|------|------|------|------|
| Symbol  | Parameter            | Test conditions                   | Min. | Тур. | Max. | Unit |
| -       | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |      |      | 8    | Bits |
| . –     | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |      |      | ±3   | LSB  |
| RLADDER | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2    |      | 10   | kΩ   |
| tCONV   | Conversion time      |                                   | 28.5 |      |      | μs   |
| VREF    | Reference voltage    |                                   | 2    |      | Vcc  | V    |
| VIA     | Analog input voltage |                                   | 0    |      | VREF | V    |



# M37732S4FP,M37732S4AFP M37732S4BFP

化学学校学校委员会教育中心 化分裂

· 新教学的研究的研究的。这个研究中心的问题

### **16-BIT CMOS MICROCOMPUTER**

# M37732S4AFP

### **ELECTRICAL CHARACTERISTICS** ( $V_{cc}=5V$ , $V_{ss}=0V$ , $T_a=25$ °C, $f(X_{IN})=16$ MHz, unless otherwise noted)

| Symbol                           | Parameter                                                                                                                                                                                                                                                                                                                                      | Test co                                        | Limits                                         |                                  |                                                                                                                 | Unit |                |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------------------------------------|------|----------------|
| Symbol                           | Faidillelei                                                                                                                                                                                                                                                                                                                                    | Test co                                        | inditions                                      | Min.                             | Тур.                                                                                                            | Max. | Unit           |
| V <sub>он</sub>                  | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                           | I <sub>он</sub> =-10mA                         | an a       | 3                                |                                                                                                                 |      | v              |
| V <sub>он</sub>                  | High-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                                                            | I <sub>OH</sub> =-400µА                        |                                                | 4.7                              | :                                                                                                               |      | v              |
| Von                              | High-level output voltage ALE                                                                                                                                                                                                                                                                                                                  | I <sub>OH</sub> =-10mA                         |                                                | 3.1                              |                                                                                                                 |      | v              |
| ∙он                              |                                                                                                                                                                                                                                                                                                                                                | I <sub>OH</sub> =-400µА                        | ·                                              | 4.8                              |                                                                                                                 |      | . <b>v</b>     |
| Voii                             | High-level output voltage E                                                                                                                                                                                                                                                                                                                    | I <sub>OH</sub> =-10mA                         | ,                                              | 3.4                              |                                                                                                                 |      | v              |
| •он                              |                                                                                                                                                                                                                                                                                                                                                | I <sub>OH</sub> =-400µА                        |                                                | 4.8                              |                                                                                                                 |      | v              |
| V <sub>ol</sub>                  | Low-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$P4_3 \sim P4_7$ , $P5_0 \sim P5_7$ , $P6_0 \sim P6_7$ ,<br>$P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ ,<br>$\phi_1$ , $\overline{HLDA}$ , $\overline{BHE}$ , $R/\overline{W}$                                                                                               | I <sub>OL</sub> =10mA                          |                                                |                                  |                                                                                                                 | 2    | V              |
| Vol                              | Low-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                                                             | I <sub>OL</sub> =2mA                           |                                                |                                  | 1. T                                                                                                            | 0.45 | v              |
|                                  |                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> =10mA                          |                                                |                                  |                                                                                                                 | 1.9  | v              |
| VOL                              | Low-level output voltage ALE                                                                                                                                                                                                                                                                                                                   | I <sub>OL</sub> =2mA                           |                                                |                                  |                                                                                                                 | 0.43 | v              |
|                                  | Low-level output voltage E                                                                                                                                                                                                                                                                                                                     | I <sub>OL</sub> =10mA                          |                                                | , etc. a                         | 1                                                                                                               | 1.6  | v              |
| VoL                              |                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> =2mA                           | · .                                            |                                  |                                                                                                                 | 0.4  | v.             |
| V <sub>T+</sub> -V <sub>T-</sub> | Hysteresis $\overline{HOLD}$ , $\overline{RDY}$ , $TA0_{IN}$ ~ $TA4_{IN}$ , $TB0_{IN}$ ~ $TB2_{IN}$ ,<br>$\overline{INT}_0$ ~ $\overline{INT}_2$ , $\overline{AD}_{TRG}$ , $\overline{CTS}_0$ , $\overline{CTS}_1$ , $CLK_0$ , $CLK_1$                                                                                                         |                                                |                                                | 0.4                              | n de service en la compañía de la co | 1    | · V            |
| $V_{T+} - V_{T-}$                | Hysteresis RESET                                                                                                                                                                                                                                                                                                                               |                                                |                                                | 0.2                              |                                                                                                                 | 0.5  | <sup>v</sup> V |
| V <sub>T+</sub> -V <sub>T-</sub> | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                     |                                                |                                                | 0.1                              | 1.00                                                                                                            | 0.3  | V              |
| l <sub>iH</sub>                  | High-level input current A <sub>0</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> X <sub>IN</sub> , RESET,<br>CNV <sub>SS</sub> , BYTE, HOLD, RDY  | V <sub>1</sub> =5V                             |                                                | ×                                |                                                                                                                 | 5    | μA             |
| ۱ <sub>۱L</sub>                  | Low-level input current A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> , X <sub>IN</sub> , RESET,<br>CNV <sub>SS</sub> , BYTE, HOLD, RDY | V <sub>1</sub> =0V                             |                                                | ngi ng séri dat<br>Ngi<br>Ngi ng |                                                                                                                 |      | μA             |
| VRAM                             | RAM hold voltage                                                                                                                                                                                                                                                                                                                               | When clock is stoppe                           | d.                                             | 2                                | 19.                                                                                                             |      | V              |
|                                  |                                                                                                                                                                                                                                                                                                                                                | Output only pin is                             | f(X <sub>IN</sub> )=16MHz,<br>square waveform  |                                  | 12                                                                                                              | 24   | mA             |
| l <sub>cc</sub>                  | Power supply current                                                                                                                                                                                                                                                                                                                           | open and other pins are $V_{SS}$ during reset. | T <sub>a</sub> =25°C when clock is stopped.    | e da e                           | Le Vier L                                                                                                       | ···· |                |
| *                                |                                                                                                                                                                                                                                                                                                                                                | are v <sub>SS</sub> during reset.              | T <sub>a</sub> =85°C when clock<br>is stopped. |                                  |                                                                                                                 | 20   | μA             |

### A-D CONVERTER CHARACTERISTICS (Vcc=5V, Vss=0V, Ta=25°C, f(XiN)=16MHz, unless otherwise noted)

| Symbol                   | Parameter            | Test conditions                   | Limits                                   | Unit              |      |
|--------------------------|----------------------|-----------------------------------|------------------------------------------|-------------------|------|
| Symbol                   | Farameter            | Test conditions                   | Min. Typ.                                | Typ. Max.         |      |
| $(1,1) \leftarrow (1,1)$ | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> | 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1 | 8 .               | Bits |
|                          | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> | 194                                      | ±3                | LSB  |
| RLADDER                  | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2                                        | 10                | kΩ   |
| t <sub>CONV</sub>        | Conversion time      |                                   | 14.25                                    | $M_{\rm eff} = 0$ | μs   |
| V <sub>REF</sub>         | Reference voltage    |                                   | 2                                        | Vcc               | V    |
| VIA                      | Analog input voltage |                                   | 0                                        | VREF              | V    |



### **16-BIT CMOS MICROCOMPUTER**

## M37732S4BFP

### **ELECTRICAL CHARACTERISTICS** ( $v_{cc}=5v$ , $v_{ss}=0v$ , $\tau_a=25^{\circ}$ C, $f(X_{IN})=25$ MHz, unless otherwise noted)

| Symbol                          | Parameter                                                                                                                                                                                                                                                                                                                                       | Test conditions                                          |                                               |            | Unit |             |            |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------------------|------------|------|-------------|------------|
| Symbol                          | Falancici                                                                                                                                                                                                                                                                                                                                       | Test co                                                  | inditions                                     | Min.       | Тур. | Max.        | Onit       |
| V <sub>он</sub>                 | High-level output voltage A₀~A7, A₅/D₅~A₂3/D7,<br>P4₀~P47, P5₀~P57, P6₀~P67,<br>P7₀~P77, P8₀~P87,<br>\$\$, HLDA, BHE, R/W                                                                                                                                                                                                                       | I <sub>ОН</sub> =—10mA                                   |                                               | 3          |      | -           | v          |
| V <sub>он</sub>                 | High-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                                                             | I <sub>OH</sub> =-400µА                                  |                                               | 4.7        |      |             | v          |
| V <sub>он</sub>                 | High-level output voltage ALE                                                                                                                                                                                                                                                                                                                   | $I_{OH} = -10 \text{mA}$<br>$I_{OH} = -400 \mu \text{A}$ |                                               | 3.1<br>4.8 |      |             | v          |
| VoH                             | High-level output voltage E                                                                                                                                                                                                                                                                                                                     | I <sub>OH</sub> =-10mA                                   |                                               | 3.4        |      |             | v          |
| •0H                             |                                                                                                                                                                                                                                                                                                                                                 | I <sub>OH</sub> =-400µА                                  |                                               | 4.8        |      |             |            |
| V <sub>OL</sub>                 | Low-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$P4_3 \sim P4_7$ , $P5_0 \sim P5_7$ , $P6_0 \sim P6_7$ ,<br>$P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ ,<br>$\phi_1$ , $\overline{HLDA}$ , $\overline{BHE}$ , $R/W$                                                                                                           | I <sub>OL</sub> =10mA                                    |                                               |            |      | 2           | . <b>v</b> |
| Vol                             | Low-level output voltage $A_0 \sim A_7$ , $A_8/D_8 \sim A_{23}/D_7$ ,<br>$\phi_1$ , HLDA, BHE, R/W                                                                                                                                                                                                                                              | I <sub>OL</sub> =2mA                                     |                                               |            |      | 0.45        | v          |
| Vol                             | Low-level output voltage ALE                                                                                                                                                                                                                                                                                                                    | $I_{OL} = 10 \text{mA}$                                  | · · · · · · · · · · · · · · · · · · ·         |            |      | 1.9<br>0.43 | v          |
| -, -,                           |                                                                                                                                                                                                                                                                                                                                                 | $I_{OL}=2mA$<br>$I_{OL}=10mA$                            |                                               |            |      | 1.6         | <u> </u>   |
| Vol                             | Low-level output voltage E                                                                                                                                                                                                                                                                                                                      | $I_{OL}=2mA$                                             | ······                                        |            |      | 0.4         | v          |
| V <sub>T+</sub> V <sub>T-</sub> | Hysteresis HOLD, RDY, TA0 <sub>IN</sub> ~TA4 <sub>IN</sub> , TB0 <sub>IN</sub> ~TB2 <sub>IN</sub> ,<br>INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CTS <sub>1</sub> , CLK <sub>0</sub> , CLK <sub>1</sub>                                                                                                       |                                                          |                                               | 0.4        |      | 1           | v          |
| V_+-V                           | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                |                                                          |                                               | 0.2        |      | 0.5         | v          |
| $V_{T+} - V_{T-}$               | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                      |                                                          |                                               | 0.1        |      | 0.3         | v          |
| hн                              | High-level input current A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> , X <sub>IN</sub> , RESET,<br>CNV <sub>SS</sub> , BYTE, HOLD, RDY | V <sub>1</sub> =5V                                       |                                               |            |      | 5           | μA         |
| կլ                              | Low-level input current A <sub>8</sub> /D <sub>8</sub> ~A <sub>23</sub> /D <sub>7</sub> ,<br>P4 <sub>3</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> , X <sub>IN</sub> , RESET,<br>CNV <sub>SS</sub> , BYTE, HOLD, RDY  | v <sub>i</sub> =0v                                       |                                               |            |      | —5          | μA         |
| VRAM                            | RAM hold voltage                                                                                                                                                                                                                                                                                                                                | When clock is stoppe                                     | d                                             | 2          |      |             | V          |
|                                 |                                                                                                                                                                                                                                                                                                                                                 |                                                          | f(X <sub>IN</sub> )=25MHz,<br>square waveform |            | 19   | 38          | mA         |
| Icc                             | Power supply current                                                                                                                                                                                                                                                                                                                            | Output only pin is open and other pins                   | T <sub>a</sub> =25℃ when clock is stopped.    |            |      | 1           |            |
|                                 |                                                                                                                                                                                                                                                                                                                                                 | are V <sub>SS</sub> during reset.                        | $T_a = 85^{\circ} C$ when clock is stopped.   |            |      | 20          | μA         |

#### A-D CONVERTER CHARACTERISTICS (V<sub>cc</sub>=5V, V<sub>ss</sub>=0V, T<sub>a</sub>=25°C, f(X<sub>IN</sub>)=25MHz, unless otherwise noted)

| Oursehal | Parameter            | Test conditions                   | N.,  | Limits |      | . I limite |
|----------|----------------------|-----------------------------------|------|--------|------|------------|
| Symbol   | Parameter            | Test conditions                   | Min. | Тур.   | Max. | Unit       |
| · ·      | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |      |        | 8    | Bits       |
| ·        | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |      |        | ±3   | LSB        |
| RLADDER  | Ladder resistance    | VREF=VCC                          | 2    |        | 10   | kΩ         |
| tCONV    | Conversion time      |                                   | 9.12 |        |      | μs         |
| VREF     | Reference voltage    |                                   | 2    |        | Vcc  | v          |
| VIA      | Analog input voltage |                                   | 0    | 1      | VREF | V          |



# M37732S4FP,M37732S4AFP M37732S4BFP

### **16-BIT CMOS MICROCOMPUTER**

# TIMING REQUIREMENTS ( $v_{cc}$ =5v±10%, $v_{ss}$ =0v, $\tau_a$ =25c, unless otherwise noted)

# External clock input

| 1.5               |                                             |      |      | Lir  | nits |      |      |      |
|-------------------|---------------------------------------------|------|------|------|------|------|------|------|
| Symbol            | Parameter                                   | 8 N  | ИHz  | 161  | ٨Hz  | 25 N | /Hz  | Unit |
|                   |                                             | Min. | Max. | Min. | Max. | Min. | Max. |      |
| tc                | External clock input cycle time             | 125  |      | 62   |      | 40   |      | ns   |
| t <sub>w(H)</sub> | External clock input high-level pulse width | 50   |      | 25   |      | 15   |      | ns   |
| tw(L)             | External clock input low-level pulse width  | 50   |      | 25   |      | 15   |      | ns   |
| tr                | External clock rise time                    |      | 20   | 1.1  | 10   | 1    | 8    | ns   |
| tf                | External clock fall time                    |      | 20   |      | 10   |      | . 8  | ns   |

### **Microprocessor mode**

|                          |                                  |      |       | Lin  | nits  |      |      |      |
|--------------------------|----------------------------------|------|-------|------|-------|------|------|------|
| Symbol                   | Parameter                        | 8 N  | ΛHz   | 16M  | IHz . | 251  | ΛHz  | Unit |
|                          |                                  | Min. | Max.  | Min. | Max.  | Min. | Max. |      |
| t <sub>su(DH-E)</sub>    | Data high-order input setup time | 60   |       | 45   |       | 30   |      | ns   |
| t <sub>su(dl-E)</sub>    | Data low-order input setup time  | 60   |       | 45   |       | . 30 |      | ns   |
| t <sub>SU(P4D-E)</sub>   | Port P4 input setup time         | 200  |       | 100  |       | 60   |      | ns   |
| t <sub>su(P5D-E)</sub>   | Port P5 input setup time         | 200  |       | 100  |       | 60   | :    | ns   |
| t <sub>SU(P6D-E)</sub>   | Port P6 input setup time         | 200  | 1. J. | 100  |       | 60   | ,    | ns   |
| t <sub>su(P7D-E)</sub>   | Port P7 input setup time         | 200  |       | 100  | ۰.,   | 60   |      | ns   |
| t <sub>SU(P8D-E)</sub>   | Port P8 input setup time         | 200  |       | 100  |       | 60   |      | ns   |
| t <sub>su(RDY-ø1</sub> ) | RDY input setup time             | 70   |       | 60   |       | 55   |      | ns   |
| tsu(HOLD-#1)             | HOLD input setup time            | 70   |       | 60   |       | 55   |      | ns   |
| th(E-DH)                 | Data high-order input hold time  | 0    |       | 0    |       | .0   | 2.   | ns   |
| th(E-DL)                 | Data low-order input hold time   | 0    |       | 0    |       | . 0  |      | ns   |
| th(E-P4D)                | Port P4 input hold time          | 0    |       | 0    |       | 0    |      | ns   |
| th(EP5D)                 | Port P5 input hold time          | 0    |       | 0    |       | 0    |      | ns   |
| th(E-P6D)                | Port P6 input hold time          | 0    |       | 0    |       | 0    | 1    | ns   |
| th(E-P7D)                | Port P7 input hold time          | 0    |       | 0    |       | 0    |      | ns   |
| th(E-P8D)                | Port P8 input hold time          | 0    | 1.0   | 0    |       | 0    |      | ns   |
| th(#1-RDY)               | RDY input hold time              | 0    |       | 0    |       | 0    |      | ns   |
| th(#1-HOLD)              | HOLD input hold time             | 0    |       | 0    |       | 0    |      | ns   |



### **16-BIT CMOS MICROCOMPUTER**

### Timer A input (Count input in event counter mode)

|                     |                                                |      |      | Lir  | nits |      |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|------|------|
| Symbol              | Parameter                                      | 81   | MHz  | 16   | ИНz  | 25M  | ИHz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 250  |      | 125  |      | 80   |      | ns   |
| t <sub>W(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 125  |      | 62   |      | 40   |      | ns   |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 125  |      | 62   |      | 40   |      | ns   |

#### Timer A input (Gating input in timer mode)

|                     |                                                |      |      | Ļir  | nits |      |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|------|------|
| Symbol              | Parameter                                      | 8 N  | /Hz  | 16N  | ٨Hz  | 25 N | ИHz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 1000 |      | 500  |      | 320  |      | ns . |
| t <sub>w(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 500  |      | 250  |      | 160  |      | ns   |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 500  |      | 250  |      | 160  |      | ns   |

#### Timer A input (External trigger input in one-shot pulse mode)

| Symbol              |                                                |      |      | Lin  | nits |      |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|------|------|
|                     | Parameter                                      | 81   | ٧Hz  | 161  | ИHz  | 25N  | ИHz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max. |      |
| t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 500  |      | 250  |      | 160  |      | ns   |
| t <sub>W(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 250  |      | 125  |      | 80   |      | ns   |
| t <sub>W(TAL)</sub> | TAi <sub>IN</sub> input low-level pulse width  | 250  |      | 125  |      | 80   |      | ns   |

#### Timer A input (External trigger input in pulse width modulation mode)

|                     |                                                |      |      | , Lin | nits |      |      |      |
|---------------------|------------------------------------------------|------|------|-------|------|------|------|------|
| Symbol              | Parameter                                      | 8 N  | ЛНz  | 16N   | /Hz  | 251  | ٨Hz  | Unit |
|                     |                                                | Min. | Max. | Min.  | Max. | Min. | Max. |      |
| tw(TAH)             | TAi <sub>IN</sub> input high-level pulse width | 250  |      | 125   |      | 80   |      | ns   |
| t <sub>W(TAL)</sub> | TAi <sub>IN</sub> input low-level pulse width  | 250  |      | 125   |      | 80   |      | ns   |

#### Timer A input (Up-down input in event counter mode)

|                    |                                                 |      |      | Lin  | nits |      |         |      |
|--------------------|-------------------------------------------------|------|------|------|------|------|---------|------|
| Symbol             | Parameter                                       | 8 1  | ٨Hz  | 16N  | ٨Hz  | 25N  | ٨Hz     | Unit |
|                    |                                                 | Min. | Max. | Min. | Max. | Min. | Max.    |      |
| t <sub>C(UP)</sub> | TAi <sub>OUT</sub> input cycle time             | 5000 |      | 2500 |      | 2000 |         | ns   |
| tw(UPH)            | TAi <sub>OUT</sub> input high-level pulse width | 2500 |      | 1250 |      | 1000 |         | ns   |
| tw(UPL)            | TAi <sub>OUT</sub> input low-level pulse width  | 2500 |      | 1250 |      | 1000 |         | ns   |
| tsu(UP-TIN)        | TAi <sub>OUT</sub> input setup time             | 1000 |      | 500  |      | 400  | · · · · | ns   |
| th(TIN-UP)         | TAi <sub>OUT</sub> input hold time              | 1000 |      | 500  |      | 400  |         | ns   |



# M37732S4FP,M37732S4AFP M37732S4BFP

### **16-BIT CMOS MICROCOMPUTER**

### Timer B input (Count input in event counter mode)

|                                   | and the second sec |      |      | Lin  | nits |      | 1.1.6 | ۲    |
|-----------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|------|-------|------|
| Symbol                            | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8N   | 1Hz  | 161  | ИHz  | 251  | ИHz   | Unit |
| н<br>Настанование<br>Настанование |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Min. | Max. | Min. | Max. | Min. | Max.  |      |
| t <sub>C(TB)</sub>                | TBi <sub>IN</sub> input cycle time (one edge count)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 250  |      | 125  |      | 80   |       | ns   |
| t <sub>W(TBH)</sub>               | TBi <sub>IN</sub> input high-level pulse width (one edge count)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 125  |      | 62   |      | 40   | 1.1   | ns   |
| tw(TBL)                           | TBi <sub>IN</sub> input low-level pulse width (one edge count)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 125  |      | 62   |      | 40   |       | ns   |
| t <sub>C(TB)</sub>                | TBi <sub>IN</sub> input cycle time (both edges count)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 500  |      | 250  |      | 160  | 15    | ns   |
| t <sub>w(TBH)</sub>               | TBi <sub>IN</sub> input high-level pulse width (both edges count)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 250  |      | 125  |      | 80   |       | ns   |
| tw(TBL)                           | TBi <sub>IN</sub> input low-level pulse width (both edges count)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 250  |      | 125  |      | 80   |       | ns   |

Timer B input (Pulse period measurement mode)

|                     |                                                |      |      | Lin  | nits |      |      |      |
|---------------------|------------------------------------------------|------|------|------|------|------|------|------|
| Symbol              | Parameter                                      | 8M   | 1Hz  | 161  | ИHz  | 25N  | ИHz  | Unit |
|                     |                                                | Min. | Max. | Min. | Max. | Min. | Max. | ].   |
| t <sub>C(TB)</sub>  | TBi <sub>IN</sub> input cycle time             | 1000 |      | 500  |      | 320  |      | ns   |
| t <sub>w(твн)</sub> | TBi <sub>IN</sub> input high-level pulse width | 500  |      | 250  |      | 160  |      | ns   |
| t <sub>W(TBL)</sub> | TBi <sub>IN</sub> input low-level pulse width  | 500  |      | 250  |      | 160  |      | ns   |

### Timer B input (Pulse width measurement mode)

|                    |                                                |                          | -    | Lin | nits |     |     |      |
|--------------------|------------------------------------------------|--------------------------|------|-----|------|-----|-----|------|
| Symbol             | Parameter                                      | 8M                       | 1Hz  | 16  | ٨Hz  | 25N | ΛHz | Unit |
|                    |                                                | Min. Max. Min. Max. Min. | Max. | 1   |      |     |     |      |
| t <sub>C(TB)</sub> | TBi <sub>IN</sub> input cycle time             | 1000                     |      | 500 |      | 320 |     | ns   |
| tw(TBH)            | TBi <sub>IN</sub> input high-level pulse width | 500                      | 1.1  | 250 |      | 160 |     | ns   |
| tw(TBL)            | TBi <sub>IN</sub> input low-level pulse width  | 500                      |      | 250 |      | 160 |     | ns   |

## A-D trigger input

|                    |                                                                |      |      | Lin  | nits |      |      |                                          |
|--------------------|----------------------------------------------------------------|------|------|------|------|------|------|------------------------------------------|
| Symbol             | Parameter                                                      | 8N   | IHz  | 16   | ٧Hz  | 25N  | /Hz  | Unit                                     |
|                    |                                                                | Min. | Max. | Min. | Max. | Min. | Max. | 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1. 1 |
| t <sub>C(AD)</sub> | AD <sub>TRG</sub> input cycle time (minimum allowable trigger) | 2000 |      | 1000 |      | 1000 |      | ns                                       |
| tw(ADL)            | AD <sub>TRG</sub> input low-level pulse width                  | 250  |      | 125  |      | 125  |      | ns                                       |

### Serial I/O

|                    | Parameter                                     |     | Limits |      |       |      |       |    |  |
|--------------------|-----------------------------------------------|-----|--------|------|-------|------|-------|----|--|
| Symbol             |                                               |     | 8MHz   |      | 16MHz |      | 25MHz |    |  |
|                    |                                               |     | Max.   | Min. | Max.  | Min. | Max.  |    |  |
| t <sub>C(CK)</sub> | CLK <sub>i</sub> input cycle time             | 500 |        | 250  |       | 200  |       | ns |  |
| tw(CKH)            | CLK <sub>i</sub> input high-level pulse width | 250 |        | 125  | 1.1   | 100  | ь.    | ns |  |
| tw(CKL)            | CLK <sub>i</sub> input low-level pulse width  | 250 | · .    | 125  |       | 100  |       | ns |  |
| td(c-q)            | TxD <sub>i</sub> output delay time            |     | 150    | ÷    | 90    |      | 80    | ns |  |
| th(c-a)            | TxD <sub>i</sub> hold time                    | 30  |        | 30   |       | 30   |       | ns |  |
| tsu(D-C)           | RxD <sub>i</sub> input setup time             | 60  | e.     | 30   |       | 20   |       | ns |  |
| th(c-D)            | RxD <sub>i</sub> input hold time              | 90  |        | 90   |       | 90   |       | ns |  |

## External interrupt INT; input

|                     |                                              | Limits |         |       |      |       |      |      |
|---------------------|----------------------------------------------|--------|---------|-------|------|-------|------|------|
| Symbol              | Parameter                                    | 8MHz   |         | 16MHz |      | 25MHz |      | Unit |
|                     |                                              | Min.   | Max.    | Min.  | Max. | Min.  | Max. |      |
| t <sub>w(INH)</sub> | INT; input high-level pulse width            | 250    |         | 250   |      | 250   |      | ns   |
| tw(INL)             | INT <sub>i</sub> input low-level pulse width | 250    | <i></i> | 250   |      | 250   |      | ns   |



### **16-BIT CMOS MICROCOMPUTER**

### **SWITCHING CHARACTERISTICS** ( $V_{cc}=5V\pm10\%$ , $V_{ss}=0V$ , $T_a=25$ °C, unless otherwise noted)

# **Microprocessor mode** (when wait bit = "1")

|                         | Parameter                                    | Test conditions | Limits |         |       |      |       |      |      |
|-------------------------|----------------------------------------------|-----------------|--------|---------|-------|------|-------|------|------|
| Symbol                  |                                              |                 | 8 MHz  |         | 16MHz |      | 25MHz |      | Unit |
|                         |                                              |                 | Min.   | Max.    | Min.  | Max. | Min.  | Max. |      |
| td(AL-E)                | Address low-order output delay time          |                 | 100    |         | 30    |      | 12    |      | ns   |
| td(E-DHQ)               | Data high-order output delay time (BYTE="L") |                 |        | 110     |       | 70   |       | 45   | ns   |
| t <sub>PXZ(E-DHZ)</sub> | Floating start delay time (BYTE="L")         |                 |        | . 5     |       | 5    |       | 5    | ns   |
| td(AM-E)                | Address middle-order output delay time       |                 | 100    |         | 30    |      | 12    |      | ns   |
| td(AM-ALE)              | Address middle-order output delay time       |                 | 80     |         | 24    |      | 5     |      | ns   |
| td(E-DLQ)               | Data low-order output delay time             |                 |        | 110     |       | 70   |       | 45   | ns   |
| t <sub>PXZ(E-DLZ)</sub> | Floating start delay time                    |                 |        | 5       |       | 5    |       | 5    | ns   |
| td(AH-E)                | Address high-order output delay time         |                 | 100    |         | 30    |      | 12    |      | ns   |
| td(AH-ALE)              | Address high-order output delay time         |                 | 80     |         | 24    |      | 5     |      | ns   |
| td(++HLDA)              | HLDA output delay time                       |                 |        | 100     |       | 50   |       | 50   | ns   |
| td(ALE-E)               | ALE output delay time                        |                 | 4      |         | 4     |      | 4     |      | ns   |
| tw(ALE)                 | ALE pulse width                              |                 | 90     |         | 35    |      | 22    |      | ns   |
| td(BHE-E)               | BHE output delay time                        |                 | 100    |         | 30    |      | 20    |      | ns   |
| td(R/W-E)               | R/W output delay time                        | 1               | 100    |         | 30    |      | 20    |      | ns   |
| td(E-\$\$_1)            | $\phi_1$ output delay time                   |                 | 0      | 30      | 0     | 20   | 0     | 18   | ns   |
| th(E-AL)                | Address low-order hold time                  | 5               | 50     |         | 25    |      | 18    |      | ns   |
| th(ALE-AM)              | Address middle-order hold time (BYTE="L")    | Fig. 63         | 9      |         | 9     |      | 9     |      | ns   |
| th(E-DHQ)               | Data high-order hold time (BYTE="L")         |                 | 50     |         | 25    |      | 18    |      | ns   |
| t <sub>PZX(E-DHZ)</sub> | Floating release delay time (BYTE="L")       |                 | 50     |         | 25    |      | 18    |      | ns   |
| th(E-AM)                | Address middle-order hold time (BYTE="H")    | 1               | 50     |         | 25    |      | 18    |      | ns   |
| th(ALE-AH)              | Address high-order hold time                 | 1               | 9      |         | 9     |      | 9     |      | ns   |
| th(E-DLQ)               | Data low-order hold time                     | 1               | 50     |         | 25    |      | 18    |      | ns   |
| t <sub>PZX(E-DLZ)</sub> | Floating release delay time                  | 1               | 50     |         | 25    |      | 18    |      | ns   |
| th(E-BHE)               | BHE hold time                                | ]               | 18     |         | 18    |      | 18    |      | ns   |
| th(E-R/W)               | R/W hold time                                | ]               | 18     | · · · · | 18    |      | 18    |      | ns   |
| td(E-P4Q)               | Port P4 data output delay time               | 1               |        | 200     |       | 100  |       | 80   | ns   |
| td(E-P5Q)               | Port P5 data output delay time               |                 |        | 200     |       | 100  |       | , 80 | ns   |
|                         | Port P6 data output delay time               |                 |        | 200     |       | 100  |       | 80   | ns   |
| td(E-P7Q)               | Port P7 data output delay time               |                 |        | 200     |       | 100  |       | 80   | ns   |
| td(E-P8Q)               | Port P8 data output delay time               |                 |        | 200     | 1 D   | 100  |       | 80   | ns   |
| t <sub>W(EL)</sub>      | E pulse width                                | 1               | 220    |         | 95    |      | 50    |      | ns   |



### **16-BIT CMOS MICROCOMPUTER**

|                         | Parameter                                    | Test conditions   | Limits |      |       |       |       |      |      |
|-------------------------|----------------------------------------------|-------------------|--------|------|-------|-------|-------|------|------|
| Symbol                  |                                              |                   | 8 MHz  |      | 16MHz |       | 25MHz |      | Unit |
|                         |                                              |                   | Min.   | Max. | Min.  | Max.  | Min.  | Max. |      |
| td(AL-E)                | Address low-order output delay time          |                   | 100    |      | 30    |       | 12    |      | ns   |
| td(E-DHQ)               | Data high-order output delay time (BYTE="L") |                   |        | 110  |       | 70    |       | 45   | ns   |
| t <sub>PXZ(E-DHZ)</sub> | Floating start delay time (BYTE="L")         |                   |        | - 5  |       | 5     |       | 5    | ns   |
| td(AM-E)                | Address middle-order output delay time       |                   | 100    |      | .30   |       | 12    |      | ns   |
| td(AM-ALE)              | Address middle-order output delay time       |                   | 80     |      | 24    |       | 5     |      | ns   |
| td(E-DLQ)               | Data low-order output delay time             |                   | 1.1    | 110  |       | 70    |       | 45   | ns   |
| t <sub>PXZ(E-DLZ)</sub> | Floating start delay time                    |                   |        | 5    |       | 5     |       | 5    | ns   |
| td(AH-E)                | Address high-order output delay time         |                   | 100    |      | 30    |       | 12    |      | ns   |
| td(AH-ALE)              | Address high-order output delay time         |                   | 80     |      | 24    | · · · | 5     |      | ns   |
| td(#1-HLDA)             | HLDA output delay time                       |                   |        | 100  | ~     | 50    |       | 50   | ns   |
|                         | ALE output delay time                        |                   | 4      | - '  | 4     |       | 4     |      | ns   |
|                         | ALE pulse width                              | 5 A.              | 90     |      | 35    |       | 22    |      | ns   |
| td(BHE-E)               | BHE output delay time                        |                   | 100    |      | 30    |       | 20    |      | ns   |
| td(R/W-E)               | R/W output delay time                        |                   | 100    |      | 30    |       | 20    |      | ns   |
| td(E-Ø1)                | $\phi_1$ output delay time                   |                   | 0      | 30   | 0     | 20    | 0     | 18   | ns   |
| th(E-AL)                | Address low-order hold time                  | <b></b>           | 50     | 1.   | 25    |       | 18    | N    | ns   |
| th(ALE-AM)              | Address middle-order hold time (BYTE="L")    | Fig.63            | 9      |      | 9     |       | 9     |      | ns   |
| th(E-DHQ)               | Data high-order hold time (BYTE="L")         |                   | 50     |      | 25    |       | 18    |      | ns   |
| t <sub>PZX(E-DHZ)</sub> | Floating release delay time (BYTE="L")       |                   | 50     |      | 25    |       | 18    | 1    | ns   |
| th(E-AM)                | Address middle-order hold time (BYTE="H")    |                   | 50     |      | 25    |       | 18    |      | ns   |
| th(ALE-AH)              | Address high-order hold time                 |                   | 9      |      | 9     |       | 9     |      | ns   |
| th(E-DLQ)               | Data low-order hold time                     | 10 million (1997) | 50     |      | 25    |       | 18    |      | ns   |
| t <sub>PZX(E-DLZ)</sub> | Floating release delay time                  |                   | 50     |      | 25    |       | 18    |      | ns   |
| th(E-BHE)               | BHE hold time                                |                   | 18     |      | 18    |       | 18    |      | ns   |
| th(E-R/W)               | R/W hold time                                |                   | 18     | 1    | 18    |       | 18    |      | ns   |
| td(E-P4Q)               | Port P4 data output delay time               |                   |        | 200  |       | 100   | 1.    | 80   | ns   |
| td(E-P5Q)               | Port P5 data output delay time               | - *<br>-          |        | 200  |       | 100   |       | 80   | ns   |
| td(E-P6Q)               | Port P6 data output delay time               |                   | ,      | 200  | 1 1   | 100   | 1     | 80   | ns   |
|                         | Port P7 data output delay time               |                   |        | 200  |       | 100   |       | 80   | ns   |
| td(E-P8Q)               | Port P8 data output delay time               |                   |        | 200  |       | 100   |       | 80   | ns   |
| t <sub>w(EL)</sub>      | E pulse width                                |                   | 470    |      | 220   |       | 130   |      | ns   |

#### Microprocessor mode (when wait bit = "0", and external memory area is accessed)





# M37732S4FP,M37732S4AFP M37732S4BFP

16-BIT CMOS MICROCOMPUTER

| TIMING DIAGRAM $t_r t_f t_c$<br>$\rightarrow    \leftarrow \rightarrow    t_c$ |                                       |
|--------------------------------------------------------------------------------|---------------------------------------|
|                                                                                |                                       |
| Ē                                                                              | · · · · · · · · · · · · · · · · · · · |
| Port P4 output                                                                 |                                       |
| Port P4 input                                                                  |                                       |
| Port P5 output                                                                 |                                       |
| Port P5 input                                                                  |                                       |
| Port P6 output                                                                 |                                       |
| Port P6 input                                                                  |                                       |
| Port P7 output                                                                 |                                       |
| Port P7 input                                                                  |                                       |
| Port P8 output                                                                 |                                       |
| Port P8 input                                                                  |                                       |



# MITSUBISHI MICROCOMPUTERS M37732S4FP,M37732S4AFP M37732S4BFP

**16-BIT CMOS MICROCOMPUTER** 





#### MITSUBISHI MICROCOMPUTERS

# M37732S4FP,M37732S4AFP M37732S4BFP

**16-BIT CMOS MICROCOMPUTER** 





# MITSUBISHI MICROCOMPUTERS M37732S4FP,M37732S4AFP M37732S4BFP

**16-BIT CMOS MICROCOMPUTER** 

| Microprocess                                                       | or mode (When wait bit = "1") |                                                                                         |                                       |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|--------------------------------------------------------------------|-------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| f(X <sub>IN</sub> )                                                |                               |                                                                                         |                                       |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ¢ <sub>1</sub>                                                     |                               |                                                                                         |                                       | $\frown$                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Ē                                                                  |                               | $\frac{d(E-\phi_1)}{t_{W(EL)}}$                                                         | $\frac{t_{d(E-\phi_1)}}{t_{d(AL-E)}}$ |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| $A_0 \sim A_7$ output                                              | χ_                            | Address                                                                                 | A                                     | ddress                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| $A_{\theta}/D_{\theta} \sim A_{15}/D_{15}$<br>output<br>(BYTE="L") | A                             | $\frac{h(E-AM)}{h(E-DHQ)} \xrightarrow{t_{h(E-DHQ)}} \frac{t_{h(E-DHQ)}}{t_{d(E-DHQ)}}$ | Address                               | t <sub>PXZ(E−DHZ)</sub> | Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| A <sub>8</sub> ∼A <sub>15</sub> output<br>(BYTE="H")               | X                             | Address                                                                                 |                                       | ddress                  | <b>t</b> h(Е-рн)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| D <sub>8</sub> ∼D <sub>15</sub> input                              |                               |                                                                                         |                                       | tsu(DH-E)               | (E-DH)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| $A_{16}/D_0 \sim A_{23}/D_7$<br>output<br>$D_0 \sim D_7$ input     | ·                             | Idress Data                                                                             | Address                               |                         | $t_{PZX(E-DLZ)}$ Address $t_{h(E-DL)}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| -0, -7,                                                            |                               | t <sub>w(ale)</sub>                                                                     |                                       | /                       | National States of States |
| ALE output                                                         |                               |                                                                                         |                                       | td(ALE-E)               | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                    | td(B                          | HE-E)                                                                                   | <b>ч⇒</b> <sup>t</sup> h(е−вне)       |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| BHE output                                                         |                               |                                                                                         | X                                     |                         | (                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                                                                    |                               | 'w-е)<br>>                                                                              | ←→ th(E−R/W)                          |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| R/W output                                                         | \                             |                                                                                         |                                       |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                                                                    |                               |                                                                                         | · · ·                                 |                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

Test conditions

- $\cdot V_{cc} = 5 V \pm 10\%$
- Output timing voltage : V<sub>OL</sub>=0. 8V, V<sub>OH</sub>=2. 0V
- $D_0 \sim D_{15}$  input :  $V_{IL} = 0.8V, V_{IH} = 2.5V$



#### MITSUBISHI MICROCOMPUTERS

# M37732S4FP,M37732S4AFP M37732S4BFP

**16-BIT CMOS MICROCOMPUTER** 

|                                                               |                        |                                 | , t <sub>c</sub> ,       |                          |                      |
|---------------------------------------------------------------|------------------------|---------------------------------|--------------------------|--------------------------|----------------------|
| f(X <sub>IN</sub> )                                           |                        |                                 |                          |                          |                      |
| ¢ <sub>1</sub>                                                | td(E-\$\$1) ->         | ← t <sub>w(EL)</sub>            | $- t_{d(E-\phi_1)}$      |                          |                      |
| E<br>A <sub>0</sub> ~A <sub>7</sub> output                    |                        | th(E-AL)                        |                          |                          | /                    |
|                                                               |                        | Address<br>th(E-DHQ)            |                          | Address                  |                      |
| $A_8/D_8 \sim A_{15}/D_{15}$<br>output<br>(BYTE="L")          | Address                | Data<br>→ t <sub>d(E-DHQ)</sub> | Address                  | ≻                        | Address              |
| A <sub>8</sub> ∼A <sub>15</sub> output<br>(BYTE="H")          | X                      | th(E-AM)<br>Address             |                          | Address                  | Address              |
| $D_8 \sim D_{15}$ input                                       |                        |                                 |                          | t <sub>su(DH-E)</sub>    | t <sub>h(E-DH)</sub> |
| A <sub>16</sub> /D₀∼A <sub>23</sub> /D <sub>7</sub><br>output | t <sub>h(ALE-AH)</sub> | b th(E-DLQ) Data                | Address                  |                          | Address              |
| $D_0 \sim D_7$ input                                          | td(AH-ALE)             | → t <sub>d(E-DLQ)</sub>         | < <sup>t</sup> d(AH-E) > | t <sub>SU(DL−E</sub> ) ← | - th(E-DL)           |
| ALE output                                                    |                        | t <sub>W(ALE)</sub>             |                          | td(ALE-E)                |                      |
| BHE output                                                    |                        | td(вне-е)                       | th(е-вне)                |                          |                      |
| R/₩ output                                                    |                        | td(R/w-E)                       | ←→ t <sub>h(E−R/w)</sub> |                          |                      |
|                                                               | Test conditions        |                                 |                          |                          |                      |

Microprocessor mode (when wait bit = "0", and external memory area is accessed)

 $\cdot V_{cc} = 5 V \pm 10\%$ 

• Output timing voltage : V<sub>OL</sub>=0.8V, V<sub>OH</sub>=2.0V

·  $D_0 \sim D_{15}$  input

: V<sub>IL</sub>=0.8V, V<sub>IH</sub>=2.5V



#### MITSUBISHI MICROCOMPUTERS

# MELPS 7700 ADDRESSING MODES SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

ADDRESSING MODES

The MELPS 7700 microcomputers support 28 different addressing modes, offering extremely versatile and power-ful memory accessing capability.

When executing an instruction, the address of the memory location from which the data required for arithmetic opera-

tion is to be retrieved or to which the result of arithmetic operation is to be stored must be specified address during program execution. Addressing refers to the method of specifying the memory address.

Actual addressing modes are now described by type.

| Mode       | : Implied addressing mode                                       |  |  |  |  |  |
|------------|-----------------------------------------------------------------|--|--|--|--|--|
| Function   | The single-instruction inherently address an internal register. |  |  |  |  |  |
| 3 <b>9</b> |                                                                 |  |  |  |  |  |

| Instruction | : BRK, | CLC, | CLI, | CLM, | CLV, |  |
|-------------|--------|------|------|------|------|--|
|             | DEX,   | DEY, | INX, | INY, | NOP, |  |
|             | RTI,   | RTL, | RTS, | SEC, | SEI, |  |
|             | SEM,   | STP, | TAD, | TAS, | TAX, |  |
|             | TAY,   | TBD, | TBS, | TBX, | TBY, |  |
|             | TDA,   | TDB, | TSA, | TSB, | TSX, |  |
|             | TXA,   | ТХВ, | TXS, | TXY, | TYA, |  |
|             | TYB,   | TYX, | WIT, | XAB  |      |  |





(Note) When the data length differ between the transfer-from and transfer-to locations, data is transferred at the data length for the transfer-to location. If, however, the index register is specified as the transfer-to location and the x flag is set to 1, 0016 is sent as the upper byte value.











#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Function The contents of the bank-0 memory location specified by the result of adding the second byte of the instruction to the contents of the direct page register become the actual data. If, however, addition of the instruction's second byte to the direct page register's contents result in a value that exceeds the bank-0 range, the specified location will be in bank-1

| Instruction | : ADC, | AND, | ASL, | CMP, | CPX, |
|-------------|--------|------|------|------|------|
|             | CPY,   | DEC, | DIV, | EOR, | INC, |
|             | LDA,   | LDM, | LDX, | LDY, | LSR, |
|             | MPY,   | ORA, | ROL, | ROR, | SBC, |
|             | STA,   | STX, | STY  |      |      |





## SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Mode : Direct bit addressing mode

ex.

방송에 가지 아들리는 것을 못했다.

Function : Specifies the bank-0 memory location by the value obtained by adding the instruction's second byte to the direct page register's contents, and specifies the positions of multiple bits in the memory location by the bit pattern in the third and fourth bytes of the instruction (third byte only when the m flag is set to 1). If, however, addition of the instruction's second byte to the direct page register's contents result in a value that exceeds the bank-0 range, the specified location will be in bank-1

#### Instruction : CLB, SEB





SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Mode : Direct indexed X addressing mode

Function : The contents of the bank-0 memory location specified by the result of adding the second byte of the instruction, the contents of the direct page register and the contents of the index register X become the actual data. If, however, addition of the instruction's second byte, the direct page register's contents and the index register X's contents results in a value that exceeds the bank-0 or bank-1 range, the specified location will be in bank-1 or bank-2. Instruction : ADC, AND, ASL, CMP, DEC, DIV, EOR, INC, LDA, LDM, LDY, LSR, MPY, ORA, ROL, ROR, SBC, STA, STY



| ex. | Mnemonic       | Machine code                      | ex. | Mnemonic       | Machine code                      |
|-----|----------------|-----------------------------------|-----|----------------|-----------------------------------|
|     | ADC A,1EH,X    | 75 <sub>16</sub> 1E <sub>16</sub> |     | ADC A,1EH,X    | 75 <sub>16</sub> 1E <sub>16</sub> |
|     | (m = 1, x = 0) |                                   |     | (m = 0, x = 0) |                                   |
|     |                |                                   |     |                |                                   |
|     | Memory         | <i>,</i>                          |     | Maman          |                                   |





MITSUBISHI MICROCOMPUTERS

# MELPS 7700 ADDRESSING MODES





SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Mode : Direct indexed Y addressing mode

Function The contents of the bank-0 memory location specified by the result of adding the second byte of the instruction, the contents of the direct page register and the contents of the index register Y become the actual data. If, however, addition of the instruction's second byte, the direct page register's contents and the index register Y's contents results in a value that exceeds the bank-0 or bank-1 range, the specified location will be in bank-1 or bank-2.

ex.

: Mnemonic LDX 02H,Y

(x = 1)





ex.

: Mnemonic LDX 02H,Y (x = 0) Machine code B6<sub>16</sub> 02<sub>16</sub>





#### Instruction : LDX, STX





LDA, MPY, ORA, SBC, STA

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Instruction : ADC, AND, CMP, DIV, EOR,

#### Mode : Direct indexed X indirect addressing mode

Function : The value obtained by adding the instruction's second byte, the contents of the direct page register and the contents of the index register X specifies 2 adjacent bytes in memory bank-0, and the contents of these bytes in memory bank-D, and the contents of these bytes in memory bank-DT (DT is contents of data bank register) become the actual data. If, however, the value obtained by adding the instruction's second byte, the direct page register's contents and the index register X's contents exceeds the bank-0 or bank-1 range, the specified location will be in bank-1 or bank-2

ex.

: Mnemonic ADC A, (1EH, X) (m = 1, x = 1) Machine code 61<sub>16</sub> 1E<sub>16</sub>





2-307





#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

ADC A, (1EH, X) 61<sub>16</sub> 1E<sub>16</sub> (m = 0, x = 0)Memory DATA I (0016) DATA II (1416)

: Mnemonic

θX.



Machine code



LDA, MPY, ORA, SBC, STA

SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Instruction : ADC, AND, CMP, DIV, EOR,

#### Mode : Direct indirect indexed Y addressing mode

的时候就不知道她的 医罗斯马氏的

323

Function : The value obtained by adding the instruction's second byte and the contents of the direct page register specifies 2 adjacent bytes in memory bank-0.

The value obtained by adding the contents of these bytes and the contents of the index register Y specifies address of the actual data in memory bank-DT (DT is contents of data bank register). If, however, the value obtained by adding the contents of the instruction's second byte and the direct page register exceeds the bank-0 range, the specified location will be in bank-1. Also, if addition of the contents of memory and index register Y generate a carry, the bank number will be 1 larger than the contents of the data bank register.

ex.

: Mnemonic ADC A, (1EH),Y (m = 1, x = 1) Machine code 71<sub>16</sub> 1E<sub>16</sub>









SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



异志尔德斯希腊战争 解释 的复数定位表生物



SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Mode : Direct indirect long addressing mode

Function The value obtained by adding the instruction's second byte and the contents of the direct page register specifies 3 adjacent bytes in memory bank-0, and the contents of these bytes specify the address of the memory location that contains the actual data. If, however, the value obtained by adding the contents of the instruction's second byte and the direct page register exceeds the bank-0 range, the specified location will be in bank-1. The 3 adjacent bytes memory location may be spread over two different banks.

Instruction : ADC, AND, CMP, DIV, EOR, LDA, MPY, ORA, SBC, STA





SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Mode : Direct indirect long indexed Y addressing mode

建酸酸酸盐酸酶 高级数 温润的不可

Function : The value obtained by adding the instruction's second byte and the contents of the direct page register specifies 3 adjacent bytes in memory bank-0, and the value obtained by adding the contents of these bytes and the contents of the index register Y specifies the address of the memory location where the actual data is stored. If, however, the value obtained by adding the contents of the instruction's second byte and the direct page register exceeds the bank-0 range, the specified location will be in bank-1. The 3 adjacent bytes memory location may be spread over two different banks.

Instruction : ADC, AND, CMP, DIV, EOR, LDA, MPY, ORA, SBC, STA

ex.

: Mnemonic ADCL A,(1EH), Y

(m=1, x=1)

Machine code 77<sub>16</sub> 1E<sub>16</sub>





SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



ex. Mnemonic Machine code ADCL A,(1EH), Y  $77_{16}$  1E<sub>16</sub> (m=1, x=0)













SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



**家**总是不是新闻的自己的,这次是这些人。

化成因素 法撤销转换

Program bank register contents are not affected.



#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Mode : Absolute bit addressing mode

Function : The contents of the instruction's second and third bytes and the contents of the data bank register specify the memory locations, and data for multiple bit positions in the memory locations are specified by a bit pattern specified in the instruction's fourth and fifth bytes (the fourth byte only if the m flag is set to 1).

ex.

: Mnemonic CLB #5AH, 1234H (m=1) Machine code 1C<sub>16</sub> 34<sub>16</sub> 12<sub>16</sub> 5A<sub>16</sub> Instruction CLB, SEB

ex. : Mnemonic CLB #5AA5H, 1234H (m=0) Machine code 1C<sub>16</sub> 34<sub>16</sub> 12<sub>16</sub> A5<sub>16</sub> 5A<sub>16</sub>







SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Mode : Absolute indexed X addressing mode

**考察会**的是他是你的你们算要了。

·载码可及 萨特德德语

Function : The contents of the memory locations specified by a value resulting from addition of a 16-bit numeric value expressed by the instruction's second and third bytes with the contents of the index register X and the contents of the data bank register are the actual data. If, however, addition of the numeric value expressed by the instruction's second and third bytes with the contents of the index register X generates a carry, the bank number will be 1 larger than the contents of the data bank register.

| Instruction | : ADC | ,AND | ASL, | CMP, | DEC, |
|-------------|-------|------|------|------|------|
|             | DIV,  | EOR, | INC, | LDA, | LDM, |
|             | LDY,  | LSR, | MPY, | ORÁ, | ROL, |
|             | ROR,  | SBC, | STA  |      |      |









SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Mode : Absolute indexed Y addressing mode

Function : The contents of the memory locations specified by a value resulting from addition of a 16-bit numeric value expressed by the instruction's second and third bytes with the contents of the index register Y and the contents of the data bank register are the actual data. If, however, addition of the numeric value expressed by the instruction's second and third bytes with the contents of the index register Y generates a carry, the bank number will be 1 larger than the contents of the data bank register. Instruction : ADC, AND, CMP, DIV, EOR, LDA, LDX, MPY, ORA, SBC, STA









SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER



Program bank register contents are replaced by the third operand.











#### SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Instruction : JMP

#### : Absolute indirect long addressing mode Mode

Function : The instruction's second and third bytes specify 3 adjacent bytes in memory, and the contents of these bytes specify the address to which a jump is to be made.

> : Mnemonic **JMPL(1234H)**

ex.

Machine code DC16 3416 1216



DATA III is loaded in the program bank register.











MELPS 7700 ADDRESSING MODES





SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Instruction : BCC, BCS, BEQ, BMI, BNE,

BPL, BRA, BVC, BVS

#### Mode : Relative addressing mode

Function Branching occurs to the address specified by the value resulting from addition of the contents of the program counter and the instruction's second byte. In the case of a long branch by the BRA instruction, a 15-bit signed numeric value formed by the contents of the instruction's second and third bytes is added to the program counter contents. If the addition generates a carry or borrow, 1 is added to or subtracted from the program bank register.

ex.

: Mnemonic BCC \*-12 Machine code 90<sub>16</sub> F4<sub>16</sub>



ex.

: Mnemonic BRA 1234H Machine code 82<sub>16</sub> 34<sub>16</sub> 12<sub>16</sub>





SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Instruction : BBC, BBS

#### Mode : Direct bit relative addressing mode

Function : Specifies the bank-0 memory location by the value obtained by adding the instruction's second byte to the direct page register's contents, and specifies the positions of multiple bits in the memory location by the bit pattern in the third and fourth bytes (the third byte only if the m flag is set to 1). Then, if the specified bits all satisfy the branching conditions, the instruction's fifth byte (or the fourth byte if the m flag is set to 1) is added to the program counter as a signed value, generating the branching destination address. If, however, addition of the instruction's second byte to the direct page register's contents result in a value that exceeds the bank-0 range, the specified location will be in bank-1.

BBS #5AH, 04H, 0F6H 2416 0416 5A16 F616

Machine code

ex.

: Mnemonic

(m=1)Memory Memory 0 1 1 1 1 0 1 Bank-0 00123816 Bank-0 00123816 0 0 1 1 1 0 1 1 Program bank register Address to be 1116 FFFD16 executed next. Direct page Direct page Jump Op Code (2416) register Op Code (2416) register Operand (0416)  $+ 1234_{16} = 1238_{16}$ Operand (0416) + 123416 = 123816 Operand (5A16) Program Operand (5A<sub>16</sub>) Program Operand (F6<sub>16</sub>) Operand (F616) bank register bank register Address to be 12<sub>16</sub> 0007<sub>16</sub> 1216 000716 executed next. (Branch) (Not branch)







SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

Instruction : BBC, BBS

#### Mode : Absolute bit relative addressing mode

Function

ex.

: The instruction's second and third bytes and the contents of the data bank register specify the memory location, and data for the memory location's multiple bits is specified by a bit pattern in the instruction's fourth and fifth bytes (the fourth byte only if the m flag is set to 1). Then, if the specified bits all satisfy the branching conditions, the instruction's sixth byte (or the fifth byte if the m flag is set to 1) is added to the program counter as a signed value, generating the branching destination address.

: Mnemonic Machine code BBS #5AH, 1234H, 0F6H 2C16 3416 1216 5A16 F616 (**m=1**)















SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

- Mode Stack pointer relative indirect indexed Y addressing mode
- Function The value obtained by adding the instruction's second byte and the contents of the stack pointer specifies 2 adjacent bytes in memory. The value obtained by adding the contents of these bytes and the contents of the index register Y specifies address of the actual data in memory bank-DT (DT is contents of data bank register). If addition of the 2 bytes in memory with the contents of the index register Y generate a carry, the bank number will be 1 larger than the contents of the data bank register.

Instruction : ADC, AND, CMP, DIV, EOR, LDA, MPY, ORA, SBC, STA









SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### Block transfer addressing mode Mode

Function : The instruction's second byte specifies the transfer-to data bank, and the contents of the index register Y specify the transfer - to address within the data bank. The instruction's third byte specifies the transfer-from data bank, and the contents of the index register X specify the address in the data bank where the data to be transferred is stored. The contents of the accumulator A constitute the number of bytes to be transfeered. Upon termination of transfer, the contents of the data bank register will specify the transfer-to data bank. The MVN instruction is used for transfer to lower address location. In this case, the contents of the index registers X and Y are incremented each time data is transferred. The MVP instruction is used for transfer to higher address location. In this case, the contents of the index registers X and Y are decremented each time data is transferred. The block of data to be transferred may oross over the bank boundary.

ex.

MVN 0E2H, 0E5H

: Mnemonic

Machine code 5416 E216 E516



Instruction : MVN, MVP

1237 16

DT E216







# MITSUBISHI MICROCOMPUTERS **MELPS 7700 INSTRUCTION CODE TABLE** SINGLE-CHIP 16-BIT CMOS MICROCOMPUTER

#### **INSTRUCTION CODE TABLE-1**

|                                | D₃~D₀                  | 0000 | 0001             | 0010    | 0011     | 0100    | 0101         | 0110  | 0111       | 1000 | 1001    | 1010 | 1011    | 1100    | 1101    | 1110  | 1111    |
|--------------------------------|------------------------|------|------------------|---------|----------|---------|--------------|-------|------------|------|---------|------|---------|---------|---------|-------|---------|
| D <sub>7</sub> ~D <sub>4</sub> | exadecimal<br>notation | 0    | 1                | 2       | 3        | 4       | 5            | 6     | 7          | 8    | 9       | Α    | В       | с       | D       | E     | F       |
| 0000                           | 0                      | BRK  | ORA              |         | ORA      | SEB     | ORA          | ASL   | ORA        | РНР  | ORA     | ASL  | PHD     | SEB     | ORA     | ASL   | ORA     |
| 0000                           | U.,                    | DRK  | A,(DIR,X)        |         | A,SR     | DIR,b   | A,DIR        | DIR   | Á,L(DIR)   | FOF  | A,IMM   | Α    | FNU     | ABS,b   | A,ABS   | ABS   | A,ABL   |
| 0001                           | 1                      | BPL  | ORA              | ORA     | ORA      | CLB     | ORA          | ASL   | ORA        | CLC  | ORA     | DEC  | TAS     | CLB     | ORA     | ASL   | ORA     |
|                                |                        |      | A,(DIR),Y        | A,(DIR) | A,(SR),Y | DIR,b   | A,DIR,X      | DIR,X | A,L(DIR),Y |      | A,ABS,Y | Α    | 170     | ABS,b   | A,ABS,X | ABS,X | A,ABL,X |
| 0010                           | 2                      | JSR  | AND              | JSR     | AND      | BBS     | AND          | ROL   | AND        | PLP  | AND     | ROL  | PLD     | BBS     | AND     | ROL   | AND     |
|                                | -                      | ABS  | A,(DIR,X)        | ABL     | A,SR     | DIR,b,R | A,DIR        | DIR   | A,L(DIR)   |      | A,IMM   | Α    |         | ABS,b,R | A,ABS   | ABS   | A,ABL   |
| 0011                           | 3                      | вмі  | AND              | AND     | AND      | BBC     | AND          | ROL   | AND        | SEC  | AND     | INC  | TSA     | BBC     | AND     | ROL   | AND     |
|                                | Ű                      |      | A,(DIR),Y        | A,(DIR) | A,(SR),Y | DIR,b,R | A,DIR,X      | DIR,X | A,L(DIR),Y |      | A,ABS,Y | A    |         | ABS,b,R | A,ABS,X | ABS,X | A,ABL,X |
| 0100                           | 4                      | RTI  | EOR              | Note 1  | EOR      | MVP     | EOR          | LSR   | EOR        | РНА  | EOR     | LSR  | PHG     | JMP     | EOR     | LSR   | EOR     |
|                                |                        |      | A,(DIR,X)        |         | A,SR     |         | A,DIR        | DIR   | A,L(DIR)   |      | A,IMM   | Α    |         | ABS     | A,ABS   | ABS   | A,ABL   |
| 0101                           | -5                     | BVC  | EOR              | EOR     | EOR      | MVN     | EOR          | LSR   | EOR        | CLI  | EOR     | PHY  | TAD     | JMP     | EOR     | LSR   | EOR     |
|                                |                        |      |                  | A,(DIR) |          |         | A,DIR,X      |       | A,L(DIR),Y |      | A,ABS,Y |      |         | ABL     | A,ABS,X | ABS,X | A,ABL,X |
| 0110                           | 6                      | RTS  | ADC              | PER     | ADC      | LDM     | ADC          | ROR   | ADC        | PLA  | ADC     | ROR  | RTL     | JMP     | ADC     | ROR   | ADC     |
|                                |                        |      | A,(DIR,X)        |         | A,SR     | DIR     | A,DIR        | DIR   | A,L(DIR)   |      | A,IMM   | Α    |         | (ABS)   | A,ABS   | ABS   | A,ABL   |
| 0111                           | 7                      | BVS  | ADC              | ADC     | ADC      | LDM     | ADC          | ROR   | ADC        | SEI  | ADC     | PLY  | TDA     | JMP     | ADC     | ROR   | ADC     |
|                                |                        |      |                  | A,(DIR) |          | DIR,X   | A,DIR,X      | DIR,X | A,L(DIR),Y |      | A,ABS,Y |      |         |         | A,ABS,X | ABS,X | A,ABL,X |
| 1000                           | 8                      | BRA  | STA              | BRA     | STA      | STY     | STA          | STX   | STA        | DEY  | Note 2  | ТХА  | РНТ     | STY     | STA     | STX   | STA     |
|                                |                        | REL  | A,(DIR,X)        | REL     | A,SR     | DIR     | A,DIR        | DIR   | A,L(DIR)   |      |         |      |         | ABS     | A,ABS   | ABS   | A,ABL   |
| 1001                           | 9                      | всс  | STA              | STA     | STA      | STY     | STA          | STX   | STA        | ΤΥΑ  | STA     | TXS  | тхү     | LDM     | STA     | LDM   | STA     |
|                                |                        |      |                  | A,(DIR) |          | DIR,X   | A,DIR,X      | DIR,Y | A,L(DIR),Y |      | A,ABS,Y |      |         | ABS     | A,ABS,X | ABS,X | A,ABL,X |
| 1010                           | A                      | LDY  | ĹDA              | LDX     | LDA      | LDY     | LDA          | LDX   | LDA        | TAY  | LDA     | ТАХ  | PLT     | LDY     | LDA     | LDX   | LDA     |
|                                |                        | IMM  | A,(DIR,X)        | IMM     | A,SR     | DIR     | A,DIR        | DIR   | A,L(DIR)   |      | A,IMM   | 1    | · · · · | ABS     | A,ABS   | ABS   | A,ABL   |
| 1011                           | в                      | BCS  | LDA              | LDA     | LDA      | LDY     | LDA          | LDX   | LDA        | CLV  | LDA     | тѕх  | түх     | LDY -   | LDA     | LDX   | LDA     |
|                                |                        |      |                  | A,(DIR) |          | DIR,X   | A,DIR,X      |       | A,L(DIR),Y |      | A,ABS,Y |      |         |         | A,ABS,X |       | A,ABL,X |
| 1100                           | с                      | CPY  | CMP              | CLP     | CMP      | CPY     | CMP          | DEC   | CMP        | INY  | CMP     | DEX  | WIT     | CPY     | СМР     | DEC   | СМР     |
|                                |                        | IMM  | A,(DIR,X)        | IMM     | A,SR     | DIR     | A,DIR        | DIR   | A,L(DIR)   | ·    | A,IMM   |      |         | ABS     | A,ABS   | ABS   | A,ABL   |
| 1101                           | D                      | BNE  | СМР              | СМР     | СМР      | PEI     | СМР          | DEC   | СМР        | CLM  | CMP     | РНХ  | STP     | JMP     | СМР     | DEC   | CMP     |
|                                |                        | ODV  |                  | A,(DIR) |          | CDV     | A,DIR,X      |       | A,L(DIR),Y |      | A,ABS,Y |      |         | L(ABS)  | A,ABS,X | ABS,X | A,ABL,X |
| 1110                           | Е                      | СРХ  | SBC              | SEP     | SBC      | CPX     | SBC          | INC   | SBC        | INX  | SBC     | NOP  | PSH     | CPX     | SBC     | INC   | SBC     |
|                                |                        | IMM  | A,(DIR,X)<br>SBC | IMM     | A,SR     | DIR     | A,DIR<br>SBC | DIR   | A,L(DIR)   |      | A,IMM   |      |         | ABS     | A,ABS   | ABS   | A,ABL   |
| 1111                           | F                      | BEQ  |                  | SBC     | SBC      | PEA     |              | INC   | SBC        | SEM  | SBC     | PLX  | PUL     | JSR     | SBC #   | INC   | SBC     |
|                                |                        |      | A,(DIR),Y        | A,(DIR) | A,(SR),Y | 1       | A,DIR,X      | DIR,X | A,L(DIR),Y |      | A,ABS,Y |      |         | (ABS,X) | A,ABS,X | ABS,X | A,ABL,X |

Note 1 : 42<sub>16</sub> specifies the contents of the INSTRUCTION CODE TABLE-2.

About the second word's codes, refer to the INSTRUCTION CODE TABLE-2.

2 : 89<sub>16</sub> specifies the contents of the INSTRUCTION CODE TABLE-3.

About the third word's codes, refer to the INSTRUCTION CODE TABLE-2.



# MELPS 7700 INSTRUCTION CODE TABLE

| $\nearrow$                     | $D_3 \sim D_0$         | 0000 | 0001             | 0010         | 0011     | 0100 | 0101           | 0110 | 0111       | 1000                                  | 1001           | 1010  | 1011 | 1100     | 1101           | 1110     | -11,11 |
|--------------------------------|------------------------|------|------------------|--------------|----------|------|----------------|------|------------|---------------------------------------|----------------|-------|------|----------|----------------|----------|--------|
| D <sub>7</sub> ~D <sub>4</sub> | exadecimal<br>notation | 0    | 1                | 2            | 3        | 4    | 5              | 6    | ,7         | 8                                     | 9              | A     | В    | с        | D              | E        | F      |
| 0000                           | 0                      |      | ORA              |              | ORA      |      | ORA            |      | ORA        |                                       | ORA            | ASL   |      |          | ORA            |          | ORA    |
|                                |                        | -    | B,(DIR,X)        |              | B,SR     |      | B,DIR          |      | B,L(DIR)   |                                       | B,IMM          | В     |      |          | B,ABS          |          | B,ABI  |
| 0001                           | 1                      |      | ORA              | ORA          | ORA      |      | ORA            |      | ORA        |                                       | ORA            | DEC   | TBS  |          | ORA            |          | ORA    |
|                                |                        |      | B,(DIR),Y        | B,(DIR)      |          |      | B,DIR,X        |      | B,L(DIR),Y |                                       | B,ABS,Y        | В     |      |          | B,ABS,X        |          | B,ABL, |
| 0010                           | 2                      |      | AND              |              | AND      |      | AND            |      | AND        |                                       | AND            | ROL   |      |          | AND            |          | AND    |
| 0010                           |                        | -    | B,(DIR,X)        |              | B,SR     |      | B,DIR          |      | B,L(DIR)   |                                       | B,IMM          | B     |      |          | B,ABS          | 1        | B,ABL  |
| 0011                           |                        |      | AND              | AND          | AND      |      | AND            |      | AND        |                                       | AND            | INC   |      |          | AND            |          | AND    |
| 0011                           | ,3                     |      | B,(DIR),Y        | B.(DIR)      | B.(SR).Y |      | B,DIR,X        | , h  | B,L(DIR),Y |                                       | B,ABS,Y        | В     | TSB  |          | B,ABS,X        |          | B,ABL, |
|                                |                        |      | EOR              |              | EOR      |      | EOR            |      | EOR        |                                       | EOR            | LSR   |      | · · · ·  | EOR            |          | EOR    |
| 0100                           | 4                      |      | B,(DIR,X)        |              | B,SR     |      | B,DIR          |      | B,L(DIR)   | PHB                                   | B,IMM          | в     |      |          | B,ABS          |          | B,ABL  |
|                                |                        |      | EOR              | EOR          | EOR      |      | EOR            |      | EOR        |                                       | EOR            | 0     |      |          | EOR            |          | EOR    |
| 0101                           | 5                      |      |                  |              | · ·      |      |                |      |            |                                       |                |       | TBD  |          |                |          | 1.0    |
|                                |                        |      | B,(DIR),Y<br>ADC | B,(DIR)      | ADC      |      | B,DIR,X<br>ADC |      | B,L(DIR),Y |                                       | B,ABS,Y<br>ADC | ROR   |      |          | B,ABS,X<br>ADC |          | B,ABL, |
| 0110                           | 6.                     |      |                  |              |          |      |                |      |            | PLB                                   |                |       |      | 1        |                |          |        |
|                                |                        |      | B,(DIR,X)        |              | B,SR     |      | B,DIR          |      | B,L(DIR)   | -                                     | B,IMM          | В     | 1.   |          | B,ABS          | <u>.</u> | B,ABL  |
| 0111                           | 7                      |      | ADC              | ADC          | ADC      |      | ADC            |      | ADC        |                                       | ADC            |       | TDB  |          | ADC            |          | ADC    |
|                                |                        |      | B,(DIR),Y        | B,(DIR)      | B,(SR),Y |      | B,DIR,X        |      | B,L(DIR),Y |                                       | B,ABS,Y        |       |      |          | B,ABS,X        |          | B,ABL, |
| 1000                           | 8                      | а    | STA              |              | STA      |      | STA            |      | STA        | 1                                     |                | тхв   | 1.1  |          | STA            |          | STA    |
| 1000                           | o                      |      | B,(DIR,X)        |              | B,SR     |      | B,DIR          |      | B,L(DIR)   | )                                     |                | IVD   | 1    | · · .    | B,ABS          |          | B,ABL  |
|                                |                        |      | STA              | STA          | STA      |      | STA            |      | STA        | · · · · · · · · · · · · · · · · · · · | STA            |       |      |          | STA            |          | STA    |
| 1001                           | 9                      |      | B,(DIR),Y        | B.(DIR)      | B.(SR).Y |      | B,DIR,X        |      | B,L(DIR),Y | түв                                   | B,ABS,Y        |       |      |          | B,ABS,X        |          | B,ABL, |
|                                |                        | ) *  | LDA              | - 1,4 - 1,17 | LDA      |      | LDA            |      | LDA        |                                       | LDA            |       | · .  |          | LDA            | 1        | LDA    |
| 1010                           | A                      |      | B,(DIR,X)        |              | B.SR     |      | B,DIR          |      | B.L(DIR)   | TBY                                   | B,IMM          | твх   |      |          | B,ABS          |          | B,ABL  |
|                                | -                      |      | LDA              | LDA          | LDA      |      | LDA            |      | LDA        |                                       | LDA            |       |      |          | LDA            |          | LDA    |
| 1011                           | в                      |      |                  |              |          |      |                |      |            |                                       |                |       |      |          |                |          |        |
|                                |                        |      | B,(DIR),Y        | B,(DIR)      |          |      | B,DIR,X        |      | B,L(DIR),Y |                                       | B,ABS,Y        |       |      |          | B,ABS,X        |          | B,ABL, |
| 1100                           | С                      |      | CMP              |              | CMP      |      | CMP            |      | CMP        |                                       | CMP            |       | 1.   | <u> </u> | CMP            |          | СМР    |
|                                |                        |      | B,(DIR,X)        |              | B,SR     |      | B,DIR          |      | B,L(DIR)   |                                       | B,IMM          |       |      |          | B,ABS          | ļ        | B,ABL  |
| 1101                           | D                      |      | CMP              | CMP          | СМР      |      | CMP            |      | CMP        |                                       | СМР            |       |      |          | CMP            |          | CMP    |
|                                |                        |      | B,(DIR),Y        | B,(DIR)      | B,(SR),Y |      | B,DIR,X        |      | B,L(DIR),Y |                                       | B,ABS,Y        |       |      |          | B,ABS,X        |          | B,ABL, |
| 1110                           |                        |      | SBC              |              | SBC      |      | SBC            |      | SBC        |                                       | SBC            | 1.1.1 | 1.1  |          | SBC            |          | SBC    |
| 1110                           | E                      |      | B,(DIR,X)        |              | B,SR     |      | B,DIR          |      | B,L(DIR)   |                                       | BIMM           |       |      |          | B,ABS          |          | B,ABL  |
| 1.1                            | •                      |      | SBC              | SBC          | SBC      |      | SBC            | N    | SBC        |                                       | SBC            | 1     | 1    |          | SBC            |          | SBC    |
| 1111                           | ₽°                     |      | -                |              | B,(SR),Y | Г    | B,DIR,X        |      | B,L(DIR),Y |                                       | B,ABS,Y        |       |      | 1        | B,ABS,X        |          | B,ABL, |



# MITSUBISHI MICROCOMPUTERS MELPS 7700 INSTRUCTION CODE TABLE

| INSTR                 | UCTIO                          | N C  | ODE            | TAB   | BLE-3     | (The | first      | wor  | d's c         | ode  | of ea        | ch ir | nstruc | ction | is 89           | 16)               |            |
|-----------------------|--------------------------------|------|----------------|-------|-----------|------|------------|------|---------------|------|--------------|-------|--------|-------|-----------------|-------------------|------------|
| $\square$             | D <sub>3</sub> ~D <sub>0</sub> | 0000 | 0001           | 0010  | 0011      | 0100 | 0101       | 0110 | 0111          | 1000 | 1001         | 1010  | 1011   | 1100  | 1101            | 1110              | 1111       |
| D <sub>7</sub> ~D₄ He | exadecimal<br>notation         | 0    | 1              | 2     | 3         | 4    | 5          | 6    | 7             | 8    | 9            | Α     | в      | ç     | D               | E                 | F          |
| 0000                  | 0                              |      | MPY            |       | MPY       |      | MPY        |      | MPY           |      | MPY          |       |        |       | MPY             |                   | MPY        |
| 0000                  | 0                              |      | (DIR,X)        |       | SR        |      | DIR        |      | L(DIR)        |      | IMM          |       |        |       | ABS             |                   | ABL        |
| 0001                  | 1                              |      | MPY            | MPY   | MPY       |      | MPY        |      | MPY           |      | MPY          |       |        |       | MPY             |                   | MPY        |
|                       |                                |      | (DIR),Y        | (DIR) | (SR),Y    |      | DIR,X      |      | L(DIR),Y      |      | ABS,Y        |       |        |       | ABS,X           |                   | ABL,X      |
| 0010                  | 2                              |      | DIV            |       | DIV       |      | DIV        |      | DIV           | ХАВ  | DIV          |       |        |       | DIV             | 1                 | DIV        |
|                       |                                |      | (DIR,X)<br>DIV | DIV   | SR<br>DIV |      | DIR<br>DIV |      | L(DIR)<br>DIV |      | IMM<br>DIV   |       |        |       | ABS<br>DIV      |                   | ABL<br>DIV |
| 0011                  | .3                             |      |                |       |           |      |            |      |               |      |              |       |        |       |                 |                   |            |
|                       |                                |      | (DIR),Y        | (DIR) | (SR),Y    |      | DIR,X      |      | L(DIR),Y      |      | ABS,Y<br>RLA |       |        |       | ABS,X           |                   | ABL,X      |
| 0100                  | 4                              |      |                |       |           |      |            |      |               |      | IMM          |       |        |       |                 |                   |            |
| 0101                  | 5                              |      |                |       |           |      |            |      |               |      |              |       |        |       |                 | <sup>1</sup> e 1e |            |
| 0110                  | 6                              |      |                |       |           |      |            |      |               |      |              |       |        |       |                 |                   |            |
| 0111                  | 7                              |      |                |       | ł         |      |            |      |               |      |              |       |        | -     |                 |                   |            |
| 1000                  | 8                              |      |                |       |           |      |            |      |               |      |              |       |        |       |                 |                   |            |
| 1001                  | 9                              |      | -              |       |           |      |            |      |               |      | 3            |       |        |       |                 |                   |            |
| 1010                  | A                              |      |                |       |           |      |            |      |               |      |              |       |        |       |                 |                   |            |
| 1011                  | В                              | ,    |                |       |           |      |            |      |               |      |              |       |        |       |                 |                   |            |
| 1100                  | С                              |      |                | LDT   |           |      |            |      |               |      |              |       |        |       |                 |                   | 1.1        |
|                       |                                |      |                | IMM   |           |      |            |      |               |      |              |       |        |       |                 |                   |            |
| 1101                  | D                              |      |                |       |           |      | ŕ          |      |               |      | 5            |       |        |       |                 |                   |            |
| 1110                  | E                              |      |                |       |           | -    |            |      |               |      |              |       |        |       |                 | л.<br>-           |            |
| 1111                  | F                              | 1    | 2 - 1<br>1 - 1 |       |           |      |            |      |               |      |              |       |        |       | ан<br>1917 - Ал |                   |            |



#### MACHINE INSTRUCTIONS

| -                 |                                                                                                            |                                                                                                                                                                                                                                                            | -  |    | -   |            |            | T        |                  |     |      | 7          | 1                      | ires | - T-    |     |     | -                      |      | <u> </u>               |     | . –      |                  | .,  |            |    |
|-------------------|------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|-----|------------|------------|----------|------------------|-----|------|------------|------------------------|------|---------|-----|-----|------------------------|------|------------------------|-----|----------|------------------|-----|------------|----|
| Symbol            | Function                                                                                                   | Details                                                                                                                                                                                                                                                    | -  | MP | -+- | IM         |            |          | A                | +   | D    | -          | +                      | IR,t | -       |     | ₹,X | 1                      | IR,Y | +                      | DIR | -+-      | DIR,             | -+  | ÷          | -  |
| 1                 |                                                                                                            |                                                                                                                                                                                                                                                            | op | n  | -+  |            | -          | -        | n                |     |      | +          | + +                    | n :  | -+-     | +-  | -   | -                      | n ‡  | + +                    | n   | -        | n                |     |            | -+ |
| ADC<br>(Note 1,2) | A <sub>CC</sub> ,C ← A <sub>CC</sub> +M+C                                                                  | Adds the carry, the accumulator and the memory contents.<br>The result is entered into the accumulator. When the D<br>flag is "0", binary ådditions is done, and when the D flag is<br>"1", decimal addition is done.                                      |    |    | 4   |            | 2 2<br>1 3 |          |                  | . 4 |      | 4 2<br>5 3 |                        |      |         | 2 7 | 3   |                        | 7    | 1                      | 8   |          | 1 7<br>2 9<br>1  | 3 4 |            |    |
| AND<br>(Note 1,2) | $A_{CC} \leftarrow A_{CC} \wedge M$                                                                        | Obtains the logical product of the contents of the accumu-<br>lator and the contents of the memory. The result is en-<br>tered into the accumulator.                                                                                                       |    |    | 14  | 29 2       | 2 2        |          |                  | 2   | 25 4 | 1 2<br>5 3 |                        |      |         | 2 7 | 2   |                        |      | 32                     | 6   | 2 2      | 1 7<br>2 9       | 3 4 |            | 1  |
| ASL<br>(Note 1)   | $m=0$ $C \leftarrow b_{15} \cdots b_{0} \leftarrow 0$ $m=1$ $C \leftarrow b_{7} \cdots b_{0} \leftarrow 0$ | Shifts the accumulator or the memory contents one bit to the left. "0" is entered into bit 0 of the accumulator or the memory. The contents of bit 15 (bit 7 when the m flag is "1") of the accumulator or memory before shift is entered into the C flag. |    |    |     |            | -          | L        | 2                |     | 06 7 | 2          |                        |      | 16      | 6 7 | 2   |                        |      |                        |     |          |                  |     |            |    |
| BBC<br>(Note 3,5) | Mb=0?                                                                                                      | Tests the specified bit of the memory. Branches when all the contents of the specified bit is "0".                                                                                                                                                         |    |    |     |            |            |          |                  |     |      |            |                        | ľ    | T       | 1.  |     |                        |      |                        | 1   | T        |                  |     | Ť          | 1  |
| BBS<br>(Note 3,5) | Mb=1?                                                                                                      | Tests the specified bit of the memory. Branches when all the contents of the specified bit is "1".                                                                                                                                                         |    |    |     |            |            |          |                  | 1   | 1    |            |                        |      |         |     |     |                        |      |                        |     |          |                  |     | T          | T  |
| BCC<br>(Note 3)   | C=0?                                                                                                       | Branches when the contents of the C flag is "0".                                                                                                                                                                                                           |    |    |     |            |            |          |                  |     |      |            |                        |      |         | -   |     |                        |      |                        |     |          |                  |     |            |    |
| BCS<br>(Note 3)   | C=1 ?                                                                                                      | Branches when the contents of the C flag is "1".                                                                                                                                                                                                           |    |    |     |            |            |          |                  |     |      | ŀ          |                        |      |         |     | 1   |                        |      |                        |     |          |                  |     | T.         |    |
| BEQ<br>(Note 3)   | Z=1?                                                                                                       | Branches when the contents of the Z flag is "1".                                                                                                                                                                                                           |    |    |     |            |            |          |                  |     |      |            |                        |      |         |     |     |                        |      |                        |     |          |                  |     | T          |    |
| BMI<br>(Note 3)   | N=1?                                                                                                       | Branches when the contents of the N flag is "1".                                                                                                                                                                                                           |    |    |     |            |            |          |                  |     |      |            |                        |      |         | ľ   |     |                        |      |                        |     |          |                  |     |            | -  |
| BNE<br>(Note 3)   | Z=0?                                                                                                       | Branches when the contents of the Z flag is "0".                                                                                                                                                                                                           |    |    |     |            |            |          |                  |     |      |            |                        |      |         |     |     |                        |      |                        |     |          |                  |     | T          | T  |
| BPL<br>(Note 3)   | N=0?                                                                                                       | Branches when the contents of the N flag is "0".                                                                                                                                                                                                           |    |    |     |            |            |          |                  |     |      |            |                        |      |         |     |     |                        |      |                        |     |          |                  |     |            |    |
| BRA<br>(Note 4)   | PC←PC±offset<br>PG←PG+1<br>(carry occured)<br>PG←PG-1<br>(borrow occured)                                  | Jumps to the address indicated by the program counter<br>plus the offset value.                                                                                                                                                                            |    |    |     |            |            |          |                  |     |      |            |                        |      |         |     |     |                        | `.   |                        |     |          |                  |     |            |    |
| 3RK               | $\begin{array}{l} PC\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!\!$              | Executes software interruption.                                                                                                                                                                                                                            | 00 | 15 | 2   |            |            |          |                  |     |      |            |                        |      |         |     |     |                        |      |                        |     |          |                  |     |            |    |
| BVC               | PG←00 <sub>16</sub><br>V=0?                                                                                | Branches when the contents of the V flag is "0".                                                                                                                                                                                                           | -  |    | +   | +          | -          | $\vdash$ | -                | +   | +    | +.         |                        | +    | +       | ┝   | +   |                        | +    | $\left  \cdot \right $ | -   | +        | $\left  \right $ | +   | _          | +  |
| (Note 3)<br>BVS   | V=1?                                                                                                       | Branches when the contents of the V flag is "1".                                                                                                                                                                                                           |    |    |     | +          | -          | -        |                  | +   | +    | -          |                        |      | +       |     |     |                        |      |                        | -   | -        |                  | -   | +          | -  |
| (Note 3)<br>CLB   | Mb⊷0                                                                                                       | Makes the contents of the specified bit in the memory "0".                                                                                                                                                                                                 |    |    | -   |            |            | -        |                  | +   | +    | -          | 14                     | 8 :  | 3       |     |     |                        |      |                        | -   | +        | -                | ,   | +          | +  |
| (Note 5)          | <b>•</b> •                                                                                                 |                                                                                                                                                                                                                                                            | 10 |    | +   | -          |            | -        |                  | -   | +    | -          | $\left  \right $       |      | +       | +   | -   | -                      | -    |                        | +   | +        | +                | -+  | +          | +  |
| CLC               | C←0 *                                                                                                      | Makes the contents of the C flag "0".                                                                                                                                                                                                                      | -  | 2  | -+  |            |            | +        |                  | -   | +    |            | ŀ                      |      | +       | +   | -   |                        | -    |                        |     | +        | +-               | -   |            | ╀  |
| CLI<br>CLM        | I⊷0<br>m⊷0                                                                                                 | Makes the contents of the I flag "0".<br>Makes the contents of the m flag "0".                                                                                                                                                                             | -  | 2  | -   | +          | +          | +        |                  | +   | +    | +          | $\left  \cdot \right $ | +    | +       | +   | -   | $\left  \cdot \right $ |      | $\left  \cdot \right $ | +   | +        | +-               | +   | +          | +  |
| CLP               | PSb←0                                                                                                      | Specifies the bit position in the processor status register by the bit pattern of the second byte in the instruction, and sets "0" in that bit.                                                                                                            |    |    | -   | 22 4       | 12         | t        | $\left  \right $ |     | +    | -          | $\left  \right $       |      | +       |     |     |                        |      |                        |     |          | 1.               | 1   | +          | +  |
| CLV               | V⊷0                                                                                                        | Makes the contents of the V flag "0".                                                                                                                                                                                                                      | BR | 2  | 1   | +          | +          | +        | ++               | +   | 1    | +          | $\left  \right $       |      | +       | +·  | +   | $\left  \right $       | +    | +                      | +   | -        | +                | -+  | +          | +  |
| CMP<br>(Note 1,2) | A <sub>CC</sub> -M                                                                                         | Compares the contents of the accumulator with the contents of the memory.                                                                                                                                                                                  | 00 | -  |     |            | 2 2        |          |                  |     |      | 1 2        |                        |      |         |     | 2   |                        |      |                        |     |          | i 7              | 1   | 1          |    |
|                   |                                                                                                            |                                                                                                                                                                                                                                                            |    | 1  |     | 12 4<br>29 | 1 3        | 1        |                  | 4   | 2 6  | 3          | 1                      |      | 42<br>D |     | 3   | 1                      |      | 42<br>D2               |     | 3 4<br>C | 2 9              |     | 42 1<br>D1 | j. |



|             |     |                  | -        |    |     |          |    | - |     |    |    |                  | - |          |    | -   | - |            |    |     |        |               |    |   |          |    |     | A | dd | re | ss | in               | a | m | od  | e                |    |     |   |    |    |     |    |    |   |    | -   |     |    |     |           |   |          |    |   |          |                  |    |                  |                  |    | Г        |   | Pro    | 006 | ess | or       | sta  | atus | s re | gis | ste | r             |    |
|-------------|-----|------------------|----------|----|-----|----------|----|---|-----|----|----|------------------|---|----------|----|-----|---|------------|----|-----|--------|---------------|----|---|----------|----|-----|---|----|----|----|------------------|---|---|-----|------------------|----|-----|---|----|----|-----|----|----|---|----|-----|-----|----|-----|-----------|---|----------|----|---|----------|------------------|----|------------------|------------------|----|----------|---|--------|-----|-----|----------|------|------|------|-----|-----|---------------|----|
| L(D         | IR) | Tu               | (D)      | R) | γĪ  | F        | ٨B | s | T   | A  | BS | S.t              | 5 | AI       | BS | S.X | đ | AE         | 35 | Y.Y | T      | A             | BL |   | A        | BL | L.) | - |    |    | -  | T                | - |   |     | (/               | BS | 5.X | T | ST | īĸ | T   | R  | EL |   | DI | R.b | D.R | T  | BS  | b,F       |   | s        | SR | 1 | (5       | R)               | ,Y |                  | BL               | к  | 10       |   |        |     |     |          |      |      | 3    |     |     | -             | 0  |
| op n        | -   | +                | -        | -  | -+  | -        |    | - | -+  |    | -  | -                | 4 | -        | -  | -   | + |            |    | -   | +      | -             | -  |   |          | -  | -   | - |    | -  | -  | +                |   |   | -   | -                | -  | -   | - | -  |    |     |    | -  | - | _  |     | -   | -  | -   | -         | - | -        |    | - |          |                  |    | -                | -                | -  | -        | - | ン<br>2 |     |     |          | +    | +    | +    |     | -   | $\rightarrow$ | c  |
| 67 10       | -   | +                |          | _  | _   | -        | _  | + | -+- | νþ |    |                  |   | 7D       | 6  | 1   | 3 | 79         | 6  | 3   | 6      | F             | 6  | 4 | 7F       | 7  | 1   | 4 | οp |    | ++ | ľ                | 4 |   | -17 |                  |    | ļ   |   |    |    |     |    |    | # | φ  |     | -   |    |     |           | _ | _        | 5  | _ | _        |                  | ·  |                  |                  | #  | +        | T |        |     | _   | <u> </u> | +    |      | +    |     |     | -             | c  |
| 42 12<br>67 | 2 3 | 42               | 2 1<br>7 | 3  |     | 42<br>6D |    | 4 | Ŧ   |    |    |                  | ľ | 7D       |    |     |   | 12<br>79   |    |     | 6      | F             |    |   | 7F       |    |     |   |    |    |    |                  |   |   |     |                  |    |     |   |    |    |     |    |    |   |    |     |     |    |     |           | 6 | 63       | 7  |   | 73       |                  |    |                  |                  |    |          |   |        |     |     |          |      |      |      |     |     |               |    |
| 27 10       | 1   | 1                | Ł        |    |     |          |    |   |     |    |    |                  |   |          |    | 1   |   | 39         |    | 1   |        |               | 1  |   |          |    | 1   |   |    |    |    |                  |   |   |     |                  |    |     |   |    |    |     |    |    |   |    |     |     |    |     |           | 1 |          | 5  | Ì |          |                  |    |                  |                  |    | •        |   | •      | •   | N   | •        | •    | •    | •    | •   | •   | z             | •  |
| 42 12<br>27 | 2 3 | 42<br>37         | 2 1      | 3  | ŀ   | 2D       |    |   | ł   | _  |    |                  | ŀ | 3D       |    | Ļ   | ł | 42<br>39   | 8  | 4   | 4      | 2 :<br>F      | B  | 5 | 42<br>3F | 9  |     | 5 |    |    |    | ļ                |   | j |     |                  |    |     | L |    |    |     |    |    |   |    |     |     |    |     |           | 4 | 42<br>23 | 7  | 3 | 42<br>33 | 10               | 3  |                  |                  |    |          |   |        |     |     |          |      | -    | Ļ    |     |     |               |    |
|             |     |                  |          |    |     | 0E       | 7  | ~ | 3   |    |    |                  |   | 1E       | 8  |     | 3 |            |    |     |        |               |    |   |          | :  |     |   |    |    |    |                  |   |   |     |                  |    |     |   |    |    |     |    |    |   |    |     |     |    |     |           |   |          |    |   |          |                  |    |                  |                  |    | •        |   | •      | •   | N   | •        | •    |      | •    | •   | •   | z             | С  |
|             |     | T                |          | Ť  |     | -        |    | l | 1   |    |    | I                | 1 |          |    | t   | 1 |            |    |     | Ì      | Ì             | 1  |   |          | l  | T   |   |    |    |    | ſ                |   |   |     | ſ                |    | Ì   | T | Ī  |    | T   | T  |    |   | 34 | 7   | 4   | 30 | 3 0 | 3 5       | 5 | 1        |    |   |          |                  |    |                  |                  |    | •        | T | •      | •   | •   | •        | •    | •    | •    | •   | •   | •             | •  |
| T           | T   | T                |          | T  |     |          |    |   | 1   |    |    | Ì                |   |          |    | T   | 1 |            |    |     | T      |               |    |   |          | l  | T   |   |    |    |    | Ī                | 1 |   |     | ľ                | T  |     | 1 |    | +  | t   | 1  |    |   | 24 | 7   | 4   | 20 | 3   | 3 5       | 5 | 1        |    |   |          |                  |    |                  | ſ                | ſ  | •        |   | •      | •   | •   | •        | •    | •    | •    | •   | •   | •             | •  |
|             |     | t                | T        | 1  |     |          |    | I | t   |    |    | ſ                | 1 |          |    | t   | 1 |            |    |     | t      | T             |    |   |          |    | t   |   |    |    |    | ł                |   |   |     |                  |    | T   | t | I  | T  | 9   | 0  | 4  | 2 |    |     |     | T  | T   | T         |   |          | 1  |   |          |                  |    |                  |                  | T  | •        |   | •      | •   | •   | •        | •    | •    | •    | •   | •   | •             | •  |
| $\uparrow$  | 1   | t                | 1        | T  | 1   |          | -  |   |     |    |    |                  | 1 |          |    | t   |   |            |    |     | ł      |               | 1  |   |          | t  | t   |   |    |    | -  |                  | 1 | - |     | T                | t  | t   | t | t  | t  | E   | 80 | 4  | 2 | -  |     |     | t  | t   | t         | 1 | +        | 1  |   |          |                  |    | ŀ                | 1                | +- | •        | 1 | •      | •   | •   | •        | •    | •    | •    |     | •   | •             | •  |
| +           | 1   | T                | t        |    | 1   |          |    |   | 1   |    |    | t                |   |          |    | T   |   |            |    | t   | t      | +             |    |   |          |    | t   |   |    |    |    | t                |   |   |     | t                | t  |     | + | 1  | +  | ţ   | :0 | 4  | 2 |    |     |     | t  | +   | †         | - | 1        | 1  |   |          | -                |    |                  | -                | -  | ŀ        | - | •      | •   | •   | •        | •    | 1.   | •    | •   | •   | •             | •  |
| +           | t   | t                | t        | +  |     | -        |    | 1 | 1   | •  |    | t                | 1 |          | -  | t   | 1 |            |    |     | ł      | 1             | +  |   |          | t  | t   |   | -  |    | -  | T                |   |   |     | t                | 1  | T   | t | 1  | +  | 3   | 0  | 4  | 2 | -  |     | -   | t  | +   | $\dagger$ |   | 1        | 1  |   |          | -                |    |                  |                  | t  | ŀ        |   | •      | •   | •   | •        | •    | •    | •    | •   | •   | •             | •  |
|             | +-  | t                | t        | +  | +   | -        | -  | t | 1   | -  |    | 1                | 1 | -        | -  | t   | 1 |            |    |     | t      | t             | +  |   |          | t  | t   | 1 |    |    |    | t                | 1 |   |     |                  | t  | t   | t | t  | +  | . [ | 00 | 4  | 2 | -  |     |     | ľ  | +   | +         | 1 | +        | +  |   |          |                  | -  | -                | -                | +- | •        | + | •      | •   | •   | •        | •    | •    | •    | •   | •   | •             | •  |
| +           | T   | t                | t        | T  |     | -        |    |   | T   |    |    |                  |   |          |    | t   |   |            |    |     | 1      | 1             |    | 1 |          | t  | t   |   |    |    |    | ŀ                |   |   |     | ŀ                |    | T   | t | t  | +  | 1   | 0  | 4  | 2 | -  |     | 1   | t  | t   | t         | + | 1        | -  | - |          |                  |    |                  |                  | 1  | •        | - | •      | •   | •   | •        | •    |      | •    | •   | •   | •             | •  |
|             |     |                  |          |    |     |          |    |   |     |    |    |                  |   |          |    |     |   |            |    |     |        |               |    |   |          |    |     |   |    |    |    |                  |   |   |     |                  |    |     |   |    |    |     | 10 |    |   |    |     |     |    |     |           |   |          | -  |   |          |                  |    |                  |                  |    | •        |   | •      | •   | •   | •        | •    | •    | •    | •   | •   | •             | •  |
|             |     |                  |          |    |     |          |    |   |     |    |    |                  |   |          |    |     |   |            |    |     |        |               |    |   |          |    |     |   |    |    |    |                  |   |   |     |                  |    |     |   |    |    |     |    |    |   |    |     |     |    |     |           |   |          |    |   |          |                  |    |                  |                  |    | •        |   | •      | •   | •   | •        | •    | •    | •    |     | •   | •             | •  |
| -           |     |                  |          |    |     |          |    |   |     |    |    |                  |   |          |    | 1   |   |            |    |     |        |               |    |   | -        |    |     |   |    |    |    |                  |   |   |     |                  | -  |     |   |    | -  | 5   | 0  | 4  | 2 |    |     |     |    |     |           |   |          | -  |   |          |                  |    |                  |                  |    | •        |   | •      | •   | •   | •        | •    |      | •    |     | •   | •             | •  |
| +           |     | +                | +        | +  | 1   | -        |    | - | +   | -  |    |                  | + | -        |    | +   |   |            |    |     |        | 1             | -  |   |          |    | +   | - |    |    | -  |                  | - |   |     | $\left  \right $ | ł  |     | - |    | +  | 7   | 0  | 4  | 2 |    |     |     | ŀ  | +   | +         | - | -        | +  | - |          | -                |    | $\left  \right $ | -                | ŀ  |          | ŀ | •      | •   | •   | •        |      | •    | •    |     | •   | •             |    |
|             | -   | +                | +        | +  | +   |          |    |   |     | IC | 9  | 4                | 1 | -        | _  | -   | + | -          |    |     |        | $\frac{1}{1}$ | 1  | - |          |    | +   | - | -  |    | -  |                  | - | - |     |                  |    | +   | ╞ | -  | +  | +   | +  | +  | - | -  |     |     | +  | +   | +         | + | +        | +  | - |          | $\left  \right $ |    |                  | $\left  \right $ | +  |          | + | •      | •   | •   |          |      |      |      |     | •   |               | •  |
| -           | •   | $\left  \right $ | +        | +  |     |          | -  |   | +   | -  |    | $\left  \right $ | + | -        |    | 1   | + | -          |    | -   |        | +             | +  | - | L        |    | +   | + |    | -  | -  | $\left  \right $ | + | - | _   | $\left  \right $ | -  | +   | + | +  | +  | +   | +  | -  | - |    | i.  |     | +  | +   | +         | + | -        | -  | - | _        | 1                |    |                  | -                | -  |          |   |        | •   | •   | •        |      | -    |      |     |     | •             | (  |
| +           |     | ŀ                | t        | +  |     | _        |    |   |     |    |    | t                |   |          |    | t   | 1 |            |    | -   | t      | 1             |    |   |          |    | +   | 1 |    |    |    | t                | + |   |     | L                |    | t   | ţ | ļ  | 1  | 1   | +  |    |   | -  |     | L   | t  | 1   | T         | 1 | 1        | 1  |   |          | -                |    |                  | 1                | t  | •        |   | •      | •   | •   | •        | •    | •    | •    | . 0 | 5   | •             | •  |
| -           | .   | $\left  \right $ |          |    | +   | -        |    | 1 | +   | -  |    |                  | + |          |    |     | + |            |    |     |        | +             | -  |   |          |    | +   | + | -  |    |    |                  | + | - |     | -                |    | 1   | + | +  | +  |     | +  |    | _ | -  |     |     | -  | +   | +         | - | -        | -  | - |          | -                | -  |                  |                  | -  | •<br>  • | - | +      | •   | s   | pe       | cifi | ed   | l •  | lag |     |               | e- |
|             | -   |                  |          | +  | +   |          |    | - | +   | -  |    |                  | - | -        | -  |     | + | -          |    |     | ł      | ╀             | +  |   | -        | -  | +   | - | -  |    | -  | ╀                | + | - |     | $\vdash$         | +  | +   | ł | ╀  | +  | +   | +  | +  |   |    |     | -   | +  | +   | +         | + | -        | +  | - |          | -                |    |                  | ╞                | ╞  | .        |   | -      | •   | •   | om<br>0  |      | "0'  | 1    |     | •   | •             |    |
| C7 10       |     |                  |          |    |     |          |    |   | 1   |    |    |                  |   | - 1      |    | Ĺ   | 1 | <b>D</b> 9 |    |     | ^      | 1             | 1  |   |          |    |     | 1 |    |    |    | t                |   |   |     | T                | ł  |     | t |    |    | ŀ   | †  | 1  |   |    |     | t   | ţ. | t   | t         |   |          | 5  | J |          |                  | Ι. |                  | T                | T  | +        | 1 | -      | _   |     | •        | 1    | -    | •    | +   | +   | z             |    |
| 42 12<br>C7 | 2 3 | 42<br>D7         | 21       | 3  | 3 4 | 42<br>CD | 6  | 1 |     |    |    |                  |   | 42<br>DD | 8  | 1   |   | 12<br>09   | 8  | 4   | 4<br>C | 2 1<br>F      | 3  | 5 | 42<br>DF | 9  | t   | 5 |    | •  |    |                  |   |   |     |                  |    |     |   |    |    |     |    |    |   |    |     |     |    | 1   |           | 4 | 42<br>C3 | 7  | 3 | 42<br>D3 | 10               | 3  |                  |                  |    | .        |   |        |     |     |          |      |      |      |     |     |               |    |



### MELPS 7700 MACHINE INSTRUCTIONS

|                    |                                                                                                                             |                                                                                                                                                                                                                                                                 | Γ  |    |     |              |            |    |        |     |                  |        | A   | dre | ssi | ng       | mo   | de           |                  |      |             |    |                    |           |            |     |
|--------------------|-----------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----|-----|--------------|------------|----|--------|-----|------------------|--------|-----|-----|-----|----------|------|--------------|------------------|------|-------------|----|--------------------|-----------|------------|-----|
| Symbol             | Function                                                                                                                    | Details                                                                                                                                                                                                                                                         | 1  | MF | ,   | IN           | M          | I  | A      | ٩.  |                  | DIR    |     | DIR | ,b  | D        | IR,X | : 1          | DIR,             | Y    | (DII        | ٦) | (DIR               | ,X)       | (DI        | 1), |
|                    | ·····                                                                                                                       |                                                                                                                                                                                                                                                                 | ор | n  | # c | p            | n   #      | ŧ  | ip   r | 1 # | op               | n      | # 0 | p n | #   | ор       | n ‡  | ‡ 0          | o n              | # (  | op n        | #  | opn                | #         | opr        | 1   |
| CPX<br>(Note 2)    | х-м                                                                                                                         | Compares the contents of the index register X with the contents of the memory.                                                                                                                                                                                  |    |    | E   | 0            | 2 2        | 2  |        |     | E4               | 4      | 2   |     |     |          |      |              |                  |      |             |    |                    |           |            | I   |
| CPY<br>(Note 2)    | Y-М                                                                                                                         | Compares the contents of the index register Y with the contents of the memory.                                                                                                                                                                                  |    |    | C   | 20           | 2 2        | 2  |        |     | C4               | 4      | 2   | ł   |     |          |      |              |                  |      |             |    |                    |           |            | ŀ   |
| DEC<br>(Note 1)    | A <sub>CC</sub> ←A <sub>CC</sub> —1 or<br>M←M—1                                                                             | Decrements the contents of the accumiator or memory by 1.                                                                                                                                                                                                       |    |    | •   |              |            | 4  |        | 2 1 |                  | 7      | 2   |     |     | D6       | 7 2  | 2.           |                  |      |             |    |                    |           |            |     |
| DEX                | X+X-1                                                                                                                       | Decrements the contents of the index register X by 1.                                                                                                                                                                                                           | CA | 2  | 1   | +            | +          | t  | T      | +   |                  |        | 1   | t   |     | Π        | +    | t            | $^{\dagger}$     | +    | +           | H  | Ť                  | H         | +          | t   |
| DEY                | Y←Y−1                                                                                                                       | Decrements the contents of the index register Y by 1.                                                                                                                                                                                                           | 88 | 2  | 1   | ,            |            | t  | 1,     | T   |                  |        | 1   | 1   | Ť   |          | 1    | T            |                  |      |             |    | +                  | H         | +          | t   |
| DIV<br>(Note 2,10) | A(quotient)←B,A/M<br>B(remainder)                                                                                           | The numeral that places the contents of accumulator B to the higher order and the<br>contents of accumulator A to the lower order is divided by the contents of the memory.<br>The quotient is entered into accumulator A and the remainder into accumulator B. |    |    |     | 92<br>9      | 7 3        | 3  |        |     | 89<br>25         | 29     | 3   |     |     | 89<br>35 | 30 3 | 3            |                  | 8.03 | 89 31<br>82 |    | 89 32<br>21        |           | 89 3<br>31 | 3 3 |
| EOR<br>(Note 1,2)  | A <sub>cc</sub> ←A <sub>cc</sub> ₩M                                                                                         | Logical exclusive sum is obtained of the contents of the<br>accumulator and the contents of the memory. The result is<br>placed into the accumulator.                                                                                                           |    |    | 4   |              | 2 2<br>4 3 |    |        |     |                  | 4<br>6 |     |     |     |          | 5 2  |              |                  | 4    |             | 3  | 41 7<br>42 9<br>41 | 3 -       | 1          | ł   |
| INC<br>(Note 1)    | A <sub>cc</sub> ←A <sub>cc</sub> +1 or<br>M ←M+1                                                                            | Increments the contents of the accumulator or memory by 1.                                                                                                                                                                                                      |    |    | -   |              |            |    |        | 2 1 | E6               | 7      | 2   |     |     | -        | 7 2  | 2            |                  |      |             |    |                    |           | +          | t   |
|                    |                                                                                                                             |                                                                                                                                                                                                                                                                 |    |    | -   | $\downarrow$ | -          | 3. | A      | 1   |                  |        | -   | 1   |     | _        | _    | $\downarrow$ | -                | _    | +           |    | _                  |           | _          | 4   |
|                    | X⊷X+1<br>Y⊷Y+1                                                                                                              | Increments the contents of the index register X by 1.                                                                                                                                                                                                           |    | 2  | -+- | +            | +          | +  | +      | +   | $\left  \right $ |        | -   | + - |     | -        | -    | +            | $\left  \right $ | +    | +-          |    | +                  | $\square$ |            | +   |
| JMP                | ABS                                                                                                                         | Increments the contents of the index register Y by 1.                                                                                                                                                                                                           | 62 | 2  | +   | +            | +          | +  | ľ      | +   |                  |        | +   |     |     |          |      | +            | $\left  \right $ | +    | _           |    | +                  | H         | +          | ∔   |
| JWF                | PCL ← ADL<br>PC <sub>H</sub> ← AD <sub>H</sub>                                                                              | Places a new address into the program counter and jumps to that new address.                                                                                                                                                                                    |    |    |     |              |            |    |        |     |                  |        |     |     |     |          |      |              |                  |      |             |    |                    |           |            |     |
|                    | ABL<br>PCL ← ADL<br>PC <sub>H</sub> ← AD <sub>H</sub><br>PG←AD <sub>G</sub>                                                 |                                                                                                                                                                                                                                                                 |    |    |     |              |            |    |        |     |                  |        |     |     |     |          |      |              |                  |      |             |    |                    |           |            | .   |
| 1 - E              | (ABS)<br>PC <sub>L</sub> ←(AD <sub>H</sub> , AD <sub>L</sub> )<br>PC <sub>H</sub> ←(AD <sub>H</sub> , AD <sub>L</sub> +1)   |                                                                                                                                                                                                                                                                 |    |    | Ì   |              |            |    |        |     |                  | а<br>- |     | .   |     |          |      |              |                  |      |             |    |                    |           |            |     |
|                    | $L(ABS) PC_L \leftarrow (AD_H, AD_L) PC_H \leftarrow (AD_H, AD_L+1) PG \leftarrow (AD_H, AD_L+2) $                          |                                                                                                                                                                                                                                                                 |    |    |     |              |            |    |        |     |                  |        |     |     |     |          |      |              |                  |      |             |    |                    |           |            |     |
|                    | $(ABS, X) \\ PC_{L} \leftarrow (AD_{H}, AD_{L}+X) \\ PC_{H} \leftarrow (AD_{H}, AD_{L}+X \\ +1)$                            |                                                                                                                                                                                                                                                                 |    |    |     |              |            |    |        |     |                  |        |     |     |     |          |      |              |                  |      |             |    |                    |           | -          |     |
| JSR                | ABS<br>$M(S) \leftarrow PC_H$<br>$S \leftarrow S - 1$<br>$M(S) \leftarrow PC_L$<br>$S \leftarrow S - 1$                     | Saves the contents of the program counter (also the con-<br>tents of the program bank register for ABL) into the stack,<br>and jumps to the new address.                                                                                                        |    |    | * 2 |              |            |    |        |     |                  |        |     |     | đ   |          |      |              |                  |      |             |    |                    |           |            |     |
|                    | PCL ← ADL<br>PC <sub>H</sub> ← AD <sub>H</sub><br>ABL                                                                       |                                                                                                                                                                                                                                                                 |    | -  |     |              |            |    |        |     |                  |        | -   |     |     |          |      |              |                  |      |             |    |                    |           |            |     |
|                    | M(S)← PG<br>S←S-1<br>M(S)← PC <sub>H</sub><br>S←S-1                                                                         |                                                                                                                                                                                                                                                                 |    |    |     |              |            |    |        |     |                  |        |     |     | ŀ   |          | × .  |              |                  |      |             |    |                    |           |            |     |
|                    | M(S)←PCL<br>S ← S−1<br>PCL ← ADL                                                                                            |                                                                                                                                                                                                                                                                 |    |    |     |              |            |    |        |     |                  |        |     |     |     |          |      |              |                  |      |             |    |                    |           |            |     |
|                    | $PC_{H} \leftarrow AD_{H}$ $PG \leftarrow AD_{G}$ $(ABS, X)$ $(ABS, X)$                                                     |                                                                                                                                                                                                                                                                 |    |    |     |              |            |    |        |     |                  |        |     |     |     |          |      |              |                  |      |             |    |                    |           |            |     |
|                    | $\begin{array}{l} M(S) \leftarrow PC_{H} \\ S \leftarrow S - 1 \\ M(S) \leftarrow PC_{L} \\ S \leftarrow S - 1 \end{array}$ |                                                                                                                                                                                                                                                                 |    |    |     |              |            |    |        |     |                  |        |     |     |     |          |      |              |                  |      |             |    |                    |           |            |     |
|                    | $\begin{array}{l} PC_{L} \leftarrow (AD_{H}, AD_{L} + X) \\ PC_{H} \leftarrow (AD_{H}, AD_{L} + X) \\ +1) \end{array}$      | an an an Arrange ann an Arrange ann<br>An Arrange ann an Arr                               |    |    |     |              |            | ,  |        |     |                  |        |     |     |     |          |      |              |                  |      |             |    | . *                |           |            |     |



2-346

|     |            |     |     |     |    |    |   |    |    |   |     |     |              |      |       |      |              |    |     |      | A           | ddr  | ess   | ing | g m | od  | е                |      |     |    |     |              |     |   |          |       |     |      |     |                  |    |   |          |     |     |    | . 1              |    | Pro | ce  | ssor     | r sta | atus | re | gist | er |
|-----|------------|-----|-----|-----|----|----|---|----|----|---|-----|-----|--------------|------|-------|------|--------------|----|-----|------|-------------|------|-------|-----|-----|-----|------------------|------|-----|----|-----|--------------|-----|---|----------|-------|-----|------|-----|------------------|----|---|----------|-----|-----|----|------------------|----|-----|-----|----------|-------|------|----|------|----|
| DIR | <b>R</b> ) | L(I | DIR | ),Y | 1  | ٩B | s | A  | BS | b | AB  | S,) | x            | AB   | S,Y   | 1    | AB           | L  | A   | BL,) | $\langle  $ | (AE  | BS)   | L   | (AE | BS) | (AI              | BS,) | ()  | S  | гκ  |              | REI |   | DII      | R,b,f | 3 / | ABS, | b,R | ŀ                | SR |   | (s       | R), | Y   | BL | к                | 10 | 9   | В   | 7 6      | 5     | 4    | 3  | 2    | 1  |
| n : | #          | ор  | n   | #   | ор | n  | # | ор | n  | # | ор  | n ‡ | # 0          | n qc | n   ‡ | ‡ 01 | p n          | #  | ор  | n    | # 0         | op r | n #   | op  | n   | #   | ор               | n    | # ( | op | n # | ; op         | n   | # | ор       | n     | # 0 | p n  | #   | ор               | n  | # | op       | n   | # 0 | pn | #                | 1  | PL  | T   | V V      | 1 m   | ı x  | D  | I    | z  |
| T   |            |     |     |     | EC | 4  | 3 |    |    |   | 1   |     | T            | T    |       | 1    | 1            |    |     |      |             |      |       | T   | T   | T   |                  | 7    | T   | T  | -   |              |     |   |          |       |     | 1    |     |                  |    |   |          | 1   |     | T  | T                | •  | •   | • 1 | ۰ ۱      | •     | •    | •  | •    | z  |
| -   | _          |     |     | _   | -  | -  | - |    |    |   | -   | -   | $\downarrow$ | +    | +     | +    | +            | L  |     | -    | +           | +    | +     | ╞   | +   | -   |                  |      | -   | 4  |     | +            | -   |   |          | -     | +   | -    | -   | $\left  \right $ | ŀ  | _ | $\vdash$ | +   | -   | +  |                  | _  | _   | -   | +        | +     | +    | ـ  | -    | -  |
|     | 1          |     |     |     | CC | 4  | 3 |    |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              | ľ.  |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  | •  | •   | •   | •        | •     | •    | •  | •    | z  |
|     | -          | -   | -   |     | CE | 7  | 3 | 1  |    |   | DE  | 8   | 3            | 1.   | t     | +    | 1            | 1  |     |      | 1           |      | 1     | t   |     | 1   |                  |      | 1   | +  | T   | t            | 1   |   |          | 1     | +   | +    | t   |                  |    | 1 |          | 1   |     | 1  |                  | •  | •   | •   | ۷.       |       | •    | •  |      | Z  |
|     |            |     |     |     |    |    | ľ |    |    |   |     |     |              | -    |       |      |              |    |     | 1    |             |      |       |     |     |     |                  |      |     |    |     |              | ŀ   |   |          |       |     |      |     |                  | ľ  |   |          |     |     |    |                  |    |     |     |          |       |      |    |      |    |
|     |            |     |     |     |    |    | ł |    |    |   |     |     | }            |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  |    |     |     |          |       |      |    |      |    |
|     |            |     |     |     |    |    | Γ |    |    |   |     | T   |              | T    |       |      |              |    |     |      | 1           | T    |       |     |     |     |                  |      | 1   |    |     | T            |     |   |          |       |     |      | T   |                  |    |   |          |     |     |    |                  | •  | •   | • 1 | ۰ ۱      |       | •    | •  | •    | Z  |
|     | 1          |     |     |     |    |    |   |    |    |   |     |     |              |      |       |      |              |    |     |      | T           |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  | •  | •   | •   | N •      | •     | •    | •  | •    | Z  |
| 35  |            |     |     |     |    |    | 4 |    |    |   | 893 | 31  |              |      | 14    |      |              | 5  |     | 32   | 5           |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     | 89<br>23         |    |   | 89<br>22 | 33  | 3   |    |                  | •  | •   | •   | ٧V       | / ·   |      | •  | •    | z  |
|     |            | 37  |     |     | 2D |    |   |    |    |   | 30  |     | 1            | 39   | 1     | 21   |              |    | 3F  |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     | 23               |    |   | 33       |     |     |    |                  |    |     |     |          |       |      |    |      |    |
| 10  | 2          | 57  | 11  | 2   | 4D | 4  | 3 |    |    |   | 5D  | 6   | 3 5          | 59 6 | 3 3   | 3 41 | F 6          | 4  | 5F  | 7    | 4           | T    | T     | T   | T   | T   |                  |      | 1   |    |     |              |     |   |          | 1     |     |      | T   | 43               | 5  | 2 | 53       | 8   | 2   | T  | Ħ                | •  | •   | •   | ۷.       | •     | •    | •  | •    | Z  |
| 12  | 3          | 42  | 13  | 3   | 42 | 6  | 4 |    |    |   | 42  | 8   | 4 4          | 12 8 | 3 4   | 4 4  | 2 8          | 5  | 42  | 9    | 5           |      |       |     |     |     |                  |      |     |    |     | ł            |     |   |          |       |     |      |     | 42               | 7  | 3 | 42       | 10  | 3   |    | 11               |    |     |     |          |       |      |    |      |    |
|     |            | 57  |     |     | 4D |    |   |    |    |   | 5D  |     |              | 59   |       | 4    | F            |    | 5F  |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     | 43               |    |   | 53       |     |     |    |                  |    |     |     |          |       |      |    |      |    |
|     |            |     |     |     | EE | 7  | 3 |    |    |   | FE  | 8   | 3            |      |       |      |              |    |     |      | T           | T    |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     |                  |    | • |          |     |     |    |                  | •  | •   | •   | ۰ ۱      | • •   |      | •  | •    | 1  |
|     |            |     |     |     |    |    |   |    |    |   |     |     |              |      |       |      |              |    |     |      |             |      | 1.    |     | 1.  |     |                  |      |     |    |     |              |     |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  |    |     |     |          |       |      |    |      | 1  |
|     |            |     |     |     | L  |    |   |    |    |   |     |     | _            |      | +     | +    | $\downarrow$ |    |     | _    | +           |      |       | -   |     |     |                  | _    | _   |    | -   | $\downarrow$ | _   |   |          | 4     | +   | -    |     |                  | _  |   |          | _   |     |    |                  | _  |     |     |          | -     | 1    | -  |      | 1  |
|     | _          |     | -   |     |    | -  | ŀ | ļ. | ŀ  |   | _   |     | +            | +    |       | +    |              |    |     |      | -           | -    | +     | +   | +   | -   |                  | _    | -   | +  | +   | ╞            | _   | _ |          | -     | +   | +    |     | -                |    | - |          | _   | -   | +  | +                |    | •   |     | <b>۷</b> | -     | -    | ŀ  |      | +  |
|     | -          |     | -   | -   | -  | 2  | 3 | -  | -  |   | -   | +   | +            | +    | +     | +    |              | -  | H   | -+   | +           |      |       |     | +   | 12  | 7C               | c    | -   | +  | +   | +            | ╞   | H | $\vdash$ | +     | +   | +    | +   | ┝                | -  |   |          | -   | +   | +- | $\left  \right $ | •  | •   | •   | •        | -     | •    | •  | •    | 1  |
|     | 1          |     |     |     | 40 | 2  | 3 |    |    |   |     |     |              |      | ł     | 100  | 64           | 4  |     |      | 1           |      | +   3 |     | 90  | 3   |                  | 0    | 3   |    |     |              | ļ   |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  | 1  | •   | 1   |          |       | 1    | 1  | 1    | ļ. |
|     |            |     |     |     |    |    |   | 1  |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       | ł   |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     | 1.               |    |   |          |     |     |    |                  |    |     |     |          | 1.    |      | ľ  |      |    |
|     |            |     |     |     |    |    |   |    |    |   |     |     |              | 1    |       |      |              |    | ľ   |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          | 1     | -1  |      |     | 1                | l  |   |          |     |     |    |                  |    |     |     |          |       | ł    | 1  |      | ł  |
|     |            |     |     |     |    |    |   | l  |    |   |     |     |              |      |       |      | 1            |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  |    |     |     |          |       |      | ļ  |      | 1  |
|     |            |     |     |     |    |    |   |    |    |   |     |     |              |      |       |      | 1            |    |     |      |             |      |       | 1   |     | 1   |                  |      |     |    |     |              |     |   |          |       |     |      |     |                  |    |   |          |     |     | ł  |                  |    |     |     |          |       |      |    |      |    |
|     |            |     |     |     | ł  |    | 1 |    |    |   |     | ł   |              |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              | r.  |   |          |       | 1   |      |     |                  |    |   |          |     |     |    |                  |    |     |     | 1        |       |      |    |      |    |
| ŀ   |            | ŀ   |     |     | ļ  |    |   | Ì  |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              | ł   |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  |    |     |     |          |       |      |    |      |    |
|     |            | ľ.  |     |     |    |    |   |    |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      | 1   |                  |    |   | ŀ        |     |     |    |                  |    |     |     |          |       |      |    |      |    |
|     |            |     |     |     |    |    |   |    |    |   |     |     | ·            |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     | Ľ                |    |   |          | . [ |     |    |                  |    | ľ   |     |          |       |      |    |      |    |
|     |            |     |     |     | Į  |    |   |    |    |   |     |     |              |      |       |      | .            |    |     |      |             |      |       |     |     |     |                  |      |     |    |     | ł            |     |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  |    |     | 1   |          |       |      |    |      |    |
|     |            |     |     |     |    |    |   |    |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       |     |     |     | $\left[ \right]$ |      |     |    |     | 1            |     |   |          |       |     |      |     |                  |    | 1 |          |     |     | 1  |                  |    |     |     |          | -     |      |    |      |    |
|     | 1          |     |     |     |    |    |   |    |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       |     |     | 1.  |                  |      |     |    |     |              |     | 1 |          |       |     |      |     |                  |    |   |          |     |     |    |                  |    |     |     |          |       |      | l. |      |    |
|     |            |     |     |     |    |    |   |    |    |   |     | -   |              |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     |                  |    |   |          | ł   |     |    |                  |    |     |     |          |       |      |    |      |    |
| _   |            |     |     |     | _  | _  |   |    |    |   |     | _   |              | 4    | 1     |      |              |    |     | -    | 1           |      |       | 1   | 1   |     |                  |      |     | -  | _   |              |     |   |          |       | 1   | 1    |     |                  | -  |   |          |     |     |    |                  | •  |     | 4   |          |       |      |    |      |    |
|     |            |     | į   |     | 20 | 6  | 3 |    |    | V |     | 1   |              |      |       | 2    | 2 8          | 4  |     | 1    |             | ł    |       |     |     |     | FC               | 8    | 3   |    |     | -            |     |   | ÷        |       |     |      |     |                  |    |   |          |     |     |    |                  | •  | •   | •   | • •      | •   • | 1.   | 1. | •    |    |
|     |            |     |     |     |    |    |   |    |    |   |     |     |              |      |       |      | 1.           |    |     |      |             |      |       | 1.  |     |     |                  |      | •   |    |     |              |     |   |          |       | 1   |      | 1   |                  |    |   |          |     |     |    |                  |    |     |     |          |       |      |    |      |    |
|     |            |     |     | ì   |    |    |   | l  |    |   |     | ł   |              |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       | s., |      |     |                  |    |   |          | 1   | •   |    |                  |    |     |     |          |       |      |    |      | ł  |
|     |            |     |     |     |    |    |   |    |    |   |     |     |              |      |       | ].   |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  |    |     |     |          | 1     |      |    |      |    |
|     | ,          |     |     |     |    |    |   |    |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       |     | 1   | 1   |                  |      |     |    |     |              | ŀ., |   |          |       |     |      |     |                  |    |   |          |     | 1   |    |                  | 1  |     |     | ł        |       |      |    |      |    |
|     |            |     |     |     |    |    |   |    |    |   |     |     |              |      |       | ľ    | Ł            |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              | ł   |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  |    |     |     |          |       |      |    | 1    | ŀ  |
|     |            |     |     |     |    |    |   | ŀ  |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     | ŀ            |     |   |          |       | -   |      | ł   |                  |    |   |          |     |     |    |                  |    |     |     |          |       |      |    |      |    |
|     |            | ŀ   |     |     |    |    |   |    |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              | -   |   |          |       | 1   |      |     | 1                |    |   |          |     |     |    |                  |    |     |     |          | ł.    |      | 1  |      | ł  |
|     |            | ľ   |     |     |    |    |   |    |    |   |     |     |              |      | 1     |      |              | ł  |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  |    |     |     |          |       |      |    |      | ł  |
|     |            |     |     |     |    |    |   |    | -  |   |     |     |              | •    | 1     |      |              |    |     |      |             |      |       |     |     |     |                  |      |     | ł  |     |              |     |   |          |       | . { |      |     | ł                |    |   |          |     |     |    |                  |    |     |     |          |       |      |    |      | ł  |
|     |            |     |     |     |    |    |   |    |    | • |     |     |              |      |       |      |              | Ľ  |     |      |             |      |       |     |     |     |                  |      |     |    |     |              | ŀ   |   |          |       |     |      |     |                  |    |   |          |     | ŀ   |    | ŀ                |    |     |     |          |       |      |    |      | l  |
|     |            |     |     |     |    |    | ſ | Ì  |    |   |     |     |              |      |       |      |              |    |     | 1    |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      | ł   |                  |    |   |          |     |     | 1  |                  |    |     |     |          |       |      |    |      |    |
|     |            | ŀ   |     |     |    |    |   |    |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     | 1                |    |   | .        |     |     |    |                  |    |     |     |          |       |      |    |      |    |
|     |            |     |     |     |    |    |   | ŀ  |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       | 1   |     |     |                  |      |     |    |     | 1            |     |   |          |       |     |      |     |                  |    |   |          |     |     |    |                  | 1  |     |     | -        |       | ľ    | 1  |      | ļ  |
|     |            |     | ľ   |     |    | 1  |   |    |    |   |     |     |              | 1    |       |      |              | ļ  |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          | .     |     |      |     |                  |    |   |          |     |     |    |                  |    |     |     |          |       | 1    |    |      |    |
|     |            |     |     |     |    |    |   |    |    |   |     |     |              |      |       |      |              |    |     |      |             |      |       |     |     |     |                  |      |     |    |     |              |     |   |          |       |     |      |     |                  |    |   |          |     | ľ   |    |                  |    |     |     |          |       |      |    |      | 1  |
|     |            |     | Ľ   | ľ   |    | 1  |   | Ľ  |    |   |     |     |              |      |       |      | -            | 1. | [.] |      |             |      | 1     | ŀ   |     |     |                  |      |     |    |     |              |     |   | ľ        | ŀ     |     |      |     |                  |    |   |          |     |     |    |                  |    |     |     |          | ľ     |      |    | 1    | 1  |



.

| `.                 |                                                                                                                                                   |                                                                                                                                                                                                                              |     |     |          |   |     |     |   |     |               | 1   | ٨dc | res  | sin     | g n       | nod | е  |      |        |     |            |            |      |           |                  |
|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|----------|---|-----|-----|---|-----|---------------|-----|-----|------|---------|-----------|-----|----|------|--------|-----|------------|------------|------|-----------|------------------|
| Symbol             | Function                                                                                                                                          | Details                                                                                                                                                                                                                      | IN  | ИP  | 1        | М | м   |     | A | Τ   | DI            | R   | D   | IR,b | 1       | DIF       | R,X | C  | IR,Y | T      | (DI | <b>1</b> ) | (D         | R,X  | ) (       | DIR)             |
|                    |                                                                                                                                                   |                                                                                                                                                                                                                              | op  | n # | ор       | n | #   | ор  | n | # 0 | p n           | #   | op  | n    | ‡ 0     | o n       | 1 # | op | n ‡  | ‡ 0    | pn  | #          | ор         | n ‡  | # 01      | p n              |
| LDA<br>(Note 1,2)  | A <sub>CC</sub> ← M                                                                                                                               | Enters the contents of the memory into the accumulator.                                                                                                                                                                      | 1   | T   |          |   | 2   | _   |   |     | 5 4           |     |     |      | _       |           | 5 2 | +  |      | -      | +   |            |            | -    | -         | 18               |
|                    |                                                                                                                                                   |                                                                                                                                                                                                                              |     |     | 42<br>A9 |   | 3   | .   |   | 4   | 26<br>5       | 3   |     |      | 4:<br>B |           | 3   |    |      | 4<br>B |     |            | 42<br>A1   | 93   | 3 42<br>B | 210<br>1         |
| LDM<br>(Note 5)    | M ← IMM                                                                                                                                           | Enters the immediate value into the memory.                                                                                                                                                                                  |     |     |          |   |     |     |   | 6   | 4 4           | 3   |     |      | 7       | 4 5       | i 3 |    |      |        |     |            |            | -    | Ī         |                  |
| LDT                | DT ← IMM                                                                                                                                          | Enters the immediate value into the data bank register.                                                                                                                                                                      |     |     | 89<br>C2 |   | 3   |     |   |     |               |     |     |      |         |           |     |    |      |        |     |            |            |      |           |                  |
| LDX<br>(Note 2)    | X ← M                                                                                                                                             | Enters the contents of the memory into index register X.                                                                                                                                                                     |     |     | A2       | 2 | 2   |     |   | 4   | 64            | 2   |     |      | 1       |           |     | B6 | 5 2  | 2      |     |            |            | T    |           |                  |
| LDY<br>(Note 2)    | Y← M                                                                                                                                              | Enters the contents of the memory into index register Y.                                                                                                                                                                     |     |     | A0       | 2 | 2   |     |   | A   | 4 4           | 2   |     |      | В       | 4 5       | 2   |    |      |        | T   |            |            | T    | T         | T                |
| LSR<br>(Note 1)    | $m=0$ $0 \rightarrow b_{15} \cdots b_{0} \rightarrow C$ $m=1$ $0 \rightarrow b_{7} \cdots b_{0} \rightarrow C$                                    | Shifts the contents of the accumulator or the contents of the memory one bit to the right. The bit 0 of the accumulator or the memory is entered into the C flag, "0" is entered into bit 15 (bit 7 when the m flag is "1".) |     |     |          |   |     |     | 2 | 1.  | 67            | 2   |     |      | 5       | 6 7       | 2   |    |      |        |     |            |            |      |           |                  |
| MPY<br>(Note 2,11) | B, A←A * M                                                                                                                                        | Multiplies the contents of accumulator A and the contents of the mem-<br>ory. The higher order of the result of operation are entered into accu-<br>mulator B, and the lower order into accumulator A.                       | 1 1 |     | 89<br>09 |   | 5 3 |     | 1 | 8   |               | 3 3 |     |      |         | 9 19<br>5 | 9 3 |    |      | 8      |     |            | 89 2<br>01 | 21 3 | 3 89      | 9 22<br>1        |
| MVN<br>(Note 8)    | Mn+i-Mm+i                                                                                                                                         | Transmits the data block. The transmission is done from the lower order address of the block.                                                                                                                                |     | 1   |          |   |     |     |   |     |               |     |     |      |         |           |     |    |      |        |     |            |            |      |           |                  |
| MVP<br>(Note 9)    | Mn—i⊷Mm—i                                                                                                                                         | Transmits the data block. Transmission is done form the higher order address of the data block.                                                                                                                              |     |     |          |   |     |     |   |     |               |     |     |      |         |           |     |    |      |        |     |            |            | T    | T         |                  |
| NOP                | PC←PC+1                                                                                                                                           | Advances the program counter, but performs nothing else.                                                                                                                                                                     | EA  | 2 1 |          |   |     |     |   |     |               |     |     | 1    | T       | T         |     | 1  |      | T      | T   |            |            |      | T         | T                |
| ORA<br>(Note 1,2)  | A <sub>CC</sub> ←A <sub>CC</sub> VM                                                                                                               | Logical sum per bit of the contents of the accumulator and<br>the contents of the memory is obtained. The result is en-<br>tered into the accumulator.                                                                       |     |     |          | 4 | 2   |     |   |     | 54<br>26<br>5 |     |     |      |         | 2 7       | 2   |    |      | 4      |     | 3          |            |      |           | 1 8<br>2 10<br>1 |
| PEA                | $M(S) \leftarrow IMM_2$<br>$S \leftarrow S - 1$<br>$M(S) \leftarrow IMM_1$<br>$S \leftarrow S - 1$                                                | The 3rd and the 2nd bytes of the instruction are saved into the stack, in this order.                                                                                                                                        |     |     |          |   |     |     |   | -   |               |     |     |      |         |           |     |    |      |        |     |            |            |      |           |                  |
| PEI                | $\begin{array}{c} M(S) \leftarrow M((DPR) + IMM \\ +1) \\ S \leftarrow S - 1 \\ M(S) \leftarrow M((DPR) + IMM) \\ S \leftarrow S - 1 \end{array}$ | Specifies 2 sequential bytes in the direct page in the 2nd byte of the instruction, and saves the contents into the stack.                                                                                                   |     |     |          |   |     |     |   |     |               |     |     |      |         |           |     |    |      |        |     |            |            | -    |           |                  |
| PER                | EAR←PC+IMM <sub>2</sub> ,IMM <sub>1</sub><br>M(S)←EAR <sub>H</sub><br>S←S−1                                                                       | Regards the 2nd and 3rd bytes of the instruction as 16-bit<br>numerals, adds them to the program counter, and saves<br>the result into the stack.                                                                            |     |     | ŀ        |   | ľ   |     |   | T   |               |     |     |      |         |           |     |    |      | ŀ      | T   |            |            |      |           |                  |
|                    | M(S)←EARL<br>S←S−1                                                                                                                                |                                                                                                                                                                                                                              |     | 1   |          |   |     | . / |   |     |               |     |     |      | -       |           |     |    |      |        |     |            |            |      |           |                  |
| РНА                | m=0<br>M(S)←A <sub>H</sub><br>S←S−1<br>M(S)←A <sub>L</sub>                                                                                        | Saves the contents of accumulator A into the stack.                                                                                                                                                                          |     |     |          |   |     |     |   |     |               |     |     |      |         |           |     |    |      |        |     | -          |            |      |           |                  |
|                    | S←S−1<br>m=1<br>M(S)←A <sub>L</sub><br>S←S−1                                                                                                      |                                                                                                                                                                                                                              |     |     |          |   |     |     |   |     | -             |     |     |      |         |           |     |    |      |        |     |            |            |      |           |                  |
| PHB                |                                                                                                                                                   | Saves the contents of accumulator B into the stack.                                                                                                                                                                          |     |     |          |   |     |     |   |     |               |     |     |      | , k     |           |     |    |      |        |     |            |            |      |           |                  |
|                    | m=1<br>M(S)←BL<br>S←S−1                                                                                                                           |                                                                                                                                                                                                                              |     |     |          | 2 |     | .   |   |     | -             |     |     |      |         | -         |     |    |      |        |     |            |            |      |           |                  |



|          |     |     |          |         |   |          |    |     |          |       | _          |     |              |     |   |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   |   |     |   |              |   |          |   | ð |    |   |   |    |   |   |    |     |   |         |           |     |    |    |     |          |                       |          | <b></b> _ |          |    |              |     |    |   |   |              |   |   |   |
|----------|-----|-----|----------|---------|---|----------|----|-----|----------|-------|------------|-----|--------------|-----|---|----------|----|-----|-------|------------|----|-----|----------|--------|---|-----|---|---|----|---|---|-----|---|--------------|---|----------|---|---|----|---|---|----|---|---|----|-----|---|---------|-----------|-----|----|----|-----|----------|-----------------------|----------|-----------|----------|----|--------------|-----|----|---|---|--------------|---|---|---|
|          |     |     |          |         |   | -        |    |     | -        |       |            |     |              |     |   | -        |    |     | ъ     |            |    |     |          |        |   | Ado | _ |   | -  |   |   | -   |   |              | - |          |   |   |    |   |   | -  |   |   | r  |     |   | т.<br>Т |           |     | -  | •  |     | <b>T</b> |                       |          | -         |          |    | ces          |     |    |   |   |              |   |   |   |
|          |     |     |          | _       |   |          |    | 3S  | <u> </u> | _     |            | _   | AE           |     |   |          | _  | _   |       |            |    | _   |          |        |   | ()  |   |   |    |   |   | _   |   |              |   | S        |   |   | _  | E |   |    |   |   | 1  | BS, |   | _       | S         | _   |    |    | ),Y |          |                       | <b>к</b> |           | <u> </u> |    | 3 7          | -   |    |   |   | ÷            | + | - | - |
| op<br>A7 | n : | #   | op       | n<br>11 | # | 0        | r  | 1   |          | p   I | <u>۱</u> : | # 0 | ap<br>BD     | n   | # | of       | n  | #   | F   c | p I        |    | #   | op       | n<br>7 | # | op  | n | # | of | ŗ | 1 | # 0 | p |              | # | op       | n | # | op | n | # | op | n | # | ot | n   | # |         |           |     |    |    | #   |          | n                     | #        | · · · ·   | IP<br>T  | -  | 1<br>• r     | -+- | -+ |   | × | <del> </del> | 1 | + | + |
| A/<br>42 |     | -1  |          |         |   |          |    |     | 1        |       |            | 1   | 3D<br>12     | - [ |   | 1        | 1  | 1   |       |            | 1  |     |          |        |   |     |   |   |    |   |   |     |   |              |   |          |   |   |    |   |   |    |   |   |    |     |   | ł       |           | 1   |    | 1  | ) 3 |          |                       |          | •         |          | 1  |              | 4   | •  | • | • | •            |   | Z |   |
| A7       | _   |     | B7       |         |   | A        |    | 5 4 |          |       | -          | Ē   | 3D<br>9E     |     |   | B        |    | ļ   |       | F          | 4  |     | BF       | _      | _ |     | - | - |    | - |   | +   |   | 4            |   | _        |   | - | _  |   |   |    |   |   | -  |     | - | A       |           | -   | B3 |    | -   |          | -                     |          | .         | +        | +  | $\downarrow$ | +   | -  | _ |   | -            |   | - | 4 |
|          | _   |     | _        |         |   | 90       |    | , ' | 1        |       |            | -   | <del>۶</del> | 6   | 4 |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   | - |     |   |              |   |          |   | - | _  |   |   |    |   |   |    |     | Ļ |         |           |     |    |    |     |          |                       |          |           |          | 1  | •            | +   | _  | _ |   |              |   |   |   |
|          |     |     |          |         |   |          |    |     |          |       |            |     |              |     |   |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   | ľ |     |   |              |   |          |   |   |    |   |   |    |   |   |    |     |   |         |           |     |    |    |     |          |                       |          | •         |          |    |              | •   | _  |   |   |              | • |   | ŀ |
|          |     |     |          |         |   |          |    | 13  |          |       |            |     | -            |     |   |          | 6  | 3   | 3     |            |    |     |          |        |   |     |   |   |    |   |   |     |   |              |   |          |   |   |    |   |   |    |   |   |    |     |   |         |           | ľ   |    |    |     |          |                       |          | •         |          |    | •   •        |     |    |   |   |              |   |   |   |
|          |     |     |          |         |   | A        |    | 13  | 3        | ł     |            | E   | 30           | 6   | 3 |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   |   | ļ   |   |              |   |          |   |   |    |   |   |    |   |   |    |     |   |         |           |     |    |    |     |          |                       |          | ŀ         | •        |    | •   •        | 4   | •  | • | • | •            | • | Z | • |
|          |     |     |          |         |   | 48       | 17 | 7 3 | 3        |       |            | 5   | δE           | 8   | 3 |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   |   |     |   |              |   |          |   |   |    |   |   |    |   |   |    |     |   |         |           |     |    |    |     |          | -                     |          | •         | •        |    | • (          | )   | •  | • | • | •            | • | z | C |
| 89<br>07 | 24  | 3 8 | 89<br>17 | 25      | 3 | 89<br>00 | 91 | 8 4 |          |       |            | 1   | 39 2<br>D    | 20  | 4 | 89<br>19 | 20 | 0 4 | 0     | 19 2<br>IF | 20 | 5 1 | 89<br>1F | 21     | 5 | -   |   |   |    | T |   |     |   |              |   |          |   | _ |    |   |   |    |   |   |    |     | t | 8       | 9 1!<br>3 | 9 3 | 89 | 22 | 2 3 |          |                       |          | •         | •        |    | • •          | 4   | •  | • | • | •            | • | z | 0 |
|          |     |     |          |         |   |          |    |     |          |       |            |     |              |     |   |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   |   |     |   |              |   |          |   |   |    |   |   |    |   |   |    |     |   |         |           |     |    |    |     | 54       | 7<br>+<br>2×          | 3        | ·         | •        |    | •            | •   | •  | • | • | •            | • | • | • |
|          |     |     |          |         |   |          |    |     |          |       |            |     |              |     |   |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   |   |     |   |              |   |          |   |   |    |   | - |    |   |   |    |     |   |         |           |     |    |    |     | 44       | 9<br>+<br>-<br>2<br>× | 3        | •         |          |    | •            | •   | •  | • | • | •            | • | • | • |
|          |     |     |          |         |   |          |    |     |          |       |            |     |              |     |   |          |    |     |       |            |    |     |          |        | • |     |   |   |    |   | ľ |     |   |              |   |          |   | _ |    |   |   |    |   |   | L  |     |   | 1       |           |     | L  |    |     |          |                       |          | ·         | ŀ        | 1. | • •          | ·   | •  | • | • | •            | • | • |   |
| 07       | - 1 | - 1 | 1        |         | 1 | 1        | 1  |     |          | •     |            |     | D<br>12      |     |   | 1        |    | 1   | Ł     | 1          |    |     | - {      | - 1    |   |     |   |   |    |   |   |     |   |              |   |          |   |   |    |   |   |    |   |   |    |     |   |         | 1         |     |    |    | 2   | 1        |                       |          | •         |          | •  | •   •        | 4   | •  | • |   | •            | • | Z | • |
| 42<br>07 | 12  |     | 17       | -       |   | 00       |    | +   |          | +     | _          | 1   | D            |     | - | 19       |    | -   | 0     | IF         | -  |     | 1F       |        | - |     |   |   | ŀ  | - | + | +   | - | $\downarrow$ | - | F4       | _ |   |    | _ |   |    | - |   |    | -   | Ļ | 0       | 3         |     | 13 | 3  | 03  |          |                       | 1        | .         |          |    |              |     |    |   | 1 |              | - |   | - |
|          |     |     |          |         |   |          |    |     |          |       |            |     |              |     |   |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   |   |     |   |              |   | r4       | c | 3 |    |   |   |    |   |   |    |     |   |         |           |     |    |    |     |          |                       |          | •         |          |    |              | •   | •  | • | • | •            |   |   |   |
|          |     |     |          |         |   |          |    |     |          |       |            |     |              |     |   |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   |   |     |   |              |   | D4       | 5 | 2 |    |   |   |    |   |   |    |     |   |         |           |     |    |    |     |          |                       | *        | •         | •        |    | •            | •   | •  | • | • | •            | • | • | • |
|          |     | -   |          |         |   |          |    |     |          |       |            |     |              |     |   |          |    |     |       |            |    |     |          |        |   |     |   |   |    | , |   |     |   |              |   | 62       | 5 | 3 |    |   |   |    |   |   |    |     |   |         |           |     |    |    |     |          |                       |          | •         | •        |    | •            | •   | •  | • | • | •            | • | • | • |
|          |     |     |          |         |   |          |    |     |          |       |            |     |              |     |   |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   |   |     |   |              |   | 48       | 4 | 1 |    |   |   |    |   |   |    |     |   |         |           |     |    |    |     |          |                       |          | •         | •        |    | •            | •   | •  | • | • | •            | • | • | • |
|          | -   |     |          |         |   |          |    |     |          |       |            | •   |              |     |   |          |    |     |       |            |    |     |          |        |   |     |   |   |    |   |   |     |   |              |   | 42<br>48 | 6 | 2 |    |   | 7 |    |   |   |    |     |   |         |           |     |    |    |     |          |                       |          | •         | •        |    | •            | •   | •  | • | • | •            | • | • | • |



|        |                                                                                                                                                                             | Construction (March 2010) and the second se<br>Second second seco | 4                |     |    |     |      |                          |     |                     |      | ŝ    |      |      | _   |    |     |      |   |     |      |       |                                         |     |
|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|----|-----|------|--------------------------|-----|---------------------|------|------|------|------|-----|----|-----|------|---|-----|------|-------|-----------------------------------------|-----|
| 1.     |                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |     |    |     |      |                          |     | : .                 | Ad   | dre  | ssir | ig r | nod | e  |     | 2    |   | 1   |      |       | ٠,                                      |     |
| Symbol | Function                                                                                                                                                                    | Details                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | IM               |     |    | ١M  | Í    | A                        |     | DIR                 | _+_  | ΟIR, | -    | DI   |     | -  | IR, | -    |   | -+  | (DIF | -     | · · · ·                                 |     |
| ·      |                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | op r             | 1 # | ор | n # | ‡ or | n                        | # 0 | n                   | # op | 'n   | #    | op r | 1#  | ор | n   | # oj | n | #   | op r | #     | ор                                      | ז # |
| PHD    | M(S)←DPR <sub>H</sub><br>S←S−1                                                                                                                                              | Saves the contents of the direct page register into the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | , Ir             |     |    |     |      |                          |     |                     |      |      |      | -    |     |    |     |      |   |     |      |       |                                         |     |
|        | S-S-1<br>M(S)←DPRL<br>S-S-1                                                                                                                                                 | stack.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |     |    |     |      |                          |     |                     |      |      |      |      |     |    |     |      |   |     |      |       |                                         |     |
| PHG    | M(S)←PG<br>S←S−1                                                                                                                                                            | Saves the contents of the program bank register into the stack.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | -   |    | 1   |      |                          |     |                     |      |      |      |      |     |    |     |      |   |     |      | . N . | 22 - 22<br>- 22<br>- 22                 |     |
| РНР    | M(S)←PS <sub>H</sub><br>S←S−1<br>M(S)←PS <sub>L</sub><br>S←S−1                                                                                                              | Saves the contents of the program status register into the stack.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                  |     |    |     |      |                          |     |                     |      |      |      | -    |     |    |     |      |   | 2   |      |       |                                         |     |
| PHT    | M(S)←DT<br>S←S−1                                                                                                                                                            | Saves the contents of the data bank register into the stack.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                  |     |    |     | T    |                          |     |                     |      |      |      |      |     |    |     |      |   |     |      |       |                                         |     |
| РНХ    |                                                                                                                                                                             | Saves the contents of the index register X into the stack.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  |     |    |     |      |                          |     |                     |      |      |      |      |     |    |     |      |   |     |      |       | · .                                     |     |
| DUV    | S+-S−1                                                                                                                                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | +   |    | +   | Ŧ    | $\left\{ \cdot \right\}$ | +   | $\left  \right $    | +    |      |      | +    | +   | -  |     | -    |   |     |      | -     |                                         | +   |
| РНҮ    | x=0<br>M(S)-+Y <sub>H</sub><br>S+S-1<br>M(S)+-Y <sub>L</sub><br>S+S-1<br>x=1<br>M(S)+-Y <sub>L</sub><br>S+S-1                                                               | Saves the contents of the index register Y into the stack.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | -                |     |    | -   |      |                          |     |                     |      |      |      |      |     |    |     |      |   |     |      |       |                                         |     |
| PLA    | m=0                                                                                                                                                                         | Restores the contents of the stack on the accumulator A.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $\left  \right $ |     | +  | +   | ╈    | ÷                        |     | $^{\dagger\dagger}$ | +    |      |      | +    | +   |    |     | 1    |   | . * |      |       | ;<br>;                                  | +   |
|        | $\begin{array}{l} S \leftarrow S + 1 \\ A_L \leftarrow M(S) \\ S \leftarrow S + 1 \\ A_H \leftarrow M(S) \\ m = 1 \\ S \leftarrow S + 1 \\ A_L \leftarrow M(S) \end{array}$ |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  |     |    |     |      |                          | · · |                     |      |      |      |      |     |    |     |      |   |     |      |       |                                         |     |
| PLB    |                                                                                                                                                                             | Restores the contents of the stack on the accumulator B.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                  |     |    |     | -    |                          |     |                     |      |      |      |      |     |    | -   |      |   |     |      |       |                                         |     |
| PLD    | S←S+1<br>DPRL←M(S)<br>S←S+1<br>DPR <sub>H</sub> ←M(S)                                                                                                                       | Restores the contents of the stack on the direct page reg-<br>ister.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |     |    |     |      |                          | 1   |                     |      |      |      |      |     |    |     |      |   |     |      |       | 2 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - |     |
| PLP    | $S \leftarrow S+1$<br>$PS_{L} \leftarrow M(S)$<br>$S \leftarrow S+1$<br>$PS_{H} \leftarrow M(S)$                                                                            | Restores the contents of the stack on the processor status register.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |     |    |     |      |                          |     |                     |      |      |      |      |     |    |     | -    |   |     |      |       | N                                       |     |
| PLT    | S←S+1<br>DT←M(S)                                                                                                                                                            | Restores the contents of the stack on the data bank reg-<br>ister.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |     |    |     |      | -                        |     |                     |      |      |      |      |     |    |     |      |   |     |      |       |                                         |     |
| PLX    |                                                                                                                                                                             | Restores the contents of the stack on the index register X.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                  |     |    |     |      |                          |     |                     |      |      |      |      |     |    |     |      |   |     |      |       |                                         |     |
|        | S←S+1<br>XL←M(S)                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | · .              |     |    |     |      |                          |     |                     |      |      |      | 1    |     |    |     |      |   |     |      | ,     |                                         |     |



극말에

HOAR ALL

|    |     |   |    |   |   |     |   |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   | , |    |   |     |   |    |   |   |    |   |    | Ad | dr | es | sir | g   | m  | od | е   |   |   |    |     |     |   |   |   |   |    |   |   |    |     |      |       |    |   |   |    |   |   |    |   |   | Γ | F   | Pro | ce | sso | or  | sta | tus | re | gis | ster | r |
|----|-----|---|----|---|---|-----|---|---|---|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|-----|----|---|---|----|---|-----|---|----|---|---|----|---|----|----|----|----|-----|-----|----|----|-----|---|---|----|-----|-----|---|---|---|---|----|---|---|----|-----|------|-------|----|---|---|----|---|---|----|---|---|---|-----|-----|----|-----|-----|-----|-----|----|-----|------|---|
|    | DIF |   |    |   |   |     |   |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   |   |    |   |     |   |    |   |   |    |   | ,X | (  | AE | s  | )   | .() | ٨B | S) | ( A |   |   |    |     |     |   | R |   |   |    |   |   |    |     | ,b,F |       | S  |   |   |    |   |   |    |   |   |   |     |     |    |     |     |     |     |    | 2   |      |   |
| ор | n   | # | ор | n | # | : 0 | p | n | # | ор | n                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 | # 0 | ор | n | # | op | r | n i | # | op | n | # | ор | n | #  | op | n  | 1  | # ( | pp  | n  | #  | ор  | n | # | op | n   | ‡   | ŧ | p | n | # | ор | n | # | op | p r | n ‡  | ‡   c | γρ | n | # | ор | n | # | ор | n | # |   | IP  | L   |    | N   | ۷   | m   | x   | D  | 1   | 2    | z |
|    |     |   |    |   |   |     |   |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   |   |    |   |     |   |    |   |   |    |   |    |    |    |    |     |     |    |    |     |   |   | 0E | 4   | 1   |   |   |   |   |    |   |   |    |     |      |       |    |   |   |    |   |   |    |   |   | • | •   | T.  | •  | •   | •   | •   | •   | •  | •   |      | • |
|    |     |   |    |   | t |     | 1 |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   | 1   | 1  | - |   | T  | T | T   | 1 |    |   |   |    |   | T  | ł  | T  | T  | t   | 1   |    |    |     |   | T | 4E | 3   | 1   | T |   |   |   |    |   |   | T  | T   | ł    | t     | 1  |   |   | 1  |   | - |    |   |   | • | •   | ţ,  | •  | •   | •   | •   | •   | •  | •   |      | • |
|    |     |   |    |   |   |     |   |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   |   |    |   |     |   |    |   |   |    |   |    |    |    |    |     |     |    |    |     |   |   | 30 | 4   | 1   |   |   |   |   |    |   |   |    |     |      |       |    |   |   |    |   |   |    |   |   | • | •   |     | •  | •   | •   | •   | •   | •  | •   |      | • |
| -  |     |   |    |   | T | T   | 1 |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | T | 1   |    |   |   | T  | T | t   | 1 |    |   |   |    | ŀ | ŀ  | t  | T  | T  | 1   |     |    | -  |     |   | ſ | 8E | 3   | 1   |   | 1 |   |   |    |   |   |    | 1   |      |       | 1  |   |   |    |   |   |    |   |   | • | •   | 1   | •  | •   | •   | •   | •   | •  | •   |      | • |
|    |     |   |    |   |   |     |   |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   |   |    |   |     |   |    |   |   |    |   |    |    |    |    |     |     |    |    |     |   |   | D  | 4   |     |   |   |   |   |    |   |   |    |     |      |       |    |   |   |    |   |   |    |   |   | • | •   |     | •  | •   | •   | •   | •   | •  | •   |      | • |
|    |     |   |    |   |   |     |   |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   |   |    |   |     |   |    |   |   |    |   |    |    |    |    |     |     |    |    |     |   |   | 54 | . 4 | + 1 |   |   |   |   |    | : |   |    |     |      |       |    |   |   |    |   |   |    |   |   | • | •   |     | •  | •   | •   | •   | •   | •  | •   |      | • |
|    |     |   |    |   |   |     |   |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   |   |    |   |     |   | -  |   |   |    | - |    |    |    |    |     |     |    |    |     |   |   | 68 | 5   | 5 1 |   |   |   |   |    |   |   |    |     |      |       |    |   |   |    |   |   |    |   |   | • | •   |     | •  | N   | •   | •   | •   | •  | •   |      | z |
|    |     |   |    |   |   |     |   |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   |   |    |   |     |   |    |   |   |    |   |    |    |    |    |     |     |    |    |     |   |   | 42 | 2 7 | 12  | 2 |   |   |   |    | * |   |    |     |      |       |    |   |   |    | - |   | -  |   |   | • | •   |     | •  | N   | •   | •   | •   | •  | •   |      | z |
|    |     |   |    |   |   |     |   |   |   | -  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   |   |    |   |     |   |    |   | 1 |    |   |    | ,  |    |    |     |     |    |    |     |   |   | 26 | 5   | 5 1 |   |   |   |   |    |   |   |    |     |      |       |    |   |   |    |   |   |    |   |   | • | •   |     | •  | •   | •   | •   | •   | •  | •   |      | • |
|    |     |   |    |   |   |     |   |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   |   |    |   |     |   |    |   |   |    |   |    |    |    |    |     |     |    |    |     |   |   | 28 | 8 6 | 5 1 |   |   |   |   |    |   |   |    |     |      |       |    |   |   |    |   |   |    | - |   | V | alı | Je  | sa | vec | d i | n s | tac | k. | ~   |      |   |
|    |     |   |    |   |   |     |   |   |   |    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |     |    |   |   |    |   |     |   |    |   |   |    |   |    |    |    |    |     |     |    |    |     |   | - |    | 6   |     |   |   |   |   |    |   |   |    |     |      |       |    |   |   |    |   |   |    |   |   | • | ŀ   |     |    |     | •   | •   | •   |    | •   |      | z |
|    |     |   |    |   |   |     |   |   |   |    | and the second se |   |     |    |   |   |    |   |     |   |    |   |   |    |   |    |    |    | -  |     |     |    | -  |     |   |   | F/ | 5   | 5 1 |   |   |   |   |    |   |   |    |     |      |       |    |   |   |    |   |   |    |   |   | • | •   |     | •  | N   | •   |     | •   | •  | •   |      | z |



| T                 | 1. Sec. 1.                                                                                                                                                                                         |                                                                                                                                                                                                                                                   |      | 1    |          |     |   |     |      |      |     | , | ٩dc | Ires | sing | m      | ode | ,  |     |    | ,   |      |       |     |      |     |
|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|----------|-----|---|-----|------|------|-----|---|-----|------|------|--------|-----|----|-----|----|-----|------|-------|-----|------|-----|
| Symbol            | Function                                                                                                                                                                                           | Details                                                                                                                                                                                                                                           | 11   | ИP   | T        | IMP | 4 |     | A    | T    | DI  | R | D   | IR,b | T    | DIR,   | x   | DI | R,Y | (1 | DIR | ) (  | DIR,) | 0   | (DIR | ),Y |
|                   |                                                                                                                                                                                                    |                                                                                                                                                                                                                                                   | op   | n #  | : op     | n   | # | òp  | n  ‡ | ‡ or | n   | # | ор  | n ‡  | op   | n      | #   | op | n # | op | n   | # op | n     | # 0 | op n | #   |
| PLY               | $\begin{array}{l} x=0 \\ S \leftarrow S +1 \\ Y_L \leftarrow M(S) \\ S \leftarrow S +1 \\ Y_H \leftarrow M(S) \\ x=1 \\ S \leftarrow S +1 \\ S \leftarrow S +1 \\ Y_L \leftarrow M(S) \end{array}$ | Restores the contents of the stack on the index register Y.                                                                                                                                                                                       |      |      |          |     |   | V.  |      |      |     |   |     |      |      |        |     |    |     |    |     |      |       |     |      |     |
| PSH<br>(Note 6)   | M(S)←A, B, X…                                                                                                                                                                                      | Saves the registers among accumulator, index register,<br>direct page register, data bank register, program bank<br>register, or processor status register, specified by the bit<br>pattern of the second byte of the instruction into the stack. |      |      |          |     |   |     |      |      |     |   |     |      |      |        | •   |    |     |    |     |      |       |     |      |     |
| PUL<br>(Note 7)   | A, B, X…←M(S)                                                                                                                                                                                      | Restores the contents of the stack to the registers among<br>accumulator, index register, direct page register, data<br>bank register, or processor status register, specified by<br>the bit pattern of the second byte of the instruction.       |      |      |          |     |   |     |      |      |     |   |     |      |      |        |     |    | x   |    |     |      |       |     |      |     |
| RLA<br>(Note 13)  | m=0 n bit rotate left $m=1$ n bit rotate left $m=1$ n bit rotate left $m=1$                                                                                                                        | Rotates the contents of the accumulator A, n bits to the left.                                                                                                                                                                                    |      |      | 89<br>49 | 6+  | 3 |     |      |      |     |   |     |      |      |        | 1   |    |     |    |     |      |       |     |      |     |
| ROL<br>(Note 1)   | $m=0$ $f(b_{15}\cdots b_{0}) \leftarrow C \leftarrow$ $m=1$ $f(b_{7}\cdots b_{0}) \leftarrow C \leftarrow$                                                                                         | Links the accumulator or the memory to C flag, and rotates result to the left by 1 bit.                                                                                                                                                           |      |      |          |     |   | - 1 | 2 1  | 1    | 5 7 | 2 |     | ~    | 36   | 7      | 2   |    |     |    |     |      |       |     |      |     |
| ROR<br>(Note 1)   | m=0 $f(x) = 0$                                                                                  | Links the accumulator or the memory to C flag, and rotates result to the right by 1 bit.                                                                                                                                                          |      |      |          |     |   |     | 2 1  |      | 57  | 2 |     |      | 76   | 7      | 2   |    |     |    | -   | -    |       | ,   |      |     |
| RTI               | $\begin{array}{l} S + S + 1 \\ P S_L + M(S) \\ S + S + 1 \\ P S_H + M(S) \\ S + S + 1 \\ P C_L + M(S) \\ S + S + 1 \\ P C_L + M(S) \\ S + S + 1 \\ P G + M(S) \\ \end{array}$                      | Returns from the interruption routine.                                                                                                                                                                                                            | 40 1 | 11 1 |          |     |   |     |      |      |     |   |     |      |      |        |     |    |     |    |     |      |       |     |      |     |
| RTL               | $\begin{array}{c} S \leftarrow S+1 \\ PC_{L} \leftarrow M(S) \\ S \leftarrow S+1 \\ PC_{H} \leftarrow M(S) \\ S \leftarrow S+1 \\ PG \leftarrow M(S) \end{array}$                                  | Returns from the subroutine. The contents of the program bank register are also restored.                                                                                                                                                         | 6B   | 8 1  |          |     |   |     |      |      |     |   |     |      |      |        |     |    |     |    |     |      |       |     | -    |     |
| RTS               | $S \leftarrow S+1$<br>$PC_{L} \leftarrow M(S)$<br>$S \leftarrow S+1$<br>$PC_{H} \leftarrow M(S)$                                                                                                   | Returns from the subroutine. The contents of the program bank register are not restored.                                                                                                                                                          | 60   | 5 1  |          |     |   |     |      |      |     |   |     |      |      |        |     |    |     |    |     |      |       | -   |      |     |
| SBC<br>(Note 1,2) | A <sub>CC</sub> , C←A <sub>CC</sub> −M−C                                                                                                                                                           | Subtracts the contents of the memory and the borrow from the contents of the accumulator.                                                                                                                                                         |      |      |          | 2   |   |     |      |      | 2 6 |   |     |      |      | 5<br>7 |     |    |     |    |     |      | 9     |     | 1 8  |     |



| <u> </u>    |     |          |     |    |   |          |    |   |   |    |    |   |    |   |     |   |     |    |   |   | _        |    |        |    |    |       | Ac | ldi | e | ssi | na | <br>100 | de |    |   |            |    |         |     |   |    |     |   |     | _   |          |            |    |      |      |    |    |   |                 |    |    |   |    | _ | Г      |      | P         | 00       | es        | so         | rs         | tat         | us  | re  | gis | te | <br>r  | -      |
|-------------|-----|----------|-----|----|---|----------|----|---|---|----|----|---|----|---|-----|---|-----|----|---|---|----------|----|--------|----|----|-------|----|-----|---|-----|----|---------|----|----|---|------------|----|---------|-----|---|----|-----|---|-----|-----|----------|------------|----|------|------|----|----|---|-----------------|----|----|---|----|---|--------|------|-----------|----------|-----------|------------|------------|-------------|-----|-----|-----|----|--------|--------|
|             | IR  | IL.      | (D  | R) | Y | 4        | ١В | s | T | ٨B | s. | b | A  | B | s.) | 1 | A   | BS | Y | T | A        | 3L |        | A  | BL |       | -  |     |   | -   | -  | <br>    | -  | AE | S | <b>X</b> ) |    | SТ      | к   | Т | RE | Ξ1. | Т | DIF | R.b | B        | <b> </b> A | BS | ,b,F | T    |    | SR |   | (5              | R) | Y  | Γ | BL | ĸ | h      |      |           | _        | 7         | -          |            | _           | -   | -   | 2   |    |        | 0      |
| op r        |     |          |     |    |   | _        |    | _ |   |    | -  |   |    |   |     | _ |     |    | _ | _ |          | _  |        |    |    |       |    |     |   |     |    |         |    |    |   |            |    |         |     |   |    |     |   |     |     |          | 1          |    |      | - 1. |    |    |   |                 |    |    |   |    |   |        | _    | PL        | _        | -         | -          | -          | _           |     | +   | fi  |    |        |        |
|             |     |          |     |    |   | op       |    | 1 |   |    |    |   |    |   |     |   | 94  |    |   |   |          |    | n<br>I | 9  |    | π<br> |    |     |   | π   | 04 |         |    | ۲  |   | Ŧ          |    | 5       |     |   |    |     |   | 4   |     | <b>T</b> | 4          |    |      |      |    |    |   | ο <sub></sub> ρ |    | 47 |   |    |   | +      |      |           | -        |           | -+-        |            | _           |     | +   | •   | -  | -      | •      |
|             |     |          | +   | +  |   |          |    |   |   |    |    |   |    |   |     |   |     |    |   |   |          |    |        |    |    |       | +  |     |   |     |    |         |    |    |   |            | EB | 12      |     |   |    |     |   |     |     |          |            |    |      |      | •  |    |   |                 |    |    |   |    |   |        | •    | •         | •        | •         |            | •          | •           |     | •   |     |    | •      | •      |
|             |     |          |     | +  |   | _        |    |   |   |    |    |   | -  |   |     | - |     |    |   |   |          |    |        |    |    |       |    | +   |   |     |    |         |    |    |   |            | FB |         |     |   |    | +   |   |     | _   |          |            |    |      |      | _  |    | _ |                 |    |    |   |    | + |        | lf I | es        | to       | rec       | 1          | he         | c           | ont | ten | ts  | of | P      | 5,     |
|             |     |          |     |    |   |          |    |   |   |    |    |   |    |   |     |   |     |    |   |   |          |    |        |    |    |       |    |     |   |     |    |         |    |    |   |            | 3i | +<br> + | 412 |   |    |     |   |     | _   |          |            |    |      |      |    |    |   |                 |    |    |   |    |   | i<br>c | t l  | be<br>ier | co<br>ca | me<br>ase | es<br>e is | its<br>s n | 5 V<br>10 ( | alu |     | Ar  | nd | th     |        |
|             |     |          |     |    |   |          |    |   |   |    |    |   |    |   |     |   |     |    |   |   |          |    |        |    |    |       |    |     |   |     |    |         |    |    |   |            |    |         |     |   |    |     |   |     |     |          |            |    |      |      |    |    |   |                 |    |    |   |    |   |        | •    | •         | •        | •         |            | •          | •           | •   | •   | •   |    | •      | •      |
|             |     |          |     |    |   | 2E       | 7  | 3 |   |    |    |   | 3E | 8 | 8   | 3 |     |    |   |   |          | -  |        |    |    |       |    |     |   |     | -  |         |    | -  |   |            |    |         |     |   |    |     |   |     |     |          |            |    |      |      |    |    |   |                 |    |    |   |    |   |        |      | •         | •        |           |            | •          | •           | •   | •   | •   |    | Z      | C      |
|             |     |          |     |    |   | 6E       | 7  | 3 |   |    | -  |   | 7E | 8 |     | 3 |     |    |   |   |          |    |        |    |    |       |    |     |   |     |    |         |    |    |   |            |    |         |     |   |    |     |   |     |     |          |            |    |      |      |    |    |   |                 |    |    |   |    |   |        | •    | •         | •        | N         |            | •          | •           | •   | •   | •   |    | z      | C      |
|             |     |          |     |    |   |          |    |   |   |    |    |   |    |   |     |   |     |    |   |   |          |    |        |    |    |       |    |     |   |     |    |         |    |    |   |            |    |         |     |   |    |     |   |     |     |          |            |    |      |      |    |    |   |                 |    |    |   |    |   | Ň      | √a   | lue       | , s      | av        | ed         | in         | st          | ac  | k.  |     |    |        |        |
|             |     |          |     |    |   |          |    |   |   |    |    |   |    |   |     |   |     |    |   |   |          |    |        |    |    |       |    |     |   |     |    |         |    |    |   |            |    |         |     |   |    |     |   |     |     |          |            |    |      |      |    |    | - | -               |    |    |   |    |   | •      | •    | •         | •        | •         |            | •          | •           | •   | •   | •   |    | •      | •      |
| E7 1        | 0 2 | F)       | 7 1 | 1  | 2 | ED       | 4  | 3 |   |    |    |   | FD | 6 |     | 3 | F9  | 6  | 3 | E | Ff       | 5  | 4      | FF | 7  | 4     |    |     |   |     |    |         |    |    |   |            |    |         | -   |   |    |     | - |     |     |          |            |    |      | E    | E3 | 5  | 2 | F3              | 8  | 2  |   |    |   |        |      | •         | •        | •         |            |            | •           | •   |     |     |    | •<br>z | •<br>c |
| 42 1:<br>E7 | 2 3 | 42<br>F) | 21  | 3  | 3 | 42<br>ED | 6  | 4 | ſ |    |    |   |    |   | 1   | 1 | - 1 |    | 1 | E | 2 8<br>F | 1  |        |    |    |       | Ł  |     |   |     |    |         |    |    |   |            |    |         |     |   |    |     |   |     |     |          |            |    |      |      | -  |    | 3 |                 |    |    |   |    |   |        |      |           |          |           |            |            |             | ,   |     |     |    |        |        |



|                 |             | Contraction of the second s |          |     |    |    |                        |    |     |    |        | Ac  | ddi | ress | sing | , m  | ode              | •  |     |      |     |    | •                  |      |                |     |
|-----------------|-------------|-----------------------------------------------------------------------------------------------------------------|----------|-----|----|----|------------------------|----|-----|----|--------|-----|-----|------|------|------|------------------|----|-----|------|-----|----|--------------------|------|----------------|-----|
| Symbol          | Function    | Details                                                                                                         | IN       | IP  | 1  | MN | 1                      |    | A.  | T  | DIR    | Τ   | DI  | R,b  | 1    | DIR, | x                | DI | R,Y | 1    | DIR | 1) | (DIF               | R,X) | (DI            | R), |
|                 |             |                                                                                                                 | opr      | n # | ор | n  | #                      | op | n # | op | n      | # 0 | p I | n #  | : of | n    | #                | ор | n ‡ | t of | n   | #  | opr                | 1 #  | ор             | n : |
| SEB<br>(Note 5) | Mb←1        | Makes the contents of the specified bit in the memory "1".                                                      |          |     |    |    |                        |    |     | T  |        | Ó   | 4   | 8 3  |      |      |                  | i  |     |      |     |    |                    | T    |                | T   |
| SEC             | C+-1        | Makes the contents of the C flag "1".                                                                           | 38 2     | 2 1 |    |    |                        |    |     | 1  |        |     | T   |      |      |      |                  |    |     |      |     |    |                    |      |                | T   |
| SEI             | 1⊷1         | Makes the contents of the I flag "1".                                                                           | 78 2     | 2 1 |    |    |                        |    |     |    |        |     |     |      |      |      | 1                |    |     |      |     |    |                    |      | Π              | T   |
| SEM             | m←1         | Makes the contents of the m flag "1".                                                                           | F8 2     | 2 1 |    |    |                        |    |     |    |        |     | T   |      | T    | ŀ    |                  |    |     | T    |     | Π  |                    | Τ    |                | T   |
| SEP             | PSb←1       | Set the specified bit of the processor status register's lower byte ( $\ensuremath{PS_L}\xspace)$ to "1".       |          |     | E2 | 3  | 2                      |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      |                |     |
| STA<br>(Note 1) | M+Acc       | Stores the contents of the accumulator into the memory.                                                         |          |     |    |    |                        |    |     |    | 4<br>6 |     |     |      |      | 5 5  | 2<br>3           |    |     |      | 2 9 | 3  | 81 7<br>42 9<br>81 |      | 91<br>42<br>91 |     |
| STP             |             | Stops the oscillation of the oscillator.                                                                        | DB 3     | 3 1 | +  | H  | $\left  \right $       | +  | +   | +  |        | +   | +   | +    | -    | 1    |                  |    | +   | Ť.   | +   | Η  |                    | -    |                | +   |
| STX             | M+-X        | Stores the contents of the index register X into the memory.                                                    | FT.      | +   | +  |    |                        | +  | +   | 86 | 64     | 2   | +   | +    | +    | +    | $\left  \right $ | 96 | 5 2 |      |     | H  | -                  | +    |                | +   |
| STY             | M+ X<br>M←Y | Stores the contents of the index register X into the memory.                                                    | +        | +   | +  | ŀ  | $\left  \cdot \right $ | +  | +   | +  | 4      | ~   | +   |      | 9    | 15   |                  |    | +   | +    | H   | H  | +                  | +    | H              | +   |
| TAD             | DPR-A       | Transmits the contents of the accumulator A to the direct page register.                                        | 5B 2     | 2 1 |    |    |                        | +  | +   | Ē  | †      | 1   | +   |      | Ī    |      | -                |    |     |      |     |    |                    | 1    | $ \uparrow$    | +   |
| TAS             | S⊷A         | Transmits the contents of the accumulator A to the stack pointer.                                               | 1B 2     | 2 1 |    |    |                        |    |     | T  |        |     |     |      | T    |      |                  |    |     | T    |     |    |                    | T    | Π              | T   |
| ТАХ             | X←A         | Transmits the contents of the accumulator A to the index register X.                                            |          | -   |    |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      | ŀ              | T   |
| TAY             | Y⊷A         | Transmits the contents of the accumulator A to the index register Y.                                            | A8       | 2 1 |    |    | •••                    |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    | 1    |                |     |
| TBD             | DPR←B       | Transmits the contents of the accumulator B to the direct page register.                                        | 42<br>5B | 1 2 | 2  |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      | Π              | T   |
| TBS             | S←B         | Transmits the contents of the accumulator B to the stack pointer.                                               | 42<br>1B | 1 2 | 2  |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      | Π              |     |
| твх             | X⊷B         | Transmits the contents of the accumulator B to the index register X.                                            | 42<br>AA | 1 2 |    |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      |                |     |
| ŢВY             | Y←B         | Transmits the contents of the accumulator ${\sf B}$ to the index register Y.                                    | 42<br>A8 | 1 2 | !  |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      |                |     |
| TDA             | A←DPR       | Transmits the contents of the direct page register to the accumulator A.                                        | 7B :     | 2 1 |    |    | ŀ                      |    |     |    |        |     |     |      |      |      |                  | ľ  | ,   |      |     |    |                    |      |                |     |
| TDB             | B⊷DPR       | Transmits the contents of the direct page register to the accumulator B.                                        | 42<br>7B | 1 2 | 2  |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      |                |     |
| TSA             | A⊷S         | Transmits the contents of the stack pointer to the accumulator A.                                               | 3B :     | 2 1 |    |    |                        |    | _   |    |        |     |     |      |      |      |                  |    |     | 1    |     |    | ĽĽ.                |      | Ц              |     |
| тѕв             | B←S         | Transmits the contents of the stack pointer to the accumulator B.                                               | 42<br>3B | 4 2 | 2  |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      |                |     |
| TSX             | X⊷s         | Transmits the contents of the stack pointer to the index register X.                                            |          |     |    | ,  |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      |                |     |
| TXA             | A⊷X         | Transmits the contents of the index register X to the accumulator A.                                            | 8A :     | 2 1 |    |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      |                |     |
| тхв             | B←X         | Transmits the contents of the index register X to the accu-<br>mulator B.                                       | 42<br>8A |     |    |    |                        |    | •   |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      |                |     |
| TXS             | S⊷X         | Transmits the contents of the index register X to the stack pointer.                                            | 9A :     | 2 1 |    |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    | _    |                |     |
| TXY             | Y←X         | Transmits the contents of the index register X to the index register Y.                                         |          |     |    |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      | $\square$      |     |
| TYA             | A←Y         | Transmits the contents of the index register Y to the accu-<br>mulator A.                                       | 98       | 2 1 |    |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      |                |     |
| ТҮВ             | B←Y         | Transmits the contents of the index register Y to the accumulator B.                                            | 42<br>98 | 4 2 | 2  |    |                        |    |     |    |        |     |     |      | ŀ    |      |                  |    |     |      |     |    |                    |      |                |     |
| түх             | X⊷Y         | Transmits the contents of the index register Y to the index register X.                                         | BB       | 2 1 |    |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     |    |                    |      |                |     |
| WIT             |             | Stops the internal clock.                                                                                       | СВ       | 3 1 |    |    |                        |    |     |    |        |     |     |      |      |      |                  |    |     |      |     | 1  | $\square$          |      | $\square$      |     |
| ХАВ             | A≒B         | Exchanges the contents of the accumulator A and the con-<br>tents of the accumulator B.                         | 89<br>28 | 6 2 | 2  |    |                        |    |     |    |        | .[  |     |      |      | 1.   | 1                |    |     |      | 4   |    |                    |      |                |     |



|            |              |                  |         |     |     |        |   |    | _  |        |   |                  |         |   |   |          |    |   |           |          |     | _    |                  |          |                  |   |    |   |   |   |     |   |   |    |   |          |                  |    |   |       |    |    |   |                  |   |   |   |    |   |                  |                  |              |   |               |         |             |     |    | _        | -,            |   |     | _  |               |     |        |             |           |     |      |               |    |        |
|------------|--------------|------------------|---------|-----|-----|--------|---|----|----|--------|---|------------------|---------|---|---|----------|----|---|-----------|----------|-----|------|------------------|----------|------------------|---|----|---|---|---|-----|---|---|----|---|----------|------------------|----|---|-------|----|----|---|------------------|---|---|---|----|---|------------------|------------------|--------------|---|---------------|---------|-------------|-----|----|----------|---------------|---|-----|----|---------------|-----|--------|-------------|-----------|-----|------|---------------|----|--------|
|            |              | Т                |         |     | ŕ   |        |   | ~1 |    |        |   | -                |         |   | - |          |    |   | r         |          |     | _    | -                |          |                  | - |    |   | _ | - | g r |   |   |    |   |          | _                |    |   | -     | _  |    |   | τ-               |   |   | - |    |   |                  | Т                |              |   | Т             |         |             | Т   |    |          | 4             |   |     |    |               |     | or     |             |           |     |      |               |    |        |
| L(E        |              |                  |         |     |     | A      |   |    |    |        |   | A                |         |   |   |          |    |   |           |          | BL  |      |                  |          |                  |   |    |   |   |   |     |   |   |    |   | ,X)      |                  | ST |   |       |    | EL |   |                  |   |   |   | AB |   |                  |                  | S            |   |               |         | <b>1</b> ), |     |    |          |               |   | -   |    | _             | _   | 6      | -           | -         | _   | _    | 2             | _  | 0      |
| ор         | n   ‡        | ¥   0            | p       |     | Ŧ   | P      | n |    |    | n<br>9 |   |                  | n l     | 1 | Ħ | op       | n  | # | F         | pp<br>   | n   | #    | op               | n        | #                | + | qc | n | # | 0 | p   | n | Ŧ | op | n | #        | op               | n  | # | ¥   ¢ | >p | n  | # | op               | r | 4 | # | op | n | #                | of               | p            | # | F   O         | p       | 1           | F ( | 20 | <u>n</u> |               | • | IPI | -  | _             |     | v<br>• | +           |           | +-  | _    | •             | z  | с<br>• |
|            |              |                  |         | _   |     |        | 1 |    | 0C | 9      | 4 |                  |         |   |   |          |    |   |           |          |     |      |                  |          |                  |   |    |   |   |   | 1   | _ |   |    |   | L        |                  |    |   |       |    |    |   |                  |   |   |   |    |   |                  |                  |              |   |               |         |             |     |    |          |               |   |     |    |               |     |        |             |           |     |      |               |    | ŀ      |
| $\square$  | $\downarrow$ | $\downarrow$     | +       | _   | +   | -      | + | -  | _  |        |   |                  |         | + | _ |          |    |   | +         | +        |     |      |                  |          | -                | 4 | _  | _ | 1 | 1 | +   | 4 | _ | _  |   | L        | L                | 1  | + | 4     | -  | _  |   |                  | 1 | 1 | _ | _  |   |                  |                  | 1            |   | 1             | +       | 4           | _   | _  | _        | -+            |   | ŀ   | +  | •             |     |        | •           | +         |     |      | -+            | -  | 1      |
| $\square$  | 1            | -                | +       | +   | +   | +      | - | -  | _  |        | _ | 1                | -       |   | - |          | _  |   | +         | 4        | -   |      |                  |          | -                | + | -  |   | - | ╞ | +   | - | _ |    |   | L        | L                |    | + | 4     | 4  | _  | _ | L                | + | + | - | -  |   |                  |                  | $\downarrow$ | + | +             | +       | -           | 4   | 4  | _        | -             |   | ŀ   | +  | •             | _   | -      | -           | +-        | +   | •    | -+            | •  | ŀ      |
|            | -            | 4                | +       | _   | +   | +      | 4 | _  |    |        |   |                  | -       | + | 4 | _        | -  | Ļ | +         | -        | _   |      |                  |          | _                | 4 | 4  |   |   | Ļ | 1   | _ | _ | _  |   | Ĺ        |                  | Ļ  | + | 4     | 4  | _  |   |                  | 1 | + | _ | _  |   |                  | Ļ                | +            | + | +             | +       | +           | 4   | 4  | 4        | $\rightarrow$ | • | +   | _  |               | _   | -      | 1           |           | _   |      | •             | •  | Ŀ      |
|            |              |                  |         |     |     |        |   |    |    |        |   |                  |         |   |   |          |    |   |           |          |     |      |                  |          |                  |   |    |   |   |   | 1   |   |   |    |   |          |                  | L  |   |       |    |    |   |                  |   |   |   |    |   |                  |                  |              |   |               |         |             |     |    |          |               | • | •   | ŀ  |               | Sp  | oec    | ;ifie<br>95 | ed<br>"1' | •.  | flaç | g             | b  | e-     |
| 87 1       |              |                  |         |     |     |        |   |    |    |        |   | 90               |         |   | 1 |          |    |   |           | - 1      | - 1 |      |                  | 1        | 11               | 1 |    |   |   | 1 |     |   |   |    |   |          |                  |    |   |       |    |    |   | ļ                |   |   |   |    |   | ł                | 1                | 3 5          | Ł | 1             |         | 1.          |     |    |          |               | • | •   | •  | ·             | •   | •      | •           | •         | •   | •    | •             | •  | •      |
| 42 1<br>87 | 2 3          | 3 4 9            | 21<br>7 | 3 : | 3 4 | 2<br>D | 7 | 4  |    |        |   | 42<br>90         | 2 7     | ' | 4 | 42<br>99 | 7  | 4 | 4         | 12<br>3F | 8   | 5    | 42<br>9F         | 9        | 5                |   |    | _ |   |   |     |   |   |    |   | Ĺ        |                  |    |   |       |    |    |   |                  |   |   |   |    |   |                  | 42<br>83         | 2 7<br>3     | 3 | 9             | 21<br>3 | 03          | 3   |    |          |               |   |     |    |               |     |        |             |           |     |      |               |    |        |
|            |              |                  |         |     |     |        |   |    |    |        |   |                  |         |   |   |          |    |   |           |          |     | _    |                  |          |                  |   |    | _ |   |   |     |   |   |    |   | Ĺ        |                  |    |   |       |    |    |   |                  |   |   |   |    |   |                  |                  |              |   |               |         |             | 1   |    |          |               | • | •   | •  | •             | •   | •      | •           | •         | •   | •    | •             | •  | •      |
|            |              | 1                |         |     | 8   | E      | 5 | 3  | _  |        |   |                  |         | 1 |   |          |    |   |           |          |     |      |                  |          |                  |   |    | _ |   |   | 1   | 1 |   |    |   | L        | L                | L  |   |       |    |    |   | L                |   |   |   |    |   |                  |                  | L            | L | 1             |         |             |     |    |          |               | • | -   | +  | -             | -   | •      | •           |           | ·   | •    | •             | •  | ŀ      |
|            |              |                  |         |     | 8   | C !    | 5 | 3  |    |        | Ľ | L                | 1       |   |   |          |    |   |           |          |     |      | L                |          | L                |   |    | _ |   |   | 1   |   |   |    |   | L        |                  |    |   |       |    |    |   |                  |   |   |   |    |   |                  | L                |              |   |               |         |             |     |    | · [      | _             | • | -   |    | ·             | - 1 | •      | 1           |           | _   | -    | ·             | •  | ŀ      |
|            |              |                  |         |     |     |        |   |    |    |        |   |                  |         |   |   |          |    |   |           |          |     |      |                  |          |                  |   |    |   |   |   |     |   |   |    |   |          |                  |    |   |       |    |    |   |                  |   |   |   | 1  |   |                  |                  |              |   |               |         |             |     |    |          |               | • | •   | •  | ·             | •   | •      | •           | •         | 1   | •    | •             | •  | •      |
|            | T            | T                | T       | T   | T   | T      | 1 |    |    |        |   | T                | T       | T | 1 |          |    | T | T         | 1        |     |      |                  |          | T                | T | 1  |   |   | T | 1   | 1 |   |    |   | Γ        |                  | Γ  |   | 1     | 1  | 1  |   | 1                | T | T | 1 |    |   | -                | T                | T            | T | T             | T       | T           | 1   | +  |          | 1             | • | •   | 1. | •†            |     | •      | •           | 1.        | .†. | •    | •             | •  | •      |
|            |              |                  |         |     |     |        |   |    |    |        |   | T                |         | T |   | _        |    | T | T         |          |     |      |                  |          |                  | T |    |   |   | T | T   |   |   |    |   | Γ        |                  |    |   |       |    |    |   |                  |   | T |   |    |   |                  | T                | T            |   | I             |         |             |     | ,  |          |               | • | •   | •  | ·             | N   | •      | •           | 1         | ·T  | •    | •             | z  | •      |
|            |              | Ť                |         |     | 1   |        | 1 | ·  |    |        |   | 1                |         | 1 |   |          |    | T | Ţ         |          |     |      |                  |          |                  | t |    |   | ŀ | t | T   | 1 |   |    |   | Γ        | t                |    | t | T     | 1  |    |   |                  | t | T | 1 |    |   | t                | T                | T            | T | T             | 1       | T           | 1   | 1  |          | 1             | • | •   | •  | ,†i           | N   | •      | •           | 1.        | ·†· | •†   | •             | z  | •      |
|            |              | t                |         |     | t   | +      | + |    |    |        | - | t                | t.      |   |   | _        |    | 1 | t         | 1        |     |      | ┝                |          | t                | T |    |   | - | t | t   | 1 |   | -  | _ |          | ŀ                |    | t | +     |    | -  |   |                  | t | + | 1 |    |   |                  | t                | t            | 1 | t             | 1       | 1           | 1   | 1  |          | 1             | • | •   | •  | •             | •   | • .    | •           | 1         | +   | •    | •             | •  | •      |
| +          | +            | t                | +       | +   | +   | +      | + |    | -  |        |   | t                | t       | + | - |          | -  |   | t         | +        |     |      | $\vdash$         | -        |                  | + | +  | _ |   | t | +   | 1 | - | -  | _ |          | $\vdash$         | -  | t | 1     |    | -  | - | ╞                | + | 1 | + |    | - |                  | t                | +            |   | +             |         | 1.          | +   | +  |          | +             | • | •   | •  | •             | •   | •      | •           | -         |     | •    | •             | •  | •      |
| +          | +            | +                |         | +   | +   | +      | + | -  | -  |        | - | ł                |         | + | + |          |    |   | t         |          | -   |      | $\left  \right $ | -        | $\left  \right $ | ╉ | -  |   |   | ╞ | t   | + | - | -  |   | $\vdash$ | $\vdash$         |    | + | +     | +  | -  | - | ╞                | + | + | + | -  | - |                  | ł                | 1            | + | +             | +       | +           | +   | +  |          | +             | • | •   | •  | $\frac{1}{1}$ | Ņ   | •      | •           | •         |     | •    | •             | z  | •      |
| +          | +            | ╎                | -       | +   | +   | +      | - |    | -  |        | - | +                | +       | + | + |          |    | + | +         | +        | -   |      |                  | -        | -                | + |    |   |   | ┝ | +   | - | - | -  | _ | -        | -                | -  | + | +     | +  | -  | - | $\left  \right $ | + | + | + | -  |   |                  | ł                | +            | + | +             | +       | +           | +   | +  |          | +             | • | •   | •  | +             | N   | •      | •           |           | +   | +    | •             | z  | •      |
| +          | +            | 1                | -       | +   | ┼   | +      |   | +  | -  |        |   | ╞                |         | + | - | _        |    | + | +         | +        | -   |      | ŀ                | -        |                  | + | •  | _ | - | + | +   | - | - | -  |   | -        | $\left  \right $ |    | + | +     | -  | -  | - | ŀ                | + | + | + | -  |   |                  | ł                | +            |   | -             | -       | +           | +   | +  | -        | -             | • |     | •  | +             | N   | •      | •           | -         | +   | +    | •             | z  | •      |
|            | -            | +                | +       | +   | +   | -      | + | -  | -  |        | - | -                |         | + | - |          |    |   | +         | +        | _   |      | -                |          |                  | + | -  |   | - | - | +   | - | - | -  |   | L        | $\vdash$         | -  | + | +     | +  | -  |   | -                | + | + | - | -  | _ | -                | $\left  \right $ | +            | • | +             | •       | +           | +   | +  | +        | +             |   | .   |    | 1             |     |        | Ľ           |           | 1   | 1    |               | z  | •      |
| +          | +            | $\left  \right $ | -       | +   | ┦   | -      | + | -  |    |        |   | ╞                | -       | + | _ | _        |    | + | +         | +        | _   |      |                  |          | 1                | + | -  |   |   | - |     | + | _ | _  | _ | -        |                  | -  | + | -     |    | _  |   |                  | - | + | - |    |   |                  | ╞                | +            |   | +             | -       | +           | +   | +  | _        |               | • |     |    |               | _   | •      | į.          |           |     |      |               | z  | +      |
|            | $\dagger$    | t                |         | 1   | ╞   | •      | + | -  |    |        |   | T                |         | t |   | 1        |    |   | $\dagger$ | +        |     |      |                  | ŀ        | t.               | ł | -  | - | - | t | t   | 1 |   |    |   | F        | $\vdash$         | -  | t | +     | +  | -  | • |                  | t | + | + | -  | - | -                |                  | +            | + | $\dagger$     | +       |             | +   | +  |          |               | • | +   |    | _             | _   | •      |             |           | ÷   | +    | $\rightarrow$ | z  | •      |
| +          |              | +                | 1       | t   | ŀ   | 1      |   |    | -  |        | - | ł                |         | + |   |          |    | - | 1         | +        | -   | -    | -                | -        | ┝                | ł | -  | _ | - | ┢ | t   | + | - | -  |   | $\vdash$ | $\left  \right $ | -  | ╀ | +     | +  | -  |   |                  | + | + | + | -  | - |                  | l                | +            | + | t             | +       | +           | ┥   | +  | +        | +             | • | •   | •  | +             | N   | •      | •           | +.        | +   | •    | •             | z  | •      |
| +          | +            | +                | +       | +   | +   | 1      | + | +  |    |        | - | ╞                | -       | + | 1 |          |    |   | +         |          |     |      |                  | -        |                  | + |    |   |   | ╀ | +   | + | - | -  |   | $\vdash$ |                  | -  | + | +     | -  | _  | _ | ╞                | + | + | + | -  |   | -                | +                | -            | + | ╀             | +       | +           | +   | +  | -        | +             | • |     | -  | +             | N   | •      | •           |           | •   | •    | •             | z  | •      |
| +          | +            | -                | +       | +   | +   | +      | + | +  |    |        |   | +                |         |   | - |          | -  |   | +         | +        | -   |      |                  | -        |                  | + | +  |   |   | ╀ | +   | + | - | -  | _ | +        | $\vdash$         | -  | + | +     | +  | -  |   | $\left  \right $ | + | + | + |    |   | $\left  \right $ | +                | +            | + | $\frac{1}{1}$ | +       | +           | +   | +  |          | +             | • |     |    | •             | N   | •      | •           |           |     | •    | •             | Z  | •      |
| +          | +            | +                | +       | +   | +   | +      |   |    | -  | _      | - | ╞                | -       | + | - | -        | ъ. |   |           |          | •   |      | _                |          | ┞                | + |    |   | - | ╀ | +   | + | - | _  | _ | -        | $\vdash$         | -  | + | +     |    | _  | _ |                  |   | + | + | -  |   | -                | $\left  \right $ | +            | - | ╀             | +       | +           | +   | +  | -        | +             | • |     |    |               | ĺ   |        |             |           | 1   |      |               |    | •      |
|            | +            | +                | +       | +   | +   | +      | + | -  | -  |        | - | $\left  \right $ | -       | - | - | -        | -  |   | -         | +        | _   |      | -                | $\vdash$ | -                | + | +  |   | - | + | ŀ   | - | - | _  |   | -        | $\vdash$         | -  | + |       | +  | _  | L |                  | + | - | + | _  |   | -                | ╀                | .            | - | +             | +       | +           | +   | +  | •        |               |   |     |    |               |     | •      |             |           |     |      | •             |    |        |
|            | +            | $\downarrow$     | +       | +   | +   |        | + | _  |    |        | - | ┞                |         | + | + |          |    |   | +         | +        | _   |      |                  |          |                  | + |    | - |   | ╞ | +   | - | _ | _  |   | -        |                  | L  |   | -     | +  |    |   | -                | + | + | + | _  | _ | -                | -                |              | + | +             | +       | +           | +   | -  | +        |               |   |     |    |               |     | •      |             |           |     |      | •             |    |        |
|            | +            | $\downarrow$     | -       | +   | +   | /      | - |    | _  |        |   | -                | -       | + |   |          |    |   |           | -        | _   |      |                  |          | -                | + | -  |   | - | ļ | +   | - |   | _  |   | L        |                  | Ļ  | + |       | +  |    |   | -                | - |   |   |    |   | -                | -                | -            | - | +             | -       | +           | -   | -  |          |               |   |     |    |               |     | •      |             |           |     |      |               |    |        |
|            | +            | ļ                | +       | +   | +   |        |   |    | -  |        |   |                  |         | - |   | ,        | _  |   | 4         |          |     |      |                  |          | 1                |   | _  |   | - | ľ | +   | + |   | _  | _ | L        | _                | L  | + |       |    | -  |   |                  |   | - |   | _  | - |                  |                  | -            | - |               |         |             | +   |    |          |               |   |     |    |               |     |        |             |           |     |      |               |    |        |
|            | -            | -                | +       |     |     |        | - |    |    | _      |   |                  |         |   |   |          |    |   |           |          |     | -, - |                  |          |                  |   |    |   |   |   | 1   | - |   | _  |   | L        |                  |    |   |       |    |    |   | ļ                | - | - |   |    |   |                  | -                | -            |   | $\downarrow$  | 1       | 1           |     |    |          |               |   |     |    |               |     | •      |             |           |     |      |               |    |        |
|            | +            | +                | +       | +   | +   | +      | + | -  | -  |        |   | ╞                | .<br> - | + | - |          |    | ╀ | 1         | +        | _   |      | -                | -        | +                | + | -  |   |   | ╀ | +   | + | - | _  |   | $\vdash$ | $\vdash$         | -  | + | +     | +  | -  |   |                  | + | + | + | -  |   | -                | ╀                | +            | + | +             | +       | +           | +   | +  | +        |               |   | ·   | 1  | _1_           |     | •      | 1           |           |     |      | •             |    |        |
| •          |              |                  |         |     |     |        |   |    | 1  |        |   |                  |         | - |   |          |    |   |           |          |     |      | Ľ                |          |                  |   |    |   |   |   |     |   |   |    |   |          |                  |    |   |       |    |    |   | ł                |   |   |   |    |   |                  | 1                |              |   | 1             |         |             |     |    |          |               |   | 1   |    | .             |     |        | ľ           |           |     | 1    |               | ٤, | Ē      |





#### Symbols in machine instructions table

| Symbol                    | Description                                          | Symbol                          | Description                                                  |
|---------------------------|------------------------------------------------------|---------------------------------|--------------------------------------------------------------|
| IMP                       | Implied addressing mode                              | ∀ Symbol                        | Exclusive OR                                                 |
| імм                       | Immediate addressing mode                            | <u> </u>                        | Negation                                                     |
| A                         | Accumulator addressing mode                          | <b>-</b>                        | Movement to the arrow direction                              |
| DIR                       | Direct addressing mode                               | Acc                             | Accumulator                                                  |
| DIR, b                    | Direct bit addressing mode                           | A <sub>CCH</sub>                | Accumulator's upper 8 bits                                   |
| DIR, X                    | Direct indexed X addressing mode                     | ACCH                            | Accumulator's lower 8 bits                                   |
| DIR, Y                    | Direct indexed Y addressing mode                     | A                               | Accumulator A                                                |
| (DIR)                     | Direct indirect addressing mode                      |                                 | Accumulator A's upper 8 bits                                 |
| (DIR)<br>(DIR, X)         | Direct indexed X indirect addressing mode            | A <sub>H</sub>                  | Accumulator A's lower 8 bits                                 |
|                           |                                                      | A∟<br>B                         | Accumulator B                                                |
| (DIR), Y                  | Direct indirect indexed Y addressing mode            | -                               |                                                              |
| L (DIR)                   | Direct indirect long addressing mode                 | B <sub>H</sub>                  | Accumulator B's upper 8 bits                                 |
| L (DIR), Y                | Direct indirect long indexed Y addressing mode       | BL                              | Accumulator B's lower 8 bits                                 |
| ABS                       | Absolute addressing mode                             | X                               | Index register X                                             |
| ABS, b                    | Absolute bit addressing mode                         | X <sub>H</sub>                  | Index register X's upper 8 bits                              |
| ABS, X                    | Absolute indexed X addressing mode                   | XL                              | Index register X's lower 8 bits                              |
| ABS, Y                    | Absolute indexed Y addressing mode                   | Y                               | Index register Y                                             |
| ABL                       | Absolute long addressing mode                        | Y <sub>H</sub>                  | Index register Y's upper 8 bits                              |
| ABL, X                    | Absolute long indexed X addressing mode              | YL                              | Index register Y's lower 8 bits                              |
| (ABS)                     | Absolute indirect addressing mode                    | S                               | Stack pointer                                                |
| L (ABS)                   | Absolute indirect long addressing mode               | PC                              | Program counter                                              |
| (ABS, X)                  | Absolute indexed X indirect addressing mode          | PCH                             | Program counter's upper 8 bits                               |
| STK                       | Stack addressing mode                                | PCL                             | Program counter's lower 8 bits                               |
| REL                       | Relative addressing mode                             | PG                              | Program bank register                                        |
| DIR, b, REL               | Direct bit relative addressing mode                  | DT                              | Data bank register                                           |
| ABS, b, REL               | Absolute bit relative addressing mode                | DPR                             | Direct page register                                         |
| SR                        | Stack pointer relative addressing mode               | DPRH                            | Direct page register's upper 8 bits                          |
| (SR), Y                   | Stack pointer relative indirect indexed Y addressing | DPR                             | Direct page register's lower 8 bits                          |
|                           | mode                                                 | PS                              | Processor status register                                    |
| BLK                       | Block transfer addressing mode                       | PSH                             | Processor status register's upper 8 bits                     |
| С                         | Carry flag                                           | PSL                             | Processor status register's lower 8 bits                     |
| Z                         | Zero flag                                            | PSb                             | Processor status register's b-th bit                         |
| $\mathbf{F} = \mathbf{F}$ | Interrupt disable flag                               | M(S)                            | Contents of memory at address indicated by stack             |
| D                         | Decimal operation mode flag                          |                                 | pointer                                                      |
| x                         | Index register length selection flag                 | Mb                              | b-th memory location                                         |
| m                         | Data length selection flag                           | AD <sub>G</sub>                 | Value of 24-bit address's upper 8-bit $(A_{23} \sim A_{16})$ |
| ν                         | Overflow flag                                        | AD <sub>H</sub>                 | Value of 24-bit address's middle 8-bit $(A_{15} \sim A_8)$   |
| N                         | Negative flag                                        | ADL                             | Value of 24-bit address's lower 8-bit $(A_7 \sim A_0)$       |
| IPL                       | Processor interrupt priority level                   | ор                              | Operation code                                               |
| +                         | Addition                                             | n                               | Number of cycle                                              |
|                           | Subtraction                                          | #`                              | Number of byte                                               |
| *                         | Multiplication                                       | i                               | Number of transfer byte or rotation                          |
| 1.                        | Division                                             | l <sub>1</sub> , l <sub>2</sub> | Number of registers pushed or pulled                         |
|                           | Logical AND                                          | ····.*                          |                                                              |
|                           | Logical OR                                           |                                 |                                                              |
| 1 . T .                   |                                                      |                                 |                                                              |



### MELPS 7700 MACHINE INSTRUCTIONS

The number of cycles shown in the table is described in case of the fastest mode for each instruction. The number of cycles shown in the table is calculated for DPR\_=0. The number of cycles in the addressing mode concerning the DPR when DPR\_= $\neq$ 0 must be incremented by 1. The number of cycles shown in the table differs according to the bytes fetched into the instruction queue buffer, or according to whether the memory read/write address is odd or even. It also differs when the external region memory is accessed by BYTE="""".

Note 1. The operation code at the upper row is used for accumulator A, and the operation at the lower row is used for accumulator B.

Note 2. When setting flag m=0 to handle the data as 16-bit data in the immediate addressing mode, the number of bytes increments by 1.

Note 3. The number of cycles increments by 2 when branching.

Note 4. The operation code on the upper row is used for branching in the range of -128~+127, and the operation code on the lower row is used for branching in the range of -32768~+32767.

Note 5. When handling 16-bit data with flag m=0, the byte in the table is incremented by 1.

Note 6.

| Type of register | A | В | Х | Y | DPR | DT | PG | PS |
|------------------|---|---|---|---|-----|----|----|----|
| Number of cycles | 2 | 2 | 2 | 2 | 2   | 1  | 1  | 2  |

The number of cycles corresponding to the register to be pushed are added. The number of cycles when no pushing is done is 12. i, indicates the number of registers among A, B, X, Y, DPR, and PS to be saved, while i<sub>2</sub> indicates the number of registers among DT and PG to be saved.

#### Note 7.

| Type of register A |   | 1 ^ | 1 | DEN |   | FO |
|--------------------|---|-----|---|-----|---|----|
| Number of cycles 3 | 3 | 3   | 3 | 4   | 3 | 3  |

The number of cycles corresponding to the register to be pulled are added. The number of cycles when no pulling is done is 14. it indicates the number of registers among A, B, X, Y, DT, and PS to be restored, while i<sub>2</sub>=1 when DPR is to be restored.

Note 8. The number of cycles is the case when the number of bytes to be transfered is even. When the number of bytes to be transfered is odd, the number is calculated as;

 $7 + (i/2) \times 7 + 4$ 

Note that, (i/2) shows the integer part when i is divided by 2.

Note 9. The number of cycles is the case when the number of bytes to be transfered is even. When the number of bytes to be transfered is odd, the number is calculated as;

 $9 + (i/2) \times 7 + 5$ 

Note that, (i/2) shows the integer part when i is divided by 2.

Note 10. The number of cycles is the case in the 16-bit+8-bit operation. The number of cycles is incremented by 16 for 32-bit+16-bit operation.

Note 11. The number of cycles is the case in the 8-bit×8-bit operation. The number of cycles is incremented by 8 for 16-bit×16-bit operation.

Note 12. When setting flag x=0 to handle the data as 16-bit data in the immediate addressing mode, the number of bytes increments by 1.

Note 13. When flag m is 0, the byte in the table is incremented by 1.





# PROGRAMMABLE ROM MICROCOMPUTERS





#### M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

#### DESCRIPTION

The M37702E2-XXXFP, M37702E2AXXXFP and M37702E2BXXXFP are single-chip microcomputers designed with highperformance CMOS silicon gate technology. These are housed in a 80-pin plastic molded QFP. The features of these chips are similar to those of the M37702M2-XXXFP, M37702M2AXXXFP and M37702M2BXXXFP except that these chips have a 16K-byte PROM built in.

These single-chip microcomputers have a large 16M bytes address space, 3-byte instruction queue buffers, and 2-byte data buffers for high-speed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. These microcomputers are suitable for office, business and industrial equipment controller that require high-speed processing of large data. Since general purpose PROM writers can be used for the built-in PROM, this chip is suitable for small quantity production runs. The M37702E2FS (8MHz version), M37702E2AFS (16MHz version) and M37702E2BFS (25MHz version) with erasable ROM that are housed in a windowed ceramic LCC are also provided.

The differences between the M37702E2-XXXFP, M37702E2AXXXFP and M37702E2BXXXFP are the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37702E2-XXXFP unless otherwise noted.

| Type name      | External clock input frequency |
|----------------|--------------------------------|
| M37702E2-XXXFP | 8 MHz                          |
| M37702E2AXXXFP | 16MHz                          |
| M37702E2BXXXFP | 25MHz                          |

#### DISTINCTIVE FEATURES

- Number of basic instructions 103
   Memory size PROM 16K bytes
- Instruction execution time M37702E2-XXXFP (The fastest instruction at 8 MHz frequency) ...... 500ns M37702E2AXXXFP (The fastest instruction at 16 MHz frequency) ...... 250ns M37702E2BXXXFP (The fastest instruction at 25 MHz frequency)...... 160ns Low power dissipation (at 8 MHz frequency) UART (may also be synchronous) ------2 8-bit A-D converter ...... 8-channel inputs 12-bit watchdog timer Programmable input/output



#### APPLICATION

Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors, and personal computers

Control devices for industrial equipment such as ME and NC, communication, and measuring instruments



#### M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP





### M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

### PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

#### FUNCTIONS OF M37702E2-XXXFP

|                              | Parameter                                      | Functions                                                                       |
|------------------------------|------------------------------------------------|---------------------------------------------------------------------------------|
| Number of basic instructions |                                                | 103                                                                             |
|                              | M37702E2-XXXFP, M37702E2FS                     | 500ns (the fastest instructions, at 8MHz frequency)                             |
| Instruction execution time   | M37702E2AXXXFP, M37702E2AFS                    | 250ns (the fastest instructions, at 16MHz frequency)                            |
|                              | M37702E2BXXXFP, M37702E2BFS                    | 160ns (the fastest instructions, at 25MHz frequency)                            |
| 14                           | PROM                                           | 16K bytes                                                                       |
| Memory size                  | RAM                                            | 512 bytes                                                                       |
|                              | P0~P2, P4~P8                                   | 8 -bit× 8                                                                       |
| Input/Output ports           | P3                                             | 4 -bit× 1                                                                       |
| 14.111 f                     | TA0, TA1, TA2, TA3, TA4                        | 16-bit× 5                                                                       |
| Multi-function timers        | TB0, TB1, TB2                                  | 16-bit×3                                                                        |
| Serial I/O                   |                                                | (UART or clock synchronous serial I/O)×2                                        |
| A-D converter                |                                                | 8-bit×1(8 channels)                                                             |
| Watchdog timer               |                                                | 12-bit× 1                                                                       |
| ····                         | · · · · · · · · · · · · · · · · · · ·          | 3 external types, 16 internal types                                             |
| Interrupts                   |                                                | (Each interrupt can be set the priority levels to $0 \sim 7$ .)                 |
| Clock generating circuit     |                                                | Built-in(externally connected to a ceramic resonator or quartz crystal resonato |
| Supply voltage               | · • •                                          | 5 V±10%                                                                         |
| Power dissipation            |                                                | 30mW(at external 8 MHz frequency)                                               |
|                              | Input/Output voltage                           | 5 V                                                                             |
| Input/Output characteristic  | Output current                                 | 5 mA                                                                            |
| Memory expansion             | · · · · · · · · · · · · · · · · · · ·          | Maximum 16M bytes                                                               |
| Operating temperature range  | 3                                              | -20~85°C                                                                        |
| Device structure             |                                                | CMOS high-performance silicon gate process                                      |
| Protone                      | M37702E2-XXXFP, M37702E2AXXXFP, M37702E2BXXXFP | 80-pin plastic molded QFP                                                       |
| Package                      | M37702E2FS, M37702E2AFS,M37702E2BFS            | 80-pin ceramic LCC (with a window)                                              |



### M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

#### PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

#### PIN DESCRIPTION (NORMAL MODE)

| Pin                               | Name                      | Input/Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|-----------------------------------|---------------------------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> , V <sub>SS</sub> | Power supply              |              | Supply 5 V $\pm 10\%$ to V <sub>CC</sub> and 0 V to V <sub>SS</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| CNV <sub>SS</sub>                 | CNV <sub>ss</sub> input   | Input        | This pin controls the processor mode. Connect to $V_{SS}$ for single-chip mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| RESET                             | Reset input               | Input        | To enter the reset state, this pin must be kept at a "L" condition which should be maintained for the re-<br>quired time.                                                                                                                                                                                                                                                                                                                                                                                                         |
| X <sub>IN</sub>                   | Clock input               | Input        | These are I/O pins of internal clock generating circuit. Connect a ceramic or quartz crystal resonator be-<br>tween $X_{IN}$ and $X_{OUT}$ . When an external clock is used, the clock source should be connected to the $X_{IN}$ pin                                                                                                                                                                                                                                                                                             |
| X <sub>OUT</sub>                  | Clock output              | Output       | and the $X_{OUT}$ pin should be left open.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Ē                                 | Enable output             | Output       | Data or instruction read and data write are performed when output from this pin is "L".                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| BYTE                              | Bus width selection input | Input        | In memory expansion mode or microprocessor mode, this pin determines whether the external data bus is 8-bit width or 16-bit width. The width is 16 bits when "L" signal inputs and 8 bits when "H" signal inputs.                                                                                                                                                                                                                                                                                                                 |
| $AV_{CC}$ , $AV_{SS}$             | Analog supply input       |              | Power supply for the A-D converter. Connect $AV_{CC}$ to $V_{CC}$ and $AV_{SS}$ to $V_{SS}$ externally.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| V <sub>REF</sub>                  | Reference voltage input   | Input        | This is reference voltage input pin for the A-D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| P0 <sub>0</sub> ~P0 <sub>7</sub>  | I/O port P0               | 1/0          | In single-chip mode, port P0 becomes an 8-bit I/O port. An I/O directional register is available so that each pin can be programmed for input or output. These ports are in input mode when reset.<br>Address( $A_7 \sim A_0$ ) is output in memory expansion mode or microprocessor mode.                                                                                                                                                                                                                                        |
| P1 <sub>0</sub> ~P1 <sub>7</sub>  | I/O port P1               | 1/0          | In single-chip mode, these pins have the same functions as port P0. When the BYTE pin is set to "L" in memory expansion mode or microprocessor mode and external data bus is 16-bit width, high-order data $(D_{15} \sim D_8)$ is input or output when $\overline{E}$ output is "L" and an address $(A_{15} \sim A_8)$ is output when $\overline{E}$ output is "H". If the BYTE pin is "H" that is an external data bus is 8-bit width, only address $(A_{15} \sim A_8)$ is output.                                               |
| P2 <sub>0</sub> ~P2 <sub>7</sub>  | I/O port P2               | I/O          | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or microp-<br>rocessor mode low-order data( $D_7 \sim D_0$ ) is input or output when $\overline{E}$ output is "L" and an address( $A_{23} \sim A_{16}$ ) is<br>output when $\overline{E}$ output is "H".                                                                                                                                                                                                                             |
| P3₀~P3₃                           | I/O port P3               | I/Q · ·      | In single-chip mode , these pins have the same functions as port P0. In memory expansion mode or mic-roprocessor mode, R/W, $\overline{\text{BHE}}$ , ALE, and $\overline{\text{HLDA}}$ signals are output.                                                                                                                                                                                                                                                                                                                       |
| P4 <sub>0</sub> ~P4 <sub>7</sub>  | I/O port P4               | I/O          | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or microp-<br>rocessor mode, P4 <sub>0</sub> and P4 <sub>1</sub> become HOLD and RDY input pin respectively. Functions of other pins are the<br>same as in single-chip mode. In single-chip mode or memory expansion mode,port P4 <sub>2</sub> can be programed<br>for $\phi_1$ output pin divided the clock to X <sub>IN</sub> pin by 2. In microprocessor mode, P4 <sub>2</sub> always has the function as<br>$\phi_1$ output pin. |
| P5 <sub>0</sub> ~P5 <sub>7</sub>  | I/O port P5               | I/O          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as I/O pins for timer A0, timer A1, timer A2, and timer A3.                                                                                                                                                                                                                                                                                                                                                                     |
| P6₀~P67                           | I/O port P6               | I/O          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as I/O pins for timer A4, external interrupt input $\overline{INT_0}$ , $\overline{INT_1}$ , and $\overline{INT_2}$ pins, and input pins for timer B0, timer B1, and timer B2.                                                                                                                                                                                                                                                  |
| ₽7 <sub>0</sub> ~₽7 <sub>7</sub>  | I/O port P7               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as analog input $AN_0$ ~ $AN_7$ input pins. P7 <sub>7</sub> also has an A-D conversion trigger input function.                                                                                                                                                                                                                                                                                                                  |
| P8₀~P8 <sub>7</sub>               | I/O port P8               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as $R_xD$ , $T_xD$ , CLK, $\overline{CTS}/\overline{RTS}$ pins for UART 0 and UART 1.                                                                                                                                                                                                                                                                                                                                           |



### M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

#### PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

#### PIN DESCRIPTION (EPROM MODE)

| Pin                                 | Name                                             | Input/Output | Functions                                                                                                                                                                                                                                                                |
|-------------------------------------|--------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> , V <sub>SS</sub>   | Power supply                                     |              | Supply 5 V±10% to V $_{\rm CC}$ and 0 V to V $_{\rm SS}.$                                                                                                                                                                                                                |
| CNVss                               | V <sub>PP</sub> input                            | Input        | Connect to V <sub>PP</sub> when programming or verifing.                                                                                                                                                                                                                 |
| BYTE                                | V <sub>PP</sub> input                            | Input        | Connect to V <sub>PP</sub> when programming or verifing.                                                                                                                                                                                                                 |
| RESET                               | Reset input                                      | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| X <sub>IN</sub>                     | Clock input                                      | Input        | Connect a ceramic resonator between $X_{\text{IN}}$ and $X_{\text{OUT}}.$                                                                                                                                                                                                |
| Xout                                | Clock output                                     | Output       |                                                                                                                                                                                                                                                                          |
| Ē                                   | Enable output                                    | Output       | Keep open.                                                                                                                                                                                                                                                               |
| AV <sub>CC</sub> , AV <sub>SS</sub> | A-D power supply                                 | Input        | Connect AV <sub>CC</sub> to V <sub>CC</sub> and AV <sub>SS</sub> to V <sub>SS</sub> .                                                                                                                                                                                    |
| V <sub>REF</sub>                    | Reference voltage input                          | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| P00~P07                             | Address input $(A_0 \sim A_7)$                   | Input        | Port P0 functions as the lower 8 bits address input $(A_0 \sim A_7)$ .                                                                                                                                                                                                   |
| P10~P17                             | Address input (A <sub>8</sub> ~A <sub>14</sub> ) | Input        | Port $P1_0 \sim P1_6$ functions as the higher 7 bits address input ( $A_8 \sim A_{14}$ ). Connect $P1_7$ to $V_{CC}$ .                                                                                                                                                   |
| P20~P27                             | Data I/O (D <sub>0</sub> ~D <sub>7</sub> )       | 1/0          | Port P2 functions as the 8 bits data bus $(D_0 \sim D_7)$ .                                                                                                                                                                                                              |
| P30~P33                             | Input port P3                                    | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| P4 <sub>0</sub> ~P4 <sub>7</sub>    | Input port P4                                    | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| P5 <sub>0</sub> ~P5 <sub>7</sub>    | Control signal input                             | Input        | P5 <sub>1</sub> and P5 <sub>2</sub> functions as $\overline{OE}$ and $\overline{CE}$ input pin.<br>Connect P5 <sub>0</sub> , P5 <sub>3</sub> , P5 <sub>4</sub> and P5 <sub>5</sub> to V <sub>CC</sub> . Connect P5 <sub>6</sub> and P5 <sub>7</sub> to V <sub>SS</sub> . |
| P60~P67                             | Input port P6                                    | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| P7₀~P7 <sub>7</sub>                 | Input port P7                                    | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| P80~P87                             | Input port P8                                    | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
|                                     |                                                  |              |                                                                                                                                                                                                                                                                          |



## M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

#### PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

#### EPROM MODE

The M37702E2-XXXFP features an EPROM mode in addition to its normal modes. When the RESET signal level is "L", the chip automatically enters the EPROM mode. Table 1 list the correspondence between pins and Fig. 1 shows the pin connections in the EPROM mode.

When in the EPROM mode, ports P0, P1, P2, P5<sub>1</sub>, P5<sub>2</sub>,  $CNV_{ss}$  and BYTE are used for the EPROM (equivalent to the M5M27C256K). When in this mode, the built-in PROM can be written to or read from using these pins in the same way as with the M5M27C256K.

This chip does not have Device Identifer Mode, so that set the corresponding program algorithm. The program area should specify address  $4000_{16} \sim 7FFF_{16}$  for the M37702E2-XXXFP.

Connect the clock which is either ceramic resonator or external clock to  $X_{IN}$  pin and  $X_{OUT}$  pin.

#### Caution :

Describing in this section, the built-in PROM can be written to or read in the same way as with the M5M27C256K (256K mode).

But in the future, for M37702E2BXXXFP and M37702E2BFS, 1M mode way becomes standard.





# MITSUBISHI MICROCOMPUTERS M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

#### PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

#### M37702E2-XXXFP M5M27C256K Vcc $V_{cc}$ $V_{cc}$ CNV<sub>SS</sub>, BYTE VPP VPP ∛ss $V_{SS}$ $V_{SS}$ Ports P0, P10~P16 Address input $A_0 \sim A_{14}$ Data I/O Port P2 $D_0 \sim D_7$ CF CF P52 OE P51 OE

## Table 1 Pin function in EPROM programming mode

# FUNCTION IN EPROM MODE Reading

To read the EPROM, set the  $\overline{CE}$  and  $\overline{OE}$  pins to a "L" level. Input the address of the data ( $A_0 \sim A_{14}$ ) to be read and the data will be output to the I/O pins  $D_0 \sim D_7$ . The data I/O pins will be floating when either the  $\overline{CE}$  or  $\overline{OE}$  pins are in the "H" state.

#### Writing

To write to the EPROM, set the  $\overline{OE}$  pin to a "H" level. The CPU will enter the program mode when V<sub>PP</sub> is applied to the V<sub>PP</sub> pin. The address to be written to is selected with pins A<sub>0</sub>~A<sub>14</sub>, and the data to be written is input to pins D<sub>0</sub> ~D<sub>7</sub>. Set the  $\overline{CE}$  pin to a "L" level to being writing.

#### Erasing

To erase data on this chip, use an ultraviolet light source with a 2537 Angstrom wave length. The minimum radiation power necessary for erasing is 15W s/cm<sup>2</sup>. (M37702E2FS, M37702E2AFS, M37702E2BFS)

#### FAST PROGRAMMING ALGORITHM

To program the M37702E2-XXXFP with fast programming algorithm, first set  $V_{CC}$ =6V,  $V_{PP}$ =12.5, and set the address to "0". Apply a 1ms write pulse, check that the data can be read, and if it cannot be read OK, repeat the procedure, applying a 1ms write pulse and checking that the data can be read until it can be read OK. Record the accumulated number of pulse applied (N) before the data can be read OK, and then write the data again, applying a further three times this number of pulses (3×N ms).

When this series of write operations is complete, increment the address, and continue to repeat the procedure above until the last address has been reached.

Finally, when all addresses have been written, read with  $V_{CC}=V_{PP}=5V$  (or  $V_{CC}=V_{PP}=5.25V$ ).

Table 2 I/O signal in each mode

| Pin<br>Mode           | CE  | ŌĒ  | V <sub>PP</sub> | V <sub>cc</sub> | Data I/O |
|-----------------------|-----|-----|-----------------|-----------------|----------|
| Read-out              | VIL | VIL | 5 V             | 5 V             | Output   |
| Output                | ViL | ViH | 5 V             | 5 V             | Floating |
| Disable               | VIH | х   | 5 V             | 5 V .           | Floating |
| Programming           | VIL | VIH | 12.5V           | 6 V             | Input    |
| Programming<br>Verify | ViH | ViL | 12 <b>. 5V</b>  | 6 V             | Output   |
| Program Disable       | VIH | ViH | 12.5V           | 6 V             | Floating |

3 - 9

Note 1 : An X indicates either VIL or VIH

#### **Program operation**

AC ELECTRICAL CHARACTERISTICS (T<sub>a</sub>=25±5°C, V<sub>cc</sub>=6V±0.25V, V<sub>PP</sub>=12.5±0.3V, unless otherwise noted)

| Symbol           | Parameter                           | Test conditions |      | Unit |       |      |
|------------------|-------------------------------------|-----------------|------|------|-------|------|
| Symbol           | Farameter                           | Test conditions | Min. | Тур. | Max.  | Unit |
| t <sub>AS</sub>  | Address setup time                  |                 | 2    |      |       | μs   |
| toes             | OE setup time                       |                 | 2    |      |       | μs   |
| t <sub>DS</sub>  | Data setup time                     |                 | 2    |      |       | μs   |
| t <sub>AH</sub>  | Address hold time                   |                 | 0    |      |       | μs   |
| t <sub>DH</sub>  | Data hold time                      |                 | 2    | ·    |       | μs   |
| t <sub>DFP</sub> | Output enable to output float delay |                 | 0    |      | 130   | ns   |
| t <sub>vcs</sub> | V <sub>CC</sub> setup time          |                 | 2    |      |       | μs   |
| t <sub>VPS</sub> | V <sub>PP</sub> setup time          |                 | 2    |      |       | μs   |
| t <sub>FPW</sub> | CE initial program pulse width      |                 | 0.95 | 1    | 1.05  | ms   |
| topw             | CE over program pulse width         |                 | 2.85 |      | 78.75 | ms   |
| t <sub>OE</sub>  | Data valid from OE                  |                 |      |      | 150   | ns   |



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

## AC waveforms



#### Fast programming algorithm flow chart





# MITSUBISHI MICROCOMPUTERS M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

#### PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

#### SAFETY INSTRUCTIONS

- Sunlight and fluorescent lamp contain light that can erase written information. When using in read mode, be sure to cover the transparent glass portion with a seal or other materials (ceramic package product).
- (2) Mitsubishi Electric corp. provides the seal for covering the transparent glass. Take care that the seal does not touch the read pins (ceramic package product).
- (3) Clean the transparent glass before erasing. Fingers' flat and paste disturb the passage of ultraviolet rays and may affect badly the erasure capability (ceramic package product).
- (4) A high voltage is used for writing. Take care that overvoltage is not applied. Take care especially at power on.
- (5) The programmable M37702E2FP, M37702E2AFP and M37702E2BFP that are shipped in blank are also provided. For the M37702E2FP, M37702E2AFP and M37702E2BFP, Mitsubishi Electric corp. does not perform PROM write test and screening in the assembly process and following processes. To improve reliability after write, performing write and test according to the flow below before use is recommended.



Note : Never expose to 150°C exceeding 100 hours.

(6) Use a fit IC socket to mountain the ceramic package product except for evaluation. Settle the ceramic package in an IC socket with silicon resin and the like, surely.

## **BASIC FUNCTION BLOCKS**

Since these processors operate in exactly the same way as the M37702M2-XXXFP, refer to the section on the M37702M2-XXXFP.

## ADDRESSING MODES

The M37702E2-XXXFP has 28 powerful addressing modes. Refer to the MELPS 7700 addressing mode description for the details of each addressing mode.

### MACHINE INSTRUCTION LIST

The M37702E2-XXXFP has 103 machine instructions. Refer to the MELPS 7700 machine instruction list for details.

## DATA REQUIRED FOR PROM ORDERING

Please send the following data for writing to PROM.

- (1) M37702E2-XXXFP writing to PROM order confirmation form
- (2) 80P6N mark specification form
- (3) ROM data (EPROM 3sets)



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

## PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

## **ABSOLUTE MAXIMUM RATINGS**

| Symbol          | Parameter                                                                                                                                                                                                                                                                                                                                                            | Conditions           | Ratings                               | Unit       |
|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|---------------------------------------|------------|
| V <sub>cc</sub> | Supply voltage                                                                                                                                                                                                                                                                                                                                                       |                      | -0.3~7                                | V          |
| AVcc            | Analog supply voltage                                                                                                                                                                                                                                                                                                                                                |                      | -0.3~7                                | V          |
| Vi              | Input voltage RESET, CNV <sub>SS</sub> , BYTE                                                                                                                                                                                                                                                                                                                        |                      | -0.3~12                               | V          |
|                 | Input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>3</sub> ,                                                                                                                                                                                                            |                      | , , , , , , , , , , , , , , , , , , , |            |
| Vi              | P40~P47, P50~P57, P60~P67, P70~P77,                                                                                                                                                                                                                                                                                                                                  |                      | $-0.3 \sim V_{\rm cc} + 0.3$          | . <b>V</b> |
|                 | P80~P87, VREF, XIN                                                                                                                                                                                                                                                                                                                                                   |                      |                                       |            |
| v <sub>o</sub>  | Output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>3</sub> ,<br>P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>7</sub> , X <sub>0UT</sub> , Ē |                      | $-0.3 \sim V_{cc} + 0.3$              | v          |
| Pd              | Power dissipation                                                                                                                                                                                                                                                                                                                                                    | T <sub>a</sub> =25°C | 300                                   | mW         |
| Topr            | Operating temperature                                                                                                                                                                                                                                                                                                                                                |                      | -20~85                                | °C         |
| Tstg            | Storage temperature                                                                                                                                                                                                                                                                                                                                                  |                      | -40~150                               | °C         |

# **RECOMMENDED OPERATING CONDITIONS** ( $v_{cc}=5v\pm10\%$ , $T_a=-20\sim85$ °C, unless otherwise noted)

| Symbol                | Para                                                | meter                                                                                                                                                                          |                    | Limits |                     | Unit     |  |
|-----------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------|---------------------|----------|--|
|                       | · · · · · · · · · · · · · · · · · · ·               |                                                                                                                                                                                | Min.               | Тур.   | Max.                |          |  |
| V <sub>cc</sub>       | Supply voltage                                      |                                                                                                                                                                                | 4.5                | 5.0    | 5.5                 | V        |  |
| AV <sub>CC</sub>      | Analog supply voltage                               |                                                                                                                                                                                |                    | Vcc    |                     | V        |  |
| V <sub>SS</sub>       | Supply voltage                                      |                                                                                                                                                                                |                    | 0      |                     | v        |  |
| AV <sub>SS</sub>      | Analog supply voltage                               |                                                                                                                                                                                |                    | 0      | 1                   | V        |  |
| V <sub>IH</sub>       |                                                     | ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>~P8 <sub>7</sub> , X <sub>IN</sub> , RESET, CNV <sub>SS</sub> ,                    | 0.8V <sub>CC</sub> |        | V <sub>cc</sub>     | V        |  |
| VIH                   | High-level input voltage P1 <sub>0</sub> ~<br>(in s | ~P17, P20~P27<br>single-chip mode)                                                                                                                                             | 0.8V <sub>CC</sub> |        | V <sub>cc</sub>     | v        |  |
| V <sub>IH</sub>       |                                                     | ~P17, P20~P27<br>nemory expansion mode and<br>oprocessor mode)                                                                                                                 | 0.5V <sub>cc</sub> |        | V <sub>cc</sub>     | v        |  |
| V <sub>IL</sub>       |                                                     | ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>~P8 <sub>7</sub> , X <sub>IN</sub> , RESET, CNV <sub>SS</sub> ,                    | 0                  |        | 0. 2V <sub>CC</sub> | v        |  |
| V <sub>IL</sub>       | Low-level input voltage P1 <sub>0</sub> ~<br>(in s  | ~P17, P20~P27<br>ingle-chip mode)                                                                                                                                              | 0                  |        | 0.2V <sub>CC</sub>  | v        |  |
| V <sub>IL</sub>       |                                                     | ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub><br>nemory expansion mode and<br>oprocessor mode)                                                                           | 0                  | i.     | 0.16V <sub>cc</sub> | <b>v</b> |  |
| loн(peak)             |                                                     | $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$ ,<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ |                    |        | -10                 | mA       |  |
| I <sub>он(avg)</sub>  |                                                     | $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$ ,<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ |                    | -      | 5                   | mA       |  |
| lol(peak)             |                                                     | $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$ ,<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ |                    |        | 10                  | mA       |  |
| I <sub>OL</sub> (avg) |                                                     | $PO_0 \sim PO_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0 \sim P3_3$ , $P4_0 \sim P4_7$ , $P5_0 \sim P5_7$ ,<br>$P6_0 \sim P6_7$ , $P7_0 \sim P7_7$ , $P8_0 \sim P8_7$ |                    | -      | 5                   | mA       |  |
|                       |                                                     | M37702E2-XXXFP, M37702E2FS                                                                                                                                                     |                    |        | 8                   |          |  |
| $f(X_{IN})$           | External clock frequency input                      |                                                                                                                                                                                |                    |        | 16                  | MHz      |  |
|                       |                                                     | M37702E2BXXXFP, M37702E2BFS                                                                                                                                                    |                    |        | 25                  |          |  |

Note 1. Average output current is the average value of a 100ms interval.

 The sum of I<sub>OL(peak)</sub> for ports P0, P1, P2, P3, and P8 must be 80mA or less, the sum of I<sub>OL(peak)</sub> for ports P0, P1, P2, P3, and P8 must be 80mA or less, the sum of I<sub>OL(peak)</sub> for ports P4, P5, P6, and P7 must be 80mA or less, and the sum of I<sub>OL(peak)</sub> for ports P4, P5, P6, and P7 must be 80mA or less.



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

## PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

# M37702E2-XXXFP

## **ELECTRICAL CHARACTERISTICS** ( $V_{cc}=5V$ , $V_{ss}=0V$ , $T_a=25^{\circ}C$ , $f(X_{IN})=8MHz$ , unless otherwise noted)

| Symbol                  | Parameter                                                                                                                                                                                                                                                                                                                                                                                                      | Test or                                           | onditions                                      |            | Unit |             |      |
|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------|------------|------|-------------|------|
| Symbol                  |                                                                                                                                                                                                                                                                                                                                                                                                                | 1651.00                                           | Julions.                                       | Min.       | Тур. | Max.        | Unit |
| V <sub>он</sub>         | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>7</sub>                                 | I <sub>OH</sub> =-10mA                            |                                                | 3          |      |             | v    |
| V <sub>OH</sub>         | High-level output voltage P00~P07, P10~P17, P20~P27,<br>P30, P31, P33                                                                                                                                                                                                                                                                                                                                          | I <sub>OH</sub> =−400µА                           |                                                | 4.7        |      |             | v    |
| V <sub>OH</sub>         | High-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                  | I <sub>OH</sub> =-10mA<br>I <sub>OH</sub> =-400µA |                                                | 3.1<br>4.8 |      |             | v    |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                | $I_{OH} = -10 \text{mA}$                          |                                                | 3.4        |      |             |      |
| V <sub>он</sub>         | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                    | •I <sub>OH</sub> =-400µA                          |                                                | 4.8        |      |             | V    |
| Vol                     | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>7</sub>                                  | I <sub>OL</sub> =10mA                             |                                                |            |      | 2           | v    |
| Vol                     | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub>                                                                                                                                                                                                                       | I <sub>OL</sub> =2mA                              |                                                |            | 0.45 | v           |      |
| Vol                     | Low-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                   | I <sub>OL</sub> =10mA<br>I <sub>OL</sub> =2mA     |                                                |            | Į.   | 1.9<br>0.43 | v    |
| Vol                     | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                     | $I_{OL}=10mA$<br>$I_{OL}=2mA$                     |                                                |            |      | 1.6         | v    |
| $v_{\tau+} - v_{\tau-}$ | Hysteresis HOLD, RDY, TA0 <sub>IN</sub> ~TA4 <sub>IN</sub> , TB0 <sub>IN</sub> ~TB2 <sub>IN</sub> ,<br>INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CTS <sub>1</sub> , CLK <sub>0</sub> , CLK <sub>1</sub>                                                                                                                                                                      |                                                   |                                                | 0.4        |      | 1           | v    |
| $V_{T+} - V_{T-}$       | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                               |                                                   |                                                | 0.2        |      | 0.5         | v    |
| $V_{T+} - V_{T-}$       | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                     |                                                   |                                                | 0.1        |      | 0.3         | V    |
| l <sub>IH</sub>         | High-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,<br>P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>7</sub> ,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE | v <sub>i</sub> =5v                                |                                                |            |      | 5           | μA   |
| Ι <sub>ΙΣ.</sub>        | $\begin{array}{c} \mbox{Low-level input current $P0_0 \sim P0_7$, $P1_0 \sim P1_7$, $P2_0 \sim P2_7$,} \\ \mbox{$P3_0 \sim P3_3$, $P4_0 \sim P4_7$, $P5_0 \sim P5_7$,} \\ \mbox{$P6_0 \sim P6_7$, $P7_0 \sim P7_7$, $P8_0 \sim P8_7$,} \\ \mbox{$X_{\rm IN}$, ${\rm RESET}$, $CNV_{SS}$, BYTE} \end{array}$                                                                                                    | V <sub>1</sub> =0V                                |                                                |            |      | -5          | μA   |
| VRAM                    | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                               | When clock is stoppe                              | d.                                             | 2          |      | 1.1         | ۰V   |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                | In single-chip mode                               | f(X <sub>IN</sub> )=8MHz,<br>square waveform   |            | 6    | 12          | mA   |
|                         | Power supply current                                                                                                                                                                                                                                                                                                                                                                                           | output only pin is open and other pins            | T <sub>a</sub> =25°C when clock<br>is stopped. |            |      | 1           |      |
|                         |                                                                                                                                                                                                                                                                                                                                                                                                                | are $V_{SS}$ during reset.                        | $T_a = 85^{\circ}C$ when clock                 |            |      | 20          | μA   |

#### A-D CONVERTER CHARACTERISTICS (V<sub>cc</sub>=5V, V<sub>ss</sub>=0V, T<sub>a</sub>=25°C, f(X<sub>IN</sub>)=8MHz, unless otherwise noted)

| Cumb al           | Parameter            | Test conditions                   | Limits    | Unit |            |
|-------------------|----------------------|-----------------------------------|-----------|------|------------|
| Symbol            | Parameter            | rest conditions                   | Min. Typ. | Max. | Unit       |
| -                 | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |           | 8    | Bits       |
|                   | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |           | ±3   | LSB        |
| RLADDER           | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2         | 10   | kΩ         |
| t <sub>CONV</sub> | Conversion time      |                                   | 28.5      |      | μs         |
| VREF              | Reference voltage    |                                   | 2         | Vcc  | . <b>V</b> |
| VIA               | Analog input voltage |                                   | 0         | VREF | V_         |



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

## PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

## M37702E2AXXXFP

### **ELECTRICAL CHARACTERISTICS** ( $V_{cc}=5V$ , $V_{ss}=0V$ , $T_a=25$ C, $f(X_{IN})=16$ MHz, unless otherwise noted)

| Symbol                  | Parameter                                                                                                                                                                                                                                                                                                                                                                      | Test co                                           | nditions                                       |            | Limits | · · · · · · | Unit    |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------------------------------------------------|------------|--------|-------------|---------|
|                         |                                                                                                                                                                                                                                                                                                                                                                                |                                                   |                                                | Min.       | Тур.   | Max.        |         |
| V <sub>он</sub>         | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>0</sub> ~P6 <sub>7</sub> , P7 <sub>0</sub> ~P7 <sub>7</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>7</sub> | I <sub>он</sub> =—10mA                            |                                                | 3          |        |             | V       |
| V <sub>OH</sub>         | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub>                                                                                                                                                                                      | I <sub>OH</sub> =-400µА                           |                                                | 4.7        |        |             | v       |
| V <sub>он</sub>         | High-level output voltage P32                                                                                                                                                                                                                                                                                                                                                  | I <sub>OH</sub> =-10mA<br>I <sub>OH</sub> =-400µA |                                                | 3.1<br>4.8 |        |             | v       |
|                         |                                                                                                                                                                                                                                                                                                                                                                                |                                                   |                                                |            |        |             |         |
| V <sub>он</sub>         | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                    | $I_{OH} = -10 \text{mA}$                          |                                                | 3.4        |        |             | ۰V      |
|                         | Low-level output voltage P00~P07, P10~P17, P20~P27,                                                                                                                                                                                                                                                                                                                            | $I_{OH} = -400 \mu A$                             |                                                | 4.8        |        |             |         |
| V <sub>OL</sub>         | P3₀, P3₁, P3₃, P4₀~P4₂,<br>P5₀~P5₂, P6₀~P6₂, P7₀~P7₂,<br>P8₀~P8₂                                                                                                                                                                                                                                                                                                               | I <sub>OL</sub> =10mA                             | I <sub>OL</sub> =10mA                          |            |        | 2           | v       |
| Vol                     | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub>                                                                                                                                                                                       | I <sub>OL</sub> =2mA                              |                                                |            | 0.45   | v           |         |
| Vol                     | Low-level output voltage P3 <sub>2</sub>                                                                                                                                                                                                                                                                                                                                       | I <sub>OL</sub> =10mA                             |                                                |            |        | 1.9         | v       |
| VOL                     |                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> =2mA                              |                                                |            |        | 0.43        | v       |
| Vol                     | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                     | I <sub>OL</sub> =10mA                             |                                                |            |        | 1.6         | v       |
| VOL                     |                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OL</sub> =2mA                              |                                                | 1          | ·      | 0.4         | v       |
| $v_{\tau+} - v_{\tau-}$ | Hysteresis $\overline{HOLD}$ , $\overline{RDY}$ , $TA0_{IN} \sim TA4_{IN}$ , $TB0_{IN} \sim TB2_{IN}$ ,<br>$\overline{INT_0} \sim \overline{INT_2}$ , $\overline{AD_{TRG}}$ , $\overline{CTS_0}$ , $\overline{CTS_1}$ , $CLK_0$ , $CLK_1$                                                                                                                                      |                                                   |                                                | 0.4        |        | 1           | v       |
| $V_{T+} - V_{T-}$       | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                               |                                                   |                                                | 0.2        | 1. C   | 0.5         | v       |
| $V_{T+} - V_{T-}$       | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                     |                                                   |                                                | 0.1        |        | 0.3         | V       |
|                         | High-level input current P00~P07, P10~P17, P20~P27,                                                                                                                                                                                                                                                                                                                            |                                                   |                                                | /          |        |             |         |
| Н. 1                    | P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,                                                                                                                                                                                                                                                                       | V <sub>1</sub> =5V                                |                                                |            | ļ., i  | 5           | μA      |
| ł <sub>IH</sub>         | P6₀~P67, P7₀~P77, P8₀~P87,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE                                                                                                                                                                                                                                                                                                | VI                                                |                                                |            | -      | . 5         | μΑ      |
|                         | Low-level input current $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,                                                                                                                                                                                                                                                                                               |                                                   |                                                |            |        |             | <u></u> |
| կլ                      | P3 <sub>0</sub> ~P3 <sub>3</sub> , P4 <sub>0</sub> ~P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> ,                                                                                                                                                                                                                                                                       | VI=0V                                             |                                                |            |        | -5          | μA      |
|                         | P6₀~P67, P7₀~P77, P8₀~P87,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE                                                                                                                                                                                                                                                                                                | 1                                                 |                                                |            |        |             |         |
| VRAM                    | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                               | When clock is stoppe                              | d                                              | 2          |        |             | v       |
|                         |                                                                                                                                                                                                                                                                                                                                                                                |                                                   | f(X <sub>IN</sub> )=16MHz.                     |            |        |             |         |
|                         |                                                                                                                                                                                                                                                                                                                                                                                | In single-chip mode                               | square waveform                                |            | 12     | 24          | mA      |
| lcc                     | Power supply current                                                                                                                                                                                                                                                                                                                                                           | output only pin is open and other pins            | T <sub>a</sub> =25°C when clock<br>is stopped. |            |        | 1           |         |
|                         |                                                                                                                                                                                                                                                                                                                                                                                | are V <sub>SS</sub> during reset.                 | Ta=85°C when clock                             |            |        | 20          | μA      |

#### $\textbf{A-D} \quad \textbf{CONVERTER} \quad \textbf{CHARACTERISTICS} \ (v_{cc} = 5V, \ v_{ss} = 0V, \ \tau_a = 25 \ c, \ f(X_{IN}) = 16 \text{MHz}, \ unless \ otherwise \ noted) \\$

| Ormeteral | D                    | · · · ·                           |       | Unit  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      |
|-----------|----------------------|-----------------------------------|-------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|
| Symbol    | Parameter            | , *                               | Min.  | Тур.  | Max.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Unit |      |
| ·         | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |       |       | 1.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 8    | Bits |
| · — 1     | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |       |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ±3   | LSB  |
| RLADDER   | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> |       | 2     | 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 19 | 10   | kΩ   |
| tCONV     | Conversion time      |                                   |       | 14.25 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | μs   |
| VREF      | Reference voltage    |                                   | · · · | 2     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Vcc  | . V  |
| VIA       | Analog input voltage | A. 4                              |       | 0     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | VREF | V    |



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

## PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

## M37702E2BXXXFP

### ELECTRICAL CHARACTERISTICS (Vcc=5V, Vss=0V, Ta=25°C, f(XIN)=25MHz, unless otherwise noted)

| Symbol                          | Parameter                                                                                                                                                                                                                                                                                 | Test co                                                  | nditions                                       |            | Unit |             |              |
|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------------------------------------|------------|------|-------------|--------------|
| Cyntoor                         |                                                                                                                                                                                                                                                                                           |                                                          |                                                | Min.       | Тур. | Max.        |              |
| V <sub>OH</sub>                 | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                      | I <sub>он</sub> =—10mA                                   |                                                | 3          |      |             | v            |
| V <sub>он</sub>                 | High-level output voltage $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0$ , $P3_1$ , $P3_3$                                                                                                                                                                            | I <sub>OH</sub> =−400µА                                  |                                                | 4.7        |      |             | v            |
| Vон                             | High-level output voltage P32                                                                                                                                                                                                                                                             | $I_{OH} = -10 \text{mA}$<br>$I_{OH} = -400 \mu \text{A}$ |                                                | 3.1<br>4.8 |      |             | v            |
|                                 | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                     | $I_{OH} = -10 \text{mA}$                                 |                                                | 3.4        |      |             |              |
| V <sub>он</sub>                 | High-level output voltage E                                                                                                                                                                                                                                                               | $I_{OH} = -400 \mu A$                                    |                                                | 4.8        |      |             | v            |
| Vol                             | $\begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                      | I <sub>OL</sub> =10mA                                    |                                                |            |      | 2           | v            |
| Vol                             | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P3 <sub>3</sub>                                                                                                  | I <sub>OL</sub> =2mA                                     |                                                |            | 0.45 | v           |              |
| Vol                             | Low-level output voltage P32                                                                                                                                                                                                                                                              | $I_{OL}=10mA$<br>$I_{OL}=2mA$                            |                                                |            |      | 1.9<br>0.43 | v            |
|                                 |                                                                                                                                                                                                                                                                                           | I <sub>OL</sub> =10mA                                    |                                                |            |      | 1.6         |              |
| Vol                             | Low-level output voltage E                                                                                                                                                                                                                                                                | $I_{0L}=2mA$                                             |                                                |            |      | 0.4         | , <b>v</b> , |
| V <sub>T+</sub> V <sub>T-</sub> | Hysteresis $\overline{HOLD}$ , $\overline{RDY}$ , $TA0_{IN} \sim TA4_{IN}$ , $TB0_{IN} \sim TB2_{IN}$ ,<br>$\overline{INT_0} \sim \overline{INT_2}$ , $\overline{AD_{TRG}}$ , $\overline{CTS_0}$ , $\overline{CTS_1}$ , $CLK_0$ , $CLK_1$                                                 |                                                          | · · · · · · · · · · · · · · · · · · ·          | 0.4        |      | 1           | v            |
| $V_{T+} - V_{T-}$               | Hysteresis RESET                                                                                                                                                                                                                                                                          | · · ·                                                    |                                                | 0.2        |      | 0.5         | v            |
| $V_{\tau+} - V_{\tau-}$         | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                |                                                          |                                                | 0.1        |      | 0.3         | v            |
| IIH                             | High-level input current P0 <sub>0</sub> ~P07, P1 <sub>0</sub> ~P17, P2 <sub>0</sub> ~P27,<br>P3 <sub>0</sub> ~P33, P4 <sub>0</sub> ~P47, P5 <sub>0</sub> ~P57,<br>P6 <sub>0</sub> ~P67, P7 <sub>0</sub> ~P77, P8 <sub>0</sub> ~P87,<br>X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE | v <sub>1</sub> =5v                                       |                                                |            |      | 5           | μA           |
| I <sub>IL</sub>                 | $\begin{array}{c} \mbox{Low-level input current } P0_0 {\sim} P0_7, P1_0 {\sim} P1_7, P2_0 {\sim} P2_7, \\ P3_0 {\sim} P3_3, P4_0 {\sim} P4_7, P5_0 {\sim} P5_7, \\ P6_0 {\sim} P6_7, P7_0 {\sim} P7_7, P8_0 {\sim} P8_7, \\ X_{IN}, \end{tabular} KESET, CNV_{SS}, BYTE \end{array}$     | V,=0V                                                    |                                                |            |      | —5          | μA           |
| VRAM                            | RAM hold voltage                                                                                                                                                                                                                                                                          | When clock is stopped.                                   |                                                | 2          |      |             | · v          |
|                                 |                                                                                                                                                                                                                                                                                           | In single-chip mode                                      | f(X <sub>IN</sub> )=25MHz,<br>square waveform  |            | 19   | 38          | mA           |
| lcc                             | Power supply current                                                                                                                                                                                                                                                                      | output only pin is open and other pins                   | $T_a=25^{\circ}C$ when clock is stopped.       |            |      | 1           |              |
|                                 |                                                                                                                                                                                                                                                                                           | are V <sub>SS</sub> during reset.                        | T <sub>a</sub> =85°C when clock<br>is stopped. |            |      | 20          | μA           |

#### $\textbf{A-D} \quad \textbf{CONVERTER} \quad \textbf{CHARACTERISTICS} \ (v_{cc} = 5 v, v_{ss} = 0 v, \tau_a = 25 \, c, f(X_{IN}) = 25 \, \text{MHz}, \text{ unless otherwise noted})$

| Symbol  | Parameter            | Test conditions                   |      | Unit |          |      |
|---------|----------------------|-----------------------------------|------|------|----------|------|
| Symbol  | Parameter            |                                   | Min. | Тур. | Max.     | Unit |
| -       | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |      |      | 8        | Bits |
| · -     | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |      | · ·  | ±3       | LSB  |
| RLADDER | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2    |      | 10       | kΩ   |
| tCONV   | Conversion time      |                                   | 9.12 |      |          | μs   |
| VREF    | Reference voltage    |                                   | 2    |      | $V_{cc}$ | V    |
| VIA     | Analog input voltage | Contraction and Contraction       | 0    |      | VREF     | V    |



## M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

## PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

# TIMING REQUIREMENTS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $T_a=25$ °C, unless otherwise noted) External clock input

· 注意了加速量的1000万元1000万吨也增量增量的

|                   |                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | Limits |      |             |      |      |      |  |  |
|-------------------|---------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|------|-------------|------|------|------|--|--|
| Symbol            | Parameter                                   | [                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 8N   | /Hz    | 161  | ИНz         | 25N  | 1Hz  | Unit |  |  |
|                   |                                             | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Min. | Max.   | Min. | Max.        | Min. | Max. |      |  |  |
| t <sub>C</sub>    | External clock input cycle time             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 125  |        | 62   | 1.1.1.1.1.1 | 40   |      | ns   |  |  |
| t <sub>W(H)</sub> | External clock input high-level pulse width | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 50   |        | 25   |             | 15   |      | ns   |  |  |
| t <sub>W(L)</sub> | External clock input low-level pulse width  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50   | 1      | 25   |             | 15   |      | ns   |  |  |
| t <sub>r</sub> ,  | External clock rise time                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 20     |      | 10          |      | 8    | ns   |  |  |
| tf                | External clock fall time                    | 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 1997 - 19 |      | 20     |      | 10          |      | 8    | ns   |  |  |

## Single-chip mode

|                        |                          |      |           | Lin  | nits |      |         |      |
|------------------------|--------------------------|------|-----------|------|------|------|---------|------|
| Symbol                 | Parameter                | 8M   | 1Hz       | 161  | ИНz  | 25   | ИHz     | Unit |
|                        |                          | Min. | Max.      | Min. | Max. | Min. | Max.    | 1    |
| tsu(POD-E)             | Port P0 input setup time | 200  | . · · · · | 100  |      | 60   |         | ns   |
| tsu(P1D-E)             | Port P1 input setup time | 200  | a ta sa   | 100  | 1    | 60   | 2.42.22 | ns   |
| tsu(P2D-E)             | Port P2 input setup time | 200  |           | 100  |      | 60   |         | ns   |
| t <sub>SU(P3D-E)</sub> | Port P3 input setup time | 200  |           | 100  |      | 60   |         | ns   |
| t <sub>SU(P4D-E)</sub> | Port P4 input setup time | 200  |           | 100  |      | 60   |         | ns   |
| tsu(P5D-E)             | Port P5 input setup time | 200  |           | 100  |      | 60   |         | ns   |
| tsu(P6D-E)             | Port P6 input setup time | 200  | · .       | 100  |      | 60   |         | ns   |
| t <sub>SU(P7D-E)</sub> | Port P7 input setup time | 200  |           | 100  |      | 60   |         | ns   |
| t <sub>SU(P8D-E)</sub> | Port P8 input setup time | 200  |           | 100  |      | 60   | 1       | ns   |
| th(E-POD)              | Port P0 input hold time  | 0    |           | 0    | -    | 0    | 1       | ns   |
| th(E-P1D)              | Port P1 input hold time  | 0    |           | 0    | 1 A  | 0    |         | ns   |
| th(E-P2D)              | Port P2 input hold time  | 0    |           | 0    |      | 0    |         | ns   |
| th(E-P3D)              | Port P3 input hold time  | 0    |           | 0    |      | 0    |         | ns   |
| th(E-P4D)              | Port P4 input hold time  | 0    |           | 0    |      | 0    | · · ·   | ns   |
| th(E-P5D)              | Port P5 input hold time  | 0 -  | 1. N. 1.  | 0    |      | 0 .  |         | ns   |
| th(E-P6D)              | Port P6 input hold time  | 0    | 1         | . 0  | 4    | 0    |         | ns   |
| th(E-P7D)              | Port P7 input hold time  | 0    |           | 0    |      | 0    |         | ns   |
| th(E-P8D)              | Port P8 input hold time  | 0    |           | 0    |      | 0    |         | ns   |

## Memory expansion mode and microprocessor mode

|                        |                          |      | Limits |      |      |      |      |      |  |
|------------------------|--------------------------|------|--------|------|------|------|------|------|--|
| Symbol                 | Parameter                | 81   | ЛНz    | 16   | MHz  | 25N  | ИHz  | Unit |  |
|                        |                          | Min. | Max.   | Min. | Max. | Min. | Max. |      |  |
| t <sub>SU(P1D-E)</sub> | Port P1 input setup time | 60   |        | 45   | 1.1  | 30   |      | ns   |  |
| t <sub>su(P2D-E)</sub> | Port P2 input setup time | 60   |        | 45   | 1.1  | 30   |      | ns   |  |
| tsu(RDY-Ø1)            | RDY input setup time     | 70   |        | 60   |      | 55   |      | ns   |  |
| tsu(HOLD-¢1)           | HOLD input setup time    | 70   | 1.1.1  | 60   |      | 55   |      | ns   |  |
| th(E-P1D)              | Port P1 input hold time  | 0    |        | 0    |      | 0    |      | ns   |  |
| th(E-P2D)              | Port P2 input hold time  | 0    |        | 0    |      | 0    |      | ns   |  |
| th(¢1-RDY)             | RDY input hold time      | 0    |        | 0    |      | 0    |      | ns   |  |
| th(¢1-HOLD)            | HOLD input hold time     | 0    |        | . 0  |      | 0    | 2    | ns   |  |



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

# PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

#### Timer A input (Count input in event counter mode)

|                    |                                                | · · · |      | Lin   | nits |       |      |      |
|--------------------|------------------------------------------------|-------|------|-------|------|-------|------|------|
| Symbol             | Parameter                                      | 8MHz  |      | 16MHz |      | 25MHz |      | Unit |
|                    |                                                | Min.  | Max. | Min.  | Max. | Min.  | Max. |      |
| t <sub>C(TA)</sub> | TAi <sub>IN</sub> input cycle time             | 250   |      | 125   |      | 80    |      | ns   |
| tw(TAH)            | TAi <sub>IN</sub> input high-level pulse width | 125   |      | 62    |      | 40    |      | ns   |
| tw(TAL)            | TAi <sub>IN</sub> input low-level pulse width  | 125   |      | 62    |      | 40    |      | ns   |

#### Timer A input (Gating input in timer mode):

|                    |                                                | Limits |      |            |                                      |                |      |       |  |      |
|--------------------|------------------------------------------------|--------|------|------------|--------------------------------------|----------------|------|-------|--|------|
| Symbol             | Parameter                                      | 8MHz   |      | 8MHz 16MHz |                                      | lz 16MHz 25MHz |      | 25MHz |  | Unit |
|                    |                                                | Min.   | Max. | Min.       | Max.                                 | Min.           | Max. |       |  |      |
| t <sub>C(TA)</sub> | TAi <sub>IN</sub> input cycle time             | 1000   |      | 500        |                                      | 320            |      | ns    |  |      |
| tw(TAH)            | TAI <sub>IN</sub> input high-level pulse width | 500    |      | 250        |                                      | 160            |      | ns    |  |      |
| tw(TAL)            | TAi <sub>IN</sub> input low-level pulse width  | 500    |      | 250        | $\delta = - \delta_{0} + \delta_{0}$ | 160            |      | ns    |  |      |

#### Timer A input (External trigger input in one-shot pulse mode)

|                     |                                                | Limits |      |       |      |       |      |      |  |
|---------------------|------------------------------------------------|--------|------|-------|------|-------|------|------|--|
| Symbol              | Parameter                                      | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |  |
| 1.11                |                                                | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |  |
| t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 500    |      | 250   |      | 160   |      | ns   |  |
| t <sub>W(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 250    |      | 125   |      | 80    |      | ns   |  |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 250    |      | 125   | -    | 80    |      | ns   |  |

#### Timer A input (External trigger input in pulse width modulation mode)

| Symbol  | Parameter                                      | Limits |      |       |      |       |      |      |
|---------|------------------------------------------------|--------|------|-------|------|-------|------|------|
|         |                                                | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |
|         |                                                | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |
| tw(TAH) | TAi <sub>IN</sub> input high-level pulse width | 250    | 1    | 125   |      | 80    |      | ns   |
|         | TAi <sub>IN</sub> input low-level pulse width  | 250    |      | 125   |      | 80    |      | ns   |

#### Timer A input (Up-down input in event counter mode)

|                    |                                     | Limits |      |       |      |       |      |      |  |
|--------------------|-------------------------------------|--------|------|-------|------|-------|------|------|--|
| Symbol             | Parameter                           | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |  |
|                    |                                     | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |  |
| t <sub>C(UP)</sub> | TAiout input cycle time             | 5000   |      | 2500  | · ·  | 2000  |      | ns   |  |
| tw(uPH)            | TAiout input high-level pulse width | 2500   |      | 1250  |      | 1000  |      | ns   |  |
| tw(UPL)            | TAiout input low-level pulse width  | 2500   |      | 1250  |      | 1000  |      | ns   |  |
| tsu(UP-TIN)        | TAI <sub>OUT</sub> input setup time | 1000   | -    | 500   |      | 400   |      | ns   |  |
| th(TIN-UP)         | TAi <sub>OUT</sub> input hold time  | 1000   |      | 500   | 1    | 400   |      | ns   |  |



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

## PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

#### Timer B input (Count input in event counter mode)

小 作 ( ) ( ) ( )

|                     |                                                                   |      |      | a Lir | nits |       | .`        |      |
|---------------------|-------------------------------------------------------------------|------|------|-------|------|-------|-----------|------|
| Symbol              | Parameter                                                         | 8M   | 1Hz  | 16MHz |      | 25MHz |           | Unit |
|                     |                                                                   | Min. | Max. | Min.  | Max. | Min.  | Max.      |      |
| t <sub>C(TB)</sub>  | TBi <sub>IN</sub> input cycle time (one edge count)               | 250  |      | 125   |      | 80    |           | ns   |
| t <sub>w(TBH)</sub> | TBi <sub>IN</sub> input high-level pulse width (one edge count)   | 125  |      | 62    |      | 40    |           | ns   |
| t <sub>W(TBL)</sub> | TBi <sub>IN</sub> input low-level pulse width (one edge count)    | 125  |      | 62    |      | 40    | 1.1.25.25 | ns   |
| t <sub>C(TB)</sub>  | TBi <sub>IN</sub> input cycle time (both edges count)             | 500  |      | 250   |      | 160   |           | ns   |
| t <sub>W(TBH)</sub> | TBi <sub>IN</sub> input high-level pulse width (both edges count) | 250  |      | 125   |      | 80    |           | ns   |
| tw(TBL)             | TBi <sub>IN</sub> input low-level pulse width (both edges count)  | 250  |      | 125   | 1    | 80    |           | ns   |

#### Timer B input (Pulse period measurement mode)

|                     |                                                |      | Limits |       |      |       |      |      |  |  |
|---------------------|------------------------------------------------|------|--------|-------|------|-------|------|------|--|--|
| Symbol              | Parameter                                      | 8MHz |        | 16MHz |      | 25MHz |      | Unit |  |  |
|                     |                                                | Min. | Max.   | Min.  | Max. | Min.  | Max. |      |  |  |
| t <sub>C(TB)</sub>  | TBi <sub>IN</sub> input cycle time             | 1000 |        | 500   |      | 320   |      | ns   |  |  |
| t <sub>w(TBH)</sub> | TBi <sub>IN</sub> input high-level pulse width | 500  |        | 250   | 1.00 | 160   |      | ns   |  |  |
| tw(TBL)             | TBi <sub>IN</sub> input low-level pulse width  | 500  |        | 250   |      | 160   |      | ns   |  |  |

#### Timer B input (Pulse width measurement mode)

|                     |                                                | Limits |      |       |      |       |      |      |
|---------------------|------------------------------------------------|--------|------|-------|------|-------|------|------|
| Symbol              | Parameter                                      | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |
| 4.5                 | `                                              | Min.   | Max. | Min.  | Max. | Min.  | Max. | 1    |
| t <sub>C(TB)</sub>  | TBi <sub>IN</sub> input cycle time             | 1000   |      | 500   |      | 320   |      | ns   |
| t <sub>w(TBH)</sub> | TBi <sub>IN</sub> input high-level pulse width | 500    | ,    | 250   |      | 160   |      | ns   |
| t <sub>W(TBL)</sub> | TBi <sub>IN</sub> input low-level pulse width  | 500    |      | 250   |      | 160   | 5    | ns   |

### A-D trigger input

| .[ |                    |                                                                |  |      |      |      |      | Limits |      |      |  |  |  |
|----|--------------------|----------------------------------------------------------------|--|------|------|------|------|--------|------|------|--|--|--|
|    | Symbol             | Parameter                                                      |  | 8M   | IHz  | 161  | ИHz  | 25N    | 1Hz  | Unit |  |  |  |
| 1  |                    |                                                                |  | Min. | Max. | Min. | Max. | Min.   | Max. |      |  |  |  |
|    | t <sub>C(AD)</sub> | AD <sub>TRG</sub> input cycle time (minimum allowable trigger) |  | 2000 |      | 1000 |      | 1000   |      | ns   |  |  |  |
|    | tw(ADL)            | ADTRG input low-level pulse width                              |  | 250  |      | 125  |      | 125    |      | ns   |  |  |  |

## Serial I/O

|                      |                                   | Limits |      |       |      |       |      |      |
|----------------------|-----------------------------------|--------|------|-------|------|-------|------|------|
| Symbol               | Parameter                         | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |
|                      |                                   | Min.   | Max. | Min.  | Max. | Min.  | Max. | 1    |
| t <sub>C(CK)</sub>   | CLK <sub>i</sub> input cycle time | 500    |      | 250   |      | 200   |      | ns   |
| tw(ckh)              | CLKi input high-level pulse width | 250    |      | 125   | 1.1  | 100   |      | ns   |
| tw(CKL)              | CLKi input low-level pulse width  | 250    | 1.1  | 125   |      | 100   |      | ns.  |
| td(c-a)              | TxDj output delay time            |        | 150  |       | 90   | 1.1   | 80   | ns   |
| th(c-a)              | TxD <sub>i</sub> hold time        | 30     |      | 30    |      | 30    |      | ns   |
| t <sub>su(D-C)</sub> | RxDj input setup time             | 60     | Γ.   | 30    |      | 20    |      | ns   |
| th(c-D)              | RxDj input hold time              | 90     |      | 90    |      | 90    |      | ns   |

# External interrupt INT; input

|                     |                                   |      | 11 J. | Lin  | nits |      |      |      |
|---------------------|-----------------------------------|------|-------|------|------|------|------|------|
| Symbol              | Parameter                         | 8M   | 1Hz   | 16   | ИHz  | 25M  | Hz   | Unit |
|                     |                                   | Min. | Max.  | Min. | Max. | Min. | Max. |      |
| t <sub>W(INH)</sub> | INTi input high-level pulse width | 250  |       | 250  |      | 250  |      | ns   |
| t <sub>W(INL)</sub> | INTi input low-level pulse width  | 250  | 1     | 250  |      | 250  | 1.4  | ns   |



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

## PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

# **SWITCHING CHARACTERISTICS** ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $T_a=25$ °C, unless otherwise noted) Single-chip mode

|           |                                |                 |      | Limits |       |      |       |      |      |
|-----------|--------------------------------|-----------------|------|--------|-------|------|-------|------|------|
| Symbol    | Parameter                      | Test conditions | 8MHz |        | 16MHz |      | 25MHz |      | Unit |
|           |                                |                 | Min. | Max.   | Min.  | Max. | Min.  | Max. | 1 .  |
| td(E-POQ) | Port P0 data output delay time |                 |      | 200    |       | 100  |       | 80   | ns   |
| td(E-P1Q) | Port P1 data output delay time |                 |      | 200    |       | 100  |       | 80   | ns   |
| td(E-P2Q) | Port P2 data output delay time |                 |      | 200    | •     | 100  |       | 80   | ns   |
| td(E-P3Q) | Port P3 data output delay time |                 |      | 200    |       | 100  |       | 80   | ns   |
| td(E-P4Q) | Port P4 data output delay time | Fig. 2          |      | 200    |       | 100  |       | 80   | ns   |
| td(E-P5Q) | Port P5 data output delay time |                 |      | 200    |       | 100  |       | 80   | ns   |
| td(E-P6Q) | Port P6 data output delay time |                 |      | 200    |       | 100  |       | 80   | ns   |
| td(E-P7Q) | Port P7 data output delay time |                 |      | 200    |       | 100  |       | 80   | ns   |
| td(E-P8Q) | Port P8 data output delay time |                 |      | 200    |       | 100  |       | 80   | ns   |

## Memory expansion mode and microprocessor mode (when wait bit = "1")

|                         |                                                |                 | Limits |       |       |      |       |         |      |
|-------------------------|------------------------------------------------|-----------------|--------|-------|-------|------|-------|---------|------|
| Symbol                  | Parameter                                      | Test conditions | 8MHz   |       | 16MHz |      | 25MHz |         | Unit |
|                         |                                                |                 | Min.   | Max.  | Min.  | Max. | Min.  | Max.    |      |
| td(POA-E)               | Port P0 address output delay time              |                 | 100    |       | 30    | 1 .  | 12    |         | ns   |
| td(E-P1Q)               | Port P1 data output delay time (BYTE="L")      | · ·             |        | 110   |       | 70   |       | 45      | ns   |
| t <sub>PXZ(E-P1Z)</sub> | Port P1 floating start delay time (BYTE="L")   |                 |        | 5     |       | 5    |       | 5       | ns   |
| td(P1A-E)               | Port P1 address output delay time              |                 | 100    |       | 30    |      | 12    | ·       | ns   |
| td(PIA-ALE)             | Port P1 address output delay time              |                 | 80     |       | 24    |      | 5     |         | ns   |
| td(E-P2Q)               | Port P2 data output delay time                 |                 |        | 110   |       | 70   |       | 45      | ns   |
| t <sub>PXZ(E-P2Z)</sub> | Port P2 floating start delay time              |                 |        | 5     |       | 5    |       | 5       | ns   |
| td(P2A-E)               | Port P2 address output delay time              |                 | 100    |       | 30    |      | 12    | · · · · | ns   |
| td(P2A-ALE)             | Port P2 address output delay time              |                 | 80     |       | 24    |      | 5     |         | ns   |
| td(#1-HLDA)             | HLDA output delay time                         |                 |        | 100   |       | 50   |       | 50      | ns   |
| td(ALE-E)               | ALE output delay time                          |                 | 4      |       | 4     |      | 4     |         | ns   |
| t <sub>W(ALE)</sub>     | ALE pulse width                                |                 | 90     |       | 35    | ÷    | 22    |         | ns   |
| td(BHE-E)               | BHE output delay time                          | Fig. 2          | 100    |       | 30    |      | 20    |         | ns   |
| td(R/W-E)               | R/W output delay time                          | Fig. 2          | 100    |       | 30    |      | 20    |         | ns   |
| $t_{d(E-\phi_1)}$       | $\phi_1$ output delay time                     |                 | 0      | 30    | 0     | 20   | 0     | 18      | ns   |
| th(E-POA)               | Port P0 address hold time                      |                 | 50     |       | 25    |      | 18    |         | ns   |
| th(ALE-P1A)             | Port P1 address hold time (BYTE="L")           | · · ·           | . 9    |       | 9     |      | 9     |         | ns   |
| th(E-P1Q)               | Port P1 data hold time (BYTE="L")              | -               | 50     |       | 25    |      | 18    |         | ns   |
| t <sub>PZX(E-P1Z)</sub> | Port P1 floating release delay time (BYTE="L") |                 | 50     |       | 25    |      | 18    |         | ns   |
| th(E-P1A)               | Port P1 address hold time (BYTE="H")           |                 | 50     |       | 25    |      | 18    |         | ns   |
| th(ALE-P2A)             | Port P2 address hold time                      |                 | 9      |       | 9     |      | 9     | 1       | ns   |
| th(E-P2Q)               | Port P2 data hold time                         |                 | 50     | · · · | 25    |      | 18    |         | ns   |
| t <sub>PZX(E-P2Z)</sub> | Port P2 floating release delay time            | ]               | 50     |       | 25    |      | 18    |         | ns   |
| th(E-BHE)               | BHE hold time                                  | ]               | 18     |       | 18    |      | 18    |         | ns   |
| th(E-R/W)               | R/₩ hold time                                  |                 | 18     |       | 18    |      | 18    |         | ns   |
| tw(EL)                  | Ē pulse width                                  |                 | 220    |       | 95    |      | 50    |         | ns   |



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

## PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

## Memory expansion mode and microprocessor mode (when wait bit = "0", and external memory area accessed)

|                         |                                                |                 | Limits |       |       |      |             |     |      |  |
|-------------------------|------------------------------------------------|-----------------|--------|-------|-------|------|-------------|-----|------|--|
| Symbol                  | Parameter                                      | Test conditions | 8MHz   |       | 16MHz |      | 25MHz       |     | Unit |  |
|                         |                                                | · · · · · ·     | Min.   | Max.  | Min.  | Max. | . Min. Max. |     | 7    |  |
| td(POA-E)               | Port P0 address output delay time              | 1               | 100    |       | -30   |      | 12          |     | ns   |  |
| td(E-P1Q)               | Port P1 data output delay time (BYTE="L")      | · ·             | . *    | - 110 |       | 70   | 1           | 45  | ns   |  |
| t <sub>PXZ(E-P1Z)</sub> | Port P1 floating start delay time (BYTE="L")   |                 | ,      | 5     |       | 5    |             | 5   | ns   |  |
| td(P1A-E)               | Port P1 address output delay time              |                 | 100    |       | 30    |      | 12          |     | ns   |  |
| td(P1A-ALE)             | Port P1 address output delay time              |                 | . 80   |       | 24    |      | 5           |     | ns   |  |
| td(E-P2Q)               | Port P2 data output delay time                 |                 |        | 110   |       | 70   |             | 45  | ns   |  |
| t <sub>PXZ(E-P2Z)</sub> | Port P2 floating start delay time              |                 |        | 5     |       | 5    |             | 5   | ns   |  |
| td(P2A-E)               | Port P2 address output delay time              | · .             | 100    |       | 30    |      | 12          |     | ns   |  |
| td(P2A-ALE)             | Port P2 address output delay time              | N A             | 80     |       | 24    | 1.1  | 5           |     | ns   |  |
| td(Ø1-HLDA)             | HLDA output delay time                         | · · ·           | ,      | 100   |       | 50   |             | 50  | ns   |  |
| td(ALE-E)               | ALE output delay time                          |                 | 4      |       | 4 .   |      | 4           | . ' | ns   |  |
|                         | ALE pulse width                                |                 | 90     | 1.1   | 35    |      | 22          |     | ns   |  |
| td(BHE_E)               | BHE output delay time                          | Fig. 2          | 100    |       | 30    |      | 20          |     | ns   |  |
| td(R/W-E)               | R/W output delay time                          | Fig. 2          | 100    |       | 30    |      | 20          |     | ns   |  |
| td(E-01)                | ∮1 output delay time                           |                 | 0      | 30    | 0     | 20   | 0           | 18  | ns   |  |
| th(E-POA)               | Port P0 address hold time                      |                 | 50     |       | 25    |      | 18          |     | ns   |  |
| th(ALE-P1A)             | Port P1 address hold time (BYTE="L")           |                 | 9      |       | 9     |      | . 9         |     | ns   |  |
| th(E-P1Q)               | Port P1 data hold time (BYTE="L")              |                 | 50     |       | 25    |      | 18          |     | ns   |  |
| t <sub>PZX(E-P1Z)</sub> | Port P1 floating release delay time (BYTE="L") |                 | 50     |       | 25    |      | 18          |     | ns   |  |
| th(E-P1A)               | Port P1 address hold time (BYTE="H")           |                 | 50     |       | 25    |      | 18          |     | ns   |  |
| th(ALE-P2A)             | Port P2 address hold time                      |                 | 9      |       | 9     |      | 9           |     | ns   |  |
| th(E-P2Q)               | Port P2 data hold time                         | 1               | 50     |       | 25    |      | 18          |     | ns   |  |
| t <sub>PZX(E-P2Z)</sub> | Port P2 floating release delay time            |                 | 50     |       | 25    |      | 18          |     | ns   |  |
| th(E-BHE)               | BHE hold time                                  |                 | 18     |       | 18    |      | 18          |     | ns   |  |
| th(E-R/W)               | R/W hold time                                  | ]               | 18     |       | 18    |      | 18          |     | ns   |  |
|                         | E pulse width                                  | ]               | 470    |       | 220   |      | 130         |     | ns   |  |





# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

# PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

| TI<br>Si | MING DIAGR          | $AM \qquad t_r \qquad t_f \qquad t_{C} \qquad \qquad$ |
|----------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | f(X <sub>IN</sub> ) |                                                                                                                                                                              |
|          | Ē                   |                                                                                                                                                                              |
| .*       | Port P0 output      |                                                                                                                                                                              |
|          | Port P0 input       | tsu(POD-E)                                                                                                                                                                   |
|          | Port P1 output      |                                                                                                                                                                              |
|          | Port P1 input       | t <sub>SU(P1D-E)</sub>                                                                                                                                                       |
|          | Port P2 output      |                                                                                                                                                                              |
|          | Port P2 input       | t <sub>SU(P2D−E)</sub><br>t <sub>h(E−P2D)</sub>                                                                                                                              |
|          | Port P3 output      |                                                                                                                                                                              |
|          | Port P3 input       | t <sub>SU(P3D-E)</sub> t <sub>h(E-P3D)</sub>                                                                                                                                 |
|          | Port P4 output      | td(E-P4Q)                                                                                                                                                                    |
|          | Port P4 input       |                                                                                                                                                                              |
|          | Port P5 output      |                                                                                                                                                                              |
|          | Port P5 input       | t <sub>SU(PSD-E)</sub> t <sub>h(E-PSD)</sub>                                                                                                                                 |
|          | Port P6 output      |                                                                                                                                                                              |
|          | Port P6 input       |                                                                                                                                                                              |
|          | Port P7 output      |                                                                                                                                                                              |
|          | Port P7 input       | tsu(P70-E) th(E-P70)                                                                                                                                                         |
|          | Port P8 output      | ↓ t <sub>d(E-P8q)</sub>                                                                                                                                                      |
|          | Port P8 input       |                                                                                                                                                                              |



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

#### PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP





# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

## PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

Memory expansion mode and microprocessor mode





- Input timing voltage : VIL=1.0V, VIH=4.0V
- Output timing voltage : V<sub>OL</sub>=0.8V, V<sub>OH</sub>=2.0V



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

## PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

Memory expansion mode and microprocessor mode (When wait bit="1")

的现在分词中的 建环己酸钙的酸钙酸钙酸钙酸钙

| f(X <sub>IN</sub> )                                                                               |                                                                                                                                                                               |           |                                        |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------|------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <b>\$</b> _1                                                                                      |                                                                                                                                                                               |           |                                        |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Ē                                                                                                 | <b>ί</b> α(ε-φ <sub>1</sub> )-                                                                                                                                                |           | $\frac{t_{d(E-\phi_1)}}{t_{d(POA-E)}}$ | /                                                                | and the second sec |
| Port P0 output $(A_0 \sim A_7)$                                                                   |                                                                                                                                                                               | Address   | <-> t <sub>h(E−P1Q)</sub>              | Address                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Port P1 output<br>(A <sub>8</sub> ~A <sub>15</sub> /D <sub>8</sub> ~D <sub>15</sub><br>(BYTE="L") | Address                                                                                                                                                                       |           | Address                                | <u>}</u>                                                         | Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Port P1 output                                                                                    |                                                                                                                                                                               | th(E-PTA) | td(PiA-E)                              | Address                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| $(A_8 \sim A_{15})$<br>(BYTE="H")                                                                 | ^                                                                                                                                                                             | Address   | _∧                                     |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Port P1 input                                                                                     |                                                                                                                                                                               |           | ←→ <sup>t</sup> h(E-P2Q)               |                                                                  | λ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Port P2 output<br>(A <sub>16</sub> ~A <sub>23</sub> /D <sub>0</sub> ~D <sub>7</sub> )             | Address                                                                                                                                                                       | Data      | Address<br>td(P2A-E)                   |                                                                  | t <sub>PZX(E-P2Z)</sub><br>Address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Port P2 input                                                                                     | · · · · · · · · · · · · · · · · · · ·                                                                                                                                         | td(E-P2Q) |                                        |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                   | tw(ale)                                                                                                                                                                       |           |                                        | - td(ALE-E)                                                      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Port P3 <sub>2</sub> output<br>(ALE)                                                              | /                                                                                                                                                                             | <u> </u>  | / \                                    |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| and and an                                                                                        | td(BHE-E)                                                                                                                                                                     |           | th(E-вне)                              |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Port P3 <sub>1</sub> output<br>(BHE)                                                              | X                                                                                                                                                                             |           | _X                                     |                                                                  | _X                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| an a                                                          | <b>t</b> d(R/W~E) →                                                                                                                                                           |           | <→ t <sub>h(E-R/W)</sub>               | · · · · · · · · · · · · · · · · · · ·                            | an an ang<br>Printi pang tanggan pang<br>Printi pang tanggan                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Port P3 <sub>0</sub> output<br>(R/W)                                                              | <u> </u>                                                                                                                                                                      |           |                                        |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                   | Test conditions                                                                                                                                                               |           |                                        |                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                   | • V <sub>cc</sub> = 5 V±10%     • Output timing voltage : V <sub>oL</sub> =0.8V, V <sub>OH</sub> =2.0     • Ports P1.P2 input : V <sub>ii</sub> =0.8V, V <sub>iii</sub> =2.5V |           |                                        | na<br>Oliver and a state a<br>The state and a state of the state |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

• Ports P1,P2 input : V<sub>IL</sub>=0.8V, V<sub>IH</sub>=2.5V
 • Port P4₁ input : V<sub>IL</sub>=1.0V, V<sub>IH</sub>=4.0V



# M37702E2-XXXFP,M37702E2AXXXFP,M37702E2BXXXFP M37702E2FS,M37702E2AFS,M37702E2BFS

# PROM VERSION of M37702M2-XXXFP,M37702M2AXXXFP,M37702M2BXXXFP

| Memory ex                                                                          | pansion mode and micr                      | oprocessor mod         | de (When wait bit =         | = "0", and exte          | rnal memory area           | is accessed)                         |
|------------------------------------------------------------------------------------|--------------------------------------------|------------------------|-----------------------------|--------------------------|----------------------------|--------------------------------------|
| f(X <sub>IN</sub> )                                                                |                                            |                        | $\sim$                      |                          |                            | ممممم                                |
| <i>φ</i> <sub>1</sub>                                                              |                                            |                        |                             |                          |                            |                                      |
| Ē                                                                                  |                                            |                        | tw(EL)                      |                          | P0A-E)                     | ·····                                |
| Port P0 output $(A_0 \sim A_7)$                                                    |                                            | χ                      | Address                     |                          | Address                    |                                      |
| Port P1 output<br>(A <sub>8</sub> ~A <sub>15</sub> /D <sub>8</sub> ~<br>(BYTE="L") |                                            | th(ALE-P1A)<br>Address | $\frac{t_{h(E-P1Q)}}{Data}$ | Address                  | ⇒ t <sub>PXZ</sub> (E—P1Z) | Address                              |
| Port P1 output $(A_8 \sim A_{15})$                                                 |                                            | td (PIA-ALE)           | th(E-PIA)                   |                          | PIA-E)<br>Address          |                                      |
| (BYTE="H")                                                                         | - <u></u>                                  | ^                      |                             |                          |                            | <→ th(E-P1D)                         |
| Port P2 output $(A_{16} \sim A_{23}/D_0 \sim$                                      |                                            | th(ALE-P2A)            |                             | Address                  | <b>}</b>                   | <>t <sub>PZX(E-P2Z)</sub><br>Address |
| Port P2 input                                                                      |                                            | td(p2A-ALE)            | td(e-p2Q)                   | <->t <sub>d</sub> ⟨      |                            |                                      |
| Port P3₂ outpu<br>(ALE)                                                            | nt e '                                     |                        |                             |                          | -td(ale-e)                 |                                      |
|                                                                                    |                                            | td(вне—е)              |                             | <→ <sup>t</sup> h(E−BHI  | =)                         |                                      |
| Port P3 <sub>1</sub> outpu<br>(BHE)                                                | t                                          | X                      |                             |                          |                            | Χ                                    |
|                                                                                    |                                            | td(R/W-E)              |                             | ←→ t <sub>h(E</sub> -R/V | <i>w</i> )                 |                                      |
| Port P3₀ outpu<br>(R/₩)                                                            |                                            | λ                      | ·.                          |                          |                            |                                      |
|                                                                                    | Test conditions<br>$V_{CC} = 5 V \pm 10\%$ |                        |                             |                          |                            |                                      |

- Output timing voltage : V<sub>OL</sub>=0.8V, V<sub>OH</sub>=2.0V
- Ports P1, P2 input : VIL=0.8V, VIH=2.5V
- Port P4<sub>1</sub> input : V<sub>1L</sub>=1.0V, V<sub>1H</sub>=4.0V



# M37702E4-XXXFP,M37702E4AXXXFP,M37702E4BXXXFP M37702E4FS,M37702E4AFS,M37702E4BFS

PROM VERSION of M37702M4-XXXFP,M37702M4AXXXFP,M37702M4BXXXFP

### DESCRIPTION

The M37702E4-XXXFP, M37702E4AXXXFP and M37702E4BXXXFP are single-chip microcomputers designed with highperformance CMOS silicon gate technology. These are housed in a 80-pin plastic molded QFP. The features of these chips are similar to those of the M37702M4-XXXFP, M37702M4AXXXFP and M37702M4BXXXFP except that these chips have a 32K-byte PROM built in.

These single-chip microcomputers have a large 16M bytes address space, three instruction queue buffers, and two data buffers for high-speed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. These microcomputers are suitable for office, business, and industrial equipment controller that require high-speed processing of large data. Since general purpose PROM writers can be used for the built-in PROM, these chips are suitable for small quantity production runs. The M37702E4FS (8MHz version) , M37702E4AFS (16MHz version) and M37702E4BFS (25MHz version) with erasable ROM that are housed in a windowed ceramic LCC are also provided.

The differences between M37702E4-XXXFP, M37702E4AXXXFP and M37702E4BXXXFP are the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37702E4-XXXFP unless otherwise noted.

| Type name      | External clock input frequency |
|----------------|--------------------------------|
| M37702E4-XXXFP | 8 MHz                          |
| M37702E4AXXXFP | 16MHz                          |
| M37702E4BXXXFP | 25MHz                          |
|                |                                |

The M37702E4-XXXFP has the same functions as the M37702E2-XXXFP except for the memory size.

#### FEATURES

Number of basic instructions 103 Memory size RAM 2048 bytes Instruction execution time M37702E4-XXXFP (The fastest instruction at 8 MHz frequency) ...... 500ns M37702E4AXXXFP (The fastest instruction at 16 MHz frequency)...... 250ns M37702E4BXXXFP (The fastest instruction at 25 MHz frequency) ...... 160ns Low power dissipation (at 8 MHz frequency) UART (may also be synchronous) .....2 8-bit A-D converter ...... 8-channel inputs 12-bit watchdog timer Programmable input/output 



#### APPLICATION

Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors, and personal computers

Control devices for industrial equipment such as ME, NC, communication, and measuring instruments

#### THE FUNCTIONS AND CHARACTERISTICS

The M37702E4-XXXFP has the same functions and characteristics as the M37702E2-XXXFP except for the PROM and RAM size. Refer to the section on the M37702E2-XXXFP.

## DATA REQUIRED FOR PROM ORDERING

- Please send the following data for writing to PROM.
- (1) M37702E4-XXXFP writing to PROM order confirmation form
- (2) 80P6N mark specification form
- (3) ROM data (EPROM 3sets)



# M37702E4-XXXFP,M37702E4AXXXFP,M37702E4BXXXFP M37702E4FS,M37702E4AFS,M37702E4BFS

PROM VERSION of M37702M4-XXXFP,M37702M4AXXXFP,M37702M4BXXXFP





# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

#### DESCRIPTION

The M37703E2-XXXSP, M37703E2AXXXSP and M37703E2BXXXSP are single-chip microcomputers designed with high-performance CMOS silicon gate technology. These are housed in a 64-pin shrink plastic molded DIP. The features of these chips are similar to those of the M37703M2-XXXSP, M37703M2AXXSP and M37703M2BXXXSP except that this chip has a 16K-byte PROM built in.

These single-chip microcomputers have a large 16M bytes address space, three instruction queue buffers, and two data buffers for high-speed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. These microcomputers are suitable for office, business and industrial equipment controller that require high-speed processing of large data. Since general purpose PROM writers can be used for the built-in PROM, this chip is suitable for small quantity production runs.

The differences between M37703E2-XXXSP, M37703E2AXXXSP and M37703E2BXXXSP are the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37703E2-XXXSP unless otherwise noted.

| Type name      | External clock input frequency |
|----------------|--------------------------------|
| M37703E2-XXXSP | 8 MHz                          |
| M37703E2AXXXSP | 16MHz                          |
| M37703E2BXXXSP | 25MHz                          |

#### FEATURES

- Number of basic instructions 103
- Memory size PROM(one time) ······16K bytes
   RAM·····512 bytes
- Instruction execution time M37703E2-XXXSP (The fastest instruction at 8 MHz frequency) ...... 500ns
  - M37703E2AXXXSP (The fastest instruction at 16 MHz frequency)······ 250ns
- M37703E2BXXXSP
- (The fastest instruction at 25 MHz frequency)...... 160ns
- Low power dissipation (at 8 MHz frequency)

- 8-bit A-D converter 4-channel inputs
- 12-bit watchdog timer



#### APPLICATION

Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors, and personal computers

Control devices for industrial equipment such as ME, NC, communication, and measuring instruments



# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP





# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

## FUNCTIONS OF M37703E2-XXXSP

| 1                            | Parameter               | Functions                                                                       |  |  |  |  |
|------------------------------|-------------------------|---------------------------------------------------------------------------------|--|--|--|--|
| Number of basic instructions |                         | 103                                                                             |  |  |  |  |
|                              | M37703E2-XXXSP          | 500ns (the fastest instructions, at 8MHz frequency)                             |  |  |  |  |
| Instruction execution time   | M37703E2AXXXSP          | 250ns (the fastest instructions, at 16MHz frequency)                            |  |  |  |  |
|                              | M37703E2BXXXSP          | 160ns (the fastest instructions, at 25MHz frequency)                            |  |  |  |  |
| Manuary 1945                 | PROM                    | 16K bytes                                                                       |  |  |  |  |
| Memory size                  | RAM                     | 512 bytes                                                                       |  |  |  |  |
|                              | P0, P1, P2, P5          | 8 -bit× 4                                                                       |  |  |  |  |
|                              | P8                      | 6-bit×1                                                                         |  |  |  |  |
| Input/Output ports           | P4, P6, P7              | 4 -bit× 3                                                                       |  |  |  |  |
|                              | P3                      | 3 -bit× 1                                                                       |  |  |  |  |
|                              | TA0, TA1, TA2, TA3, TA4 | 16-bit× 5 (4 Input/Output functions)                                            |  |  |  |  |
| Multi-function timers        | TB0, TB1, TB2           | 16-bit×3 (1 Input function)                                                     |  |  |  |  |
| Serial I/O                   |                         | UARTX 2 (One can be set clock synchronous serial I/O.)                          |  |  |  |  |
| A-D converter                |                         | 8 -bitX 1 (4 channels)                                                          |  |  |  |  |
| Watchdog timer               |                         | 12-bit× 1                                                                       |  |  |  |  |
| 1-4                          |                         | 3 external types, 16 internal types                                             |  |  |  |  |
| Interrupts                   |                         | (Each interrupt can be set the priority levels to $0 \sim 7$ .)                 |  |  |  |  |
| Clock generating circuit     |                         | Built-in(externally connected to a ceramic resonator or quartz crystal resonato |  |  |  |  |
| Supply voltage               |                         | 5 V±10%                                                                         |  |  |  |  |
| Power dissipation            |                         | 30mW(at external 8 MHz frequency)                                               |  |  |  |  |
| Input/Output characteristic  | Input/Output voltage    | 5 V                                                                             |  |  |  |  |
| Input/Output characteristic  | Output current          | 5 mA                                                                            |  |  |  |  |
| Memory expansion             |                         | Maximum 16M bytes                                                               |  |  |  |  |
| Operating temperature range  | )                       | -20~85°C                                                                        |  |  |  |  |
| Device structure             |                         | CMOS high-performance silicon gate process                                      |  |  |  |  |
| Package                      |                         | 64-pin shrink plastic molded DIP                                                |  |  |  |  |



# MITSUBISHI MICROCOMPUTERS M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

# PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

## PIN DESCRIPTION (NORMAL MODE)

| Pin                                                   | Name                      | Input/Output | Functions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------------------------------------------------|---------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> ,<br>V <sub>SS</sub>                  | Power supply              |              | Supply 5 V±10% to V <sub>CC</sub> and 0 V to V <sub>SS</sub> .                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| CNV <sub>SS</sub>                                     | CNW <sub>SS</sub> input   | input        | This pin controls the processor mode. Connect to $V_{SS}$ for single-chip mode.                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| RESET                                                 | Reset input               | Input        | To enter the reset state, this pin must be kept at a "L" condition should be maintained for the required time.                                                                                                                                                                                                                                                                                                                                                                                                       |
| X <sub>IN</sub>                                       | Clock input               | Input        | These are I/O pins of internal clock generating circuit. Connect a ceramic or quartz crystal resonator be-                                                                                                                                                                                                                                                                                                                                                                                                           |
| X <sub>OUT</sub>                                      | Clock output              | Output       | tween $X_{IN}$ and $X_{OUT}$ . When an external clock is used, the clock source should be connected to the $X_{IN}$ pin and the $X_{OUT}$ pin should be left open.                                                                                                                                                                                                                                                                                                                                                   |
| Ē                                                     | Enable output             | Output       | Data or instruction read and data write are performed when output from this pin is "L".                                                                                                                                                                                                                                                                                                                                                                                                                              |
| BYTE                                                  | Bus width selection input | input        | In memory expansion mode or microprocessor mode, this pin determines whether the external data bus is<br>8-bit width or 16-bit width. The width is 16 bits when "L" signal inputs and 8 bits when "H" signal inputs.                                                                                                                                                                                                                                                                                                 |
| AV <sub>CC</sub> ,<br>AV <sub>SS</sub>                | Analog supply input       |              | Power supply for the A-D converter. Connect $AV_{CC}$ to $V_{CC}$ and $AV_{SS}$ to $V_{SS}$ externally.                                                                                                                                                                                                                                                                                                                                                                                                              |
| V <sub>REF</sub>                                      | Reference voltage input   | Input        | This is reference voltage input pin for the A-D converter.                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| P0 <sub>0</sub> ∼P0 <sub>7</sub>                      | I/O port P0               | 1/0          | In single-chip mode, port P0 becomes an 8-bit I/O port. An I/O directional register is available so that each pin can be programmed for input or output. These ports are in input mode when reset . Address( $A_7 \sim A_0$ ) is output in memory expansion mode or microprocessor mode.                                                                                                                                                                                                                             |
| P1 <sub>0</sub> ~P1 <sub>7</sub>                      | I/O port P1               | 1/0          | In single-chip mode, these pins have the same functions as port P0. When the BYTE pin is set to "L" in memory expansion mode or microprocessor mode and external data bus is 16-bit width, high-order data $(D_{15} \sim D_8)$ is input or output when $\overline{E}$ output is "L" and an address $(A_{15} \sim A_8)$ is output when $\overline{E}$ output is "H". If the BYTE pin is "H" that is an external data bus is 8-bit width, only address $(A_{15} \sim A_8)$ is output.                                  |
| P2 <sub>0</sub> ~P2 <sub>7</sub>                      | I/O port P2               | 1/0          | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or microp-<br>rocessor mode low-order data( $D_7 \sim D_0$ ) is input or output when $\overline{E}$ output is "L" and an address( $A_{23} \sim A_{16}$ ) is<br>output when $\overline{E}$ output is "H".                                                                                                                                                                                                                |
| P30~P32                                               | I/O port P3               | 1/0          | In single-chip mode , these pins have the same functions as port P0. In memory expansion mode or microprocessor mode, R/W, $\overline{\rm BHE}$ , and ALE signals are output.                                                                                                                                                                                                                                                                                                                                        |
| P4₀~P4₂,<br>P4 <sub>7</sub>                           | I/O port P4               | Ι/Ο          | In single-chip mode, these pins have the same functions as port P0. In memory expansion mode or microprocessor mode, P4 <sub>0</sub> and P4 <sub>1</sub> become HOLD and RDY input pin respectively. Functions of other pins are the same as in single-chip mode. In single-chip mode or memory expansion mode, port P4 <sub>2</sub> can be programed for $\phi_1$ output pin divided the clock to X <sub>IN</sub> pin by 2. In microprocessor mode, P4 <sub>2</sub> always has the function as $\phi_1$ output pin. |
| P50~P57                                               | I/O port P5               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as I/O pins for timer A0, timer A1, timer A2, and timer A3.                                                                                                                                                                                                                                                                                                                                                        |
| P6 <sub>2</sub> ~P6 <sub>5</sub>                      | I/O port P6               | Ι/Ο          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as external interrupt input $\overline{INT_0}$ , $\overline{INT_1}$ , and $\overline{INT_2}$ pins, and input pins for timer B0.                                                                                                                                                                                                                                                                                    |
| P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> | I/O port P7               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as analog input AN <sub>0</sub> $\sim$ AN <sub>2</sub> and AN <sub>7</sub> input pins. P7 <sub>7</sub> also has an A-D conversion trigger input function.                                                                                                                                                                                                                                                          |
| P8₀~P8₃,<br>P8₅, P8 <sub>7</sub>                      | I/O port P8               | 1/0          | In addition to having the same functions as port P0 in single-chip mode, these pins also function as $R_xD$ , $T_xD$ , CLK, $\overline{CTS}/\overline{RTS}$ pins for UART 0, and as RxD, TxD pins for UART 1.                                                                                                                                                                                                                                                                                                        |



# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

## PIN DESCRIPTION (EPROM MODE)

| Pin                                 | Name                                             | Input/Output | Functions                                                                                                                                                                                                                                                                |
|-------------------------------------|--------------------------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> , V <sub>SS</sub>   | Power supply                                     |              | Supply 5 V $\pm$ 10% to V <sub>CC</sub> and 0 V to V <sub>SS</sub> .                                                                                                                                                                                                     |
| CNVss                               | V <sub>PP</sub> input                            | Input        | Connect to Vpp when programming or verifing.                                                                                                                                                                                                                             |
| BYTE                                | V <sub>PP</sub> input                            | Input        | Connect to $V_{PP}$ when programming or verifing.                                                                                                                                                                                                                        |
| RESET                               | Reset input                                      | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| X <sub>IN</sub>                     | Clock input                                      | Input        | Connect a ceramic resonator between X <sub>IN</sub> and X <sub>OUT</sub> .                                                                                                                                                                                               |
| Х <sub>оит</sub>                    | Clock output                                     | Output       |                                                                                                                                                                                                                                                                          |
| Ē                                   | Enable output                                    | Output       | Keep open.                                                                                                                                                                                                                                                               |
| AV <sub>CC</sub> , AV <sub>SS</sub> | A-D power supply                                 |              | Connect AV <sub>CC</sub> to V <sub>CC</sub> and AV <sub>SS</sub> to V <sub>SS</sub> .                                                                                                                                                                                    |
| V <sub>REF</sub>                    | Reference voltage input                          | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| P0 <sub>0</sub> ~P0 <sub>7</sub>    | Address input $(A_0 \sim A_7)$                   | Input        | Port P0 functions as the lower 8 bits address input $(A_0 \sim A_7)$ .                                                                                                                                                                                                   |
| P1 <sub>0</sub> ~P1 <sub>7</sub>    | Address input (A <sub>8</sub> ~A <sub>14</sub> ) | Input        | Port $P1_0 \sim P1_6$ functions as the higher 7 bits address input ( $A_8 \sim A_{14}$ ). Connect $P1_7$ to $V_{CC}$ .                                                                                                                                                   |
| P2 <sub>0</sub> ~P2 <sub>7</sub>    | Data I/O (D₀~D <sub>7</sub> )                    | 1/0          | Port P2 functions as the 8 bits data bus $(D_0 \sim D_7)$ .                                                                                                                                                                                                              |
| P3 <sub>0</sub> ~P3 <sub>2</sub>    | Input port P3                                    | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| P4₀~P4₂,<br>P4 <sub>7</sub>         | Input port P4                                    | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| P5₀~P5 <sub>7</sub>                 | Control signal input                             | Input        | P5 <sub>1</sub> and P5 <sub>2</sub> functions as $\overline{OE}$ and $\overline{CE}$ input pin.<br>Connect P5 <sub>0</sub> , P5 <sub>3</sub> , P5 <sub>4</sub> and P5 <sub>5</sub> to V <sub>CC</sub> . Connect P5 <sub>6</sub> and P5 <sub>7</sub> to V <sub>SS</sub> . |
| P6 <sub>2</sub> ~P6 <sub>5</sub>    | Input port P6                                    | Input        | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| P7₀~P7₂,<br>P7 <sub>7</sub>         | Input port P7                                    | ′ Input      | Connect to V <sub>SS</sub> .                                                                                                                                                                                                                                             |
| P8₀~P8₃,<br>P8₅, P8 <sub>7</sub>    | Input port P8                                    | Input        | Connect to V <sub>ss</sub> .                                                                                                                                                                                                                                             |



# MITSUBISHI MICROCOMPUTERS M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

#### EPROM MODE

The M37703E2-XXXSP features an EPROM mode in addition to its normal modes. When the  $\overrightarrow{\text{RESET}}$  signal level is "L", the chip automatically enters the EPROM mode. Table 1 list the correspondence between pins and Fig. 1 gives the pin connections in the EPROM mode.

When in the EPROM mode, ports P0, P1, P2, P5<sub>1</sub>, P5<sub>2</sub>,  $CNV_{ss}$  and BYTE are used for the EPROM (equivalent to the M5M27C256K). When in this mode, the built-in PROM can be written to or read from using these pins in the same way as with the M5M27C256K.

This chip does not have Device Identifier Mode, so that set the corresponding program algorithm. The program area should specify address  $4000_{16} \sim 7FFF_{16}$  for the M37703E2-

#### XXXSP.

Connect the clock which is either ceramic resonator or external clock to  $X_{\rm IN}$  pin and  $X_{\rm OUT}$  pin.

#### Caution :

Describing in this section, the built-in PROM can be written to or read in the same way as with the M5M27C256K (256K mode).

But in the future, for M37703E2BXXXSP, 1M mode may become standard.





## PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

#### Table 1. Pin function in EPROM programming mode

| M37703E2-XXXSP                             | • M5M27C256K                                                                                                               |
|--------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
| V <sub>cc</sub>                            | Vcc                                                                                                                        |
| CNV <sub>SS</sub> , BYTE                   | , V <sub>PP</sub>                                                                                                          |
| Vss                                        | V <sub>SS</sub>                                                                                                            |
| Ports P0, P1 <sub>0</sub> ~P1 <sub>6</sub> | A <sub>0</sub> ~A <sub>14</sub>                                                                                            |
| Port P2                                    | $D_0 \sim D_7$                                                                                                             |
| P52                                        | CE                                                                                                                         |
| P51                                        | ŌĒ                                                                                                                         |
|                                            | $\frac{V_{cc}}{CNV_{SS}, BYTE}$ $\frac{V_{SS}}{V_{SS}}$ Ports P0, P1 <sub>0</sub> ~P1 <sub>6</sub> Port P2 P5 <sub>2</sub> |

# FUNCTION IN EPROM MODE Reading

To read the PROM, set the  $\overline{CE}$  and  $\overline{OE}$  pins to a "L" level. Input the address of the data  $(A_0 \sim A_{14})$  to be read and the data will be output to the I/O pins  $D_0 \sim D_7$ . The data I/O pins will be floating when either the  $\overline{CE}$  or  $\overline{OE}$  pins are in the "H" state.

#### Writing

To write to the PROM, set the  $\overline{OE}$  pin to a "H" level. The CPU will enter the program mode when V<sub>PP</sub> is applied to the V<sub>PP</sub> pin. The address to be written to is selected with pins A<sub>0</sub>~A<sub>14</sub>, and the data to be written is input to pins D<sub>0</sub> ~D<sub>7</sub>. Set the  $\overline{CE}$  pin to a "L" level to being writing.

#### FAST PROGRAMMING ALGORITHM

To program the M37703E2-XXXSP with fast programming algorithm, first set  $V_{CC}$ =6V,  $V_{PP}$ =12.5, and set the address to "0". Apply a 1ms write pulse, check that the data can be read, and if it cannot be read OK, repeat the procedure, applying a 1ms write pulse and checking that the data can be read until it can be read OK. Record the accumulated number of pulse applied (N) before the data can be read OK, and then write the data again, applying a further three times this number of pulses (3×N ms).

When this series of write operations is complete, increment the address, and continue to repeat the procedure above until the last address has been reached.

Finally, when all addresses have been written, read with  $V_{CC} = V_{PP} = 5V$  (or  $V_{CC} = V_{PP} = 5.25V$ ).

| Table 2 | . 1/0 | D signal | in | each | mode |
|---------|-------|----------|----|------|------|
|---------|-------|----------|----|------|------|

| Pin<br>Mode           | CE  | ŌĒ              | V <sub>PP</sub> | Vcc | Data I/O |
|-----------------------|-----|-----------------|-----------------|-----|----------|
| Read-out              | ViL | VIL             | 5 V             | 5 V | Output   |
| Output                | VIL | V <sub>IH</sub> | 5 V             | 5.V | Floating |
| Disable               | ViH | х               | 5 V             | 5 V | Floating |
| Programming           | VIL | Viti            | 12.5V           | 6 V | Input    |
| Programming<br>Verify | VIH | V <sub>IL</sub> | 12.5V           | 6 V | Output   |
| Program Disable       | ViH | ViH             | 12.5V           | 6 V | Floating |

Note 1 : An X indicates either VIL or VIH.

#### Program operation

AC ELECTRICAL CHARACTERISTICS (Ta=25±5°C, V<sub>CC</sub>=6V±0.25V, V<sub>PP</sub>=12.5±0.3V, unless otherwise noted)

| Oursels al       | Parameter                           | · · | Test conditions                                                                                                  | · · · · | Limits |       |      |
|------------------|-------------------------------------|-----|------------------------------------------------------------------------------------------------------------------|---------|--------|-------|------|
| Symbol           | Farameter                           |     | Test conditions                                                                                                  | Min.    | Тур.   | Max.  | Unit |
| t <sub>AS</sub>  | Address setup time                  |     |                                                                                                                  | 2       | ·      |       | μs   |
| toes             | OE setup time                       |     | and the second | 2       |        | N     | μs   |
| t <sub>DS</sub>  | Data setup time                     |     |                                                                                                                  | 2       |        |       | μs   |
| t <sub>AH</sub>  | Address hold time                   |     |                                                                                                                  | 0       |        |       | μs   |
| t <sub>DH</sub>  | Data hold time                      |     |                                                                                                                  | 2       |        |       | μs   |
| t <sub>DFP</sub> | Output enable to output float delay |     |                                                                                                                  | 0       |        | 130   | ns   |
| t <sub>vcs</sub> | V <sub>CC</sub> setup time          |     |                                                                                                                  | 2       |        |       | μs   |
| t <sub>VPS</sub> | V <sub>PP</sub> setup time          |     |                                                                                                                  | 2       |        |       | μs   |
| t <sub>FPW</sub> | CE initial program pulse width      |     |                                                                                                                  | 0.95    | . 1    | 1.05  | ms   |
| t <sub>OPW</sub> | CE over program pulse width         |     |                                                                                                                  | 2.85    |        | 78.75 | ms   |
| toe              | Data valid from OE                  |     |                                                                                                                  |         |        | 150   | ns   |



# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

### AC waveforms



#### Fast programming algorithm flow chart





### PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

### CAUTION: UNITS SHIPPED AS BLANKS

The programmable M37703E2SP, M37703E2ASP and M37703E2ESP that are shipped in blank are also provided. For the M37703E2ESP, M37703E2ASP and M37703E2BSP, Mitsubishi Electric corp. does not perform PROM write test and screening following the assembly processes. To improve reliability after write, performing write and test according to the flow below before use is recommended.



Note : Never expose to 150°C exceeding 100 hours.

#### **BASIC FUNCTION BLOCKS**

Since these processors operate in exactly the same way as the M37703M2-XXXSP, refer to the section on the M37703M2-XXXSP.

### ADDRESSING MODES

The M37703E2-XXXSP has 28 powerful addressing modes. Refer to the MELPS 7700 addressing mode description for the details of each addressing mode.

#### MACHINE INSTRUCTION LIST

The M37703E2-XXXSP has 103 machine instructions. Refer to the MELPS 7700 machine instruction list for details.

### DATA REQUIRED FOR PROM ORDERING

Please send the following data for writing to PROM .

- (1) M37703E2-XXXSP writing to PROM order confirmation form
- (2) 64P4B mark specification form for one time PROM
- (3) ROM data (EPROM 3sets)



# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

### **ABSOLUTE MAXIMUM RATINGS**

| Symbol          | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Conditions           | Ratings                      | Unit |
|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|------------------------------|------|
| V <sub>cc</sub> | Supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                            |                      | -0.3~7                       | v    |
| AVcc            | Analog supply voltage                                                                                                                                                                                                                                                                                                                                                                                                                                     | · · · ·              | -0.3~7                       | v    |
| V <sub>1</sub>  | Input voltage RESET, CNV <sub>SS</sub> , BYTE                                                                                                                                                                                                                                                                                                                                                                                                             |                      | -0.3~12(Note1)               | V    |
| VI              | Input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>2</sub> ,<br>P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>2</sub> , P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> , V <sub>REF</sub> , X <sub>IN</sub> |                      | $-0.3 \sim V_{\rm cc} + 0.3$ | v    |
| Vo              | Output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>2</sub> ,<br>P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> , P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> ,<br>P7 <sub>0</sub> ~P7 <sub>2</sub> , P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> , X <sub>OUT</sub> , Ē              |                      | -0.3~V <sub>cc</sub> +0.3    | v    |
| Pd              | Power dissipation                                                                                                                                                                                                                                                                                                                                                                                                                                         | T <sub>a</sub> =25°C | 1000                         | mW   |
| Topr            | Operating temperature                                                                                                                                                                                                                                                                                                                                                                                                                                     |                      | -20~85                       | °C   |
| Tsta            | Storage temperature                                                                                                                                                                                                                                                                                                                                                                                                                                       |                      | -40~150                      | °C   |

Note 1. Input voltage for CNV<sub>SS</sub> and BYTE pins is 13V in writing to PROM.

# **RECOMMENDED** OPERATING CONDITIONS ( $v_{cc}=5V\pm 5\%$ , $\tau_a=-20\sim85^{\circ}C$ , unless otherwise noted)

|                             | Parameter                                                                                                                                                                 |                                                                                                                                                                                                                                                                                   |                    | Limits   |                     |            |  |
|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|----------|---------------------|------------|--|
| Symbol                      | Parar                                                                                                                                                                     | neter                                                                                                                                                                                                                                                                             | Min.               | Тур.     | . Max.              | Unit       |  |
| Vcc                         | Supply voltage                                                                                                                                                            |                                                                                                                                                                                                                                                                                   | 4.5                | 5.0      | 5.5                 | V          |  |
| AV <sub>CC</sub>            | Analog supply voltage                                                                                                                                                     |                                                                                                                                                                                                                                                                                   |                    | $v_{cc}$ |                     | V          |  |
| V <sub>ss</sub>             | Supply voltage                                                                                                                                                            |                                                                                                                                                                                                                                                                                   |                    | 0 -      |                     | V          |  |
| AV <sub>ss</sub>            | Analog supply voltage                                                                                                                                                     |                                                                                                                                                                                                                                                                                   |                    | 0        |                     | v          |  |
| VIH                         | High-level input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P3 <sub>0</sub> ~P<br>P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P<br>X <sub>IN</sub> , RESET, CNV   | 7 <sub>2</sub> , P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> ,                                                                                                                                                                         | 0.8V <sub>CC</sub> |          | Vcc                 | v          |  |
| VIH                         | High-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P<br>(in single-chip m                                                                       |                                                                                                                                                                                                                                                                                   | 0.8V <sub>CC</sub> |          | V <sub>cc</sub>     | v          |  |
| V <sub>IH</sub>             | High-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P<br>expansion mode                                                                          | 2 <sub>7</sub> (in memory<br>and microprocessor mode)                                                                                                                                                                                                                             | 0.5V <sub>CC</sub> |          | Vcc                 | • <b>V</b> |  |
| VIL                         | Low-level input voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P3 <sub>0</sub> ~P3<br>P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P3<br>X <sub>IN</sub> , RESET, CNVs | 7 <sub>2</sub> , P7 <sub>7</sub> , P8 <sub>0</sub> ∼P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> ,                                                                                                                                                                         | 0                  |          | 0.2V <sub>cc</sub>  | v          |  |
| V <sub>IL</sub>             | Low-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2<br>(in single-chip mo                                                                      |                                                                                                                                                                                                                                                                                   | 0                  |          | 0.2V <sub>CC</sub>  | v          |  |
| VIL                         | Low-level input voltage P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2<br>expansion mode a                                                                        | 27 (in memory<br>and microprocessor mode)                                                                                                                                                                                                                                         | 0                  |          | 0.16V <sub>cc</sub> | í v        |  |
| I <sub>он(peak)</sub>       |                                                                                                                                                                           | ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>2</sub> ,<br>, P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> ,<br>, P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub>                                     |                    |          | -10                 | mA         |  |
| I <sub>он(<b>avg</b>)</sub> |                                                                                                                                                                           | ~P17, P20~P27, P30~P32,<br>•, P50~P57, P62~P65,<br>•, P80~P83, P86, P87                                                                                                                                                                                                           |                    |          | -5                  | mA         |  |
| I <sub>OL</sub> (peak)      |                                                                                                                                                                           | ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> , P3 <sub>0</sub> ~P3 <sub>2</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> ,<br>P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub>                                         |                    |          | 10                  | mA         |  |
| loL(avg)                    | • <u></u>                                                                                                                                                                 | $\sim$ P1 <sub>7</sub> , P2 <sub>0</sub> $\sim$ P2 <sub>7</sub> , P3 <sub>0</sub> $\sim$ P3 <sub>2</sub> ,<br>, P5 <sub>0</sub> $\sim$ P5 <sub>7</sub> , P6 <sub>2</sub> $\sim$ P6 <sub>5</sub> ,<br>, P8 <sub>0</sub> $\sim$ P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> |                    |          | 5                   | mA         |  |
|                             |                                                                                                                                                                           | M37703E2-XXXSP                                                                                                                                                                                                                                                                    |                    |          | 8                   |            |  |
| f(X <sub>IN</sub> )         | External clock frequency input                                                                                                                                            | M37703E2AXXXSP                                                                                                                                                                                                                                                                    |                    |          | 16                  | мн         |  |
|                             |                                                                                                                                                                           | M37703E2BXXXSP                                                                                                                                                                                                                                                                    |                    |          | 25                  |            |  |

Note 2. Average output current is the average value of a 100ms interval. 3. The sum of I<sub>OL</sub>(peak) for ports P0, P1, P2, P3 and P8 must be 80mA or less, the sum of  $I_{OH(peak)}$  for ports P0, P1, P2, P3 and P8 must be 80mA or less, the sum of loc(peak) for ports P4, P5, P6 and P7 must be 80mA or less, and the sum of loc(peak) for ports P4, P5, P6 and P7 must be 80mA or less.



# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

## PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

## M37703E2-XXXSP

#### **ELECTRICAL CHARACTERISTICS** ( $v_{cc}$ =5V, $v_{ss}$ =0V, $T_a$ =25°C, f( $x_{in}$ )=8MHz, unless otherwise noted)

| Symbol            | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                            | Test conditions                                          |                                              |            | Limits |             | Unit    |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|----------------------------------------------|------------|--------|-------------|---------|
| Symbol            | raranjeter                                                                                                                                                                                                                                                                                                                                                                                                                           | Test co                                                  |                                              | Min.       | Тур.   | Max.        |         |
| V <sub>он</sub>   | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> | I <sub>OH</sub> =-10mA                                   |                                              | 3          |        |             | V       |
| V <sub>OH</sub>   | High-level output voltage P00~P07, P10~P17, P20~P27,<br>P30, P31                                                                                                                                                                                                                                                                                                                                                                     | I <sub>OH</sub> =−400µА                                  |                                              | 4.7        | · ·    |             | v       |
| V <sub>он</sub>   | High-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                        | $I_{OH} = -10 \text{mA}$<br>$I_{OH} = -400 \mu \text{A}$ |                                              | 3.1<br>4.8 |        |             | v       |
| V <sub>OH</sub>   | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                          | $I_{OH} = -10 \text{mA}$<br>$I_{OH} = -400 \mu \text{A}$ |                                              | 3.4<br>4.8 |        |             | v       |
| V <sub>ol</sub>   | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub>                   | I <sub>OL</sub> =10mA                                    |                                              |            |        | 2           | v       |
| V <sub>OL</sub>   | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub>                                                                                                                                                                                                                                                               | I <sub>OL</sub> =2mA                                     | , I                                          |            | -      | 0.45        | v       |
| Vol               | Low-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                         | $I_{OL} = 10 \text{mA}$<br>$I_{OL} = 2 \text{mA}$        |                                              |            |        | 1.9<br>0.43 | v       |
| Vol               | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                           | I <sub>OL</sub> =10mA                                    |                                              |            |        | 1.6<br>0.4  | v       |
| $V_{T+} - V_{T-}$ | Hysteresis HOLD, RDY, TA0 <sub>IN</sub> ~TA3 <sub>IN</sub> , TB0 <sub>IN</sub> ,<br>INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CLK <sub>0</sub>                                                                                                                                                                                                                                                     |                                                          |                                              | 0.4        |        | 1           | ·       |
| $V_{T+} - V_{T-}$ | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                                                     | 1                                                        |                                              | 0.2        |        | 0.5         | v       |
| $V_{T+} - V_{T-}$ | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                           |                                                          |                                              | 0.1        |        | 0.3         | V       |
| Цщ                | $\begin{array}{l} High-level input current $P0_0 \sim P0_7, $P1_0 \sim P1_7, $P2_0 \sim P2_7,$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$                                                                                                                                                                                                                                                                                                   | v <sub>1</sub> =5v                                       |                                              |            |        | 5           | μA      |
| I.L. :            | $\begin{array}{c} Low-level input current $P0_0 \sim P0_7, $P1_0 \sim P1_7, $P2_0 \sim P2_7,$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$                                                                                                                                                                                                                                                                                                    | Vi=0V                                                    |                                              | , l        |        | —5          | μA      |
| V <sub>RAM</sub>  | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                                                     | When clock is stopped                                    | ч                                            | 2          |        | -           | v       |
| ▼ RAM             | The more voltage                                                                                                                                                                                                                                                                                                                                                                                                                     | In single-chip mode                                      | f(X <sub>IN</sub> )=8MHz,<br>square waveform | <u> </u>   | 6      | 12          | v<br>mA |
| I <sub>CC.</sub>  | Power supply current                                                                                                                                                                                                                                                                                                                                                                                                                 | output only pin is open and other pins                   | T <sub>a</sub> =25°C when clock is stopped.  |            |        | 1           | μА      |
|                   |                                                                                                                                                                                                                                                                                                                                                                                                                                      | are V <sub>SS</sub> during reset.                        | T <sub>a</sub> =85℃ when clock is stopped.   | r i        |        | 20          |         |

### A-D CONVERTER CHARACTERISTICS ( $v_{cc}=5v$ , $v_{ss}=0v$ , $T_a=25$ °C, $f(X_{IN})=8$ MHz, unless otherwise noted)

|                   |                      |                                   | Limits    | Unit |      |
|-------------------|----------------------|-----------------------------------|-----------|------|------|
| Symbol            | Parameter            | Test conditions                   | Min. Typ. | Max. | Umt  |
| ·                 | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |           | 8    | Bits |
|                   | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |           | ±3   | LSB  |
| RLADDER           | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2         | 10   | kΩ   |
| t <sub>CONV</sub> | Conversion time      |                                   | 28.5      | 1    | μs   |
| V <sub>REF</sub>  | Reference voltage    |                                   | 2         | Vcc  | V    |
| VIA               | Analog input voltage |                                   | 0         | VREF | v    |



# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

### M37703E2AXXXSP

#### **ELECTRICAL CHARACTERISTICS** ( $v_{cc}=5v$ , $v_{ss}=0v$ , $T_a=25$ °C, $f(X_{IN})=16$ MHz, unless otherwise noted)

| Symbol                           | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                            | Test co                                               | nditions                                      |                                        | Limits |             | Unit |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-----------------------------------------------|----------------------------------------|--------|-------------|------|
| Symbol                           |                                                                                                                                                                                                                                                                                                                                                                                                                                      | Test co                                               | inanions                                      | Min.                                   | Тур.   | Max.        | Unit |
| V <sub>он</sub>                  | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> | I <sub>он</sub> =-10mA                                | I <sub>OH</sub> =-10mA                        |                                        |        |             | V    |
| V <sub>OH</sub>                  | High-level output voltage P00~P07, P10~P17, P20~P27,<br>P30, P31                                                                                                                                                                                                                                                                                                                                                                     | I <sub>OH</sub> =−400µА                               | 4.7                                           |                                        |        | v           |      |
| V <sub>он</sub>                  | High-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                        | I <sub>OH</sub> =-10mA<br>I <sub>OH</sub> =-400µA     | · .                                           | 3.1<br>4.8                             |        |             | v    |
| V <sub>он</sub>                  | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                          | $I_{OH} = -10 \text{mA}$ $I_{OH} = -400 \mu \text{A}$ |                                               | 3.4                                    |        |             | v    |
| Vol                              | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P6 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub>  | I <sub>OL</sub> =10mA                                 |                                               |                                        | 2      | ·v          |      |
| Vol                              | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub>                                                                                                                                                                                                                                                               | I <sub>OL</sub> =2mA                                  |                                               | 2                                      | 0. 45  | v           |      |
| Vol                              | Low-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                         | I <sub>OL</sub> =10mA<br>I <sub>OL</sub> =2mA         |                                               |                                        |        | 1.9<br>0.43 | v    |
| Vol                              | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                           | I <sub>oL</sub> =10mA<br>I <sub>oL</sub> =2mA         |                                               | ······································ |        | 1.6<br>0.4  | v    |
| V <sub>T+</sub> -V <sub>T-</sub> | Hysteresis HOLD, RDY, TA0 <sub>IN</sub> ~TA3 <sub>IN</sub> , TB0 <sub>IN</sub> ,<br>INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CLK <sub>0</sub>                                                                                                                                                                                                                                                     |                                                       |                                               | 0.4                                    | · - 4  | 1.          | V    |
| $V_{T+} - V_{T-}$                | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                       |                                               | 0.2                                    |        | 0.5         | V    |
| $v_{\tau+} - v_{\tau-}$          | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                           |                                                       |                                               | 0.1                                    |        | 0.3         | V    |
| կլլ                              | $\begin{array}{l} \mbox{High-level input current } P0_0 \sim P0_7, P1_0 \sim P1_7, P2_0 \sim P2_7, \\ P3_0 \sim P3_2, P4_0 \sim P4_2, P4_7, \\ P5_0 \sim P5_7, P6_2 \sim P6_5, P7_0 \sim P7_2, \\ P7_7, P8_0 \sim P8_3, P8_6, P8_7, \\ X_{IN}, \overline{\text{RESET}}, \text{CNV}_{SS}, \text{BYTE} \end{array}$                                                                                                                    | Vi=5V                                                 |                                               |                                        | 5      | 5           | μA   |
| ItL                              | Low-level input current $P0_0 \sim P0_7$ , $P1_0 \sim P1_7$ , $P2_0 \sim P2_7$ ,<br>$P3_0 \sim P3_2$ , $P4_0 \sim P4_2$ , $P4_7$ ,<br>$P5_0 \sim P5_7$ , $P6_2 \sim P6_5$ , $P7_0 \sim P7_2$ ,<br>$P7_7$ , $P8_0 \sim P8_3$ , $P8_6$ , $P8_7$ ,<br>X <sub>IN</sub> , RESET, CNVSS, BYTE                                                                                                                                              | v <sub>i</sub> =0v                                    |                                               |                                        |        | —5          | μA   |
| VRAM                             | RAM hold voltage                                                                                                                                                                                                                                                                                                                                                                                                                     | When clock is stoppe                                  | d.                                            | 2                                      |        |             | v    |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                      | In single-chip mode                                   | f(X <sub>IN</sub> )=16MHz,<br>square waveform | _                                      | 12     | 24          | mA   |
| l <sub>cc</sub>                  | Power supply current                                                                                                                                                                                                                                                                                                                                                                                                                 | output only pin is open and other pins                | T <sub>a</sub> =25°C when clock is stopped.   | te.                                    |        | 1           | μA   |
|                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                      | are V <sub>SS</sub> during reset.                     | Ta=85°C when clock is stopped.                |                                        |        | 20          |      |

### A-D CONVERTER CHARACTERISTICS (V<sub>cc</sub>=5V, V<sub>ss</sub>=0V, T<sub>a</sub>=25°C, f(X<sub>IN</sub>)=16MHz, unless otherwise noted)

| Symbol  | Descuration          |                                   | Limits    | Unit     |      |
|---------|----------------------|-----------------------------------|-----------|----------|------|
|         | Parameter            | Test conditions                   | Min. Typ. | Max.     | Unit |
|         | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> |           | 8        | Bits |
|         | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |           | ±3       | LSB  |
| RLADDER | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2         | 10       | kΩ   |
| tCONV   | Conversion time      |                                   | 14.25     |          | μs   |
| VREF    | Reference voltage    |                                   | 2         | $V_{cc}$ | V    |
| VIA     | Analog input voltage |                                   | 0         | VREF     | v    |



# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

## PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

## M37703E2BXXXSP

### $\label{eq:characteristics} \begin{array}{c} \text{ELECTRICAL} & \text{CHARACTERISTICS} ~(v_{cc} = 5v, ~v_{ss} = 0v, ~\tau_a = 25\,\text{C}, ~f(X_{in}) = 25\,\text{MHz}, ~\text{unless otherwise noted}) \end{array}$

| Cumbal                | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Test conditions                                                                |                                                                           |            | Limits                     |             | Unit        |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------|----------------------------|-------------|-------------|
| Symbol                | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Test co                                                                        | mations                                                                   | Min.       | Тур.                       | Max.        | Unit        |
| V <sub>он</sub>       | High-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub>                                         | I <sub>OH</sub> =-10mA                                                         | a Genera 22<br>19 Genera 22<br>19 Genera 22                               | 3          | ing<br>Sanggan<br>Ang Sang |             | ت<br>ب<br>ب |
| V <sub>он</sub>       | High-level output voltage P00~P07, P10~P17, P20~P27,<br>P30, P31                                                                                                                                                                                                                                                                                                                                                                                                             | I <sub>OH</sub> =-400µА                                                        | · · · · · · · · · · · · · · · · · · ·                                     | 4.7        |                            |             | v           |
| V <sub>OH</sub>       | High-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OH</sub> =-10mA<br>I <sub>OH</sub> =-400µA                              |                                                                           | 3.1<br>4.8 |                            |             | v           |
| V <sub>он</sub>       | High-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                  | $I_{OH} = -10 \text{mA}$ $J_{OH} = -400 \mu \text{A}$                          | · · · · · · · · · · · · · · · · · · ·                                     | 3.4<br>4.8 |                            |             |             |
| Vol                   | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub>                                          | I <sub>OL</sub> =10mA                                                          |                                                                           |            |                            | 2           | v           |
| V <sub>OL</sub>       | Low-level output voltage P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> , P3 <sub>1</sub>                                                                                                                                                                                                                                                                                                       | I <sub>OL</sub> =2mA                                                           |                                                                           |            |                            | 0. 45       | V           |
| VOL                   | Low-level output voltage P32                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $I_{OL} = 10 \text{mA}$<br>$I_{OL} = 2 \text{mA}$                              |                                                                           |            |                            | 1.9<br>0.43 | v           |
| Vol                   | Low-level output voltage E                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $I_{OL} = 10 \text{mA}$<br>$I_{OL} = 2 \text{mA}$                              |                                                                           |            | 1                          | 1.6<br>0.4  | v           |
| $v_{\tau+}-v_{\tau-}$ | Hysteresis HOLD, RDY, TA0 <sub>IN</sub> ~TA3 <sub>IN</sub> , TB0 <sub>IN</sub> ,<br>INT <sub>0</sub> ~INT <sub>2</sub> , AD <sub>TRG</sub> , CTS <sub>0</sub> , CLK <sub>0</sub>                                                                                                                                                                                                                                                                                             |                                                                                |                                                                           | 0,4        |                            | 1           | · v         |
| $V_{T+}-V_{T-}$       | Hysteresis RESET                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                |                                                                           | 0.2        | 1.1                        | 0.5         | v           |
| $V_{T+} - V_{T-}$     | Hysteresis X <sub>IN</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                |                                                                           | 0.1        | and the second             | 0.3         | v           |
| Гін                   | High-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>2</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>6</sub> , P8 <sub>7</sub> ,<br>X <sub>IN</sub> , RESET, CNVss, BYTE | v <sub>1</sub> =5v                                                             |                                                                           |            | ·<br>·<br>·                | 5           | μA          |
| Î                     | Low-level input current P0 <sub>0</sub> ~P0 <sub>7</sub> , P1 <sub>0</sub> ~P1 <sub>7</sub> , P2 <sub>0</sub> ~P2 <sub>7</sub> ,<br>P3 <sub>0</sub> ~P3 <sub>2</sub> , P4 <sub>0</sub> ~P4 <sub>2</sub> , P4 <sub>7</sub> ,<br>P5 <sub>0</sub> ~P5 <sub>7</sub> , P6 <sub>2</sub> ~P6 <sub>5</sub> , P7 <sub>0</sub> ~P7 <sub>2</sub> ,<br>P7 <sub>7</sub> , P8 <sub>0</sub> ~P8 <sub>3</sub> , P8 <sub>5</sub> , P3 <sub>7</sub> ,                                          | V <sub>1</sub> =0V                                                             |                                                                           |            |                            | —5          | μA          |
| VRAM                  | X <sub>IN</sub> , RESET, CNV <sub>SS</sub> , BYTE                                                                                                                                                                                                                                                                                                                                                                                                                            | When clock is stoppe                                                           | d                                                                         | 2          |                            |             | v           |
| • HAM                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | In single-chip mode                                                            | f(X <sub>IN</sub> )=25MHz,<br>square waveform                             |            | 19                         | 38          | mA          |
|                       | Power supply current                                                                                                                                                                                                                                                                                                                                                                                                                                                         | output only pin is<br>open and other pins<br>are V <sub>SS</sub> during reset. | $T_a=25^{\circ}$ when clock<br>is stopped.<br>$T_a=85^{\circ}$ when clock |            |                            | 1           | μA          |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                | is stopped.                                                               |            |                            | 20          |             |

## A-D CONVERTER CHARACTERISTICS ( $v_{cc}$ =5V, $v_{ss}$ =0V, $T_a$ =25°C, $f(x_{IN})$ =25MHz, unless otherwise noted)

| Symbol            | Parameter            | Test conditions                   | Limits            | Unit |       |  |
|-------------------|----------------------|-----------------------------------|-------------------|------|-------|--|
| Symbol            | Falailletei          | rest conditions                   | Min, Typ.         | Max. | UIIII |  |
|                   | Resolution           | V <sub>REF</sub> =V <sub>CC</sub> | the second second | 8    | Bits  |  |
| ·                 | Absolute accuracy    | V <sub>REF</sub> =V <sub>CC</sub> |                   | ±3   | LSB   |  |
| RLADDER           | Ladder resistance    | V <sub>REF</sub> =V <sub>CC</sub> | 2                 | 10   | kΩ    |  |
| t <sub>CONV</sub> | Conversion time      |                                   | 9.12              |      | μs    |  |
| VREF              | Reference voltage    |                                   | 2                 | Vcc  | V     |  |
| VIA               | Analog input voltage |                                   | 0                 | VREF | Ý     |  |



# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

# PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

# TIMING REQUIREMENTS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $\tau_a=25$ °C, unless otherwise noted) External clock input

|                   |                                             | Limits |      |      |       |      |      |      |
|-------------------|---------------------------------------------|--------|------|------|-------|------|------|------|
| Symbol            | Parameter                                   | 8N     | 8MHz |      | 16MHz |      | ИHz  | Unit |
| 1                 |                                             | Min.   | Max. | Min. | Max.  | Min. | Max. | ] .  |
| t <sub>c</sub>    | External clock input cycle time             | 125    |      | 62   |       | 40   |      | ns   |
| tw(H)             | External clock input high-level pulse width | 50     |      | 25   |       | 15   |      | ns   |
| t <sub>W(L)</sub> | External clock input low-level pulse width  | 50     |      | 25   |       | 15   |      | ns   |
| tr                | External clock rise time                    |        | 20   |      | 10    |      | 8    | ns   |
| tf                | External clock fall time                    |        | 20   |      | 10    |      | 8    | ns   |

## Single-chip mode

|                         |                          |      |                | Lin  | nits |      |      |      |
|-------------------------|--------------------------|------|----------------|------|------|------|------|------|
| Symbol                  | Parameter                | 8N   | Hz .           | 161  | ИHz  | 25N  | 1Hz  | Unit |
|                         |                          | Min. | Max.           | Min. | Max. | Min. | Max. |      |
| tsu(POD-E)              | Port P0 input setup time | 200  |                | 100  |      | 60   |      | ns   |
| t <sub>SU(P1D-E)</sub>  | Port P1 input setup time | 200  | $(-,-,\infty)$ | 100  |      | 60   |      | ns   |
| tsu(P2D-E)              | Port P2 input setup time | 200  |                | 100  |      | 60   |      | ns   |
| t <sub>SU(P3D-E)</sub>  | Port P3 input setup time | 200  |                | 100  |      | 60   |      | ns   |
| t <sub>su(P4D</sub> _E) | Port P4 input setup time | 200  |                | 100  |      | 60   |      | ns   |
| tsu(P5D-E)              | Port P5 input setup time | 200  |                | 100  |      | 60   |      | ns   |
| tsu(P6D-E)              | Port P6 input setup time | 200  |                | 100  |      | 60   |      | ns   |
| t <sub>su(P7D-E)</sub>  | Port P7 input setup time | 200  |                | 100  |      | 60   |      | ns   |
| tsu(P8D-E)              | Port P8 input setup time | 200  |                | 100  |      | 60   |      | ns   |
| th(E-POD)               | Port P0 input hold time  | 0    |                | 0    |      | 0    | · ·  | ns   |
| th(E-P1D)               | Port P1 input hold time  | 0    |                | 0    |      | 0    |      | ns   |
| th(E-P2D)               | Port P2 input hold time  | 0    | 1              | 0    |      | 0    |      | ns   |
| th(E-P3D)               | Port P3 input hold time  | 0    |                | 0    |      | 0    |      | ns   |
| th(E-P4D)               | Port P4 input hold time  | 0    |                | 0    |      | 0    |      | ns   |
| th(E-P5D)               | Port P5 input hold time  | 0    |                | 0    |      | 0    | -    | ns   |
| th(E-P6D)               | Port P6 input hold time  | 0    |                | 0    |      | 0    |      | ns   |
| th(E-P7D)               | Port P7 input hold time  | 0    |                | 0    | ×    | 0    |      | ns   |
| th(E-P8D)               | Port P8 input hold time  | 0    |                | 0 .  |      | 0    |      | ns   |

# Memory expansion mode and microprocessor mode

|                        |                          |           |     |            |      |      | Lin  | nits |      |       |      |
|------------------------|--------------------------|-----------|-----|------------|------|------|------|------|------|-------|------|
| Symbol                 |                          | Parameter |     |            | 8M   | IHz  | 161  | ЛНz  | 25N  | IHz   | Unit |
| 1 N.                   |                          |           |     |            | Min. | Max. | Min. | Max. | Min. | Max.  |      |
| t <sub>SU(P1D-E)</sub> | Port P1 input setup time |           | · . |            | 60   |      | 45   |      | 30   |       | ns   |
| tsu(P2D-E)             | Port P2 input setup time |           | 1   |            | 60   | 1    | 45   |      | 30   |       | ns   |
| tsu(RDY-ø1)            | RDY input setup time     |           |     |            | 70   | 5 A. | 60   |      | 55   |       | ns   |
| tsu(HOLD-#1)           | HOLD input setup time    |           |     | <b>3</b> - | 70   |      | 60   |      | 55   |       | ns   |
| th(E-P1D)              | Port P1 input hold time  | ,         |     |            | 0    |      | 0    |      | 0    |       | ns   |
| th(E-P2D)              | Port P2 input hold time  |           |     |            | 0    |      | 0    |      | 0    | -<br> | ns   |
| th(¢1-RDY)             | RDY input hold time      |           |     |            | 0    |      | 0    |      | 0    |       | ns   |
| th(#1-HOLD)            | HOLD input hold time     | .,        |     |            | 0    |      | 0    |      | . 0  |       | ns   |



# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

## PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

#### Timer A input (Count input in event counter mode)

| Symbol              |                                                | Limits |      |      |      |       |      |      |
|---------------------|------------------------------------------------|--------|------|------|------|-------|------|------|
|                     | Parameter                                      |        | 8MHz |      | ИHz  | 25MHz |      | Unit |
|                     |                                                | Min.   | Max. | Min. | Max. | Min.  | Max. |      |
| t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 250    |      | 125  |      | 80    |      | ns   |
| t <sub>W(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 125    |      | 62   |      | 40    |      | ns   |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 125    |      | 62   | 1.1  | .40   |      | ns   |

#### Timer A input (Gating input in timer mode)

| ſ |                     | Parameter                                      | Limits |      |       |      |       |      |      |  |
|---|---------------------|------------------------------------------------|--------|------|-------|------|-------|------|------|--|
|   | Symbol              |                                                | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |  |
|   | · · · ·             |                                                | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |  |
|   | t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 1000   | ÷.   | 500   | 3    | 320   |      | ns   |  |
|   | t <sub>W(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 500    |      | 250   |      | 160   |      | ns   |  |
|   | tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 500    |      | 250   |      | 160   |      | ns   |  |

#### Timer A input (External trigger input in one-shot pulse mode)

|                     |                                                |      | Limits |      |      |       |      |      |  |  |
|---------------------|------------------------------------------------|------|--------|------|------|-------|------|------|--|--|
| Symbol              | Parameter                                      | 8N   | ИHz    | 16   | ИНz  | 25MHz |      | Unit |  |  |
|                     |                                                | Min. | Max.   | Min. | Max. | Min.  | Max. | ]    |  |  |
| t <sub>C(TA)</sub>  | TAi <sub>IN</sub> input cycle time             | 500  |        | 250  |      | 160   |      | ns   |  |  |
| t <sub>W(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 250  |        | 125  |      | 80    |      | ns   |  |  |
| tw(TAL)             | TAI <sub>IN</sub> input low-level pulse width  | 250  |        | 125  |      | 80    | 1.1  | ns   |  |  |

#### Timer A input (External trigger input in pulse width modulation mode)

|                     |                                                | Limits |      |       |      |       |      |      |  |
|---------------------|------------------------------------------------|--------|------|-------|------|-------|------|------|--|
| Symbol              | Parameter                                      | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |  |
|                     |                                                | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |  |
| t <sub>w(TAH)</sub> | TAi <sub>IN</sub> input high-level pulse width | 250    |      | 125   |      | 80    |      | ns   |  |
| tw(TAL)             | TAi <sub>IN</sub> input low-level pulse width  | 250    |      | 125   |      | 80    |      | ns   |  |

#### Timer A input (Up-down input in event counter mode)

|                     |                                                 |      |      | Limits |           |      |      |      |
|---------------------|-------------------------------------------------|------|------|--------|-----------|------|------|------|
| Symbol              | Parameter                                       | - 8N | 1Hz  | 161    | ٨Hz       | 25M  | 1Hz  | Unit |
|                     |                                                 | Min. | Max. | Min.   | Max.      | Min. | Max. |      |
| t <sub>C(UP)</sub>  | TAiout input cycle time                         | 5000 |      | 2500   |           | 2000 |      | ns   |
| t <sub>w(UPH)</sub> | TAi <sub>OUT</sub> input high-level pulse width | 2500 |      | 1250   | 1 · · · · | 1000 |      | ns   |
| tw(UPL)             | TAi <sub>OUT</sub> input low-level pulse width  | 2500 |      | 1250   |           | 1000 | 1 .  | ns   |
| tsu(UP-TIN)         | TAiout input setup time                         | 1000 |      | 500    |           | 400  |      | ns   |
| th(TIN-UP)          | TAi <sub>out</sub> input hold time              | 1000 |      | 500    |           | 400  |      | ns   |



# M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

## PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

#### Timer B input (Count input in event counter mode)

|                     |                                                                   | Limits |      |       |      |       |      |      |  |
|---------------------|-------------------------------------------------------------------|--------|------|-------|------|-------|------|------|--|
| Symbol              | Parameter                                                         | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |  |
|                     |                                                                   | Min.   | Max. | Min.  | Max. | Min.  | Max. |      |  |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time (one edge count)               | 250    |      | 125   |      | 80    |      | ns   |  |
| t <sub>w(TBH)</sub> | TB0 <sub>IN</sub> input high-level pulse width (one edge count)   | 125    |      | 62    |      | 40    |      | ns   |  |
| tw(TBL)             | TB0 <sub>IN</sub> input low-level pulse width (one edge count)    | 125    |      | 62    |      | 40    |      | ns   |  |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time (both edges count)             | 500    |      | 250   |      | 160   |      | ns   |  |
| t <sub>w(TBH)</sub> | TB0 <sub>IN</sub> input high-level pulse width (both edges count) | 250    |      | 125   |      | 80    |      | ns   |  |
| tw(TBL)             | TB0 <sub>IN</sub> input low-level pulse width (both edges count)  | 250    |      | 125   |      | . 80  |      | ns   |  |

#### Timer B input (Pulse period measurement mode)

|                     | Parameter                                      |      | Limits |       |      |       |      |      |  |  |
|---------------------|------------------------------------------------|------|--------|-------|------|-------|------|------|--|--|
| Symbol              |                                                | 8MHz |        | 16MHz |      | 25MHz |      | Únit |  |  |
|                     |                                                | Min. | Max.   | Min.  | Max. | Min.  | Max. |      |  |  |
| t <sub>C(TB)</sub>  | TB0 <sub>IN</sub> input cycle time             | 1000 |        | 500   |      | 320   |      | ns   |  |  |
| t <sub>w(твн)</sub> | TB0 <sub>IN</sub> input high-level pulse width | 500  |        | 250   |      | 160   |      | ns   |  |  |
| t <sub>w(TBL)</sub> | TBO <sub>IN</sub> input low-level pulse width  | 500  |        | 250   |      | 160   |      | ns   |  |  |

#### Timer B input (Pulse width measurement mode)

| Symbol             | Parameter                                      | Limits |      |       |      |       |      |      |  |
|--------------------|------------------------------------------------|--------|------|-------|------|-------|------|------|--|
|                    |                                                | 8MHz   |      | 16MHz |      | 25MHz |      | Unit |  |
|                    |                                                | Min.   | Max. | Min.  | Max. | Min.  | Max. | ]    |  |
| t <sub>C(TB)</sub> | TB0 <sub>IN</sub> input cycle time             | 1000   | 1    | 500   |      | 320   |      | ns   |  |
| tw(TBH)            | TB0 <sub>IN</sub> input high-level pulse width | 500    |      | 250   |      | 160   |      | ns   |  |
| tw(TBL)            | TB0 <sub>IN</sub> input low-level pulse width  | 500    |      | 250   |      | 160   |      | ns   |  |

# A-D trigger input

|                    |                                                                |      | Limits |      |       |      |                                           |      |  |  |
|--------------------|----------------------------------------------------------------|------|--------|------|-------|------|-------------------------------------------|------|--|--|
| Symbol             | Parameter                                                      | 8M   | 8MHz   |      | 16MHz |      | ИНz                                       | Unit |  |  |
|                    |                                                                | Min. | Max.   | Min. | Max.  | Min. | Max.                                      |      |  |  |
| t <sub>C(AD)</sub> | AD <sub>TRG</sub> input cycle time (minimum allowable trigger) | 2000 |        | 1000 |       | 1000 |                                           | ns   |  |  |
|                    | AD <sub>TRG</sub> input low-level pulse width                  | 250  |        | 125  |       | 125  | 1. A. | ns   |  |  |

### Serial I/O

|                    |                                               | Limits   |      |      |       |      |         |      |
|--------------------|-----------------------------------------------|----------|------|------|-------|------|---------|------|
| Symbol             | Parameter                                     | 8M       | IHz  | 161  | ИНz   | 251  | ИНz     | Unit |
|                    |                                               | Min.     | Max. | Min. | Max.  | Min. | Max.    |      |
| t <sub>C(CK)</sub> | CLK <sub>0</sub> input cycle time             | 500      |      | 250  |       | 200  |         | ns   |
| tw(ckh)            | CLK <sub>0</sub> input high-level pulse width | 250      |      | 125  | ·     | 100  |         | ns   |
| tw(CKL)            | CLK <sub>0</sub> input low-level pulse width  | 250      |      | 125  |       | 100  |         | ns   |
| td(c-a)            | TxD <sub>0</sub> output delay time            | <i>.</i> | 150  |      | 90    |      | 80      | ns   |
| th(c-a)            | TxD <sub>0</sub> hold time                    | 30       |      | 30   | 1.1.1 | 30   |         | ns   |
| tsu(D-C)           | RxD <sub>0</sub> input setup time             | 60       |      | 30   |       | 20   | · · · · | ns   |
| th(c-D)            | RxD <sub>0</sub> input hold time              | 90       |      | 90   |       | 90   |         | ns   |

# External interrupt INT; input

| Symbol              | Parameter                                     |      | Limits |      |       |      |       |      |
|---------------------|-----------------------------------------------|------|--------|------|-------|------|-------|------|
|                     |                                               | 8N   | 8MHz   |      | 16MHz |      | 25MHz |      |
|                     |                                               | Min. | Max.   | Min. | Max.  | Min. | Max.  |      |
| t <sub>w(INH)</sub> | INT <sub>i</sub> input high-level pulse width | 250  |        | 250  |       | 250  |       | í ns |
| t <sub>W(INL)</sub> | INT; input low-level pulse width              | 250  |        | 250  |       | 250  |       | ns   |



## M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

## PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

## SWITCHING CHARACTERISTICS ( $v_{cc}=5v\pm10\%$ , $v_{ss}=0v$ , $T_a=25^{\circ}$ , unless otherwise noted) Single-chip mode

|           |                                |                 |      |      | Lin  | nits · | 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - 1 - |      |      |  |
|-----------|--------------------------------|-----------------|------|------|------|--------|-----------------------------------------|------|------|--|
| Symbol    | Parameter                      | Test conditions | 8N   | 1Hz  | 16   | ИHz    | · 25N                                   | /Hz  | Unit |  |
|           |                                | · · · · · ·     | Min. | Max. | Min. | Max.   | Min.                                    | Max. |      |  |
| td(E-P0Q) | Port P0 data output delay time |                 |      | 200  |      | 100    |                                         | 80   | ns   |  |
| td(E-P1Q) | Port P1 data output delay time | ]               |      | 200  |      | 100    | 1.1                                     | 80   | ns   |  |
| td(EP2Q)  | Port P2 data output delay time |                 | ,    | 200  |      | 100    |                                         | 80   | ns   |  |
| td(E-P3Q) | Port P3 data output delay time | 1               |      | 200  |      | 100    |                                         | 80   | ns   |  |
| td(E-P4Q) | Port P4 data output delay time | Fig. 1          |      | 200  |      | 100    |                                         | 80   | ns   |  |
| td(E-P5Q) | Port P5 data output delay time |                 |      | 200  |      | 100    |                                         | 80   | ns   |  |
| td(E-P6Q) | Port P6 data output delay time | · ·             |      | 200  |      | 1.00   |                                         | 80   | ns   |  |
| td(E_P7Q) | Port P7 data output delay time | 1               |      | 200  |      | 100    |                                         | 80   | ns   |  |
|           | Port P8 data output delay time | 1 .             |      | 200  |      | 100    |                                         | 80   | ns   |  |

## Memory expansion mode and microprocessor mode (when wait bit = "1")

|                                            |                                                |                 |      |      | Lir  | nits    |       |      |      |
|--------------------------------------------|------------------------------------------------|-----------------|------|------|------|---------|-------|------|------|
| Symbol                                     | Parameter                                      | Test conditions | 8N   | IHz  | 16   | ИНż     | 25MHz |      | Unit |
|                                            |                                                |                 | Min. | Max. | Min. | Max.    | Min.  | Max. |      |
| td(POA-E)                                  | Port P0 address output delay time              |                 | 100  |      | 30   |         | 12    |      | ns   |
| td(E-P1Q)                                  | Port P1 data output delay time (BYTE="L")      |                 |      | 110  |      | 70      |       | . 45 | ns   |
| t <sub>PXZ(E-P1Z)</sub>                    | Port P1 floating start delay time (BYTE="L")   |                 |      | 5    |      | 5       |       | 5    | ns   |
| td(P1A-E)                                  | Port P1 address output delay time              |                 | 100  |      | 30   | · · · · | 12    |      | ns   |
| td(P1A-ALE)                                | Port P1 address output delay time              | 1               | 80   |      | 24   |         | 5     |      | ns   |
| td(E-P2Q)                                  | Port P2 data output delay time                 |                 |      | 110  |      | 70      |       | 45   | ns   |
| t <sub>PXZ(E-P2Z)</sub>                    | Port P2 floating start delay time              | · ·             |      | - 5  |      | 5       |       | 5    | ns   |
| td(P2A-E)                                  | Port P2 address output delay time              | ]               | 100  |      | - 30 | -       | 12    |      | ns   |
| td(P2A-ALE)                                | Port P2 address output delay time              | 1               | 80   |      | 24   |         | 5     |      | ns   |
| td(ALE-E)                                  | ALE output delay time                          |                 | 4    |      | 4    | 1       | 4     |      | ns   |
| t <sub>W(ALE)</sub>                        | ALE pulse width                                | 1               | 90   |      | 35   |         | 22    |      | ns   |
| td(BHE-E)                                  | BHE output delay time                          | 1               | 100  |      | . 30 |         | 20    |      | ns   |
| td(R/W-E)                                  | R/W output delay time                          | Fig. 1          | 100  |      | 30   |         | 20    |      | ns   |
| t <sub>d(E</sub> - <i>ø</i> <sub>1</sub> ) | $\phi_1$ output delay time                     | <u> </u>        | 0    | 30   | 0    | 20      | 0     | 18.  | ns   |
| th(E-POA)                                  | Port P0 address hold time                      |                 | 50   |      | 25   |         | 18    |      | ns   |
| th(ALE-P1A)                                | Port P1 address hold time (BYTE="L")           |                 | 9    |      | 9    | ľ.,     | 9     |      | ns   |
| th(E-P1Q)                                  | Port P1 data hold time (BYTE="L")              | · ·             | 50   | 1    | 25   |         | 18    |      | ns   |
| t <sub>PZX(E-P1Z)</sub>                    | Port P1 floating release delay time (BYTE="L") |                 | 50   |      | 25   |         | 18    |      | ns   |
| th(E-P1A)                                  | Port P1 address hold time (BYTE="H")           |                 | 50   | ·    | 25   |         | 18    | 1    | ns   |
| th(ALE-P2A)                                | Port P2 address hold time                      |                 | 9    |      | 9    |         | 9     | •    | ns   |
| th(E-P2Q)                                  | Port P2 data hold time                         |                 | 50   |      | 25   |         | 18    |      | ns   |
| t <sub>PZX(E-P2Z)</sub>                    | Port P2 floating release delay time            | 1               | 50   |      | 25   | 1.      | 18    |      | ns   |
| th(E-BHE)                                  | BHE hold time                                  | 1               | 18   |      | 18   |         | 18    |      | ns   |
| th(E-R/W)                                  | R/W hold time                                  | 1               | 18   |      | 18   |         | 18    | 1.1  | ns   |
| t <sub>W(EL)</sub>                         | Ē pulse width                                  |                 | 220  |      | 95   |         | 50    |      | ns   |



## MITSUBISHI MICROCOMPUTERS M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

### PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

#### Memory expansion mode and microprocessor mode (when wait bit = "0", and external memory area accessed)

| -                       |                                                |                 |                |      | Lin  | nits |      |      |      |
|-------------------------|------------------------------------------------|-----------------|----------------|------|------|------|------|------|------|
| Symbol                  | Parameter                                      | Test conditions | 8№             | IHz  | 161  | ЛНz  | 25N  | /Hz  | Unit |
|                         |                                                |                 | Min.           | Max. | Min. | Max. | Min. | Max. |      |
| td(POA-E)               | Port P0 address output delay time              |                 | 100            |      | 30   |      | 12   |      | ns   |
| td(E-P1Q)               | Port P1 data output delay time (BYTE="L")      |                 |                | 110  |      | 70   |      | 45   | ns   |
| t <sub>PXZ(E-P1Z)</sub> | Port P1 floating start delay time (BYTE="L")   |                 |                | 5    |      | 5    |      | 5    | ns   |
| td(PIA-E)               | Port P1 address output delay time              |                 | 100            |      | 30   |      | 12   |      | ns   |
| td(PIA-ALE)             | Port P1 address output delay time              |                 | 80             |      | 24   |      | 5    |      | ns   |
| td(E-P2Q)               | Port P2 data output delay time                 | 1               | . 110          |      |      | 70   |      | 45   | ns   |
| t <sub>PXZ(E-P2Z)</sub> | Port P2 floating start delay time              |                 |                | 5    |      | 5    |      | 5    | ns   |
| td(P2A-E)               | Port P2 address output delay time              |                 | 100            |      | 30   |      | 12   |      | ns   |
| td(P2A-ALE)             | Port P2 address output delay time              |                 | 80             |      | 24   |      | 5    |      | ns   |
| td(ALE-E)               | ALE output delay time                          |                 | 4              |      | 4    |      | 4    |      | ns   |
| t <sub>W(ALE)</sub>     | ALE pulse width                                |                 | 4<br>90<br>100 | 35   |      | 22   |      | ns   |      |
| td(BHE_E)               | BHE output delay time                          |                 |                |      | 30   |      | 20   |      | ns   |
| td(R/W-E)               | R/W output delay time                          | Fig. 1          | 100            |      | 30   |      | 20   |      | ns   |
| $t_{d(E-\phi_1)}$       | $\phi_1$ output delay time                     |                 | 0              | 30 0 | 0    | 20   | 0    | 18   | ns   |
| th(E-POA)               | Port P0 address hold time                      |                 | 50             |      | 25   |      | 18   |      | ns   |
| th(ALE-P1A)             | Port P1 address hold time (BYTE="L")           |                 | 9              | ŀ    | 9    |      | .9   |      | ns   |
| th(E-P1Q)               | Port P1 data hold time (BYTE="L")              |                 | 50             |      | 25   |      | 18   |      | ns   |
| t <sub>PZX(E-P1Z)</sub> | Port P1 floating release delay time (BYTE="L") |                 | 50             |      | 25   |      | 18   |      | ns   |
| th(E-P1A)               | Port P1 address hold time (BYTE="H")           |                 | 50             |      | 25   |      | 18   |      | ns   |
| th(ALE-P2A)             | Port P2 address hold time                      |                 | 9              |      | 9    |      | 9    |      | ns   |
| th(E-P2Q)               | Port P2 data hold time                         |                 | 50             |      | 25   |      | 18   |      | ns   |
| t <sub>PZX(E-P2Z)</sub> | Port P2 floating release delay time            |                 | 50             |      | 25   |      | 18   |      | ns   |
| th(E-BHE)               | BHE hold time                                  |                 | 18             |      | 18   |      | 18   |      | ns   |
| th(E-R/W)               | R/W hold time                                  | 4.<br>4         | 18             |      | 18   |      | 18   |      | ns   |
| tw(EL)                  | E pulse width                                  |                 | 470            |      | 220  |      | 130  |      | ns   |



Fig. 1 Testing circuit for ports P0~P8,  $\phi_1$ 



3-45

## M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

| TIMING DIAGR<br>Single-chip mode | AM tr tr tc                | <mark> ←→ </mark> t <sub>W</sub> (H)       |
|----------------------------------|----------------------------|--------------------------------------------|
| f(X <sub>IN</sub> )              |                            |                                            |
| Ē                                |                            | <ul> <li>→ t<sub>d(E-POQ</sub>)</li> </ul> |
| Port P0 output                   |                            |                                            |
| Port P0 input                    |                            | th(E-POD)                                  |
| Port P1 output                   |                            |                                            |
| Port P1 input                    | t <sub>SU(PID-E)</sub>     | th(E-PID)                                  |
| Port P2 output                   |                            | ••••••••••••••••••••••••••••••••••••••     |
| Port P2 input                    | t <sub>su(P2D-E)</sub>     | ↓ th(E-P2D)                                |
| Port P3 output                   |                            | td(E-P3Q)                                  |
| Port P3 input                    | t <sub>SU(P3D-E)</sub>     | t <sub>h(E-P3D)</sub>                      |
| Port P4 output                   |                            | td(E-P4Q)                                  |
| Port P4 input                    | t <sub>SU</sub> (P4D-E)    | t <sub>h</sub> (ε-P4D)                     |
|                                  |                            | td(E-P5Q)                                  |
| Port P5 output                   |                            | Х                                          |
| Port P5 input                    | tsu(PSD-E)                 | th(E-P5D)                                  |
| Port P6 output                   |                            | td(E-P6Q)                                  |
| Port P6 input                    | <sup>t</sup> su(ped−e) ← → | \                                          |
|                                  | /                          | th(E−P6D)<br>td(E−P7O)                     |
| Port P7 output                   |                            | X                                          |
| Port P7 input                    | t <sub>su(P7D-E)</sub>     | τ <mark>h(ε-</mark> - <b>P7D</b> )         |
|                                  |                            | td(E-P8Q)                                  |
| Port P8 output                   |                            | Х                                          |
| Port P8 input                    | t <sub>su(PaD-E)</sub>     | th(E-PBD)                                  |
| · · · · ·                        |                            |                                            |



## MITSUBISHI MICROCOMPUTERS M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP





## M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

Memory expansion mode and microprocessor mode







• Input timing voltage : V<sub>IL</sub>=1.0V, V<sub>IH</sub>=4.0V



## MITSUBISHI MICROCOMPUTERS M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

## PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

Memory expansion mode and microprocessor mode (When wait bit = "1")

| f(X <sub>IN</sub> )                                                    |                                                                             |                              |                         |                          |                                       |                                                                                              |
|------------------------------------------------------------------------|-----------------------------------------------------------------------------|------------------------------|-------------------------|--------------------------|---------------------------------------|----------------------------------------------------------------------------------------------|
| <i>φ</i> <sub>1</sub>                                                  |                                                                             | $t_{d(e-\phi_1)}$            |                         | td(E-\$\$_1)             |                                       |                                                                                              |
| Ē                                                                      |                                                                             |                              | t <sub>W(EL)</sub>      | td(804-5)                | · · · · · · · · · · · · · · · · · · · |                                                                                              |
| Port P0 output $(A_0 \sim A_7)^{-1}$                                   |                                                                             | th(ALE-POA)                  | Address                 |                          | Address                               |                                                                                              |
| Port P1 output<br>$(A_8 \sim A_{15}/D_8 \sim D_{15})$<br>(BYTE="L")    |                                                                             |                              | $\frac{d(E-P(Q))}{dta}$ | Address                  |                                       | Address                                                                                      |
| Port P1 output<br>( $A_8 \sim A_{15}$ )<br>(BYTE="H")                  |                                                                             | Χ                            | Address                 | X                        | Address                               |                                                                                              |
| Port P1 input                                                          |                                                                             |                              |                         |                          | /                                     | \                                                                                            |
| Port P2 output<br>$(A_{16} \sim A_{23}/D_0 \sim D_7)$<br>Port P2 input |                                                                             | th(ALE-P2A)                  | Data<br>th(E-P2Q)       | Address                  | t <sub>PXZ(E</sub> -P2Z)              | $\begin{array}{c} & t_{PZX(E-P2Z)} \\ \hline & Address \\ \hline & t_{h(E-P2D)} \end{array}$ |
| Port P3 <sub>2</sub> output<br>(ALE)                                   | · · ·                                                                       | t <sub>W</sub> (ALE)         |                         |                          | - td(ALE-E)                           |                                                                                              |
| Port P3 <sub>1</sub> output<br>(BHE)                                   | >                                                                           | td(BHE-E)                    |                         | th(E-BHE)                |                                       | χ                                                                                            |
| Port $P3_0$ output ( $R/\overline{W}$ )                                |                                                                             | < td(R/W-E) >                |                         | ←→ t <sub>h(E-R/W)</sub> |                                       |                                                                                              |
|                                                                        | Test conditions<br>$\cdot V_{cc} = 5 V \pm 10\%$                            |                              |                         | . '                      | 5<br>                                 |                                                                                              |
|                                                                        | • V <sub>cc</sub> = 5 V±10%     • Output timing voltage : V <sub>oL</sub> = | =0.8V, V <sub>он</sub> =2.0\ | /                       |                          |                                       |                                                                                              |
|                                                                        |                                                                             | 0.8V, V <sub>IH</sub> =2.5V  |                         |                          |                                       |                                                                                              |

• Port P4<sub>1</sub> input : V<sub>IL</sub>=1.0V, V<sub>IH</sub>=4.0V



## MITSUBISHI MICROCOMPUTERS M37703E2-XXXSP,M37703E2AXXXSP M37703E2BXXXSP

## PROM VERSION of M37703M2-XXXSP,M37703M2AXXXSP,M37703M2BXXXSP

| weinory ex                                                                         | parision mode and microprocessor r                     | HOGE (When wait bit -   | - 0, and external memory ar                                                                                              | ea is accessed)                         |
|------------------------------------------------------------------------------------|--------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
| f(X <sub>IN</sub> )                                                                |                                                        | $\frac{1}{1}$           |                                                                                                                          |                                         |
| φ <sub>1</sub>                                                                     |                                                        |                         |                                                                                                                          |                                         |
| Ē                                                                                  |                                                        | tw(EL)                  | $ \begin{array}{c} t_{\mathbf{d}(\mathbf{E}-\phi_1)} \\ \leftarrow t_{\mathbf{d}(\mathbf{POA}-\mathbf{E})} \end{array} $ |                                         |
| Port P0 output $(A_0 \sim A_7)$                                                    | X                                                      | Address                 | Address                                                                                                                  |                                         |
| Port P1 output<br>(A <sub>8</sub> ~A <sub>15</sub> /D <sub>8</sub> ~<br>(BYTE="L") |                                                        | ++-\/                   | Address                                                                                                                  | Address                                 |
| Port P1 output                                                                     |                                                        | t <sub>h(E-P1A)</sub>   |                                                                                                                          |                                         |
| (A <sub>8</sub> ∼A <sub>15</sub> )<br>(BYTE="H")                                   | X                                                      | Address                 | Address                                                                                                                  |                                         |
| Port P1 input                                                                      |                                                        | ) <b>(</b> ) <b>(</b> ) | ←→ t <sub>PXZ(E</sub> -P2Z)                                                                                              | $\leftarrow \rightarrow t_{PZX(E-P2Z)}$ |
| Port P2 output $(A_{16} \sim A_{23}/D_0 \sim$                                      |                                                        | ress Data               | Address t <sub>su(p2D-E</sub>                                                                                            | Address                                 |
| Port P2 input                                                                      | td(p2A-AL                                              |                         |                                                                                                                          |                                         |
| Port P3₂ output<br>(ALE)                                                           | tw(ALE                                                 |                         |                                                                                                                          |                                         |
|                                                                                    | td(BHE-                                                | -E)                     | th(E-BHE)                                                                                                                |                                         |
| Port P3 <sub>1</sub> output<br>(BHE)                                               | X                                                      |                         | X                                                                                                                        | X                                       |
| Port P3₀ output                                                                    |                                                        | -E)                     | < → t <sub>h(E−R/W)</sub>                                                                                                |                                         |
| (R/W)                                                                              |                                                        |                         |                                                                                                                          |                                         |
|                                                                                    | Test conditions<br>• $V_{cc}$ = 5 V±10%                |                         |                                                                                                                          |                                         |
|                                                                                    | • Output timing voltage : $V_{OL}=0.8V$ , $V_{OH}=2$ . | 0 <b>v</b>              | e.                                                                                                                       |                                         |

• Ports P1, P2 input  $V_{IL}=0.8V, V_{IH}=2.5V$ 

• Port P4<sub>1</sub> input  $V_{IL}$ =1.0V, V<sub>IH</sub>=4.0V



## MITSUBISHI MICROCOMPUTERS M37703E4-XXXSP,M37703E4AXXXSP M37703E4BXXXSP

PROM VERSION of M37703M4-XXXSP,M37703M4AXXXSP,M37703M4BXXXSP

#### DESCRIPTION

The M37703E4-XXXSP, M37703E4AXXXSP and M37703E4BXXXSP are single-chip microcomputers designed with high-performance CMOS silicon gate technology. These are housed in a 64-pin shrink plastic molded DIP. The features of these chips are similar to those of the M37703M4-XXXSP, M37703M4AXXXSP and M37703M4BXXSP except that these chips have a 32K-byte PROM built in.

These single-chip microcomputers have a large 16M bytes address space, three instruction queue buffers, and two data buffers for high-speed instruction execution. The CPU is a 16-bit parallel processor that can also be switched to perform 8-bit parallel processing. These microcomputers are suitable for office, business and industrial equipment controller that require high-speed processing of large data. Since general purpose PROM writers can be used for the built-in PROM, these chips are suitable for small quantity production runs.

The differences between M37703E4-XXXSP, M37703E4AXXXSP and M37703E4BXXXSP are the external clock input frequency as shown below. Therefore, the following descriptions will be for the M37703E4-XXXSP unless otherwise noted.

| Type name      | External clock input frequency |
|----------------|--------------------------------|
| M37703E4-XXXSP | 8 MHz                          |
| M37703E4AXXXSP | 16MHz                          |
| M37703E4BXXXSP | 25MHz                          |

The M37703E4-XXXSP has the same functions as the M37703E2-XXXSP except for the memory size.

#### FEATURES

- Number of basic instructions 103
- Instruction execution time M37703E4-XXXSP (The fastest instruction at 8 MHz frequency) ...... 500ns

M37703E4AXXXSP

(The fastest instruction at 16 MHz frequency)...... 250ns M37703E4BXXXSP

(The fastest instruction at 25 MHz frequency)..... 160ns

- Single power supply ......5V±10%
- Low power dissipation (at 8 MHz frequency)

- 12-bit watchdog timer
- Programmable input/output
- (ports P0, P1, P2, P3, P4, P5, P6, P7, P8) ...... 53



#### APPLICATION

Control devices for office equipment such as copiers, printers, typewriters, facsimiles, word processors, and personal computers

Control devices for industrial equipment such as ME, NC, communication, and measuring instruments

### THE FUNCTIONS AND CHARACTERISTICS

The M37703E4-XXXSP has the same functions and characteristics as the M37703E2-XXXSP except for the ROM and RAM size. Refer to the section on the M37703E2-XXXSP.

### DATA REQUIRED FOR PROM ORDERING

Please send the following data for writing to PROM.

- (1) M37703E4-XXXSP writing to PROM order confirmation form
- (2) 64P4B mark specification form for one time PROM
- (3) ROM data (EPROM 3sets)



## MITSUBISHI MICROCOMPUTERS M37703E4-XXXSP,M37703E4AXXXSP M37703E4BXXXSP

PROM VERSION of M37703M4-XXXSP,M37703M4AXXXSP,M37703M4BXXXSP





## APPENDICES

4

## MELPS 7700 MASK ROM ORDERING METHOD

#### MASK ROM ORDERING METHOD

Mitsubishi Electric corp. accepts order to transfer EPROM supplied program data into the mask ROMs in single-chip 16-bit microcomputers. When placing such order, please submit the information described below.

- 1. Mask ROM Order Confirmation Form.....1 set (There is a specific form to be used for each model.)
- Data to be written into mask ROM ..... EPROM (Please provide three sets containing the identical data.)
- 3. Mark Specification Form .....1 set

#### NOTES

(1) Acceptable EPROM type

Any EPROM made by Mitsubishi Electric corp. that is listed in the Mask ROM Order Confirmation Form may be used.

(2) EPROM window labeling

Please write the model name and the identification code (A, B, C) on the label for each of the three sets of data EPROMs provided.



- (3) Calculation and indication of check sum code Please calculate the total number of data in words in the EPROM, and write the number in 4-digit hexadecimal form in the check sum code field of the Mask ROM Order Confirmation Form.
- (4) Options

Refer to the appropriate data book entry and write the desired options on the Mask ROM Order Confirmation Form.

(5) Marking specification method

The permissible marking specifications differ depending on the shape of package. Please fill out the Marking Specification Form and attach it to the Mask ROM Order Confirmation Form.

#### OUTLINE OF ORDER PROCESSING

Mitsubishi Electric corp. will produce the mask ROM if at least two of the three EPROM sets submitted contain identical data.

If we find error when the submitted EPROMs are compared, we will contact your representative. Thus, we assume responsibility only when we produce the mask ROMs that contain data other than the data correctly provided by the customer.

Mitsubishi Electric corp. uses an automatic mask ROM design program to generated the forlling:

- 1 : Drafting data for mask ROM production;
- 2 : ROM code listing or EPROM for mask ROM production error check work;
- 3 : Mask ROM test program.

The chart below shows the flow of mask ROM production.





## MELPS 7700 MASK ROM ORDERING METHOD

#### GZZ-SH02-45A < 99A0 >

## MELPS 7700 MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702M2-XXXFP MITSUBISHI ELECTRIC

| Mask    |                           |                         |
|---------|---------------------------|-------------------------|
|         | Date :                    |                         |
| Receipt | Section head<br>signature | Supervisor<br>signature |
| ά.      |                           |                         |

Note : Please fill in all items marked \*\*

|   |          | Company        |      |  |   | TEL | - |                | Responsible officer | Supervisor |
|---|----------|----------------|------|--|---|-----|---|----------------|---------------------|------------|
| * | Customer | name           |      |  | × | (   | ) | ance<br>itures |                     |            |
|   |          | Date<br>issued | Date |  |   |     |   | lssua<br>signa |                     |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Checksum code for entire EPROM areas

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

EPROM Type :



(1) Set "FF<sub>16</sub>" in the shaded area.

Address 0<sub>16</sub> to 10<sub>16</sub> are the area for storing the data on model designation and options. This area must be written with the data shown below.
 Details for option data are given next in the section describing the STP instruction option.
 Address and data are written in hexadecimal

notation.

(hexadecimal notation)

|    | Address |    | Address |             | Address |
|----|---------|----|---------|-------------|---------|
| 4D | 0       | 2D | 8       | Option data | 10      |
| 33 | 1       | FF | 9 .     |             |         |
| 37 | 2       | FF | A       |             |         |
| 37 | 3       | FF | В       |             |         |
| 30 | 4       | FF | С       |             |         |
| 32 | 5       | FF | D       |             |         |
| 4D | 6       | FF | E       |             |         |
| 32 | 7       | FF | F       |             |         |

#### ※ 2. STP instruction option

One of the following sets of data should be written to the option data address  $(10_{16})$  of the EPROM you have ordered. Check @ in the appropriate box.

STP instruction enable 01<sub>16</sub>

STP instruction disable

Address 10<sub>16</sub> Address 10<sub>16</sub>

0016

#### % 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702M2-XXXFP) and attach to the Mask ROM Order Confirmation Form.



## MITSUBISHI MICROCOMPUTERS MELPS 7700 MASK ROM ORDERING METHOD

GZZ\_SH02\_46A<99A0>

## MELPS 7700 MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702M2AXXXFP MITSUBISHI ELECTRIC

|         | Date :                    |                         |
|---------|---------------------------|-------------------------|
| Receipt | Section head<br>signature | Supervisor<br>signature |
|         |                           |                         |

Mask BOM number

Note : Please fill in all items marked \*\*

|   |          | Company        |        | , | <br>TE | L |      | s      | Responsible<br>officer | Supervisor |
|---|----------|----------------|--------|---|--------|---|------|--------|------------------------|------------|
| * | Customer | name           |        |   | (      | ) | ance | ature: |                        |            |
| 1 |          | Date<br>issued | Date : |   |        |   | Issu | signe  |                        |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.





## MELPS 7700 MASK ROM ORDERING METHOD

GZZ-SH02-47A < 99A0 >

## MELPS 7700 MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702M2BXXXFP MITSUBISHI ELECTRIC

| Mask ROM number |                                       |                         |  |  |  |  |  |
|-----------------|---------------------------------------|-------------------------|--|--|--|--|--|
|                 | · · · · · · · · · · · · · · · · · · · |                         |  |  |  |  |  |
|                 | Date                                  |                         |  |  |  |  |  |
| ŧ               | Section head<br>signature             | Supervisor<br>signature |  |  |  |  |  |
| Receipt         |                                       |                         |  |  |  |  |  |
| Re              |                                       |                         |  |  |  |  |  |
|                 | · ·                                   |                         |  |  |  |  |  |

Note : Please fill in all items marked \*\*

|   |          | Company        |        |     | TEL |                 | Responsible officer | Supervisor |
|---|----------|----------------|--------|-----|-----|-----------------|---------------------|------------|
| * | Customer | name           |        | × × | ( ) | lance<br>atures | ÷ .                 |            |
|   |          | Date<br>issued | Date : |     |     | lssu<br>signa   |                     |            |

※1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

Checksum code for entire EPROM areas



EPROM Type :



(1) Set "FF<sub>16</sub>" in the shaded area.

(2) Address 0<sub>16</sub> to 10<sub>16</sub> are the area for storing the data on model designation and options. This area must be written with the data shown below. Details for option data are given next in the section describing the STP instruction option. Address and data are written in hexadecimal notation.

Address Address Address 4D 0 42 8 Option data 10 33 1 FF 9 37 2 FF A 3 в 37 FF FF 30 4 С 32 5 FF D 6 Е 4D FF 32 7 FF F

#### \*2. STP instruction option

One of the following sets of data should be written to the option data address  $(10_{16})$  of the EPROM you have ordered. Check @ in the appropriate box.

STP instruction enable
 STP instruction disable

01<sub>16</sub> Add 00<sub>16</sub> Add

Address 10<sub>16</sub> Address 10<sub>16</sub>

#### ※ 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702M2BXXXFP) and attach to the Mask ROM Order Confirmation Form.

※4. Comments



## MELPS 7700 MASK ROM ORDERING METHOD

GZZ-SH02-36A < 98A0 >

## **MELPS 7700 MASK ROM ORDER CONFIRMATION FORM** SINGLE-CHIP 16-BIT MICROCOMPUTER M37702M4-XXXFP **MITSUBISHI ELECTRIC**

| Mask ROM number |                           |                         |  |  |  |  |
|-----------------|---------------------------|-------------------------|--|--|--|--|
|                 | Date :                    |                         |  |  |  |  |
| Receipt         | Section head<br>signature | Supervisor<br>signature |  |  |  |  |

Note : Please fill in all items marked \*

4-7

|   |          | Company        |        | TEL |   |                 | Responsible officer | Supervisor |
|---|----------|----------------|--------|-----|---|-----------------|---------------------|------------|
| * | Customer | name           |        | (   | ) | uance<br>atures | 1                   | -          |
|   |          | Date<br>issued | Date : |     |   | Issua           |                     |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



#### ※ 2. STP instruction option

One of the following sets of data should be written to the option data address (10<sub>16</sub>) of the EPROM you have ordered. Check @ in the appropriate box.

STP instruction enable

0116 □ STP instruction disable 0016

Address 10<sub>16</sub> Address 10<sub>16</sub>

#### ※ 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702M4-XXXFP) and attach to the Mask ROM Order Confirmation Form.



## MELPS 7700 MASK ROM ORDERING METHOD

GZZ-SH02-37A<98A0>

MELPS 7700 MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702M4AXXXFP MITSUBISHI ELECTRIC

| Mask R  | OM number                 |                      |
|---------|---------------------------|----------------------|
| ··· ·   |                           |                      |
|         | Date :                    |                      |
| ÷       | Section head<br>signature | Supervisor signature |
| Receipt |                           |                      |
| Re      |                           |                      |
|         |                           |                      |

Note : Please fill in all items marked \*\*

|   |          | Company        |        |                                                                                                                                                                                                                                    | TEL |                 | Responsible officer | Supervisor |
|---|----------|----------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----------------|---------------------|------------|
| * | Customer | name           |        | a da ser da ser en altera de la composición de la composición de la composición de la composición de la compos<br>La composición de la c | ( ) | uance<br>atures | · ·                 |            |
|   |          | Date<br>issued | Date : |                                                                                                                                                                                                                                    |     | lssu<br>signé   |                     |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

(1)

EPROM Type :



Checksum code for entire EPROM areas

(hexadecimal notation)

Set "FF<sub>16</sub>" in the shaded area.

(2) Address 0<sub>16</sub> to 10<sub>16</sub> are the area for storing the data on model designation and options. This area must be written with the data shown below. Details for option data are given next in the section describing the STP instruction option. Address and data are written in hexadecimal notation.

|    | Address |    | Address |             | Address |
|----|---------|----|---------|-------------|---------|
| 4D | 0       | 41 | 8       | Option data | 10      |
| 33 | 1       | FF | 9       | ,           |         |
| 37 | 2       | FF | A       |             |         |
| 37 | 3       | FF | В       |             |         |
| 30 | 4       | FF | С       |             |         |
| 32 | 5       | FF | D       |             |         |
| 4D | 6       | FF | E       |             |         |
| 34 | 7       | FF | F. 5    |             |         |

#### ※ 2. STP instruction option

One of the following sets of data should be written to the option data address  $(10_{16})$  of the EPROM you have ordered. Check @ in the appropriate box.

STP instruction enable

STP instruction disable

Address 10<sub>16</sub> Address 10<sub>16</sub>

0116

00<sub>16</sub>

#### % 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702M4AXXXFP) and attach to the Mask ROM Order Confirmation Form.

#### ×4. Comments



## MELPS 7700 MASK ROM ORDERING METHOD

GZZ-SH02-38A<98A0>

## MELPS 7700 MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702M4BXXXFP MITSUBISHI ELECTRIC

Mask ROM number

|         | Date :                    |                         |
|---------|---------------------------|-------------------------|
| ÷       | Section head<br>signature | Supervisor<br>signature |
| Receipt |                           |                         |
| Re      |                           |                         |
|         |                           |                         |
|         |                           |                         |

Note : Please fill in all items marked \*

|   |          | Company        |        | TEL |                | Responsible<br>officer | Supervisor |
|---|----------|----------------|--------|-----|----------------|------------------------|------------|
| * | Customer | name           |        | ( ) | ance           |                        |            |
|   |          | Date<br>issued | Date : |     | lssua<br>signa |                        |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



#### \* 2. STP instruction option

One of the following sets of data should be written to the option data address  $(10_{16})$  of the EPROM you have ordered. Check @ in the appropriate box.

STP instruction enable

□ STP instruction disable

00<sub>16</sub> Address

01<sub>16</sub>

Address 10<sub>16</sub> Address 10<sub>16</sub>

#### % 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702M4BXXXFP) and attach to the Mask ROM Order Confirmation Form.

#### %4. Comments



## **MITSUBISHI MICROCOMPUTERS MELPS 7700 MASK ROM** ORDERING METHOD

GZZ-SH02-51A ( 99A0 )

## **MELPS 7700 MASK ROM ORDER CONFIRMATION FORM** SINGLE-CHIP 16-BIT MICROCOMPUTER M37703M2-XXXSP **MITSUBISHI ELECTRIC**

| Mask ROM number |                           |                      |  |  |  |  |  |  |
|-----------------|---------------------------|----------------------|--|--|--|--|--|--|
|                 |                           |                      |  |  |  |  |  |  |
|                 | Date :                    |                      |  |  |  |  |  |  |
| ÷.              | Section head<br>signature | Supervisor signature |  |  |  |  |  |  |
| Receipt         |                           |                      |  |  |  |  |  |  |
| Be              |                           |                      |  |  |  |  |  |  |
|                 |                           |                      |  |  |  |  |  |  |

Note : Please fill in all items marked \*\*

|   |          | Company        |        | TEL |               | Responsible officer | Supervisor |
|---|----------|----------------|--------|-----|---------------|---------------------|------------|
| * | Customer | name           |        | (`) | atures        |                     |            |
|   |          | Date<br>issued | Date : |     | lssu<br>signé |                     |            |

#### ※1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



ordered. Check @ in the appropriate box.

STP instruction enable 0116 Address 10<sub>16</sub>

STP instruction disable 0016

Address 10<sub>16</sub>

#### ※ 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form (for M37703M2-XXXSP) and attach to the Mask ROM Order Confirmation Form.



## **MELPS 7700 MASK ROM ORDERING METHOD**

ł

GZZ-SH02-52A < 99A0 >

## **MELPS 7700 MASK ROM ORDER CONFIRMATION FORM** SINGLE-CHIP 16-BIT MICROCOMPUTER M37703M2AXXXSP **MITSUBISHI ELECTRIC**

| Mask ROM number |                           |                         |  |  |  |  |
|-----------------|---------------------------|-------------------------|--|--|--|--|
|                 |                           | 2 T                     |  |  |  |  |
|                 | Date :                    |                         |  |  |  |  |
| Receipt         | Section head<br>signature | Supervisor<br>signature |  |  |  |  |
| Re              |                           |                         |  |  |  |  |

Note : Please fill in all items marked \*\*

|   |          | Company        |        | TEL |   |     |        | Responsible officer | Supervisor |
|---|----------|----------------|--------|-----|---|-----|--------|---------------------|------------|
| * | Customer | name           |        | (   | ) | e o | ature: |                     |            |
|   |          | Date<br>issued | Date : |     |   | 2   | signa  |                     |            |

#### ※1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

| EPROM Type:                                                                         |                              | - (1)                                                                                         | Sot "F                                                                                                | =E " i                                                 | in the                                                                                                 | shada                                                                                        | d area                                                                            |                                                  |           |
|-------------------------------------------------------------------------------------|------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------|--------------------------------------------------|-----------|
| 27256         0000         0010         4000         DATA         16K         7FFF  |                              | Addre<br>data d<br>must<br>Detail<br>tion d<br>Addre<br>notatio<br>4D<br>33<br>37<br>37<br>30 | ess 0 <sub>1</sub><br>on mo<br>be wr<br>ls for<br>escritess a<br>on.<br>Addr<br>0<br>1<br>2<br>3<br>4 | 6 to<br>del d<br>itten v<br>optior<br>oing th<br>nd da | 10 <sub>16</sub> ar<br>esigna<br>with the<br>n data<br>ne STP<br>ata are<br>41<br>FF<br>FF<br>FF<br>FF | tion and<br>data s<br>are giv<br>instruc<br>e writte<br>Addres<br>8<br>9<br>A<br>B<br>B<br>C | area for s<br>d options.<br>shown belo<br>ren next in<br>stion optior<br>en in he | This area<br>ow.<br>In the sec<br>In<br>Kadecima |           |
| 2. STP instruction option<br>One of the following sets<br>ordered. Check @ in the a | of data should be written to | the o                                                                                         | 33<br>4D<br>32<br>option d                                                                            | 5<br>6<br>7<br>0 4ata a                                | lddres                                                                                                 | FF<br>FF<br>FF<br>ss (10 <sub>1</sub>                                                        | D<br>E<br>F<br>6) of th                                                           | ne EPROM                                         | l you hav |

Π STP instruction enable

STP instruction disable

Address 10<sub>16</sub> Address 10<sub>16</sub>

01<u>16</u>

00<sub>16</sub>

#### ※ 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form (for M37703M2AXXXSP) and attach to the Mask ROM Order Confirmation Form.



## **MELPS 7700 MASK ROM** ORDERING METHOD

GZZ-SH02-53A<99A0>

## **MELPS 7700 MASK ROM ORDER CONFIRMATION FORM** SINGLE-CHIP 16-BIT MICROCOMPUTER M37703M2BXXXSP **MITSUBISHI ELECTRIC**

| Mask ROM number |                           |                         |  |  |  |  |  |  |  |
|-----------------|---------------------------|-------------------------|--|--|--|--|--|--|--|
|                 | Date :                    |                         |  |  |  |  |  |  |  |
| ,<br>t          | Section head<br>signature | Supervisor<br>signature |  |  |  |  |  |  |  |
| Receipt         |                           | ж                       |  |  |  |  |  |  |  |

Note : Please fill in all items marked \*\*

Address

10

|   |          | Company        |        | · · | TEL     | , |      | s      | Responsible officer | Supervisor |
|---|----------|----------------|--------|-----|---------|---|------|--------|---------------------|------------|
| * | Customer | name           |        | λ.  | (       | ) | ance | ature: |                     |            |
|   |          | Date<br>issued | Date : |     | · · · · |   | lssu | * sign |                     |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



#### ※ 2. STP instruction option

One of the following sets of data should be written to the option data address (1016) of the EPROM you have ordered. Check @ in the appropriate box.

STP instruction enable 0116

- STP instruction disable 0016
- Address 10<sub>16</sub> Address 10<sub>16</sub>

#### ※ 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form (for M37703M2BXXXSP) and attach to the Mask ROM Order Confirmation Form.

%4. Comments



## MELPS 7700 MASK ROM ORDERING METHOD

GZZ-SH02-42A < 98A0 >

## MELPS 7700 MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37703M4-XXXSP MITSUBISHI ELECTRIC

| Mask ROM number |                           |                         |  |  |  |  |  |  |  |
|-----------------|---------------------------|-------------------------|--|--|--|--|--|--|--|
|                 |                           |                         |  |  |  |  |  |  |  |
|                 | Date :                    |                         |  |  |  |  |  |  |  |
| ipt             | Section head<br>signature | Supervisor<br>signature |  |  |  |  |  |  |  |
| Receipt         |                           |                         |  |  |  |  |  |  |  |
|                 |                           |                         |  |  |  |  |  |  |  |

Note : Please fill in all items marked \*\*

| * |          | Company<br>name |        | · . | TEL<br>( | ) | e      | res     | Responsible<br>officer | Supervisor |
|---|----------|-----------------|--------|-----|----------|---|--------|---------|------------------------|------------|
| * | Customer | Date<br>issued  | Date : |     |          | , | Issuan | signatu |                        |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

27512

0000

0010

8000

FFFF

32'K

0116

0016

 $\square$ 

DATA

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



(1) Set FF16 in the shaded area.
(2) Address 0<sub>16</sub> to 10<sub>16</sub> are the area for storing the data on model designation and options. This area must be written with the data shown below.

Details for option data are given next in the section describing the STP instruction option.

Address and data are written in hexadecimal notation.

|    | Address |    | Address |             | Address |
|----|---------|----|---------|-------------|---------|
| 4D | 0       | 2D | 8       | Option data | 10      |
| 33 | 1       | FF | 9       |             |         |
| 37 | 2       | FF | Α       |             |         |
| 37 | 3       | FF | В       | 1910 - C.   |         |
| 30 | 4       | FF | С       |             |         |
| 33 | 5       | FF | D       |             |         |
| 4D | 6       | FF | E       |             |         |
| 34 | 7       | FF | F       |             |         |

#### ※ 2. STP instruction option

One of the following sets of data should be written to the option data address  $(10_{16})$  of the EPROM you have ordered. Check @ in the appropriate box.

- STP instruction enable
- STP instruction disable

Address 10<sub>16</sub> Address 10<sub>16</sub>

#### ※ 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form (for M37703M4-XXXSP) and attach to the Mask ROM Order Confirmation Form.



## MELPS 7700 MASK ROM ORDERING METHOD

GZZ-SH02-43A < 98A0 >

## MELPS 7700 MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37703M4AXXXSP MITSUBISHI ELECTRIC

| Mask ROM number |                           |                         |  |  |  |  |  |  |  |
|-----------------|---------------------------|-------------------------|--|--|--|--|--|--|--|
|                 |                           |                         |  |  |  |  |  |  |  |
|                 | Date :                    |                         |  |  |  |  |  |  |  |
| Receipt         | Section head<br>signature | Supervisor<br>signature |  |  |  |  |  |  |  |
| Ë.              |                           |                         |  |  |  |  |  |  |  |

Note : Please fill in all items marked \*\*

|   |          | Company        | · · · · | <br>TEL | . 0             | Responsible<br>officer | Supervisor |
|---|----------|----------------|---------|---------|-----------------|------------------------|------------|
| * | Customer | name           |         | ( )     | iance<br>atures |                        | ×          |
|   |          | Date<br>issued | Date :  |         | lssu<br>sign;   |                        |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



EPROM Type :



2) Address 0<sub>16</sub> to 10<sub>16</sub> are the area for storing the data on model designation and options. This area must be written with the data shown below. Details for option data are given next in the section describing the STP instruction option. Address and data are written in hexadecimal notation.

|    | Address |      | Address |             | Address |
|----|---------|------|---------|-------------|---------|
| 4D | 0       | 41   | 8       | Option data | 10      |
| 33 | 1       | FF   | 9       | 1           |         |
| 37 | 2       | FF . | A       |             | ·       |
| 37 | 3       | FF   | B.      |             |         |
| 30 | 4       | FF   | C.      |             |         |
| 33 | 5       | FF   | , D     |             |         |
| 4D | 6       | FF   | E       |             |         |
| 34 | 7       | FF   | F,      |             |         |

#### ※ 2. STP instruction option

One of the following sets of data should be written to the option data address  $(10_{16})$  of the EPROM you have ordered. Check @ in the appropriate box.

STP instruction enable

□ STP instruction disable

Address 10<sub>16</sub> Address 10<sub>16</sub>

0116

0016

#### % 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form (for M37703M4AXXXSP) and attach to the Mask ROM Order Confirmation Form.

×4. Comments



## MELPS 7700 MASK ROM ORDERING METHOD

GZZ-SH02-44A < 98A0 >

## MELPS 7700 MASK ROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37703M4BXXXSP MITSUBISHI ELECTRIC

| Mask ROM number |                           |                         |  |  |  |  |  |  |  |
|-----------------|---------------------------|-------------------------|--|--|--|--|--|--|--|
|                 |                           |                         |  |  |  |  |  |  |  |
|                 | Date :                    |                         |  |  |  |  |  |  |  |
| . ب             | Section head<br>signature | Supervisor<br>signature |  |  |  |  |  |  |  |
| Receipt         |                           |                         |  |  |  |  |  |  |  |
| Re              |                           |                         |  |  |  |  |  |  |  |
|                 |                           |                         |  |  |  |  |  |  |  |

Note : Please fill in all items marked \*\*

| * | Customer | Company<br>name |        | - | TEL ( | ) | ance | atures | Responsible<br>officer | Supervisor |
|---|----------|-----------------|--------|---|-------|---|------|--------|------------------------|------------|
|   |          | Date<br>issued  | Date : |   |       |   | lssu | signe  |                        |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

32K

0116

0016

FFFF

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce masks based on this data. We shall assume the responsibility for errors only if the mask ROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



|    | Address | 1<br> | Address |             | Address |
|----|---------|-------|---------|-------------|---------|
| 4D | 0       | 42    | 8       | Option data | 10      |
| 33 | 1       | FF    | 9 .     |             |         |
| 37 | 2       | FF    | A       | · .         |         |
| 37 | 3       | FF    | В       |             |         |
| 30 | 4       | FF    | C       |             |         |
| 33 | 5       | FF    | D       |             |         |
| 4D | 6       | FF    | E       |             |         |
| 34 | 7       | FF    | F       |             |         |

#### % 2. STP instruction option

One of the following sets of data should be written to the option data address  $(10_{16})$  of the EPROM you have ordered. Check @ in the appropriate box.

STP instruction enable

DATA

STP instruction disable

Address 10<sub>16</sub> Address 10<sub>16</sub>

#### ※ 3. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form (for M37703M4BXXXSP) and attach to the Mask ROM Order Confirmation Form.

%4. Comments



#### **PROM ORDERING METHOD**

Mitsubishi Electric corp. accepts order to transfer EPROM supplied program data into the one time PROMs in singlechip 16-bit microcomputers. When placing such order, please submit the information described below.

- 2. Data to be written into PROM built in ..... EPROM (Please provide three sets containing the identical data.)
- 3. Mark Specification Form .....1 set

#### NOTES

(1) Acceptable EPROM type

Any EPROM made by Mitsubishi Electric corp. that is listed in the Writing to PROM Order Confirmation Form may be used.



- (2) EPROM window labeling Please write the model name and the identification code (A, B, C) on the label for each of the three sets of data EPROMs provided.
- (3) Calculation and indication of check sum code Please calculate the total number of data in words in the EPROM, and write the number in 4-digit hexadecimal form in the check sum code field of the Writing to PROM Order Confirmation Form.
- (4) Marking specification method The permissible marking specifications differ depending on the shape of package. Please fill out the Marking Specification Form and attach it to the Writing to PROM Order Confirmation Form.

#### OUTLINE OF ORDER PROCESSING

Mitsubishi Electric corp. will produce Writing to PROM if at least two of the three EPROM sets submitted contain identical data.

If we find error when the submitted EPROMs are compared, we will contact your representative. Thus, we assume responsibility only when we produce Writing to PROMs that contain data other than the data correctly provided by the customer.

The chart below shows the flow of one time PROM production.

## MELPS 7700 ONE TIME PROM DEVELOPMENT CAD SYSTEM





ROM number

## **MELPS 7700 PROM ORDERING METHOD**

GZZ-SH02-54A < 99A0 >

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702E2-XXXFP MITSUBISHI ELECTRIC

|         |                           | <u> </u>                |
|---------|---------------------------|-------------------------|
|         | Date :                    |                         |
| Ħ       | Section head<br>signature | Supervisor<br>signature |
| Receipt |                           |                         |
| Re      |                           |                         |
|         |                           |                         |

Note : Please fill in all items marked \*

|   |          | Company        |                                       | TEL |   | ß               | Responsible<br>officer | Supervisor |
|---|----------|----------------|---------------------------------------|-----|---|-----------------|------------------------|------------|
| * | Customer | name           | · · · · · · · · · · · · · · · · · · · | . ( | ) | lance<br>atures |                        |            |
|   | 1        | Date<br>issued | Date :                                |     |   | lssu<br>signé   |                        |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



\* 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702E2-XXXFP) and attach to the Writing to PROM Order Confirmation Form.

※3. Comments



## MITSUBISHI MICROCOMPUTERS MELPS 7700 PROM ORDERING METHOD

GZZ-SH02-55A < 99A0 >

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702E2AXXXFP MITSUBISHI ELECTRIC

| ROI     | M number                  | 1.<br>N.M.              |
|---------|---------------------------|-------------------------|
| 1 N     |                           |                         |
|         | Date :                    |                         |
| Receipt | Section head<br>signature | Supervisor<br>signature |
| Rec     | -                         | <i>.</i>                |
|         |                           |                         |

Note : Please fill in all items marked \*\*

|   | Ng the state | Company        |        | TEL |                 | Responsible officer | Supervisor |
|---|--------------|----------------|--------|-----|-----------------|---------------------|------------|
| * | Customer     | name           |        | ()  | uance<br>atures |                     |            |
|   | ۰<br>۲۰      | Date<br>issued | Date : |     | lssu<br>signa   |                     | 2<br>2     |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



※ 2. Mark specification Mark specification multiple and the specification multiple and the

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702E2AXXXFP) and attach to the Writing to PROM Order Confirmation Form.



## **MELPS 7700 PROM ORDERING METHOD**

GZZ-SH04-07A<0ZA0>

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702E2BXXXFP MITSUBISHI ELECTRIC

| ROM     | Inumber                |                         |
|---------|------------------------|-------------------------|
|         |                        |                         |
|         | Date :                 |                         |
| Ħ       | Section head signature | Supervisor<br>signature |
| Receipt |                        |                         |
| Re      |                        |                         |
|         |                        |                         |

Note : Please fill in all items marked \*\*

|   |          | Company        | TEL    | - |                | Responsible | Supervisor |
|---|----------|----------------|--------|---|----------------|-------------|------------|
| * | Customer | name           | (      | ) | ance           |             |            |
|   |          | Date<br>issued | Date : |   | Issua<br>signa |             |            |

%1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



※ 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702E2BXXXFP) and attach to the Writing to PROM Order Confirmation Form.

6

7

45

32

Е

F

FF

FF



## MITSUBISHI MICROCOMPUTERS MELPS 7700 PROM ORDERING METHOD

GZZ-SH03-67A<07A0>

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702E4-XXXFP MITSUBISHI ELECTRIC

| RO      | N number                  |                      |
|---------|---------------------------|----------------------|
|         |                           |                      |
|         | Date :                    |                      |
| t i     | Section head<br>signature | Supervisor signature |
| Receipt |                           |                      |
| Re      |                           |                      |
|         |                           |                      |

Note : Please fill in all items marked \*\*

(hexadecimal notation)

Address  $\mathbf{0}_{16}$  to  $\mathbf{0F}_{16}$  are the area for storing the

data on model designation. This area must be

Address and data are written in hexadecimal

Address

8

9

А

в

C D

Е

F

Set "FF<sub>16</sub>" in the shaded area.

written with the data shown below.

2D

FF

FF

FF

FF

FF

FF

FF

|   |          | Company        |        | TEL |   |                | Responsible officer | Supervisor |
|---|----------|----------------|--------|-----|---|----------------|---------------------|------------|
| * | Customer | name           |        | (   | ) | ance<br>atures |                     |            |
| * | Customer | Date<br>issued | Date : | · . |   | Issu<br>signe  |                     | М<br>М     |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

(1)

(2)

notation.

4D

33

37

37

30

32

45

34

Áddress

0

1

2

3

4

5

6

7

EPROM Type :



Checksum code for entire EPROM areas

※ 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702E4-XXXFP) and attach to the Writing to PROM Order Confirmation Form.

※3. Comments



## **MELPS 7700 PROM ORDERING METHOD**

GZZ-SH03-70A<07A0>

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702E4AXXXFP MITSUBISHI ELECTRIC

| ROM     | / number                  |                         |
|---------|---------------------------|-------------------------|
|         | ,                         |                         |
|         | Date :                    |                         |
| Receipt | Section head<br>signature | Supervisor<br>signature |
| . –     |                           |                         |

Note : Please fill in all items marked \*\*

|   | 0        | Company<br>name |      | TEL<br>( | ) | nce<br>ures      | Responsible<br>officer | Supervisor |
|---|----------|-----------------|------|----------|---|------------------|------------------------|------------|
| * | Customer | Date<br>issued  | Date |          |   | lssua<br>signati |                        |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



|      | 000F  |  |
|------|-------|--|
|      | 8000  |  |
| DATA | 32K   |  |
|      | FFFF_ |  |

4D 0 41 8 9 33 1 FF 2 FF А 37 3 FF в 37 4 С 30 FF 32 5 **FE** D 45 6 FF Е 34 7 FF F

% 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702E4AXXXFP) and attach to the Writing to PROM Order Confirmation Form.



## **MELPS 7700 PROM ORDERING METHOD**

GZZ-SH03-38A<01A0>

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37702E4BXXXFP MITSUBISHI ELECTRIC

| ROM      | Inumber                   |                         |
|----------|---------------------------|-------------------------|
|          |                           |                         |
|          | Date :                    |                         |
| te<br>te | Section head<br>signature | Supervisor<br>signature |
| Receipt  |                           |                         |
| Re       |                           |                         |
|          |                           |                         |

Note : Please fill in all items marked \*\*

|   |          | Company        | · · · · · · · · · · · · · · · · · · · |  | TEL |       |                | Responsible officer | Supervisor |
|---|----------|----------------|---------------------------------------|--|-----|-------|----------------|---------------------|------------|
| * | Customer | name           | 1                                     |  | (   | · ) · | ance<br>atures |                     |            |
|   | •        | Date<br>issued | Date :                                |  |     |       | lssu<br>signa  |                     |            |

%1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



EPROM Type :



(1) Set "FF<sub>16</sub>" in the shaded area.

(2) Address 0<sub>16</sub> to 0F<sub>16</sub> are the area for storing the data on model designation. This area must be written with the data shown below. Address and data are written in hexadecimal

notation.

|    | Address |     | Address |
|----|---------|-----|---------|
| 4D | 0       | 42  | 8       |
| 33 | 1       | FF  | 9       |
| 37 | 2       | FF  | A       |
| 37 | 3       | FF  | В       |
| 30 | 4       | FF  | C       |
| 32 | 5       | FF  | D       |
| 45 | 6       | FF  | ÷Ε      |
| 34 | 7       | FF. | F       |
|    |         |     |         |

※ 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 80P6N Mark Specification Form (for M37702E4BXXXFP) and attach to the Writing to PROM Order Confirmation Form.



ROM number

## **MELPS 7700 PROM ORDERING METHOD**

GZZ-SH02-58A < 99A0 >

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37703E2-XXXSP MITSUBISHI ELECTRIC

| ······  |                           |                      |
|---------|---------------------------|----------------------|
|         | Date :                    |                      |
| ,<br>T  | Section head<br>signature | Supervisor signature |
| Receipt |                           |                      |
| Re      |                           |                      |
|         |                           |                      |

Note : Please fill in all items marked \*

|   |          | Company        |        | TEL |                | Responsible officer | Supervisor |
|---|----------|----------------|--------|-----|----------------|---------------------|------------|
| * | Customer | name           |        | ( ) | ance<br>atures |                     |            |
|   |          | Date<br>issued | Date : |     | lssua<br>signa |                     |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form for one time PROM (for M37703E2-XXXSP) and attach to the Writing to PROM Order Confirmation Form.



## MITSUBISHI MICROCOMPUTERS MELPS 7700 PROM ORDERING METHOD

GZZ-SH02-59A < 99A0 >

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37703E2AXXXSP MITSUBISHI ELECTRIC

| RON      | / number                  | · ·                     |
|----------|---------------------------|-------------------------|
|          |                           |                         |
| 1. A. A. | Date :                    |                         |
| ÷.       | Section head<br>signature | Supervisor<br>signature |
| Receipt  |                           |                         |
| Re       |                           |                         |
|          |                           |                         |

Note : Please fill in all items marked \*\*

|   |          | Company        |        | TEL                                   |    |                | Responsible<br>officer | Supervisor |
|---|----------|----------------|--------|---------------------------------------|----|----------------|------------------------|------------|
| * | Customer | name           |        | · · · · · · · · · · · · · · · · · · · | ). | ance<br>ttures |                        |            |
|   |          | Date<br>issued | Date : | 1                                     |    | Issue          |                        |            |

%1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form for one time PROM (for M37703E2AXXXSP) and attach to the Writing to PROM Order Confirmation Form.



**ROM** number

## **MELPS 7700 PROM ORDERING METHOD**

GZZ-SH04-08A<0ZA0>

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37703E2BXXXSP MITSUBISHI ELECTRIC

|         | Date :                    |                         |
|---------|---------------------------|-------------------------|
| Receipt | Section head<br>signature | Supervisor<br>signature |

Note : Please fill in all items marked \*

|   |          | Company        |        |  |   | TEL |     |                | Responsible officer | Supervisor |
|---|----------|----------------|--------|--|---|-----|-----|----------------|---------------------|------------|
| * | Customer | name           |        |  |   | (   | . ) | ance<br>atures |                     |            |
|   |          | Date<br>issued | Date : |  | • |     |     | lssua<br>signa |                     |            |

Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.



Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form for one time PROM (for M37703E2BXXXSP) and attach to the Writing to PROM Order Confirmation Form.

% 3. Comments



4-25

## MITSUBISHI MICROCOMPUTERS MELPS 7700 PROM ORDERING METHOD

GZZ-SH03-69A<07A0>

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37703E4-XXXSP MITSUBISHI ELECTRIC

|         | · · · · · · · · · · · · · · · · · · · | ·····                   |
|---------|---------------------------------------|-------------------------|
| RO      | M number                              |                         |
|         |                                       |                         |
|         | Date :                                | . *                     |
| t       | Section head signature                | Supervisor<br>signature |
| Receipt |                                       |                         |
| Re      |                                       |                         |
|         |                                       |                         |

Note : Please fill in all items marked \*

|   |          | Company        |       | TEL |                 | Responsible officer | Supervisor |
|---|----------|----------------|-------|-----|-----------------|---------------------|------------|
| * | Customer | name           |       | ( ) | lance<br>atures |                     |            |
|   | -        | Date<br>issued | Date: |     | Issu<br>signe   |                     |            |

%1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

Checksum code for entire EPROM areas



(1) Set " $FF_{16}$ " in the shaded area.

EPROM Type :



Address 0<sub>16</sub> to 0F<sub>16</sub> are the area for storing the data on model designation. This area must be written with the data shown below.
 Address and data are written in hexadecimal

notation.

|    | Address |    | Address |
|----|---------|----|---------|
| 4D | 0       | 2D | 8.      |
| 33 | 1       | FF | 9       |
| 37 | 2       | FF | Α       |
| 37 | 3       | FF | В       |
| 30 | 4       | FF | С       |
| 33 | 5       | FF | D       |
| 45 | 6       | FF | Е       |
| 34 | 7       | FF | F       |
|    |         |    |         |

\* 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form for one time PROM (for M37703E4-XXXSP) and attach to the Writing to PROM Order Confirmation Form.



ROM number

## **MELPS 7700 PROM ORDERING METHOD**

GZZ-SH03-68A<07A0>

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37703E4AXXXSP MITSUBISHI ELECTRIC

|         | Date :                    |                         |
|---------|---------------------------|-------------------------|
| Receipt | Section head<br>signature | Supervisor<br>signature |

Note : Please fill in all items marked \*\*

| * | Customer | Company<br>name |        | TEL<br>( · · _ ) | lance<br>atures | Responsible<br>officer | Supervisor |
|---|----------|-----------------|--------|------------------|-----------------|------------------------|------------|
|   | Cuclomer | Date<br>issued  | Date : |                  | Issua<br>signa  |                        |            |

#### %1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

Checksum code for entire EPROM areas (hexadecimal notation) EPROM Type : (1) Set " $FF_{16}$ " in the shaded area. 27512 (2) Address  $0_{16}$  to  $0F_{16}$  are the area for storing the data on model designation. This area must be written with the data shown below. 0000 Address and data are written in hexadecimal 000F notation. Address Address 0 8 4D 41 33 1 FF 9 8000 37 2 FF А 37 3 FF в DATA 32K 4 С 30 FF 5 FF D FEE 33 45 6 FF Е 34 7 F FF

※ 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form for one time PROM (for M37703E4AXXXSP) and attach to the Writing to PROM Order Confirmation Form.



## MITSUBISHI MICROCOMPUTERS MELPS 7700 PROM ORDERING METHOD

GZZ-SH03-41A<01A0>

## MELPS 7700 WRITING TO PROM ORDER CONFIRMATION FORM SINGLE-CHIP 16-BIT MICROCOMPUTER M37703E4BXXXSP MITSUBISHI ELECTRIC

| RO      | A number                  |                                     |  |  |  |  |
|---------|---------------------------|-------------------------------------|--|--|--|--|
|         |                           |                                     |  |  |  |  |
|         | Date :                    | an instruction.<br>An each an State |  |  |  |  |
| Receipt | Section head<br>signature | Supervisor<br>signature             |  |  |  |  |
|         |                           |                                     |  |  |  |  |

Note : Please fill in all items marked \*\*

|   |          | Company        | ·      |  |   |    | TEL |                 | Responsible officer | Supervisor |
|---|----------|----------------|--------|--|---|----|-----|-----------------|---------------------|------------|
| * | Customer | name           |        |  |   | 4  | (   | lance<br>atures |                     | *<br>1     |
|   | •        | Date<br>issued | Date : |  | • | .' |     | Issu<br>signa   |                     |            |

%1. Confirmation

Specify the name of the product being ordered and the type of EPROMs submitted.

Three sets of EPROMs are required for each pattern (Check @ in the appropriate box).

If at least two of the three sets of EPROMs submitted contain the identical data, we will produce writing to PROM based on this data. We shall assume the responsibility for errors only if the written PROM data on the products we produce differ from this data. Thus, the customer must be especially careful in verifying the data contained in the EPROMs submitted.

EPROM Type :



Checksum code for entire EPROM areas

(1) Set "FF<sub>16</sub>" in the shaded area.

(2) Address 0<sub>16</sub> to 0F<sub>16</sub> are the area for storing the data on model designation. This area must be written with the data shown below.
 Address and data are written in hexadecimal

(hexadecimal notation)

notation. Address Address 42 4D 0 8 9 FF 33 1 2 Α FF 37 3 FF в 37 4 С 30 FF 33 5 FF D 45 6 FF Е 34 7 FF F

% 2. Mark specification

Mark specification must be submitted using the correct form for the type of package being ordered fill out the appropriate 64P4B Mark Specification Form for one time PROM (for M37703E4BXXXSP) and attach to the Writing to PROM Order Confirmation Form.



## MARK SPECIFICATION FORM

Mark specification format differs depending on the package type.

Fill out the Mark Specification Form for the package type being ordered, and submit the form with the Mask ROM Confirmation Form.



4-29

## **MITSUBISHI MICROCOMPUTERS MARK SPECIFICATION FORM**

### 64P4B (64-PIN SHRINK DIP) MARK SPECIFICATION FORM

Mitsubishi IC catalog name

Please choose one of the marking types below (A, B, C), and enter the Mitsubishi IC catalog name and the special mark (if needed).

A. Standard Mitsubishi Mark

В.

| Mitsubishi product number<br>(6-digit)                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ▲                                                                                                                                                                                                                                                                                                                                                | Mitsubishi IC catalog name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| B. Customer's Parts Number + Mitsubishi IC Catalog Name                                                                                                                                                                                                                                                                                          | -Customer' s Parts Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                                                                                                                                                                                                  | Note : The fonts and size of<br>characters are standard<br>Mitsubishi type.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|                                                                                                                                                                                                                                                                                                                                                  | Mitsubishi IC catalog name                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Mitsubishi product number<br>(6-digit)                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ${}_{\textcircled{O}}$                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| <ul> <li>Note1 : The mark field should be written right aligned.</li> <li>2 : The fonts and size of characters are standard Mitsubishi type.</li> <li>3 : Customer' s parts number can be up to 19 alphanumeric characters for capital lett so on.</li> <li>4 : If the Mitsubishi logo ★ is not required, check the box on the right.</li> </ul> | ers, hyphens, commas, periods and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                                                                                                                                                                                                                                                                                                                                                  | AMitsubishi logo is not required                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| C. Special Mark Required                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| ® <u>))</u>                                                                                                                                                                                                                                                                                                                                      | A second se |
|                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|                                                                                                                                                                                                                                                                                                                                                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

- Note1 : If special mark is to be printed, indicate the desired layout of the mark in the upper figure. The layout will be duplicated technically as close as possible. Mitsubishi product number (6-digit) and Mask ROM number (3-digit) are always marked for sorting the products.
  - 2: If special character fonts (e.g., customer's trade mark logo) must be used in special mark, check the box on the right.

For the new special character fonts a clean font original (ideally logo drawing) must be submitted.

Special character fonts required



4

### 80P6N (80-PIN QFP) MARK SPECIFICATION FORM

Mitsubishi IC catalog name

Please choose one of the marking types below (A, B, C), and enter the Mitsubishi IC catalog name and the special mark (if needed).

A. Standard Mitsubishi Mark



B. Customer's Parts Number + Mitsubishi IC Catalog Name



-Customer's Parts Number

Mitsubishi IC catalog name

Note : The fonts and size of characters are standard Mitsubishi type.

Mitsubishi IC catalog name

- Note1 : The mark field should be written right aligned.
  - 2 : The fonts and size of characters are standard Mitsubishi type.
  - 3: Customer's parts number can be up to 14 alphanumeric characters for capital letters, hyphens, commas, periods and so on.
  - 4 : If the Mitsubishi logo ★ is not required, check the box below.

AMitsubishi logo is not required

Note1 : If special mark is to be printed, indicate the desired layout of the mark in the left figure. The layout will be duplicated technically as close as possible. Mitsubishi product number (6-digit) and Mask ROM number (3-digit) are always marked for sorting the products.

2: If special character fonts (e.g., customer's trade mark logo) must be used in Special Mark, check the box below.

For the new special character fonts a clean font original (ideally logo drawing) must be submitted.

Special character fonts required



C. Special Mark Required



Μ

#### 64P4B(64-PIN SHRINK DIP)MARK SPECIFICATION FORM for one time PROM version microcomputers

Enter the catalog number of the microcomputer for which this mark specification is intended. (If you do not know the ROM code number, enter XXX in its place.)

the catalog number of the microcomputer

#### A. Standard Mitsubishi Mark

Customer specified part number will be printed together with the ROM code number on the top line. Enter the desired part number left aligned in the box below.(up to 10 characters)



Note1 : The following characters can be used in the part number :

Uppercase alphabet, numbers, ampersand, hyphen, period, comma, +, /, (, ),  $\mathbbm{C}$ 

(Cwill be printed at 1,5X character width)

2:XXX is the ROM code number.

**B. Special Mark Required** 

If you desire anything other than the standard Mitsubishi mark, it will be treated as a special mark.

Special marks will take longer to produce and should be avoided if possible.

If a special mark is to be printed, indicate the desired layout of the mark in the figure below. The layout will be duplicated as closely as possible.



Note1 : If the customer's trademark logo must be used in the special mark, please submit a clean original logo.





## **CONTACT ADDRESSES FOR FURTHER INFORMATION**

#### JAPAN =

Semiconductor Marketing Division Mitsubishi Electric Corporation 2-3, Marunouchi 2-chome Chiyoda-ku, Tokyo 100, Japan Telex: 24532 MELCO J Telephone: (03) 3218-3473 (03) 3218-3499 Facsimile: (03) 3214-5570

#### Overseas Marketing Manager

Kita-Itami Works 4-1, Mizuhara, Itami-shi, Hyogo-ken 664, Japan Telex: 526408 KMELCO J Telephone: (0727) 82-5131 Facsimile: (0727) 72-2329

#### HONG KONG =

MITSUBISHI ELECTRIC (H.K.) LTD. 25 Floor, Leighton Centre, 77, Leighton Road. Causeway Bay. Hong Kong Telex: 60800 MELCO HX Telephone: (5) 773901-3 Facsimile: (5) 895-3104

#### SINGAPORE =

MELCO SALES SINGAPORE PTE. LTD. 230 Upper Bukit Timah Road # 03-01/15 Hock Soon Industrial Complex Singapore 2158 Telex: RS 20845 MELCO Telephone: 4695255 Facsimile: 4695347

#### TAIWAN =

MELCO-TAIWAN CO., Ltd. 1st fl., Chung-Ling Bldg., 363, Sec. 2, Fu-Hsing S Road, Taipei R.O.C. Telephone: (02) 735-3030 Facsimile: (02) 735-6771 Telex: 25433 CHURYO "MELCO-TAIWAN"

#### U.S.A.

NORTHWEST Mitsubishi Electronics America, Inc. 1050 East Arques Avenue Sunnyvale, CA 94086 Telephone: (408) 730-5900 Facsimile: (408) 730-4972

#### SAN DIEGO

Mitsubishi Electronics America, Inc. 16980 Via Tazon, Suite 220 San Diego, CA 92128 Telephone: (619) 451-9618 Facsimile: (619) 592-0242

#### DENVER

Mitsubishi Electronics America, Inc. 4600 South Ulster Street Metropoint Building, 7th Floor Denver, CO 80237 Telephone: (303) 740-6775 Facsimile: (303) 694-0613

#### SOUTHWEST

Mitsubishi Electronics America, Inc. 991 Knox Street Torrance, CA 90502 Telephone: (213) 515-3993 Facsimile: (213) 217-5781

#### SOUTH CENTRAL

Mitsubishi Electronics America, Inc. 1501 Luna Road, Suite 124 Carrollton, TX 75006 Telephone: (214) 484-1919 Facsimile: (214) 243-0207

#### NORTHERN

Mitsubishi Electronics America, Inc. 15612 Highway 7 # 243 Minnetonka, MN 55345 Telephone: (612) 938-7779 Facsimile: (612) 938-5125

#### NORTH CENTRAL

Mitsubishi Electronics America, Inc. 800 N. Bierman Circle Mt. Prospect, IL 60056 Telephone: (312) 298-9223 Facsimile: (312) 298-0567

#### NORTHEAST

Mitsubishi Electronics America, Inc. 200 Unicorn Park Drive Woburn, MA 01801 Telephone: (617) 932-5700 Facsimile: (617) 938-1075

#### MID-ATLANTIC

Mitsubishi Electronics America, Inc. 800 Cottontail Lane Somerset, NJ 08873 Telephone: (201) 469-8833 Facsimile: (201) 469-1909

#### SOUTH ATLANTIC

Mitsubishi Electronics America, Inc. 2500 Gateway Center Blvd., Suite 300 Morrisville. NC 27560 Telephone: (404) 368-4850 Facsimile: (404) 662-5208

#### SOUTHEAST

Mitsubishi Electronics America, Inc. Town Executive Center 6100 Glades Road #210 Boca Raton, FL 33433 Telephone: (407) 487-7747 Facsimile: (407) 487-2046

#### CANADA

Mitsubishi Electronics America, Inc. 6185 Ordan Drive, Unit #110 Mississauga, Ontario, Canada L5T 2E1 Telephone: (416) 670-8711 Facsimile: (416) 670-8715

Mitsubishi Electronics America, Inc. 300 March Road, Suite 302 Kanata, Ontario, Canada K2K 2E2 Telephone: (416) 670-8711 Facsimile: (416) 670-8715

#### GERMANY =

Mitsubishi Electric Europe GmbH Headquarters: Gothear Str. 8 4030 Ratingen 1, Germany Telex: 8585070 MED D Telephone: (02102) 4860 Facsimile: (02102) 486-115

Munich Office: Arabellastraße 31 8000 München 81, Germany Telex: 5214820 Telephone: (089) 919006-09 Facsimile: (089) 9101399

#### FRANCE =

Mitsubishi Electric Europe GmbH 55, Avenue de Colmar -92563 Rueil Malmaison Cedex Telex: 632326 Telephone: 47087871 Facsimile: 47513622

#### ITALY ==

Mitsubishi Electric Europe GmbH Centro Direzionale Colleoni Palazzo Cassiopea 1 20041 Agrate Brianza I-Milano Telephone: (039) 636011 Facsimile: (039) 6360120

#### SWEDEN :

Mitsubishi Electric Europe GmbH Lastbilsvägen 6B 5-19149 Sollentuna, Sweden Telex: 10877 (meab S) Telephone: (08) 960468 Facsimile: (08) 966877

U.K. ===

Mitsubishi Electric (U.K.) Ltd. Travellers Lane Hatfield Herts AL10 8XB, England, U.K. Telephone: (0044) 7072 76100 Facsimile: (0044) 7072 78692

#### AUSTRALIA =

Mitsubishi Electric Australia Pty. Ltd. 73-75, Epping Road, North Ryde, P.O. Box 1567, Macquarie Centre, N.S.W., 2113, Australia Telex: MESYD AA 26614 Telephone: (02) (888) 5777 Facsimile: (02) (887) 3635



#### MITSUBISHI DATA BOOK SINGLE-CHIP 16-BIT MICROCOMPUTERS

Jun. First Edition 1991

Editioned by

Committee of editing of Mitsubishi Semiconductor Data Book

Published by Mitsubishi Electric Corp., Semiconductor Division

This book, or parts thereof, may not be reproduced in any form without permission of Mitsubishi Electric Corporation.

© 1991 MITSUBISHI ELECTRIC CORPORATION Printed in Japan

## **MITSUBISHI SEMICONDUCTORS** Enlarged edition SINGLE-CHIP 16-BIT MICROCOMPUTERS

## HEAD OFFICE: MITSUBISHI DENKI BLOG., MARUNOUCHI, TOKYO 100. TELEX: J24532 CABLE: MELCO TOKYO

These products or technologies are subject to Japanese and/or COCOM strategic restrictions, and diversion contrary thereto is prohibited.

H-D0492-A KI-9106 Printed in Japan (ROD) © 1991 MITSUBISHI ELECTRIC CORPORATION

New publication, effective Jun. 1991. Specifications subject to change without notice.