# LSI LOGIC

.11

J.S.S.

L64845 SGX SBus Graphics Accelerator Technical Manual



This document is preliminary. As such, it contains data derived from functional simulations and performance estimates. LSI Logic has not verified either the functional descriptions, or the electrical and mechanical specifications using production parts.

Publications are stocked at the address given below. Requests should be addressed to:

LSI Logic Corporation Literature Distribution, M/S D-102 1551 McCarthy Boulevard Milpitas, CA 95035 Fax (408) 433-8989

LSI Logic Corporation reserves the right to make changes to any products herein at any time without notice. LSI Logic does not assume any responsibility or liability arising out of the application or use of any product described herein, except as expressly agreed to in writing by LSI Logic; nor does the purchase or use of a product from LSI Logic convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of LSI Logic or third parties.

©LSI Logic Corporation 1992 All rights reserved.

This document is derived from documents created by Sun Microsystems, Inc., and thus constitutes a derivative work.

©Sun Microsystems, Inc. 1991

#### TRADEMARK ACKNOWLEDGMENT

The LSI Logic logo design is a registered trademark of LSI Logic Corporation. Sun Microsystems is a registered trademark and Sun and Solaris are trademarks of Sun Microsystems, Inc. SPARC is a registered trademark and SPARCstation and SPARCsystems are trademarks of SPARC International, Inc. Products bearing the SPARC trademark are based on an architecture developed by Sun Microsystems, Inc. SparKIT is a trademark of SPARC International, Inc. and is exclusively licensed to LSI Logic Corporation. Brooktree and Bt458 RAMDAC are trademarks of Brooktree Corporation. X Window System is a product of the Massachusetts Institute of Technology.

## Preface

|              | This manual describes the L64845 SGX SBus Graphics Accelerator from LSI Logic. It describes the SGX chip and the SGX card that can be made from LSI Logic's SGX Manufacturing Kit. It also contains information that helps in the design of a custom SGX card. |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | This manual does not include complete register descriptions or software infor-<br>mation about the SGX.                                                                                                                                                        |
| Audience     | This book assumes that you are familiar with microprocessors and related support devices. The book is written for:                                                                                                                                             |
|              | • Engineers and managers who are evaluating the SGX.                                                                                                                                                                                                           |
|              | ■ Hardware engineers who are integrating the SGX into a system.                                                                                                                                                                                                |
| Organization | This book has the following chapters and appendices:                                                                                                                                                                                                           |
|              | ■ Chapter 1, Introduction, provides an overview of the SGX.                                                                                                                                                                                                    |
|              | Chapter 2, Functional Description, describes the internal function of the SGX.                                                                                                                                                                                 |
|              | ■ Chapter 3, Signal Descriptions, describes the SGX I/O signals.                                                                                                                                                                                               |
|              | ■ Chapter 4, SBus Interface, describes the SGX SBus Interface.                                                                                                                                                                                                 |
|              | ■ Chapter 5, Memory Interfaces, describes the SGX interfaces with memory.                                                                                                                                                                                      |
|              | Chapter 6, Video Interface, describes the SGX interfaces with the video monitor.                                                                                                                                                                               |
|              | ■ Chapter 7, Alternate Interface, describes the SGX alternate interface.                                                                                                                                                                                       |
|              | Chapter 8, Specifications, provides AC specifications, DC specifications, and packaging information.                                                                                                                                                           |
|              | Appendix A, Schematics, provides the schematics for the SGX card.                                                                                                                                                                                              |
|              | ■ Appendix B, The SGX Card, describes the SGX card configuration.                                                                                                                                                                                              |
|              | ■ Appendix C, Bt458 RAMDAC, describes the Bt458 RAMDAC.                                                                                                                                                                                                        |

| Related<br>Publications | <i>Brooktree Product Databook</i> , available from Brooktree Corporation, 9950 Barnes Canyon Road, San Diego, CA 92121-2790.                |  |  |
|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                         | GX Installation Guide, available from Sun Microsystems, Inc.                                                                                |  |  |
|                         | SBus Specification, Revision B, available from Sun Microsystems, Inc., 2550 Garcia Avenue, Mountain View, CA 94043.                         |  |  |
|                         | Single Chip GX Reference Card, available from Sun Microsystems, Inc.                                                                        |  |  |
|                         | XGL Graphics Library Technical White Paper, available from Sun Microsystems, Inc.                                                           |  |  |
|                         | XGL Graphics Library Manuals, available from Sun Microsystems, Inc.                                                                         |  |  |
| Conventions Used        | The following signal naming conventions are used throughout this manual:                                                                    |  |  |
| ni uns wanuar           | ■ A level significant signal that is true or valid when the signal is low always has an overbar ( ) over its name.                          |  |  |
|                         | ■ An edge significant signal that initiates actions on a high to low transition always has an overbar () over its name.                     |  |  |
|                         | Hexadecimal numbers are indicated by the prefix "0x" before the number—for example, 0x32CF, Binary numbers are followed by a subscripted 2, |  |  |

## **Contents**

| Chapter 1 | Intro | oduction                          | 1-1  |
|-----------|-------|-----------------------------------|------|
|           | 1.1   | General Description               | 1-1  |
|           | 1.2   | SBus Family Description           | 1-3  |
|           | 1.3   | Internal Organization             | 1-4  |
|           | 1.4   | Features Summary                  | 1-6  |
| Chapter 2 | Fund  | ctional Description               | 2-1  |
|           | 2.1   | Graphics Acceleration             | 2-1  |
|           | 2.2   | Software Support                  | 2-3  |
|           | 2.3   | Capabilities                      | 2-4  |
|           |       | Graphics Modes                    | 2-4  |
|           |       | Commands                          | 2-5  |
|           |       | Advanced Operations               | 2-7  |
|           | 2.4   | Internal Logic                    | 2-9  |
|           |       | Transformation Engine             | 2-11 |
|           |       | Hardware Cursor                   | 2-12 |
|           |       | Frame Buffer Controller (FBC)     | 2-12 |
| Chapter 3 | Sign  | nal Definitions                   | 3-1  |
|           | 3.1   | SGX Logic Symbol                  | 3-2  |
|           | 3.2   | SBus Interface Signals            | 3-2  |
|           | 3.3   | ROM Interface Signal              | 3-4  |
|           | 3.4   | Frame Buffer Interface Signals    | 3-4  |
|           | 3.5   | Video Connector Interface Signals | 3-6  |
|           | 3.6   | DAC Interface Signals             | 3-7  |
|           | 3.7   | ALT Interface Signal              | 3-7  |
|           | 3.8   | Clock Input Signals               | 3-8  |
|           | 3.9   | External Transfer Signal          | 3-8  |
|           |       |                                   |      |

| Chapter 4  | SBus Interface                     | 4-1  |
|------------|------------------------------------|------|
|            | 4.1 Features                       | 4-1  |
|            | 4.2 SBus Connector                 | 4-2  |
|            | 4.3 SBus Cycle                     | 4-3  |
|            | 4.4 Register Reads and Writes      | 4-5  |
|            | 4.5 Internal Register Access       | 4-6  |
| Chapter 5  | Memory Interfaces                  | 5-1  |
|            | 5.1 ROM Interface                  | 5-1  |
|            | 5.2 Frame Buffer Interface         | 5-3  |
|            | VRAM Accesses                      | 5-3  |
|            | Reads                              | 5-4  |
|            | Writes                             | 5-5  |
|            | Refresh                            | 5-9  |
| Chapter 6  | Video Interface                    | 6-1  |
|            | 6.1 Monitor Interface              | 6-1  |
|            | 6.2 DAC Interface                  | 6-3  |
|            | 6.3 Video Transfers                | 6-5  |
| Chapter 7  | Alternate Interface                | 7-1  |
| Chapter 8  | Specifications                     | 8-1  |
| -          | 8.1 AC Timing                      | 8-1  |
|            | 8.2 Electrical Requirements        | 8-12 |
|            | 8.3 Packaging                      | 8-15 |
| Appendix A | Schematics                         | A-1  |
| Appendix B | SGX Card                           | B-1  |
| ••         | B.1 Overview                       | B-1  |
|            | B.2 SGX Card Specification Summary | B-3  |
|            | Physical Specifications            | B-3  |
|            | Electrical Specifications          | B-3  |
|            | Environmental Specifications       | B-4  |
|            |                                    |      |

|            | Reliability                   | B-4  |
|------------|-------------------------------|------|
|            | Performance                   | B-4  |
|            | DAC                           | B-4  |
|            | Resolution                    | B-4  |
|            | Interface Requirements        | B-4  |
|            | Agency Certification          | B-4  |
|            | Compatibility                 | B-5  |
|            | Memory Devices                | B-5  |
|            | Component Packaging           | B-5  |
|            | Video Timing Diagrams         | B-5  |
|            | Video Memory Architecture     | B-5  |
| Appendix C | Bt458 RAMDAC                  | C-1  |
|            | C.1 General Description       | C-1  |
|            | C.2 Functional Description    | C-2  |
|            | CPU Interface                 | C-2  |
|            | Frame Buffer (VRAM) Interface | C-3  |
|            | Internal Multiplexing         | C-4  |
|            | Color Selection               | C-4  |
|            | Overlay Color Selection       | C-5  |
|            | Video Generation              | C-6  |
|            | C.3 Logic Symbol              | C-6  |
|            | C.4 Signal Descriptions       | C-7  |
|            | C.5 Programming the RAMDAC    | C-10 |
|            | Address Register              | C-10 |
|            | Command Register              | C-10 |
|            | Read Mask Register            | C-11 |
|            | Blink Mask Register           | C-11 |
|            | Test Register                 | C-11 |
| Appendix D | Customer Feedback Form        | D-1  |
|            | Readers Comments              | D-2  |
| Index      |                               | I-1  |
| Figures    | 1.1 SGX Card Block Diagram    | 1-2  |

| 1.2         | SGX Chip Block Diagram                       | 1-5  |
|-------------|----------------------------------------------|------|
| 2.1         | Graphics Acceleration                        | 2-2  |
| 2.2         | SGX Chip Detailed Block Diagram              | 2-10 |
| 3.1         | SGX Logic Symbol                             | 3-2  |
| 4.1         | Basic SBus Cycle                             | 4-4  |
| 4.2         | Register Read Cycle                          | 4-6  |
| 4.3         | Register Write Cycle                         | 4-6  |
| 5.1         | ROM Address Space Read Cycle                 | 5-2  |
| 5.2         | Read from VRAM                               | 5-5  |
| 5.3         | FBC Write to VRAM                            | 5-6  |
| 5.4         | Read Followed by an FBC Write to VRAM        | 5-7  |
| 5.5         | DFB Write to VRAM                            | 5-8  |
| 5.6         | Refresh                                      | 5-9  |
| 6.1         | Video Connector                              | 6-2  |
| 6.2         | DAC Address Space Read Cycle                 | 6-4  |
| 6.3         | DAC Address Space Write Cycle                | 6-4  |
| 6.4         | Realtime Read Transfer and Serial Read       | 6-6  |
| 7.1         | ALT Address Space Read Cycle                 | 7-2  |
| 7.2         | ALT Address Space Write Cycle                | 7-2  |
| 8.1         | SGX Read Cycle                               | 8-2  |
| 8.2         | SGX FBC Write Cycle                          | 8-3  |
| 8.3         | CAS Before RAS Refresh                       | 8-3  |
| 8.4         | Real Time Read Transfer                      | 8-4  |
| 8.5         | Horizontal Sync and Blanking Cycle           | 8-5  |
| 8.6         | Vertical Sync and Blanking Cycle             | 8-5  |
| 8.7         | SBus Signals with Rise/Fall Times            | 8-8  |
| 8.8         | SBus Reset                                   | 8-8  |
| 8.9         | SBus Read Cycle                              | 8-9  |
| 8.10        | SBus Write Cycle                             | 8-10 |
| 8.11        | L64845 SGX Pinout                            | 8-16 |
| 8.12        | L64845 223-pin CPGA Mechanical Drawing       | 8-18 |
| A.1         | SGX Card Signal Block Diagram                | A-2  |
| A.2         | Bus Interface/Frame Buffer Control Schematic | A-3  |
| A.3         | Video Memory Schematics                      | A-4  |
| A.4         | Video/Monitor Control Schematics             | A-5  |
| A.5         | SBus Interface Schematics                    | A-6  |
| <b>B.</b> 1 | SGX Card Layout                              | B-2  |
| B.2         | SGX Video Memory Architecture                | B-6  |

|        | C.1         | Bt458 Logic Symbol                  | C-6  |
|--------|-------------|-------------------------------------|------|
| Tables | 4.1         | SBus Connector Pin List             | 4-3  |
|        | 4.2         | Global Address Map                  | 4-7  |
|        | 5.1         | PROM Fields                         | 5-2  |
|        | 5.2         | ROM MAP                             | 5-3  |
|        | 6.1         | Video Connector Pin List            | 6-2  |
|        | 6.2         | Sense Pin Allocation                | 6-2  |
|        | 6.3         | RAMDAC Address Map                  | 6-3  |
|        | 8.1         | Memory Control AC Characteristics   | 8-5  |
|        | 8.2         | Pin Loading Assumptions             | 8-7  |
|        | 8.3         | SGX SBus AC Characteristics         | 8-11 |
|        | 8.4         | Absolute Maximum Ratings            | 8-12 |
|        | 8.5         | Recommended Operating Conditions    | 8-12 |
|        | 8.6         | Capacitance                         | 8-12 |
|        | 8.7         | DC Characteristics                  | 8-13 |
|        | 8.8         | Pin Description Summary             | 8-14 |
|        | 8.9         | L64845 SGX Pin List                 | 8-17 |
|        | <b>C.</b> 1 | CPU Access Type                     | C-2  |
|        | C.2         | Address Register                    | C-3  |
|        | C.3         | Color Byte Access                   | C-3  |
|        | C.4         | Color Palette and Overlay Selection | C-5  |
|        | C.5         | Overlay Register Selection          | C-5  |
|        | C.6         | Palette Selection                   | C-6  |
|        | C.7         | Command Register                    | C-10 |
|        | C.8         | RAMDAC Test Register                | C-11 |

Contents

## Chapter 1 Introduction

|                               | This chapter provides an overview of the LSI Logic's L64845 SGX SBus Graphics Accelerator. It is divided into four sections:                                                                                                                                                                                                                                                                           |
|-------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                               | <ul> <li>Section 1.1, General Description, briefly describes the SGX and the SGX card.</li> </ul>                                                                                                                                                                                                                                                                                                      |
|                               | <ul> <li>Section 1.2, SBus Family Description, describes some of LSI Logic's other SBus products.</li> </ul>                                                                                                                                                                                                                                                                                           |
|                               | <ul> <li>Section 1.3, Internal Organization, briefly describes the internal<br/>organization of the SGX.</li> </ul>                                                                                                                                                                                                                                                                                    |
|                               | <ul> <li>Section 1.4, Features Summary, lists the important features of the SGX.</li> </ul>                                                                                                                                                                                                                                                                                                            |
| 1.1<br>General<br>Description | The SGX is an SBus-compatible, 8-bit color/grey-scale Graphics Acceler-<br>ator which incorporates all the logic necessary for a complete and highly<br>integrated graphics subsystem.                                                                                                                                                                                                                 |
|                               | LSI Logic produces the SGX using its 1.0-micron drawn gate length (0.7-micron effective channel length) process. It is produced and marketed in a 223-pin ceramic pin grid array (CPGA) package.                                                                                                                                                                                                       |
|                               | A high performance graphics accelerator card can be created by adding<br>eight 128K x 8 VRAMs, a RAMDAC, an external boot PROM and some<br>connectors (with connecting logic).                                                                                                                                                                                                                         |
|                               | LSI Logic provides a manufacturer's kit for an SGX single-wide SBus<br>Graphics Accelerator card. The card connects directly to both the older 66-<br>Hz and the newer 76-Hz Sun color monitor. The card is 100% software<br>compatible with SPARCstation GX software and works with the SPARC-<br>station 1, SPARCstation 1+, SPARCstation 2, SPARCstation IPC, and<br>SPARCstation IPX workstations. |

Figure 1.1 shows a block diagram of the SGX card. An identical block diagram with signal names can be found in Appendix A, "Schematics."





# 1.2In addition to the SGX, LSI Logic supplies several other components forSBus Familythe SBus architecture. These components provide video interfaces, DMADescriptioncontrol, and an interface to the Mbus.

#### Video Interfaces

The L64825 SBus Video Frame Buffer and the L64855 SBus Graphics Controller each provide a complete interface between an SBus and a monochrome or color graphics subsystem. Both controllers support the Sun workstation monitor resolution of  $1152 \times 900$ , while the L64855 also supports higher resolution monitors and the less expensive Super VGA monitors.

#### **DMA Controllers**

The L64853 and L64853A SBus DMA Controllers each provide a complete SBus interface, with independent 16- and 8-bit DMA channels.

Both channels support DMA for use in applications that require operation as an SBus master. Such applications include Ethernet and SCSI bus controllers.

The two channels can also be used for applications that rely on programmed I/O and thus only use the L64853A's SBus slave capability. Such applications include serial ports and analog-to-digital converters.

#### **Mbus-to-SBus Interface**

The L64852 Mbus/SBus Interface and Controller (M2S) is a high-performance CMOS integrated circuit that provides all of the control, arbitration, and memory-management functions needed to interface the Mbus to SBus subsystems, such as the SGX card.

The M2S converts bus protocol while moving data between Mbus and SBus devices. When an Mbus device initiates I/O with an SBus device, the M2S chip responds as an Mbus slave and then becomes the SBus master for the data transfer. When an SBus device initiates a data access to the Mbus, the M2S chip responds as an SBus slave and then becomes the Mbus master.

#### **1.3** The SGX chip can be divided into three main functional blocks: Internal

- Organization
- Transformation Engine Transforms 2D and 3D coordinates.
- Hardware Cursor Generates the cursor.
- Frame Buffer Controller (FBC)
  - Executes the DRAW, BLIT, and FONT commands.
  - Performs object picking and clipping.
  - Controls foreground and background color, raster operations, plane masking, pixel masking, and the pattern used for operations.
  - Controls VRAM address multiplexing.

Chapter 2, "Functional Description," describes these blocks in detail.

The SGX chip contains the following interface logic:

- SBus interface (to SBus)
- Memory interfaces
  - ROM interface (to PROM)
  - Frame buffer interface (to VRAM)
- Video interfaces
  - DAC interface (to RAMDAC)
  - Video timing interface (to video connector)
- ALT interface (unused, reserved for future expansion)

Chapters 4, 5, and 6 describe these interfaces.

Figure 1.2 shows the internal organization of the SGX.





#### 1.4 Features Summary

The SGX has the following features:

- Hardware cursor (32 x 32 pixels in three colors)
- Frame buffer (VRAM) and RAMDAC interfaces
- Flat shading in hardware
- Three graphics data modes:
  - Five-bit grey-scale (anti-aliased, high-resolution monochrome)
  - One-bit two-color
  - Eight-bit full-color graphics (256-color display, 16.8 million color palette)
- 2D/3D clipping (pick or render mode)
- Hardware 2D/3D transformations (translate, scale and rotate)
- Hardware DRAW, BLIT and FONT commands with optional raster operations, plane masking, and stenciling capabilities
- 46-MFLOPS 4 x 4 matrix transformation engine with a 64-register file and a 32-bit, signed multiply/accumulator (for matrix concatenations, dot products or convolutions)
- Hardware support for a generalized graphics pipeline with the following options:
  - Modeling and viewing transform
  - 2D/3D clip check
  - Perspective divide
  - Virtual device coordinates transform
- Manufactured using a 1.0-micron drawn gate length (0.7-micron effective channel length) process and supplied in a 223-pin Ceramic Pin Grid Array (CPGA)
- Includes all necessary drivers to support Solaris 1.X
- Supports Sun's Direct Graphics Access (DGA) software acceleration
- Manufacturing kit available for the one-slot SGX SBus card

# Chapter 2 Functional Description

|                 | This chapter describes the internal function of the L64845 SGX SBus<br>Graphics Accelerator. It is divided into four sections:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | <ul> <li>Section 2.1, Graphics Acceleration, explains hardware graphics<br/>acceleration in the SGX.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|                 | <ul> <li>Section 2.2, Software Support, discusses software support for the<br/>SGX.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                 | <ul> <li>Section 2.3, Capabilities, describes the functional capabilities of the SGX.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|                 | <ul> <li>Section 2.4, Internal Logic, describes the main functional blocks of<br/>the SGX.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 2.1<br>Graphics | The SGX improves on simple frame buffer architectures by using hard-<br>ware graphics acceleration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Acceleration    | Frame buffers are areas of video memory (usually VRAM) into which the<br>CPU directly writes pixel data. A display area is represented as a series of<br>horizontal lines each made of adjacent pixels. When a program draws a<br>horizontal line into memory, it simply fills a series of adjacent memory<br>locations with data that represents the pixel color. Drawing the line<br>requires two or more instructions for each word of pixel data: one instruc-<br>tion is required to write the data and at least one instruction is required to<br>step to the next pixel. An arbitrary sloped line can take many hundreds of<br>calculations to draw. |
|                 | The SGX architecture places an intelligent processing capability between<br>the CPU and the frame buffer. This processing capability enables the CPU<br>to send high-level commands to the frame buffer instead of sending<br>individual pixel values. So when the CPU tells the SGX to draw a line, it                                                                                                                                                                                                                                                                                                                                                     |

only needs to send the two end points and the line color (or intensity). The

SGX then calculates the individual pixel values for the operation and writes these pixels to video memory.

Graphics Acceleration improves system efficiency by off-loading time consuming tasks from the CPU. It also reduces the bus load, since the CPU sends less data to the SGX than it would to a simple frame buffer.

Figure 2.1 illustrates the difference between a simple frame buffer and one with a graphics accelerator.



Frame Buffer with Graphics Accelerator



Please note that a simple frame buffer configuration is sometimes called a dumb frame buffer (DFB). The L64825 SBus Video Frame Buffer is considered to be a DFB.

Graphics acceleration makes good use of RISC principles. According to these principles, it is best to perform a complex task by using low-level primitives. Graphics operations such as drawing, clipping, filling, block move operations, and geometric transformations can be structured so that they are performed by a small number of primitive operations in hardware. The SGX often performs graphics operations much faster than the CPU, but it is difficult to measure the performance speedup since the CPU can perform other tasks while the graphics coprocessor is rendering pixels to the screen. Also some graphics operations lend themselves to hardware acceleration more readily than others.

The SGX provides the greatest performance improvement when rendering clipped 3D images with perspective. This performance improvement is due to an integrated 4 x 4 matrix multiplier in the SGX. The algorithms used for 3D transformations, including those for rotation, translation, scaling, shearing, and perspective divide, all require 4x4 matrix operations. In these operations, three of the four matrix terms are used to represent the x,

#### Figure 2.1 Graphics Acceleration

y, and z axes; the fourth matrix term is used as a normalizing function that reduces the total number of calculations required for a series of complex transformations.

The following equation illustrates one possible matrix transformation. This particular example performs a 3D rotation about the Z axis by  $\theta^{\circ}$ .

$$R_{Z}(\theta) = \begin{bmatrix} \cos\theta & -\sin\theta & 0 & 0\\ \sin\theta & -\cos\theta & 0 & 0\\ 0 & 0 & 1 & 0\\ 0 & 0 & 0 & 1 \end{bmatrix} \times \begin{bmatrix} x\\ y\\ z\\ N \end{bmatrix}$$

Similar (but more complex) calculations are used to map and clip images into a viewport and to add perspective. The more transformations that are required to render an image, the greater the performance improvement with the SGX.

All of the functions that can be performed in 3D can also be performed in 2D. For rotation, scaling, shearing, and clipping of 2D images, only three of the four matrix terms are used: the first two for the x and y dimensions, and the third for the normalizing function. Perspective divide is not commonly used with 2D images.

| 2.2<br>Software Support | LSI Logic does not currently support software for the SGX, but the driver is a part of Solaris 1.0.                                                                                                                                                                                                                                                                                                                                                 |
|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                         | Software accesses the SGX functionality in two ways:                                                                                                                                                                                                                                                                                                                                                                                                |
|                         | <ul> <li>System software accesses the SGX window display and movement<br/>functions.</li> </ul>                                                                                                                                                                                                                                                                                                                                                     |
|                         | <ul> <li>Software compiled with Sun Microsystem's XGL Graphics Library,<br/>SunPhigs or SunGKS uses the SGX acceleration features for rendering<br/>of 2D and 3D images with optional clip checking and perspective.</li> </ul>                                                                                                                                                                                                                     |
|                         | The SGX accelerates windowing performance by providing high-level<br>hardware functions for window display, movement, and clip checking. To<br>use these SGX system-level functions, the appropriate device driver must<br>be linked into the kernel. This procedure is usually performed automati-<br>cally during system start-up. See the installation instructions from Sun<br>Microsystems for more information on device driver installation. |

The XGL Graphics Library is a library of C functions that supports both immediate and display-list picking. It supports rendering of 2D and 3D clipped and depth-cued images using either an indexed or an RGB color model. The XGL functions support ambient, positional, spot, and directional light sources for both flat and Gouraud shading. XGL functions work with any Open Windows supported tool kit or window manager and are fully compliant with the X Window System protocol. The library includes functions for context and attribute setup, line rendering, curve rendering, curve/surface tessellation, surface rendering, marker rendering, stroke fonts, and object picking. See Sun Microsystem's XGL Graphics Library Technical White Paper for additional general information and the XGL Graphics Library Manuals for additional detailed information.

#### 2.3 Capabilities

This section describes the capabilities of the SGX as implemented with the LSI Logic L64845 SGX Manufacturing Kit. It is divided into three subsections:

- Graphics Modes
- Commands
- Advanced Operations

These capabilities are all under software control.

| Graphics Modes The SGX supports three graphics data |
|-----------------------------------------------------|
|-----------------------------------------------------|

- High Resolution Monochrome Mode (HRMONO)
- Two Color Mode (COLOR1)
- Full Color Mode (COLOR8)

These modes are described below.

#### High Resolution Monochrome Mode (HRMONO)

This mode provides a single-plane, antialiased, high-resolution monochrome display (using five bits of data per physical pixel).

A programmer sees the resolution as four times the actual screen resolution in both the x and y directions. For a  $1152 \times 900$  pixel screen, the software

sees a frame buffer size of 4608 x 3600 sub-pixels (16 sub-pixels for each physical pixel).

The SGX logically maps this large address space into the frame buffer address space. The resultant grey-scaled values are used to partly turn on selected pixels on the edge of an object. This technique, antialiasing, smooths the jagged or sawtooth forms that can appear on diagonal lines and high contrast edges.

#### **Two Color Mode (COLOR1)**

This mode provides one-plane color (one bit, two colors). All pixels are displayed on the screen in either the background color, the foreground color, or a blend of the two colors.

The image is expanded to eight planes of data with the correct raster operation and color. The addresses are pixel coordinates.

#### Full Color Mode (COLOR8)

This mode provides eight-plane color (eight bits of data mapped to one display pixel). A 256-entry 24-bit-wide color look-up table (CLUT) allows the display of 256  $(2^8)$  colors out of a palette of 16, 777,216  $(2^{24})$  colors. The addresses are pixel coordinates. This mode is the only mode used for unaccelerated frame buffer accesses.

Commands The SGX accelerates three basic graphics commands that are normally performed by the CPU:

- DRAW
- BLIT
- FONT

These functions are described below.

#### DRAW

The DRAW command draws points, lines, triangles, rectangles, and quadrilaterals using integer coordinates and a dual Bresenham algorithm to perform scan conversion into the frame buffer. A 16-by-16 monochrome repeating pattern can be used when rendering an object with the DRAW command. The pattern can be aligned in both the x and y dimensions. This pattern can be overridden by specifying an option for a pattern of all ones or zeros.

A raster operation may be performed during the transfer. The raster operation determines a new destination pixel value by applying a logical operation on the corresponding source and destination pixels. A linear raster operation can be used for grey-scale antialiasing. The raster operation also expands the monochrome pattern data into the specified foreground and background colors.

#### BLIT

The BLIT (Block Image Transfer) command moves a rectangular block of pixels from one location to another equivalent-sized location within the frame buffer. The software specifies the source and destination areas for BLITs by loading the diagonal corners of source and destination regions into vertex registers. If the source and destination regions overlap, then the block is moved in such a way that the written destination data does not eradicate source data that has not yet been moved. The BLIT command always assumes COLOR8 mode and pixel coordinates.

A raster operation may be done during the transfer.

#### FONT

The FONT command transfers a raster image into the frame buffer using precomputed bit maps. Images described in a single-plane data structure can be written to the frame buffer in HRMONO and COLOR1 mode. Images described in an eight-plane data structure can be written to the frame buffer in COLOR8 mode. For COLOR1 mode, the image is expanded to eight planes of data with the correct raster operation and color. For HRMONO mode, the image is expanded to the proper grey scale values. The data is transferred 32 bits at a time providing up to 32 mono-chrome pixels, 32 monochrome sub-pixels, or four 8-bit color pixels.

The SGX determines the target location for the font by loading the horizontal left and right edges of the font as well as its scan line y-value. This mechanism allows the rendering of fonts with different pixel widths on the same font scan line. The same clipping and address processing logic used for drawing is then used to draw the font characters, with the font characters themselves treated as the source data for writing to the VRAM. For the FONT command, the SGX supports x-y addressing, address autoincrementing, clipping, font width specifications and frame buffer alignment.An optional raster operation may be done during the transfer.

# Advanced The SGX includes a large number of operations which are not normally available in a single-chip graphics accelerator. These operations include: • Clipping • Raster operations • Masking • Transformations • Hardware cursor support • Video timing generation • Graphics Transformation Pipeline

These operations are described below.

#### Clipping

Graphics operations need only be performed on objects and portions of objects that are within a viewing window (a rectangle for 2D, a viewing pyramid for 3D, or a double pyramid for homogeneous graphics). The process of selecting what objects are within a window is called clipping. The SGX allows two modes of clipping:

- Render mode
- Pick mode

In render mode the card clips an object to the interior of the clip window and then renders it into the frame buffer.

In pick mode the object is not rendered to the frame buffer. Instead, the pick status bit is set if any part of the object falls inside the clip window, indicating that a graphics operation will write data to the frame buffer.

#### **Raster Operations**

Raster operations allow boolean operations to be done in COLOR1 or COLOR8 mode and linear operations to be done in HRMONO mode.

There are 16 different boolean operations (linear operations are a subset of these 16) that may be done on the source and destination pixels. Foreground and background colors may be specified to provide mapping from monochrome data to color data.

#### Masking

Two types of masking are available:

- Plane masking
- Stenciling

Plane masking is used to enable or disable writes to each of eight individual planes.

Stenciling aligns a 32-bit pixel mask to the screen and enables or disables writes to individual pixels within all the planes simultaneously.

#### **Transformations**

The SGX supports up to  $4 \times 4$  matrix arithmetic that can be used to translate an object from one location to another, to scale an object, and to rotate an object about an arbitrary point. The hardware also supports generalized vector operations. It can perform matrix concatenations, dot products, and convolutions. The SGX transforms virtual device coordinates into screen coordinates, so transformation results may be displayed directly. These transformations accept and produce signed integer, signed fixed point (16 bits), or single precision IEEE floating-point coordinate values.

#### **Hardware Cursor Support**

The SGX provides a programmable 32 x 32-pixel hardware cursor in three colors (using two bits).

#### **Video Timing Generation**

The SGX provides programmable vertical and horizontal timing signals for the monitor.

#### **Graphics Transformation Pipeline**

The SGX hardware also supports a generalized graphics transformation pipeline consisting of four optional functions:

|                       | <ul> <li>Modeling and viewing (MV) transform – transforms an image from<br/>world coordinates to viewing coordinates and performs transforma-<br/>tions (including scaling, rotation, and translation)</li> </ul> |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | <ul> <li>2D/3D clip check – clips the image within a rectangle for 2D, a view-<br/>ing pyramid for 3D, or a double pyramid for homogeneous graphics</li> </ul>                                                    |
|                       | <ul> <li>Perspective divide – projects 3D points onto a projection plane with<br/>perspective</li> </ul>                                                                                                          |
|                       | <ul> <li>Virtual device coordinates (VDC) transform – transforms the image<br/>into final screen coordinates</li> </ul>                                                                                           |
| 2.4<br>Internal Logic | The internal logic of the SGX chip is implemented in three main blocks:                                                                                                                                           |
|                       | ■ Transformation Engine                                                                                                                                                                                           |
|                       | ■ Hardware Cursor                                                                                                                                                                                                 |
|                       | ■ Frame Buffer Controller (FBC)                                                                                                                                                                                   |
|                       | Descriptions of these blocks follow Figure 2.2, which shows a block dia-<br>gram of the internal logic of the SGX.                                                                                                |

Ĺ

#### Figure 2.2 SGX Chip Detailed Block Diagram



| Transformation | The Transformation Engine portion of the SGX transforms 2D and 3D |
|----------------|-------------------------------------------------------------------|
| Engine         | coordinates. It contains three functional blocks of interest:     |

- Data Converters
- Register File
- Multiplier Accumulator (MAC)

Descriptions of these blocks follow.

#### **Data Converter**

The data converter converts data between the Transformation Engine's I/O data formats and its internal format. Data written directly to the Transformation Engine is always 32-bits wide.

The following data types are supported and are externally accessible:

- Single-precision IEEE floating-point: one sign bit, eight exponent bits, and 23 fraction bits
- Two's complement fixed point: signed 16 integer bits, and 16 fraction bits
- Two's complement integer: signed 32 integer bits

#### **Register File**

The Register File is a 64-entry, 32-bit-word multiport file used for storage of source, intermediate, and result data. The built-in routines in the Transformation Engine make use of this storage area for the calculation of 2D and 3D clipped transformations, including rotation, translation, scaling, shearing, and perspective divide transformations.

#### **Multiplier Accumulator (MAC)**

The Multiplier Accumulator (MAC) is a hard-wired, 32 x 32 signed matrix multiplier/accumulator. The MAC has a pipelined architecture and is capable of supporting 50 million floating-point operations per second.

The datapath logic supporting the hard-wired MAC (also called a Hard MAC) supports cyclic and divide operations. The multiplicand is taken directly from the register file. The multiplier is either reused, divided down

by the division send unit, or taken from the register file. The Transformation Engine's MAC uses an internal format that is hidden from the user.

Hardware Cursor The logic for the hardware cursor contains the following main blocks: Cursor RAM **Barrel Shifter** Descriptions of these blocks follow. **Cursor RAM** To store the cursor shape, two blocks of 32 x32-bit RAM are used. This configuration supports a cursor with four colors, of which one is transparent. The transparent color is used in a read-modify-write cycle to logically add back already resident data from where the cursor is to be drawn. This operation is repeated every time the cursor is moved. One color is used for the cursor body, and the opposite color for the cursor outline. Use of such color inverting ensures that the cursor does not disappear when rendered on a solid object of the same color. The third color can be used for cursor detail. **Barrel Shifter** The Barrel Shifter reads the current x and y location of the cursor and rotates the data in the cursor RAM so that the cursor data aligns with pixel word boundaries. Frame Buffer The FBC portion of the SGX executes the DRAW, BLIT, and FONT com-Controller (FBC) mands and also performs object picking and clipping. It controls foreground and background color, raster operations, plane masking, pixel masking, and the pattern used for operations. It is also responsible for all VRAM address multiplexing. The FBC supports the same data types as the Transformation Engine. Note, however, that the FBC processes arbitrary filled quadilaterals. The quadilaterals can be self-intersecting and degenerate. The FBC can therefore render points, lines, and triangles since they are all instances of degenerate quadilaterals.

The FBC contains seven functional blocks of interest:

- Coordinate Staging Logic
- Coordinate Sequencer
- Functional Address Generator
- Mask Generator
- Linear Address Generator
- Datapath and Memory Interface
- Timing and Refresh Logic

#### **Coordinate Staging Logic**

To define each quadilateral, up to four x, y coordinate pairs are loaded into the Coordinate Staging Logic. The FBC supports special addressing modes to allow the definition of degenerate quadilaterals without loading redundant vertices. The FBC also supports chained addressing so that common points in polylines do not need to be written to the FBC more than once.

The Coordinate Staging Logic extracts the x, y pixel coordinates from the pixel addresses sent to the FBC from the CPU, or passes x, y coordinates through from the Transformation Engine.

The Coordinate Staging Logic then creates setup status information based on the vertices of the polygon. (An example of setup status information is data that indicates whether the object is to be scanned from bottom to top, or top to bottom.)

#### **Coordinate Sequencer**

The Coordinate Sequencer determines which pairs of edges of the polygon are to be drawn. Combinational decoding determines whether the polygon is self-intersecting, hidden, or degenerate. Information on the x boundary and the y addresses for the two selected edges are then passed on for actual address generation

#### **Functional Address Generator**

The Functional Address Generator uses a modification of the standard Bresenham line-drawing function to calculate the edges of the polygon. See any college-level text on computer graphics for a description of the Bresenham function.

The Functional Address Generator contains two Bresenham engines. Each engine calculates one x coordinate for each y coordinate that is passed from coordinate sequencing. The Functional Address Generator also contains clip boundary information. The Bresenham engines walk the polygon boundary as fast as the mask generation logic can accept data.

Degenerate quadilaterals, such as points and lines, simply cause the two Bresenham engines to process the same edge. The two engines run in parallel and so there is no loss in performance.

#### **Mask Generator**

The Mask Generator calculates the intersection of the clip window and the edges of the polygon to determine which pixels in the frame buffer need to be changed.

Clipping is a computation-intensive process. The FBC uses a standard two-pass clipping algorithm. The first pass eliminates all polygons that fall outside a clip test window (a window that is larger than the clip window). Software can set the size of the clip test window. The second pass performs clipping on the polygons that intersect the clip window.

#### **Linear Address Generator**

The Linear Address Generator calculates a series of horizontal pixel addresses using the edge coordinates that were passed from the mask generation logic. Prior to this stage, the FBC has only processed the edges of the polygon, since the edges have provided all the necessary boundary information. To generate intermediate pixel values, the Linear Address Generator first creates a scan line and then fills the scan line with data from pattern RAM.

#### **Datapath and Memory Interface**

The Datapath and Memory Interface generates the final pixel to be written to the VRAM frame buffer (or the CPU) by merging the bit mask information with the linear address. If rendering is not enabled (as in pick mode) the data is not written back to the frame buffer, but it may be read by the CPU via the SBus interface.

# Chapter 3 Signal Definitions

This chapter defines the interface signals of the L64845 SGX SBus Graphics Accelerator. It is divided into nine sections:

- Section 3.1, SGX Logic Symbol, shows the SGX's logic symbol.
- Section 3.2, SBus Interface Signals, describes the SGX signals that interface with the SBus.
- Section 3.3, **ROM Interface Signal**, describes the SGX signal that interfaces with the ROM (PROM).
- Section 3.4, Frame Buffer Interface Signals, describes the SGX signals that interface with the frame buffer (VRAM).
- Section 3.5, Video Connector Interface Signals, describes the SGX signals that interface directly with the video connector.
- Section 3.6, DAC Interface Signals, describes the SGX signals that interface with the DAC (RAMDAC).
- Section 3.7, ALT Interface Signal, describes the SGX signal that has been set aside to interface with an optional external device.
- Section 3.8, Clock Input Signals, describes the SGX clock input signals.
- Section 3.9, External Transfer Signal, describes the external transfer signal.

Appendix C, "Bt458 RAMDAC," describes all of the Bt458 RAMDAC signals.

Chapters 4, 5 and 6 show the functional waveforms for the interface signals.

For information on the electrical characteristics of these signals, see Chapter 8, "Specifications." The signal input and output direction is relative to the SGX chip.

| 3.1<br>SGX Logic<br>Symbol | Figure 3.1 shows the logic symbol for the SGX. In the figure, a bar over the signal name indicates the signal is active LOW. Arrows indicate whether the signal is an input, an output, or bidirectional. |
|----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SGX Logic<br>Symbol        | the signal name indicates the signal is active LOW. Arrows indicate whether the signal is an input, an output, or bidirectional.                                                                          |

#### Figure 3.1 SGX Logic Symbol



#### 3.2 SBus Interface Signals

This section describes each signal that interfaces the SBus with the SGX chip. SBus signal names are prefixed with 'SB' and are listed in alphabetical order.

For more information on the SBus see Chapter 4, "SBus Interface," or refer to *The SBus Specification*.

#### **SBACK**[2:0] SBus Transfer Acknowledge

#### Output

These output signals indicate the conclusion of an SGX SBus transaction to the SBus. These signals are usually 3-state and are only actively driven during the two last cycles of an SGX SBus access. The following table shows the encoding of  $\overline{SBACK}[2:0]$ .

#### Bit 2 Bit 1 Bit 0 Encoding

(HIGH) or a write (LOW).

|            |                                                                                        |         |                            | ويحتجه بمريد الأستجيب المتحدين والمحرجين أأخلص وعريا التحاج والالتحاج والتحاجين التحاجي والتخاص والتخدي والمحد |                      |  |
|------------|----------------------------------------------------------------------------------------|---------|----------------------------|----------------------------------------------------------------------------------------------------------------|----------------------|--|
|            | 1                                                                                      | 1       | 1                          | Idle/Wait                                                                                                      |                      |  |
|            | 1                                                                                      | 1       | 0                          | Error acknowledgment                                                                                           |                      |  |
|            | 1                                                                                      | 0       | 1                          | Byte data acknowledgment                                                                                       |                      |  |
|            | 1                                                                                      | 0       | 0                          | Rerun acknowledgment                                                                                           |                      |  |
|            | 0                                                                                      | 1       | 1                          | Word data acknowledgment                                                                                       |                      |  |
|            | . 0                                                                                    | 1       | 0                          | Reserved                                                                                                       |                      |  |
|            | 0                                                                                      | 0       | 1                          | Half-word data acknowledgment                                                                                  |                      |  |
|            | 0                                                                                      | 0       | 0                          | Reserved                                                                                                       |                      |  |
|            |                                                                                        |         |                            |                                                                                                                |                      |  |
| SBAS       | SBus                                                                                   | s Addı  | ress S                     | strobe                                                                                                         | Input                |  |
|            | This                                                                                   | input   | signal                     | l indicates that the SBus address,                                                                             | , data, and control  |  |
|            | signa                                                                                  | ls are  | now                        | valid on the SBus.                                                                                             |                      |  |
| SBCI K     | SRuc                                                                                   | Cloc    | ŀ                          |                                                                                                                | Innut                |  |
| SUCCIA     | Thie                                                                                   | innut   | n<br>signal                | provides the basic timing for the                                                                              | a SGY SBus inter     |  |
|            | facel                                                                                  | input s | SD CT                      | K should run in the 16, 25 MHz                                                                                 | range and should     |  |
|            | have                                                                                   | logic.  |                            | LK should full fill the 10–23 MHz                                                                              | Tange and should     |  |
|            | be sy                                                                                  | mmeu    | ncai.                      |                                                                                                                |                      |  |
| SBD[31:0]  | SBus                                                                                   | Data    | Bus                        |                                                                                                                | Bidirectional        |  |
|            | These signals transfer data between the SGX and the SBus. The                          |         |                            | l the SBus. They                                                                                               |                      |  |
|            | may also contain virtual addresses from a SBus master before the                       |         |                            |                                                                                                                |                      |  |
|            | addre                                                                                  | sses g  | o thro                     | ough the MMU translation.                                                                                      |                      |  |
|            |                                                                                        | 0       |                            |                                                                                                                |                      |  |
| SBIRQ5     | SBus                                                                                   | Inter   | rupt                       | for Vertical Blanking                                                                                          | Output               |  |
|            | This s                                                                                 | signal  | is use                     | ed by the SGX to request an SBu                                                                                | s interrupt during   |  |
|            | vertic                                                                                 | al bla  | nking                      | -<br>-                                                                                                         |                      |  |
|            |                                                                                        |         |                            |                                                                                                                | _                    |  |
| SBPA[23:0] | SBus                                                                                   | Phys    | ical A                     | Address Bus                                                                                                    | Input                |  |
|            | These signals contain the physical address of the data. The SGX                        |         |                            |                                                                                                                |                      |  |
|            | uses 24 of the 32 SBus address lines. The physical address is driv                     |         |                            |                                                                                                                |                      |  |
|            | to a v                                                                                 | alid st | ate no                     | o later than the next clock cycle                                                                              | after SBAS is        |  |
|            | asserted, and remains stable until the next clock cycle after $\overline{\text{SBAS}}$ |         |                            |                                                                                                                |                      |  |
|            | is dea                                                                                 | sserte  | d.                         |                                                                                                                |                      |  |
| CDDD       | CD                                                                                     | Dead    | /                          | to                                                                                                             | Innut                |  |
| SDKD       | SDUS                                                                                   | Kead    | / <b>VV [*]</b><br>tolla t | lt<br>he CCV whether the current CD-                                                                           | Input                |  |
|            | 1 1118 8                                                                               | signal  | iens t                     | he SOA whether the current SBu                                                                                 | is request is a read |  |

|                                          | SBRESET                                                                                                                                           | SBus ResetInputThis signal usually causes the SGX to reset to a known state. It is<br>used in test mode.SBus Slave SelectSBus Slave SelectInputThis signal indicates that the SBus master is selecting the SGX for<br>access.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                         |  |  |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|--|--|
|                                          | SBSEL                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                         |  |  |
|                                          | SBSIZ[2:0]                                                                                                                                        | SBus Data Size Input<br>These signals tell the SGX the data size of the current accordines are only used when SBSEL and SBAS are active. The returns an error if the SBSIZ lines indicate that a burst cybeen requested.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | it<br>ess. These<br>'he SGX<br>/cle has |  |  |
| 3.3<br>ROM Interface<br>Signal           | This section describes the signal that interfaces the onboard PROM with the SGX chip.                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                         |  |  |
|                                          | CSROM                                                                                                                                             | ROM Chip SelectOutpThis output signal drives the $\overline{CE}$ and $\overline{OE}$ PROM inputs. Iasserted LOW when the SGX detects an SBus access into<br>the PROM.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | out<br>It is<br>ended for               |  |  |
| 3.4<br>Frame Buffer<br>Interface Signals | This section describes each signal that interfaces the frame buffer (VRAMs) with the SGX chip. The signal names are listed in alphabetical order. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                         |  |  |
|                                          | B0SOE[1:0]                                                                                                                                        | <b>VRAM Serial Output Enable for Buffer 0</b> Output<br>These output signals drive the VRAM SOE inputs. BOSOE0 drives<br>a bank processing the first four pixels, BOSOE1 drives a bank pro-<br>cessing the second four pixels. In the SGX card, BOSOE[1:0] alter-<br>nate for each shift clock so the VRAM can multiplex eight pixels<br>into the four-pixel DAC input. These signals are synchronous<br>within the oscillator input selected for video timing generation<br>(MAINOSC or ALTOSC).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                         |  |  |
|                                          | B1SOE[1:0]                                                                                                                                        | VRAM Serial Output Enable for Buffer 1OutputB1SOE[1:0] is intended for double-buffered boards and isported in the current SGX card implementation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | out<br>is not sup-                      |  |  |
|                                          | <b>CAS</b> [1:0]                                                                                                                                  | Column Address Strobe for Buffer $1$ / Buffer 0 Output the VRAM $\overline{CAS}$ inputs. These output signals drive the VRAM $\overline{CAS}$ inputs. These indicate that the current address is a DRAM column addr | out<br>e signals<br>ess.                |  |  |

CAS1 is intended for double-buffered boards and is not supported in the current SGX card implementation.

OE[1:0]Output Enable for Buffer 1 / Buffer 0OutputThese output signals drive the VRAM OE inputs. These signals<br/>enable the VRAM output during reads.OE inputs. These signals

OE1 is intended for double-buffered boards and is not supported in the current SGX card implementation.

# PDBxx[7:0]Pixel Data BusBidirectionalThese signals are the eight-pixel bidirectional data lines between<br/>the SGX and the VRAM. The following table shows how the data<br/>lines should be connected. In the table, Pixel 0 is the left-most pixel<br/>and pixel 7 is the right-most pixel.

| VRAM Bank | Data  | Buffer 0 | Buffer 1 <sup>1</sup> |
|-----------|-------|----------|-----------------------|
| 0         | PDB08 | Pixel 0  | Pixel 0               |
| 0         | PDB19 | Pixel 1  | Pixel 1               |
| 0         | PDB2A | Pixel 2  | Pixel 2               |
| 0         | PDB3B | Pixel 3  | Pixel 3               |
| 1         | PDB4C | Pixel 4  | Pixel 4               |
| 1         | PDB5D | Pixel 5  | Pixel 5               |
| 1         | PDB6E | Pixel 6  | Pixel 6               |
| 1         | PDB7F | Pixel 7  | Pixel 7               |

1. Signals reserved for use in double-buffered configuration.

RAS[1:0]Row Address Strobe for Buffer 1 / Buffer 0OutputThese output signals drive the VRAM RAS inputs. These signals<br/>indicate that the current address is a DRAM row address.

RAS1 is intended for double-buffered boards and is reserved for future use.

SCK[1:0]Serial Shift Clock for Buffer 1 / Buffer 0OutputThese signals drive the VRAM SC inputs. This output is synchronous with the oscillator input selected for video timing generation (MAINOSC or ALTOSC).

SCK1 is intended for double-buffered boards and is reserved for future use.

#### VA[8:0] VRAM Address Output These signals drive the VRAM A[8:0] inputs. The linear address bits that appear on the VA[8:0] bus are a function of the memory
control operation and the type of VRAM. The following table describes the usage of the VA[8:0] lines.

|                        |                              | Memory Control<br>Operation                                                                          | VA[8:0] for<br>128K x 8 VRAM <sup>1, 2</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                    |                |
|------------------------|------------------------------|------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|----------------|
|                        |                              | Normal RAS<br>Normal CAS<br>Transfer RAS<br>Transfer CAS                                             | LA[19:11]<br>LA[11:4], B<br>TA[8:0]<br>Os                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                    |                |
|                        |                              | 1. LA[xx] refers to<br>2. TA[xx] refers to<br>counter.                                               | linear address bits.<br>the transfer address                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                    |                |
|                        |                              | Note that the SC during vertical I                                                                   | X always resets the transition to the transition of the transition | ansfer address counter to zer                                                                      | ro             |
|                        | WE[1:0]                      | Write Enable for<br>WE[1:0] is inten<br>ported in the cur                                            | or Buffer 1 / Buffer (<br>ded for double-buffe<br>rent SGX card imple                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 0 Output<br>red boards and is not sup-<br>mentation.                                               |                |
|                        |                              | In a double-buffe<br>ANDed with the<br>corresponding B                                               | ered configuration the<br>WR[7:0] outputs and<br>uffer 0 / Buffer 1 VR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ese signals are logically<br>d the result used to drive the<br>AM $\overline{WE}$ inputs.          | •              |
|                        | WR[7:0]                      | Write Enable<br>These output sign<br>used to enable in<br>driven LOW who<br>the VRAMs is of          | nals drive the VRAM<br>dividual pixels during<br>en the row address fo<br>n the address bus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Output<br>WE inputs. These signals ar<br>g VRAM writes. WR[7:0] ar<br>r loading the plane mask int | re<br>re<br>to |
| 3.5<br>Video Connector | This section<br>tor with the | describes each s<br>SGX chip. The                                                                    | ignal that directly is signal names are list                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | nterfaces the video conne<br>sted in alphabetical order.                                           | <br>c-         |
| Internace Signals      | CSYNC                        | <b>Composite Synd</b><br>This output signal<br>input signal for t<br>oscillator input so<br>ALTOSC). | e<br>al drives the combined<br>he monitor. This outp<br>elected for video timi                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Output<br>d vertical and horizontal syn<br>put is synchronous with the<br>ng generation (MAINOSC o | ic<br>or       |
|                        | <b>ID</b> [2:0]              | Identification<br>These input sign<br>The SGX uses II                                                | als contain the identit<br>5[2:0] to select the os                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Input<br>fication code for the monito<br>scillator input.                                          | r.             |
|                        |                              | See Chapter 6, "                                                                                     | Video Interface," for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | more information.                                                                                  |                |

| 3.6<br>DAC Interface<br>Signals | <ul><li>This section describes each signal that interfaces the RAMDAC with the SGX chip. The signal names are listed in alphabetical order.</li><li>Appendix C, "Bt458 RAMDAC," describes all of the Bt458 RAMDAC signals.</li></ul> |                                                                                                                                                                                                                                              |                                                                         |  |  |
|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|--|--|
| orginalo                        |                                                                                                                                                                                                                                      |                                                                                                                                                                                                                                              |                                                                         |  |  |
|                                 | BLANK                                                                                                                                                                                                                                | BlankingOutputThis output signal drives the RAMDAC input blanking so(BLANK). This output is synchronous with the oscillatoselected for video timing generation (MAINOSC or ALT)                                                              |                                                                         |  |  |
|                                 | CSDAC                                                                                                                                                                                                                                | <b>DAC Chip Select</b><br>This output signal drives the RAMDAC chip select<br>is asserted LOW when the SGX detects an SBus a<br>for the DAC.                                                                                                 | Output<br>ct input (CS). It<br>access intended                          |  |  |
| 3.7<br>ALT Interface            | DOTCLK                                                                                                                                                                                                                               | Video Dot Clock<br>This output signal is used to generate the RAMDA<br>clock inputs (CLKP and CLKN). This output refle<br>MAINOSC or ALTOSC oscillator input.                                                                                | Output<br>AC differential<br>ects either the                            |  |  |
|                                 | LDCLK                                                                                                                                                                                                                                | <b>Load Clock</b><br>This output signal connects to the RAMDAC load $(\overline{LD})$ . This output is one-fourth the $\overline{DOTCLK}$ output                                                                                             | Output<br>l control input<br>put.                                       |  |  |
|                                 | OL[H:A][1:0]                                                                                                                                                                                                                         | <b>Overlay Plane 1 / Plane 0</b><br>These output signals drive the RAMDAC overlay<br>(OL[D:A][1:0]).                                                                                                                                         | Output<br>select inputs                                                 |  |  |
|                                 |                                                                                                                                                                                                                                      | The current SGX card implementation uses only (<br>for bit plane 1 and 0 of the hardware cursor. Bit A<br>pixel. OL[H:E][1:0] are unused. These output sign<br>nous with the oscillator input selected for video tin<br>(MAINOSC or ALTOSC). | DL[D:A][1:0]<br>is the left-most<br>als are synchro-<br>ning generation |  |  |
|                                 | This section de<br>with the SGX                                                                                                                                                                                                      | escribes the signal that interfaces an alternate exclude the signal is unused in the present SGX                                                                                                                                             | xternal device configuration.                                           |  |  |
| orginar                         | CSALT                                                                                                                                                                                                                                | Alternate Chip Select<br>This output drives the alternate device enable input<br>LOW when the SGX detects an SBus access inten<br>device (accessed through the alternate device addr                                                         | Output<br>at. It is asserted<br>ded for the<br>ress space).             |  |  |

| 3.8<br>Clock Input<br>Signals      | This section<br>names are li | describes the clock input signals to the SGX chip. isted in alphabetical order.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | The signal                                                                                                                                               |
|------------------------------------|------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                    | ALTOSC                       | Alternative Oscillator Input In<br>If selected, this input signal provides basic video timing<br>being used to generate DOTCLK, LDCLK, and related<br>nous signals). The maximum frequency of ALTOSC is                                                                                                                                                                                                                                                                                                                                                                                                                                            | <b>put</b><br>g control (by<br>1 synchro-<br>s 117 MHz.                                                                                                  |
|                                    | MAINOSC                      | Main Oscillator InputInputThis oscillator input (or binary divisions of it) clocks the<br>of the SGX and its RAS/CAS/OE memory timing. MA<br>also be selected to provide basic video timing control (<br>used to generate DOTCLK, LDCLK, and related synch<br>nals). The intended frequency of MAINOSC is 92.940                                                                                                                                                                                                                                                                                                                                   | put<br>ne core logic<br>.INOSC can<br>(by being<br>hronous sig-<br>5 MHz.                                                                                |
| 3.9<br>External Transfer<br>Signal | This section                 | describes the external transfer signal.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                          |
|                                    | EXTXFR                       | External Transfer Inp<br>When enabled, this signal indicates to the SGX that an S<br>is requesting a transfer. Instead of using the transfer sig<br>ated by the SGX timing generation logic, the leading (a<br>of EXTXFR is synchronized and fed to the memory con-<br>tion logic. External transfers are given the highest prior<br>thus guaranteed service as soon as memory accesses al<br>progress are concluded. EXTXFR needs to be asserted<br>mum time greater than or equal to 13 clock periods (55<br>FBC is running at 23.24 MHz). The trailing (falling) ex<br>EXTXFR will cause the deassertion of OE[1:0] thus co-<br>transfer cycle. | put<br>SBus master<br>gnal gener-<br>rising) edge<br>ntrol arbitra-<br>rity and are<br>lready in<br>for a mini-<br>51 ns if the<br>dge of<br>ompleting a |

## Chapter 4 SBus Interface

|          | This chapter describes how the L64845 SGX SBus Graphics Accelerator interfaces with the SBus. It is divided into five sections:                                              |  |  |  |  |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|          | <ul> <li>Section 4.1, Features, describes the main features of the SGX SBus interface.</li> </ul>                                                                            |  |  |  |  |
|          | <ul> <li>Section 4.2, SBus Connector, describes the SBus connector and<br/>shows its pin list.</li> </ul>                                                                    |  |  |  |  |
|          | ■ Section 4.3, SBus Cycle, describes the SBus cycle.                                                                                                                         |  |  |  |  |
|          | <ul> <li>Section 4.4, Register Reads and Writes, describes reads and writes to<br/>the SGX internal registers.</li> </ul>                                                    |  |  |  |  |
|          | <ul> <li>Section 4.5, Internal Register Access, describes the Sbus interface<br/>software.</li> </ul>                                                                        |  |  |  |  |
|          | The SBus is a high-performance system bus that allows the addition of add-in cards to highly integrated workstations. The SBus is an onboard bus, not a backplane bus.       |  |  |  |  |
|          | The SGX SBus interface follows the specifications described in <i>The SBus Specification</i> . Please refer to this publication for a more complete description of the SBus. |  |  |  |  |
|          | Chapter 3, "Signal Definitions," defines the SBus interface signals.                                                                                                         |  |  |  |  |
| 4.1      | The SGX is an SBus slave device.                                                                                                                                             |  |  |  |  |
| Features | The SGX SBus interface:                                                                                                                                                      |  |  |  |  |
|          | <ul> <li>Provides SBus handshaking for SGX internal and external SBus transfers</li> </ul>                                                                                   |  |  |  |  |
|          | <ul> <li>Synchronizes operation over the full range of SBus clock rates (16.67 to 25 MHz)</li> </ul>                                                                         |  |  |  |  |
|          |                                                                                                                                                                              |  |  |  |  |

- Provides a 32-bit datapath
- Provides a 24-bit physical address space
- Provides one interrupt level
- Supports 1, 2, and 4 byte data transfers (burst-mode transfers are not supported)
- Configures the card automatically using machine independent code
- Provides geographical addressing, via a single slave select signal, SBSEL, which eliminates the need for slave address jumpers
- Decodes SBus Physical Address signals, SBPA[23:0], into appropriate chip select signals
- Supports Direct Virtual Memory Access (DVMA) by all bus masters, greatly simplify operating system and software memory management
- Samples all signals on the rising edge of the clock
- Synchronizes the SBus clock and the local board clock
- Buffers SBus address, data, and control signals for fast write capability
- Buffers address, data, and control signals for Transformation Engine and Hardware Cursor (TEC) to Frame Buffer Controller (FBC) transfers (autoload cycles)

**4.2** The SGX card connects to the SBus via a 96-pin male mini-DIN connector. **SBus Connector** This connector, marked 'J1' on the SGX card, carries both signals and power.

Chapter 3, "Signal Definitions," defines the SBus interface signals.

Table 4.1 shows the pin list for the 96-pin SBus connector.

| Table 4.1      | Pin # | Description | Pin # | Description   | Pin # | Description |
|----------------|-------|-------------|-------|---------------|-------|-------------|
| SBUS CONNECTOR | 01    | VSS         | 33    | SBAS          | 65    | SBD18       |
|                | 02    | N/C         | 34    | SBPA8         | 66    | SBD20       |
|                | 03    | SBSEL       | 35    | SBPA10        | 67    | SBD22       |
|                | 04    | N/C         | 36    | <b>SBACKO</b> | 68    | VSS         |
|                | 05    | SBD0        | 37    | SBPA12        | 69    | SBD24       |
|                | 06    | SBD2        | 38    | SBPA14        | 70    | SBD26       |
|                | 07    | SBD4        | 39    | SBPA16        | 71    | SBD28       |
|                | 08    | N/C         | 40    | SBACK1        | 72    | VSS         |
|                | 09    | SBD6        | 41    | SBPA18        | 73    | SBD30       |
|                | 10    | SBD8        | 42    | SBPA20        | 74    | SBSIZ1      |
|                | 11    | SBD10       | 43    | SBPA22        | 75    | SBRD        |
|                | 12    | N/C         | 44    | SBACK2        | 76    | VSS         |
|                | 13    | SBD12       | 45    | N/C           | 77    | SBPA1       |
|                | 14    | SBD14       | 46    | N/C           | 78    | SBPA3       |
|                | 15    | SBD16       | 47    | N/C           | 79    | SBPA5       |
|                | 16    | N/C         | 48    | N/C           | 80    | +5V         |
|                | 17    | SBD19       | 49    | SBCLK         | 81    | SBPA7       |
|                | 18    | SBD21       | 50    | N/C           | 82    | SBPA9       |
|                | 19    | SBD23       | 51    | SBAS          | 83    | SBPA11      |
|                | 20    | SBIRQ5      | 52    | VSS           | 84    | VSS         |
|                | 21    | SBD25       | 53    | SBD1          | 85    | SBPA13      |
|                | 22    | SBD27       | 54    | SBD3          | 86    | SBPA15      |
|                | 23    | SBD29       | 55    | SBD5          | 87    | SBPA17      |
|                | 24    | N/C         | 56    | VDD           | 88    | VDD         |
|                | 25    | SBD31       | 57    | SBD7          | 89    | SBPA19      |
|                | 26    | SBSIZ0      | 58    | SBD9          | 90    | SBPA21      |
|                | 27    | SBSIZ2      | 59    | SBD11         | 91    | SBPA23      |
|                | 28    | N/C         | 60    | VSS           | 92    | VSS         |
|                | 29    | SBPA0       | 61    | SBD13         | 93    | N/C         |
|                | 30    | SBPA2       | 62    | SBD15         | 94    | N/C         |
|                | 31    | SBPA4       | 63    | SBD17         | 95    | SBRESET     |
|                | 32    | N/C         | 64    | VDD           | 96    | N/C         |

4.3The SBus clock signal, SBCLK, provides the basic timing for SBus data<br/>transfers.

The SBus protocol employs three principles:

Synchronous Operation – The SBus controller generates a fixedfrequency (set between 16.67 and 25 MHz, based on the CPU clock) clock with a clock skew of 2.5 ns or less. All signals are sampled on the rising edge of this clock (SBCLK). These signals all have a setup time of 15 ns and a hold time of 2.5 ns. In the SGX, there is one asynchronous signal, <u>SBIRQ5</u>, used for interrupts. The SBus controller synchronizes <u>SBIRQ5</u> to the appropriate clock.

- Active Drive Before the source stops driving an asserted 3-state control signal, it drives the signal to the unasserted state. This procedure enables the bus to operate at speeds up to 25 MHz without needing low-resistance pullup resistors and output drives to sink the resulting static current.
- No Driver Overlap Output drivers overlapping can result in unreliable operation and excessive power dissipation. Except for the opendrain interrupt signal, SBIRQ5, no SBus signal is driven by two outputs during the same clock cycle.

Figure 4.1 shows a basic single-word SBus cycle (the relationship of signals used during a read/write) on the SGX card.



The SBus controller places an address on the physical address lines (SBPA[23:0]) and asserts both the address strobe signal ( $\overline{SBAS}$ ) and the slave select signal ( $\overline{SBSEL}$ ).

For a write, the controller drives read/write (SBRD) LOW, asserts the transfer size (SBSIZ[2:0]), and drives the data lines (SBD[31:0]). The SGX then has up to 255 clock cycles to accept the transfer and issue the

|                                     | proper acknowledgment by driving $\overline{\text{SBACK}}[2:0]$ LOW, then back to the idle state (unasserted) for one clock cycle.                                                                                                                                                                                                                       |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                     | For a read, the controller drives read/write (SBRD) HIGH and asserts the transfer size (SBSIZ[2:0]). The SGX generates the acknowledgment and then drives the data lines on the following clock cycle for exactly one cloak cycle. SBus reads from the internal sections of the SGX take between five and seven SBus clock cycles when the chip is idle. |
|                                     | When a read or write is complete, the SBus controller deasserts SBPA[23:0], SBRD, SBSEL, and SBSIZ[2:0]. The SGX deasserts SBACK[2:0].                                                                                                                                                                                                                   |
|                                     | See <i>The SBus Specification</i> for information on time-out, rerun, and other bus error cycles.                                                                                                                                                                                                                                                        |
|                                     | The SBus protocol includes specifications for burst-mode transactions.<br>The SGX does not support burst-mode transactions and issues an error<br>acknowledgment if they are attempted.                                                                                                                                                                  |
|                                     | SBRESET, used only in test mode, resets the SGX to a known state.                                                                                                                                                                                                                                                                                        |
|                                     | The SGX returns $\overline{\text{SBIRQ5}}$ to the SBus in response to a vertical sync interrupt.                                                                                                                                                                                                                                                         |
| 4.4<br>Register Reads<br>and Writes | The SBus sees the SGX internal registers as 32-bit ports. Data transfers<br>must synchronize with the local clock. Writes take three SBus clock cycles<br>to acknowledge. Reads take five to seven SBus clock cycles to acknowl-<br>edge. Both reads and writes generally conform to the SBus slave cycle.                                               |
|                                     | Figure 4.2 shows the best- and worst-case register read cycle. The SGX attempts to return data as soon as possible. Figure 4.3 shows the register write cycle                                                                                                                                                                                            |



## 4.5 Internal Register Access

The software driver controls the SGX card by reading and writing to registers. These registers are accessed through seven data structures that control the corresponding parts of the SGX card. The software driver for the SGX card must contain the following elements:

- Code for reading the ID code and EPROM at boot time.
- Code for reading the FORTH code stored in the EPROM.
- Code for loading the Palette DAC (RAMDAC).
- Code for initializing the TEC and FBC.
- Code for accessing the Dumb Frame Buffer (DFB) minimum function for a console.

Table 4.2, the Global Address Map, shows the locations of the data structures for the various parts of the SGX card.

| Table 4.2          | Part             | Function                         | Starting Address <sup>1</sup> | Ending Address  |
|--------------------|------------------|----------------------------------|-------------------------------|-----------------|
| Global Address Map | ROM              | Read-Only Memory                 | S4base+0x000000               | S4base+0x1FFFFF |
|                    | DAC              | Digital-to-Analog Converter      | S4base+0x200000               | S4base+0x27FFFF |
|                    | ALT              | Alternate Address Space          | S4base+0x280000               | S4base+0x280FFF |
|                    | FHC <sup>2</sup> | FBC Hardware Configuration       | S4base+0x300000               | S4base+0x300FFF |
|                    | THC <sup>2</sup> | TEC Hardware Configuration       | S4base+0x301000               | S4base+0x301FFF |
|                    | FBC <sup>2</sup> | Frame Buffer Controller          | S4base+0x700000               | S4base+0x700FFF |
|                    | TEC <sup>2</sup> | Transformation Engine and Cursor | S4base+0x701000               | S4base+0x701FFF |
|                    | DFB <sup>2</sup> | Dumb Frame Buffer                | S4base+0x800000               | S4base+0xFFFFFF |

1. S4base is the base address of the card's slot.

2. These are internal select signals.

The internal select signals (FHC, THC, FBC, TEC, and DFB) are synchronized with the internal clock. The internal clock is based on MAINOSC. Accesses to the ROM, DAC and ALT spaces are sent off-chip to external devices on the SGX card. These external transfers happen synchronously with the SBus clock.

The FHC register is not changed during normal operation. The *Single Chip GX Reference Card* shows the information contained in the FHC register. The FHC map is:

Starting Word Address Mnemonic Function

| fhc+0x0000    | CONFIG | Configuration Register |
|---------------|--------|------------------------|
| <br>meroxoooo | connio | Configuration Register |

The THC registers are not changed during normal operation; they are loaded by the boot PROMs during diagnostics. The *Single Chip GX Reference Card* show the information contained in each of the registers.

## Chapter 5 Memory Interfaces

|                      | This chapter describes how the L64845 SGX SBus Graphics Accelerator interfaces with memory. It is divided into two sections:                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                      | Section 5.1, ROM Interface, describes the ROM interface to the PROM.                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                      | <ul> <li>Section 5.2, Frame Buffer Interface, describes the frame buffer inter-<br/>face to the VRAM. It discusses video memory architecture, data side<br/>timing, and video side timing.</li> </ul>                                                                                                                                                                                                                                          |  |  |  |  |
|                      | Chapter 3, "Signal Definitions," defines the memory interface signals.                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |
| 5.1<br>ROM Interface | The SGX accesses the boot PROM through the ROM address space.<br>Transfers to this address space are always acknowledged with an 8-bit<br>acknowledge ( $\overline{SBACK}[2:0] = 5$ ). The SBus acknowledges write attempts<br>but the external signal $\overline{CSROM}$ remains inactive. Reads to this space cause<br>an eight SBus clock cycle output on the $\overline{CSROM}$ pin. The timing is<br>designed for 250 ns or faster PROMs. |  |  |  |  |
|                      | The ROM address space read cycle conforms to the general SBus read cycle described in Chapter 4, "SBus Interface."                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                      | Chapter 3, "Signal Definitions," defines the ROM interface signals.                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|                      | The SGX card contains an FCode (FORTH) program in PROM that:                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|                      | <ul> <li>Provides basic functionality</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                      | <ul> <li>Uniquely identifies the card</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                      | <ul> <li>Contains auto-configuration information</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                      | <ul> <li>Performs boot time initialization for the card</li> </ul>                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|                      | <ul> <li>Passes additional configuration information to the operating system</li> </ul>                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |

Figure 5.1 shows the ROM address space read cycle.

Table 5.1 describes the PROM fields. Table 5.2 shows the ROM map for the SGX card.



#### Table 5.1 PROM Fields

| Size               | Field Name     | Description                                                                                                                              |
|--------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------|
| One byte           | Magic Token    | Contains the constant 0xFD.                                                                                                              |
| One byte           | Version Number | Contains a unique number for each SGX card version.                                                                                      |
| Two bytes          | Check Sum      | Contains the checksum computed for the whole program.                                                                                    |
| Four bytes         | Length         | Contains the length of the header and the end token. (This is equal<br>to the offset to the first byte that is not part of the program.) |
| Zero or more bytes | Program        | Contains FCode (a FORTH program).                                                                                                        |
| One byte           | End Token      | Contains the constant 0x00.                                                                                                              |

| Table 5.2<br>ROM MAP             | Starting<br>Word Address                                                                                                                                                                                                                                                                                                                                                                                        | Ending<br>Word Address                               | Function                                                                                                                          |                        |  |
|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|------------------------|--|
|                                  | ROM+0x0000<br>ROM+0x0004                                                                                                                                                                                                                                                                                                                                                                                        | ROM+0x0003<br>ROM+0x3fff                             | SBus ID for SGX card<br>Boot Code                                                                                                 |                        |  |
| 5.2<br>Frame Buffer<br>Interface | The SGX acc<br>VRAMs). Th<br>1152 × 900 re<br>be possible.                                                                                                                                                                                                                                                                                                                                                      | cesses a one me<br>is memory cor<br>solution. In the | egabyte frame buffer (eight 128K x 8, 10<br>figuration provides a single frame buffer<br>future, additional memory configurations | 0 ns<br>r of<br>s will |  |
|                                  | During a frame buffer access, the SGX provides the column address strobe $(\overline{CASx})$ , the row address strobe $(\overline{RASx})$ , the pixel write enables $(WR[7:0])$ , and the appropriate address $(VA[8:0])$ to the VRAM.                                                                                                                                                                          |                                                      |                                                                                                                                   |                        |  |
|                                  | The SGX passes eight pixels of data to the VRAM via the 64-bit pixel data<br>bus, PDBxx[7:0]. During the serial output enable signal, BOSOEO, the<br>VRAM transfers pixels zero through three to the 32-bit serial input of the<br>Palette DAC (RAMDAC) on VRAM signal lines P[D:A][7:0]. During the<br>serial output enable signal, BOSOE1, the VRAM transfers pixels four<br>through seven on the same lines. |                                                      |                                                                                                                                   |                        |  |
|                                  | Chapter 3, "Signal Definitions," defines the frame buffer interface signals.                                                                                                                                                                                                                                                                                                                                    |                                                      |                                                                                                                                   |                        |  |
|                                  | Refer to Appearchitecture u                                                                                                                                                                                                                                                                                                                                                                                     | endix B, "SGX<br>used on the SG                      | Card," for a block diagram of the memory Card.                                                                                    | ory                    |  |
| VRAM Accesses                    | The VRAM address, VA[8:0], is common to all memory chips regardless of configuration. Configurations with more than 16 memory chips need external buffering on the VA[8:0] bus.                                                                                                                                                                                                                                 |                                                      |                                                                                                                                   |                        |  |
|                                  | The address is multiplexed on VA[8:0] as row and column address. The VRAM rows do not correspond to scan lines on the screen. There is a new row address every 2048 pixels for the 128K x 8 VRAM configuration.                                                                                                                                                                                                 |                                                      |                                                                                                                                   |                        |  |
|                                  | There are two types of VRAM accesses:                                                                                                                                                                                                                                                                                                                                                                           |                                                      |                                                                                                                                   |                        |  |
|                                  | Random A                                                                                                                                                                                                                                                                                                                                                                                                        | Access – requi                                       | res both a row and a column address                                                                                               |                        |  |
|                                  | <ul> <li>Fast-Page<br/>can be use<br/>does not c</li> </ul>                                                                                                                                                                                                                                                                                                                                                     | -Mode Access<br>ed when the ro<br>change. The VI     | – only requires a new column address T<br>w address for consecutive memory acces<br>RAMs "remember" the row address so th         | 'his<br>sses<br>1at    |  |

subsequent addresses only require a column address and a column address strobe.

In either case, changing the row address ads a three cycle (129 ns) penalty to an access.

Reads All reads are double accesses. The first access is to an even address and the second access is to an odd address. The first read is likely to be random access. Subsequent accesses to the same VRAM row are then fast-page-mode accesses. A random read takes 6 cycles (258 ns) and a fast-page-mode read takes three cycles (129 ns).

Figure 5.2 shows two read operations: a random read immediately followed by a fast-page-mode read. The random read starts with a  $\overline{RASx}$  precharge high pulse lasting two clock cycles. The falling edge of  $\overline{RASx}$ latches in the row address from the 9-bit VRAM address bus, VA[8:0].

The plane mask determines which bits of the pixel will be written. Although the plane mask is actually only used for writing to the VRAM, it is logically simpler to update the plane mask for every random access. Therefore, the write enable signals,  $\overline{WR}$ [7:0], are also asserted LOW at the falling edge of  $\overline{RASx}$ .  $\overline{WR}$ [7:0] update the pixel plane mask inside the VRAM.

The falling edge of  $\overline{CASx}$  latches the column address into the VRAM. When  $\overline{CASx}$  and  $\overline{OEx}$  are both asserted, the VRAM data is driven onto the pixel data bus (PDBxx[7:0]).

The second falling edge of  $\overline{CASx}$  without an intervening  $\overline{RASx}$  identifies the following as a fast-page-mode access.

Figure 5.2 Read from VRAM



Writes

All SGX writes are buffered. First the SBus master writes to the SGX SBus slave interface (following the standard SBus slave protocol described in Chapter 4, "SBus Interface"). Then the SGX writes to the frame buffer as described in this section.

SGX writes can be divided into two types:

- Frame-Buffer Controller (FBC) writes are used when the SGX writes to the VRAM.
- Dumb Frame Buffer (DFB) writes are used when the CPU writes directly to the VRAM via the SBus interface.

#### **FBC Writes**

FBC writes are double accesses. The first write is usually random access. The second write is always fast-page-mode access. A random write takes five cycles (215 ns) and fast-page-mode write takes two cycles (86 ns). All drawing operations, font operations, and BLIT operations use FBC writes.

Figure 5.3 shows an FBC write. The first phase of a random write cycle is similar to a random read cycle, starting with a  $\overline{RASx}$  precharge high pulse. The falling edge of  $\overline{RASx}$  latches in the row address and plane mask.

The falling edge of  $\overline{CASx}$  latches in the column address. The SGX uses a late write or  $\overline{OEx}$ -controlled write as opposed to an early write. This means that the write data is not latched into the VRAM until the falling edge of the write enable signal,  $\overline{WR}$ [7:0].

The write lines WR[7:0] determine which of the eight pixels are actually written to the VRAM. Any combination of pixels can be enabled by using a pixel mask register inside the SGX.

The SGX writes a total of 16 pixels during an FBC write. First it writes eight pixels to an even column address (with the first  $\overline{CASx}$  pulse), then it writes the last eight pixels to the odd column address. Both writes are fast-page-mode accesses if the previous access had the same row address.



1. MAINOSC/2 is not available external to the SGX chip.

### **Dead State**

A dead state is required to change the direction of the pixel data bus from read to write.

A dead state is not required when going from a write to a read because all read cycles have half a clock cycle of dead time built into the beginning of the cycle.

Figure 5.4 shows a read followed by an FBC write.



The VRAM output enable signal, OEx, is inactive during the dead state.

#### **DFB Writes**

DFB writes provide the CPU direct access to the frame buffer memory (VRAM) through the SBus. Since the SBus interface is only 32 bits wide, only single-word writes (four pixels) to the VRAM are allowed. DFB writes take three cycles (129 ns).

In DFB writes, a single  $\overline{CASx}$  write cycle is used.  $\overline{CASx}$  stays low for 1.5 clock cycles instead of the 1.0 clock period used for FBC accesses. Otherwise a DFB write is similar to an FBC write.

Figure 5.5 shows a DFB write.



1. MAINOSC/2 is not available external to the SGX chip.

Figure 5.5

DFB Write

to VRAM

Refresh VRAM is a dynamic memory technology, using tiny capacitors to store information. These tiny capacitors must be recharged periodically. The 1-Mbit VRAMs supported by SGX must be refreshed every 8.0 ms. The SGX performs this task by refreshing one of the 512 rows every 15.6 ns.

A refresh takes five clocks cycles.  $\overline{CASx}$ -before- $\overline{RASx}$  refresh is used, which uses a row counter inside each VRAM to determine the row to be refreshed.

Refresh overwrites the row address stored in the VRAM so the first access after a refresh is forced to be a random access.

Figure 5.6 shows a refresh.



Figure 5.6 Refresh

1. MAINOSC/2 is not available external to the SGX chip.

Memory Interfaces

## Chapter 6 Video Interface

|                          | This chapter describes how the L64845 SGX SBus Graphics Accelerator interfaces with the video monitor. It is divided into three sections:                                                                                                                                                                                                                                                                                             |  |  |  |  |
|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                          | <ul> <li>Section 6.1, Monitor Interface, describes the monitor interface (video connector).</li> </ul>                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                          | Section 6.2, DAC Interface, describes the DAC interface to the RAMDAC.                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
|                          | <ul> <li>Section 6.3, Video Transfer, describes a serial transfer from the frame<br/>buffer (VRAM) to the RAMDAC.</li> </ul>                                                                                                                                                                                                                                                                                                          |  |  |  |  |
|                          | For more information on the RAMDAC see Appendix C, "Bt458 RAM-DAC," or the <i>Brooktree Product Databook</i> .                                                                                                                                                                                                                                                                                                                        |  |  |  |  |
|                          | Chapter 3, "Signal Definitions," defines the video interface signals.                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
| 6.1<br>Monitor Interface | Information between the monitor and the SGX card is passed through a video cable connected to the video connector. The current Sun video cable contains three mini-coaxial cables as well as five twisted pairs. The video connector, mounted on the SGX card, is a 13-pin D-connector with three coaxial (75 ohm) pins for the red, green, and blue gun signals. The R, G and B video signals come from the RAMDAC (see Appendix C). |  |  |  |  |
|                          | The composite horizontal and vertical sync signal ( $\overline{\text{CSYNC}}$ ) feeds directly into the video connector from the SGX chip. Monitor identification information ( $\overline{\text{ID}}$ [2:0]) feeds directly into the SGX chip from the video connector sense pins.                                                                                                                                                   |  |  |  |  |
|                          | The SGX provides $\overline{\text{CSYNC}}$ , and $\overline{\text{BLANK}}$ (blanking signal) for the following types of monitors:                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                          | ■ 1152 x 900 @ 66 Hz                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |
|                          | ■ 1152 x 900 @ 76 Hz                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |  |  |

Chapter 3, "Signal Definitions," defines the video monitor interface signals.

Figure 6.1 shows the video connector. Table 6.1 shows the pin list for the video connector. Table 6.2 shows the encoding for the sense pins.



| Table 6.1       | Pin | Connection <sup>1</sup> | Usage                                      |
|-----------------|-----|-------------------------|--------------------------------------------|
| VIDEO CONNECTOR | 1   | N/C                     | Reserved                                   |
|                 | 2   | N/C                     | Reserved                                   |
|                 | 3   | ĪD2                     | Sense Pin 2 (See Table 6.2)                |
|                 | 4   | GND                     | Ground (Referenced to Frame Buffer Ground) |
|                 | 5   | <b>CSYNC</b>            | Combined Horizontal And Vertical Sync      |
|                 | 6   | N/C                     | Reserved                                   |
|                 | 7   | N/C                     | Reserved                                   |
|                 | 8   | ID1                     | Sense Pin 1 (See Table 6.2)                |
|                 | 9   | <b>IDO</b>              | Sense Pin 0 (See Table 6.2)                |
|                 | 10  | GND                     | Ground (Return for Pin 5)                  |
|                 | A1  | R                       | Red                                        |
|                 | A2  | G                       | Green (Gray Scale Video)                   |
|                 | A3  | В                       | Blue                                       |

1. N/C = Not Connected.

Table 6.2 Sense Pin Allocation

Figure 6.1

Video Connector

Code Resolution and Scan Rate<sup>1</sup> Sense Pin 2<sup>2</sup> Sense Pin 1<sup>3</sup> Sense Pin 0

|   |                         |     |     | the second |  |
|---|-------------------------|-----|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7 | 1152x900 66Hz (default) | N/C | N/C | N/C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 6 | 1152x900 76Hz           | N/C | N/C | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 5 | Reserved                | N/C | GND | N/C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 4 | 1152x900 76Hz           | N/C | GND | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 3 | 1152x900 66Hz           | GND | N/C | N/C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 2 | Reserved                | GND | N/C | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 1 | Reserved                | GND | GND | N/C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| 0 | Reserved                | GND | GND | GND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|   |                         |     |     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |

1. Conformance may be waived.

2. GND = Logic ground, Pin 4

3. N/C = Not Connected

| 6.2<br>DAC Interface | The SGX is designed to interface directly to the Brooktree Bt458<br>RAMDAC. For specific information on the Bt458 RAMDAC see<br>Appendix C, "Bt458 RAMDAC," or the <i>Brooktree Product Databook</i> .                                                                                                                               |                                                                                            |                                                                                                |  |  |
|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|--|--|
|                      | The SGX accesses the RAMDAC registers through the DAC address space. This address space is treated as a 32-bit port on the SBus and always responds to an access with a 32-bit acknowledgment, $\overline{SBACK}[2:0] = 3$ .                                                                                                         |                                                                                            |                                                                                                |  |  |
|                      | Although the SGX responds with a 32-bit acknowledgment, only the upper<br>byte, SBD[31:24], maps into the RAMDAC's eight-bit port. Transfers<br>occur synchronously with the SBus clock, with writes and reads both tak-<br>ing four SBus clock cycles. (The timing is designed for a Brooktree Bt458<br>RAMDAC or compatible part.) |                                                                                            |                                                                                                |  |  |
|                      | Chapter 3, "Signal Definitions," defines the DAC interface signals.                                                                                                                                                                                                                                                                  |                                                                                            |                                                                                                |  |  |
|                      | Table 6.3 sho                                                                                                                                                                                                                                                                                                                        | able 6.3 shows the address map for the SGX card's RAMDAC.                                  |                                                                                                |  |  |
| Table 6.3<br>RAMDAC  | Starting<br>Word Address                                                                                                                                                                                                                                                                                                             | Read<br>Function                                                                           | Write<br>Function                                                                              |  |  |
| Address Map          | dac+0x0000<br>dac+0x0004<br>dac+0x0008<br>dac+0x000c                                                                                                                                                                                                                                                                                 | Read Address Register<br>Read Color Palette<br>Read Control Register<br>Read Overlay Color | Write Address Register<br>Write Color Palette<br>Write Control Register<br>Write Overlay Color |  |  |
|                      | See Chapter 4, "Sbus Interface," for more information on the SBus address map for the SGX.                                                                                                                                                                                                                                           |                                                                                            |                                                                                                |  |  |
|                      | CPU accesses to the DAC address space conform to the standard SBus slave protocol described in Chapter 4, "Sbus Interface."                                                                                                                                                                                                          |                                                                                            |                                                                                                |  |  |
|                      | Figure 6.2 shows the DAC address space read cycle.                                                                                                                                                                                                                                                                                   |                                                                                            |                                                                                                |  |  |
|                      | Figure 6.3 sh                                                                                                                                                                                                                                                                                                                        | ows the DAC addres                                                                         | ss space write cycle.                                                                          |  |  |
|                      |                                                                                                                                                                                                                                                                                                                                      |                                                                                            |                                                                                                |  |  |



# **6.3** VRAMs are dual ported, having a serial access port and a random access port. In the realtime read transfer cycle, the VRAM loads one row of data into its serial access memory in parallel and then shifts it out while the SGX is using the random access port.

Figure 6.4 shows a realtime read transfer and serial read.

The transfer cycle starts when  $\overline{OEx}$  falls while  $\overline{RASx}$  is high. The transfer row address is latched into the VRAM by the falling edge of  $\overline{RASx}$ . When  $\overline{CASx}$  falls, the VRAM latches in the starting address for the serial shifter (which is always zero on the SGX card). The end of the  $\overline{OEx}$  (LOW) pulse, which is synchronized with the video shift clock (SCKx), triggers the actual data transfer from the main memory to the serial access memory.

In a serial port read, the video shift clock advances the serial shifter in all the VRAMs simultaneously. The serial output enable signals,  $\overline{BxSOE0}$  and  $\overline{BxSOE1}$ , alternate to enable four pixels at a time onto the pixel bus, PDBxx[7:0].

The DAC loads pixel and overlay data on the rising edge of  $\overline{\text{LDCLK}}$ . The overlay data, used for the hardware cursor, comes directly from the SGX.

In SGX configurations with 128K x 8 VRAMs, a video transfer occurs every 2048 pixels.

For more information on the internal workings of the RAMDAC see Appendix C or the *Brooktree Product Databook*.

Figure 6.4 Realtime Read Transfer and Serial Read



## Chapter 7 Alternate Interface

This chapter describes how the L64845 SGX SBus Graphics Accelerator interfaces with an alternate external device.

The alternate (ALT) address space has been set aside for future use as an interface for an SGX external device.

The SBus views the ALT address space as a synchronous 32-bit port. Writes and reads both take five SBus clock cycles. ALT address space accesses conform to the general SBus slave protocol described in Chapter 4, "SBus Interface."

Chapter 3, "Signal Definitions," defines the alternate interface signals.

Figure 7.1 shows the ALT address space read cycle.

Figure 7.2 shows the ALT address space write cycle.



## Chapter 8 Specifications

|                  | This chapter specifies the L64845 SGX SBus Graphics Accelerator's elec-<br>trical and mechanical characteristics. It is divided into three sections:                                                                                                                                                                                                                                                                                                                                                                                                   |
|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                  | <ul> <li>Section 8.1, AC Timing, describes the AC timing specifications and<br/>waveforms.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|                  | <ul> <li>Section 8.2, Electrical Requirements, describes the electrical characteristics and requirements.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|                  | <ul> <li>Section 8.3, Packaging, provides the pinout and mechanical dimensions for the L64845 package.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|                  | Appendix B, "SGX Card," contains more information on the SGX card.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 8.1<br>AC Timing | This section provides the AC timing specifications for the SGX and the SBus.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                  | Figure 8.1 shows the SGX read cycle. Figure 8.2 shows the SGX write cycle. Figure 8.3 shows the CAS before RAS refresh. Figure 8.4 shows the real time read transfer. Figure 8.5 shows the horizontal sync and blanking cycle (for the 66 Hz configuration on the video side of the SGX). Note that there are 94 pixel groups per horizontal line and each pixel group contains 16 pixels. Figure 8.6 shows the vertical sync and blanking cycle (for the 66 Hz configuration on the video side of the SGX). Note that there are 937 horizontal lines. |
|                  | Table 8.1 shows the SGX memory control AC characteristics. Table 8.2 shows the pin loading assumptions.                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                  | Figure 8.7 shows some SBus signals with rise and fall times. Figure 8.8 shows the SBus reset. Figure 8.9 shows the SBus read cycle. Figure 8.10 shows the SBus write cycle.                                                                                                                                                                                                                                                                                                                                                                            |
|                  | Table 8.3 shows the SGX SBus AC characteristics.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |

Figure 8.1 SGX Read Cycle



1. OSC/2 is not available external to the SGX chip.













#### Table 8.1 Memory Control AC Characteristics

|       | Symbol           | From (Output)        | To (Output)  | Timing           | Min | Max | Units |
|-------|------------------|----------------------|--------------|------------------|-----|-----|-------|
| Com   | mon Timing       |                      |              |                  |     |     |       |
| 1.    | t <sub>CSH</sub> | RASx Low             | CASx High    | CAS Hold         | 100 |     | ns    |
| 2.    | tASC             | VAx Valid            | CASx Low     | CAS Setup        | 1   | -   | ns    |
| 3.    | t <sub>CP</sub>  | CASx High            | CASx Low     | High Pulse Width | 20  | -   | ns    |
| 4.    | t <sub>RP</sub>  | RASx High            | RASx Low     | High Pulse Width | 80  | · _ | ns    |
| 5.    | t <sub>RAS</sub> | RASx Low             | RASx High    | Low Pulse Width  | 100 | -   | ns    |
| 6.    | <sup>t</sup> CAS | CAS <sub>x</sub> Low | CASx High    | Low Pulse Width  | 30  | -   | ns    |
| 7.    | t <sub>ASR</sub> | VAx Valid            | RASx Falling | RAS Setup        | 1   | -   | ns    |
| 8.    | t <sub>RAH</sub> | RASx Low             | VAx Invalid  | Hold             | 15  | -   | ns    |
| 9.    | <sup>t</sup> CAH | CAS <sub>x</sub> Low | VAx Invalid  | Hold             | 20  |     | ns    |
| Read  | Timing           |                      |              |                  |     |     |       |
| (Shee | t 1 of 3)        |                      |              |                  |     |     |       |

### Table 8.1 (Continued) Memory Control AC Characteristics

|       | Symbol           | From (Output) | To (Output)                  | Timing                                  | Min    | Max    | Units |
|-------|------------------|---------------|------------------------------|-----------------------------------------|--------|--------|-------|
| 10.   | <sup>t</sup> CAC | CASx Low      | PDBxxx Valid                 | CAS Access                              | _      | 30     | ns    |
| 11.   | t <sub>OEA</sub> | OEx Low       | PDBxxx Valid                 | OE Access                               | -      | 30     | ns    |
| 12.   | <sup>t</sup> RAC | RASx Low      | PDBxxx Valid                 | RAS Access                              | -      | 100    | ns    |
| 13.   | t <sub>AA</sub>  | VAx Valid     | PDBxxx Valid                 | Address Access                          | -      | 50     | ns    |
| Write | Timing           |               |                              |                                         |        |        |       |
| 14.   | t <sub>WP</sub>  | WRx Low       | WRx High                     | Low Pulse Width                         | 20     |        | ns    |
| 15.   | <sup>t</sup> CWL | WRx Low       | CASx High                    |                                         | 30     | -      | ns    |
| 16.   | t <sub>RWL</sub> | WRx Low       | RASx High                    |                                         | 30     | -      | ns    |
| 17.   | t <sub>DS</sub>  | PDBxxx Low    | WRx Low                      | Data Setup                              | 1      | -      | ns    |
| 18.   | t <sub>DH</sub>  | WRx Low       | PDBxxx Valid                 | Data Hold                               | 25     | -      | ns    |
| 19.   | t <sub>MS</sub>  | PDBxxx Valid  | RASx Low                     | Setup                                   | 1      | -      | ns    |
| 20.   | t <sub>MH</sub>  | RASx Low      | PDBxxx<br>Invalid            | Hold                                    | 15     | -      | ns    |
| Video | Output           |               |                              |                                         |        |        |       |
| 21.   | t <sub>SC</sub>  | SCKx High     | SCKx High                    |                                         | 35     | -      | ns    |
| 22.   | t <sub>SL</sub>  | SCKx High     | $\overline{\text{OEx}}$ High |                                         | 10     | -      | ns    |
| 23.   | t <sub>SD</sub>  | OEx High      | SCKx High                    |                                         | 15     | -      | ns    |
| 24.   | t <sub>HBL</sub> | BLANK Low     | BLANK High                   | Horizontal Blank<br>Length <sup>1</sup> | 3.787  | 3.787  | μs    |
| 25.   | t <sub>HBP</sub> | BLANK Low     | BLANK Low                    | Horizontal Blank<br>Period              | 16.182 | 16.182 | μs    |
| 26.   | t <sub>HSS</sub> | BLANK Low     | HSYNC Low                    |                                         | 0.344  | 0.344  | μs    |
| 27.   | t <sub>HLP</sub> | HSYNC Low     | HSYNC High                   | Horizontal Sync<br>Hold                 | 1.377  | 1.377  | μs    |
| 28.   | t <sub>HBH</sub> | HSYNC High    | <b>BLANK</b> High            |                                         | 2.064  | 2.064  | μs    |
| 29.   | t <sub>VBP</sub> | BLANK Low     | BLANK Low                    | Vertical Blank<br>Period                | 15.163 | 15.163 | ms    |
| 30.   | t <sub>VBL</sub> | BLANK Low     | BLANK High                   | Vertical Blank<br>Length <sup>2</sup>   | 599    | 599    | μs    |
| 31.   | t <sub>BVS</sub> | BLANK Low     | VSYNC Low                    | Vertical Sync<br>Setup                  | 32     | 32     | μs    |
| (Shee | t 2 of 3)        |               |                              |                                         |        |        |       |

## Table 8.1 (Continued) Memory Control AC Characteristics

|       | Symbol           | From (Output) | To (Output) | Timing                | Min | Max | Units |
|-------|------------------|---------------|-------------|-----------------------|-----|-----|-------|
| 32.   | t <sub>VSH</sub> | VSYNC Low     | VSYNC High  | Vertical Sync<br>Hold | 65  | 65  | μs    |
| 33.   | t <sub>VSB</sub> | VSYNC High    | BLANK High  |                       | 502 | 502 | μs    |
| (Shee | t 3 of 3)        |               |             |                       |     |     |       |

Horizontal Blank Width is 352 pixels.
 Vertical Blank Width is 37 lines.

| Table 8.2   | Output       | Signal Type                    | Loading | Units |
|-------------|--------------|--------------------------------|---------|-------|
| Pin Loading | BLANK        | Output                         | 15      | pF    |
| Assumptions | B0SOE[1:0]   | Output                         | 60      | pF    |
|             | B1SOE[1:0]   | Output                         | 60      | pF    |
|             | CAS[1:0]     | Output                         | 120     | pF    |
|             | CSYNC        | Output                         | 15      | pF    |
|             | CSDAC        | Output                         | 25      | pF    |
|             | CSALT        | Output                         | 25      | pF    |
|             | CSROM        | Output                         | 25      | pF    |
|             | DOTCLK       | Output                         | 20      | pF    |
|             | LDCLK        | Output                         | 15      | pF    |
|             | OE[1:0]      | Output                         | 120     | pF    |
|             | OL[H:A][1:0] | Output                         | 15      | pF    |
|             | PDBxx[7:0]   | Bidirectional, internal pullup | 30      | pF    |
|             | PERFOSC      | Output                         | 10      | pF    |
|             | RAS[1:0]     | Output                         | 120     | pF    |
|             | SBACK[2:0]   | Output                         | 120     | pF    |
|             | SBD[31:0]    | Bidirectional, internal pullup | 160     | pF    |
|             | SBIRQ5       | Open-drain output              | 120     | pF    |
|             | SCK[1:0]     | Output                         | 120     | pF    |
|             | VA[8:0]      | Output                         | 100     | pF    |
|             | WE[1:0]      | Output                         | 50      | pF    |
|             | WR[7:0]      | Output                         | 40      | pF    |
Figure 8.7 SBus Signals with Rise/Fall Times









## Figure 8.10 SBus Write Cycle



Table 8.3 SGX SBus AC Characteristics

| Parameter |                   | Description                                                                                       | Min | Max  | Units | Loaa<br>(pF) |
|-----------|-------------------|---------------------------------------------------------------------------------------------------|-----|------|-------|--------------|
| 1         | t <sub>CP</sub>   | Clock Period                                                                                      | 40  | 60   | ns    |              |
| 2         | t <sub>CH</sub>   | Clock High Time                                                                                   | 17  |      | ns    |              |
| 3         | <sup>t</sup> CL   | Clock Low Time                                                                                    | 17  |      | ns    |              |
| 4         | t <sub>CF</sub>   | Clock Fall Time                                                                                   | 1   | 3    | ns    | 160          |
| 5         | t <sub>CR</sub>   | Clock Rise Time                                                                                   | 1   | 3    | ns    | 160          |
| 6         | t <sub>F</sub>    | SBIRQ5 <sup>1</sup> , SBACK, SBD Fall Time                                                        | 5   | 20   | ns    | 160          |
| 7         | t <sub>IR</sub>   | SBIRQ5 Rise Time                                                                                  | 5   | 1200 | ns    | 160          |
| 8         | t <sub>R</sub>    | SBACK, SBD Rise Time                                                                              | 5   | 20   | ns    | 160          |
| 9         | t <sub>IH</sub>   | SBSIZ, SBRD, <u>SBAS</u> , <u>SBSEL</u> , SBD, SBPA,<br>SBRESET <sup>2</sup> Hold from SBCLK High |     |      | ns    | 160          |
| 10        | t <sub>IS</sub>   | SBSIZ, SBRD, <u>SBAS</u> , <u>SBSEL</u> , SBD, SBPA,<br>SBRESET Setup to SBCLK High               | 15  |      | ns    | 160          |
| 11        | t <sub>OD25</sub> | SBD, SBACK Valid from SBCLK High (25 MHz)                                                         | 2.5 | 20   | ns    | 100          |
| 12        | t <sub>OH</sub>   | SBD, SBACK Hold from SBCLK High                                                                   | 2.5 |      | ns    |              |
| 13        | tZ                | SBD, SBACK 3-State from SBCLK High                                                                |     | 35   | ns    |              |
| 14        | <sup>t</sup> CSD  | CSROM, CSDAC, CSALT Valid/Invalid from SBCLK<br>High                                              | 0   | 20   | ns    |              |

1. SBIRQ5 is not synchronous with SBCLK. The CPU clears SBIRQ5. 2. Asserting SBRESET doesn't require timing. SBRESET must remain asserted for at least 512 SBCLK cycles.

. .

| 8.2<br>Electrical                   | This subsection specifies the electrical requirements for the L64845. Five tables list electrical data in the following categories: |                        |                |                     |       |  |  |  |  |  |
|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------|---------------------|-------|--|--|--|--|--|
| Requirements                        | ■ Absolute Maximum Ratings (Table 8.4)                                                                                              |                        |                |                     |       |  |  |  |  |  |
|                                     | Rec                                                                                                                                 | commended Operatin     | g Conditions   | (Table 8.5)         |       |  |  |  |  |  |
|                                     | <ul> <li>Cap</li> </ul>                                                                                                             | pacitance (Table 8.6)  |                |                     |       |  |  |  |  |  |
|                                     | DC                                                                                                                                  | Characteristics (Tab   | le 8.7)        |                     |       |  |  |  |  |  |
|                                     | Pin                                                                                                                                 | Description Summar     | ry (Table 8.8) | i                   |       |  |  |  |  |  |
| Table 8.4                           | Symbol                                                                                                                              | Parameter              |                | Limits <sup>1</sup> | Units |  |  |  |  |  |
| Absolute Maximum<br>Ratings         | VDD                                                                                                                                 | DC Supply              |                | -0.3 to +7          | v     |  |  |  |  |  |
| naungs                              | VIN                                                                                                                                 | Input Voltage          |                | -0.3 to VDD +0.3    | V     |  |  |  |  |  |
|                                     | IIN                                                                                                                                 | DC Input Current       | ±10            | mA                  |       |  |  |  |  |  |
|                                     | TSTG                                                                                                                                | Storage Temperature Ra | inge (Ceramic) | -65 to +150         | °C    |  |  |  |  |  |
|                                     | 1. Refere                                                                                                                           | nced to VSS.           |                |                     |       |  |  |  |  |  |
| Table 8.5                           | Symbol                                                                                                                              | Parameter              | Limits         | Units               |       |  |  |  |  |  |
| necommenaea<br>Anerating Conditions | VDD                                                                                                                                 | DC Supply              | +4.75 to +5.25 | 5 V                 |       |  |  |  |  |  |
| Operating Conditions                | TA                                                                                                                                  | Ambient Temperature    | 0 to +70       | °C                  |       |  |  |  |  |  |

| Table 8.6   | Symbol | Parameter <sup>1</sup>    | Min | Max  | Units |
|-------------|--------|---------------------------|-----|------|-------|
| Capacitance | CIN    | Input Capacitance         |     | 15.5 | pF    |
|             | COUT   | Output Capacitance        |     | 15   | pF    |
|             | CBID   | Bidirectional Capacitance |     | 15.5 | pF    |

1. Measurement conditions are VIN = 5.0 V, TA = 25 °C, and clock frequency = 1 MHz

### Table 8.7 DC Characteristics

Table 8.6

| Symbol | Parameter           | Condition <sup>1</sup>                | Min | Тур | Max | Units |
|--------|---------------------|---------------------------------------|-----|-----|-----|-------|
| VIH    | Voltage Input High  |                                       | 2.0 | _   | -   | v     |
| VIL    | Voltage Input Low   |                                       | -   | -   | 0.8 | v     |
| VOH    | Voltage Output High | IOH = -1.0, -2.0, -4.0, -6.0, -8.0 mA | 2.4 | 4.5 | -   | v     |

# Table 8.7 (Continued) DC Characteristics

| Symbol | Parameter                                                                 | Condition <sup>1</sup>           | Min  | Тур  | Max  | Units |
|--------|---------------------------------------------------------------------------|----------------------------------|------|------|------|-------|
| VOL    | Voltage Output Low                                                        | IOL = 1.0, 2.0, 4.0, 6.0, 8.0 mA | -    | 0.2  | 0.4  | v     |
| VT+    | Schmitt Trigger, Positive-going Threshold                                 | TTL                              | -    | 1.8  | 2.0  | v     |
| VT-    | Schmitt Trigger, Negative-going Threshold                                 | TTL                              | 0.7  | 0.9  | _    | v     |
| IIL    | Current Input Leakage                                                     | VDD = Max, VIN = VDD or VSS      | -10  | ±1   | 10   | μA    |
| IIPU   | Input Pull-Up Current                                                     | VDD = Max, $VIN = VSS$ or 3.5 V  | -35  | -115 | -350 | μA    |
| IOL    | Current Output Leakage (non-3-statable)                                   | VDD = Max, VOUT = VSS or VDD     | -1.0 | ±1   | 1.0  | μA    |
| IOZ    | Current 3-State Output Leakage                                            | VDD = Max, VOUT = VSS or VDD     | -10  | ±1   | 10   | μA    |
| IOZU   | Current 3-State Output w/ Pull-up                                         | VOUT = VSS or $3.5 \text{ V}$    | -10  | -    | 10   | μA    |
| IOSP1  | Current P-Channel Output Short Circuit (1 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VSS            | -7.5 |      | -37  | mA    |
| IOSP2  | Current P-Channel Output Short Circuit (2 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VSS            | -15  | -    | -74  | mA    |
| IOSP4  | Current P-Channel Output Short Circuit (4 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VSS            | -30  | -    | -148 | mA    |
| IOSP6  | Current P-Channel Output Short Circuit (6 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VSS            | -45  | -    | -222 | mA    |
| IOSP8  | Current P-Channel Output Short Circuit (8 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VSS            | -60  |      | -296 | mA    |
| IOSN1  | Current N-Channel Output Short Circuit (1 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VDD            | 9.5  | -    | 32.5 | mA    |
| IOSN2  | Current N-Channel Output Short Circuit (2 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VDD            | 19   | -    | 65   | mA    |
| IOSN4  | Current N-Channel Output Short Circuit (4 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VDD            | 38   | -    | 130  | mA    |
| IOSN6  | Current N-Channel Output Short Circuit (6 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VDD            | 57   | -    | 195  | mA    |
| IOSN8  | Current N-Channel Output Short Circuit (8 mA Output Buffers) <sup>2</sup> | VDD = Max, VOUT = VDD            | 76   | -    | 260  | mA    |
| IDD    | Quiescent Supply Current                                                  | VIN = VDD or VSS                 | -    | -    | 2    | mA    |
| ICC    | Dynamic Supply Current                                                    | VDD = Max, f = 25MHz             | -    |      | 300  | mA    |

1. Specified at VDD equals  $5V \pm 5\%$  at ambient temperature over the specified range. 2. Not more than one output may be shorted at a time for a maximum duration of one second.

## Table 8.8 Pin Description Summary

| Mnemonic              | Description                            | Input/Output                               | Drive<br>(mA) | Active |
|-----------------------|----------------------------------------|--------------------------------------------|---------------|--------|
| ALTOSC                | Alternative Oscillator Input           | Schmidt trigger TTL input, internal pullup |               | Low    |
| BLANK                 | Blanking                               | Output                                     | 2             | Low    |
| B0SOE[1:0]            | VRAM Serial Output Enable for Buffer 0 | Output                                     | 4             | Low    |
| B1SOE[1:0]            | VRAM Serial Output Enable for Buffer 1 | Output                                     | 4             | Low    |
| CAS[1:0]              | Column Address Strobe                  | Output                                     | 6             | Low    |
| <b>CSYNC</b>          | Composite Synch                        | Output                                     | 2             | Low    |
| CSDAC                 | DAC Chip Select                        | Output                                     | 2             | Low    |
| CSALT                 | Alternate Chip Select                  | Output                                     | 2             | Low    |
| CSROM                 | ROM Chip Select                        | Output                                     | 2             | Low    |
| DOTCLK                | Video Dot Clock                        | Output                                     | 4             | Low    |
| EXTXFR                | External Transfer                      | Input, internal pullup                     |               | High   |
| ID[2:0]               | Identification                         | Input, internal pullup                     |               | Low    |
| LDCLK                 | Load Clock                             | Output                                     | 2             | Low    |
| MAINOSC               | Main Oscillator Input                  | Schmidt trigger TTL input, internal pullup |               | High   |
| <u>OE</u> [1:0]       | Output Enable                          | Output                                     | 6             | Low    |
| OL[H:A][1:0]          | Overlay                                | Output                                     | 2             | High   |
| PDBxx[7:0]            | Pixel Data Bus                         | Bidirectional, internal pullup             | 4             | -      |
| PERFOSC <sup>1</sup>  | Performance Oscillator                 | Output                                     | 1             | High   |
| RAS[1:0]              | Row Address Strobe                     | Output                                     | 6             | Low    |
| SBACK[2:0]            | SBus Transfer Acknowledge              | Output                                     | 8             | Low    |
| SBAS                  | SBus Address Strode                    | Input, internal pullup                     |               | Low    |
| SBCLK                 | SBus Clock                             | Schmidt trigger TTL input, internal pullup |               | High   |
| SBD[31:0]             | SBus Data Bus                          | Bidirectional, internal pullup             | 4             | -      |
| SBIRQ5                | SBus Interrupt for Vertical Blanking   | Open-drain output                          | 4             | Low    |
| SBRD                  | SBus Read/Write                        | Input, internal pullup                     |               | High   |
| SBRESET               | SBus Reset                             | Schmidt trigger TTL input, internal pullup |               | Low    |
| <b>SBSEL</b>          | SBus Slave Select                      | Input, internal pullup                     |               | Low    |
| SBSIZ[2:0]            | SBus Data Size                         | Input, internal pullup                     |               | High   |
| SCK[1:0]              | Serial Shift Clock                     | Output                                     | 6             | High   |
| VA[8:0]               | VRAM Address                           | Output                                     | 4             | High   |
| TESTMODE <sup>1</sup> | Test Mode                              | Schmidt trigger input, internal pullup     |               | High   |
| WE[1:0]               | Write Enable for Double Buffering      | Output                                     | 2             | Low    |
| WR[7:0]               | Write Enable                           | Output                                     | 4             | High   |

1. For testing and debugging purposes only.

| 8.3       | LSI Logic supplies the SGX in a 223-pin Ceramic Pin Grid Array (CPGA).                                                                                                                                                     |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Packaging | Note there is no pin 1 on the SGX; It is intentionally omitted to eliminate<br>any possibility of misalignment. Pin 2 is the leftmost pin in the corner on<br>the top row (near the SBus connector) on the component side. |
|           | Figure 8.11 shows the SGX pinout (top view). Table 8.9 shows the SGX pin list. Figure 8.12 shows the L64845 SGX mechanical drawing.                                                                                        |

Figure 8.11 L64845 SGX Pinout

|   | 1           | 2                  | 3            | 4      | 5      | 6      | 7      | 8       | 9      | 10      | 11      | 12     | 13       | 14      | 15      | 16      | 17      | 18      |
|---|-------------|--------------------|--------------|--------|--------|--------|--------|---------|--------|---------|---------|--------|----------|---------|---------|---------|---------|---------|
| A |             | VDD                | SBPA4        | SBPAO  | SBSIZI | SBD29  | SBD25  | vss     | VDD    | vss     | SBD 19  | SBD15  | SBD11    | SBD7    | SBD2    | SBCLK   | VDD     | vss     |
| в | VDD         | vss                | SBPA5        | SBPA1  | SBIR05 | SBD31  | SBD27  | SBD23   | SBD21  | SBD20   | SBD17   | SBD13  | SBD9     | SBD5    | SBD1    | SBSEL   | vss     | VDD     |
| C | SBPA9       | SBPA8              | SBPA6        | SBPA2  | N/C    | SBS172 | SBD30  | SBD26   | SBD22  | SBD18   | SBD14   | SBD10  | SBD6     | SBD4    | SBAS    | VA7     | VA6     | VA5     |
| D | CASI        | <u>oe</u> i        | SBPA11       | SBPA7  | SBPA3  | SBRD   | SBSIZO | SBD28   | SBD24  | SBD16   | SBD 12  | SBD8   | SBD3     | SBDO    | VA8     | VA3     | VA2     | VA1     |
| E | SBPA15      | SBPA13             | SBPA12       | SBPA10 |        |        |        |         |        |         |         |        |          |         | VA4     | PDB7F6  | PD87F4  | PDB7F2  |
| F | SBPA19      | SBPA17             | SBPA14       | RASI   |        |        |        |         |        |         |         |        |          |         | VA0     | PDB7F7  | PD87F0  | PD 86E7 |
| G | SBPA22      | SBPA21             | SBPA18       | SBPA16 |        |        |        |         |        |         |         |        |          |         | PDB7F5  | PDB7F3  | PD B6E5 | PD B6E3 |
| H | vss         | SBPA23             | MAIN<br>OSC  | SBPA20 |        |        |        |         |        |         |         |        |          |         | PDB7F1  | WR7     | PD B6E2 | PDB6E1  |
| J | VDD         | <u>SB</u><br>Reset | DOTCLK       | ALTOSC |        |        |        |         | Ton    | View    |         |        |          |         | PDB6E6  | PDB6E4  | WR6     | VDD     |
| к | vss         | extxfr             | SBACKO       | SBACK2 |        |        |        |         | TOP    |         |         |        |          |         | PDB5D7  | PDB6E0  | PDB5D6  | vss     |
| L | N/C         | SBACKI             | CSROM        | CSALT  |        |        |        |         |        |         |         |        |          |         | PD B5D3 | PD 85D5 | PDB5D4  | VDD     |
| м | BISOEO      | BISOEI             | LDCLK        | CSDAC  |        |        |        |         |        |         |         |        |          |         | WR5     | PDB5D1  | PDB5D0  | PDB5D2  |
| N | BOSOEO      | BOSOE1             | BLANK        | SCK1   |        |        |        |         |        |         |         |        |          |         | PDB4C4  | PDB4C6  | PDB4C5  | PDB4C7  |
| Ρ | CSYNC       | SCKO               | WET          | CASO   |        |        |        |         |        |         |         |        |          |         | PD8387  | PDB4C1  | PDB4C2  | PDB4C3  |
| R | PERF<br>OSC | WEO                | RASO         | ĪD2    | OLBO   | OLA1   | OLE1   | WRO     | PDB083 | PDB 192 | PD8 196 | PDB2A1 | PD82A4   | WR3     | PDB3B3  | PDB3B6  | WR4     | PDB4C0  |
| т | ŌEŌ         | ĪDO                | ĪDī          | OLCO   | OLFO   | OLC1   | OLG1   | PD 8081 | PDB085 | PDB 190 | PDB 194 | WR2    | PDB2A3   | PDB2A2  | PDB2A7  | PDB3B2  | PDB3B4  | PDB3B5  |
| U | VDD         | vss                | OLAO         | OLD0   | OLGO   | OLB1   | OLF1   | PD 8080 | PDB082 | PDB084  | PDB087  | PDB191 | PD B 195 | PDB2A0  | PD B2A6 | PDB3B1  | VDD     | vss     |
| v | vss         | VDD                | TEST<br>MODE | OLE0   | OLHO   | OLD1   | OLH1   | VSS     | VDD    | vss     | PDB086  | WR1    | PD B 193 | PDB 197 | PDB2A5  | PD B3B0 | vss     | VDD     |

Note: 1. *N/C* pins are not connected.

### Table 8.9 L64845 SGX Pin List

| Signal        | Pin | Signal | Pin | Signal        | Pin | Signal   | Pin        | Signal | Pin         |
|---------------|-----|--------|-----|---------------|-----|----------|------------|--------|-------------|
| ALTOSC        | J4  | PDB190 | T10 | PDB6E5        | G17 | SBD26    | C8         | VA5    | C18         |
| BLANK         | N3  | PDB191 | U12 | PDB6E6        | J15 | SBD27    | B7         | VA6    | C17         |
| B0SOE1        | N2  | PDB192 | R10 | PDB6E7        | F18 | SBD28    | D8         | VA7    | C16         |
| <b>BOSOEO</b> | N1  | PDB193 | V13 | PDB7F0        | F17 | SBD29    | A6         | VA8    | D15         |
| B1SOE1        | M2  | PDB194 | T11 | PDB7F1        | H15 | SBD30    | C7         | VDD    | A2          |
| <b>B1SOE0</b> | M1  | PDB195 | U13 | PDB7F2        | E18 | SBD31    | B6         | VDD    | A9          |
| <b>CASO</b>   | P4  | PDB196 | R11 | PDB7F3        | G16 | SBIRQ5   | B5         | VDD    | A17         |
| CAS1          | D1  | PDB197 | V14 | PDB7F4        | E17 | SBPA0    | A4         | VDD    | B1          |
| CSYNC         | P1  | PDB2A0 | U14 | PDB7F5        | G15 | SBPA1    | B4         | VDD    | B18         |
| CSDAC         | M4  | PDB2A1 | R12 | PDB7F6        | E16 | SBPA2    | C4         | VDD    | J1          |
| CSALT         | L4  | PDB2A2 | T14 | PDB7F7        | F16 | SBPA3    | D5         | VDD    | J18         |
| CSROM         | L3  | PDB2A3 | T13 | PERFOSC       | R1  | SBPA4    | A3         | VDD    | L18         |
| DOTCLK        | J3  | PDB2A4 | R13 | RAS0          | R3  | SBPA5    | B3         | VDD    | U1          |
| EXTXFR        | K2  | PDB2A5 | V15 | RAS1          | F4  | SBPA6    | C3         | VDD    | U17         |
| ID0           | T2  | PDB2A6 | U15 | <b>SBACK0</b> | K3  | SBPA7    | D4         | VDD    | V2          |
| ID1           | Т3  | PDB2A7 | T15 | <b>SBACK1</b> | L2  | SBPA8    | C2         | VDD    | V9          |
| ID2           | R4  | PDB3B0 | V16 | <b>SBACK2</b> | K4  | SBPA9    | <b>C</b> 1 | VDD    | V18         |
| LDCLK         | M3  | PDB3B1 | U16 | SBAS          | C15 | SBPA10   | E4         | VSS    | A8          |
| MAINOSC       | H3  | PDB3B2 | T16 | SBCLK         | A16 | SBPA11   | D3         | VSS    | A10         |
| <b>OEO</b>    | T1  | PDB3B3 | R15 | SBD0          | D14 | SBPA12   | E3         | VSS    | A18         |
| <u>OE1</u>    | D2  | PDB3B4 | T17 | SBD1          | B15 | SBPA13   | E2         | VSS    | B2          |
| OLA0          | U3  | PDB3B5 | T18 | SBD2          | A15 | SBPA14   | F3         | VSS    | B17         |
| OLA1          | R6  | PDB3B6 | R16 | SBD3          | D13 | SBPA15   | E1         | VSS    | H1          |
| OLB0          | R5  | PDB3B7 | P15 | SBD4          | C14 | SBPA16   | G4         | VSS    | K1          |
| OLB1          | U6  | PDB4C0 | R18 | SBD5          | B14 | SBPA17   | F2         | VSS    | K18         |
| OLC0          | T4  | PDB4C1 | P16 | SBD6          | C13 | SBPA18   | G3         | VSS    | U2          |
| OLC1          | T6  | PDB4C2 | P17 | SBD7          | A14 | SBPA19   | F1         | VSS    | U18         |
| OLD0          | U4  | PDB4C3 | P18 | SBD8          | D12 | SBPA20   | H4         | VSS    | V1          |
| OLD1          | V6  | PDB4C4 | N15 | SBD9          | B13 | SBPA21   | G2         | VSS    | V8          |
| OLE0          | V4  | PDB4C5 | N17 | SBD10         | C12 | SBPA22   | G1         | VSS    | <b>V</b> 10 |
| OLE1          | R7  | PDB4C6 | N16 | SBD11         | A13 | SBPA23   | H2         | VSS    | V17         |
| OLF0          | Т5  | PDB4C7 | N18 | SBD12         | D11 | SBRD     | D6         | WE0    | R2          |
| OLF1          | U7  | PDB5D0 | M17 | SBD13         | B12 | SBRESET  | J2         | WE1    | P3          |
| OLG0          | U5  | PDB5D1 | M16 | SBD14         | C11 | SBSEL    | B16        | WR0    | R8          |
| OLG1          | T7  | PDB5D2 | M18 | SBD15         | A12 | SBSIZ0   | D7         | WR1    | V12         |
| OLH0          | V5  | PDB5D3 | L15 | SBD16         | D10 | SBSIZ1   | A5         | WR2    | T12         |
| OLH1          | V7  | PDB5D4 | L17 | SBD17         | B11 | SBSIZ2   | C6         | WR3    | R14         |
| PDB080        | U8  | PDB5D5 | L16 | SBD18         | C10 | SCK1     | N4         | WR4    | R17         |
| PDB081        | Т8  | PDB5D6 | K17 | SBD19         | A11 | SCK0     | P2         | WR5    | M15         |
| PDB082        | U9  | PDB5D7 | K15 | SBD20         | B10 | TESTMODI | Ē V3       | WR6    | J17         |
| PDB083        | R9  | PDB6E0 | K16 | SBD21         | B9  | VA0      | F15        | WR7    | H16         |
| PDB084        | U10 | PDB6E1 | H18 | SBD22         | C9  | VA1      | D18        | N/C    | C5          |
| PDB085        | Т9  | PDB6E2 | H17 | SBD23         | B8  | VA2      | D17        | N/C    | L1          |
| PDB086        | V11 | PDB6E3 | G18 | SBD24         | D9  | VA3      | D16        |        |             |
| PDB087        | U11 | PDB6E4 | J16 | SBD25         | A7  | VA4      | E15        |        |             |

Figure 8.12 L64845 223-pin CPGA Mechanical Drawing



1. Drawing is not to scale.

2. Size of array is 19 x 19. Corner detail and index mark are LSI Logic Corporation options.

- 3. Total number of pins is 279.
- 4. Envelope for maximum lid.
- 5. Envelope for integral heat slug.

 For board layout and manufacturing, you may obtain engineering drawings from your LSI Logic Products marketing representative by requesting the outline drawing for package code NZ.

MD92.NZ

# Appendix A Schematics

This appendix shows the wiring for the SGX card.

Figure A.1 shows a block diagram with signal names.

The following figures show the schematics:

- Figure A.2 Bus Interface/Frame Buffer Control
- Figure A.3 Video Memory
- Figure A.4 Video/Monitor Control
- Figure A.5 Sbus Interface

### Figure A.1 SGX Card Signal Block Diagram





Schematics

А-З



FILE: ../SGX.LOGIC.1.2

2

PAGE:2 OF 4

1

PART 502-1672-01

3

Figure A.3 Video Memory Schematics

A-4

8

8

6

5

7

Figure A.4 Video/Monitor Control Schematic



A-5

Schematics

8 6 5 4 3 2 1 VCC U0104 A5E4 U0303 A4A3 A3A4 R0402 1 0 2 10K 51 .125W VCC A2E3 R0401 12 7. 10 ..... GENERIC DECOUPLING 10K 51 .125W U0303 A4A3 A8B4 C0401 .1UF - 20% 50V ~ C9F1 C0402 .1UF - 20% 50V ∾ C0403 -10F - 20% 50V C4C7 C0404 1UF 201 50V 201 50V 201 50V 1A8> IN PULLUP1 10 ~ C0409 .10F .20% 50V - 204 CO410 .1UF ∾ B4C7 C0406 .1UF ∾ B1C6 C0407 20% 50V 20% 50V SBS1Z<2> SBS1Z<1> SBS1Z<1 SBS1Z<1 SBS1Z<1 SBS1Z<1 SBS1Z<1 SBS1Z<1 SBS1Z<1 SBS1Z<1 SBS1Z<1 SBS1Z SBS1 
 A3A2
 A9D0
 B6D0

 C0412
 C0413
 C0414

 150F
 150F
 150F

 150 201
 150 201
 150 201
 C4D0 C0411 15UF № 15V 20% SBD<31..0> (BI) 182\*> 15V 20V S8F501 VIDEO RAM DECOUPLING VCC → C0416 → C0417 → C0418 → C0416 → C0417 → C0418 → 204 50V → 204 50V → 204 50V MINIDIN96 ~ C9B9 C0415 .33UF .201 50V SBCLK DUD 1084 2 2 150 4 3 51 4 52 6 5 52 6 5 52 7 155 8 8 8 52 8 8 8 52 9 9 54 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 55 8 9 SBAS\* OUT 1084 SBSEL\* e SBD<0> 3 SBD<25 4 SBD<45 SBD<1> 1 SBD<3> 3 SBD<5> 5 N C0420 C0420 .33UF 20% 50V ∾ C0421 ∾ C0422 .330F ~ .330F - 20% 50V - 20% 50V - 1959-SBD<7> 7 SBD<9> 9 SBD<11> 11 山 SBD<13> 13 SBD<15> 15 SBD<17> 17 2 60 N C0425 01UF C0426 01UF 01UF − 20% 50V − 20% 50V SBD<18> 18 SBD<20> 20 SBD<22> 22 19 SBD<19> 21 SBD<21 23 SBD<235 1A2> CIN SBIRO5\* 2169 SBD<24> 24 SBD<26> 26 SBD<28> 28 
 A8F1
 A6D3
 D0D79
 A4E3

 C0427
 C0426
 C0429
 C0420
 C0430

 J010F
 C010F
 C010F
 010F
 010F
 010F

 20% 50V
 20% 50V
 20% 50V
 20% 50V
 20% 50V
 20% 50V
 SBD<31> SBSIZ<03 SBSIZ<25 SBD<30> 30/ SBS1Z<1> 28 - 5 (2175 2876 2377 2377 3078 2 3178 2 3178 2 3178 3 388 3 3883 3 3883 SBRD OUT 1C8< 30 4 SBPA<0> 2 SBPA<2> 4 SBPA<45 SBPA<1> 1 SBPA<3> 3 SBPA<5> 5 LSC GENERIC DECOUPLING 6 SBPA<6> 8 SBPA<8> 10 SBPA<10> SBPA<7> SBPA<9> SBPA<11> 11 COE0
 C0431
 C0432
 C0432
 C0432
 C0432
 C0433
 C0432
 C0433
 C04
 C0433
 C043
 C0433
 C0433
 C043
 C0433
 C043
 C0433
 C043
 C04
 C043
 C04
 C043
 C04
 ~ C0E0 C0431 .33UF 1A2> IN SBACK0\* 3403 12 SBPACI25 14 SBPACI45 16 SBPACI45  $\begin{array}{c|c} 36 & 13789 \\ \hline 37 & 13789 \\ \hline 38 & 3868 \\ \hline 39 & 3868 \\ \hline 41 & 4068 \\ \hline 42 & 4068 \\ \hline 42 & 4259 \\ \hline 44 & 1492 \\ \hline 44 & 1492 \\ \hline 492 \\ \hline 44 \\ \hline 44 \\ \hline 492 \\ \hline 492 \\ \hline 93 \\ \hline 46 \\ \hline 4894 \\ \hline 94 \\ \hline 94 \\ \hline 95 \\ \hline 95 \\ \hline 97 \\$ SBPA<13> 13 SBPA<15> 13 SBPA<15> 14 SBPA<175 14 1A2> IN SBACK1\* SBPASIES SEPASIES SBPA<19> 19 SBPA<21> 21 SBPA<23> 23 
 B3B2
 Cd37
 B9E0
 Cd38
 Cd39

 01UF
 01UF
 01UF
 01UF
 01UF
 01UF

 20% 50V
 20% 50V
 20% 50V
 20% 50V
 20% 50V
 20% 50V
 → C0440 → C0441 → C0442 .01UF → C0441 → C0442 .01UF → .01UF → .01UF .01UF → .01UF 1A2> IN SBACK2\* SBRESET\* OUT 1084 SBUS / OSCILLATOR DECOUPLING 
 A4E1 C0443 N
 C6E0 C0444 C0444
 A4D0 C0444

 0.010F
 C0444 C0445
 0.010F

 20% 50V
 20% 50V
 20% 50V
 20% 50V
 GND SBPA<23..0> DUT 1884 ▲ 2046 ▲ 2500 C7F1 ← C6446 ▲ C0447 ▲ C7F1 → 330F → 330F → 330F → 20% 50V → 20% 50V → 20% 50V 🕈 GND DRAWING Advance Information - LSI Logic Corp. All rights reserved. Information in these schematics is preliminary. LSI Logic has not verified this design, using production parts. LSI Logic reserves the right to make changes to any products herein without notice.sufe. ENGINEER: TITLE: SBUS INTERFACE LEGO-SC - Alton DATE: Thu Feb 28 14:23:43 1991 REV: 50 PART 502-1672-01 FILE: ../SGX.LOGIC.1.4 PAGE: 4 OF 4 6 5 2 8 7 4 3 1

## Figure A.5 SBus Interface Schematics

А-6

# Appendix B SGX Card

This appendix describes the SGX card. It is divided into two sections:

- Section B.1, Overview, describes the SGX card, shows its layout and lists supporting hardware platforms.
- Section B.2, SGX Card Specification Summary, describes the physical specifications for the SGX card. This section also contains a block diagram of the video memory architecture.

B.1 LSI Logic provides a Manufacturer's kit for an SGX SBus Graphics Accelerator card. The card is a single-wide (146.7 mm long by 83.82 mm wide) SBus expansion card that conforms to Sun's single-wide Sbus card specification and can be used either with the 66 MHz or the 76 MHz Sun color monitor. It is 100% software backward compatible with the SPARCstation GX graphics accelerator cards from Sun Microsystems.

Figure B.1 shows the SGX card layout.

The L64845 SGX Sbus Graphics Accelerator Manufacturing Kit contains:

- Schematics
- Gerber files
- Drill and aperture information
- Assembly and fabrication drawings
- Bill of materials
- EPROM Forth code

Order Code: KT-999-MFGGX1

Figure B.1 SGX Card Layout

ı,



The SGX is supported on the following SBus based SPARCstations and SPARCsystems:

- SPARCstation 1
- SPARCstation 1+
- **SPARC**station 2
- SPARCstation IPC
- SPARCstation IPX
- LSI SparKIT

Refer to the GX Installation Guide for SGX configuration options.

| B.2<br>SGX Card<br>Specification<br>Summary | This section describes the physical specifications for the SGX card and<br>shows a block diagram of the video memory architecture.       |  |  |  |  |  |  |
|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| Physical                                    | Single slot board.                                                                                                                       |  |  |  |  |  |  |
| Specifications                              | Length: 146.70 mm.                                                                                                                       |  |  |  |  |  |  |
|                                             | Width: 83.82 mm.                                                                                                                         |  |  |  |  |  |  |
|                                             | Weight: 5.7 oz.                                                                                                                          |  |  |  |  |  |  |
| Electrical                                  | Current: 1 amp (typical), 1.5 amps (worst case)                                                                                          |  |  |  |  |  |  |
| Specifications                              | Power Requirements: +5 volts ±5%                                                                                                         |  |  |  |  |  |  |
|                                             | Heat dissipation: 5 watts (approximate)                                                                                                  |  |  |  |  |  |  |
|                                             | Load Condition: Running special code designed for exercising the frame buffer to the maximum power (not typical of normal applications). |  |  |  |  |  |  |

| Environmental<br>Specifications | Temperature range: Between 32 and 104 degrees Fahrenheit (0 and 40 degrees Celsius).      |  |  |  |  |  |  |  |  |
|---------------------------------|-------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|
|                                 | Humidity: Between 5% and 80% (relative noncondensing)                                     |  |  |  |  |  |  |  |  |
|                                 | Altitude: Between 0 and 10,000 feet (0 and 3048 meters)                                   |  |  |  |  |  |  |  |  |
| Reliability                     | MTBF: 163,000 hours                                                                       |  |  |  |  |  |  |  |  |
|                                 | MTTR: 30 minutes                                                                          |  |  |  |  |  |  |  |  |
| Performance                     | Assuming 23 MHz (92.9405 MHz/4) clock and 1152 x 900 resolution:                          |  |  |  |  |  |  |  |  |
|                                 | Horizontal fill: 120 Mpixels per second                                                   |  |  |  |  |  |  |  |  |
|                                 | Vertical fill: 4.8 Mpixels per second                                                     |  |  |  |  |  |  |  |  |
|                                 | Vector and Polygon Performance: Depends on the CPU platform and soft-<br>ware efficiency. |  |  |  |  |  |  |  |  |
| DAC                             | Bt458 compatible.                                                                         |  |  |  |  |  |  |  |  |
| Resolution                      | 1152 x 900 @66 Hz                                                                         |  |  |  |  |  |  |  |  |
|                                 | 1152 x 900@76 Hz                                                                          |  |  |  |  |  |  |  |  |
| Interface<br>Requirements       | Connector type: SBus                                                                      |  |  |  |  |  |  |  |  |
| Agency                          | FCC Class B                                                                               |  |  |  |  |  |  |  |  |
| Certification                   | DOC Class B                                                                               |  |  |  |  |  |  |  |  |
|                                 | VCCI Class 2                                                                              |  |  |  |  |  |  |  |  |
|                                 | UL                                                                                        |  |  |  |  |  |  |  |  |
|                                 | CSA                                                                                       |  |  |  |  |  |  |  |  |
|                                 | TUV                                                                                       |  |  |  |  |  |  |  |  |
|                                 |                                                                                           |  |  |  |  |  |  |  |  |

| Compatibility                | SBus compatible.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Memory Devices               | Uses eight 128k x 8 100 ns VRAMs.<br>Refer to Chapter 5, "Memory Interfaces," for additional information.                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Component<br>Packaging       | <ul> <li>The SGX IC is packaged in a ceramic 223-pin grid array package.</li> <li>Two alphanumeric pin identification schemes have been used on the card.</li> <li>Pins are numbered from 2 through 224 on the 18 x 18 grid. There is no pin 1 on the chip or on the socket. Pin 1 is intentionally omitted to eliminate any possibility of misalignment. Pin 2 is the leftmost pin in the corner on the top row (near the SBus connector) on the component side.</li> <li>Pins can be identified with their relationship to the alphanumeric rows 1 to 18 and A to V.</li> </ul> |
| Video Timing<br>Diagrams     | See Chapter 6, "Video Interface."                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Video Memory<br>Architecture | 1MB consisting of eight 128K x 8 VRAMs.<br>Figure B.2 shows the SGX video memory architecture.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

Figure B.2 SGX Video Memory Architecture



## **Appendix C Bt458 RAMDAC**

|                               | This appendix describes the Bt548 RAMDAC. It is divided into five sections:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |  |  |  |
|-------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                               | <ul> <li>Section C.1, General Description, briefly describes the Bt458<br/>RAMDAC.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |  |  |  |  |
|                               | <ul> <li>Section C.2, Functional Description, describes the functionality of<br/>the Bt458 RAMDAC with specific reference to its use on the SGX<br/>card.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |  |
|                               | <ul> <li>Section C.3, Logic Symbol, shows the Bt458 RAMDAC's logic<br/>symbol.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |
|                               | <ul> <li>Section C.4, Signal Descriptions, describes the Bt458 RAMDAC interface signals.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |  |
|                               | Section C.5, Programming the RAMDAC, describes how to write to<br>the RAMDAC registers.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |  |  |  |  |
|                               | See the Brooktree Product Databook for more information on the Bt458.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |  |
|                               | Chapter 6, "Video Interface," describes the DAC interface to the RAMDAC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |
| C.1<br>General<br>Description | The Bt458 RAMDAC, made by Brooktree Corporation, is a palette digital-<br>to-analog converter specifically designed for high performance and high<br>resolution color graphics. It contains an input buffer (pixel data registers)<br>and a 256 x 24 color lookup table (CLUT) with three 8-bit video D/A con-<br>verters. The video outputs generate RS–343A compatible RGB video sig-<br>nals that drive doubly-terminated 75-ohm coaxial cable. EMI low-pass<br>filters may be used on the outputs. The RAMDAC contains an input mul-<br>tiplexer, blink and read mask logic, a 4 x 24 overlay table, and CPU inter- |  |  |  |  |

face logic.

| Functional<br>Description                     | This section describes the functionality of the Bt458 RAMDAC with par-<br>ticular reference to video and frame buffer interfaces, internal multiplex-<br>ing, color selection, and I/O signals as used on the SGX card. |                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                           |  |
|-----------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|--|
|                                               | The R<br>over p<br>23.24<br>Then i<br>one m<br>maps of<br>DACs<br>patible                                                                                                                                               | AMDA<br>ixel dat<br>MHz (4<br>t seriall<br>ultiplex<br>each of<br>process<br>RGB a                                                                                                                                                                                 | AC loads four pixels from the VRAM into the input buffer<br>ta lines PA[7:0] through PD[7:0] on the rising edge of the<br>43 nS) load clock ( $\overline{LDCLK}$ ). PE[7:0] is connected to groun<br>ly reads these pixels out of the input buffer through a four-<br>ter using the 92.9405 MHz pixel clock (CLKP). The CLU<br>the pixels in the serial stream to a physical color. The three<br>as the digital output of the CLUT to create an RS-343A con<br>analog output. | d.<br>to-<br>T<br>æ<br>m- |  |
|                                               | The B<br>set of 1<br>blink r<br>dual-p                                                                                                                                                                                  | The Bt458 can simultaneously display 256 $(2^8)$ colors out of an available set of 16.8 million $(2^{24})$ colors. Additional features include programmable blink rates, bit plane masking, blinking, color overlay capability, and a dual-port color palette RAM. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                           |  |
|                                               |                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                           |  |
| CPU Interface                                 | The Cl<br>via the<br>access                                                                                                                                                                                             | PU acce<br>CPU in<br>type.                                                                                                                                                                                                                                         | esses the CLUT and the internal registers of the RAMDA<br>interface. Table C.1 shows how SBPA[3:2] determines the                                                                                                                                                                                                                                                                                                                                                             | С                         |  |
| CPU Interface<br>Table C.1<br>CPU Access Type | The Cl<br>via the<br>access<br>SBPA3                                                                                                                                                                                    | PU acce<br>CPU in<br>type.<br>SBPA2                                                                                                                                                                                                                                | esses the CLUT and the internal registers of the RAMDAG<br>interface. Table C.1 shows how SBPA[3:2] determines the<br>Type of Access                                                                                                                                                                                                                                                                                                                                          | С                         |  |
| CPU Interface<br>Table C.1<br>CPU Access Type | The Cl<br>via the<br>access<br><u>SBPA3</u><br>0                                                                                                                                                                        | PU acce<br>cPU in<br>type.<br><i>SBPA2</i><br>0                                                                                                                                                                                                                    | esses the CLUT and the internal registers of the RAMDAG<br>interface. Table C.1 shows how SBPA[3:2] determines the<br><i>Type of Access</i><br>Address Register AR[7:0]                                                                                                                                                                                                                                                                                                       | С                         |  |
| CPU Interface<br>Table C.1<br>CPU Access Type | The Cl<br>via the<br>access<br><u>SBPA3</u><br>0<br>0                                                                                                                                                                   | PU acce<br>cCPU in<br>type.<br><i>SBPA2</i><br>0<br>1                                                                                                                                                                                                              | esses the CLUT and the internal registers of the RAMDAG<br>interface. Table C.1 shows how SBPA[3:2] determines the<br><i>Type of Access</i><br>Address Register AR[7:0]<br>Look-Up Table                                                                                                                                                                                                                                                                                      | С                         |  |
| CPU Interface<br>Table C.1<br>CPU Access Type | The Cl<br>via the<br>access<br><u>SBPA3</u><br>0<br>0<br>1                                                                                                                                                              | PU acce<br>cPU in<br>type.<br>SBPA2<br>0<br>1<br>0                                                                                                                                                                                                                 | esses the CLUT and the internal registers of the RAMDAG<br>interface. Table C.1 shows how SBPA[3:2] determines the<br><i>Type of Access</i><br>Address Register AR[7:0]<br>Look-Up Table<br>Control Registers                                                                                                                                                                                                                                                                 | С                         |  |

the end of each third (blue) access, when SBPA2 = 1, so that the CPU does not have to rewrite it. The Address Register operates as shown in Table C.2.

| Table C.2                        | AR[7:0]                                                                                                    | SBPA3                                                                | SBPA2                                                          | Location or Register Addresses                                                                                                                                                                                                  |
|----------------------------------|------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Auuress negister                 | 0x00-0xFF                                                                                                  | 0                                                                    | 1                                                              | CLUT location 00 through FF                                                                                                                                                                                                     |
|                                  | 0x00                                                                                                       | 1                                                                    | 1                                                              | Overlay Register 0                                                                                                                                                                                                              |
|                                  | 0x01                                                                                                       | 1                                                                    | 1                                                              | Overlay Register 1                                                                                                                                                                                                              |
|                                  | 0x02                                                                                                       | 1                                                                    | 1                                                              | Overlay Register 2                                                                                                                                                                                                              |
|                                  | 0x03                                                                                                       | 1                                                                    | 1                                                              | Overlay Register 3                                                                                                                                                                                                              |
|                                  | 0x04                                                                                                       | 1                                                                    | 0                                                              | Read Mask Register                                                                                                                                                                                                              |
|                                  | 0x05                                                                                                       | 1                                                                    | 0                                                              | Blink Mask Register                                                                                                                                                                                                             |
|                                  | 0x06                                                                                                       | 1                                                                    | 0                                                              | Command Register                                                                                                                                                                                                                |
|                                  | 0x07                                                                                                       | 1                                                                    | 0                                                              | Test Register                                                                                                                                                                                                                   |
|                                  | <ul> <li>A modulo i<br/>bit Color M<br/>access this<br/>SBPA2 = 1<br/>of each CP<br/>operation)</li> </ul> | 3 counte<br>Iemory y<br>counter.<br>(signify<br>U access<br>This cou | r (ARb, )<br>word the<br>) It increating a color<br>s with SE  | ARa) controls which color byte of the 24-<br>RAMDAC accesses. (The CPU cannot<br>ments at the end of each CPU access with<br>or operation) and is reset to zero at the end<br>BPA2 = 0 (signifying a control register           |
|                                  | operation).                                                                                                | 11115 000                                                            |                                                                |                                                                                                                                                                                                                                 |
| Table C.3                        | ARb ARa                                                                                                    | Color 1                                                              | Byte Being                                                     | Accessed                                                                                                                                                                                                                        |
| Color Byte Access                | 0 0                                                                                                        | Red                                                                  |                                                                |                                                                                                                                                                                                                                 |
|                                  | 0 1                                                                                                        | Green                                                                |                                                                |                                                                                                                                                                                                                                 |
|                                  | 1 0                                                                                                        | Blue                                                                 |                                                                |                                                                                                                                                                                                                                 |
| Frame Buffer<br>(VRAM) Interface | The frame buff<br>The rising edge<br>nals into the inp                                                     | er (VRA<br>of the 2<br>put buffe                                     | M) sends<br>3.24 MH<br>er:                                     | s pixel data to the RAMDAC input buffer.<br>z clock (LDCLK) loads the following sig-                                                                                                                                            |
|                                  | <ul> <li>Pixel data i</li> </ul>                                                                           | nputs P[                                                             | D:A][7:                                                        | 0] from the VRAM                                                                                                                                                                                                                |
|                                  | The eight o                                                                                                | verlay d                                                             | ata input                                                      | s, OL[D:A][1:0], from the SGX                                                                                                                                                                                                   |
|                                  | BLANK fro                                                                                                  | om the S                                                             | GX                                                             |                                                                                                                                                                                                                                 |
|                                  | Pixel data input<br>sync signal, SY                                                                        | ts, PE[7: $\overline{NC}$ , are                                      | 0], overl<br>all conn                                          | ay data inputs, OLE[1:0], and combined ected to ground on the SGX card.                                                                                                                                                         |
|                                  | The 92.9405 M<br>Input Multiplex<br>the pixel bytes.<br>clock.) The mul<br>and PD[7:0]. It<br>the VRAM.    | Hz pixel<br>xer in ser<br>(The pix<br>ltiplexer<br>then repo         | clock (C<br>ies, thus<br>kel clock<br>outputs j<br>eats this c | CLKP) gates the four pixel bytes out of the<br>providing a four-to-one multiplexing of<br>frequency is four times that of the load<br>pixel PA[7:0] first, then PB[7:0], PC[7:0],<br>cycle with the next four bytes loaded from |

|                          | Note that the eight overlay data signals are also multiplexed four-to-one.<br>Thus the multiplexer outputs OLAx first, then OLBx, OLCx, and OLDx.                                                                                                                                                                                                                                                                                                                                                                          |
|--------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                          | When $\overline{\text{LDCLK}}$ and $\overline{\text{BLANK}}$ rise, the color and overlay data for four consecutive pixels are latched into the RAMDAC via the pixel select inputs, P[D:A][7:0]. $\overline{\text{LDCLK}}$ is used to clock external circuitry and to generate the basic video timing. $\overline{\text{SYNC}}$ is connected to ground.                                                                                                                                                                     |
| Internal<br>Multiplexing | $\overline{\text{LDCLK}}$ may be phase shifted from CLKP by any amount to simplify the frame buffer interface timing. On the SGX card, $\overline{\text{LDCLK}}$ is derived externally by dividing CLKP by four. This should be independent of the propagation delays of the $\overline{\text{LDCLK}}$ generation logic. As a result, the pixel and overlay data are latched on the rising time of $\overline{\text{LDCLK}}$ , independent of the phase of CLKP.                                                           |
|                          | Internal logic maintains an internal load signal, synchronous to CLKP, that is guaranteed to follow $\overline{\text{LDCLK}}$ by at least one, but not more than four clock cycles. This load signal transfers the latched pixel and overlay data into a second set of latches which are then internally multiplexed at the clock rate (up to 125 MHz).                                                                                                                                                                    |
|                          | Since 4:1 multiplexing is specified in the SGX card implementation, only one rising edge of $\overline{LDCLK}$ should occur every four clock cycles. Otherwise, the internal load generation circuitry assumes that it is not locked onto $\overline{LDCLK}$ and continuously attempts to resynchronize itself.                                                                                                                                                                                                            |
| Color Selection          | On the rising edge of the clock cycle, the Read Mask Register, the Blink<br>Mask Register, and the Command Register process eight bits of color<br>information, Px[7:0], and two bits of overlay information, OLx[1:0], for<br>each pixel x. The RAMDAC uses this information to select an entry in the<br>CLUT or an Overlay Register. Display of individual bit planes may be<br>enabled or disabled via the control registers. Individual bit planes may also<br>be blinked at one of four blink rates and duty cycles. |
|                          | The eight-bit Read Mask Register selectively enables or disables bit planes<br>from being presented to the CLUT. The eight-bit Blink Mask Register<br>selectively enables or disables blinking of a bit plane. Bits four and five of<br>the Command Register determine the blink-rate duty cycle. The<br>RAMDAC increments the counter that generates the internal blink clock                                                                                                                                             |

during the vertical retrace intervals. These intervals are detected when BLANK is low for a period of at least 256 load clock cycles.

Table C.5 shows how to select the color palette or overlay.

| Table C.4         | Bit 6 <sup>1</sup> | 0Lx1 | OLx0 | Px[7:0] | Palette Entry Addressed  |
|-------------------|--------------------|------|------|---------|--------------------------|
| Color Palette and | 1                  | 0    | 0    | 0x00    | Color Palette Entry \$00 |
| Overlay Selection | 1                  | 0    | 0    | 0x01    | Color Palette Entry \$01 |
|                   | :                  | :    | :    | :       | :                        |
|                   | 1                  | 0    | 0    | 0xFF    | Color Palette Entry \$FF |
|                   | 0                  | 0    | 0    | 0xxx    | Overlay Color 0          |
|                   | х                  | 0    | 1    | 0xxx    | Overlay Color 1          |
|                   | х                  | 1    | 0    | 0xxx    | Overlay Color 2          |
|                   | x                  | 1    | 1    | \$0xxx  | Overlay Color 3          |

1. Bit 6 of Command Register.

Overlay Color Selection The two overlay bits in the four 24-bit Overlay Registers allow selection of four different overlay colors. Bits zero and one of the Command Register act as a read mask, and bits two and three act as a blink mask on the overlay inputs. Thus an overlay output (OVLADDR0 or OVLADDR1) is present only when the corresponding read mask bit and blink mask bit are true. When the blink mask is enabled, an internal blink clock turns the overlay output off and on.

> Table C.6 shows how to use the overlay outputs to select the Overlay Register. Note that when OVLADDR1 = 0 and OVLADDR0 = 0, bit six of the Command Register selects between Overlay Register 0 and the CLUT output addressed by the eight pixel bits.

| Table C.5        | OVLADDR1 | OVLADDR0 | Bit $6^1 = 0$             | Bit $6^1 = 1$             |
|------------------|----------|----------|---------------------------|---------------------------|
| Uverlay Register | 0        | 0        | Overlay Register 0        | CLUT                      |
| Selection        | 0        | 1        | Overlay Register 1        | <b>Overlay Register 1</b> |
|                  | 1        | 0        | Overlay Register 2        | Overlay Register 2        |
|                  | 1        | 1        | <b>Overlay Register 3</b> | <b>Overlay Register 3</b> |

1. Bit 6 of Command Register.

The OL[D:A][1:0] overlay select inputs are latched on the rising edge of  $\overline{\text{LDCLK}}$ . On the SGX card, the OLE[1:0] inputs are connected to ground. The overlay select inputs, in conjunction with bit six of the Command Register, specify which palette is to be used for color information. See Table C.7 for details.

| Table C.6         | OLx1 | OLx0 | Bit 6 <sup>1</sup> | Palette         |
|-------------------|------|------|--------------------|-----------------|
| Palette Selection | 0    | 0    | 1                  | CLUT            |
|                   | 0    | 1    | 1                  | Overlay Color 1 |
|                   | 1    | 0    | 1                  | Overlay Color 2 |
|                   | 1    | 1    | 1                  | Overlay Color 3 |

1. Bit 6 of Command Register.

Video Generation During each pixel clock cycle, the RAMDAC sends 24 bits of information from either the CLUT or an Overlay Register to the three 8-bit DACs. These DACs convert the color memory digital output into RGB RS-343A analog signals for the red, green, and blue guns of the monitor.

On the SGX card, <u>BLANK</u> is routed to all three DACs through a pipeline delay circuit that delays this signal the same amount that the video stream is delayed. <u>SYNC</u> (connected to ground) goes only to the Green DAC.

**C.3** Figure C.1 shows the logic symbol for the Bt458 RAMDAC. In the figure, a bar over the signal name indicates the signal is active LOW. Arrows indicate whether the signal is an input or an output.

#### Figure C.1 Bt458 Logic Symbol



| C.4<br>Signal<br>Descriptions | This section describes the interface signals of the Bt458 RAMDAC chip.<br>The signal input or output direction is relative to the Bt458 chip, not to the<br>SGX chip. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                                     |  |
|-------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|
|                               | AVCC                                                                                                                                                                  | Analog Power<br>The VAA inputs with this signal are connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Input<br>to +5 VDC.                                                                                                                                 |  |
|                               | BLANK                                                                                                                                                                 | Video Blank<br>The video blank input connects to the composite<br>put from the SGX chip. A logic zero drives the a<br>the blanking level. It is latched on the rising edg<br>When BLANK is a logical zero, the pixel and o<br>ignored. It overrides the color pixel and overlay<br>red, green, and blue video output signals to thein<br>Blanking is required during the monitor's vertic<br>retrace period.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Input<br>e video blank out-<br>analog outputs to<br>ge of LDCLK.<br>verlay inputs are<br>data to force the<br>blanking levels.<br>al and horizontal |  |
|                               | BLUE                                                                                                                                                                  | <b>Blue Video</b><br>The blue video current output is a high-impedancapable of directly driving a doubly-terminated cable.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Output<br>ce current source<br>75-ohm coaxial                                                                                                       |  |
|                               | CLKP, CLKN                                                                                                                                                            | <b>Differential Clock Inputs</b><br>The differential clock inputs are generated from signal, DOTCLK. These differential clock input be driven by ECL logic configured for single su ation. This clock rate is the pixel clock rate of the single subscripts of | Input<br>the SGX output<br>s are designed to<br>pply (+5V) oper-<br>he system.                                                                      |  |
|                               | СОМР                                                                                                                                                                  | Compensation Pin<br>The compensation pin provides compensation for<br>erence amplifier. A 0.01 $\mu$ F ceramic capacitor m<br>between this pin and VAA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Output<br>or the internal ref-<br>ust be connected                                                                                                  |  |
|                               | CSDAC                                                                                                                                                                 | Chip Select Palette<br>This signal, from the SGX chip, connects to the<br>enable control input ( $\overline{CS}$ in the schematics, $\overline{CE}$ i<br><i>Product Databook</i> ). This chip-select signal en<br>Interface logic. Data on the Local Data bus SBI<br>nally latched on the rising edge of $\overline{CSDAC}$ duri<br>input must be a logical zero to enable data to be y<br>from the RAMDAC.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Input<br>RAMDAC chip<br>n the <i>Brooktree</i><br>ables the CPU<br>D[31:24] is inter-<br>ng writes. This<br>written to or read                      |  |

| FSADJUST     | Full-Scale Adjust Control<br>This signal provides full-scale adjust control. A<br>connected between this pin and GND controls t<br>the full scale video signal. Using the oscilloscop<br>this pin should be approximately equal to the vol-<br>pin. The relationship between RSET and the full<br>rent on GREEN is:                                                                                      | Input<br>resistor (RSET)<br>he magnitude of<br>be, the voltage at<br>tage at the VREF<br>scale output cur-                                       |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|
|              | RSET (ohms) = $11,294 * VREF$ (V) ,                                                                                                                                                                                                                                                                                                                                                                      | / GREEN (mA)                                                                                                                                     |
|              | The full scale output current on RED and BLUE RSET is:                                                                                                                                                                                                                                                                                                                                                   | $\Xi$ for a given                                                                                                                                |
|              | RED, BLUE (mA) = $8067 \times VREF$ (V) /                                                                                                                                                                                                                                                                                                                                                                | RSET (ohms)                                                                                                                                      |
| GND          | Analog Ground<br>All inputs with this signal are connect to ground                                                                                                                                                                                                                                                                                                                                       | Input<br>1.                                                                                                                                      |
| GREEN        | <b>Green Video</b><br>The green video current output is a high-impeda<br>source capable of directly driving a doubly-term<br>coaxial cable.                                                                                                                                                                                                                                                              | Output<br>ance current<br>ninated 75-ohm                                                                                                         |
| LDCLK        | <b>Load Control Input</b><br>The load clock output from the SGX chip, conner<br>RAMDAC load control input, $\overline{LD}$ . This signal is<br>rate of the pixel clock frequency, CLKP. On the<br>P[D:A][7:0], OL[D:A][1:0], and BLANK are<br>rising edge of $\overline{LDCLK}$ while $\overline{SYNC}$ , PE[7:0] and<br>connected to ground.                                                            | Input<br>ects to the<br>s one-fourth the<br>SGX card<br>latched on the<br>ad OLE[1:0] are                                                        |
| OL[E:A][1:0] | <b>Overlay Select</b><br>The overlay select inputs connect to the SGX ov<br>puts. They are latched on the rising edge of $\overline{LDC}$<br>junction with bit 6 of the Command Register, sp<br>palette is to be used for color information. On the<br>OL[D:A][1:0] are used for the cursor, and OLE[1<br>to ground.                                                                                     | Input<br>verlay plane out-<br>LK, and in con-<br>ecify which<br>the SGX card,<br>1:0] is connected                                               |
| P[E:A][7:0]  | <b>Pixel Select</b><br>The pixel select inputs connect to the pixel outp<br>VRAM. These inputs are used to specify, on a pi<br>one of the 256 entries in the color palette RAM<br>information. On the SGX card, four consecutive p<br>per pixel) are input through this port. Pixel data ar<br>rising edge of LDCLK. Note that PA[7:0] is output<br>by PB[7:0], and so on, until all four pixels have be | Input<br>uts from the<br>xel basis, which<br>provides color<br>pixels (eight bits<br>re latched on the<br>ut first, followed<br>cen output. Then |

|            | the cycle repeats. On the SGX card, P[D:A][7:0] are used for pixel data, and PE[7:0] is connected to ground.                                                                                                                                                                                                                                                                     |                  |
|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|
| RED        | Red VideoOutputThe red video current output is a high-impedance current sourcapable of directly driving a doubly-terminated 75-ohm coaxicable.                                                                                                                                                                                                                                   | ce<br>al         |
| SBD[31:24] | Data BusBidirectionalThe data bus signals connect to the RAMDAC data bus, D[7:0Data is transferred between the SBus and the RAMDAC over theeight bit bidirectional data bus. D0 is the least significant bit.                                                                                                                                                                    | ıl<br>)].<br>1is |
| SBPA[3:2]  | Command ControlInputThese signals, from the Sbus physical address lines, drive the<br>RAMDAC command control inputs C[1:0]. They specify the<br>type of read or write being performed and are latched on the faing edge of CSDAC.                                                                                                                                                | ıll-             |
| SBRD       | Read/WriteInputThis signal, the Sbus Read/Write, drives the RAMDAC R/Winput. This signal is the read/write control input. To write to thRAMDAC, both CSDAC and SBRD must be a logical zero. Toread from the RAMDAC, CSDAC must be a logical zero andSBRD must be a logical one. SBRD is latched on the falling edof CSDAC.                                                       | ie<br>To<br>ge   |
| SYNC       | Synchronization ControlInputThis signal is the composite sync control input.                                                                                                                                                                                                                                                                                                     |                  |
|            | On the SGX card, this input is connected to ground. This connection (logical zero) switches off a current source on the G output (Note that the SGX signal, $\overline{\text{CSYNC}}$ , is routed to the video connector.)                                                                                                                                                       | ::C-<br>1t.<br>  |
| VREF       | Voltage ReferenceInputAn external reference circuit must supply the voltage referenceinput with a 1.235V (typical) reference. A 0.01 $\mu$ F ceramiccapacitor must be used to decouple this input to VAA. The usea resistor network to generate the reference is not recommenderas any low frequency power supply noise on VREF will bedirectly coupled onto the analog outputs. | e<br>of<br>ed    |

# C.5 The user can access and program the following RAMDAC registers: Address, Command, Read Mask, Blink Mask, and Test. Address Register When SBPA3 and SBPA2 are both zero the Bt458 accesses the Address Register. If SBRD is low, local data bus lines SBD[31:24] are loaded into the Address Register. If SBRD is high, the contents of the Address Register are loaded onto local data bus lines SBD[31:24].

CommandThe Command Register is an eight-bit register located at address 0x06.RegisterTable C.8 describes this register.

### Table C.7 Command Register

| Bit | Name                                                                                                                                          | Definition                                   | Description                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-----|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 7   | Multiplex<br>Select                                                                                                                           | 0 = 4:1 Multiplexing<br>1 = 5:1 Multiplexing | On the SGX card, this bit is set to zero for 4:1 multiplex-<br>ing pixel and overlay data.                                                                                                                                                                                                                                                                                                                                             |  |
| 6   | RAM Enable 0 = Use Overlay Color Zero<br>1 = Use Color Palette RAM                                                                            |                                              | When the overlay select bits are zero, this bit specifies<br>whether to use the color palette RAM or overlay color<br>zero to provide color information. The default for this bit<br>is one.                                                                                                                                                                                                                                           |  |
| 5,4 | Blink Rate $00 = 1.024$ Seconds (75/25)<br>Selection $01 = 0.512$ Seconds (50/50)<br>10 = 1.024 Seconds (50/50)<br>11 = 2.048 Seconds (50/50) |                                              | These two bits specify the blink rate cycle time and duty cycle of the internal blink clock (assuming a 60 Hz non interlaced or 30 Hz interlaced refresh rate). For applica tions having other refresh rates (i.e., 57 Hz non-interlaced) the blink rate is determined by scaling the specified values (i.e., multiplying by 57/60). The numbers in parentheses specify the duty cycle (% on/off). The default for these bits is zero. |  |
| 3   | OLx1 Blink<br>Enable                                                                                                                          | 0 = Disable Blinking<br>1 = Enable Blinking  | When set to one, this bit forces the OLx1 inputs to tog-<br>gle between logical zero and the input at the blink rate<br>selected prior to palette selection. A value of logical zero<br>does not affect the value of OLx1 inputs. To make the<br>overlay bit plane one blink, bit one of the Command<br>Register must be set to a logical one. The default for this<br>bit is zero.                                                    |  |
| 2   | OLx0 Blink<br>Enable                                                                                                                          | 0 = Disable Blinking<br>1 = Enable Blinking  | When set to one, this bit forces the OLx0 inputs to tog-<br>gle between logical zero and the input at the blink rate<br>selected prior to palette selection. A value of logical zero<br>does not affect value of the OLx0 inputs. To make the<br>overlay bit plane zero blink, bit zero of the Command<br>Register must be set to a logical one. The default for this<br>bit is zero.                                                  |  |

Table C.7 (Continued) Command Register

| Bit                    | Name                   | Definition                                                                                                                 | Description                                                                                                                                                                                                                                                                                                                                                                                             |
|------------------------|------------------------|----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                      | OLx1 Display<br>Enable | 0 = Disable<br>1 = Enable                                                                                                  | When set to zero, this bit forces the OLx1 inputs to a logical zero before selecting the palettes. When set to one, it does not affect the value of the OLx1 inputs. The default for this bit is one.                                                                                                                                                                                                   |
| 0                      | OLx0 Display<br>Enable | 0 = Disable<br>1 = Enable                                                                                                  | When set to zero, this bit forces the OLx0 inputs to a logical zero before selecting the palettes. When set to one, it does not affect the value of the OLx0 inputs. The default for this bit is one.                                                                                                                                                                                                   |
| Read<br>Regis          | l Mask<br>ster         | The Read Mas<br>enables (logic,<br>addressing the<br>masks inputs I<br>trolled by bits<br>C.8.                             | k Register is an eight-bit register located at address 0x04. It<br>al one) or disables (logical zero) pixel bit planes from<br>CLUT. Bit zero masks inputs PA0 through PD0, bit one<br>PA1 through PD1, and so on. Overlay plane masking is con-<br>one and zero of the Command Register as shown in Table                                                                                              |
| Blink Mask<br>Register |                        | The Blink Mas<br>enables (logica<br>ing. Bit zero n<br>through PD1, a<br>original value<br>plane masking<br>as shown in Ta | k Register is an eight-bit register located at address 0x05. It<br>al one) or disables (logical zero) pixel bit planes from blink-<br>nasks inputs PA0 through PD0, bit one masks inputs PA1<br>and so on. When enabled, the bit plane toggles between its<br>and logical zero at the selected rate and duty cycle. Overlay<br>is controlled by bits two and three of the Command Register<br>able C.8. |
| Test Register          |                        | The Test Regis<br>read (back) pix<br>Memory. Bits<br>through zero c                                                        | ster is an eight-bit register located at address 0x07. It can<br>tel or overlay data presented to the DACs from the Color<br>seven through four contain color information and bits three<br>ontain control information as described in Table C.9.                                                                                                                                                       |
| Table                  | C.8                    | Test Register Bit                                                                                                          | Function                                                                                                                                                                                                                                                                                                                                                                                                |
| Reais                  | ter                    | 7-4                                                                                                                        | Color nibble (4 bits of red, green, or blue)                                                                                                                                                                                                                                                                                                                                                            |
|                        |                        | 3                                                                                                                          | 0 = Select high nibble $1 = $ Select low nibble $0 = $ Dischla hun data $1 = $ Enabla hun data                                                                                                                                                                                                                                                                                                          |
|                        |                        | ∠<br>1                                                                                                                     | 0 = Disable offeen data $1 = Enable offeen data0 = Disable green data$ $1 = Enable green data$                                                                                                                                                                                                                                                                                                          |
|                        |                        | Ô                                                                                                                          | 0 = Disable red data $1 = Enable red data$                                                                                                                                                                                                                                                                                                                                                              |

.

Bits seven through four are defined only when exactly one of bits two through zero is enabled. When unused, this register should be initialized to 0x00.

## Appendix D Customer Feedback

We would appreciate your feedback on this document. Please copy the following page, add your comments, and fax it to us at:

LSI Logic Corporation Microprocessor Publications M/S G-812 Fax 408.433.8989

If appropriate, please also fax copies of any marked-up pages from this document.

IMPORTANT: Please include your name, phone number, FAX number, and company address so that we may contact you directly for clarification or additional information. Thank you for your help in improving the quality of our documents.
| Reader's<br>Comments | FAX your comments to:<br>LSI Logic Corporation<br>Microprocessor Publications<br>M/S G-812<br>Fax 408.433.8989                              |                                            |           |    |
|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-----------|----|
|                      |                                                                                                                                             |                                            |           |    |
|                      | Is the material:                                                                                                                            |                                            |           |    |
|                      | ■ Complete?                                                                                                                                 |                                            | Yes       | No |
|                      | ■ Easy to use?                                                                                                                              |                                            |           | No |
|                      | ■ Written for the app                                                                                                                       | propriate technical level?                 | Yes       | No |
|                      |                                                                                                                                             | What could we do to improve this document? |           |    |
|                      | If you found errors in this document, please specify the error and page number. If appropriate, please fax a marked-up copy of the page(s). |                                            |           |    |
|                      |                                                                                                                                             | ion balow                                  |           |    |
|                      | Nome                                                                                                                                        | Dota                                       |           |    |
|                      | Telephone                                                                                                                                   | FAX                                        |           |    |
|                      | Title                                                                                                                                       |                                            |           |    |
|                      | Department                                                                                                                                  | Mail S                                     | Mail Stop |    |
|                      | Company Name                                                                                                                                |                                            | *****     |    |
|                      | Street                                                                                                                                      |                                            |           |    |
|                      | City                                                                                                                                        |                                            |           |    |
|                      | State Zip                                                                                                                                   |                                            |           |    |
|                      |                                                                                                                                             |                                            |           |    |

Your feedback is important to us. Thank you for your comments.

# Index

# A

AC timing specs 8-1 active drive 4-4 address register C-10 agency certification B-4 ALT address space 7-1 read 7-2 write 7-2 alternate interface 7-1

## B

barrel shifter 2-12 blanking signal 6-1 blink mask register C-11 BLIT command 2-6 boolean operations 2-7 Bresenham engines 2-14

# С

clipping 2-7 color selection C-4 COLOR1 mode 2-5 COLOR8 mode 2-5 command register C-10 compatibility B-5 component packaging B-5 coordinate sequencer 2-13 coordinate staging logic 2-13 cursor RAM 2-12

# D

### DAC

address space 6-3 compatibility B-4 interface 6-3 read 6-4 write 6-4 data converters 2-11 datapath and memory interface 2-14 dead state 5-7 DFB writes 5-8 double buffer support B-4 DRAW command 2-5 driver overlap 4-4

# F

fast-page-mode access 5-3 FBC writes 5-5 FONT command 2-6 frame buffer 5-3 frame buffer controller 2-12 functional address generator 2-13

# G

global address map 4-7 graphics acceleration 2-1

# H

hardware cursor 2-12

HRMONO mode 2-4

# I

interface requirements B-4 internal multiplexing C-4

# L

linear address generator 2-14 logic symbol, SGX 3-2

# Μ

mask generator 2-14 masking 2-8 multiplier accumulator 2-11

## 0

overlay color selection C-5

# P

pick mode 2-7 pinout 8-15 plane mask 5-4 plane masking 2-8 PROM interface 5-1

# R

RAMDAC logic symbol C-6 programming C-10 signal descriptions C-7 random access 5-3 raster operations 2-7 read cycle 5-4 read mask register C-11 refresh 5-9 register file 2-11 render mode 2-7 resolution B-4 RGB signals 6-1 ROM address space 5-1 ROM interface 5-1

# S

SBus connector 4-2 cvcle 4-3 features 4-1 interface 4-1 schematics A-1 sense pins 6-1 SGX Card B-1 signal definitions 3-1 software model 4-6 SPARC 1-1 specifications B-3 electrical B-3 performance B-4 physical B-3 reliability B-4 stenciling 2-8 sync signal 6-1 synchronous operation 4-3

# Т

test register C-11 transformations 2-8

### V

video connector 6-1 memory architecture B-5 timing B-5 transfers 6-5 video generation C-6

### W

write cycle 5-5

### Sales Offices and Design **Resource Centers**

**LSI Logic Corporation** U.S. Headquarters 1551 McCarthy Blvd

Milpitas CA 95035 Tel: 408.433.8000 Telex: 171092 Fax: 408.434.6457

### Alahama

600 Boulevard South Suite 104.1 Huntsville AL 35802 Tel: 205.883.3527 Fax: 205.883.3529

### Arizona

8283 N Hayden Road Suite 270 Scottsdale AZ 85258 Tel: 602.951.4560 Fax: 602.951.4580

- California 2540 N First Street Suite 201 San Jose CA 95131 Tel: 408.954.1561 Fax: 408.954.1565
- Two Park Plaza Suite 1000 Irvine CA 92714 Tel: 714.553.5600 Fax: 714.474.8101

10731 Treena Street Suite 209 San Diego CA 92131 Tel: 619.689.7140 Fax: 619.689.7145

. 15821 Ventura Blvd Suite 275 Encino CA 91436 Tel: 818.379.2400 Fax: 818 783 5548

> Colorado 3333 Quebec Street Suite 6014 Denver CO 80207 Tel: 303.399.1112 Fax: 303.399.6558

> Florida 1333 Gateway Drive Suite 1019C Melbourne FL 32901 Tel: 407.728.9481 Fax: 407.728.9587

- 1900 Glades Road Suite 201 Boca Raton FL 33431 Tel: 407.395.6200 Fax: 407.394.2865
- Illinois 1450 American Lane . Suite 1610 Schaumburg IL 60173 Tel: 708.995.1600 Fax: 708.995.1622
- Marvland . 6903 Rockledge Dr Suite 230 Bethesda MD 20817 Tel: 410.897.5800 Fax: 410.897.8389

10480 Little Patuxent Pkwy Suite 500 Columbia MD 21044-3502 Tel: 301.740.5664 Fax: 301.740.2048

Massachusetts 9 Hillside Avenue Prospect Place Waltham MA 02154 Tel: 617.890.0180 Fax: 617.890.6158

### Minnesota

8300 Norman Center Drive . Suite 730 Minneapolis MN 55437 Tel: 612 921 8300 Fax: 612.921.8399

New Jersey 379 Thornall Street Edison NJ 08837 Tel: 908 549 4500 Fax: 908.549.4802

#### New York

1065 Route 82 Hopewell Junction New York NY 12533 Tel: 914.226.1620 Fax: 914.226.1315

Eastview Park 7979 Victor-Pittsford Road Victor NY 14564 Tel: 716.223.8820 Fax: 716.223.8822

North Carolina 4601 Six Forks Road Phase 2, Suite 528 Raleigh NC 27609 Tel: 919 783 8833 Fax: 919.783.8909

Ohio 6784 Loop Road Centerville OH 45459 Tel: 513.438.2821 Fax: 513.438.2317

Oregon 15455 NW Greenbrier Pkwy Suite 210A Beaverton OR 97006 Tel: 503.645.9882 Fax: 503.645.6612

Pennsylvania 2300 Computer Ave Building G Willow Grove PA 19090 Tel: 215.830.1404 Fax: 215.657.4920

Texas 1120 Capital of Texas Highway South Building 2 Suite 300 Austin TX 78746 Tel: 512 329 1044 Fax: 512.329.6331

5080 Spectrum Drive Suite 1010 West . Dallas TX 75248 Tel: 214 788 2966 Fax: 214.233.9234

Washington 3015 112th Avenue NE Suite 205 Bellevue WA 98004 Tel: 206.822.4384 Fax: 206.827.2884

- LSI Logic Corporation of Canada Inc Headquarters Petro-Canada Centre
- Suite 3410 150 6th Avenue SW Calgary AB T2P 3Y7 Tel: 403.262.9292 Fax: 403.262.9494

- 6400 Roberts Street Suite 492 Burnaby BC V5G 4C9 Tel: 604.294.8444 Fax: 604.294.8443
- P.O. Box 8249 Station F Edmonton AB T6H 4PI Tel: 403.450.4400 Fax: 403.450.4411

. 260 Hearst Way Suite 400 Kanata ON K2L 3H1 Tel: 613.592.1263 Telex: 053.3849 Fax: 613.592.3253

755 St Jean Boulevard Suite 600 Pointe Claire PQ H9R 5M9 Tel: 514.694.2417 Fax: 514.694.2699

401 The West Mall Suite 1110 Etobicoke ON M9C 5J5 Tel: 416.620.7400 Fax: 416.620.5005

- Denmark EV Johanssen Electronic AS Titangade 15 DK-2200 Copenhagen Tel: 45.31.839022 Fax: 45.31.839222
  - Finland **Ov Fintronic AB** Heikkilantie 2 A 00210 Helsinki Tel: 358.0.6926022 Fax: 358.0.6821251

### France

LSI Logic SA Tour Chenonceaux 204 Rond-Point du Pont de Sevres F-92516 Boulogne-Billancourt Paris Tel: 33.146.206600 Telex: 631475 Fax: 33.146.203138

Microel SA Immeuble "Micro" Avenue de la Baltique ZA de Courtaboeuf BP 3 F-91941 Les Ulis Cedex Tel: 33.1.69070824 Fax: 33.1.69071723

#### Germany LSI Logic GmbH European Headquarters Kronstadter Strasse 9 W-8000 Munich 80 Tel: 49.89.99313100 Fax: 49.89.936806

- Arabellastrasse 33 W-8000 Munich 81 Tel: 49.89.9269030 Fax: 49.89.917096
- Am Seestern Niederkasseler Lohweg 8 W-4000 Dusseldorf 11 Tel: 49.211.5961066 Fax: 49.211.592130
- Mittlerer Pfad 4 W-7000 Stuttgart 31 Tel: 49.711.139690 Fax: 49.711.8661428
- AE Advanced Electronics GmbH Otto-Hahn-Strasse W-6277 Bad Camberg Tel: 49.6434.5041 Fax: 49.6434.4277

AL Advanced Logic GmbH Strassfurther Strasse 0-3014 Magdeburg Tel: 37.91.48112 Fax: 37 91 48112

AE Advanced Electronics GmbH . Stefan-George-Ring 19 W-8000 Munich 81 Tel: 49 89 9300980 Fax: 49 89 93009866

AE Advanced Electronics GmbH Mittlerer Pfad 4 W-7000 Stuttgart 31 Tel: 49.711.881118 Fax: 49.711.8661359

#### Israel LSI Logic Limited

40 Sokolov St Ramat Hasharon 47235 P.O.B. 1331 Tel: 972.3.5403741 Telex: 371662 Fax: 972.3.5403747

### LSI Logic SPA

Centro Direnzionale Colleoni-Palazzo Orione Ingresso 1 20041 Agrate Brianza Milano Tel: 39.39.6056881 Fax: 39.39.6057867

### Sales Offices and Design Resource Centers (Continued)

#### Japan LSI Logic KK Headquarters

- Kokusai-Shin Akasaka Bldg. West Wing, 6-1-20 Akasaka Minato-ku Tokyo 107 Tel: 81.33.589.2711 Fax: 81.33.589.2740
- 2-10-1 Kashuga Tsukuba-shi 305 Tel: 81.298.52.8371 Fax: 81.298.52.8376
- Chrystal Tower 14F 1-2-27 Shiromi Chuo-ku Osaka 540 Tel: 81.6.947.5281 Fax: 81.6.947.5287
- Tama-Plaza Daisen Bldg.
  2-19-2 Utsukushigaoka
  Midori-ku Yokohama 227
  Tel: 81.45.902.4111
  Fax: 81.45.902.4533

Tsukuba Mitsui Building 1-6-1 Takezono Tsukuba-shi 305 Tel: 81.298.56.5011 Fax: 81.298.56.5030

LSI Logic Corporation of Korea Limited 7th Floor Namseoul Bidg. 1304-3 Seocho-Dong Seocho-ku Seoul Tel: 82.2.561.2921 Fax: 82.2.554.9327

#### Netherlands Arcobel BV Griekenweg 25 Postbox 344 NL-5340 AH Oss Tel: 31.4120.30335

TWX: 37489 Fax: 31.4120.30635 Norway Art Chip AS Ole Deviks vei 44 N-0668 Oslo 6 Tel: 47.2.720740 Fax: 47.2.656960

**Spain LSI Logic SA** Orense 68 28020 Madrid Tel: 34.1.5705600 Fax: 34.1.5702807

- Sweden LSI Logic Limited ■ Torhamnsgatan 39 S-16440 KISTA Tel: 46.8.703.4680 Fax: 46.8.7506647
- Switzerland LSI Logic Sulzer AG ■ Erlenstrasse 36 CH-2555 Bruegg/Biel Tel: 41.32.536363 Fax: 41.32.536367

#### Taiwan LSI Logic Corporation 3F 92 Tun-Hua S. Rd Sec 2 Taipei ROC Tel: 886.2.755.3433 Fax: 886.2.755.5176

-

- United Kingdom LSI Logic Limited Grenville Place, The Ring Bracknell Berkshire England RG12 1BP Tel: 44.344.426544 Telex: 848679 Fax: 44.344.481039
- Lomond House Beveridge Square Livingstone Scotland EH 54 6QF Tel: 44.506.416767 Fax: 44.506.414836

Manhattan Skyline Limited Manhattan House, Unit 1 The Switchback, Gardner Rd Maidenhead Berkshire England SL6 7RJ Tel: 44.628.75851 Fax: 44.628.75851

 Sales Offices with Design Resource Centers



# LSI LOGIC

LSI Logic Corporation U.S. Headquarters Milpitas CA 408.433.8000 Fax: 408.434.6457 Technical Assistance: 800.548.RISC

LSI Logic GmbH European Headquarters Munich Germany 49.89.99313100 Fax: 49.89.936806

> LSI Logic K.K. Headquarters Tokyo Japan 81,33,589,2711 Fax: 81,33,589,2740

LSI Logic Corporation of Canada Inc. Headquarters Calgary 403.262.9292 Fax: 403.262.9494

### Order No. M14015

Please see inside back pages for information on the Sales Office or Distributor nearest vou.